1*1bb76ff1Sjsg /* 2*1bb76ff1Sjsg * Copyright 2017 Advanced Micro Devices, Inc. 3*1bb76ff1Sjsg * 4*1bb76ff1Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*1bb76ff1Sjsg * copy of this software and associated documentation files (the "Software"), 6*1bb76ff1Sjsg * to deal in the Software without restriction, including without limitation 7*1bb76ff1Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*1bb76ff1Sjsg * and/or sell copies of the Software, and to permit persons to whom the 9*1bb76ff1Sjsg * Software is furnished to do so, subject to the following conditions: 10*1bb76ff1Sjsg * 11*1bb76ff1Sjsg * The above copyright notice and this permission notice shall be included in 12*1bb76ff1Sjsg * all copies or substantial portions of the Software. 13*1bb76ff1Sjsg * 14*1bb76ff1Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*1bb76ff1Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*1bb76ff1Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*1bb76ff1Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*1bb76ff1Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*1bb76ff1Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*1bb76ff1Sjsg * OTHER DEALINGS IN THE SOFTWARE. 21*1bb76ff1Sjsg * 22*1bb76ff1Sjsg */ 23*1bb76ff1Sjsg 24*1bb76ff1Sjsg #ifndef SMU72_DISCRETE_H 25*1bb76ff1Sjsg #define SMU72_DISCRETE_H 26*1bb76ff1Sjsg 27*1bb76ff1Sjsg #include "smu72.h" 28*1bb76ff1Sjsg 29*1bb76ff1Sjsg #if !defined(SMC_MICROCODE) 30*1bb76ff1Sjsg #pragma pack(push, 1) 31*1bb76ff1Sjsg #endif 32*1bb76ff1Sjsg 33*1bb76ff1Sjsg struct SMIO_Pattern { 34*1bb76ff1Sjsg uint16_t Voltage; 35*1bb76ff1Sjsg uint8_t Smio; 36*1bb76ff1Sjsg uint8_t padding; 37*1bb76ff1Sjsg }; 38*1bb76ff1Sjsg 39*1bb76ff1Sjsg typedef struct SMIO_Pattern SMIO_Pattern; 40*1bb76ff1Sjsg 41*1bb76ff1Sjsg struct SMIO_Table { 42*1bb76ff1Sjsg SMIO_Pattern Pattern[SMU_MAX_SMIO_LEVELS]; 43*1bb76ff1Sjsg }; 44*1bb76ff1Sjsg 45*1bb76ff1Sjsg typedef struct SMIO_Table SMIO_Table; 46*1bb76ff1Sjsg 47*1bb76ff1Sjsg struct SMU72_Discrete_GraphicsLevel { 48*1bb76ff1Sjsg SMU_VoltageLevel MinVoltage; 49*1bb76ff1Sjsg 50*1bb76ff1Sjsg uint32_t SclkFrequency; 51*1bb76ff1Sjsg 52*1bb76ff1Sjsg uint8_t pcieDpmLevel; 53*1bb76ff1Sjsg uint8_t DeepSleepDivId; 54*1bb76ff1Sjsg uint16_t ActivityLevel; 55*1bb76ff1Sjsg 56*1bb76ff1Sjsg uint32_t CgSpllFuncCntl3; 57*1bb76ff1Sjsg uint32_t CgSpllFuncCntl4; 58*1bb76ff1Sjsg uint32_t SpllSpreadSpectrum; 59*1bb76ff1Sjsg uint32_t SpllSpreadSpectrum2; 60*1bb76ff1Sjsg uint32_t CcPwrDynRm; 61*1bb76ff1Sjsg uint32_t CcPwrDynRm1; 62*1bb76ff1Sjsg uint8_t SclkDid; 63*1bb76ff1Sjsg uint8_t DisplayWatermark; 64*1bb76ff1Sjsg uint8_t EnabledForActivity; 65*1bb76ff1Sjsg uint8_t EnabledForThrottle; 66*1bb76ff1Sjsg uint8_t UpHyst; 67*1bb76ff1Sjsg uint8_t DownHyst; 68*1bb76ff1Sjsg uint8_t VoltageDownHyst; 69*1bb76ff1Sjsg uint8_t PowerThrottle; 70*1bb76ff1Sjsg }; 71*1bb76ff1Sjsg 72*1bb76ff1Sjsg typedef struct SMU72_Discrete_GraphicsLevel SMU72_Discrete_GraphicsLevel; 73*1bb76ff1Sjsg 74*1bb76ff1Sjsg struct SMU72_Discrete_ACPILevel { 75*1bb76ff1Sjsg uint32_t Flags; 76*1bb76ff1Sjsg SMU_VoltageLevel MinVoltage; 77*1bb76ff1Sjsg uint32_t SclkFrequency; 78*1bb76ff1Sjsg uint8_t SclkDid; 79*1bb76ff1Sjsg uint8_t DisplayWatermark; 80*1bb76ff1Sjsg uint8_t DeepSleepDivId; 81*1bb76ff1Sjsg uint8_t padding; 82*1bb76ff1Sjsg uint32_t CgSpllFuncCntl; 83*1bb76ff1Sjsg uint32_t CgSpllFuncCntl2; 84*1bb76ff1Sjsg uint32_t CgSpllFuncCntl3; 85*1bb76ff1Sjsg uint32_t CgSpllFuncCntl4; 86*1bb76ff1Sjsg uint32_t SpllSpreadSpectrum; 87*1bb76ff1Sjsg uint32_t SpllSpreadSpectrum2; 88*1bb76ff1Sjsg uint32_t CcPwrDynRm; 89*1bb76ff1Sjsg uint32_t CcPwrDynRm1; 90*1bb76ff1Sjsg }; 91*1bb76ff1Sjsg 92*1bb76ff1Sjsg typedef struct SMU72_Discrete_ACPILevel SMU72_Discrete_ACPILevel; 93*1bb76ff1Sjsg 94*1bb76ff1Sjsg struct SMU72_Discrete_Ulv { 95*1bb76ff1Sjsg uint32_t CcPwrDynRm; 96*1bb76ff1Sjsg uint32_t CcPwrDynRm1; 97*1bb76ff1Sjsg uint16_t VddcOffset; 98*1bb76ff1Sjsg uint8_t VddcOffsetVid; 99*1bb76ff1Sjsg uint8_t VddcPhase; 100*1bb76ff1Sjsg uint32_t Reserved; 101*1bb76ff1Sjsg }; 102*1bb76ff1Sjsg 103*1bb76ff1Sjsg typedef struct SMU72_Discrete_Ulv SMU72_Discrete_Ulv; 104*1bb76ff1Sjsg 105*1bb76ff1Sjsg struct SMU72_Discrete_MemoryLevel { 106*1bb76ff1Sjsg SMU_VoltageLevel MinVoltage; 107*1bb76ff1Sjsg uint32_t MinMvdd; 108*1bb76ff1Sjsg 109*1bb76ff1Sjsg uint32_t MclkFrequency; 110*1bb76ff1Sjsg 111*1bb76ff1Sjsg uint8_t EdcReadEnable; 112*1bb76ff1Sjsg uint8_t EdcWriteEnable; 113*1bb76ff1Sjsg uint8_t RttEnable; 114*1bb76ff1Sjsg uint8_t StutterEnable; 115*1bb76ff1Sjsg 116*1bb76ff1Sjsg uint8_t StrobeEnable; 117*1bb76ff1Sjsg uint8_t StrobeRatio; 118*1bb76ff1Sjsg uint8_t EnabledForThrottle; 119*1bb76ff1Sjsg uint8_t EnabledForActivity; 120*1bb76ff1Sjsg 121*1bb76ff1Sjsg uint8_t UpHyst; 122*1bb76ff1Sjsg uint8_t DownHyst; 123*1bb76ff1Sjsg uint8_t VoltageDownHyst; 124*1bb76ff1Sjsg uint8_t padding; 125*1bb76ff1Sjsg 126*1bb76ff1Sjsg uint16_t ActivityLevel; 127*1bb76ff1Sjsg uint8_t DisplayWatermark; 128*1bb76ff1Sjsg uint8_t padding1; 129*1bb76ff1Sjsg 130*1bb76ff1Sjsg uint32_t MpllFuncCntl; 131*1bb76ff1Sjsg uint32_t MpllFuncCntl_1; 132*1bb76ff1Sjsg uint32_t MpllFuncCntl_2; 133*1bb76ff1Sjsg uint32_t MpllAdFuncCntl; 134*1bb76ff1Sjsg uint32_t MpllDqFuncCntl; 135*1bb76ff1Sjsg uint32_t MclkPwrmgtCntl; 136*1bb76ff1Sjsg uint32_t DllCntl; 137*1bb76ff1Sjsg uint32_t MpllSs1; 138*1bb76ff1Sjsg uint32_t MpllSs2; 139*1bb76ff1Sjsg }; 140*1bb76ff1Sjsg 141*1bb76ff1Sjsg typedef struct SMU72_Discrete_MemoryLevel SMU72_Discrete_MemoryLevel; 142*1bb76ff1Sjsg 143*1bb76ff1Sjsg struct SMU72_Discrete_LinkLevel { 144*1bb76ff1Sjsg uint8_t PcieGenSpeed; /*< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 */ 145*1bb76ff1Sjsg uint8_t PcieLaneCount; /*< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16 */ 146*1bb76ff1Sjsg uint8_t EnabledForActivity; 147*1bb76ff1Sjsg uint8_t SPC; 148*1bb76ff1Sjsg uint32_t DownThreshold; 149*1bb76ff1Sjsg uint32_t UpThreshold; 150*1bb76ff1Sjsg uint32_t Reserved; 151*1bb76ff1Sjsg }; 152*1bb76ff1Sjsg 153*1bb76ff1Sjsg typedef struct SMU72_Discrete_LinkLevel SMU72_Discrete_LinkLevel; 154*1bb76ff1Sjsg 155*1bb76ff1Sjsg /* MC ARB DRAM Timing registers. */ 156*1bb76ff1Sjsg struct SMU72_Discrete_MCArbDramTimingTableEntry { 157*1bb76ff1Sjsg uint32_t McArbDramTiming; 158*1bb76ff1Sjsg uint32_t McArbDramTiming2; 159*1bb76ff1Sjsg uint8_t McArbBurstTime; 160*1bb76ff1Sjsg uint8_t padding[3]; 161*1bb76ff1Sjsg }; 162*1bb76ff1Sjsg 163*1bb76ff1Sjsg typedef struct SMU72_Discrete_MCArbDramTimingTableEntry SMU72_Discrete_MCArbDramTimingTableEntry; 164*1bb76ff1Sjsg 165*1bb76ff1Sjsg struct SMU72_Discrete_MCArbDramTimingTable { 166*1bb76ff1Sjsg SMU72_Discrete_MCArbDramTimingTableEntry entries[SMU__NUM_SCLK_DPM_STATE][SMU__NUM_MCLK_DPM_LEVELS]; 167*1bb76ff1Sjsg }; 168*1bb76ff1Sjsg 169*1bb76ff1Sjsg typedef struct SMU72_Discrete_MCArbDramTimingTable SMU72_Discrete_MCArbDramTimingTable; 170*1bb76ff1Sjsg 171*1bb76ff1Sjsg /* UVD VCLK/DCLK state (level) definition. */ 172*1bb76ff1Sjsg struct SMU72_Discrete_UvdLevel { 173*1bb76ff1Sjsg uint32_t VclkFrequency; 174*1bb76ff1Sjsg uint32_t DclkFrequency; 175*1bb76ff1Sjsg SMU_VoltageLevel MinVoltage; 176*1bb76ff1Sjsg uint8_t VclkDivider; 177*1bb76ff1Sjsg uint8_t DclkDivider; 178*1bb76ff1Sjsg uint8_t padding[2]; 179*1bb76ff1Sjsg }; 180*1bb76ff1Sjsg 181*1bb76ff1Sjsg typedef struct SMU72_Discrete_UvdLevel SMU72_Discrete_UvdLevel; 182*1bb76ff1Sjsg 183*1bb76ff1Sjsg /* Clocks for other external blocks (VCE, ACP, SAMU). */ 184*1bb76ff1Sjsg struct SMU72_Discrete_ExtClkLevel { 185*1bb76ff1Sjsg uint32_t Frequency; 186*1bb76ff1Sjsg SMU_VoltageLevel MinVoltage; 187*1bb76ff1Sjsg uint8_t Divider; 188*1bb76ff1Sjsg uint8_t padding[3]; 189*1bb76ff1Sjsg }; 190*1bb76ff1Sjsg 191*1bb76ff1Sjsg typedef struct SMU72_Discrete_ExtClkLevel SMU72_Discrete_ExtClkLevel; 192*1bb76ff1Sjsg 193*1bb76ff1Sjsg struct SMU72_Discrete_StateInfo { 194*1bb76ff1Sjsg uint32_t SclkFrequency; 195*1bb76ff1Sjsg uint32_t MclkFrequency; 196*1bb76ff1Sjsg uint32_t VclkFrequency; 197*1bb76ff1Sjsg uint32_t DclkFrequency; 198*1bb76ff1Sjsg uint32_t SamclkFrequency; 199*1bb76ff1Sjsg uint32_t AclkFrequency; 200*1bb76ff1Sjsg uint32_t EclkFrequency; 201*1bb76ff1Sjsg uint16_t MvddVoltage; 202*1bb76ff1Sjsg uint16_t padding16; 203*1bb76ff1Sjsg uint8_t DisplayWatermark; 204*1bb76ff1Sjsg uint8_t McArbIndex; 205*1bb76ff1Sjsg uint8_t McRegIndex; 206*1bb76ff1Sjsg uint8_t SeqIndex; 207*1bb76ff1Sjsg uint8_t SclkDid; 208*1bb76ff1Sjsg int8_t SclkIndex; 209*1bb76ff1Sjsg int8_t MclkIndex; 210*1bb76ff1Sjsg uint8_t PCIeGen; 211*1bb76ff1Sjsg 212*1bb76ff1Sjsg }; 213*1bb76ff1Sjsg 214*1bb76ff1Sjsg typedef struct SMU72_Discrete_StateInfo SMU72_Discrete_StateInfo; 215*1bb76ff1Sjsg 216*1bb76ff1Sjsg struct SMU72_Discrete_DpmTable { 217*1bb76ff1Sjsg /* Multi-DPM controller settings */ 218*1bb76ff1Sjsg SMU72_PIDController GraphicsPIDController; 219*1bb76ff1Sjsg SMU72_PIDController MemoryPIDController; 220*1bb76ff1Sjsg SMU72_PIDController LinkPIDController; 221*1bb76ff1Sjsg 222*1bb76ff1Sjsg uint32_t SystemFlags; 223*1bb76ff1Sjsg 224*1bb76ff1Sjsg /* SMIO masks for voltage and phase controls */ 225*1bb76ff1Sjsg uint32_t VRConfig; 226*1bb76ff1Sjsg uint32_t SmioMask1; 227*1bb76ff1Sjsg uint32_t SmioMask2; 228*1bb76ff1Sjsg SMIO_Table SmioTable1; 229*1bb76ff1Sjsg SMIO_Table SmioTable2; 230*1bb76ff1Sjsg 231*1bb76ff1Sjsg uint32_t VddcLevelCount; 232*1bb76ff1Sjsg uint32_t VddciLevelCount; 233*1bb76ff1Sjsg uint32_t VddGfxLevelCount; 234*1bb76ff1Sjsg uint32_t MvddLevelCount; 235*1bb76ff1Sjsg 236*1bb76ff1Sjsg uint16_t VddcTable[SMU72_MAX_LEVELS_VDDC]; 237*1bb76ff1Sjsg uint16_t VddGfxTable[SMU72_MAX_LEVELS_VDDGFX]; 238*1bb76ff1Sjsg uint16_t VddciTable[SMU72_MAX_LEVELS_VDDCI]; 239*1bb76ff1Sjsg 240*1bb76ff1Sjsg uint8_t BapmVddGfxVidHiSidd[SMU72_MAX_LEVELS_VDDGFX]; 241*1bb76ff1Sjsg uint8_t BapmVddGfxVidLoSidd[SMU72_MAX_LEVELS_VDDGFX]; 242*1bb76ff1Sjsg uint8_t BapmVddGfxVidHiSidd2[SMU72_MAX_LEVELS_VDDGFX]; 243*1bb76ff1Sjsg 244*1bb76ff1Sjsg uint8_t BapmVddcVidHiSidd[SMU72_MAX_LEVELS_VDDC]; 245*1bb76ff1Sjsg uint8_t BapmVddcVidLoSidd[SMU72_MAX_LEVELS_VDDC]; 246*1bb76ff1Sjsg uint8_t BapmVddcVidHiSidd2[SMU72_MAX_LEVELS_VDDC]; 247*1bb76ff1Sjsg 248*1bb76ff1Sjsg uint8_t GraphicsDpmLevelCount; 249*1bb76ff1Sjsg uint8_t MemoryDpmLevelCount; 250*1bb76ff1Sjsg uint8_t LinkLevelCount; 251*1bb76ff1Sjsg uint8_t MasterDeepSleepControl; 252*1bb76ff1Sjsg 253*1bb76ff1Sjsg uint8_t UvdLevelCount; 254*1bb76ff1Sjsg uint8_t VceLevelCount; 255*1bb76ff1Sjsg uint8_t AcpLevelCount; 256*1bb76ff1Sjsg uint8_t SamuLevelCount; 257*1bb76ff1Sjsg 258*1bb76ff1Sjsg uint8_t ThermOutGpio; 259*1bb76ff1Sjsg uint8_t ThermOutPolarity; 260*1bb76ff1Sjsg uint8_t ThermOutMode; 261*1bb76ff1Sjsg uint8_t DPMFreezeAndForced; 262*1bb76ff1Sjsg uint32_t Reserved[4]; 263*1bb76ff1Sjsg 264*1bb76ff1Sjsg /* State table entries for each DPM state */ 265*1bb76ff1Sjsg SMU72_Discrete_GraphicsLevel GraphicsLevel[SMU72_MAX_LEVELS_GRAPHICS]; 266*1bb76ff1Sjsg SMU72_Discrete_MemoryLevel MemoryACPILevel; 267*1bb76ff1Sjsg SMU72_Discrete_MemoryLevel MemoryLevel[SMU72_MAX_LEVELS_MEMORY]; 268*1bb76ff1Sjsg SMU72_Discrete_LinkLevel LinkLevel[SMU72_MAX_LEVELS_LINK]; 269*1bb76ff1Sjsg SMU72_Discrete_ACPILevel ACPILevel; 270*1bb76ff1Sjsg SMU72_Discrete_UvdLevel UvdLevel[SMU72_MAX_LEVELS_UVD]; 271*1bb76ff1Sjsg SMU72_Discrete_ExtClkLevel VceLevel[SMU72_MAX_LEVELS_VCE]; 272*1bb76ff1Sjsg SMU72_Discrete_ExtClkLevel AcpLevel[SMU72_MAX_LEVELS_ACP]; 273*1bb76ff1Sjsg SMU72_Discrete_ExtClkLevel SamuLevel[SMU72_MAX_LEVELS_SAMU]; 274*1bb76ff1Sjsg SMU72_Discrete_Ulv Ulv; 275*1bb76ff1Sjsg 276*1bb76ff1Sjsg uint32_t SclkStepSize; 277*1bb76ff1Sjsg uint32_t Smio[SMU72_MAX_ENTRIES_SMIO]; 278*1bb76ff1Sjsg 279*1bb76ff1Sjsg uint8_t UvdBootLevel; 280*1bb76ff1Sjsg uint8_t VceBootLevel; 281*1bb76ff1Sjsg uint8_t AcpBootLevel; 282*1bb76ff1Sjsg uint8_t SamuBootLevel; 283*1bb76ff1Sjsg 284*1bb76ff1Sjsg uint8_t GraphicsBootLevel; 285*1bb76ff1Sjsg uint8_t GraphicsVoltageChangeEnable; 286*1bb76ff1Sjsg uint8_t GraphicsThermThrottleEnable; 287*1bb76ff1Sjsg uint8_t GraphicsInterval; 288*1bb76ff1Sjsg 289*1bb76ff1Sjsg uint8_t VoltageInterval; 290*1bb76ff1Sjsg uint8_t ThermalInterval; 291*1bb76ff1Sjsg uint16_t TemperatureLimitHigh; 292*1bb76ff1Sjsg 293*1bb76ff1Sjsg uint16_t TemperatureLimitLow; 294*1bb76ff1Sjsg uint8_t MemoryBootLevel; 295*1bb76ff1Sjsg uint8_t MemoryVoltageChangeEnable; 296*1bb76ff1Sjsg 297*1bb76ff1Sjsg uint16_t BootMVdd; 298*1bb76ff1Sjsg uint8_t MemoryInterval; 299*1bb76ff1Sjsg uint8_t MemoryThermThrottleEnable; 300*1bb76ff1Sjsg 301*1bb76ff1Sjsg uint16_t VoltageResponseTime; 302*1bb76ff1Sjsg uint16_t PhaseResponseTime; 303*1bb76ff1Sjsg 304*1bb76ff1Sjsg uint8_t PCIeBootLinkLevel; 305*1bb76ff1Sjsg uint8_t PCIeGenInterval; 306*1bb76ff1Sjsg uint8_t DTEInterval; 307*1bb76ff1Sjsg uint8_t DTEMode; 308*1bb76ff1Sjsg 309*1bb76ff1Sjsg uint8_t SVI2Enable; 310*1bb76ff1Sjsg uint8_t VRHotGpio; 311*1bb76ff1Sjsg uint8_t AcDcGpio; 312*1bb76ff1Sjsg uint8_t ThermGpio; 313*1bb76ff1Sjsg 314*1bb76ff1Sjsg uint16_t PPM_PkgPwrLimit; 315*1bb76ff1Sjsg uint16_t PPM_TemperatureLimit; 316*1bb76ff1Sjsg 317*1bb76ff1Sjsg uint16_t DefaultTdp; 318*1bb76ff1Sjsg uint16_t TargetTdp; 319*1bb76ff1Sjsg 320*1bb76ff1Sjsg uint16_t FpsHighThreshold; 321*1bb76ff1Sjsg uint16_t FpsLowThreshold; 322*1bb76ff1Sjsg 323*1bb76ff1Sjsg uint16_t BAPMTI_R[SMU72_DTE_ITERATIONS][SMU72_DTE_SOURCES][SMU72_DTE_SINKS]; 324*1bb76ff1Sjsg uint16_t BAPMTI_RC[SMU72_DTE_ITERATIONS][SMU72_DTE_SOURCES][SMU72_DTE_SINKS]; 325*1bb76ff1Sjsg 326*1bb76ff1Sjsg uint8_t DTEAmbientTempBase; 327*1bb76ff1Sjsg uint8_t DTETjOffset; 328*1bb76ff1Sjsg uint8_t GpuTjMax; 329*1bb76ff1Sjsg uint8_t GpuTjHyst; 330*1bb76ff1Sjsg 331*1bb76ff1Sjsg SMU_VoltageLevel BootVoltage; 332*1bb76ff1Sjsg 333*1bb76ff1Sjsg uint32_t BAPM_TEMP_GRADIENT; 334*1bb76ff1Sjsg 335*1bb76ff1Sjsg uint32_t LowSclkInterruptThreshold; 336*1bb76ff1Sjsg uint32_t VddGfxReChkWait; 337*1bb76ff1Sjsg 338*1bb76ff1Sjsg uint8_t ClockStretcherAmount; 339*1bb76ff1Sjsg 340*1bb76ff1Sjsg uint8_t Sclk_CKS_masterEn0_7; 341*1bb76ff1Sjsg uint8_t Sclk_CKS_masterEn8_15; 342*1bb76ff1Sjsg uint8_t padding[1]; 343*1bb76ff1Sjsg 344*1bb76ff1Sjsg uint8_t Sclk_voltageOffset[8]; 345*1bb76ff1Sjsg 346*1bb76ff1Sjsg SMU_ClockStretcherDataTable ClockStretcherDataTable; 347*1bb76ff1Sjsg SMU_CKS_LOOKUPTable CKS_LOOKUPTable; 348*1bb76ff1Sjsg }; 349*1bb76ff1Sjsg 350*1bb76ff1Sjsg typedef struct SMU72_Discrete_DpmTable SMU72_Discrete_DpmTable; 351*1bb76ff1Sjsg 352*1bb76ff1Sjsg /* --------------------------------------------------- AC Timing Parameters ------------------------------------------------ */ 353*1bb76ff1Sjsg #define SMU72_DISCRETE_MC_REGISTER_ARRAY_SIZE 16 354*1bb76ff1Sjsg #define SMU72_DISCRETE_MC_REGISTER_ARRAY_SET_COUNT SMU72_MAX_LEVELS_MEMORY /* DPM */ 355*1bb76ff1Sjsg 356*1bb76ff1Sjsg struct SMU72_Discrete_MCRegisterAddress { 357*1bb76ff1Sjsg uint16_t s0; 358*1bb76ff1Sjsg uint16_t s1; 359*1bb76ff1Sjsg }; 360*1bb76ff1Sjsg 361*1bb76ff1Sjsg typedef struct SMU72_Discrete_MCRegisterAddress SMU72_Discrete_MCRegisterAddress; 362*1bb76ff1Sjsg 363*1bb76ff1Sjsg struct SMU72_Discrete_MCRegisterSet { 364*1bb76ff1Sjsg uint32_t value[SMU72_DISCRETE_MC_REGISTER_ARRAY_SIZE]; 365*1bb76ff1Sjsg }; 366*1bb76ff1Sjsg 367*1bb76ff1Sjsg typedef struct SMU72_Discrete_MCRegisterSet SMU72_Discrete_MCRegisterSet; 368*1bb76ff1Sjsg 369*1bb76ff1Sjsg struct SMU72_Discrete_MCRegisters { 370*1bb76ff1Sjsg uint8_t last; 371*1bb76ff1Sjsg uint8_t reserved[3]; 372*1bb76ff1Sjsg SMU72_Discrete_MCRegisterAddress address[SMU72_DISCRETE_MC_REGISTER_ARRAY_SIZE]; 373*1bb76ff1Sjsg SMU72_Discrete_MCRegisterSet data[SMU72_DISCRETE_MC_REGISTER_ARRAY_SET_COUNT]; 374*1bb76ff1Sjsg }; 375*1bb76ff1Sjsg 376*1bb76ff1Sjsg typedef struct SMU72_Discrete_MCRegisters SMU72_Discrete_MCRegisters; 377*1bb76ff1Sjsg 378*1bb76ff1Sjsg 379*1bb76ff1Sjsg /* --------------------------------------------------- Fan Table ----------------------------------------------------------- */ 380*1bb76ff1Sjsg 381*1bb76ff1Sjsg struct SMU72_Discrete_FanTable { 382*1bb76ff1Sjsg uint16_t FdoMode; 383*1bb76ff1Sjsg int16_t TempMin; 384*1bb76ff1Sjsg int16_t TempMed; 385*1bb76ff1Sjsg int16_t TempMax; 386*1bb76ff1Sjsg int16_t Slope1; 387*1bb76ff1Sjsg int16_t Slope2; 388*1bb76ff1Sjsg int16_t FdoMin; 389*1bb76ff1Sjsg int16_t HystUp; 390*1bb76ff1Sjsg int16_t HystDown; 391*1bb76ff1Sjsg int16_t HystSlope; 392*1bb76ff1Sjsg int16_t TempRespLim; 393*1bb76ff1Sjsg int16_t TempCurr; 394*1bb76ff1Sjsg int16_t SlopeCurr; 395*1bb76ff1Sjsg int16_t PwmCurr; 396*1bb76ff1Sjsg uint32_t RefreshPeriod; 397*1bb76ff1Sjsg int16_t FdoMax; 398*1bb76ff1Sjsg uint8_t TempSrc; 399*1bb76ff1Sjsg int8_t FanControl_GL_Flag; 400*1bb76ff1Sjsg }; 401*1bb76ff1Sjsg 402*1bb76ff1Sjsg typedef struct SMU72_Discrete_FanTable SMU72_Discrete_FanTable; 403*1bb76ff1Sjsg 404*1bb76ff1Sjsg #define SMU7_DISCRETE_GPIO_SCLK_DEBUG 4 405*1bb76ff1Sjsg #define SMU7_DISCRETE_GPIO_SCLK_DEBUG_BIT (0x1 << SMU7_DISCRETE_GPIO_SCLK_DEBUG) 406*1bb76ff1Sjsg 407*1bb76ff1Sjsg struct SMU7_MclkDpmScoreboard { 408*1bb76ff1Sjsg 409*1bb76ff1Sjsg uint32_t PercentageBusy; 410*1bb76ff1Sjsg 411*1bb76ff1Sjsg int32_t PIDError; 412*1bb76ff1Sjsg int32_t PIDIntegral; 413*1bb76ff1Sjsg int32_t PIDOutput; 414*1bb76ff1Sjsg 415*1bb76ff1Sjsg uint32_t SigmaDeltaAccum; 416*1bb76ff1Sjsg uint32_t SigmaDeltaOutput; 417*1bb76ff1Sjsg uint32_t SigmaDeltaLevel; 418*1bb76ff1Sjsg 419*1bb76ff1Sjsg uint32_t UtilizationSetpoint; 420*1bb76ff1Sjsg 421*1bb76ff1Sjsg uint8_t TdpClampMode; 422*1bb76ff1Sjsg uint8_t TdcClampMode; 423*1bb76ff1Sjsg uint8_t ThermClampMode; 424*1bb76ff1Sjsg uint8_t VoltageBusy; 425*1bb76ff1Sjsg 426*1bb76ff1Sjsg int8_t CurrLevel; 427*1bb76ff1Sjsg int8_t TargLevel; 428*1bb76ff1Sjsg uint8_t LevelChangeInProgress; 429*1bb76ff1Sjsg uint8_t UpHyst; 430*1bb76ff1Sjsg 431*1bb76ff1Sjsg uint8_t DownHyst; 432*1bb76ff1Sjsg uint8_t VoltageDownHyst; 433*1bb76ff1Sjsg uint8_t DpmEnable; 434*1bb76ff1Sjsg uint8_t DpmRunning; 435*1bb76ff1Sjsg 436*1bb76ff1Sjsg uint8_t DpmForce; 437*1bb76ff1Sjsg uint8_t DpmForceLevel; 438*1bb76ff1Sjsg uint8_t DisplayWatermark; 439*1bb76ff1Sjsg uint8_t McArbIndex; 440*1bb76ff1Sjsg 441*1bb76ff1Sjsg uint32_t MinimumPerfMclk; 442*1bb76ff1Sjsg 443*1bb76ff1Sjsg uint8_t AcpiReq; 444*1bb76ff1Sjsg uint8_t AcpiAck; 445*1bb76ff1Sjsg uint8_t MclkSwitchInProgress; 446*1bb76ff1Sjsg uint8_t MclkSwitchCritical; 447*1bb76ff1Sjsg 448*1bb76ff1Sjsg uint8_t IgnoreVBlank; 449*1bb76ff1Sjsg uint8_t TargetMclkIndex; 450*1bb76ff1Sjsg uint8_t TargetMvddIndex; 451*1bb76ff1Sjsg uint8_t MclkSwitchResult; 452*1bb76ff1Sjsg 453*1bb76ff1Sjsg uint16_t VbiFailureCount; 454*1bb76ff1Sjsg uint8_t VbiWaitCounter; 455*1bb76ff1Sjsg uint8_t EnabledLevelsChange; 456*1bb76ff1Sjsg 457*1bb76ff1Sjsg uint16_t LevelResidencyCountersN[SMU72_MAX_LEVELS_MEMORY]; 458*1bb76ff1Sjsg uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_MEMORY]; 459*1bb76ff1Sjsg 460*1bb76ff1Sjsg void (*TargetStateCalculator)(uint8_t); 461*1bb76ff1Sjsg void (*SavedTargetStateCalculator)(uint8_t); 462*1bb76ff1Sjsg 463*1bb76ff1Sjsg uint16_t AutoDpmInterval; 464*1bb76ff1Sjsg uint16_t AutoDpmRange; 465*1bb76ff1Sjsg 466*1bb76ff1Sjsg uint16_t VbiTimeoutCount; 467*1bb76ff1Sjsg uint16_t MclkSwitchingTime; 468*1bb76ff1Sjsg 469*1bb76ff1Sjsg uint8_t fastSwitch; 470*1bb76ff1Sjsg uint8_t Save_PIC_VDDGFX_EXIT; 471*1bb76ff1Sjsg uint8_t Save_PIC_VDDGFX_ENTER; 472*1bb76ff1Sjsg uint8_t padding; 473*1bb76ff1Sjsg 474*1bb76ff1Sjsg }; 475*1bb76ff1Sjsg 476*1bb76ff1Sjsg typedef struct SMU7_MclkDpmScoreboard SMU7_MclkDpmScoreboard; 477*1bb76ff1Sjsg 478*1bb76ff1Sjsg struct SMU7_UlvScoreboard { 479*1bb76ff1Sjsg uint8_t EnterUlv; 480*1bb76ff1Sjsg uint8_t ExitUlv; 481*1bb76ff1Sjsg uint8_t UlvActive; 482*1bb76ff1Sjsg uint8_t WaitingForUlv; 483*1bb76ff1Sjsg uint8_t UlvEnable; 484*1bb76ff1Sjsg uint8_t UlvRunning; 485*1bb76ff1Sjsg uint8_t UlvMasterEnable; 486*1bb76ff1Sjsg uint8_t padding; 487*1bb76ff1Sjsg uint32_t UlvAbortedCount; 488*1bb76ff1Sjsg uint32_t UlvTimeStamp; 489*1bb76ff1Sjsg }; 490*1bb76ff1Sjsg 491*1bb76ff1Sjsg typedef struct SMU7_UlvScoreboard SMU7_UlvScoreboard; 492*1bb76ff1Sjsg 493*1bb76ff1Sjsg struct VddgfxSavedRegisters { 494*1bb76ff1Sjsg uint32_t GPU_DBG[3]; 495*1bb76ff1Sjsg uint32_t MEC_BaseAddress_Hi; 496*1bb76ff1Sjsg uint32_t MEC_BaseAddress_Lo; 497*1bb76ff1Sjsg uint32_t THM_TMON0_CTRL2__RDIR_PRESENT; 498*1bb76ff1Sjsg uint32_t THM_TMON1_CTRL2__RDIR_PRESENT; 499*1bb76ff1Sjsg uint32_t CP_INT_CNTL; 500*1bb76ff1Sjsg }; 501*1bb76ff1Sjsg 502*1bb76ff1Sjsg typedef struct VddgfxSavedRegisters VddgfxSavedRegisters; 503*1bb76ff1Sjsg 504*1bb76ff1Sjsg struct SMU7_VddGfxScoreboard { 505*1bb76ff1Sjsg uint8_t VddGfxEnable; 506*1bb76ff1Sjsg uint8_t VddGfxActive; 507*1bb76ff1Sjsg uint8_t VPUResetOccured; 508*1bb76ff1Sjsg uint8_t padding; 509*1bb76ff1Sjsg 510*1bb76ff1Sjsg uint32_t VddGfxEnteredCount; 511*1bb76ff1Sjsg uint32_t VddGfxAbortedCount; 512*1bb76ff1Sjsg 513*1bb76ff1Sjsg uint32_t VddGfxVid; 514*1bb76ff1Sjsg 515*1bb76ff1Sjsg VddgfxSavedRegisters SavedRegisters; 516*1bb76ff1Sjsg }; 517*1bb76ff1Sjsg 518*1bb76ff1Sjsg typedef struct SMU7_VddGfxScoreboard SMU7_VddGfxScoreboard; 519*1bb76ff1Sjsg 520*1bb76ff1Sjsg struct SMU7_TdcLimitScoreboard { 521*1bb76ff1Sjsg uint8_t Enable; 522*1bb76ff1Sjsg uint8_t Running; 523*1bb76ff1Sjsg uint16_t Alpha; 524*1bb76ff1Sjsg uint32_t FilteredIddc; 525*1bb76ff1Sjsg uint32_t IddcLimit; 526*1bb76ff1Sjsg uint32_t IddcHyst; 527*1bb76ff1Sjsg SMU7_HystController_Data HystControllerData; 528*1bb76ff1Sjsg }; 529*1bb76ff1Sjsg 530*1bb76ff1Sjsg typedef struct SMU7_TdcLimitScoreboard SMU7_TdcLimitScoreboard; 531*1bb76ff1Sjsg 532*1bb76ff1Sjsg struct SMU7_PkgPwrLimitScoreboard { 533*1bb76ff1Sjsg uint8_t Enable; 534*1bb76ff1Sjsg uint8_t Running; 535*1bb76ff1Sjsg uint16_t Alpha; 536*1bb76ff1Sjsg uint32_t FilteredPkgPwr; 537*1bb76ff1Sjsg uint32_t Limit; 538*1bb76ff1Sjsg uint32_t Hyst; 539*1bb76ff1Sjsg uint32_t LimitFromDriver; 540*1bb76ff1Sjsg SMU7_HystController_Data HystControllerData; 541*1bb76ff1Sjsg }; 542*1bb76ff1Sjsg 543*1bb76ff1Sjsg typedef struct SMU7_PkgPwrLimitScoreboard SMU7_PkgPwrLimitScoreboard; 544*1bb76ff1Sjsg 545*1bb76ff1Sjsg struct SMU7_BapmScoreboard { 546*1bb76ff1Sjsg uint32_t source_powers[SMU72_DTE_SOURCES]; 547*1bb76ff1Sjsg uint32_t source_powers_last[SMU72_DTE_SOURCES]; 548*1bb76ff1Sjsg int32_t entity_temperatures[SMU72_NUM_GPU_TES]; 549*1bb76ff1Sjsg int32_t initial_entity_temperatures[SMU72_NUM_GPU_TES]; 550*1bb76ff1Sjsg int32_t Limit; 551*1bb76ff1Sjsg int32_t Hyst; 552*1bb76ff1Sjsg int32_t therm_influence_coeff_table[SMU72_DTE_ITERATIONS * SMU72_DTE_SOURCES * SMU72_DTE_SINKS * 2]; 553*1bb76ff1Sjsg int32_t therm_node_table[SMU72_DTE_ITERATIONS * SMU72_DTE_SOURCES * SMU72_DTE_SINKS]; 554*1bb76ff1Sjsg uint16_t ConfigTDPPowerScalar; 555*1bb76ff1Sjsg uint16_t FanSpeedPowerScalar; 556*1bb76ff1Sjsg uint16_t OverDrivePowerScalar; 557*1bb76ff1Sjsg uint16_t OverDriveLimitScalar; 558*1bb76ff1Sjsg uint16_t FinalPowerScalar; 559*1bb76ff1Sjsg uint8_t VariantID; 560*1bb76ff1Sjsg uint8_t spare997; 561*1bb76ff1Sjsg 562*1bb76ff1Sjsg SMU7_HystController_Data HystControllerData; 563*1bb76ff1Sjsg 564*1bb76ff1Sjsg int32_t temperature_gradient_slope; 565*1bb76ff1Sjsg int32_t temperature_gradient; 566*1bb76ff1Sjsg uint32_t measured_temperature; 567*1bb76ff1Sjsg }; 568*1bb76ff1Sjsg 569*1bb76ff1Sjsg 570*1bb76ff1Sjsg typedef struct SMU7_BapmScoreboard SMU7_BapmScoreboard; 571*1bb76ff1Sjsg 572*1bb76ff1Sjsg struct SMU7_AcpiScoreboard { 573*1bb76ff1Sjsg uint32_t SavedInterruptMask[2]; 574*1bb76ff1Sjsg uint8_t LastACPIRequest; 575*1bb76ff1Sjsg uint8_t CgBifResp; 576*1bb76ff1Sjsg uint8_t RequestType; 577*1bb76ff1Sjsg uint8_t Padding; 578*1bb76ff1Sjsg SMU72_Discrete_ACPILevel D0Level; 579*1bb76ff1Sjsg }; 580*1bb76ff1Sjsg 581*1bb76ff1Sjsg typedef struct SMU7_AcpiScoreboard SMU7_AcpiScoreboard; 582*1bb76ff1Sjsg 583*1bb76ff1Sjsg struct SMU72_Discrete_PmFuses { 584*1bb76ff1Sjsg /* dw1 */ 585*1bb76ff1Sjsg uint8_t SviLoadLineEn; 586*1bb76ff1Sjsg uint8_t SviLoadLineVddC; 587*1bb76ff1Sjsg uint8_t SviLoadLineTrimVddC; 588*1bb76ff1Sjsg uint8_t SviLoadLineOffsetVddC; 589*1bb76ff1Sjsg 590*1bb76ff1Sjsg /* dw2 */ 591*1bb76ff1Sjsg uint16_t TDC_VDDC_PkgLimit; 592*1bb76ff1Sjsg uint8_t TDC_VDDC_ThrottleReleaseLimitPerc; 593*1bb76ff1Sjsg uint8_t TDC_MAWt; 594*1bb76ff1Sjsg 595*1bb76ff1Sjsg /* dw3 */ 596*1bb76ff1Sjsg uint8_t TdcWaterfallCtl; 597*1bb76ff1Sjsg uint8_t LPMLTemperatureMin; 598*1bb76ff1Sjsg uint8_t LPMLTemperatureMax; 599*1bb76ff1Sjsg uint8_t Reserved; 600*1bb76ff1Sjsg 601*1bb76ff1Sjsg /* dw4-dw7 */ 602*1bb76ff1Sjsg uint8_t LPMLTemperatureScaler[16]; 603*1bb76ff1Sjsg 604*1bb76ff1Sjsg /* dw8-dw9 */ 605*1bb76ff1Sjsg int16_t FuzzyFan_ErrorSetDelta; 606*1bb76ff1Sjsg int16_t FuzzyFan_ErrorRateSetDelta; 607*1bb76ff1Sjsg int16_t FuzzyFan_PwmSetDelta; 608*1bb76ff1Sjsg uint16_t Reserved6; 609*1bb76ff1Sjsg 610*1bb76ff1Sjsg /* dw10-dw14 */ 611*1bb76ff1Sjsg uint8_t GnbLPML[16]; 612*1bb76ff1Sjsg 613*1bb76ff1Sjsg /* dw15 */ 614*1bb76ff1Sjsg uint8_t GnbLPMLMaxVid; 615*1bb76ff1Sjsg uint8_t GnbLPMLMinVid; 616*1bb76ff1Sjsg uint8_t Reserved1[2]; 617*1bb76ff1Sjsg 618*1bb76ff1Sjsg /* dw16 */ 619*1bb76ff1Sjsg uint16_t BapmVddCBaseLeakageHiSidd; 620*1bb76ff1Sjsg uint16_t BapmVddCBaseLeakageLoSidd; 621*1bb76ff1Sjsg }; 622*1bb76ff1Sjsg 623*1bb76ff1Sjsg typedef struct SMU72_Discrete_PmFuses SMU72_Discrete_PmFuses; 624*1bb76ff1Sjsg 625*1bb76ff1Sjsg struct SMU7_Discrete_Log_Header_Table { 626*1bb76ff1Sjsg uint32_t version; 627*1bb76ff1Sjsg uint32_t asic_id; 628*1bb76ff1Sjsg uint16_t flags; 629*1bb76ff1Sjsg uint16_t entry_size; 630*1bb76ff1Sjsg uint32_t total_size; 631*1bb76ff1Sjsg uint32_t num_of_entries; 632*1bb76ff1Sjsg uint8_t type; 633*1bb76ff1Sjsg uint8_t mode; 634*1bb76ff1Sjsg uint8_t filler_0[2]; 635*1bb76ff1Sjsg uint32_t filler_1[2]; 636*1bb76ff1Sjsg }; 637*1bb76ff1Sjsg 638*1bb76ff1Sjsg typedef struct SMU7_Discrete_Log_Header_Table SMU7_Discrete_Log_Header_Table; 639*1bb76ff1Sjsg 640*1bb76ff1Sjsg struct SMU7_Discrete_Log_Cntl { 641*1bb76ff1Sjsg uint8_t Enabled; 642*1bb76ff1Sjsg uint8_t Type; 643*1bb76ff1Sjsg uint8_t padding[2]; 644*1bb76ff1Sjsg uint32_t BufferSize; 645*1bb76ff1Sjsg uint32_t SamplesLogged; 646*1bb76ff1Sjsg uint32_t SampleSize; 647*1bb76ff1Sjsg uint32_t AddrL; 648*1bb76ff1Sjsg uint32_t AddrH; 649*1bb76ff1Sjsg }; 650*1bb76ff1Sjsg 651*1bb76ff1Sjsg typedef struct SMU7_Discrete_Log_Cntl SMU7_Discrete_Log_Cntl; 652*1bb76ff1Sjsg 653*1bb76ff1Sjsg #define CAC_ACC_NW_NUM_OF_SIGNALS 87 654*1bb76ff1Sjsg 655*1bb76ff1Sjsg struct SMU7_Discrete_Cac_Collection_Table { 656*1bb76ff1Sjsg uint32_t temperature; 657*1bb76ff1Sjsg uint32_t cac_acc_nw[CAC_ACC_NW_NUM_OF_SIGNALS]; 658*1bb76ff1Sjsg }; 659*1bb76ff1Sjsg 660*1bb76ff1Sjsg typedef struct SMU7_Discrete_Cac_Collection_Table SMU7_Discrete_Cac_Collection_Table; 661*1bb76ff1Sjsg 662*1bb76ff1Sjsg struct SMU7_Discrete_Cac_Verification_Table { 663*1bb76ff1Sjsg uint32_t VddcTotalPower; 664*1bb76ff1Sjsg uint32_t VddcLeakagePower; 665*1bb76ff1Sjsg uint32_t VddcConstantPower; 666*1bb76ff1Sjsg uint32_t VddcGfxDynamicPower; 667*1bb76ff1Sjsg uint32_t VddcUvdDynamicPower; 668*1bb76ff1Sjsg uint32_t VddcVceDynamicPower; 669*1bb76ff1Sjsg uint32_t VddcAcpDynamicPower; 670*1bb76ff1Sjsg uint32_t VddcPcieDynamicPower; 671*1bb76ff1Sjsg uint32_t VddcDceDynamicPower; 672*1bb76ff1Sjsg uint32_t VddcCurrent; 673*1bb76ff1Sjsg uint32_t VddcVoltage; 674*1bb76ff1Sjsg uint32_t VddciTotalPower; 675*1bb76ff1Sjsg uint32_t VddciLeakagePower; 676*1bb76ff1Sjsg uint32_t VddciConstantPower; 677*1bb76ff1Sjsg uint32_t VddciDynamicPower; 678*1bb76ff1Sjsg uint32_t Vddr1TotalPower; 679*1bb76ff1Sjsg uint32_t Vddr1LeakagePower; 680*1bb76ff1Sjsg uint32_t Vddr1ConstantPower; 681*1bb76ff1Sjsg uint32_t Vddr1DynamicPower; 682*1bb76ff1Sjsg uint32_t spare[4]; 683*1bb76ff1Sjsg uint32_t temperature; 684*1bb76ff1Sjsg }; 685*1bb76ff1Sjsg 686*1bb76ff1Sjsg typedef struct SMU7_Discrete_Cac_Verification_Table SMU7_Discrete_Cac_Verification_Table; 687*1bb76ff1Sjsg 688*1bb76ff1Sjsg struct SMU7_Discrete_Pm_Status_Table { 689*1bb76ff1Sjsg /* Thermal entities */ 690*1bb76ff1Sjsg int32_t T_meas_max; 691*1bb76ff1Sjsg int32_t T_meas_acc; 692*1bb76ff1Sjsg int32_t T_calc_max; 693*1bb76ff1Sjsg int32_t T_calc_acc; 694*1bb76ff1Sjsg uint32_t P_scalar_acc; 695*1bb76ff1Sjsg uint32_t P_calc_max; 696*1bb76ff1Sjsg uint32_t P_calc_acc; 697*1bb76ff1Sjsg 698*1bb76ff1Sjsg /*Voltage domains */ 699*1bb76ff1Sjsg uint32_t I_calc_max; 700*1bb76ff1Sjsg uint32_t I_calc_acc; 701*1bb76ff1Sjsg uint32_t I_calc_acc_vddci; 702*1bb76ff1Sjsg uint32_t V_calc_noload_acc; 703*1bb76ff1Sjsg uint32_t V_calc_load_acc; 704*1bb76ff1Sjsg uint32_t V_calc_noload_acc_vddci; 705*1bb76ff1Sjsg uint32_t P_meas_acc; 706*1bb76ff1Sjsg uint32_t V_meas_noload_acc; 707*1bb76ff1Sjsg uint32_t V_meas_load_acc; 708*1bb76ff1Sjsg uint32_t I_meas_acc; 709*1bb76ff1Sjsg uint32_t P_meas_acc_vddci; 710*1bb76ff1Sjsg uint32_t V_meas_noload_acc_vddci; 711*1bb76ff1Sjsg uint32_t V_meas_load_acc_vddci; 712*1bb76ff1Sjsg uint32_t I_meas_acc_vddci; 713*1bb76ff1Sjsg 714*1bb76ff1Sjsg /*Frequency */ 715*1bb76ff1Sjsg uint16_t Sclk_dpm_residency[8]; 716*1bb76ff1Sjsg uint16_t Uvd_dpm_residency[8]; 717*1bb76ff1Sjsg uint16_t Vce_dpm_residency[8]; 718*1bb76ff1Sjsg uint16_t Mclk_dpm_residency[4]; 719*1bb76ff1Sjsg 720*1bb76ff1Sjsg /*Chip */ 721*1bb76ff1Sjsg uint32_t P_vddci_acc; 722*1bb76ff1Sjsg uint32_t P_vddr1_acc; 723*1bb76ff1Sjsg uint32_t P_nte1_acc; 724*1bb76ff1Sjsg uint32_t PkgPwr_max; 725*1bb76ff1Sjsg uint32_t PkgPwr_acc; 726*1bb76ff1Sjsg uint32_t MclkSwitchingTime_max; 727*1bb76ff1Sjsg uint32_t MclkSwitchingTime_acc; 728*1bb76ff1Sjsg uint32_t FanPwm_acc; 729*1bb76ff1Sjsg uint32_t FanRpm_acc; 730*1bb76ff1Sjsg 731*1bb76ff1Sjsg uint32_t AccCnt; 732*1bb76ff1Sjsg }; 733*1bb76ff1Sjsg 734*1bb76ff1Sjsg typedef struct SMU7_Discrete_Pm_Status_Table SMU7_Discrete_Pm_Status_Table; 735*1bb76ff1Sjsg 736*1bb76ff1Sjsg /*FIXME THESE NEED TO BE UPDATED */ 737*1bb76ff1Sjsg #define SMU7_SCLK_CAC 0x561 738*1bb76ff1Sjsg #define SMU7_MCLK_CAC 0xF9 739*1bb76ff1Sjsg #define SMU7_VCLK_CAC 0x2DE 740*1bb76ff1Sjsg #define SMU7_DCLK_CAC 0x2DE 741*1bb76ff1Sjsg #define SMU7_ECLK_CAC 0x25E 742*1bb76ff1Sjsg #define SMU7_ACLK_CAC 0x25E 743*1bb76ff1Sjsg #define SMU7_SAMCLK_CAC 0x25E 744*1bb76ff1Sjsg #define SMU7_DISPCLK_CAC 0x100 745*1bb76ff1Sjsg #define SMU7_CAC_CONSTANT 0x2EE3430 746*1bb76ff1Sjsg #define SMU7_CAC_CONSTANT_SHIFT 18 747*1bb76ff1Sjsg 748*1bb76ff1Sjsg #define SMU7_VDDCI_MCLK_CONST 1765 749*1bb76ff1Sjsg #define SMU7_VDDCI_MCLK_CONST_SHIFT 16 750*1bb76ff1Sjsg #define SMU7_VDDCI_VDDCI_CONST 50958 751*1bb76ff1Sjsg #define SMU7_VDDCI_VDDCI_CONST_SHIFT 14 752*1bb76ff1Sjsg #define SMU7_VDDCI_CONST 11781 753*1bb76ff1Sjsg 754*1bb76ff1Sjsg #define SMU7_12C_VDDCI_MCLK_CONST 1623 755*1bb76ff1Sjsg #define SMU7_12C_VDDCI_MCLK_CONST_SHIFT 15 756*1bb76ff1Sjsg #define SMU7_12C_VDDCI_VDDCI_CONST 40088 757*1bb76ff1Sjsg #define SMU7_12C_VDDCI_VDDCI_CONST_SHIFT 13 758*1bb76ff1Sjsg #define SMU7_12C_VDDCI_CONST 20856 759*1bb76ff1Sjsg 760*1bb76ff1Sjsg #define SMU7_VDDCI_STROBE_PWR 1331 761*1bb76ff1Sjsg 762*1bb76ff1Sjsg #define SMU7_VDDR1_CONST 693 763*1bb76ff1Sjsg #define SMU7_VDDR1_CAC_WEIGHT 20 764*1bb76ff1Sjsg #define SMU7_VDDR1_CAC_WEIGHT_SHIFT 19 765*1bb76ff1Sjsg #define SMU7_VDDR1_STROBE_PWR 512 766*1bb76ff1Sjsg 767*1bb76ff1Sjsg #define SMU7_AREA_COEFF_UVD 0xA78 768*1bb76ff1Sjsg #define SMU7_AREA_COEFF_VCE 0x190A 769*1bb76ff1Sjsg #define SMU7_AREA_COEFF_ACP 0x22D1 770*1bb76ff1Sjsg #define SMU7_AREA_COEFF_SAMU 0x534 771*1bb76ff1Sjsg 772*1bb76ff1Sjsg /*ThermOutMode values */ 773*1bb76ff1Sjsg #define SMU7_THERM_OUT_MODE_DISABLE 0x0 774*1bb76ff1Sjsg #define SMU7_THERM_OUT_MODE_THERM_ONLY 0x1 775*1bb76ff1Sjsg #define SMU7_THERM_OUT_MODE_THERM_VRHOT 0x2 776*1bb76ff1Sjsg 777*1bb76ff1Sjsg #if !defined(SMC_MICROCODE) 778*1bb76ff1Sjsg #pragma pack(pop) 779*1bb76ff1Sjsg #endif 780*1bb76ff1Sjsg 781*1bb76ff1Sjsg 782*1bb76ff1Sjsg #endif 783*1bb76ff1Sjsg 784