1*1bb76ff1Sjsg /*
2*1bb76ff1Sjsg * Copyright 2013 Advanced Micro Devices, Inc.
3*1bb76ff1Sjsg *
4*1bb76ff1Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5*1bb76ff1Sjsg * copy of this software and associated documentation files (the "Software"),
6*1bb76ff1Sjsg * to deal in the Software without restriction, including without limitation
7*1bb76ff1Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*1bb76ff1Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9*1bb76ff1Sjsg * Software is furnished to do so, subject to the following conditions:
10*1bb76ff1Sjsg *
11*1bb76ff1Sjsg * The above copyright notice and this permission notice shall be included in
12*1bb76ff1Sjsg * all copies or substantial portions of the Software.
13*1bb76ff1Sjsg *
14*1bb76ff1Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*1bb76ff1Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*1bb76ff1Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*1bb76ff1Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*1bb76ff1Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*1bb76ff1Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*1bb76ff1Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21*1bb76ff1Sjsg *
22*1bb76ff1Sjsg * Authors: Alex Deucher
23*1bb76ff1Sjsg */
24*1bb76ff1Sjsg
25*1bb76ff1Sjsg #include "amdgpu.h"
26*1bb76ff1Sjsg #include "cikd.h"
27*1bb76ff1Sjsg #include "kv_dpm.h"
28*1bb76ff1Sjsg
29*1bb76ff1Sjsg #include "smu/smu_7_0_0_d.h"
30*1bb76ff1Sjsg #include "smu/smu_7_0_0_sh_mask.h"
31*1bb76ff1Sjsg
amdgpu_kv_notify_message_to_smu(struct amdgpu_device * adev,u32 id)32*1bb76ff1Sjsg int amdgpu_kv_notify_message_to_smu(struct amdgpu_device *adev, u32 id)
33*1bb76ff1Sjsg {
34*1bb76ff1Sjsg u32 i;
35*1bb76ff1Sjsg u32 tmp = 0;
36*1bb76ff1Sjsg
37*1bb76ff1Sjsg WREG32(mmSMC_MESSAGE_0, id & SMC_MESSAGE_0__SMC_MSG_MASK);
38*1bb76ff1Sjsg
39*1bb76ff1Sjsg for (i = 0; i < adev->usec_timeout; i++) {
40*1bb76ff1Sjsg if ((RREG32(mmSMC_RESP_0) & SMC_RESP_0__SMC_RESP_MASK) != 0)
41*1bb76ff1Sjsg break;
42*1bb76ff1Sjsg udelay(1);
43*1bb76ff1Sjsg }
44*1bb76ff1Sjsg tmp = RREG32(mmSMC_RESP_0) & SMC_RESP_0__SMC_RESP_MASK;
45*1bb76ff1Sjsg
46*1bb76ff1Sjsg if (tmp != 1) {
47*1bb76ff1Sjsg if (tmp == 0xFF)
48*1bb76ff1Sjsg return -EINVAL;
49*1bb76ff1Sjsg else if (tmp == 0xFE)
50*1bb76ff1Sjsg return -EINVAL;
51*1bb76ff1Sjsg }
52*1bb76ff1Sjsg
53*1bb76ff1Sjsg return 0;
54*1bb76ff1Sjsg }
55*1bb76ff1Sjsg
amdgpu_kv_dpm_get_enable_mask(struct amdgpu_device * adev,u32 * enable_mask)56*1bb76ff1Sjsg int amdgpu_kv_dpm_get_enable_mask(struct amdgpu_device *adev, u32 *enable_mask)
57*1bb76ff1Sjsg {
58*1bb76ff1Sjsg int ret;
59*1bb76ff1Sjsg
60*1bb76ff1Sjsg ret = amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_SCLKDPM_GetEnabledMask);
61*1bb76ff1Sjsg
62*1bb76ff1Sjsg if (ret == 0)
63*1bb76ff1Sjsg *enable_mask = RREG32_SMC(ixSMC_SYSCON_MSG_ARG_0);
64*1bb76ff1Sjsg
65*1bb76ff1Sjsg return ret;
66*1bb76ff1Sjsg }
67*1bb76ff1Sjsg
amdgpu_kv_send_msg_to_smc_with_parameter(struct amdgpu_device * adev,PPSMC_Msg msg,u32 parameter)68*1bb76ff1Sjsg int amdgpu_kv_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
69*1bb76ff1Sjsg PPSMC_Msg msg, u32 parameter)
70*1bb76ff1Sjsg {
71*1bb76ff1Sjsg
72*1bb76ff1Sjsg WREG32(mmSMC_MSG_ARG_0, parameter);
73*1bb76ff1Sjsg
74*1bb76ff1Sjsg return amdgpu_kv_notify_message_to_smu(adev, msg);
75*1bb76ff1Sjsg }
76*1bb76ff1Sjsg
kv_set_smc_sram_address(struct amdgpu_device * adev,u32 smc_address,u32 limit)77*1bb76ff1Sjsg static int kv_set_smc_sram_address(struct amdgpu_device *adev,
78*1bb76ff1Sjsg u32 smc_address, u32 limit)
79*1bb76ff1Sjsg {
80*1bb76ff1Sjsg if (smc_address & 3)
81*1bb76ff1Sjsg return -EINVAL;
82*1bb76ff1Sjsg if ((smc_address + 3) > limit)
83*1bb76ff1Sjsg return -EINVAL;
84*1bb76ff1Sjsg
85*1bb76ff1Sjsg WREG32(mmSMC_IND_INDEX_0, smc_address);
86*1bb76ff1Sjsg WREG32_P(mmSMC_IND_ACCESS_CNTL, 0,
87*1bb76ff1Sjsg ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK);
88*1bb76ff1Sjsg
89*1bb76ff1Sjsg return 0;
90*1bb76ff1Sjsg }
91*1bb76ff1Sjsg
amdgpu_kv_read_smc_sram_dword(struct amdgpu_device * adev,u32 smc_address,u32 * value,u32 limit)92*1bb76ff1Sjsg int amdgpu_kv_read_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,
93*1bb76ff1Sjsg u32 *value, u32 limit)
94*1bb76ff1Sjsg {
95*1bb76ff1Sjsg int ret;
96*1bb76ff1Sjsg
97*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, smc_address, limit);
98*1bb76ff1Sjsg if (ret)
99*1bb76ff1Sjsg return ret;
100*1bb76ff1Sjsg
101*1bb76ff1Sjsg *value = RREG32(mmSMC_IND_DATA_0);
102*1bb76ff1Sjsg return 0;
103*1bb76ff1Sjsg }
104*1bb76ff1Sjsg
amdgpu_kv_smc_dpm_enable(struct amdgpu_device * adev,bool enable)105*1bb76ff1Sjsg int amdgpu_kv_smc_dpm_enable(struct amdgpu_device *adev, bool enable)
106*1bb76ff1Sjsg {
107*1bb76ff1Sjsg if (enable)
108*1bb76ff1Sjsg return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DPM_Enable);
109*1bb76ff1Sjsg else
110*1bb76ff1Sjsg return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DPM_Disable);
111*1bb76ff1Sjsg }
112*1bb76ff1Sjsg
amdgpu_kv_smc_bapm_enable(struct amdgpu_device * adev,bool enable)113*1bb76ff1Sjsg int amdgpu_kv_smc_bapm_enable(struct amdgpu_device *adev, bool enable)
114*1bb76ff1Sjsg {
115*1bb76ff1Sjsg if (enable)
116*1bb76ff1Sjsg return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_EnableBAPM);
117*1bb76ff1Sjsg else
118*1bb76ff1Sjsg return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DisableBAPM);
119*1bb76ff1Sjsg }
120*1bb76ff1Sjsg
amdgpu_kv_copy_bytes_to_smc(struct amdgpu_device * adev,u32 smc_start_address,const u8 * src,u32 byte_count,u32 limit)121*1bb76ff1Sjsg int amdgpu_kv_copy_bytes_to_smc(struct amdgpu_device *adev,
122*1bb76ff1Sjsg u32 smc_start_address,
123*1bb76ff1Sjsg const u8 *src, u32 byte_count, u32 limit)
124*1bb76ff1Sjsg {
125*1bb76ff1Sjsg int ret;
126*1bb76ff1Sjsg u32 data, original_data, addr, extra_shift, t_byte, count, mask;
127*1bb76ff1Sjsg
128*1bb76ff1Sjsg if ((smc_start_address + byte_count) > limit)
129*1bb76ff1Sjsg return -EINVAL;
130*1bb76ff1Sjsg
131*1bb76ff1Sjsg addr = smc_start_address;
132*1bb76ff1Sjsg t_byte = addr & 3;
133*1bb76ff1Sjsg
134*1bb76ff1Sjsg /* RMW for the initial bytes */
135*1bb76ff1Sjsg if (t_byte != 0) {
136*1bb76ff1Sjsg addr -= t_byte;
137*1bb76ff1Sjsg
138*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, addr, limit);
139*1bb76ff1Sjsg if (ret)
140*1bb76ff1Sjsg return ret;
141*1bb76ff1Sjsg
142*1bb76ff1Sjsg original_data = RREG32(mmSMC_IND_DATA_0);
143*1bb76ff1Sjsg
144*1bb76ff1Sjsg data = 0;
145*1bb76ff1Sjsg mask = 0;
146*1bb76ff1Sjsg count = 4;
147*1bb76ff1Sjsg while (count > 0) {
148*1bb76ff1Sjsg if (t_byte > 0) {
149*1bb76ff1Sjsg mask = (mask << 8) | 0xff;
150*1bb76ff1Sjsg t_byte--;
151*1bb76ff1Sjsg } else if (byte_count > 0) {
152*1bb76ff1Sjsg data = (data << 8) + *src++;
153*1bb76ff1Sjsg byte_count--;
154*1bb76ff1Sjsg mask <<= 8;
155*1bb76ff1Sjsg } else {
156*1bb76ff1Sjsg data <<= 8;
157*1bb76ff1Sjsg mask = (mask << 8) | 0xff;
158*1bb76ff1Sjsg }
159*1bb76ff1Sjsg count--;
160*1bb76ff1Sjsg }
161*1bb76ff1Sjsg
162*1bb76ff1Sjsg data |= original_data & mask;
163*1bb76ff1Sjsg
164*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, addr, limit);
165*1bb76ff1Sjsg if (ret)
166*1bb76ff1Sjsg return ret;
167*1bb76ff1Sjsg
168*1bb76ff1Sjsg WREG32(mmSMC_IND_DATA_0, data);
169*1bb76ff1Sjsg
170*1bb76ff1Sjsg addr += 4;
171*1bb76ff1Sjsg }
172*1bb76ff1Sjsg
173*1bb76ff1Sjsg while (byte_count >= 4) {
174*1bb76ff1Sjsg /* SMC address space is BE */
175*1bb76ff1Sjsg data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3];
176*1bb76ff1Sjsg
177*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, addr, limit);
178*1bb76ff1Sjsg if (ret)
179*1bb76ff1Sjsg return ret;
180*1bb76ff1Sjsg
181*1bb76ff1Sjsg WREG32(mmSMC_IND_DATA_0, data);
182*1bb76ff1Sjsg
183*1bb76ff1Sjsg src += 4;
184*1bb76ff1Sjsg byte_count -= 4;
185*1bb76ff1Sjsg addr += 4;
186*1bb76ff1Sjsg }
187*1bb76ff1Sjsg
188*1bb76ff1Sjsg /* RMW for the final bytes */
189*1bb76ff1Sjsg if (byte_count > 0) {
190*1bb76ff1Sjsg data = 0;
191*1bb76ff1Sjsg
192*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, addr, limit);
193*1bb76ff1Sjsg if (ret)
194*1bb76ff1Sjsg return ret;
195*1bb76ff1Sjsg
196*1bb76ff1Sjsg original_data = RREG32(mmSMC_IND_DATA_0);
197*1bb76ff1Sjsg
198*1bb76ff1Sjsg extra_shift = 8 * (4 - byte_count);
199*1bb76ff1Sjsg
200*1bb76ff1Sjsg while (byte_count > 0) {
201*1bb76ff1Sjsg /* SMC address space is BE */
202*1bb76ff1Sjsg data = (data << 8) + *src++;
203*1bb76ff1Sjsg byte_count--;
204*1bb76ff1Sjsg }
205*1bb76ff1Sjsg
206*1bb76ff1Sjsg data <<= extra_shift;
207*1bb76ff1Sjsg
208*1bb76ff1Sjsg data |= (original_data & ~((~0UL) << extra_shift));
209*1bb76ff1Sjsg
210*1bb76ff1Sjsg ret = kv_set_smc_sram_address(adev, addr, limit);
211*1bb76ff1Sjsg if (ret)
212*1bb76ff1Sjsg return ret;
213*1bb76ff1Sjsg
214*1bb76ff1Sjsg WREG32(mmSMC_IND_DATA_0, data);
215*1bb76ff1Sjsg }
216*1bb76ff1Sjsg return 0;
217*1bb76ff1Sjsg }
218*1bb76ff1Sjsg
219