1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Rafał Miłecki <zajec5@gmail.com> 23 * Alex Deucher <alexdeucher@gmail.com> 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_drv.h" 28 #include "amdgpu_pm.h" 29 #include "amdgpu_dpm.h" 30 #include "atom.h" 31 #include <linux/pci.h> 32 #include <linux/hwmon.h> 33 #include <linux/hwmon-sysfs.h> 34 #include <linux/nospec.h> 35 #include <linux/pm_runtime.h> 36 #include <asm/processor.h> 37 38 static const struct cg_flag_name clocks[] = { 39 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 40 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 41 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 42 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 43 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 44 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 45 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 46 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 47 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 48 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 49 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 50 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 51 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 52 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 53 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 54 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 55 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 56 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 57 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 58 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 59 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 60 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 61 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 62 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 63 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 64 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 65 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 66 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 67 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 68 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 69 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 70 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 71 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 72 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 73 {0, NULL}, 74 }; 75 76 static const struct hwmon_temp_label { 77 enum PP_HWMON_TEMP channel; 78 const char *label; 79 } temp_label[] = { 80 {PP_TEMP_EDGE, "edge"}, 81 {PP_TEMP_JUNCTION, "junction"}, 82 {PP_TEMP_MEM, "mem"}, 83 }; 84 85 const char * const amdgpu_pp_profile_name[] = { 86 "BOOTUP_DEFAULT", 87 "3D_FULL_SCREEN", 88 "POWER_SAVING", 89 "VIDEO", 90 "VR", 91 "COMPUTE", 92 "CUSTOM", 93 "WINDOW_3D", 94 }; 95 96 #ifdef __linux__ 97 98 /** 99 * DOC: power_dpm_state 100 * 101 * The power_dpm_state file is a legacy interface and is only provided for 102 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 103 * certain power related parameters. The file power_dpm_state is used for this. 104 * It accepts the following arguments: 105 * 106 * - battery 107 * 108 * - balanced 109 * 110 * - performance 111 * 112 * battery 113 * 114 * On older GPUs, the vbios provided a special power state for battery 115 * operation. Selecting battery switched to this state. This is no 116 * longer provided on newer GPUs so the option does nothing in that case. 117 * 118 * balanced 119 * 120 * On older GPUs, the vbios provided a special power state for balanced 121 * operation. Selecting balanced switched to this state. This is no 122 * longer provided on newer GPUs so the option does nothing in that case. 123 * 124 * performance 125 * 126 * On older GPUs, the vbios provided a special power state for performance 127 * operation. Selecting performance switched to this state. This is no 128 * longer provided on newer GPUs so the option does nothing in that case. 129 * 130 */ 131 132 static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 133 struct device_attribute *attr, 134 char *buf) 135 { 136 struct drm_device *ddev = dev_get_drvdata(dev); 137 struct amdgpu_device *adev = drm_to_adev(ddev); 138 enum amd_pm_state_type pm; 139 int ret; 140 141 if (amdgpu_in_reset(adev)) 142 return -EPERM; 143 if (adev->in_suspend && !adev->in_runpm) 144 return -EPERM; 145 146 ret = pm_runtime_get_sync(ddev->dev); 147 if (ret < 0) { 148 pm_runtime_put_autosuspend(ddev->dev); 149 return ret; 150 } 151 152 amdgpu_dpm_get_current_power_state(adev, &pm); 153 154 pm_runtime_mark_last_busy(ddev->dev); 155 pm_runtime_put_autosuspend(ddev->dev); 156 157 return sysfs_emit(buf, "%s\n", 158 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 159 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 160 } 161 162 static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 163 struct device_attribute *attr, 164 const char *buf, 165 size_t count) 166 { 167 struct drm_device *ddev = dev_get_drvdata(dev); 168 struct amdgpu_device *adev = drm_to_adev(ddev); 169 enum amd_pm_state_type state; 170 int ret; 171 172 if (amdgpu_in_reset(adev)) 173 return -EPERM; 174 if (adev->in_suspend && !adev->in_runpm) 175 return -EPERM; 176 177 if (strncmp("battery", buf, strlen("battery")) == 0) 178 state = POWER_STATE_TYPE_BATTERY; 179 else if (strncmp("balanced", buf, strlen("balanced")) == 0) 180 state = POWER_STATE_TYPE_BALANCED; 181 else if (strncmp("performance", buf, strlen("performance")) == 0) 182 state = POWER_STATE_TYPE_PERFORMANCE; 183 else 184 return -EINVAL; 185 186 ret = pm_runtime_get_sync(ddev->dev); 187 if (ret < 0) { 188 pm_runtime_put_autosuspend(ddev->dev); 189 return ret; 190 } 191 192 amdgpu_dpm_set_power_state(adev, state); 193 194 pm_runtime_mark_last_busy(ddev->dev); 195 pm_runtime_put_autosuspend(ddev->dev); 196 197 return count; 198 } 199 200 201 /** 202 * DOC: power_dpm_force_performance_level 203 * 204 * The amdgpu driver provides a sysfs API for adjusting certain power 205 * related parameters. The file power_dpm_force_performance_level is 206 * used for this. It accepts the following arguments: 207 * 208 * - auto 209 * 210 * - low 211 * 212 * - high 213 * 214 * - manual 215 * 216 * - profile_standard 217 * 218 * - profile_min_sclk 219 * 220 * - profile_min_mclk 221 * 222 * - profile_peak 223 * 224 * auto 225 * 226 * When auto is selected, the driver will attempt to dynamically select 227 * the optimal power profile for current conditions in the driver. 228 * 229 * low 230 * 231 * When low is selected, the clocks are forced to the lowest power state. 232 * 233 * high 234 * 235 * When high is selected, the clocks are forced to the highest power state. 236 * 237 * manual 238 * 239 * When manual is selected, the user can manually adjust which power states 240 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 241 * and pp_dpm_pcie files and adjust the power state transition heuristics 242 * via the pp_power_profile_mode sysfs file. 243 * 244 * profile_standard 245 * profile_min_sclk 246 * profile_min_mclk 247 * profile_peak 248 * 249 * When the profiling modes are selected, clock and power gating are 250 * disabled and the clocks are set for different profiling cases. This 251 * mode is recommended for profiling specific work loads where you do 252 * not want clock or power gating for clock fluctuation to interfere 253 * with your results. profile_standard sets the clocks to a fixed clock 254 * level which varies from asic to asic. profile_min_sclk forces the sclk 255 * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 256 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 257 * 258 */ 259 260 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 261 struct device_attribute *attr, 262 char *buf) 263 { 264 struct drm_device *ddev = dev_get_drvdata(dev); 265 struct amdgpu_device *adev = drm_to_adev(ddev); 266 enum amd_dpm_forced_level level = 0xff; 267 int ret; 268 269 if (amdgpu_in_reset(adev)) 270 return -EPERM; 271 if (adev->in_suspend && !adev->in_runpm) 272 return -EPERM; 273 274 ret = pm_runtime_get_sync(ddev->dev); 275 if (ret < 0) { 276 pm_runtime_put_autosuspend(ddev->dev); 277 return ret; 278 } 279 280 level = amdgpu_dpm_get_performance_level(adev); 281 282 pm_runtime_mark_last_busy(ddev->dev); 283 pm_runtime_put_autosuspend(ddev->dev); 284 285 return sysfs_emit(buf, "%s\n", 286 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 287 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 288 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 289 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 290 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 291 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 292 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 293 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 294 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 295 "unknown"); 296 } 297 298 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 299 struct device_attribute *attr, 300 const char *buf, 301 size_t count) 302 { 303 struct drm_device *ddev = dev_get_drvdata(dev); 304 struct amdgpu_device *adev = drm_to_adev(ddev); 305 enum amd_dpm_forced_level level; 306 int ret = 0; 307 308 if (amdgpu_in_reset(adev)) 309 return -EPERM; 310 if (adev->in_suspend && !adev->in_runpm) 311 return -EPERM; 312 313 if (strncmp("low", buf, strlen("low")) == 0) { 314 level = AMD_DPM_FORCED_LEVEL_LOW; 315 } else if (strncmp("high", buf, strlen("high")) == 0) { 316 level = AMD_DPM_FORCED_LEVEL_HIGH; 317 } else if (strncmp("auto", buf, strlen("auto")) == 0) { 318 level = AMD_DPM_FORCED_LEVEL_AUTO; 319 } else if (strncmp("manual", buf, strlen("manual")) == 0) { 320 level = AMD_DPM_FORCED_LEVEL_MANUAL; 321 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 322 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 323 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 324 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 325 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 326 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 327 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 328 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 329 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 330 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 331 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 332 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 333 } else { 334 return -EINVAL; 335 } 336 337 ret = pm_runtime_get_sync(ddev->dev); 338 if (ret < 0) { 339 pm_runtime_put_autosuspend(ddev->dev); 340 return ret; 341 } 342 343 mutex_lock(&adev->pm.stable_pstate_ctx_lock); 344 if (amdgpu_dpm_force_performance_level(adev, level)) { 345 pm_runtime_mark_last_busy(ddev->dev); 346 pm_runtime_put_autosuspend(ddev->dev); 347 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 348 return -EINVAL; 349 } 350 /* override whatever a user ctx may have set */ 351 adev->pm.stable_pstate_ctx = NULL; 352 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 353 354 pm_runtime_mark_last_busy(ddev->dev); 355 pm_runtime_put_autosuspend(ddev->dev); 356 357 return count; 358 } 359 360 static ssize_t amdgpu_get_pp_num_states(struct device *dev, 361 struct device_attribute *attr, 362 char *buf) 363 { 364 struct drm_device *ddev = dev_get_drvdata(dev); 365 struct amdgpu_device *adev = drm_to_adev(ddev); 366 struct pp_states_info data; 367 uint32_t i; 368 int buf_len, ret; 369 370 if (amdgpu_in_reset(adev)) 371 return -EPERM; 372 if (adev->in_suspend && !adev->in_runpm) 373 return -EPERM; 374 375 ret = pm_runtime_get_sync(ddev->dev); 376 if (ret < 0) { 377 pm_runtime_put_autosuspend(ddev->dev); 378 return ret; 379 } 380 381 if (amdgpu_dpm_get_pp_num_states(adev, &data)) 382 memset(&data, 0, sizeof(data)); 383 384 pm_runtime_mark_last_busy(ddev->dev); 385 pm_runtime_put_autosuspend(ddev->dev); 386 387 buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 388 for (i = 0; i < data.nums; i++) 389 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 390 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 391 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 392 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 393 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 394 395 return buf_len; 396 } 397 398 static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 399 struct device_attribute *attr, 400 char *buf) 401 { 402 struct drm_device *ddev = dev_get_drvdata(dev); 403 struct amdgpu_device *adev = drm_to_adev(ddev); 404 struct pp_states_info data = {0}; 405 enum amd_pm_state_type pm = 0; 406 int i = 0, ret = 0; 407 408 if (amdgpu_in_reset(adev)) 409 return -EPERM; 410 if (adev->in_suspend && !adev->in_runpm) 411 return -EPERM; 412 413 ret = pm_runtime_get_sync(ddev->dev); 414 if (ret < 0) { 415 pm_runtime_put_autosuspend(ddev->dev); 416 return ret; 417 } 418 419 amdgpu_dpm_get_current_power_state(adev, &pm); 420 421 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 422 423 pm_runtime_mark_last_busy(ddev->dev); 424 pm_runtime_put_autosuspend(ddev->dev); 425 426 if (ret) 427 return ret; 428 429 for (i = 0; i < data.nums; i++) { 430 if (pm == data.states[i]) 431 break; 432 } 433 434 if (i == data.nums) 435 i = -EINVAL; 436 437 return sysfs_emit(buf, "%d\n", i); 438 } 439 440 static ssize_t amdgpu_get_pp_force_state(struct device *dev, 441 struct device_attribute *attr, 442 char *buf) 443 { 444 struct drm_device *ddev = dev_get_drvdata(dev); 445 struct amdgpu_device *adev = drm_to_adev(ddev); 446 447 if (amdgpu_in_reset(adev)) 448 return -EPERM; 449 if (adev->in_suspend && !adev->in_runpm) 450 return -EPERM; 451 452 if (adev->pm.pp_force_state_enabled) 453 return amdgpu_get_pp_cur_state(dev, attr, buf); 454 else 455 return sysfs_emit(buf, "\n"); 456 } 457 458 static ssize_t amdgpu_set_pp_force_state(struct device *dev, 459 struct device_attribute *attr, 460 const char *buf, 461 size_t count) 462 { 463 struct drm_device *ddev = dev_get_drvdata(dev); 464 struct amdgpu_device *adev = drm_to_adev(ddev); 465 enum amd_pm_state_type state = 0; 466 struct pp_states_info data; 467 unsigned long idx; 468 int ret; 469 470 if (amdgpu_in_reset(adev)) 471 return -EPERM; 472 if (adev->in_suspend && !adev->in_runpm) 473 return -EPERM; 474 475 adev->pm.pp_force_state_enabled = false; 476 477 if (strlen(buf) == 1) 478 return count; 479 480 ret = kstrtoul(buf, 0, &idx); 481 if (ret || idx >= ARRAY_SIZE(data.states)) 482 return -EINVAL; 483 484 idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 485 486 ret = pm_runtime_get_sync(ddev->dev); 487 if (ret < 0) { 488 pm_runtime_put_autosuspend(ddev->dev); 489 return ret; 490 } 491 492 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 493 if (ret) 494 goto err_out; 495 496 state = data.states[idx]; 497 498 /* only set user selected power states */ 499 if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 500 state != POWER_STATE_TYPE_DEFAULT) { 501 ret = amdgpu_dpm_dispatch_task(adev, 502 AMD_PP_TASK_ENABLE_USER_STATE, &state); 503 if (ret) 504 goto err_out; 505 506 adev->pm.pp_force_state_enabled = true; 507 } 508 509 pm_runtime_mark_last_busy(ddev->dev); 510 pm_runtime_put_autosuspend(ddev->dev); 511 512 return count; 513 514 err_out: 515 pm_runtime_mark_last_busy(ddev->dev); 516 pm_runtime_put_autosuspend(ddev->dev); 517 return ret; 518 } 519 520 /** 521 * DOC: pp_table 522 * 523 * The amdgpu driver provides a sysfs API for uploading new powerplay 524 * tables. The file pp_table is used for this. Reading the file 525 * will dump the current power play table. Writing to the file 526 * will attempt to upload a new powerplay table and re-initialize 527 * powerplay using that new table. 528 * 529 */ 530 531 static ssize_t amdgpu_get_pp_table(struct device *dev, 532 struct device_attribute *attr, 533 char *buf) 534 { 535 struct drm_device *ddev = dev_get_drvdata(dev); 536 struct amdgpu_device *adev = drm_to_adev(ddev); 537 char *table = NULL; 538 int size, ret; 539 540 if (amdgpu_in_reset(adev)) 541 return -EPERM; 542 if (adev->in_suspend && !adev->in_runpm) 543 return -EPERM; 544 545 ret = pm_runtime_get_sync(ddev->dev); 546 if (ret < 0) { 547 pm_runtime_put_autosuspend(ddev->dev); 548 return ret; 549 } 550 551 size = amdgpu_dpm_get_pp_table(adev, &table); 552 553 pm_runtime_mark_last_busy(ddev->dev); 554 pm_runtime_put_autosuspend(ddev->dev); 555 556 if (size <= 0) 557 return size; 558 559 if (size >= PAGE_SIZE) 560 size = PAGE_SIZE - 1; 561 562 memcpy(buf, table, size); 563 564 return size; 565 } 566 567 static ssize_t amdgpu_set_pp_table(struct device *dev, 568 struct device_attribute *attr, 569 const char *buf, 570 size_t count) 571 { 572 struct drm_device *ddev = dev_get_drvdata(dev); 573 struct amdgpu_device *adev = drm_to_adev(ddev); 574 int ret = 0; 575 576 if (amdgpu_in_reset(adev)) 577 return -EPERM; 578 if (adev->in_suspend && !adev->in_runpm) 579 return -EPERM; 580 581 ret = pm_runtime_get_sync(ddev->dev); 582 if (ret < 0) { 583 pm_runtime_put_autosuspend(ddev->dev); 584 return ret; 585 } 586 587 ret = amdgpu_dpm_set_pp_table(adev, buf, count); 588 589 pm_runtime_mark_last_busy(ddev->dev); 590 pm_runtime_put_autosuspend(ddev->dev); 591 592 if (ret) 593 return ret; 594 595 return count; 596 } 597 598 /** 599 * DOC: pp_od_clk_voltage 600 * 601 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 602 * in each power level within a power state. The pp_od_clk_voltage is used for 603 * this. 604 * 605 * Note that the actual memory controller clock rate are exposed, not 606 * the effective memory clock of the DRAMs. To translate it, use the 607 * following formula: 608 * 609 * Clock conversion (Mhz): 610 * 611 * HBM: effective_memory_clock = memory_controller_clock * 1 612 * 613 * G5: effective_memory_clock = memory_controller_clock * 1 614 * 615 * G6: effective_memory_clock = memory_controller_clock * 2 616 * 617 * DRAM data rate (MT/s): 618 * 619 * HBM: effective_memory_clock * 2 = data_rate 620 * 621 * G5: effective_memory_clock * 4 = data_rate 622 * 623 * G6: effective_memory_clock * 8 = data_rate 624 * 625 * Bandwidth (MB/s): 626 * 627 * data_rate * vram_bit_width / 8 = memory_bandwidth 628 * 629 * Some examples: 630 * 631 * G5 on RX460: 632 * 633 * memory_controller_clock = 1750 Mhz 634 * 635 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 636 * 637 * data rate = 1750 * 4 = 7000 MT/s 638 * 639 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 640 * 641 * G6 on RX5700: 642 * 643 * memory_controller_clock = 875 Mhz 644 * 645 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 646 * 647 * data rate = 1750 * 8 = 14000 MT/s 648 * 649 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 650 * 651 * < For Vega10 and previous ASICs > 652 * 653 * Reading the file will display: 654 * 655 * - a list of engine clock levels and voltages labeled OD_SCLK 656 * 657 * - a list of memory clock levels and voltages labeled OD_MCLK 658 * 659 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 660 * 661 * To manually adjust these settings, first select manual using 662 * power_dpm_force_performance_level. Enter a new value for each 663 * level by writing a string that contains "s/m level clock voltage" to 664 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 665 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 666 * 810 mV. When you have edited all of the states as needed, write 667 * "c" (commit) to the file to commit your changes. If you want to reset to the 668 * default power levels, write "r" (reset) to the file to reset them. 669 * 670 * 671 * < For Vega20 and newer ASICs > 672 * 673 * Reading the file will display: 674 * 675 * - minimum and maximum engine clock labeled OD_SCLK 676 * 677 * - minimum(not available for Vega20 and Navi1x) and maximum memory 678 * clock labeled OD_MCLK 679 * 680 * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 681 * They can be used to calibrate the sclk voltage curve. 682 * 683 * - voltage offset(in mV) applied on target voltage calculation. 684 * This is available for Sienna Cichlid, Navy Flounder and Dimgrey 685 * Cavefish. For these ASICs, the target voltage calculation can be 686 * illustrated by "voltage = voltage calculated from v/f curve + 687 * overdrive vddgfx offset" 688 * 689 * - a list of valid ranges for sclk, mclk, and voltage curve points 690 * labeled OD_RANGE 691 * 692 * < For APUs > 693 * 694 * Reading the file will display: 695 * 696 * - minimum and maximum engine clock labeled OD_SCLK 697 * 698 * - a list of valid ranges for sclk labeled OD_RANGE 699 * 700 * < For VanGogh > 701 * 702 * Reading the file will display: 703 * 704 * - minimum and maximum engine clock labeled OD_SCLK 705 * - minimum and maximum core clocks labeled OD_CCLK 706 * 707 * - a list of valid ranges for sclk and cclk labeled OD_RANGE 708 * 709 * To manually adjust these settings: 710 * 711 * - First select manual using power_dpm_force_performance_level 712 * 713 * - For clock frequency setting, enter a new value by writing a 714 * string that contains "s/m index clock" to the file. The index 715 * should be 0 if to set minimum clock. And 1 if to set maximum 716 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 717 * "m 1 800" will update maximum mclk to be 800Mhz. For core 718 * clocks on VanGogh, the string contains "p core index clock". 719 * E.g., "p 2 0 800" would set the minimum core clock on core 720 * 2 to 800Mhz. 721 * 722 * For sclk voltage curve, enter the new values by writing a 723 * string that contains "vc point clock voltage" to the file. The 724 * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will 725 * update point1 with clock set as 300Mhz and voltage as 726 * 600mV. "vc 2 1000 1000" will update point3 with clock set 727 * as 1000Mhz and voltage 1000mV. 728 * 729 * To update the voltage offset applied for gfxclk/voltage calculation, 730 * enter the new value by writing a string that contains "vo offset". 731 * This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish. 732 * And the offset can be a positive or negative value. 733 * 734 * - When you have edited all of the states as needed, write "c" (commit) 735 * to the file to commit your changes 736 * 737 * - If you want to reset to the default power levels, write "r" (reset) 738 * to the file to reset them 739 * 740 */ 741 742 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 743 struct device_attribute *attr, 744 const char *buf, 745 size_t count) 746 { 747 struct drm_device *ddev = dev_get_drvdata(dev); 748 struct amdgpu_device *adev = drm_to_adev(ddev); 749 int ret; 750 uint32_t parameter_size = 0; 751 long parameter[64]; 752 char buf_cpy[128]; 753 char *tmp_str; 754 char *sub_str; 755 const char delimiter[3] = {' ', '\n', '\0'}; 756 uint32_t type; 757 758 if (amdgpu_in_reset(adev)) 759 return -EPERM; 760 if (adev->in_suspend && !adev->in_runpm) 761 return -EPERM; 762 763 if (count > 127) 764 return -EINVAL; 765 766 if (*buf == 's') 767 type = PP_OD_EDIT_SCLK_VDDC_TABLE; 768 else if (*buf == 'p') 769 type = PP_OD_EDIT_CCLK_VDDC_TABLE; 770 else if (*buf == 'm') 771 type = PP_OD_EDIT_MCLK_VDDC_TABLE; 772 else if(*buf == 'r') 773 type = PP_OD_RESTORE_DEFAULT_TABLE; 774 else if (*buf == 'c') 775 type = PP_OD_COMMIT_DPM_TABLE; 776 else if (!strncmp(buf, "vc", 2)) 777 type = PP_OD_EDIT_VDDC_CURVE; 778 else if (!strncmp(buf, "vo", 2)) 779 type = PP_OD_EDIT_VDDGFX_OFFSET; 780 else 781 return -EINVAL; 782 783 memcpy(buf_cpy, buf, count+1); 784 785 tmp_str = buf_cpy; 786 787 if ((type == PP_OD_EDIT_VDDC_CURVE) || 788 (type == PP_OD_EDIT_VDDGFX_OFFSET)) 789 tmp_str++; 790 while (isspace(*++tmp_str)); 791 792 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 793 if (strlen(sub_str) == 0) 794 continue; 795 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 796 if (ret) 797 return -EINVAL; 798 parameter_size++; 799 800 while (isspace(*tmp_str)) 801 tmp_str++; 802 } 803 804 ret = pm_runtime_get_sync(ddev->dev); 805 if (ret < 0) { 806 pm_runtime_put_autosuspend(ddev->dev); 807 return ret; 808 } 809 810 if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 811 type, 812 parameter, 813 parameter_size)) 814 goto err_out; 815 816 if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 817 parameter, parameter_size)) 818 goto err_out; 819 820 if (type == PP_OD_COMMIT_DPM_TABLE) { 821 if (amdgpu_dpm_dispatch_task(adev, 822 AMD_PP_TASK_READJUST_POWER_STATE, 823 NULL)) 824 goto err_out; 825 } 826 827 pm_runtime_mark_last_busy(ddev->dev); 828 pm_runtime_put_autosuspend(ddev->dev); 829 830 return count; 831 832 err_out: 833 pm_runtime_mark_last_busy(ddev->dev); 834 pm_runtime_put_autosuspend(ddev->dev); 835 return -EINVAL; 836 } 837 838 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 839 struct device_attribute *attr, 840 char *buf) 841 { 842 struct drm_device *ddev = dev_get_drvdata(dev); 843 struct amdgpu_device *adev = drm_to_adev(ddev); 844 int size = 0; 845 int ret; 846 enum pp_clock_type od_clocks[6] = { 847 OD_SCLK, 848 OD_MCLK, 849 OD_VDDC_CURVE, 850 OD_RANGE, 851 OD_VDDGFX_OFFSET, 852 OD_CCLK, 853 }; 854 uint clk_index; 855 856 if (amdgpu_in_reset(adev)) 857 return -EPERM; 858 if (adev->in_suspend && !adev->in_runpm) 859 return -EPERM; 860 861 ret = pm_runtime_get_sync(ddev->dev); 862 if (ret < 0) { 863 pm_runtime_put_autosuspend(ddev->dev); 864 return ret; 865 } 866 867 for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 868 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 869 if (ret) 870 break; 871 } 872 if (ret == -ENOENT) { 873 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 874 if (size > 0) { 875 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 876 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 877 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 878 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 879 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 880 } 881 } 882 883 if (size == 0) 884 size = sysfs_emit(buf, "\n"); 885 886 pm_runtime_mark_last_busy(ddev->dev); 887 pm_runtime_put_autosuspend(ddev->dev); 888 889 return size; 890 } 891 892 /** 893 * DOC: pp_features 894 * 895 * The amdgpu driver provides a sysfs API for adjusting what powerplay 896 * features to be enabled. The file pp_features is used for this. And 897 * this is only available for Vega10 and later dGPUs. 898 * 899 * Reading back the file will show you the followings: 900 * - Current ppfeature masks 901 * - List of the all supported powerplay features with their naming, 902 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 903 * 904 * To manually enable or disable a specific feature, just set or clear 905 * the corresponding bit from original ppfeature masks and input the 906 * new ppfeature masks. 907 */ 908 static ssize_t amdgpu_set_pp_features(struct device *dev, 909 struct device_attribute *attr, 910 const char *buf, 911 size_t count) 912 { 913 struct drm_device *ddev = dev_get_drvdata(dev); 914 struct amdgpu_device *adev = drm_to_adev(ddev); 915 uint64_t featuremask; 916 int ret; 917 918 if (amdgpu_in_reset(adev)) 919 return -EPERM; 920 if (adev->in_suspend && !adev->in_runpm) 921 return -EPERM; 922 923 ret = kstrtou64(buf, 0, &featuremask); 924 if (ret) 925 return -EINVAL; 926 927 ret = pm_runtime_get_sync(ddev->dev); 928 if (ret < 0) { 929 pm_runtime_put_autosuspend(ddev->dev); 930 return ret; 931 } 932 933 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 934 935 pm_runtime_mark_last_busy(ddev->dev); 936 pm_runtime_put_autosuspend(ddev->dev); 937 938 if (ret) 939 return -EINVAL; 940 941 return count; 942 } 943 944 static ssize_t amdgpu_get_pp_features(struct device *dev, 945 struct device_attribute *attr, 946 char *buf) 947 { 948 struct drm_device *ddev = dev_get_drvdata(dev); 949 struct amdgpu_device *adev = drm_to_adev(ddev); 950 ssize_t size; 951 int ret; 952 953 if (amdgpu_in_reset(adev)) 954 return -EPERM; 955 if (adev->in_suspend && !adev->in_runpm) 956 return -EPERM; 957 958 ret = pm_runtime_get_sync(ddev->dev); 959 if (ret < 0) { 960 pm_runtime_put_autosuspend(ddev->dev); 961 return ret; 962 } 963 964 size = amdgpu_dpm_get_ppfeature_status(adev, buf); 965 if (size <= 0) 966 size = sysfs_emit(buf, "\n"); 967 968 pm_runtime_mark_last_busy(ddev->dev); 969 pm_runtime_put_autosuspend(ddev->dev); 970 971 return size; 972 } 973 974 /** 975 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 976 * 977 * The amdgpu driver provides a sysfs API for adjusting what power levels 978 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 979 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 980 * this. 981 * 982 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 983 * Vega10 and later ASICs. 984 * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 985 * 986 * Reading back the files will show you the available power levels within 987 * the power state and the clock information for those levels. 988 * 989 * To manually adjust these states, first select manual using 990 * power_dpm_force_performance_level. 991 * Secondly, enter a new value for each level by inputing a string that 992 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 993 * E.g., 994 * 995 * .. code-block:: bash 996 * 997 * echo "4 5 6" > pp_dpm_sclk 998 * 999 * will enable sclk levels 4, 5, and 6. 1000 * 1001 * NOTE: change to the dcefclk max dpm level is not supported now 1002 */ 1003 1004 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 1005 enum pp_clock_type type, 1006 char *buf) 1007 { 1008 struct drm_device *ddev = dev_get_drvdata(dev); 1009 struct amdgpu_device *adev = drm_to_adev(ddev); 1010 int size = 0; 1011 int ret = 0; 1012 1013 if (amdgpu_in_reset(adev)) 1014 return -EPERM; 1015 if (adev->in_suspend && !adev->in_runpm) 1016 return -EPERM; 1017 1018 ret = pm_runtime_get_sync(ddev->dev); 1019 if (ret < 0) { 1020 pm_runtime_put_autosuspend(ddev->dev); 1021 return ret; 1022 } 1023 1024 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1025 if (ret == -ENOENT) 1026 size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1027 1028 if (size == 0) 1029 size = sysfs_emit(buf, "\n"); 1030 1031 pm_runtime_mark_last_busy(ddev->dev); 1032 pm_runtime_put_autosuspend(ddev->dev); 1033 1034 return size; 1035 } 1036 1037 /* 1038 * Worst case: 32 bits individually specified, in octal at 12 characters 1039 * per line (+1 for \n). 1040 */ 1041 #define AMDGPU_MASK_BUF_MAX (32 * 13) 1042 1043 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1044 { 1045 int ret; 1046 unsigned long level; 1047 char *sub_str = NULL; 1048 char *tmp; 1049 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1050 const char delimiter[3] = {' ', '\n', '\0'}; 1051 size_t bytes; 1052 1053 *mask = 0; 1054 1055 bytes = min(count, sizeof(buf_cpy) - 1); 1056 memcpy(buf_cpy, buf, bytes); 1057 buf_cpy[bytes] = '\0'; 1058 tmp = buf_cpy; 1059 while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1060 if (strlen(sub_str)) { 1061 ret = kstrtoul(sub_str, 0, &level); 1062 if (ret || level > 31) 1063 return -EINVAL; 1064 *mask |= 1 << level; 1065 } else 1066 break; 1067 } 1068 1069 return 0; 1070 } 1071 1072 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 1073 enum pp_clock_type type, 1074 const char *buf, 1075 size_t count) 1076 { 1077 struct drm_device *ddev = dev_get_drvdata(dev); 1078 struct amdgpu_device *adev = drm_to_adev(ddev); 1079 int ret; 1080 uint32_t mask = 0; 1081 1082 if (amdgpu_in_reset(adev)) 1083 return -EPERM; 1084 if (adev->in_suspend && !adev->in_runpm) 1085 return -EPERM; 1086 1087 ret = amdgpu_read_mask(buf, count, &mask); 1088 if (ret) 1089 return ret; 1090 1091 ret = pm_runtime_get_sync(ddev->dev); 1092 if (ret < 0) { 1093 pm_runtime_put_autosuspend(ddev->dev); 1094 return ret; 1095 } 1096 1097 ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1098 1099 pm_runtime_mark_last_busy(ddev->dev); 1100 pm_runtime_put_autosuspend(ddev->dev); 1101 1102 if (ret) 1103 return -EINVAL; 1104 1105 return count; 1106 } 1107 1108 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 1109 struct device_attribute *attr, 1110 char *buf) 1111 { 1112 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 1113 } 1114 1115 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 1116 struct device_attribute *attr, 1117 const char *buf, 1118 size_t count) 1119 { 1120 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 1121 } 1122 1123 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1124 struct device_attribute *attr, 1125 char *buf) 1126 { 1127 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1128 } 1129 1130 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1131 struct device_attribute *attr, 1132 const char *buf, 1133 size_t count) 1134 { 1135 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1136 } 1137 1138 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1139 struct device_attribute *attr, 1140 char *buf) 1141 { 1142 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1143 } 1144 1145 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1146 struct device_attribute *attr, 1147 const char *buf, 1148 size_t count) 1149 { 1150 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1151 } 1152 1153 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1154 struct device_attribute *attr, 1155 char *buf) 1156 { 1157 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1158 } 1159 1160 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1161 struct device_attribute *attr, 1162 const char *buf, 1163 size_t count) 1164 { 1165 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1166 } 1167 1168 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 1169 struct device_attribute *attr, 1170 char *buf) 1171 { 1172 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 1173 } 1174 1175 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 1176 struct device_attribute *attr, 1177 const char *buf, 1178 size_t count) 1179 { 1180 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 1181 } 1182 1183 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 1184 struct device_attribute *attr, 1185 char *buf) 1186 { 1187 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 1188 } 1189 1190 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 1191 struct device_attribute *attr, 1192 const char *buf, 1193 size_t count) 1194 { 1195 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 1196 } 1197 1198 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1199 struct device_attribute *attr, 1200 char *buf) 1201 { 1202 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1203 } 1204 1205 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1206 struct device_attribute *attr, 1207 const char *buf, 1208 size_t count) 1209 { 1210 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1211 } 1212 1213 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1214 struct device_attribute *attr, 1215 char *buf) 1216 { 1217 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1218 } 1219 1220 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1221 struct device_attribute *attr, 1222 const char *buf, 1223 size_t count) 1224 { 1225 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1226 } 1227 1228 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1229 struct device_attribute *attr, 1230 char *buf) 1231 { 1232 struct drm_device *ddev = dev_get_drvdata(dev); 1233 struct amdgpu_device *adev = drm_to_adev(ddev); 1234 uint32_t value = 0; 1235 int ret; 1236 1237 if (amdgpu_in_reset(adev)) 1238 return -EPERM; 1239 if (adev->in_suspend && !adev->in_runpm) 1240 return -EPERM; 1241 1242 ret = pm_runtime_get_sync(ddev->dev); 1243 if (ret < 0) { 1244 pm_runtime_put_autosuspend(ddev->dev); 1245 return ret; 1246 } 1247 1248 value = amdgpu_dpm_get_sclk_od(adev); 1249 1250 pm_runtime_mark_last_busy(ddev->dev); 1251 pm_runtime_put_autosuspend(ddev->dev); 1252 1253 return sysfs_emit(buf, "%d\n", value); 1254 } 1255 1256 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1257 struct device_attribute *attr, 1258 const char *buf, 1259 size_t count) 1260 { 1261 struct drm_device *ddev = dev_get_drvdata(dev); 1262 struct amdgpu_device *adev = drm_to_adev(ddev); 1263 int ret; 1264 long int value; 1265 1266 if (amdgpu_in_reset(adev)) 1267 return -EPERM; 1268 if (adev->in_suspend && !adev->in_runpm) 1269 return -EPERM; 1270 1271 ret = kstrtol(buf, 0, &value); 1272 1273 if (ret) 1274 return -EINVAL; 1275 1276 ret = pm_runtime_get_sync(ddev->dev); 1277 if (ret < 0) { 1278 pm_runtime_put_autosuspend(ddev->dev); 1279 return ret; 1280 } 1281 1282 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1283 1284 pm_runtime_mark_last_busy(ddev->dev); 1285 pm_runtime_put_autosuspend(ddev->dev); 1286 1287 return count; 1288 } 1289 1290 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1291 struct device_attribute *attr, 1292 char *buf) 1293 { 1294 struct drm_device *ddev = dev_get_drvdata(dev); 1295 struct amdgpu_device *adev = drm_to_adev(ddev); 1296 uint32_t value = 0; 1297 int ret; 1298 1299 if (amdgpu_in_reset(adev)) 1300 return -EPERM; 1301 if (adev->in_suspend && !adev->in_runpm) 1302 return -EPERM; 1303 1304 ret = pm_runtime_get_sync(ddev->dev); 1305 if (ret < 0) { 1306 pm_runtime_put_autosuspend(ddev->dev); 1307 return ret; 1308 } 1309 1310 value = amdgpu_dpm_get_mclk_od(adev); 1311 1312 pm_runtime_mark_last_busy(ddev->dev); 1313 pm_runtime_put_autosuspend(ddev->dev); 1314 1315 return sysfs_emit(buf, "%d\n", value); 1316 } 1317 1318 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1319 struct device_attribute *attr, 1320 const char *buf, 1321 size_t count) 1322 { 1323 struct drm_device *ddev = dev_get_drvdata(dev); 1324 struct amdgpu_device *adev = drm_to_adev(ddev); 1325 int ret; 1326 long int value; 1327 1328 if (amdgpu_in_reset(adev)) 1329 return -EPERM; 1330 if (adev->in_suspend && !adev->in_runpm) 1331 return -EPERM; 1332 1333 ret = kstrtol(buf, 0, &value); 1334 1335 if (ret) 1336 return -EINVAL; 1337 1338 ret = pm_runtime_get_sync(ddev->dev); 1339 if (ret < 0) { 1340 pm_runtime_put_autosuspend(ddev->dev); 1341 return ret; 1342 } 1343 1344 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1345 1346 pm_runtime_mark_last_busy(ddev->dev); 1347 pm_runtime_put_autosuspend(ddev->dev); 1348 1349 return count; 1350 } 1351 1352 /** 1353 * DOC: pp_power_profile_mode 1354 * 1355 * The amdgpu driver provides a sysfs API for adjusting the heuristics 1356 * related to switching between power levels in a power state. The file 1357 * pp_power_profile_mode is used for this. 1358 * 1359 * Reading this file outputs a list of all of the predefined power profiles 1360 * and the relevant heuristics settings for that profile. 1361 * 1362 * To select a profile or create a custom profile, first select manual using 1363 * power_dpm_force_performance_level. Writing the number of a predefined 1364 * profile to pp_power_profile_mode will enable those heuristics. To 1365 * create a custom set of heuristics, write a string of numbers to the file 1366 * starting with the number of the custom profile along with a setting 1367 * for each heuristic parameter. Due to differences across asic families 1368 * the heuristic parameters vary from family to family. 1369 * 1370 */ 1371 1372 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1373 struct device_attribute *attr, 1374 char *buf) 1375 { 1376 struct drm_device *ddev = dev_get_drvdata(dev); 1377 struct amdgpu_device *adev = drm_to_adev(ddev); 1378 ssize_t size; 1379 int ret; 1380 1381 if (amdgpu_in_reset(adev)) 1382 return -EPERM; 1383 if (adev->in_suspend && !adev->in_runpm) 1384 return -EPERM; 1385 1386 ret = pm_runtime_get_sync(ddev->dev); 1387 if (ret < 0) { 1388 pm_runtime_put_autosuspend(ddev->dev); 1389 return ret; 1390 } 1391 1392 size = amdgpu_dpm_get_power_profile_mode(adev, buf); 1393 if (size <= 0) 1394 size = sysfs_emit(buf, "\n"); 1395 1396 pm_runtime_mark_last_busy(ddev->dev); 1397 pm_runtime_put_autosuspend(ddev->dev); 1398 1399 return size; 1400 } 1401 1402 1403 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1404 struct device_attribute *attr, 1405 const char *buf, 1406 size_t count) 1407 { 1408 int ret; 1409 struct drm_device *ddev = dev_get_drvdata(dev); 1410 struct amdgpu_device *adev = drm_to_adev(ddev); 1411 uint32_t parameter_size = 0; 1412 long parameter[64]; 1413 char *sub_str, buf_cpy[128]; 1414 char *tmp_str; 1415 uint32_t i = 0; 1416 char tmp[2]; 1417 long int profile_mode = 0; 1418 const char delimiter[3] = {' ', '\n', '\0'}; 1419 1420 if (amdgpu_in_reset(adev)) 1421 return -EPERM; 1422 if (adev->in_suspend && !adev->in_runpm) 1423 return -EPERM; 1424 1425 tmp[0] = *(buf); 1426 tmp[1] = '\0'; 1427 ret = kstrtol(tmp, 0, &profile_mode); 1428 if (ret) 1429 return -EINVAL; 1430 1431 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1432 if (count < 2 || count > 127) 1433 return -EINVAL; 1434 while (isspace(*++buf)) 1435 i++; 1436 memcpy(buf_cpy, buf, count-i); 1437 tmp_str = buf_cpy; 1438 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1439 if (strlen(sub_str) == 0) 1440 continue; 1441 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1442 if (ret) 1443 return -EINVAL; 1444 parameter_size++; 1445 while (isspace(*tmp_str)) 1446 tmp_str++; 1447 } 1448 } 1449 parameter[parameter_size] = profile_mode; 1450 1451 ret = pm_runtime_get_sync(ddev->dev); 1452 if (ret < 0) { 1453 pm_runtime_put_autosuspend(ddev->dev); 1454 return ret; 1455 } 1456 1457 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1458 1459 pm_runtime_mark_last_busy(ddev->dev); 1460 pm_runtime_put_autosuspend(ddev->dev); 1461 1462 if (!ret) 1463 return count; 1464 1465 return -EINVAL; 1466 } 1467 1468 /** 1469 * DOC: gpu_busy_percent 1470 * 1471 * The amdgpu driver provides a sysfs API for reading how busy the GPU 1472 * is as a percentage. The file gpu_busy_percent is used for this. 1473 * The SMU firmware computes a percentage of load based on the 1474 * aggregate activity level in the IP cores. 1475 */ 1476 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1477 struct device_attribute *attr, 1478 char *buf) 1479 { 1480 struct drm_device *ddev = dev_get_drvdata(dev); 1481 struct amdgpu_device *adev = drm_to_adev(ddev); 1482 int r, value, size = sizeof(value); 1483 1484 if (amdgpu_in_reset(adev)) 1485 return -EPERM; 1486 if (adev->in_suspend && !adev->in_runpm) 1487 return -EPERM; 1488 1489 r = pm_runtime_get_sync(ddev->dev); 1490 if (r < 0) { 1491 pm_runtime_put_autosuspend(ddev->dev); 1492 return r; 1493 } 1494 1495 /* read the IP busy sensor */ 1496 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, 1497 (void *)&value, &size); 1498 1499 pm_runtime_mark_last_busy(ddev->dev); 1500 pm_runtime_put_autosuspend(ddev->dev); 1501 1502 if (r) 1503 return r; 1504 1505 return sysfs_emit(buf, "%d\n", value); 1506 } 1507 1508 /** 1509 * DOC: mem_busy_percent 1510 * 1511 * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1512 * is as a percentage. The file mem_busy_percent is used for this. 1513 * The SMU firmware computes a percentage of load based on the 1514 * aggregate activity level in the IP cores. 1515 */ 1516 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1517 struct device_attribute *attr, 1518 char *buf) 1519 { 1520 struct drm_device *ddev = dev_get_drvdata(dev); 1521 struct amdgpu_device *adev = drm_to_adev(ddev); 1522 int r, value, size = sizeof(value); 1523 1524 if (amdgpu_in_reset(adev)) 1525 return -EPERM; 1526 if (adev->in_suspend && !adev->in_runpm) 1527 return -EPERM; 1528 1529 r = pm_runtime_get_sync(ddev->dev); 1530 if (r < 0) { 1531 pm_runtime_put_autosuspend(ddev->dev); 1532 return r; 1533 } 1534 1535 /* read the IP busy sensor */ 1536 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, 1537 (void *)&value, &size); 1538 1539 pm_runtime_mark_last_busy(ddev->dev); 1540 pm_runtime_put_autosuspend(ddev->dev); 1541 1542 if (r) 1543 return r; 1544 1545 return sysfs_emit(buf, "%d\n", value); 1546 } 1547 1548 /** 1549 * DOC: pcie_bw 1550 * 1551 * The amdgpu driver provides a sysfs API for estimating how much data 1552 * has been received and sent by the GPU in the last second through PCIe. 1553 * The file pcie_bw is used for this. 1554 * The Perf counters count the number of received and sent messages and return 1555 * those values, as well as the maximum payload size of a PCIe packet (mps). 1556 * Note that it is not possible to easily and quickly obtain the size of each 1557 * packet transmitted, so we output the max payload size (mps) to allow for 1558 * quick estimation of the PCIe bandwidth usage 1559 */ 1560 static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1561 struct device_attribute *attr, 1562 char *buf) 1563 { 1564 struct drm_device *ddev = dev_get_drvdata(dev); 1565 struct amdgpu_device *adev = drm_to_adev(ddev); 1566 uint64_t count0 = 0, count1 = 0; 1567 int ret; 1568 1569 if (amdgpu_in_reset(adev)) 1570 return -EPERM; 1571 if (adev->in_suspend && !adev->in_runpm) 1572 return -EPERM; 1573 1574 if (adev->flags & AMD_IS_APU) 1575 return -ENODATA; 1576 1577 if (!adev->asic_funcs->get_pcie_usage) 1578 return -ENODATA; 1579 1580 ret = pm_runtime_get_sync(ddev->dev); 1581 if (ret < 0) { 1582 pm_runtime_put_autosuspend(ddev->dev); 1583 return ret; 1584 } 1585 1586 amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1587 1588 pm_runtime_mark_last_busy(ddev->dev); 1589 pm_runtime_put_autosuspend(ddev->dev); 1590 1591 return sysfs_emit(buf, "%llu %llu %i\n", 1592 count0, count1, pcie_get_mps(adev->pdev)); 1593 } 1594 1595 /** 1596 * DOC: unique_id 1597 * 1598 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1599 * The file unique_id is used for this. 1600 * This will provide a Unique ID that will persist from machine to machine 1601 * 1602 * NOTE: This will only work for GFX9 and newer. This file will be absent 1603 * on unsupported ASICs (GFX8 and older) 1604 */ 1605 static ssize_t amdgpu_get_unique_id(struct device *dev, 1606 struct device_attribute *attr, 1607 char *buf) 1608 { 1609 struct drm_device *ddev = dev_get_drvdata(dev); 1610 struct amdgpu_device *adev = drm_to_adev(ddev); 1611 1612 if (amdgpu_in_reset(adev)) 1613 return -EPERM; 1614 if (adev->in_suspend && !adev->in_runpm) 1615 return -EPERM; 1616 1617 if (adev->unique_id) 1618 return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1619 1620 return 0; 1621 } 1622 1623 /** 1624 * DOC: thermal_throttling_logging 1625 * 1626 * Thermal throttling pulls down the clock frequency and thus the performance. 1627 * It's an useful mechanism to protect the chip from overheating. Since it 1628 * impacts performance, the user controls whether it is enabled and if so, 1629 * the log frequency. 1630 * 1631 * Reading back the file shows you the status(enabled or disabled) and 1632 * the interval(in seconds) between each thermal logging. 1633 * 1634 * Writing an integer to the file, sets a new logging interval, in seconds. 1635 * The value should be between 1 and 3600. If the value is less than 1, 1636 * thermal logging is disabled. Values greater than 3600 are ignored. 1637 */ 1638 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1639 struct device_attribute *attr, 1640 char *buf) 1641 { 1642 struct drm_device *ddev = dev_get_drvdata(dev); 1643 struct amdgpu_device *adev = drm_to_adev(ddev); 1644 1645 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 1646 adev_to_drm(adev)->unique, 1647 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1648 adev->throttling_logging_rs.interval / HZ + 1); 1649 } 1650 1651 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1652 struct device_attribute *attr, 1653 const char *buf, 1654 size_t count) 1655 { 1656 struct drm_device *ddev = dev_get_drvdata(dev); 1657 struct amdgpu_device *adev = drm_to_adev(ddev); 1658 long throttling_logging_interval; 1659 unsigned long flags; 1660 int ret = 0; 1661 1662 ret = kstrtol(buf, 0, &throttling_logging_interval); 1663 if (ret) 1664 return ret; 1665 1666 if (throttling_logging_interval > 3600) 1667 return -EINVAL; 1668 1669 if (throttling_logging_interval > 0) { 1670 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1671 /* 1672 * Reset the ratelimit timer internals. 1673 * This can effectively restart the timer. 1674 */ 1675 adev->throttling_logging_rs.interval = 1676 (throttling_logging_interval - 1) * HZ; 1677 adev->throttling_logging_rs.begin = 0; 1678 adev->throttling_logging_rs.printed = 0; 1679 adev->throttling_logging_rs.missed = 0; 1680 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1681 1682 atomic_set(&adev->throttling_logging_enabled, 1); 1683 } else { 1684 atomic_set(&adev->throttling_logging_enabled, 0); 1685 } 1686 1687 return count; 1688 } 1689 1690 /** 1691 * DOC: gpu_metrics 1692 * 1693 * The amdgpu driver provides a sysfs API for retrieving current gpu 1694 * metrics data. The file gpu_metrics is used for this. Reading the 1695 * file will dump all the current gpu metrics data. 1696 * 1697 * These data include temperature, frequency, engines utilization, 1698 * power consume, throttler status, fan speed and cpu core statistics( 1699 * available for APU only). That's it will give a snapshot of all sensors 1700 * at the same time. 1701 */ 1702 static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1703 struct device_attribute *attr, 1704 char *buf) 1705 { 1706 struct drm_device *ddev = dev_get_drvdata(dev); 1707 struct amdgpu_device *adev = drm_to_adev(ddev); 1708 void *gpu_metrics; 1709 ssize_t size = 0; 1710 int ret; 1711 1712 if (amdgpu_in_reset(adev)) 1713 return -EPERM; 1714 if (adev->in_suspend && !adev->in_runpm) 1715 return -EPERM; 1716 1717 ret = pm_runtime_get_sync(ddev->dev); 1718 if (ret < 0) { 1719 pm_runtime_put_autosuspend(ddev->dev); 1720 return ret; 1721 } 1722 1723 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1724 if (size <= 0) 1725 goto out; 1726 1727 if (size >= PAGE_SIZE) 1728 size = PAGE_SIZE - 1; 1729 1730 memcpy(buf, gpu_metrics, size); 1731 1732 out: 1733 pm_runtime_mark_last_busy(ddev->dev); 1734 pm_runtime_put_autosuspend(ddev->dev); 1735 1736 return size; 1737 } 1738 1739 static int amdgpu_device_read_powershift(struct amdgpu_device *adev, 1740 uint32_t *ss_power, bool dgpu_share) 1741 { 1742 struct drm_device *ddev = adev_to_drm(adev); 1743 uint32_t size; 1744 int r = 0; 1745 1746 if (amdgpu_in_reset(adev)) 1747 return -EPERM; 1748 if (adev->in_suspend && !adev->in_runpm) 1749 return -EPERM; 1750 1751 r = pm_runtime_get_sync(ddev->dev); 1752 if (r < 0) { 1753 pm_runtime_put_autosuspend(ddev->dev); 1754 return r; 1755 } 1756 1757 if (dgpu_share) 1758 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1759 (void *)ss_power, &size); 1760 else 1761 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1762 (void *)ss_power, &size); 1763 1764 pm_runtime_mark_last_busy(ddev->dev); 1765 pm_runtime_put_autosuspend(ddev->dev); 1766 return r; 1767 } 1768 1769 static int amdgpu_show_powershift_percent(struct device *dev, 1770 char *buf, bool dgpu_share) 1771 { 1772 struct drm_device *ddev = dev_get_drvdata(dev); 1773 struct amdgpu_device *adev = drm_to_adev(ddev); 1774 uint32_t ss_power; 1775 int r = 0, i; 1776 1777 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1778 if (r == -EOPNOTSUPP) { 1779 /* sensor not available on dGPU, try to read from APU */ 1780 adev = NULL; 1781 mutex_lock(&mgpu_info.mutex); 1782 for (i = 0; i < mgpu_info.num_gpu; i++) { 1783 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1784 adev = mgpu_info.gpu_ins[i].adev; 1785 break; 1786 } 1787 } 1788 mutex_unlock(&mgpu_info.mutex); 1789 if (adev) 1790 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1791 } 1792 1793 if (!r) 1794 r = sysfs_emit(buf, "%u%%\n", ss_power); 1795 1796 return r; 1797 } 1798 /** 1799 * DOC: smartshift_apu_power 1800 * 1801 * The amdgpu driver provides a sysfs API for reporting APU power 1802 * shift in percentage if platform supports smartshift. Value 0 means that 1803 * there is no powershift and values between [1-100] means that the power 1804 * is shifted to APU, the percentage of boost is with respect to APU power 1805 * limit on the platform. 1806 */ 1807 1808 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1809 char *buf) 1810 { 1811 return amdgpu_show_powershift_percent(dev, buf, false); 1812 } 1813 1814 /** 1815 * DOC: smartshift_dgpu_power 1816 * 1817 * The amdgpu driver provides a sysfs API for reporting dGPU power 1818 * shift in percentage if platform supports smartshift. Value 0 means that 1819 * there is no powershift and values between [1-100] means that the power is 1820 * shifted to dGPU, the percentage of boost is with respect to dGPU power 1821 * limit on the platform. 1822 */ 1823 1824 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1825 char *buf) 1826 { 1827 return amdgpu_show_powershift_percent(dev, buf, true); 1828 } 1829 1830 /** 1831 * DOC: smartshift_bias 1832 * 1833 * The amdgpu driver provides a sysfs API for reporting the 1834 * smartshift(SS2.0) bias level. The value ranges from -100 to 100 1835 * and the default is 0. -100 sets maximum preference to APU 1836 * and 100 sets max perference to dGPU. 1837 */ 1838 1839 static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 1840 struct device_attribute *attr, 1841 char *buf) 1842 { 1843 int r = 0; 1844 1845 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 1846 1847 return r; 1848 } 1849 1850 static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 1851 struct device_attribute *attr, 1852 const char *buf, size_t count) 1853 { 1854 struct drm_device *ddev = dev_get_drvdata(dev); 1855 struct amdgpu_device *adev = drm_to_adev(ddev); 1856 int r = 0; 1857 int bias = 0; 1858 1859 if (amdgpu_in_reset(adev)) 1860 return -EPERM; 1861 if (adev->in_suspend && !adev->in_runpm) 1862 return -EPERM; 1863 1864 r = pm_runtime_get_sync(ddev->dev); 1865 if (r < 0) { 1866 pm_runtime_put_autosuspend(ddev->dev); 1867 return r; 1868 } 1869 1870 r = kstrtoint(buf, 10, &bias); 1871 if (r) 1872 goto out; 1873 1874 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 1875 bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 1876 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 1877 bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 1878 1879 amdgpu_smartshift_bias = bias; 1880 r = count; 1881 1882 /* TODO: update bias level with SMU message */ 1883 1884 out: 1885 pm_runtime_mark_last_busy(ddev->dev); 1886 pm_runtime_put_autosuspend(ddev->dev); 1887 return r; 1888 } 1889 1890 1891 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1892 uint32_t mask, enum amdgpu_device_attr_states *states) 1893 { 1894 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1895 *states = ATTR_STATE_UNSUPPORTED; 1896 1897 return 0; 1898 } 1899 1900 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1901 uint32_t mask, enum amdgpu_device_attr_states *states) 1902 { 1903 uint32_t ss_power, size; 1904 1905 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1906 *states = ATTR_STATE_UNSUPPORTED; 1907 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1908 (void *)&ss_power, &size)) 1909 *states = ATTR_STATE_UNSUPPORTED; 1910 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1911 (void *)&ss_power, &size)) 1912 *states = ATTR_STATE_UNSUPPORTED; 1913 1914 return 0; 1915 } 1916 1917 static struct amdgpu_device_attr amdgpu_device_attrs[] = { 1918 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1919 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1920 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1921 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1922 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1923 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1924 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1925 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1926 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1927 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1928 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1929 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1930 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1931 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1932 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 1933 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 1934 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1935 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 1936 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1937 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1938 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 1939 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1940 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1941 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1942 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1943 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 1944 .attr_update = ss_power_attr_update), 1945 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 1946 .attr_update = ss_power_attr_update), 1947 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 1948 .attr_update = ss_bias_attr_update), 1949 }; 1950 1951 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1952 uint32_t mask, enum amdgpu_device_attr_states *states) 1953 { 1954 struct device_attribute *dev_attr = &attr->dev_attr; 1955 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 1956 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 1957 const char *attr_name = dev_attr->attr.name; 1958 1959 if (!(attr->flags & mask)) { 1960 *states = ATTR_STATE_UNSUPPORTED; 1961 return 0; 1962 } 1963 1964 #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 1965 1966 if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 1967 if (gc_ver < IP_VERSION(9, 0, 0)) 1968 *states = ATTR_STATE_UNSUPPORTED; 1969 } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 1970 if (gc_ver < IP_VERSION(9, 0, 0) || 1971 gc_ver == IP_VERSION(9, 4, 1) || 1972 gc_ver == IP_VERSION(9, 4, 2)) 1973 *states = ATTR_STATE_UNSUPPORTED; 1974 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 1975 if (mp1_ver < IP_VERSION(10, 0, 0)) 1976 *states = ATTR_STATE_UNSUPPORTED; 1977 } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 1978 *states = ATTR_STATE_UNSUPPORTED; 1979 if (amdgpu_dpm_is_overdrive_supported(adev)) 1980 *states = ATTR_STATE_SUPPORTED; 1981 } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 1982 if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1)) 1983 *states = ATTR_STATE_UNSUPPORTED; 1984 } else if (DEVICE_ATTR_IS(pcie_bw)) { 1985 /* PCIe Perf counters won't work on APU nodes */ 1986 if (adev->flags & AMD_IS_APU) 1987 *states = ATTR_STATE_UNSUPPORTED; 1988 } else if (DEVICE_ATTR_IS(unique_id)) { 1989 switch (gc_ver) { 1990 case IP_VERSION(9, 0, 1): 1991 case IP_VERSION(9, 4, 0): 1992 case IP_VERSION(9, 4, 1): 1993 case IP_VERSION(9, 4, 2): 1994 case IP_VERSION(10, 3, 0): 1995 case IP_VERSION(11, 0, 0): 1996 case IP_VERSION(11, 0, 1): 1997 case IP_VERSION(11, 0, 2): 1998 *states = ATTR_STATE_SUPPORTED; 1999 break; 2000 default: 2001 *states = ATTR_STATE_UNSUPPORTED; 2002 } 2003 } else if (DEVICE_ATTR_IS(pp_features)) { 2004 if (adev->flags & AMD_IS_APU || gc_ver < IP_VERSION(9, 0, 0)) 2005 *states = ATTR_STATE_UNSUPPORTED; 2006 } else if (DEVICE_ATTR_IS(gpu_metrics)) { 2007 if (gc_ver < IP_VERSION(9, 1, 0)) 2008 *states = ATTR_STATE_UNSUPPORTED; 2009 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 2010 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2011 gc_ver == IP_VERSION(10, 3, 0) || 2012 gc_ver == IP_VERSION(10, 1, 2) || 2013 gc_ver == IP_VERSION(11, 0, 0) || 2014 gc_ver == IP_VERSION(11, 0, 2) || 2015 gc_ver == IP_VERSION(11, 0, 3))) 2016 *states = ATTR_STATE_UNSUPPORTED; 2017 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 2018 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2019 gc_ver == IP_VERSION(10, 3, 0) || 2020 gc_ver == IP_VERSION(10, 1, 2) || 2021 gc_ver == IP_VERSION(11, 0, 0) || 2022 gc_ver == IP_VERSION(11, 0, 2) || 2023 gc_ver == IP_VERSION(11, 0, 3))) 2024 *states = ATTR_STATE_UNSUPPORTED; 2025 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 2026 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2027 *states = ATTR_STATE_UNSUPPORTED; 2028 else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev)) 2029 *states = ATTR_STATE_UNSUPPORTED; 2030 } 2031 2032 switch (gc_ver) { 2033 case IP_VERSION(9, 4, 1): 2034 case IP_VERSION(9, 4, 2): 2035 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2036 if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2037 DEVICE_ATTR_IS(pp_dpm_socclk) || 2038 DEVICE_ATTR_IS(pp_dpm_fclk)) { 2039 dev_attr->attr.mode &= ~S_IWUGO; 2040 dev_attr->store = NULL; 2041 } 2042 break; 2043 case IP_VERSION(10, 3, 0): 2044 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 2045 amdgpu_sriov_vf(adev)) { 2046 dev_attr->attr.mode &= ~0222; 2047 dev_attr->store = NULL; 2048 } 2049 break; 2050 default: 2051 break; 2052 } 2053 2054 if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2055 /* SMU MP1 does not support dcefclk level setting */ 2056 if (gc_ver >= IP_VERSION(10, 0, 0)) { 2057 dev_attr->attr.mode &= ~S_IWUGO; 2058 dev_attr->store = NULL; 2059 } 2060 } 2061 2062 /* setting should not be allowed from VF if not in one VF mode */ 2063 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 2064 dev_attr->attr.mode &= ~S_IWUGO; 2065 dev_attr->store = NULL; 2066 } 2067 2068 #undef DEVICE_ATTR_IS 2069 2070 return 0; 2071 } 2072 2073 2074 static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2075 struct amdgpu_device_attr *attr, 2076 uint32_t mask, struct list_head *attr_list) 2077 { 2078 int ret = 0; 2079 struct device_attribute *dev_attr = &attr->dev_attr; 2080 const char *name = dev_attr->attr.name; 2081 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2082 struct amdgpu_device_attr_entry *attr_entry; 2083 2084 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2085 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2086 2087 BUG_ON(!attr); 2088 2089 attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2090 2091 ret = attr_update(adev, attr, mask, &attr_states); 2092 if (ret) { 2093 dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2094 name, ret); 2095 return ret; 2096 } 2097 2098 if (attr_states == ATTR_STATE_UNSUPPORTED) 2099 return 0; 2100 2101 ret = device_create_file(adev->dev, dev_attr); 2102 if (ret) { 2103 dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2104 name, ret); 2105 } 2106 2107 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2108 if (!attr_entry) 2109 return -ENOMEM; 2110 2111 attr_entry->attr = attr; 2112 INIT_LIST_HEAD(&attr_entry->entry); 2113 2114 list_add_tail(&attr_entry->entry, attr_list); 2115 2116 return ret; 2117 } 2118 2119 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2120 { 2121 struct device_attribute *dev_attr = &attr->dev_attr; 2122 2123 device_remove_file(adev->dev, dev_attr); 2124 } 2125 2126 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2127 struct list_head *attr_list); 2128 2129 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2130 struct amdgpu_device_attr *attrs, 2131 uint32_t counts, 2132 uint32_t mask, 2133 struct list_head *attr_list) 2134 { 2135 int ret = 0; 2136 uint32_t i = 0; 2137 2138 for (i = 0; i < counts; i++) { 2139 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2140 if (ret) 2141 goto failed; 2142 } 2143 2144 return 0; 2145 2146 failed: 2147 amdgpu_device_attr_remove_groups(adev, attr_list); 2148 2149 return ret; 2150 } 2151 2152 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2153 struct list_head *attr_list) 2154 { 2155 struct amdgpu_device_attr_entry *entry, *entry_tmp; 2156 2157 if (list_empty(attr_list)) 2158 return ; 2159 2160 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2161 amdgpu_device_attr_remove(adev, entry->attr); 2162 list_del(&entry->entry); 2163 kfree(entry); 2164 } 2165 } 2166 2167 static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2168 struct device_attribute *attr, 2169 char *buf) 2170 { 2171 struct amdgpu_device *adev = dev_get_drvdata(dev); 2172 int channel = to_sensor_dev_attr(attr)->index; 2173 int r, temp = 0, size = sizeof(temp); 2174 2175 if (amdgpu_in_reset(adev)) 2176 return -EPERM; 2177 if (adev->in_suspend && !adev->in_runpm) 2178 return -EPERM; 2179 2180 if (channel >= PP_TEMP_MAX) 2181 return -EINVAL; 2182 2183 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2184 if (r < 0) { 2185 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2186 return r; 2187 } 2188 2189 switch (channel) { 2190 case PP_TEMP_JUNCTION: 2191 /* get current junction temperature */ 2192 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2193 (void *)&temp, &size); 2194 break; 2195 case PP_TEMP_EDGE: 2196 /* get current edge temperature */ 2197 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2198 (void *)&temp, &size); 2199 break; 2200 case PP_TEMP_MEM: 2201 /* get current memory temperature */ 2202 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2203 (void *)&temp, &size); 2204 break; 2205 default: 2206 r = -EINVAL; 2207 break; 2208 } 2209 2210 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2211 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2212 2213 if (r) 2214 return r; 2215 2216 return sysfs_emit(buf, "%d\n", temp); 2217 } 2218 2219 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2220 struct device_attribute *attr, 2221 char *buf) 2222 { 2223 struct amdgpu_device *adev = dev_get_drvdata(dev); 2224 int hyst = to_sensor_dev_attr(attr)->index; 2225 int temp; 2226 2227 if (hyst) 2228 temp = adev->pm.dpm.thermal.min_temp; 2229 else 2230 temp = adev->pm.dpm.thermal.max_temp; 2231 2232 return sysfs_emit(buf, "%d\n", temp); 2233 } 2234 2235 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2236 struct device_attribute *attr, 2237 char *buf) 2238 { 2239 struct amdgpu_device *adev = dev_get_drvdata(dev); 2240 int hyst = to_sensor_dev_attr(attr)->index; 2241 int temp; 2242 2243 if (hyst) 2244 temp = adev->pm.dpm.thermal.min_hotspot_temp; 2245 else 2246 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2247 2248 return sysfs_emit(buf, "%d\n", temp); 2249 } 2250 2251 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2252 struct device_attribute *attr, 2253 char *buf) 2254 { 2255 struct amdgpu_device *adev = dev_get_drvdata(dev); 2256 int hyst = to_sensor_dev_attr(attr)->index; 2257 int temp; 2258 2259 if (hyst) 2260 temp = adev->pm.dpm.thermal.min_mem_temp; 2261 else 2262 temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2263 2264 return sysfs_emit(buf, "%d\n", temp); 2265 } 2266 2267 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2268 struct device_attribute *attr, 2269 char *buf) 2270 { 2271 int channel = to_sensor_dev_attr(attr)->index; 2272 2273 if (channel >= PP_TEMP_MAX) 2274 return -EINVAL; 2275 2276 return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2277 } 2278 2279 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2280 struct device_attribute *attr, 2281 char *buf) 2282 { 2283 struct amdgpu_device *adev = dev_get_drvdata(dev); 2284 int channel = to_sensor_dev_attr(attr)->index; 2285 int temp = 0; 2286 2287 if (channel >= PP_TEMP_MAX) 2288 return -EINVAL; 2289 2290 switch (channel) { 2291 case PP_TEMP_JUNCTION: 2292 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2293 break; 2294 case PP_TEMP_EDGE: 2295 temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2296 break; 2297 case PP_TEMP_MEM: 2298 temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2299 break; 2300 } 2301 2302 return sysfs_emit(buf, "%d\n", temp); 2303 } 2304 2305 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2306 struct device_attribute *attr, 2307 char *buf) 2308 { 2309 struct amdgpu_device *adev = dev_get_drvdata(dev); 2310 u32 pwm_mode = 0; 2311 int ret; 2312 2313 if (amdgpu_in_reset(adev)) 2314 return -EPERM; 2315 if (adev->in_suspend && !adev->in_runpm) 2316 return -EPERM; 2317 2318 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2319 if (ret < 0) { 2320 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2321 return ret; 2322 } 2323 2324 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2325 2326 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2327 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2328 2329 if (ret) 2330 return -EINVAL; 2331 2332 return sysfs_emit(buf, "%u\n", pwm_mode); 2333 } 2334 2335 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2336 struct device_attribute *attr, 2337 const char *buf, 2338 size_t count) 2339 { 2340 struct amdgpu_device *adev = dev_get_drvdata(dev); 2341 int err, ret; 2342 int value; 2343 2344 if (amdgpu_in_reset(adev)) 2345 return -EPERM; 2346 if (adev->in_suspend && !adev->in_runpm) 2347 return -EPERM; 2348 2349 err = kstrtoint(buf, 10, &value); 2350 if (err) 2351 return err; 2352 2353 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2354 if (ret < 0) { 2355 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2356 return ret; 2357 } 2358 2359 ret = amdgpu_dpm_set_fan_control_mode(adev, value); 2360 2361 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2362 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2363 2364 if (ret) 2365 return -EINVAL; 2366 2367 return count; 2368 } 2369 2370 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2371 struct device_attribute *attr, 2372 char *buf) 2373 { 2374 return sysfs_emit(buf, "%i\n", 0); 2375 } 2376 2377 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2378 struct device_attribute *attr, 2379 char *buf) 2380 { 2381 return sysfs_emit(buf, "%i\n", 255); 2382 } 2383 2384 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2385 struct device_attribute *attr, 2386 const char *buf, size_t count) 2387 { 2388 struct amdgpu_device *adev = dev_get_drvdata(dev); 2389 int err; 2390 u32 value; 2391 u32 pwm_mode; 2392 2393 if (amdgpu_in_reset(adev)) 2394 return -EPERM; 2395 if (adev->in_suspend && !adev->in_runpm) 2396 return -EPERM; 2397 2398 err = kstrtou32(buf, 10, &value); 2399 if (err) 2400 return err; 2401 2402 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2403 if (err < 0) { 2404 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2405 return err; 2406 } 2407 2408 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2409 if (err) 2410 goto out; 2411 2412 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2413 pr_info("manual fan speed control should be enabled first\n"); 2414 err = -EINVAL; 2415 goto out; 2416 } 2417 2418 err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 2419 2420 out: 2421 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2422 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2423 2424 if (err) 2425 return err; 2426 2427 return count; 2428 } 2429 2430 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2431 struct device_attribute *attr, 2432 char *buf) 2433 { 2434 struct amdgpu_device *adev = dev_get_drvdata(dev); 2435 int err; 2436 u32 speed = 0; 2437 2438 if (amdgpu_in_reset(adev)) 2439 return -EPERM; 2440 if (adev->in_suspend && !adev->in_runpm) 2441 return -EPERM; 2442 2443 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2444 if (err < 0) { 2445 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2446 return err; 2447 } 2448 2449 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2450 2451 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2452 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2453 2454 if (err) 2455 return err; 2456 2457 return sysfs_emit(buf, "%i\n", speed); 2458 } 2459 2460 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2461 struct device_attribute *attr, 2462 char *buf) 2463 { 2464 struct amdgpu_device *adev = dev_get_drvdata(dev); 2465 int err; 2466 u32 speed = 0; 2467 2468 if (amdgpu_in_reset(adev)) 2469 return -EPERM; 2470 if (adev->in_suspend && !adev->in_runpm) 2471 return -EPERM; 2472 2473 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2474 if (err < 0) { 2475 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2476 return err; 2477 } 2478 2479 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2480 2481 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2482 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2483 2484 if (err) 2485 return err; 2486 2487 return sysfs_emit(buf, "%i\n", speed); 2488 } 2489 2490 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2491 struct device_attribute *attr, 2492 char *buf) 2493 { 2494 struct amdgpu_device *adev = dev_get_drvdata(dev); 2495 u32 min_rpm = 0; 2496 u32 size = sizeof(min_rpm); 2497 int r; 2498 2499 if (amdgpu_in_reset(adev)) 2500 return -EPERM; 2501 if (adev->in_suspend && !adev->in_runpm) 2502 return -EPERM; 2503 2504 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2505 if (r < 0) { 2506 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2507 return r; 2508 } 2509 2510 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2511 (void *)&min_rpm, &size); 2512 2513 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2514 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2515 2516 if (r) 2517 return r; 2518 2519 return sysfs_emit(buf, "%d\n", min_rpm); 2520 } 2521 2522 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2523 struct device_attribute *attr, 2524 char *buf) 2525 { 2526 struct amdgpu_device *adev = dev_get_drvdata(dev); 2527 u32 max_rpm = 0; 2528 u32 size = sizeof(max_rpm); 2529 int r; 2530 2531 if (amdgpu_in_reset(adev)) 2532 return -EPERM; 2533 if (adev->in_suspend && !adev->in_runpm) 2534 return -EPERM; 2535 2536 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2537 if (r < 0) { 2538 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2539 return r; 2540 } 2541 2542 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2543 (void *)&max_rpm, &size); 2544 2545 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2546 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2547 2548 if (r) 2549 return r; 2550 2551 return sysfs_emit(buf, "%d\n", max_rpm); 2552 } 2553 2554 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2555 struct device_attribute *attr, 2556 char *buf) 2557 { 2558 struct amdgpu_device *adev = dev_get_drvdata(dev); 2559 int err; 2560 u32 rpm = 0; 2561 2562 if (amdgpu_in_reset(adev)) 2563 return -EPERM; 2564 if (adev->in_suspend && !adev->in_runpm) 2565 return -EPERM; 2566 2567 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2568 if (err < 0) { 2569 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2570 return err; 2571 } 2572 2573 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2574 2575 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2576 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2577 2578 if (err) 2579 return err; 2580 2581 return sysfs_emit(buf, "%i\n", rpm); 2582 } 2583 2584 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2585 struct device_attribute *attr, 2586 const char *buf, size_t count) 2587 { 2588 struct amdgpu_device *adev = dev_get_drvdata(dev); 2589 int err; 2590 u32 value; 2591 u32 pwm_mode; 2592 2593 if (amdgpu_in_reset(adev)) 2594 return -EPERM; 2595 if (adev->in_suspend && !adev->in_runpm) 2596 return -EPERM; 2597 2598 err = kstrtou32(buf, 10, &value); 2599 if (err) 2600 return err; 2601 2602 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2603 if (err < 0) { 2604 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2605 return err; 2606 } 2607 2608 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2609 if (err) 2610 goto out; 2611 2612 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2613 err = -ENODATA; 2614 goto out; 2615 } 2616 2617 err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2618 2619 out: 2620 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2621 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2622 2623 if (err) 2624 return err; 2625 2626 return count; 2627 } 2628 2629 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2630 struct device_attribute *attr, 2631 char *buf) 2632 { 2633 struct amdgpu_device *adev = dev_get_drvdata(dev); 2634 u32 pwm_mode = 0; 2635 int ret; 2636 2637 if (amdgpu_in_reset(adev)) 2638 return -EPERM; 2639 if (adev->in_suspend && !adev->in_runpm) 2640 return -EPERM; 2641 2642 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2643 if (ret < 0) { 2644 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2645 return ret; 2646 } 2647 2648 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2649 2650 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2651 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2652 2653 if (ret) 2654 return -EINVAL; 2655 2656 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2657 } 2658 2659 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2660 struct device_attribute *attr, 2661 const char *buf, 2662 size_t count) 2663 { 2664 struct amdgpu_device *adev = dev_get_drvdata(dev); 2665 int err; 2666 int value; 2667 u32 pwm_mode; 2668 2669 if (amdgpu_in_reset(adev)) 2670 return -EPERM; 2671 if (adev->in_suspend && !adev->in_runpm) 2672 return -EPERM; 2673 2674 err = kstrtoint(buf, 10, &value); 2675 if (err) 2676 return err; 2677 2678 if (value == 0) 2679 pwm_mode = AMD_FAN_CTRL_AUTO; 2680 else if (value == 1) 2681 pwm_mode = AMD_FAN_CTRL_MANUAL; 2682 else 2683 return -EINVAL; 2684 2685 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2686 if (err < 0) { 2687 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2688 return err; 2689 } 2690 2691 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2692 2693 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2694 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2695 2696 if (err) 2697 return -EINVAL; 2698 2699 return count; 2700 } 2701 2702 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2703 struct device_attribute *attr, 2704 char *buf) 2705 { 2706 struct amdgpu_device *adev = dev_get_drvdata(dev); 2707 u32 vddgfx; 2708 int r, size = sizeof(vddgfx); 2709 2710 if (amdgpu_in_reset(adev)) 2711 return -EPERM; 2712 if (adev->in_suspend && !adev->in_runpm) 2713 return -EPERM; 2714 2715 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2716 if (r < 0) { 2717 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2718 return r; 2719 } 2720 2721 /* get the voltage */ 2722 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, 2723 (void *)&vddgfx, &size); 2724 2725 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2726 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2727 2728 if (r) 2729 return r; 2730 2731 return sysfs_emit(buf, "%d\n", vddgfx); 2732 } 2733 2734 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2735 struct device_attribute *attr, 2736 char *buf) 2737 { 2738 return sysfs_emit(buf, "vddgfx\n"); 2739 } 2740 2741 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2742 struct device_attribute *attr, 2743 char *buf) 2744 { 2745 struct amdgpu_device *adev = dev_get_drvdata(dev); 2746 u32 vddnb; 2747 int r, size = sizeof(vddnb); 2748 2749 if (amdgpu_in_reset(adev)) 2750 return -EPERM; 2751 if (adev->in_suspend && !adev->in_runpm) 2752 return -EPERM; 2753 2754 /* only APUs have vddnb */ 2755 if (!(adev->flags & AMD_IS_APU)) 2756 return -EINVAL; 2757 2758 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2759 if (r < 0) { 2760 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2761 return r; 2762 } 2763 2764 /* get the voltage */ 2765 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, 2766 (void *)&vddnb, &size); 2767 2768 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2769 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2770 2771 if (r) 2772 return r; 2773 2774 return sysfs_emit(buf, "%d\n", vddnb); 2775 } 2776 2777 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2778 struct device_attribute *attr, 2779 char *buf) 2780 { 2781 return sysfs_emit(buf, "vddnb\n"); 2782 } 2783 2784 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2785 struct device_attribute *attr, 2786 char *buf) 2787 { 2788 struct amdgpu_device *adev = dev_get_drvdata(dev); 2789 u32 query = 0; 2790 int r, size = sizeof(u32); 2791 unsigned uw; 2792 2793 if (amdgpu_in_reset(adev)) 2794 return -EPERM; 2795 if (adev->in_suspend && !adev->in_runpm) 2796 return -EPERM; 2797 2798 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2799 if (r < 0) { 2800 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2801 return r; 2802 } 2803 2804 /* get the voltage */ 2805 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, 2806 (void *)&query, &size); 2807 2808 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2809 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2810 2811 if (r) 2812 return r; 2813 2814 /* convert to microwatts */ 2815 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2816 2817 return sysfs_emit(buf, "%u\n", uw); 2818 } 2819 2820 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 2821 struct device_attribute *attr, 2822 char *buf) 2823 { 2824 return sysfs_emit(buf, "%i\n", 0); 2825 } 2826 2827 2828 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2829 struct device_attribute *attr, 2830 char *buf, 2831 enum pp_power_limit_level pp_limit_level) 2832 { 2833 struct amdgpu_device *adev = dev_get_drvdata(dev); 2834 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2835 uint32_t limit; 2836 ssize_t size; 2837 int r; 2838 2839 if (amdgpu_in_reset(adev)) 2840 return -EPERM; 2841 if (adev->in_suspend && !adev->in_runpm) 2842 return -EPERM; 2843 2844 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2845 if (r < 0) { 2846 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2847 return r; 2848 } 2849 2850 r = amdgpu_dpm_get_power_limit(adev, &limit, 2851 pp_limit_level, power_type); 2852 2853 if (!r) 2854 size = sysfs_emit(buf, "%u\n", limit * 1000000); 2855 else 2856 size = sysfs_emit(buf, "\n"); 2857 2858 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2859 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2860 2861 return size; 2862 } 2863 2864 2865 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 2866 struct device_attribute *attr, 2867 char *buf) 2868 { 2869 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 2870 2871 } 2872 2873 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 2874 struct device_attribute *attr, 2875 char *buf) 2876 { 2877 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 2878 2879 } 2880 2881 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 2882 struct device_attribute *attr, 2883 char *buf) 2884 { 2885 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 2886 2887 } 2888 2889 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 2890 struct device_attribute *attr, 2891 char *buf) 2892 { 2893 struct amdgpu_device *adev = dev_get_drvdata(dev); 2894 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2895 2896 if (gc_ver == IP_VERSION(10, 3, 1)) 2897 return sysfs_emit(buf, "%s\n", 2898 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 2899 "fastPPT" : "slowPPT"); 2900 else 2901 return sysfs_emit(buf, "PPT\n"); 2902 } 2903 2904 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 2905 struct device_attribute *attr, 2906 const char *buf, 2907 size_t count) 2908 { 2909 struct amdgpu_device *adev = dev_get_drvdata(dev); 2910 int limit_type = to_sensor_dev_attr(attr)->index; 2911 int err; 2912 u32 value; 2913 2914 if (amdgpu_in_reset(adev)) 2915 return -EPERM; 2916 if (adev->in_suspend && !adev->in_runpm) 2917 return -EPERM; 2918 2919 if (amdgpu_sriov_vf(adev)) 2920 return -EINVAL; 2921 2922 err = kstrtou32(buf, 10, &value); 2923 if (err) 2924 return err; 2925 2926 value = value / 1000000; /* convert to Watt */ 2927 value |= limit_type << 24; 2928 2929 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2930 if (err < 0) { 2931 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2932 return err; 2933 } 2934 2935 err = amdgpu_dpm_set_power_limit(adev, value); 2936 2937 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2938 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2939 2940 if (err) 2941 return err; 2942 2943 return count; 2944 } 2945 2946 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 2947 struct device_attribute *attr, 2948 char *buf) 2949 { 2950 struct amdgpu_device *adev = dev_get_drvdata(dev); 2951 uint32_t sclk; 2952 int r, size = sizeof(sclk); 2953 2954 if (amdgpu_in_reset(adev)) 2955 return -EPERM; 2956 if (adev->in_suspend && !adev->in_runpm) 2957 return -EPERM; 2958 2959 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2960 if (r < 0) { 2961 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2962 return r; 2963 } 2964 2965 /* get the sclk */ 2966 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 2967 (void *)&sclk, &size); 2968 2969 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2970 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2971 2972 if (r) 2973 return r; 2974 2975 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 2976 } 2977 2978 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 2979 struct device_attribute *attr, 2980 char *buf) 2981 { 2982 return sysfs_emit(buf, "sclk\n"); 2983 } 2984 2985 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 2986 struct device_attribute *attr, 2987 char *buf) 2988 { 2989 struct amdgpu_device *adev = dev_get_drvdata(dev); 2990 uint32_t mclk; 2991 int r, size = sizeof(mclk); 2992 2993 if (amdgpu_in_reset(adev)) 2994 return -EPERM; 2995 if (adev->in_suspend && !adev->in_runpm) 2996 return -EPERM; 2997 2998 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2999 if (r < 0) { 3000 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3001 return r; 3002 } 3003 3004 /* get the sclk */ 3005 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3006 (void *)&mclk, &size); 3007 3008 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3009 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3010 3011 if (r) 3012 return r; 3013 3014 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3015 } 3016 3017 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3018 struct device_attribute *attr, 3019 char *buf) 3020 { 3021 return sysfs_emit(buf, "mclk\n"); 3022 } 3023 3024 /** 3025 * DOC: hwmon 3026 * 3027 * The amdgpu driver exposes the following sensor interfaces: 3028 * 3029 * - GPU temperature (via the on-die sensor) 3030 * 3031 * - GPU voltage 3032 * 3033 * - Northbridge voltage (APUs only) 3034 * 3035 * - GPU power 3036 * 3037 * - GPU fan 3038 * 3039 * - GPU gfx/compute engine clock 3040 * 3041 * - GPU memory clock (dGPU only) 3042 * 3043 * hwmon interfaces for GPU temperature: 3044 * 3045 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3046 * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3047 * 3048 * - temp[1-3]_label: temperature channel label 3049 * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3050 * 3051 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3052 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3053 * 3054 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3055 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3056 * 3057 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3058 * - these are supported on SOC15 dGPUs only 3059 * 3060 * hwmon interfaces for GPU voltage: 3061 * 3062 * - in0_input: the voltage on the GPU in millivolts 3063 * 3064 * - in1_input: the voltage on the Northbridge in millivolts 3065 * 3066 * hwmon interfaces for GPU power: 3067 * 3068 * - power1_average: average power used by the GPU in microWatts 3069 * 3070 * - power1_cap_min: minimum cap supported in microWatts 3071 * 3072 * - power1_cap_max: maximum cap supported in microWatts 3073 * 3074 * - power1_cap: selected power cap in microWatts 3075 * 3076 * hwmon interfaces for GPU fan: 3077 * 3078 * - pwm1: pulse width modulation fan level (0-255) 3079 * 3080 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3081 * 3082 * - pwm1_min: pulse width modulation fan control minimum level (0) 3083 * 3084 * - pwm1_max: pulse width modulation fan control maximum level (255) 3085 * 3086 * - fan1_min: a minimum value Unit: revolution/min (RPM) 3087 * 3088 * - fan1_max: a maximum value Unit: revolution/max (RPM) 3089 * 3090 * - fan1_input: fan speed in RPM 3091 * 3092 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3093 * 3094 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3095 * 3096 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 3097 * That will get the former one overridden. 3098 * 3099 * hwmon interfaces for GPU clocks: 3100 * 3101 * - freq1_input: the gfx/compute clock in hertz 3102 * 3103 * - freq2_input: the memory clock in hertz 3104 * 3105 * You can use hwmon tools like sensors to view this information on your system. 3106 * 3107 */ 3108 3109 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3110 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3111 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3112 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3113 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3114 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3115 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3116 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3117 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3118 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3119 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3120 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3121 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3122 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3123 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3124 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3125 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3126 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3127 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3128 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3129 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3130 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3131 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3132 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3133 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3134 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3135 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3136 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3137 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3138 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3139 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3140 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 3141 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3142 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3143 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3144 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3145 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3146 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 3147 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3148 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3149 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3150 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3151 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3152 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3153 3154 static struct attribute *hwmon_attributes[] = { 3155 &sensor_dev_attr_temp1_input.dev_attr.attr, 3156 &sensor_dev_attr_temp1_crit.dev_attr.attr, 3157 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3158 &sensor_dev_attr_temp2_input.dev_attr.attr, 3159 &sensor_dev_attr_temp2_crit.dev_attr.attr, 3160 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3161 &sensor_dev_attr_temp3_input.dev_attr.attr, 3162 &sensor_dev_attr_temp3_crit.dev_attr.attr, 3163 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3164 &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3165 &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3166 &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3167 &sensor_dev_attr_temp1_label.dev_attr.attr, 3168 &sensor_dev_attr_temp2_label.dev_attr.attr, 3169 &sensor_dev_attr_temp3_label.dev_attr.attr, 3170 &sensor_dev_attr_pwm1.dev_attr.attr, 3171 &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3172 &sensor_dev_attr_pwm1_min.dev_attr.attr, 3173 &sensor_dev_attr_pwm1_max.dev_attr.attr, 3174 &sensor_dev_attr_fan1_input.dev_attr.attr, 3175 &sensor_dev_attr_fan1_min.dev_attr.attr, 3176 &sensor_dev_attr_fan1_max.dev_attr.attr, 3177 &sensor_dev_attr_fan1_target.dev_attr.attr, 3178 &sensor_dev_attr_fan1_enable.dev_attr.attr, 3179 &sensor_dev_attr_in0_input.dev_attr.attr, 3180 &sensor_dev_attr_in0_label.dev_attr.attr, 3181 &sensor_dev_attr_in1_input.dev_attr.attr, 3182 &sensor_dev_attr_in1_label.dev_attr.attr, 3183 &sensor_dev_attr_power1_average.dev_attr.attr, 3184 &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3185 &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3186 &sensor_dev_attr_power1_cap.dev_attr.attr, 3187 &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3188 &sensor_dev_attr_power1_label.dev_attr.attr, 3189 &sensor_dev_attr_power2_average.dev_attr.attr, 3190 &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3191 &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3192 &sensor_dev_attr_power2_cap.dev_attr.attr, 3193 &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3194 &sensor_dev_attr_power2_label.dev_attr.attr, 3195 &sensor_dev_attr_freq1_input.dev_attr.attr, 3196 &sensor_dev_attr_freq1_label.dev_attr.attr, 3197 &sensor_dev_attr_freq2_input.dev_attr.attr, 3198 &sensor_dev_attr_freq2_label.dev_attr.attr, 3199 NULL 3200 }; 3201 3202 static umode_t hwmon_attributes_visible(struct kobject *kobj, 3203 struct attribute *attr, int index) 3204 { 3205 struct device *dev = kobj_to_dev(kobj); 3206 struct amdgpu_device *adev = dev_get_drvdata(dev); 3207 umode_t effective_mode = attr->mode; 3208 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3209 3210 /* under multi-vf mode, the hwmon attributes are all not supported */ 3211 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) 3212 return 0; 3213 3214 /* under pp one vf mode manage of hwmon attributes is not supported */ 3215 if (amdgpu_sriov_is_pp_one_vf(adev)) 3216 effective_mode &= ~S_IWUSR; 3217 3218 /* Skip fan attributes if fan is not present */ 3219 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3220 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3221 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3222 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3223 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3224 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3225 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3226 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3227 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3228 return 0; 3229 3230 /* Skip fan attributes on APU */ 3231 if ((adev->flags & AMD_IS_APU) && 3232 (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3233 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3234 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3235 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3236 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3237 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3238 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3239 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3240 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3241 return 0; 3242 3243 /* Skip crit temp on APU */ 3244 if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) && 3245 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3246 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3247 return 0; 3248 3249 /* Skip limit attributes if DPM is not enabled */ 3250 if (!adev->pm.dpm_enabled && 3251 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3252 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3253 attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3254 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3255 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3256 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3257 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3258 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3259 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3260 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3261 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3262 return 0; 3263 3264 /* mask fan attributes if we have no bindings for this asic to expose */ 3265 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3266 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3267 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3268 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3269 effective_mode &= ~S_IRUGO; 3270 3271 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3272 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3273 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3274 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3275 effective_mode &= ~S_IWUSR; 3276 3277 /* not implemented yet for GC 10.3.1 APUs */ 3278 if (((adev->family == AMDGPU_FAMILY_SI) || 3279 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)))) && 3280 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3281 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 3282 attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 3283 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3284 return 0; 3285 3286 /* not implemented yet for APUs having <= GC 9.3.0 */ 3287 if (((adev->family == AMDGPU_FAMILY_SI) || 3288 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3289 (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3290 return 0; 3291 3292 /* hide max/min values if we can't both query and manage the fan */ 3293 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3294 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3295 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3296 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3297 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3298 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3299 return 0; 3300 3301 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3302 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3303 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3304 attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3305 return 0; 3306 3307 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3308 adev->family == AMDGPU_FAMILY_KV) && /* not implemented yet */ 3309 (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3310 attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3311 return 0; 3312 3313 /* only APUs have vddnb */ 3314 if (!(adev->flags & AMD_IS_APU) && 3315 (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3316 attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3317 return 0; 3318 3319 /* no mclk on APUs */ 3320 if ((adev->flags & AMD_IS_APU) && 3321 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3322 attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3323 return 0; 3324 3325 /* only SOC15 dGPUs support hotspot and mem temperatures */ 3326 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3327 (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3328 attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3329 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr || 3330 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3331 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3332 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3333 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr || 3334 attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3335 attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3336 attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3337 attr == &sensor_dev_attr_temp3_label.dev_attr.attr)) 3338 return 0; 3339 3340 /* only Vangogh has fast PPT limit and power labels */ 3341 if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3342 (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3343 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3344 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3345 attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 3346 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3347 attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3348 return 0; 3349 3350 return effective_mode; 3351 } 3352 3353 static const struct attribute_group hwmon_attrgroup = { 3354 .attrs = hwmon_attributes, 3355 .is_visible = hwmon_attributes_visible, 3356 }; 3357 3358 static const struct attribute_group *hwmon_groups[] = { 3359 &hwmon_attrgroup, 3360 NULL 3361 }; 3362 3363 #endif /* __linux__ */ 3364 3365 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 3366 { 3367 return 0; 3368 #ifdef __linux__ 3369 int ret; 3370 uint32_t mask = 0; 3371 3372 if (adev->pm.sysfs_initialized) 3373 return 0; 3374 3375 INIT_LIST_HEAD(&adev->pm.pm_attr_list); 3376 3377 if (adev->pm.dpm_enabled == 0) 3378 return 0; 3379 3380 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 3381 DRIVER_NAME, adev, 3382 hwmon_groups); 3383 if (IS_ERR(adev->pm.int_hwmon_dev)) { 3384 ret = PTR_ERR(adev->pm.int_hwmon_dev); 3385 dev_err(adev->dev, 3386 "Unable to register hwmon device: %d\n", ret); 3387 return ret; 3388 } 3389 3390 switch (amdgpu_virt_get_sriov_vf_mode(adev)) { 3391 case SRIOV_VF_MODE_ONE_VF: 3392 mask = ATTR_FLAG_ONEVF; 3393 break; 3394 case SRIOV_VF_MODE_MULTI_VF: 3395 mask = 0; 3396 break; 3397 case SRIOV_VF_MODE_BARE_METAL: 3398 default: 3399 mask = ATTR_FLAG_MASK_ALL; 3400 break; 3401 } 3402 3403 ret = amdgpu_device_attr_create_groups(adev, 3404 amdgpu_device_attrs, 3405 ARRAY_SIZE(amdgpu_device_attrs), 3406 mask, 3407 &adev->pm.pm_attr_list); 3408 if (ret) 3409 return ret; 3410 3411 adev->pm.sysfs_initialized = true; 3412 3413 return 0; 3414 #endif 3415 } 3416 3417 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 3418 { 3419 #ifdef __linux__ 3420 if (adev->pm.int_hwmon_dev) 3421 hwmon_device_unregister(adev->pm.int_hwmon_dev); 3422 3423 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 3424 #endif 3425 } 3426 3427 /* 3428 * Debugfs info 3429 */ 3430 #if defined(CONFIG_DEBUG_FS) 3431 3432 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 3433 struct amdgpu_device *adev) { 3434 uint16_t *p_val; 3435 uint32_t size; 3436 int i; 3437 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 3438 3439 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 3440 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 3441 GFP_KERNEL); 3442 3443 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 3444 (void *)p_val, &size)) { 3445 for (i = 0; i < num_cpu_cores; i++) 3446 seq_printf(m, "\t%u MHz (CPU%d)\n", 3447 *(p_val + i), i); 3448 } 3449 3450 kfree(p_val); 3451 } 3452 } 3453 3454 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 3455 { 3456 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 3457 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3458 uint32_t value; 3459 uint64_t value64 = 0; 3460 uint32_t query = 0; 3461 int size; 3462 3463 /* GPU Clocks */ 3464 size = sizeof(value); 3465 seq_printf(m, "GFX Clocks and Power:\n"); 3466 3467 amdgpu_debugfs_prints_cpu_info(m, adev); 3468 3469 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 3470 seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 3471 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 3472 seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 3473 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 3474 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 3475 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 3476 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 3477 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 3478 seq_printf(m, "\t%u mV (VDDGFX)\n", value); 3479 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 3480 seq_printf(m, "\t%u mV (VDDNB)\n", value); 3481 size = sizeof(uint32_t); 3482 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) 3483 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff); 3484 size = sizeof(value); 3485 seq_printf(m, "\n"); 3486 3487 /* GPU Temp */ 3488 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 3489 seq_printf(m, "GPU Temperature: %u C\n", value/1000); 3490 3491 /* GPU Load */ 3492 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 3493 seq_printf(m, "GPU Load: %u %%\n", value); 3494 /* MEM Load */ 3495 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 3496 seq_printf(m, "MEM Load: %u %%\n", value); 3497 3498 seq_printf(m, "\n"); 3499 3500 /* SMC feature mask */ 3501 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 3502 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 3503 3504 /* ASICs greater than CHIP_VEGA20 supports these sensors */ 3505 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 3506 /* VCN clocks */ 3507 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 3508 if (!value) { 3509 seq_printf(m, "VCN: Disabled\n"); 3510 } else { 3511 seq_printf(m, "VCN: Enabled\n"); 3512 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3513 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3514 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3515 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3516 } 3517 } 3518 seq_printf(m, "\n"); 3519 } else { 3520 /* UVD clocks */ 3521 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 3522 if (!value) { 3523 seq_printf(m, "UVD: Disabled\n"); 3524 } else { 3525 seq_printf(m, "UVD: Enabled\n"); 3526 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3527 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3528 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3529 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3530 } 3531 } 3532 seq_printf(m, "\n"); 3533 3534 /* VCE clocks */ 3535 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 3536 if (!value) { 3537 seq_printf(m, "VCE: Disabled\n"); 3538 } else { 3539 seq_printf(m, "VCE: Enabled\n"); 3540 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 3541 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 3542 } 3543 } 3544 } 3545 3546 return 0; 3547 } 3548 3549 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 3550 { 3551 int i; 3552 3553 for (i = 0; clocks[i].flag; i++) 3554 seq_printf(m, "\t%s: %s\n", clocks[i].name, 3555 (flags & clocks[i].flag) ? "On" : "Off"); 3556 } 3557 3558 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 3559 { 3560 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 3561 struct drm_device *dev = adev_to_drm(adev); 3562 u64 flags = 0; 3563 int r; 3564 3565 if (amdgpu_in_reset(adev)) 3566 return -EPERM; 3567 if (adev->in_suspend && !adev->in_runpm) 3568 return -EPERM; 3569 3570 r = pm_runtime_get_sync(dev->dev); 3571 if (r < 0) { 3572 pm_runtime_put_autosuspend(dev->dev); 3573 return r; 3574 } 3575 3576 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 3577 r = amdgpu_debugfs_pm_info_pp(m, adev); 3578 if (r) 3579 goto out; 3580 } 3581 3582 amdgpu_device_ip_get_clockgating_state(adev, &flags); 3583 3584 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 3585 amdgpu_parse_cg_state(m, flags); 3586 seq_printf(m, "\n"); 3587 3588 out: 3589 pm_runtime_mark_last_busy(dev->dev); 3590 pm_runtime_put_autosuspend(dev->dev); 3591 3592 return r; 3593 } 3594 3595 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 3596 3597 /* 3598 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 3599 * 3600 * Reads debug memory region allocated to PMFW 3601 */ 3602 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 3603 size_t size, loff_t *pos) 3604 { 3605 struct amdgpu_device *adev = file_inode(f)->i_private; 3606 size_t smu_prv_buf_size; 3607 void *smu_prv_buf; 3608 int ret = 0; 3609 3610 if (amdgpu_in_reset(adev)) 3611 return -EPERM; 3612 if (adev->in_suspend && !adev->in_runpm) 3613 return -EPERM; 3614 3615 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 3616 if (ret) 3617 return ret; 3618 3619 if (!smu_prv_buf || !smu_prv_buf_size) 3620 return -EINVAL; 3621 3622 return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 3623 smu_prv_buf_size); 3624 } 3625 3626 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 3627 .owner = THIS_MODULE, 3628 .open = simple_open, 3629 .read = amdgpu_pm_prv_buffer_read, 3630 .llseek = default_llseek, 3631 }; 3632 3633 #endif 3634 3635 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 3636 { 3637 #if defined(CONFIG_DEBUG_FS) 3638 struct drm_minor *minor = adev_to_drm(adev)->primary; 3639 struct dentry *root = minor->debugfs_root; 3640 3641 if (!adev->pm.dpm_enabled) 3642 return; 3643 3644 debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 3645 &amdgpu_debugfs_pm_info_fops); 3646 3647 if (adev->pm.smu_prv_buffer_size > 0) 3648 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 3649 adev, 3650 &amdgpu_debugfs_pm_prv_buffer_fops, 3651 adev->pm.smu_prv_buffer_size); 3652 3653 amdgpu_dpm_stb_debug_fs_init(adev); 3654 #endif 3655 } 3656