1*fb4d8502Sjsg /* 2*fb4d8502Sjsg * Volcanic Islands IV SRC Register documentation 3*fb4d8502Sjsg * 4*fb4d8502Sjsg * Copyright (C) 2015 Advanced Micro Devices, Inc. 5*fb4d8502Sjsg * 6*fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 7*fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"), 8*fb4d8502Sjsg * to deal in the Software without restriction, including without limitation 9*fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10*fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the 11*fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions: 12*fb4d8502Sjsg * 13*fb4d8502Sjsg * The above copyright notice and this permission notice shall be included 14*fb4d8502Sjsg * in all copies or substantial portions of the Software. 15*fb4d8502Sjsg * 16*fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17*fb4d8502Sjsg * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18*fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19*fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN 20*fb4d8502Sjsg * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 21*fb4d8502Sjsg * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 22*fb4d8502Sjsg */ 23*fb4d8502Sjsg 24*fb4d8502Sjsg #ifndef _IVSRCID_VISLANDS30_H_ 25*fb4d8502Sjsg #define _IVSRCID_VISLANDS30_H_ 26*fb4d8502Sjsg 27*fb4d8502Sjsg 28*fb4d8502Sjsg // IV Source IDs 29*fb4d8502Sjsg 30*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_V_UPDATE_INT 7 // 0x07 31*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_V_UPDATE_INT 0 32*fb4d8502Sjsg 33*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_GRPH_PFLIP 8 // 0x08 34*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_GRPH_PFLIP 0 35*fb4d8502Sjsg 36*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_V_UPDATE_INT 9 // 0x09 37*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_V_UPDATE_INT 0 38*fb4d8502Sjsg 39*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_GRPH_PFLIP 10 // 0x0a 40*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_GRPH_PFLIP 0 41*fb4d8502Sjsg 42*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_V_UPDATE_INT 11 // 0x0b 43*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_V_UPDATE_INT 0 44*fb4d8502Sjsg 45*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_GRPH_PFLIP 12 // 0x0c 46*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_GRPH_PFLIP 0 47*fb4d8502Sjsg 48*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_V_UPDATE_INT 13 // 0x0d 49*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_V_UPDATE_INT 0 50*fb4d8502Sjsg 51*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_GRPH_PFLIP 14 // 0x0e 52*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_GRPH_PFLIP 0 53*fb4d8502Sjsg 54*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_V_UPDATE_INT 15 // 0x0f 55*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_V_UPDATE_INT 0 56*fb4d8502Sjsg 57*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_GRPH_PFLIP 16 // 0x10 58*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_GRPH_PFLIP 0 59*fb4d8502Sjsg 60*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D6_V_UPDATE_INT 17 // 0x11 61*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D6_V_UPDATE_INT 0 62*fb4d8502Sjsg 63*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D6_GRPH_PFLIP 18 // 0x12 64*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D6_GRPH_PFLIP 0 65*fb4d8502Sjsg 66*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0 19 // 0x13 67*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT0 7 68*fb4d8502Sjsg 69*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT1 19 // 0x13 70*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT1 8 71*fb4d8502Sjsg 72*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT2 19 // 0x13 73*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT2 9 74*fb4d8502Sjsg 75*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SYNC_LOSS 19 // 0x13 76*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SYNC_LOSS 10 77*fb4d8502Sjsg 78*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SYNC 19 // 0x13 79*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SYNC 11 80*fb4d8502Sjsg 81*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SIGNAL 19 // 0x13 82*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SIGNAL 12 83*fb4d8502Sjsg 84*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT0 20 // 0x14 85*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT0 7 86*fb4d8502Sjsg 87*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT1 20 // 0x14 88*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT1 8 89*fb4d8502Sjsg 90*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT2 20 // 0x14 91*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT2 9 92*fb4d8502Sjsg 93*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SYNC_LOSS 20 // 0x14 94*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SYNC_LOSS 10 95*fb4d8502Sjsg 96*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SYNC 20 // 0x14 97*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SYNC 11 98*fb4d8502Sjsg 99*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SIGNAL 20 // 0x14 100*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SIGNAL 12 101*fb4d8502Sjsg 102*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT0 21 // 0x15 103*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT0 7 104*fb4d8502Sjsg 105*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT1 21 // 0x15 106*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT1 8 107*fb4d8502Sjsg 108*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT2 21 // 0x15 109*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT2 9 110*fb4d8502Sjsg 111*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SYNC_LOSS 21 // 0x15 112*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SYNC_LOSS 10 113*fb4d8502Sjsg 114*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SYNC 21 // 0x15 115*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SYNC 11 116*fb4d8502Sjsg 117*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SIGNAL 21 // 0x15 118*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SIGNAL 12 119*fb4d8502Sjsg 120*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT0 22 // 0x16 121*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT0 7 122*fb4d8502Sjsg 123*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT1 22 // 0x16 124*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT1 8 125*fb4d8502Sjsg 126*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT2 22 // 0x16 127*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT2 9 128*fb4d8502Sjsg 129*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SYNC_LOSS 22 // 0x16 130*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SYNC_LOSS 10 131*fb4d8502Sjsg 132*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SYNC 22 // 0x16 133*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SYNC 11 134*fb4d8502Sjsg 135*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SIGNAL 22 // 0x16 136*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SIGNAL 12 137*fb4d8502Sjsg 138*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT0 23 // 0x17 139*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT0 7 140*fb4d8502Sjsg 141*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT1 23 // 0x17 142*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT1 8 143*fb4d8502Sjsg 144*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT2 23 // 0x17 145*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT2 9 146*fb4d8502Sjsg 147*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SYNC_LOSS 23 // 0x17 148*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SYNC_LOSS 10 149*fb4d8502Sjsg 150*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SYNC 23 // 0x17 151*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SYNC 11 152*fb4d8502Sjsg 153*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SIGNAL 23 // 0x17 154*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SIGNAL 12 155*fb4d8502Sjsg 156*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0 24 // 0x18 157*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT0 7 158*fb4d8502Sjsg 159*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT1 24 // 0x18 160*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT1 8 161*fb4d8502Sjsg 162*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT2 24 // 0x18 163*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT2 9 164*fb4d8502Sjsg 165*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A 42 // 0x2a 166*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_A 0 167*fb4d8502Sjsg 168*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_B 42 // 0x2a 169*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_B 1 170*fb4d8502Sjsg 171*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_C 42 // 0x2a 172*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_C 2 173*fb4d8502Sjsg 174*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_D 42 // 0x2a 175*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_D 3 176*fb4d8502Sjsg 177*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_E 42 // 0x2a 178*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_E 4 179*fb4d8502Sjsg 180*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_F 42 // 0x2a 181*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_F 5 182*fb4d8502Sjsg 183*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_A 42 // 0x2a 184*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_A 6 185*fb4d8502Sjsg 186*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_B 42 // 0x2a 187*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_B 7 188*fb4d8502Sjsg 189*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_C 42 // 0x2a 190*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_C 8 191*fb4d8502Sjsg 192*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_D 42 // 0x2a 193*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_D 9 194*fb4d8502Sjsg 195*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_E 42 // 0x2a 196*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_E 10 197*fb4d8502Sjsg 198*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_HPD_RX_F 42 // 0x2a 199*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_HPD_RX_F 11 200*fb4d8502Sjsg 201*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_GPIO_19 0x00000053 /* 83 */ 202*fb4d8502Sjsg 203*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SRBM_READ_TIMEOUT_ERR 0x00000060 /* 96 */ 204*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SRBM_CTX_SWITCH 0x00000061 /* 97 */ 205*fb4d8502Sjsg 206*fb4d8502Sjsg #define VISLANDS30_IV_SRBM_REG_ACCESS_ERROR 0x00000062 /* 98 */ 207*fb4d8502Sjsg 208*fb4d8502Sjsg 209*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP 0x00000077 /* 119 */ 210*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE 0x0000007c /* 124 */ 211*fb4d8502Sjsg 212*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_BIF_PF_VF_MSGBUF_VALID 0x00000087 /* 135 */ 213*fb4d8502Sjsg 214*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_BIF_VF_PF_MSGBUF_ACK 0x0000008a /* 138 */ 215*fb4d8502Sjsg 216*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SYS_PAGE_INV_FAULT 0x0000008c /* 140 */ 217*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SYS_MEM_PROT_FAULT 0x0000008d /* 141 */ 218*fb4d8502Sjsg 219*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SEM_PAGE_INV_FAULT 0x00000090 /* 144 */ 220*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SEM_MEM_PROT_FAULT 0x00000091 /* 145 */ 221*fb4d8502Sjsg 222*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT 0x00000092 /* 146 */ 223*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT 0x00000093 /* 147 */ 224*fb4d8502Sjsg 225*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_ACP 0x000000a2 /* 162 */ 226*fb4d8502Sjsg 227*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_VCE_TRAP 0x000000a7 /* 167 */ 228*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_VCE_TRAP_GENERAL_PURPOSE 0 229*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_VCE_TRAP_LOW_LATENCY 1 230*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_VCE_TRAP_REAL_TIME 2 231*fb4d8502Sjsg 232*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_INT_RB 0x000000b0 /* 176 */ 233*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_INT_IB1 0x000000b1 /* 177 */ 234*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_INT_IB2 0x000000b2 /* 178 */ 235*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_PM4_RES_BITS_ERR 0x000000b4 /* 180 */ 236*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_END_OF_PIPE 0x000000b5 /* 181 */ 237*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_BAD_OPCODE 0x000000b7 /* 183 */ 238*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_PRIV_REG_FAULT 0x000000b8 /* 184 */ 239*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_PRIV_INSTR_FAULT 0x000000b9 /* 185 */ 240*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_WAIT_MEM_SEM_FAULT 0x000000ba /* 186 */ 241*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_GUI_IDLE 0x000000bb /* 187 */ 242*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_GUI_BUSY 0x000000bc /* 188 */ 243*fb4d8502Sjsg 244*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_COMPUTE_QUERY_STATUS 0x000000bf /* 191 */ 245*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_ECC_ERROR 0x000000c5 /* 197 */ 246*fb4d8502Sjsg 247*fb4d8502Sjsg #define CARRIZO_IV_SRCID_CP_COMPUTE_QUERY_STATUS 0x000000c7 /* 199 */ 248*fb4d8502Sjsg 249*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_WAIT_REG_MEM_POLL_TIMEOUT 0x000000c0 /* 192 */ 250*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_SEM_SIG_INCOMPL 0x000000c1 /* 193 */ 251*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_PREEMPT_ACK 0x000000c2 /* 194 */ 252*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_GENERAL_PROT_FAULT 0x000000c3 /* 195 */ 253*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_GDS_ALLOC_ERROR 0x000000c4 /* 196 */ 254*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CP_ECC_ERROR 0x000000c5 /* 197 */ 255*fb4d8502Sjsg 256*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_RLC_STRM_PERF_MONITOR 0x000000ca /* 202 */ 257*fb4d8502Sjsg 258*fb4d8502Sjsg #define VISLANDS30_IV_SDMA_ATOMIC_SRC_ID 0x000000da /* 218 */ 259*fb4d8502Sjsg 260*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_ECC_ERROR 0x000000dc /* 220 */ 261*fb4d8502Sjsg 262*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_TRAP 0x000000e0 /* 224 */ 263*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_SEM_INCOMPLETE 0x000000e1 /* 225 */ 264*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_SEM_WAIT 0x000000e2 /* 226 */ 265*fb4d8502Sjsg 266*fb4d8502Sjsg 267*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SMU_DISP_TIMER2_TRIGGER 0x000000e5 /* 229 */ 268*fb4d8502Sjsg 269*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CG_TSS_THERMAL_LOW_TO_HIGH 0x000000e6 /* 230 */ 270*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CG_TSS_THERMAL_HIGH_TO_LOW 0x000000e7 /* 231 */ 271*fb4d8502Sjsg 272*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_GRBM_READ_TIMEOUT_ERR 0x000000e8 /* 232 */ 273*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_GRBM_REG_GUI_IDLE 0x000000e9 /* 233 */ 274*fb4d8502Sjsg 275*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SQ_INTERRUPT_MSG 0x000000ef /* 239 */ 276*fb4d8502Sjsg 277*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_PREEMPT 0x000000f0 /* 240 */ 278*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_VM_HOLE 0x000000f2 /* 242 */ 279*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_CTXEMPTY 0x000000f3 /* 243 */ 280*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_DOORBELL_INVALID 0x000000f4 /* 244 */ 281*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_FROZEN 0x000000f5 /* 245 */ 282*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_POLL_TIMEOUT 0x000000f6 /* 246 */ 283*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE 0x000000f7 /* 247 */ 284*fb4d8502Sjsg 285*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_CG_THERMAL_TRIG 0x000000f8 /* 248 */ 286*fb4d8502Sjsg 287*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_SMU_DISP_TIMER_TRIGGER 0x000000fd /* 253 */ 288*fb4d8502Sjsg 289*fb4d8502Sjsg /* These are not "real" source ids defined by HW */ 290*fb4d8502Sjsg #define VISLANDS30_IV_SRCID_VM_CONTEXT_ALL 0x00000100 /* 256 */ 291*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_VM_CONTEXT0_ALL 0 292*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_VM_CONTEXT1_ALL 1 293*fb4d8502Sjsg 294*fb4d8502Sjsg 295*fb4d8502Sjsg /* IV Extended IDs */ 296*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_NONE 0x00000000 297*fb4d8502Sjsg #define VISLANDS30_IV_EXTID_INVALID 0xffffffff 298*fb4d8502Sjsg 299*fb4d8502Sjsg #endif // _IVSRCID_VISLANDS30_H_ 300