xref: /openbsd-src/sys/dev/pci/drm/amd/display/dc/link/link_detection.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1*f005ef32Sjsg /*
2*f005ef32Sjsg  * Copyright 2022 Advanced Micro Devices, Inc.
3*f005ef32Sjsg  *
4*f005ef32Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*f005ef32Sjsg  * copy of this software and associated documentation files (the "Software"),
6*f005ef32Sjsg  * to deal in the Software without restriction, including without limitation
7*f005ef32Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*f005ef32Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*f005ef32Sjsg  * Software is furnished to do so, subject to the following conditions:
10*f005ef32Sjsg  *
11*f005ef32Sjsg  * The above copyright notice and this permission notice shall be included in
12*f005ef32Sjsg  * all copies or substantial portions of the Software.
13*f005ef32Sjsg  *
14*f005ef32Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*f005ef32Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*f005ef32Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*f005ef32Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*f005ef32Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*f005ef32Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*f005ef32Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21*f005ef32Sjsg  *
22*f005ef32Sjsg  * Authors: AMD
23*f005ef32Sjsg  *
24*f005ef32Sjsg  */
25*f005ef32Sjsg 
26*f005ef32Sjsg /* FILE POLICY AND INTENDED USAGE:
27*f005ef32Sjsg  * This file manages link detection states and receiver states by using various
28*f005ef32Sjsg  * link protocols. It also provides helper functions to interpret certain
29*f005ef32Sjsg  * capabilities or status based on the states it manages or retrieve them
30*f005ef32Sjsg  * directly from connected receivers.
31*f005ef32Sjsg  */
32*f005ef32Sjsg 
33*f005ef32Sjsg #include "link_dpms.h"
34*f005ef32Sjsg #include "link_detection.h"
35*f005ef32Sjsg #include "link_hwss.h"
36*f005ef32Sjsg #include "protocols/link_edp_panel_control.h"
37*f005ef32Sjsg #include "protocols/link_ddc.h"
38*f005ef32Sjsg #include "protocols/link_hpd.h"
39*f005ef32Sjsg #include "protocols/link_dpcd.h"
40*f005ef32Sjsg #include "protocols/link_dp_capability.h"
41*f005ef32Sjsg #include "protocols/link_dp_dpia.h"
42*f005ef32Sjsg #include "protocols/link_dp_phy.h"
43*f005ef32Sjsg #include "protocols/link_dp_training.h"
44*f005ef32Sjsg #include "accessories/link_dp_trace.h"
45*f005ef32Sjsg 
46*f005ef32Sjsg #include "link_enc_cfg.h"
47*f005ef32Sjsg #include "dm_helpers.h"
48*f005ef32Sjsg #include "clk_mgr.h"
49*f005ef32Sjsg 
50*f005ef32Sjsg #define DC_LOGGER_INIT(logger)
51*f005ef32Sjsg 
52*f005ef32Sjsg #define LINK_INFO(...) \
53*f005ef32Sjsg 	DC_LOG_HW_HOTPLUG(  \
54*f005ef32Sjsg 		__VA_ARGS__)
55*f005ef32Sjsg /*
56*f005ef32Sjsg  * Some receivers fail to train on first try and are good
57*f005ef32Sjsg  * on subsequent tries. 2 retries should be plenty. If we
58*f005ef32Sjsg  * don't have a successful training then we don't expect to
59*f005ef32Sjsg  * ever get one.
60*f005ef32Sjsg  */
61*f005ef32Sjsg #define LINK_TRAINING_MAX_VERIFY_RETRY 2
62*f005ef32Sjsg 
63*f005ef32Sjsg static const u8 DP_SINK_BRANCH_DEV_NAME_7580[] = "7580\x80u";
64*f005ef32Sjsg 
65*f005ef32Sjsg static const uint8_t dp_hdmi_dongle_signature_str[] = "DP-HDMI ADAPTOR";
66*f005ef32Sjsg 
get_ddc_transaction_type(enum amd_signal_type sink_signal)67*f005ef32Sjsg static enum ddc_transaction_type get_ddc_transaction_type(enum amd_signal_type sink_signal)
68*f005ef32Sjsg {
69*f005ef32Sjsg 	enum ddc_transaction_type transaction_type = DDC_TRANSACTION_TYPE_NONE;
70*f005ef32Sjsg 
71*f005ef32Sjsg 	switch (sink_signal) {
72*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
73*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_DUAL_LINK:
74*f005ef32Sjsg 	case SIGNAL_TYPE_HDMI_TYPE_A:
75*f005ef32Sjsg 	case SIGNAL_TYPE_LVDS:
76*f005ef32Sjsg 	case SIGNAL_TYPE_RGB:
77*f005ef32Sjsg 		transaction_type = DDC_TRANSACTION_TYPE_I2C;
78*f005ef32Sjsg 		break;
79*f005ef32Sjsg 
80*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT:
81*f005ef32Sjsg 	case SIGNAL_TYPE_EDP:
82*f005ef32Sjsg 		transaction_type = DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
83*f005ef32Sjsg 		break;
84*f005ef32Sjsg 
85*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
86*f005ef32Sjsg 		/* MST does not use I2COverAux, but there is the
87*f005ef32Sjsg 		 * SPECIAL use case for "immediate dwnstrm device
88*f005ef32Sjsg 		 * access" (EPR#370830).
89*f005ef32Sjsg 		 */
90*f005ef32Sjsg 		transaction_type = DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
91*f005ef32Sjsg 		break;
92*f005ef32Sjsg 
93*f005ef32Sjsg 	default:
94*f005ef32Sjsg 		break;
95*f005ef32Sjsg 	}
96*f005ef32Sjsg 
97*f005ef32Sjsg 	return transaction_type;
98*f005ef32Sjsg }
99*f005ef32Sjsg 
get_basic_signal_type(struct graphics_object_id encoder,struct graphics_object_id downstream)100*f005ef32Sjsg static enum amd_signal_type get_basic_signal_type(struct graphics_object_id encoder,
101*f005ef32Sjsg 					      struct graphics_object_id downstream)
102*f005ef32Sjsg {
103*f005ef32Sjsg 	if (downstream.type == OBJECT_TYPE_CONNECTOR) {
104*f005ef32Sjsg 		switch (downstream.id) {
105*f005ef32Sjsg 		case CONNECTOR_ID_SINGLE_LINK_DVII:
106*f005ef32Sjsg 			switch (encoder.id) {
107*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_DAC1:
108*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_KLDSCP_DAC1:
109*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_DAC2:
110*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_KLDSCP_DAC2:
111*f005ef32Sjsg 				return SIGNAL_TYPE_RGB;
112*f005ef32Sjsg 			default:
113*f005ef32Sjsg 				return SIGNAL_TYPE_DVI_SINGLE_LINK;
114*f005ef32Sjsg 			}
115*f005ef32Sjsg 		break;
116*f005ef32Sjsg 		case CONNECTOR_ID_DUAL_LINK_DVII:
117*f005ef32Sjsg 		{
118*f005ef32Sjsg 			switch (encoder.id) {
119*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_DAC1:
120*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_KLDSCP_DAC1:
121*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_DAC2:
122*f005ef32Sjsg 			case ENCODER_ID_INTERNAL_KLDSCP_DAC2:
123*f005ef32Sjsg 				return SIGNAL_TYPE_RGB;
124*f005ef32Sjsg 			default:
125*f005ef32Sjsg 				return SIGNAL_TYPE_DVI_DUAL_LINK;
126*f005ef32Sjsg 			}
127*f005ef32Sjsg 		}
128*f005ef32Sjsg 		break;
129*f005ef32Sjsg 		case CONNECTOR_ID_SINGLE_LINK_DVID:
130*f005ef32Sjsg 			return SIGNAL_TYPE_DVI_SINGLE_LINK;
131*f005ef32Sjsg 		case CONNECTOR_ID_DUAL_LINK_DVID:
132*f005ef32Sjsg 			return SIGNAL_TYPE_DVI_DUAL_LINK;
133*f005ef32Sjsg 		case CONNECTOR_ID_VGA:
134*f005ef32Sjsg 			return SIGNAL_TYPE_RGB;
135*f005ef32Sjsg 		case CONNECTOR_ID_HDMI_TYPE_A:
136*f005ef32Sjsg 			return SIGNAL_TYPE_HDMI_TYPE_A;
137*f005ef32Sjsg 		case CONNECTOR_ID_LVDS:
138*f005ef32Sjsg 			return SIGNAL_TYPE_LVDS;
139*f005ef32Sjsg 		case CONNECTOR_ID_DISPLAY_PORT:
140*f005ef32Sjsg 		case CONNECTOR_ID_USBC:
141*f005ef32Sjsg 			return SIGNAL_TYPE_DISPLAY_PORT;
142*f005ef32Sjsg 		case CONNECTOR_ID_EDP:
143*f005ef32Sjsg 			return SIGNAL_TYPE_EDP;
144*f005ef32Sjsg 		default:
145*f005ef32Sjsg 			return SIGNAL_TYPE_NONE;
146*f005ef32Sjsg 		}
147*f005ef32Sjsg 	} else if (downstream.type == OBJECT_TYPE_ENCODER) {
148*f005ef32Sjsg 		switch (downstream.id) {
149*f005ef32Sjsg 		case ENCODER_ID_EXTERNAL_NUTMEG:
150*f005ef32Sjsg 		case ENCODER_ID_EXTERNAL_TRAVIS:
151*f005ef32Sjsg 			return SIGNAL_TYPE_DISPLAY_PORT;
152*f005ef32Sjsg 		default:
153*f005ef32Sjsg 			return SIGNAL_TYPE_NONE;
154*f005ef32Sjsg 		}
155*f005ef32Sjsg 	}
156*f005ef32Sjsg 
157*f005ef32Sjsg 	return SIGNAL_TYPE_NONE;
158*f005ef32Sjsg }
159*f005ef32Sjsg 
160*f005ef32Sjsg /*
161*f005ef32Sjsg  * @brief
162*f005ef32Sjsg  * Detect output sink type
163*f005ef32Sjsg  */
link_detect_sink_signal_type(struct dc_link * link,enum dc_detect_reason reason)164*f005ef32Sjsg static enum amd_signal_type link_detect_sink_signal_type(struct dc_link *link,
165*f005ef32Sjsg 					 enum dc_detect_reason reason)
166*f005ef32Sjsg {
167*f005ef32Sjsg 	enum amd_signal_type result;
168*f005ef32Sjsg 	struct graphics_object_id enc_id;
169*f005ef32Sjsg 
170*f005ef32Sjsg 	if (link->is_dig_mapping_flexible)
171*f005ef32Sjsg 		enc_id = (struct graphics_object_id){.id = ENCODER_ID_UNKNOWN};
172*f005ef32Sjsg 	else
173*f005ef32Sjsg 		enc_id = link->link_enc->id;
174*f005ef32Sjsg 	result = get_basic_signal_type(enc_id, link->link_id);
175*f005ef32Sjsg 
176*f005ef32Sjsg 	/* Use basic signal type for link without physical connector. */
177*f005ef32Sjsg 	if (link->ep_type != DISPLAY_ENDPOINT_PHY)
178*f005ef32Sjsg 		return result;
179*f005ef32Sjsg 
180*f005ef32Sjsg 	/* Internal digital encoder will detect only dongles
181*f005ef32Sjsg 	 * that require digital signal
182*f005ef32Sjsg 	 */
183*f005ef32Sjsg 
184*f005ef32Sjsg 	/* Detection mechanism is different
185*f005ef32Sjsg 	 * for different native connectors.
186*f005ef32Sjsg 	 * LVDS connector supports only LVDS signal;
187*f005ef32Sjsg 	 * PCIE is a bus slot, the actual connector needs to be detected first;
188*f005ef32Sjsg 	 * eDP connector supports only eDP signal;
189*f005ef32Sjsg 	 * HDMI should check straps for audio
190*f005ef32Sjsg 	 */
191*f005ef32Sjsg 
192*f005ef32Sjsg 	/* PCIE detects the actual connector on add-on board */
193*f005ef32Sjsg 	if (link->link_id.id == CONNECTOR_ID_PCIE) {
194*f005ef32Sjsg 		/* ZAZTODO implement PCIE add-on card detection */
195*f005ef32Sjsg 	}
196*f005ef32Sjsg 
197*f005ef32Sjsg 	switch (link->link_id.id) {
198*f005ef32Sjsg 	case CONNECTOR_ID_HDMI_TYPE_A: {
199*f005ef32Sjsg 		/* check audio support:
200*f005ef32Sjsg 		 * if native HDMI is not supported, switch to DVI
201*f005ef32Sjsg 		 */
202*f005ef32Sjsg 		struct audio_support *aud_support =
203*f005ef32Sjsg 					&link->dc->res_pool->audio_support;
204*f005ef32Sjsg 
205*f005ef32Sjsg 		if (!aud_support->hdmi_audio_native)
206*f005ef32Sjsg 			if (link->link_id.id == CONNECTOR_ID_HDMI_TYPE_A)
207*f005ef32Sjsg 				result = SIGNAL_TYPE_DVI_SINGLE_LINK;
208*f005ef32Sjsg 	}
209*f005ef32Sjsg 	break;
210*f005ef32Sjsg 	case CONNECTOR_ID_DISPLAY_PORT:
211*f005ef32Sjsg 	case CONNECTOR_ID_USBC: {
212*f005ef32Sjsg 		/* DP HPD short pulse. Passive DP dongle will not
213*f005ef32Sjsg 		 * have short pulse
214*f005ef32Sjsg 		 */
215*f005ef32Sjsg 		if (reason != DETECT_REASON_HPDRX) {
216*f005ef32Sjsg 			/* Check whether DP signal detected: if not -
217*f005ef32Sjsg 			 * we assume signal is DVI; it could be corrected
218*f005ef32Sjsg 			 * to HDMI after dongle detection
219*f005ef32Sjsg 			 */
220*f005ef32Sjsg 			if (!dm_helpers_is_dp_sink_present(link))
221*f005ef32Sjsg 				result = SIGNAL_TYPE_DVI_SINGLE_LINK;
222*f005ef32Sjsg 		}
223*f005ef32Sjsg 	}
224*f005ef32Sjsg 	break;
225*f005ef32Sjsg 	default:
226*f005ef32Sjsg 	break;
227*f005ef32Sjsg 	}
228*f005ef32Sjsg 
229*f005ef32Sjsg 	return result;
230*f005ef32Sjsg }
231*f005ef32Sjsg 
decide_signal_from_strap_and_dongle_type(enum display_dongle_type dongle_type,struct audio_support * audio_support)232*f005ef32Sjsg static enum amd_signal_type decide_signal_from_strap_and_dongle_type(enum display_dongle_type dongle_type,
233*f005ef32Sjsg 								 struct audio_support *audio_support)
234*f005ef32Sjsg {
235*f005ef32Sjsg 	enum amd_signal_type signal = SIGNAL_TYPE_NONE;
236*f005ef32Sjsg 
237*f005ef32Sjsg 	switch (dongle_type) {
238*f005ef32Sjsg 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
239*f005ef32Sjsg 		if (audio_support->hdmi_audio_on_dongle)
240*f005ef32Sjsg 			signal = SIGNAL_TYPE_HDMI_TYPE_A;
241*f005ef32Sjsg 		else
242*f005ef32Sjsg 			signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
243*f005ef32Sjsg 		break;
244*f005ef32Sjsg 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
245*f005ef32Sjsg 		signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
246*f005ef32Sjsg 		break;
247*f005ef32Sjsg 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
248*f005ef32Sjsg 		if (audio_support->hdmi_audio_native)
249*f005ef32Sjsg 			signal =  SIGNAL_TYPE_HDMI_TYPE_A;
250*f005ef32Sjsg 		else
251*f005ef32Sjsg 			signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
252*f005ef32Sjsg 		break;
253*f005ef32Sjsg 	default:
254*f005ef32Sjsg 		signal = SIGNAL_TYPE_NONE;
255*f005ef32Sjsg 		break;
256*f005ef32Sjsg 	}
257*f005ef32Sjsg 
258*f005ef32Sjsg 	return signal;
259*f005ef32Sjsg }
260*f005ef32Sjsg 
read_scdc_caps(struct ddc_service * ddc_service,struct dc_sink * sink)261*f005ef32Sjsg static void read_scdc_caps(struct ddc_service *ddc_service,
262*f005ef32Sjsg 		struct dc_sink *sink)
263*f005ef32Sjsg {
264*f005ef32Sjsg 	uint8_t slave_address = HDMI_SCDC_ADDRESS;
265*f005ef32Sjsg 	uint8_t offset = HDMI_SCDC_MANUFACTURER_OUI;
266*f005ef32Sjsg 
267*f005ef32Sjsg 	link_query_ddc_data(ddc_service, slave_address, &offset,
268*f005ef32Sjsg 			sizeof(offset), sink->scdc_caps.manufacturer_OUI.byte,
269*f005ef32Sjsg 			sizeof(sink->scdc_caps.manufacturer_OUI.byte));
270*f005ef32Sjsg 
271*f005ef32Sjsg 	offset = HDMI_SCDC_DEVICE_ID;
272*f005ef32Sjsg 
273*f005ef32Sjsg 	link_query_ddc_data(ddc_service, slave_address, &offset,
274*f005ef32Sjsg 			sizeof(offset), &(sink->scdc_caps.device_id.byte),
275*f005ef32Sjsg 			sizeof(sink->scdc_caps.device_id.byte));
276*f005ef32Sjsg }
277*f005ef32Sjsg 
i2c_read(struct ddc_service * ddc,uint32_t address,uint8_t * buffer,uint32_t len)278*f005ef32Sjsg static bool i2c_read(
279*f005ef32Sjsg 	struct ddc_service *ddc,
280*f005ef32Sjsg 	uint32_t address,
281*f005ef32Sjsg 	uint8_t *buffer,
282*f005ef32Sjsg 	uint32_t len)
283*f005ef32Sjsg {
284*f005ef32Sjsg 	uint8_t offs_data = 0;
285*f005ef32Sjsg 	struct i2c_payload payloads[2] = {
286*f005ef32Sjsg 		{
287*f005ef32Sjsg 		.write = true,
288*f005ef32Sjsg 		.address = address,
289*f005ef32Sjsg 		.length = 1,
290*f005ef32Sjsg 		.data = &offs_data },
291*f005ef32Sjsg 		{
292*f005ef32Sjsg 		.write = false,
293*f005ef32Sjsg 		.address = address,
294*f005ef32Sjsg 		.length = len,
295*f005ef32Sjsg 		.data = buffer } };
296*f005ef32Sjsg 
297*f005ef32Sjsg 	struct i2c_command command = {
298*f005ef32Sjsg 		.payloads = payloads,
299*f005ef32Sjsg 		.number_of_payloads = 2,
300*f005ef32Sjsg 		.engine = DDC_I2C_COMMAND_ENGINE,
301*f005ef32Sjsg 		.speed = ddc->ctx->dc->caps.i2c_speed_in_khz };
302*f005ef32Sjsg 
303*f005ef32Sjsg 	return dm_helpers_submit_i2c(
304*f005ef32Sjsg 			ddc->ctx,
305*f005ef32Sjsg 			ddc->link,
306*f005ef32Sjsg 			&command);
307*f005ef32Sjsg }
308*f005ef32Sjsg 
309*f005ef32Sjsg enum {
310*f005ef32Sjsg 	DP_SINK_CAP_SIZE =
311*f005ef32Sjsg 		DP_EDP_CONFIGURATION_CAP - DP_DPCD_REV + 1
312*f005ef32Sjsg };
313*f005ef32Sjsg 
query_dp_dual_mode_adaptor(struct ddc_service * ddc,struct display_sink_capability * sink_cap)314*f005ef32Sjsg static void query_dp_dual_mode_adaptor(
315*f005ef32Sjsg 	struct ddc_service *ddc,
316*f005ef32Sjsg 	struct display_sink_capability *sink_cap)
317*f005ef32Sjsg {
318*f005ef32Sjsg 	uint8_t i;
319*f005ef32Sjsg 	bool is_valid_hdmi_signature;
320*f005ef32Sjsg 	enum display_dongle_type *dongle = &sink_cap->dongle_type;
321*f005ef32Sjsg 	uint8_t type2_dongle_buf[DP_ADAPTOR_TYPE2_SIZE];
322*f005ef32Sjsg 	bool is_type2_dongle = false;
323*f005ef32Sjsg 	int retry_count = 2;
324*f005ef32Sjsg 	struct dp_hdmi_dongle_signature_data *dongle_signature;
325*f005ef32Sjsg 
326*f005ef32Sjsg 	/* Assume we have no valid DP passive dongle connected */
327*f005ef32Sjsg 	*dongle = DISPLAY_DONGLE_NONE;
328*f005ef32Sjsg 	sink_cap->max_hdmi_pixel_clock = DP_ADAPTOR_HDMI_SAFE_MAX_TMDS_CLK;
329*f005ef32Sjsg 
330*f005ef32Sjsg 	/* Read DP-HDMI dongle I2c (no response interpreted as DP-DVI dongle)*/
331*f005ef32Sjsg 	if (!i2c_read(
332*f005ef32Sjsg 		ddc,
333*f005ef32Sjsg 		DP_HDMI_DONGLE_ADDRESS,
334*f005ef32Sjsg 		type2_dongle_buf,
335*f005ef32Sjsg 		sizeof(type2_dongle_buf))) {
336*f005ef32Sjsg 		/* Passive HDMI dongles can sometimes fail here without retrying*/
337*f005ef32Sjsg 		while (retry_count > 0) {
338*f005ef32Sjsg 			if (i2c_read(ddc,
339*f005ef32Sjsg 				DP_HDMI_DONGLE_ADDRESS,
340*f005ef32Sjsg 				type2_dongle_buf,
341*f005ef32Sjsg 				sizeof(type2_dongle_buf)))
342*f005ef32Sjsg 				break;
343*f005ef32Sjsg 			retry_count--;
344*f005ef32Sjsg 		}
345*f005ef32Sjsg 		if (retry_count == 0) {
346*f005ef32Sjsg 			*dongle = DISPLAY_DONGLE_DP_DVI_DONGLE;
347*f005ef32Sjsg 			sink_cap->max_hdmi_pixel_clock = DP_ADAPTOR_DVI_MAX_TMDS_CLK;
348*f005ef32Sjsg 
349*f005ef32Sjsg 			CONN_DATA_DETECT(ddc->link, type2_dongle_buf, sizeof(type2_dongle_buf),
350*f005ef32Sjsg 					"DP-DVI passive dongle %dMhz: ",
351*f005ef32Sjsg 					DP_ADAPTOR_DVI_MAX_TMDS_CLK / 1000);
352*f005ef32Sjsg 			return;
353*f005ef32Sjsg 		}
354*f005ef32Sjsg 	}
355*f005ef32Sjsg 
356*f005ef32Sjsg 	/* Check if Type 2 dongle.*/
357*f005ef32Sjsg 	if (type2_dongle_buf[DP_ADAPTOR_TYPE2_REG_ID] == DP_ADAPTOR_TYPE2_ID)
358*f005ef32Sjsg 		is_type2_dongle = true;
359*f005ef32Sjsg 
360*f005ef32Sjsg 	dongle_signature =
361*f005ef32Sjsg 		(struct dp_hdmi_dongle_signature_data *)type2_dongle_buf;
362*f005ef32Sjsg 
363*f005ef32Sjsg 	is_valid_hdmi_signature = true;
364*f005ef32Sjsg 
365*f005ef32Sjsg 	/* Check EOT */
366*f005ef32Sjsg 	if (dongle_signature->eot != DP_HDMI_DONGLE_SIGNATURE_EOT) {
367*f005ef32Sjsg 		is_valid_hdmi_signature = false;
368*f005ef32Sjsg 	}
369*f005ef32Sjsg 
370*f005ef32Sjsg 	/* Check signature */
371*f005ef32Sjsg 	for (i = 0; i < sizeof(dongle_signature->id); ++i) {
372*f005ef32Sjsg 		/* If its not the right signature,
373*f005ef32Sjsg 		 * skip mismatch in subversion byte.*/
374*f005ef32Sjsg 		if (dongle_signature->id[i] !=
375*f005ef32Sjsg 			dp_hdmi_dongle_signature_str[i] && i != 3) {
376*f005ef32Sjsg 
377*f005ef32Sjsg 			if (is_type2_dongle) {
378*f005ef32Sjsg 				is_valid_hdmi_signature = false;
379*f005ef32Sjsg 				break;
380*f005ef32Sjsg 			}
381*f005ef32Sjsg 
382*f005ef32Sjsg 		}
383*f005ef32Sjsg 	}
384*f005ef32Sjsg 
385*f005ef32Sjsg 	if (is_type2_dongle) {
386*f005ef32Sjsg 		uint32_t max_tmds_clk =
387*f005ef32Sjsg 			type2_dongle_buf[DP_ADAPTOR_TYPE2_REG_MAX_TMDS_CLK];
388*f005ef32Sjsg 
389*f005ef32Sjsg 		max_tmds_clk = max_tmds_clk * 2 + max_tmds_clk / 2;
390*f005ef32Sjsg 
391*f005ef32Sjsg 		if (0 == max_tmds_clk ||
392*f005ef32Sjsg 				max_tmds_clk < DP_ADAPTOR_TYPE2_MIN_TMDS_CLK ||
393*f005ef32Sjsg 				max_tmds_clk > DP_ADAPTOR_TYPE2_MAX_TMDS_CLK) {
394*f005ef32Sjsg 			*dongle = DISPLAY_DONGLE_DP_DVI_DONGLE;
395*f005ef32Sjsg 
396*f005ef32Sjsg 			CONN_DATA_DETECT(ddc->link, type2_dongle_buf,
397*f005ef32Sjsg 					sizeof(type2_dongle_buf),
398*f005ef32Sjsg 					"DP-DVI passive dongle %dMhz: ",
399*f005ef32Sjsg 					DP_ADAPTOR_DVI_MAX_TMDS_CLK / 1000);
400*f005ef32Sjsg 		} else {
401*f005ef32Sjsg 			if (is_valid_hdmi_signature == true) {
402*f005ef32Sjsg 				*dongle = DISPLAY_DONGLE_DP_HDMI_DONGLE;
403*f005ef32Sjsg 
404*f005ef32Sjsg 				CONN_DATA_DETECT(ddc->link, type2_dongle_buf,
405*f005ef32Sjsg 						sizeof(type2_dongle_buf),
406*f005ef32Sjsg 						"Type 2 DP-HDMI passive dongle %dMhz: ",
407*f005ef32Sjsg 						max_tmds_clk);
408*f005ef32Sjsg 			} else {
409*f005ef32Sjsg 				*dongle = DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE;
410*f005ef32Sjsg 
411*f005ef32Sjsg 				CONN_DATA_DETECT(ddc->link, type2_dongle_buf,
412*f005ef32Sjsg 						sizeof(type2_dongle_buf),
413*f005ef32Sjsg 						"Type 2 DP-HDMI passive dongle (no signature) %dMhz: ",
414*f005ef32Sjsg 						max_tmds_clk);
415*f005ef32Sjsg 
416*f005ef32Sjsg 			}
417*f005ef32Sjsg 
418*f005ef32Sjsg 			/* Multiply by 1000 to convert to kHz. */
419*f005ef32Sjsg 			sink_cap->max_hdmi_pixel_clock =
420*f005ef32Sjsg 				max_tmds_clk * 1000;
421*f005ef32Sjsg 		}
422*f005ef32Sjsg 		sink_cap->is_dongle_type_one = false;
423*f005ef32Sjsg 
424*f005ef32Sjsg 	} else {
425*f005ef32Sjsg 		if (is_valid_hdmi_signature == true) {
426*f005ef32Sjsg 			*dongle = DISPLAY_DONGLE_DP_HDMI_DONGLE;
427*f005ef32Sjsg 
428*f005ef32Sjsg 			CONN_DATA_DETECT(ddc->link, type2_dongle_buf,
429*f005ef32Sjsg 					sizeof(type2_dongle_buf),
430*f005ef32Sjsg 					"Type 1 DP-HDMI passive dongle %dMhz: ",
431*f005ef32Sjsg 					sink_cap->max_hdmi_pixel_clock / 1000);
432*f005ef32Sjsg 		} else {
433*f005ef32Sjsg 			*dongle = DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE;
434*f005ef32Sjsg 
435*f005ef32Sjsg 			CONN_DATA_DETECT(ddc->link, type2_dongle_buf,
436*f005ef32Sjsg 					sizeof(type2_dongle_buf),
437*f005ef32Sjsg 					"Type 1 DP-HDMI passive dongle (no signature) %dMhz: ",
438*f005ef32Sjsg 					sink_cap->max_hdmi_pixel_clock / 1000);
439*f005ef32Sjsg 		}
440*f005ef32Sjsg 		sink_cap->is_dongle_type_one = true;
441*f005ef32Sjsg 	}
442*f005ef32Sjsg 
443*f005ef32Sjsg 	return;
444*f005ef32Sjsg }
445*f005ef32Sjsg 
dp_passive_dongle_detection(struct ddc_service * ddc,struct display_sink_capability * sink_cap,struct audio_support * audio_support)446*f005ef32Sjsg static enum amd_signal_type dp_passive_dongle_detection(struct ddc_service *ddc,
447*f005ef32Sjsg 						    struct display_sink_capability *sink_cap,
448*f005ef32Sjsg 						    struct audio_support *audio_support)
449*f005ef32Sjsg {
450*f005ef32Sjsg 	query_dp_dual_mode_adaptor(ddc, sink_cap);
451*f005ef32Sjsg 
452*f005ef32Sjsg 	return decide_signal_from_strap_and_dongle_type(sink_cap->dongle_type,
453*f005ef32Sjsg 							audio_support);
454*f005ef32Sjsg }
455*f005ef32Sjsg 
link_disconnect_sink(struct dc_link * link)456*f005ef32Sjsg static void link_disconnect_sink(struct dc_link *link)
457*f005ef32Sjsg {
458*f005ef32Sjsg 	if (link->local_sink) {
459*f005ef32Sjsg 		dc_sink_release(link->local_sink);
460*f005ef32Sjsg 		link->local_sink = NULL;
461*f005ef32Sjsg 	}
462*f005ef32Sjsg 
463*f005ef32Sjsg 	link->dpcd_sink_count = 0;
464*f005ef32Sjsg 	//link->dpcd_caps.dpcd_rev.raw = 0;
465*f005ef32Sjsg }
466*f005ef32Sjsg 
link_disconnect_remap(struct dc_sink * prev_sink,struct dc_link * link)467*f005ef32Sjsg static void link_disconnect_remap(struct dc_sink *prev_sink, struct dc_link *link)
468*f005ef32Sjsg {
469*f005ef32Sjsg 	dc_sink_release(link->local_sink);
470*f005ef32Sjsg 	link->local_sink = prev_sink;
471*f005ef32Sjsg }
472*f005ef32Sjsg 
query_hdcp_capability(enum amd_signal_type signal,struct dc_link * link)473*f005ef32Sjsg static void query_hdcp_capability(enum amd_signal_type signal, struct dc_link *link)
474*f005ef32Sjsg {
475*f005ef32Sjsg 	struct hdcp_protection_message msg22;
476*f005ef32Sjsg 	struct hdcp_protection_message msg14;
477*f005ef32Sjsg 
478*f005ef32Sjsg 	memset(&msg22, 0, sizeof(struct hdcp_protection_message));
479*f005ef32Sjsg 	memset(&msg14, 0, sizeof(struct hdcp_protection_message));
480*f005ef32Sjsg 	memset(link->hdcp_caps.rx_caps.raw, 0,
481*f005ef32Sjsg 		sizeof(link->hdcp_caps.rx_caps.raw));
482*f005ef32Sjsg 
483*f005ef32Sjsg 	if ((link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT &&
484*f005ef32Sjsg 			link->ddc->transaction_type ==
485*f005ef32Sjsg 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX) ||
486*f005ef32Sjsg 			link->connector_signal == SIGNAL_TYPE_EDP) {
487*f005ef32Sjsg 		msg22.data = link->hdcp_caps.rx_caps.raw;
488*f005ef32Sjsg 		msg22.length = sizeof(link->hdcp_caps.rx_caps.raw);
489*f005ef32Sjsg 		msg22.msg_id = HDCP_MESSAGE_ID_RX_CAPS;
490*f005ef32Sjsg 	} else {
491*f005ef32Sjsg 		msg22.data = &link->hdcp_caps.rx_caps.fields.version;
492*f005ef32Sjsg 		msg22.length = sizeof(link->hdcp_caps.rx_caps.fields.version);
493*f005ef32Sjsg 		msg22.msg_id = HDCP_MESSAGE_ID_HDCP2VERSION;
494*f005ef32Sjsg 	}
495*f005ef32Sjsg 	msg22.version = HDCP_VERSION_22;
496*f005ef32Sjsg 	msg22.link = HDCP_LINK_PRIMARY;
497*f005ef32Sjsg 	msg22.max_retries = 5;
498*f005ef32Sjsg 	dc_process_hdcp_msg(signal, link, &msg22);
499*f005ef32Sjsg 
500*f005ef32Sjsg 	if (signal == SIGNAL_TYPE_DISPLAY_PORT || signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
501*f005ef32Sjsg 		msg14.data = &link->hdcp_caps.bcaps.raw;
502*f005ef32Sjsg 		msg14.length = sizeof(link->hdcp_caps.bcaps.raw);
503*f005ef32Sjsg 		msg14.msg_id = HDCP_MESSAGE_ID_READ_BCAPS;
504*f005ef32Sjsg 		msg14.version = HDCP_VERSION_14;
505*f005ef32Sjsg 		msg14.link = HDCP_LINK_PRIMARY;
506*f005ef32Sjsg 		msg14.max_retries = 5;
507*f005ef32Sjsg 
508*f005ef32Sjsg 		dc_process_hdcp_msg(signal, link, &msg14);
509*f005ef32Sjsg 	}
510*f005ef32Sjsg 
511*f005ef32Sjsg }
read_current_link_settings_on_detect(struct dc_link * link)512*f005ef32Sjsg static void read_current_link_settings_on_detect(struct dc_link *link)
513*f005ef32Sjsg {
514*f005ef32Sjsg 	union lane_count_set lane_count_set = {0};
515*f005ef32Sjsg 	uint8_t link_bw_set;
516*f005ef32Sjsg 	uint8_t link_rate_set;
517*f005ef32Sjsg 	uint32_t read_dpcd_retry_cnt = 10;
518*f005ef32Sjsg 	enum dc_status status = DC_ERROR_UNEXPECTED;
519*f005ef32Sjsg 	int i;
520*f005ef32Sjsg 	union max_down_spread max_down_spread = {0};
521*f005ef32Sjsg 
522*f005ef32Sjsg 	// Read DPCD 00101h to find out the number of lanes currently set
523*f005ef32Sjsg 	for (i = 0; i < read_dpcd_retry_cnt; i++) {
524*f005ef32Sjsg 		status = core_link_read_dpcd(link,
525*f005ef32Sjsg 					     DP_LANE_COUNT_SET,
526*f005ef32Sjsg 					     &lane_count_set.raw,
527*f005ef32Sjsg 					     sizeof(lane_count_set));
528*f005ef32Sjsg 		/* First DPCD read after VDD ON can fail if the particular board
529*f005ef32Sjsg 		 * does not have HPD pin wired correctly. So if DPCD read fails,
530*f005ef32Sjsg 		 * which it should never happen, retry a few times. Target worst
531*f005ef32Sjsg 		 * case scenario of 80 ms.
532*f005ef32Sjsg 		 */
533*f005ef32Sjsg 		if (status == DC_OK) {
534*f005ef32Sjsg 			link->cur_link_settings.lane_count =
535*f005ef32Sjsg 					lane_count_set.bits.LANE_COUNT_SET;
536*f005ef32Sjsg 			break;
537*f005ef32Sjsg 		}
538*f005ef32Sjsg 
539*f005ef32Sjsg 		drm_msleep(8);
540*f005ef32Sjsg 	}
541*f005ef32Sjsg 
542*f005ef32Sjsg 	// Read DPCD 00100h to find if standard link rates are set
543*f005ef32Sjsg 	core_link_read_dpcd(link, DP_LINK_BW_SET,
544*f005ef32Sjsg 			    &link_bw_set, sizeof(link_bw_set));
545*f005ef32Sjsg 
546*f005ef32Sjsg 	if (link_bw_set == 0) {
547*f005ef32Sjsg 		if (link->connector_signal == SIGNAL_TYPE_EDP) {
548*f005ef32Sjsg 			/* If standard link rates are not being used,
549*f005ef32Sjsg 			 * Read DPCD 00115h to find the edp link rate set used
550*f005ef32Sjsg 			 */
551*f005ef32Sjsg 			core_link_read_dpcd(link, DP_LINK_RATE_SET,
552*f005ef32Sjsg 					    &link_rate_set, sizeof(link_rate_set));
553*f005ef32Sjsg 
554*f005ef32Sjsg 			// edp_supported_link_rates_count = 0 for DP
555*f005ef32Sjsg 			if (link_rate_set < link->dpcd_caps.edp_supported_link_rates_count) {
556*f005ef32Sjsg 				link->cur_link_settings.link_rate =
557*f005ef32Sjsg 					link->dpcd_caps.edp_supported_link_rates[link_rate_set];
558*f005ef32Sjsg 				link->cur_link_settings.link_rate_set = link_rate_set;
559*f005ef32Sjsg 				link->cur_link_settings.use_link_rate_set = true;
560*f005ef32Sjsg 			}
561*f005ef32Sjsg 		} else {
562*f005ef32Sjsg 			// Link Rate not found. Seamless boot may not work.
563*f005ef32Sjsg 			ASSERT(false);
564*f005ef32Sjsg 		}
565*f005ef32Sjsg 	} else {
566*f005ef32Sjsg 		link->cur_link_settings.link_rate = link_bw_set;
567*f005ef32Sjsg 		link->cur_link_settings.use_link_rate_set = false;
568*f005ef32Sjsg 	}
569*f005ef32Sjsg 	// Read DPCD 00003h to find the max down spread.
570*f005ef32Sjsg 	core_link_read_dpcd(link, DP_MAX_DOWNSPREAD,
571*f005ef32Sjsg 			    &max_down_spread.raw, sizeof(max_down_spread));
572*f005ef32Sjsg 	link->cur_link_settings.link_spread =
573*f005ef32Sjsg 		max_down_spread.bits.MAX_DOWN_SPREAD ?
574*f005ef32Sjsg 		LINK_SPREAD_05_DOWNSPREAD_30KHZ : LINK_SPREAD_DISABLED;
575*f005ef32Sjsg }
576*f005ef32Sjsg 
detect_dp(struct dc_link * link,struct display_sink_capability * sink_caps,enum dc_detect_reason reason)577*f005ef32Sjsg static bool detect_dp(struct dc_link *link,
578*f005ef32Sjsg 		      struct display_sink_capability *sink_caps,
579*f005ef32Sjsg 		      enum dc_detect_reason reason)
580*f005ef32Sjsg {
581*f005ef32Sjsg 	struct audio_support *audio_support = &link->dc->res_pool->audio_support;
582*f005ef32Sjsg 
583*f005ef32Sjsg 	sink_caps->signal = link_detect_sink_signal_type(link, reason);
584*f005ef32Sjsg 	sink_caps->transaction_type =
585*f005ef32Sjsg 		get_ddc_transaction_type(sink_caps->signal);
586*f005ef32Sjsg 
587*f005ef32Sjsg 	if (sink_caps->transaction_type == DDC_TRANSACTION_TYPE_I2C_OVER_AUX) {
588*f005ef32Sjsg 		sink_caps->signal = SIGNAL_TYPE_DISPLAY_PORT;
589*f005ef32Sjsg 		if (!detect_dp_sink_caps(link))
590*f005ef32Sjsg 			return false;
591*f005ef32Sjsg 
592*f005ef32Sjsg 		if (is_dp_branch_device(link))
593*f005ef32Sjsg 			/* DP SST branch */
594*f005ef32Sjsg 			link->type = dc_connection_sst_branch;
595*f005ef32Sjsg 	} else {
596*f005ef32Sjsg 		if (link->dc->debug.disable_dp_plus_plus_wa &&
597*f005ef32Sjsg 				link->link_enc->features.flags.bits.IS_UHBR20_CAPABLE)
598*f005ef32Sjsg 			return false;
599*f005ef32Sjsg 
600*f005ef32Sjsg 		/* DP passive dongles */
601*f005ef32Sjsg 		sink_caps->signal = dp_passive_dongle_detection(link->ddc,
602*f005ef32Sjsg 								sink_caps,
603*f005ef32Sjsg 								audio_support);
604*f005ef32Sjsg 		link->dpcd_caps.dongle_type = sink_caps->dongle_type;
605*f005ef32Sjsg 		link->dpcd_caps.is_dongle_type_one = sink_caps->is_dongle_type_one;
606*f005ef32Sjsg 		link->dpcd_caps.dpcd_rev.raw = 0;
607*f005ef32Sjsg 	}
608*f005ef32Sjsg 
609*f005ef32Sjsg 	return true;
610*f005ef32Sjsg }
611*f005ef32Sjsg 
is_same_edid(struct dc_edid * old_edid,struct dc_edid * new_edid)612*f005ef32Sjsg static bool is_same_edid(struct dc_edid *old_edid, struct dc_edid *new_edid)
613*f005ef32Sjsg {
614*f005ef32Sjsg 	if (old_edid->length != new_edid->length)
615*f005ef32Sjsg 		return false;
616*f005ef32Sjsg 
617*f005ef32Sjsg 	if (new_edid->length == 0)
618*f005ef32Sjsg 		return false;
619*f005ef32Sjsg 
620*f005ef32Sjsg 	return (memcmp(old_edid->raw_edid,
621*f005ef32Sjsg 		       new_edid->raw_edid, new_edid->length) == 0);
622*f005ef32Sjsg }
623*f005ef32Sjsg 
wait_for_entering_dp_alt_mode(struct dc_link * link)624*f005ef32Sjsg static bool wait_for_entering_dp_alt_mode(struct dc_link *link)
625*f005ef32Sjsg {
626*f005ef32Sjsg 
627*f005ef32Sjsg 	/**
628*f005ef32Sjsg 	 * something is terribly wrong if time out is > 200ms. (5Hz)
629*f005ef32Sjsg 	 * 500 microseconds * 400 tries us 200 ms
630*f005ef32Sjsg 	 **/
631*f005ef32Sjsg 	unsigned int sleep_time_in_microseconds = 500;
632*f005ef32Sjsg 	unsigned int tries_allowed = 400;
633*f005ef32Sjsg 	bool is_in_alt_mode;
634*f005ef32Sjsg 	unsigned long long enter_timestamp;
635*f005ef32Sjsg 	unsigned long long finish_timestamp;
636*f005ef32Sjsg 	unsigned long long time_taken_in_ns;
637*f005ef32Sjsg 	int tries_taken;
638*f005ef32Sjsg 
639*f005ef32Sjsg 	DC_LOGGER_INIT(link->ctx->logger);
640*f005ef32Sjsg 
641*f005ef32Sjsg 	/**
642*f005ef32Sjsg 	 * this function will only exist if we are on dcn21 (is_in_alt_mode is a
643*f005ef32Sjsg 	 *  function pointer, so checking to see if it is equal to 0 is the same
644*f005ef32Sjsg 	 *  as checking to see if it is null
645*f005ef32Sjsg 	 **/
646*f005ef32Sjsg 	if (!link->link_enc->funcs->is_in_alt_mode)
647*f005ef32Sjsg 		return true;
648*f005ef32Sjsg 
649*f005ef32Sjsg 	is_in_alt_mode = link->link_enc->funcs->is_in_alt_mode(link->link_enc);
650*f005ef32Sjsg 	DC_LOG_DC("DP Alt mode state on HPD: %d\n", is_in_alt_mode);
651*f005ef32Sjsg 
652*f005ef32Sjsg 	if (is_in_alt_mode)
653*f005ef32Sjsg 		return true;
654*f005ef32Sjsg 
655*f005ef32Sjsg 	enter_timestamp = dm_get_timestamp(link->ctx);
656*f005ef32Sjsg 
657*f005ef32Sjsg 	for (tries_taken = 0; tries_taken < tries_allowed; tries_taken++) {
658*f005ef32Sjsg 		udelay(sleep_time_in_microseconds);
659*f005ef32Sjsg 		/* ask the link if alt mode is enabled, if so return ok */
660*f005ef32Sjsg 		if (link->link_enc->funcs->is_in_alt_mode(link->link_enc)) {
661*f005ef32Sjsg 			finish_timestamp = dm_get_timestamp(link->ctx);
662*f005ef32Sjsg 			time_taken_in_ns =
663*f005ef32Sjsg 				dm_get_elapse_time_in_ns(link->ctx,
664*f005ef32Sjsg 							 finish_timestamp,
665*f005ef32Sjsg 							 enter_timestamp);
666*f005ef32Sjsg 			DC_LOG_WARNING("Alt mode entered finished after %llu ms\n",
667*f005ef32Sjsg 				       div_u64(time_taken_in_ns, 1000000));
668*f005ef32Sjsg 			return true;
669*f005ef32Sjsg 		}
670*f005ef32Sjsg 	}
671*f005ef32Sjsg 	finish_timestamp = dm_get_timestamp(link->ctx);
672*f005ef32Sjsg 	time_taken_in_ns = dm_get_elapse_time_in_ns(link->ctx, finish_timestamp,
673*f005ef32Sjsg 						    enter_timestamp);
674*f005ef32Sjsg 	DC_LOG_WARNING("Alt mode has timed out after %llu ms\n",
675*f005ef32Sjsg 			div_u64(time_taken_in_ns, 1000000));
676*f005ef32Sjsg 	return false;
677*f005ef32Sjsg }
678*f005ef32Sjsg 
apply_dpia_mst_dsc_always_on_wa(struct dc_link * link)679*f005ef32Sjsg static void apply_dpia_mst_dsc_always_on_wa(struct dc_link *link)
680*f005ef32Sjsg {
681*f005ef32Sjsg 	/* Apply work around for tunneled MST on certain USB4 docks. Always use DSC if dock
682*f005ef32Sjsg 	 * reports DSC support.
683*f005ef32Sjsg 	 */
684*f005ef32Sjsg 	if (link->ep_type == DISPLAY_ENDPOINT_USB4_DPIA &&
685*f005ef32Sjsg 			link->type == dc_connection_mst_branch &&
686*f005ef32Sjsg 			link->dpcd_caps.branch_dev_id == DP_BRANCH_DEVICE_ID_90CC24 &&
687*f005ef32Sjsg 			link->dpcd_caps.branch_hw_revision == DP_BRANCH_HW_REV_20 &&
688*f005ef32Sjsg 			link->dpcd_caps.dsc_caps.dsc_basic_caps.fields.dsc_support.DSC_SUPPORT &&
689*f005ef32Sjsg 			!link->dc->debug.dpia_debug.bits.disable_mst_dsc_work_around)
690*f005ef32Sjsg 		link->wa_flags.dpia_mst_dsc_always_on = true;
691*f005ef32Sjsg }
692*f005ef32Sjsg 
revert_dpia_mst_dsc_always_on_wa(struct dc_link * link)693*f005ef32Sjsg static void revert_dpia_mst_dsc_always_on_wa(struct dc_link *link)
694*f005ef32Sjsg {
695*f005ef32Sjsg 	/* Disable work around which keeps DSC on for tunneled MST on certain USB4 docks. */
696*f005ef32Sjsg 	if (link->ep_type == DISPLAY_ENDPOINT_USB4_DPIA)
697*f005ef32Sjsg 		link->wa_flags.dpia_mst_dsc_always_on = false;
698*f005ef32Sjsg }
699*f005ef32Sjsg 
discover_dp_mst_topology(struct dc_link * link,enum dc_detect_reason reason)700*f005ef32Sjsg static bool discover_dp_mst_topology(struct dc_link *link, enum dc_detect_reason reason)
701*f005ef32Sjsg {
702*f005ef32Sjsg 	DC_LOGGER_INIT(link->ctx->logger);
703*f005ef32Sjsg 
704*f005ef32Sjsg 	LINK_INFO("link=%d, mst branch is now Connected\n",
705*f005ef32Sjsg 		  link->link_index);
706*f005ef32Sjsg 
707*f005ef32Sjsg 	link->type = dc_connection_mst_branch;
708*f005ef32Sjsg 	apply_dpia_mst_dsc_always_on_wa(link);
709*f005ef32Sjsg 
710*f005ef32Sjsg 	dm_helpers_dp_update_branch_info(link->ctx, link);
711*f005ef32Sjsg 	if (dm_helpers_dp_mst_start_top_mgr(link->ctx,
712*f005ef32Sjsg 			link, (reason == DETECT_REASON_BOOT || reason == DETECT_REASON_RESUMEFROMS3S4))) {
713*f005ef32Sjsg 		link_disconnect_sink(link);
714*f005ef32Sjsg 	} else {
715*f005ef32Sjsg 		link->type = dc_connection_sst_branch;
716*f005ef32Sjsg 	}
717*f005ef32Sjsg 
718*f005ef32Sjsg 	return link->type == dc_connection_mst_branch;
719*f005ef32Sjsg }
720*f005ef32Sjsg 
link_reset_cur_dp_mst_topology(struct dc_link * link)721*f005ef32Sjsg bool link_reset_cur_dp_mst_topology(struct dc_link *link)
722*f005ef32Sjsg {
723*f005ef32Sjsg 	DC_LOGGER_INIT(link->ctx->logger);
724*f005ef32Sjsg 
725*f005ef32Sjsg 	LINK_INFO("link=%d, mst branch is now Disconnected\n",
726*f005ef32Sjsg 		  link->link_index);
727*f005ef32Sjsg 
728*f005ef32Sjsg 	revert_dpia_mst_dsc_always_on_wa(link);
729*f005ef32Sjsg 	return dm_helpers_dp_mst_stop_top_mgr(link->ctx, link);
730*f005ef32Sjsg }
731*f005ef32Sjsg 
should_prepare_phy_clocks_for_link_verification(const struct dc * dc,enum dc_detect_reason reason)732*f005ef32Sjsg static bool should_prepare_phy_clocks_for_link_verification(const struct dc *dc,
733*f005ef32Sjsg 		enum dc_detect_reason reason)
734*f005ef32Sjsg {
735*f005ef32Sjsg 	int i;
736*f005ef32Sjsg 	bool can_apply_seamless_boot = false;
737*f005ef32Sjsg 
738*f005ef32Sjsg 	for (i = 0; i < dc->current_state->stream_count; i++) {
739*f005ef32Sjsg 		if (dc->current_state->streams[i]->apply_seamless_boot_optimization) {
740*f005ef32Sjsg 			can_apply_seamless_boot = true;
741*f005ef32Sjsg 			break;
742*f005ef32Sjsg 		}
743*f005ef32Sjsg 	}
744*f005ef32Sjsg 
745*f005ef32Sjsg 	return !can_apply_seamless_boot && reason != DETECT_REASON_BOOT;
746*f005ef32Sjsg }
747*f005ef32Sjsg 
prepare_phy_clocks_for_destructive_link_verification(const struct dc * dc)748*f005ef32Sjsg static void prepare_phy_clocks_for_destructive_link_verification(const struct dc *dc)
749*f005ef32Sjsg {
750*f005ef32Sjsg 	dc_z10_restore(dc);
751*f005ef32Sjsg 	clk_mgr_exit_optimized_pwr_state(dc, dc->clk_mgr);
752*f005ef32Sjsg }
753*f005ef32Sjsg 
restore_phy_clocks_for_destructive_link_verification(const struct dc * dc)754*f005ef32Sjsg static void restore_phy_clocks_for_destructive_link_verification(const struct dc *dc)
755*f005ef32Sjsg {
756*f005ef32Sjsg 	clk_mgr_optimize_pwr_state(dc, dc->clk_mgr);
757*f005ef32Sjsg }
758*f005ef32Sjsg 
verify_link_capability_destructive(struct dc_link * link,struct dc_sink * sink,enum dc_detect_reason reason)759*f005ef32Sjsg static void verify_link_capability_destructive(struct dc_link *link,
760*f005ef32Sjsg 		struct dc_sink *sink,
761*f005ef32Sjsg 		enum dc_detect_reason reason)
762*f005ef32Sjsg {
763*f005ef32Sjsg 	bool should_prepare_phy_clocks =
764*f005ef32Sjsg 			should_prepare_phy_clocks_for_link_verification(link->dc, reason);
765*f005ef32Sjsg 
766*f005ef32Sjsg 	if (should_prepare_phy_clocks)
767*f005ef32Sjsg 		prepare_phy_clocks_for_destructive_link_verification(link->dc);
768*f005ef32Sjsg 
769*f005ef32Sjsg 	if (dc_is_dp_signal(link->local_sink->sink_signal)) {
770*f005ef32Sjsg 		struct dc_link_settings known_limit_link_setting =
771*f005ef32Sjsg 				dp_get_max_link_cap(link);
772*f005ef32Sjsg 		link_set_all_streams_dpms_off_for_link(link);
773*f005ef32Sjsg 		dp_verify_link_cap_with_retries(
774*f005ef32Sjsg 				link, &known_limit_link_setting,
775*f005ef32Sjsg 				LINK_TRAINING_MAX_VERIFY_RETRY);
776*f005ef32Sjsg 	} else {
777*f005ef32Sjsg 		ASSERT(0);
778*f005ef32Sjsg 	}
779*f005ef32Sjsg 
780*f005ef32Sjsg 	if (should_prepare_phy_clocks)
781*f005ef32Sjsg 		restore_phy_clocks_for_destructive_link_verification(link->dc);
782*f005ef32Sjsg }
783*f005ef32Sjsg 
verify_link_capability_non_destructive(struct dc_link * link)784*f005ef32Sjsg static void verify_link_capability_non_destructive(struct dc_link *link)
785*f005ef32Sjsg {
786*f005ef32Sjsg 	if (dc_is_dp_signal(link->local_sink->sink_signal)) {
787*f005ef32Sjsg 		if (dc_is_embedded_signal(link->local_sink->sink_signal) ||
788*f005ef32Sjsg 				link->ep_type == DISPLAY_ENDPOINT_USB4_DPIA)
789*f005ef32Sjsg 			/* TODO - should we check link encoder's max link caps here?
790*f005ef32Sjsg 			 * How do we know which link encoder to check from?
791*f005ef32Sjsg 			 */
792*f005ef32Sjsg 			link->verified_link_cap = link->reported_link_cap;
793*f005ef32Sjsg 		else
794*f005ef32Sjsg 			link->verified_link_cap = dp_get_max_link_cap(link);
795*f005ef32Sjsg 	}
796*f005ef32Sjsg }
797*f005ef32Sjsg 
should_verify_link_capability_destructively(struct dc_link * link,enum dc_detect_reason reason)798*f005ef32Sjsg static bool should_verify_link_capability_destructively(struct dc_link *link,
799*f005ef32Sjsg 		enum dc_detect_reason reason)
800*f005ef32Sjsg {
801*f005ef32Sjsg 	bool destrictive = false;
802*f005ef32Sjsg 	struct dc_link_settings max_link_cap;
803*f005ef32Sjsg 	bool is_link_enc_unavailable = link->link_enc &&
804*f005ef32Sjsg 			link->dc->res_pool->funcs->link_encs_assign &&
805*f005ef32Sjsg 			!link_enc_cfg_is_link_enc_avail(
806*f005ef32Sjsg 					link->ctx->dc,
807*f005ef32Sjsg 					link->link_enc->preferred_engine,
808*f005ef32Sjsg 					link);
809*f005ef32Sjsg 
810*f005ef32Sjsg 	if (dc_is_dp_signal(link->local_sink->sink_signal)) {
811*f005ef32Sjsg 		max_link_cap = dp_get_max_link_cap(link);
812*f005ef32Sjsg 		destrictive = true;
813*f005ef32Sjsg 
814*f005ef32Sjsg 		if (link->dc->debug.skip_detection_link_training ||
815*f005ef32Sjsg 				dc_is_embedded_signal(link->local_sink->sink_signal) ||
816*f005ef32Sjsg 				link->ep_type == DISPLAY_ENDPOINT_USB4_DPIA) {
817*f005ef32Sjsg 			destrictive = false;
818*f005ef32Sjsg 		} else if (link_dp_get_encoding_format(&max_link_cap) ==
819*f005ef32Sjsg 				DP_8b_10b_ENCODING) {
820*f005ef32Sjsg 			if (link->dpcd_caps.is_mst_capable ||
821*f005ef32Sjsg 					is_link_enc_unavailable) {
822*f005ef32Sjsg 				destrictive = false;
823*f005ef32Sjsg 			}
824*f005ef32Sjsg 		}
825*f005ef32Sjsg 	}
826*f005ef32Sjsg 
827*f005ef32Sjsg 	return destrictive;
828*f005ef32Sjsg }
829*f005ef32Sjsg 
verify_link_capability(struct dc_link * link,struct dc_sink * sink,enum dc_detect_reason reason)830*f005ef32Sjsg static void verify_link_capability(struct dc_link *link, struct dc_sink *sink,
831*f005ef32Sjsg 		enum dc_detect_reason reason)
832*f005ef32Sjsg {
833*f005ef32Sjsg 	if (should_verify_link_capability_destructively(link, reason))
834*f005ef32Sjsg 		verify_link_capability_destructive(link, sink, reason);
835*f005ef32Sjsg 	else
836*f005ef32Sjsg 		verify_link_capability_non_destructive(link);
837*f005ef32Sjsg }
838*f005ef32Sjsg 
839*f005ef32Sjsg /*
840*f005ef32Sjsg  * detect_link_and_local_sink() - Detect if a sink is attached to a given link
841*f005ef32Sjsg  *
842*f005ef32Sjsg  * link->local_sink is created or destroyed as needed.
843*f005ef32Sjsg  *
844*f005ef32Sjsg  * This does not create remote sinks.
845*f005ef32Sjsg  */
detect_link_and_local_sink(struct dc_link * link,enum dc_detect_reason reason)846*f005ef32Sjsg static bool detect_link_and_local_sink(struct dc_link *link,
847*f005ef32Sjsg 				  enum dc_detect_reason reason)
848*f005ef32Sjsg {
849*f005ef32Sjsg 	struct dc_sink_init_data sink_init_data = { 0 };
850*f005ef32Sjsg 	struct display_sink_capability sink_caps = { 0 };
851*f005ef32Sjsg 	uint32_t i;
852*f005ef32Sjsg 	bool converter_disable_audio = false;
853*f005ef32Sjsg 	struct audio_support *aud_support = &link->dc->res_pool->audio_support;
854*f005ef32Sjsg 	bool same_edid = false;
855*f005ef32Sjsg 	enum dc_edid_status edid_status;
856*f005ef32Sjsg 	struct dc_context *dc_ctx = link->ctx;
857*f005ef32Sjsg 	struct dc *dc = dc_ctx->dc;
858*f005ef32Sjsg 	struct dc_sink *sink = NULL;
859*f005ef32Sjsg 	struct dc_sink *prev_sink = NULL;
860*f005ef32Sjsg 	struct dpcd_caps prev_dpcd_caps;
861*f005ef32Sjsg 	enum dc_connection_type new_connection_type = dc_connection_none;
862*f005ef32Sjsg 	enum dc_connection_type pre_connection_type = link->type;
863*f005ef32Sjsg 	const uint32_t post_oui_delay = 30; // 30ms
864*f005ef32Sjsg 
865*f005ef32Sjsg 	DC_LOGGER_INIT(link->ctx->logger);
866*f005ef32Sjsg 
867*f005ef32Sjsg 	if (dc_is_virtual_signal(link->connector_signal))
868*f005ef32Sjsg 		return false;
869*f005ef32Sjsg 
870*f005ef32Sjsg 	if (((link->connector_signal == SIGNAL_TYPE_LVDS ||
871*f005ef32Sjsg 		link->connector_signal == SIGNAL_TYPE_EDP) &&
872*f005ef32Sjsg 		(!link->dc->config.allow_edp_hotplug_detection)) &&
873*f005ef32Sjsg 		link->local_sink) {
874*f005ef32Sjsg 		// need to re-write OUI and brightness in resume case
875*f005ef32Sjsg 		if (link->connector_signal == SIGNAL_TYPE_EDP &&
876*f005ef32Sjsg 			(link->dpcd_sink_ext_caps.bits.oled == 1)) {
877*f005ef32Sjsg 			dpcd_set_source_specific_data(link);
878*f005ef32Sjsg 			drm_msleep(post_oui_delay);
879*f005ef32Sjsg 			set_default_brightness_aux(link);
880*f005ef32Sjsg 		}
881*f005ef32Sjsg 
882*f005ef32Sjsg 		return true;
883*f005ef32Sjsg 	}
884*f005ef32Sjsg 
885*f005ef32Sjsg 	if (!link_detect_connection_type(link, &new_connection_type)) {
886*f005ef32Sjsg 		BREAK_TO_DEBUGGER();
887*f005ef32Sjsg 		return false;
888*f005ef32Sjsg 	}
889*f005ef32Sjsg 
890*f005ef32Sjsg 	prev_sink = link->local_sink;
891*f005ef32Sjsg 	if (prev_sink) {
892*f005ef32Sjsg 		dc_sink_retain(prev_sink);
893*f005ef32Sjsg 		memcpy(&prev_dpcd_caps, &link->dpcd_caps, sizeof(struct dpcd_caps));
894*f005ef32Sjsg 	}
895*f005ef32Sjsg 
896*f005ef32Sjsg 	link_disconnect_sink(link);
897*f005ef32Sjsg 	if (new_connection_type != dc_connection_none) {
898*f005ef32Sjsg 		link->type = new_connection_type;
899*f005ef32Sjsg 		link->link_state_valid = false;
900*f005ef32Sjsg 
901*f005ef32Sjsg 		/* From Disconnected-to-Connected. */
902*f005ef32Sjsg 		switch (link->connector_signal) {
903*f005ef32Sjsg 		case SIGNAL_TYPE_HDMI_TYPE_A: {
904*f005ef32Sjsg 			sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
905*f005ef32Sjsg 			if (aud_support->hdmi_audio_native)
906*f005ef32Sjsg 				sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
907*f005ef32Sjsg 			else
908*f005ef32Sjsg 				sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
909*f005ef32Sjsg 			break;
910*f005ef32Sjsg 		}
911*f005ef32Sjsg 
912*f005ef32Sjsg 		case SIGNAL_TYPE_DVI_SINGLE_LINK: {
913*f005ef32Sjsg 			sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
914*f005ef32Sjsg 			sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
915*f005ef32Sjsg 			break;
916*f005ef32Sjsg 		}
917*f005ef32Sjsg 
918*f005ef32Sjsg 		case SIGNAL_TYPE_DVI_DUAL_LINK: {
919*f005ef32Sjsg 			sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
920*f005ef32Sjsg 			sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
921*f005ef32Sjsg 			break;
922*f005ef32Sjsg 		}
923*f005ef32Sjsg 
924*f005ef32Sjsg 		case SIGNAL_TYPE_LVDS: {
925*f005ef32Sjsg 			sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
926*f005ef32Sjsg 			sink_caps.signal = SIGNAL_TYPE_LVDS;
927*f005ef32Sjsg 			break;
928*f005ef32Sjsg 		}
929*f005ef32Sjsg 
930*f005ef32Sjsg 		case SIGNAL_TYPE_EDP: {
931*f005ef32Sjsg 			detect_edp_sink_caps(link);
932*f005ef32Sjsg 			read_current_link_settings_on_detect(link);
933*f005ef32Sjsg 
934*f005ef32Sjsg 			/* Disable power sequence on MIPI panel + converter
935*f005ef32Sjsg 			 */
936*f005ef32Sjsg 			if (dc->config.enable_mipi_converter_optimization &&
937*f005ef32Sjsg 				dc_ctx->dce_version == DCN_VERSION_3_01 &&
938*f005ef32Sjsg 				link->dpcd_caps.sink_dev_id == DP_BRANCH_DEVICE_ID_0022B9 &&
939*f005ef32Sjsg 				memcmp(&link->dpcd_caps.branch_dev_name, DP_SINK_BRANCH_DEV_NAME_7580,
940*f005ef32Sjsg 					sizeof(link->dpcd_caps.branch_dev_name)) == 0) {
941*f005ef32Sjsg 				dc->config.edp_no_power_sequencing = true;
942*f005ef32Sjsg 
943*f005ef32Sjsg 				if (!link->dpcd_caps.set_power_state_capable_edp)
944*f005ef32Sjsg 					link->wa_flags.dp_keep_receiver_powered = true;
945*f005ef32Sjsg 			}
946*f005ef32Sjsg 
947*f005ef32Sjsg 			sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
948*f005ef32Sjsg 			sink_caps.signal = SIGNAL_TYPE_EDP;
949*f005ef32Sjsg 			break;
950*f005ef32Sjsg 		}
951*f005ef32Sjsg 
952*f005ef32Sjsg 		case SIGNAL_TYPE_DISPLAY_PORT: {
953*f005ef32Sjsg 
954*f005ef32Sjsg 			/* wa HPD high coming too early*/
955*f005ef32Sjsg 			if (link->ep_type == DISPLAY_ENDPOINT_PHY &&
956*f005ef32Sjsg 			    link->link_enc->features.flags.bits.DP_IS_USB_C == 1) {
957*f005ef32Sjsg 
958*f005ef32Sjsg 				/* if alt mode times out, return false */
959*f005ef32Sjsg 				if (!wait_for_entering_dp_alt_mode(link))
960*f005ef32Sjsg 					return false;
961*f005ef32Sjsg 			}
962*f005ef32Sjsg 
963*f005ef32Sjsg 			if (!detect_dp(link, &sink_caps, reason)) {
964*f005ef32Sjsg 				link->type = pre_connection_type;
965*f005ef32Sjsg 
966*f005ef32Sjsg 				if (prev_sink)
967*f005ef32Sjsg 					dc_sink_release(prev_sink);
968*f005ef32Sjsg 				return false;
969*f005ef32Sjsg 			}
970*f005ef32Sjsg 
971*f005ef32Sjsg 			/* Active SST downstream branch device unplug*/
972*f005ef32Sjsg 			if (link->type == dc_connection_sst_branch &&
973*f005ef32Sjsg 			    link->dpcd_caps.sink_count.bits.SINK_COUNT == 0) {
974*f005ef32Sjsg 				if (prev_sink)
975*f005ef32Sjsg 					/* Downstream unplug */
976*f005ef32Sjsg 					dc_sink_release(prev_sink);
977*f005ef32Sjsg 				return true;
978*f005ef32Sjsg 			}
979*f005ef32Sjsg 
980*f005ef32Sjsg 			/* disable audio for non DP to HDMI active sst converter */
981*f005ef32Sjsg 			if (link->type == dc_connection_sst_branch &&
982*f005ef32Sjsg 					is_dp_active_dongle(link) &&
983*f005ef32Sjsg 					(link->dpcd_caps.dongle_type !=
984*f005ef32Sjsg 							DISPLAY_DONGLE_DP_HDMI_CONVERTER))
985*f005ef32Sjsg 				converter_disable_audio = true;
986*f005ef32Sjsg 
987*f005ef32Sjsg 			/* limited link rate to HBR3 for DPIA until we implement USB4 V2 */
988*f005ef32Sjsg 			if (link->ep_type == DISPLAY_ENDPOINT_USB4_DPIA &&
989*f005ef32Sjsg 					link->reported_link_cap.link_rate > LINK_RATE_HIGH3)
990*f005ef32Sjsg 				link->reported_link_cap.link_rate = LINK_RATE_HIGH3;
991*f005ef32Sjsg 			break;
992*f005ef32Sjsg 		}
993*f005ef32Sjsg 
994*f005ef32Sjsg 		default:
995*f005ef32Sjsg 			DC_ERROR("Invalid connector type! signal:%d\n",
996*f005ef32Sjsg 				 link->connector_signal);
997*f005ef32Sjsg 			if (prev_sink)
998*f005ef32Sjsg 				dc_sink_release(prev_sink);
999*f005ef32Sjsg 			return false;
1000*f005ef32Sjsg 		} /* switch() */
1001*f005ef32Sjsg 
1002*f005ef32Sjsg 		if (link->dpcd_caps.sink_count.bits.SINK_COUNT)
1003*f005ef32Sjsg 			link->dpcd_sink_count =
1004*f005ef32Sjsg 				link->dpcd_caps.sink_count.bits.SINK_COUNT;
1005*f005ef32Sjsg 		else
1006*f005ef32Sjsg 			link->dpcd_sink_count = 1;
1007*f005ef32Sjsg 
1008*f005ef32Sjsg 		set_ddc_transaction_type(link->ddc,
1009*f005ef32Sjsg 						     sink_caps.transaction_type);
1010*f005ef32Sjsg 
1011*f005ef32Sjsg 		link->aux_mode =
1012*f005ef32Sjsg 			link_is_in_aux_transaction_mode(link->ddc);
1013*f005ef32Sjsg 
1014*f005ef32Sjsg 		sink_init_data.link = link;
1015*f005ef32Sjsg 		sink_init_data.sink_signal = sink_caps.signal;
1016*f005ef32Sjsg 
1017*f005ef32Sjsg 		sink = dc_sink_create(&sink_init_data);
1018*f005ef32Sjsg 		if (!sink) {
1019*f005ef32Sjsg 			DC_ERROR("Failed to create sink!\n");
1020*f005ef32Sjsg 			if (prev_sink)
1021*f005ef32Sjsg 				dc_sink_release(prev_sink);
1022*f005ef32Sjsg 			return false;
1023*f005ef32Sjsg 		}
1024*f005ef32Sjsg 
1025*f005ef32Sjsg 		sink->link->dongle_max_pix_clk = sink_caps.max_hdmi_pixel_clock;
1026*f005ef32Sjsg 		sink->converter_disable_audio = converter_disable_audio;
1027*f005ef32Sjsg 
1028*f005ef32Sjsg 		/* dc_sink_create returns a new reference */
1029*f005ef32Sjsg 		link->local_sink = sink;
1030*f005ef32Sjsg 
1031*f005ef32Sjsg 		edid_status = dm_helpers_read_local_edid(link->ctx,
1032*f005ef32Sjsg 							 link, sink);
1033*f005ef32Sjsg 
1034*f005ef32Sjsg 		switch (edid_status) {
1035*f005ef32Sjsg 		case EDID_BAD_CHECKSUM:
1036*f005ef32Sjsg 			DC_LOG_ERROR("EDID checksum invalid.\n");
1037*f005ef32Sjsg 			break;
1038*f005ef32Sjsg 		case EDID_PARTIAL_VALID:
1039*f005ef32Sjsg 			DC_LOG_ERROR("Partial EDID valid, abandon invalid blocks.\n");
1040*f005ef32Sjsg 			break;
1041*f005ef32Sjsg 		case EDID_NO_RESPONSE:
1042*f005ef32Sjsg 			DC_LOG_ERROR("No EDID read.\n");
1043*f005ef32Sjsg 			/*
1044*f005ef32Sjsg 			 * Abort detection for non-DP connectors if we have
1045*f005ef32Sjsg 			 * no EDID
1046*f005ef32Sjsg 			 *
1047*f005ef32Sjsg 			 * DP needs to report as connected if HDP is high
1048*f005ef32Sjsg 			 * even if we have no EDID in order to go to
1049*f005ef32Sjsg 			 * fail-safe mode
1050*f005ef32Sjsg 			 */
1051*f005ef32Sjsg 			if (dc_is_hdmi_signal(link->connector_signal) ||
1052*f005ef32Sjsg 			    dc_is_dvi_signal(link->connector_signal)) {
1053*f005ef32Sjsg 				if (prev_sink)
1054*f005ef32Sjsg 					dc_sink_release(prev_sink);
1055*f005ef32Sjsg 
1056*f005ef32Sjsg 				return false;
1057*f005ef32Sjsg 			}
1058*f005ef32Sjsg 
1059*f005ef32Sjsg 			if (link->type == dc_connection_sst_branch &&
1060*f005ef32Sjsg 					link->dpcd_caps.dongle_type ==
1061*f005ef32Sjsg 						DISPLAY_DONGLE_DP_VGA_CONVERTER &&
1062*f005ef32Sjsg 					reason == DETECT_REASON_HPDRX) {
1063*f005ef32Sjsg 				/* Abort detection for DP-VGA adapters when EDID
1064*f005ef32Sjsg 				 * can't be read and detection reason is VGA-side
1065*f005ef32Sjsg 				 * hotplug
1066*f005ef32Sjsg 				 */
1067*f005ef32Sjsg 				if (prev_sink)
1068*f005ef32Sjsg 					dc_sink_release(prev_sink);
1069*f005ef32Sjsg 				link_disconnect_sink(link);
1070*f005ef32Sjsg 
1071*f005ef32Sjsg 				return true;
1072*f005ef32Sjsg 			}
1073*f005ef32Sjsg 
1074*f005ef32Sjsg 			break;
1075*f005ef32Sjsg 		default:
1076*f005ef32Sjsg 			break;
1077*f005ef32Sjsg 		}
1078*f005ef32Sjsg 
1079*f005ef32Sjsg 		// Check if edid is the same
1080*f005ef32Sjsg 		if ((prev_sink) &&
1081*f005ef32Sjsg 		    (edid_status == EDID_THE_SAME || edid_status == EDID_OK))
1082*f005ef32Sjsg 			same_edid = is_same_edid(&prev_sink->dc_edid,
1083*f005ef32Sjsg 						 &sink->dc_edid);
1084*f005ef32Sjsg 
1085*f005ef32Sjsg 		if (sink->edid_caps.panel_patch.skip_scdc_overwrite)
1086*f005ef32Sjsg 			link->ctx->dc->debug.hdmi20_disable = true;
1087*f005ef32Sjsg 
1088*f005ef32Sjsg 		if (sink->edid_caps.panel_patch.remove_sink_ext_caps)
1089*f005ef32Sjsg 			link->dpcd_sink_ext_caps.raw = 0;
1090*f005ef32Sjsg 
1091*f005ef32Sjsg 		if (dc_is_hdmi_signal(link->connector_signal))
1092*f005ef32Sjsg 			read_scdc_caps(link->ddc, link->local_sink);
1093*f005ef32Sjsg 
1094*f005ef32Sjsg 		if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT &&
1095*f005ef32Sjsg 		    sink_caps.transaction_type ==
1096*f005ef32Sjsg 		    DDC_TRANSACTION_TYPE_I2C_OVER_AUX) {
1097*f005ef32Sjsg 			/*
1098*f005ef32Sjsg 			 * TODO debug why certain monitors don't like
1099*f005ef32Sjsg 			 *  two link trainings
1100*f005ef32Sjsg 			 */
1101*f005ef32Sjsg 			query_hdcp_capability(sink->sink_signal, link);
1102*f005ef32Sjsg 		} else {
1103*f005ef32Sjsg 			// If edid is the same, then discard new sink and revert back to original sink
1104*f005ef32Sjsg 			if (same_edid) {
1105*f005ef32Sjsg 				link_disconnect_remap(prev_sink, link);
1106*f005ef32Sjsg 				sink = prev_sink;
1107*f005ef32Sjsg 				prev_sink = NULL;
1108*f005ef32Sjsg 			}
1109*f005ef32Sjsg 			query_hdcp_capability(sink->sink_signal, link);
1110*f005ef32Sjsg 		}
1111*f005ef32Sjsg 
1112*f005ef32Sjsg 		/* HDMI-DVI Dongle */
1113*f005ef32Sjsg 		if (sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A &&
1114*f005ef32Sjsg 		    !sink->edid_caps.edid_hdmi)
1115*f005ef32Sjsg 			sink->sink_signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
1116*f005ef32Sjsg 
1117*f005ef32Sjsg 		if (link->local_sink && dc_is_dp_signal(sink_caps.signal))
1118*f005ef32Sjsg 			dp_trace_init(link);
1119*f005ef32Sjsg 
1120*f005ef32Sjsg 		/* Connectivity log: detection */
1121*f005ef32Sjsg 		for (i = 0; i < sink->dc_edid.length / DC_EDID_BLOCK_SIZE; i++) {
1122*f005ef32Sjsg 			CONN_DATA_DETECT(link,
1123*f005ef32Sjsg 					 &sink->dc_edid.raw_edid[i * DC_EDID_BLOCK_SIZE],
1124*f005ef32Sjsg 					 DC_EDID_BLOCK_SIZE,
1125*f005ef32Sjsg 					 "%s: [Block %d] ", sink->edid_caps.display_name, i);
1126*f005ef32Sjsg 		}
1127*f005ef32Sjsg 
1128*f005ef32Sjsg 		DC_LOG_DETECTION_EDID_PARSER("%s: "
1129*f005ef32Sjsg 			"manufacturer_id = %X, "
1130*f005ef32Sjsg 			"product_id = %X, "
1131*f005ef32Sjsg 			"serial_number = %X, "
1132*f005ef32Sjsg 			"manufacture_week = %d, "
1133*f005ef32Sjsg 			"manufacture_year = %d, "
1134*f005ef32Sjsg 			"display_name = %s, "
1135*f005ef32Sjsg 			"speaker_flag = %d, "
1136*f005ef32Sjsg 			"audio_mode_count = %d\n",
1137*f005ef32Sjsg 			__func__,
1138*f005ef32Sjsg 			sink->edid_caps.manufacturer_id,
1139*f005ef32Sjsg 			sink->edid_caps.product_id,
1140*f005ef32Sjsg 			sink->edid_caps.serial_number,
1141*f005ef32Sjsg 			sink->edid_caps.manufacture_week,
1142*f005ef32Sjsg 			sink->edid_caps.manufacture_year,
1143*f005ef32Sjsg 			sink->edid_caps.display_name,
1144*f005ef32Sjsg 			sink->edid_caps.speaker_flags,
1145*f005ef32Sjsg 			sink->edid_caps.audio_mode_count);
1146*f005ef32Sjsg 
1147*f005ef32Sjsg 		for (i = 0; i < sink->edid_caps.audio_mode_count; i++) {
1148*f005ef32Sjsg 			DC_LOG_DETECTION_EDID_PARSER("%s: mode number = %d, "
1149*f005ef32Sjsg 				"format_code = %d, "
1150*f005ef32Sjsg 				"channel_count = %d, "
1151*f005ef32Sjsg 				"sample_rate = %d, "
1152*f005ef32Sjsg 				"sample_size = %d\n",
1153*f005ef32Sjsg 				__func__,
1154*f005ef32Sjsg 				i,
1155*f005ef32Sjsg 				sink->edid_caps.audio_modes[i].format_code,
1156*f005ef32Sjsg 				sink->edid_caps.audio_modes[i].channel_count,
1157*f005ef32Sjsg 				sink->edid_caps.audio_modes[i].sample_rate,
1158*f005ef32Sjsg 				sink->edid_caps.audio_modes[i].sample_size);
1159*f005ef32Sjsg 		}
1160*f005ef32Sjsg 
1161*f005ef32Sjsg 		if (link->connector_signal == SIGNAL_TYPE_EDP) {
1162*f005ef32Sjsg 			// Init dc_panel_config by HW config
1163*f005ef32Sjsg 			if (dc_ctx->dc->res_pool->funcs->get_panel_config_defaults)
1164*f005ef32Sjsg 				dc_ctx->dc->res_pool->funcs->get_panel_config_defaults(&link->panel_config);
1165*f005ef32Sjsg 			// Pickup base DM settings
1166*f005ef32Sjsg 			dm_helpers_init_panel_settings(dc_ctx, &link->panel_config, sink);
1167*f005ef32Sjsg 			// Override dc_panel_config if system has specific settings
1168*f005ef32Sjsg 			dm_helpers_override_panel_settings(dc_ctx, &link->panel_config);
1169*f005ef32Sjsg 
1170*f005ef32Sjsg 			//sink only can use supported link rate table, we are foreced to enable it
1171*f005ef32Sjsg 			if (link->reported_link_cap.link_rate == LINK_RATE_UNKNOWN)
1172*f005ef32Sjsg 				link->panel_config.ilr.optimize_edp_link_rate = true;
1173*f005ef32Sjsg 			if (edp_is_ilr_optimization_enabled(link))
1174*f005ef32Sjsg 				link->reported_link_cap.link_rate = get_max_link_rate_from_ilr_table(link);
1175*f005ef32Sjsg 		}
1176*f005ef32Sjsg 
1177*f005ef32Sjsg 	} else {
1178*f005ef32Sjsg 		/* From Connected-to-Disconnected. */
1179*f005ef32Sjsg 		link->type = dc_connection_none;
1180*f005ef32Sjsg 		sink_caps.signal = SIGNAL_TYPE_NONE;
1181*f005ef32Sjsg 		memset(&link->hdcp_caps, 0, sizeof(struct hdcp_caps));
1182*f005ef32Sjsg 		/* When we unplug a passive DP-HDMI dongle connection, dongle_max_pix_clk
1183*f005ef32Sjsg 		 *  is not cleared. If we emulate a DP signal on this connection, it thinks
1184*f005ef32Sjsg 		 *  the dongle is still there and limits the number of modes we can emulate.
1185*f005ef32Sjsg 		 *  Clear dongle_max_pix_clk on disconnect to fix this
1186*f005ef32Sjsg 		 */
1187*f005ef32Sjsg 		link->dongle_max_pix_clk = 0;
1188*f005ef32Sjsg 
1189*f005ef32Sjsg 		dc_link_clear_dprx_states(link);
1190*f005ef32Sjsg 		dp_trace_reset(link);
1191*f005ef32Sjsg 	}
1192*f005ef32Sjsg 
1193*f005ef32Sjsg 	LINK_INFO("link=%d, dc_sink_in=%p is now %s prev_sink=%p edid same=%d\n",
1194*f005ef32Sjsg 		  link->link_index, sink,
1195*f005ef32Sjsg 		  (sink_caps.signal ==
1196*f005ef32Sjsg 		   SIGNAL_TYPE_NONE ? "Disconnected" : "Connected"),
1197*f005ef32Sjsg 		  prev_sink, same_edid);
1198*f005ef32Sjsg 
1199*f005ef32Sjsg 	if (prev_sink)
1200*f005ef32Sjsg 		dc_sink_release(prev_sink);
1201*f005ef32Sjsg 
1202*f005ef32Sjsg 	return true;
1203*f005ef32Sjsg }
1204*f005ef32Sjsg 
1205*f005ef32Sjsg /*
1206*f005ef32Sjsg  * link_detect_connection_type() - Determine if there is a sink connected
1207*f005ef32Sjsg  *
1208*f005ef32Sjsg  * @type: Returned connection type
1209*f005ef32Sjsg  * Does not detect downstream devices, such as MST sinks
1210*f005ef32Sjsg  * or display connected through active dongles
1211*f005ef32Sjsg  */
link_detect_connection_type(struct dc_link * link,enum dc_connection_type * type)1212*f005ef32Sjsg bool link_detect_connection_type(struct dc_link *link, enum dc_connection_type *type)
1213*f005ef32Sjsg {
1214*f005ef32Sjsg 	uint32_t is_hpd_high = 0;
1215*f005ef32Sjsg 
1216*f005ef32Sjsg 	if (link->connector_signal == SIGNAL_TYPE_LVDS) {
1217*f005ef32Sjsg 		*type = dc_connection_single;
1218*f005ef32Sjsg 		return true;
1219*f005ef32Sjsg 	}
1220*f005ef32Sjsg 
1221*f005ef32Sjsg 	if (link->connector_signal == SIGNAL_TYPE_EDP) {
1222*f005ef32Sjsg 		/*in case it is not on*/
1223*f005ef32Sjsg 		if (!link->dc->config.edp_no_power_sequencing)
1224*f005ef32Sjsg 			link->dc->hwss.edp_power_control(link, true);
1225*f005ef32Sjsg 		link->dc->hwss.edp_wait_for_hpd_ready(link, true);
1226*f005ef32Sjsg 	}
1227*f005ef32Sjsg 
1228*f005ef32Sjsg 	/* Link may not have physical HPD pin. */
1229*f005ef32Sjsg 	if (link->ep_type != DISPLAY_ENDPOINT_PHY) {
1230*f005ef32Sjsg 		if (link->is_hpd_pending || !dpia_query_hpd_status(link))
1231*f005ef32Sjsg 			*type = dc_connection_none;
1232*f005ef32Sjsg 		else
1233*f005ef32Sjsg 			*type = dc_connection_single;
1234*f005ef32Sjsg 
1235*f005ef32Sjsg 		return true;
1236*f005ef32Sjsg 	}
1237*f005ef32Sjsg 
1238*f005ef32Sjsg 
1239*f005ef32Sjsg 	if (!query_hpd_status(link, &is_hpd_high))
1240*f005ef32Sjsg 		goto hpd_gpio_failure;
1241*f005ef32Sjsg 
1242*f005ef32Sjsg 	if (is_hpd_high) {
1243*f005ef32Sjsg 		*type = dc_connection_single;
1244*f005ef32Sjsg 		/* TODO: need to do the actual detection */
1245*f005ef32Sjsg 	} else {
1246*f005ef32Sjsg 		*type = dc_connection_none;
1247*f005ef32Sjsg 		if (link->connector_signal == SIGNAL_TYPE_EDP) {
1248*f005ef32Sjsg 			/* eDP is not connected, power down it */
1249*f005ef32Sjsg 			if (!link->dc->config.edp_no_power_sequencing)
1250*f005ef32Sjsg 				link->dc->hwss.edp_power_control(link, false);
1251*f005ef32Sjsg 		}
1252*f005ef32Sjsg 	}
1253*f005ef32Sjsg 
1254*f005ef32Sjsg 	return true;
1255*f005ef32Sjsg 
1256*f005ef32Sjsg hpd_gpio_failure:
1257*f005ef32Sjsg 	return false;
1258*f005ef32Sjsg }
1259*f005ef32Sjsg 
link_detect(struct dc_link * link,enum dc_detect_reason reason)1260*f005ef32Sjsg bool link_detect(struct dc_link *link, enum dc_detect_reason reason)
1261*f005ef32Sjsg {
1262*f005ef32Sjsg 	bool is_local_sink_detect_success;
1263*f005ef32Sjsg 	bool is_delegated_to_mst_top_mgr = false;
1264*f005ef32Sjsg 	enum dc_connection_type pre_link_type = link->type;
1265*f005ef32Sjsg 
1266*f005ef32Sjsg 	DC_LOGGER_INIT(link->ctx->logger);
1267*f005ef32Sjsg 
1268*f005ef32Sjsg 	is_local_sink_detect_success = detect_link_and_local_sink(link, reason);
1269*f005ef32Sjsg 
1270*f005ef32Sjsg 	if (is_local_sink_detect_success && link->local_sink)
1271*f005ef32Sjsg 		verify_link_capability(link, link->local_sink, reason);
1272*f005ef32Sjsg 
1273*f005ef32Sjsg 	DC_LOG_DC("%s: link_index=%d is_local_sink_detect_success=%d pre_link_type=%d link_type=%d\n", __func__,
1274*f005ef32Sjsg 				link->link_index, is_local_sink_detect_success, pre_link_type, link->type);
1275*f005ef32Sjsg 
1276*f005ef32Sjsg 	if (is_local_sink_detect_success && link->local_sink &&
1277*f005ef32Sjsg 			dc_is_dp_signal(link->local_sink->sink_signal) &&
1278*f005ef32Sjsg 			link->dpcd_caps.is_mst_capable)
1279*f005ef32Sjsg 		is_delegated_to_mst_top_mgr = discover_dp_mst_topology(link, reason);
1280*f005ef32Sjsg 
1281*f005ef32Sjsg 	if (is_local_sink_detect_success &&
1282*f005ef32Sjsg 			pre_link_type == dc_connection_mst_branch &&
1283*f005ef32Sjsg 			link->type != dc_connection_mst_branch)
1284*f005ef32Sjsg 		is_delegated_to_mst_top_mgr = link_reset_cur_dp_mst_topology(link);
1285*f005ef32Sjsg 
1286*f005ef32Sjsg 	return is_local_sink_detect_success && !is_delegated_to_mst_top_mgr;
1287*f005ef32Sjsg }
1288*f005ef32Sjsg 
link_clear_dprx_states(struct dc_link * link)1289*f005ef32Sjsg void link_clear_dprx_states(struct dc_link *link)
1290*f005ef32Sjsg {
1291*f005ef32Sjsg 	memset(&link->dprx_states, 0, sizeof(link->dprx_states));
1292*f005ef32Sjsg }
1293*f005ef32Sjsg 
link_is_hdcp14(struct dc_link * link,enum amd_signal_type signal)1294*f005ef32Sjsg bool link_is_hdcp14(struct dc_link *link, enum amd_signal_type signal)
1295*f005ef32Sjsg {
1296*f005ef32Sjsg 	bool ret = false;
1297*f005ef32Sjsg 
1298*f005ef32Sjsg 	switch (signal)	{
1299*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT:
1300*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
1301*f005ef32Sjsg 		ret = link->hdcp_caps.bcaps.bits.HDCP_CAPABLE;
1302*f005ef32Sjsg 		break;
1303*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
1304*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_DUAL_LINK:
1305*f005ef32Sjsg 	case SIGNAL_TYPE_HDMI_TYPE_A:
1306*f005ef32Sjsg 	/* HDMI doesn't tell us its HDCP(1.4) capability, so assume to always be capable,
1307*f005ef32Sjsg 	 * we can poll for bksv but some displays have an issue with this. Since its so rare
1308*f005ef32Sjsg 	 * for a display to not be 1.4 capable, this assumtion is ok
1309*f005ef32Sjsg 	 */
1310*f005ef32Sjsg 		ret = true;
1311*f005ef32Sjsg 		break;
1312*f005ef32Sjsg 	default:
1313*f005ef32Sjsg 		break;
1314*f005ef32Sjsg 	}
1315*f005ef32Sjsg 	return ret;
1316*f005ef32Sjsg }
1317*f005ef32Sjsg 
link_is_hdcp22(struct dc_link * link,enum amd_signal_type signal)1318*f005ef32Sjsg bool link_is_hdcp22(struct dc_link *link, enum amd_signal_type signal)
1319*f005ef32Sjsg {
1320*f005ef32Sjsg 	bool ret = false;
1321*f005ef32Sjsg 
1322*f005ef32Sjsg 	switch (signal)	{
1323*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT:
1324*f005ef32Sjsg 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
1325*f005ef32Sjsg 		ret = (link->hdcp_caps.bcaps.bits.HDCP_CAPABLE &&
1326*f005ef32Sjsg 				link->hdcp_caps.rx_caps.fields.byte0.hdcp_capable &&
1327*f005ef32Sjsg 				(link->hdcp_caps.rx_caps.fields.version == 0x2)) ? 1 : 0;
1328*f005ef32Sjsg 		break;
1329*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
1330*f005ef32Sjsg 	case SIGNAL_TYPE_DVI_DUAL_LINK:
1331*f005ef32Sjsg 	case SIGNAL_TYPE_HDMI_TYPE_A:
1332*f005ef32Sjsg 		ret = (link->hdcp_caps.rx_caps.fields.version == 0x4) ? 1:0;
1333*f005ef32Sjsg 		break;
1334*f005ef32Sjsg 	default:
1335*f005ef32Sjsg 		break;
1336*f005ef32Sjsg 	}
1337*f005ef32Sjsg 
1338*f005ef32Sjsg 	return ret;
1339*f005ef32Sjsg }
1340*f005ef32Sjsg 
link_get_status(const struct dc_link * link)1341*f005ef32Sjsg const struct dc_link_status *link_get_status(const struct dc_link *link)
1342*f005ef32Sjsg {
1343*f005ef32Sjsg 	return &link->link_status;
1344*f005ef32Sjsg }
1345*f005ef32Sjsg 
1346*f005ef32Sjsg 
link_add_remote_sink_helper(struct dc_link * dc_link,struct dc_sink * sink)1347*f005ef32Sjsg static bool link_add_remote_sink_helper(struct dc_link *dc_link, struct dc_sink *sink)
1348*f005ef32Sjsg {
1349*f005ef32Sjsg 	if (dc_link->sink_count >= MAX_SINKS_PER_LINK) {
1350*f005ef32Sjsg 		BREAK_TO_DEBUGGER();
1351*f005ef32Sjsg 		return false;
1352*f005ef32Sjsg 	}
1353*f005ef32Sjsg 
1354*f005ef32Sjsg 	dc_sink_retain(sink);
1355*f005ef32Sjsg 
1356*f005ef32Sjsg 	dc_link->remote_sinks[dc_link->sink_count] = sink;
1357*f005ef32Sjsg 	dc_link->sink_count++;
1358*f005ef32Sjsg 
1359*f005ef32Sjsg 	return true;
1360*f005ef32Sjsg }
1361*f005ef32Sjsg 
link_add_remote_sink(struct dc_link * link,const uint8_t * edid,int len,struct dc_sink_init_data * init_data)1362*f005ef32Sjsg struct dc_sink *link_add_remote_sink(
1363*f005ef32Sjsg 		struct dc_link *link,
1364*f005ef32Sjsg 		const uint8_t *edid,
1365*f005ef32Sjsg 		int len,
1366*f005ef32Sjsg 		struct dc_sink_init_data *init_data)
1367*f005ef32Sjsg {
1368*f005ef32Sjsg 	struct dc_sink *dc_sink;
1369*f005ef32Sjsg 	enum dc_edid_status edid_status;
1370*f005ef32Sjsg 
1371*f005ef32Sjsg 	if (len > DC_MAX_EDID_BUFFER_SIZE) {
1372*f005ef32Sjsg 		dm_error("Max EDID buffer size breached!\n");
1373*f005ef32Sjsg 		return NULL;
1374*f005ef32Sjsg 	}
1375*f005ef32Sjsg 
1376*f005ef32Sjsg 	if (!init_data) {
1377*f005ef32Sjsg 		BREAK_TO_DEBUGGER();
1378*f005ef32Sjsg 		return NULL;
1379*f005ef32Sjsg 	}
1380*f005ef32Sjsg 
1381*f005ef32Sjsg 	if (!init_data->link) {
1382*f005ef32Sjsg 		BREAK_TO_DEBUGGER();
1383*f005ef32Sjsg 		return NULL;
1384*f005ef32Sjsg 	}
1385*f005ef32Sjsg 
1386*f005ef32Sjsg 	dc_sink = dc_sink_create(init_data);
1387*f005ef32Sjsg 
1388*f005ef32Sjsg 	if (!dc_sink)
1389*f005ef32Sjsg 		return NULL;
1390*f005ef32Sjsg 
1391*f005ef32Sjsg 	memmove(dc_sink->dc_edid.raw_edid, edid, len);
1392*f005ef32Sjsg 	dc_sink->dc_edid.length = len;
1393*f005ef32Sjsg 
1394*f005ef32Sjsg 	if (!link_add_remote_sink_helper(
1395*f005ef32Sjsg 			link,
1396*f005ef32Sjsg 			dc_sink))
1397*f005ef32Sjsg 		goto fail_add_sink;
1398*f005ef32Sjsg 
1399*f005ef32Sjsg 	edid_status = dm_helpers_parse_edid_caps(
1400*f005ef32Sjsg 			link,
1401*f005ef32Sjsg 			&dc_sink->dc_edid,
1402*f005ef32Sjsg 			&dc_sink->edid_caps);
1403*f005ef32Sjsg 
1404*f005ef32Sjsg 	/*
1405*f005ef32Sjsg 	 * Treat device as no EDID device if EDID
1406*f005ef32Sjsg 	 * parsing fails
1407*f005ef32Sjsg 	 */
1408*f005ef32Sjsg 	if (edid_status != EDID_OK && edid_status != EDID_PARTIAL_VALID) {
1409*f005ef32Sjsg 		dc_sink->dc_edid.length = 0;
1410*f005ef32Sjsg 		dm_error("Bad EDID, status%d!\n", edid_status);
1411*f005ef32Sjsg 	}
1412*f005ef32Sjsg 
1413*f005ef32Sjsg 	return dc_sink;
1414*f005ef32Sjsg 
1415*f005ef32Sjsg fail_add_sink:
1416*f005ef32Sjsg 	dc_sink_release(dc_sink);
1417*f005ef32Sjsg 	return NULL;
1418*f005ef32Sjsg }
1419*f005ef32Sjsg 
link_remove_remote_sink(struct dc_link * link,struct dc_sink * sink)1420*f005ef32Sjsg void link_remove_remote_sink(struct dc_link *link, struct dc_sink *sink)
1421*f005ef32Sjsg {
1422*f005ef32Sjsg 	int i;
1423*f005ef32Sjsg 
1424*f005ef32Sjsg 	if (!link->sink_count) {
1425*f005ef32Sjsg 		BREAK_TO_DEBUGGER();
1426*f005ef32Sjsg 		return;
1427*f005ef32Sjsg 	}
1428*f005ef32Sjsg 
1429*f005ef32Sjsg 	for (i = 0; i < link->sink_count; i++) {
1430*f005ef32Sjsg 		if (link->remote_sinks[i] == sink) {
1431*f005ef32Sjsg 			dc_sink_release(sink);
1432*f005ef32Sjsg 			link->remote_sinks[i] = NULL;
1433*f005ef32Sjsg 
1434*f005ef32Sjsg 			/* shrink array to remove empty place */
1435*f005ef32Sjsg 			while (i < link->sink_count - 1) {
1436*f005ef32Sjsg 				link->remote_sinks[i] = link->remote_sinks[i+1];
1437*f005ef32Sjsg 				i++;
1438*f005ef32Sjsg 			}
1439*f005ef32Sjsg 			link->remote_sinks[i] = NULL;
1440*f005ef32Sjsg 			link->sink_count--;
1441*f005ef32Sjsg 			return;
1442*f005ef32Sjsg 		}
1443*f005ef32Sjsg 	}
1444*f005ef32Sjsg }
1445