xref: /openbsd-src/sys/dev/pci/drm/amd/display/dc/inc/hw/dccg.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2018 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg  * all copies or substantial portions of the Software.
13c349dbc7Sjsg  *
14c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg  *
22c349dbc7Sjsg  * Authors: AMD
23c349dbc7Sjsg  *
24c349dbc7Sjsg  */
25c349dbc7Sjsg 
26c349dbc7Sjsg #ifndef __DAL_DCCG_H__
27c349dbc7Sjsg #define __DAL_DCCG_H__
28c349dbc7Sjsg 
29c349dbc7Sjsg #include "dc_types.h"
30c349dbc7Sjsg #include "hw_shared.h"
31c349dbc7Sjsg 
325ca02815Sjsg enum phyd32clk_clock_source {
335ca02815Sjsg 	PHYD32CLKA,
345ca02815Sjsg 	PHYD32CLKB,
355ca02815Sjsg 	PHYD32CLKC,
365ca02815Sjsg 	PHYD32CLKD,
375ca02815Sjsg 	PHYD32CLKE,
385ca02815Sjsg 	PHYD32CLKF,
395ca02815Sjsg 	PHYD32CLKG,
405ca02815Sjsg };
415ca02815Sjsg 
425ca02815Sjsg enum physymclk_clock_source {
435ca02815Sjsg 	PHYSYMCLK_FORCE_SRC_SYMCLK,    // Select symclk as source of clock which is output to PHY through DCIO.
445ca02815Sjsg 	PHYSYMCLK_FORCE_SRC_PHYD18CLK, // Select phyd18clk as the source of clock which is output to PHY through DCIO.
455ca02815Sjsg 	PHYSYMCLK_FORCE_SRC_PHYD32CLK, // Select phyd32clk as the source of clock which is output to PHY through DCIO.
465ca02815Sjsg };
475ca02815Sjsg 
481bb76ff1Sjsg enum streamclk_source {
495ca02815Sjsg 	REFCLK,                   // Selects REFCLK as source for hdmistreamclk.
505ca02815Sjsg 	DTBCLK0,                  // Selects DTBCLK0 as source for hdmistreamclk.
511bb76ff1Sjsg 	DPREFCLK,                 // Selects DPREFCLK as source for hdmistreamclk
525ca02815Sjsg };
535ca02815Sjsg 
545ca02815Sjsg enum dentist_dispclk_change_mode {
555ca02815Sjsg 	DISPCLK_CHANGE_MODE_IMMEDIATE,
565ca02815Sjsg 	DISPCLK_CHANGE_MODE_RAMPING,
575ca02815Sjsg };
585ca02815Sjsg 
591bb76ff1Sjsg enum pixel_rate_div {
601bb76ff1Sjsg    PIXEL_RATE_DIV_BY_1 = 0,
611bb76ff1Sjsg    PIXEL_RATE_DIV_BY_2 = 1,
621bb76ff1Sjsg    PIXEL_RATE_DIV_BY_4 = 3,
631bb76ff1Sjsg    PIXEL_RATE_DIV_NA = 0xF
641bb76ff1Sjsg };
651bb76ff1Sjsg 
66c349dbc7Sjsg struct dccg {
67c349dbc7Sjsg 	struct dc_context *ctx;
68c349dbc7Sjsg 	const struct dccg_funcs *funcs;
69c349dbc7Sjsg 	int pipe_dppclk_khz[MAX_PIPES];
70c349dbc7Sjsg 	int ref_dppclk;
71427e448fSjsg 	bool dpp_clock_gated[MAX_PIPES];
721bb76ff1Sjsg 	//int dtbclk_khz[MAX_PIPES];/* TODO needs to be removed */
731bb76ff1Sjsg 	//int audio_dtbclk_khz;/* TODO needs to be removed */
741bb76ff1Sjsg 	//int ref_dtbclk_khz;/* TODO needs to be removed */
751bb76ff1Sjsg };
761bb76ff1Sjsg 
771bb76ff1Sjsg struct dtbclk_dto_params {
781bb76ff1Sjsg 	const struct dc_crtc_timing *timing;
791bb76ff1Sjsg 	int otg_inst;
801bb76ff1Sjsg 	int pixclk_khz;
811bb76ff1Sjsg 	int req_audio_dtbclk_khz;
821bb76ff1Sjsg 	int num_odm_segments;
835ca02815Sjsg 	int ref_dtbclk_khz;
841bb76ff1Sjsg 	bool is_hdmi;
85c349dbc7Sjsg };
86c349dbc7Sjsg 
87c349dbc7Sjsg struct dccg_funcs {
88c349dbc7Sjsg 	void (*update_dpp_dto)(struct dccg *dccg,
89c349dbc7Sjsg 			int dpp_inst,
90c349dbc7Sjsg 			int req_dppclk);
91c349dbc7Sjsg 	void (*get_dccg_ref_freq)(struct dccg *dccg,
92c349dbc7Sjsg 			unsigned int xtalin_freq_inKhz,
93c349dbc7Sjsg 			unsigned int *dccg_ref_freq_inKhz);
945ca02815Sjsg 	void (*set_fifo_errdet_ovr_en)(struct dccg *dccg,
955ca02815Sjsg 			bool en);
965ca02815Sjsg 	void (*otg_add_pixel)(struct dccg *dccg,
975ca02815Sjsg 			uint32_t otg_inst);
985ca02815Sjsg 	void (*otg_drop_pixel)(struct dccg *dccg,
995ca02815Sjsg 			uint32_t otg_inst);
100c349dbc7Sjsg 	void (*dccg_init)(struct dccg *dccg);
1015ca02815Sjsg 
1021bb76ff1Sjsg 	void (*set_dpstreamclk)(
1031bb76ff1Sjsg 			struct dccg *dccg,
1041bb76ff1Sjsg 			enum streamclk_source src,
1051bb76ff1Sjsg 			int otg_inst,
1061bb76ff1Sjsg 			int dp_hpo_inst);
1071bb76ff1Sjsg 
1081bb76ff1Sjsg 	void (*enable_symclk32_se)(
1091bb76ff1Sjsg 			struct dccg *dccg,
1101bb76ff1Sjsg 			int hpo_se_inst,
1111bb76ff1Sjsg 			enum phyd32clk_clock_source phyd32clk);
1121bb76ff1Sjsg 
1131bb76ff1Sjsg 	void (*disable_symclk32_se)(
1141bb76ff1Sjsg 			struct dccg *dccg,
1151bb76ff1Sjsg 			int hpo_se_inst);
1161bb76ff1Sjsg 
1171bb76ff1Sjsg 	void (*enable_symclk32_le)(
1181bb76ff1Sjsg 			struct dccg *dccg,
1191bb76ff1Sjsg 			int hpo_le_inst,
1201bb76ff1Sjsg 			enum phyd32clk_clock_source phyd32clk);
1211bb76ff1Sjsg 
1221bb76ff1Sjsg 	void (*disable_symclk32_le)(
1231bb76ff1Sjsg 			struct dccg *dccg,
1241bb76ff1Sjsg 			int hpo_le_inst);
1251bb76ff1Sjsg 
126*f005ef32Sjsg 	void (*set_symclk32_le_root_clock_gating)(
127*f005ef32Sjsg 			struct dccg *dccg,
128*f005ef32Sjsg 			int hpo_le_inst,
129*f005ef32Sjsg 			bool enable);
130*f005ef32Sjsg 
1315ca02815Sjsg 	void (*set_physymclk)(
1325ca02815Sjsg 			struct dccg *dccg,
1335ca02815Sjsg 			int phy_inst,
1345ca02815Sjsg 			enum physymclk_clock_source clk_src,
1355ca02815Sjsg 			bool force_enable);
1365ca02815Sjsg 
1375ca02815Sjsg 	void (*set_dtbclk_dto)(
1385ca02815Sjsg 			struct dccg *dccg,
1391bb76ff1Sjsg 			const struct dtbclk_dto_params *params);
1405ca02815Sjsg 
1415ca02815Sjsg 	void (*set_audio_dtbclk_dto)(
1425ca02815Sjsg 			struct dccg *dccg,
1431bb76ff1Sjsg 			const struct dtbclk_dto_params *params);
1445ca02815Sjsg 
1455ca02815Sjsg 	void (*set_dispclk_change_mode)(
1465ca02815Sjsg 			struct dccg *dccg,
1475ca02815Sjsg 			enum dentist_dispclk_change_mode change_mode);
1481bb76ff1Sjsg 
1491bb76ff1Sjsg 	void (*disable_dsc)(
1501bb76ff1Sjsg 		struct dccg *dccg,
1511bb76ff1Sjsg 		int inst);
1521bb76ff1Sjsg 
1531bb76ff1Sjsg 	void (*enable_dsc)(
1541bb76ff1Sjsg 		struct dccg *dccg,
1551bb76ff1Sjsg 		int inst);
1561bb76ff1Sjsg 
1571bb36c75Sjsg 	void (*set_pixel_rate_div)(struct dccg *dccg,
1581bb76ff1Sjsg 			uint32_t otg_inst,
1591bb76ff1Sjsg 			enum pixel_rate_div k1,
1601bb76ff1Sjsg 			enum pixel_rate_div k2);
1611bb76ff1Sjsg 
1621bb76ff1Sjsg 	void (*set_valid_pixel_rate)(
1631bb76ff1Sjsg 			struct dccg *dccg,
1641bb76ff1Sjsg 			int ref_dtbclk_khz,
1651bb76ff1Sjsg 			int otg_inst,
1661bb76ff1Sjsg 			int pixclk_khz);
1671bb76ff1Sjsg 
168*f005ef32Sjsg 	void (*trigger_dio_fifo_resync)(
169*f005ef32Sjsg 			struct dccg *dccg);
170*f005ef32Sjsg 
1711bb36c75Sjsg 	void (*dpp_root_clock_control)(
1721bb36c75Sjsg 			struct dccg *dccg,
1731bb36c75Sjsg 			unsigned int dpp_inst,
1741bb36c75Sjsg 			bool clock_on);
175*f005ef32Sjsg 
176*f005ef32Sjsg 	void (*enable_symclk_se)(
177*f005ef32Sjsg 			struct dccg *dccg,
178*f005ef32Sjsg 			uint32_t stream_enc_inst,
179*f005ef32Sjsg 			uint32_t link_enc_inst);
180*f005ef32Sjsg 
181*f005ef32Sjsg 	void (*disable_symclk_se)(
182*f005ef32Sjsg 			struct dccg *dccg,
183*f005ef32Sjsg 			uint32_t stream_enc_inst,
184*f005ef32Sjsg 			uint32_t link_enc_inst);
185c349dbc7Sjsg };
186c349dbc7Sjsg 
187c349dbc7Sjsg #endif //__DAL_DCCG_H__
188