15ca02815Sjsg /* 25ca02815Sjsg * Copyright 2019 Advanced Micro Devices, Inc. 35ca02815Sjsg * 45ca02815Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 55ca02815Sjsg * copy of this software and associated documentation files (the "Software"), 65ca02815Sjsg * to deal in the Software without restriction, including without limitation 75ca02815Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 85ca02815Sjsg * and/or sell copies of the Software, and to permit persons to whom the 95ca02815Sjsg * Software is furnished to do so, subject to the following conditions: 105ca02815Sjsg * 115ca02815Sjsg * The above copyright notice and this permission notice shall be included in 125ca02815Sjsg * all copies or substantial portions of the Software. 135ca02815Sjsg * 145ca02815Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 155ca02815Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 165ca02815Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 175ca02815Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 185ca02815Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 195ca02815Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 205ca02815Sjsg * OTHER DEALINGS IN THE SOFTWARE. 215ca02815Sjsg * 225ca02815Sjsg * Authors: AMD 235ca02815Sjsg * 245ca02815Sjsg */ 255ca02815Sjsg 265ca02815Sjsg 275ca02815Sjsg #include "dm_services.h" 285ca02815Sjsg #include "dc.h" 295ca02815Sjsg 305ca02815Sjsg #include "dcn31/dcn31_init.h" 315ca02815Sjsg 325ca02815Sjsg #include "resource.h" 335ca02815Sjsg #include "include/irq_service_interface.h" 345ca02815Sjsg #include "dcn31_resource.h" 355ca02815Sjsg 365ca02815Sjsg #include "dcn20/dcn20_resource.h" 375ca02815Sjsg #include "dcn30/dcn30_resource.h" 385ca02815Sjsg 391bb76ff1Sjsg #include "dml/dcn30/dcn30_fpu.h" 401bb76ff1Sjsg 415ca02815Sjsg #include "dcn10/dcn10_ipp.h" 425ca02815Sjsg #include "dcn30/dcn30_hubbub.h" 435ca02815Sjsg #include "dcn31/dcn31_hubbub.h" 445ca02815Sjsg #include "dcn30/dcn30_mpc.h" 455ca02815Sjsg #include "dcn31/dcn31_hubp.h" 465ca02815Sjsg #include "irq/dcn31/irq_service_dcn31.h" 475ca02815Sjsg #include "dcn30/dcn30_dpp.h" 485ca02815Sjsg #include "dcn31/dcn31_optc.h" 495ca02815Sjsg #include "dcn20/dcn20_hwseq.h" 505ca02815Sjsg #include "dcn30/dcn30_hwseq.h" 515ca02815Sjsg #include "dce110/dce110_hw_sequencer.h" 525ca02815Sjsg #include "dcn30/dcn30_opp.h" 535ca02815Sjsg #include "dcn20/dcn20_dsc.h" 545ca02815Sjsg #include "dcn30/dcn30_vpg.h" 555ca02815Sjsg #include "dcn30/dcn30_afmt.h" 565ca02815Sjsg #include "dcn30/dcn30_dio_stream_encoder.h" 571bb76ff1Sjsg #include "dcn31/dcn31_hpo_dp_stream_encoder.h" 581bb76ff1Sjsg #include "dcn31/dcn31_hpo_dp_link_encoder.h" 591bb76ff1Sjsg #include "dcn31/dcn31_apg.h" 605ca02815Sjsg #include "dcn31/dcn31_dio_link_encoder.h" 611bb76ff1Sjsg #include "dcn31/dcn31_vpg.h" 621bb76ff1Sjsg #include "dcn31/dcn31_afmt.h" 635ca02815Sjsg #include "dce/dce_clock_source.h" 645ca02815Sjsg #include "dce/dce_audio.h" 655ca02815Sjsg #include "dce/dce_hwseq.h" 665ca02815Sjsg #include "clk_mgr.h" 675ca02815Sjsg #include "virtual/virtual_stream_encoder.h" 685ca02815Sjsg #include "dce110/dce110_resource.h" 695ca02815Sjsg #include "dml/display_mode_vba.h" 701bb76ff1Sjsg #include "dml/dcn31/dcn31_fpu.h" 715ca02815Sjsg #include "dcn31/dcn31_dccg.h" 725ca02815Sjsg #include "dcn10/dcn10_resource.h" 735ca02815Sjsg #include "dcn31_panel_cntl.h" 745ca02815Sjsg 755ca02815Sjsg #include "dcn30/dcn30_dwb.h" 765ca02815Sjsg #include "dcn30/dcn30_mmhubbub.h" 775ca02815Sjsg 785ca02815Sjsg // TODO: change include headers /amd/include/asic_reg after upstream 795ca02815Sjsg #include "yellow_carp_offset.h" 805ca02815Sjsg #include "dcn/dcn_3_1_2_offset.h" 815ca02815Sjsg #include "dcn/dcn_3_1_2_sh_mask.h" 825ca02815Sjsg #include "nbio/nbio_7_2_0_offset.h" 835ca02815Sjsg #include "dpcs/dpcs_4_2_0_offset.h" 845ca02815Sjsg #include "dpcs/dpcs_4_2_0_sh_mask.h" 855ca02815Sjsg #include "mmhub/mmhub_2_3_0_offset.h" 865ca02815Sjsg #include "mmhub/mmhub_2_3_0_sh_mask.h" 875ca02815Sjsg 885ca02815Sjsg 895ca02815Sjsg #define regDCHUBBUB_DEBUG_CTRL_0 0x04d6 905ca02815Sjsg #define regDCHUBBUB_DEBUG_CTRL_0_BASE_IDX 2 915ca02815Sjsg #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH__SHIFT 0x10 925ca02815Sjsg #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH_MASK 0x01FF0000L 935ca02815Sjsg 945ca02815Sjsg #include "reg_helper.h" 955ca02815Sjsg #include "dce/dmub_abm.h" 965ca02815Sjsg #include "dce/dmub_psr.h" 975ca02815Sjsg #include "dce/dce_aux.h" 985ca02815Sjsg #include "dce/dce_i2c.h" 99f005ef32Sjsg #include "dce/dmub_replay.h" 1005ca02815Sjsg 1015ca02815Sjsg #include "dml/dcn30/display_mode_vba_30.h" 1025ca02815Sjsg #include "vm_helper.h" 1035ca02815Sjsg #include "dcn20/dcn20_vmid.h" 1045ca02815Sjsg 1055ca02815Sjsg #include "link_enc_cfg.h" 1065ca02815Sjsg 1075ca02815Sjsg #define DC_LOGGER_INIT(logger) 1085ca02815Sjsg 1095ca02815Sjsg enum dcn31_clk_src_array_id { 1105ca02815Sjsg DCN31_CLK_SRC_PLL0, 1115ca02815Sjsg DCN31_CLK_SRC_PLL1, 1125ca02815Sjsg DCN31_CLK_SRC_PLL2, 1135ca02815Sjsg DCN31_CLK_SRC_PLL3, 1145ca02815Sjsg DCN31_CLK_SRC_PLL4, 1155ca02815Sjsg DCN30_CLK_SRC_TOTAL 1165ca02815Sjsg }; 1175ca02815Sjsg 1185ca02815Sjsg /* begin ********************* 1195ca02815Sjsg * macros to expend register list macro defined in HW object header file 1205ca02815Sjsg */ 1215ca02815Sjsg 1225ca02815Sjsg /* DCN */ 1235ca02815Sjsg #define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg 1245ca02815Sjsg 1255ca02815Sjsg #define BASE(seg) BASE_INNER(seg) 1265ca02815Sjsg 1275ca02815Sjsg #define SR(reg_name)\ 1285ca02815Sjsg .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 1295ca02815Sjsg reg ## reg_name 1305ca02815Sjsg 1315ca02815Sjsg #define SRI(reg_name, block, id)\ 1325ca02815Sjsg .reg_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 1335ca02815Sjsg reg ## block ## id ## _ ## reg_name 1345ca02815Sjsg 1355ca02815Sjsg #define SRI2(reg_name, block, id)\ 1365ca02815Sjsg .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 1375ca02815Sjsg reg ## reg_name 1385ca02815Sjsg 1395ca02815Sjsg #define SRIR(var_name, reg_name, block, id)\ 1405ca02815Sjsg .var_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 1415ca02815Sjsg reg ## block ## id ## _ ## reg_name 1425ca02815Sjsg 1435ca02815Sjsg #define SRII(reg_name, block, id)\ 1445ca02815Sjsg .reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 1455ca02815Sjsg reg ## block ## id ## _ ## reg_name 1465ca02815Sjsg 1475ca02815Sjsg #define SRII_MPC_RMU(reg_name, block, id)\ 1485ca02815Sjsg .RMU##_##reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 1495ca02815Sjsg reg ## block ## id ## _ ## reg_name 1505ca02815Sjsg 1515ca02815Sjsg #define SRII_DWB(reg_name, temp_name, block, id)\ 1525ca02815Sjsg .reg_name[id] = BASE(reg ## block ## id ## _ ## temp_name ## _BASE_IDX) + \ 1535ca02815Sjsg reg ## block ## id ## _ ## temp_name 1545ca02815Sjsg 155f005ef32Sjsg #define SF_DWB2(reg_name, block, id, field_name, post_fix) \ 156f005ef32Sjsg .field_name = reg_name ## __ ## field_name ## post_fix 157f005ef32Sjsg 1585ca02815Sjsg #define DCCG_SRII(reg_name, block, id)\ 1595ca02815Sjsg .block ## _ ## reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 1605ca02815Sjsg reg ## block ## id ## _ ## reg_name 1615ca02815Sjsg 1625ca02815Sjsg #define VUPDATE_SRII(reg_name, block, id)\ 1635ca02815Sjsg .reg_name[id] = BASE(reg ## reg_name ## _ ## block ## id ## _BASE_IDX) + \ 1645ca02815Sjsg reg ## reg_name ## _ ## block ## id 1655ca02815Sjsg 1665ca02815Sjsg /* NBIO */ 1675ca02815Sjsg #define NBIO_BASE_INNER(seg) \ 1685ca02815Sjsg NBIO_BASE__INST0_SEG ## seg 1695ca02815Sjsg 1705ca02815Sjsg #define NBIO_BASE(seg) \ 1715ca02815Sjsg NBIO_BASE_INNER(seg) 1725ca02815Sjsg 1735ca02815Sjsg #define NBIO_SR(reg_name)\ 1745ca02815Sjsg .reg_name = NBIO_BASE(regBIF_BX1_ ## reg_name ## _BASE_IDX) + \ 1755ca02815Sjsg regBIF_BX1_ ## reg_name 1765ca02815Sjsg 1775ca02815Sjsg /* MMHUB */ 1785ca02815Sjsg #define MMHUB_BASE_INNER(seg) \ 1795ca02815Sjsg MMHUB_BASE__INST0_SEG ## seg 1805ca02815Sjsg 1815ca02815Sjsg #define MMHUB_BASE(seg) \ 1825ca02815Sjsg MMHUB_BASE_INNER(seg) 1835ca02815Sjsg 1845ca02815Sjsg #define MMHUB_SR(reg_name)\ 1855ca02815Sjsg .reg_name = MMHUB_BASE(mm ## reg_name ## _BASE_IDX) + \ 1865ca02815Sjsg mm ## reg_name 1875ca02815Sjsg 1885ca02815Sjsg /* CLOCK */ 1895ca02815Sjsg #define CLK_BASE_INNER(seg) \ 1905ca02815Sjsg CLK_BASE__INST0_SEG ## seg 1915ca02815Sjsg 1925ca02815Sjsg #define CLK_BASE(seg) \ 1935ca02815Sjsg CLK_BASE_INNER(seg) 1945ca02815Sjsg 1955ca02815Sjsg #define CLK_SRI(reg_name, block, inst)\ 1965ca02815Sjsg .reg_name = CLK_BASE(reg ## block ## _ ## inst ## _ ## reg_name ## _BASE_IDX) + \ 1975ca02815Sjsg reg ## block ## _ ## inst ## _ ## reg_name 1985ca02815Sjsg 1995ca02815Sjsg 2005ca02815Sjsg static const struct bios_registers bios_regs = { 2015ca02815Sjsg NBIO_SR(BIOS_SCRATCH_3), 2025ca02815Sjsg NBIO_SR(BIOS_SCRATCH_6) 2035ca02815Sjsg }; 2045ca02815Sjsg 2055ca02815Sjsg #define clk_src_regs(index, pllid)\ 2065ca02815Sjsg [index] = {\ 2075ca02815Sjsg CS_COMMON_REG_LIST_DCN3_0(index, pllid),\ 2085ca02815Sjsg } 2095ca02815Sjsg 2105ca02815Sjsg static const struct dce110_clk_src_regs clk_src_regs[] = { 2115ca02815Sjsg clk_src_regs(0, A), 2125ca02815Sjsg clk_src_regs(1, B), 2135ca02815Sjsg clk_src_regs(2, C), 2145ca02815Sjsg clk_src_regs(3, D), 2155ca02815Sjsg clk_src_regs(4, E) 2165ca02815Sjsg }; 2175ca02815Sjsg /*pll_id being rempped in dmub, in driver it is logical instance*/ 2185ca02815Sjsg static const struct dce110_clk_src_regs clk_src_regs_b0[] = { 2195ca02815Sjsg clk_src_regs(0, A), 2205ca02815Sjsg clk_src_regs(1, B), 2215ca02815Sjsg clk_src_regs(2, F), 2225ca02815Sjsg clk_src_regs(3, G), 2235ca02815Sjsg clk_src_regs(4, E) 2245ca02815Sjsg }; 2255ca02815Sjsg 2265ca02815Sjsg static const struct dce110_clk_src_shift cs_shift = { 2275ca02815Sjsg CS_COMMON_MASK_SH_LIST_DCN2_0(__SHIFT) 2285ca02815Sjsg }; 2295ca02815Sjsg 2305ca02815Sjsg static const struct dce110_clk_src_mask cs_mask = { 2315ca02815Sjsg CS_COMMON_MASK_SH_LIST_DCN2_0(_MASK) 2325ca02815Sjsg }; 2335ca02815Sjsg 2345ca02815Sjsg #define abm_regs(id)\ 2355ca02815Sjsg [id] = {\ 2361bb76ff1Sjsg ABM_DCN302_REG_LIST(id)\ 2375ca02815Sjsg } 2385ca02815Sjsg 2395ca02815Sjsg static const struct dce_abm_registers abm_regs[] = { 2405ca02815Sjsg abm_regs(0), 2415ca02815Sjsg abm_regs(1), 2425ca02815Sjsg abm_regs(2), 2435ca02815Sjsg abm_regs(3), 2445ca02815Sjsg }; 2455ca02815Sjsg 2465ca02815Sjsg static const struct dce_abm_shift abm_shift = { 2475ca02815Sjsg ABM_MASK_SH_LIST_DCN30(__SHIFT) 2485ca02815Sjsg }; 2495ca02815Sjsg 2505ca02815Sjsg static const struct dce_abm_mask abm_mask = { 2515ca02815Sjsg ABM_MASK_SH_LIST_DCN30(_MASK) 2525ca02815Sjsg }; 2535ca02815Sjsg 2545ca02815Sjsg #define audio_regs(id)\ 2555ca02815Sjsg [id] = {\ 2565ca02815Sjsg AUD_COMMON_REG_LIST(id)\ 2575ca02815Sjsg } 2585ca02815Sjsg 2595ca02815Sjsg static const struct dce_audio_registers audio_regs[] = { 2605ca02815Sjsg audio_regs(0), 2615ca02815Sjsg audio_regs(1), 2625ca02815Sjsg audio_regs(2), 2635ca02815Sjsg audio_regs(3), 2645ca02815Sjsg audio_regs(4), 2655ca02815Sjsg audio_regs(5), 2665ca02815Sjsg audio_regs(6) 2675ca02815Sjsg }; 2685ca02815Sjsg 2695ca02815Sjsg #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\ 2705ca02815Sjsg SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\ 2715ca02815Sjsg SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\ 2725ca02815Sjsg AUD_COMMON_MASK_SH_LIST_BASE(mask_sh) 2735ca02815Sjsg 2745ca02815Sjsg static const struct dce_audio_shift audio_shift = { 2755ca02815Sjsg DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT) 2765ca02815Sjsg }; 2775ca02815Sjsg 2785ca02815Sjsg static const struct dce_audio_mask audio_mask = { 2795ca02815Sjsg DCE120_AUD_COMMON_MASK_SH_LIST(_MASK) 2805ca02815Sjsg }; 2815ca02815Sjsg 2825ca02815Sjsg #define vpg_regs(id)\ 2835ca02815Sjsg [id] = {\ 2841bb76ff1Sjsg VPG_DCN31_REG_LIST(id)\ 2855ca02815Sjsg } 2865ca02815Sjsg 2871bb76ff1Sjsg static const struct dcn31_vpg_registers vpg_regs[] = { 2885ca02815Sjsg vpg_regs(0), 2895ca02815Sjsg vpg_regs(1), 2905ca02815Sjsg vpg_regs(2), 2915ca02815Sjsg vpg_regs(3), 2925ca02815Sjsg vpg_regs(4), 2935ca02815Sjsg vpg_regs(5), 2945ca02815Sjsg vpg_regs(6), 2955ca02815Sjsg vpg_regs(7), 2965ca02815Sjsg vpg_regs(8), 2975ca02815Sjsg vpg_regs(9), 2985ca02815Sjsg }; 2995ca02815Sjsg 3001bb76ff1Sjsg static const struct dcn31_vpg_shift vpg_shift = { 3011bb76ff1Sjsg DCN31_VPG_MASK_SH_LIST(__SHIFT) 3025ca02815Sjsg }; 3035ca02815Sjsg 3041bb76ff1Sjsg static const struct dcn31_vpg_mask vpg_mask = { 3051bb76ff1Sjsg DCN31_VPG_MASK_SH_LIST(_MASK) 3065ca02815Sjsg }; 3075ca02815Sjsg 3085ca02815Sjsg #define afmt_regs(id)\ 3095ca02815Sjsg [id] = {\ 3101bb76ff1Sjsg AFMT_DCN31_REG_LIST(id)\ 3115ca02815Sjsg } 3125ca02815Sjsg 3131bb76ff1Sjsg static const struct dcn31_afmt_registers afmt_regs[] = { 3145ca02815Sjsg afmt_regs(0), 3155ca02815Sjsg afmt_regs(1), 3165ca02815Sjsg afmt_regs(2), 3175ca02815Sjsg afmt_regs(3), 3185ca02815Sjsg afmt_regs(4), 3195ca02815Sjsg afmt_regs(5) 3205ca02815Sjsg }; 3215ca02815Sjsg 3221bb76ff1Sjsg static const struct dcn31_afmt_shift afmt_shift = { 3231bb76ff1Sjsg DCN31_AFMT_MASK_SH_LIST(__SHIFT) 3245ca02815Sjsg }; 3255ca02815Sjsg 3261bb76ff1Sjsg static const struct dcn31_afmt_mask afmt_mask = { 3271bb76ff1Sjsg DCN31_AFMT_MASK_SH_LIST(_MASK) 3281bb76ff1Sjsg }; 3291bb76ff1Sjsg 3301bb76ff1Sjsg #define apg_regs(id)\ 3311bb76ff1Sjsg [id] = {\ 3321bb76ff1Sjsg APG_DCN31_REG_LIST(id)\ 3331bb76ff1Sjsg } 3341bb76ff1Sjsg 3351bb76ff1Sjsg static const struct dcn31_apg_registers apg_regs[] = { 3361bb76ff1Sjsg apg_regs(0), 3371bb76ff1Sjsg apg_regs(1), 3381bb76ff1Sjsg apg_regs(2), 3391bb76ff1Sjsg apg_regs(3) 3401bb76ff1Sjsg }; 3411bb76ff1Sjsg 3421bb76ff1Sjsg static const struct dcn31_apg_shift apg_shift = { 3431bb76ff1Sjsg DCN31_APG_MASK_SH_LIST(__SHIFT) 3441bb76ff1Sjsg }; 3451bb76ff1Sjsg 3461bb76ff1Sjsg static const struct dcn31_apg_mask apg_mask = { 3471bb76ff1Sjsg DCN31_APG_MASK_SH_LIST(_MASK) 3485ca02815Sjsg }; 3495ca02815Sjsg 3505ca02815Sjsg #define stream_enc_regs(id)\ 3515ca02815Sjsg [id] = {\ 3525ca02815Sjsg SE_DCN3_REG_LIST(id)\ 3535ca02815Sjsg } 3545ca02815Sjsg 3557c61434bSjsg /* Some encoders won't be initialized here - but they're logical, not physical. */ 3567c61434bSjsg static const struct dcn10_stream_enc_registers stream_enc_regs[ENGINE_ID_COUNT] = { 3575ca02815Sjsg stream_enc_regs(0), 3585ca02815Sjsg stream_enc_regs(1), 3595ca02815Sjsg stream_enc_regs(2), 3605ca02815Sjsg stream_enc_regs(3), 3615ca02815Sjsg stream_enc_regs(4) 3625ca02815Sjsg }; 3635ca02815Sjsg 3645ca02815Sjsg static const struct dcn10_stream_encoder_shift se_shift = { 3655ca02815Sjsg SE_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 3665ca02815Sjsg }; 3675ca02815Sjsg 3685ca02815Sjsg static const struct dcn10_stream_encoder_mask se_mask = { 3695ca02815Sjsg SE_COMMON_MASK_SH_LIST_DCN30(_MASK) 3705ca02815Sjsg }; 3715ca02815Sjsg 3725ca02815Sjsg 3735ca02815Sjsg #define aux_regs(id)\ 3745ca02815Sjsg [id] = {\ 3755ca02815Sjsg DCN2_AUX_REG_LIST(id)\ 3765ca02815Sjsg } 3775ca02815Sjsg 3785ca02815Sjsg static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = { 3795ca02815Sjsg aux_regs(0), 3805ca02815Sjsg aux_regs(1), 3815ca02815Sjsg aux_regs(2), 3825ca02815Sjsg aux_regs(3), 3835ca02815Sjsg aux_regs(4) 3845ca02815Sjsg }; 3855ca02815Sjsg 3865ca02815Sjsg #define hpd_regs(id)\ 3875ca02815Sjsg [id] = {\ 3885ca02815Sjsg HPD_REG_LIST(id)\ 3895ca02815Sjsg } 3905ca02815Sjsg 3915ca02815Sjsg static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = { 3925ca02815Sjsg hpd_regs(0), 3935ca02815Sjsg hpd_regs(1), 3945ca02815Sjsg hpd_regs(2), 3955ca02815Sjsg hpd_regs(3), 3965ca02815Sjsg hpd_regs(4) 3975ca02815Sjsg }; 3985ca02815Sjsg 3995ca02815Sjsg #define link_regs(id, phyid)\ 4005ca02815Sjsg [id] = {\ 4015ca02815Sjsg LE_DCN31_REG_LIST(id), \ 4025ca02815Sjsg UNIPHY_DCN2_REG_LIST(phyid), \ 4035ca02815Sjsg DPCS_DCN31_REG_LIST(id), \ 4045ca02815Sjsg } 4055ca02815Sjsg 4065ca02815Sjsg static const struct dce110_aux_registers_shift aux_shift = { 4075ca02815Sjsg DCN_AUX_MASK_SH_LIST(__SHIFT) 4085ca02815Sjsg }; 4095ca02815Sjsg 4105ca02815Sjsg static const struct dce110_aux_registers_mask aux_mask = { 4115ca02815Sjsg DCN_AUX_MASK_SH_LIST(_MASK) 4125ca02815Sjsg }; 4135ca02815Sjsg 4145ca02815Sjsg static const struct dcn10_link_enc_registers link_enc_regs[] = { 4155ca02815Sjsg link_regs(0, A), 4165ca02815Sjsg link_regs(1, B), 4175ca02815Sjsg link_regs(2, C), 4185ca02815Sjsg link_regs(3, D), 4195ca02815Sjsg link_regs(4, E) 4205ca02815Sjsg }; 4215ca02815Sjsg 4225ca02815Sjsg static const struct dcn10_link_enc_shift le_shift = { 4235ca02815Sjsg LINK_ENCODER_MASK_SH_LIST_DCN31(__SHIFT), \ 4245ca02815Sjsg DPCS_DCN31_MASK_SH_LIST(__SHIFT) 4255ca02815Sjsg }; 4265ca02815Sjsg 4275ca02815Sjsg static const struct dcn10_link_enc_mask le_mask = { 4285ca02815Sjsg LINK_ENCODER_MASK_SH_LIST_DCN31(_MASK), \ 4295ca02815Sjsg DPCS_DCN31_MASK_SH_LIST(_MASK) 4305ca02815Sjsg }; 4315ca02815Sjsg 4321bb76ff1Sjsg #define hpo_dp_stream_encoder_reg_list(id)\ 4331bb76ff1Sjsg [id] = {\ 4341bb76ff1Sjsg DCN3_1_HPO_DP_STREAM_ENC_REG_LIST(id)\ 4351bb76ff1Sjsg } 4361bb76ff1Sjsg 4371bb76ff1Sjsg static const struct dcn31_hpo_dp_stream_encoder_registers hpo_dp_stream_enc_regs[] = { 4381bb76ff1Sjsg hpo_dp_stream_encoder_reg_list(0), 4391bb76ff1Sjsg hpo_dp_stream_encoder_reg_list(1), 4401bb76ff1Sjsg hpo_dp_stream_encoder_reg_list(2), 4411bb76ff1Sjsg hpo_dp_stream_encoder_reg_list(3), 4421bb76ff1Sjsg }; 4431bb76ff1Sjsg 4441bb76ff1Sjsg static const struct dcn31_hpo_dp_stream_encoder_shift hpo_dp_se_shift = { 4451bb76ff1Sjsg DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(__SHIFT) 4461bb76ff1Sjsg }; 4471bb76ff1Sjsg 4481bb76ff1Sjsg static const struct dcn31_hpo_dp_stream_encoder_mask hpo_dp_se_mask = { 4491bb76ff1Sjsg DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(_MASK) 4501bb76ff1Sjsg }; 4511bb76ff1Sjsg 4521bb76ff1Sjsg #define hpo_dp_link_encoder_reg_list(id)\ 4531bb76ff1Sjsg [id] = {\ 4541bb76ff1Sjsg DCN3_1_HPO_DP_LINK_ENC_REG_LIST(id),\ 4551bb76ff1Sjsg DCN3_1_RDPCSTX_REG_LIST(0),\ 4561bb76ff1Sjsg DCN3_1_RDPCSTX_REG_LIST(1),\ 4571bb76ff1Sjsg DCN3_1_RDPCSTX_REG_LIST(2),\ 4581bb76ff1Sjsg DCN3_1_RDPCSTX_REG_LIST(3),\ 4591bb76ff1Sjsg DCN3_1_RDPCSTX_REG_LIST(4)\ 4601bb76ff1Sjsg } 4611bb76ff1Sjsg 4621bb76ff1Sjsg static const struct dcn31_hpo_dp_link_encoder_registers hpo_dp_link_enc_regs[] = { 4631bb76ff1Sjsg hpo_dp_link_encoder_reg_list(0), 4641bb76ff1Sjsg hpo_dp_link_encoder_reg_list(1), 4651bb76ff1Sjsg }; 4661bb76ff1Sjsg 4671bb76ff1Sjsg static const struct dcn31_hpo_dp_link_encoder_shift hpo_dp_le_shift = { 4681bb76ff1Sjsg DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(__SHIFT) 4691bb76ff1Sjsg }; 4701bb76ff1Sjsg 4711bb76ff1Sjsg static const struct dcn31_hpo_dp_link_encoder_mask hpo_dp_le_mask = { 4721bb76ff1Sjsg DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(_MASK) 4731bb76ff1Sjsg }; 4741bb76ff1Sjsg 4755ca02815Sjsg #define dpp_regs(id)\ 4765ca02815Sjsg [id] = {\ 4775ca02815Sjsg DPP_REG_LIST_DCN30(id),\ 4785ca02815Sjsg } 4795ca02815Sjsg 4805ca02815Sjsg static const struct dcn3_dpp_registers dpp_regs[] = { 4815ca02815Sjsg dpp_regs(0), 4825ca02815Sjsg dpp_regs(1), 4835ca02815Sjsg dpp_regs(2), 4845ca02815Sjsg dpp_regs(3) 4855ca02815Sjsg }; 4865ca02815Sjsg 4875ca02815Sjsg static const struct dcn3_dpp_shift tf_shift = { 4885ca02815Sjsg DPP_REG_LIST_SH_MASK_DCN30(__SHIFT) 4895ca02815Sjsg }; 4905ca02815Sjsg 4915ca02815Sjsg static const struct dcn3_dpp_mask tf_mask = { 4925ca02815Sjsg DPP_REG_LIST_SH_MASK_DCN30(_MASK) 4935ca02815Sjsg }; 4945ca02815Sjsg 4955ca02815Sjsg #define opp_regs(id)\ 4965ca02815Sjsg [id] = {\ 4975ca02815Sjsg OPP_REG_LIST_DCN30(id),\ 4985ca02815Sjsg } 4995ca02815Sjsg 5005ca02815Sjsg static const struct dcn20_opp_registers opp_regs[] = { 5015ca02815Sjsg opp_regs(0), 5025ca02815Sjsg opp_regs(1), 5035ca02815Sjsg opp_regs(2), 5045ca02815Sjsg opp_regs(3) 5055ca02815Sjsg }; 5065ca02815Sjsg 5075ca02815Sjsg static const struct dcn20_opp_shift opp_shift = { 5085ca02815Sjsg OPP_MASK_SH_LIST_DCN20(__SHIFT) 5095ca02815Sjsg }; 5105ca02815Sjsg 5115ca02815Sjsg static const struct dcn20_opp_mask opp_mask = { 5125ca02815Sjsg OPP_MASK_SH_LIST_DCN20(_MASK) 5135ca02815Sjsg }; 5145ca02815Sjsg 5155ca02815Sjsg #define aux_engine_regs(id)\ 5165ca02815Sjsg [id] = {\ 5175ca02815Sjsg AUX_COMMON_REG_LIST0(id), \ 5185ca02815Sjsg .AUXN_IMPCAL = 0, \ 5195ca02815Sjsg .AUXP_IMPCAL = 0, \ 5205ca02815Sjsg .AUX_RESET_MASK = DP_AUX0_AUX_CONTROL__AUX_RESET_MASK, \ 5215ca02815Sjsg } 5225ca02815Sjsg 5235ca02815Sjsg static const struct dce110_aux_registers aux_engine_regs[] = { 5245ca02815Sjsg aux_engine_regs(0), 5255ca02815Sjsg aux_engine_regs(1), 5265ca02815Sjsg aux_engine_regs(2), 5275ca02815Sjsg aux_engine_regs(3), 5285ca02815Sjsg aux_engine_regs(4) 5295ca02815Sjsg }; 5305ca02815Sjsg 5315ca02815Sjsg #define dwbc_regs_dcn3(id)\ 5325ca02815Sjsg [id] = {\ 5335ca02815Sjsg DWBC_COMMON_REG_LIST_DCN30(id),\ 5345ca02815Sjsg } 5355ca02815Sjsg 5365ca02815Sjsg static const struct dcn30_dwbc_registers dwbc30_regs[] = { 5375ca02815Sjsg dwbc_regs_dcn3(0), 5385ca02815Sjsg }; 5395ca02815Sjsg 5405ca02815Sjsg static const struct dcn30_dwbc_shift dwbc30_shift = { 5415ca02815Sjsg DWBC_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 5425ca02815Sjsg }; 5435ca02815Sjsg 5445ca02815Sjsg static const struct dcn30_dwbc_mask dwbc30_mask = { 5455ca02815Sjsg DWBC_COMMON_MASK_SH_LIST_DCN30(_MASK) 5465ca02815Sjsg }; 5475ca02815Sjsg 5485ca02815Sjsg #define mcif_wb_regs_dcn3(id)\ 5495ca02815Sjsg [id] = {\ 5505ca02815Sjsg MCIF_WB_COMMON_REG_LIST_DCN30(id),\ 5515ca02815Sjsg } 5525ca02815Sjsg 5535ca02815Sjsg static const struct dcn30_mmhubbub_registers mcif_wb30_regs[] = { 5545ca02815Sjsg mcif_wb_regs_dcn3(0) 5555ca02815Sjsg }; 5565ca02815Sjsg 5575ca02815Sjsg static const struct dcn30_mmhubbub_shift mcif_wb30_shift = { 5585ca02815Sjsg MCIF_WB_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 5595ca02815Sjsg }; 5605ca02815Sjsg 5615ca02815Sjsg static const struct dcn30_mmhubbub_mask mcif_wb30_mask = { 5625ca02815Sjsg MCIF_WB_COMMON_MASK_SH_LIST_DCN30(_MASK) 5635ca02815Sjsg }; 5645ca02815Sjsg 5655ca02815Sjsg #define dsc_regsDCN20(id)\ 5665ca02815Sjsg [id] = {\ 5675ca02815Sjsg DSC_REG_LIST_DCN20(id)\ 5685ca02815Sjsg } 5695ca02815Sjsg 5705ca02815Sjsg static const struct dcn20_dsc_registers dsc_regs[] = { 5715ca02815Sjsg dsc_regsDCN20(0), 5725ca02815Sjsg dsc_regsDCN20(1), 5735ca02815Sjsg dsc_regsDCN20(2) 5745ca02815Sjsg }; 5755ca02815Sjsg 5765ca02815Sjsg static const struct dcn20_dsc_shift dsc_shift = { 5775ca02815Sjsg DSC_REG_LIST_SH_MASK_DCN20(__SHIFT) 5785ca02815Sjsg }; 5795ca02815Sjsg 5805ca02815Sjsg static const struct dcn20_dsc_mask dsc_mask = { 5815ca02815Sjsg DSC_REG_LIST_SH_MASK_DCN20(_MASK) 5825ca02815Sjsg }; 5835ca02815Sjsg 5845ca02815Sjsg static const struct dcn30_mpc_registers mpc_regs = { 5855ca02815Sjsg MPC_REG_LIST_DCN3_0(0), 5865ca02815Sjsg MPC_REG_LIST_DCN3_0(1), 5875ca02815Sjsg MPC_REG_LIST_DCN3_0(2), 5885ca02815Sjsg MPC_REG_LIST_DCN3_0(3), 5895ca02815Sjsg MPC_OUT_MUX_REG_LIST_DCN3_0(0), 5905ca02815Sjsg MPC_OUT_MUX_REG_LIST_DCN3_0(1), 5915ca02815Sjsg MPC_OUT_MUX_REG_LIST_DCN3_0(2), 5925ca02815Sjsg MPC_OUT_MUX_REG_LIST_DCN3_0(3), 5935ca02815Sjsg MPC_RMU_GLOBAL_REG_LIST_DCN3AG, 5945ca02815Sjsg MPC_RMU_REG_LIST_DCN3AG(0), 5955ca02815Sjsg MPC_RMU_REG_LIST_DCN3AG(1), 5965ca02815Sjsg //MPC_RMU_REG_LIST_DCN3AG(2), 5975ca02815Sjsg MPC_DWB_MUX_REG_LIST_DCN3_0(0), 5985ca02815Sjsg }; 5995ca02815Sjsg 6005ca02815Sjsg static const struct dcn30_mpc_shift mpc_shift = { 6015ca02815Sjsg MPC_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 6025ca02815Sjsg }; 6035ca02815Sjsg 6045ca02815Sjsg static const struct dcn30_mpc_mask mpc_mask = { 6055ca02815Sjsg MPC_COMMON_MASK_SH_LIST_DCN30(_MASK) 6065ca02815Sjsg }; 6075ca02815Sjsg 6085ca02815Sjsg #define optc_regs(id)\ 6095ca02815Sjsg [id] = {OPTC_COMMON_REG_LIST_DCN3_1(id)} 6105ca02815Sjsg 6115ca02815Sjsg static const struct dcn_optc_registers optc_regs[] = { 6125ca02815Sjsg optc_regs(0), 6135ca02815Sjsg optc_regs(1), 6145ca02815Sjsg optc_regs(2), 6155ca02815Sjsg optc_regs(3) 6165ca02815Sjsg }; 6175ca02815Sjsg 6185ca02815Sjsg static const struct dcn_optc_shift optc_shift = { 6195ca02815Sjsg OPTC_COMMON_MASK_SH_LIST_DCN3_1(__SHIFT) 6205ca02815Sjsg }; 6215ca02815Sjsg 6225ca02815Sjsg static const struct dcn_optc_mask optc_mask = { 6235ca02815Sjsg OPTC_COMMON_MASK_SH_LIST_DCN3_1(_MASK) 6245ca02815Sjsg }; 6255ca02815Sjsg 6265ca02815Sjsg #define hubp_regs(id)\ 6275ca02815Sjsg [id] = {\ 6285ca02815Sjsg HUBP_REG_LIST_DCN30(id)\ 6295ca02815Sjsg } 6305ca02815Sjsg 6315ca02815Sjsg static const struct dcn_hubp2_registers hubp_regs[] = { 6325ca02815Sjsg hubp_regs(0), 6335ca02815Sjsg hubp_regs(1), 6345ca02815Sjsg hubp_regs(2), 6355ca02815Sjsg hubp_regs(3) 6365ca02815Sjsg }; 6375ca02815Sjsg 6385ca02815Sjsg 6395ca02815Sjsg static const struct dcn_hubp2_shift hubp_shift = { 6405ca02815Sjsg HUBP_MASK_SH_LIST_DCN31(__SHIFT) 6415ca02815Sjsg }; 6425ca02815Sjsg 6435ca02815Sjsg static const struct dcn_hubp2_mask hubp_mask = { 6445ca02815Sjsg HUBP_MASK_SH_LIST_DCN31(_MASK) 6455ca02815Sjsg }; 6465ca02815Sjsg static const struct dcn_hubbub_registers hubbub_reg = { 6475ca02815Sjsg HUBBUB_REG_LIST_DCN31(0) 6485ca02815Sjsg }; 6495ca02815Sjsg 6505ca02815Sjsg static const struct dcn_hubbub_shift hubbub_shift = { 6515ca02815Sjsg HUBBUB_MASK_SH_LIST_DCN31(__SHIFT) 6525ca02815Sjsg }; 6535ca02815Sjsg 6545ca02815Sjsg static const struct dcn_hubbub_mask hubbub_mask = { 6555ca02815Sjsg HUBBUB_MASK_SH_LIST_DCN31(_MASK) 6565ca02815Sjsg }; 6575ca02815Sjsg 6585ca02815Sjsg static const struct dccg_registers dccg_regs = { 6595ca02815Sjsg DCCG_REG_LIST_DCN31() 6605ca02815Sjsg }; 6615ca02815Sjsg 6625ca02815Sjsg static const struct dccg_shift dccg_shift = { 6635ca02815Sjsg DCCG_MASK_SH_LIST_DCN31(__SHIFT) 6645ca02815Sjsg }; 6655ca02815Sjsg 6665ca02815Sjsg static const struct dccg_mask dccg_mask = { 6675ca02815Sjsg DCCG_MASK_SH_LIST_DCN31(_MASK) 6685ca02815Sjsg }; 6695ca02815Sjsg 6705ca02815Sjsg 6715ca02815Sjsg #define SRII2(reg_name_pre, reg_name_post, id)\ 6725ca02815Sjsg .reg_name_pre ## _ ## reg_name_post[id] = BASE(reg ## reg_name_pre \ 6735ca02815Sjsg ## id ## _ ## reg_name_post ## _BASE_IDX) + \ 6745ca02815Sjsg reg ## reg_name_pre ## id ## _ ## reg_name_post 6755ca02815Sjsg 6765ca02815Sjsg 6775ca02815Sjsg #define HWSEQ_DCN31_REG_LIST()\ 6785ca02815Sjsg SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \ 6795ca02815Sjsg SR(DCHUBBUB_ARB_HOSTVM_CNTL), \ 6805ca02815Sjsg SR(DIO_MEM_PWR_CTRL), \ 6815ca02815Sjsg SR(ODM_MEM_PWR_CTRL3), \ 6825ca02815Sjsg SR(DMU_MEM_PWR_CNTL), \ 6835ca02815Sjsg SR(MMHUBBUB_MEM_PWR_CNTL), \ 6845ca02815Sjsg SR(DCCG_GATE_DISABLE_CNTL), \ 6855ca02815Sjsg SR(DCCG_GATE_DISABLE_CNTL2), \ 6865ca02815Sjsg SR(DCFCLK_CNTL),\ 6875ca02815Sjsg SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \ 6885ca02815Sjsg SRII(PIXEL_RATE_CNTL, OTG, 0), \ 6895ca02815Sjsg SRII(PIXEL_RATE_CNTL, OTG, 1),\ 6905ca02815Sjsg SRII(PIXEL_RATE_CNTL, OTG, 2),\ 6915ca02815Sjsg SRII(PIXEL_RATE_CNTL, OTG, 3),\ 6925ca02815Sjsg SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 6935ca02815Sjsg SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 6945ca02815Sjsg SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 6955ca02815Sjsg SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\ 6965ca02815Sjsg SR(MICROSECOND_TIME_BASE_DIV), \ 6975ca02815Sjsg SR(MILLISECOND_TIME_BASE_DIV), \ 6985ca02815Sjsg SR(DISPCLK_FREQ_CHANGE_CNTL), \ 6995ca02815Sjsg SR(RBBMIF_TIMEOUT_DIS), \ 7005ca02815Sjsg SR(RBBMIF_TIMEOUT_DIS_2), \ 7015ca02815Sjsg SR(DCHUBBUB_CRC_CTRL), \ 7025ca02815Sjsg SR(DPP_TOP0_DPP_CRC_CTRL), \ 7035ca02815Sjsg SR(DPP_TOP0_DPP_CRC_VAL_B_A), \ 7045ca02815Sjsg SR(DPP_TOP0_DPP_CRC_VAL_R_G), \ 7055ca02815Sjsg SR(MPC_CRC_CTRL), \ 7065ca02815Sjsg SR(MPC_CRC_RESULT_GB), \ 7075ca02815Sjsg SR(MPC_CRC_RESULT_C), \ 7085ca02815Sjsg SR(MPC_CRC_RESULT_AR), \ 7095ca02815Sjsg SR(DOMAIN0_PG_CONFIG), \ 7105ca02815Sjsg SR(DOMAIN1_PG_CONFIG), \ 7115ca02815Sjsg SR(DOMAIN2_PG_CONFIG), \ 7125ca02815Sjsg SR(DOMAIN3_PG_CONFIG), \ 7135ca02815Sjsg SR(DOMAIN16_PG_CONFIG), \ 7145ca02815Sjsg SR(DOMAIN17_PG_CONFIG), \ 7155ca02815Sjsg SR(DOMAIN18_PG_CONFIG), \ 7165ca02815Sjsg SR(DOMAIN0_PG_STATUS), \ 7175ca02815Sjsg SR(DOMAIN1_PG_STATUS), \ 7185ca02815Sjsg SR(DOMAIN2_PG_STATUS), \ 7195ca02815Sjsg SR(DOMAIN3_PG_STATUS), \ 7205ca02815Sjsg SR(DOMAIN16_PG_STATUS), \ 7215ca02815Sjsg SR(DOMAIN17_PG_STATUS), \ 7225ca02815Sjsg SR(DOMAIN18_PG_STATUS), \ 7235ca02815Sjsg SR(D1VGA_CONTROL), \ 7245ca02815Sjsg SR(D2VGA_CONTROL), \ 7255ca02815Sjsg SR(D3VGA_CONTROL), \ 7265ca02815Sjsg SR(D4VGA_CONTROL), \ 7275ca02815Sjsg SR(D5VGA_CONTROL), \ 7285ca02815Sjsg SR(D6VGA_CONTROL), \ 7295ca02815Sjsg SR(DC_IP_REQUEST_CNTL), \ 7305ca02815Sjsg SR(AZALIA_AUDIO_DTO), \ 7311bb76ff1Sjsg SR(AZALIA_CONTROLLER_CLOCK_GATING), \ 7321bb76ff1Sjsg SR(HPO_TOP_HW_CONTROL) 7335ca02815Sjsg 7345ca02815Sjsg static const struct dce_hwseq_registers hwseq_reg = { 7355ca02815Sjsg HWSEQ_DCN31_REG_LIST() 7365ca02815Sjsg }; 7375ca02815Sjsg 7385ca02815Sjsg #define HWSEQ_DCN31_MASK_SH_LIST(mask_sh)\ 7395ca02815Sjsg HWSEQ_DCN_MASK_SH_LIST(mask_sh), \ 7405ca02815Sjsg HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, mask_sh), \ 7415ca02815Sjsg HWS_SF(, DCHUBBUB_ARB_HOSTVM_CNTL, DISABLE_HOSTVM_FORCE_ALLOW_PSTATE, mask_sh), \ 7425ca02815Sjsg HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7435ca02815Sjsg HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7445ca02815Sjsg HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7455ca02815Sjsg HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7465ca02815Sjsg HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7475ca02815Sjsg HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7485ca02815Sjsg HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7495ca02815Sjsg HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7505ca02815Sjsg HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7515ca02815Sjsg HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7525ca02815Sjsg HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7535ca02815Sjsg HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7545ca02815Sjsg HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 7555ca02815Sjsg HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 7565ca02815Sjsg HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7575ca02815Sjsg HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7585ca02815Sjsg HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7595ca02815Sjsg HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7605ca02815Sjsg HWS_SF(, DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7615ca02815Sjsg HWS_SF(, DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7625ca02815Sjsg HWS_SF(, DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 7635ca02815Sjsg HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \ 7645ca02815Sjsg HWS_SF(, AZALIA_AUDIO_DTO, AZALIA_AUDIO_DTO_MODULE, mask_sh), \ 7655ca02815Sjsg HWS_SF(, HPO_TOP_CLOCK_CONTROL, HPO_HDMISTREAMCLK_G_GATE_DIS, mask_sh), \ 7665ca02815Sjsg HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \ 7675ca02815Sjsg HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_UNASSIGNED_PWR_MODE, mask_sh), \ 7685ca02815Sjsg HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_VBLANK_PWR_MODE, mask_sh), \ 7691bb76ff1Sjsg HWS_SF(, MMHUBBUB_MEM_PWR_CNTL, VGA_MEM_PWR_FORCE, mask_sh), \ 7701bb76ff1Sjsg HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh), \ 7711bb76ff1Sjsg HWS_SF(, HPO_TOP_HW_CONTROL, HPO_IO_EN, mask_sh) 7725ca02815Sjsg 7735ca02815Sjsg static const struct dce_hwseq_shift hwseq_shift = { 7745ca02815Sjsg HWSEQ_DCN31_MASK_SH_LIST(__SHIFT) 7755ca02815Sjsg }; 7765ca02815Sjsg 7775ca02815Sjsg static const struct dce_hwseq_mask hwseq_mask = { 7785ca02815Sjsg HWSEQ_DCN31_MASK_SH_LIST(_MASK) 7795ca02815Sjsg }; 7805ca02815Sjsg #define vmid_regs(id)\ 7815ca02815Sjsg [id] = {\ 7825ca02815Sjsg DCN20_VMID_REG_LIST(id)\ 7835ca02815Sjsg } 7845ca02815Sjsg 7855ca02815Sjsg static const struct dcn_vmid_registers vmid_regs[] = { 7865ca02815Sjsg vmid_regs(0), 7875ca02815Sjsg vmid_regs(1), 7885ca02815Sjsg vmid_regs(2), 7895ca02815Sjsg vmid_regs(3), 7905ca02815Sjsg vmid_regs(4), 7915ca02815Sjsg vmid_regs(5), 7925ca02815Sjsg vmid_regs(6), 7935ca02815Sjsg vmid_regs(7), 7945ca02815Sjsg vmid_regs(8), 7955ca02815Sjsg vmid_regs(9), 7965ca02815Sjsg vmid_regs(10), 7975ca02815Sjsg vmid_regs(11), 7985ca02815Sjsg vmid_regs(12), 7995ca02815Sjsg vmid_regs(13), 8005ca02815Sjsg vmid_regs(14), 8015ca02815Sjsg vmid_regs(15) 8025ca02815Sjsg }; 8035ca02815Sjsg 8045ca02815Sjsg static const struct dcn20_vmid_shift vmid_shifts = { 8055ca02815Sjsg DCN20_VMID_MASK_SH_LIST(__SHIFT) 8065ca02815Sjsg }; 8075ca02815Sjsg 8085ca02815Sjsg static const struct dcn20_vmid_mask vmid_masks = { 8095ca02815Sjsg DCN20_VMID_MASK_SH_LIST(_MASK) 8105ca02815Sjsg }; 8115ca02815Sjsg 8125ca02815Sjsg static const struct resource_caps res_cap_dcn31 = { 8135ca02815Sjsg .num_timing_generator = 4, 8145ca02815Sjsg .num_opp = 4, 8155ca02815Sjsg .num_video_plane = 4, 8165ca02815Sjsg .num_audio = 5, 8175ca02815Sjsg .num_stream_encoder = 5, 8185ca02815Sjsg .num_dig_link_enc = 5, 8191bb76ff1Sjsg .num_hpo_dp_stream_encoder = 4, 8201bb76ff1Sjsg .num_hpo_dp_link_encoder = 2, 8215ca02815Sjsg .num_pll = 5, 8225ca02815Sjsg .num_dwb = 1, 8235ca02815Sjsg .num_ddc = 5, 8245ca02815Sjsg .num_vmid = 16, 8255ca02815Sjsg .num_mpc_3dlut = 2, 8265ca02815Sjsg .num_dsc = 3, 8275ca02815Sjsg }; 8285ca02815Sjsg 8295ca02815Sjsg static const struct dc_plane_cap plane_cap = { 8305ca02815Sjsg .type = DC_PLANE_TYPE_DCN_UNIVERSAL, 8315ca02815Sjsg .per_pixel_alpha = true, 8325ca02815Sjsg 8335ca02815Sjsg .pixel_format_support = { 8345ca02815Sjsg .argb8888 = true, 8355ca02815Sjsg .nv12 = true, 8365ca02815Sjsg .fp16 = true, 8371bb76ff1Sjsg .p010 = true, 8385ca02815Sjsg .ayuv = false, 8395ca02815Sjsg }, 8405ca02815Sjsg 8415ca02815Sjsg .max_upscale_factor = { 8425ca02815Sjsg .argb8888 = 16000, 8435ca02815Sjsg .nv12 = 16000, 8445ca02815Sjsg .fp16 = 16000 8455ca02815Sjsg }, 8465ca02815Sjsg 8475ca02815Sjsg // 6:1 downscaling ratio: 1000/6 = 166.666 8485ca02815Sjsg .max_downscale_factor = { 8495ca02815Sjsg .argb8888 = 167, 8505ca02815Sjsg .nv12 = 167, 8515ca02815Sjsg .fp16 = 167 8525ca02815Sjsg }, 8535ca02815Sjsg 64, 8545ca02815Sjsg 64 8555ca02815Sjsg }; 8565ca02815Sjsg 8575ca02815Sjsg static const struct dc_debug_options debug_defaults_drv = { 8585ca02815Sjsg .disable_dmcu = true, 8595ca02815Sjsg .force_abm_enable = false, 8605ca02815Sjsg .timing_trace = false, 8615ca02815Sjsg .clock_trace = true, 8625ca02815Sjsg .disable_pplib_clock_request = false, 8635ca02815Sjsg .pipe_split_policy = MPC_SPLIT_DYNAMIC, 8645ca02815Sjsg .force_single_disp_pipe_split = false, 8655ca02815Sjsg .disable_dcc = DCC_ENABLE, 8665ca02815Sjsg .vsr_support = true, 8675ca02815Sjsg .performance_trace = false, 8685ca02815Sjsg .max_downscale_src_width = 4096,/*upto true 4K*/ 8695ca02815Sjsg .disable_pplib_wm_range = false, 8705ca02815Sjsg .scl_reset_length10 = true, 871bb701e4eSjsg .sanity_checks = true, 8725ca02815Sjsg .underflow_assert_delay_us = 0xFFFFFFFF, 8735ca02815Sjsg .dwb_fi_phase = -1, // -1 = disable, 8745ca02815Sjsg .dmub_command_table = true, 8755ca02815Sjsg .pstate_enabled = true, 8765ca02815Sjsg .use_max_lb = true, 8775ca02815Sjsg .enable_mem_low_power = { 8785ca02815Sjsg .bits = { 8791bb76ff1Sjsg .vga = true, 8801bb76ff1Sjsg .i2c = true, 8815ca02815Sjsg .dmcu = false, // This is previously known to cause hang on S3 cycles if enabled 8821bb76ff1Sjsg .dscl = true, 8831bb76ff1Sjsg .cm = true, 8841bb76ff1Sjsg .mpc = true, 8851bb76ff1Sjsg .optc = true, 8861bb76ff1Sjsg .vpg = true, 8871bb76ff1Sjsg .afmt = true, 8885ca02815Sjsg } 8895ca02815Sjsg }, 89051420132Sjsg .disable_z10 = true, 891f005ef32Sjsg .enable_legacy_fast_update = true, 8921bb76ff1Sjsg .enable_z9_disable_interface = true, /* Allow support for the PMFW interface for disable Z9*/ 8931bb76ff1Sjsg .dml_hostvm_override = DML_HOSTVM_OVERRIDE_FALSE, 8945ca02815Sjsg }; 8955ca02815Sjsg 8961bb76ff1Sjsg static const struct dc_panel_config panel_config_defaults = { 8972b6b3f75Sjsg .psr = { 8982b6b3f75Sjsg .disable_psr = false, 8992b6b3f75Sjsg .disallow_psrsu = false, 900f005ef32Sjsg .disallow_replay = false, 9012b6b3f75Sjsg }, 9021bb76ff1Sjsg .ilr = { 9031bb76ff1Sjsg .optimize_edp_link_rate = true, 9041bb76ff1Sjsg }, 9051bb76ff1Sjsg }; 9061bb76ff1Sjsg 9075ca02815Sjsg static void dcn31_dpp_destroy(struct dpp **dpp) 9085ca02815Sjsg { 9095ca02815Sjsg kfree(TO_DCN20_DPP(*dpp)); 9105ca02815Sjsg *dpp = NULL; 9115ca02815Sjsg } 9125ca02815Sjsg 9135ca02815Sjsg static struct dpp *dcn31_dpp_create( 9145ca02815Sjsg struct dc_context *ctx, 9155ca02815Sjsg uint32_t inst) 9165ca02815Sjsg { 9175ca02815Sjsg struct dcn3_dpp *dpp = 9185ca02815Sjsg kzalloc(sizeof(struct dcn3_dpp), GFP_KERNEL); 9195ca02815Sjsg 9205ca02815Sjsg if (!dpp) 9215ca02815Sjsg return NULL; 9225ca02815Sjsg 9235ca02815Sjsg if (dpp3_construct(dpp, ctx, inst, 9245ca02815Sjsg &dpp_regs[inst], &tf_shift, &tf_mask)) 9255ca02815Sjsg return &dpp->base; 9265ca02815Sjsg 9275ca02815Sjsg BREAK_TO_DEBUGGER(); 9285ca02815Sjsg kfree(dpp); 9295ca02815Sjsg return NULL; 9305ca02815Sjsg } 9315ca02815Sjsg 9325ca02815Sjsg static struct output_pixel_processor *dcn31_opp_create( 9335ca02815Sjsg struct dc_context *ctx, uint32_t inst) 9345ca02815Sjsg { 9355ca02815Sjsg struct dcn20_opp *opp = 9365ca02815Sjsg kzalloc(sizeof(struct dcn20_opp), GFP_KERNEL); 9375ca02815Sjsg 9385ca02815Sjsg if (!opp) { 9395ca02815Sjsg BREAK_TO_DEBUGGER(); 9405ca02815Sjsg return NULL; 9415ca02815Sjsg } 9425ca02815Sjsg 9435ca02815Sjsg dcn20_opp_construct(opp, ctx, inst, 9445ca02815Sjsg &opp_regs[inst], &opp_shift, &opp_mask); 9455ca02815Sjsg return &opp->base; 9465ca02815Sjsg } 9475ca02815Sjsg 9485ca02815Sjsg static struct dce_aux *dcn31_aux_engine_create( 9495ca02815Sjsg struct dc_context *ctx, 9505ca02815Sjsg uint32_t inst) 9515ca02815Sjsg { 9525ca02815Sjsg struct aux_engine_dce110 *aux_engine = 9535ca02815Sjsg kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL); 9545ca02815Sjsg 9555ca02815Sjsg if (!aux_engine) 9565ca02815Sjsg return NULL; 9575ca02815Sjsg 9585ca02815Sjsg dce110_aux_engine_construct(aux_engine, ctx, inst, 9595ca02815Sjsg SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD, 9605ca02815Sjsg &aux_engine_regs[inst], 9615ca02815Sjsg &aux_mask, 9625ca02815Sjsg &aux_shift, 9635ca02815Sjsg ctx->dc->caps.extended_aux_timeout_support); 9645ca02815Sjsg 9655ca02815Sjsg return &aux_engine->base; 9665ca02815Sjsg } 9675ca02815Sjsg #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST_DCN30(id) } 9685ca02815Sjsg 9695ca02815Sjsg static const struct dce_i2c_registers i2c_hw_regs[] = { 9705ca02815Sjsg i2c_inst_regs(1), 9715ca02815Sjsg i2c_inst_regs(2), 9725ca02815Sjsg i2c_inst_regs(3), 9735ca02815Sjsg i2c_inst_regs(4), 9745ca02815Sjsg i2c_inst_regs(5), 9755ca02815Sjsg }; 9765ca02815Sjsg 9775ca02815Sjsg static const struct dce_i2c_shift i2c_shifts = { 9785ca02815Sjsg I2C_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 9795ca02815Sjsg }; 9805ca02815Sjsg 9815ca02815Sjsg static const struct dce_i2c_mask i2c_masks = { 9825ca02815Sjsg I2C_COMMON_MASK_SH_LIST_DCN30(_MASK) 9835ca02815Sjsg }; 9845ca02815Sjsg 9855ca02815Sjsg static struct dce_i2c_hw *dcn31_i2c_hw_create( 9865ca02815Sjsg struct dc_context *ctx, 9875ca02815Sjsg uint32_t inst) 9885ca02815Sjsg { 9895ca02815Sjsg struct dce_i2c_hw *dce_i2c_hw = 9905ca02815Sjsg kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL); 9915ca02815Sjsg 9925ca02815Sjsg if (!dce_i2c_hw) 9935ca02815Sjsg return NULL; 9945ca02815Sjsg 9955ca02815Sjsg dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst, 9965ca02815Sjsg &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks); 9975ca02815Sjsg 9985ca02815Sjsg return dce_i2c_hw; 9995ca02815Sjsg } 10005ca02815Sjsg static struct mpc *dcn31_mpc_create( 10015ca02815Sjsg struct dc_context *ctx, 10025ca02815Sjsg int num_mpcc, 10035ca02815Sjsg int num_rmu) 10045ca02815Sjsg { 10055ca02815Sjsg struct dcn30_mpc *mpc30 = kzalloc(sizeof(struct dcn30_mpc), 10065ca02815Sjsg GFP_KERNEL); 10075ca02815Sjsg 10085ca02815Sjsg if (!mpc30) 10095ca02815Sjsg return NULL; 10105ca02815Sjsg 10115ca02815Sjsg dcn30_mpc_construct(mpc30, ctx, 10125ca02815Sjsg &mpc_regs, 10135ca02815Sjsg &mpc_shift, 10145ca02815Sjsg &mpc_mask, 10155ca02815Sjsg num_mpcc, 10165ca02815Sjsg num_rmu); 10175ca02815Sjsg 10185ca02815Sjsg return &mpc30->base; 10195ca02815Sjsg } 10205ca02815Sjsg 10215ca02815Sjsg static struct hubbub *dcn31_hubbub_create(struct dc_context *ctx) 10225ca02815Sjsg { 10235ca02815Sjsg int i; 10245ca02815Sjsg 10255ca02815Sjsg struct dcn20_hubbub *hubbub3 = kzalloc(sizeof(struct dcn20_hubbub), 10265ca02815Sjsg GFP_KERNEL); 10275ca02815Sjsg 10285ca02815Sjsg if (!hubbub3) 10295ca02815Sjsg return NULL; 10305ca02815Sjsg 10315ca02815Sjsg hubbub31_construct(hubbub3, ctx, 10325ca02815Sjsg &hubbub_reg, 10335ca02815Sjsg &hubbub_shift, 10345ca02815Sjsg &hubbub_mask, 10355ca02815Sjsg dcn3_1_ip.det_buffer_size_kbytes, 10365ca02815Sjsg dcn3_1_ip.pixel_chunk_size_kbytes, 10375ca02815Sjsg dcn3_1_ip.config_return_buffer_size_in_kbytes); 10385ca02815Sjsg 10395ca02815Sjsg 10405ca02815Sjsg for (i = 0; i < res_cap_dcn31.num_vmid; i++) { 10415ca02815Sjsg struct dcn20_vmid *vmid = &hubbub3->vmid[i]; 10425ca02815Sjsg 10435ca02815Sjsg vmid->ctx = ctx; 10445ca02815Sjsg 10455ca02815Sjsg vmid->regs = &vmid_regs[i]; 10465ca02815Sjsg vmid->shifts = &vmid_shifts; 10475ca02815Sjsg vmid->masks = &vmid_masks; 10485ca02815Sjsg } 10495ca02815Sjsg 10505ca02815Sjsg return &hubbub3->base; 10515ca02815Sjsg } 10525ca02815Sjsg 10535ca02815Sjsg static struct timing_generator *dcn31_timing_generator_create( 10545ca02815Sjsg struct dc_context *ctx, 10555ca02815Sjsg uint32_t instance) 10565ca02815Sjsg { 10575ca02815Sjsg struct optc *tgn10 = 10585ca02815Sjsg kzalloc(sizeof(struct optc), GFP_KERNEL); 10595ca02815Sjsg 10605ca02815Sjsg if (!tgn10) 10615ca02815Sjsg return NULL; 10625ca02815Sjsg 10635ca02815Sjsg tgn10->base.inst = instance; 10645ca02815Sjsg tgn10->base.ctx = ctx; 10655ca02815Sjsg 10665ca02815Sjsg tgn10->tg_regs = &optc_regs[instance]; 10675ca02815Sjsg tgn10->tg_shift = &optc_shift; 10685ca02815Sjsg tgn10->tg_mask = &optc_mask; 10695ca02815Sjsg 10705ca02815Sjsg dcn31_timing_generator_init(tgn10); 10715ca02815Sjsg 10725ca02815Sjsg return &tgn10->base; 10735ca02815Sjsg } 10745ca02815Sjsg 10755ca02815Sjsg static const struct encoder_feature_support link_enc_feature = { 10765ca02815Sjsg .max_hdmi_deep_color = COLOR_DEPTH_121212, 10775ca02815Sjsg .max_hdmi_pixel_clock = 600000, 10785ca02815Sjsg .hdmi_ycbcr420_supported = true, 10795ca02815Sjsg .dp_ycbcr420_supported = true, 10805ca02815Sjsg .fec_supported = true, 10815ca02815Sjsg .flags.bits.IS_HBR2_CAPABLE = true, 10825ca02815Sjsg .flags.bits.IS_HBR3_CAPABLE = true, 10835ca02815Sjsg .flags.bits.IS_TPS3_CAPABLE = true, 10845ca02815Sjsg .flags.bits.IS_TPS4_CAPABLE = true 10855ca02815Sjsg }; 10865ca02815Sjsg 10875ca02815Sjsg static struct link_encoder *dcn31_link_encoder_create( 10881bb76ff1Sjsg struct dc_context *ctx, 10895ca02815Sjsg const struct encoder_init_data *enc_init_data) 10905ca02815Sjsg { 10915ca02815Sjsg struct dcn20_link_encoder *enc20 = 10925ca02815Sjsg kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL); 10935ca02815Sjsg 10945ca02815Sjsg if (!enc20) 10955ca02815Sjsg return NULL; 10965ca02815Sjsg 10975ca02815Sjsg dcn31_link_encoder_construct(enc20, 10985ca02815Sjsg enc_init_data, 10995ca02815Sjsg &link_enc_feature, 11005ca02815Sjsg &link_enc_regs[enc_init_data->transmitter], 11015ca02815Sjsg &link_enc_aux_regs[enc_init_data->channel - 1], 11025ca02815Sjsg &link_enc_hpd_regs[enc_init_data->hpd_source], 11035ca02815Sjsg &le_shift, 11045ca02815Sjsg &le_mask); 11055ca02815Sjsg 11065ca02815Sjsg return &enc20->enc10.base; 11075ca02815Sjsg } 11085ca02815Sjsg 11095ca02815Sjsg /* Create a minimal link encoder object not associated with a particular 11105ca02815Sjsg * physical connector. 11115ca02815Sjsg * resource_funcs.link_enc_create_minimal 11125ca02815Sjsg */ 11135ca02815Sjsg static struct link_encoder *dcn31_link_enc_create_minimal( 11145ca02815Sjsg struct dc_context *ctx, enum engine_id eng_id) 11155ca02815Sjsg { 11165ca02815Sjsg struct dcn20_link_encoder *enc20; 11175ca02815Sjsg 11185ca02815Sjsg if ((eng_id - ENGINE_ID_DIGA) > ctx->dc->res_pool->res_cap->num_dig_link_enc) 11195ca02815Sjsg return NULL; 11205ca02815Sjsg 11215ca02815Sjsg enc20 = kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL); 11225ca02815Sjsg if (!enc20) 11235ca02815Sjsg return NULL; 11245ca02815Sjsg 11255ca02815Sjsg dcn31_link_encoder_construct_minimal( 11265ca02815Sjsg enc20, 11275ca02815Sjsg ctx, 11285ca02815Sjsg &link_enc_feature, 11295ca02815Sjsg &link_enc_regs[eng_id - ENGINE_ID_DIGA], 11305ca02815Sjsg eng_id); 11315ca02815Sjsg 11325ca02815Sjsg return &enc20->enc10.base; 11335ca02815Sjsg } 11345ca02815Sjsg 11351bb76ff1Sjsg static struct panel_cntl *dcn31_panel_cntl_create(const struct panel_cntl_init_data *init_data) 11365ca02815Sjsg { 11375ca02815Sjsg struct dcn31_panel_cntl *panel_cntl = 11385ca02815Sjsg kzalloc(sizeof(struct dcn31_panel_cntl), GFP_KERNEL); 11395ca02815Sjsg 11405ca02815Sjsg if (!panel_cntl) 11415ca02815Sjsg return NULL; 11425ca02815Sjsg 11435ca02815Sjsg dcn31_panel_cntl_construct(panel_cntl, init_data); 11445ca02815Sjsg 11455ca02815Sjsg return &panel_cntl->base; 11465ca02815Sjsg } 11475ca02815Sjsg 11485ca02815Sjsg static void read_dce_straps( 11495ca02815Sjsg struct dc_context *ctx, 11505ca02815Sjsg struct resource_straps *straps) 11515ca02815Sjsg { 11525ca02815Sjsg generic_reg_get(ctx, regDC_PINSTRAPS + BASE(regDC_PINSTRAPS_BASE_IDX), 11535ca02815Sjsg FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio); 11545ca02815Sjsg 11555ca02815Sjsg } 11565ca02815Sjsg 11575ca02815Sjsg static struct audio *dcn31_create_audio( 11585ca02815Sjsg struct dc_context *ctx, unsigned int inst) 11595ca02815Sjsg { 11605ca02815Sjsg return dce_audio_create(ctx, inst, 11615ca02815Sjsg &audio_regs[inst], &audio_shift, &audio_mask); 11625ca02815Sjsg } 11635ca02815Sjsg 11645ca02815Sjsg static struct vpg *dcn31_vpg_create( 11655ca02815Sjsg struct dc_context *ctx, 11665ca02815Sjsg uint32_t inst) 11675ca02815Sjsg { 11681bb76ff1Sjsg struct dcn31_vpg *vpg31 = kzalloc(sizeof(struct dcn31_vpg), GFP_KERNEL); 11695ca02815Sjsg 11701bb76ff1Sjsg if (!vpg31) 11715ca02815Sjsg return NULL; 11725ca02815Sjsg 11731bb76ff1Sjsg vpg31_construct(vpg31, ctx, inst, 11745ca02815Sjsg &vpg_regs[inst], 11755ca02815Sjsg &vpg_shift, 11765ca02815Sjsg &vpg_mask); 11775ca02815Sjsg 11781bb76ff1Sjsg return &vpg31->base; 11795ca02815Sjsg } 11805ca02815Sjsg 11815ca02815Sjsg static struct afmt *dcn31_afmt_create( 11825ca02815Sjsg struct dc_context *ctx, 11835ca02815Sjsg uint32_t inst) 11845ca02815Sjsg { 11851bb76ff1Sjsg struct dcn31_afmt *afmt31 = kzalloc(sizeof(struct dcn31_afmt), GFP_KERNEL); 11865ca02815Sjsg 11871bb76ff1Sjsg if (!afmt31) 11885ca02815Sjsg return NULL; 11895ca02815Sjsg 11901bb76ff1Sjsg afmt31_construct(afmt31, ctx, inst, 11915ca02815Sjsg &afmt_regs[inst], 11925ca02815Sjsg &afmt_shift, 11935ca02815Sjsg &afmt_mask); 11945ca02815Sjsg 11951bb76ff1Sjsg // Light sleep by default, no need to power down here 11961bb76ff1Sjsg 11971bb76ff1Sjsg return &afmt31->base; 11981bb76ff1Sjsg } 11991bb76ff1Sjsg 12001bb76ff1Sjsg static struct apg *dcn31_apg_create( 12011bb76ff1Sjsg struct dc_context *ctx, 12021bb76ff1Sjsg uint32_t inst) 12031bb76ff1Sjsg { 12041bb76ff1Sjsg struct dcn31_apg *apg31 = kzalloc(sizeof(struct dcn31_apg), GFP_KERNEL); 12051bb76ff1Sjsg 12061bb76ff1Sjsg if (!apg31) 12071bb76ff1Sjsg return NULL; 12081bb76ff1Sjsg 12091bb76ff1Sjsg apg31_construct(apg31, ctx, inst, 12101bb76ff1Sjsg &apg_regs[inst], 12111bb76ff1Sjsg &apg_shift, 12121bb76ff1Sjsg &apg_mask); 12131bb76ff1Sjsg 12141bb76ff1Sjsg return &apg31->base; 12155ca02815Sjsg } 12165ca02815Sjsg 12175ca02815Sjsg static struct stream_encoder *dcn31_stream_encoder_create( 12185ca02815Sjsg enum engine_id eng_id, 12195ca02815Sjsg struct dc_context *ctx) 12205ca02815Sjsg { 12215ca02815Sjsg struct dcn10_stream_encoder *enc1; 12225ca02815Sjsg struct vpg *vpg; 12235ca02815Sjsg struct afmt *afmt; 12245ca02815Sjsg int vpg_inst; 12255ca02815Sjsg int afmt_inst; 12265ca02815Sjsg 12275ca02815Sjsg /* Mapping of VPG, AFMT, DME register blocks to DIO block instance */ 12285ca02815Sjsg if (eng_id <= ENGINE_ID_DIGF) { 12295ca02815Sjsg vpg_inst = eng_id; 12305ca02815Sjsg afmt_inst = eng_id; 12315ca02815Sjsg } else 12325ca02815Sjsg return NULL; 12335ca02815Sjsg 12345ca02815Sjsg enc1 = kzalloc(sizeof(struct dcn10_stream_encoder), GFP_KERNEL); 12355ca02815Sjsg vpg = dcn31_vpg_create(ctx, vpg_inst); 12365ca02815Sjsg afmt = dcn31_afmt_create(ctx, afmt_inst); 12375ca02815Sjsg 12381bb76ff1Sjsg if (!enc1 || !vpg || !afmt) { 12391bb76ff1Sjsg kfree(enc1); 12401bb76ff1Sjsg kfree(vpg); 12411bb76ff1Sjsg kfree(afmt); 12425ca02815Sjsg return NULL; 12431bb76ff1Sjsg } 12445ca02815Sjsg 12455ca02815Sjsg dcn30_dio_stream_encoder_construct(enc1, ctx, ctx->dc_bios, 12465ca02815Sjsg eng_id, vpg, afmt, 12475ca02815Sjsg &stream_enc_regs[eng_id], 12485ca02815Sjsg &se_shift, &se_mask); 12495ca02815Sjsg 12505ca02815Sjsg return &enc1->base; 12515ca02815Sjsg } 12525ca02815Sjsg 12531bb76ff1Sjsg static struct hpo_dp_stream_encoder *dcn31_hpo_dp_stream_encoder_create( 12541bb76ff1Sjsg enum engine_id eng_id, 12551bb76ff1Sjsg struct dc_context *ctx) 12561bb76ff1Sjsg { 12571bb76ff1Sjsg struct dcn31_hpo_dp_stream_encoder *hpo_dp_enc31; 12581bb76ff1Sjsg struct vpg *vpg; 12591bb76ff1Sjsg struct apg *apg; 12601bb76ff1Sjsg uint32_t hpo_dp_inst; 12611bb76ff1Sjsg uint32_t vpg_inst; 12621bb76ff1Sjsg uint32_t apg_inst; 12631bb76ff1Sjsg 12641bb76ff1Sjsg ASSERT((eng_id >= ENGINE_ID_HPO_DP_0) && (eng_id <= ENGINE_ID_HPO_DP_3)); 12651bb76ff1Sjsg hpo_dp_inst = eng_id - ENGINE_ID_HPO_DP_0; 12661bb76ff1Sjsg 12671bb76ff1Sjsg /* Mapping of VPG register blocks to HPO DP block instance: 12681bb76ff1Sjsg * VPG[6] -> HPO_DP[0] 12691bb76ff1Sjsg * VPG[7] -> HPO_DP[1] 12701bb76ff1Sjsg * VPG[8] -> HPO_DP[2] 12711bb76ff1Sjsg * VPG[9] -> HPO_DP[3] 12721bb76ff1Sjsg */ 12731bb76ff1Sjsg vpg_inst = hpo_dp_inst + 6; 12741bb76ff1Sjsg 12751bb76ff1Sjsg /* Mapping of APG register blocks to HPO DP block instance: 12761bb76ff1Sjsg * APG[0] -> HPO_DP[0] 12771bb76ff1Sjsg * APG[1] -> HPO_DP[1] 12781bb76ff1Sjsg * APG[2] -> HPO_DP[2] 12791bb76ff1Sjsg * APG[3] -> HPO_DP[3] 12801bb76ff1Sjsg */ 12811bb76ff1Sjsg apg_inst = hpo_dp_inst; 12821bb76ff1Sjsg 12831bb76ff1Sjsg /* allocate HPO stream encoder and create VPG sub-block */ 12841bb76ff1Sjsg hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_stream_encoder), GFP_KERNEL); 12851bb76ff1Sjsg vpg = dcn31_vpg_create(ctx, vpg_inst); 12861bb76ff1Sjsg apg = dcn31_apg_create(ctx, apg_inst); 12871bb76ff1Sjsg 12881bb76ff1Sjsg if (!hpo_dp_enc31 || !vpg || !apg) { 12891bb76ff1Sjsg kfree(hpo_dp_enc31); 12901bb76ff1Sjsg kfree(vpg); 12911bb76ff1Sjsg kfree(apg); 12921bb76ff1Sjsg return NULL; 12931bb76ff1Sjsg } 12941bb76ff1Sjsg 12951bb76ff1Sjsg dcn31_hpo_dp_stream_encoder_construct(hpo_dp_enc31, ctx, ctx->dc_bios, 12961bb76ff1Sjsg hpo_dp_inst, eng_id, vpg, apg, 12971bb76ff1Sjsg &hpo_dp_stream_enc_regs[hpo_dp_inst], 12981bb76ff1Sjsg &hpo_dp_se_shift, &hpo_dp_se_mask); 12991bb76ff1Sjsg 13001bb76ff1Sjsg return &hpo_dp_enc31->base; 13011bb76ff1Sjsg } 13021bb76ff1Sjsg 13031bb76ff1Sjsg static struct hpo_dp_link_encoder *dcn31_hpo_dp_link_encoder_create( 13041bb76ff1Sjsg uint8_t inst, 13051bb76ff1Sjsg struct dc_context *ctx) 13061bb76ff1Sjsg { 13071bb76ff1Sjsg struct dcn31_hpo_dp_link_encoder *hpo_dp_enc31; 13081bb76ff1Sjsg 13091bb76ff1Sjsg /* allocate HPO link encoder */ 13101bb76ff1Sjsg hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_link_encoder), GFP_KERNEL); 1311*4b0e85adSjsg if (!hpo_dp_enc31) 1312*4b0e85adSjsg return NULL; /* out of memory */ 13131bb76ff1Sjsg 13141bb76ff1Sjsg hpo_dp_link_encoder31_construct(hpo_dp_enc31, ctx, inst, 13151bb76ff1Sjsg &hpo_dp_link_enc_regs[inst], 13161bb76ff1Sjsg &hpo_dp_le_shift, &hpo_dp_le_mask); 13171bb76ff1Sjsg 13181bb76ff1Sjsg return &hpo_dp_enc31->base; 13191bb76ff1Sjsg } 13201bb76ff1Sjsg 13215ca02815Sjsg static struct dce_hwseq *dcn31_hwseq_create( 13225ca02815Sjsg struct dc_context *ctx) 13235ca02815Sjsg { 13245ca02815Sjsg struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL); 13255ca02815Sjsg 13265ca02815Sjsg if (hws) { 13275ca02815Sjsg hws->ctx = ctx; 13285ca02815Sjsg hws->regs = &hwseq_reg; 13295ca02815Sjsg hws->shifts = &hwseq_shift; 13305ca02815Sjsg hws->masks = &hwseq_mask; 13315ca02815Sjsg } 13325ca02815Sjsg return hws; 13335ca02815Sjsg } 13345ca02815Sjsg static const struct resource_create_funcs res_create_funcs = { 13355ca02815Sjsg .read_dce_straps = read_dce_straps, 13365ca02815Sjsg .create_audio = dcn31_create_audio, 13375ca02815Sjsg .create_stream_encoder = dcn31_stream_encoder_create, 13381bb76ff1Sjsg .create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create, 13391bb76ff1Sjsg .create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create, 13405ca02815Sjsg .create_hwseq = dcn31_hwseq_create, 13415ca02815Sjsg }; 13425ca02815Sjsg 13435ca02815Sjsg static void dcn31_resource_destruct(struct dcn31_resource_pool *pool) 13445ca02815Sjsg { 13455ca02815Sjsg unsigned int i; 13465ca02815Sjsg 13475ca02815Sjsg for (i = 0; i < pool->base.stream_enc_count; i++) { 13485ca02815Sjsg if (pool->base.stream_enc[i] != NULL) { 13495ca02815Sjsg if (pool->base.stream_enc[i]->vpg != NULL) { 13505ca02815Sjsg kfree(DCN30_VPG_FROM_VPG(pool->base.stream_enc[i]->vpg)); 13515ca02815Sjsg pool->base.stream_enc[i]->vpg = NULL; 13525ca02815Sjsg } 13535ca02815Sjsg if (pool->base.stream_enc[i]->afmt != NULL) { 13545ca02815Sjsg kfree(DCN30_AFMT_FROM_AFMT(pool->base.stream_enc[i]->afmt)); 13555ca02815Sjsg pool->base.stream_enc[i]->afmt = NULL; 13565ca02815Sjsg } 13575ca02815Sjsg kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i])); 13585ca02815Sjsg pool->base.stream_enc[i] = NULL; 13595ca02815Sjsg } 13605ca02815Sjsg } 13615ca02815Sjsg 13621bb76ff1Sjsg for (i = 0; i < pool->base.hpo_dp_stream_enc_count; i++) { 13631bb76ff1Sjsg if (pool->base.hpo_dp_stream_enc[i] != NULL) { 13641bb76ff1Sjsg if (pool->base.hpo_dp_stream_enc[i]->vpg != NULL) { 13651bb76ff1Sjsg kfree(DCN30_VPG_FROM_VPG(pool->base.hpo_dp_stream_enc[i]->vpg)); 13661bb76ff1Sjsg pool->base.hpo_dp_stream_enc[i]->vpg = NULL; 13671bb76ff1Sjsg } 13681bb76ff1Sjsg if (pool->base.hpo_dp_stream_enc[i]->apg != NULL) { 13691bb76ff1Sjsg kfree(DCN31_APG_FROM_APG(pool->base.hpo_dp_stream_enc[i]->apg)); 13701bb76ff1Sjsg pool->base.hpo_dp_stream_enc[i]->apg = NULL; 13711bb76ff1Sjsg } 13721bb76ff1Sjsg kfree(DCN3_1_HPO_DP_STREAM_ENC_FROM_HPO_STREAM_ENC(pool->base.hpo_dp_stream_enc[i])); 13731bb76ff1Sjsg pool->base.hpo_dp_stream_enc[i] = NULL; 13741bb76ff1Sjsg } 13751bb76ff1Sjsg } 13761bb76ff1Sjsg 13771bb76ff1Sjsg for (i = 0; i < pool->base.hpo_dp_link_enc_count; i++) { 13781bb76ff1Sjsg if (pool->base.hpo_dp_link_enc[i] != NULL) { 13791bb76ff1Sjsg kfree(DCN3_1_HPO_DP_LINK_ENC_FROM_HPO_LINK_ENC(pool->base.hpo_dp_link_enc[i])); 13801bb76ff1Sjsg pool->base.hpo_dp_link_enc[i] = NULL; 13811bb76ff1Sjsg } 13821bb76ff1Sjsg } 13831bb76ff1Sjsg 13845ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_dsc; i++) { 13855ca02815Sjsg if (pool->base.dscs[i] != NULL) 13865ca02815Sjsg dcn20_dsc_destroy(&pool->base.dscs[i]); 13875ca02815Sjsg } 13885ca02815Sjsg 13895ca02815Sjsg if (pool->base.mpc != NULL) { 13905ca02815Sjsg kfree(TO_DCN20_MPC(pool->base.mpc)); 13915ca02815Sjsg pool->base.mpc = NULL; 13925ca02815Sjsg } 13935ca02815Sjsg if (pool->base.hubbub != NULL) { 13945ca02815Sjsg kfree(pool->base.hubbub); 13955ca02815Sjsg pool->base.hubbub = NULL; 13965ca02815Sjsg } 13975ca02815Sjsg for (i = 0; i < pool->base.pipe_count; i++) { 13985ca02815Sjsg if (pool->base.dpps[i] != NULL) 13995ca02815Sjsg dcn31_dpp_destroy(&pool->base.dpps[i]); 14005ca02815Sjsg 14015ca02815Sjsg if (pool->base.ipps[i] != NULL) 14025ca02815Sjsg pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]); 14035ca02815Sjsg 14045ca02815Sjsg if (pool->base.hubps[i] != NULL) { 14055ca02815Sjsg kfree(TO_DCN20_HUBP(pool->base.hubps[i])); 14065ca02815Sjsg pool->base.hubps[i] = NULL; 14075ca02815Sjsg } 14085ca02815Sjsg 14095ca02815Sjsg if (pool->base.irqs != NULL) { 14105ca02815Sjsg dal_irq_service_destroy(&pool->base.irqs); 14115ca02815Sjsg } 14125ca02815Sjsg } 14135ca02815Sjsg 14145ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_ddc; i++) { 14155ca02815Sjsg if (pool->base.engines[i] != NULL) 14165ca02815Sjsg dce110_engine_destroy(&pool->base.engines[i]); 14175ca02815Sjsg if (pool->base.hw_i2cs[i] != NULL) { 14185ca02815Sjsg kfree(pool->base.hw_i2cs[i]); 14195ca02815Sjsg pool->base.hw_i2cs[i] = NULL; 14205ca02815Sjsg } 14215ca02815Sjsg if (pool->base.sw_i2cs[i] != NULL) { 14225ca02815Sjsg kfree(pool->base.sw_i2cs[i]); 14235ca02815Sjsg pool->base.sw_i2cs[i] = NULL; 14245ca02815Sjsg } 14255ca02815Sjsg } 14265ca02815Sjsg 14275ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_opp; i++) { 14285ca02815Sjsg if (pool->base.opps[i] != NULL) 14295ca02815Sjsg pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]); 14305ca02815Sjsg } 14315ca02815Sjsg 14325ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 14335ca02815Sjsg if (pool->base.timing_generators[i] != NULL) { 14345ca02815Sjsg kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i])); 14355ca02815Sjsg pool->base.timing_generators[i] = NULL; 14365ca02815Sjsg } 14375ca02815Sjsg } 14385ca02815Sjsg 14395ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_dwb; i++) { 14405ca02815Sjsg if (pool->base.dwbc[i] != NULL) { 14415ca02815Sjsg kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); 14425ca02815Sjsg pool->base.dwbc[i] = NULL; 14435ca02815Sjsg } 14445ca02815Sjsg if (pool->base.mcif_wb[i] != NULL) { 14455ca02815Sjsg kfree(TO_DCN30_MMHUBBUB(pool->base.mcif_wb[i])); 14465ca02815Sjsg pool->base.mcif_wb[i] = NULL; 14475ca02815Sjsg } 14485ca02815Sjsg } 14495ca02815Sjsg 14505ca02815Sjsg for (i = 0; i < pool->base.audio_count; i++) { 14515ca02815Sjsg if (pool->base.audios[i]) 14525ca02815Sjsg dce_aud_destroy(&pool->base.audios[i]); 14535ca02815Sjsg } 14545ca02815Sjsg 14555ca02815Sjsg for (i = 0; i < pool->base.clk_src_count; i++) { 14565ca02815Sjsg if (pool->base.clock_sources[i] != NULL) { 14575ca02815Sjsg dcn20_clock_source_destroy(&pool->base.clock_sources[i]); 14585ca02815Sjsg pool->base.clock_sources[i] = NULL; 14595ca02815Sjsg } 14605ca02815Sjsg } 14615ca02815Sjsg 14625ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_mpc_3dlut; i++) { 14635ca02815Sjsg if (pool->base.mpc_lut[i] != NULL) { 14645ca02815Sjsg dc_3dlut_func_release(pool->base.mpc_lut[i]); 14655ca02815Sjsg pool->base.mpc_lut[i] = NULL; 14665ca02815Sjsg } 14675ca02815Sjsg if (pool->base.mpc_shaper[i] != NULL) { 14685ca02815Sjsg dc_transfer_func_release(pool->base.mpc_shaper[i]); 14695ca02815Sjsg pool->base.mpc_shaper[i] = NULL; 14705ca02815Sjsg } 14715ca02815Sjsg } 14725ca02815Sjsg 14735ca02815Sjsg if (pool->base.dp_clock_source != NULL) { 14745ca02815Sjsg dcn20_clock_source_destroy(&pool->base.dp_clock_source); 14755ca02815Sjsg pool->base.dp_clock_source = NULL; 14765ca02815Sjsg } 14775ca02815Sjsg 14785ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 14795ca02815Sjsg if (pool->base.multiple_abms[i] != NULL) 14805ca02815Sjsg dce_abm_destroy(&pool->base.multiple_abms[i]); 14815ca02815Sjsg } 14825ca02815Sjsg 14835ca02815Sjsg if (pool->base.psr != NULL) 14845ca02815Sjsg dmub_psr_destroy(&pool->base.psr); 14855ca02815Sjsg 1486f005ef32Sjsg if (pool->base.replay != NULL) 1487f005ef32Sjsg dmub_replay_destroy(&pool->base.replay); 1488f005ef32Sjsg 14895ca02815Sjsg if (pool->base.dccg != NULL) 14905ca02815Sjsg dcn_dccg_destroy(&pool->base.dccg); 14915ca02815Sjsg } 14925ca02815Sjsg 14935ca02815Sjsg static struct hubp *dcn31_hubp_create( 14945ca02815Sjsg struct dc_context *ctx, 14955ca02815Sjsg uint32_t inst) 14965ca02815Sjsg { 14975ca02815Sjsg struct dcn20_hubp *hubp2 = 14985ca02815Sjsg kzalloc(sizeof(struct dcn20_hubp), GFP_KERNEL); 14995ca02815Sjsg 15005ca02815Sjsg if (!hubp2) 15015ca02815Sjsg return NULL; 15025ca02815Sjsg 15035ca02815Sjsg if (hubp31_construct(hubp2, ctx, inst, 15045ca02815Sjsg &hubp_regs[inst], &hubp_shift, &hubp_mask)) 15055ca02815Sjsg return &hubp2->base; 15065ca02815Sjsg 15075ca02815Sjsg BREAK_TO_DEBUGGER(); 15085ca02815Sjsg kfree(hubp2); 15095ca02815Sjsg return NULL; 15105ca02815Sjsg } 15115ca02815Sjsg 15125ca02815Sjsg static bool dcn31_dwbc_create(struct dc_context *ctx, struct resource_pool *pool) 15135ca02815Sjsg { 15145ca02815Sjsg int i; 15155ca02815Sjsg uint32_t pipe_count = pool->res_cap->num_dwb; 15165ca02815Sjsg 15175ca02815Sjsg for (i = 0; i < pipe_count; i++) { 15185ca02815Sjsg struct dcn30_dwbc *dwbc30 = kzalloc(sizeof(struct dcn30_dwbc), 15195ca02815Sjsg GFP_KERNEL); 15205ca02815Sjsg 15215ca02815Sjsg if (!dwbc30) { 15225ca02815Sjsg dm_error("DC: failed to create dwbc30!\n"); 15235ca02815Sjsg return false; 15245ca02815Sjsg } 15255ca02815Sjsg 15265ca02815Sjsg dcn30_dwbc_construct(dwbc30, ctx, 15275ca02815Sjsg &dwbc30_regs[i], 15285ca02815Sjsg &dwbc30_shift, 15295ca02815Sjsg &dwbc30_mask, 15305ca02815Sjsg i); 15315ca02815Sjsg 15325ca02815Sjsg pool->dwbc[i] = &dwbc30->base; 15335ca02815Sjsg } 15345ca02815Sjsg return true; 15355ca02815Sjsg } 15365ca02815Sjsg 15375ca02815Sjsg static bool dcn31_mmhubbub_create(struct dc_context *ctx, struct resource_pool *pool) 15385ca02815Sjsg { 15395ca02815Sjsg int i; 15405ca02815Sjsg uint32_t pipe_count = pool->res_cap->num_dwb; 15415ca02815Sjsg 15425ca02815Sjsg for (i = 0; i < pipe_count; i++) { 15435ca02815Sjsg struct dcn30_mmhubbub *mcif_wb30 = kzalloc(sizeof(struct dcn30_mmhubbub), 15445ca02815Sjsg GFP_KERNEL); 15455ca02815Sjsg 15465ca02815Sjsg if (!mcif_wb30) { 15475ca02815Sjsg dm_error("DC: failed to create mcif_wb30!\n"); 15485ca02815Sjsg return false; 15495ca02815Sjsg } 15505ca02815Sjsg 15515ca02815Sjsg dcn30_mmhubbub_construct(mcif_wb30, ctx, 15525ca02815Sjsg &mcif_wb30_regs[i], 15535ca02815Sjsg &mcif_wb30_shift, 15545ca02815Sjsg &mcif_wb30_mask, 15555ca02815Sjsg i); 15565ca02815Sjsg 15575ca02815Sjsg pool->mcif_wb[i] = &mcif_wb30->base; 15585ca02815Sjsg } 15595ca02815Sjsg return true; 15605ca02815Sjsg } 15615ca02815Sjsg 15625ca02815Sjsg static struct display_stream_compressor *dcn31_dsc_create( 15635ca02815Sjsg struct dc_context *ctx, uint32_t inst) 15645ca02815Sjsg { 15655ca02815Sjsg struct dcn20_dsc *dsc = 15665ca02815Sjsg kzalloc(sizeof(struct dcn20_dsc), GFP_KERNEL); 15675ca02815Sjsg 15685ca02815Sjsg if (!dsc) { 15695ca02815Sjsg BREAK_TO_DEBUGGER(); 15705ca02815Sjsg return NULL; 15715ca02815Sjsg } 15725ca02815Sjsg 15735ca02815Sjsg dsc2_construct(dsc, ctx, inst, &dsc_regs[inst], &dsc_shift, &dsc_mask); 15745ca02815Sjsg return &dsc->base; 15755ca02815Sjsg } 15765ca02815Sjsg 15775ca02815Sjsg static void dcn31_destroy_resource_pool(struct resource_pool **pool) 15785ca02815Sjsg { 15795ca02815Sjsg struct dcn31_resource_pool *dcn31_pool = TO_DCN31_RES_POOL(*pool); 15805ca02815Sjsg 15815ca02815Sjsg dcn31_resource_destruct(dcn31_pool); 15825ca02815Sjsg kfree(dcn31_pool); 15835ca02815Sjsg *pool = NULL; 15845ca02815Sjsg } 15855ca02815Sjsg 15865ca02815Sjsg static struct clock_source *dcn31_clock_source_create( 15875ca02815Sjsg struct dc_context *ctx, 15885ca02815Sjsg struct dc_bios *bios, 15895ca02815Sjsg enum clock_source_id id, 15905ca02815Sjsg const struct dce110_clk_src_regs *regs, 15915ca02815Sjsg bool dp_clk_src) 15925ca02815Sjsg { 15935ca02815Sjsg struct dce110_clk_src *clk_src = 15945ca02815Sjsg kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL); 15955ca02815Sjsg 15965ca02815Sjsg if (!clk_src) 15975ca02815Sjsg return NULL; 15985ca02815Sjsg 15995ca02815Sjsg if (dcn3_clk_src_construct(clk_src, ctx, bios, id, 16005ca02815Sjsg regs, &cs_shift, &cs_mask)) { 16015ca02815Sjsg clk_src->base.dp_clk_src = dp_clk_src; 16025ca02815Sjsg return &clk_src->base; 16035ca02815Sjsg } 16045ca02815Sjsg 1605f005ef32Sjsg kfree(clk_src); 16065ca02815Sjsg BREAK_TO_DEBUGGER(); 16075ca02815Sjsg return NULL; 16085ca02815Sjsg } 16095ca02815Sjsg 16105ca02815Sjsg static bool is_dual_plane(enum surface_pixel_format format) 16115ca02815Sjsg { 16125ca02815Sjsg return format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN || format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA; 16135ca02815Sjsg } 16145ca02815Sjsg 1615f005ef32Sjsg int dcn31x_populate_dml_pipes_from_context(struct dc *dc, 1616f005ef32Sjsg struct dc_state *context, 1617f005ef32Sjsg display_e2e_pipe_params_st *pipes, 1618f005ef32Sjsg bool fast_validate) 1619f005ef32Sjsg { 1620f005ef32Sjsg uint32_t pipe_cnt; 1621f005ef32Sjsg int i; 1622f005ef32Sjsg 1623f005ef32Sjsg dc_assert_fp_enabled(); 1624f005ef32Sjsg 1625f005ef32Sjsg pipe_cnt = dcn20_populate_dml_pipes_from_context(dc, context, pipes, fast_validate); 1626f005ef32Sjsg 1627f005ef32Sjsg for (i = 0; i < pipe_cnt; i++) { 1628f005ef32Sjsg pipes[i].pipe.src.gpuvm = 1; 1629f005ef32Sjsg if (dc->debug.dml_hostvm_override == DML_HOSTVM_NO_OVERRIDE) { 1630f005ef32Sjsg //pipes[pipe_cnt].pipe.src.hostvm = dc->res_pool->hubbub->riommu_active; 1631f005ef32Sjsg pipes[i].pipe.src.hostvm = dc->vm_pa_config.is_hvm_enabled; 1632f005ef32Sjsg } else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_FALSE) 1633f005ef32Sjsg pipes[i].pipe.src.hostvm = false; 1634f005ef32Sjsg else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_TRUE) 1635f005ef32Sjsg pipes[i].pipe.src.hostvm = true; 1636f005ef32Sjsg } 1637f005ef32Sjsg return pipe_cnt; 1638f005ef32Sjsg } 1639f005ef32Sjsg 16401bb76ff1Sjsg int dcn31_populate_dml_pipes_from_context( 16415ca02815Sjsg struct dc *dc, struct dc_state *context, 16425ca02815Sjsg display_e2e_pipe_params_st *pipes, 16435ca02815Sjsg bool fast_validate) 16445ca02815Sjsg { 16455ca02815Sjsg int i, pipe_cnt; 16465ca02815Sjsg struct resource_context *res_ctx = &context->res_ctx; 16475ca02815Sjsg struct pipe_ctx *pipe; 16481bb76ff1Sjsg bool upscaled = false; 16495ca02815Sjsg 16501bb76ff1Sjsg DC_FP_START(); 1651f005ef32Sjsg dcn31x_populate_dml_pipes_from_context(dc, context, pipes, fast_validate); 16521bb76ff1Sjsg DC_FP_END(); 16535ca02815Sjsg 16545ca02815Sjsg for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { 16555ca02815Sjsg struct dc_crtc_timing *timing; 16565ca02815Sjsg 16575ca02815Sjsg if (!res_ctx->pipe_ctx[i].stream) 16585ca02815Sjsg continue; 16595ca02815Sjsg pipe = &res_ctx->pipe_ctx[i]; 16605ca02815Sjsg timing = &pipe->stream->timing; 16611bb76ff1Sjsg if (pipe->plane_state && 16621bb76ff1Sjsg (pipe->plane_state->src_rect.height < pipe->plane_state->dst_rect.height || 16631bb76ff1Sjsg pipe->plane_state->src_rect.width < pipe->plane_state->dst_rect.width)) 16641bb76ff1Sjsg upscaled = true; 16655ca02815Sjsg 16665ca02815Sjsg /* 16675ca02815Sjsg * Immediate flip can be set dynamically after enabling the plane. 16685ca02815Sjsg * We need to require support for immediate flip or underflow can be 16695ca02815Sjsg * intermittently experienced depending on peak b/w requirements. 16705ca02815Sjsg */ 16715ca02815Sjsg pipes[pipe_cnt].pipe.src.immediate_flip = true; 16725ca02815Sjsg pipes[pipe_cnt].pipe.src.unbounded_req_mode = false; 16735ca02815Sjsg pipes[pipe_cnt].pipe.src.gpuvm = true; 16745ca02815Sjsg pipes[pipe_cnt].pipe.dest.vfront_porch = timing->v_front_porch; 16755ca02815Sjsg pipes[pipe_cnt].pipe.src.dcc_rate = 3; 16765ca02815Sjsg pipes[pipe_cnt].dout.dsc_input_bpc = 0; 16771bb76ff1Sjsg DC_FP_START(); 16781bb76ff1Sjsg dcn31_zero_pipe_dcc_fraction(pipes, pipe_cnt); 16791bb76ff1Sjsg DC_FP_END(); 16801bb76ff1Sjsg 16815ca02815Sjsg 16825ca02815Sjsg if (pipes[pipe_cnt].dout.dsc_enable) { 16835ca02815Sjsg switch (timing->display_color_depth) { 16845ca02815Sjsg case COLOR_DEPTH_888: 16855ca02815Sjsg pipes[pipe_cnt].dout.dsc_input_bpc = 8; 16865ca02815Sjsg break; 16875ca02815Sjsg case COLOR_DEPTH_101010: 16885ca02815Sjsg pipes[pipe_cnt].dout.dsc_input_bpc = 10; 16895ca02815Sjsg break; 16905ca02815Sjsg case COLOR_DEPTH_121212: 16915ca02815Sjsg pipes[pipe_cnt].dout.dsc_input_bpc = 12; 16925ca02815Sjsg break; 16935ca02815Sjsg default: 16945ca02815Sjsg ASSERT(0); 16955ca02815Sjsg break; 16965ca02815Sjsg } 16975ca02815Sjsg } 16985ca02815Sjsg 16995ca02815Sjsg pipe_cnt++; 17005ca02815Sjsg } 17015ca02815Sjsg context->bw_ctx.dml.ip.det_buffer_size_kbytes = DCN3_1_DEFAULT_DET_SIZE; 17025ca02815Sjsg dc->config.enable_4to1MPC = false; 17035ca02815Sjsg if (pipe_cnt == 1 && pipe->plane_state && !dc->debug.disable_z9_mpc) { 17045ca02815Sjsg if (is_dual_plane(pipe->plane_state->format) 17055ca02815Sjsg && pipe->plane_state->src_rect.width <= 1920 && pipe->plane_state->src_rect.height <= 1080) { 17065ca02815Sjsg dc->config.enable_4to1MPC = true; 17071bb76ff1Sjsg } else if (!is_dual_plane(pipe->plane_state->format) && pipe->plane_state->src_rect.width <= 5120) { 17081bb76ff1Sjsg /* Limit to 5k max to avoid forced pipe split when there is not enough detile for swath */ 17095ca02815Sjsg context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192; 17105ca02815Sjsg pipes[0].pipe.src.unbounded_req_mode = true; 17115ca02815Sjsg } 17121bb76ff1Sjsg } else if (context->stream_count >= dc->debug.crb_alloc_policy_min_disp_count 17131bb76ff1Sjsg && dc->debug.crb_alloc_policy > DET_SIZE_DEFAULT) { 17141bb76ff1Sjsg context->bw_ctx.dml.ip.det_buffer_size_kbytes = dc->debug.crb_alloc_policy * 64; 17151bb76ff1Sjsg } else if (context->stream_count >= 3 && upscaled) { 17161bb76ff1Sjsg context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192; 17175ca02815Sjsg } 17185ca02815Sjsg 17195ca02815Sjsg return pipe_cnt; 17205ca02815Sjsg } 17215ca02815Sjsg 17221bb76ff1Sjsg void dcn31_calculate_wm_and_dlg( 17235ca02815Sjsg struct dc *dc, struct dc_state *context, 17245ca02815Sjsg display_e2e_pipe_params_st *pipes, 17255ca02815Sjsg int pipe_cnt, 17265ca02815Sjsg int vlevel) 17275ca02815Sjsg { 17285ca02815Sjsg DC_FP_START(); 17295ca02815Sjsg dcn31_calculate_wm_and_dlg_fp(dc, context, pipes, pipe_cnt, vlevel); 17305ca02815Sjsg DC_FP_END(); 17315ca02815Sjsg } 17325ca02815Sjsg 17331bb76ff1Sjsg void 17341bb76ff1Sjsg dcn31_populate_dml_writeback_from_context(struct dc *dc, 17351bb76ff1Sjsg struct resource_context *res_ctx, 17361bb76ff1Sjsg display_e2e_pipe_params_st *pipes) 17371bb76ff1Sjsg { 17381bb76ff1Sjsg DC_FP_START(); 17391bb76ff1Sjsg dcn30_populate_dml_writeback_from_context(dc, res_ctx, pipes); 17401bb76ff1Sjsg DC_FP_END(); 17411bb76ff1Sjsg } 17421bb76ff1Sjsg 17431bb76ff1Sjsg void 17441bb76ff1Sjsg dcn31_set_mcif_arb_params(struct dc *dc, 17451bb76ff1Sjsg struct dc_state *context, 17461bb76ff1Sjsg display_e2e_pipe_params_st *pipes, 17471bb76ff1Sjsg int pipe_cnt) 17481bb76ff1Sjsg { 17491bb76ff1Sjsg DC_FP_START(); 17501bb76ff1Sjsg dcn30_set_mcif_arb_params(dc, context, pipes, pipe_cnt); 17511bb76ff1Sjsg DC_FP_END(); 17521bb76ff1Sjsg } 17531bb76ff1Sjsg 17547c8c4152Sjsg bool dcn31_validate_bandwidth(struct dc *dc, 17557c8c4152Sjsg struct dc_state *context, 17567c8c4152Sjsg bool fast_validate) 17577c8c4152Sjsg { 17587c8c4152Sjsg bool out = false; 17597c8c4152Sjsg 17607c8c4152Sjsg BW_VAL_TRACE_SETUP(); 17617c8c4152Sjsg 17627c8c4152Sjsg int vlevel = 0; 17637c8c4152Sjsg int pipe_cnt = 0; 17647c8c4152Sjsg display_e2e_pipe_params_st *pipes = kzalloc(dc->res_pool->pipe_count * sizeof(display_e2e_pipe_params_st), GFP_KERNEL); 17657c8c4152Sjsg DC_LOGGER_INIT(dc->ctx->logger); 17667c8c4152Sjsg 17677c8c4152Sjsg BW_VAL_TRACE_COUNT(); 17687c8c4152Sjsg 1769*4b0e85adSjsg if (!pipes) 1770*4b0e85adSjsg goto validate_fail; 1771*4b0e85adSjsg 17720d8447e3Sjsg DC_FP_START(); 1773a1a4089cSjsg out = dcn30_internal_validate_bw(dc, context, pipes, &pipe_cnt, &vlevel, fast_validate, true); 17740d8447e3Sjsg DC_FP_END(); 17757c8c4152Sjsg 17767c8c4152Sjsg // Disable fast_validate to set min dcfclk in alculate_wm_and_dlg 17777c8c4152Sjsg if (pipe_cnt == 0) 17787c8c4152Sjsg fast_validate = false; 17797c8c4152Sjsg 17807c8c4152Sjsg if (!out) 17817c8c4152Sjsg goto validate_fail; 17827c8c4152Sjsg 17837c8c4152Sjsg BW_VAL_TRACE_END_VOLTAGE_LEVEL(); 17847c8c4152Sjsg 17857c8c4152Sjsg if (fast_validate) { 17867c8c4152Sjsg BW_VAL_TRACE_SKIP(fast); 17877c8c4152Sjsg goto validate_out; 17887c8c4152Sjsg } 1789f005ef32Sjsg if (dc->res_pool->funcs->calculate_wm_and_dlg) 17907c8c4152Sjsg dc->res_pool->funcs->calculate_wm_and_dlg(dc, context, pipes, pipe_cnt, vlevel); 17917c8c4152Sjsg 17927c8c4152Sjsg BW_VAL_TRACE_END_WATERMARKS(); 17937c8c4152Sjsg 17947c8c4152Sjsg goto validate_out; 17957c8c4152Sjsg 17967c8c4152Sjsg validate_fail: 17971bb76ff1Sjsg DC_LOG_WARNING("Mode Validation Warning: %s failed validation.\n", 17987c8c4152Sjsg dml_get_status_message(context->bw_ctx.dml.vba.ValidationStatus[context->bw_ctx.dml.vba.soc.num_states])); 17997c8c4152Sjsg 18007c8c4152Sjsg BW_VAL_TRACE_SKIP(fail); 18017c8c4152Sjsg out = false; 18027c8c4152Sjsg 18037c8c4152Sjsg validate_out: 18047c8c4152Sjsg kfree(pipes); 18057c8c4152Sjsg 18067c8c4152Sjsg BW_VAL_TRACE_FINISH(); 18077c8c4152Sjsg 18087c8c4152Sjsg return out; 18097c8c4152Sjsg } 18107c8c4152Sjsg 18111bb76ff1Sjsg static void dcn31_get_panel_config_defaults(struct dc_panel_config *panel_config) 18121bb76ff1Sjsg { 18131bb76ff1Sjsg *panel_config = panel_config_defaults; 18141bb76ff1Sjsg } 18151bb76ff1Sjsg 18165ca02815Sjsg static struct dc_cap_funcs cap_funcs = { 18175ca02815Sjsg .get_dcc_compression_cap = dcn20_get_dcc_compression_cap 18185ca02815Sjsg }; 18195ca02815Sjsg 18205ca02815Sjsg static struct resource_funcs dcn31_res_pool_funcs = { 18215ca02815Sjsg .destroy = dcn31_destroy_resource_pool, 18225ca02815Sjsg .link_enc_create = dcn31_link_encoder_create, 18235ca02815Sjsg .link_enc_create_minimal = dcn31_link_enc_create_minimal, 18245ca02815Sjsg .link_encs_assign = link_enc_cfg_link_encs_assign, 18255ca02815Sjsg .link_enc_unassign = link_enc_cfg_link_enc_unassign, 18265ca02815Sjsg .panel_cntl_create = dcn31_panel_cntl_create, 18277c8c4152Sjsg .validate_bandwidth = dcn31_validate_bandwidth, 18285ca02815Sjsg .calculate_wm_and_dlg = dcn31_calculate_wm_and_dlg, 18295ca02815Sjsg .update_soc_for_wm_a = dcn31_update_soc_for_wm_a, 18305ca02815Sjsg .populate_dml_pipes = dcn31_populate_dml_pipes_from_context, 1831f005ef32Sjsg .acquire_free_pipe_as_secondary_dpp_pipe = dcn20_acquire_free_pipe_for_layer, 18325ca02815Sjsg .add_stream_to_ctx = dcn30_add_stream_to_ctx, 18335ca02815Sjsg .add_dsc_to_stream_resource = dcn20_add_dsc_to_stream_resource, 18345ca02815Sjsg .remove_stream_from_ctx = dcn20_remove_stream_from_ctx, 18351bb76ff1Sjsg .populate_dml_writeback_from_context = dcn31_populate_dml_writeback_from_context, 18361bb76ff1Sjsg .set_mcif_arb_params = dcn31_set_mcif_arb_params, 18375ca02815Sjsg .find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link, 18385ca02815Sjsg .acquire_post_bldn_3dlut = dcn30_acquire_post_bldn_3dlut, 18395ca02815Sjsg .release_post_bldn_3dlut = dcn30_release_post_bldn_3dlut, 18405ca02815Sjsg .update_bw_bounding_box = dcn31_update_bw_bounding_box, 18415ca02815Sjsg .patch_unknown_plane_state = dcn20_patch_unknown_plane_state, 18421bb76ff1Sjsg .get_panel_config_defaults = dcn31_get_panel_config_defaults, 18435ca02815Sjsg }; 18445ca02815Sjsg 18455ca02815Sjsg static struct clock_source *dcn30_clock_source_create( 18465ca02815Sjsg struct dc_context *ctx, 18475ca02815Sjsg struct dc_bios *bios, 18485ca02815Sjsg enum clock_source_id id, 18495ca02815Sjsg const struct dce110_clk_src_regs *regs, 18505ca02815Sjsg bool dp_clk_src) 18515ca02815Sjsg { 18525ca02815Sjsg struct dce110_clk_src *clk_src = 18535ca02815Sjsg kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL); 18545ca02815Sjsg 18555ca02815Sjsg if (!clk_src) 18565ca02815Sjsg return NULL; 18575ca02815Sjsg 18581bb76ff1Sjsg if (dcn31_clk_src_construct(clk_src, ctx, bios, id, 18595ca02815Sjsg regs, &cs_shift, &cs_mask)) { 18605ca02815Sjsg clk_src->base.dp_clk_src = dp_clk_src; 18615ca02815Sjsg return &clk_src->base; 18625ca02815Sjsg } 18635ca02815Sjsg 18645ca02815Sjsg BREAK_TO_DEBUGGER(); 18655ca02815Sjsg return NULL; 18665ca02815Sjsg } 18675ca02815Sjsg 18685ca02815Sjsg static bool dcn31_resource_construct( 18695ca02815Sjsg uint8_t num_virtual_links, 18705ca02815Sjsg struct dc *dc, 18715ca02815Sjsg struct dcn31_resource_pool *pool) 18725ca02815Sjsg { 18735ca02815Sjsg int i; 18745ca02815Sjsg struct dc_context *ctx = dc->ctx; 18755ca02815Sjsg struct irq_service_init_data init_data; 18765ca02815Sjsg 18775ca02815Sjsg ctx->dc_bios->regs = &bios_regs; 18785ca02815Sjsg 18795ca02815Sjsg pool->base.res_cap = &res_cap_dcn31; 18805ca02815Sjsg 18815ca02815Sjsg pool->base.funcs = &dcn31_res_pool_funcs; 18825ca02815Sjsg 18835ca02815Sjsg /************************************************* 18845ca02815Sjsg * Resource + asic cap harcoding * 18855ca02815Sjsg *************************************************/ 18865ca02815Sjsg pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE; 18875ca02815Sjsg pool->base.pipe_count = pool->base.res_cap->num_timing_generator; 18885ca02815Sjsg pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; 18895ca02815Sjsg dc->caps.max_downscale_ratio = 600; 18905ca02815Sjsg dc->caps.i2c_speed_in_khz = 100; 18915ca02815Sjsg dc->caps.i2c_speed_in_khz_hdcp = 5; /*1.4 w/a applied by default*/ 18925ca02815Sjsg dc->caps.max_cursor_size = 256; 18935ca02815Sjsg dc->caps.min_horizontal_blanking_period = 80; 18945ca02815Sjsg dc->caps.dmdata_alloc_size = 2048; 18955ca02815Sjsg 18961bb76ff1Sjsg dc->caps.max_slave_planes = 2; 18971bb76ff1Sjsg dc->caps.max_slave_yuv_planes = 2; 18981bb76ff1Sjsg dc->caps.max_slave_rgb_planes = 2; 18995ca02815Sjsg dc->caps.post_blend_color_processing = true; 19005ca02815Sjsg dc->caps.force_dp_tps4_for_cp2520 = true; 1901f005ef32Sjsg if (dc->config.forceHBR2CP2520) 1902f005ef32Sjsg dc->caps.force_dp_tps4_for_cp2520 = false; 19031bb76ff1Sjsg dc->caps.dp_hpo = true; 19041bb76ff1Sjsg dc->caps.dp_hdmi21_pcon_support = true; 19051bb76ff1Sjsg dc->caps.edp_dsc_support = true; 19065ca02815Sjsg dc->caps.extended_aux_timeout_support = true; 19075ca02815Sjsg dc->caps.dmcub_support = true; 19085ca02815Sjsg dc->caps.is_apu = true; 19091bb76ff1Sjsg dc->caps.zstate_support = true; 19105ca02815Sjsg 19115ca02815Sjsg /* Color pipeline capabilities */ 19125ca02815Sjsg dc->caps.color.dpp.dcn_arch = 1; 19135ca02815Sjsg dc->caps.color.dpp.input_lut_shared = 0; 19145ca02815Sjsg dc->caps.color.dpp.icsc = 1; 19155ca02815Sjsg dc->caps.color.dpp.dgam_ram = 0; // must use gamma_corr 19165ca02815Sjsg dc->caps.color.dpp.dgam_rom_caps.srgb = 1; 19175ca02815Sjsg dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1; 19185ca02815Sjsg dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 1; 19195ca02815Sjsg dc->caps.color.dpp.dgam_rom_caps.pq = 1; 19205ca02815Sjsg dc->caps.color.dpp.dgam_rom_caps.hlg = 1; 19215ca02815Sjsg dc->caps.color.dpp.post_csc = 1; 19225ca02815Sjsg dc->caps.color.dpp.gamma_corr = 1; 19235ca02815Sjsg dc->caps.color.dpp.dgam_rom_for_yuv = 0; 19245ca02815Sjsg 19255ca02815Sjsg dc->caps.color.dpp.hw_3d_lut = 1; 19265ca02815Sjsg dc->caps.color.dpp.ogam_ram = 1; 19275ca02815Sjsg // no OGAM ROM on DCN301 19285ca02815Sjsg dc->caps.color.dpp.ogam_rom_caps.srgb = 0; 19295ca02815Sjsg dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0; 19305ca02815Sjsg dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0; 19315ca02815Sjsg dc->caps.color.dpp.ogam_rom_caps.pq = 0; 19325ca02815Sjsg dc->caps.color.dpp.ogam_rom_caps.hlg = 0; 19335ca02815Sjsg dc->caps.color.dpp.ocsc = 0; 19345ca02815Sjsg 19355ca02815Sjsg dc->caps.color.mpc.gamut_remap = 1; 19365ca02815Sjsg dc->caps.color.mpc.num_3dluts = pool->base.res_cap->num_mpc_3dlut; //2 19375ca02815Sjsg dc->caps.color.mpc.ogam_ram = 1; 19385ca02815Sjsg dc->caps.color.mpc.ogam_rom_caps.srgb = 0; 19395ca02815Sjsg dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0; 19405ca02815Sjsg dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0; 19415ca02815Sjsg dc->caps.color.mpc.ogam_rom_caps.pq = 0; 19425ca02815Sjsg dc->caps.color.mpc.ogam_rom_caps.hlg = 0; 19435ca02815Sjsg dc->caps.color.mpc.ocsc = 1; 19445ca02815Sjsg 1945f005ef32Sjsg dc->config.use_old_fixed_vs_sequence = true; 1946f005ef32Sjsg 19471bb76ff1Sjsg /* Use pipe context based otg sync logic */ 19481bb76ff1Sjsg dc->config.use_pipe_ctx_sync_logic = true; 19491bb76ff1Sjsg 19505ca02815Sjsg /* read VBIOS LTTPR caps */ 19515ca02815Sjsg { 19525ca02815Sjsg if (ctx->dc_bios->funcs->get_lttpr_caps) { 19535ca02815Sjsg enum bp_result bp_query_result; 19545ca02815Sjsg uint8_t is_vbios_lttpr_enable = 0; 19555ca02815Sjsg 19565ca02815Sjsg bp_query_result = ctx->dc_bios->funcs->get_lttpr_caps(ctx->dc_bios, &is_vbios_lttpr_enable); 19575ca02815Sjsg dc->caps.vbios_lttpr_enable = (bp_query_result == BP_RESULT_OK) && !!is_vbios_lttpr_enable; 19585ca02815Sjsg } 19595ca02815Sjsg 19605ca02815Sjsg /* interop bit is implicit */ 19615ca02815Sjsg { 19625ca02815Sjsg dc->caps.vbios_lttpr_aware = true; 19635ca02815Sjsg } 19645ca02815Sjsg } 19655ca02815Sjsg 19665ca02815Sjsg if (dc->ctx->dce_environment == DCE_ENV_PRODUCTION_DRV) 19675ca02815Sjsg dc->debug = debug_defaults_drv; 1968f005ef32Sjsg 19695ca02815Sjsg // Init the vm_helper 19705ca02815Sjsg if (dc->vm_helper) 19715ca02815Sjsg vm_helper_init(dc->vm_helper, 16); 19725ca02815Sjsg 19735ca02815Sjsg /************************************************* 19745ca02815Sjsg * Create resources * 19755ca02815Sjsg *************************************************/ 19765ca02815Sjsg 19775ca02815Sjsg /* Clock Sources for Pixel Clock*/ 19785ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL0] = 19795ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 19805ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL0, 19815ca02815Sjsg &clk_src_regs[0], false); 19825ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL1] = 19835ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 19845ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL1, 19855ca02815Sjsg &clk_src_regs[1], false); 19865ca02815Sjsg /*move phypllx_pixclk_resync to dmub next*/ 19875ca02815Sjsg if (dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0) { 19885ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL2] = 19895ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 19905ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL2, 19915ca02815Sjsg &clk_src_regs_b0[2], false); 19925ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL3] = 19935ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 19945ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL3, 19955ca02815Sjsg &clk_src_regs_b0[3], false); 19965ca02815Sjsg } else { 19975ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL2] = 19985ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 19995ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL2, 20005ca02815Sjsg &clk_src_regs[2], false); 20015ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL3] = 20025ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 20035ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL3, 20045ca02815Sjsg &clk_src_regs[3], false); 20055ca02815Sjsg } 20065ca02815Sjsg 20075ca02815Sjsg pool->base.clock_sources[DCN31_CLK_SRC_PLL4] = 20085ca02815Sjsg dcn30_clock_source_create(ctx, ctx->dc_bios, 20095ca02815Sjsg CLOCK_SOURCE_COMBO_PHY_PLL4, 20105ca02815Sjsg &clk_src_regs[4], false); 20115ca02815Sjsg 20125ca02815Sjsg pool->base.clk_src_count = DCN30_CLK_SRC_TOTAL; 20135ca02815Sjsg 20145ca02815Sjsg /* todo: not reuse phy_pll registers */ 20155ca02815Sjsg pool->base.dp_clock_source = 20165ca02815Sjsg dcn31_clock_source_create(ctx, ctx->dc_bios, 20175ca02815Sjsg CLOCK_SOURCE_ID_DP_DTO, 20185ca02815Sjsg &clk_src_regs[0], true); 20195ca02815Sjsg 20205ca02815Sjsg for (i = 0; i < pool->base.clk_src_count; i++) { 20215ca02815Sjsg if (pool->base.clock_sources[i] == NULL) { 20225ca02815Sjsg dm_error("DC: failed to create clock sources!\n"); 20235ca02815Sjsg BREAK_TO_DEBUGGER(); 20245ca02815Sjsg goto create_fail; 20255ca02815Sjsg } 20265ca02815Sjsg } 20275ca02815Sjsg 20285ca02815Sjsg /* TODO: DCCG */ 20295ca02815Sjsg pool->base.dccg = dccg31_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask); 20305ca02815Sjsg if (pool->base.dccg == NULL) { 20315ca02815Sjsg dm_error("DC: failed to create dccg!\n"); 20325ca02815Sjsg BREAK_TO_DEBUGGER(); 20335ca02815Sjsg goto create_fail; 20345ca02815Sjsg } 20355ca02815Sjsg 20365ca02815Sjsg /* TODO: IRQ */ 20375ca02815Sjsg init_data.ctx = dc->ctx; 20385ca02815Sjsg pool->base.irqs = dal_irq_service_dcn31_create(&init_data); 20395ca02815Sjsg if (!pool->base.irqs) 20405ca02815Sjsg goto create_fail; 20415ca02815Sjsg 20425ca02815Sjsg /* HUBBUB */ 20435ca02815Sjsg pool->base.hubbub = dcn31_hubbub_create(ctx); 20445ca02815Sjsg if (pool->base.hubbub == NULL) { 20455ca02815Sjsg BREAK_TO_DEBUGGER(); 20465ca02815Sjsg dm_error("DC: failed to create hubbub!\n"); 20475ca02815Sjsg goto create_fail; 20485ca02815Sjsg } 20495ca02815Sjsg 20505ca02815Sjsg /* HUBPs, DPPs, OPPs and TGs */ 20515ca02815Sjsg for (i = 0; i < pool->base.pipe_count; i++) { 20525ca02815Sjsg pool->base.hubps[i] = dcn31_hubp_create(ctx, i); 20535ca02815Sjsg if (pool->base.hubps[i] == NULL) { 20545ca02815Sjsg BREAK_TO_DEBUGGER(); 20555ca02815Sjsg dm_error( 20565ca02815Sjsg "DC: failed to create hubps!\n"); 20575ca02815Sjsg goto create_fail; 20585ca02815Sjsg } 20595ca02815Sjsg 20605ca02815Sjsg pool->base.dpps[i] = dcn31_dpp_create(ctx, i); 20615ca02815Sjsg if (pool->base.dpps[i] == NULL) { 20625ca02815Sjsg BREAK_TO_DEBUGGER(); 20635ca02815Sjsg dm_error( 20645ca02815Sjsg "DC: failed to create dpps!\n"); 20655ca02815Sjsg goto create_fail; 20665ca02815Sjsg } 20675ca02815Sjsg } 20685ca02815Sjsg 20695ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_opp; i++) { 20705ca02815Sjsg pool->base.opps[i] = dcn31_opp_create(ctx, i); 20715ca02815Sjsg if (pool->base.opps[i] == NULL) { 20725ca02815Sjsg BREAK_TO_DEBUGGER(); 20735ca02815Sjsg dm_error( 20745ca02815Sjsg "DC: failed to create output pixel processor!\n"); 20755ca02815Sjsg goto create_fail; 20765ca02815Sjsg } 20775ca02815Sjsg } 20785ca02815Sjsg 20795ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 20805ca02815Sjsg pool->base.timing_generators[i] = dcn31_timing_generator_create( 20815ca02815Sjsg ctx, i); 20825ca02815Sjsg if (pool->base.timing_generators[i] == NULL) { 20835ca02815Sjsg BREAK_TO_DEBUGGER(); 20845ca02815Sjsg dm_error("DC: failed to create tg!\n"); 20855ca02815Sjsg goto create_fail; 20865ca02815Sjsg } 20875ca02815Sjsg } 20885ca02815Sjsg pool->base.timing_generator_count = i; 20895ca02815Sjsg 20905ca02815Sjsg /* PSR */ 20915ca02815Sjsg pool->base.psr = dmub_psr_create(ctx); 20925ca02815Sjsg if (pool->base.psr == NULL) { 20935ca02815Sjsg dm_error("DC: failed to create psr obj!\n"); 20945ca02815Sjsg BREAK_TO_DEBUGGER(); 20955ca02815Sjsg goto create_fail; 20965ca02815Sjsg } 20975ca02815Sjsg 2098f005ef32Sjsg /* Replay */ 2099f005ef32Sjsg pool->base.replay = dmub_replay_create(ctx); 2100f005ef32Sjsg if (pool->base.replay == NULL) { 2101f005ef32Sjsg dm_error("DC: failed to create replay obj!\n"); 2102f005ef32Sjsg BREAK_TO_DEBUGGER(); 2103f005ef32Sjsg goto create_fail; 2104f005ef32Sjsg } 2105f005ef32Sjsg 21065ca02815Sjsg /* ABM */ 21075ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 21085ca02815Sjsg pool->base.multiple_abms[i] = dmub_abm_create(ctx, 21095ca02815Sjsg &abm_regs[i], 21105ca02815Sjsg &abm_shift, 21115ca02815Sjsg &abm_mask); 21125ca02815Sjsg if (pool->base.multiple_abms[i] == NULL) { 21135ca02815Sjsg dm_error("DC: failed to create abm for pipe %d!\n", i); 21145ca02815Sjsg BREAK_TO_DEBUGGER(); 21155ca02815Sjsg goto create_fail; 21165ca02815Sjsg } 21175ca02815Sjsg } 21185ca02815Sjsg 21195ca02815Sjsg /* MPC and DSC */ 21205ca02815Sjsg pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); 21215ca02815Sjsg if (pool->base.mpc == NULL) { 21225ca02815Sjsg BREAK_TO_DEBUGGER(); 21235ca02815Sjsg dm_error("DC: failed to create mpc!\n"); 21245ca02815Sjsg goto create_fail; 21255ca02815Sjsg } 21265ca02815Sjsg 21275ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_dsc; i++) { 21285ca02815Sjsg pool->base.dscs[i] = dcn31_dsc_create(ctx, i); 21295ca02815Sjsg if (pool->base.dscs[i] == NULL) { 21305ca02815Sjsg BREAK_TO_DEBUGGER(); 21315ca02815Sjsg dm_error("DC: failed to create display stream compressor %d!\n", i); 21325ca02815Sjsg goto create_fail; 21335ca02815Sjsg } 21345ca02815Sjsg } 21355ca02815Sjsg 21365ca02815Sjsg /* DWB and MMHUBBUB */ 21375ca02815Sjsg if (!dcn31_dwbc_create(ctx, &pool->base)) { 21385ca02815Sjsg BREAK_TO_DEBUGGER(); 21395ca02815Sjsg dm_error("DC: failed to create dwbc!\n"); 21405ca02815Sjsg goto create_fail; 21415ca02815Sjsg } 21425ca02815Sjsg 21435ca02815Sjsg if (!dcn31_mmhubbub_create(ctx, &pool->base)) { 21445ca02815Sjsg BREAK_TO_DEBUGGER(); 21455ca02815Sjsg dm_error("DC: failed to create mcif_wb!\n"); 21465ca02815Sjsg goto create_fail; 21475ca02815Sjsg } 21485ca02815Sjsg 21495ca02815Sjsg /* AUX and I2C */ 21505ca02815Sjsg for (i = 0; i < pool->base.res_cap->num_ddc; i++) { 21515ca02815Sjsg pool->base.engines[i] = dcn31_aux_engine_create(ctx, i); 21525ca02815Sjsg if (pool->base.engines[i] == NULL) { 21535ca02815Sjsg BREAK_TO_DEBUGGER(); 21545ca02815Sjsg dm_error( 21555ca02815Sjsg "DC:failed to create aux engine!!\n"); 21565ca02815Sjsg goto create_fail; 21575ca02815Sjsg } 21585ca02815Sjsg pool->base.hw_i2cs[i] = dcn31_i2c_hw_create(ctx, i); 21595ca02815Sjsg if (pool->base.hw_i2cs[i] == NULL) { 21605ca02815Sjsg BREAK_TO_DEBUGGER(); 21615ca02815Sjsg dm_error( 21625ca02815Sjsg "DC:failed to create hw i2c!!\n"); 21635ca02815Sjsg goto create_fail; 21645ca02815Sjsg } 21655ca02815Sjsg pool->base.sw_i2cs[i] = NULL; 21665ca02815Sjsg } 21675ca02815Sjsg 21681bb76ff1Sjsg if (dc->ctx->asic_id.chip_family == FAMILY_YELLOW_CARP && 21691bb76ff1Sjsg dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0 && 21701bb76ff1Sjsg !dc->debug.dpia_debug.bits.disable_dpia) { 21711bb76ff1Sjsg /* YELLOW CARP B0 has 4 DPIA's */ 21721bb76ff1Sjsg pool->base.usb4_dpia_count = 4; 21731bb76ff1Sjsg } 21741bb76ff1Sjsg 21751bb76ff1Sjsg if (dc->ctx->asic_id.chip_family == AMDGPU_FAMILY_GC_11_0_1) 21761bb76ff1Sjsg pool->base.usb4_dpia_count = 4; 21771bb76ff1Sjsg 21785ca02815Sjsg /* Audio, Stream Encoders including HPO and virtual, MPC 3D LUTs */ 21795ca02815Sjsg if (!resource_construct(num_virtual_links, dc, &pool->base, 2180f005ef32Sjsg &res_create_funcs)) 21815ca02815Sjsg goto create_fail; 21825ca02815Sjsg 21835ca02815Sjsg /* HW Sequencer and Plane caps */ 21845ca02815Sjsg dcn31_hw_sequencer_construct(dc); 21855ca02815Sjsg 21865ca02815Sjsg dc->caps.max_planes = pool->base.pipe_count; 21875ca02815Sjsg 21885ca02815Sjsg for (i = 0; i < dc->caps.max_planes; ++i) 21895ca02815Sjsg dc->caps.planes[i] = plane_cap; 21905ca02815Sjsg 21915ca02815Sjsg dc->cap_funcs = cap_funcs; 21925ca02815Sjsg 21931bb76ff1Sjsg dc->dcn_ip->max_num_dpp = dcn3_1_ip.max_num_dpp; 21945ca02815Sjsg 21955ca02815Sjsg return true; 21965ca02815Sjsg 21975ca02815Sjsg create_fail: 21985ca02815Sjsg dcn31_resource_destruct(pool); 21995ca02815Sjsg 22005ca02815Sjsg return false; 22015ca02815Sjsg } 22025ca02815Sjsg 22035ca02815Sjsg struct resource_pool *dcn31_create_resource_pool( 22045ca02815Sjsg const struct dc_init_data *init_data, 22055ca02815Sjsg struct dc *dc) 22065ca02815Sjsg { 22075ca02815Sjsg struct dcn31_resource_pool *pool = 22085ca02815Sjsg kzalloc(sizeof(struct dcn31_resource_pool), GFP_KERNEL); 22095ca02815Sjsg 22105ca02815Sjsg if (!pool) 22115ca02815Sjsg return NULL; 22125ca02815Sjsg 22135ca02815Sjsg if (dcn31_resource_construct(init_data->num_virtual_links, dc, pool)) 22145ca02815Sjsg return &pool->base; 22155ca02815Sjsg 22165ca02815Sjsg BREAK_TO_DEBUGGER(); 22175ca02815Sjsg kfree(pool); 22185ca02815Sjsg return NULL; 22195ca02815Sjsg } 2220