xref: /openbsd-src/sys/dev/pci/drm/amd/display/dc/dcn201/dcn201_resource.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
11bb76ff1Sjsg /*
21bb76ff1Sjsg * Copyright 2016 Advanced Micro Devices, Inc.
31bb76ff1Sjsg  *
41bb76ff1Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
51bb76ff1Sjsg  * copy of this software and associated documentation files (the "Software"),
61bb76ff1Sjsg  * to deal in the Software without restriction, including without limitation
71bb76ff1Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
81bb76ff1Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
91bb76ff1Sjsg  * Software is furnished to do so, subject to the following conditions:
101bb76ff1Sjsg  *
111bb76ff1Sjsg  * The above copyright notice and this permission notice shall be included in
121bb76ff1Sjsg  * all copies or substantial portions of the Software.
131bb76ff1Sjsg  *
141bb76ff1Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
151bb76ff1Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
161bb76ff1Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
171bb76ff1Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
181bb76ff1Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
191bb76ff1Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
201bb76ff1Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
211bb76ff1Sjsg  *
221bb76ff1Sjsg  * Authors: AMD
231bb76ff1Sjsg  *
241bb76ff1Sjsg  */
251bb76ff1Sjsg 
261bb76ff1Sjsg #include "dm_services.h"
271bb76ff1Sjsg #include "dc.h"
281bb76ff1Sjsg 
291bb76ff1Sjsg #include "dcn201_init.h"
301bb76ff1Sjsg #include "dml/dcn20/dcn20_fpu.h"
311bb76ff1Sjsg #include "resource.h"
321bb76ff1Sjsg #include "include/irq_service_interface.h"
331bb76ff1Sjsg #include "dcn201_resource.h"
341bb76ff1Sjsg 
351bb76ff1Sjsg #include "dcn20/dcn20_resource.h"
361bb76ff1Sjsg 
371bb76ff1Sjsg #include "dcn10/dcn10_hubp.h"
381bb76ff1Sjsg #include "dcn10/dcn10_ipp.h"
391bb76ff1Sjsg #include "dcn201_mpc.h"
401bb76ff1Sjsg #include "dcn201_hubp.h"
411bb76ff1Sjsg #include "irq/dcn201/irq_service_dcn201.h"
421bb76ff1Sjsg #include "dcn201/dcn201_dpp.h"
431bb76ff1Sjsg #include "dcn201/dcn201_hubbub.h"
441bb76ff1Sjsg #include "dcn201_dccg.h"
451bb76ff1Sjsg #include "dcn201_optc.h"
461bb76ff1Sjsg #include "dcn201_hwseq.h"
471bb76ff1Sjsg #include "dce110/dce110_hw_sequencer.h"
481bb76ff1Sjsg #include "dcn201_opp.h"
491bb76ff1Sjsg #include "dcn201/dcn201_link_encoder.h"
501bb76ff1Sjsg #include "dcn20/dcn20_stream_encoder.h"
511bb76ff1Sjsg #include "dce/dce_clock_source.h"
521bb76ff1Sjsg #include "dce/dce_audio.h"
531bb76ff1Sjsg #include "dce/dce_hwseq.h"
541bb76ff1Sjsg #include "virtual/virtual_stream_encoder.h"
551bb76ff1Sjsg #include "dce110/dce110_resource.h"
561bb76ff1Sjsg #include "dce/dce_aux.h"
571bb76ff1Sjsg #include "dce/dce_i2c.h"
581bb76ff1Sjsg #include "dcn201_hubbub.h"
591bb76ff1Sjsg #include "dcn10/dcn10_resource.h"
601bb76ff1Sjsg 
611bb76ff1Sjsg #include "cyan_skillfish_ip_offset.h"
621bb76ff1Sjsg 
631bb76ff1Sjsg #include "dcn/dcn_2_0_3_offset.h"
641bb76ff1Sjsg #include "dcn/dcn_2_0_3_sh_mask.h"
651bb76ff1Sjsg #include "dpcs/dpcs_2_0_3_offset.h"
661bb76ff1Sjsg #include "dpcs/dpcs_2_0_3_sh_mask.h"
671bb76ff1Sjsg 
681bb76ff1Sjsg #include "mmhub/mmhub_2_0_0_offset.h"
691bb76ff1Sjsg #include "mmhub/mmhub_2_0_0_sh_mask.h"
701bb76ff1Sjsg #include "nbio/nbio_7_4_offset.h"
711bb76ff1Sjsg 
721bb76ff1Sjsg #include "reg_helper.h"
731bb76ff1Sjsg 
741bb76ff1Sjsg #define MIN_DISP_CLK_KHZ 100000
751bb76ff1Sjsg #define MIN_DPP_CLK_KHZ 100000
761bb76ff1Sjsg 
77*f005ef32Sjsg static struct _vcs_dpi_ip_params_st dcn201_ip = {
781bb76ff1Sjsg 	.gpuvm_enable = 0,
791bb76ff1Sjsg 	.hostvm_enable = 0,
801bb76ff1Sjsg 	.gpuvm_max_page_table_levels = 4,
811bb76ff1Sjsg 	.hostvm_max_page_table_levels = 4,
821bb76ff1Sjsg 	.hostvm_cached_page_table_levels = 0,
831bb76ff1Sjsg 	.pte_group_size_bytes = 2048,
841bb76ff1Sjsg 	.rob_buffer_size_kbytes = 168,
851bb76ff1Sjsg 	.det_buffer_size_kbytes = 164,
861bb76ff1Sjsg 	.dpte_buffer_size_in_pte_reqs_luma = 84,
871bb76ff1Sjsg 	.pde_proc_buffer_size_64k_reqs = 48,
881bb76ff1Sjsg 	.dpp_output_buffer_pixels = 2560,
891bb76ff1Sjsg 	.opp_output_buffer_lines = 1,
901bb76ff1Sjsg 	.pixel_chunk_size_kbytes = 8,
911bb76ff1Sjsg 	.pte_chunk_size_kbytes = 2,
921bb76ff1Sjsg 	.meta_chunk_size_kbytes = 2,
931bb76ff1Sjsg 	.writeback_chunk_size_kbytes = 2,
941bb76ff1Sjsg 	.line_buffer_size_bits = 789504,
951bb76ff1Sjsg 	.is_line_buffer_bpp_fixed = 0,
961bb76ff1Sjsg 	.line_buffer_fixed_bpp = 0,
971bb76ff1Sjsg 	.dcc_supported = true,
981bb76ff1Sjsg 	.max_line_buffer_lines = 12,
991bb76ff1Sjsg 	.writeback_luma_buffer_size_kbytes = 12,
1001bb76ff1Sjsg 	.writeback_chroma_buffer_size_kbytes = 8,
1011bb76ff1Sjsg 	.writeback_chroma_line_buffer_width_pixels = 4,
1021bb76ff1Sjsg 	.writeback_max_hscl_ratio = 1,
1031bb76ff1Sjsg 	.writeback_max_vscl_ratio = 1,
1041bb76ff1Sjsg 	.writeback_min_hscl_ratio = 1,
1051bb76ff1Sjsg 	.writeback_min_vscl_ratio = 1,
1061bb76ff1Sjsg 	.writeback_max_hscl_taps = 12,
1071bb76ff1Sjsg 	.writeback_max_vscl_taps = 12,
1081bb76ff1Sjsg 	.writeback_line_buffer_luma_buffer_size = 0,
1091bb76ff1Sjsg 	.writeback_line_buffer_chroma_buffer_size = 9600,
1101bb76ff1Sjsg 	.cursor_buffer_size = 8,
1111bb76ff1Sjsg 	.cursor_chunk_size = 2,
1121bb76ff1Sjsg 	.max_num_otg = 2,
1131bb76ff1Sjsg 	.max_num_dpp = 4,
1141bb76ff1Sjsg 	.max_num_wb = 0,
1151bb76ff1Sjsg 	.max_dchub_pscl_bw_pix_per_clk = 4,
1161bb76ff1Sjsg 	.max_pscl_lb_bw_pix_per_clk = 2,
1171bb76ff1Sjsg 	.max_lb_vscl_bw_pix_per_clk = 4,
1181bb76ff1Sjsg 	.max_vscl_hscl_bw_pix_per_clk = 4,
1191bb76ff1Sjsg 	.max_hscl_ratio = 8,
1201bb76ff1Sjsg 	.max_vscl_ratio = 8,
1211bb76ff1Sjsg 	.hscl_mults = 4,
1221bb76ff1Sjsg 	.vscl_mults = 4,
1231bb76ff1Sjsg 	.max_hscl_taps = 8,
1241bb76ff1Sjsg 	.max_vscl_taps = 8,
1251bb76ff1Sjsg 	.dispclk_ramp_margin_percent = 1,
1261bb76ff1Sjsg 	.underscan_factor = 1.10,
1271bb76ff1Sjsg 	.min_vblank_lines = 30,
1281bb76ff1Sjsg 	.dppclk_delay_subtotal = 77,
1291bb76ff1Sjsg 	.dppclk_delay_scl_lb_only = 16,
1301bb76ff1Sjsg 	.dppclk_delay_scl = 50,
1311bb76ff1Sjsg 	.dppclk_delay_cnvc_formatter = 8,
1321bb76ff1Sjsg 	.dppclk_delay_cnvc_cursor = 6,
1331bb76ff1Sjsg 	.dispclk_delay_subtotal = 87,
1341bb76ff1Sjsg 	.dcfclk_cstate_latency = 10,
1351bb76ff1Sjsg 	.max_inter_dcn_tile_repeaters = 8,
1361bb76ff1Sjsg 	.number_of_cursors = 1,
1371bb76ff1Sjsg };
1381bb76ff1Sjsg 
139*f005ef32Sjsg static struct _vcs_dpi_soc_bounding_box_st dcn201_soc = {
1401bb76ff1Sjsg 	.clock_limits = {
1411bb76ff1Sjsg 			{
1421bb76ff1Sjsg 				.state = 0,
1431bb76ff1Sjsg 				.dscclk_mhz = 400.0,
1441bb76ff1Sjsg 				.dcfclk_mhz = 1000.0,
1451bb76ff1Sjsg 				.fabricclk_mhz = 200.0,
1461bb76ff1Sjsg 				.dispclk_mhz = 300.0,
1471bb76ff1Sjsg 				.dppclk_mhz = 300.0,
1481bb76ff1Sjsg 				.phyclk_mhz = 810.0,
1491bb76ff1Sjsg 				.socclk_mhz = 1254.0,
1501bb76ff1Sjsg 				.dram_speed_mts = 2000.0,
1511bb76ff1Sjsg 			},
1521bb76ff1Sjsg 			{
1531bb76ff1Sjsg 				.state = 1,
1541bb76ff1Sjsg 				.dscclk_mhz = 400.0,
1551bb76ff1Sjsg 				.dcfclk_mhz = 1000.0,
1561bb76ff1Sjsg 				.fabricclk_mhz = 250.0,
1571bb76ff1Sjsg 				.dispclk_mhz = 1200.0,
1581bb76ff1Sjsg 				.dppclk_mhz = 1200.0,
1591bb76ff1Sjsg 				.phyclk_mhz = 810.0,
1601bb76ff1Sjsg 				.socclk_mhz = 1254.0,
1611bb76ff1Sjsg 				.dram_speed_mts = 3600.0,
1621bb76ff1Sjsg 			},
1631bb76ff1Sjsg 			{
1641bb76ff1Sjsg 				.state = 2,
1651bb76ff1Sjsg 				.dscclk_mhz = 400.0,
1661bb76ff1Sjsg 				.dcfclk_mhz = 1000.0,
1671bb76ff1Sjsg 				.fabricclk_mhz = 750.0,
1681bb76ff1Sjsg 				.dispclk_mhz = 1200.0,
1691bb76ff1Sjsg 				.dppclk_mhz = 1200.0,
1701bb76ff1Sjsg 				.phyclk_mhz = 810.0,
1711bb76ff1Sjsg 				.socclk_mhz = 1254.0,
1721bb76ff1Sjsg 				.dram_speed_mts = 6800.0,
1731bb76ff1Sjsg 			},
1741bb76ff1Sjsg 			{
1751bb76ff1Sjsg 				.state = 3,
1761bb76ff1Sjsg 				.dscclk_mhz = 400.0,
1771bb76ff1Sjsg 				.dcfclk_mhz = 1000.0,
1781bb76ff1Sjsg 				.fabricclk_mhz = 250.0,
1791bb76ff1Sjsg 				.dispclk_mhz = 1200.0,
1801bb76ff1Sjsg 				.dppclk_mhz = 1200.0,
1811bb76ff1Sjsg 				.phyclk_mhz = 810.0,
1821bb76ff1Sjsg 				.socclk_mhz = 1254.0,
1831bb76ff1Sjsg 				.dram_speed_mts = 14000.0,
1841bb76ff1Sjsg 			},
1851bb76ff1Sjsg 			{
1861bb76ff1Sjsg 				.state = 4,
1871bb76ff1Sjsg 				.dscclk_mhz = 400.0,
1881bb76ff1Sjsg 				.dcfclk_mhz = 1000.0,
1891bb76ff1Sjsg 				.fabricclk_mhz = 750.0,
1901bb76ff1Sjsg 				.dispclk_mhz = 1200.0,
1911bb76ff1Sjsg 				.dppclk_mhz = 1200.0,
1921bb76ff1Sjsg 				.phyclk_mhz = 810.0,
1931bb76ff1Sjsg 				.socclk_mhz = 1254.0,
1941bb76ff1Sjsg 				.dram_speed_mts = 14000.0,
1951bb76ff1Sjsg 			}
1961bb76ff1Sjsg 		},
1971bb76ff1Sjsg 	.num_states = 4,
1981bb76ff1Sjsg 	.sr_exit_time_us = 9.0,
1991bb76ff1Sjsg 	.sr_enter_plus_exit_time_us = 11.0,
2001bb76ff1Sjsg 	.urgent_latency_us = 4.0,
2011bb76ff1Sjsg 	.urgent_latency_pixel_data_only_us = 4.0,
2021bb76ff1Sjsg 	.urgent_latency_pixel_mixed_with_vm_data_us = 4.0,
2031bb76ff1Sjsg 	.urgent_latency_vm_data_only_us = 4.0,
2041bb76ff1Sjsg 	.urgent_out_of_order_return_per_channel_pixel_only_bytes = 256,
2051bb76ff1Sjsg 	.urgent_out_of_order_return_per_channel_pixel_and_vm_bytes = 256,
2061bb76ff1Sjsg 	.urgent_out_of_order_return_per_channel_vm_only_bytes = 256,
2071bb76ff1Sjsg 	.pct_ideal_dram_sdp_bw_after_urgent_pixel_only = 80.0,
2081bb76ff1Sjsg 	.pct_ideal_dram_sdp_bw_after_urgent_pixel_and_vm = 80.0,
2091bb76ff1Sjsg 	.pct_ideal_dram_sdp_bw_after_urgent_vm_only = 80.0,
2101bb76ff1Sjsg 	.max_avg_sdp_bw_use_normal_percent = 80.0,
2111bb76ff1Sjsg 	.max_avg_dram_bw_use_normal_percent = 69.0,
2121bb76ff1Sjsg 	.writeback_latency_us = 12.0,
2131bb76ff1Sjsg 	.ideal_dram_bw_after_urgent_percent = 80.0,
2141bb76ff1Sjsg 	.max_request_size_bytes = 256,
2151bb76ff1Sjsg 	.dram_channel_width_bytes = 2,
2161bb76ff1Sjsg 	.fabric_datapath_to_dcn_data_return_bytes = 64,
2171bb76ff1Sjsg 	.dcn_downspread_percent = 0.3,
2181bb76ff1Sjsg 	.downspread_percent = 0.3,
2191bb76ff1Sjsg 	.dram_page_open_time_ns = 50.0,
2201bb76ff1Sjsg 	.dram_rw_turnaround_time_ns = 17.5,
2211bb76ff1Sjsg 	.dram_return_buffer_per_channel_bytes = 8192,
2221bb76ff1Sjsg 	.round_trip_ping_latency_dcfclk_cycles = 128,
2231bb76ff1Sjsg 	.urgent_out_of_order_return_per_channel_bytes = 256,
2241bb76ff1Sjsg 	.channel_interleave_bytes = 256,
2251bb76ff1Sjsg 	.num_banks = 8,
2261bb76ff1Sjsg 	.num_chans = 16,
2271bb76ff1Sjsg 	.vmm_page_size_bytes = 4096,
2281bb76ff1Sjsg 	.dram_clock_change_latency_us = 250.0,
2291bb76ff1Sjsg 	.writeback_dram_clock_change_latency_us = 23.0,
2301bb76ff1Sjsg 	.return_bus_width_bytes = 64,
2311bb76ff1Sjsg 	.dispclk_dppclk_vco_speed_mhz = 3000,
2321bb76ff1Sjsg 	.use_urgent_burst_bw = 0,
2331bb76ff1Sjsg };
2341bb76ff1Sjsg 
2351bb76ff1Sjsg enum dcn20_clk_src_array_id {
2361bb76ff1Sjsg 	DCN20_CLK_SRC_PLL0,
2371bb76ff1Sjsg 	DCN20_CLK_SRC_PLL1,
2381bb76ff1Sjsg 	DCN20_CLK_SRC_TOTAL_DCN201
2391bb76ff1Sjsg };
2401bb76ff1Sjsg 
2411bb76ff1Sjsg /* begin *********************
2421bb76ff1Sjsg  * macros to expend register list macro defined in HW object header file */
2431bb76ff1Sjsg 
2441bb76ff1Sjsg /* DCN */
2451bb76ff1Sjsg 
2461bb76ff1Sjsg #undef BASE_INNER
2471bb76ff1Sjsg #define BASE_INNER(seg) DMU_BASE__INST0_SEG ## seg
2481bb76ff1Sjsg 
2491bb76ff1Sjsg #define BASE(seg) BASE_INNER(seg)
2501bb76ff1Sjsg 
2511bb76ff1Sjsg #define SR(reg_name)\
2521bb76ff1Sjsg 		.reg_name = BASE(mm ## reg_name ## _BASE_IDX) +  \
2531bb76ff1Sjsg 					mm ## reg_name
2541bb76ff1Sjsg 
2551bb76ff1Sjsg #define SRI(reg_name, block, id)\
2561bb76ff1Sjsg 	.reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
2571bb76ff1Sjsg 					mm ## block ## id ## _ ## reg_name
2581bb76ff1Sjsg 
2591bb76ff1Sjsg #define SRIR(var_name, reg_name, block, id)\
2601bb76ff1Sjsg 	.var_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
2611bb76ff1Sjsg 					mm ## block ## id ## _ ## reg_name
2621bb76ff1Sjsg 
2631bb76ff1Sjsg #define SRII(reg_name, block, id)\
2641bb76ff1Sjsg 	.reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
2651bb76ff1Sjsg 					mm ## block ## id ## _ ## reg_name
2661bb76ff1Sjsg 
2671bb76ff1Sjsg #define SRI_IX(reg_name, block, id)\
2681bb76ff1Sjsg 	.reg_name = ix ## block ## id ## _ ## reg_name
2691bb76ff1Sjsg 
2701bb76ff1Sjsg #define DCCG_SRII(reg_name, block, id)\
2711bb76ff1Sjsg 	.block ## _ ## reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
2721bb76ff1Sjsg 					mm ## block ## id ## _ ## reg_name
2731bb76ff1Sjsg 
2741bb76ff1Sjsg #define VUPDATE_SRII(reg_name, block, id)\
2751bb76ff1Sjsg 	.reg_name[id] = BASE(mm ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
2761bb76ff1Sjsg 					mm ## reg_name ## _ ## block ## id
2771bb76ff1Sjsg 
2781bb76ff1Sjsg /* NBIO */
2791bb76ff1Sjsg #define NBIO_BASE_INNER(seg) \
2801bb76ff1Sjsg 	NBIO_BASE__INST0_SEG ## seg
2811bb76ff1Sjsg 
2821bb76ff1Sjsg #define NBIO_BASE(seg) \
2831bb76ff1Sjsg 	NBIO_BASE_INNER(seg)
2841bb76ff1Sjsg 
2851bb76ff1Sjsg #define NBIO_SR(reg_name)\
2861bb76ff1Sjsg 		.reg_name = NBIO_BASE(mm ## reg_name ## _BASE_IDX) + \
2871bb76ff1Sjsg 					mm ## reg_name
2881bb76ff1Sjsg 
2891bb76ff1Sjsg /* MMHUB */
2901bb76ff1Sjsg #define MMHUB_BASE_INNER(seg) \
2911bb76ff1Sjsg 	MMHUB_BASE__INST0_SEG ## seg
2921bb76ff1Sjsg 
2931bb76ff1Sjsg #define MMHUB_BASE(seg) \
2941bb76ff1Sjsg 	MMHUB_BASE_INNER(seg)
2951bb76ff1Sjsg 
2961bb76ff1Sjsg #define MMHUB_SR(reg_name)\
2971bb76ff1Sjsg 		.reg_name = MMHUB_BASE(mmMM ## reg_name ## _BASE_IDX) + \
2981bb76ff1Sjsg 					mmMM ## reg_name
2991bb76ff1Sjsg 
3001bb76ff1Sjsg static const struct bios_registers bios_regs = {
3011bb76ff1Sjsg 		NBIO_SR(BIOS_SCRATCH_3),
3021bb76ff1Sjsg 		NBIO_SR(BIOS_SCRATCH_6)
3031bb76ff1Sjsg };
3041bb76ff1Sjsg 
3051bb76ff1Sjsg #define clk_src_regs(index, pllid)\
3061bb76ff1Sjsg [index] = {\
3071bb76ff1Sjsg 	CS_COMMON_REG_LIST_DCN201(index, pllid),\
3081bb76ff1Sjsg }
3091bb76ff1Sjsg 
3101bb76ff1Sjsg static const struct dce110_clk_src_regs clk_src_regs[] = {
3111bb76ff1Sjsg 	clk_src_regs(0, A),
3121bb76ff1Sjsg 	clk_src_regs(1, B)
3131bb76ff1Sjsg };
3141bb76ff1Sjsg 
3151bb76ff1Sjsg static const struct dce110_clk_src_shift cs_shift = {
3161bb76ff1Sjsg 		CS_COMMON_MASK_SH_LIST_DCN2_0(__SHIFT)
3171bb76ff1Sjsg };
3181bb76ff1Sjsg 
3191bb76ff1Sjsg static const struct dce110_clk_src_mask cs_mask = {
3201bb76ff1Sjsg 		CS_COMMON_MASK_SH_LIST_DCN2_0(_MASK)
3211bb76ff1Sjsg };
3221bb76ff1Sjsg 
3231bb76ff1Sjsg #define audio_regs(id)\
3241bb76ff1Sjsg [id] = {\
3251bb76ff1Sjsg 		AUD_COMMON_REG_LIST(id)\
3261bb76ff1Sjsg }
3271bb76ff1Sjsg 
3281bb76ff1Sjsg static const struct dce_audio_registers audio_regs[] = {
3291bb76ff1Sjsg 	audio_regs(0),
3301bb76ff1Sjsg 	audio_regs(1),
3311bb76ff1Sjsg };
3321bb76ff1Sjsg 
3331bb76ff1Sjsg #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
3341bb76ff1Sjsg 		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
3351bb76ff1Sjsg 		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
3361bb76ff1Sjsg 		AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
3371bb76ff1Sjsg 
3381bb76ff1Sjsg static const struct dce_audio_shift audio_shift = {
3391bb76ff1Sjsg 		DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
3401bb76ff1Sjsg };
3411bb76ff1Sjsg 
3421bb76ff1Sjsg static const struct dce_audio_mask audio_mask = {
3431bb76ff1Sjsg 		DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
3441bb76ff1Sjsg };
3451bb76ff1Sjsg 
3461bb76ff1Sjsg #define stream_enc_regs(id)\
3471bb76ff1Sjsg [id] = {\
3481bb76ff1Sjsg 	SE_DCN2_REG_LIST(id)\
3491bb76ff1Sjsg }
3501bb76ff1Sjsg 
3511bb76ff1Sjsg static const struct dcn10_stream_enc_registers stream_enc_regs[] = {
3521bb76ff1Sjsg 	stream_enc_regs(0),
3531bb76ff1Sjsg 	stream_enc_regs(1)
3541bb76ff1Sjsg };
3551bb76ff1Sjsg 
3561bb76ff1Sjsg static const struct dcn10_stream_encoder_shift se_shift = {
3571bb76ff1Sjsg 		SE_COMMON_MASK_SH_LIST_DCN20(__SHIFT)
3581bb76ff1Sjsg };
3591bb76ff1Sjsg 
3601bb76ff1Sjsg static const struct dcn10_stream_encoder_mask se_mask = {
3611bb76ff1Sjsg 		SE_COMMON_MASK_SH_LIST_DCN20(_MASK)
3621bb76ff1Sjsg };
3631bb76ff1Sjsg 
3641bb76ff1Sjsg static const struct dce110_aux_registers_shift aux_shift = {
3651bb76ff1Sjsg 	DCN_AUX_MASK_SH_LIST(__SHIFT)
3661bb76ff1Sjsg };
3671bb76ff1Sjsg 
3681bb76ff1Sjsg static const struct dce110_aux_registers_mask aux_mask = {
3691bb76ff1Sjsg 	DCN_AUX_MASK_SH_LIST(_MASK)
3701bb76ff1Sjsg };
3711bb76ff1Sjsg 
3721bb76ff1Sjsg #define aux_regs(id)\
3731bb76ff1Sjsg [id] = {\
3741bb76ff1Sjsg 	DCN2_AUX_REG_LIST(id)\
3751bb76ff1Sjsg }
3761bb76ff1Sjsg 
3771bb76ff1Sjsg static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = {
3781bb76ff1Sjsg 		aux_regs(0),
3791bb76ff1Sjsg 		aux_regs(1),
3801bb76ff1Sjsg };
3811bb76ff1Sjsg 
3821bb76ff1Sjsg #define hpd_regs(id)\
3831bb76ff1Sjsg [id] = {\
3841bb76ff1Sjsg 	HPD_REG_LIST(id)\
3851bb76ff1Sjsg }
3861bb76ff1Sjsg 
3871bb76ff1Sjsg static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = {
3881bb76ff1Sjsg 		hpd_regs(0),
3891bb76ff1Sjsg 		hpd_regs(1),
3901bb76ff1Sjsg };
3911bb76ff1Sjsg 
3921bb76ff1Sjsg #define link_regs(id, phyid)\
3931bb76ff1Sjsg [id] = {\
3941bb76ff1Sjsg 	LE_DCN_COMMON_REG_LIST(id), \
3951bb76ff1Sjsg 	UNIPHY_DCN2_REG_LIST(phyid) \
3961bb76ff1Sjsg }
3971bb76ff1Sjsg 
3981bb76ff1Sjsg static const struct dcn10_link_enc_registers link_enc_regs[] = {
3991bb76ff1Sjsg 	link_regs(0, A),
4001bb76ff1Sjsg 	link_regs(1, B),
4011bb76ff1Sjsg };
4021bb76ff1Sjsg 
4031bb76ff1Sjsg #define LINK_ENCODER_MASK_SH_LIST_DCN201(mask_sh)\
4041bb76ff1Sjsg 	LINK_ENCODER_MASK_SH_LIST_DCN20(mask_sh)
4051bb76ff1Sjsg 
4061bb76ff1Sjsg static const struct dcn10_link_enc_shift le_shift = {
4071bb76ff1Sjsg 		LINK_ENCODER_MASK_SH_LIST_DCN201(__SHIFT)
4081bb76ff1Sjsg };
4091bb76ff1Sjsg 
4101bb76ff1Sjsg static const struct dcn10_link_enc_mask le_mask = {
4111bb76ff1Sjsg 		LINK_ENCODER_MASK_SH_LIST_DCN201(_MASK)
4121bb76ff1Sjsg };
4131bb76ff1Sjsg 
4141bb76ff1Sjsg #define ipp_regs(id)\
4151bb76ff1Sjsg [id] = {\
4161bb76ff1Sjsg 		IPP_REG_LIST_DCN201(id),\
4171bb76ff1Sjsg }
4181bb76ff1Sjsg 
4191bb76ff1Sjsg static const struct dcn10_ipp_registers ipp_regs[] = {
4201bb76ff1Sjsg 	ipp_regs(0),
4211bb76ff1Sjsg 	ipp_regs(1),
4221bb76ff1Sjsg 	ipp_regs(2),
4231bb76ff1Sjsg 	ipp_regs(3),
4241bb76ff1Sjsg };
4251bb76ff1Sjsg 
4261bb76ff1Sjsg static const struct dcn10_ipp_shift ipp_shift = {
4271bb76ff1Sjsg 		IPP_MASK_SH_LIST_DCN201(__SHIFT)
4281bb76ff1Sjsg };
4291bb76ff1Sjsg 
4301bb76ff1Sjsg static const struct dcn10_ipp_mask ipp_mask = {
4311bb76ff1Sjsg 		IPP_MASK_SH_LIST_DCN201(_MASK)
4321bb76ff1Sjsg };
4331bb76ff1Sjsg 
4341bb76ff1Sjsg #define opp_regs(id)\
4351bb76ff1Sjsg [id] = {\
4361bb76ff1Sjsg 	OPP_REG_LIST_DCN201(id),\
4371bb76ff1Sjsg }
4381bb76ff1Sjsg 
4391bb76ff1Sjsg static const struct dcn201_opp_registers opp_regs[] = {
4401bb76ff1Sjsg 	opp_regs(0),
4411bb76ff1Sjsg 	opp_regs(1),
4421bb76ff1Sjsg };
4431bb76ff1Sjsg 
4441bb76ff1Sjsg static const struct dcn201_opp_shift opp_shift = {
4451bb76ff1Sjsg 		OPP_MASK_SH_LIST_DCN201(__SHIFT)
4461bb76ff1Sjsg };
4471bb76ff1Sjsg 
4481bb76ff1Sjsg static const struct dcn201_opp_mask opp_mask = {
4491bb76ff1Sjsg 		OPP_MASK_SH_LIST_DCN201(_MASK)
4501bb76ff1Sjsg };
4511bb76ff1Sjsg 
4521bb76ff1Sjsg #define aux_engine_regs(id)\
4531bb76ff1Sjsg [id] = {\
4541bb76ff1Sjsg 	AUX_COMMON_REG_LIST0(id), \
4551bb76ff1Sjsg 	.AUX_RESET_MASK = 0 \
4561bb76ff1Sjsg }
4571bb76ff1Sjsg 
4581bb76ff1Sjsg static const struct dce110_aux_registers aux_engine_regs[] = {
4591bb76ff1Sjsg 		aux_engine_regs(0),
4601bb76ff1Sjsg 		aux_engine_regs(1)
4611bb76ff1Sjsg };
4621bb76ff1Sjsg 
4631bb76ff1Sjsg #define tf_regs(id)\
4641bb76ff1Sjsg [id] = {\
4651bb76ff1Sjsg 	TF_REG_LIST_DCN201(id),\
4661bb76ff1Sjsg }
4671bb76ff1Sjsg 
4681bb76ff1Sjsg static const struct dcn201_dpp_registers tf_regs[] = {
4691bb76ff1Sjsg 	tf_regs(0),
4701bb76ff1Sjsg 	tf_regs(1),
4711bb76ff1Sjsg 	tf_regs(2),
4721bb76ff1Sjsg 	tf_regs(3),
4731bb76ff1Sjsg };
4741bb76ff1Sjsg 
4751bb76ff1Sjsg static const struct dcn201_dpp_shift tf_shift = {
4761bb76ff1Sjsg 		TF_REG_LIST_SH_MASK_DCN201(__SHIFT)
4771bb76ff1Sjsg };
4781bb76ff1Sjsg 
4791bb76ff1Sjsg static const struct dcn201_dpp_mask tf_mask = {
4801bb76ff1Sjsg 		TF_REG_LIST_SH_MASK_DCN201(_MASK)
4811bb76ff1Sjsg };
4821bb76ff1Sjsg 
4831bb76ff1Sjsg static const struct dcn201_mpc_registers mpc_regs = {
4841bb76ff1Sjsg 		MPC_REG_LIST_DCN201(0),
4851bb76ff1Sjsg 		MPC_REG_LIST_DCN201(1),
4861bb76ff1Sjsg 		MPC_REG_LIST_DCN201(2),
4871bb76ff1Sjsg 		MPC_REG_LIST_DCN201(3),
4881bb76ff1Sjsg 		MPC_REG_LIST_DCN201(4),
4891bb76ff1Sjsg 		MPC_OUT_MUX_REG_LIST_DCN201(0),
4901bb76ff1Sjsg 		MPC_OUT_MUX_REG_LIST_DCN201(1),
4911bb76ff1Sjsg };
4921bb76ff1Sjsg 
4931bb76ff1Sjsg static const struct dcn201_mpc_shift mpc_shift = {
4941bb76ff1Sjsg 	MPC_COMMON_MASK_SH_LIST_DCN201(__SHIFT)
4951bb76ff1Sjsg };
4961bb76ff1Sjsg 
4971bb76ff1Sjsg static const struct dcn201_mpc_mask mpc_mask = {
4981bb76ff1Sjsg 	MPC_COMMON_MASK_SH_LIST_DCN201(_MASK)
4991bb76ff1Sjsg };
5001bb76ff1Sjsg 
5011bb76ff1Sjsg #define tg_regs_dcn201(id)\
5021bb76ff1Sjsg [id] = {TG_COMMON_REG_LIST_DCN201(id)}
5031bb76ff1Sjsg 
5041bb76ff1Sjsg static const struct dcn_optc_registers tg_regs[] = {
5051bb76ff1Sjsg 	tg_regs_dcn201(0),
5061bb76ff1Sjsg 	tg_regs_dcn201(1)
5071bb76ff1Sjsg };
5081bb76ff1Sjsg 
5091bb76ff1Sjsg static const struct dcn_optc_shift tg_shift = {
5101bb76ff1Sjsg 	TG_COMMON_MASK_SH_LIST_DCN201(__SHIFT)
5111bb76ff1Sjsg };
5121bb76ff1Sjsg 
5131bb76ff1Sjsg static const struct dcn_optc_mask tg_mask = {
5141bb76ff1Sjsg 	TG_COMMON_MASK_SH_LIST_DCN201(_MASK)
5151bb76ff1Sjsg };
5161bb76ff1Sjsg 
5171bb76ff1Sjsg #define hubp_regsDCN201(id)\
5181bb76ff1Sjsg [id] = {\
5191bb76ff1Sjsg 	HUBP_REG_LIST_DCN201(id)\
5201bb76ff1Sjsg }
5211bb76ff1Sjsg 
5221bb76ff1Sjsg static const struct dcn201_hubp_registers hubp_regs[] = {
5231bb76ff1Sjsg 		hubp_regsDCN201(0),
5241bb76ff1Sjsg 		hubp_regsDCN201(1),
5251bb76ff1Sjsg 		hubp_regsDCN201(2),
5261bb76ff1Sjsg 		hubp_regsDCN201(3)
5271bb76ff1Sjsg };
5281bb76ff1Sjsg 
5291bb76ff1Sjsg static const struct dcn201_hubp_shift hubp_shift = {
5301bb76ff1Sjsg 		HUBP_MASK_SH_LIST_DCN201(__SHIFT)
5311bb76ff1Sjsg };
5321bb76ff1Sjsg 
5331bb76ff1Sjsg static const struct dcn201_hubp_mask hubp_mask = {
5341bb76ff1Sjsg 		HUBP_MASK_SH_LIST_DCN201(_MASK)
5351bb76ff1Sjsg };
5361bb76ff1Sjsg 
5371bb76ff1Sjsg static const struct dcn_hubbub_registers hubbub_reg = {
5381bb76ff1Sjsg 		HUBBUB_REG_LIST_DCN201(0)
5391bb76ff1Sjsg };
5401bb76ff1Sjsg 
5411bb76ff1Sjsg static const struct dcn_hubbub_shift hubbub_shift = {
5421bb76ff1Sjsg 		HUBBUB_MASK_SH_LIST_DCN201(__SHIFT)
5431bb76ff1Sjsg };
5441bb76ff1Sjsg 
5451bb76ff1Sjsg static const struct dcn_hubbub_mask hubbub_mask = {
5461bb76ff1Sjsg 		HUBBUB_MASK_SH_LIST_DCN201(_MASK)
5471bb76ff1Sjsg };
5481bb76ff1Sjsg 
5491bb76ff1Sjsg 
5501bb76ff1Sjsg static const struct dccg_registers dccg_regs = {
5511bb76ff1Sjsg 		DCCG_COMMON_REG_LIST_DCN_BASE()
5521bb76ff1Sjsg };
5531bb76ff1Sjsg 
5541bb76ff1Sjsg static const struct dccg_shift dccg_shift = {
5551bb76ff1Sjsg 		DCCG_COMMON_MASK_SH_LIST_DCN_COMMON_BASE(__SHIFT)
5561bb76ff1Sjsg };
5571bb76ff1Sjsg 
5581bb76ff1Sjsg static const struct dccg_mask dccg_mask = {
5591bb76ff1Sjsg 		DCCG_COMMON_MASK_SH_LIST_DCN_COMMON_BASE(_MASK)
5601bb76ff1Sjsg };
5611bb76ff1Sjsg 
5621bb76ff1Sjsg static const struct resource_caps res_cap_dnc201 = {
5631bb76ff1Sjsg 		.num_timing_generator = 2,
5641bb76ff1Sjsg 		.num_opp = 2,
5651bb76ff1Sjsg 		.num_video_plane = 4,
5661bb76ff1Sjsg 		.num_audio = 2,
5671bb76ff1Sjsg 		.num_stream_encoder = 2,
5681bb76ff1Sjsg 		.num_pll = 2,
5691bb76ff1Sjsg 		.num_ddc = 2,
5701bb76ff1Sjsg };
5711bb76ff1Sjsg 
5721bb76ff1Sjsg static const struct dc_plane_cap plane_cap = {
5731bb76ff1Sjsg 	.type = DC_PLANE_TYPE_DCN_UNIVERSAL,
5741bb76ff1Sjsg 	.per_pixel_alpha = true,
5751bb76ff1Sjsg 
5761bb76ff1Sjsg 	.pixel_format_support = {
5771bb76ff1Sjsg 			.argb8888 = true,
5781bb76ff1Sjsg 			.nv12 = false,
5791bb76ff1Sjsg 			.fp16 = true,
5801bb76ff1Sjsg 			.p010 = false,
5811bb76ff1Sjsg 	},
5821bb76ff1Sjsg 
5831bb76ff1Sjsg 	.max_upscale_factor = {
5841bb76ff1Sjsg 			.argb8888 = 16000,
5851bb76ff1Sjsg 			.nv12 = 16000,
5861bb76ff1Sjsg 			.fp16 = 1
5871bb76ff1Sjsg 	},
5881bb76ff1Sjsg 
5891bb76ff1Sjsg 	.max_downscale_factor = {
5901bb76ff1Sjsg 			.argb8888 = 250,
5911bb76ff1Sjsg 			.nv12 = 250,
5921bb76ff1Sjsg 			.fp16 = 250
5931bb76ff1Sjsg 	},
5941bb76ff1Sjsg 	64,
5951bb76ff1Sjsg 	64
5961bb76ff1Sjsg };
5971bb76ff1Sjsg 
5981bb76ff1Sjsg static const struct dc_debug_options debug_defaults_drv = {
5991bb76ff1Sjsg 		.disable_dmcu = true,
6001bb76ff1Sjsg 		.force_abm_enable = false,
6011bb76ff1Sjsg 		.timing_trace = false,
6021bb76ff1Sjsg 		.clock_trace = true,
6031bb76ff1Sjsg 		.disable_pplib_clock_request = true,
6041bb76ff1Sjsg 		.pipe_split_policy = MPC_SPLIT_DYNAMIC,
6051bb76ff1Sjsg 		.force_single_disp_pipe_split = false,
6061bb76ff1Sjsg 		.disable_dcc = DCC_ENABLE,
6071bb76ff1Sjsg 		.vsr_support = true,
6081bb76ff1Sjsg 		.performance_trace = false,
6091bb76ff1Sjsg 		.az_endpoint_mute_only = true,
6101bb76ff1Sjsg 		.max_downscale_src_width = 3840,
6111bb76ff1Sjsg 		.disable_pplib_wm_range = true,
6121bb76ff1Sjsg 		.scl_reset_length10 = true,
6131bb76ff1Sjsg 		.sanity_checks = false,
6141bb76ff1Sjsg 		.underflow_assert_delay_us = 0xFFFFFFFF,
6151bb76ff1Sjsg 		.enable_tri_buf = false,
616*f005ef32Sjsg 		.enable_legacy_fast_update = true,
6171bb76ff1Sjsg };
6181bb76ff1Sjsg 
dcn201_dpp_destroy(struct dpp ** dpp)6191bb76ff1Sjsg static void dcn201_dpp_destroy(struct dpp **dpp)
6201bb76ff1Sjsg {
6211bb76ff1Sjsg 	kfree(TO_DCN201_DPP(*dpp));
6221bb76ff1Sjsg 	*dpp = NULL;
6231bb76ff1Sjsg }
6241bb76ff1Sjsg 
dcn201_dpp_create(struct dc_context * ctx,uint32_t inst)6251bb76ff1Sjsg static struct dpp *dcn201_dpp_create(
6261bb76ff1Sjsg 	struct dc_context *ctx,
6271bb76ff1Sjsg 	uint32_t inst)
6281bb76ff1Sjsg {
6291bb76ff1Sjsg 	struct dcn201_dpp *dpp =
6301bb76ff1Sjsg 		kzalloc(sizeof(struct dcn201_dpp), GFP_ATOMIC);
6311bb76ff1Sjsg 
6321bb76ff1Sjsg 	if (!dpp)
6331bb76ff1Sjsg 		return NULL;
6341bb76ff1Sjsg 
6351bb76ff1Sjsg 	if (dpp201_construct(dpp, ctx, inst,
6361bb76ff1Sjsg 			&tf_regs[inst], &tf_shift, &tf_mask))
6371bb76ff1Sjsg 		return &dpp->base;
6381bb76ff1Sjsg 
6391bb76ff1Sjsg 	kfree(dpp);
6401bb76ff1Sjsg 	return NULL;
6411bb76ff1Sjsg }
6421bb76ff1Sjsg 
dcn201_ipp_create(struct dc_context * ctx,uint32_t inst)6431bb76ff1Sjsg static struct input_pixel_processor *dcn201_ipp_create(
6441bb76ff1Sjsg 	struct dc_context *ctx, uint32_t inst)
6451bb76ff1Sjsg {
6461bb76ff1Sjsg 	struct dcn10_ipp *ipp =
6471bb76ff1Sjsg 		kzalloc(sizeof(struct dcn10_ipp), GFP_ATOMIC);
6481bb76ff1Sjsg 
6491bb76ff1Sjsg 	if (!ipp) {
6501bb76ff1Sjsg 		return NULL;
6511bb76ff1Sjsg 	}
6521bb76ff1Sjsg 
6531bb76ff1Sjsg 	dcn20_ipp_construct(ipp, ctx, inst,
6541bb76ff1Sjsg 			&ipp_regs[inst], &ipp_shift, &ipp_mask);
6551bb76ff1Sjsg 	return &ipp->base;
6561bb76ff1Sjsg }
6571bb76ff1Sjsg 
6581bb76ff1Sjsg 
dcn201_opp_create(struct dc_context * ctx,uint32_t inst)6591bb76ff1Sjsg static struct output_pixel_processor *dcn201_opp_create(
6601bb76ff1Sjsg 	struct dc_context *ctx, uint32_t inst)
6611bb76ff1Sjsg {
6621bb76ff1Sjsg 	struct dcn201_opp *opp =
6631bb76ff1Sjsg 		kzalloc(sizeof(struct dcn201_opp), GFP_ATOMIC);
6641bb76ff1Sjsg 
6651bb76ff1Sjsg 	if (!opp) {
6661bb76ff1Sjsg 		return NULL;
6671bb76ff1Sjsg 	}
6681bb76ff1Sjsg 
6691bb76ff1Sjsg 	dcn201_opp_construct(opp, ctx, inst,
6701bb76ff1Sjsg 			&opp_regs[inst], &opp_shift, &opp_mask);
6711bb76ff1Sjsg 	return &opp->base;
6721bb76ff1Sjsg }
6731bb76ff1Sjsg 
dcn201_aux_engine_create(struct dc_context * ctx,uint32_t inst)6741bb76ff1Sjsg static struct dce_aux *dcn201_aux_engine_create(struct dc_context *ctx,
6751bb76ff1Sjsg 						uint32_t inst)
6761bb76ff1Sjsg {
6771bb76ff1Sjsg 	struct aux_engine_dce110 *aux_engine =
6781bb76ff1Sjsg 		kzalloc(sizeof(struct aux_engine_dce110), GFP_ATOMIC);
6791bb76ff1Sjsg 
6801bb76ff1Sjsg 	if (!aux_engine)
6811bb76ff1Sjsg 		return NULL;
6821bb76ff1Sjsg 
6831bb76ff1Sjsg 	dce110_aux_engine_construct(aux_engine, ctx, inst,
6841bb76ff1Sjsg 				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
6851bb76ff1Sjsg 				    &aux_engine_regs[inst],
6861bb76ff1Sjsg 					&aux_mask,
6871bb76ff1Sjsg 					&aux_shift,
6881bb76ff1Sjsg 					ctx->dc->caps.extended_aux_timeout_support);
6891bb76ff1Sjsg 
6901bb76ff1Sjsg 	return &aux_engine->base;
6911bb76ff1Sjsg }
6921bb76ff1Sjsg #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
6931bb76ff1Sjsg 
6941bb76ff1Sjsg static const struct dce_i2c_registers i2c_hw_regs[] = {
6951bb76ff1Sjsg 		i2c_inst_regs(1),
6961bb76ff1Sjsg 		i2c_inst_regs(2),
6971bb76ff1Sjsg };
6981bb76ff1Sjsg 
6991bb76ff1Sjsg static const struct dce_i2c_shift i2c_shifts = {
7001bb76ff1Sjsg 		I2C_COMMON_MASK_SH_LIST_DCN2(__SHIFT)
7011bb76ff1Sjsg };
7021bb76ff1Sjsg 
7031bb76ff1Sjsg static const struct dce_i2c_mask i2c_masks = {
7041bb76ff1Sjsg 		I2C_COMMON_MASK_SH_LIST_DCN2(_MASK)
7051bb76ff1Sjsg };
7061bb76ff1Sjsg 
dcn201_i2c_hw_create(struct dc_context * ctx,uint32_t inst)7071bb76ff1Sjsg static struct dce_i2c_hw *dcn201_i2c_hw_create(struct dc_context *ctx,
7081bb76ff1Sjsg 					       uint32_t inst)
7091bb76ff1Sjsg {
7101bb76ff1Sjsg 	struct dce_i2c_hw *dce_i2c_hw =
7111bb76ff1Sjsg 		kzalloc(sizeof(struct dce_i2c_hw), GFP_ATOMIC);
7121bb76ff1Sjsg 
7131bb76ff1Sjsg 	if (!dce_i2c_hw)
7141bb76ff1Sjsg 		return NULL;
7151bb76ff1Sjsg 
7161bb76ff1Sjsg 	dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst,
7171bb76ff1Sjsg 				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
7181bb76ff1Sjsg 
7191bb76ff1Sjsg 	return dce_i2c_hw;
7201bb76ff1Sjsg }
7211bb76ff1Sjsg 
dcn201_mpc_create(struct dc_context * ctx,uint32_t num_mpcc)7221bb76ff1Sjsg static struct mpc *dcn201_mpc_create(struct dc_context *ctx, uint32_t num_mpcc)
7231bb76ff1Sjsg {
7241bb76ff1Sjsg 	struct dcn201_mpc *mpc201 = kzalloc(sizeof(struct dcn201_mpc),
7251bb76ff1Sjsg 					    GFP_ATOMIC);
7261bb76ff1Sjsg 
7271bb76ff1Sjsg 	if (!mpc201)
7281bb76ff1Sjsg 		return NULL;
7291bb76ff1Sjsg 
7301bb76ff1Sjsg 	dcn201_mpc_construct(mpc201, ctx,
7311bb76ff1Sjsg 			&mpc_regs,
7321bb76ff1Sjsg 			&mpc_shift,
7331bb76ff1Sjsg 			&mpc_mask,
7341bb76ff1Sjsg 			num_mpcc);
7351bb76ff1Sjsg 
7361bb76ff1Sjsg 	return &mpc201->base;
7371bb76ff1Sjsg }
7381bb76ff1Sjsg 
dcn201_hubbub_create(struct dc_context * ctx)7391bb76ff1Sjsg static struct hubbub *dcn201_hubbub_create(struct dc_context *ctx)
7401bb76ff1Sjsg {
7411bb76ff1Sjsg 	struct dcn20_hubbub *hubbub = kzalloc(sizeof(struct dcn20_hubbub),
7421bb76ff1Sjsg 					  GFP_ATOMIC);
7431bb76ff1Sjsg 
7441bb76ff1Sjsg 	if (!hubbub)
7451bb76ff1Sjsg 		return NULL;
7461bb76ff1Sjsg 
7471bb76ff1Sjsg 	hubbub201_construct(hubbub, ctx,
7481bb76ff1Sjsg 			&hubbub_reg,
7491bb76ff1Sjsg 			&hubbub_shift,
7501bb76ff1Sjsg 			&hubbub_mask);
7511bb76ff1Sjsg 
7521bb76ff1Sjsg 	return &hubbub->base;
7531bb76ff1Sjsg }
7541bb76ff1Sjsg 
dcn201_timing_generator_create(struct dc_context * ctx,uint32_t instance)7551bb76ff1Sjsg static struct timing_generator *dcn201_timing_generator_create(
7561bb76ff1Sjsg 		struct dc_context *ctx,
7571bb76ff1Sjsg 		uint32_t instance)
7581bb76ff1Sjsg {
7591bb76ff1Sjsg 	struct optc *tgn10 =
7601bb76ff1Sjsg 		kzalloc(sizeof(struct optc), GFP_ATOMIC);
7611bb76ff1Sjsg 
7621bb76ff1Sjsg 	if (!tgn10)
7631bb76ff1Sjsg 		return NULL;
7641bb76ff1Sjsg 
7651bb76ff1Sjsg 	tgn10->base.inst = instance;
7661bb76ff1Sjsg 	tgn10->base.ctx = ctx;
7671bb76ff1Sjsg 
7681bb76ff1Sjsg 	tgn10->tg_regs = &tg_regs[instance];
7691bb76ff1Sjsg 	tgn10->tg_shift = &tg_shift;
7701bb76ff1Sjsg 	tgn10->tg_mask = &tg_mask;
7711bb76ff1Sjsg 
7721bb76ff1Sjsg 	dcn201_timing_generator_init(tgn10);
7731bb76ff1Sjsg 
7741bb76ff1Sjsg 	return &tgn10->base;
7751bb76ff1Sjsg }
7761bb76ff1Sjsg 
7771bb76ff1Sjsg static const struct encoder_feature_support link_enc_feature = {
7781bb76ff1Sjsg 		.max_hdmi_deep_color = COLOR_DEPTH_121212,
7791bb76ff1Sjsg 		.max_hdmi_pixel_clock = 600000,
7801bb76ff1Sjsg 		.hdmi_ycbcr420_supported = true,
7811bb76ff1Sjsg 		.dp_ycbcr420_supported = true,
7821bb76ff1Sjsg 		.fec_supported = true,
7831bb76ff1Sjsg 		.flags.bits.IS_HBR2_CAPABLE = true,
7841bb76ff1Sjsg 		.flags.bits.IS_HBR3_CAPABLE = true,
7851bb76ff1Sjsg 		.flags.bits.IS_TPS3_CAPABLE = true,
7861bb76ff1Sjsg 		.flags.bits.IS_TPS4_CAPABLE = true
7871bb76ff1Sjsg };
7881bb76ff1Sjsg 
dcn201_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)7891bb76ff1Sjsg static struct link_encoder *dcn201_link_encoder_create(
7901bb76ff1Sjsg 	struct dc_context *ctx,
7911bb76ff1Sjsg 	const struct encoder_init_data *enc_init_data)
7921bb76ff1Sjsg {
7931bb76ff1Sjsg 	struct dcn20_link_encoder *enc20 =
7941bb76ff1Sjsg 		kzalloc(sizeof(struct dcn20_link_encoder), GFP_ATOMIC);
7951bb76ff1Sjsg 	struct dcn10_link_encoder *enc10 = &enc20->enc10;
7961bb76ff1Sjsg 
7971bb76ff1Sjsg 	if (!enc20)
7981bb76ff1Sjsg 		return NULL;
7991bb76ff1Sjsg 
8001bb76ff1Sjsg 	dcn201_link_encoder_construct(enc20,
8011bb76ff1Sjsg 			enc_init_data,
8021bb76ff1Sjsg 			&link_enc_feature,
8031bb76ff1Sjsg 			&link_enc_regs[enc_init_data->transmitter],
8041bb76ff1Sjsg 			&link_enc_aux_regs[enc_init_data->channel - 1],
8051bb76ff1Sjsg 			&link_enc_hpd_regs[enc_init_data->hpd_source],
8061bb76ff1Sjsg 			&le_shift,
8071bb76ff1Sjsg 			&le_mask);
8081bb76ff1Sjsg 
8091bb76ff1Sjsg 	return &enc10->base;
8101bb76ff1Sjsg }
8111bb76ff1Sjsg 
dcn201_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)8121bb76ff1Sjsg static struct clock_source *dcn201_clock_source_create(
8131bb76ff1Sjsg 	struct dc_context *ctx,
8141bb76ff1Sjsg 	struct dc_bios *bios,
8151bb76ff1Sjsg 	enum clock_source_id id,
8161bb76ff1Sjsg 	const struct dce110_clk_src_regs *regs,
8171bb76ff1Sjsg 	bool dp_clk_src)
8181bb76ff1Sjsg {
8191bb76ff1Sjsg 	struct dce110_clk_src *clk_src =
8201bb76ff1Sjsg 		kzalloc(sizeof(struct dce110_clk_src), GFP_ATOMIC);
8211bb76ff1Sjsg 
8221bb76ff1Sjsg 	if (!clk_src)
8231bb76ff1Sjsg 		return NULL;
8241bb76ff1Sjsg 
8251bb76ff1Sjsg 	if (dce112_clk_src_construct(clk_src, ctx, bios, id,
8261bb76ff1Sjsg 			regs, &cs_shift, &cs_mask)) {
8271bb76ff1Sjsg 		clk_src->base.dp_clk_src = dp_clk_src;
8281bb76ff1Sjsg 		return &clk_src->base;
8291bb76ff1Sjsg 	}
8301bb76ff1Sjsg 	kfree(clk_src);
8311bb76ff1Sjsg 	return NULL;
8321bb76ff1Sjsg }
8331bb76ff1Sjsg 
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)8341bb76ff1Sjsg static void read_dce_straps(
8351bb76ff1Sjsg 	struct dc_context *ctx,
8361bb76ff1Sjsg 	struct resource_straps *straps)
8371bb76ff1Sjsg {
8381bb76ff1Sjsg 	generic_reg_get(ctx, mmDC_PINSTRAPS + BASE(mmDC_PINSTRAPS_BASE_IDX),
8391bb76ff1Sjsg 
8401bb76ff1Sjsg 		FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio);
8411bb76ff1Sjsg }
8421bb76ff1Sjsg 
dcn201_create_audio(struct dc_context * ctx,unsigned int inst)8431bb76ff1Sjsg static struct audio *dcn201_create_audio(
8441bb76ff1Sjsg 		struct dc_context *ctx, unsigned int inst)
8451bb76ff1Sjsg {
8461bb76ff1Sjsg 	return dce_audio_create(ctx, inst,
8471bb76ff1Sjsg 			&audio_regs[inst], &audio_shift, &audio_mask);
8481bb76ff1Sjsg }
8491bb76ff1Sjsg 
dcn201_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)8501bb76ff1Sjsg static struct stream_encoder *dcn201_stream_encoder_create(
8511bb76ff1Sjsg 	enum engine_id eng_id,
8521bb76ff1Sjsg 	struct dc_context *ctx)
8531bb76ff1Sjsg {
8541bb76ff1Sjsg 	struct dcn10_stream_encoder *enc1 =
8551bb76ff1Sjsg 		kzalloc(sizeof(struct dcn10_stream_encoder), GFP_ATOMIC);
8561bb76ff1Sjsg 
8571bb76ff1Sjsg 	if (!enc1)
8581bb76ff1Sjsg 		return NULL;
8591bb76ff1Sjsg 
8601bb76ff1Sjsg 	dcn20_stream_encoder_construct(enc1, ctx, ctx->dc_bios, eng_id,
8611bb76ff1Sjsg 					&stream_enc_regs[eng_id],
8621bb76ff1Sjsg 					&se_shift, &se_mask);
8631bb76ff1Sjsg 
8641bb76ff1Sjsg 	return &enc1->base;
8651bb76ff1Sjsg }
8661bb76ff1Sjsg 
8671bb76ff1Sjsg static const struct dce_hwseq_registers hwseq_reg = {
8681bb76ff1Sjsg 		HWSEQ_DCN201_REG_LIST()
8691bb76ff1Sjsg };
8701bb76ff1Sjsg 
8711bb76ff1Sjsg static const struct dce_hwseq_shift hwseq_shift = {
8721bb76ff1Sjsg 		HWSEQ_DCN201_MASK_SH_LIST(__SHIFT)
8731bb76ff1Sjsg };
8741bb76ff1Sjsg 
8751bb76ff1Sjsg static const struct dce_hwseq_mask hwseq_mask = {
8761bb76ff1Sjsg 		HWSEQ_DCN201_MASK_SH_LIST(_MASK)
8771bb76ff1Sjsg };
8781bb76ff1Sjsg 
dcn201_hwseq_create(struct dc_context * ctx)8791bb76ff1Sjsg static struct dce_hwseq *dcn201_hwseq_create(
8801bb76ff1Sjsg 	struct dc_context *ctx)
8811bb76ff1Sjsg {
8821bb76ff1Sjsg 	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_ATOMIC);
8831bb76ff1Sjsg 
8841bb76ff1Sjsg 	if (hws) {
8851bb76ff1Sjsg 		hws->ctx = ctx;
8861bb76ff1Sjsg 		hws->regs = &hwseq_reg;
8871bb76ff1Sjsg 		hws->shifts = &hwseq_shift;
8881bb76ff1Sjsg 		hws->masks = &hwseq_mask;
8891bb76ff1Sjsg 	}
8901bb76ff1Sjsg 	return hws;
8911bb76ff1Sjsg }
8921bb76ff1Sjsg 
8931bb76ff1Sjsg static const struct resource_create_funcs res_create_funcs = {
8941bb76ff1Sjsg 	.read_dce_straps = read_dce_straps,
8951bb76ff1Sjsg 	.create_audio = dcn201_create_audio,
8961bb76ff1Sjsg 	.create_stream_encoder = dcn201_stream_encoder_create,
8971bb76ff1Sjsg 	.create_hwseq = dcn201_hwseq_create,
8981bb76ff1Sjsg };
8991bb76ff1Sjsg 
dcn201_clock_source_destroy(struct clock_source ** clk_src)9001bb76ff1Sjsg static void dcn201_clock_source_destroy(struct clock_source **clk_src)
9011bb76ff1Sjsg {
9021bb76ff1Sjsg 	kfree(TO_DCE110_CLK_SRC(*clk_src));
9031bb76ff1Sjsg 	*clk_src = NULL;
9041bb76ff1Sjsg }
9051bb76ff1Sjsg 
dcn201_resource_destruct(struct dcn201_resource_pool * pool)9061bb76ff1Sjsg static void dcn201_resource_destruct(struct dcn201_resource_pool *pool)
9071bb76ff1Sjsg {
9081bb76ff1Sjsg 	unsigned int i;
9091bb76ff1Sjsg 
9101bb76ff1Sjsg 	for (i = 0; i < pool->base.stream_enc_count; i++) {
9111bb76ff1Sjsg 		if (pool->base.stream_enc[i] != NULL) {
9121bb76ff1Sjsg 			kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i]));
9131bb76ff1Sjsg 			pool->base.stream_enc[i] = NULL;
9141bb76ff1Sjsg 		}
9151bb76ff1Sjsg 	}
9161bb76ff1Sjsg 
9171bb76ff1Sjsg 
9181bb76ff1Sjsg 	if (pool->base.mpc != NULL) {
9191bb76ff1Sjsg 		kfree(TO_DCN201_MPC(pool->base.mpc));
9201bb76ff1Sjsg 		pool->base.mpc = NULL;
9211bb76ff1Sjsg 	}
9221bb76ff1Sjsg 
9231bb76ff1Sjsg 	if (pool->base.hubbub != NULL) {
9241bb76ff1Sjsg 		kfree(pool->base.hubbub);
9251bb76ff1Sjsg 		pool->base.hubbub = NULL;
9261bb76ff1Sjsg 	}
9271bb76ff1Sjsg 
9281bb76ff1Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
9291bb76ff1Sjsg 		if (pool->base.dpps[i] != NULL)
9301bb76ff1Sjsg 			dcn201_dpp_destroy(&pool->base.dpps[i]);
9311bb76ff1Sjsg 
9321bb76ff1Sjsg 		if (pool->base.ipps[i] != NULL)
9331bb76ff1Sjsg 			pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]);
9341bb76ff1Sjsg 
9351bb76ff1Sjsg 		if (pool->base.hubps[i] != NULL) {
9361bb76ff1Sjsg 			kfree(TO_DCN10_HUBP(pool->base.hubps[i]));
9371bb76ff1Sjsg 			pool->base.hubps[i] = NULL;
9381bb76ff1Sjsg 		}
9391bb76ff1Sjsg 
9401bb76ff1Sjsg 		if (pool->base.irqs != NULL) {
9411bb76ff1Sjsg 			dal_irq_service_destroy(&pool->base.irqs);
9421bb76ff1Sjsg 		}
9431bb76ff1Sjsg 	}
9441bb76ff1Sjsg 
9451bb76ff1Sjsg 	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
9461bb76ff1Sjsg 		if (pool->base.opps[i] != NULL)
9471bb76ff1Sjsg 			pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]);
9481bb76ff1Sjsg 	}
9491bb76ff1Sjsg 
9501bb76ff1Sjsg 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
9511bb76ff1Sjsg 		if (pool->base.timing_generators[i] != NULL)	{
9521bb76ff1Sjsg 			kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i]));
9531bb76ff1Sjsg 			pool->base.timing_generators[i] = NULL;
9541bb76ff1Sjsg 		}
9551bb76ff1Sjsg 	}
9561bb76ff1Sjsg 	for (i = 0; i < pool->base.audio_count; i++) {
9571bb76ff1Sjsg 		if (pool->base.audios[i])
9581bb76ff1Sjsg 			dce_aud_destroy(&pool->base.audios[i]);
9591bb76ff1Sjsg 	}
9601bb76ff1Sjsg 
9611bb76ff1Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
9621bb76ff1Sjsg 		if (pool->base.clock_sources[i] != NULL) {
9631bb76ff1Sjsg 			dcn201_clock_source_destroy(&pool->base.clock_sources[i]);
9641bb76ff1Sjsg 			pool->base.clock_sources[i] = NULL;
9651bb76ff1Sjsg 		}
9661bb76ff1Sjsg 	}
9671bb76ff1Sjsg 
9681bb76ff1Sjsg 	if (pool->base.dp_clock_source != NULL) {
9691bb76ff1Sjsg 		dcn201_clock_source_destroy(&pool->base.dp_clock_source);
9701bb76ff1Sjsg 		pool->base.dp_clock_source = NULL;
9711bb76ff1Sjsg 	}
9721bb76ff1Sjsg 
9731bb76ff1Sjsg 	if (pool->base.dccg != NULL)
9741bb76ff1Sjsg 		dcn_dccg_destroy(&pool->base.dccg);
9751bb76ff1Sjsg }
9761bb76ff1Sjsg 
dcn201_hubp_create(struct dc_context * ctx,uint32_t inst)9771bb76ff1Sjsg static struct hubp *dcn201_hubp_create(
9781bb76ff1Sjsg 	struct dc_context *ctx,
9791bb76ff1Sjsg 	uint32_t inst)
9801bb76ff1Sjsg {
9811bb76ff1Sjsg 	struct dcn201_hubp *hubp201 =
9821bb76ff1Sjsg 		kzalloc(sizeof(struct dcn201_hubp), GFP_ATOMIC);
9831bb76ff1Sjsg 
9841bb76ff1Sjsg 	if (!hubp201)
9851bb76ff1Sjsg 		return NULL;
9861bb76ff1Sjsg 
9871bb76ff1Sjsg 	if (dcn201_hubp_construct(hubp201, ctx, inst,
9881bb76ff1Sjsg 			&hubp_regs[inst], &hubp_shift, &hubp_mask))
9891bb76ff1Sjsg 		return &hubp201->base;
9901bb76ff1Sjsg 
9911bb76ff1Sjsg 	kfree(hubp201);
9921bb76ff1Sjsg 	return NULL;
9931bb76ff1Sjsg }
9941bb76ff1Sjsg 
dcn201_acquire_free_pipe_for_layer(const struct dc_state * cur_ctx,struct dc_state * new_ctx,const struct resource_pool * pool,const struct pipe_ctx * opp_head_pipe)995*f005ef32Sjsg static struct pipe_ctx *dcn201_acquire_free_pipe_for_layer(
996*f005ef32Sjsg 		const struct dc_state *cur_ctx,
997*f005ef32Sjsg 		struct dc_state *new_ctx,
9981bb76ff1Sjsg 		const struct resource_pool *pool,
999*f005ef32Sjsg 		const struct pipe_ctx *opp_head_pipe)
10001bb76ff1Sjsg {
1001*f005ef32Sjsg 	struct resource_context *res_ctx = &new_ctx->res_ctx;
1002*f005ef32Sjsg 	struct pipe_ctx *head_pipe = resource_get_otg_master_for_stream(res_ctx, opp_head_pipe->stream);
1003*f005ef32Sjsg 	struct pipe_ctx *idle_pipe = resource_find_free_secondary_pipe_legacy(res_ctx, pool, head_pipe);
10041bb76ff1Sjsg 
10051bb76ff1Sjsg 	if (!head_pipe)
10061bb76ff1Sjsg 		ASSERT(0);
10071bb76ff1Sjsg 
10081bb76ff1Sjsg 	if (!idle_pipe)
10091bb76ff1Sjsg 		return NULL;
10101bb76ff1Sjsg 
10111bb76ff1Sjsg 	idle_pipe->stream = head_pipe->stream;
10121bb76ff1Sjsg 	idle_pipe->stream_res.tg = head_pipe->stream_res.tg;
10131bb76ff1Sjsg 	idle_pipe->stream_res.opp = head_pipe->stream_res.opp;
10141bb76ff1Sjsg 
10151bb76ff1Sjsg 	idle_pipe->plane_res.hubp = pool->hubps[idle_pipe->pipe_idx];
10161bb76ff1Sjsg 	idle_pipe->plane_res.ipp = pool->ipps[idle_pipe->pipe_idx];
10171bb76ff1Sjsg 	idle_pipe->plane_res.dpp = pool->dpps[idle_pipe->pipe_idx];
10181bb76ff1Sjsg 	idle_pipe->plane_res.mpcc_inst = pool->dpps[idle_pipe->pipe_idx]->inst;
10191bb76ff1Sjsg 
10201bb76ff1Sjsg 	return idle_pipe;
10211bb76ff1Sjsg }
10221bb76ff1Sjsg 
dcn201_get_dcc_compression_cap(const struct dc * dc,const struct dc_dcc_surface_param * input,struct dc_surface_dcc_cap * output)10231bb76ff1Sjsg static bool dcn201_get_dcc_compression_cap(const struct dc *dc,
10241bb76ff1Sjsg 		const struct dc_dcc_surface_param *input,
10251bb76ff1Sjsg 		struct dc_surface_dcc_cap *output)
10261bb76ff1Sjsg {
10271bb76ff1Sjsg 	return dc->res_pool->hubbub->funcs->get_dcc_compression_cap(
10281bb76ff1Sjsg 			dc->res_pool->hubbub,
10291bb76ff1Sjsg 			input,
10301bb76ff1Sjsg 			output);
10311bb76ff1Sjsg }
10321bb76ff1Sjsg 
dcn201_populate_dml_writeback_from_context(struct dc * dc,struct resource_context * res_ctx,display_e2e_pipe_params_st * pipes)10331bb76ff1Sjsg static void dcn201_populate_dml_writeback_from_context(struct dc *dc,
10341bb76ff1Sjsg 						       struct resource_context *res_ctx,
10351bb76ff1Sjsg 						       display_e2e_pipe_params_st *pipes)
10361bb76ff1Sjsg {
10371bb76ff1Sjsg 	DC_FP_START();
10381bb76ff1Sjsg 	dcn201_populate_dml_writeback_from_context_fpu(dc, res_ctx, pipes);
10391bb76ff1Sjsg 	DC_FP_END();
10401bb76ff1Sjsg }
10411bb76ff1Sjsg 
dcn201_destroy_resource_pool(struct resource_pool ** pool)10421bb76ff1Sjsg static void dcn201_destroy_resource_pool(struct resource_pool **pool)
10431bb76ff1Sjsg {
10441bb76ff1Sjsg 	struct dcn201_resource_pool *dcn201_pool = TO_DCN201_RES_POOL(*pool);
10451bb76ff1Sjsg 
10461bb76ff1Sjsg 	dcn201_resource_destruct(dcn201_pool);
10471bb76ff1Sjsg 	kfree(dcn201_pool);
10481bb76ff1Sjsg 	*pool = NULL;
10491bb76ff1Sjsg }
10501bb76ff1Sjsg 
dcn201_link_init(struct dc_link * link)10511bb76ff1Sjsg static void dcn201_link_init(struct dc_link *link)
10521bb76ff1Sjsg {
10531bb76ff1Sjsg 	if (link->ctx->dc_bios->integrated_info)
10541bb76ff1Sjsg 		link->dp_ss_off = !link->ctx->dc_bios->integrated_info->dp_ss_control;
10551bb76ff1Sjsg }
10561bb76ff1Sjsg 
10571bb76ff1Sjsg static struct dc_cap_funcs cap_funcs = {
10581bb76ff1Sjsg 	.get_dcc_compression_cap = dcn201_get_dcc_compression_cap,
10591bb76ff1Sjsg };
10601bb76ff1Sjsg 
10611bb76ff1Sjsg static struct resource_funcs dcn201_res_pool_funcs = {
10621bb76ff1Sjsg 	.link_init = dcn201_link_init,
10631bb76ff1Sjsg 	.destroy = dcn201_destroy_resource_pool,
10641bb76ff1Sjsg 	.link_enc_create = dcn201_link_encoder_create,
10651bb76ff1Sjsg 	.panel_cntl_create = NULL,
10661bb76ff1Sjsg 	.validate_bandwidth = dcn20_validate_bandwidth,
10671bb76ff1Sjsg 	.populate_dml_pipes = dcn20_populate_dml_pipes_from_context,
10681bb76ff1Sjsg 	.add_stream_to_ctx = dcn20_add_stream_to_ctx,
10691bb76ff1Sjsg 	.add_dsc_to_stream_resource = NULL,
10701bb76ff1Sjsg 	.remove_stream_from_ctx = dcn20_remove_stream_from_ctx,
1071*f005ef32Sjsg 	.acquire_free_pipe_as_secondary_dpp_pipe = dcn201_acquire_free_pipe_for_layer,
10721bb76ff1Sjsg 	.populate_dml_writeback_from_context = dcn201_populate_dml_writeback_from_context,
10731bb76ff1Sjsg 	.patch_unknown_plane_state = dcn20_patch_unknown_plane_state,
10741bb76ff1Sjsg 	.set_mcif_arb_params = dcn20_set_mcif_arb_params,
10751bb76ff1Sjsg 	.find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link
10761bb76ff1Sjsg };
10771bb76ff1Sjsg 
dcn201_resource_construct(uint8_t num_virtual_links,struct dc * dc,struct dcn201_resource_pool * pool)10781bb76ff1Sjsg static bool dcn201_resource_construct(
10791bb76ff1Sjsg 	uint8_t num_virtual_links,
10801bb76ff1Sjsg 	struct dc *dc,
10811bb76ff1Sjsg 	struct dcn201_resource_pool *pool)
10821bb76ff1Sjsg {
10831bb76ff1Sjsg 	int i;
10841bb76ff1Sjsg 	struct dc_context *ctx = dc->ctx;
10851bb76ff1Sjsg 
10861bb76ff1Sjsg 	ctx->dc_bios->regs = &bios_regs;
10871bb76ff1Sjsg 
10881bb76ff1Sjsg 	pool->base.res_cap = &res_cap_dnc201;
10891bb76ff1Sjsg 	pool->base.funcs = &dcn201_res_pool_funcs;
10901bb76ff1Sjsg 
10911bb76ff1Sjsg 	/*************************************************
10921bb76ff1Sjsg 	 *  Resource + asic cap harcoding                *
10931bb76ff1Sjsg 	 *************************************************/
10941bb76ff1Sjsg 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
10951bb76ff1Sjsg 
10961bb76ff1Sjsg 	pool->base.pipe_count = 4;
10971bb76ff1Sjsg 	pool->base.mpcc_count = 5;
10981bb76ff1Sjsg 	dc->caps.max_downscale_ratio = 200;
10991bb76ff1Sjsg 	dc->caps.i2c_speed_in_khz = 100;
11001bb76ff1Sjsg 	dc->caps.i2c_speed_in_khz_hdcp = 5; /*1.5 w/a applied by default*/
11011bb76ff1Sjsg 	dc->caps.max_cursor_size = 256;
11021bb76ff1Sjsg 	dc->caps.min_horizontal_blanking_period = 80;
11031bb76ff1Sjsg 	dc->caps.dmdata_alloc_size = 2048;
11041bb76ff1Sjsg 
11051bb76ff1Sjsg 	dc->caps.max_slave_planes = 1;
11061bb76ff1Sjsg 	dc->caps.max_slave_yuv_planes = 1;
11071bb76ff1Sjsg 	dc->caps.max_slave_rgb_planes = 1;
11081bb76ff1Sjsg 	dc->caps.post_blend_color_processing = true;
11091bb76ff1Sjsg 	dc->caps.force_dp_tps4_for_cp2520 = true;
11101bb76ff1Sjsg 	dc->caps.extended_aux_timeout_support = true;
11111bb76ff1Sjsg 
11121bb76ff1Sjsg 	/* Color pipeline capabilities */
11131bb76ff1Sjsg 	dc->caps.color.dpp.dcn_arch = 1;
11141bb76ff1Sjsg 	dc->caps.color.dpp.input_lut_shared = 0;
11151bb76ff1Sjsg 	dc->caps.color.dpp.icsc = 1;
11161bb76ff1Sjsg 	dc->caps.color.dpp.dgam_ram = 1;
11171bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_caps.srgb = 1;
11181bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1;
11191bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 0;
11201bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_caps.pq = 0;
11211bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_caps.hlg = 0;
11221bb76ff1Sjsg 	dc->caps.color.dpp.post_csc = 0;
11231bb76ff1Sjsg 	dc->caps.color.dpp.gamma_corr = 0;
11241bb76ff1Sjsg 	dc->caps.color.dpp.dgam_rom_for_yuv = 1;
11251bb76ff1Sjsg 
11261bb76ff1Sjsg 	dc->caps.color.dpp.hw_3d_lut = 1;
11271bb76ff1Sjsg 	dc->caps.color.dpp.ogam_ram = 1;
11281bb76ff1Sjsg 	// no OGAM ROM on DCN2
11291bb76ff1Sjsg 	dc->caps.color.dpp.ogam_rom_caps.srgb = 0;
11301bb76ff1Sjsg 	dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0;
11311bb76ff1Sjsg 	dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0;
11321bb76ff1Sjsg 	dc->caps.color.dpp.ogam_rom_caps.pq = 0;
11331bb76ff1Sjsg 	dc->caps.color.dpp.ogam_rom_caps.hlg = 0;
11341bb76ff1Sjsg 	dc->caps.color.dpp.ocsc = 0;
11351bb76ff1Sjsg 
11361bb76ff1Sjsg 	dc->caps.color.mpc.gamut_remap = 0;
11371bb76ff1Sjsg 	dc->caps.color.mpc.num_3dluts = 0;
11381bb76ff1Sjsg 	dc->caps.color.mpc.shared_3d_lut = 0;
11391bb76ff1Sjsg 	dc->caps.color.mpc.ogam_ram = 1;
11401bb76ff1Sjsg 	dc->caps.color.mpc.ogam_rom_caps.srgb = 0;
11411bb76ff1Sjsg 	dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0;
11421bb76ff1Sjsg 	dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0;
11431bb76ff1Sjsg 	dc->caps.color.mpc.ogam_rom_caps.pq = 0;
11441bb76ff1Sjsg 	dc->caps.color.mpc.ogam_rom_caps.hlg = 0;
11451bb76ff1Sjsg 	dc->caps.color.mpc.ocsc = 1;
11461bb76ff1Sjsg 
11471bb76ff1Sjsg 	dc->debug = debug_defaults_drv;
11481bb76ff1Sjsg 
11491bb76ff1Sjsg 	/*a0 only, remove later*/
11501bb76ff1Sjsg 	dc->work_arounds.no_connect_phy_config  = true;
11511bb76ff1Sjsg 	dc->work_arounds.dedcn20_305_wa = true;
11521bb76ff1Sjsg 	/*************************************************
11531bb76ff1Sjsg 	 *  Create resources                             *
11541bb76ff1Sjsg 	 *************************************************/
11551bb76ff1Sjsg 
11561bb76ff1Sjsg 	pool->base.clock_sources[DCN20_CLK_SRC_PLL0] =
11571bb76ff1Sjsg 			dcn201_clock_source_create(ctx, ctx->dc_bios,
11581bb76ff1Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL0,
11591bb76ff1Sjsg 				&clk_src_regs[0], false);
11601bb76ff1Sjsg 	pool->base.clock_sources[DCN20_CLK_SRC_PLL1] =
11611bb76ff1Sjsg 			dcn201_clock_source_create(ctx, ctx->dc_bios,
11621bb76ff1Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL1,
11631bb76ff1Sjsg 				&clk_src_regs[1], false);
11641bb76ff1Sjsg 
11651bb76ff1Sjsg 	pool->base.clk_src_count = DCN20_CLK_SRC_TOTAL_DCN201;
11661bb76ff1Sjsg 
11671bb76ff1Sjsg 	/* todo: not reuse phy_pll registers */
11681bb76ff1Sjsg 	pool->base.dp_clock_source =
11691bb76ff1Sjsg 			dcn201_clock_source_create(ctx, ctx->dc_bios,
11701bb76ff1Sjsg 				CLOCK_SOURCE_ID_DP_DTO,
11711bb76ff1Sjsg 				&clk_src_regs[0], true);
11721bb76ff1Sjsg 
11731bb76ff1Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
11741bb76ff1Sjsg 		if (pool->base.clock_sources[i] == NULL) {
11751bb76ff1Sjsg 			dm_error("DC: failed to create clock sources!\n");
11761bb76ff1Sjsg 			goto create_fail;
11771bb76ff1Sjsg 		}
11781bb76ff1Sjsg 	}
11791bb76ff1Sjsg 
11801bb76ff1Sjsg 	pool->base.dccg = dccg201_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask);
11811bb76ff1Sjsg 	if (pool->base.dccg == NULL) {
11821bb76ff1Sjsg 		dm_error("DC: failed to create dccg!\n");
11831bb76ff1Sjsg 		goto create_fail;
11841bb76ff1Sjsg 	}
11851bb76ff1Sjsg 
11861bb76ff1Sjsg 	dcn201_ip.max_num_otg = pool->base.res_cap->num_timing_generator;
11871bb76ff1Sjsg 	dcn201_ip.max_num_dpp = pool->base.pipe_count;
11881bb76ff1Sjsg 	dml_init_instance(&dc->dml, &dcn201_soc, &dcn201_ip, DML_PROJECT_DCN201);
11891bb76ff1Sjsg 	{
11901bb76ff1Sjsg 		struct irq_service_init_data init_data;
11911bb76ff1Sjsg 		init_data.ctx = dc->ctx;
11921bb76ff1Sjsg 		pool->base.irqs = dal_irq_service_dcn201_create(&init_data);
11931bb76ff1Sjsg 		if (!pool->base.irqs)
11941bb76ff1Sjsg 			goto create_fail;
11951bb76ff1Sjsg 	}
11961bb76ff1Sjsg 
11971bb76ff1Sjsg 	/* mem input -> ipp -> dpp -> opp -> TG */
11981bb76ff1Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
11991bb76ff1Sjsg 		pool->base.hubps[i] = dcn201_hubp_create(ctx, i);
12001bb76ff1Sjsg 		if (pool->base.hubps[i] == NULL) {
12011bb76ff1Sjsg 			dm_error(
12021bb76ff1Sjsg 				"DC: failed to create memory input!\n");
12031bb76ff1Sjsg 			goto create_fail;
12041bb76ff1Sjsg 		}
12051bb76ff1Sjsg 
12061bb76ff1Sjsg 		pool->base.ipps[i] = dcn201_ipp_create(ctx, i);
12071bb76ff1Sjsg 		if (pool->base.ipps[i] == NULL) {
12081bb76ff1Sjsg 			dm_error(
12091bb76ff1Sjsg 				"DC: failed to create input pixel processor!\n");
12101bb76ff1Sjsg 			goto create_fail;
12111bb76ff1Sjsg 		}
12121bb76ff1Sjsg 
12131bb76ff1Sjsg 		pool->base.dpps[i] = dcn201_dpp_create(ctx, i);
12141bb76ff1Sjsg 		if (pool->base.dpps[i] == NULL) {
12151bb76ff1Sjsg 			dm_error(
12161bb76ff1Sjsg 				"DC: failed to create dpps!\n");
12171bb76ff1Sjsg 			goto create_fail;
12181bb76ff1Sjsg 		}
12191bb76ff1Sjsg 	}
12201bb76ff1Sjsg 
12211bb76ff1Sjsg 	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
12221bb76ff1Sjsg 		pool->base.opps[i] = dcn201_opp_create(ctx, i);
12231bb76ff1Sjsg 		if (pool->base.opps[i] == NULL) {
12241bb76ff1Sjsg 			dm_error(
12251bb76ff1Sjsg 				"DC: failed to create output pixel processor!\n");
12261bb76ff1Sjsg 			goto create_fail;
12271bb76ff1Sjsg 		}
12281bb76ff1Sjsg 	}
12291bb76ff1Sjsg 
12301bb76ff1Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
12311bb76ff1Sjsg 		pool->base.engines[i] = dcn201_aux_engine_create(ctx, i);
12321bb76ff1Sjsg 		if (pool->base.engines[i] == NULL) {
12331bb76ff1Sjsg 			dm_error(
12341bb76ff1Sjsg 				"DC:failed to create aux engine!!\n");
12351bb76ff1Sjsg 			goto create_fail;
12361bb76ff1Sjsg 		}
12371bb76ff1Sjsg 		pool->base.hw_i2cs[i] = dcn201_i2c_hw_create(ctx, i);
12381bb76ff1Sjsg 		if (pool->base.hw_i2cs[i] == NULL) {
12391bb76ff1Sjsg 			dm_error(
12401bb76ff1Sjsg 				"DC:failed to create hw i2c!!\n");
12411bb76ff1Sjsg 			goto create_fail;
12421bb76ff1Sjsg 		}
12431bb76ff1Sjsg 		pool->base.sw_i2cs[i] = NULL;
12441bb76ff1Sjsg 	}
12451bb76ff1Sjsg 
12461bb76ff1Sjsg 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
12471bb76ff1Sjsg 		pool->base.timing_generators[i] = dcn201_timing_generator_create(
12481bb76ff1Sjsg 				ctx, i);
12491bb76ff1Sjsg 		if (pool->base.timing_generators[i] == NULL) {
12501bb76ff1Sjsg 			dm_error("DC: failed to create tg!\n");
12511bb76ff1Sjsg 			goto create_fail;
12521bb76ff1Sjsg 		}
12531bb76ff1Sjsg 	}
12541bb76ff1Sjsg 
12551bb76ff1Sjsg 	pool->base.timing_generator_count = i;
12561bb76ff1Sjsg 
12571bb76ff1Sjsg 	pool->base.mpc = dcn201_mpc_create(ctx, pool->base.mpcc_count);
12581bb76ff1Sjsg 	if (pool->base.mpc == NULL) {
12591bb76ff1Sjsg 		dm_error("DC: failed to create mpc!\n");
12601bb76ff1Sjsg 		goto create_fail;
12611bb76ff1Sjsg 	}
12621bb76ff1Sjsg 
12631bb76ff1Sjsg 	pool->base.hubbub = dcn201_hubbub_create(ctx);
12641bb76ff1Sjsg 	if (pool->base.hubbub == NULL) {
12651bb76ff1Sjsg 		dm_error("DC: failed to create hubbub!\n");
12661bb76ff1Sjsg 		goto create_fail;
12671bb76ff1Sjsg 	}
12681bb76ff1Sjsg 
12691bb76ff1Sjsg 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1270*f005ef32Sjsg 			&res_create_funcs))
12711bb76ff1Sjsg 		goto create_fail;
12721bb76ff1Sjsg 
12731bb76ff1Sjsg 	dcn201_hw_sequencer_construct(dc);
12741bb76ff1Sjsg 
12751bb76ff1Sjsg 	dc->caps.max_planes =  pool->base.pipe_count;
12761bb76ff1Sjsg 
12771bb76ff1Sjsg 	for (i = 0; i < dc->caps.max_planes; ++i)
12781bb76ff1Sjsg 		dc->caps.planes[i] = plane_cap;
12791bb76ff1Sjsg 
12801bb76ff1Sjsg 	dc->cap_funcs = cap_funcs;
12811bb76ff1Sjsg 
12821bb76ff1Sjsg 	return true;
12831bb76ff1Sjsg 
12841bb76ff1Sjsg create_fail:
12851bb76ff1Sjsg 
12861bb76ff1Sjsg 	dcn201_resource_destruct(pool);
12871bb76ff1Sjsg 
12881bb76ff1Sjsg 	return false;
12891bb76ff1Sjsg }
12901bb76ff1Sjsg 
dcn201_create_resource_pool(const struct dc_init_data * init_data,struct dc * dc)12911bb76ff1Sjsg struct resource_pool *dcn201_create_resource_pool(
12921bb76ff1Sjsg 		const struct dc_init_data *init_data,
12931bb76ff1Sjsg 		struct dc *dc)
12941bb76ff1Sjsg {
12951bb76ff1Sjsg 	struct dcn201_resource_pool *pool =
12961bb76ff1Sjsg 		kzalloc(sizeof(struct dcn201_resource_pool), GFP_ATOMIC);
12971bb76ff1Sjsg 
12981bb76ff1Sjsg 	if (!pool)
12991bb76ff1Sjsg 		return NULL;
13001bb76ff1Sjsg 
13011bb76ff1Sjsg 	if (dcn201_resource_construct(init_data->num_virtual_links, dc, pool))
13021bb76ff1Sjsg 		return &pool->base;
13031bb76ff1Sjsg 
13041bb76ff1Sjsg 	kfree(pool);
13051bb76ff1Sjsg 	return NULL;
13061bb76ff1Sjsg }
1307