xref: /openbsd-src/sys/dev/pci/drm/amd/display/dc/dce80/dce80_resource.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2012-15 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  * Authors: AMD
23fb4d8502Sjsg  *
24fb4d8502Sjsg  */
25fb4d8502Sjsg 
26fb4d8502Sjsg #include "dce/dce_8_0_d.h"
27fb4d8502Sjsg #include "dce/dce_8_0_sh_mask.h"
28fb4d8502Sjsg 
29fb4d8502Sjsg #include "dm_services.h"
30fb4d8502Sjsg 
31fb4d8502Sjsg #include "link_encoder.h"
32fb4d8502Sjsg #include "stream_encoder.h"
33fb4d8502Sjsg 
34fb4d8502Sjsg #include "resource.h"
35fb4d8502Sjsg #include "include/irq_service_interface.h"
36fb4d8502Sjsg #include "irq/dce80/irq_service_dce80.h"
37fb4d8502Sjsg #include "dce110/dce110_timing_generator.h"
38fb4d8502Sjsg #include "dce110/dce110_resource.h"
39fb4d8502Sjsg #include "dce80/dce80_timing_generator.h"
40fb4d8502Sjsg #include "dce/dce_mem_input.h"
41fb4d8502Sjsg #include "dce/dce_link_encoder.h"
42fb4d8502Sjsg #include "dce/dce_stream_encoder.h"
43fb4d8502Sjsg #include "dce/dce_ipp.h"
44fb4d8502Sjsg #include "dce/dce_transform.h"
45fb4d8502Sjsg #include "dce/dce_opp.h"
46fb4d8502Sjsg #include "dce/dce_clock_source.h"
47fb4d8502Sjsg #include "dce/dce_audio.h"
48fb4d8502Sjsg #include "dce/dce_hwseq.h"
49fb4d8502Sjsg #include "dce80/dce80_hw_sequencer.h"
50fb4d8502Sjsg #include "dce100/dce100_resource.h"
51ad8b1aafSjsg #include "dce/dce_panel_cntl.h"
52fb4d8502Sjsg 
53fb4d8502Sjsg #include "reg_helper.h"
54fb4d8502Sjsg 
55fb4d8502Sjsg #include "dce/dce_dmcu.h"
56fb4d8502Sjsg #include "dce/dce_aux.h"
57fb4d8502Sjsg #include "dce/dce_abm.h"
58c349dbc7Sjsg #include "dce/dce_i2c.h"
59fb4d8502Sjsg /* TODO remove this include */
60fb4d8502Sjsg 
61fb4d8502Sjsg #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
62fb4d8502Sjsg #include "gmc/gmc_7_1_d.h"
63fb4d8502Sjsg #include "gmc/gmc_7_1_sh_mask.h"
64fb4d8502Sjsg #endif
65fb4d8502Sjsg 
66*f005ef32Sjsg #include "dce80/dce80_resource.h"
67*f005ef32Sjsg 
68fb4d8502Sjsg #ifndef mmDP_DPHY_INTERNAL_CTRL
69fb4d8502Sjsg #define mmDP_DPHY_INTERNAL_CTRL                         0x1CDE
70fb4d8502Sjsg #define mmDP0_DP_DPHY_INTERNAL_CTRL                     0x1CDE
71fb4d8502Sjsg #define mmDP1_DP_DPHY_INTERNAL_CTRL                     0x1FDE
72fb4d8502Sjsg #define mmDP2_DP_DPHY_INTERNAL_CTRL                     0x42DE
73fb4d8502Sjsg #define mmDP3_DP_DPHY_INTERNAL_CTRL                     0x45DE
74fb4d8502Sjsg #define mmDP4_DP_DPHY_INTERNAL_CTRL                     0x48DE
75fb4d8502Sjsg #define mmDP5_DP_DPHY_INTERNAL_CTRL                     0x4BDE
76fb4d8502Sjsg #define mmDP6_DP_DPHY_INTERNAL_CTRL                     0x4EDE
77fb4d8502Sjsg #endif
78fb4d8502Sjsg 
79fb4d8502Sjsg 
80fb4d8502Sjsg #ifndef mmBIOS_SCRATCH_2
81fb4d8502Sjsg 	#define mmBIOS_SCRATCH_2 0x05CB
82c349dbc7Sjsg 	#define mmBIOS_SCRATCH_3 0x05CC
83fb4d8502Sjsg 	#define mmBIOS_SCRATCH_6 0x05CF
84fb4d8502Sjsg #endif
85fb4d8502Sjsg 
86fb4d8502Sjsg #ifndef mmDP_DPHY_FAST_TRAINING
87fb4d8502Sjsg 	#define mmDP_DPHY_FAST_TRAINING                         0x1CCE
88fb4d8502Sjsg 	#define mmDP0_DP_DPHY_FAST_TRAINING                     0x1CCE
89fb4d8502Sjsg 	#define mmDP1_DP_DPHY_FAST_TRAINING                     0x1FCE
90fb4d8502Sjsg 	#define mmDP2_DP_DPHY_FAST_TRAINING                     0x42CE
91fb4d8502Sjsg 	#define mmDP3_DP_DPHY_FAST_TRAINING                     0x45CE
92fb4d8502Sjsg 	#define mmDP4_DP_DPHY_FAST_TRAINING                     0x48CE
93fb4d8502Sjsg 	#define mmDP5_DP_DPHY_FAST_TRAINING                     0x4BCE
94fb4d8502Sjsg 	#define mmDP6_DP_DPHY_FAST_TRAINING                     0x4ECE
95fb4d8502Sjsg #endif
96fb4d8502Sjsg 
97fb4d8502Sjsg 
98fb4d8502Sjsg #ifndef mmHPD_DC_HPD_CONTROL
99fb4d8502Sjsg 	#define mmHPD_DC_HPD_CONTROL                            0x189A
100fb4d8502Sjsg 	#define mmHPD0_DC_HPD_CONTROL                           0x189A
101fb4d8502Sjsg 	#define mmHPD1_DC_HPD_CONTROL                           0x18A2
102fb4d8502Sjsg 	#define mmHPD2_DC_HPD_CONTROL                           0x18AA
103fb4d8502Sjsg 	#define mmHPD3_DC_HPD_CONTROL                           0x18B2
104fb4d8502Sjsg 	#define mmHPD4_DC_HPD_CONTROL                           0x18BA
105fb4d8502Sjsg 	#define mmHPD5_DC_HPD_CONTROL                           0x18C2
106fb4d8502Sjsg #endif
107fb4d8502Sjsg 
108fb4d8502Sjsg #define DCE11_DIG_FE_CNTL 0x4a00
109fb4d8502Sjsg #define DCE11_DIG_BE_CNTL 0x4a47
110fb4d8502Sjsg #define DCE11_DP_SEC 0x4ac3
111fb4d8502Sjsg 
112fb4d8502Sjsg static const struct dce110_timing_generator_offsets dce80_tg_offsets[] = {
113fb4d8502Sjsg 		{
114fb4d8502Sjsg 			.crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
115fb4d8502Sjsg 			.dcp =  (mmGRPH_CONTROL - mmGRPH_CONTROL),
116fb4d8502Sjsg 			.dmif = (mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL
117fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
118fb4d8502Sjsg 		},
119fb4d8502Sjsg 		{
120fb4d8502Sjsg 			.crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
121fb4d8502Sjsg 			.dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
122fb4d8502Sjsg 			.dmif = (mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL
123fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
124fb4d8502Sjsg 		},
125fb4d8502Sjsg 		{
126fb4d8502Sjsg 			.crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
127fb4d8502Sjsg 			.dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
128fb4d8502Sjsg 			.dmif = (mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL
129fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
130fb4d8502Sjsg 		},
131fb4d8502Sjsg 		{
132fb4d8502Sjsg 			.crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
133fb4d8502Sjsg 			.dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
134fb4d8502Sjsg 			.dmif = (mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL
135fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
136fb4d8502Sjsg 		},
137fb4d8502Sjsg 		{
138fb4d8502Sjsg 			.crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
139fb4d8502Sjsg 			.dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
140fb4d8502Sjsg 			.dmif = (mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL
141fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
142fb4d8502Sjsg 		},
143fb4d8502Sjsg 		{
144fb4d8502Sjsg 			.crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
145fb4d8502Sjsg 			.dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
146fb4d8502Sjsg 			.dmif = (mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL
147fb4d8502Sjsg 					- mmDPG_WATERMARK_MASK_CONTROL),
148fb4d8502Sjsg 		}
149fb4d8502Sjsg };
150fb4d8502Sjsg 
151fb4d8502Sjsg /* set register offset */
152fb4d8502Sjsg #define SR(reg_name)\
153fb4d8502Sjsg 	.reg_name = mm ## reg_name
154fb4d8502Sjsg 
155fb4d8502Sjsg /* set register offset with instance */
156fb4d8502Sjsg #define SRI(reg_name, block, id)\
157fb4d8502Sjsg 	.reg_name = mm ## block ## id ## _ ## reg_name
158fb4d8502Sjsg 
159fb4d8502Sjsg #define ipp_regs(id)\
160fb4d8502Sjsg [id] = {\
161fb4d8502Sjsg 		IPP_COMMON_REG_LIST_DCE_BASE(id)\
162fb4d8502Sjsg }
163fb4d8502Sjsg 
164fb4d8502Sjsg static const struct dce_ipp_registers ipp_regs[] = {
165fb4d8502Sjsg 		ipp_regs(0),
166fb4d8502Sjsg 		ipp_regs(1),
167fb4d8502Sjsg 		ipp_regs(2),
168fb4d8502Sjsg 		ipp_regs(3),
169fb4d8502Sjsg 		ipp_regs(4),
170fb4d8502Sjsg 		ipp_regs(5)
171fb4d8502Sjsg };
172fb4d8502Sjsg 
173fb4d8502Sjsg static const struct dce_ipp_shift ipp_shift = {
174fb4d8502Sjsg 		IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
175fb4d8502Sjsg };
176fb4d8502Sjsg 
177fb4d8502Sjsg static const struct dce_ipp_mask ipp_mask = {
178fb4d8502Sjsg 		IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
179fb4d8502Sjsg };
180fb4d8502Sjsg 
181fb4d8502Sjsg #define transform_regs(id)\
182fb4d8502Sjsg [id] = {\
183fb4d8502Sjsg 		XFM_COMMON_REG_LIST_DCE80(id)\
184fb4d8502Sjsg }
185fb4d8502Sjsg 
186fb4d8502Sjsg static const struct dce_transform_registers xfm_regs[] = {
187fb4d8502Sjsg 		transform_regs(0),
188fb4d8502Sjsg 		transform_regs(1),
189fb4d8502Sjsg 		transform_regs(2),
190fb4d8502Sjsg 		transform_regs(3),
191fb4d8502Sjsg 		transform_regs(4),
192fb4d8502Sjsg 		transform_regs(5)
193fb4d8502Sjsg };
194fb4d8502Sjsg 
195fb4d8502Sjsg static const struct dce_transform_shift xfm_shift = {
196fb4d8502Sjsg 		XFM_COMMON_MASK_SH_LIST_DCE80(__SHIFT)
197fb4d8502Sjsg };
198fb4d8502Sjsg 
199fb4d8502Sjsg static const struct dce_transform_mask xfm_mask = {
200fb4d8502Sjsg 		XFM_COMMON_MASK_SH_LIST_DCE80(_MASK)
201fb4d8502Sjsg };
202fb4d8502Sjsg 
203fb4d8502Sjsg #define aux_regs(id)\
204fb4d8502Sjsg [id] = {\
205fb4d8502Sjsg 	AUX_REG_LIST(id)\
206fb4d8502Sjsg }
207fb4d8502Sjsg 
208fb4d8502Sjsg static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
209fb4d8502Sjsg 	aux_regs(0),
210fb4d8502Sjsg 	aux_regs(1),
211fb4d8502Sjsg 	aux_regs(2),
212fb4d8502Sjsg 	aux_regs(3),
213fb4d8502Sjsg 	aux_regs(4),
214fb4d8502Sjsg 	aux_regs(5)
215fb4d8502Sjsg };
216fb4d8502Sjsg 
217fb4d8502Sjsg #define hpd_regs(id)\
218fb4d8502Sjsg [id] = {\
219fb4d8502Sjsg 	HPD_REG_LIST(id)\
220fb4d8502Sjsg }
221fb4d8502Sjsg 
222fb4d8502Sjsg static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
223fb4d8502Sjsg 		hpd_regs(0),
224fb4d8502Sjsg 		hpd_regs(1),
225fb4d8502Sjsg 		hpd_regs(2),
226fb4d8502Sjsg 		hpd_regs(3),
227fb4d8502Sjsg 		hpd_regs(4),
228fb4d8502Sjsg 		hpd_regs(5)
229fb4d8502Sjsg };
230fb4d8502Sjsg 
231fb4d8502Sjsg #define link_regs(id)\
232fb4d8502Sjsg [id] = {\
233fb4d8502Sjsg 	LE_DCE80_REG_LIST(id)\
234fb4d8502Sjsg }
235fb4d8502Sjsg 
236fb4d8502Sjsg static const struct dce110_link_enc_registers link_enc_regs[] = {
237fb4d8502Sjsg 	link_regs(0),
238fb4d8502Sjsg 	link_regs(1),
239fb4d8502Sjsg 	link_regs(2),
240fb4d8502Sjsg 	link_regs(3),
241fb4d8502Sjsg 	link_regs(4),
242fb4d8502Sjsg 	link_regs(5),
243fb4d8502Sjsg 	link_regs(6),
244fb4d8502Sjsg };
245fb4d8502Sjsg 
246fb4d8502Sjsg #define stream_enc_regs(id)\
247fb4d8502Sjsg [id] = {\
248fb4d8502Sjsg 	SE_COMMON_REG_LIST_DCE_BASE(id),\
249fb4d8502Sjsg 	.AFMT_CNTL = 0,\
250fb4d8502Sjsg }
251fb4d8502Sjsg 
252fb4d8502Sjsg static const struct dce110_stream_enc_registers stream_enc_regs[] = {
253fb4d8502Sjsg 	stream_enc_regs(0),
254fb4d8502Sjsg 	stream_enc_regs(1),
255fb4d8502Sjsg 	stream_enc_regs(2),
256fb4d8502Sjsg 	stream_enc_regs(3),
257fb4d8502Sjsg 	stream_enc_regs(4),
258fb4d8502Sjsg 	stream_enc_regs(5),
259fb4d8502Sjsg 	stream_enc_regs(6)
260fb4d8502Sjsg };
261fb4d8502Sjsg 
262fb4d8502Sjsg static const struct dce_stream_encoder_shift se_shift = {
263fb4d8502Sjsg 		SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
264fb4d8502Sjsg };
265fb4d8502Sjsg 
266fb4d8502Sjsg static const struct dce_stream_encoder_mask se_mask = {
267fb4d8502Sjsg 		SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
268fb4d8502Sjsg };
269fb4d8502Sjsg 
270ad8b1aafSjsg static const struct dce_panel_cntl_registers panel_cntl_regs[] = {
271ad8b1aafSjsg 	{ DCE_PANEL_CNTL_REG_LIST() }
272ad8b1aafSjsg };
273ad8b1aafSjsg 
274ad8b1aafSjsg static const struct dce_panel_cntl_shift panel_cntl_shift = {
275ad8b1aafSjsg 	DCE_PANEL_CNTL_MASK_SH_LIST(__SHIFT)
276ad8b1aafSjsg };
277ad8b1aafSjsg 
278ad8b1aafSjsg static const struct dce_panel_cntl_mask panel_cntl_mask = {
279ad8b1aafSjsg 	DCE_PANEL_CNTL_MASK_SH_LIST(_MASK)
280ad8b1aafSjsg };
281ad8b1aafSjsg 
282fb4d8502Sjsg #define opp_regs(id)\
283fb4d8502Sjsg [id] = {\
284fb4d8502Sjsg 	OPP_DCE_80_REG_LIST(id),\
285fb4d8502Sjsg }
286fb4d8502Sjsg 
287fb4d8502Sjsg static const struct dce_opp_registers opp_regs[] = {
288fb4d8502Sjsg 	opp_regs(0),
289fb4d8502Sjsg 	opp_regs(1),
290fb4d8502Sjsg 	opp_regs(2),
291fb4d8502Sjsg 	opp_regs(3),
292fb4d8502Sjsg 	opp_regs(4),
293fb4d8502Sjsg 	opp_regs(5)
294fb4d8502Sjsg };
295fb4d8502Sjsg 
296fb4d8502Sjsg static const struct dce_opp_shift opp_shift = {
297fb4d8502Sjsg 	OPP_COMMON_MASK_SH_LIST_DCE_80(__SHIFT)
298fb4d8502Sjsg };
299fb4d8502Sjsg 
300fb4d8502Sjsg static const struct dce_opp_mask opp_mask = {
301fb4d8502Sjsg 	OPP_COMMON_MASK_SH_LIST_DCE_80(_MASK)
302fb4d8502Sjsg };
303fb4d8502Sjsg 
304c349dbc7Sjsg static const struct dce110_aux_registers_shift aux_shift = {
305c349dbc7Sjsg 	DCE10_AUX_MASK_SH_LIST(__SHIFT)
306c349dbc7Sjsg };
307c349dbc7Sjsg 
308c349dbc7Sjsg static const struct dce110_aux_registers_mask aux_mask = {
309c349dbc7Sjsg 	DCE10_AUX_MASK_SH_LIST(_MASK)
310c349dbc7Sjsg };
311c349dbc7Sjsg 
312fb4d8502Sjsg #define aux_engine_regs(id)\
313fb4d8502Sjsg [id] = {\
314fb4d8502Sjsg 	AUX_COMMON_REG_LIST(id), \
315fb4d8502Sjsg 	.AUX_RESET_MASK = 0 \
316fb4d8502Sjsg }
317fb4d8502Sjsg 
318fb4d8502Sjsg static const struct dce110_aux_registers aux_engine_regs[] = {
319fb4d8502Sjsg 		aux_engine_regs(0),
320fb4d8502Sjsg 		aux_engine_regs(1),
321fb4d8502Sjsg 		aux_engine_regs(2),
322fb4d8502Sjsg 		aux_engine_regs(3),
323fb4d8502Sjsg 		aux_engine_regs(4),
324fb4d8502Sjsg 		aux_engine_regs(5)
325fb4d8502Sjsg };
326fb4d8502Sjsg 
327fb4d8502Sjsg #define audio_regs(id)\
328fb4d8502Sjsg [id] = {\
329fb4d8502Sjsg 	AUD_COMMON_REG_LIST(id)\
330fb4d8502Sjsg }
331fb4d8502Sjsg 
332fb4d8502Sjsg static const struct dce_audio_registers audio_regs[] = {
333fb4d8502Sjsg 	audio_regs(0),
334fb4d8502Sjsg 	audio_regs(1),
335fb4d8502Sjsg 	audio_regs(2),
336fb4d8502Sjsg 	audio_regs(3),
337fb4d8502Sjsg 	audio_regs(4),
338fb4d8502Sjsg 	audio_regs(5),
339fb4d8502Sjsg 	audio_regs(6),
340fb4d8502Sjsg };
341fb4d8502Sjsg 
342fb4d8502Sjsg static const struct dce_audio_shift audio_shift = {
343fb4d8502Sjsg 		AUD_COMMON_MASK_SH_LIST(__SHIFT)
344fb4d8502Sjsg };
345fb4d8502Sjsg 
346c349dbc7Sjsg static const struct dce_audio_mask audio_mask = {
347fb4d8502Sjsg 		AUD_COMMON_MASK_SH_LIST(_MASK)
348fb4d8502Sjsg };
349fb4d8502Sjsg 
350fb4d8502Sjsg #define clk_src_regs(id)\
351fb4d8502Sjsg [id] = {\
352fb4d8502Sjsg 	CS_COMMON_REG_LIST_DCE_80(id),\
353fb4d8502Sjsg }
354fb4d8502Sjsg 
355fb4d8502Sjsg 
356fb4d8502Sjsg static const struct dce110_clk_src_regs clk_src_regs[] = {
357fb4d8502Sjsg 	clk_src_regs(0),
358fb4d8502Sjsg 	clk_src_regs(1),
359fb4d8502Sjsg 	clk_src_regs(2)
360fb4d8502Sjsg };
361fb4d8502Sjsg 
362fb4d8502Sjsg static const struct dce110_clk_src_shift cs_shift = {
363fb4d8502Sjsg 		CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
364fb4d8502Sjsg };
365fb4d8502Sjsg 
366fb4d8502Sjsg static const struct dce110_clk_src_mask cs_mask = {
367fb4d8502Sjsg 		CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
368fb4d8502Sjsg };
369fb4d8502Sjsg 
370fb4d8502Sjsg static const struct bios_registers bios_regs = {
371c349dbc7Sjsg 	.BIOS_SCRATCH_3 = mmBIOS_SCRATCH_3,
372fb4d8502Sjsg 	.BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
373fb4d8502Sjsg };
374fb4d8502Sjsg 
375fb4d8502Sjsg static const struct resource_caps res_cap = {
376fb4d8502Sjsg 		.num_timing_generator = 6,
377fb4d8502Sjsg 		.num_audio = 6,
378fb4d8502Sjsg 		.num_stream_encoder = 6,
379fb4d8502Sjsg 		.num_pll = 3,
38053d3d132Sjsg 		.num_ddc = 6,
381fb4d8502Sjsg };
382fb4d8502Sjsg 
383fb4d8502Sjsg static const struct resource_caps res_cap_81 = {
384fb4d8502Sjsg 		.num_timing_generator = 4,
385fb4d8502Sjsg 		.num_audio = 7,
386fb4d8502Sjsg 		.num_stream_encoder = 7,
387fb4d8502Sjsg 		.num_pll = 3,
38853d3d132Sjsg 		.num_ddc = 6,
389fb4d8502Sjsg };
390fb4d8502Sjsg 
391fb4d8502Sjsg static const struct resource_caps res_cap_83 = {
392fb4d8502Sjsg 		.num_timing_generator = 2,
393fb4d8502Sjsg 		.num_audio = 6,
394fb4d8502Sjsg 		.num_stream_encoder = 6,
395fb4d8502Sjsg 		.num_pll = 2,
39653d3d132Sjsg 		.num_ddc = 2,
397fb4d8502Sjsg };
398fb4d8502Sjsg 
399c349dbc7Sjsg static const struct dc_plane_cap plane_cap = {
400c349dbc7Sjsg 	.type = DC_PLANE_TYPE_DCE_RGB,
401c349dbc7Sjsg 
402c349dbc7Sjsg 	.pixel_format_support = {
403c349dbc7Sjsg 			.argb8888 = true,
404c349dbc7Sjsg 			.nv12 = false,
4055ca02815Sjsg 			.fp16 = true
406c349dbc7Sjsg 	},
407c349dbc7Sjsg 
408c349dbc7Sjsg 	.max_upscale_factor = {
409c349dbc7Sjsg 			.argb8888 = 16000,
410c349dbc7Sjsg 			.nv12 = 1,
411c349dbc7Sjsg 			.fp16 = 1
412c349dbc7Sjsg 	},
413c349dbc7Sjsg 
414c349dbc7Sjsg 	.max_downscale_factor = {
415c349dbc7Sjsg 			.argb8888 = 250,
416c349dbc7Sjsg 			.nv12 = 1,
417c349dbc7Sjsg 			.fp16 = 1
418c349dbc7Sjsg 	}
419c349dbc7Sjsg };
420c349dbc7Sjsg 
421*f005ef32Sjsg static const struct dc_debug_options debug_defaults = {
422*f005ef32Sjsg 		.enable_legacy_fast_update = true,
423*f005ef32Sjsg };
424*f005ef32Sjsg 
425fb4d8502Sjsg static const struct dce_dmcu_registers dmcu_regs = {
426fb4d8502Sjsg 		DMCU_DCE80_REG_LIST()
427fb4d8502Sjsg };
428fb4d8502Sjsg 
429fb4d8502Sjsg static const struct dce_dmcu_shift dmcu_shift = {
430fb4d8502Sjsg 		DMCU_MASK_SH_LIST_DCE80(__SHIFT)
431fb4d8502Sjsg };
432fb4d8502Sjsg 
433fb4d8502Sjsg static const struct dce_dmcu_mask dmcu_mask = {
434fb4d8502Sjsg 		DMCU_MASK_SH_LIST_DCE80(_MASK)
435fb4d8502Sjsg };
436fb4d8502Sjsg static const struct dce_abm_registers abm_regs = {
437fb4d8502Sjsg 		ABM_DCE110_COMMON_REG_LIST()
438fb4d8502Sjsg };
439fb4d8502Sjsg 
440fb4d8502Sjsg static const struct dce_abm_shift abm_shift = {
441fb4d8502Sjsg 		ABM_MASK_SH_LIST_DCE110(__SHIFT)
442fb4d8502Sjsg };
443fb4d8502Sjsg 
444fb4d8502Sjsg static const struct dce_abm_mask abm_mask = {
445fb4d8502Sjsg 		ABM_MASK_SH_LIST_DCE110(_MASK)
446fb4d8502Sjsg };
447fb4d8502Sjsg 
448fb4d8502Sjsg #define CTX  ctx
449fb4d8502Sjsg #define REG(reg) mm ## reg
450fb4d8502Sjsg 
451fb4d8502Sjsg #ifndef mmCC_DC_HDMI_STRAPS
452fb4d8502Sjsg #define mmCC_DC_HDMI_STRAPS 0x1918
453fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
454fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
455fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
456fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
457fb4d8502Sjsg #endif
458fb4d8502Sjsg 
map_transmitter_id_to_phy_instance(enum transmitter transmitter)459c349dbc7Sjsg static int map_transmitter_id_to_phy_instance(
460c349dbc7Sjsg 	enum transmitter transmitter)
461c349dbc7Sjsg {
462c349dbc7Sjsg 	switch (transmitter) {
463c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_A:
464c349dbc7Sjsg 		return 0;
465c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_B:
466c349dbc7Sjsg 		return 1;
467c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_C:
468c349dbc7Sjsg 		return 2;
469c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_D:
470c349dbc7Sjsg 		return 3;
471c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_E:
472c349dbc7Sjsg 		return 4;
473c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_F:
474c349dbc7Sjsg 		return 5;
475c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_G:
476c349dbc7Sjsg 		return 6;
477c349dbc7Sjsg 	default:
478c349dbc7Sjsg 		ASSERT(0);
479c349dbc7Sjsg 		return 0;
480c349dbc7Sjsg 	}
481c349dbc7Sjsg }
482c349dbc7Sjsg 
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)483fb4d8502Sjsg static void read_dce_straps(
484fb4d8502Sjsg 	struct dc_context *ctx,
485fb4d8502Sjsg 	struct resource_straps *straps)
486fb4d8502Sjsg {
487fb4d8502Sjsg 	REG_GET_2(CC_DC_HDMI_STRAPS,
488fb4d8502Sjsg 			HDMI_DISABLE, &straps->hdmi_disable,
489fb4d8502Sjsg 			AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
490fb4d8502Sjsg 
491fb4d8502Sjsg 	REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
492fb4d8502Sjsg }
493fb4d8502Sjsg 
create_audio(struct dc_context * ctx,unsigned int inst)494fb4d8502Sjsg static struct audio *create_audio(
495fb4d8502Sjsg 		struct dc_context *ctx, unsigned int inst)
496fb4d8502Sjsg {
497fb4d8502Sjsg 	return dce_audio_create(ctx, inst,
498fb4d8502Sjsg 			&audio_regs[inst], &audio_shift, &audio_mask);
499fb4d8502Sjsg }
500fb4d8502Sjsg 
dce80_timing_generator_create(struct dc_context * ctx,uint32_t instance,const struct dce110_timing_generator_offsets * offsets)501fb4d8502Sjsg static struct timing_generator *dce80_timing_generator_create(
502fb4d8502Sjsg 		struct dc_context *ctx,
503fb4d8502Sjsg 		uint32_t instance,
504fb4d8502Sjsg 		const struct dce110_timing_generator_offsets *offsets)
505fb4d8502Sjsg {
506fb4d8502Sjsg 	struct dce110_timing_generator *tg110 =
507fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
508fb4d8502Sjsg 
509fb4d8502Sjsg 	if (!tg110)
510fb4d8502Sjsg 		return NULL;
511fb4d8502Sjsg 
512fb4d8502Sjsg 	dce80_timing_generator_construct(tg110, ctx, instance, offsets);
513fb4d8502Sjsg 	return &tg110->base;
514fb4d8502Sjsg }
515fb4d8502Sjsg 
dce80_opp_create(struct dc_context * ctx,uint32_t inst)516fb4d8502Sjsg static struct output_pixel_processor *dce80_opp_create(
517fb4d8502Sjsg 	struct dc_context *ctx,
518fb4d8502Sjsg 	uint32_t inst)
519fb4d8502Sjsg {
520fb4d8502Sjsg 	struct dce110_opp *opp =
521fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
522fb4d8502Sjsg 
523fb4d8502Sjsg 	if (!opp)
524fb4d8502Sjsg 		return NULL;
525fb4d8502Sjsg 
526fb4d8502Sjsg 	dce110_opp_construct(opp,
527fb4d8502Sjsg 			     ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
528fb4d8502Sjsg 	return &opp->base;
529fb4d8502Sjsg }
530fb4d8502Sjsg 
dce80_aux_engine_create(struct dc_context * ctx,uint32_t inst)5315ca02815Sjsg static struct dce_aux *dce80_aux_engine_create(
532fb4d8502Sjsg 	struct dc_context *ctx,
533fb4d8502Sjsg 	uint32_t inst)
534fb4d8502Sjsg {
535fb4d8502Sjsg 	struct aux_engine_dce110 *aux_engine =
536fb4d8502Sjsg 		kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
537fb4d8502Sjsg 
538fb4d8502Sjsg 	if (!aux_engine)
539fb4d8502Sjsg 		return NULL;
540fb4d8502Sjsg 
541fb4d8502Sjsg 	dce110_aux_engine_construct(aux_engine, ctx, inst,
542fb4d8502Sjsg 				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
543c349dbc7Sjsg 				    &aux_engine_regs[inst],
544c349dbc7Sjsg 					&aux_mask,
545c349dbc7Sjsg 					&aux_shift,
546c349dbc7Sjsg 					ctx->dc->caps.extended_aux_timeout_support);
547fb4d8502Sjsg 
548fb4d8502Sjsg 	return &aux_engine->base;
549fb4d8502Sjsg }
550c349dbc7Sjsg #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
551fb4d8502Sjsg 
552c349dbc7Sjsg static const struct dce_i2c_registers i2c_hw_regs[] = {
553c349dbc7Sjsg 		i2c_inst_regs(1),
554c349dbc7Sjsg 		i2c_inst_regs(2),
555c349dbc7Sjsg 		i2c_inst_regs(3),
556c349dbc7Sjsg 		i2c_inst_regs(4),
557c349dbc7Sjsg 		i2c_inst_regs(5),
558c349dbc7Sjsg 		i2c_inst_regs(6),
559c349dbc7Sjsg };
560c349dbc7Sjsg 
561c349dbc7Sjsg static const struct dce_i2c_shift i2c_shifts = {
562c349dbc7Sjsg 		I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
563c349dbc7Sjsg };
564c349dbc7Sjsg 
565c349dbc7Sjsg static const struct dce_i2c_mask i2c_masks = {
566c349dbc7Sjsg 		I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
567c349dbc7Sjsg };
568c349dbc7Sjsg 
dce80_i2c_hw_create(struct dc_context * ctx,uint32_t inst)5695ca02815Sjsg static struct dce_i2c_hw *dce80_i2c_hw_create(
570c349dbc7Sjsg 	struct dc_context *ctx,
571c349dbc7Sjsg 	uint32_t inst)
572c349dbc7Sjsg {
573c349dbc7Sjsg 	struct dce_i2c_hw *dce_i2c_hw =
574c349dbc7Sjsg 		kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
575c349dbc7Sjsg 
576c349dbc7Sjsg 	if (!dce_i2c_hw)
577c349dbc7Sjsg 		return NULL;
578c349dbc7Sjsg 
579c349dbc7Sjsg 	dce_i2c_hw_construct(dce_i2c_hw, ctx, inst,
580c349dbc7Sjsg 				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
581c349dbc7Sjsg 
582c349dbc7Sjsg 	return dce_i2c_hw;
583c349dbc7Sjsg }
584c349dbc7Sjsg 
dce80_i2c_sw_create(struct dc_context * ctx)5855ca02815Sjsg static struct dce_i2c_sw *dce80_i2c_sw_create(
586c349dbc7Sjsg 	struct dc_context *ctx)
587c349dbc7Sjsg {
588c349dbc7Sjsg 	struct dce_i2c_sw *dce_i2c_sw =
589c349dbc7Sjsg 		kzalloc(sizeof(struct dce_i2c_sw), GFP_KERNEL);
590c349dbc7Sjsg 
591c349dbc7Sjsg 	if (!dce_i2c_sw)
592c349dbc7Sjsg 		return NULL;
593c349dbc7Sjsg 
594c349dbc7Sjsg 	dce_i2c_sw_construct(dce_i2c_sw, ctx);
595c349dbc7Sjsg 
596c349dbc7Sjsg 	return dce_i2c_sw;
597c349dbc7Sjsg }
dce80_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)598fb4d8502Sjsg static struct stream_encoder *dce80_stream_encoder_create(
599fb4d8502Sjsg 	enum engine_id eng_id,
600fb4d8502Sjsg 	struct dc_context *ctx)
601fb4d8502Sjsg {
602fb4d8502Sjsg 	struct dce110_stream_encoder *enc110 =
603fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
604fb4d8502Sjsg 
605fb4d8502Sjsg 	if (!enc110)
606fb4d8502Sjsg 		return NULL;
607fb4d8502Sjsg 
608fb4d8502Sjsg 	dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
609fb4d8502Sjsg 					&stream_enc_regs[eng_id],
610fb4d8502Sjsg 					&se_shift, &se_mask);
611fb4d8502Sjsg 	return &enc110->base;
612fb4d8502Sjsg }
613fb4d8502Sjsg 
614fb4d8502Sjsg #define SRII(reg_name, block, id)\
615fb4d8502Sjsg 	.reg_name[id] = mm ## block ## id ## _ ## reg_name
616fb4d8502Sjsg 
617fb4d8502Sjsg static const struct dce_hwseq_registers hwseq_reg = {
618fb4d8502Sjsg 		HWSEQ_DCE8_REG_LIST()
619fb4d8502Sjsg };
620fb4d8502Sjsg 
621fb4d8502Sjsg static const struct dce_hwseq_shift hwseq_shift = {
622fb4d8502Sjsg 		HWSEQ_DCE8_MASK_SH_LIST(__SHIFT)
623fb4d8502Sjsg };
624fb4d8502Sjsg 
625fb4d8502Sjsg static const struct dce_hwseq_mask hwseq_mask = {
626fb4d8502Sjsg 		HWSEQ_DCE8_MASK_SH_LIST(_MASK)
627fb4d8502Sjsg };
628fb4d8502Sjsg 
dce80_hwseq_create(struct dc_context * ctx)629fb4d8502Sjsg static struct dce_hwseq *dce80_hwseq_create(
630fb4d8502Sjsg 	struct dc_context *ctx)
631fb4d8502Sjsg {
632fb4d8502Sjsg 	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
633fb4d8502Sjsg 
634fb4d8502Sjsg 	if (hws) {
635fb4d8502Sjsg 		hws->ctx = ctx;
636fb4d8502Sjsg 		hws->regs = &hwseq_reg;
637fb4d8502Sjsg 		hws->shifts = &hwseq_shift;
638fb4d8502Sjsg 		hws->masks = &hwseq_mask;
639fb4d8502Sjsg 	}
640fb4d8502Sjsg 	return hws;
641fb4d8502Sjsg }
642fb4d8502Sjsg 
643fb4d8502Sjsg static const struct resource_create_funcs res_create_funcs = {
644fb4d8502Sjsg 	.read_dce_straps = read_dce_straps,
645fb4d8502Sjsg 	.create_audio = create_audio,
646fb4d8502Sjsg 	.create_stream_encoder = dce80_stream_encoder_create,
647fb4d8502Sjsg 	.create_hwseq = dce80_hwseq_create,
648fb4d8502Sjsg };
649fb4d8502Sjsg 
650fb4d8502Sjsg #define mi_inst_regs(id) { \
651fb4d8502Sjsg 	MI_DCE8_REG_LIST(id), \
652fb4d8502Sjsg 	.MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
653fb4d8502Sjsg }
654fb4d8502Sjsg static const struct dce_mem_input_registers mi_regs[] = {
655fb4d8502Sjsg 		mi_inst_regs(0),
656fb4d8502Sjsg 		mi_inst_regs(1),
657fb4d8502Sjsg 		mi_inst_regs(2),
658fb4d8502Sjsg 		mi_inst_regs(3),
659fb4d8502Sjsg 		mi_inst_regs(4),
660fb4d8502Sjsg 		mi_inst_regs(5),
661fb4d8502Sjsg };
662fb4d8502Sjsg 
663fb4d8502Sjsg static const struct dce_mem_input_shift mi_shifts = {
664fb4d8502Sjsg 		MI_DCE8_MASK_SH_LIST(__SHIFT),
665fb4d8502Sjsg 		.ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
666fb4d8502Sjsg };
667fb4d8502Sjsg 
668fb4d8502Sjsg static const struct dce_mem_input_mask mi_masks = {
669fb4d8502Sjsg 		MI_DCE8_MASK_SH_LIST(_MASK),
670fb4d8502Sjsg 		.ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
671fb4d8502Sjsg };
672fb4d8502Sjsg 
dce80_mem_input_create(struct dc_context * ctx,uint32_t inst)673fb4d8502Sjsg static struct mem_input *dce80_mem_input_create(
674fb4d8502Sjsg 	struct dc_context *ctx,
675fb4d8502Sjsg 	uint32_t inst)
676fb4d8502Sjsg {
677fb4d8502Sjsg 	struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
678fb4d8502Sjsg 					       GFP_KERNEL);
679fb4d8502Sjsg 
680fb4d8502Sjsg 	if (!dce_mi) {
681fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
682fb4d8502Sjsg 		return NULL;
683fb4d8502Sjsg 	}
684fb4d8502Sjsg 
685fb4d8502Sjsg 	dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
686fb4d8502Sjsg 	dce_mi->wa.single_head_rdreq_dmif_limit = 2;
687fb4d8502Sjsg 	return &dce_mi->base;
688fb4d8502Sjsg }
689fb4d8502Sjsg 
dce80_transform_destroy(struct transform ** xfm)690fb4d8502Sjsg static void dce80_transform_destroy(struct transform **xfm)
691fb4d8502Sjsg {
692fb4d8502Sjsg 	kfree(TO_DCE_TRANSFORM(*xfm));
693fb4d8502Sjsg 	*xfm = NULL;
694fb4d8502Sjsg }
695fb4d8502Sjsg 
dce80_transform_create(struct dc_context * ctx,uint32_t inst)696fb4d8502Sjsg static struct transform *dce80_transform_create(
697fb4d8502Sjsg 	struct dc_context *ctx,
698fb4d8502Sjsg 	uint32_t inst)
699fb4d8502Sjsg {
700fb4d8502Sjsg 	struct dce_transform *transform =
701fb4d8502Sjsg 		kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
702fb4d8502Sjsg 
703fb4d8502Sjsg 	if (!transform)
704fb4d8502Sjsg 		return NULL;
705fb4d8502Sjsg 
706fb4d8502Sjsg 	dce_transform_construct(transform, ctx, inst,
707fb4d8502Sjsg 				&xfm_regs[inst], &xfm_shift, &xfm_mask);
708fb4d8502Sjsg 	transform->prescaler_on = false;
709fb4d8502Sjsg 	return &transform->base;
710fb4d8502Sjsg }
711fb4d8502Sjsg 
712fb4d8502Sjsg static const struct encoder_feature_support link_enc_feature = {
713fb4d8502Sjsg 		.max_hdmi_deep_color = COLOR_DEPTH_121212,
714fb4d8502Sjsg 		.max_hdmi_pixel_clock = 297000,
715fb4d8502Sjsg 		.flags.bits.IS_HBR2_CAPABLE = true,
716c349dbc7Sjsg 		.flags.bits.IS_TPS3_CAPABLE = true
717fb4d8502Sjsg };
718fb4d8502Sjsg 
dce80_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)7195ca02815Sjsg static struct link_encoder *dce80_link_encoder_create(
7201bb76ff1Sjsg 	struct dc_context *ctx,
721fb4d8502Sjsg 	const struct encoder_init_data *enc_init_data)
722fb4d8502Sjsg {
723fb4d8502Sjsg 	struct dce110_link_encoder *enc110 =
724fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
725c349dbc7Sjsg 	int link_regs_id;
726fb4d8502Sjsg 
727fb4d8502Sjsg 	if (!enc110)
728fb4d8502Sjsg 		return NULL;
729fb4d8502Sjsg 
730c349dbc7Sjsg 	link_regs_id =
731c349dbc7Sjsg 		map_transmitter_id_to_phy_instance(enc_init_data->transmitter);
732c349dbc7Sjsg 
733fb4d8502Sjsg 	dce110_link_encoder_construct(enc110,
734fb4d8502Sjsg 				      enc_init_data,
735fb4d8502Sjsg 				      &link_enc_feature,
736c349dbc7Sjsg 				      &link_enc_regs[link_regs_id],
737fb4d8502Sjsg 				      &link_enc_aux_regs[enc_init_data->channel - 1],
738fb4d8502Sjsg 				      &link_enc_hpd_regs[enc_init_data->hpd_source]);
739fb4d8502Sjsg 	return &enc110->base;
740fb4d8502Sjsg }
741fb4d8502Sjsg 
dce80_panel_cntl_create(const struct panel_cntl_init_data * init_data)742ad8b1aafSjsg static struct panel_cntl *dce80_panel_cntl_create(const struct panel_cntl_init_data *init_data)
743ad8b1aafSjsg {
744ad8b1aafSjsg 	struct dce_panel_cntl *panel_cntl =
745ad8b1aafSjsg 		kzalloc(sizeof(struct dce_panel_cntl), GFP_KERNEL);
746ad8b1aafSjsg 
747ad8b1aafSjsg 	if (!panel_cntl)
748ad8b1aafSjsg 		return NULL;
749ad8b1aafSjsg 
750ad8b1aafSjsg 	dce_panel_cntl_construct(panel_cntl,
751ad8b1aafSjsg 			init_data,
752ad8b1aafSjsg 			&panel_cntl_regs[init_data->inst],
753ad8b1aafSjsg 			&panel_cntl_shift,
754ad8b1aafSjsg 			&panel_cntl_mask);
755ad8b1aafSjsg 
756ad8b1aafSjsg 	return &panel_cntl->base;
757ad8b1aafSjsg }
758ad8b1aafSjsg 
dce80_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)7595ca02815Sjsg static struct clock_source *dce80_clock_source_create(
760fb4d8502Sjsg 	struct dc_context *ctx,
761fb4d8502Sjsg 	struct dc_bios *bios,
762fb4d8502Sjsg 	enum clock_source_id id,
763fb4d8502Sjsg 	const struct dce110_clk_src_regs *regs,
764fb4d8502Sjsg 	bool dp_clk_src)
765fb4d8502Sjsg {
766fb4d8502Sjsg 	struct dce110_clk_src *clk_src =
767fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
768fb4d8502Sjsg 
769fb4d8502Sjsg 	if (!clk_src)
770fb4d8502Sjsg 		return NULL;
771fb4d8502Sjsg 
772fb4d8502Sjsg 	if (dce110_clk_src_construct(clk_src, ctx, bios, id,
773fb4d8502Sjsg 			regs, &cs_shift, &cs_mask)) {
774fb4d8502Sjsg 		clk_src->base.dp_clk_src = dp_clk_src;
775fb4d8502Sjsg 		return &clk_src->base;
776fb4d8502Sjsg 	}
777fb4d8502Sjsg 
778c349dbc7Sjsg 	kfree(clk_src);
779fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
780fb4d8502Sjsg 	return NULL;
781fb4d8502Sjsg }
782fb4d8502Sjsg 
dce80_clock_source_destroy(struct clock_source ** clk_src)7835ca02815Sjsg static void dce80_clock_source_destroy(struct clock_source **clk_src)
784fb4d8502Sjsg {
785fb4d8502Sjsg 	kfree(TO_DCE110_CLK_SRC(*clk_src));
786fb4d8502Sjsg 	*clk_src = NULL;
787fb4d8502Sjsg }
788fb4d8502Sjsg 
dce80_ipp_create(struct dc_context * ctx,uint32_t inst)789fb4d8502Sjsg static struct input_pixel_processor *dce80_ipp_create(
790fb4d8502Sjsg 	struct dc_context *ctx, uint32_t inst)
791fb4d8502Sjsg {
792fb4d8502Sjsg 	struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
793fb4d8502Sjsg 
794fb4d8502Sjsg 	if (!ipp) {
795fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
796fb4d8502Sjsg 		return NULL;
797fb4d8502Sjsg 	}
798fb4d8502Sjsg 
799fb4d8502Sjsg 	dce_ipp_construct(ipp, ctx, inst,
800fb4d8502Sjsg 			&ipp_regs[inst], &ipp_shift, &ipp_mask);
801fb4d8502Sjsg 	return &ipp->base;
802fb4d8502Sjsg }
803fb4d8502Sjsg 
dce80_resource_destruct(struct dce110_resource_pool * pool)804c349dbc7Sjsg static void dce80_resource_destruct(struct dce110_resource_pool *pool)
805fb4d8502Sjsg {
806fb4d8502Sjsg 	unsigned int i;
807fb4d8502Sjsg 
808fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
809fb4d8502Sjsg 		if (pool->base.opps[i] != NULL)
810fb4d8502Sjsg 			dce110_opp_destroy(&pool->base.opps[i]);
811fb4d8502Sjsg 
812fb4d8502Sjsg 		if (pool->base.transforms[i] != NULL)
813fb4d8502Sjsg 			dce80_transform_destroy(&pool->base.transforms[i]);
814fb4d8502Sjsg 
815fb4d8502Sjsg 		if (pool->base.ipps[i] != NULL)
816fb4d8502Sjsg 			dce_ipp_destroy(&pool->base.ipps[i]);
817fb4d8502Sjsg 
818fb4d8502Sjsg 		if (pool->base.mis[i] != NULL) {
819fb4d8502Sjsg 			kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
820fb4d8502Sjsg 			pool->base.mis[i] = NULL;
821fb4d8502Sjsg 		}
822fb4d8502Sjsg 
823fb4d8502Sjsg 		if (pool->base.timing_generators[i] != NULL)	{
824fb4d8502Sjsg 			kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
825fb4d8502Sjsg 			pool->base.timing_generators[i] = NULL;
826fb4d8502Sjsg 		}
827c349dbc7Sjsg 	}
828fb4d8502Sjsg 
829c349dbc7Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
830fb4d8502Sjsg 		if (pool->base.engines[i] != NULL)
831fb4d8502Sjsg 			dce110_engine_destroy(&pool->base.engines[i]);
832c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] != NULL) {
833c349dbc7Sjsg 			kfree(pool->base.hw_i2cs[i]);
834c349dbc7Sjsg 			pool->base.hw_i2cs[i] = NULL;
835c349dbc7Sjsg 		}
836c349dbc7Sjsg 		if (pool->base.sw_i2cs[i] != NULL) {
837c349dbc7Sjsg 			kfree(pool->base.sw_i2cs[i]);
838c349dbc7Sjsg 			pool->base.sw_i2cs[i] = NULL;
839c349dbc7Sjsg 		}
840fb4d8502Sjsg 	}
841fb4d8502Sjsg 
842fb4d8502Sjsg 	for (i = 0; i < pool->base.stream_enc_count; i++) {
843fb4d8502Sjsg 		if (pool->base.stream_enc[i] != NULL)
844fb4d8502Sjsg 			kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
845fb4d8502Sjsg 	}
846fb4d8502Sjsg 
847fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
848fb4d8502Sjsg 		if (pool->base.clock_sources[i] != NULL) {
849fb4d8502Sjsg 			dce80_clock_source_destroy(&pool->base.clock_sources[i]);
850fb4d8502Sjsg 		}
851fb4d8502Sjsg 	}
852fb4d8502Sjsg 
853fb4d8502Sjsg 	if (pool->base.abm != NULL)
854fb4d8502Sjsg 			dce_abm_destroy(&pool->base.abm);
855fb4d8502Sjsg 
856fb4d8502Sjsg 	if (pool->base.dmcu != NULL)
857fb4d8502Sjsg 			dce_dmcu_destroy(&pool->base.dmcu);
858fb4d8502Sjsg 
859fb4d8502Sjsg 	if (pool->base.dp_clock_source != NULL)
860fb4d8502Sjsg 		dce80_clock_source_destroy(&pool->base.dp_clock_source);
861fb4d8502Sjsg 
862fb4d8502Sjsg 	for (i = 0; i < pool->base.audio_count; i++)	{
863fb4d8502Sjsg 		if (pool->base.audios[i] != NULL) {
864fb4d8502Sjsg 			dce_aud_destroy(&pool->base.audios[i]);
865fb4d8502Sjsg 		}
866fb4d8502Sjsg 	}
867fb4d8502Sjsg 
868fb4d8502Sjsg 	if (pool->base.irqs != NULL) {
869fb4d8502Sjsg 		dal_irq_service_destroy(&pool->base.irqs);
870fb4d8502Sjsg 	}
871fb4d8502Sjsg }
872fb4d8502Sjsg 
dce80_validate_bandwidth(struct dc * dc,struct dc_state * context,bool fast_validate)8735ca02815Sjsg static bool dce80_validate_bandwidth(
874fb4d8502Sjsg 	struct dc *dc,
875c349dbc7Sjsg 	struct dc_state *context,
876c349dbc7Sjsg 	bool fast_validate)
877fb4d8502Sjsg {
878c349dbc7Sjsg 	int i;
879c349dbc7Sjsg 	bool at_least_one_pipe = false;
880c349dbc7Sjsg 
881c349dbc7Sjsg 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
882c349dbc7Sjsg 		if (context->res_ctx.pipe_ctx[i].stream)
883c349dbc7Sjsg 			at_least_one_pipe = true;
884c349dbc7Sjsg 	}
885c349dbc7Sjsg 
886c349dbc7Sjsg 	if (at_least_one_pipe) {
887fb4d8502Sjsg 		/* TODO implement when needed but for now hardcode max value*/
888c349dbc7Sjsg 		context->bw_ctx.bw.dce.dispclk_khz = 681000;
889c349dbc7Sjsg 		context->bw_ctx.bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER_CZ;
890c349dbc7Sjsg 	} else {
891c349dbc7Sjsg 		context->bw_ctx.bw.dce.dispclk_khz = 0;
892c349dbc7Sjsg 		context->bw_ctx.bw.dce.yclk_khz = 0;
893c349dbc7Sjsg 	}
894fb4d8502Sjsg 
895fb4d8502Sjsg 	return true;
896fb4d8502Sjsg }
897fb4d8502Sjsg 
dce80_validate_surface_sets(struct dc_state * context)898fb4d8502Sjsg static bool dce80_validate_surface_sets(
899fb4d8502Sjsg 		struct dc_state *context)
900fb4d8502Sjsg {
901fb4d8502Sjsg 	int i;
902fb4d8502Sjsg 
903fb4d8502Sjsg 	for (i = 0; i < context->stream_count; i++) {
904fb4d8502Sjsg 		if (context->stream_status[i].plane_count == 0)
905fb4d8502Sjsg 			continue;
906fb4d8502Sjsg 
907fb4d8502Sjsg 		if (context->stream_status[i].plane_count > 1)
908fb4d8502Sjsg 			return false;
909fb4d8502Sjsg 
910fb4d8502Sjsg 		if (context->stream_status[i].plane_states[0]->format
911fb4d8502Sjsg 				>= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
912fb4d8502Sjsg 			return false;
913fb4d8502Sjsg 	}
914fb4d8502Sjsg 
915fb4d8502Sjsg 	return true;
916fb4d8502Sjsg }
917fb4d8502Sjsg 
dce80_validate_global(struct dc * dc,struct dc_state * context)9185ca02815Sjsg static enum dc_status dce80_validate_global(
919fb4d8502Sjsg 		struct dc *dc,
920fb4d8502Sjsg 		struct dc_state *context)
921fb4d8502Sjsg {
922fb4d8502Sjsg 	if (!dce80_validate_surface_sets(context))
923fb4d8502Sjsg 		return DC_FAIL_SURFACE_VALIDATE;
924fb4d8502Sjsg 
925fb4d8502Sjsg 	return DC_OK;
926fb4d8502Sjsg }
927fb4d8502Sjsg 
dce80_destroy_resource_pool(struct resource_pool ** pool)928fb4d8502Sjsg static void dce80_destroy_resource_pool(struct resource_pool **pool)
929fb4d8502Sjsg {
930fb4d8502Sjsg 	struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
931fb4d8502Sjsg 
932c349dbc7Sjsg 	dce80_resource_destruct(dce110_pool);
933fb4d8502Sjsg 	kfree(dce110_pool);
934fb4d8502Sjsg 	*pool = NULL;
935fb4d8502Sjsg }
936fb4d8502Sjsg 
937fb4d8502Sjsg static const struct resource_funcs dce80_res_pool_funcs = {
938fb4d8502Sjsg 	.destroy = dce80_destroy_resource_pool,
939fb4d8502Sjsg 	.link_enc_create = dce80_link_encoder_create,
940ad8b1aafSjsg 	.panel_cntl_create = dce80_panel_cntl_create,
941fb4d8502Sjsg 	.validate_bandwidth = dce80_validate_bandwidth,
942fb4d8502Sjsg 	.validate_plane = dce100_validate_plane,
943fb4d8502Sjsg 	.add_stream_to_ctx = dce100_add_stream_to_ctx,
944c349dbc7Sjsg 	.validate_global = dce80_validate_global,
945c349dbc7Sjsg 	.find_first_free_match_stream_enc_for_link = dce100_find_first_free_match_stream_enc_for_link
946fb4d8502Sjsg };
947fb4d8502Sjsg 
dce80_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)948fb4d8502Sjsg static bool dce80_construct(
949fb4d8502Sjsg 	uint8_t num_virtual_links,
950fb4d8502Sjsg 	struct dc *dc,
951fb4d8502Sjsg 	struct dce110_resource_pool *pool)
952fb4d8502Sjsg {
953fb4d8502Sjsg 	unsigned int i;
954fb4d8502Sjsg 	struct dc_context *ctx = dc->ctx;
955fb4d8502Sjsg 	struct dc_bios *bp;
956fb4d8502Sjsg 
957fb4d8502Sjsg 	ctx->dc_bios->regs = &bios_regs;
958fb4d8502Sjsg 
959fb4d8502Sjsg 	pool->base.res_cap = &res_cap;
960fb4d8502Sjsg 	pool->base.funcs = &dce80_res_pool_funcs;
961fb4d8502Sjsg 
962fb4d8502Sjsg 
963fb4d8502Sjsg 	/*************************************************
964fb4d8502Sjsg 	 *  Resource + asic cap harcoding                *
965fb4d8502Sjsg 	 *************************************************/
966fb4d8502Sjsg 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
967fb4d8502Sjsg 	pool->base.pipe_count = res_cap.num_timing_generator;
968fb4d8502Sjsg 	pool->base.timing_generator_count = res_cap.num_timing_generator;
969fb4d8502Sjsg 	dc->caps.max_downscale_ratio = 200;
970fb4d8502Sjsg 	dc->caps.i2c_speed_in_khz = 40;
9715ca02815Sjsg 	dc->caps.i2c_speed_in_khz_hdcp = 40;
972fb4d8502Sjsg 	dc->caps.max_cursor_size = 128;
9735ca02815Sjsg 	dc->caps.min_horizontal_blanking_period = 80;
974fb4d8502Sjsg 	dc->caps.dual_link_dvi = true;
975c349dbc7Sjsg 	dc->caps.extended_aux_timeout_support = false;
976*f005ef32Sjsg 	dc->debug = debug_defaults;
977fb4d8502Sjsg 
978fb4d8502Sjsg 	/*************************************************
979fb4d8502Sjsg 	 *  Create resources                             *
980fb4d8502Sjsg 	 *************************************************/
981fb4d8502Sjsg 
982fb4d8502Sjsg 	bp = ctx->dc_bios;
983fb4d8502Sjsg 
984c349dbc7Sjsg 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
985fb4d8502Sjsg 		pool->base.dp_clock_source =
986fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
987fb4d8502Sjsg 
988fb4d8502Sjsg 		pool->base.clock_sources[0] =
989fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
990fb4d8502Sjsg 		pool->base.clock_sources[1] =
991fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
992fb4d8502Sjsg 		pool->base.clock_sources[2] =
993fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
994fb4d8502Sjsg 		pool->base.clk_src_count = 3;
995fb4d8502Sjsg 
996fb4d8502Sjsg 	} else {
997fb4d8502Sjsg 		pool->base.dp_clock_source =
998fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
999fb4d8502Sjsg 
1000fb4d8502Sjsg 		pool->base.clock_sources[0] =
1001fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
1002fb4d8502Sjsg 		pool->base.clock_sources[1] =
1003fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
1004fb4d8502Sjsg 		pool->base.clk_src_count = 2;
1005fb4d8502Sjsg 	}
1006fb4d8502Sjsg 
1007fb4d8502Sjsg 	if (pool->base.dp_clock_source == NULL) {
1008fb4d8502Sjsg 		dm_error("DC: failed to create dp clock source!\n");
1009fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1010fb4d8502Sjsg 		goto res_create_fail;
1011fb4d8502Sjsg 	}
1012fb4d8502Sjsg 
1013fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
1014fb4d8502Sjsg 		if (pool->base.clock_sources[i] == NULL) {
1015fb4d8502Sjsg 			dm_error("DC: failed to create clock sources!\n");
1016fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1017fb4d8502Sjsg 			goto res_create_fail;
1018fb4d8502Sjsg 		}
1019fb4d8502Sjsg 	}
1020fb4d8502Sjsg 
1021fb4d8502Sjsg 	pool->base.dmcu = dce_dmcu_create(ctx,
1022fb4d8502Sjsg 			&dmcu_regs,
1023fb4d8502Sjsg 			&dmcu_shift,
1024fb4d8502Sjsg 			&dmcu_mask);
1025fb4d8502Sjsg 	if (pool->base.dmcu == NULL) {
1026fb4d8502Sjsg 		dm_error("DC: failed to create dmcu!\n");
1027fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1028fb4d8502Sjsg 		goto res_create_fail;
1029fb4d8502Sjsg 	}
1030fb4d8502Sjsg 
1031fb4d8502Sjsg 	pool->base.abm = dce_abm_create(ctx,
1032fb4d8502Sjsg 			&abm_regs,
1033fb4d8502Sjsg 			&abm_shift,
1034fb4d8502Sjsg 			&abm_mask);
1035fb4d8502Sjsg 	if (pool->base.abm == NULL) {
1036fb4d8502Sjsg 		dm_error("DC: failed to create abm!\n");
1037fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1038fb4d8502Sjsg 		goto res_create_fail;
1039fb4d8502Sjsg 	}
1040fb4d8502Sjsg 
1041fb4d8502Sjsg 	{
1042fb4d8502Sjsg 		struct irq_service_init_data init_data;
1043fb4d8502Sjsg 		init_data.ctx = dc->ctx;
1044fb4d8502Sjsg 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1045fb4d8502Sjsg 		if (!pool->base.irqs)
1046fb4d8502Sjsg 			goto res_create_fail;
1047fb4d8502Sjsg 	}
1048fb4d8502Sjsg 
1049fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
1050fb4d8502Sjsg 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1051fb4d8502Sjsg 				ctx, i, &dce80_tg_offsets[i]);
1052fb4d8502Sjsg 		if (pool->base.timing_generators[i] == NULL) {
1053fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1054fb4d8502Sjsg 			dm_error("DC: failed to create tg!\n");
1055fb4d8502Sjsg 			goto res_create_fail;
1056fb4d8502Sjsg 		}
1057fb4d8502Sjsg 
1058fb4d8502Sjsg 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1059fb4d8502Sjsg 		if (pool->base.mis[i] == NULL) {
1060fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1061fb4d8502Sjsg 			dm_error("DC: failed to create memory input!\n");
1062fb4d8502Sjsg 			goto res_create_fail;
1063fb4d8502Sjsg 		}
1064fb4d8502Sjsg 
1065fb4d8502Sjsg 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1066fb4d8502Sjsg 		if (pool->base.ipps[i] == NULL) {
1067fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1068fb4d8502Sjsg 			dm_error("DC: failed to create input pixel processor!\n");
1069fb4d8502Sjsg 			goto res_create_fail;
1070fb4d8502Sjsg 		}
1071fb4d8502Sjsg 
1072fb4d8502Sjsg 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1073fb4d8502Sjsg 		if (pool->base.transforms[i] == NULL) {
1074fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1075fb4d8502Sjsg 			dm_error("DC: failed to create transform!\n");
1076fb4d8502Sjsg 			goto res_create_fail;
1077fb4d8502Sjsg 		}
1078fb4d8502Sjsg 
1079fb4d8502Sjsg 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1080fb4d8502Sjsg 		if (pool->base.opps[i] == NULL) {
1081fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1082fb4d8502Sjsg 			dm_error("DC: failed to create output pixel processor!\n");
1083fb4d8502Sjsg 			goto res_create_fail;
1084fb4d8502Sjsg 		}
108553d3d132Sjsg 	}
1086fb4d8502Sjsg 
108753d3d132Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1088fb4d8502Sjsg 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
1089fb4d8502Sjsg 		if (pool->base.engines[i] == NULL) {
1090fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1091fb4d8502Sjsg 			dm_error(
1092fb4d8502Sjsg 				"DC:failed to create aux engine!!\n");
1093fb4d8502Sjsg 			goto res_create_fail;
1094fb4d8502Sjsg 		}
1095c349dbc7Sjsg 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1096c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] == NULL) {
1097c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1098c349dbc7Sjsg 			dm_error(
1099c349dbc7Sjsg 				"DC:failed to create i2c engine!!\n");
1100c349dbc7Sjsg 			goto res_create_fail;
1101c349dbc7Sjsg 		}
1102c349dbc7Sjsg 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1103c349dbc7Sjsg 		if (pool->base.sw_i2cs[i] == NULL) {
1104c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1105c349dbc7Sjsg 			dm_error(
1106c349dbc7Sjsg 				"DC:failed to create sw i2c!!\n");
1107c349dbc7Sjsg 			goto res_create_fail;
1108c349dbc7Sjsg 		}
1109fb4d8502Sjsg 	}
1110fb4d8502Sjsg 
1111fb4d8502Sjsg 	dc->caps.max_planes =  pool->base.pipe_count;
1112c349dbc7Sjsg 
1113c349dbc7Sjsg 	for (i = 0; i < dc->caps.max_planes; ++i)
1114c349dbc7Sjsg 		dc->caps.planes[i] = plane_cap;
1115c349dbc7Sjsg 
1116fb4d8502Sjsg 	dc->caps.disable_dp_clk_share = true;
1117fb4d8502Sjsg 
1118fb4d8502Sjsg 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1119fb4d8502Sjsg 			&res_create_funcs))
1120fb4d8502Sjsg 		goto res_create_fail;
1121fb4d8502Sjsg 
1122fb4d8502Sjsg 	/* Create hardware sequencer */
1123fb4d8502Sjsg 	dce80_hw_sequencer_construct(dc);
1124fb4d8502Sjsg 
1125fb4d8502Sjsg 	return true;
1126fb4d8502Sjsg 
1127fb4d8502Sjsg res_create_fail:
1128c349dbc7Sjsg 	dce80_resource_destruct(pool);
1129fb4d8502Sjsg 	return false;
1130fb4d8502Sjsg }
1131fb4d8502Sjsg 
dce80_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1132fb4d8502Sjsg struct resource_pool *dce80_create_resource_pool(
1133fb4d8502Sjsg 	uint8_t num_virtual_links,
1134fb4d8502Sjsg 	struct dc *dc)
1135fb4d8502Sjsg {
1136fb4d8502Sjsg 	struct dce110_resource_pool *pool =
1137fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1138fb4d8502Sjsg 
1139fb4d8502Sjsg 	if (!pool)
1140fb4d8502Sjsg 		return NULL;
1141fb4d8502Sjsg 
1142fb4d8502Sjsg 	if (dce80_construct(num_virtual_links, dc, pool))
1143fb4d8502Sjsg 		return &pool->base;
1144fb4d8502Sjsg 
11451bb76ff1Sjsg 	kfree(pool);
1146fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
1147fb4d8502Sjsg 	return NULL;
1148fb4d8502Sjsg }
1149fb4d8502Sjsg 
dce81_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)1150fb4d8502Sjsg static bool dce81_construct(
1151fb4d8502Sjsg 	uint8_t num_virtual_links,
1152fb4d8502Sjsg 	struct dc *dc,
1153fb4d8502Sjsg 	struct dce110_resource_pool *pool)
1154fb4d8502Sjsg {
1155fb4d8502Sjsg 	unsigned int i;
1156fb4d8502Sjsg 	struct dc_context *ctx = dc->ctx;
1157fb4d8502Sjsg 	struct dc_bios *bp;
1158fb4d8502Sjsg 
1159fb4d8502Sjsg 	ctx->dc_bios->regs = &bios_regs;
1160fb4d8502Sjsg 
1161fb4d8502Sjsg 	pool->base.res_cap = &res_cap_81;
1162fb4d8502Sjsg 	pool->base.funcs = &dce80_res_pool_funcs;
1163fb4d8502Sjsg 
1164fb4d8502Sjsg 
1165fb4d8502Sjsg 	/*************************************************
1166fb4d8502Sjsg 	 *  Resource + asic cap harcoding                *
1167fb4d8502Sjsg 	 *************************************************/
1168fb4d8502Sjsg 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1169fb4d8502Sjsg 	pool->base.pipe_count = res_cap_81.num_timing_generator;
1170fb4d8502Sjsg 	pool->base.timing_generator_count = res_cap_81.num_timing_generator;
1171fb4d8502Sjsg 	dc->caps.max_downscale_ratio = 200;
1172fb4d8502Sjsg 	dc->caps.i2c_speed_in_khz = 40;
11735ca02815Sjsg 	dc->caps.i2c_speed_in_khz_hdcp = 40;
1174fb4d8502Sjsg 	dc->caps.max_cursor_size = 128;
11755ca02815Sjsg 	dc->caps.min_horizontal_blanking_period = 80;
1176fb4d8502Sjsg 	dc->caps.is_apu = true;
1177fb4d8502Sjsg 
1178fb4d8502Sjsg 	/*************************************************
1179fb4d8502Sjsg 	 *  Create resources                             *
1180fb4d8502Sjsg 	 *************************************************/
1181fb4d8502Sjsg 
1182fb4d8502Sjsg 	bp = ctx->dc_bios;
1183fb4d8502Sjsg 
1184c349dbc7Sjsg 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
1185fb4d8502Sjsg 		pool->base.dp_clock_source =
1186fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
1187fb4d8502Sjsg 
1188fb4d8502Sjsg 		pool->base.clock_sources[0] =
1189fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
1190fb4d8502Sjsg 		pool->base.clock_sources[1] =
1191fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
1192fb4d8502Sjsg 		pool->base.clock_sources[2] =
1193fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
1194fb4d8502Sjsg 		pool->base.clk_src_count = 3;
1195fb4d8502Sjsg 
1196fb4d8502Sjsg 	} else {
1197fb4d8502Sjsg 		pool->base.dp_clock_source =
1198fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
1199fb4d8502Sjsg 
1200fb4d8502Sjsg 		pool->base.clock_sources[0] =
1201fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
1202fb4d8502Sjsg 		pool->base.clock_sources[1] =
1203fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
1204fb4d8502Sjsg 		pool->base.clk_src_count = 2;
1205fb4d8502Sjsg 	}
1206fb4d8502Sjsg 
1207fb4d8502Sjsg 	if (pool->base.dp_clock_source == NULL) {
1208fb4d8502Sjsg 		dm_error("DC: failed to create dp clock source!\n");
1209fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1210fb4d8502Sjsg 		goto res_create_fail;
1211fb4d8502Sjsg 	}
1212fb4d8502Sjsg 
1213fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
1214fb4d8502Sjsg 		if (pool->base.clock_sources[i] == NULL) {
1215fb4d8502Sjsg 			dm_error("DC: failed to create clock sources!\n");
1216fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1217fb4d8502Sjsg 			goto res_create_fail;
1218fb4d8502Sjsg 		}
1219fb4d8502Sjsg 	}
1220fb4d8502Sjsg 
1221fb4d8502Sjsg 	pool->base.dmcu = dce_dmcu_create(ctx,
1222fb4d8502Sjsg 			&dmcu_regs,
1223fb4d8502Sjsg 			&dmcu_shift,
1224fb4d8502Sjsg 			&dmcu_mask);
1225fb4d8502Sjsg 	if (pool->base.dmcu == NULL) {
1226fb4d8502Sjsg 		dm_error("DC: failed to create dmcu!\n");
1227fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1228fb4d8502Sjsg 		goto res_create_fail;
1229fb4d8502Sjsg 	}
1230fb4d8502Sjsg 
1231fb4d8502Sjsg 	pool->base.abm = dce_abm_create(ctx,
1232fb4d8502Sjsg 			&abm_regs,
1233fb4d8502Sjsg 			&abm_shift,
1234fb4d8502Sjsg 			&abm_mask);
1235fb4d8502Sjsg 	if (pool->base.abm == NULL) {
1236fb4d8502Sjsg 		dm_error("DC: failed to create abm!\n");
1237fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1238fb4d8502Sjsg 		goto res_create_fail;
1239fb4d8502Sjsg 	}
1240fb4d8502Sjsg 
1241fb4d8502Sjsg 	{
1242fb4d8502Sjsg 		struct irq_service_init_data init_data;
1243fb4d8502Sjsg 		init_data.ctx = dc->ctx;
1244fb4d8502Sjsg 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1245fb4d8502Sjsg 		if (!pool->base.irqs)
1246fb4d8502Sjsg 			goto res_create_fail;
1247fb4d8502Sjsg 	}
1248fb4d8502Sjsg 
1249fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
1250fb4d8502Sjsg 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1251fb4d8502Sjsg 				ctx, i, &dce80_tg_offsets[i]);
1252fb4d8502Sjsg 		if (pool->base.timing_generators[i] == NULL) {
1253fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1254fb4d8502Sjsg 			dm_error("DC: failed to create tg!\n");
1255fb4d8502Sjsg 			goto res_create_fail;
1256fb4d8502Sjsg 		}
1257fb4d8502Sjsg 
1258fb4d8502Sjsg 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1259fb4d8502Sjsg 		if (pool->base.mis[i] == NULL) {
1260fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1261fb4d8502Sjsg 			dm_error("DC: failed to create memory input!\n");
1262fb4d8502Sjsg 			goto res_create_fail;
1263fb4d8502Sjsg 		}
1264fb4d8502Sjsg 
1265fb4d8502Sjsg 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1266fb4d8502Sjsg 		if (pool->base.ipps[i] == NULL) {
1267fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1268fb4d8502Sjsg 			dm_error("DC: failed to create input pixel processor!\n");
1269fb4d8502Sjsg 			goto res_create_fail;
1270fb4d8502Sjsg 		}
1271fb4d8502Sjsg 
1272fb4d8502Sjsg 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1273fb4d8502Sjsg 		if (pool->base.transforms[i] == NULL) {
1274fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1275fb4d8502Sjsg 			dm_error("DC: failed to create transform!\n");
1276fb4d8502Sjsg 			goto res_create_fail;
1277fb4d8502Sjsg 		}
1278fb4d8502Sjsg 
1279fb4d8502Sjsg 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1280fb4d8502Sjsg 		if (pool->base.opps[i] == NULL) {
1281fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1282fb4d8502Sjsg 			dm_error("DC: failed to create output pixel processor!\n");
1283fb4d8502Sjsg 			goto res_create_fail;
1284fb4d8502Sjsg 		}
1285fb4d8502Sjsg 	}
1286fb4d8502Sjsg 
128753d3d132Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
128853d3d132Sjsg 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
128953d3d132Sjsg 		if (pool->base.engines[i] == NULL) {
129053d3d132Sjsg 			BREAK_TO_DEBUGGER();
129153d3d132Sjsg 			dm_error(
129253d3d132Sjsg 				"DC:failed to create aux engine!!\n");
129353d3d132Sjsg 			goto res_create_fail;
129453d3d132Sjsg 		}
1295c349dbc7Sjsg 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1296c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] == NULL) {
1297c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1298c349dbc7Sjsg 			dm_error(
1299c349dbc7Sjsg 				"DC:failed to create i2c engine!!\n");
1300c349dbc7Sjsg 			goto res_create_fail;
1301c349dbc7Sjsg 		}
1302c349dbc7Sjsg 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1303c349dbc7Sjsg 		if (pool->base.sw_i2cs[i] == NULL) {
1304c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1305c349dbc7Sjsg 			dm_error(
1306c349dbc7Sjsg 				"DC:failed to create sw i2c!!\n");
1307c349dbc7Sjsg 			goto res_create_fail;
1308c349dbc7Sjsg 		}
130953d3d132Sjsg 	}
131053d3d132Sjsg 
1311fb4d8502Sjsg 	dc->caps.max_planes =  pool->base.pipe_count;
1312c349dbc7Sjsg 
1313c349dbc7Sjsg 	for (i = 0; i < dc->caps.max_planes; ++i)
1314c349dbc7Sjsg 		dc->caps.planes[i] = plane_cap;
1315c349dbc7Sjsg 
1316fb4d8502Sjsg 	dc->caps.disable_dp_clk_share = true;
1317fb4d8502Sjsg 
1318fb4d8502Sjsg 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1319fb4d8502Sjsg 			&res_create_funcs))
1320fb4d8502Sjsg 		goto res_create_fail;
1321fb4d8502Sjsg 
1322fb4d8502Sjsg 	/* Create hardware sequencer */
1323fb4d8502Sjsg 	dce80_hw_sequencer_construct(dc);
1324fb4d8502Sjsg 
1325fb4d8502Sjsg 	return true;
1326fb4d8502Sjsg 
1327fb4d8502Sjsg res_create_fail:
1328c349dbc7Sjsg 	dce80_resource_destruct(pool);
1329fb4d8502Sjsg 	return false;
1330fb4d8502Sjsg }
1331fb4d8502Sjsg 
dce81_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1332fb4d8502Sjsg struct resource_pool *dce81_create_resource_pool(
1333fb4d8502Sjsg 	uint8_t num_virtual_links,
1334fb4d8502Sjsg 	struct dc *dc)
1335fb4d8502Sjsg {
1336fb4d8502Sjsg 	struct dce110_resource_pool *pool =
1337fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1338fb4d8502Sjsg 
1339fb4d8502Sjsg 	if (!pool)
1340fb4d8502Sjsg 		return NULL;
1341fb4d8502Sjsg 
1342fb4d8502Sjsg 	if (dce81_construct(num_virtual_links, dc, pool))
1343fb4d8502Sjsg 		return &pool->base;
1344fb4d8502Sjsg 
13451bb76ff1Sjsg 	kfree(pool);
1346fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
1347fb4d8502Sjsg 	return NULL;
1348fb4d8502Sjsg }
1349fb4d8502Sjsg 
dce83_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)1350fb4d8502Sjsg static bool dce83_construct(
1351fb4d8502Sjsg 	uint8_t num_virtual_links,
1352fb4d8502Sjsg 	struct dc *dc,
1353fb4d8502Sjsg 	struct dce110_resource_pool *pool)
1354fb4d8502Sjsg {
1355fb4d8502Sjsg 	unsigned int i;
1356fb4d8502Sjsg 	struct dc_context *ctx = dc->ctx;
1357fb4d8502Sjsg 	struct dc_bios *bp;
1358fb4d8502Sjsg 
1359fb4d8502Sjsg 	ctx->dc_bios->regs = &bios_regs;
1360fb4d8502Sjsg 
1361fb4d8502Sjsg 	pool->base.res_cap = &res_cap_83;
1362fb4d8502Sjsg 	pool->base.funcs = &dce80_res_pool_funcs;
1363fb4d8502Sjsg 
1364fb4d8502Sjsg 
1365fb4d8502Sjsg 	/*************************************************
1366fb4d8502Sjsg 	 *  Resource + asic cap harcoding                *
1367fb4d8502Sjsg 	 *************************************************/
1368fb4d8502Sjsg 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1369fb4d8502Sjsg 	pool->base.pipe_count = res_cap_83.num_timing_generator;
1370fb4d8502Sjsg 	pool->base.timing_generator_count = res_cap_83.num_timing_generator;
1371fb4d8502Sjsg 	dc->caps.max_downscale_ratio = 200;
1372fb4d8502Sjsg 	dc->caps.i2c_speed_in_khz = 40;
13735ca02815Sjsg 	dc->caps.i2c_speed_in_khz_hdcp = 40;
1374fb4d8502Sjsg 	dc->caps.max_cursor_size = 128;
13755ca02815Sjsg 	dc->caps.min_horizontal_blanking_period = 80;
1376fb4d8502Sjsg 	dc->caps.is_apu = true;
1377*f005ef32Sjsg 	dc->debug = debug_defaults;
1378fb4d8502Sjsg 
1379fb4d8502Sjsg 	/*************************************************
1380fb4d8502Sjsg 	 *  Create resources                             *
1381fb4d8502Sjsg 	 *************************************************/
1382fb4d8502Sjsg 
1383fb4d8502Sjsg 	bp = ctx->dc_bios;
1384fb4d8502Sjsg 
1385c349dbc7Sjsg 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
1386fb4d8502Sjsg 		pool->base.dp_clock_source =
1387fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
1388fb4d8502Sjsg 
1389fb4d8502Sjsg 		pool->base.clock_sources[0] =
1390fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], false);
1391fb4d8502Sjsg 		pool->base.clock_sources[1] =
1392fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
1393fb4d8502Sjsg 		pool->base.clk_src_count = 2;
1394fb4d8502Sjsg 
1395fb4d8502Sjsg 	} else {
1396fb4d8502Sjsg 		pool->base.dp_clock_source =
1397fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], true);
1398fb4d8502Sjsg 
1399fb4d8502Sjsg 		pool->base.clock_sources[0] =
1400fb4d8502Sjsg 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
1401fb4d8502Sjsg 		pool->base.clk_src_count = 1;
1402fb4d8502Sjsg 	}
1403fb4d8502Sjsg 
1404fb4d8502Sjsg 	if (pool->base.dp_clock_source == NULL) {
1405fb4d8502Sjsg 		dm_error("DC: failed to create dp clock source!\n");
1406fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1407fb4d8502Sjsg 		goto res_create_fail;
1408fb4d8502Sjsg 	}
1409fb4d8502Sjsg 
1410fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
1411fb4d8502Sjsg 		if (pool->base.clock_sources[i] == NULL) {
1412fb4d8502Sjsg 			dm_error("DC: failed to create clock sources!\n");
1413fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1414fb4d8502Sjsg 			goto res_create_fail;
1415fb4d8502Sjsg 		}
1416fb4d8502Sjsg 	}
1417fb4d8502Sjsg 
1418fb4d8502Sjsg 	pool->base.dmcu = dce_dmcu_create(ctx,
1419fb4d8502Sjsg 			&dmcu_regs,
1420fb4d8502Sjsg 			&dmcu_shift,
1421fb4d8502Sjsg 			&dmcu_mask);
1422fb4d8502Sjsg 	if (pool->base.dmcu == NULL) {
1423fb4d8502Sjsg 		dm_error("DC: failed to create dmcu!\n");
1424fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1425fb4d8502Sjsg 		goto res_create_fail;
1426fb4d8502Sjsg 	}
1427fb4d8502Sjsg 
1428fb4d8502Sjsg 	pool->base.abm = dce_abm_create(ctx,
1429fb4d8502Sjsg 			&abm_regs,
1430fb4d8502Sjsg 			&abm_shift,
1431fb4d8502Sjsg 			&abm_mask);
1432fb4d8502Sjsg 	if (pool->base.abm == NULL) {
1433fb4d8502Sjsg 		dm_error("DC: failed to create abm!\n");
1434fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1435fb4d8502Sjsg 		goto res_create_fail;
1436fb4d8502Sjsg 	}
1437fb4d8502Sjsg 
1438fb4d8502Sjsg 	{
1439fb4d8502Sjsg 		struct irq_service_init_data init_data;
1440fb4d8502Sjsg 		init_data.ctx = dc->ctx;
1441fb4d8502Sjsg 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1442fb4d8502Sjsg 		if (!pool->base.irqs)
1443fb4d8502Sjsg 			goto res_create_fail;
1444fb4d8502Sjsg 	}
1445fb4d8502Sjsg 
1446fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
1447fb4d8502Sjsg 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1448fb4d8502Sjsg 				ctx, i, &dce80_tg_offsets[i]);
1449fb4d8502Sjsg 		if (pool->base.timing_generators[i] == NULL) {
1450fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1451fb4d8502Sjsg 			dm_error("DC: failed to create tg!\n");
1452fb4d8502Sjsg 			goto res_create_fail;
1453fb4d8502Sjsg 		}
1454fb4d8502Sjsg 
1455fb4d8502Sjsg 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1456fb4d8502Sjsg 		if (pool->base.mis[i] == NULL) {
1457fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1458fb4d8502Sjsg 			dm_error("DC: failed to create memory input!\n");
1459fb4d8502Sjsg 			goto res_create_fail;
1460fb4d8502Sjsg 		}
1461fb4d8502Sjsg 
1462fb4d8502Sjsg 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1463fb4d8502Sjsg 		if (pool->base.ipps[i] == NULL) {
1464fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1465fb4d8502Sjsg 			dm_error("DC: failed to create input pixel processor!\n");
1466fb4d8502Sjsg 			goto res_create_fail;
1467fb4d8502Sjsg 		}
1468fb4d8502Sjsg 
1469fb4d8502Sjsg 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1470fb4d8502Sjsg 		if (pool->base.transforms[i] == NULL) {
1471fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1472fb4d8502Sjsg 			dm_error("DC: failed to create transform!\n");
1473fb4d8502Sjsg 			goto res_create_fail;
1474fb4d8502Sjsg 		}
1475fb4d8502Sjsg 
1476fb4d8502Sjsg 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1477fb4d8502Sjsg 		if (pool->base.opps[i] == NULL) {
1478fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1479fb4d8502Sjsg 			dm_error("DC: failed to create output pixel processor!\n");
1480fb4d8502Sjsg 			goto res_create_fail;
1481fb4d8502Sjsg 		}
1482fb4d8502Sjsg 	}
1483fb4d8502Sjsg 
148453d3d132Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
148553d3d132Sjsg 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
148653d3d132Sjsg 		if (pool->base.engines[i] == NULL) {
148753d3d132Sjsg 			BREAK_TO_DEBUGGER();
148853d3d132Sjsg 			dm_error(
148953d3d132Sjsg 				"DC:failed to create aux engine!!\n");
149053d3d132Sjsg 			goto res_create_fail;
149153d3d132Sjsg 		}
1492c349dbc7Sjsg 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1493c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] == NULL) {
1494c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1495c349dbc7Sjsg 			dm_error(
1496c349dbc7Sjsg 				"DC:failed to create i2c engine!!\n");
1497c349dbc7Sjsg 			goto res_create_fail;
1498c349dbc7Sjsg 		}
1499c349dbc7Sjsg 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1500c349dbc7Sjsg 		if (pool->base.sw_i2cs[i] == NULL) {
1501c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1502c349dbc7Sjsg 			dm_error(
1503c349dbc7Sjsg 				"DC:failed to create sw i2c!!\n");
1504c349dbc7Sjsg 			goto res_create_fail;
1505c349dbc7Sjsg 		}
150653d3d132Sjsg 	}
150753d3d132Sjsg 
1508fb4d8502Sjsg 	dc->caps.max_planes =  pool->base.pipe_count;
1509c349dbc7Sjsg 
1510c349dbc7Sjsg 	for (i = 0; i < dc->caps.max_planes; ++i)
1511c349dbc7Sjsg 		dc->caps.planes[i] = plane_cap;
1512c349dbc7Sjsg 
1513fb4d8502Sjsg 	dc->caps.disable_dp_clk_share = true;
1514fb4d8502Sjsg 
1515fb4d8502Sjsg 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1516fb4d8502Sjsg 			&res_create_funcs))
1517fb4d8502Sjsg 		goto res_create_fail;
1518fb4d8502Sjsg 
1519fb4d8502Sjsg 	/* Create hardware sequencer */
1520fb4d8502Sjsg 	dce80_hw_sequencer_construct(dc);
1521fb4d8502Sjsg 
1522fb4d8502Sjsg 	return true;
1523fb4d8502Sjsg 
1524fb4d8502Sjsg res_create_fail:
1525c349dbc7Sjsg 	dce80_resource_destruct(pool);
1526fb4d8502Sjsg 	return false;
1527fb4d8502Sjsg }
1528fb4d8502Sjsg 
dce83_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1529fb4d8502Sjsg struct resource_pool *dce83_create_resource_pool(
1530fb4d8502Sjsg 	uint8_t num_virtual_links,
1531fb4d8502Sjsg 	struct dc *dc)
1532fb4d8502Sjsg {
1533fb4d8502Sjsg 	struct dce110_resource_pool *pool =
1534fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1535fb4d8502Sjsg 
1536fb4d8502Sjsg 	if (!pool)
1537fb4d8502Sjsg 		return NULL;
1538fb4d8502Sjsg 
1539fb4d8502Sjsg 	if (dce83_construct(num_virtual_links, dc, pool))
1540fb4d8502Sjsg 		return &pool->base;
1541fb4d8502Sjsg 
1542fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
1543fb4d8502Sjsg 	return NULL;
1544fb4d8502Sjsg }
1545