xref: /openbsd-src/sys/dev/pci/drm/amd/display/dc/dce112/dce112_resource.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2012-15 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  * Authors: AMD
23fb4d8502Sjsg  *
24fb4d8502Sjsg  */
25fb4d8502Sjsg 
26fb4d8502Sjsg #include "dm_services.h"
27fb4d8502Sjsg 
28fb4d8502Sjsg #include "link_encoder.h"
29fb4d8502Sjsg #include "stream_encoder.h"
30fb4d8502Sjsg 
31fb4d8502Sjsg #include "resource.h"
32fb4d8502Sjsg #include "include/irq_service_interface.h"
33fb4d8502Sjsg #include "dce110/dce110_resource.h"
34fb4d8502Sjsg #include "dce110/dce110_timing_generator.h"
35fb4d8502Sjsg 
36fb4d8502Sjsg #include "irq/dce110/irq_service_dce110.h"
37fb4d8502Sjsg #include "dce/dce_mem_input.h"
38fb4d8502Sjsg #include "dce/dce_transform.h"
39fb4d8502Sjsg #include "dce/dce_link_encoder.h"
40fb4d8502Sjsg #include "dce/dce_stream_encoder.h"
41fb4d8502Sjsg #include "dce/dce_audio.h"
42fb4d8502Sjsg #include "dce/dce_opp.h"
43fb4d8502Sjsg #include "dce/dce_ipp.h"
44fb4d8502Sjsg #include "dce/dce_clock_source.h"
45fb4d8502Sjsg 
46fb4d8502Sjsg #include "dce/dce_hwseq.h"
47fb4d8502Sjsg #include "dce112/dce112_hw_sequencer.h"
48fb4d8502Sjsg #include "dce/dce_abm.h"
49fb4d8502Sjsg #include "dce/dce_dmcu.h"
50fb4d8502Sjsg #include "dce/dce_aux.h"
51c349dbc7Sjsg #include "dce/dce_i2c.h"
52ad8b1aafSjsg #include "dce/dce_panel_cntl.h"
53fb4d8502Sjsg 
54fb4d8502Sjsg #include "reg_helper.h"
55fb4d8502Sjsg 
56fb4d8502Sjsg #include "dce/dce_11_2_d.h"
57fb4d8502Sjsg #include "dce/dce_11_2_sh_mask.h"
58fb4d8502Sjsg 
59fb4d8502Sjsg #include "dce100/dce100_resource.h"
605ca02815Sjsg #include "dce112_resource.h"
615ca02815Sjsg 
62fb4d8502Sjsg #define DC_LOGGER				\
63fb4d8502Sjsg 		dc->ctx->logger
64fb4d8502Sjsg 
65fb4d8502Sjsg #ifndef mmDP_DPHY_INTERNAL_CTRL
66fb4d8502Sjsg 	#define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
67fb4d8502Sjsg 	#define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
68fb4d8502Sjsg 	#define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
69fb4d8502Sjsg 	#define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
70fb4d8502Sjsg 	#define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
71fb4d8502Sjsg 	#define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
72fb4d8502Sjsg 	#define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
73fb4d8502Sjsg 	#define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
74fb4d8502Sjsg 	#define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
75fb4d8502Sjsg 	#define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
76fb4d8502Sjsg #endif
77fb4d8502Sjsg 
78fb4d8502Sjsg #ifndef mmBIOS_SCRATCH_2
79fb4d8502Sjsg 	#define mmBIOS_SCRATCH_2 0x05CB
80c349dbc7Sjsg 	#define mmBIOS_SCRATCH_3 0x05CC
81fb4d8502Sjsg 	#define mmBIOS_SCRATCH_6 0x05CF
82fb4d8502Sjsg #endif
83fb4d8502Sjsg 
84fb4d8502Sjsg #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
85fb4d8502Sjsg 	#define mmDP_DPHY_BS_SR_SWAP_CNTL                       0x4ADC
86fb4d8502Sjsg 	#define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL                   0x4ADC
87fb4d8502Sjsg 	#define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL                   0x4BDC
88fb4d8502Sjsg 	#define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL                   0x4CDC
89fb4d8502Sjsg 	#define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL                   0x4DDC
90fb4d8502Sjsg 	#define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL                   0x4EDC
91fb4d8502Sjsg 	#define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL                   0x4FDC
92fb4d8502Sjsg 	#define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL                   0x54DC
93fb4d8502Sjsg #endif
94fb4d8502Sjsg 
95fb4d8502Sjsg #ifndef mmDP_DPHY_FAST_TRAINING
96fb4d8502Sjsg 	#define mmDP_DPHY_FAST_TRAINING                         0x4ABC
97fb4d8502Sjsg 	#define mmDP0_DP_DPHY_FAST_TRAINING                     0x4ABC
98fb4d8502Sjsg 	#define mmDP1_DP_DPHY_FAST_TRAINING                     0x4BBC
99fb4d8502Sjsg 	#define mmDP2_DP_DPHY_FAST_TRAINING                     0x4CBC
100fb4d8502Sjsg 	#define mmDP3_DP_DPHY_FAST_TRAINING                     0x4DBC
101fb4d8502Sjsg 	#define mmDP4_DP_DPHY_FAST_TRAINING                     0x4EBC
102fb4d8502Sjsg 	#define mmDP5_DP_DPHY_FAST_TRAINING                     0x4FBC
103fb4d8502Sjsg 	#define mmDP6_DP_DPHY_FAST_TRAINING                     0x54BC
104fb4d8502Sjsg #endif
105fb4d8502Sjsg 
106fb4d8502Sjsg enum dce112_clk_src_array_id {
107fb4d8502Sjsg 	DCE112_CLK_SRC_PLL0,
108fb4d8502Sjsg 	DCE112_CLK_SRC_PLL1,
109fb4d8502Sjsg 	DCE112_CLK_SRC_PLL2,
110fb4d8502Sjsg 	DCE112_CLK_SRC_PLL3,
111fb4d8502Sjsg 	DCE112_CLK_SRC_PLL4,
112fb4d8502Sjsg 	DCE112_CLK_SRC_PLL5,
113fb4d8502Sjsg 
114fb4d8502Sjsg 	DCE112_CLK_SRC_TOTAL
115fb4d8502Sjsg };
116fb4d8502Sjsg 
117fb4d8502Sjsg static const struct dce110_timing_generator_offsets dce112_tg_offsets[] = {
118fb4d8502Sjsg 	{
119fb4d8502Sjsg 		.crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
120fb4d8502Sjsg 		.dcp =  (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
121fb4d8502Sjsg 	},
122fb4d8502Sjsg 	{
123fb4d8502Sjsg 		.crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
124fb4d8502Sjsg 		.dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
125fb4d8502Sjsg 	},
126fb4d8502Sjsg 	{
127fb4d8502Sjsg 		.crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
128fb4d8502Sjsg 		.dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
129fb4d8502Sjsg 	},
130fb4d8502Sjsg 	{
131fb4d8502Sjsg 		.crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
132fb4d8502Sjsg 		.dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
133fb4d8502Sjsg 	},
134fb4d8502Sjsg 	{
135fb4d8502Sjsg 		.crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
136fb4d8502Sjsg 		.dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
137fb4d8502Sjsg 	},
138fb4d8502Sjsg 	{
139fb4d8502Sjsg 		.crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
140fb4d8502Sjsg 		.dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
141fb4d8502Sjsg 	}
142fb4d8502Sjsg };
143fb4d8502Sjsg 
144fb4d8502Sjsg /* set register offset */
145fb4d8502Sjsg #define SR(reg_name)\
146fb4d8502Sjsg 	.reg_name = mm ## reg_name
147fb4d8502Sjsg 
148fb4d8502Sjsg /* set register offset with instance */
149fb4d8502Sjsg #define SRI(reg_name, block, id)\
150fb4d8502Sjsg 	.reg_name = mm ## block ## id ## _ ## reg_name
151fb4d8502Sjsg 
152fb4d8502Sjsg static const struct dce_dmcu_registers dmcu_regs = {
153fb4d8502Sjsg 		DMCU_DCE110_COMMON_REG_LIST()
154fb4d8502Sjsg };
155fb4d8502Sjsg 
156fb4d8502Sjsg static const struct dce_dmcu_shift dmcu_shift = {
157fb4d8502Sjsg 		DMCU_MASK_SH_LIST_DCE110(__SHIFT)
158fb4d8502Sjsg };
159fb4d8502Sjsg 
160fb4d8502Sjsg static const struct dce_dmcu_mask dmcu_mask = {
161fb4d8502Sjsg 		DMCU_MASK_SH_LIST_DCE110(_MASK)
162fb4d8502Sjsg };
163fb4d8502Sjsg 
164fb4d8502Sjsg static const struct dce_abm_registers abm_regs = {
165fb4d8502Sjsg 		ABM_DCE110_COMMON_REG_LIST()
166fb4d8502Sjsg };
167fb4d8502Sjsg 
168fb4d8502Sjsg static const struct dce_abm_shift abm_shift = {
169fb4d8502Sjsg 		ABM_MASK_SH_LIST_DCE110(__SHIFT)
170fb4d8502Sjsg };
171fb4d8502Sjsg 
172fb4d8502Sjsg static const struct dce_abm_mask abm_mask = {
173fb4d8502Sjsg 		ABM_MASK_SH_LIST_DCE110(_MASK)
174fb4d8502Sjsg };
175fb4d8502Sjsg 
176c349dbc7Sjsg static const struct dce110_aux_registers_shift aux_shift = {
177c349dbc7Sjsg 	DCE_AUX_MASK_SH_LIST(__SHIFT)
178c349dbc7Sjsg };
179c349dbc7Sjsg 
180c349dbc7Sjsg static const struct dce110_aux_registers_mask aux_mask = {
181c349dbc7Sjsg 	DCE_AUX_MASK_SH_LIST(_MASK)
182c349dbc7Sjsg };
183c349dbc7Sjsg 
184fb4d8502Sjsg #define ipp_regs(id)\
185fb4d8502Sjsg [id] = {\
186fb4d8502Sjsg 		IPP_DCE110_REG_LIST_DCE_BASE(id)\
187fb4d8502Sjsg }
188fb4d8502Sjsg 
189fb4d8502Sjsg static const struct dce_ipp_registers ipp_regs[] = {
190fb4d8502Sjsg 		ipp_regs(0),
191fb4d8502Sjsg 		ipp_regs(1),
192fb4d8502Sjsg 		ipp_regs(2),
193fb4d8502Sjsg 		ipp_regs(3),
194fb4d8502Sjsg 		ipp_regs(4),
195fb4d8502Sjsg 		ipp_regs(5)
196fb4d8502Sjsg };
197fb4d8502Sjsg 
198fb4d8502Sjsg static const struct dce_ipp_shift ipp_shift = {
199fb4d8502Sjsg 		IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
200fb4d8502Sjsg };
201fb4d8502Sjsg 
202fb4d8502Sjsg static const struct dce_ipp_mask ipp_mask = {
203fb4d8502Sjsg 		IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
204fb4d8502Sjsg };
205fb4d8502Sjsg 
206fb4d8502Sjsg #define transform_regs(id)\
207fb4d8502Sjsg [id] = {\
208fb4d8502Sjsg 		XFM_COMMON_REG_LIST_DCE110(id)\
209fb4d8502Sjsg }
210fb4d8502Sjsg 
211fb4d8502Sjsg static const struct dce_transform_registers xfm_regs[] = {
212fb4d8502Sjsg 		transform_regs(0),
213fb4d8502Sjsg 		transform_regs(1),
214fb4d8502Sjsg 		transform_regs(2),
215fb4d8502Sjsg 		transform_regs(3),
216fb4d8502Sjsg 		transform_regs(4),
217fb4d8502Sjsg 		transform_regs(5)
218fb4d8502Sjsg };
219fb4d8502Sjsg 
220fb4d8502Sjsg static const struct dce_transform_shift xfm_shift = {
221fb4d8502Sjsg 		XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
222fb4d8502Sjsg };
223fb4d8502Sjsg 
224fb4d8502Sjsg static const struct dce_transform_mask xfm_mask = {
225fb4d8502Sjsg 		XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
226fb4d8502Sjsg };
227fb4d8502Sjsg 
228fb4d8502Sjsg #define aux_regs(id)\
229fb4d8502Sjsg [id] = {\
230fb4d8502Sjsg 	AUX_REG_LIST(id)\
231fb4d8502Sjsg }
232fb4d8502Sjsg 
233fb4d8502Sjsg static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
234fb4d8502Sjsg 		aux_regs(0),
235fb4d8502Sjsg 		aux_regs(1),
236fb4d8502Sjsg 		aux_regs(2),
237fb4d8502Sjsg 		aux_regs(3),
238fb4d8502Sjsg 		aux_regs(4),
239fb4d8502Sjsg 		aux_regs(5)
240fb4d8502Sjsg };
241fb4d8502Sjsg 
242ad8b1aafSjsg static const struct dce_panel_cntl_registers panel_cntl_regs[] = {
243ad8b1aafSjsg 	{ DCE_PANEL_CNTL_REG_LIST() }
244ad8b1aafSjsg };
245ad8b1aafSjsg 
246ad8b1aafSjsg static const struct dce_panel_cntl_shift panel_cntl_shift = {
247ad8b1aafSjsg 	DCE_PANEL_CNTL_MASK_SH_LIST(__SHIFT)
248ad8b1aafSjsg };
249ad8b1aafSjsg 
250ad8b1aafSjsg static const struct dce_panel_cntl_mask panel_cntl_mask = {
251ad8b1aafSjsg 	DCE_PANEL_CNTL_MASK_SH_LIST(_MASK)
252ad8b1aafSjsg };
253ad8b1aafSjsg 
254fb4d8502Sjsg #define hpd_regs(id)\
255fb4d8502Sjsg [id] = {\
256fb4d8502Sjsg 	HPD_REG_LIST(id)\
257fb4d8502Sjsg }
258fb4d8502Sjsg 
259fb4d8502Sjsg static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
260fb4d8502Sjsg 		hpd_regs(0),
261fb4d8502Sjsg 		hpd_regs(1),
262fb4d8502Sjsg 		hpd_regs(2),
263fb4d8502Sjsg 		hpd_regs(3),
264fb4d8502Sjsg 		hpd_regs(4),
265fb4d8502Sjsg 		hpd_regs(5)
266fb4d8502Sjsg };
267fb4d8502Sjsg 
268fb4d8502Sjsg #define link_regs(id)\
269fb4d8502Sjsg [id] = {\
270fb4d8502Sjsg 	LE_DCE110_REG_LIST(id)\
271fb4d8502Sjsg }
272fb4d8502Sjsg 
273fb4d8502Sjsg static const struct dce110_link_enc_registers link_enc_regs[] = {
274fb4d8502Sjsg 	link_regs(0),
275fb4d8502Sjsg 	link_regs(1),
276fb4d8502Sjsg 	link_regs(2),
277fb4d8502Sjsg 	link_regs(3),
278fb4d8502Sjsg 	link_regs(4),
279fb4d8502Sjsg 	link_regs(5),
280fb4d8502Sjsg 	link_regs(6),
281fb4d8502Sjsg };
282fb4d8502Sjsg 
283fb4d8502Sjsg #define stream_enc_regs(id)\
284fb4d8502Sjsg [id] = {\
285fb4d8502Sjsg 	SE_COMMON_REG_LIST(id),\
286fb4d8502Sjsg 	.TMDS_CNTL = 0,\
287fb4d8502Sjsg }
288fb4d8502Sjsg 
289fb4d8502Sjsg static const struct dce110_stream_enc_registers stream_enc_regs[] = {
290fb4d8502Sjsg 	stream_enc_regs(0),
291fb4d8502Sjsg 	stream_enc_regs(1),
292fb4d8502Sjsg 	stream_enc_regs(2),
293fb4d8502Sjsg 	stream_enc_regs(3),
294fb4d8502Sjsg 	stream_enc_regs(4),
295fb4d8502Sjsg 	stream_enc_regs(5)
296fb4d8502Sjsg };
297fb4d8502Sjsg 
298fb4d8502Sjsg static const struct dce_stream_encoder_shift se_shift = {
299fb4d8502Sjsg 		SE_COMMON_MASK_SH_LIST_DCE112(__SHIFT)
300fb4d8502Sjsg };
301fb4d8502Sjsg 
302fb4d8502Sjsg static const struct dce_stream_encoder_mask se_mask = {
303fb4d8502Sjsg 		SE_COMMON_MASK_SH_LIST_DCE112(_MASK)
304fb4d8502Sjsg };
305fb4d8502Sjsg 
306fb4d8502Sjsg #define opp_regs(id)\
307fb4d8502Sjsg [id] = {\
308fb4d8502Sjsg 	OPP_DCE_112_REG_LIST(id),\
309fb4d8502Sjsg }
310fb4d8502Sjsg 
311fb4d8502Sjsg static const struct dce_opp_registers opp_regs[] = {
312fb4d8502Sjsg 	opp_regs(0),
313fb4d8502Sjsg 	opp_regs(1),
314fb4d8502Sjsg 	opp_regs(2),
315fb4d8502Sjsg 	opp_regs(3),
316fb4d8502Sjsg 	opp_regs(4),
317fb4d8502Sjsg 	opp_regs(5)
318fb4d8502Sjsg };
319fb4d8502Sjsg 
320fb4d8502Sjsg static const struct dce_opp_shift opp_shift = {
321fb4d8502Sjsg 	OPP_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
322fb4d8502Sjsg };
323fb4d8502Sjsg 
324fb4d8502Sjsg static const struct dce_opp_mask opp_mask = {
325fb4d8502Sjsg 	OPP_COMMON_MASK_SH_LIST_DCE_112(_MASK)
326fb4d8502Sjsg };
327fb4d8502Sjsg 
328fb4d8502Sjsg #define aux_engine_regs(id)\
329fb4d8502Sjsg [id] = {\
330fb4d8502Sjsg 	AUX_COMMON_REG_LIST(id), \
331fb4d8502Sjsg 	.AUX_RESET_MASK = 0 \
332fb4d8502Sjsg }
333fb4d8502Sjsg 
334fb4d8502Sjsg static const struct dce110_aux_registers aux_engine_regs[] = {
335fb4d8502Sjsg 		aux_engine_regs(0),
336fb4d8502Sjsg 		aux_engine_regs(1),
337fb4d8502Sjsg 		aux_engine_regs(2),
338fb4d8502Sjsg 		aux_engine_regs(3),
339fb4d8502Sjsg 		aux_engine_regs(4),
340fb4d8502Sjsg 		aux_engine_regs(5)
341fb4d8502Sjsg };
342fb4d8502Sjsg 
343fb4d8502Sjsg #define audio_regs(id)\
344fb4d8502Sjsg [id] = {\
345fb4d8502Sjsg 	AUD_COMMON_REG_LIST(id)\
346fb4d8502Sjsg }
347fb4d8502Sjsg 
348fb4d8502Sjsg static const struct dce_audio_registers audio_regs[] = {
349fb4d8502Sjsg 	audio_regs(0),
350fb4d8502Sjsg 	audio_regs(1),
351fb4d8502Sjsg 	audio_regs(2),
352fb4d8502Sjsg 	audio_regs(3),
353fb4d8502Sjsg 	audio_regs(4),
354fb4d8502Sjsg 	audio_regs(5)
355fb4d8502Sjsg };
356fb4d8502Sjsg 
357fb4d8502Sjsg static const struct dce_audio_shift audio_shift = {
358fb4d8502Sjsg 		AUD_COMMON_MASK_SH_LIST(__SHIFT)
359fb4d8502Sjsg };
360fb4d8502Sjsg 
361c349dbc7Sjsg static const struct dce_audio_mask audio_mask = {
362fb4d8502Sjsg 		AUD_COMMON_MASK_SH_LIST(_MASK)
363fb4d8502Sjsg };
364fb4d8502Sjsg 
365fb4d8502Sjsg #define clk_src_regs(index, id)\
366fb4d8502Sjsg [index] = {\
367fb4d8502Sjsg 	CS_COMMON_REG_LIST_DCE_112(id),\
368fb4d8502Sjsg }
369fb4d8502Sjsg 
370fb4d8502Sjsg static const struct dce110_clk_src_regs clk_src_regs[] = {
371fb4d8502Sjsg 	clk_src_regs(0, A),
372fb4d8502Sjsg 	clk_src_regs(1, B),
373fb4d8502Sjsg 	clk_src_regs(2, C),
374fb4d8502Sjsg 	clk_src_regs(3, D),
375fb4d8502Sjsg 	clk_src_regs(4, E),
376fb4d8502Sjsg 	clk_src_regs(5, F)
377fb4d8502Sjsg };
378fb4d8502Sjsg 
379fb4d8502Sjsg static const struct dce110_clk_src_shift cs_shift = {
380fb4d8502Sjsg 		CS_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
381fb4d8502Sjsg };
382fb4d8502Sjsg 
383fb4d8502Sjsg static const struct dce110_clk_src_mask cs_mask = {
384fb4d8502Sjsg 		CS_COMMON_MASK_SH_LIST_DCE_112(_MASK)
385fb4d8502Sjsg };
386fb4d8502Sjsg 
387fb4d8502Sjsg static const struct bios_registers bios_regs = {
388c349dbc7Sjsg 	.BIOS_SCRATCH_3 = mmBIOS_SCRATCH_3,
389fb4d8502Sjsg 	.BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
390fb4d8502Sjsg };
391fb4d8502Sjsg 
392fb4d8502Sjsg static const struct resource_caps polaris_10_resource_cap = {
393fb4d8502Sjsg 		.num_timing_generator = 6,
394fb4d8502Sjsg 		.num_audio = 6,
395fb4d8502Sjsg 		.num_stream_encoder = 6,
396fb4d8502Sjsg 		.num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
39753d3d132Sjsg 		.num_ddc = 6,
398fb4d8502Sjsg };
399fb4d8502Sjsg 
400fb4d8502Sjsg static const struct resource_caps polaris_11_resource_cap = {
401fb4d8502Sjsg 		.num_timing_generator = 5,
402fb4d8502Sjsg 		.num_audio = 5,
403fb4d8502Sjsg 		.num_stream_encoder = 5,
404fb4d8502Sjsg 		.num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
40553d3d132Sjsg 		.num_ddc = 5,
406fb4d8502Sjsg };
407fb4d8502Sjsg 
408c349dbc7Sjsg static const struct dc_plane_cap plane_cap = {
409c349dbc7Sjsg 	.type = DC_PLANE_TYPE_DCE_RGB,
410c349dbc7Sjsg 
411c349dbc7Sjsg 	.pixel_format_support = {
412c349dbc7Sjsg 			.argb8888 = true,
413c349dbc7Sjsg 			.nv12 = false,
414ad8b1aafSjsg 			.fp16 = true
415c349dbc7Sjsg 	},
416c349dbc7Sjsg 
417c349dbc7Sjsg 	.max_upscale_factor = {
418c349dbc7Sjsg 			.argb8888 = 16000,
419c349dbc7Sjsg 			.nv12 = 1,
420c349dbc7Sjsg 			.fp16 = 1
421c349dbc7Sjsg 	},
422c349dbc7Sjsg 
423c349dbc7Sjsg 	.max_downscale_factor = {
424c349dbc7Sjsg 			.argb8888 = 250,
425c349dbc7Sjsg 			.nv12 = 1,
426c349dbc7Sjsg 			.fp16 = 1
427ad8b1aafSjsg 	},
428ad8b1aafSjsg 	64,
429ad8b1aafSjsg 	64
430c349dbc7Sjsg };
431c349dbc7Sjsg 
432*f005ef32Sjsg static const struct dc_debug_options debug_defaults = {
433*f005ef32Sjsg 		.enable_legacy_fast_update = true,
434*f005ef32Sjsg };
435*f005ef32Sjsg 
436fb4d8502Sjsg #define CTX  ctx
437fb4d8502Sjsg #define REG(reg) mm ## reg
438fb4d8502Sjsg 
439fb4d8502Sjsg #ifndef mmCC_DC_HDMI_STRAPS
440fb4d8502Sjsg #define mmCC_DC_HDMI_STRAPS 0x4819
441fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
442fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
443fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
444fb4d8502Sjsg #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
445fb4d8502Sjsg #endif
446fb4d8502Sjsg 
map_transmitter_id_to_phy_instance(enum transmitter transmitter)447c349dbc7Sjsg static int map_transmitter_id_to_phy_instance(
448c349dbc7Sjsg 	enum transmitter transmitter)
449c349dbc7Sjsg {
450c349dbc7Sjsg 	switch (transmitter) {
451c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_A:
452c349dbc7Sjsg 		return 0;
453c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_B:
454c349dbc7Sjsg 		return 1;
455c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_C:
456c349dbc7Sjsg 		return 2;
457c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_D:
458c349dbc7Sjsg 		return 3;
459c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_E:
460c349dbc7Sjsg 		return 4;
461c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_F:
462c349dbc7Sjsg 		return 5;
463c349dbc7Sjsg 	case TRANSMITTER_UNIPHY_G:
464c349dbc7Sjsg 		return 6;
465c349dbc7Sjsg 	default:
466c349dbc7Sjsg 		ASSERT(0);
467c349dbc7Sjsg 		return 0;
468c349dbc7Sjsg 	}
469c349dbc7Sjsg }
470c349dbc7Sjsg 
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)471fb4d8502Sjsg static void read_dce_straps(
472fb4d8502Sjsg 	struct dc_context *ctx,
473fb4d8502Sjsg 	struct resource_straps *straps)
474fb4d8502Sjsg {
475fb4d8502Sjsg 	REG_GET_2(CC_DC_HDMI_STRAPS,
476fb4d8502Sjsg 			HDMI_DISABLE, &straps->hdmi_disable,
477fb4d8502Sjsg 			AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
478fb4d8502Sjsg 
479fb4d8502Sjsg 	REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
480fb4d8502Sjsg }
481fb4d8502Sjsg 
create_audio(struct dc_context * ctx,unsigned int inst)482fb4d8502Sjsg static struct audio *create_audio(
483fb4d8502Sjsg 		struct dc_context *ctx, unsigned int inst)
484fb4d8502Sjsg {
485fb4d8502Sjsg 	return dce_audio_create(ctx, inst,
486fb4d8502Sjsg 			&audio_regs[inst], &audio_shift, &audio_mask);
487fb4d8502Sjsg }
488fb4d8502Sjsg 
489fb4d8502Sjsg 
dce112_timing_generator_create(struct dc_context * ctx,uint32_t instance,const struct dce110_timing_generator_offsets * offsets)490fb4d8502Sjsg static struct timing_generator *dce112_timing_generator_create(
491fb4d8502Sjsg 		struct dc_context *ctx,
492fb4d8502Sjsg 		uint32_t instance,
493fb4d8502Sjsg 		const struct dce110_timing_generator_offsets *offsets)
494fb4d8502Sjsg {
495fb4d8502Sjsg 	struct dce110_timing_generator *tg110 =
496fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
497fb4d8502Sjsg 
498fb4d8502Sjsg 	if (!tg110)
499fb4d8502Sjsg 		return NULL;
500fb4d8502Sjsg 
501fb4d8502Sjsg 	dce110_timing_generator_construct(tg110, ctx, instance, offsets);
502fb4d8502Sjsg 	return &tg110->base;
503fb4d8502Sjsg }
504fb4d8502Sjsg 
dce112_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)505fb4d8502Sjsg static struct stream_encoder *dce112_stream_encoder_create(
506fb4d8502Sjsg 	enum engine_id eng_id,
507fb4d8502Sjsg 	struct dc_context *ctx)
508fb4d8502Sjsg {
509fb4d8502Sjsg 	struct dce110_stream_encoder *enc110 =
510fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
511fb4d8502Sjsg 
512fb4d8502Sjsg 	if (!enc110)
513fb4d8502Sjsg 		return NULL;
514fb4d8502Sjsg 
515fb4d8502Sjsg 	dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
516fb4d8502Sjsg 					&stream_enc_regs[eng_id],
517fb4d8502Sjsg 					&se_shift, &se_mask);
518fb4d8502Sjsg 	return &enc110->base;
519fb4d8502Sjsg }
520fb4d8502Sjsg 
521fb4d8502Sjsg #define SRII(reg_name, block, id)\
522fb4d8502Sjsg 	.reg_name[id] = mm ## block ## id ## _ ## reg_name
523fb4d8502Sjsg 
524fb4d8502Sjsg static const struct dce_hwseq_registers hwseq_reg = {
525fb4d8502Sjsg 		HWSEQ_DCE112_REG_LIST()
526fb4d8502Sjsg };
527fb4d8502Sjsg 
528fb4d8502Sjsg static const struct dce_hwseq_shift hwseq_shift = {
529fb4d8502Sjsg 		HWSEQ_DCE112_MASK_SH_LIST(__SHIFT)
530fb4d8502Sjsg };
531fb4d8502Sjsg 
532fb4d8502Sjsg static const struct dce_hwseq_mask hwseq_mask = {
533fb4d8502Sjsg 		HWSEQ_DCE112_MASK_SH_LIST(_MASK)
534fb4d8502Sjsg };
535fb4d8502Sjsg 
dce112_hwseq_create(struct dc_context * ctx)536fb4d8502Sjsg static struct dce_hwseq *dce112_hwseq_create(
537fb4d8502Sjsg 	struct dc_context *ctx)
538fb4d8502Sjsg {
539fb4d8502Sjsg 	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
540fb4d8502Sjsg 
541fb4d8502Sjsg 	if (hws) {
542fb4d8502Sjsg 		hws->ctx = ctx;
543fb4d8502Sjsg 		hws->regs = &hwseq_reg;
544fb4d8502Sjsg 		hws->shifts = &hwseq_shift;
545fb4d8502Sjsg 		hws->masks = &hwseq_mask;
546fb4d8502Sjsg 	}
547fb4d8502Sjsg 	return hws;
548fb4d8502Sjsg }
549fb4d8502Sjsg 
550fb4d8502Sjsg static const struct resource_create_funcs res_create_funcs = {
551fb4d8502Sjsg 	.read_dce_straps = read_dce_straps,
552fb4d8502Sjsg 	.create_audio = create_audio,
553fb4d8502Sjsg 	.create_stream_encoder = dce112_stream_encoder_create,
554fb4d8502Sjsg 	.create_hwseq = dce112_hwseq_create,
555fb4d8502Sjsg };
556fb4d8502Sjsg 
557fb4d8502Sjsg #define mi_inst_regs(id) { MI_DCE11_2_REG_LIST(id) }
558fb4d8502Sjsg static const struct dce_mem_input_registers mi_regs[] = {
559fb4d8502Sjsg 		mi_inst_regs(0),
560fb4d8502Sjsg 		mi_inst_regs(1),
561fb4d8502Sjsg 		mi_inst_regs(2),
562fb4d8502Sjsg 		mi_inst_regs(3),
563fb4d8502Sjsg 		mi_inst_regs(4),
564fb4d8502Sjsg 		mi_inst_regs(5),
565fb4d8502Sjsg };
566fb4d8502Sjsg 
567fb4d8502Sjsg static const struct dce_mem_input_shift mi_shifts = {
568fb4d8502Sjsg 		MI_DCE11_2_MASK_SH_LIST(__SHIFT)
569fb4d8502Sjsg };
570fb4d8502Sjsg 
571fb4d8502Sjsg static const struct dce_mem_input_mask mi_masks = {
572fb4d8502Sjsg 		MI_DCE11_2_MASK_SH_LIST(_MASK)
573fb4d8502Sjsg };
574fb4d8502Sjsg 
dce112_mem_input_create(struct dc_context * ctx,uint32_t inst)575fb4d8502Sjsg static struct mem_input *dce112_mem_input_create(
576fb4d8502Sjsg 	struct dc_context *ctx,
577fb4d8502Sjsg 	uint32_t inst)
578fb4d8502Sjsg {
579fb4d8502Sjsg 	struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
580fb4d8502Sjsg 					       GFP_KERNEL);
581fb4d8502Sjsg 
582fb4d8502Sjsg 	if (!dce_mi) {
583fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
584fb4d8502Sjsg 		return NULL;
585fb4d8502Sjsg 	}
586fb4d8502Sjsg 
587fb4d8502Sjsg 	dce112_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
588fb4d8502Sjsg 	return &dce_mi->base;
589fb4d8502Sjsg }
590fb4d8502Sjsg 
dce112_transform_destroy(struct transform ** xfm)591fb4d8502Sjsg static void dce112_transform_destroy(struct transform **xfm)
592fb4d8502Sjsg {
593fb4d8502Sjsg 	kfree(TO_DCE_TRANSFORM(*xfm));
594fb4d8502Sjsg 	*xfm = NULL;
595fb4d8502Sjsg }
596fb4d8502Sjsg 
dce112_transform_create(struct dc_context * ctx,uint32_t inst)597fb4d8502Sjsg static struct transform *dce112_transform_create(
598fb4d8502Sjsg 	struct dc_context *ctx,
599fb4d8502Sjsg 	uint32_t inst)
600fb4d8502Sjsg {
601fb4d8502Sjsg 	struct dce_transform *transform =
602fb4d8502Sjsg 		kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
603fb4d8502Sjsg 
604fb4d8502Sjsg 	if (!transform)
605fb4d8502Sjsg 		return NULL;
606fb4d8502Sjsg 
607fb4d8502Sjsg 	dce_transform_construct(transform, ctx, inst,
608fb4d8502Sjsg 				&xfm_regs[inst], &xfm_shift, &xfm_mask);
609fb4d8502Sjsg 	transform->lb_memory_size = 0x1404; /*5124*/
610fb4d8502Sjsg 	return &transform->base;
611fb4d8502Sjsg }
612fb4d8502Sjsg 
613fb4d8502Sjsg static const struct encoder_feature_support link_enc_feature = {
614fb4d8502Sjsg 		.max_hdmi_deep_color = COLOR_DEPTH_121212,
615fb4d8502Sjsg 		.max_hdmi_pixel_clock = 600000,
616c349dbc7Sjsg 		.hdmi_ycbcr420_supported = true,
617c349dbc7Sjsg 		.dp_ycbcr420_supported = false,
618fb4d8502Sjsg 		.flags.bits.IS_HBR2_CAPABLE = true,
619fb4d8502Sjsg 		.flags.bits.IS_HBR3_CAPABLE = true,
620fb4d8502Sjsg 		.flags.bits.IS_TPS3_CAPABLE = true,
621c349dbc7Sjsg 		.flags.bits.IS_TPS4_CAPABLE = true
622fb4d8502Sjsg };
623fb4d8502Sjsg 
dce112_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)6245ca02815Sjsg static struct link_encoder *dce112_link_encoder_create(
6251bb76ff1Sjsg 	struct dc_context *ctx,
626fb4d8502Sjsg 	const struct encoder_init_data *enc_init_data)
627fb4d8502Sjsg {
628fb4d8502Sjsg 	struct dce110_link_encoder *enc110 =
629fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
630c349dbc7Sjsg 	int link_regs_id;
631fb4d8502Sjsg 
632fb4d8502Sjsg 	if (!enc110)
633fb4d8502Sjsg 		return NULL;
634fb4d8502Sjsg 
635c349dbc7Sjsg 	link_regs_id =
636c349dbc7Sjsg 		map_transmitter_id_to_phy_instance(enc_init_data->transmitter);
637c349dbc7Sjsg 
638fb4d8502Sjsg 	dce110_link_encoder_construct(enc110,
639fb4d8502Sjsg 				      enc_init_data,
640fb4d8502Sjsg 				      &link_enc_feature,
641c349dbc7Sjsg 				      &link_enc_regs[link_regs_id],
642fb4d8502Sjsg 				      &link_enc_aux_regs[enc_init_data->channel - 1],
643fb4d8502Sjsg 				      &link_enc_hpd_regs[enc_init_data->hpd_source]);
644fb4d8502Sjsg 	return &enc110->base;
645fb4d8502Sjsg }
646fb4d8502Sjsg 
dce112_panel_cntl_create(const struct panel_cntl_init_data * init_data)647ad8b1aafSjsg static struct panel_cntl *dce112_panel_cntl_create(const struct panel_cntl_init_data *init_data)
648ad8b1aafSjsg {
649ad8b1aafSjsg 	struct dce_panel_cntl *panel_cntl =
650ad8b1aafSjsg 		kzalloc(sizeof(struct dce_panel_cntl), GFP_KERNEL);
651ad8b1aafSjsg 
652ad8b1aafSjsg 	if (!panel_cntl)
653ad8b1aafSjsg 		return NULL;
654ad8b1aafSjsg 
655ad8b1aafSjsg 	dce_panel_cntl_construct(panel_cntl,
656ad8b1aafSjsg 			init_data,
657ad8b1aafSjsg 			&panel_cntl_regs[init_data->inst],
658ad8b1aafSjsg 			&panel_cntl_shift,
659ad8b1aafSjsg 			&panel_cntl_mask);
660ad8b1aafSjsg 
661ad8b1aafSjsg 	return &panel_cntl->base;
662ad8b1aafSjsg }
663ad8b1aafSjsg 
dce112_ipp_create(struct dc_context * ctx,uint32_t inst)664fb4d8502Sjsg static struct input_pixel_processor *dce112_ipp_create(
665fb4d8502Sjsg 	struct dc_context *ctx, uint32_t inst)
666fb4d8502Sjsg {
667fb4d8502Sjsg 	struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
668fb4d8502Sjsg 
669fb4d8502Sjsg 	if (!ipp) {
670fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
671fb4d8502Sjsg 		return NULL;
672fb4d8502Sjsg 	}
673fb4d8502Sjsg 
674fb4d8502Sjsg 	dce_ipp_construct(ipp, ctx, inst,
675fb4d8502Sjsg 			&ipp_regs[inst], &ipp_shift, &ipp_mask);
676fb4d8502Sjsg 	return &ipp->base;
677fb4d8502Sjsg }
678fb4d8502Sjsg 
dce112_opp_create(struct dc_context * ctx,uint32_t inst)6795ca02815Sjsg static struct output_pixel_processor *dce112_opp_create(
680fb4d8502Sjsg 	struct dc_context *ctx,
681fb4d8502Sjsg 	uint32_t inst)
682fb4d8502Sjsg {
683fb4d8502Sjsg 	struct dce110_opp *opp =
684fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
685fb4d8502Sjsg 
686fb4d8502Sjsg 	if (!opp)
687fb4d8502Sjsg 		return NULL;
688fb4d8502Sjsg 
689fb4d8502Sjsg 	dce110_opp_construct(opp,
690fb4d8502Sjsg 			     ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
691fb4d8502Sjsg 	return &opp->base;
692fb4d8502Sjsg }
693fb4d8502Sjsg 
dce112_aux_engine_create(struct dc_context * ctx,uint32_t inst)6945ca02815Sjsg static struct dce_aux *dce112_aux_engine_create(
695fb4d8502Sjsg 	struct dc_context *ctx,
696fb4d8502Sjsg 	uint32_t inst)
697fb4d8502Sjsg {
698fb4d8502Sjsg 	struct aux_engine_dce110 *aux_engine =
699fb4d8502Sjsg 		kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
700fb4d8502Sjsg 
701fb4d8502Sjsg 	if (!aux_engine)
702fb4d8502Sjsg 		return NULL;
703fb4d8502Sjsg 
704fb4d8502Sjsg 	dce110_aux_engine_construct(aux_engine, ctx, inst,
705fb4d8502Sjsg 				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
706c349dbc7Sjsg 				    &aux_engine_regs[inst],
707c349dbc7Sjsg 					&aux_mask,
708c349dbc7Sjsg 					&aux_shift,
709c349dbc7Sjsg 					ctx->dc->caps.extended_aux_timeout_support);
710fb4d8502Sjsg 
711fb4d8502Sjsg 	return &aux_engine->base;
712fb4d8502Sjsg }
713c349dbc7Sjsg #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
714fb4d8502Sjsg 
715c349dbc7Sjsg static const struct dce_i2c_registers i2c_hw_regs[] = {
716c349dbc7Sjsg 		i2c_inst_regs(1),
717c349dbc7Sjsg 		i2c_inst_regs(2),
718c349dbc7Sjsg 		i2c_inst_regs(3),
719c349dbc7Sjsg 		i2c_inst_regs(4),
720c349dbc7Sjsg 		i2c_inst_regs(5),
721c349dbc7Sjsg 		i2c_inst_regs(6),
722c349dbc7Sjsg };
723c349dbc7Sjsg 
724c349dbc7Sjsg static const struct dce_i2c_shift i2c_shifts = {
725c349dbc7Sjsg 		I2C_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
726c349dbc7Sjsg };
727c349dbc7Sjsg 
728c349dbc7Sjsg static const struct dce_i2c_mask i2c_masks = {
729c349dbc7Sjsg 		I2C_COMMON_MASK_SH_LIST_DCE110(_MASK)
730c349dbc7Sjsg };
731c349dbc7Sjsg 
dce112_i2c_hw_create(struct dc_context * ctx,uint32_t inst)7325ca02815Sjsg static struct dce_i2c_hw *dce112_i2c_hw_create(
733c349dbc7Sjsg 	struct dc_context *ctx,
734c349dbc7Sjsg 	uint32_t inst)
735c349dbc7Sjsg {
736c349dbc7Sjsg 	struct dce_i2c_hw *dce_i2c_hw =
737c349dbc7Sjsg 		kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
738c349dbc7Sjsg 
739c349dbc7Sjsg 	if (!dce_i2c_hw)
740c349dbc7Sjsg 		return NULL;
741c349dbc7Sjsg 
742c349dbc7Sjsg 	dce112_i2c_hw_construct(dce_i2c_hw, ctx, inst,
743c349dbc7Sjsg 				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
744c349dbc7Sjsg 
745c349dbc7Sjsg 	return dce_i2c_hw;
746c349dbc7Sjsg }
dce112_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)7475ca02815Sjsg static struct clock_source *dce112_clock_source_create(
748fb4d8502Sjsg 	struct dc_context *ctx,
749fb4d8502Sjsg 	struct dc_bios *bios,
750fb4d8502Sjsg 	enum clock_source_id id,
751fb4d8502Sjsg 	const struct dce110_clk_src_regs *regs,
752fb4d8502Sjsg 	bool dp_clk_src)
753fb4d8502Sjsg {
754fb4d8502Sjsg 	struct dce110_clk_src *clk_src =
755fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
756fb4d8502Sjsg 
757fb4d8502Sjsg 	if (!clk_src)
758fb4d8502Sjsg 		return NULL;
759fb4d8502Sjsg 
760c349dbc7Sjsg 	if (dce112_clk_src_construct(clk_src, ctx, bios, id,
761fb4d8502Sjsg 			regs, &cs_shift, &cs_mask)) {
762fb4d8502Sjsg 		clk_src->base.dp_clk_src = dp_clk_src;
763fb4d8502Sjsg 		return &clk_src->base;
764fb4d8502Sjsg 	}
765fb4d8502Sjsg 
766c349dbc7Sjsg 	kfree(clk_src);
767fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
768fb4d8502Sjsg 	return NULL;
769fb4d8502Sjsg }
770fb4d8502Sjsg 
dce112_clock_source_destroy(struct clock_source ** clk_src)7715ca02815Sjsg static void dce112_clock_source_destroy(struct clock_source **clk_src)
772fb4d8502Sjsg {
773fb4d8502Sjsg 	kfree(TO_DCE110_CLK_SRC(*clk_src));
774fb4d8502Sjsg 	*clk_src = NULL;
775fb4d8502Sjsg }
776fb4d8502Sjsg 
dce112_resource_destruct(struct dce110_resource_pool * pool)777c349dbc7Sjsg static void dce112_resource_destruct(struct dce110_resource_pool *pool)
778fb4d8502Sjsg {
779fb4d8502Sjsg 	unsigned int i;
780fb4d8502Sjsg 
781fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
782fb4d8502Sjsg 		if (pool->base.opps[i] != NULL)
783fb4d8502Sjsg 			dce110_opp_destroy(&pool->base.opps[i]);
784fb4d8502Sjsg 
785fb4d8502Sjsg 		if (pool->base.transforms[i] != NULL)
786fb4d8502Sjsg 			dce112_transform_destroy(&pool->base.transforms[i]);
787fb4d8502Sjsg 
788fb4d8502Sjsg 		if (pool->base.ipps[i] != NULL)
789fb4d8502Sjsg 			dce_ipp_destroy(&pool->base.ipps[i]);
790fb4d8502Sjsg 
791fb4d8502Sjsg 		if (pool->base.mis[i] != NULL) {
792fb4d8502Sjsg 			kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
793fb4d8502Sjsg 			pool->base.mis[i] = NULL;
794fb4d8502Sjsg 		}
795fb4d8502Sjsg 
796fb4d8502Sjsg 		if (pool->base.timing_generators[i] != NULL) {
797fb4d8502Sjsg 			kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
798fb4d8502Sjsg 			pool->base.timing_generators[i] = NULL;
799fb4d8502Sjsg 		}
800c349dbc7Sjsg 	}
801fb4d8502Sjsg 
802c349dbc7Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
803c349dbc7Sjsg 		if (pool->base.engines[i] != NULL)
804c349dbc7Sjsg 			dce110_engine_destroy(&pool->base.engines[i]);
805c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] != NULL) {
806c349dbc7Sjsg 			kfree(pool->base.hw_i2cs[i]);
807c349dbc7Sjsg 			pool->base.hw_i2cs[i] = NULL;
808c349dbc7Sjsg 		}
809c349dbc7Sjsg 		if (pool->base.sw_i2cs[i] != NULL) {
810c349dbc7Sjsg 			kfree(pool->base.sw_i2cs[i]);
811c349dbc7Sjsg 			pool->base.sw_i2cs[i] = NULL;
812c349dbc7Sjsg 		}
813fb4d8502Sjsg 	}
814fb4d8502Sjsg 
815fb4d8502Sjsg 	for (i = 0; i < pool->base.stream_enc_count; i++) {
816fb4d8502Sjsg 		if (pool->base.stream_enc[i] != NULL)
817fb4d8502Sjsg 			kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
818fb4d8502Sjsg 	}
819fb4d8502Sjsg 
820fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
821fb4d8502Sjsg 		if (pool->base.clock_sources[i] != NULL) {
822fb4d8502Sjsg 			dce112_clock_source_destroy(&pool->base.clock_sources[i]);
823fb4d8502Sjsg 		}
824fb4d8502Sjsg 	}
825fb4d8502Sjsg 
826fb4d8502Sjsg 	if (pool->base.dp_clock_source != NULL)
827fb4d8502Sjsg 		dce112_clock_source_destroy(&pool->base.dp_clock_source);
828fb4d8502Sjsg 
829fb4d8502Sjsg 	for (i = 0; i < pool->base.audio_count; i++)	{
830fb4d8502Sjsg 		if (pool->base.audios[i] != NULL) {
831fb4d8502Sjsg 			dce_aud_destroy(&pool->base.audios[i]);
832fb4d8502Sjsg 		}
833fb4d8502Sjsg 	}
834fb4d8502Sjsg 
835fb4d8502Sjsg 	if (pool->base.abm != NULL)
836fb4d8502Sjsg 		dce_abm_destroy(&pool->base.abm);
837fb4d8502Sjsg 
838fb4d8502Sjsg 	if (pool->base.dmcu != NULL)
839fb4d8502Sjsg 		dce_dmcu_destroy(&pool->base.dmcu);
840fb4d8502Sjsg 
841fb4d8502Sjsg 	if (pool->base.irqs != NULL) {
842fb4d8502Sjsg 		dal_irq_service_destroy(&pool->base.irqs);
843fb4d8502Sjsg 	}
844fb4d8502Sjsg }
845fb4d8502Sjsg 
find_matching_pll(struct resource_context * res_ctx,const struct resource_pool * pool,const struct dc_stream_state * const stream)846fb4d8502Sjsg static struct clock_source *find_matching_pll(
847fb4d8502Sjsg 		struct resource_context *res_ctx,
848fb4d8502Sjsg 		const struct resource_pool *pool,
849fb4d8502Sjsg 		const struct dc_stream_state *const stream)
850fb4d8502Sjsg {
851c349dbc7Sjsg 	switch (stream->link->link_enc->transmitter) {
852fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_A:
853fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL0];
854fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_B:
855fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL1];
856fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_C:
857fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL2];
858fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_D:
859fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL3];
860fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_E:
861fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL4];
862fb4d8502Sjsg 	case TRANSMITTER_UNIPHY_F:
863fb4d8502Sjsg 		return pool->clock_sources[DCE112_CLK_SRC_PLL5];
864fb4d8502Sjsg 	default:
865fb4d8502Sjsg 		return NULL;
8665ca02815Sjsg 	}
867fb4d8502Sjsg 
8681bb76ff1Sjsg 	return NULL;
869fb4d8502Sjsg }
870fb4d8502Sjsg 
build_mapped_resource(const struct dc * dc,struct dc_state * context,struct dc_stream_state * stream)871fb4d8502Sjsg static enum dc_status build_mapped_resource(
872fb4d8502Sjsg 		const struct dc *dc,
873fb4d8502Sjsg 		struct dc_state *context,
874fb4d8502Sjsg 		struct dc_stream_state *stream)
875fb4d8502Sjsg {
876*f005ef32Sjsg 	struct pipe_ctx *pipe_ctx = resource_get_otg_master_for_stream(&context->res_ctx, stream);
877fb4d8502Sjsg 
878fb4d8502Sjsg 	if (!pipe_ctx)
879fb4d8502Sjsg 		return DC_ERROR_UNEXPECTED;
880fb4d8502Sjsg 
881fb4d8502Sjsg 	dce110_resource_build_pipe_hw_param(pipe_ctx);
882fb4d8502Sjsg 
883fb4d8502Sjsg 	resource_build_info_frame(pipe_ctx);
884fb4d8502Sjsg 
885fb4d8502Sjsg 	return DC_OK;
886fb4d8502Sjsg }
887fb4d8502Sjsg 
dce112_validate_bandwidth(struct dc * dc,struct dc_state * context,bool fast_validate)888fb4d8502Sjsg bool dce112_validate_bandwidth(
889fb4d8502Sjsg 	struct dc *dc,
890c349dbc7Sjsg 	struct dc_state *context,
891c349dbc7Sjsg 	bool fast_validate)
892fb4d8502Sjsg {
893fb4d8502Sjsg 	bool result = false;
894fb4d8502Sjsg 
895fb4d8502Sjsg 	DC_LOG_BANDWIDTH_CALCS(
896fb4d8502Sjsg 		"%s: start",
897fb4d8502Sjsg 		__func__);
898fb4d8502Sjsg 
899fb4d8502Sjsg 	if (bw_calcs(
900fb4d8502Sjsg 			dc->ctx,
901fb4d8502Sjsg 			dc->bw_dceip,
902fb4d8502Sjsg 			dc->bw_vbios,
903fb4d8502Sjsg 			context->res_ctx.pipe_ctx,
904fb4d8502Sjsg 			dc->res_pool->pipe_count,
905c349dbc7Sjsg 			&context->bw_ctx.bw.dce))
906fb4d8502Sjsg 		result = true;
907fb4d8502Sjsg 
908fb4d8502Sjsg 	if (!result)
909fb4d8502Sjsg 		DC_LOG_BANDWIDTH_VALIDATION(
910fb4d8502Sjsg 			"%s: Bandwidth validation failed!",
911fb4d8502Sjsg 			__func__);
912fb4d8502Sjsg 
913c349dbc7Sjsg 	if (memcmp(&dc->current_state->bw_ctx.bw.dce,
914c349dbc7Sjsg 			&context->bw_ctx.bw.dce, sizeof(context->bw_ctx.bw.dce))) {
915fb4d8502Sjsg 
916fb4d8502Sjsg 		DC_LOG_BANDWIDTH_CALCS(
917fb4d8502Sjsg 			"%s: finish,\n"
918fb4d8502Sjsg 			"nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
919fb4d8502Sjsg 			"stutMark_b: %d stutMark_a: %d\n"
920fb4d8502Sjsg 			"nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
921fb4d8502Sjsg 			"stutMark_b: %d stutMark_a: %d\n"
922fb4d8502Sjsg 			"nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
923fb4d8502Sjsg 			"stutMark_b: %d stutMark_a: %d stutter_mode_enable: %d\n"
924fb4d8502Sjsg 			"cstate: %d pstate: %d nbpstate: %d sync: %d dispclk: %d\n"
925fb4d8502Sjsg 			"sclk: %d sclk_sleep: %d yclk: %d blackout_recovery_time_us: %d\n"
926fb4d8502Sjsg 			,
927fb4d8502Sjsg 			__func__,
928c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[0].b_mark,
929c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[0].a_mark,
930c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[0].b_mark,
931c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[0].a_mark,
932c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[0].b_mark,
933c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[0].a_mark,
934c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[1].b_mark,
935c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[1].a_mark,
936c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[1].b_mark,
937c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[1].a_mark,
938c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[1].b_mark,
939c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[1].a_mark,
940c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[2].b_mark,
941c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_wm_ns[2].a_mark,
942c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[2].b_mark,
943c349dbc7Sjsg 			context->bw_ctx.bw.dce.urgent_wm_ns[2].a_mark,
944c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[2].b_mark,
945c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_exit_wm_ns[2].a_mark,
946c349dbc7Sjsg 			context->bw_ctx.bw.dce.stutter_mode_enable,
947c349dbc7Sjsg 			context->bw_ctx.bw.dce.cpuc_state_change_enable,
948c349dbc7Sjsg 			context->bw_ctx.bw.dce.cpup_state_change_enable,
949c349dbc7Sjsg 			context->bw_ctx.bw.dce.nbp_state_change_enable,
950c349dbc7Sjsg 			context->bw_ctx.bw.dce.all_displays_in_sync,
951c349dbc7Sjsg 			context->bw_ctx.bw.dce.dispclk_khz,
952c349dbc7Sjsg 			context->bw_ctx.bw.dce.sclk_khz,
953c349dbc7Sjsg 			context->bw_ctx.bw.dce.sclk_deep_sleep_khz,
954c349dbc7Sjsg 			context->bw_ctx.bw.dce.yclk_khz,
955c349dbc7Sjsg 			context->bw_ctx.bw.dce.blackout_recovery_time_us);
956fb4d8502Sjsg 	}
957fb4d8502Sjsg 	return result;
958fb4d8502Sjsg }
959fb4d8502Sjsg 
resource_map_phy_clock_resources(const struct dc * dc,struct dc_state * context,struct dc_stream_state * stream)960fb4d8502Sjsg enum dc_status resource_map_phy_clock_resources(
961fb4d8502Sjsg 		const struct dc *dc,
962fb4d8502Sjsg 		struct dc_state *context,
963fb4d8502Sjsg 		struct dc_stream_state *stream)
964fb4d8502Sjsg {
965fb4d8502Sjsg 
966fb4d8502Sjsg 	/* acquire new resources */
967*f005ef32Sjsg 	struct pipe_ctx *pipe_ctx = resource_get_otg_master_for_stream(
968fb4d8502Sjsg 			&context->res_ctx, stream);
969fb4d8502Sjsg 
970fb4d8502Sjsg 	if (!pipe_ctx)
971fb4d8502Sjsg 		return DC_ERROR_UNEXPECTED;
972fb4d8502Sjsg 
973fb4d8502Sjsg 	if (dc_is_dp_signal(pipe_ctx->stream->signal)
974c349dbc7Sjsg 		|| dc_is_virtual_signal(pipe_ctx->stream->signal))
975fb4d8502Sjsg 		pipe_ctx->clock_source =
976fb4d8502Sjsg 				dc->res_pool->dp_clock_source;
97713a991eaSjsg 	else {
97813a991eaSjsg 		if (stream && stream->link && stream->link->link_enc)
979fb4d8502Sjsg 			pipe_ctx->clock_source = find_matching_pll(
980fb4d8502Sjsg 				&context->res_ctx, dc->res_pool,
981fb4d8502Sjsg 				stream);
98213a991eaSjsg 	}
983fb4d8502Sjsg 
984fb4d8502Sjsg 	if (pipe_ctx->clock_source == NULL)
985fb4d8502Sjsg 		return DC_NO_CLOCK_SOURCE_RESOURCE;
986fb4d8502Sjsg 
987fb4d8502Sjsg 	resource_reference_clock_source(
988fb4d8502Sjsg 		&context->res_ctx,
989fb4d8502Sjsg 		dc->res_pool,
990fb4d8502Sjsg 		pipe_ctx->clock_source);
991fb4d8502Sjsg 
992fb4d8502Sjsg 	return DC_OK;
993fb4d8502Sjsg }
994fb4d8502Sjsg 
dce112_validate_surface_sets(struct dc_state * context)995fb4d8502Sjsg static bool dce112_validate_surface_sets(
996fb4d8502Sjsg 		struct dc_state *context)
997fb4d8502Sjsg {
998fb4d8502Sjsg 	int i;
999fb4d8502Sjsg 
1000fb4d8502Sjsg 	for (i = 0; i < context->stream_count; i++) {
1001fb4d8502Sjsg 		if (context->stream_status[i].plane_count == 0)
1002fb4d8502Sjsg 			continue;
1003fb4d8502Sjsg 
1004fb4d8502Sjsg 		if (context->stream_status[i].plane_count > 1)
1005fb4d8502Sjsg 			return false;
1006fb4d8502Sjsg 
1007fb4d8502Sjsg 		if (context->stream_status[i].plane_states[0]->format
1008fb4d8502Sjsg 				>= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
1009fb4d8502Sjsg 			return false;
1010fb4d8502Sjsg 	}
1011fb4d8502Sjsg 
1012fb4d8502Sjsg 	return true;
1013fb4d8502Sjsg }
1014fb4d8502Sjsg 
dce112_add_stream_to_ctx(struct dc * dc,struct dc_state * new_ctx,struct dc_stream_state * dc_stream)1015fb4d8502Sjsg enum dc_status dce112_add_stream_to_ctx(
1016fb4d8502Sjsg 		struct dc *dc,
1017fb4d8502Sjsg 		struct dc_state *new_ctx,
1018fb4d8502Sjsg 		struct dc_stream_state *dc_stream)
1019fb4d8502Sjsg {
1020ad8b1aafSjsg 	enum dc_status result;
1021fb4d8502Sjsg 
1022fb4d8502Sjsg 	result = resource_map_pool_resources(dc, new_ctx, dc_stream);
1023fb4d8502Sjsg 
1024fb4d8502Sjsg 	if (result == DC_OK)
1025fb4d8502Sjsg 		result = resource_map_phy_clock_resources(dc, new_ctx, dc_stream);
1026fb4d8502Sjsg 
1027fb4d8502Sjsg 
1028fb4d8502Sjsg 	if (result == DC_OK)
1029fb4d8502Sjsg 		result = build_mapped_resource(dc, new_ctx, dc_stream);
1030fb4d8502Sjsg 
1031fb4d8502Sjsg 	return result;
1032fb4d8502Sjsg }
1033fb4d8502Sjsg 
dce112_validate_global(struct dc * dc,struct dc_state * context)10345ca02815Sjsg static enum dc_status dce112_validate_global(
1035fb4d8502Sjsg 		struct dc *dc,
1036fb4d8502Sjsg 		struct dc_state *context)
1037fb4d8502Sjsg {
1038fb4d8502Sjsg 	if (!dce112_validate_surface_sets(context))
1039fb4d8502Sjsg 		return DC_FAIL_SURFACE_VALIDATE;
1040fb4d8502Sjsg 
1041fb4d8502Sjsg 	return DC_OK;
1042fb4d8502Sjsg }
1043fb4d8502Sjsg 
dce112_destroy_resource_pool(struct resource_pool ** pool)1044fb4d8502Sjsg static void dce112_destroy_resource_pool(struct resource_pool **pool)
1045fb4d8502Sjsg {
1046fb4d8502Sjsg 	struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
1047fb4d8502Sjsg 
1048c349dbc7Sjsg 	dce112_resource_destruct(dce110_pool);
1049fb4d8502Sjsg 	kfree(dce110_pool);
1050fb4d8502Sjsg 	*pool = NULL;
1051fb4d8502Sjsg }
1052fb4d8502Sjsg 
1053fb4d8502Sjsg static const struct resource_funcs dce112_res_pool_funcs = {
1054fb4d8502Sjsg 	.destroy = dce112_destroy_resource_pool,
1055fb4d8502Sjsg 	.link_enc_create = dce112_link_encoder_create,
1056ad8b1aafSjsg 	.panel_cntl_create = dce112_panel_cntl_create,
1057fb4d8502Sjsg 	.validate_bandwidth = dce112_validate_bandwidth,
1058fb4d8502Sjsg 	.validate_plane = dce100_validate_plane,
1059fb4d8502Sjsg 	.add_stream_to_ctx = dce112_add_stream_to_ctx,
1060c349dbc7Sjsg 	.validate_global = dce112_validate_global,
1061c349dbc7Sjsg 	.find_first_free_match_stream_enc_for_link = dce110_find_first_free_match_stream_enc_for_link
1062fb4d8502Sjsg };
1063fb4d8502Sjsg 
bw_calcs_data_update_from_pplib(struct dc * dc)1064fb4d8502Sjsg static void bw_calcs_data_update_from_pplib(struct dc *dc)
1065fb4d8502Sjsg {
1066fb4d8502Sjsg 	struct dm_pp_clock_levels_with_latency eng_clks = {0};
1067fb4d8502Sjsg 	struct dm_pp_clock_levels_with_latency mem_clks = {0};
1068fb4d8502Sjsg 	struct dm_pp_wm_sets_with_clock_ranges clk_ranges = {0};
1069fb4d8502Sjsg 	struct dm_pp_clock_levels clks = {0};
1070c349dbc7Sjsg 	int memory_type_multiplier = MEMORY_TYPE_MULTIPLIER_CZ;
1071c349dbc7Sjsg 
1072c349dbc7Sjsg 	if (dc->bw_vbios && dc->bw_vbios->memory_type == bw_def_hbm)
1073c349dbc7Sjsg 		memory_type_multiplier = MEMORY_TYPE_HBM;
1074fb4d8502Sjsg 
1075fb4d8502Sjsg 	/*do system clock  TODO PPLIB: after PPLIB implement,
1076fb4d8502Sjsg 	 * then remove old way
1077fb4d8502Sjsg 	 */
1078fb4d8502Sjsg 	if (!dm_pp_get_clock_levels_by_type_with_latency(
1079fb4d8502Sjsg 			dc->ctx,
1080fb4d8502Sjsg 			DM_PP_CLOCK_TYPE_ENGINE_CLK,
1081fb4d8502Sjsg 			&eng_clks)) {
1082fb4d8502Sjsg 
1083fb4d8502Sjsg 		/* This is only for temporary */
1084fb4d8502Sjsg 		dm_pp_get_clock_levels_by_type(
1085fb4d8502Sjsg 				dc->ctx,
1086fb4d8502Sjsg 				DM_PP_CLOCK_TYPE_ENGINE_CLK,
1087fb4d8502Sjsg 				&clks);
1088fb4d8502Sjsg 		/* convert all the clock fro kHz to fix point mHz */
1089fb4d8502Sjsg 		dc->bw_vbios->high_sclk = bw_frc_to_fixed(
1090fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels-1], 1000);
1091fb4d8502Sjsg 		dc->bw_vbios->mid1_sclk  = bw_frc_to_fixed(
1092fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels/8], 1000);
1093fb4d8502Sjsg 		dc->bw_vbios->mid2_sclk  = bw_frc_to_fixed(
1094fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels*2/8], 1000);
1095fb4d8502Sjsg 		dc->bw_vbios->mid3_sclk  = bw_frc_to_fixed(
1096fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels*3/8], 1000);
1097fb4d8502Sjsg 		dc->bw_vbios->mid4_sclk  = bw_frc_to_fixed(
1098fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels*4/8], 1000);
1099fb4d8502Sjsg 		dc->bw_vbios->mid5_sclk  = bw_frc_to_fixed(
1100fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels*5/8], 1000);
1101fb4d8502Sjsg 		dc->bw_vbios->mid6_sclk  = bw_frc_to_fixed(
1102fb4d8502Sjsg 				clks.clocks_in_khz[clks.num_levels*6/8], 1000);
1103fb4d8502Sjsg 		dc->bw_vbios->low_sclk  = bw_frc_to_fixed(
1104fb4d8502Sjsg 				clks.clocks_in_khz[0], 1000);
1105fb4d8502Sjsg 
1106fb4d8502Sjsg 		/*do memory clock*/
1107fb4d8502Sjsg 		dm_pp_get_clock_levels_by_type(
1108fb4d8502Sjsg 				dc->ctx,
1109fb4d8502Sjsg 				DM_PP_CLOCK_TYPE_MEMORY_CLK,
1110fb4d8502Sjsg 				&clks);
1111fb4d8502Sjsg 
1112fb4d8502Sjsg 		dc->bw_vbios->low_yclk = bw_frc_to_fixed(
1113c349dbc7Sjsg 			clks.clocks_in_khz[0] * memory_type_multiplier, 1000);
1114fb4d8502Sjsg 		dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
1115c349dbc7Sjsg 			clks.clocks_in_khz[clks.num_levels>>1] * memory_type_multiplier,
1116fb4d8502Sjsg 			1000);
1117fb4d8502Sjsg 		dc->bw_vbios->high_yclk = bw_frc_to_fixed(
1118c349dbc7Sjsg 			clks.clocks_in_khz[clks.num_levels-1] * memory_type_multiplier,
1119fb4d8502Sjsg 			1000);
1120fb4d8502Sjsg 
1121fb4d8502Sjsg 		return;
1122fb4d8502Sjsg 	}
1123fb4d8502Sjsg 
1124fb4d8502Sjsg 	/* convert all the clock fro kHz to fix point mHz  TODO: wloop data */
1125fb4d8502Sjsg 	dc->bw_vbios->high_sclk = bw_frc_to_fixed(
1126fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000);
1127fb4d8502Sjsg 	dc->bw_vbios->mid1_sclk  = bw_frc_to_fixed(
1128fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000);
1129fb4d8502Sjsg 	dc->bw_vbios->mid2_sclk  = bw_frc_to_fixed(
1130fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000);
1131fb4d8502Sjsg 	dc->bw_vbios->mid3_sclk  = bw_frc_to_fixed(
1132fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000);
1133fb4d8502Sjsg 	dc->bw_vbios->mid4_sclk  = bw_frc_to_fixed(
1134fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000);
1135fb4d8502Sjsg 	dc->bw_vbios->mid5_sclk  = bw_frc_to_fixed(
1136fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000);
1137fb4d8502Sjsg 	dc->bw_vbios->mid6_sclk  = bw_frc_to_fixed(
1138fb4d8502Sjsg 		eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000);
1139fb4d8502Sjsg 	dc->bw_vbios->low_sclk  = bw_frc_to_fixed(
1140fb4d8502Sjsg 			eng_clks.data[0].clocks_in_khz, 1000);
1141fb4d8502Sjsg 
1142fb4d8502Sjsg 	/*do memory clock*/
1143fb4d8502Sjsg 	dm_pp_get_clock_levels_by_type_with_latency(
1144fb4d8502Sjsg 			dc->ctx,
1145fb4d8502Sjsg 			DM_PP_CLOCK_TYPE_MEMORY_CLK,
1146fb4d8502Sjsg 			&mem_clks);
1147fb4d8502Sjsg 
1148fb4d8502Sjsg 	/* we don't need to call PPLIB for validation clock since they
1149fb4d8502Sjsg 	 * also give us the highest sclk and highest mclk (UMA clock).
1150fb4d8502Sjsg 	 * ALSO always convert UMA clock (from PPLIB)  to YCLK (HW formula):
1151fb4d8502Sjsg 	 * YCLK = UMACLK*m_memoryTypeMultiplier
1152fb4d8502Sjsg 	 */
1153fb4d8502Sjsg 	dc->bw_vbios->low_yclk = bw_frc_to_fixed(
1154c349dbc7Sjsg 		mem_clks.data[0].clocks_in_khz * memory_type_multiplier, 1000);
1155fb4d8502Sjsg 	dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
1156c349dbc7Sjsg 		mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz * memory_type_multiplier,
1157fb4d8502Sjsg 		1000);
1158fb4d8502Sjsg 	dc->bw_vbios->high_yclk = bw_frc_to_fixed(
1159c349dbc7Sjsg 		mem_clks.data[mem_clks.num_levels-1].clocks_in_khz * memory_type_multiplier,
1160fb4d8502Sjsg 		1000);
1161fb4d8502Sjsg 
1162fb4d8502Sjsg 	/* Now notify PPLib/SMU about which Watermarks sets they should select
1163fb4d8502Sjsg 	 * depending on DPM state they are in. And update BW MGR GFX Engine and
1164fb4d8502Sjsg 	 * Memory clock member variables for Watermarks calculations for each
1165fb4d8502Sjsg 	 * Watermark Set
1166fb4d8502Sjsg 	 */
1167fb4d8502Sjsg 	clk_ranges.num_wm_sets = 4;
1168fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[0].wm_set_id = WM_SET_A;
1169fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[0].wm_min_eng_clk_in_khz =
1170fb4d8502Sjsg 			eng_clks.data[0].clocks_in_khz;
1171fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[0].wm_max_eng_clk_in_khz =
1172fb4d8502Sjsg 			eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
1173fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[0].wm_min_mem_clk_in_khz =
1174fb4d8502Sjsg 			mem_clks.data[0].clocks_in_khz;
1175fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[0].wm_max_mem_clk_in_khz =
1176fb4d8502Sjsg 			mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
1177fb4d8502Sjsg 
1178fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[1].wm_set_id = WM_SET_B;
1179fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[1].wm_min_eng_clk_in_khz =
1180fb4d8502Sjsg 			eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
1181fb4d8502Sjsg 	/* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
1182fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[1].wm_max_eng_clk_in_khz = 5000000;
1183fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[1].wm_min_mem_clk_in_khz =
1184fb4d8502Sjsg 			mem_clks.data[0].clocks_in_khz;
1185fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[1].wm_max_mem_clk_in_khz =
1186fb4d8502Sjsg 			mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
1187fb4d8502Sjsg 
1188fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[2].wm_set_id = WM_SET_C;
1189fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[2].wm_min_eng_clk_in_khz =
1190fb4d8502Sjsg 			eng_clks.data[0].clocks_in_khz;
1191fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[2].wm_max_eng_clk_in_khz =
1192fb4d8502Sjsg 			eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
1193fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[2].wm_min_mem_clk_in_khz =
1194fb4d8502Sjsg 			mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
1195fb4d8502Sjsg 	/* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
1196fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[2].wm_max_mem_clk_in_khz = 5000000;
1197fb4d8502Sjsg 
1198fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[3].wm_set_id = WM_SET_D;
1199fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[3].wm_min_eng_clk_in_khz =
1200fb4d8502Sjsg 			eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
1201fb4d8502Sjsg 	/* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
1202fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[3].wm_max_eng_clk_in_khz = 5000000;
1203fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[3].wm_min_mem_clk_in_khz =
1204fb4d8502Sjsg 			mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
1205fb4d8502Sjsg 	/* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
1206fb4d8502Sjsg 	clk_ranges.wm_clk_ranges[3].wm_max_mem_clk_in_khz = 5000000;
1207fb4d8502Sjsg 
1208fb4d8502Sjsg 	/* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
1209fb4d8502Sjsg 	dm_pp_notify_wm_clock_changes(dc->ctx, &clk_ranges);
1210fb4d8502Sjsg }
1211fb4d8502Sjsg 
dce112_resource_cap(struct hw_asic_id * asic_id)12125ca02815Sjsg static const struct resource_caps *dce112_resource_cap(
1213fb4d8502Sjsg 	struct hw_asic_id *asic_id)
1214fb4d8502Sjsg {
1215fb4d8502Sjsg 	if (ASIC_REV_IS_POLARIS11_M(asic_id->hw_internal_rev) ||
1216fb4d8502Sjsg 	    ASIC_REV_IS_POLARIS12_V(asic_id->hw_internal_rev))
1217fb4d8502Sjsg 		return &polaris_11_resource_cap;
1218fb4d8502Sjsg 	else
1219fb4d8502Sjsg 		return &polaris_10_resource_cap;
1220fb4d8502Sjsg }
1221fb4d8502Sjsg 
dce112_resource_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)1222c349dbc7Sjsg static bool dce112_resource_construct(
1223fb4d8502Sjsg 	uint8_t num_virtual_links,
1224fb4d8502Sjsg 	struct dc *dc,
1225fb4d8502Sjsg 	struct dce110_resource_pool *pool)
1226fb4d8502Sjsg {
1227fb4d8502Sjsg 	unsigned int i;
1228fb4d8502Sjsg 	struct dc_context *ctx = dc->ctx;
1229fb4d8502Sjsg 
1230fb4d8502Sjsg 	ctx->dc_bios->regs = &bios_regs;
1231fb4d8502Sjsg 
1232fb4d8502Sjsg 	pool->base.res_cap = dce112_resource_cap(&ctx->asic_id);
1233fb4d8502Sjsg 	pool->base.funcs = &dce112_res_pool_funcs;
1234fb4d8502Sjsg 
1235fb4d8502Sjsg 	/*************************************************
1236fb4d8502Sjsg 	 *  Resource + asic cap harcoding                *
1237fb4d8502Sjsg 	 *************************************************/
1238fb4d8502Sjsg 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1239fb4d8502Sjsg 	pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
1240fb4d8502Sjsg 	pool->base.timing_generator_count = pool->base.res_cap->num_timing_generator;
1241fb4d8502Sjsg 	dc->caps.max_downscale_ratio = 200;
1242fb4d8502Sjsg 	dc->caps.i2c_speed_in_khz = 100;
12435ca02815Sjsg 	dc->caps.i2c_speed_in_khz_hdcp = 100; /*1.4 w/a not applied by default*/
1244fb4d8502Sjsg 	dc->caps.max_cursor_size = 128;
12455ca02815Sjsg 	dc->caps.min_horizontal_blanking_period = 80;
1246fb4d8502Sjsg 	dc->caps.dual_link_dvi = true;
1247c349dbc7Sjsg 	dc->caps.extended_aux_timeout_support = false;
1248*f005ef32Sjsg 	dc->debug = debug_defaults;
1249fb4d8502Sjsg 
1250fb4d8502Sjsg 	/*************************************************
1251fb4d8502Sjsg 	 *  Create resources                             *
1252fb4d8502Sjsg 	 *************************************************/
1253fb4d8502Sjsg 
1254fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL0] =
1255fb4d8502Sjsg 			dce112_clock_source_create(
1256fb4d8502Sjsg 				ctx, ctx->dc_bios,
1257fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL0,
1258fb4d8502Sjsg 				&clk_src_regs[0], false);
1259fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL1] =
1260fb4d8502Sjsg 			dce112_clock_source_create(
1261fb4d8502Sjsg 				ctx, ctx->dc_bios,
1262fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL1,
1263fb4d8502Sjsg 				&clk_src_regs[1], false);
1264fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL2] =
1265fb4d8502Sjsg 			dce112_clock_source_create(
1266fb4d8502Sjsg 				ctx, ctx->dc_bios,
1267fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL2,
1268fb4d8502Sjsg 				&clk_src_regs[2], false);
1269fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL3] =
1270fb4d8502Sjsg 			dce112_clock_source_create(
1271fb4d8502Sjsg 				ctx, ctx->dc_bios,
1272fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL3,
1273fb4d8502Sjsg 				&clk_src_regs[3], false);
1274fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL4] =
1275fb4d8502Sjsg 			dce112_clock_source_create(
1276fb4d8502Sjsg 				ctx, ctx->dc_bios,
1277fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL4,
1278fb4d8502Sjsg 				&clk_src_regs[4], false);
1279fb4d8502Sjsg 	pool->base.clock_sources[DCE112_CLK_SRC_PLL5] =
1280fb4d8502Sjsg 			dce112_clock_source_create(
1281fb4d8502Sjsg 				ctx, ctx->dc_bios,
1282fb4d8502Sjsg 				CLOCK_SOURCE_COMBO_PHY_PLL5,
1283fb4d8502Sjsg 				&clk_src_regs[5], false);
1284fb4d8502Sjsg 	pool->base.clk_src_count = DCE112_CLK_SRC_TOTAL;
1285fb4d8502Sjsg 
1286fb4d8502Sjsg 	pool->base.dp_clock_source =  dce112_clock_source_create(
1287fb4d8502Sjsg 		ctx, ctx->dc_bios,
1288fb4d8502Sjsg 		CLOCK_SOURCE_ID_DP_DTO, &clk_src_regs[0], true);
1289fb4d8502Sjsg 
1290fb4d8502Sjsg 
1291fb4d8502Sjsg 	for (i = 0; i < pool->base.clk_src_count; i++) {
1292fb4d8502Sjsg 		if (pool->base.clock_sources[i] == NULL) {
1293fb4d8502Sjsg 			dm_error("DC: failed to create clock sources!\n");
1294fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1295fb4d8502Sjsg 			goto res_create_fail;
1296fb4d8502Sjsg 		}
1297fb4d8502Sjsg 	}
1298fb4d8502Sjsg 
1299fb4d8502Sjsg 	pool->base.dmcu = dce_dmcu_create(ctx,
1300fb4d8502Sjsg 			&dmcu_regs,
1301fb4d8502Sjsg 			&dmcu_shift,
1302fb4d8502Sjsg 			&dmcu_mask);
1303fb4d8502Sjsg 	if (pool->base.dmcu == NULL) {
1304fb4d8502Sjsg 		dm_error("DC: failed to create dmcu!\n");
1305fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1306fb4d8502Sjsg 		goto res_create_fail;
1307fb4d8502Sjsg 	}
1308fb4d8502Sjsg 
1309fb4d8502Sjsg 	pool->base.abm = dce_abm_create(ctx,
1310fb4d8502Sjsg 			&abm_regs,
1311fb4d8502Sjsg 			&abm_shift,
1312fb4d8502Sjsg 			&abm_mask);
1313fb4d8502Sjsg 	if (pool->base.abm == NULL) {
1314fb4d8502Sjsg 		dm_error("DC: failed to create abm!\n");
1315fb4d8502Sjsg 		BREAK_TO_DEBUGGER();
1316fb4d8502Sjsg 		goto res_create_fail;
1317fb4d8502Sjsg 	}
1318fb4d8502Sjsg 
1319fb4d8502Sjsg 	{
1320fb4d8502Sjsg 		struct irq_service_init_data init_data;
1321fb4d8502Sjsg 		init_data.ctx = dc->ctx;
1322fb4d8502Sjsg 		pool->base.irqs = dal_irq_service_dce110_create(&init_data);
1323fb4d8502Sjsg 		if (!pool->base.irqs)
1324fb4d8502Sjsg 			goto res_create_fail;
1325fb4d8502Sjsg 	}
1326fb4d8502Sjsg 
1327fb4d8502Sjsg 	for (i = 0; i < pool->base.pipe_count; i++) {
1328fb4d8502Sjsg 		pool->base.timing_generators[i] =
1329fb4d8502Sjsg 				dce112_timing_generator_create(
1330fb4d8502Sjsg 					ctx,
1331fb4d8502Sjsg 					i,
1332fb4d8502Sjsg 					&dce112_tg_offsets[i]);
1333fb4d8502Sjsg 		if (pool->base.timing_generators[i] == NULL) {
1334fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1335fb4d8502Sjsg 			dm_error("DC: failed to create tg!\n");
1336fb4d8502Sjsg 			goto res_create_fail;
1337fb4d8502Sjsg 		}
1338fb4d8502Sjsg 
1339fb4d8502Sjsg 		pool->base.mis[i] = dce112_mem_input_create(ctx, i);
1340fb4d8502Sjsg 		if (pool->base.mis[i] == NULL) {
1341fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1342fb4d8502Sjsg 			dm_error(
1343fb4d8502Sjsg 				"DC: failed to create memory input!\n");
1344fb4d8502Sjsg 			goto res_create_fail;
1345fb4d8502Sjsg 		}
1346fb4d8502Sjsg 
1347fb4d8502Sjsg 		pool->base.ipps[i] = dce112_ipp_create(ctx, i);
1348fb4d8502Sjsg 		if (pool->base.ipps[i] == NULL) {
1349fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1350fb4d8502Sjsg 			dm_error(
1351fb4d8502Sjsg 				"DC:failed to create input pixel processor!\n");
1352fb4d8502Sjsg 			goto res_create_fail;
1353fb4d8502Sjsg 		}
1354fb4d8502Sjsg 
1355fb4d8502Sjsg 		pool->base.transforms[i] = dce112_transform_create(ctx, i);
1356fb4d8502Sjsg 		if (pool->base.transforms[i] == NULL) {
1357fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1358fb4d8502Sjsg 			dm_error(
1359fb4d8502Sjsg 				"DC: failed to create transform!\n");
1360fb4d8502Sjsg 			goto res_create_fail;
1361fb4d8502Sjsg 		}
1362fb4d8502Sjsg 
1363fb4d8502Sjsg 		pool->base.opps[i] = dce112_opp_create(
1364fb4d8502Sjsg 			ctx,
1365fb4d8502Sjsg 			i);
1366fb4d8502Sjsg 		if (pool->base.opps[i] == NULL) {
1367fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1368fb4d8502Sjsg 			dm_error(
1369fb4d8502Sjsg 				"DC:failed to create output pixel processor!\n");
1370fb4d8502Sjsg 			goto res_create_fail;
1371fb4d8502Sjsg 		}
137253d3d132Sjsg 	}
137353d3d132Sjsg 
137453d3d132Sjsg 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1375fb4d8502Sjsg 		pool->base.engines[i] = dce112_aux_engine_create(ctx, i);
1376fb4d8502Sjsg 		if (pool->base.engines[i] == NULL) {
1377fb4d8502Sjsg 			BREAK_TO_DEBUGGER();
1378fb4d8502Sjsg 			dm_error(
1379fb4d8502Sjsg 				"DC:failed to create aux engine!!\n");
1380fb4d8502Sjsg 			goto res_create_fail;
1381fb4d8502Sjsg 		}
1382c349dbc7Sjsg 		pool->base.hw_i2cs[i] = dce112_i2c_hw_create(ctx, i);
1383c349dbc7Sjsg 		if (pool->base.hw_i2cs[i] == NULL) {
1384c349dbc7Sjsg 			BREAK_TO_DEBUGGER();
1385c349dbc7Sjsg 			dm_error(
1386c349dbc7Sjsg 				"DC:failed to create i2c engine!!\n");
1387c349dbc7Sjsg 			goto res_create_fail;
1388c349dbc7Sjsg 		}
1389c349dbc7Sjsg 		pool->base.sw_i2cs[i] = NULL;
1390fb4d8502Sjsg 	}
1391fb4d8502Sjsg 
1392fb4d8502Sjsg 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1393fb4d8502Sjsg 			  &res_create_funcs))
1394fb4d8502Sjsg 		goto res_create_fail;
1395fb4d8502Sjsg 
1396fb4d8502Sjsg 	dc->caps.max_planes =  pool->base.pipe_count;
1397fb4d8502Sjsg 
1398c349dbc7Sjsg 	for (i = 0; i < dc->caps.max_planes; ++i)
1399c349dbc7Sjsg 		dc->caps.planes[i] = plane_cap;
1400c349dbc7Sjsg 
1401fb4d8502Sjsg 	/* Create hardware sequencer */
1402fb4d8502Sjsg 	dce112_hw_sequencer_construct(dc);
1403fb4d8502Sjsg 
1404fb4d8502Sjsg 	bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
1405fb4d8502Sjsg 
1406fb4d8502Sjsg 	bw_calcs_data_update_from_pplib(dc);
1407fb4d8502Sjsg 
1408fb4d8502Sjsg 	return true;
1409fb4d8502Sjsg 
1410fb4d8502Sjsg res_create_fail:
1411c349dbc7Sjsg 	dce112_resource_destruct(pool);
1412fb4d8502Sjsg 	return false;
1413fb4d8502Sjsg }
1414fb4d8502Sjsg 
dce112_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1415fb4d8502Sjsg struct resource_pool *dce112_create_resource_pool(
1416fb4d8502Sjsg 	uint8_t num_virtual_links,
1417fb4d8502Sjsg 	struct dc *dc)
1418fb4d8502Sjsg {
1419fb4d8502Sjsg 	struct dce110_resource_pool *pool =
1420fb4d8502Sjsg 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1421fb4d8502Sjsg 
1422fb4d8502Sjsg 	if (!pool)
1423fb4d8502Sjsg 		return NULL;
1424fb4d8502Sjsg 
1425c349dbc7Sjsg 	if (dce112_resource_construct(num_virtual_links, dc, pool))
1426fb4d8502Sjsg 		return &pool->base;
1427fb4d8502Sjsg 
1428c349dbc7Sjsg 	kfree(pool);
1429fb4d8502Sjsg 	BREAK_TO_DEBUGGER();
1430fb4d8502Sjsg 	return NULL;
1431fb4d8502Sjsg }
1432