1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 struct amdgpu_crtc *acrtc = NULL; 249 250 if (crtc >= adev->mode_info.num_crtc) 251 return 0; 252 253 acrtc = adev->mode_info.crtcs[crtc]; 254 255 if (!acrtc->dm_irq_params.stream) { 256 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 257 crtc); 258 return 0; 259 } 260 261 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 262 } 263 264 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 265 u32 *vbl, u32 *position) 266 { 267 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 268 struct amdgpu_crtc *acrtc = NULL; 269 270 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 271 return -EINVAL; 272 273 acrtc = adev->mode_info.crtcs[crtc]; 274 275 if (!acrtc->dm_irq_params.stream) { 276 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 277 crtc); 278 return 0; 279 } 280 281 /* 282 * TODO rework base driver to use values directly. 283 * for now parse it back into reg-format 284 */ 285 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 286 &v_blank_start, 287 &v_blank_end, 288 &h_position, 289 &v_position); 290 291 *position = v_position | (h_position << 16); 292 *vbl = v_blank_start | (v_blank_end << 16); 293 294 return 0; 295 } 296 297 static bool dm_is_idle(void *handle) 298 { 299 /* XXX todo */ 300 return true; 301 } 302 303 static int dm_wait_for_idle(void *handle) 304 { 305 /* XXX todo */ 306 return 0; 307 } 308 309 static bool dm_check_soft_reset(void *handle) 310 { 311 return false; 312 } 313 314 static int dm_soft_reset(void *handle) 315 { 316 /* XXX todo */ 317 return 0; 318 } 319 320 static struct amdgpu_crtc * 321 get_crtc_by_otg_inst(struct amdgpu_device *adev, 322 int otg_inst) 323 { 324 struct drm_device *dev = adev_to_drm(adev); 325 struct drm_crtc *crtc; 326 struct amdgpu_crtc *amdgpu_crtc; 327 328 if (WARN_ON(otg_inst == -1)) 329 return adev->mode_info.crtcs[0]; 330 331 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 332 amdgpu_crtc = to_amdgpu_crtc(crtc); 333 334 if (amdgpu_crtc->otg_inst == otg_inst) 335 return amdgpu_crtc; 336 } 337 338 return NULL; 339 } 340 341 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 342 struct dm_crtc_state *new_state) 343 { 344 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 345 return true; 346 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 347 return true; 348 else 349 return false; 350 } 351 352 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 353 int planes_count) 354 { 355 int i, j; 356 357 for (i = 0, j = planes_count - 1; i < j; i++, j--) 358 swap(array_of_surface_update[i], array_of_surface_update[j]); 359 } 360 361 /** 362 * update_planes_and_stream_adapter() - Send planes to be updated in DC 363 * 364 * DC has a generic way to update planes and stream via 365 * dc_update_planes_and_stream function; however, DM might need some 366 * adjustments and preparation before calling it. This function is a wrapper 367 * for the dc_update_planes_and_stream that does any required configuration 368 * before passing control to DC. 369 * 370 * @dc: Display Core control structure 371 * @update_type: specify whether it is FULL/MEDIUM/FAST update 372 * @planes_count: planes count to update 373 * @stream: stream state 374 * @stream_update: stream update 375 * @array_of_surface_update: dc surface update pointer 376 * 377 */ 378 static inline bool update_planes_and_stream_adapter(struct dc *dc, 379 int update_type, 380 int planes_count, 381 struct dc_stream_state *stream, 382 struct dc_stream_update *stream_update, 383 struct dc_surface_update *array_of_surface_update) 384 { 385 reverse_planes_order(array_of_surface_update, planes_count); 386 387 /* 388 * Previous frame finished and HW is ready for optimization. 389 */ 390 if (update_type == UPDATE_TYPE_FAST) 391 dc_post_update_surfaces_to_stream(dc); 392 393 return dc_update_planes_and_stream(dc, 394 array_of_surface_update, 395 planes_count, 396 stream, 397 stream_update); 398 } 399 400 /** 401 * dm_pflip_high_irq() - Handle pageflip interrupt 402 * @interrupt_params: ignored 403 * 404 * Handles the pageflip interrupt by notifying all interested parties 405 * that the pageflip has been completed. 406 */ 407 static void dm_pflip_high_irq(void *interrupt_params) 408 { 409 struct amdgpu_crtc *amdgpu_crtc; 410 struct common_irq_params *irq_params = interrupt_params; 411 struct amdgpu_device *adev = irq_params->adev; 412 unsigned long flags; 413 struct drm_pending_vblank_event *e; 414 u32 vpos, hpos, v_blank_start, v_blank_end; 415 bool vrr_active; 416 417 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 418 419 /* IRQ could occur when in initial stage */ 420 /* TODO work and BO cleanup */ 421 if (amdgpu_crtc == NULL) { 422 DC_LOG_PFLIP("CRTC is null, returning.\n"); 423 return; 424 } 425 426 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 427 428 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 429 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 430 amdgpu_crtc->pflip_status, 431 AMDGPU_FLIP_SUBMITTED, 432 amdgpu_crtc->crtc_id, 433 amdgpu_crtc); 434 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 435 return; 436 } 437 438 /* page flip completed. */ 439 e = amdgpu_crtc->event; 440 amdgpu_crtc->event = NULL; 441 442 WARN_ON(!e); 443 444 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 445 446 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 447 if (!vrr_active || 448 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 449 &v_blank_end, &hpos, &vpos) || 450 (vpos < v_blank_start)) { 451 /* Update to correct count and vblank timestamp if racing with 452 * vblank irq. This also updates to the correct vblank timestamp 453 * even in VRR mode, as scanout is past the front-porch atm. 454 */ 455 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 456 457 /* Wake up userspace by sending the pageflip event with proper 458 * count and timestamp of vblank of flip completion. 459 */ 460 if (e) { 461 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 462 463 /* Event sent, so done with vblank for this flip */ 464 drm_crtc_vblank_put(&amdgpu_crtc->base); 465 } 466 } else if (e) { 467 /* VRR active and inside front-porch: vblank count and 468 * timestamp for pageflip event will only be up to date after 469 * drm_crtc_handle_vblank() has been executed from late vblank 470 * irq handler after start of back-porch (vline 0). We queue the 471 * pageflip event for send-out by drm_crtc_handle_vblank() with 472 * updated timestamp and count, once it runs after us. 473 * 474 * We need to open-code this instead of using the helper 475 * drm_crtc_arm_vblank_event(), as that helper would 476 * call drm_crtc_accurate_vblank_count(), which we must 477 * not call in VRR mode while we are in front-porch! 478 */ 479 480 /* sequence will be replaced by real count during send-out. */ 481 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 482 e->pipe = amdgpu_crtc->crtc_id; 483 484 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 485 e = NULL; 486 } 487 488 /* Keep track of vblank of this flip for flip throttling. We use the 489 * cooked hw counter, as that one incremented at start of this vblank 490 * of pageflip completion, so last_flip_vblank is the forbidden count 491 * for queueing new pageflips if vsync + VRR is enabled. 492 */ 493 amdgpu_crtc->dm_irq_params.last_flip_vblank = 494 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 495 496 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 497 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 498 499 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 500 amdgpu_crtc->crtc_id, amdgpu_crtc, 501 vrr_active, (int) !e); 502 } 503 504 static void dm_vupdate_high_irq(void *interrupt_params) 505 { 506 struct common_irq_params *irq_params = interrupt_params; 507 struct amdgpu_device *adev = irq_params->adev; 508 struct amdgpu_crtc *acrtc; 509 struct drm_device *drm_dev; 510 struct drm_vblank_crtc *vblank; 511 ktime_t frame_duration_ns, previous_timestamp; 512 unsigned long flags; 513 int vrr_active; 514 515 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 516 517 if (acrtc) { 518 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 519 drm_dev = acrtc->base.dev; 520 vblank = &drm_dev->vblank[acrtc->base.index]; 521 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 522 frame_duration_ns = vblank->time - previous_timestamp; 523 524 if (frame_duration_ns > 0) { 525 trace_amdgpu_refresh_rate_track(acrtc->base.index, 526 frame_duration_ns, 527 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 528 atomic64_set(&irq_params->previous_timestamp, vblank->time); 529 } 530 531 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 532 acrtc->crtc_id, 533 vrr_active); 534 535 /* Core vblank handling is done here after end of front-porch in 536 * vrr mode, as vblank timestamping will give valid results 537 * while now done after front-porch. This will also deliver 538 * page-flip completion events that have been queued to us 539 * if a pageflip happened inside front-porch. 540 */ 541 if (vrr_active) { 542 amdgpu_dm_crtc_handle_vblank(acrtc); 543 544 /* BTR processing for pre-DCE12 ASICs */ 545 if (acrtc->dm_irq_params.stream && 546 adev->family < AMDGPU_FAMILY_AI) { 547 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 548 mod_freesync_handle_v_update( 549 adev->dm.freesync_module, 550 acrtc->dm_irq_params.stream, 551 &acrtc->dm_irq_params.vrr_params); 552 553 dc_stream_adjust_vmin_vmax( 554 adev->dm.dc, 555 acrtc->dm_irq_params.stream, 556 &acrtc->dm_irq_params.vrr_params.adjust); 557 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 558 } 559 } 560 } 561 } 562 563 /** 564 * dm_crtc_high_irq() - Handles CRTC interrupt 565 * @interrupt_params: used for determining the CRTC instance 566 * 567 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 568 * event handler. 569 */ 570 static void dm_crtc_high_irq(void *interrupt_params) 571 { 572 struct common_irq_params *irq_params = interrupt_params; 573 struct amdgpu_device *adev = irq_params->adev; 574 struct amdgpu_crtc *acrtc; 575 unsigned long flags; 576 int vrr_active; 577 578 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 579 if (!acrtc) 580 return; 581 582 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 583 584 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 585 vrr_active, acrtc->dm_irq_params.active_planes); 586 587 /** 588 * Core vblank handling at start of front-porch is only possible 589 * in non-vrr mode, as only there vblank timestamping will give 590 * valid results while done in front-porch. Otherwise defer it 591 * to dm_vupdate_high_irq after end of front-porch. 592 */ 593 if (!vrr_active) 594 amdgpu_dm_crtc_handle_vblank(acrtc); 595 596 /** 597 * Following stuff must happen at start of vblank, for crc 598 * computation and below-the-range btr support in vrr mode. 599 */ 600 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 601 602 /* BTR updates need to happen before VUPDATE on Vega and above. */ 603 if (adev->family < AMDGPU_FAMILY_AI) 604 return; 605 606 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 607 608 if (acrtc->dm_irq_params.stream && 609 acrtc->dm_irq_params.vrr_params.supported && 610 acrtc->dm_irq_params.freesync_config.state == 611 VRR_STATE_ACTIVE_VARIABLE) { 612 mod_freesync_handle_v_update(adev->dm.freesync_module, 613 acrtc->dm_irq_params.stream, 614 &acrtc->dm_irq_params.vrr_params); 615 616 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 617 &acrtc->dm_irq_params.vrr_params.adjust); 618 } 619 620 /* 621 * If there aren't any active_planes then DCH HUBP may be clock-gated. 622 * In that case, pageflip completion interrupts won't fire and pageflip 623 * completion events won't get delivered. Prevent this by sending 624 * pending pageflip events from here if a flip is still pending. 625 * 626 * If any planes are enabled, use dm_pflip_high_irq() instead, to 627 * avoid race conditions between flip programming and completion, 628 * which could cause too early flip completion events. 629 */ 630 if (adev->family >= AMDGPU_FAMILY_RV && 631 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 632 acrtc->dm_irq_params.active_planes == 0) { 633 if (acrtc->event) { 634 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 635 acrtc->event = NULL; 636 drm_crtc_vblank_put(&acrtc->base); 637 } 638 acrtc->pflip_status = AMDGPU_FLIP_NONE; 639 } 640 641 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 642 } 643 644 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 645 /** 646 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 647 * DCN generation ASICs 648 * @interrupt_params: interrupt parameters 649 * 650 * Used to set crc window/read out crc value at vertical line 0 position 651 */ 652 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 653 { 654 struct common_irq_params *irq_params = interrupt_params; 655 struct amdgpu_device *adev = irq_params->adev; 656 struct amdgpu_crtc *acrtc; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 659 660 if (!acrtc) 661 return; 662 663 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 664 } 665 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 666 667 /** 668 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 669 * @adev: amdgpu_device pointer 670 * @notify: dmub notification structure 671 * 672 * Dmub AUX or SET_CONFIG command completion processing callback 673 * Copies dmub notification to DM which is to be read by AUX command. 674 * issuing thread and also signals the event to wake up the thread. 675 */ 676 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 677 struct dmub_notification *notify) 678 { 679 if (adev->dm.dmub_notify) 680 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 681 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 682 complete(&adev->dm.dmub_aux_transfer_done); 683 } 684 685 /** 686 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 687 * @adev: amdgpu_device pointer 688 * @notify: dmub notification structure 689 * 690 * Dmub Hpd interrupt processing callback. Gets displayindex through the 691 * ink index and calls helper to do the processing. 692 */ 693 static void dmub_hpd_callback(struct amdgpu_device *adev, 694 struct dmub_notification *notify) 695 { 696 struct amdgpu_dm_connector *aconnector; 697 struct amdgpu_dm_connector *hpd_aconnector = NULL; 698 struct drm_connector *connector; 699 struct drm_connector_list_iter iter; 700 struct dc_link *link; 701 u8 link_index = 0; 702 struct drm_device *dev; 703 704 if (adev == NULL) 705 return; 706 707 if (notify == NULL) { 708 DRM_ERROR("DMUB HPD callback notification was NULL"); 709 return; 710 } 711 712 if (notify->link_index > adev->dm.dc->link_count) { 713 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 714 return; 715 } 716 717 link_index = notify->link_index; 718 link = adev->dm.dc->links[link_index]; 719 dev = adev->dm.ddev; 720 721 drm_connector_list_iter_begin(dev, &iter); 722 drm_for_each_connector_iter(connector, &iter) { 723 aconnector = to_amdgpu_dm_connector(connector); 724 if (link && aconnector->dc_link == link) { 725 if (notify->type == DMUB_NOTIFICATION_HPD) 726 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 727 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 728 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 729 else 730 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 731 notify->type, link_index); 732 733 hpd_aconnector = aconnector; 734 break; 735 } 736 } 737 drm_connector_list_iter_end(&iter); 738 739 if (hpd_aconnector) { 740 if (notify->type == DMUB_NOTIFICATION_HPD) 741 handle_hpd_irq_helper(hpd_aconnector); 742 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 743 handle_hpd_rx_irq(hpd_aconnector); 744 } 745 } 746 747 /** 748 * register_dmub_notify_callback - Sets callback for DMUB notify 749 * @adev: amdgpu_device pointer 750 * @type: Type of dmub notification 751 * @callback: Dmub interrupt callback function 752 * @dmub_int_thread_offload: offload indicator 753 * 754 * API to register a dmub callback handler for a dmub notification 755 * Also sets indicator whether callback processing to be offloaded. 756 * to dmub interrupt handling thread 757 * Return: true if successfully registered, false if there is existing registration 758 */ 759 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 760 enum dmub_notification_type type, 761 dmub_notify_interrupt_callback_t callback, 762 bool dmub_int_thread_offload) 763 { 764 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 765 adev->dm.dmub_callback[type] = callback; 766 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 767 } else 768 return false; 769 770 return true; 771 } 772 773 static void dm_handle_hpd_work(struct work_struct *work) 774 { 775 struct dmub_hpd_work *dmub_hpd_wrk; 776 777 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 778 779 if (!dmub_hpd_wrk->dmub_notify) { 780 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 781 return; 782 } 783 784 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 785 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 786 dmub_hpd_wrk->dmub_notify); 787 } 788 789 kfree(dmub_hpd_wrk->dmub_notify); 790 kfree(dmub_hpd_wrk); 791 792 } 793 794 #define DMUB_TRACE_MAX_READ 64 795 /** 796 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 797 * @interrupt_params: used for determining the Outbox instance 798 * 799 * Handles the Outbox Interrupt 800 * event handler. 801 */ 802 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 803 { 804 struct dmub_notification notify = {0}; 805 struct common_irq_params *irq_params = interrupt_params; 806 struct amdgpu_device *adev = irq_params->adev; 807 struct amdgpu_display_manager *dm = &adev->dm; 808 struct dmcub_trace_buf_entry entry = { 0 }; 809 u32 count = 0; 810 struct dmub_hpd_work *dmub_hpd_wrk; 811 struct dc_link *plink = NULL; 812 813 if (dc_enable_dmub_notifications(adev->dm.dc) && 814 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 815 816 do { 817 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 818 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 819 DRM_ERROR("DM: notify type %d invalid!", notify.type); 820 continue; 821 } 822 if (!dm->dmub_callback[notify.type]) { 823 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 824 continue; 825 } 826 if (dm->dmub_thread_offload[notify.type] == true) { 827 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 828 if (!dmub_hpd_wrk) { 829 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 830 return; 831 } 832 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 833 GFP_ATOMIC); 834 if (!dmub_hpd_wrk->dmub_notify) { 835 kfree(dmub_hpd_wrk); 836 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 837 return; 838 } 839 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 840 dmub_hpd_wrk->adev = adev; 841 if (notify.type == DMUB_NOTIFICATION_HPD) { 842 plink = adev->dm.dc->links[notify.link_index]; 843 if (plink) { 844 plink->hpd_status = 845 notify.hpd_status == DP_HPD_PLUG; 846 } 847 } 848 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 849 } else { 850 dm->dmub_callback[notify.type](adev, ¬ify); 851 } 852 } while (notify.pending_notification); 853 } 854 855 856 do { 857 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 858 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 859 entry.param0, entry.param1); 860 861 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 862 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 863 } else 864 break; 865 866 count++; 867 868 } while (count <= DMUB_TRACE_MAX_READ); 869 870 if (count > DMUB_TRACE_MAX_READ) 871 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 872 } 873 874 static int dm_set_clockgating_state(void *handle, 875 enum amd_clockgating_state state) 876 { 877 return 0; 878 } 879 880 static int dm_set_powergating_state(void *handle, 881 enum amd_powergating_state state) 882 { 883 return 0; 884 } 885 886 /* Prototypes of private functions */ 887 static int dm_early_init(void *handle); 888 889 /* Allocate memory for FBC compressed data */ 890 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 891 { 892 struct drm_device *dev = connector->dev; 893 struct amdgpu_device *adev = drm_to_adev(dev); 894 struct dm_compressor_info *compressor = &adev->dm.compressor; 895 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 896 struct drm_display_mode *mode; 897 unsigned long max_size = 0; 898 899 if (adev->dm.dc->fbc_compressor == NULL) 900 return; 901 902 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 903 return; 904 905 if (compressor->bo_ptr) 906 return; 907 908 909 list_for_each_entry(mode, &connector->modes, head) { 910 if (max_size < mode->htotal * mode->vtotal) 911 max_size = mode->htotal * mode->vtotal; 912 } 913 914 if (max_size) { 915 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 916 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 917 &compressor->gpu_addr, &compressor->cpu_addr); 918 919 if (r) 920 DRM_ERROR("DM: Failed to initialize FBC\n"); 921 else { 922 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 923 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 924 } 925 926 } 927 928 } 929 930 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 931 int pipe, bool *enabled, 932 unsigned char *buf, int max_bytes) 933 { 934 struct drm_device *dev = dev_get_drvdata(kdev); 935 struct amdgpu_device *adev = drm_to_adev(dev); 936 struct drm_connector *connector; 937 struct drm_connector_list_iter conn_iter; 938 struct amdgpu_dm_connector *aconnector; 939 int ret = 0; 940 941 *enabled = false; 942 943 mutex_lock(&adev->dm.audio_lock); 944 945 drm_connector_list_iter_begin(dev, &conn_iter); 946 drm_for_each_connector_iter(connector, &conn_iter) { 947 aconnector = to_amdgpu_dm_connector(connector); 948 if (aconnector->audio_inst != port) 949 continue; 950 951 *enabled = true; 952 ret = drm_eld_size(connector->eld); 953 memcpy(buf, connector->eld, min(max_bytes, ret)); 954 955 break; 956 } 957 drm_connector_list_iter_end(&conn_iter); 958 959 mutex_unlock(&adev->dm.audio_lock); 960 961 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 962 963 return ret; 964 } 965 966 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 967 .get_eld = amdgpu_dm_audio_component_get_eld, 968 }; 969 970 static int amdgpu_dm_audio_component_bind(struct device *kdev, 971 struct device *hda_kdev, void *data) 972 { 973 struct drm_device *dev = dev_get_drvdata(kdev); 974 struct amdgpu_device *adev = drm_to_adev(dev); 975 struct drm_audio_component *acomp = data; 976 977 acomp->ops = &amdgpu_dm_audio_component_ops; 978 acomp->dev = kdev; 979 adev->dm.audio_component = acomp; 980 981 return 0; 982 } 983 984 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 985 struct device *hda_kdev, void *data) 986 { 987 struct drm_device *dev = dev_get_drvdata(kdev); 988 struct amdgpu_device *adev = drm_to_adev(dev); 989 struct drm_audio_component *acomp = data; 990 991 acomp->ops = NULL; 992 acomp->dev = NULL; 993 adev->dm.audio_component = NULL; 994 } 995 996 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 997 .bind = amdgpu_dm_audio_component_bind, 998 .unbind = amdgpu_dm_audio_component_unbind, 999 }; 1000 1001 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1002 { 1003 int i, ret; 1004 1005 if (!amdgpu_audio) 1006 return 0; 1007 1008 adev->mode_info.audio.enabled = true; 1009 1010 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1011 1012 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1013 adev->mode_info.audio.pin[i].channels = -1; 1014 adev->mode_info.audio.pin[i].rate = -1; 1015 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1016 adev->mode_info.audio.pin[i].status_bits = 0; 1017 adev->mode_info.audio.pin[i].category_code = 0; 1018 adev->mode_info.audio.pin[i].connected = false; 1019 adev->mode_info.audio.pin[i].id = 1020 adev->dm.dc->res_pool->audios[i]->inst; 1021 adev->mode_info.audio.pin[i].offset = 0; 1022 } 1023 1024 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1025 if (ret < 0) 1026 return ret; 1027 1028 adev->dm.audio_registered = true; 1029 1030 return 0; 1031 } 1032 1033 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1034 { 1035 if (!amdgpu_audio) 1036 return; 1037 1038 if (!adev->mode_info.audio.enabled) 1039 return; 1040 1041 if (adev->dm.audio_registered) { 1042 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1043 adev->dm.audio_registered = false; 1044 } 1045 1046 /* TODO: Disable audio? */ 1047 1048 adev->mode_info.audio.enabled = false; 1049 } 1050 1051 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1052 { 1053 struct drm_audio_component *acomp = adev->dm.audio_component; 1054 1055 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1056 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1057 1058 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1059 pin, -1); 1060 } 1061 } 1062 1063 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1064 { 1065 const struct dmcub_firmware_header_v1_0 *hdr; 1066 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1067 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1068 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1069 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1070 struct abm *abm = adev->dm.dc->res_pool->abm; 1071 struct dmub_srv_hw_params hw_params; 1072 enum dmub_status status; 1073 const unsigned char *fw_inst_const, *fw_bss_data; 1074 u32 i, fw_inst_const_size, fw_bss_data_size; 1075 bool has_hw_support; 1076 1077 if (!dmub_srv) 1078 /* DMUB isn't supported on the ASIC. */ 1079 return 0; 1080 1081 if (!fb_info) { 1082 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1083 return -EINVAL; 1084 } 1085 1086 if (!dmub_fw) { 1087 /* Firmware required for DMUB support. */ 1088 DRM_ERROR("No firmware provided for DMUB.\n"); 1089 return -EINVAL; 1090 } 1091 1092 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1093 if (status != DMUB_STATUS_OK) { 1094 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1095 return -EINVAL; 1096 } 1097 1098 if (!has_hw_support) { 1099 DRM_INFO("DMUB unsupported on ASIC\n"); 1100 return 0; 1101 } 1102 1103 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1104 status = dmub_srv_hw_reset(dmub_srv); 1105 if (status != DMUB_STATUS_OK) 1106 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1107 1108 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1109 1110 fw_inst_const = dmub_fw->data + 1111 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1112 PSP_HEADER_BYTES; 1113 1114 fw_bss_data = dmub_fw->data + 1115 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1116 le32_to_cpu(hdr->inst_const_bytes); 1117 1118 /* Copy firmware and bios info into FB memory. */ 1119 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1120 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1121 1122 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1123 1124 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1125 * amdgpu_ucode_init_single_fw will load dmub firmware 1126 * fw_inst_const part to cw0; otherwise, the firmware back door load 1127 * will be done by dm_dmub_hw_init 1128 */ 1129 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1130 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1131 fw_inst_const_size); 1132 } 1133 1134 if (fw_bss_data_size) 1135 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1136 fw_bss_data, fw_bss_data_size); 1137 1138 /* Copy firmware bios info into FB memory. */ 1139 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1140 adev->bios_size); 1141 1142 /* Reset regions that need to be reset. */ 1143 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1144 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1145 1146 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1147 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1148 1149 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1150 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1151 1152 /* Initialize hardware. */ 1153 memset(&hw_params, 0, sizeof(hw_params)); 1154 hw_params.fb_base = adev->gmc.fb_start; 1155 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1156 1157 /* backdoor load firmware and trigger dmub running */ 1158 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1159 hw_params.load_inst_const = true; 1160 1161 if (dmcu) 1162 hw_params.psp_version = dmcu->psp_version; 1163 1164 for (i = 0; i < fb_info->num_fb; ++i) 1165 hw_params.fb[i] = &fb_info->fb[i]; 1166 1167 switch (adev->ip_versions[DCE_HWIP][0]) { 1168 case IP_VERSION(3, 1, 3): 1169 case IP_VERSION(3, 1, 4): 1170 hw_params.dpia_supported = true; 1171 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1172 break; 1173 default: 1174 break; 1175 } 1176 1177 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1178 if (status != DMUB_STATUS_OK) { 1179 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1180 return -EINVAL; 1181 } 1182 1183 /* Wait for firmware load to finish. */ 1184 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1185 if (status != DMUB_STATUS_OK) 1186 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1187 1188 /* Init DMCU and ABM if available. */ 1189 if (dmcu && abm) { 1190 dmcu->funcs->dmcu_init(dmcu); 1191 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1192 } 1193 1194 if (!adev->dm.dc->ctx->dmub_srv) 1195 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1196 if (!adev->dm.dc->ctx->dmub_srv) { 1197 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1198 return -ENOMEM; 1199 } 1200 1201 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1202 adev->dm.dmcub_fw_version); 1203 1204 return 0; 1205 } 1206 1207 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1208 { 1209 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1210 enum dmub_status status; 1211 bool init; 1212 1213 if (!dmub_srv) { 1214 /* DMUB isn't supported on the ASIC. */ 1215 return; 1216 } 1217 1218 status = dmub_srv_is_hw_init(dmub_srv, &init); 1219 if (status != DMUB_STATUS_OK) 1220 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1221 1222 if (status == DMUB_STATUS_OK && init) { 1223 /* Wait for firmware load to finish. */ 1224 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1225 if (status != DMUB_STATUS_OK) 1226 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1227 } else { 1228 /* Perform the full hardware initialization. */ 1229 dm_dmub_hw_init(adev); 1230 } 1231 } 1232 1233 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1234 { 1235 u64 pt_base; 1236 u32 logical_addr_low; 1237 u32 logical_addr_high; 1238 u32 agp_base, agp_bot, agp_top; 1239 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1240 1241 memset(pa_config, 0, sizeof(*pa_config)); 1242 1243 agp_base = 0; 1244 agp_bot = adev->gmc.agp_start >> 24; 1245 agp_top = adev->gmc.agp_end >> 24; 1246 1247 /* AGP aperture is disabled */ 1248 if (agp_bot == agp_top) { 1249 logical_addr_low = adev->gmc.fb_start >> 18; 1250 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1251 AMD_APU_IS_RENOIR | 1252 AMD_APU_IS_GREEN_SARDINE)) 1253 /* 1254 * Raven2 has a HW issue that it is unable to use the vram which 1255 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1256 * workaround that increase system aperture high address (add 1) 1257 * to get rid of the VM fault and hardware hang. 1258 */ 1259 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1260 else 1261 logical_addr_high = adev->gmc.fb_end >> 18; 1262 } else { 1263 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1264 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1265 AMD_APU_IS_RENOIR | 1266 AMD_APU_IS_GREEN_SARDINE)) 1267 /* 1268 * Raven2 has a HW issue that it is unable to use the vram which 1269 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1270 * workaround that increase system aperture high address (add 1) 1271 * to get rid of the VM fault and hardware hang. 1272 */ 1273 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1274 else 1275 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1276 } 1277 1278 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1279 1280 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1281 AMDGPU_GPU_PAGE_SHIFT); 1282 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1283 AMDGPU_GPU_PAGE_SHIFT); 1284 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1285 AMDGPU_GPU_PAGE_SHIFT); 1286 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1287 AMDGPU_GPU_PAGE_SHIFT); 1288 page_table_base.high_part = upper_32_bits(pt_base); 1289 page_table_base.low_part = lower_32_bits(pt_base); 1290 1291 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1292 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1293 1294 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1295 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1296 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1297 1298 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1299 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1300 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1301 1302 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1303 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1304 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1305 1306 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1307 1308 } 1309 1310 static void force_connector_state( 1311 struct amdgpu_dm_connector *aconnector, 1312 enum drm_connector_force force_state) 1313 { 1314 struct drm_connector *connector = &aconnector->base; 1315 1316 mutex_lock(&connector->dev->mode_config.mutex); 1317 aconnector->base.force = force_state; 1318 mutex_unlock(&connector->dev->mode_config.mutex); 1319 1320 mutex_lock(&aconnector->hpd_lock); 1321 drm_kms_helper_connector_hotplug_event(connector); 1322 mutex_unlock(&aconnector->hpd_lock); 1323 } 1324 1325 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1326 { 1327 struct hpd_rx_irq_offload_work *offload_work; 1328 struct amdgpu_dm_connector *aconnector; 1329 struct dc_link *dc_link; 1330 struct amdgpu_device *adev; 1331 enum dc_connection_type new_connection_type = dc_connection_none; 1332 unsigned long flags; 1333 union test_response test_response; 1334 1335 memset(&test_response, 0, sizeof(test_response)); 1336 1337 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1338 aconnector = offload_work->offload_wq->aconnector; 1339 1340 if (!aconnector) { 1341 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1342 goto skip; 1343 } 1344 1345 adev = drm_to_adev(aconnector->base.dev); 1346 dc_link = aconnector->dc_link; 1347 1348 mutex_lock(&aconnector->hpd_lock); 1349 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1350 DRM_ERROR("KMS: Failed to detect connector\n"); 1351 mutex_unlock(&aconnector->hpd_lock); 1352 1353 if (new_connection_type == dc_connection_none) 1354 goto skip; 1355 1356 if (amdgpu_in_reset(adev)) 1357 goto skip; 1358 1359 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1360 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1361 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1362 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1363 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1364 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1365 goto skip; 1366 } 1367 1368 mutex_lock(&adev->dm.dc_lock); 1369 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1370 dc_link_dp_handle_automated_test(dc_link); 1371 1372 if (aconnector->timing_changed) { 1373 /* force connector disconnect and reconnect */ 1374 force_connector_state(aconnector, DRM_FORCE_OFF); 1375 drm_msleep(100); 1376 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1377 } 1378 1379 test_response.bits.ACK = 1; 1380 1381 core_link_write_dpcd( 1382 dc_link, 1383 DP_TEST_RESPONSE, 1384 &test_response.raw, 1385 sizeof(test_response)); 1386 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1387 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1388 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1389 /* offload_work->data is from handle_hpd_rx_irq-> 1390 * schedule_hpd_rx_offload_work.this is defer handle 1391 * for hpd short pulse. upon here, link status may be 1392 * changed, need get latest link status from dpcd 1393 * registers. if link status is good, skip run link 1394 * training again. 1395 */ 1396 union hpd_irq_data irq_data; 1397 1398 memset(&irq_data, 0, sizeof(irq_data)); 1399 1400 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1401 * request be added to work queue if link lost at end of dc_link_ 1402 * dp_handle_link_loss 1403 */ 1404 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1405 offload_work->offload_wq->is_handling_link_loss = false; 1406 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1407 1408 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1409 dc_link_check_link_loss_status(dc_link, &irq_data)) 1410 dc_link_dp_handle_link_loss(dc_link); 1411 } 1412 mutex_unlock(&adev->dm.dc_lock); 1413 1414 skip: 1415 kfree(offload_work); 1416 1417 } 1418 1419 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1420 { 1421 int max_caps = dc->caps.max_links; 1422 int i = 0; 1423 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1424 1425 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1426 1427 if (!hpd_rx_offload_wq) 1428 return NULL; 1429 1430 1431 for (i = 0; i < max_caps; i++) { 1432 hpd_rx_offload_wq[i].wq = 1433 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1434 1435 if (hpd_rx_offload_wq[i].wq == NULL) { 1436 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1437 goto out_err; 1438 } 1439 1440 mtx_init(&hpd_rx_offload_wq[i].offload_lock, IPL_TTY); 1441 } 1442 1443 return hpd_rx_offload_wq; 1444 1445 out_err: 1446 for (i = 0; i < max_caps; i++) { 1447 if (hpd_rx_offload_wq[i].wq) 1448 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1449 } 1450 kfree(hpd_rx_offload_wq); 1451 return NULL; 1452 } 1453 1454 struct amdgpu_stutter_quirk { 1455 u16 chip_vendor; 1456 u16 chip_device; 1457 u16 subsys_vendor; 1458 u16 subsys_device; 1459 u8 revision; 1460 }; 1461 1462 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1463 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1464 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1465 { 0, 0, 0, 0, 0 }, 1466 }; 1467 1468 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1469 { 1470 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1471 1472 while (p && p->chip_device != 0) { 1473 if (pdev->vendor == p->chip_vendor && 1474 pdev->device == p->chip_device && 1475 pdev->subsystem_vendor == p->subsys_vendor && 1476 pdev->subsystem_device == p->subsys_device && 1477 pdev->revision == p->revision) { 1478 return true; 1479 } 1480 ++p; 1481 } 1482 return false; 1483 } 1484 1485 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1486 { 1487 .matches = { 1488 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1489 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1490 }, 1491 }, 1492 { 1493 .matches = { 1494 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1495 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1496 }, 1497 }, 1498 { 1499 .matches = { 1500 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1501 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1502 }, 1503 }, 1504 { 1505 .matches = { 1506 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1507 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1508 }, 1509 }, 1510 { 1511 .matches = { 1512 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1513 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1514 }, 1515 }, 1516 { 1517 .matches = { 1518 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1519 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1520 }, 1521 }, 1522 { 1523 .matches = { 1524 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1525 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1526 }, 1527 }, 1528 { 1529 .matches = { 1530 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1531 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1532 }, 1533 }, 1534 { 1535 .matches = { 1536 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1537 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1538 }, 1539 }, 1540 {} 1541 /* TODO: refactor this from a fixed table to a dynamic option */ 1542 }; 1543 1544 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1545 { 1546 const struct dmi_system_id *dmi_id; 1547 1548 dm->aux_hpd_discon_quirk = false; 1549 1550 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1551 if (dmi_id) { 1552 dm->aux_hpd_discon_quirk = true; 1553 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1554 } 1555 } 1556 1557 static int amdgpu_dm_init(struct amdgpu_device *adev) 1558 { 1559 struct dc_init_data init_data; 1560 struct dc_callback_init init_params; 1561 int r; 1562 1563 adev->dm.ddev = adev_to_drm(adev); 1564 adev->dm.adev = adev; 1565 1566 /* Zero all the fields */ 1567 memset(&init_data, 0, sizeof(init_data)); 1568 memset(&init_params, 0, sizeof(init_params)); 1569 1570 rw_init(&adev->dm.dpia_aux_lock, "dmdpia"); 1571 rw_init(&adev->dm.dc_lock, "dmdc"); 1572 rw_init(&adev->dm.audio_lock, "dmaud"); 1573 1574 if (amdgpu_dm_irq_init(adev)) { 1575 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1576 goto error; 1577 } 1578 1579 init_data.asic_id.chip_family = adev->family; 1580 1581 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1582 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1583 init_data.asic_id.chip_id = adev->pdev->device; 1584 1585 init_data.asic_id.vram_width = adev->gmc.vram_width; 1586 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1587 init_data.asic_id.atombios_base_address = 1588 adev->mode_info.atom_context->bios; 1589 1590 init_data.driver = adev; 1591 1592 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1593 1594 if (!adev->dm.cgs_device) { 1595 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1596 goto error; 1597 } 1598 1599 init_data.cgs_device = adev->dm.cgs_device; 1600 1601 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1602 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(2, 1, 0): 1605 switch (adev->dm.dmcub_fw_version) { 1606 case 0: /* development */ 1607 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1608 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1609 init_data.flags.disable_dmcu = false; 1610 break; 1611 default: 1612 init_data.flags.disable_dmcu = true; 1613 } 1614 break; 1615 case IP_VERSION(2, 0, 3): 1616 init_data.flags.disable_dmcu = true; 1617 break; 1618 default: 1619 break; 1620 } 1621 1622 switch (adev->asic_type) { 1623 case CHIP_CARRIZO: 1624 case CHIP_STONEY: 1625 init_data.flags.gpu_vm_support = true; 1626 break; 1627 default: 1628 switch (adev->ip_versions[DCE_HWIP][0]) { 1629 case IP_VERSION(1, 0, 0): 1630 case IP_VERSION(1, 0, 1): 1631 /* enable S/G on PCO and RV2 */ 1632 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1633 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1634 init_data.flags.gpu_vm_support = true; 1635 break; 1636 case IP_VERSION(2, 1, 0): 1637 case IP_VERSION(3, 0, 1): 1638 case IP_VERSION(3, 1, 2): 1639 case IP_VERSION(3, 1, 3): 1640 case IP_VERSION(3, 1, 4): 1641 case IP_VERSION(3, 1, 5): 1642 case IP_VERSION(3, 1, 6): 1643 init_data.flags.gpu_vm_support = true; 1644 break; 1645 default: 1646 break; 1647 } 1648 break; 1649 } 1650 if (init_data.flags.gpu_vm_support && 1651 (amdgpu_sg_display == 0)) 1652 init_data.flags.gpu_vm_support = false; 1653 1654 if (init_data.flags.gpu_vm_support) 1655 adev->mode_info.gpu_vm_support = true; 1656 1657 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1658 init_data.flags.fbc_support = true; 1659 1660 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1661 init_data.flags.multi_mon_pp_mclk_switch = true; 1662 1663 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1664 init_data.flags.disable_fractional_pwm = true; 1665 1666 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1667 init_data.flags.edp_no_power_sequencing = true; 1668 1669 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1670 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1671 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1672 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1673 1674 init_data.flags.seamless_boot_edp_requested = false; 1675 1676 if (check_seamless_boot_capability(adev)) { 1677 init_data.flags.seamless_boot_edp_requested = true; 1678 init_data.flags.allow_seamless_boot_optimization = true; 1679 DRM_INFO("Seamless boot condition check passed\n"); 1680 } 1681 1682 init_data.flags.enable_mipi_converter_optimization = true; 1683 1684 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1685 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1686 1687 INIT_LIST_HEAD(&adev->dm.da_list); 1688 1689 retrieve_dmi_info(&adev->dm); 1690 1691 /* Display Core create. */ 1692 adev->dm.dc = dc_create(&init_data); 1693 1694 if (adev->dm.dc) { 1695 DRM_INFO("Display Core v%s initialized on %s\n", DC_VER, 1696 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1697 } else { 1698 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER); 1699 goto error; 1700 } 1701 1702 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1703 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1704 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1705 } 1706 1707 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1708 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1709 if (dm_should_disable_stutter(adev->pdev)) 1710 adev->dm.dc->debug.disable_stutter = true; 1711 1712 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1713 adev->dm.dc->debug.disable_stutter = true; 1714 1715 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 1716 adev->dm.dc->debug.disable_dsc = true; 1717 1718 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1719 adev->dm.dc->debug.disable_clock_gate = true; 1720 1721 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1722 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1723 1724 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1725 1726 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1727 adev->dm.dc->debug.ignore_cable_id = true; 1728 1729 /* TODO: There is a new drm mst change where the freedom of 1730 * vc_next_start_slot update is revoked/moved into drm, instead of in 1731 * driver. This forces us to make sure to get vc_next_start_slot updated 1732 * in drm function each time without considering if mst_state is active 1733 * or not. Otherwise, next time hotplug will give wrong start_slot 1734 * number. We are implementing a temporary solution to even notify drm 1735 * mst deallocation when link is no longer of MST type when uncommitting 1736 * the stream so we will have more time to work on a proper solution. 1737 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1738 * should notify drm to do a complete "reset" of its states and stop 1739 * calling further drm mst functions when link is no longer of an MST 1740 * type. This could happen when we unplug an MST hubs/displays. When 1741 * uncommit stream comes later after unplug, we should just reset 1742 * hardware states only. 1743 */ 1744 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1745 1746 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1747 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1748 1749 r = dm_dmub_hw_init(adev); 1750 if (r) { 1751 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1752 goto error; 1753 } 1754 1755 dc_hardware_init(adev->dm.dc); 1756 1757 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1758 if (!adev->dm.hpd_rx_offload_wq) { 1759 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1760 goto error; 1761 } 1762 1763 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1764 struct dc_phy_addr_space_config pa_config; 1765 1766 mmhub_read_system_context(adev, &pa_config); 1767 1768 // Call the DC init_memory func 1769 dc_setup_system_context(adev->dm.dc, &pa_config); 1770 } 1771 1772 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1773 if (!adev->dm.freesync_module) { 1774 DRM_ERROR( 1775 "amdgpu: failed to initialize freesync_module.\n"); 1776 } else 1777 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1778 adev->dm.freesync_module); 1779 1780 amdgpu_dm_init_color_mod(); 1781 1782 if (adev->dm.dc->caps.max_links > 0) { 1783 adev->dm.vblank_control_workqueue = 1784 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1785 if (!adev->dm.vblank_control_workqueue) 1786 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1787 } 1788 1789 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1790 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1791 1792 if (!adev->dm.hdcp_workqueue) 1793 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1794 else 1795 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1796 1797 dc_init_callbacks(adev->dm.dc, &init_params); 1798 } 1799 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1800 init_completion(&adev->dm.dmub_aux_transfer_done); 1801 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1802 if (!adev->dm.dmub_notify) { 1803 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1804 goto error; 1805 } 1806 1807 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1808 if (!adev->dm.delayed_hpd_wq) { 1809 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1810 goto error; 1811 } 1812 1813 amdgpu_dm_outbox_init(adev); 1814 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1815 dmub_aux_setconfig_callback, false)) { 1816 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1817 goto error; 1818 } 1819 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1820 * It is expected that DMUB will resend any pending notifications at this point. Note 1821 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 1822 * align legacy interface initialization sequence. Connection status will be proactivly 1823 * detected once in the amdgpu_dm_initialize_drm_device. 1824 */ 1825 dc_enable_dmub_outbox(adev->dm.dc); 1826 1827 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 1828 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 1829 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 1830 } 1831 1832 if (amdgpu_dm_initialize_drm_device(adev)) { 1833 DRM_ERROR( 1834 "amdgpu: failed to initialize sw for display support.\n"); 1835 goto error; 1836 } 1837 1838 /* create fake encoders for MST */ 1839 dm_dp_create_fake_mst_encoders(adev); 1840 1841 /* TODO: Add_display_info? */ 1842 1843 /* TODO use dynamic cursor width */ 1844 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1845 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1846 1847 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1848 DRM_ERROR( 1849 "amdgpu: failed to initialize sw for display support.\n"); 1850 goto error; 1851 } 1852 1853 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1854 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1855 if (!adev->dm.secure_display_ctxs) 1856 DRM_ERROR("amdgpu: failed to initialize secure display contexts.\n"); 1857 #endif 1858 1859 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1860 1861 return 0; 1862 error: 1863 amdgpu_dm_fini(adev); 1864 1865 return -EINVAL; 1866 } 1867 1868 static int amdgpu_dm_early_fini(void *handle) 1869 { 1870 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1871 1872 amdgpu_dm_audio_fini(adev); 1873 1874 return 0; 1875 } 1876 1877 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1878 { 1879 int i; 1880 1881 if (adev->dm.vblank_control_workqueue) { 1882 destroy_workqueue(adev->dm.vblank_control_workqueue); 1883 adev->dm.vblank_control_workqueue = NULL; 1884 } 1885 1886 amdgpu_dm_destroy_drm_device(&adev->dm); 1887 1888 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1889 if (adev->dm.secure_display_ctxs) { 1890 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1891 if (adev->dm.secure_display_ctxs[i].crtc) { 1892 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1893 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1894 } 1895 } 1896 kfree(adev->dm.secure_display_ctxs); 1897 adev->dm.secure_display_ctxs = NULL; 1898 } 1899 #endif 1900 if (adev->dm.hdcp_workqueue) { 1901 #ifdef notyet 1902 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1903 #else 1904 hdcp_destroy(NULL, adev->dm.hdcp_workqueue); 1905 #endif 1906 adev->dm.hdcp_workqueue = NULL; 1907 } 1908 1909 if (adev->dm.dc) { 1910 dc_deinit_callbacks(adev->dm.dc); 1911 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1912 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1913 kfree(adev->dm.dmub_notify); 1914 adev->dm.dmub_notify = NULL; 1915 destroy_workqueue(adev->dm.delayed_hpd_wq); 1916 adev->dm.delayed_hpd_wq = NULL; 1917 } 1918 } 1919 1920 if (adev->dm.dmub_bo) 1921 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1922 &adev->dm.dmub_bo_gpu_addr, 1923 &adev->dm.dmub_bo_cpu_addr); 1924 1925 if (adev->dm.hpd_rx_offload_wq) { 1926 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1927 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1928 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1929 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1930 } 1931 } 1932 1933 kfree(adev->dm.hpd_rx_offload_wq); 1934 adev->dm.hpd_rx_offload_wq = NULL; 1935 } 1936 1937 /* DC Destroy TODO: Replace destroy DAL */ 1938 if (adev->dm.dc) 1939 dc_destroy(&adev->dm.dc); 1940 /* 1941 * TODO: pageflip, vlank interrupt 1942 * 1943 * amdgpu_dm_irq_fini(adev); 1944 */ 1945 1946 if (adev->dm.cgs_device) { 1947 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1948 adev->dm.cgs_device = NULL; 1949 } 1950 if (adev->dm.freesync_module) { 1951 mod_freesync_destroy(adev->dm.freesync_module); 1952 adev->dm.freesync_module = NULL; 1953 } 1954 1955 mutex_destroy(&adev->dm.audio_lock); 1956 mutex_destroy(&adev->dm.dc_lock); 1957 mutex_destroy(&adev->dm.dpia_aux_lock); 1958 } 1959 1960 static int load_dmcu_fw(struct amdgpu_device *adev) 1961 { 1962 const char *fw_name_dmcu = NULL; 1963 int r; 1964 const struct dmcu_firmware_header_v1_0 *hdr; 1965 1966 switch (adev->asic_type) { 1967 #if defined(CONFIG_DRM_AMD_DC_SI) 1968 case CHIP_TAHITI: 1969 case CHIP_PITCAIRN: 1970 case CHIP_VERDE: 1971 case CHIP_OLAND: 1972 #endif 1973 case CHIP_BONAIRE: 1974 case CHIP_HAWAII: 1975 case CHIP_KAVERI: 1976 case CHIP_KABINI: 1977 case CHIP_MULLINS: 1978 case CHIP_TONGA: 1979 case CHIP_FIJI: 1980 case CHIP_CARRIZO: 1981 case CHIP_STONEY: 1982 case CHIP_POLARIS11: 1983 case CHIP_POLARIS10: 1984 case CHIP_POLARIS12: 1985 case CHIP_VEGAM: 1986 case CHIP_VEGA10: 1987 case CHIP_VEGA12: 1988 case CHIP_VEGA20: 1989 return 0; 1990 case CHIP_NAVI12: 1991 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1992 break; 1993 case CHIP_RAVEN: 1994 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1995 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1996 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1997 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1998 else 1999 return 0; 2000 break; 2001 default: 2002 switch (adev->ip_versions[DCE_HWIP][0]) { 2003 case IP_VERSION(2, 0, 2): 2004 case IP_VERSION(2, 0, 3): 2005 case IP_VERSION(2, 0, 0): 2006 case IP_VERSION(2, 1, 0): 2007 case IP_VERSION(3, 0, 0): 2008 case IP_VERSION(3, 0, 2): 2009 case IP_VERSION(3, 0, 3): 2010 case IP_VERSION(3, 0, 1): 2011 case IP_VERSION(3, 1, 2): 2012 case IP_VERSION(3, 1, 3): 2013 case IP_VERSION(3, 1, 4): 2014 case IP_VERSION(3, 1, 5): 2015 case IP_VERSION(3, 1, 6): 2016 case IP_VERSION(3, 2, 0): 2017 case IP_VERSION(3, 2, 1): 2018 return 0; 2019 default: 2020 break; 2021 } 2022 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2023 return -EINVAL; 2024 } 2025 2026 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2027 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2028 return 0; 2029 } 2030 2031 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2032 if (r == -ENODEV) { 2033 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2034 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2035 adev->dm.fw_dmcu = NULL; 2036 return 0; 2037 } 2038 if (r) { 2039 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2040 fw_name_dmcu); 2041 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2042 return r; 2043 } 2044 2045 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2046 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2047 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2048 adev->firmware.fw_size += 2049 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2050 2051 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2052 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2053 adev->firmware.fw_size += 2054 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2055 2056 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2057 2058 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2059 2060 return 0; 2061 } 2062 2063 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2064 { 2065 struct amdgpu_device *adev = ctx; 2066 2067 return dm_read_reg(adev->dm.dc->ctx, address); 2068 } 2069 2070 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2071 uint32_t value) 2072 { 2073 struct amdgpu_device *adev = ctx; 2074 2075 return dm_write_reg(adev->dm.dc->ctx, address, value); 2076 } 2077 2078 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2079 { 2080 struct dmub_srv_create_params create_params; 2081 struct dmub_srv_region_params region_params; 2082 struct dmub_srv_region_info region_info; 2083 struct dmub_srv_memory_params memory_params; 2084 struct dmub_srv_fb_info *fb_info; 2085 struct dmub_srv *dmub_srv; 2086 const struct dmcub_firmware_header_v1_0 *hdr; 2087 enum dmub_asic dmub_asic; 2088 enum dmub_status status; 2089 int r; 2090 2091 switch (adev->ip_versions[DCE_HWIP][0]) { 2092 case IP_VERSION(2, 1, 0): 2093 dmub_asic = DMUB_ASIC_DCN21; 2094 break; 2095 case IP_VERSION(3, 0, 0): 2096 dmub_asic = DMUB_ASIC_DCN30; 2097 break; 2098 case IP_VERSION(3, 0, 1): 2099 dmub_asic = DMUB_ASIC_DCN301; 2100 break; 2101 case IP_VERSION(3, 0, 2): 2102 dmub_asic = DMUB_ASIC_DCN302; 2103 break; 2104 case IP_VERSION(3, 0, 3): 2105 dmub_asic = DMUB_ASIC_DCN303; 2106 break; 2107 case IP_VERSION(3, 1, 2): 2108 case IP_VERSION(3, 1, 3): 2109 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2110 break; 2111 case IP_VERSION(3, 1, 4): 2112 dmub_asic = DMUB_ASIC_DCN314; 2113 break; 2114 case IP_VERSION(3, 1, 5): 2115 dmub_asic = DMUB_ASIC_DCN315; 2116 break; 2117 case IP_VERSION(3, 1, 6): 2118 dmub_asic = DMUB_ASIC_DCN316; 2119 break; 2120 case IP_VERSION(3, 2, 0): 2121 dmub_asic = DMUB_ASIC_DCN32; 2122 break; 2123 case IP_VERSION(3, 2, 1): 2124 dmub_asic = DMUB_ASIC_DCN321; 2125 break; 2126 default: 2127 /* ASIC doesn't support DMUB. */ 2128 return 0; 2129 } 2130 2131 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2132 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2133 2134 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2135 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2136 AMDGPU_UCODE_ID_DMCUB; 2137 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2138 adev->dm.dmub_fw; 2139 adev->firmware.fw_size += 2140 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2141 2142 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2143 adev->dm.dmcub_fw_version); 2144 } 2145 2146 2147 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2148 dmub_srv = adev->dm.dmub_srv; 2149 2150 if (!dmub_srv) { 2151 DRM_ERROR("Failed to allocate DMUB service!\n"); 2152 return -ENOMEM; 2153 } 2154 2155 memset(&create_params, 0, sizeof(create_params)); 2156 create_params.user_ctx = adev; 2157 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2158 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2159 create_params.asic = dmub_asic; 2160 2161 /* Create the DMUB service. */ 2162 status = dmub_srv_create(dmub_srv, &create_params); 2163 if (status != DMUB_STATUS_OK) { 2164 DRM_ERROR("Error creating DMUB service: %d\n", status); 2165 return -EINVAL; 2166 } 2167 2168 /* Calculate the size of all the regions for the DMUB service. */ 2169 memset(®ion_params, 0, sizeof(region_params)); 2170 2171 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2172 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2173 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2174 region_params.vbios_size = adev->bios_size; 2175 region_params.fw_bss_data = region_params.bss_data_size ? 2176 adev->dm.dmub_fw->data + 2177 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2178 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2179 region_params.fw_inst_const = 2180 adev->dm.dmub_fw->data + 2181 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2182 PSP_HEADER_BYTES; 2183 region_params.is_mailbox_in_inbox = false; 2184 2185 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2186 ®ion_info); 2187 2188 if (status != DMUB_STATUS_OK) { 2189 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2190 return -EINVAL; 2191 } 2192 2193 /* 2194 * Allocate a framebuffer based on the total size of all the regions. 2195 * TODO: Move this into GART. 2196 */ 2197 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2198 AMDGPU_GEM_DOMAIN_VRAM | 2199 AMDGPU_GEM_DOMAIN_GTT, 2200 &adev->dm.dmub_bo, 2201 &adev->dm.dmub_bo_gpu_addr, 2202 &adev->dm.dmub_bo_cpu_addr); 2203 if (r) 2204 return r; 2205 2206 /* Rebase the regions on the framebuffer address. */ 2207 memset(&memory_params, 0, sizeof(memory_params)); 2208 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2209 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2210 memory_params.region_info = ®ion_info; 2211 2212 adev->dm.dmub_fb_info = 2213 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2214 fb_info = adev->dm.dmub_fb_info; 2215 2216 if (!fb_info) { 2217 DRM_ERROR( 2218 "Failed to allocate framebuffer info for DMUB service!\n"); 2219 return -ENOMEM; 2220 } 2221 2222 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2223 if (status != DMUB_STATUS_OK) { 2224 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2225 return -EINVAL; 2226 } 2227 2228 return 0; 2229 } 2230 2231 static int dm_sw_init(void *handle) 2232 { 2233 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2234 int r; 2235 2236 r = dm_dmub_sw_init(adev); 2237 if (r) 2238 return r; 2239 2240 return load_dmcu_fw(adev); 2241 } 2242 2243 static int dm_sw_fini(void *handle) 2244 { 2245 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2246 2247 kfree(adev->dm.dmub_fb_info); 2248 adev->dm.dmub_fb_info = NULL; 2249 2250 if (adev->dm.dmub_srv) { 2251 dmub_srv_destroy(adev->dm.dmub_srv); 2252 kfree(adev->dm.dmub_srv); 2253 adev->dm.dmub_srv = NULL; 2254 } 2255 2256 amdgpu_ucode_release(&adev->dm.dmub_fw); 2257 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2258 2259 return 0; 2260 } 2261 2262 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2263 { 2264 struct amdgpu_dm_connector *aconnector; 2265 struct drm_connector *connector; 2266 struct drm_connector_list_iter iter; 2267 int ret = 0; 2268 2269 drm_connector_list_iter_begin(dev, &iter); 2270 drm_for_each_connector_iter(connector, &iter) { 2271 aconnector = to_amdgpu_dm_connector(connector); 2272 if (aconnector->dc_link->type == dc_connection_mst_branch && 2273 aconnector->mst_mgr.aux) { 2274 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2275 aconnector, 2276 aconnector->base.base.id); 2277 2278 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2279 if (ret < 0) { 2280 DRM_ERROR("DM_MST: Failed to start MST\n"); 2281 aconnector->dc_link->type = 2282 dc_connection_single; 2283 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2284 aconnector->dc_link); 2285 break; 2286 } 2287 } 2288 } 2289 drm_connector_list_iter_end(&iter); 2290 2291 return ret; 2292 } 2293 2294 static int dm_late_init(void *handle) 2295 { 2296 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2297 2298 struct dmcu_iram_parameters params; 2299 unsigned int linear_lut[16]; 2300 int i; 2301 struct dmcu *dmcu = NULL; 2302 2303 dmcu = adev->dm.dc->res_pool->dmcu; 2304 2305 for (i = 0; i < 16; i++) 2306 linear_lut[i] = 0xFFFF * i / 15; 2307 2308 params.set = 0; 2309 params.backlight_ramping_override = false; 2310 params.backlight_ramping_start = 0xCCCC; 2311 params.backlight_ramping_reduction = 0xCCCCCCCC; 2312 params.backlight_lut_array_size = 16; 2313 params.backlight_lut_array = linear_lut; 2314 2315 /* Min backlight level after ABM reduction, Don't allow below 1% 2316 * 0xFFFF x 0.01 = 0x28F 2317 */ 2318 params.min_abm_backlight = 0x28F; 2319 /* In the case where abm is implemented on dmcub, 2320 * dmcu object will be null. 2321 * ABM 2.4 and up are implemented on dmcub. 2322 */ 2323 if (dmcu) { 2324 if (!dmcu_load_iram(dmcu, params)) 2325 return -EINVAL; 2326 } else if (adev->dm.dc->ctx->dmub_srv) { 2327 struct dc_link *edp_links[MAX_NUM_EDP]; 2328 int edp_num; 2329 2330 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2331 for (i = 0; i < edp_num; i++) { 2332 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2333 return -EINVAL; 2334 } 2335 } 2336 2337 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2338 } 2339 2340 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2341 { 2342 int ret; 2343 u8 guid[16]; 2344 u64 tmp64; 2345 2346 mutex_lock(&mgr->lock); 2347 if (!mgr->mst_primary) 2348 goto out_fail; 2349 2350 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2351 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2352 goto out_fail; 2353 } 2354 2355 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2356 DP_MST_EN | 2357 DP_UP_REQ_EN | 2358 DP_UPSTREAM_IS_SRC); 2359 if (ret < 0) { 2360 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2361 goto out_fail; 2362 } 2363 2364 /* Some hubs forget their guids after they resume */ 2365 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, guid, 16); 2366 if (ret != 16) { 2367 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2368 goto out_fail; 2369 } 2370 2371 if (memchr_inv(guid, 0, 16) == NULL) { 2372 tmp64 = get_jiffies_64(); 2373 memcpy(&guid[0], &tmp64, sizeof(u64)); 2374 memcpy(&guid[8], &tmp64, sizeof(u64)); 2375 2376 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, guid, 16); 2377 2378 if (ret != 16) { 2379 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2380 goto out_fail; 2381 } 2382 } 2383 2384 memcpy(mgr->mst_primary->guid, guid, 16); 2385 2386 out_fail: 2387 mutex_unlock(&mgr->lock); 2388 } 2389 2390 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2391 { 2392 struct amdgpu_dm_connector *aconnector; 2393 struct drm_connector *connector; 2394 struct drm_connector_list_iter iter; 2395 struct drm_dp_mst_topology_mgr *mgr; 2396 2397 drm_connector_list_iter_begin(dev, &iter); 2398 drm_for_each_connector_iter(connector, &iter) { 2399 aconnector = to_amdgpu_dm_connector(connector); 2400 if (aconnector->dc_link->type != dc_connection_mst_branch || 2401 aconnector->mst_root) 2402 continue; 2403 2404 mgr = &aconnector->mst_mgr; 2405 2406 if (suspend) { 2407 drm_dp_mst_topology_mgr_suspend(mgr); 2408 } else { 2409 /* if extended timeout is supported in hardware, 2410 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2411 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2412 */ 2413 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2414 if (!dp_is_lttpr_present(aconnector->dc_link)) 2415 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2416 2417 /* TODO: move resume_mst_branch_status() into drm mst resume again 2418 * once topology probing work is pulled out from mst resume into mst 2419 * resume 2nd step. mst resume 2nd step should be called after old 2420 * state getting restored (i.e. drm_atomic_helper_resume()). 2421 */ 2422 resume_mst_branch_status(mgr); 2423 } 2424 } 2425 drm_connector_list_iter_end(&iter); 2426 } 2427 2428 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2429 { 2430 int ret = 0; 2431 2432 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2433 * on window driver dc implementation. 2434 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2435 * should be passed to smu during boot up and resume from s3. 2436 * boot up: dc calculate dcn watermark clock settings within dc_create, 2437 * dcn20_resource_construct 2438 * then call pplib functions below to pass the settings to smu: 2439 * smu_set_watermarks_for_clock_ranges 2440 * smu_set_watermarks_table 2441 * navi10_set_watermarks_table 2442 * smu_write_watermarks_table 2443 * 2444 * For Renoir, clock settings of dcn watermark are also fixed values. 2445 * dc has implemented different flow for window driver: 2446 * dc_hardware_init / dc_set_power_state 2447 * dcn10_init_hw 2448 * notify_wm_ranges 2449 * set_wm_ranges 2450 * -- Linux 2451 * smu_set_watermarks_for_clock_ranges 2452 * renoir_set_watermarks_table 2453 * smu_write_watermarks_table 2454 * 2455 * For Linux, 2456 * dc_hardware_init -> amdgpu_dm_init 2457 * dc_set_power_state --> dm_resume 2458 * 2459 * therefore, this function apply to navi10/12/14 but not Renoir 2460 * * 2461 */ 2462 switch (adev->ip_versions[DCE_HWIP][0]) { 2463 case IP_VERSION(2, 0, 2): 2464 case IP_VERSION(2, 0, 0): 2465 break; 2466 default: 2467 return 0; 2468 } 2469 2470 ret = amdgpu_dpm_write_watermarks_table(adev); 2471 if (ret) { 2472 DRM_ERROR("Failed to update WMTABLE!\n"); 2473 return ret; 2474 } 2475 2476 return 0; 2477 } 2478 2479 /** 2480 * dm_hw_init() - Initialize DC device 2481 * @handle: The base driver device containing the amdgpu_dm device. 2482 * 2483 * Initialize the &struct amdgpu_display_manager device. This involves calling 2484 * the initializers of each DM component, then populating the struct with them. 2485 * 2486 * Although the function implies hardware initialization, both hardware and 2487 * software are initialized here. Splitting them out to their relevant init 2488 * hooks is a future TODO item. 2489 * 2490 * Some notable things that are initialized here: 2491 * 2492 * - Display Core, both software and hardware 2493 * - DC modules that we need (freesync and color management) 2494 * - DRM software states 2495 * - Interrupt sources and handlers 2496 * - Vblank support 2497 * - Debug FS entries, if enabled 2498 */ 2499 static int dm_hw_init(void *handle) 2500 { 2501 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2502 /* Create DAL display manager */ 2503 amdgpu_dm_init(adev); 2504 amdgpu_dm_hpd_init(adev); 2505 2506 return 0; 2507 } 2508 2509 /** 2510 * dm_hw_fini() - Teardown DC device 2511 * @handle: The base driver device containing the amdgpu_dm device. 2512 * 2513 * Teardown components within &struct amdgpu_display_manager that require 2514 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2515 * were loaded. Also flush IRQ workqueues and disable them. 2516 */ 2517 static int dm_hw_fini(void *handle) 2518 { 2519 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2520 2521 amdgpu_dm_hpd_fini(adev); 2522 2523 amdgpu_dm_irq_fini(adev); 2524 amdgpu_dm_fini(adev); 2525 return 0; 2526 } 2527 2528 2529 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2530 struct dc_state *state, bool enable) 2531 { 2532 enum dc_irq_source irq_source; 2533 struct amdgpu_crtc *acrtc; 2534 int rc = -EBUSY; 2535 int i = 0; 2536 2537 for (i = 0; i < state->stream_count; i++) { 2538 acrtc = get_crtc_by_otg_inst( 2539 adev, state->stream_status[i].primary_otg_inst); 2540 2541 if (acrtc && state->stream_status[i].plane_count != 0) { 2542 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2543 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2544 if (rc) 2545 DRM_WARN("Failed to %s pflip interrupts\n", 2546 enable ? "enable" : "disable"); 2547 2548 if (enable) { 2549 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 2550 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 2551 } else 2552 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 2553 2554 if (rc) 2555 DRM_WARN("Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 2556 2557 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 2558 /* During gpu-reset we disable and then enable vblank irq, so 2559 * don't use amdgpu_irq_get/put() to avoid refcount change. 2560 */ 2561 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 2562 DRM_WARN("Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 2563 } 2564 } 2565 2566 } 2567 2568 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2569 { 2570 struct dc_state *context = NULL; 2571 enum dc_status res = DC_ERROR_UNEXPECTED; 2572 int i; 2573 struct dc_stream_state *del_streams[MAX_PIPES]; 2574 int del_streams_count = 0; 2575 2576 memset(del_streams, 0, sizeof(del_streams)); 2577 2578 context = dc_create_state(dc); 2579 if (context == NULL) 2580 goto context_alloc_fail; 2581 2582 dc_resource_state_copy_construct_current(dc, context); 2583 2584 /* First remove from context all streams */ 2585 for (i = 0; i < context->stream_count; i++) { 2586 struct dc_stream_state *stream = context->streams[i]; 2587 2588 del_streams[del_streams_count++] = stream; 2589 } 2590 2591 /* Remove all planes for removed streams and then remove the streams */ 2592 for (i = 0; i < del_streams_count; i++) { 2593 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2594 res = DC_FAIL_DETACH_SURFACES; 2595 goto fail; 2596 } 2597 2598 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2599 if (res != DC_OK) 2600 goto fail; 2601 } 2602 2603 res = dc_commit_streams(dc, context->streams, context->stream_count); 2604 2605 fail: 2606 dc_release_state(context); 2607 2608 context_alloc_fail: 2609 return res; 2610 } 2611 2612 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2613 { 2614 int i; 2615 2616 if (dm->hpd_rx_offload_wq) { 2617 for (i = 0; i < dm->dc->caps.max_links; i++) 2618 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2619 } 2620 } 2621 2622 static int dm_suspend(void *handle) 2623 { 2624 struct amdgpu_device *adev = handle; 2625 struct amdgpu_display_manager *dm = &adev->dm; 2626 int ret = 0; 2627 2628 if (amdgpu_in_reset(adev)) { 2629 mutex_lock(&dm->dc_lock); 2630 2631 dc_allow_idle_optimizations(adev->dm.dc, false); 2632 2633 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2634 2635 if (dm->cached_dc_state) 2636 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2637 2638 amdgpu_dm_commit_zero_streams(dm->dc); 2639 2640 amdgpu_dm_irq_suspend(adev); 2641 2642 hpd_rx_irq_work_suspend(dm); 2643 2644 return ret; 2645 } 2646 2647 WARN_ON(adev->dm.cached_state); 2648 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2649 2650 s3_handle_mst(adev_to_drm(adev), true); 2651 2652 amdgpu_dm_irq_suspend(adev); 2653 2654 hpd_rx_irq_work_suspend(dm); 2655 2656 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2657 2658 return 0; 2659 } 2660 2661 struct amdgpu_dm_connector * 2662 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2663 struct drm_crtc *crtc) 2664 { 2665 u32 i; 2666 struct drm_connector_state *new_con_state; 2667 struct drm_connector *connector; 2668 struct drm_crtc *crtc_from_state; 2669 2670 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2671 crtc_from_state = new_con_state->crtc; 2672 2673 if (crtc_from_state == crtc) 2674 return to_amdgpu_dm_connector(connector); 2675 } 2676 2677 return NULL; 2678 } 2679 2680 static void emulated_link_detect(struct dc_link *link) 2681 { 2682 struct dc_sink_init_data sink_init_data = { 0 }; 2683 struct display_sink_capability sink_caps = { 0 }; 2684 enum dc_edid_status edid_status; 2685 struct dc_context *dc_ctx = link->ctx; 2686 struct dc_sink *sink = NULL; 2687 struct dc_sink *prev_sink = NULL; 2688 2689 link->type = dc_connection_none; 2690 prev_sink = link->local_sink; 2691 2692 if (prev_sink) 2693 dc_sink_release(prev_sink); 2694 2695 switch (link->connector_signal) { 2696 case SIGNAL_TYPE_HDMI_TYPE_A: { 2697 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2698 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2699 break; 2700 } 2701 2702 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2703 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2704 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2705 break; 2706 } 2707 2708 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2709 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2710 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2711 break; 2712 } 2713 2714 case SIGNAL_TYPE_LVDS: { 2715 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2716 sink_caps.signal = SIGNAL_TYPE_LVDS; 2717 break; 2718 } 2719 2720 case SIGNAL_TYPE_EDP: { 2721 sink_caps.transaction_type = 2722 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2723 sink_caps.signal = SIGNAL_TYPE_EDP; 2724 break; 2725 } 2726 2727 case SIGNAL_TYPE_DISPLAY_PORT: { 2728 sink_caps.transaction_type = 2729 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2730 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2731 break; 2732 } 2733 2734 default: 2735 DC_ERROR("Invalid connector type! signal:%d\n", 2736 link->connector_signal); 2737 return; 2738 } 2739 2740 sink_init_data.link = link; 2741 sink_init_data.sink_signal = sink_caps.signal; 2742 2743 sink = dc_sink_create(&sink_init_data); 2744 if (!sink) { 2745 DC_ERROR("Failed to create sink!\n"); 2746 return; 2747 } 2748 2749 /* dc_sink_create returns a new reference */ 2750 link->local_sink = sink; 2751 2752 edid_status = dm_helpers_read_local_edid( 2753 link->ctx, 2754 link, 2755 sink); 2756 2757 if (edid_status != EDID_OK) 2758 DC_ERROR("Failed to read EDID"); 2759 2760 } 2761 2762 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2763 struct amdgpu_display_manager *dm) 2764 { 2765 struct { 2766 struct dc_surface_update surface_updates[MAX_SURFACES]; 2767 struct dc_plane_info plane_infos[MAX_SURFACES]; 2768 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2769 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2770 struct dc_stream_update stream_update; 2771 } *bundle; 2772 int k, m; 2773 2774 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2775 2776 if (!bundle) { 2777 dm_error("Failed to allocate update bundle\n"); 2778 goto cleanup; 2779 } 2780 2781 for (k = 0; k < dc_state->stream_count; k++) { 2782 bundle->stream_update.stream = dc_state->streams[k]; 2783 2784 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2785 bundle->surface_updates[m].surface = 2786 dc_state->stream_status->plane_states[m]; 2787 bundle->surface_updates[m].surface->force_full_update = 2788 true; 2789 } 2790 2791 update_planes_and_stream_adapter(dm->dc, 2792 UPDATE_TYPE_FULL, 2793 dc_state->stream_status->plane_count, 2794 dc_state->streams[k], 2795 &bundle->stream_update, 2796 bundle->surface_updates); 2797 } 2798 2799 cleanup: 2800 kfree(bundle); 2801 } 2802 2803 static int dm_resume(void *handle) 2804 { 2805 struct amdgpu_device *adev = handle; 2806 struct drm_device *ddev = adev_to_drm(adev); 2807 struct amdgpu_display_manager *dm = &adev->dm; 2808 struct amdgpu_dm_connector *aconnector; 2809 struct drm_connector *connector; 2810 struct drm_connector_list_iter iter; 2811 struct drm_crtc *crtc; 2812 struct drm_crtc_state *new_crtc_state; 2813 struct dm_crtc_state *dm_new_crtc_state; 2814 struct drm_plane *plane; 2815 struct drm_plane_state *new_plane_state; 2816 struct dm_plane_state *dm_new_plane_state; 2817 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2818 enum dc_connection_type new_connection_type = dc_connection_none; 2819 struct dc_state *dc_state; 2820 int i, r, j, ret; 2821 bool need_hotplug = false; 2822 2823 if (amdgpu_in_reset(adev)) { 2824 dc_state = dm->cached_dc_state; 2825 2826 /* 2827 * The dc->current_state is backed up into dm->cached_dc_state 2828 * before we commit 0 streams. 2829 * 2830 * DC will clear link encoder assignments on the real state 2831 * but the changes won't propagate over to the copy we made 2832 * before the 0 streams commit. 2833 * 2834 * DC expects that link encoder assignments are *not* valid 2835 * when committing a state, so as a workaround we can copy 2836 * off of the current state. 2837 * 2838 * We lose the previous assignments, but we had already 2839 * commit 0 streams anyway. 2840 */ 2841 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2842 2843 r = dm_dmub_hw_init(adev); 2844 if (r) 2845 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2846 2847 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2848 dc_resume(dm->dc); 2849 2850 amdgpu_dm_irq_resume_early(adev); 2851 2852 for (i = 0; i < dc_state->stream_count; i++) { 2853 dc_state->streams[i]->mode_changed = true; 2854 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2855 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2856 = 0xffffffff; 2857 } 2858 } 2859 2860 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2861 amdgpu_dm_outbox_init(adev); 2862 dc_enable_dmub_outbox(adev->dm.dc); 2863 } 2864 2865 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2866 2867 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2868 2869 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2870 2871 dc_release_state(dm->cached_dc_state); 2872 dm->cached_dc_state = NULL; 2873 2874 amdgpu_dm_irq_resume_late(adev); 2875 2876 mutex_unlock(&dm->dc_lock); 2877 2878 return 0; 2879 } 2880 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2881 dc_release_state(dm_state->context); 2882 dm_state->context = dc_create_state(dm->dc); 2883 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2884 dc_resource_state_construct(dm->dc, dm_state->context); 2885 2886 /* Before powering on DC we need to re-initialize DMUB. */ 2887 dm_dmub_hw_resume(adev); 2888 2889 /* Re-enable outbox interrupts for DPIA. */ 2890 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2891 amdgpu_dm_outbox_init(adev); 2892 dc_enable_dmub_outbox(adev->dm.dc); 2893 } 2894 2895 /* power on hardware */ 2896 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2897 2898 /* program HPD filter */ 2899 dc_resume(dm->dc); 2900 2901 /* 2902 * early enable HPD Rx IRQ, should be done before set mode as short 2903 * pulse interrupts are used for MST 2904 */ 2905 amdgpu_dm_irq_resume_early(adev); 2906 2907 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2908 s3_handle_mst(ddev, false); 2909 2910 /* Do detection*/ 2911 drm_connector_list_iter_begin(ddev, &iter); 2912 drm_for_each_connector_iter(connector, &iter) { 2913 aconnector = to_amdgpu_dm_connector(connector); 2914 2915 if (!aconnector->dc_link) 2916 continue; 2917 2918 /* 2919 * this is the case when traversing through already created end sink 2920 * MST connectors, should be skipped 2921 */ 2922 if (aconnector && aconnector->mst_root) 2923 continue; 2924 2925 mutex_lock(&aconnector->hpd_lock); 2926 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2927 DRM_ERROR("KMS: Failed to detect connector\n"); 2928 2929 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2930 emulated_link_detect(aconnector->dc_link); 2931 } else { 2932 mutex_lock(&dm->dc_lock); 2933 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2934 mutex_unlock(&dm->dc_lock); 2935 } 2936 2937 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2938 aconnector->fake_enable = false; 2939 2940 if (aconnector->dc_sink) 2941 dc_sink_release(aconnector->dc_sink); 2942 aconnector->dc_sink = NULL; 2943 amdgpu_dm_update_connector_after_detect(aconnector); 2944 mutex_unlock(&aconnector->hpd_lock); 2945 } 2946 drm_connector_list_iter_end(&iter); 2947 2948 /* Force mode set in atomic commit */ 2949 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2950 new_crtc_state->active_changed = true; 2951 2952 /* 2953 * atomic_check is expected to create the dc states. We need to release 2954 * them here, since they were duplicated as part of the suspend 2955 * procedure. 2956 */ 2957 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2958 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2959 if (dm_new_crtc_state->stream) { 2960 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2961 dc_stream_release(dm_new_crtc_state->stream); 2962 dm_new_crtc_state->stream = NULL; 2963 } 2964 dm_new_crtc_state->base.color_mgmt_changed = true; 2965 } 2966 2967 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2968 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2969 if (dm_new_plane_state->dc_state) { 2970 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2971 dc_plane_state_release(dm_new_plane_state->dc_state); 2972 dm_new_plane_state->dc_state = NULL; 2973 } 2974 } 2975 2976 drm_atomic_helper_resume(ddev, dm->cached_state); 2977 2978 dm->cached_state = NULL; 2979 2980 /* Do mst topology probing after resuming cached state*/ 2981 drm_connector_list_iter_begin(ddev, &iter); 2982 drm_for_each_connector_iter(connector, &iter) { 2983 2984 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2985 continue; 2986 2987 aconnector = to_amdgpu_dm_connector(connector); 2988 if (aconnector->dc_link->type != dc_connection_mst_branch || 2989 aconnector->mst_root) 2990 continue; 2991 2992 ret = drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr, true); 2993 2994 if (ret < 0) { 2995 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2996 aconnector->dc_link); 2997 need_hotplug = true; 2998 } 2999 } 3000 drm_connector_list_iter_end(&iter); 3001 3002 if (need_hotplug) 3003 drm_kms_helper_hotplug_event(ddev); 3004 3005 amdgpu_dm_irq_resume_late(adev); 3006 3007 amdgpu_dm_smu_write_watermarks_table(adev); 3008 3009 return 0; 3010 } 3011 3012 /** 3013 * DOC: DM Lifecycle 3014 * 3015 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3016 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3017 * the base driver's device list to be initialized and torn down accordingly. 3018 * 3019 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3020 */ 3021 3022 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3023 .name = "dm", 3024 .early_init = dm_early_init, 3025 .late_init = dm_late_init, 3026 .sw_init = dm_sw_init, 3027 .sw_fini = dm_sw_fini, 3028 .early_fini = amdgpu_dm_early_fini, 3029 .hw_init = dm_hw_init, 3030 .hw_fini = dm_hw_fini, 3031 .suspend = dm_suspend, 3032 .resume = dm_resume, 3033 .is_idle = dm_is_idle, 3034 .wait_for_idle = dm_wait_for_idle, 3035 .check_soft_reset = dm_check_soft_reset, 3036 .soft_reset = dm_soft_reset, 3037 .set_clockgating_state = dm_set_clockgating_state, 3038 .set_powergating_state = dm_set_powergating_state, 3039 }; 3040 3041 const struct amdgpu_ip_block_version dm_ip_block = { 3042 .type = AMD_IP_BLOCK_TYPE_DCE, 3043 .major = 1, 3044 .minor = 0, 3045 .rev = 0, 3046 .funcs = &amdgpu_dm_funcs, 3047 }; 3048 3049 3050 /** 3051 * DOC: atomic 3052 * 3053 * *WIP* 3054 */ 3055 3056 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3057 .fb_create = amdgpu_display_user_framebuffer_create, 3058 .get_format_info = amdgpu_dm_plane_get_format_info, 3059 .atomic_check = amdgpu_dm_atomic_check, 3060 .atomic_commit = drm_atomic_helper_commit, 3061 }; 3062 3063 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3064 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3065 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3066 }; 3067 3068 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3069 { 3070 struct amdgpu_dm_backlight_caps *caps; 3071 struct drm_connector *conn_base; 3072 struct amdgpu_device *adev; 3073 struct drm_luminance_range_info *luminance_range; 3074 3075 if (aconnector->bl_idx == -1 || 3076 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3077 return; 3078 3079 conn_base = &aconnector->base; 3080 adev = drm_to_adev(conn_base->dev); 3081 3082 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3083 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3084 caps->aux_support = false; 3085 3086 if (caps->ext_caps->bits.oled == 1 3087 /* 3088 * || 3089 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3090 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3091 */) 3092 caps->aux_support = true; 3093 3094 if (amdgpu_backlight == 0) 3095 caps->aux_support = false; 3096 else if (amdgpu_backlight == 1) 3097 caps->aux_support = true; 3098 3099 luminance_range = &conn_base->display_info.luminance_range; 3100 3101 if (luminance_range->max_luminance) { 3102 caps->aux_min_input_signal = luminance_range->min_luminance; 3103 caps->aux_max_input_signal = luminance_range->max_luminance; 3104 } else { 3105 caps->aux_min_input_signal = 0; 3106 caps->aux_max_input_signal = 512; 3107 } 3108 } 3109 3110 void amdgpu_dm_update_connector_after_detect( 3111 struct amdgpu_dm_connector *aconnector) 3112 { 3113 struct drm_connector *connector = &aconnector->base; 3114 struct drm_device *dev = connector->dev; 3115 struct dc_sink *sink; 3116 3117 /* MST handled by drm_mst framework */ 3118 if (aconnector->mst_mgr.mst_state == true) 3119 return; 3120 3121 sink = aconnector->dc_link->local_sink; 3122 if (sink) 3123 dc_sink_retain(sink); 3124 3125 /* 3126 * Edid mgmt connector gets first update only in mode_valid hook and then 3127 * the connector sink is set to either fake or physical sink depends on link status. 3128 * Skip if already done during boot. 3129 */ 3130 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3131 && aconnector->dc_em_sink) { 3132 3133 /* 3134 * For S3 resume with headless use eml_sink to fake stream 3135 * because on resume connector->sink is set to NULL 3136 */ 3137 mutex_lock(&dev->mode_config.mutex); 3138 3139 if (sink) { 3140 if (aconnector->dc_sink) { 3141 amdgpu_dm_update_freesync_caps(connector, NULL); 3142 /* 3143 * retain and release below are used to 3144 * bump up refcount for sink because the link doesn't point 3145 * to it anymore after disconnect, so on next crtc to connector 3146 * reshuffle by UMD we will get into unwanted dc_sink release 3147 */ 3148 dc_sink_release(aconnector->dc_sink); 3149 } 3150 aconnector->dc_sink = sink; 3151 dc_sink_retain(aconnector->dc_sink); 3152 amdgpu_dm_update_freesync_caps(connector, 3153 aconnector->edid); 3154 } else { 3155 amdgpu_dm_update_freesync_caps(connector, NULL); 3156 if (!aconnector->dc_sink) { 3157 aconnector->dc_sink = aconnector->dc_em_sink; 3158 dc_sink_retain(aconnector->dc_sink); 3159 } 3160 } 3161 3162 mutex_unlock(&dev->mode_config.mutex); 3163 3164 if (sink) 3165 dc_sink_release(sink); 3166 return; 3167 } 3168 3169 /* 3170 * TODO: temporary guard to look for proper fix 3171 * if this sink is MST sink, we should not do anything 3172 */ 3173 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3174 dc_sink_release(sink); 3175 return; 3176 } 3177 3178 if (aconnector->dc_sink == sink) { 3179 /* 3180 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3181 * Do nothing!! 3182 */ 3183 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3184 aconnector->connector_id); 3185 if (sink) 3186 dc_sink_release(sink); 3187 return; 3188 } 3189 3190 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3191 aconnector->connector_id, aconnector->dc_sink, sink); 3192 3193 mutex_lock(&dev->mode_config.mutex); 3194 3195 /* 3196 * 1. Update status of the drm connector 3197 * 2. Send an event and let userspace tell us what to do 3198 */ 3199 if (sink) { 3200 /* 3201 * TODO: check if we still need the S3 mode update workaround. 3202 * If yes, put it here. 3203 */ 3204 if (aconnector->dc_sink) { 3205 amdgpu_dm_update_freesync_caps(connector, NULL); 3206 dc_sink_release(aconnector->dc_sink); 3207 } 3208 3209 aconnector->dc_sink = sink; 3210 dc_sink_retain(aconnector->dc_sink); 3211 if (sink->dc_edid.length == 0) { 3212 aconnector->edid = NULL; 3213 if (aconnector->dc_link->aux_mode) { 3214 drm_dp_cec_unset_edid( 3215 &aconnector->dm_dp_aux.aux); 3216 } 3217 } else { 3218 aconnector->edid = 3219 (struct edid *)sink->dc_edid.raw_edid; 3220 3221 if (aconnector->dc_link->aux_mode) 3222 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3223 aconnector->edid); 3224 } 3225 3226 if (!aconnector->timing_requested) { 3227 aconnector->timing_requested = 3228 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3229 if (!aconnector->timing_requested) 3230 dm_error("failed to create aconnector->requested_timing\n"); 3231 } 3232 3233 drm_connector_update_edid_property(connector, aconnector->edid); 3234 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3235 update_connector_ext_caps(aconnector); 3236 } else { 3237 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3238 amdgpu_dm_update_freesync_caps(connector, NULL); 3239 drm_connector_update_edid_property(connector, NULL); 3240 aconnector->num_modes = 0; 3241 dc_sink_release(aconnector->dc_sink); 3242 aconnector->dc_sink = NULL; 3243 aconnector->edid = NULL; 3244 kfree(aconnector->timing_requested); 3245 aconnector->timing_requested = NULL; 3246 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3247 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3248 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3249 } 3250 3251 mutex_unlock(&dev->mode_config.mutex); 3252 3253 update_subconnector_property(aconnector); 3254 3255 if (sink) 3256 dc_sink_release(sink); 3257 } 3258 3259 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3260 { 3261 struct drm_connector *connector = &aconnector->base; 3262 struct drm_device *dev = connector->dev; 3263 enum dc_connection_type new_connection_type = dc_connection_none; 3264 struct amdgpu_device *adev = drm_to_adev(dev); 3265 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3266 bool ret = false; 3267 3268 if (adev->dm.disable_hpd_irq) 3269 return; 3270 3271 /* 3272 * In case of failure or MST no need to update connector status or notify the OS 3273 * since (for MST case) MST does this in its own context. 3274 */ 3275 mutex_lock(&aconnector->hpd_lock); 3276 3277 if (adev->dm.hdcp_workqueue) { 3278 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3279 dm_con_state->update_hdcp = true; 3280 } 3281 if (aconnector->fake_enable) 3282 aconnector->fake_enable = false; 3283 3284 aconnector->timing_changed = false; 3285 3286 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3287 DRM_ERROR("KMS: Failed to detect connector\n"); 3288 3289 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3290 emulated_link_detect(aconnector->dc_link); 3291 3292 drm_modeset_lock_all(dev); 3293 dm_restore_drm_connector_state(dev, connector); 3294 drm_modeset_unlock_all(dev); 3295 3296 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3297 drm_kms_helper_connector_hotplug_event(connector); 3298 } else { 3299 mutex_lock(&adev->dm.dc_lock); 3300 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3301 mutex_unlock(&adev->dm.dc_lock); 3302 if (ret) { 3303 amdgpu_dm_update_connector_after_detect(aconnector); 3304 3305 drm_modeset_lock_all(dev); 3306 dm_restore_drm_connector_state(dev, connector); 3307 drm_modeset_unlock_all(dev); 3308 3309 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3310 drm_kms_helper_connector_hotplug_event(connector); 3311 } 3312 } 3313 mutex_unlock(&aconnector->hpd_lock); 3314 3315 } 3316 3317 static void handle_hpd_irq(void *param) 3318 { 3319 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3320 3321 handle_hpd_irq_helper(aconnector); 3322 3323 } 3324 3325 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3326 union hpd_irq_data hpd_irq_data) 3327 { 3328 struct hpd_rx_irq_offload_work *offload_work = 3329 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3330 3331 if (!offload_work) { 3332 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3333 return; 3334 } 3335 3336 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3337 offload_work->data = hpd_irq_data; 3338 offload_work->offload_wq = offload_wq; 3339 3340 queue_work(offload_wq->wq, &offload_work->work); 3341 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3342 } 3343 3344 static void handle_hpd_rx_irq(void *param) 3345 { 3346 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3347 struct drm_connector *connector = &aconnector->base; 3348 struct drm_device *dev = connector->dev; 3349 struct dc_link *dc_link = aconnector->dc_link; 3350 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3351 bool result = false; 3352 enum dc_connection_type new_connection_type = dc_connection_none; 3353 struct amdgpu_device *adev = drm_to_adev(dev); 3354 union hpd_irq_data hpd_irq_data; 3355 bool link_loss = false; 3356 bool has_left_work = false; 3357 int idx = dc_link->link_index; 3358 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3359 3360 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3361 3362 if (adev->dm.disable_hpd_irq) 3363 return; 3364 3365 /* 3366 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3367 * conflict, after implement i2c helper, this mutex should be 3368 * retired. 3369 */ 3370 mutex_lock(&aconnector->hpd_lock); 3371 3372 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3373 &link_loss, true, &has_left_work); 3374 3375 if (!has_left_work) 3376 goto out; 3377 3378 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3379 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3380 goto out; 3381 } 3382 3383 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3384 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3385 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3386 bool skip = false; 3387 3388 /* 3389 * DOWN_REP_MSG_RDY is also handled by polling method 3390 * mgr->cbs->poll_hpd_irq() 3391 */ 3392 spin_lock(&offload_wq->offload_lock); 3393 skip = offload_wq->is_handling_mst_msg_rdy_event; 3394 3395 if (!skip) 3396 offload_wq->is_handling_mst_msg_rdy_event = true; 3397 3398 spin_unlock(&offload_wq->offload_lock); 3399 3400 if (!skip) 3401 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3402 3403 goto out; 3404 } 3405 3406 if (link_loss) { 3407 bool skip = false; 3408 3409 spin_lock(&offload_wq->offload_lock); 3410 skip = offload_wq->is_handling_link_loss; 3411 3412 if (!skip) 3413 offload_wq->is_handling_link_loss = true; 3414 3415 spin_unlock(&offload_wq->offload_lock); 3416 3417 if (!skip) 3418 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3419 3420 goto out; 3421 } 3422 } 3423 3424 out: 3425 if (result && !is_mst_root_connector) { 3426 /* Downstream Port status changed. */ 3427 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3428 DRM_ERROR("KMS: Failed to detect connector\n"); 3429 3430 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3431 emulated_link_detect(dc_link); 3432 3433 if (aconnector->fake_enable) 3434 aconnector->fake_enable = false; 3435 3436 amdgpu_dm_update_connector_after_detect(aconnector); 3437 3438 3439 drm_modeset_lock_all(dev); 3440 dm_restore_drm_connector_state(dev, connector); 3441 drm_modeset_unlock_all(dev); 3442 3443 drm_kms_helper_connector_hotplug_event(connector); 3444 } else { 3445 bool ret = false; 3446 3447 mutex_lock(&adev->dm.dc_lock); 3448 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3449 mutex_unlock(&adev->dm.dc_lock); 3450 3451 if (ret) { 3452 if (aconnector->fake_enable) 3453 aconnector->fake_enable = false; 3454 3455 amdgpu_dm_update_connector_after_detect(aconnector); 3456 3457 drm_modeset_lock_all(dev); 3458 dm_restore_drm_connector_state(dev, connector); 3459 drm_modeset_unlock_all(dev); 3460 3461 drm_kms_helper_connector_hotplug_event(connector); 3462 } 3463 } 3464 } 3465 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3466 if (adev->dm.hdcp_workqueue) 3467 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3468 } 3469 3470 if (dc_link->type != dc_connection_mst_branch) 3471 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3472 3473 mutex_unlock(&aconnector->hpd_lock); 3474 } 3475 3476 static void register_hpd_handlers(struct amdgpu_device *adev) 3477 { 3478 struct drm_device *dev = adev_to_drm(adev); 3479 struct drm_connector *connector; 3480 struct amdgpu_dm_connector *aconnector; 3481 const struct dc_link *dc_link; 3482 struct dc_interrupt_params int_params = {0}; 3483 3484 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3485 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3486 3487 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3488 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) 3489 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3490 3491 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) 3492 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3493 } 3494 3495 list_for_each_entry(connector, 3496 &dev->mode_config.connector_list, head) { 3497 3498 aconnector = to_amdgpu_dm_connector(connector); 3499 dc_link = aconnector->dc_link; 3500 3501 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 3502 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3503 int_params.irq_source = dc_link->irq_source_hpd; 3504 3505 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3506 handle_hpd_irq, 3507 (void *) aconnector); 3508 } 3509 3510 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 3511 3512 /* Also register for DP short pulse (hpd_rx). */ 3513 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3514 int_params.irq_source = dc_link->irq_source_hpd_rx; 3515 3516 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3517 handle_hpd_rx_irq, 3518 (void *) aconnector); 3519 } 3520 } 3521 } 3522 3523 #if defined(CONFIG_DRM_AMD_DC_SI) 3524 /* Register IRQ sources and initialize IRQ callbacks */ 3525 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3526 { 3527 struct dc *dc = adev->dm.dc; 3528 struct common_irq_params *c_irq_params; 3529 struct dc_interrupt_params int_params = {0}; 3530 int r; 3531 int i; 3532 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3533 3534 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3535 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3536 3537 /* 3538 * Actions of amdgpu_irq_add_id(): 3539 * 1. Register a set() function with base driver. 3540 * Base driver will call set() function to enable/disable an 3541 * interrupt in DC hardware. 3542 * 2. Register amdgpu_dm_irq_handler(). 3543 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3544 * coming from DC hardware. 3545 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3546 * for acknowledging and handling. 3547 */ 3548 3549 /* Use VBLANK interrupt */ 3550 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3551 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 3552 if (r) { 3553 DRM_ERROR("Failed to add crtc irq id!\n"); 3554 return r; 3555 } 3556 3557 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3558 int_params.irq_source = 3559 dc_interrupt_to_irq_source(dc, i + 1, 0); 3560 3561 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3562 3563 c_irq_params->adev = adev; 3564 c_irq_params->irq_src = int_params.irq_source; 3565 3566 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3567 dm_crtc_high_irq, c_irq_params); 3568 } 3569 3570 /* Use GRPH_PFLIP interrupt */ 3571 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3572 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3573 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3574 if (r) { 3575 DRM_ERROR("Failed to add page flip irq id!\n"); 3576 return r; 3577 } 3578 3579 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3580 int_params.irq_source = 3581 dc_interrupt_to_irq_source(dc, i, 0); 3582 3583 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3584 3585 c_irq_params->adev = adev; 3586 c_irq_params->irq_src = int_params.irq_source; 3587 3588 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3589 dm_pflip_high_irq, c_irq_params); 3590 3591 } 3592 3593 /* HPD */ 3594 r = amdgpu_irq_add_id(adev, client_id, 3595 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3596 if (r) { 3597 DRM_ERROR("Failed to add hpd irq id!\n"); 3598 return r; 3599 } 3600 3601 register_hpd_handlers(adev); 3602 3603 return 0; 3604 } 3605 #endif 3606 3607 /* Register IRQ sources and initialize IRQ callbacks */ 3608 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3609 { 3610 struct dc *dc = adev->dm.dc; 3611 struct common_irq_params *c_irq_params; 3612 struct dc_interrupt_params int_params = {0}; 3613 int r; 3614 int i; 3615 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3616 3617 if (adev->family >= AMDGPU_FAMILY_AI) 3618 client_id = SOC15_IH_CLIENTID_DCE; 3619 3620 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3621 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3622 3623 /* 3624 * Actions of amdgpu_irq_add_id(): 3625 * 1. Register a set() function with base driver. 3626 * Base driver will call set() function to enable/disable an 3627 * interrupt in DC hardware. 3628 * 2. Register amdgpu_dm_irq_handler(). 3629 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3630 * coming from DC hardware. 3631 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3632 * for acknowledging and handling. 3633 */ 3634 3635 /* Use VBLANK interrupt */ 3636 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3637 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3638 if (r) { 3639 DRM_ERROR("Failed to add crtc irq id!\n"); 3640 return r; 3641 } 3642 3643 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3644 int_params.irq_source = 3645 dc_interrupt_to_irq_source(dc, i, 0); 3646 3647 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3648 3649 c_irq_params->adev = adev; 3650 c_irq_params->irq_src = int_params.irq_source; 3651 3652 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3653 dm_crtc_high_irq, c_irq_params); 3654 } 3655 3656 /* Use VUPDATE interrupt */ 3657 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3658 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3659 if (r) { 3660 DRM_ERROR("Failed to add vupdate irq id!\n"); 3661 return r; 3662 } 3663 3664 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3665 int_params.irq_source = 3666 dc_interrupt_to_irq_source(dc, i, 0); 3667 3668 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3669 3670 c_irq_params->adev = adev; 3671 c_irq_params->irq_src = int_params.irq_source; 3672 3673 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3674 dm_vupdate_high_irq, c_irq_params); 3675 } 3676 3677 /* Use GRPH_PFLIP interrupt */ 3678 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3679 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3680 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3681 if (r) { 3682 DRM_ERROR("Failed to add page flip irq id!\n"); 3683 return r; 3684 } 3685 3686 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3687 int_params.irq_source = 3688 dc_interrupt_to_irq_source(dc, i, 0); 3689 3690 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3691 3692 c_irq_params->adev = adev; 3693 c_irq_params->irq_src = int_params.irq_source; 3694 3695 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3696 dm_pflip_high_irq, c_irq_params); 3697 3698 } 3699 3700 /* HPD */ 3701 r = amdgpu_irq_add_id(adev, client_id, 3702 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3703 if (r) { 3704 DRM_ERROR("Failed to add hpd irq id!\n"); 3705 return r; 3706 } 3707 3708 register_hpd_handlers(adev); 3709 3710 return 0; 3711 } 3712 3713 /* Register IRQ sources and initialize IRQ callbacks */ 3714 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3715 { 3716 struct dc *dc = adev->dm.dc; 3717 struct common_irq_params *c_irq_params; 3718 struct dc_interrupt_params int_params = {0}; 3719 int r; 3720 int i; 3721 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3722 static const unsigned int vrtl_int_srcid[] = { 3723 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3724 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3725 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3726 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3727 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3728 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3729 }; 3730 #endif 3731 3732 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3733 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3734 3735 /* 3736 * Actions of amdgpu_irq_add_id(): 3737 * 1. Register a set() function with base driver. 3738 * Base driver will call set() function to enable/disable an 3739 * interrupt in DC hardware. 3740 * 2. Register amdgpu_dm_irq_handler(). 3741 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3742 * coming from DC hardware. 3743 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3744 * for acknowledging and handling. 3745 */ 3746 3747 /* Use VSTARTUP interrupt */ 3748 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3749 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3750 i++) { 3751 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3752 3753 if (r) { 3754 DRM_ERROR("Failed to add crtc irq id!\n"); 3755 return r; 3756 } 3757 3758 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3759 int_params.irq_source = 3760 dc_interrupt_to_irq_source(dc, i, 0); 3761 3762 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3763 3764 c_irq_params->adev = adev; 3765 c_irq_params->irq_src = int_params.irq_source; 3766 3767 amdgpu_dm_irq_register_interrupt( 3768 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3769 } 3770 3771 /* Use otg vertical line interrupt */ 3772 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3773 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3774 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3775 vrtl_int_srcid[i], &adev->vline0_irq); 3776 3777 if (r) { 3778 DRM_ERROR("Failed to add vline0 irq id!\n"); 3779 return r; 3780 } 3781 3782 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3783 int_params.irq_source = 3784 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3785 3786 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3787 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3788 break; 3789 } 3790 3791 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3792 - DC_IRQ_SOURCE_DC1_VLINE0]; 3793 3794 c_irq_params->adev = adev; 3795 c_irq_params->irq_src = int_params.irq_source; 3796 3797 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3798 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3799 } 3800 #endif 3801 3802 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3803 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3804 * to trigger at end of each vblank, regardless of state of the lock, 3805 * matching DCE behaviour. 3806 */ 3807 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3808 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3809 i++) { 3810 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3811 3812 if (r) { 3813 DRM_ERROR("Failed to add vupdate irq id!\n"); 3814 return r; 3815 } 3816 3817 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3818 int_params.irq_source = 3819 dc_interrupt_to_irq_source(dc, i, 0); 3820 3821 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3822 3823 c_irq_params->adev = adev; 3824 c_irq_params->irq_src = int_params.irq_source; 3825 3826 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3827 dm_vupdate_high_irq, c_irq_params); 3828 } 3829 3830 /* Use GRPH_PFLIP interrupt */ 3831 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3832 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3833 i++) { 3834 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3835 if (r) { 3836 DRM_ERROR("Failed to add page flip irq id!\n"); 3837 return r; 3838 } 3839 3840 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3841 int_params.irq_source = 3842 dc_interrupt_to_irq_source(dc, i, 0); 3843 3844 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3845 3846 c_irq_params->adev = adev; 3847 c_irq_params->irq_src = int_params.irq_source; 3848 3849 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3850 dm_pflip_high_irq, c_irq_params); 3851 3852 } 3853 3854 /* HPD */ 3855 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3856 &adev->hpd_irq); 3857 if (r) { 3858 DRM_ERROR("Failed to add hpd irq id!\n"); 3859 return r; 3860 } 3861 3862 register_hpd_handlers(adev); 3863 3864 return 0; 3865 } 3866 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3867 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3868 { 3869 struct dc *dc = adev->dm.dc; 3870 struct common_irq_params *c_irq_params; 3871 struct dc_interrupt_params int_params = {0}; 3872 int r, i; 3873 3874 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3875 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3876 3877 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3878 &adev->dmub_outbox_irq); 3879 if (r) { 3880 DRM_ERROR("Failed to add outbox irq id!\n"); 3881 return r; 3882 } 3883 3884 if (dc->ctx->dmub_srv) { 3885 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3886 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3887 int_params.irq_source = 3888 dc_interrupt_to_irq_source(dc, i, 0); 3889 3890 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3891 3892 c_irq_params->adev = adev; 3893 c_irq_params->irq_src = int_params.irq_source; 3894 3895 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3896 dm_dmub_outbox1_low_irq, c_irq_params); 3897 } 3898 3899 return 0; 3900 } 3901 3902 /* 3903 * Acquires the lock for the atomic state object and returns 3904 * the new atomic state. 3905 * 3906 * This should only be called during atomic check. 3907 */ 3908 int dm_atomic_get_state(struct drm_atomic_state *state, 3909 struct dm_atomic_state **dm_state) 3910 { 3911 struct drm_device *dev = state->dev; 3912 struct amdgpu_device *adev = drm_to_adev(dev); 3913 struct amdgpu_display_manager *dm = &adev->dm; 3914 struct drm_private_state *priv_state; 3915 3916 if (*dm_state) 3917 return 0; 3918 3919 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3920 if (IS_ERR(priv_state)) 3921 return PTR_ERR(priv_state); 3922 3923 *dm_state = to_dm_atomic_state(priv_state); 3924 3925 return 0; 3926 } 3927 3928 static struct dm_atomic_state * 3929 dm_atomic_get_new_state(struct drm_atomic_state *state) 3930 { 3931 struct drm_device *dev = state->dev; 3932 struct amdgpu_device *adev = drm_to_adev(dev); 3933 struct amdgpu_display_manager *dm = &adev->dm; 3934 struct drm_private_obj *obj; 3935 struct drm_private_state *new_obj_state; 3936 int i; 3937 3938 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3939 if (obj->funcs == dm->atomic_obj.funcs) 3940 return to_dm_atomic_state(new_obj_state); 3941 } 3942 3943 return NULL; 3944 } 3945 3946 static struct drm_private_state * 3947 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3948 { 3949 struct dm_atomic_state *old_state, *new_state; 3950 3951 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3952 if (!new_state) 3953 return NULL; 3954 3955 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3956 3957 old_state = to_dm_atomic_state(obj->state); 3958 3959 if (old_state && old_state->context) 3960 new_state->context = dc_copy_state(old_state->context); 3961 3962 if (!new_state->context) { 3963 kfree(new_state); 3964 return NULL; 3965 } 3966 3967 return &new_state->base; 3968 } 3969 3970 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3971 struct drm_private_state *state) 3972 { 3973 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3974 3975 if (dm_state && dm_state->context) 3976 dc_release_state(dm_state->context); 3977 3978 kfree(dm_state); 3979 } 3980 3981 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3982 .atomic_duplicate_state = dm_atomic_duplicate_state, 3983 .atomic_destroy_state = dm_atomic_destroy_state, 3984 }; 3985 3986 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3987 { 3988 struct dm_atomic_state *state; 3989 int r; 3990 3991 adev->mode_info.mode_config_initialized = true; 3992 3993 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3994 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3995 3996 adev_to_drm(adev)->mode_config.max_width = 16384; 3997 adev_to_drm(adev)->mode_config.max_height = 16384; 3998 3999 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4000 if (adev->asic_type == CHIP_HAWAII) 4001 /* disable prefer shadow for now due to hibernation issues */ 4002 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4003 else 4004 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4005 /* indicates support for immediate flip */ 4006 adev_to_drm(adev)->mode_config.async_page_flip = true; 4007 4008 state = kzalloc(sizeof(*state), GFP_KERNEL); 4009 if (!state) 4010 return -ENOMEM; 4011 4012 state->context = dc_create_state(adev->dm.dc); 4013 if (!state->context) { 4014 kfree(state); 4015 return -ENOMEM; 4016 } 4017 4018 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 4019 4020 drm_atomic_private_obj_init(adev_to_drm(adev), 4021 &adev->dm.atomic_obj, 4022 &state->base, 4023 &dm_atomic_state_funcs); 4024 4025 r = amdgpu_display_modeset_create_props(adev); 4026 if (r) { 4027 dc_release_state(state->context); 4028 kfree(state); 4029 return r; 4030 } 4031 4032 r = amdgpu_dm_audio_init(adev); 4033 if (r) { 4034 dc_release_state(state->context); 4035 kfree(state); 4036 return r; 4037 } 4038 4039 return 0; 4040 } 4041 4042 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4043 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4044 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4045 4046 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4047 int bl_idx) 4048 { 4049 #if defined(CONFIG_ACPI) 4050 struct amdgpu_dm_backlight_caps caps; 4051 4052 memset(&caps, 0, sizeof(caps)); 4053 4054 if (dm->backlight_caps[bl_idx].caps_valid) 4055 return; 4056 4057 amdgpu_acpi_get_backlight_caps(&caps); 4058 if (caps.caps_valid) { 4059 dm->backlight_caps[bl_idx].caps_valid = true; 4060 if (caps.aux_support) 4061 return; 4062 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4063 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4064 } else { 4065 dm->backlight_caps[bl_idx].min_input_signal = 4066 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4067 dm->backlight_caps[bl_idx].max_input_signal = 4068 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4069 } 4070 #else 4071 if (dm->backlight_caps[bl_idx].aux_support) 4072 return; 4073 4074 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4075 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4076 #endif 4077 } 4078 4079 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4080 unsigned int *min, unsigned int *max) 4081 { 4082 if (!caps) 4083 return 0; 4084 4085 if (caps->aux_support) { 4086 // Firmware limits are in nits, DC API wants millinits. 4087 *max = 1000 * caps->aux_max_input_signal; 4088 *min = 1000 * caps->aux_min_input_signal; 4089 } else { 4090 // Firmware limits are 8-bit, PWM control is 16-bit. 4091 *max = 0x101 * caps->max_input_signal; 4092 *min = 0x101 * caps->min_input_signal; 4093 } 4094 return 1; 4095 } 4096 4097 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4098 uint32_t brightness) 4099 { 4100 unsigned int min, max; 4101 4102 if (!get_brightness_range(caps, &min, &max)) 4103 return brightness; 4104 4105 // Rescale 0..255 to min..max 4106 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4107 AMDGPU_MAX_BL_LEVEL); 4108 } 4109 4110 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4111 uint32_t brightness) 4112 { 4113 unsigned int min, max; 4114 4115 if (!get_brightness_range(caps, &min, &max)) 4116 return brightness; 4117 4118 if (brightness < min) 4119 return 0; 4120 // Rescale min..max to 0..255 4121 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4122 max - min); 4123 } 4124 4125 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4126 int bl_idx, 4127 u32 user_brightness) 4128 { 4129 struct amdgpu_dm_backlight_caps caps; 4130 struct dc_link *link; 4131 u32 brightness; 4132 bool rc; 4133 4134 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4135 caps = dm->backlight_caps[bl_idx]; 4136 4137 dm->brightness[bl_idx] = user_brightness; 4138 /* update scratch register */ 4139 if (bl_idx == 0) 4140 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4141 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4142 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4143 4144 /* Change brightness based on AUX property */ 4145 if (caps.aux_support) { 4146 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4147 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4148 if (!rc) 4149 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4150 } else { 4151 rc = dc_link_set_backlight_level(link, brightness, 0); 4152 if (!rc) 4153 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4154 } 4155 4156 if (rc) 4157 dm->actual_brightness[bl_idx] = user_brightness; 4158 } 4159 4160 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4161 { 4162 struct amdgpu_display_manager *dm = bl_get_data(bd); 4163 int i; 4164 4165 for (i = 0; i < dm->num_of_edps; i++) { 4166 if (bd == dm->backlight_dev[i]) 4167 break; 4168 } 4169 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4170 i = 0; 4171 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4172 4173 return 0; 4174 } 4175 4176 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4177 int bl_idx) 4178 { 4179 int ret; 4180 struct amdgpu_dm_backlight_caps caps; 4181 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4182 4183 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4184 caps = dm->backlight_caps[bl_idx]; 4185 4186 if (caps.aux_support) { 4187 u32 avg, peak; 4188 bool rc; 4189 4190 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4191 if (!rc) 4192 return dm->brightness[bl_idx]; 4193 return convert_brightness_to_user(&caps, avg); 4194 } 4195 4196 ret = dc_link_get_backlight_level(link); 4197 4198 if (ret == DC_ERROR_UNEXPECTED) 4199 return dm->brightness[bl_idx]; 4200 4201 return convert_brightness_to_user(&caps, ret); 4202 } 4203 4204 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4205 { 4206 struct amdgpu_display_manager *dm = bl_get_data(bd); 4207 int i; 4208 4209 for (i = 0; i < dm->num_of_edps; i++) { 4210 if (bd == dm->backlight_dev[i]) 4211 break; 4212 } 4213 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4214 i = 0; 4215 return amdgpu_dm_backlight_get_level(dm, i); 4216 } 4217 4218 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4219 .options = BL_CORE_SUSPENDRESUME, 4220 .get_brightness = amdgpu_dm_backlight_get_brightness, 4221 .update_status = amdgpu_dm_backlight_update_status, 4222 }; 4223 4224 static void 4225 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4226 { 4227 struct drm_device *drm = aconnector->base.dev; 4228 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4229 struct backlight_properties props = { 0 }; 4230 char bl_name[16]; 4231 4232 if (aconnector->bl_idx == -1) 4233 return; 4234 4235 if (!acpi_video_backlight_use_native()) { 4236 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4237 /* Try registering an ACPI video backlight device instead. */ 4238 acpi_video_register_backlight(); 4239 return; 4240 } 4241 4242 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4243 props.brightness = AMDGPU_MAX_BL_LEVEL; 4244 props.type = BACKLIGHT_RAW; 4245 4246 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4247 drm->primary->index + aconnector->bl_idx); 4248 4249 dm->backlight_dev[aconnector->bl_idx] = 4250 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4251 &amdgpu_dm_backlight_ops, &props); 4252 4253 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4254 DRM_ERROR("DM: Backlight registration failed!\n"); 4255 dm->backlight_dev[aconnector->bl_idx] = NULL; 4256 } else 4257 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4258 } 4259 4260 static int initialize_plane(struct amdgpu_display_manager *dm, 4261 struct amdgpu_mode_info *mode_info, int plane_id, 4262 enum drm_plane_type plane_type, 4263 const struct dc_plane_cap *plane_cap) 4264 { 4265 struct drm_plane *plane; 4266 unsigned long possible_crtcs; 4267 int ret = 0; 4268 4269 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4270 if (!plane) { 4271 DRM_ERROR("KMS: Failed to allocate plane\n"); 4272 return -ENOMEM; 4273 } 4274 plane->type = plane_type; 4275 4276 /* 4277 * HACK: IGT tests expect that the primary plane for a CRTC 4278 * can only have one possible CRTC. Only expose support for 4279 * any CRTC if they're not going to be used as a primary plane 4280 * for a CRTC - like overlay or underlay planes. 4281 */ 4282 possible_crtcs = 1 << plane_id; 4283 if (plane_id >= dm->dc->caps.max_streams) 4284 possible_crtcs = 0xff; 4285 4286 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4287 4288 if (ret) { 4289 DRM_ERROR("KMS: Failed to initialize plane\n"); 4290 kfree(plane); 4291 return ret; 4292 } 4293 4294 if (mode_info) 4295 mode_info->planes[plane_id] = plane; 4296 4297 return ret; 4298 } 4299 4300 4301 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4302 struct amdgpu_dm_connector *aconnector) 4303 { 4304 struct dc_link *link = aconnector->dc_link; 4305 int bl_idx = dm->num_of_edps; 4306 4307 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4308 link->type == dc_connection_none) 4309 return; 4310 4311 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4312 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4313 return; 4314 } 4315 4316 aconnector->bl_idx = bl_idx; 4317 4318 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4319 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4320 dm->backlight_link[bl_idx] = link; 4321 dm->num_of_edps++; 4322 4323 update_connector_ext_caps(aconnector); 4324 } 4325 4326 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4327 4328 /* 4329 * In this architecture, the association 4330 * connector -> encoder -> crtc 4331 * id not really requried. The crtc and connector will hold the 4332 * display_index as an abstraction to use with DAL component 4333 * 4334 * Returns 0 on success 4335 */ 4336 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4337 { 4338 struct amdgpu_display_manager *dm = &adev->dm; 4339 s32 i; 4340 struct amdgpu_dm_connector *aconnector = NULL; 4341 struct amdgpu_encoder *aencoder = NULL; 4342 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4343 u32 link_cnt; 4344 s32 primary_planes; 4345 enum dc_connection_type new_connection_type = dc_connection_none; 4346 const struct dc_plane_cap *plane; 4347 bool psr_feature_enabled = false; 4348 int max_overlay = dm->dc->caps.max_slave_planes; 4349 4350 dm->display_indexes_num = dm->dc->caps.max_streams; 4351 /* Update the actual used number of crtc */ 4352 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4353 4354 amdgpu_dm_set_irq_funcs(adev); 4355 4356 link_cnt = dm->dc->caps.max_links; 4357 if (amdgpu_dm_mode_config_init(dm->adev)) { 4358 DRM_ERROR("DM: Failed to initialize mode config\n"); 4359 return -EINVAL; 4360 } 4361 4362 /* There is one primary plane per CRTC */ 4363 primary_planes = dm->dc->caps.max_streams; 4364 ASSERT(primary_planes <= AMDGPU_MAX_PLANES); 4365 4366 /* 4367 * Initialize primary planes, implicit planes for legacy IOCTLS. 4368 * Order is reversed to match iteration order in atomic check. 4369 */ 4370 for (i = (primary_planes - 1); i >= 0; i--) { 4371 plane = &dm->dc->caps.planes[i]; 4372 4373 if (initialize_plane(dm, mode_info, i, 4374 DRM_PLANE_TYPE_PRIMARY, plane)) { 4375 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4376 goto fail; 4377 } 4378 } 4379 4380 /* 4381 * Initialize overlay planes, index starting after primary planes. 4382 * These planes have a higher DRM index than the primary planes since 4383 * they should be considered as having a higher z-order. 4384 * Order is reversed to match iteration order in atomic check. 4385 * 4386 * Only support DCN for now, and only expose one so we don't encourage 4387 * userspace to use up all the pipes. 4388 */ 4389 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4390 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4391 4392 /* Do not create overlay if MPO disabled */ 4393 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4394 break; 4395 4396 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4397 continue; 4398 4399 if (!plane->pixel_format_support.argb8888) 4400 continue; 4401 4402 if (max_overlay-- == 0) 4403 break; 4404 4405 if (initialize_plane(dm, NULL, primary_planes + i, 4406 DRM_PLANE_TYPE_OVERLAY, plane)) { 4407 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4408 goto fail; 4409 } 4410 } 4411 4412 for (i = 0; i < dm->dc->caps.max_streams; i++) 4413 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4414 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4415 goto fail; 4416 } 4417 4418 /* Use Outbox interrupt */ 4419 switch (adev->ip_versions[DCE_HWIP][0]) { 4420 case IP_VERSION(3, 0, 0): 4421 case IP_VERSION(3, 1, 2): 4422 case IP_VERSION(3, 1, 3): 4423 case IP_VERSION(3, 1, 4): 4424 case IP_VERSION(3, 1, 5): 4425 case IP_VERSION(3, 1, 6): 4426 case IP_VERSION(3, 2, 0): 4427 case IP_VERSION(3, 2, 1): 4428 case IP_VERSION(2, 1, 0): 4429 if (register_outbox_irq_handlers(dm->adev)) { 4430 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4431 goto fail; 4432 } 4433 break; 4434 default: 4435 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4436 adev->ip_versions[DCE_HWIP][0]); 4437 } 4438 4439 /* Determine whether to enable PSR support by default. */ 4440 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4441 switch (adev->ip_versions[DCE_HWIP][0]) { 4442 case IP_VERSION(3, 1, 2): 4443 case IP_VERSION(3, 1, 3): 4444 case IP_VERSION(3, 1, 4): 4445 case IP_VERSION(3, 1, 5): 4446 case IP_VERSION(3, 1, 6): 4447 case IP_VERSION(3, 2, 0): 4448 case IP_VERSION(3, 2, 1): 4449 psr_feature_enabled = true; 4450 break; 4451 default: 4452 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4453 break; 4454 } 4455 } 4456 4457 /* loops over all connectors on the board */ 4458 for (i = 0; i < link_cnt; i++) { 4459 struct dc_link *link = NULL; 4460 4461 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4462 DRM_ERROR( 4463 "KMS: Cannot support more than %d display indexes\n", 4464 AMDGPU_DM_MAX_DISPLAY_INDEX); 4465 continue; 4466 } 4467 4468 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4469 if (!aconnector) 4470 goto fail; 4471 4472 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4473 if (!aencoder) 4474 goto fail; 4475 4476 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4477 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4478 goto fail; 4479 } 4480 4481 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4482 DRM_ERROR("KMS: Failed to initialize connector\n"); 4483 goto fail; 4484 } 4485 4486 link = dc_get_link_at_index(dm->dc, i); 4487 4488 if (dm->hpd_rx_offload_wq) 4489 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 4490 aconnector; 4491 4492 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4493 DRM_ERROR("KMS: Failed to detect connector\n"); 4494 4495 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4496 emulated_link_detect(link); 4497 amdgpu_dm_update_connector_after_detect(aconnector); 4498 } else { 4499 bool ret = false; 4500 4501 mutex_lock(&dm->dc_lock); 4502 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4503 mutex_unlock(&dm->dc_lock); 4504 4505 if (ret) { 4506 amdgpu_dm_update_connector_after_detect(aconnector); 4507 setup_backlight_device(dm, aconnector); 4508 4509 if (psr_feature_enabled) 4510 amdgpu_dm_set_psr_caps(link); 4511 4512 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4513 * PSR is also supported. 4514 */ 4515 if (link->psr_settings.psr_feature_enabled) 4516 adev_to_drm(adev)->vblank_disable_immediate = false; 4517 } 4518 } 4519 amdgpu_set_panel_orientation(&aconnector->base); 4520 } 4521 4522 /* Software is initialized. Now we can register interrupt handlers. */ 4523 switch (adev->asic_type) { 4524 #if defined(CONFIG_DRM_AMD_DC_SI) 4525 case CHIP_TAHITI: 4526 case CHIP_PITCAIRN: 4527 case CHIP_VERDE: 4528 case CHIP_OLAND: 4529 if (dce60_register_irq_handlers(dm->adev)) { 4530 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4531 goto fail; 4532 } 4533 break; 4534 #endif 4535 case CHIP_BONAIRE: 4536 case CHIP_HAWAII: 4537 case CHIP_KAVERI: 4538 case CHIP_KABINI: 4539 case CHIP_MULLINS: 4540 case CHIP_TONGA: 4541 case CHIP_FIJI: 4542 case CHIP_CARRIZO: 4543 case CHIP_STONEY: 4544 case CHIP_POLARIS11: 4545 case CHIP_POLARIS10: 4546 case CHIP_POLARIS12: 4547 case CHIP_VEGAM: 4548 case CHIP_VEGA10: 4549 case CHIP_VEGA12: 4550 case CHIP_VEGA20: 4551 if (dce110_register_irq_handlers(dm->adev)) { 4552 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4553 goto fail; 4554 } 4555 break; 4556 default: 4557 switch (adev->ip_versions[DCE_HWIP][0]) { 4558 case IP_VERSION(1, 0, 0): 4559 case IP_VERSION(1, 0, 1): 4560 case IP_VERSION(2, 0, 2): 4561 case IP_VERSION(2, 0, 3): 4562 case IP_VERSION(2, 0, 0): 4563 case IP_VERSION(2, 1, 0): 4564 case IP_VERSION(3, 0, 0): 4565 case IP_VERSION(3, 0, 2): 4566 case IP_VERSION(3, 0, 3): 4567 case IP_VERSION(3, 0, 1): 4568 case IP_VERSION(3, 1, 2): 4569 case IP_VERSION(3, 1, 3): 4570 case IP_VERSION(3, 1, 4): 4571 case IP_VERSION(3, 1, 5): 4572 case IP_VERSION(3, 1, 6): 4573 case IP_VERSION(3, 2, 0): 4574 case IP_VERSION(3, 2, 1): 4575 if (dcn10_register_irq_handlers(dm->adev)) { 4576 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4577 goto fail; 4578 } 4579 break; 4580 default: 4581 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4582 adev->ip_versions[DCE_HWIP][0]); 4583 goto fail; 4584 } 4585 break; 4586 } 4587 4588 return 0; 4589 fail: 4590 kfree(aencoder); 4591 kfree(aconnector); 4592 4593 return -EINVAL; 4594 } 4595 4596 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4597 { 4598 drm_atomic_private_obj_fini(&dm->atomic_obj); 4599 } 4600 4601 /****************************************************************************** 4602 * amdgpu_display_funcs functions 4603 *****************************************************************************/ 4604 4605 /* 4606 * dm_bandwidth_update - program display watermarks 4607 * 4608 * @adev: amdgpu_device pointer 4609 * 4610 * Calculate and program the display watermarks and line buffer allocation. 4611 */ 4612 static void dm_bandwidth_update(struct amdgpu_device *adev) 4613 { 4614 /* TODO: implement later */ 4615 } 4616 4617 static const struct amdgpu_display_funcs dm_display_funcs = { 4618 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4619 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4620 .backlight_set_level = NULL, /* never called for DC */ 4621 .backlight_get_level = NULL, /* never called for DC */ 4622 .hpd_sense = NULL,/* called unconditionally */ 4623 .hpd_set_polarity = NULL, /* called unconditionally */ 4624 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4625 .page_flip_get_scanoutpos = 4626 dm_crtc_get_scanoutpos,/* called unconditionally */ 4627 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4628 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4629 }; 4630 4631 #if defined(CONFIG_DEBUG_KERNEL_DC) 4632 4633 static ssize_t s3_debug_store(struct device *device, 4634 struct device_attribute *attr, 4635 const char *buf, 4636 size_t count) 4637 { 4638 int ret; 4639 int s3_state; 4640 struct drm_device *drm_dev = dev_get_drvdata(device); 4641 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4642 4643 ret = kstrtoint(buf, 0, &s3_state); 4644 4645 if (ret == 0) { 4646 if (s3_state) { 4647 dm_resume(adev); 4648 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4649 } else 4650 dm_suspend(adev); 4651 } 4652 4653 return ret == 0 ? count : 0; 4654 } 4655 4656 DEVICE_ATTR_WO(s3_debug); 4657 4658 #endif 4659 4660 static int dm_init_microcode(struct amdgpu_device *adev) 4661 { 4662 char *fw_name_dmub; 4663 int r; 4664 4665 switch (adev->ip_versions[DCE_HWIP][0]) { 4666 case IP_VERSION(2, 1, 0): 4667 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4668 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4669 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4670 break; 4671 case IP_VERSION(3, 0, 0): 4672 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4673 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4674 else 4675 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4676 break; 4677 case IP_VERSION(3, 0, 1): 4678 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4679 break; 4680 case IP_VERSION(3, 0, 2): 4681 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4682 break; 4683 case IP_VERSION(3, 0, 3): 4684 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4685 break; 4686 case IP_VERSION(3, 1, 2): 4687 case IP_VERSION(3, 1, 3): 4688 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4689 break; 4690 case IP_VERSION(3, 1, 4): 4691 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4692 break; 4693 case IP_VERSION(3, 1, 5): 4694 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4695 break; 4696 case IP_VERSION(3, 1, 6): 4697 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4698 break; 4699 case IP_VERSION(3, 2, 0): 4700 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4701 break; 4702 case IP_VERSION(3, 2, 1): 4703 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4704 break; 4705 default: 4706 /* ASIC doesn't support DMUB. */ 4707 return 0; 4708 } 4709 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4710 if (r) 4711 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4712 return r; 4713 } 4714 4715 static int dm_early_init(void *handle) 4716 { 4717 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4718 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4719 struct atom_context *ctx = mode_info->atom_context; 4720 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4721 u16 data_offset; 4722 4723 /* if there is no object header, skip DM */ 4724 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4725 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4726 dev_info(adev->dev, "No object header, skipping DM\n"); 4727 return -ENOENT; 4728 } 4729 4730 switch (adev->asic_type) { 4731 #if defined(CONFIG_DRM_AMD_DC_SI) 4732 case CHIP_TAHITI: 4733 case CHIP_PITCAIRN: 4734 case CHIP_VERDE: 4735 adev->mode_info.num_crtc = 6; 4736 adev->mode_info.num_hpd = 6; 4737 adev->mode_info.num_dig = 6; 4738 break; 4739 case CHIP_OLAND: 4740 adev->mode_info.num_crtc = 2; 4741 adev->mode_info.num_hpd = 2; 4742 adev->mode_info.num_dig = 2; 4743 break; 4744 #endif 4745 case CHIP_BONAIRE: 4746 case CHIP_HAWAII: 4747 adev->mode_info.num_crtc = 6; 4748 adev->mode_info.num_hpd = 6; 4749 adev->mode_info.num_dig = 6; 4750 break; 4751 case CHIP_KAVERI: 4752 adev->mode_info.num_crtc = 4; 4753 adev->mode_info.num_hpd = 6; 4754 adev->mode_info.num_dig = 7; 4755 break; 4756 case CHIP_KABINI: 4757 case CHIP_MULLINS: 4758 adev->mode_info.num_crtc = 2; 4759 adev->mode_info.num_hpd = 6; 4760 adev->mode_info.num_dig = 6; 4761 break; 4762 case CHIP_FIJI: 4763 case CHIP_TONGA: 4764 adev->mode_info.num_crtc = 6; 4765 adev->mode_info.num_hpd = 6; 4766 adev->mode_info.num_dig = 7; 4767 break; 4768 case CHIP_CARRIZO: 4769 adev->mode_info.num_crtc = 3; 4770 adev->mode_info.num_hpd = 6; 4771 adev->mode_info.num_dig = 9; 4772 break; 4773 case CHIP_STONEY: 4774 adev->mode_info.num_crtc = 2; 4775 adev->mode_info.num_hpd = 6; 4776 adev->mode_info.num_dig = 9; 4777 break; 4778 case CHIP_POLARIS11: 4779 case CHIP_POLARIS12: 4780 adev->mode_info.num_crtc = 5; 4781 adev->mode_info.num_hpd = 5; 4782 adev->mode_info.num_dig = 5; 4783 break; 4784 case CHIP_POLARIS10: 4785 case CHIP_VEGAM: 4786 adev->mode_info.num_crtc = 6; 4787 adev->mode_info.num_hpd = 6; 4788 adev->mode_info.num_dig = 6; 4789 break; 4790 case CHIP_VEGA10: 4791 case CHIP_VEGA12: 4792 case CHIP_VEGA20: 4793 adev->mode_info.num_crtc = 6; 4794 adev->mode_info.num_hpd = 6; 4795 adev->mode_info.num_dig = 6; 4796 break; 4797 default: 4798 4799 switch (adev->ip_versions[DCE_HWIP][0]) { 4800 case IP_VERSION(2, 0, 2): 4801 case IP_VERSION(3, 0, 0): 4802 adev->mode_info.num_crtc = 6; 4803 adev->mode_info.num_hpd = 6; 4804 adev->mode_info.num_dig = 6; 4805 break; 4806 case IP_VERSION(2, 0, 0): 4807 case IP_VERSION(3, 0, 2): 4808 adev->mode_info.num_crtc = 5; 4809 adev->mode_info.num_hpd = 5; 4810 adev->mode_info.num_dig = 5; 4811 break; 4812 case IP_VERSION(2, 0, 3): 4813 case IP_VERSION(3, 0, 3): 4814 adev->mode_info.num_crtc = 2; 4815 adev->mode_info.num_hpd = 2; 4816 adev->mode_info.num_dig = 2; 4817 break; 4818 case IP_VERSION(1, 0, 0): 4819 case IP_VERSION(1, 0, 1): 4820 case IP_VERSION(3, 0, 1): 4821 case IP_VERSION(2, 1, 0): 4822 case IP_VERSION(3, 1, 2): 4823 case IP_VERSION(3, 1, 3): 4824 case IP_VERSION(3, 1, 4): 4825 case IP_VERSION(3, 1, 5): 4826 case IP_VERSION(3, 1, 6): 4827 case IP_VERSION(3, 2, 0): 4828 case IP_VERSION(3, 2, 1): 4829 adev->mode_info.num_crtc = 4; 4830 adev->mode_info.num_hpd = 4; 4831 adev->mode_info.num_dig = 4; 4832 break; 4833 default: 4834 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4835 adev->ip_versions[DCE_HWIP][0]); 4836 return -EINVAL; 4837 } 4838 break; 4839 } 4840 4841 if (adev->mode_info.funcs == NULL) 4842 adev->mode_info.funcs = &dm_display_funcs; 4843 4844 /* 4845 * Note: Do NOT change adev->audio_endpt_rreg and 4846 * adev->audio_endpt_wreg because they are initialised in 4847 * amdgpu_device_init() 4848 */ 4849 #if defined(CONFIG_DEBUG_KERNEL_DC) 4850 device_create_file( 4851 adev_to_drm(adev)->dev, 4852 &dev_attr_s3_debug); 4853 #endif 4854 adev->dc_enabled = true; 4855 4856 return dm_init_microcode(adev); 4857 } 4858 4859 static bool modereset_required(struct drm_crtc_state *crtc_state) 4860 { 4861 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4862 } 4863 4864 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4865 { 4866 drm_encoder_cleanup(encoder); 4867 kfree(encoder); 4868 } 4869 4870 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4871 .destroy = amdgpu_dm_encoder_destroy, 4872 }; 4873 4874 static int 4875 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4876 const enum surface_pixel_format format, 4877 enum dc_color_space *color_space) 4878 { 4879 bool full_range; 4880 4881 *color_space = COLOR_SPACE_SRGB; 4882 4883 /* DRM color properties only affect non-RGB formats. */ 4884 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4885 return 0; 4886 4887 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4888 4889 switch (plane_state->color_encoding) { 4890 case DRM_COLOR_YCBCR_BT601: 4891 if (full_range) 4892 *color_space = COLOR_SPACE_YCBCR601; 4893 else 4894 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4895 break; 4896 4897 case DRM_COLOR_YCBCR_BT709: 4898 if (full_range) 4899 *color_space = COLOR_SPACE_YCBCR709; 4900 else 4901 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4902 break; 4903 4904 case DRM_COLOR_YCBCR_BT2020: 4905 if (full_range) 4906 *color_space = COLOR_SPACE_2020_YCBCR; 4907 else 4908 return -EINVAL; 4909 break; 4910 4911 default: 4912 return -EINVAL; 4913 } 4914 4915 return 0; 4916 } 4917 4918 static int 4919 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4920 const struct drm_plane_state *plane_state, 4921 const u64 tiling_flags, 4922 struct dc_plane_info *plane_info, 4923 struct dc_plane_address *address, 4924 bool tmz_surface, 4925 bool force_disable_dcc) 4926 { 4927 const struct drm_framebuffer *fb = plane_state->fb; 4928 const struct amdgpu_framebuffer *afb = 4929 to_amdgpu_framebuffer(plane_state->fb); 4930 int ret; 4931 4932 memset(plane_info, 0, sizeof(*plane_info)); 4933 4934 switch (fb->format->format) { 4935 case DRM_FORMAT_C8: 4936 plane_info->format = 4937 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4938 break; 4939 case DRM_FORMAT_RGB565: 4940 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4941 break; 4942 case DRM_FORMAT_XRGB8888: 4943 case DRM_FORMAT_ARGB8888: 4944 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4945 break; 4946 case DRM_FORMAT_XRGB2101010: 4947 case DRM_FORMAT_ARGB2101010: 4948 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4949 break; 4950 case DRM_FORMAT_XBGR2101010: 4951 case DRM_FORMAT_ABGR2101010: 4952 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4953 break; 4954 case DRM_FORMAT_XBGR8888: 4955 case DRM_FORMAT_ABGR8888: 4956 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4957 break; 4958 case DRM_FORMAT_NV21: 4959 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4960 break; 4961 case DRM_FORMAT_NV12: 4962 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4963 break; 4964 case DRM_FORMAT_P010: 4965 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4966 break; 4967 case DRM_FORMAT_XRGB16161616F: 4968 case DRM_FORMAT_ARGB16161616F: 4969 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4970 break; 4971 case DRM_FORMAT_XBGR16161616F: 4972 case DRM_FORMAT_ABGR16161616F: 4973 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4974 break; 4975 case DRM_FORMAT_XRGB16161616: 4976 case DRM_FORMAT_ARGB16161616: 4977 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4978 break; 4979 case DRM_FORMAT_XBGR16161616: 4980 case DRM_FORMAT_ABGR16161616: 4981 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4982 break; 4983 default: 4984 DRM_ERROR( 4985 "Unsupported screen format %p4cc\n", 4986 &fb->format->format); 4987 return -EINVAL; 4988 } 4989 4990 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 4991 case DRM_MODE_ROTATE_0: 4992 plane_info->rotation = ROTATION_ANGLE_0; 4993 break; 4994 case DRM_MODE_ROTATE_90: 4995 plane_info->rotation = ROTATION_ANGLE_90; 4996 break; 4997 case DRM_MODE_ROTATE_180: 4998 plane_info->rotation = ROTATION_ANGLE_180; 4999 break; 5000 case DRM_MODE_ROTATE_270: 5001 plane_info->rotation = ROTATION_ANGLE_270; 5002 break; 5003 default: 5004 plane_info->rotation = ROTATION_ANGLE_0; 5005 break; 5006 } 5007 5008 5009 plane_info->visible = true; 5010 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5011 5012 plane_info->layer_index = plane_state->normalized_zpos; 5013 5014 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5015 &plane_info->color_space); 5016 if (ret) 5017 return ret; 5018 5019 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5020 plane_info->rotation, tiling_flags, 5021 &plane_info->tiling_info, 5022 &plane_info->plane_size, 5023 &plane_info->dcc, address, 5024 tmz_surface, force_disable_dcc); 5025 if (ret) 5026 return ret; 5027 5028 amdgpu_dm_plane_fill_blending_from_plane_state( 5029 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5030 &plane_info->global_alpha, &plane_info->global_alpha_value); 5031 5032 return 0; 5033 } 5034 5035 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5036 struct dc_plane_state *dc_plane_state, 5037 struct drm_plane_state *plane_state, 5038 struct drm_crtc_state *crtc_state) 5039 { 5040 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5041 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5042 struct dc_scaling_info scaling_info; 5043 struct dc_plane_info plane_info; 5044 int ret; 5045 bool force_disable_dcc = false; 5046 5047 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5048 if (ret) 5049 return ret; 5050 5051 dc_plane_state->src_rect = scaling_info.src_rect; 5052 dc_plane_state->dst_rect = scaling_info.dst_rect; 5053 dc_plane_state->clip_rect = scaling_info.clip_rect; 5054 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5055 5056 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5057 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5058 afb->tiling_flags, 5059 &plane_info, 5060 &dc_plane_state->address, 5061 afb->tmz_surface, 5062 force_disable_dcc); 5063 if (ret) 5064 return ret; 5065 5066 dc_plane_state->format = plane_info.format; 5067 dc_plane_state->color_space = plane_info.color_space; 5068 dc_plane_state->format = plane_info.format; 5069 dc_plane_state->plane_size = plane_info.plane_size; 5070 dc_plane_state->rotation = plane_info.rotation; 5071 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5072 dc_plane_state->stereo_format = plane_info.stereo_format; 5073 dc_plane_state->tiling_info = plane_info.tiling_info; 5074 dc_plane_state->visible = plane_info.visible; 5075 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5076 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5077 dc_plane_state->global_alpha = plane_info.global_alpha; 5078 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5079 dc_plane_state->dcc = plane_info.dcc; 5080 dc_plane_state->layer_index = plane_info.layer_index; 5081 dc_plane_state->flip_int_enabled = true; 5082 5083 /* 5084 * Always set input transfer function, since plane state is refreshed 5085 * every time. 5086 */ 5087 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5088 if (ret) 5089 return ret; 5090 5091 return 0; 5092 } 5093 5094 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5095 struct rect *dirty_rect, int32_t x, 5096 s32 y, s32 width, s32 height, 5097 int *i, bool ffu) 5098 { 5099 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 5100 5101 dirty_rect->x = x; 5102 dirty_rect->y = y; 5103 dirty_rect->width = width; 5104 dirty_rect->height = height; 5105 5106 if (ffu) 5107 drm_dbg(plane->dev, 5108 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5109 plane->base.id, width, height); 5110 else 5111 drm_dbg(plane->dev, 5112 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5113 plane->base.id, x, y, width, height); 5114 5115 (*i)++; 5116 } 5117 5118 /** 5119 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5120 * 5121 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5122 * remote fb 5123 * @old_plane_state: Old state of @plane 5124 * @new_plane_state: New state of @plane 5125 * @crtc_state: New state of CRTC connected to the @plane 5126 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5127 * @dirty_regions_changed: dirty regions changed 5128 * 5129 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5130 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5131 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5132 * amdgpu_dm's. 5133 * 5134 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5135 * plane with regions that require flushing to the eDP remote buffer. In 5136 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5137 * implicitly provide damage clips without any client support via the plane 5138 * bounds. 5139 */ 5140 static void fill_dc_dirty_rects(struct drm_plane *plane, 5141 struct drm_plane_state *old_plane_state, 5142 struct drm_plane_state *new_plane_state, 5143 struct drm_crtc_state *crtc_state, 5144 struct dc_flip_addrs *flip_addrs, 5145 bool *dirty_regions_changed) 5146 { 5147 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5148 struct rect *dirty_rects = flip_addrs->dirty_rects; 5149 u32 num_clips; 5150 struct drm_mode_rect *clips; 5151 bool bb_changed; 5152 bool fb_changed; 5153 u32 i = 0; 5154 *dirty_regions_changed = false; 5155 5156 /* 5157 * Cursor plane has it's own dirty rect update interface. See 5158 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5159 */ 5160 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5161 return; 5162 5163 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 5164 goto ffu; 5165 5166 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5167 clips = drm_plane_get_damage_clips(new_plane_state); 5168 5169 if (!dm_crtc_state->mpo_requested) { 5170 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5171 goto ffu; 5172 5173 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5174 fill_dc_dirty_rect(new_plane_state->plane, 5175 &dirty_rects[flip_addrs->dirty_rect_count], 5176 clips->x1, clips->y1, 5177 clips->x2 - clips->x1, clips->y2 - clips->y1, 5178 &flip_addrs->dirty_rect_count, 5179 false); 5180 return; 5181 } 5182 5183 /* 5184 * MPO is requested. Add entire plane bounding box to dirty rects if 5185 * flipped to or damaged. 5186 * 5187 * If plane is moved or resized, also add old bounding box to dirty 5188 * rects. 5189 */ 5190 fb_changed = old_plane_state->fb->base.id != 5191 new_plane_state->fb->base.id; 5192 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5193 old_plane_state->crtc_y != new_plane_state->crtc_y || 5194 old_plane_state->crtc_w != new_plane_state->crtc_w || 5195 old_plane_state->crtc_h != new_plane_state->crtc_h); 5196 5197 drm_dbg(plane->dev, 5198 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5199 new_plane_state->plane->base.id, 5200 bb_changed, fb_changed, num_clips); 5201 5202 *dirty_regions_changed = bb_changed; 5203 5204 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 5205 goto ffu; 5206 5207 if (bb_changed) { 5208 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5209 new_plane_state->crtc_x, 5210 new_plane_state->crtc_y, 5211 new_plane_state->crtc_w, 5212 new_plane_state->crtc_h, &i, false); 5213 5214 /* Add old plane bounding-box if plane is moved or resized */ 5215 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5216 old_plane_state->crtc_x, 5217 old_plane_state->crtc_y, 5218 old_plane_state->crtc_w, 5219 old_plane_state->crtc_h, &i, false); 5220 } 5221 5222 if (num_clips) { 5223 for (; i < num_clips; clips++) 5224 fill_dc_dirty_rect(new_plane_state->plane, 5225 &dirty_rects[i], clips->x1, 5226 clips->y1, clips->x2 - clips->x1, 5227 clips->y2 - clips->y1, &i, false); 5228 } else if (fb_changed && !bb_changed) { 5229 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5230 new_plane_state->crtc_x, 5231 new_plane_state->crtc_y, 5232 new_plane_state->crtc_w, 5233 new_plane_state->crtc_h, &i, false); 5234 } 5235 5236 flip_addrs->dirty_rect_count = i; 5237 return; 5238 5239 ffu: 5240 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5241 dm_crtc_state->base.mode.crtc_hdisplay, 5242 dm_crtc_state->base.mode.crtc_vdisplay, 5243 &flip_addrs->dirty_rect_count, true); 5244 } 5245 5246 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5247 const struct dm_connector_state *dm_state, 5248 struct dc_stream_state *stream) 5249 { 5250 enum amdgpu_rmx_type rmx_type; 5251 5252 struct rect src = { 0 }; /* viewport in composition space*/ 5253 struct rect dst = { 0 }; /* stream addressable area */ 5254 5255 /* no mode. nothing to be done */ 5256 if (!mode) 5257 return; 5258 5259 /* Full screen scaling by default */ 5260 src.width = mode->hdisplay; 5261 src.height = mode->vdisplay; 5262 dst.width = stream->timing.h_addressable; 5263 dst.height = stream->timing.v_addressable; 5264 5265 if (dm_state) { 5266 rmx_type = dm_state->scaling; 5267 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5268 if (src.width * dst.height < 5269 src.height * dst.width) { 5270 /* height needs less upscaling/more downscaling */ 5271 dst.width = src.width * 5272 dst.height / src.height; 5273 } else { 5274 /* width needs less upscaling/more downscaling */ 5275 dst.height = src.height * 5276 dst.width / src.width; 5277 } 5278 } else if (rmx_type == RMX_CENTER) { 5279 dst = src; 5280 } 5281 5282 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5283 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5284 5285 if (dm_state->underscan_enable) { 5286 dst.x += dm_state->underscan_hborder / 2; 5287 dst.y += dm_state->underscan_vborder / 2; 5288 dst.width -= dm_state->underscan_hborder; 5289 dst.height -= dm_state->underscan_vborder; 5290 } 5291 } 5292 5293 stream->src = src; 5294 stream->dst = dst; 5295 5296 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5297 dst.x, dst.y, dst.width, dst.height); 5298 5299 } 5300 5301 static enum dc_color_depth 5302 convert_color_depth_from_display_info(const struct drm_connector *connector, 5303 bool is_y420, int requested_bpc) 5304 { 5305 u8 bpc; 5306 5307 if (is_y420) { 5308 bpc = 8; 5309 5310 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5311 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5312 bpc = 16; 5313 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5314 bpc = 12; 5315 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5316 bpc = 10; 5317 } else { 5318 bpc = (uint8_t)connector->display_info.bpc; 5319 /* Assume 8 bpc by default if no bpc is specified. */ 5320 bpc = bpc ? bpc : 8; 5321 } 5322 5323 if (requested_bpc > 0) { 5324 /* 5325 * Cap display bpc based on the user requested value. 5326 * 5327 * The value for state->max_bpc may not correctly updated 5328 * depending on when the connector gets added to the state 5329 * or if this was called outside of atomic check, so it 5330 * can't be used directly. 5331 */ 5332 bpc = min_t(u8, bpc, requested_bpc); 5333 5334 /* Round down to the nearest even number. */ 5335 bpc = bpc - (bpc & 1); 5336 } 5337 5338 switch (bpc) { 5339 case 0: 5340 /* 5341 * Temporary Work around, DRM doesn't parse color depth for 5342 * EDID revision before 1.4 5343 * TODO: Fix edid parsing 5344 */ 5345 return COLOR_DEPTH_888; 5346 case 6: 5347 return COLOR_DEPTH_666; 5348 case 8: 5349 return COLOR_DEPTH_888; 5350 case 10: 5351 return COLOR_DEPTH_101010; 5352 case 12: 5353 return COLOR_DEPTH_121212; 5354 case 14: 5355 return COLOR_DEPTH_141414; 5356 case 16: 5357 return COLOR_DEPTH_161616; 5358 default: 5359 return COLOR_DEPTH_UNDEFINED; 5360 } 5361 } 5362 5363 static enum dc_aspect_ratio 5364 get_aspect_ratio(const struct drm_display_mode *mode_in) 5365 { 5366 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5367 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5368 } 5369 5370 static enum dc_color_space 5371 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 5372 const struct drm_connector_state *connector_state) 5373 { 5374 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5375 5376 switch (connector_state->colorspace) { 5377 case DRM_MODE_COLORIMETRY_BT601_YCC: 5378 if (dc_crtc_timing->flags.Y_ONLY) 5379 color_space = COLOR_SPACE_YCBCR601_LIMITED; 5380 else 5381 color_space = COLOR_SPACE_YCBCR601; 5382 break; 5383 case DRM_MODE_COLORIMETRY_BT709_YCC: 5384 if (dc_crtc_timing->flags.Y_ONLY) 5385 color_space = COLOR_SPACE_YCBCR709_LIMITED; 5386 else 5387 color_space = COLOR_SPACE_YCBCR709; 5388 break; 5389 case DRM_MODE_COLORIMETRY_OPRGB: 5390 color_space = COLOR_SPACE_ADOBERGB; 5391 break; 5392 case DRM_MODE_COLORIMETRY_BT2020_RGB: 5393 case DRM_MODE_COLORIMETRY_BT2020_YCC: 5394 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 5395 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 5396 else 5397 color_space = COLOR_SPACE_2020_YCBCR; 5398 break; 5399 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 5400 default: 5401 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 5402 color_space = COLOR_SPACE_SRGB; 5403 /* 5404 * 27030khz is the separation point between HDTV and SDTV 5405 * according to HDMI spec, we use YCbCr709 and YCbCr601 5406 * respectively 5407 */ 5408 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 5409 if (dc_crtc_timing->flags.Y_ONLY) 5410 color_space = 5411 COLOR_SPACE_YCBCR709_LIMITED; 5412 else 5413 color_space = COLOR_SPACE_YCBCR709; 5414 } else { 5415 if (dc_crtc_timing->flags.Y_ONLY) 5416 color_space = 5417 COLOR_SPACE_YCBCR601_LIMITED; 5418 else 5419 color_space = COLOR_SPACE_YCBCR601; 5420 } 5421 break; 5422 } 5423 5424 return color_space; 5425 } 5426 5427 static bool adjust_colour_depth_from_display_info( 5428 struct dc_crtc_timing *timing_out, 5429 const struct drm_display_info *info) 5430 { 5431 enum dc_color_depth depth = timing_out->display_color_depth; 5432 int normalized_clk; 5433 5434 do { 5435 normalized_clk = timing_out->pix_clk_100hz / 10; 5436 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5437 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5438 normalized_clk /= 2; 5439 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5440 switch (depth) { 5441 case COLOR_DEPTH_888: 5442 break; 5443 case COLOR_DEPTH_101010: 5444 normalized_clk = (normalized_clk * 30) / 24; 5445 break; 5446 case COLOR_DEPTH_121212: 5447 normalized_clk = (normalized_clk * 36) / 24; 5448 break; 5449 case COLOR_DEPTH_161616: 5450 normalized_clk = (normalized_clk * 48) / 24; 5451 break; 5452 default: 5453 /* The above depths are the only ones valid for HDMI. */ 5454 return false; 5455 } 5456 if (normalized_clk <= info->max_tmds_clock) { 5457 timing_out->display_color_depth = depth; 5458 return true; 5459 } 5460 } while (--depth > COLOR_DEPTH_666); 5461 return false; 5462 } 5463 5464 static void fill_stream_properties_from_drm_display_mode( 5465 struct dc_stream_state *stream, 5466 const struct drm_display_mode *mode_in, 5467 const struct drm_connector *connector, 5468 const struct drm_connector_state *connector_state, 5469 const struct dc_stream_state *old_stream, 5470 int requested_bpc) 5471 { 5472 struct dc_crtc_timing *timing_out = &stream->timing; 5473 const struct drm_display_info *info = &connector->display_info; 5474 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5475 struct hdmi_vendor_infoframe hv_frame; 5476 struct hdmi_avi_infoframe avi_frame; 5477 5478 memset(&hv_frame, 0, sizeof(hv_frame)); 5479 memset(&avi_frame, 0, sizeof(avi_frame)); 5480 5481 timing_out->h_border_left = 0; 5482 timing_out->h_border_right = 0; 5483 timing_out->v_border_top = 0; 5484 timing_out->v_border_bottom = 0; 5485 /* TODO: un-hardcode */ 5486 if (drm_mode_is_420_only(info, mode_in) 5487 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5488 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5489 else if (drm_mode_is_420_also(info, mode_in) 5490 && aconnector->force_yuv420_output) 5491 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5492 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5493 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5494 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5495 else 5496 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5497 5498 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5499 timing_out->display_color_depth = convert_color_depth_from_display_info( 5500 connector, 5501 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5502 requested_bpc); 5503 timing_out->scan_type = SCANNING_TYPE_NODATA; 5504 timing_out->hdmi_vic = 0; 5505 5506 if (old_stream) { 5507 timing_out->vic = old_stream->timing.vic; 5508 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5509 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5510 } else { 5511 timing_out->vic = drm_match_cea_mode(mode_in); 5512 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5513 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5514 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5515 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5516 } 5517 5518 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5519 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5520 timing_out->vic = avi_frame.video_code; 5521 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5522 timing_out->hdmi_vic = hv_frame.vic; 5523 } 5524 5525 if (is_freesync_video_mode(mode_in, aconnector)) { 5526 timing_out->h_addressable = mode_in->hdisplay; 5527 timing_out->h_total = mode_in->htotal; 5528 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5529 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5530 timing_out->v_total = mode_in->vtotal; 5531 timing_out->v_addressable = mode_in->vdisplay; 5532 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5533 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5534 timing_out->pix_clk_100hz = mode_in->clock * 10; 5535 } else { 5536 timing_out->h_addressable = mode_in->crtc_hdisplay; 5537 timing_out->h_total = mode_in->crtc_htotal; 5538 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5539 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5540 timing_out->v_total = mode_in->crtc_vtotal; 5541 timing_out->v_addressable = mode_in->crtc_vdisplay; 5542 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5543 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5544 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5545 } 5546 5547 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5548 5549 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5550 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5551 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5552 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5553 drm_mode_is_420_also(info, mode_in) && 5554 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5555 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5556 adjust_colour_depth_from_display_info(timing_out, info); 5557 } 5558 } 5559 5560 stream->output_color_space = get_output_color_space(timing_out, connector_state); 5561 } 5562 5563 static void fill_audio_info(struct audio_info *audio_info, 5564 const struct drm_connector *drm_connector, 5565 const struct dc_sink *dc_sink) 5566 { 5567 int i = 0; 5568 int cea_revision = 0; 5569 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5570 5571 audio_info->manufacture_id = edid_caps->manufacturer_id; 5572 audio_info->product_id = edid_caps->product_id; 5573 5574 cea_revision = drm_connector->display_info.cea_rev; 5575 5576 strscpy(audio_info->display_name, 5577 edid_caps->display_name, 5578 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5579 5580 if (cea_revision >= 3) { 5581 audio_info->mode_count = edid_caps->audio_mode_count; 5582 5583 for (i = 0; i < audio_info->mode_count; ++i) { 5584 audio_info->modes[i].format_code = 5585 (enum audio_format_code) 5586 (edid_caps->audio_modes[i].format_code); 5587 audio_info->modes[i].channel_count = 5588 edid_caps->audio_modes[i].channel_count; 5589 audio_info->modes[i].sample_rates.all = 5590 edid_caps->audio_modes[i].sample_rate; 5591 audio_info->modes[i].sample_size = 5592 edid_caps->audio_modes[i].sample_size; 5593 } 5594 } 5595 5596 audio_info->flags.all = edid_caps->speaker_flags; 5597 5598 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5599 if (drm_connector->latency_present[0]) { 5600 audio_info->video_latency = drm_connector->video_latency[0]; 5601 audio_info->audio_latency = drm_connector->audio_latency[0]; 5602 } 5603 5604 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5605 5606 } 5607 5608 static void 5609 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5610 struct drm_display_mode *dst_mode) 5611 { 5612 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5613 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5614 dst_mode->crtc_clock = src_mode->crtc_clock; 5615 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5616 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5617 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5618 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5619 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5620 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5621 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5622 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5623 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5624 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5625 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5626 } 5627 5628 static void 5629 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5630 const struct drm_display_mode *native_mode, 5631 bool scale_enabled) 5632 { 5633 if (scale_enabled) { 5634 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5635 } else if (native_mode->clock == drm_mode->clock && 5636 native_mode->htotal == drm_mode->htotal && 5637 native_mode->vtotal == drm_mode->vtotal) { 5638 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5639 } else { 5640 /* no scaling nor amdgpu inserted, no need to patch */ 5641 } 5642 } 5643 5644 static struct dc_sink * 5645 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5646 { 5647 struct dc_sink_init_data sink_init_data = { 0 }; 5648 struct dc_sink *sink = NULL; 5649 5650 sink_init_data.link = aconnector->dc_link; 5651 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5652 5653 sink = dc_sink_create(&sink_init_data); 5654 if (!sink) { 5655 DRM_ERROR("Failed to create sink!\n"); 5656 return NULL; 5657 } 5658 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5659 5660 return sink; 5661 } 5662 5663 static void set_multisync_trigger_params( 5664 struct dc_stream_state *stream) 5665 { 5666 struct dc_stream_state *master = NULL; 5667 5668 if (stream->triggered_crtc_reset.enabled) { 5669 master = stream->triggered_crtc_reset.event_source; 5670 stream->triggered_crtc_reset.event = 5671 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5672 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5673 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5674 } 5675 } 5676 5677 static void set_master_stream(struct dc_stream_state *stream_set[], 5678 int stream_count) 5679 { 5680 int j, highest_rfr = 0, master_stream = 0; 5681 5682 for (j = 0; j < stream_count; j++) { 5683 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5684 int refresh_rate = 0; 5685 5686 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5687 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5688 if (refresh_rate > highest_rfr) { 5689 highest_rfr = refresh_rate; 5690 master_stream = j; 5691 } 5692 } 5693 } 5694 for (j = 0; j < stream_count; j++) { 5695 if (stream_set[j]) 5696 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5697 } 5698 } 5699 5700 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5701 { 5702 int i = 0; 5703 struct dc_stream_state *stream; 5704 5705 if (context->stream_count < 2) 5706 return; 5707 for (i = 0; i < context->stream_count ; i++) { 5708 if (!context->streams[i]) 5709 continue; 5710 /* 5711 * TODO: add a function to read AMD VSDB bits and set 5712 * crtc_sync_master.multi_sync_enabled flag 5713 * For now it's set to false 5714 */ 5715 } 5716 5717 set_master_stream(context->streams, context->stream_count); 5718 5719 for (i = 0; i < context->stream_count ; i++) { 5720 stream = context->streams[i]; 5721 5722 if (!stream) 5723 continue; 5724 5725 set_multisync_trigger_params(stream); 5726 } 5727 } 5728 5729 /** 5730 * DOC: FreeSync Video 5731 * 5732 * When a userspace application wants to play a video, the content follows a 5733 * standard format definition that usually specifies the FPS for that format. 5734 * The below list illustrates some video format and the expected FPS, 5735 * respectively: 5736 * 5737 * - TV/NTSC (23.976 FPS) 5738 * - Cinema (24 FPS) 5739 * - TV/PAL (25 FPS) 5740 * - TV/NTSC (29.97 FPS) 5741 * - TV/NTSC (30 FPS) 5742 * - Cinema HFR (48 FPS) 5743 * - TV/PAL (50 FPS) 5744 * - Commonly used (60 FPS) 5745 * - Multiples of 24 (48,72,96 FPS) 5746 * 5747 * The list of standards video format is not huge and can be added to the 5748 * connector modeset list beforehand. With that, userspace can leverage 5749 * FreeSync to extends the front porch in order to attain the target refresh 5750 * rate. Such a switch will happen seamlessly, without screen blanking or 5751 * reprogramming of the output in any other way. If the userspace requests a 5752 * modesetting change compatible with FreeSync modes that only differ in the 5753 * refresh rate, DC will skip the full update and avoid blink during the 5754 * transition. For example, the video player can change the modesetting from 5755 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5756 * causing any display blink. This same concept can be applied to a mode 5757 * setting change. 5758 */ 5759 static struct drm_display_mode * 5760 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5761 bool use_probed_modes) 5762 { 5763 struct drm_display_mode *m, *m_pref = NULL; 5764 u16 current_refresh, highest_refresh; 5765 struct list_head *list_head = use_probed_modes ? 5766 &aconnector->base.probed_modes : 5767 &aconnector->base.modes; 5768 5769 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 5770 return NULL; 5771 5772 if (aconnector->freesync_vid_base.clock != 0) 5773 return &aconnector->freesync_vid_base; 5774 5775 /* Find the preferred mode */ 5776 list_for_each_entry(m, list_head, head) { 5777 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5778 m_pref = m; 5779 break; 5780 } 5781 } 5782 5783 if (!m_pref) { 5784 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5785 m_pref = list_first_entry_or_null( 5786 &aconnector->base.modes, struct drm_display_mode, head); 5787 if (!m_pref) { 5788 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5789 return NULL; 5790 } 5791 } 5792 5793 highest_refresh = drm_mode_vrefresh(m_pref); 5794 5795 /* 5796 * Find the mode with highest refresh rate with same resolution. 5797 * For some monitors, preferred mode is not the mode with highest 5798 * supported refresh rate. 5799 */ 5800 list_for_each_entry(m, list_head, head) { 5801 current_refresh = drm_mode_vrefresh(m); 5802 5803 if (m->hdisplay == m_pref->hdisplay && 5804 m->vdisplay == m_pref->vdisplay && 5805 highest_refresh < current_refresh) { 5806 highest_refresh = current_refresh; 5807 m_pref = m; 5808 } 5809 } 5810 5811 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5812 return m_pref; 5813 } 5814 5815 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5816 struct amdgpu_dm_connector *aconnector) 5817 { 5818 struct drm_display_mode *high_mode; 5819 int timing_diff; 5820 5821 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5822 if (!high_mode || !mode) 5823 return false; 5824 5825 timing_diff = high_mode->vtotal - mode->vtotal; 5826 5827 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5828 high_mode->hdisplay != mode->hdisplay || 5829 high_mode->vdisplay != mode->vdisplay || 5830 high_mode->hsync_start != mode->hsync_start || 5831 high_mode->hsync_end != mode->hsync_end || 5832 high_mode->htotal != mode->htotal || 5833 high_mode->hskew != mode->hskew || 5834 high_mode->vscan != mode->vscan || 5835 high_mode->vsync_start - mode->vsync_start != timing_diff || 5836 high_mode->vsync_end - mode->vsync_end != timing_diff) 5837 return false; 5838 else 5839 return true; 5840 } 5841 5842 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5843 struct dc_sink *sink, struct dc_stream_state *stream, 5844 struct dsc_dec_dpcd_caps *dsc_caps) 5845 { 5846 stream->timing.flags.DSC = 0; 5847 dsc_caps->is_dsc_supported = false; 5848 5849 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5850 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5851 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5852 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5853 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5854 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5855 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5856 dsc_caps); 5857 } 5858 } 5859 5860 5861 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5862 struct dc_sink *sink, struct dc_stream_state *stream, 5863 struct dsc_dec_dpcd_caps *dsc_caps, 5864 uint32_t max_dsc_target_bpp_limit_override) 5865 { 5866 const struct dc_link_settings *verified_link_cap = NULL; 5867 u32 link_bw_in_kbps; 5868 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5869 struct dc *dc = sink->ctx->dc; 5870 struct dc_dsc_bw_range bw_range = {0}; 5871 struct dc_dsc_config dsc_cfg = {0}; 5872 struct dc_dsc_config_options dsc_options = {0}; 5873 5874 dc_dsc_get_default_config_option(dc, &dsc_options); 5875 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5876 5877 verified_link_cap = dc_link_get_link_cap(stream->link); 5878 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5879 edp_min_bpp_x16 = 8 * 16; 5880 edp_max_bpp_x16 = 8 * 16; 5881 5882 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5883 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5884 5885 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5886 edp_min_bpp_x16 = edp_max_bpp_x16; 5887 5888 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5889 dc->debug.dsc_min_slice_height_override, 5890 edp_min_bpp_x16, edp_max_bpp_x16, 5891 dsc_caps, 5892 &stream->timing, 5893 dc_link_get_highest_encoding_format(aconnector->dc_link), 5894 &bw_range)) { 5895 5896 if (bw_range.max_kbps < link_bw_in_kbps) { 5897 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5898 dsc_caps, 5899 &dsc_options, 5900 0, 5901 &stream->timing, 5902 dc_link_get_highest_encoding_format(aconnector->dc_link), 5903 &dsc_cfg)) { 5904 stream->timing.dsc_cfg = dsc_cfg; 5905 stream->timing.flags.DSC = 1; 5906 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5907 } 5908 return; 5909 } 5910 } 5911 5912 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5913 dsc_caps, 5914 &dsc_options, 5915 link_bw_in_kbps, 5916 &stream->timing, 5917 dc_link_get_highest_encoding_format(aconnector->dc_link), 5918 &dsc_cfg)) { 5919 stream->timing.dsc_cfg = dsc_cfg; 5920 stream->timing.flags.DSC = 1; 5921 } 5922 } 5923 5924 5925 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5926 struct dc_sink *sink, struct dc_stream_state *stream, 5927 struct dsc_dec_dpcd_caps *dsc_caps) 5928 { 5929 struct drm_connector *drm_connector = &aconnector->base; 5930 u32 link_bandwidth_kbps; 5931 struct dc *dc = sink->ctx->dc; 5932 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5933 u32 dsc_max_supported_bw_in_kbps; 5934 u32 max_dsc_target_bpp_limit_override = 5935 drm_connector->display_info.max_dsc_bpp; 5936 struct dc_dsc_config_options dsc_options = {0}; 5937 5938 dc_dsc_get_default_config_option(dc, &dsc_options); 5939 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5940 5941 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5942 dc_link_get_link_cap(aconnector->dc_link)); 5943 5944 /* Set DSC policy according to dsc_clock_en */ 5945 dc_dsc_policy_set_enable_dsc_when_not_needed( 5946 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5947 5948 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5949 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5950 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5951 5952 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5953 5954 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5955 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5956 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5957 dsc_caps, 5958 &dsc_options, 5959 link_bandwidth_kbps, 5960 &stream->timing, 5961 dc_link_get_highest_encoding_format(aconnector->dc_link), 5962 &stream->timing.dsc_cfg)) { 5963 stream->timing.flags.DSC = 1; 5964 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5965 } 5966 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5967 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 5968 dc_link_get_highest_encoding_format(aconnector->dc_link)); 5969 max_supported_bw_in_kbps = link_bandwidth_kbps; 5970 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5971 5972 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5973 max_supported_bw_in_kbps > 0 && 5974 dsc_max_supported_bw_in_kbps > 0) 5975 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5976 dsc_caps, 5977 &dsc_options, 5978 dsc_max_supported_bw_in_kbps, 5979 &stream->timing, 5980 dc_link_get_highest_encoding_format(aconnector->dc_link), 5981 &stream->timing.dsc_cfg)) { 5982 stream->timing.flags.DSC = 1; 5983 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5984 __func__, drm_connector->name); 5985 } 5986 } 5987 } 5988 5989 /* Overwrite the stream flag if DSC is enabled through debugfs */ 5990 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 5991 stream->timing.flags.DSC = 1; 5992 5993 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 5994 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 5995 5996 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 5997 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 5998 5999 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6000 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6001 } 6002 6003 static struct dc_stream_state * 6004 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6005 const struct drm_display_mode *drm_mode, 6006 const struct dm_connector_state *dm_state, 6007 const struct dc_stream_state *old_stream, 6008 int requested_bpc) 6009 { 6010 struct drm_display_mode *preferred_mode = NULL; 6011 struct drm_connector *drm_connector; 6012 const struct drm_connector_state *con_state = &dm_state->base; 6013 struct dc_stream_state *stream = NULL; 6014 struct drm_display_mode mode; 6015 struct drm_display_mode saved_mode; 6016 struct drm_display_mode *freesync_mode = NULL; 6017 bool native_mode_found = false; 6018 bool recalculate_timing = false; 6019 bool scale = dm_state->scaling != RMX_OFF; 6020 int mode_refresh; 6021 int preferred_refresh = 0; 6022 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6023 struct dsc_dec_dpcd_caps dsc_caps; 6024 6025 struct dc_sink *sink = NULL; 6026 6027 drm_mode_init(&mode, drm_mode); 6028 memset(&saved_mode, 0, sizeof(saved_mode)); 6029 6030 if (aconnector == NULL) { 6031 DRM_ERROR("aconnector is NULL!\n"); 6032 return stream; 6033 } 6034 6035 drm_connector = &aconnector->base; 6036 6037 if (!aconnector->dc_sink) { 6038 sink = create_fake_sink(aconnector); 6039 if (!sink) 6040 return stream; 6041 } else { 6042 sink = aconnector->dc_sink; 6043 dc_sink_retain(sink); 6044 } 6045 6046 stream = dc_create_stream_for_sink(sink); 6047 6048 if (stream == NULL) { 6049 DRM_ERROR("Failed to create stream for sink!\n"); 6050 goto finish; 6051 } 6052 6053 stream->dm_stream_context = aconnector; 6054 6055 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 6056 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 6057 6058 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 6059 /* Search for preferred mode */ 6060 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 6061 native_mode_found = true; 6062 break; 6063 } 6064 } 6065 if (!native_mode_found) 6066 preferred_mode = list_first_entry_or_null( 6067 &aconnector->base.modes, 6068 struct drm_display_mode, 6069 head); 6070 6071 mode_refresh = drm_mode_vrefresh(&mode); 6072 6073 if (preferred_mode == NULL) { 6074 /* 6075 * This may not be an error, the use case is when we have no 6076 * usermode calls to reset and set mode upon hotplug. In this 6077 * case, we call set mode ourselves to restore the previous mode 6078 * and the modelist may not be filled in time. 6079 */ 6080 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6081 } else { 6082 recalculate_timing = is_freesync_video_mode(&mode, aconnector); 6083 if (recalculate_timing) { 6084 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6085 drm_mode_copy(&saved_mode, &mode); 6086 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 6087 drm_mode_copy(&mode, freesync_mode); 6088 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 6089 } else { 6090 decide_crtc_timing_for_drm_display_mode( 6091 &mode, preferred_mode, scale); 6092 6093 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6094 } 6095 } 6096 6097 if (recalculate_timing) 6098 drm_mode_set_crtcinfo(&saved_mode, 0); 6099 6100 /* 6101 * If scaling is enabled and refresh rate didn't change 6102 * we copy the vic and polarities of the old timings 6103 */ 6104 if (!scale || mode_refresh != preferred_refresh) 6105 fill_stream_properties_from_drm_display_mode( 6106 stream, &mode, &aconnector->base, con_state, NULL, 6107 requested_bpc); 6108 else 6109 fill_stream_properties_from_drm_display_mode( 6110 stream, &mode, &aconnector->base, con_state, old_stream, 6111 requested_bpc); 6112 6113 if (aconnector->timing_changed) { 6114 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6115 __func__, 6116 stream->timing.display_color_depth, 6117 aconnector->timing_requested->display_color_depth); 6118 stream->timing = *aconnector->timing_requested; 6119 } 6120 6121 /* SST DSC determination policy */ 6122 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6123 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6124 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6125 6126 update_stream_scaling_settings(&mode, dm_state, stream); 6127 6128 fill_audio_info( 6129 &stream->audio_info, 6130 drm_connector, 6131 sink); 6132 6133 update_stream_signal(stream, sink); 6134 6135 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6136 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6137 6138 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 6139 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 6140 stream->signal == SIGNAL_TYPE_EDP) { 6141 // 6142 // should decide stream support vsc sdp colorimetry capability 6143 // before building vsc info packet 6144 // 6145 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 6146 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED; 6147 6148 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6149 tf = TRANSFER_FUNC_GAMMA_22; 6150 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6151 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6152 6153 } 6154 finish: 6155 dc_sink_release(sink); 6156 6157 return stream; 6158 } 6159 6160 static enum drm_connector_status 6161 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6162 { 6163 bool connected; 6164 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6165 6166 /* 6167 * Notes: 6168 * 1. This interface is NOT called in context of HPD irq. 6169 * 2. This interface *is called* in context of user-mode ioctl. Which 6170 * makes it a bad place for *any* MST-related activity. 6171 */ 6172 6173 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6174 !aconnector->fake_enable) 6175 connected = (aconnector->dc_sink != NULL); 6176 else 6177 connected = (aconnector->base.force == DRM_FORCE_ON || 6178 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6179 6180 update_subconnector_property(aconnector); 6181 6182 return (connected ? connector_status_connected : 6183 connector_status_disconnected); 6184 } 6185 6186 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6187 struct drm_connector_state *connector_state, 6188 struct drm_property *property, 6189 uint64_t val) 6190 { 6191 struct drm_device *dev = connector->dev; 6192 struct amdgpu_device *adev = drm_to_adev(dev); 6193 struct dm_connector_state *dm_old_state = 6194 to_dm_connector_state(connector->state); 6195 struct dm_connector_state *dm_new_state = 6196 to_dm_connector_state(connector_state); 6197 6198 int ret = -EINVAL; 6199 6200 if (property == dev->mode_config.scaling_mode_property) { 6201 enum amdgpu_rmx_type rmx_type; 6202 6203 switch (val) { 6204 case DRM_MODE_SCALE_CENTER: 6205 rmx_type = RMX_CENTER; 6206 break; 6207 case DRM_MODE_SCALE_ASPECT: 6208 rmx_type = RMX_ASPECT; 6209 break; 6210 case DRM_MODE_SCALE_FULLSCREEN: 6211 rmx_type = RMX_FULL; 6212 break; 6213 case DRM_MODE_SCALE_NONE: 6214 default: 6215 rmx_type = RMX_OFF; 6216 break; 6217 } 6218 6219 if (dm_old_state->scaling == rmx_type) 6220 return 0; 6221 6222 dm_new_state->scaling = rmx_type; 6223 ret = 0; 6224 } else if (property == adev->mode_info.underscan_hborder_property) { 6225 dm_new_state->underscan_hborder = val; 6226 ret = 0; 6227 } else if (property == adev->mode_info.underscan_vborder_property) { 6228 dm_new_state->underscan_vborder = val; 6229 ret = 0; 6230 } else if (property == adev->mode_info.underscan_property) { 6231 dm_new_state->underscan_enable = val; 6232 ret = 0; 6233 } else if (property == adev->mode_info.abm_level_property) { 6234 dm_new_state->abm_level = val ?: ABM_LEVEL_IMMEDIATE_DISABLE; 6235 ret = 0; 6236 } 6237 6238 return ret; 6239 } 6240 6241 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6242 const struct drm_connector_state *state, 6243 struct drm_property *property, 6244 uint64_t *val) 6245 { 6246 struct drm_device *dev = connector->dev; 6247 struct amdgpu_device *adev = drm_to_adev(dev); 6248 struct dm_connector_state *dm_state = 6249 to_dm_connector_state(state); 6250 int ret = -EINVAL; 6251 6252 if (property == dev->mode_config.scaling_mode_property) { 6253 switch (dm_state->scaling) { 6254 case RMX_CENTER: 6255 *val = DRM_MODE_SCALE_CENTER; 6256 break; 6257 case RMX_ASPECT: 6258 *val = DRM_MODE_SCALE_ASPECT; 6259 break; 6260 case RMX_FULL: 6261 *val = DRM_MODE_SCALE_FULLSCREEN; 6262 break; 6263 case RMX_OFF: 6264 default: 6265 *val = DRM_MODE_SCALE_NONE; 6266 break; 6267 } 6268 ret = 0; 6269 } else if (property == adev->mode_info.underscan_hborder_property) { 6270 *val = dm_state->underscan_hborder; 6271 ret = 0; 6272 } else if (property == adev->mode_info.underscan_vborder_property) { 6273 *val = dm_state->underscan_vborder; 6274 ret = 0; 6275 } else if (property == adev->mode_info.underscan_property) { 6276 *val = dm_state->underscan_enable; 6277 ret = 0; 6278 } else if (property == adev->mode_info.abm_level_property) { 6279 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ? 6280 dm_state->abm_level : 0; 6281 ret = 0; 6282 } 6283 6284 return ret; 6285 } 6286 6287 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6288 { 6289 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6290 6291 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6292 } 6293 6294 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6295 { 6296 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6297 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6298 struct amdgpu_display_manager *dm = &adev->dm; 6299 6300 /* 6301 * Call only if mst_mgr was initialized before since it's not done 6302 * for all connector types. 6303 */ 6304 if (aconnector->mst_mgr.dev) 6305 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6306 6307 if (aconnector->bl_idx != -1) { 6308 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6309 dm->backlight_dev[aconnector->bl_idx] = NULL; 6310 } 6311 6312 if (aconnector->dc_em_sink) 6313 dc_sink_release(aconnector->dc_em_sink); 6314 aconnector->dc_em_sink = NULL; 6315 if (aconnector->dc_sink) 6316 dc_sink_release(aconnector->dc_sink); 6317 aconnector->dc_sink = NULL; 6318 6319 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6320 drm_connector_unregister(connector); 6321 drm_connector_cleanup(connector); 6322 if (aconnector->i2c) { 6323 i2c_del_adapter(&aconnector->i2c->base); 6324 kfree(aconnector->i2c); 6325 } 6326 kfree(aconnector->dm_dp_aux.aux.name); 6327 6328 kfree(connector); 6329 } 6330 6331 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6332 { 6333 struct dm_connector_state *state = 6334 to_dm_connector_state(connector->state); 6335 6336 if (connector->state) 6337 __drm_atomic_helper_connector_destroy_state(connector->state); 6338 6339 kfree(state); 6340 6341 state = kzalloc(sizeof(*state), GFP_KERNEL); 6342 6343 if (state) { 6344 state->scaling = RMX_OFF; 6345 state->underscan_enable = false; 6346 state->underscan_hborder = 0; 6347 state->underscan_vborder = 0; 6348 state->base.max_requested_bpc = 8; 6349 state->vcpi_slots = 0; 6350 state->pbn = 0; 6351 6352 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6353 state->abm_level = amdgpu_dm_abm_level ?: 6354 ABM_LEVEL_IMMEDIATE_DISABLE; 6355 6356 __drm_atomic_helper_connector_reset(connector, &state->base); 6357 } 6358 } 6359 6360 struct drm_connector_state * 6361 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6362 { 6363 struct dm_connector_state *state = 6364 to_dm_connector_state(connector->state); 6365 6366 struct dm_connector_state *new_state = 6367 kmemdup(state, sizeof(*state), GFP_KERNEL); 6368 6369 if (!new_state) 6370 return NULL; 6371 6372 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6373 6374 new_state->freesync_capable = state->freesync_capable; 6375 new_state->abm_level = state->abm_level; 6376 new_state->scaling = state->scaling; 6377 new_state->underscan_enable = state->underscan_enable; 6378 new_state->underscan_hborder = state->underscan_hborder; 6379 new_state->underscan_vborder = state->underscan_vborder; 6380 new_state->vcpi_slots = state->vcpi_slots; 6381 new_state->pbn = state->pbn; 6382 return &new_state->base; 6383 } 6384 6385 static int 6386 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6387 { 6388 struct amdgpu_dm_connector *amdgpu_dm_connector = 6389 to_amdgpu_dm_connector(connector); 6390 int r; 6391 6392 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6393 6394 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6395 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6396 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6397 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6398 if (r) 6399 return r; 6400 } 6401 6402 #if defined(CONFIG_DEBUG_FS) 6403 connector_debugfs_init(amdgpu_dm_connector); 6404 #endif 6405 6406 return 0; 6407 } 6408 6409 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 6410 { 6411 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6412 struct dc_link *dc_link = aconnector->dc_link; 6413 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 6414 struct edid *edid; 6415 6416 if (!connector->edid_override) 6417 return; 6418 6419 drm_edid_override_connector_update(&aconnector->base); 6420 edid = aconnector->base.edid_blob_ptr->data; 6421 aconnector->edid = edid; 6422 6423 /* Update emulated (virtual) sink's EDID */ 6424 if (dc_em_sink && dc_link) { 6425 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 6426 memmove(dc_em_sink->dc_edid.raw_edid, edid, (edid->extensions + 1) * EDID_LENGTH); 6427 dm_helpers_parse_edid_caps( 6428 dc_link, 6429 &dc_em_sink->dc_edid, 6430 &dc_em_sink->edid_caps); 6431 } 6432 } 6433 6434 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6435 .reset = amdgpu_dm_connector_funcs_reset, 6436 .detect = amdgpu_dm_connector_detect, 6437 .fill_modes = drm_helper_probe_single_connector_modes, 6438 .destroy = amdgpu_dm_connector_destroy, 6439 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6440 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6441 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6442 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6443 .late_register = amdgpu_dm_connector_late_register, 6444 .early_unregister = amdgpu_dm_connector_unregister, 6445 .force = amdgpu_dm_connector_funcs_force 6446 }; 6447 6448 static int get_modes(struct drm_connector *connector) 6449 { 6450 return amdgpu_dm_connector_get_modes(connector); 6451 } 6452 6453 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6454 { 6455 struct dc_sink_init_data init_params = { 6456 .link = aconnector->dc_link, 6457 .sink_signal = SIGNAL_TYPE_VIRTUAL 6458 }; 6459 struct edid *edid; 6460 6461 if (!aconnector->base.edid_blob_ptr) { 6462 /* if connector->edid_override valid, pass 6463 * it to edid_override to edid_blob_ptr 6464 */ 6465 6466 drm_edid_override_connector_update(&aconnector->base); 6467 6468 if (!aconnector->base.edid_blob_ptr) { 6469 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6470 aconnector->base.name); 6471 6472 aconnector->base.force = DRM_FORCE_OFF; 6473 return; 6474 } 6475 } 6476 6477 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6478 6479 aconnector->edid = edid; 6480 6481 aconnector->dc_em_sink = dc_link_add_remote_sink( 6482 aconnector->dc_link, 6483 (uint8_t *)edid, 6484 (edid->extensions + 1) * EDID_LENGTH, 6485 &init_params); 6486 6487 if (aconnector->base.force == DRM_FORCE_ON) { 6488 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6489 aconnector->dc_link->local_sink : 6490 aconnector->dc_em_sink; 6491 if (aconnector->dc_sink) 6492 dc_sink_retain(aconnector->dc_sink); 6493 } 6494 } 6495 6496 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6497 { 6498 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6499 6500 /* 6501 * In case of headless boot with force on for DP managed connector 6502 * Those settings have to be != 0 to get initial modeset 6503 */ 6504 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6505 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6506 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6507 } 6508 6509 create_eml_sink(aconnector); 6510 } 6511 6512 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6513 struct dc_stream_state *stream) 6514 { 6515 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6516 struct dc_plane_state *dc_plane_state = NULL; 6517 struct dc_state *dc_state = NULL; 6518 6519 if (!stream) 6520 goto cleanup; 6521 6522 dc_plane_state = dc_create_plane_state(dc); 6523 if (!dc_plane_state) 6524 goto cleanup; 6525 6526 dc_state = dc_create_state(dc); 6527 if (!dc_state) 6528 goto cleanup; 6529 6530 /* populate stream to plane */ 6531 dc_plane_state->src_rect.height = stream->src.height; 6532 dc_plane_state->src_rect.width = stream->src.width; 6533 dc_plane_state->dst_rect.height = stream->src.height; 6534 dc_plane_state->dst_rect.width = stream->src.width; 6535 dc_plane_state->clip_rect.height = stream->src.height; 6536 dc_plane_state->clip_rect.width = stream->src.width; 6537 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6538 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6539 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6540 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6541 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6542 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6543 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6544 dc_plane_state->rotation = ROTATION_ANGLE_0; 6545 dc_plane_state->is_tiling_rotated = false; 6546 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6547 6548 dc_result = dc_validate_stream(dc, stream); 6549 if (dc_result == DC_OK) 6550 dc_result = dc_validate_plane(dc, dc_plane_state); 6551 6552 if (dc_result == DC_OK) 6553 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6554 6555 if (dc_result == DC_OK && !dc_add_plane_to_context( 6556 dc, 6557 stream, 6558 dc_plane_state, 6559 dc_state)) 6560 dc_result = DC_FAIL_ATTACH_SURFACES; 6561 6562 if (dc_result == DC_OK) 6563 dc_result = dc_validate_global_state(dc, dc_state, true); 6564 6565 cleanup: 6566 if (dc_state) 6567 dc_release_state(dc_state); 6568 6569 if (dc_plane_state) 6570 dc_plane_state_release(dc_plane_state); 6571 6572 return dc_result; 6573 } 6574 6575 struct dc_stream_state * 6576 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6577 const struct drm_display_mode *drm_mode, 6578 const struct dm_connector_state *dm_state, 6579 const struct dc_stream_state *old_stream) 6580 { 6581 struct drm_connector *connector = &aconnector->base; 6582 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6583 struct dc_stream_state *stream; 6584 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6585 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6586 enum dc_status dc_result = DC_OK; 6587 6588 do { 6589 stream = create_stream_for_sink(aconnector, drm_mode, 6590 dm_state, old_stream, 6591 requested_bpc); 6592 if (stream == NULL) { 6593 DRM_ERROR("Failed to create stream for sink!\n"); 6594 break; 6595 } 6596 6597 dc_result = dc_validate_stream(adev->dm.dc, stream); 6598 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6599 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6600 6601 if (dc_result == DC_OK) 6602 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6603 6604 if (dc_result != DC_OK) { 6605 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6606 drm_mode->hdisplay, 6607 drm_mode->vdisplay, 6608 drm_mode->clock, 6609 dc_result, 6610 dc_status_to_str(dc_result)); 6611 6612 dc_stream_release(stream); 6613 stream = NULL; 6614 requested_bpc -= 2; /* lower bpc to retry validation */ 6615 } 6616 6617 } while (stream == NULL && requested_bpc >= 6); 6618 6619 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6620 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6621 6622 aconnector->force_yuv420_output = true; 6623 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6624 dm_state, old_stream); 6625 aconnector->force_yuv420_output = false; 6626 } 6627 6628 return stream; 6629 } 6630 6631 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6632 struct drm_display_mode *mode) 6633 { 6634 int result = MODE_ERROR; 6635 struct dc_sink *dc_sink; 6636 /* TODO: Unhardcode stream count */ 6637 struct dc_stream_state *stream; 6638 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6639 6640 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6641 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6642 return result; 6643 6644 /* 6645 * Only run this the first time mode_valid is called to initilialize 6646 * EDID mgmt 6647 */ 6648 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6649 !aconnector->dc_em_sink) 6650 handle_edid_mgmt(aconnector); 6651 6652 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6653 6654 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6655 aconnector->base.force != DRM_FORCE_ON) { 6656 DRM_ERROR("dc_sink is NULL!\n"); 6657 goto fail; 6658 } 6659 6660 drm_mode_set_crtcinfo(mode, 0); 6661 6662 stream = create_validate_stream_for_sink(aconnector, mode, 6663 to_dm_connector_state(connector->state), 6664 NULL); 6665 if (stream) { 6666 dc_stream_release(stream); 6667 result = MODE_OK; 6668 } 6669 6670 fail: 6671 /* TODO: error handling*/ 6672 return result; 6673 } 6674 6675 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6676 struct dc_info_packet *out) 6677 { 6678 struct hdmi_drm_infoframe frame; 6679 unsigned char buf[30]; /* 26 + 4 */ 6680 ssize_t len; 6681 int ret, i; 6682 6683 memset(out, 0, sizeof(*out)); 6684 6685 if (!state->hdr_output_metadata) 6686 return 0; 6687 6688 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6689 if (ret) 6690 return ret; 6691 6692 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6693 if (len < 0) 6694 return (int)len; 6695 6696 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6697 if (len != 30) 6698 return -EINVAL; 6699 6700 /* Prepare the infopacket for DC. */ 6701 switch (state->connector->connector_type) { 6702 case DRM_MODE_CONNECTOR_HDMIA: 6703 out->hb0 = 0x87; /* type */ 6704 out->hb1 = 0x01; /* version */ 6705 out->hb2 = 0x1A; /* length */ 6706 out->sb[0] = buf[3]; /* checksum */ 6707 i = 1; 6708 break; 6709 6710 case DRM_MODE_CONNECTOR_DisplayPort: 6711 case DRM_MODE_CONNECTOR_eDP: 6712 out->hb0 = 0x00; /* sdp id, zero */ 6713 out->hb1 = 0x87; /* type */ 6714 out->hb2 = 0x1D; /* payload len - 1 */ 6715 out->hb3 = (0x13 << 2); /* sdp version */ 6716 out->sb[0] = 0x01; /* version */ 6717 out->sb[1] = 0x1A; /* length */ 6718 i = 2; 6719 break; 6720 6721 default: 6722 return -EINVAL; 6723 } 6724 6725 memcpy(&out->sb[i], &buf[4], 26); 6726 out->valid = true; 6727 6728 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6729 sizeof(out->sb), false); 6730 6731 return 0; 6732 } 6733 6734 static int 6735 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6736 struct drm_atomic_state *state) 6737 { 6738 struct drm_connector_state *new_con_state = 6739 drm_atomic_get_new_connector_state(state, conn); 6740 struct drm_connector_state *old_con_state = 6741 drm_atomic_get_old_connector_state(state, conn); 6742 struct drm_crtc *crtc = new_con_state->crtc; 6743 struct drm_crtc_state *new_crtc_state; 6744 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6745 int ret; 6746 6747 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6748 6749 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6750 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6751 if (ret < 0) 6752 return ret; 6753 } 6754 6755 if (!crtc) 6756 return 0; 6757 6758 if (new_con_state->colorspace != old_con_state->colorspace) { 6759 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6760 if (IS_ERR(new_crtc_state)) 6761 return PTR_ERR(new_crtc_state); 6762 6763 new_crtc_state->mode_changed = true; 6764 } 6765 6766 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6767 struct dc_info_packet hdr_infopacket; 6768 6769 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6770 if (ret) 6771 return ret; 6772 6773 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6774 if (IS_ERR(new_crtc_state)) 6775 return PTR_ERR(new_crtc_state); 6776 6777 /* 6778 * DC considers the stream backends changed if the 6779 * static metadata changes. Forcing the modeset also 6780 * gives a simple way for userspace to switch from 6781 * 8bpc to 10bpc when setting the metadata to enter 6782 * or exit HDR. 6783 * 6784 * Changing the static metadata after it's been 6785 * set is permissible, however. So only force a 6786 * modeset if we're entering or exiting HDR. 6787 */ 6788 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 6789 !old_con_state->hdr_output_metadata || 6790 !new_con_state->hdr_output_metadata; 6791 } 6792 6793 return 0; 6794 } 6795 6796 static const struct drm_connector_helper_funcs 6797 amdgpu_dm_connector_helper_funcs = { 6798 /* 6799 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6800 * modes will be filtered by drm_mode_validate_size(), and those modes 6801 * are missing after user start lightdm. So we need to renew modes list. 6802 * in get_modes call back, not just return the modes count 6803 */ 6804 .get_modes = get_modes, 6805 .mode_valid = amdgpu_dm_connector_mode_valid, 6806 .atomic_check = amdgpu_dm_connector_atomic_check, 6807 }; 6808 6809 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6810 { 6811 6812 } 6813 6814 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6815 { 6816 switch (display_color_depth) { 6817 case COLOR_DEPTH_666: 6818 return 6; 6819 case COLOR_DEPTH_888: 6820 return 8; 6821 case COLOR_DEPTH_101010: 6822 return 10; 6823 case COLOR_DEPTH_121212: 6824 return 12; 6825 case COLOR_DEPTH_141414: 6826 return 14; 6827 case COLOR_DEPTH_161616: 6828 return 16; 6829 default: 6830 break; 6831 } 6832 return 0; 6833 } 6834 6835 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6836 struct drm_crtc_state *crtc_state, 6837 struct drm_connector_state *conn_state) 6838 { 6839 struct drm_atomic_state *state = crtc_state->state; 6840 struct drm_connector *connector = conn_state->connector; 6841 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6842 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6843 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6844 struct drm_dp_mst_topology_mgr *mst_mgr; 6845 struct drm_dp_mst_port *mst_port; 6846 struct drm_dp_mst_topology_state *mst_state; 6847 enum dc_color_depth color_depth; 6848 int clock, bpp = 0; 6849 bool is_y420 = false; 6850 6851 if (!aconnector->mst_output_port) 6852 return 0; 6853 6854 mst_port = aconnector->mst_output_port; 6855 mst_mgr = &aconnector->mst_root->mst_mgr; 6856 6857 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6858 return 0; 6859 6860 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6861 if (IS_ERR(mst_state)) 6862 return PTR_ERR(mst_state); 6863 6864 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6865 6866 if (!state->duplicated) { 6867 int max_bpc = conn_state->max_requested_bpc; 6868 6869 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6870 aconnector->force_yuv420_output; 6871 color_depth = convert_color_depth_from_display_info(connector, 6872 is_y420, 6873 max_bpc); 6874 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6875 clock = adjusted_mode->clock; 6876 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 6877 } 6878 6879 dm_new_connector_state->vcpi_slots = 6880 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6881 dm_new_connector_state->pbn); 6882 if (dm_new_connector_state->vcpi_slots < 0) { 6883 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6884 return dm_new_connector_state->vcpi_slots; 6885 } 6886 return 0; 6887 } 6888 6889 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6890 .disable = dm_encoder_helper_disable, 6891 .atomic_check = dm_encoder_helper_atomic_check 6892 }; 6893 6894 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6895 struct dc_state *dc_state, 6896 struct dsc_mst_fairness_vars *vars) 6897 { 6898 struct dc_stream_state *stream = NULL; 6899 struct drm_connector *connector; 6900 struct drm_connector_state *new_con_state; 6901 struct amdgpu_dm_connector *aconnector; 6902 struct dm_connector_state *dm_conn_state; 6903 int i, j, ret; 6904 int vcpi, pbn_div, pbn = 0, slot_num = 0; 6905 6906 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6907 6908 aconnector = to_amdgpu_dm_connector(connector); 6909 6910 if (!aconnector->mst_output_port) 6911 continue; 6912 6913 if (!new_con_state || !new_con_state->crtc) 6914 continue; 6915 6916 dm_conn_state = to_dm_connector_state(new_con_state); 6917 6918 for (j = 0; j < dc_state->stream_count; j++) { 6919 stream = dc_state->streams[j]; 6920 if (!stream) 6921 continue; 6922 6923 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6924 break; 6925 6926 stream = NULL; 6927 } 6928 6929 if (!stream) 6930 continue; 6931 6932 pbn_div = dm_mst_get_pbn_divider(stream->link); 6933 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6934 for (j = 0; j < dc_state->stream_count; j++) { 6935 if (vars[j].aconnector == aconnector) { 6936 pbn = vars[j].pbn; 6937 break; 6938 } 6939 } 6940 6941 if (j == dc_state->stream_count) 6942 continue; 6943 6944 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6945 6946 if (stream->timing.flags.DSC != 1) { 6947 dm_conn_state->pbn = pbn; 6948 dm_conn_state->vcpi_slots = slot_num; 6949 6950 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6951 dm_conn_state->pbn, false); 6952 if (ret < 0) 6953 return ret; 6954 6955 continue; 6956 } 6957 6958 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6959 if (vcpi < 0) 6960 return vcpi; 6961 6962 dm_conn_state->pbn = pbn; 6963 dm_conn_state->vcpi_slots = vcpi; 6964 } 6965 return 0; 6966 } 6967 6968 static int to_drm_connector_type(enum amd_signal_type st) 6969 { 6970 switch (st) { 6971 case SIGNAL_TYPE_HDMI_TYPE_A: 6972 return DRM_MODE_CONNECTOR_HDMIA; 6973 case SIGNAL_TYPE_EDP: 6974 return DRM_MODE_CONNECTOR_eDP; 6975 case SIGNAL_TYPE_LVDS: 6976 return DRM_MODE_CONNECTOR_LVDS; 6977 case SIGNAL_TYPE_RGB: 6978 return DRM_MODE_CONNECTOR_VGA; 6979 case SIGNAL_TYPE_DISPLAY_PORT: 6980 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6981 return DRM_MODE_CONNECTOR_DisplayPort; 6982 case SIGNAL_TYPE_DVI_DUAL_LINK: 6983 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6984 return DRM_MODE_CONNECTOR_DVID; 6985 case SIGNAL_TYPE_VIRTUAL: 6986 return DRM_MODE_CONNECTOR_VIRTUAL; 6987 6988 default: 6989 return DRM_MODE_CONNECTOR_Unknown; 6990 } 6991 } 6992 6993 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 6994 { 6995 struct drm_encoder *encoder; 6996 6997 /* There is only one encoder per connector */ 6998 drm_connector_for_each_possible_encoder(connector, encoder) 6999 return encoder; 7000 7001 return NULL; 7002 } 7003 7004 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 7005 { 7006 struct drm_encoder *encoder; 7007 struct amdgpu_encoder *amdgpu_encoder; 7008 7009 encoder = amdgpu_dm_connector_to_encoder(connector); 7010 7011 if (encoder == NULL) 7012 return; 7013 7014 amdgpu_encoder = to_amdgpu_encoder(encoder); 7015 7016 amdgpu_encoder->native_mode.clock = 0; 7017 7018 if (!list_empty(&connector->probed_modes)) { 7019 struct drm_display_mode *preferred_mode = NULL; 7020 7021 list_for_each_entry(preferred_mode, 7022 &connector->probed_modes, 7023 head) { 7024 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 7025 amdgpu_encoder->native_mode = *preferred_mode; 7026 7027 break; 7028 } 7029 7030 } 7031 } 7032 7033 static struct drm_display_mode * 7034 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 7035 char *name, 7036 int hdisplay, int vdisplay) 7037 { 7038 struct drm_device *dev = encoder->dev; 7039 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7040 struct drm_display_mode *mode = NULL; 7041 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7042 7043 mode = drm_mode_duplicate(dev, native_mode); 7044 7045 if (mode == NULL) 7046 return NULL; 7047 7048 mode->hdisplay = hdisplay; 7049 mode->vdisplay = vdisplay; 7050 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7051 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 7052 7053 return mode; 7054 7055 } 7056 7057 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 7058 struct drm_connector *connector) 7059 { 7060 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7061 struct drm_display_mode *mode = NULL; 7062 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7063 struct amdgpu_dm_connector *amdgpu_dm_connector = 7064 to_amdgpu_dm_connector(connector); 7065 int i; 7066 int n; 7067 struct mode_size { 7068 char name[DRM_DISPLAY_MODE_LEN]; 7069 int w; 7070 int h; 7071 } common_modes[] = { 7072 { "640x480", 640, 480}, 7073 { "800x600", 800, 600}, 7074 { "1024x768", 1024, 768}, 7075 { "1280x720", 1280, 720}, 7076 { "1280x800", 1280, 800}, 7077 {"1280x1024", 1280, 1024}, 7078 { "1440x900", 1440, 900}, 7079 {"1680x1050", 1680, 1050}, 7080 {"1600x1200", 1600, 1200}, 7081 {"1920x1080", 1920, 1080}, 7082 {"1920x1200", 1920, 1200} 7083 }; 7084 7085 n = ARRAY_SIZE(common_modes); 7086 7087 for (i = 0; i < n; i++) { 7088 struct drm_display_mode *curmode = NULL; 7089 bool mode_existed = false; 7090 7091 if (common_modes[i].w > native_mode->hdisplay || 7092 common_modes[i].h > native_mode->vdisplay || 7093 (common_modes[i].w == native_mode->hdisplay && 7094 common_modes[i].h == native_mode->vdisplay)) 7095 continue; 7096 7097 list_for_each_entry(curmode, &connector->probed_modes, head) { 7098 if (common_modes[i].w == curmode->hdisplay && 7099 common_modes[i].h == curmode->vdisplay) { 7100 mode_existed = true; 7101 break; 7102 } 7103 } 7104 7105 if (mode_existed) 7106 continue; 7107 7108 mode = amdgpu_dm_create_common_mode(encoder, 7109 common_modes[i].name, common_modes[i].w, 7110 common_modes[i].h); 7111 if (!mode) 7112 continue; 7113 7114 drm_mode_probed_add(connector, mode); 7115 amdgpu_dm_connector->num_modes++; 7116 } 7117 } 7118 7119 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7120 { 7121 struct drm_encoder *encoder; 7122 struct amdgpu_encoder *amdgpu_encoder; 7123 const struct drm_display_mode *native_mode; 7124 7125 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7126 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7127 return; 7128 7129 mutex_lock(&connector->dev->mode_config.mutex); 7130 amdgpu_dm_connector_get_modes(connector); 7131 mutex_unlock(&connector->dev->mode_config.mutex); 7132 7133 encoder = amdgpu_dm_connector_to_encoder(connector); 7134 if (!encoder) 7135 return; 7136 7137 amdgpu_encoder = to_amdgpu_encoder(encoder); 7138 7139 native_mode = &amdgpu_encoder->native_mode; 7140 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7141 return; 7142 7143 drm_connector_set_panel_orientation_with_quirk(connector, 7144 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7145 native_mode->hdisplay, 7146 native_mode->vdisplay); 7147 } 7148 7149 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7150 struct edid *edid) 7151 { 7152 struct amdgpu_dm_connector *amdgpu_dm_connector = 7153 to_amdgpu_dm_connector(connector); 7154 7155 if (edid) { 7156 /* empty probed_modes */ 7157 INIT_LIST_HEAD(&connector->probed_modes); 7158 amdgpu_dm_connector->num_modes = 7159 drm_add_edid_modes(connector, edid); 7160 7161 /* sorting the probed modes before calling function 7162 * amdgpu_dm_get_native_mode() since EDID can have 7163 * more than one preferred mode. The modes that are 7164 * later in the probed mode list could be of higher 7165 * and preferred resolution. For example, 3840x2160 7166 * resolution in base EDID preferred timing and 4096x2160 7167 * preferred resolution in DID extension block later. 7168 */ 7169 drm_mode_sort(&connector->probed_modes); 7170 amdgpu_dm_get_native_mode(connector); 7171 7172 /* Freesync capabilities are reset by calling 7173 * drm_add_edid_modes() and need to be 7174 * restored here. 7175 */ 7176 amdgpu_dm_update_freesync_caps(connector, edid); 7177 } else { 7178 amdgpu_dm_connector->num_modes = 0; 7179 } 7180 } 7181 7182 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7183 struct drm_display_mode *mode) 7184 { 7185 struct drm_display_mode *m; 7186 7187 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 7188 if (drm_mode_equal(m, mode)) 7189 return true; 7190 } 7191 7192 return false; 7193 } 7194 7195 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7196 { 7197 const struct drm_display_mode *m; 7198 struct drm_display_mode *new_mode; 7199 uint i; 7200 u32 new_modes_count = 0; 7201 7202 /* Standard FPS values 7203 * 7204 * 23.976 - TV/NTSC 7205 * 24 - Cinema 7206 * 25 - TV/PAL 7207 * 29.97 - TV/NTSC 7208 * 30 - TV/NTSC 7209 * 48 - Cinema HFR 7210 * 50 - TV/PAL 7211 * 60 - Commonly used 7212 * 48,72,96,120 - Multiples of 24 7213 */ 7214 static const u32 common_rates[] = { 7215 23976, 24000, 25000, 29970, 30000, 7216 48000, 50000, 60000, 72000, 96000, 120000 7217 }; 7218 7219 /* 7220 * Find mode with highest refresh rate with the same resolution 7221 * as the preferred mode. Some monitors report a preferred mode 7222 * with lower resolution than the highest refresh rate supported. 7223 */ 7224 7225 m = get_highest_refresh_rate_mode(aconnector, true); 7226 if (!m) 7227 return 0; 7228 7229 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7230 u64 target_vtotal, target_vtotal_diff; 7231 u64 num, den; 7232 7233 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7234 continue; 7235 7236 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7237 common_rates[i] > aconnector->max_vfreq * 1000) 7238 continue; 7239 7240 num = (unsigned long long)m->clock * 1000 * 1000; 7241 den = common_rates[i] * (unsigned long long)m->htotal; 7242 target_vtotal = div_u64(num, den); 7243 target_vtotal_diff = target_vtotal - m->vtotal; 7244 7245 /* Check for illegal modes */ 7246 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7247 m->vsync_end + target_vtotal_diff < m->vsync_start || 7248 m->vtotal + target_vtotal_diff < m->vsync_end) 7249 continue; 7250 7251 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7252 if (!new_mode) 7253 goto out; 7254 7255 new_mode->vtotal += (u16)target_vtotal_diff; 7256 new_mode->vsync_start += (u16)target_vtotal_diff; 7257 new_mode->vsync_end += (u16)target_vtotal_diff; 7258 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7259 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7260 7261 if (!is_duplicate_mode(aconnector, new_mode)) { 7262 drm_mode_probed_add(&aconnector->base, new_mode); 7263 new_modes_count += 1; 7264 } else 7265 drm_mode_destroy(aconnector->base.dev, new_mode); 7266 } 7267 out: 7268 return new_modes_count; 7269 } 7270 7271 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7272 struct edid *edid) 7273 { 7274 struct amdgpu_dm_connector *amdgpu_dm_connector = 7275 to_amdgpu_dm_connector(connector); 7276 7277 if (!edid) 7278 return; 7279 7280 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7281 amdgpu_dm_connector->num_modes += 7282 add_fs_modes(amdgpu_dm_connector); 7283 } 7284 7285 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7286 { 7287 struct amdgpu_dm_connector *amdgpu_dm_connector = 7288 to_amdgpu_dm_connector(connector); 7289 struct drm_encoder *encoder; 7290 struct edid *edid = amdgpu_dm_connector->edid; 7291 struct dc_link_settings *verified_link_cap = 7292 &amdgpu_dm_connector->dc_link->verified_link_cap; 7293 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7294 7295 encoder = amdgpu_dm_connector_to_encoder(connector); 7296 7297 if (!drm_edid_is_valid(edid)) { 7298 amdgpu_dm_connector->num_modes = 7299 drm_add_modes_noedid(connector, 640, 480); 7300 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7301 amdgpu_dm_connector->num_modes += 7302 drm_add_modes_noedid(connector, 1920, 1080); 7303 } else { 7304 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7305 if (encoder) 7306 amdgpu_dm_connector_add_common_modes(encoder, connector); 7307 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7308 } 7309 amdgpu_dm_fbc_init(connector); 7310 7311 return amdgpu_dm_connector->num_modes; 7312 } 7313 7314 static const u32 supported_colorspaces = 7315 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 7316 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 7317 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 7318 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 7319 7320 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7321 struct amdgpu_dm_connector *aconnector, 7322 int connector_type, 7323 struct dc_link *link, 7324 int link_index) 7325 { 7326 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7327 7328 /* 7329 * Some of the properties below require access to state, like bpc. 7330 * Allocate some default initial connector state with our reset helper. 7331 */ 7332 if (aconnector->base.funcs->reset) 7333 aconnector->base.funcs->reset(&aconnector->base); 7334 7335 aconnector->connector_id = link_index; 7336 aconnector->bl_idx = -1; 7337 aconnector->dc_link = link; 7338 aconnector->base.interlace_allowed = false; 7339 aconnector->base.doublescan_allowed = false; 7340 aconnector->base.stereo_allowed = false; 7341 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7342 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7343 aconnector->audio_inst = -1; 7344 aconnector->pack_sdp_v1_3 = false; 7345 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7346 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7347 rw_init(&aconnector->hpd_lock, "dmhpd"); 7348 rw_init(&aconnector->handle_mst_msg_ready, "dmmr"); 7349 7350 /* 7351 * configure support HPD hot plug connector_>polled default value is 0 7352 * which means HPD hot plug not supported 7353 */ 7354 switch (connector_type) { 7355 case DRM_MODE_CONNECTOR_HDMIA: 7356 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7357 aconnector->base.ycbcr_420_allowed = 7358 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7359 break; 7360 case DRM_MODE_CONNECTOR_DisplayPort: 7361 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7362 link->link_enc = link_enc_cfg_get_link_enc(link); 7363 ASSERT(link->link_enc); 7364 if (link->link_enc) 7365 aconnector->base.ycbcr_420_allowed = 7366 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7367 break; 7368 case DRM_MODE_CONNECTOR_DVID: 7369 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7370 break; 7371 default: 7372 break; 7373 } 7374 7375 drm_object_attach_property(&aconnector->base.base, 7376 dm->ddev->mode_config.scaling_mode_property, 7377 DRM_MODE_SCALE_NONE); 7378 7379 drm_object_attach_property(&aconnector->base.base, 7380 adev->mode_info.underscan_property, 7381 UNDERSCAN_OFF); 7382 drm_object_attach_property(&aconnector->base.base, 7383 adev->mode_info.underscan_hborder_property, 7384 0); 7385 drm_object_attach_property(&aconnector->base.base, 7386 adev->mode_info.underscan_vborder_property, 7387 0); 7388 7389 if (!aconnector->mst_root) 7390 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7391 7392 aconnector->base.state->max_bpc = 16; 7393 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7394 7395 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7396 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7397 drm_object_attach_property(&aconnector->base.base, 7398 adev->mode_info.abm_level_property, 0); 7399 } 7400 7401 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 7402 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 7403 drm_connector_attach_colorspace_property(&aconnector->base); 7404 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 7405 connector_type == DRM_MODE_CONNECTOR_eDP) { 7406 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 7407 drm_connector_attach_colorspace_property(&aconnector->base); 7408 } 7409 7410 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7411 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7412 connector_type == DRM_MODE_CONNECTOR_eDP) { 7413 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7414 7415 if (!aconnector->mst_root) 7416 drm_connector_attach_vrr_capable_property(&aconnector->base); 7417 7418 if (adev->dm.hdcp_workqueue) 7419 drm_connector_attach_content_protection_property(&aconnector->base, true); 7420 } 7421 } 7422 7423 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7424 struct i2c_msg *msgs, int num) 7425 { 7426 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7427 struct ddc_service *ddc_service = i2c->ddc_service; 7428 struct i2c_command cmd; 7429 int i; 7430 int result = -EIO; 7431 7432 if (!ddc_service->ddc_pin || !ddc_service->ddc_pin->hw_info.hw_supported) 7433 return result; 7434 7435 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7436 7437 if (!cmd.payloads) 7438 return result; 7439 7440 cmd.number_of_payloads = num; 7441 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7442 cmd.speed = 100; 7443 7444 for (i = 0; i < num; i++) { 7445 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7446 cmd.payloads[i].address = msgs[i].addr; 7447 cmd.payloads[i].length = msgs[i].len; 7448 cmd.payloads[i].data = msgs[i].buf; 7449 } 7450 7451 if (dc_submit_i2c( 7452 ddc_service->ctx->dc, 7453 ddc_service->link->link_index, 7454 &cmd)) 7455 result = num; 7456 7457 kfree(cmd.payloads); 7458 return result; 7459 } 7460 7461 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7462 { 7463 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7464 } 7465 7466 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7467 .master_xfer = amdgpu_dm_i2c_xfer, 7468 .functionality = amdgpu_dm_i2c_func, 7469 }; 7470 7471 static struct amdgpu_i2c_adapter * 7472 create_i2c(struct ddc_service *ddc_service, 7473 int link_index, 7474 int *res) 7475 { 7476 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7477 struct amdgpu_i2c_adapter *i2c; 7478 7479 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7480 if (!i2c) 7481 return NULL; 7482 #ifdef notyet 7483 i2c->base.owner = THIS_MODULE; 7484 i2c->base.class = I2C_CLASS_DDC; 7485 i2c->base.dev.parent = &adev->pdev->dev; 7486 #endif 7487 i2c->base.algo = &amdgpu_dm_i2c_algo; 7488 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7489 i2c_set_adapdata(&i2c->base, i2c); 7490 i2c->ddc_service = ddc_service; 7491 7492 return i2c; 7493 } 7494 7495 7496 /* 7497 * Note: this function assumes that dc_link_detect() was called for the 7498 * dc_link which will be represented by this aconnector. 7499 */ 7500 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7501 struct amdgpu_dm_connector *aconnector, 7502 u32 link_index, 7503 struct amdgpu_encoder *aencoder) 7504 { 7505 int res = 0; 7506 int connector_type; 7507 struct dc *dc = dm->dc; 7508 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7509 struct amdgpu_i2c_adapter *i2c; 7510 7511 link->priv = aconnector; 7512 7513 7514 i2c = create_i2c(link->ddc, link->link_index, &res); 7515 if (!i2c) { 7516 DRM_ERROR("Failed to create i2c adapter data\n"); 7517 return -ENOMEM; 7518 } 7519 7520 aconnector->i2c = i2c; 7521 res = i2c_add_adapter(&i2c->base); 7522 7523 if (res) { 7524 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7525 goto out_free; 7526 } 7527 7528 connector_type = to_drm_connector_type(link->connector_signal); 7529 7530 res = drm_connector_init_with_ddc( 7531 dm->ddev, 7532 &aconnector->base, 7533 &amdgpu_dm_connector_funcs, 7534 connector_type, 7535 &i2c->base); 7536 7537 if (res) { 7538 DRM_ERROR("connector_init failed\n"); 7539 aconnector->connector_id = -1; 7540 goto out_free; 7541 } 7542 7543 drm_connector_helper_add( 7544 &aconnector->base, 7545 &amdgpu_dm_connector_helper_funcs); 7546 7547 amdgpu_dm_connector_init_helper( 7548 dm, 7549 aconnector, 7550 connector_type, 7551 link, 7552 link_index); 7553 7554 drm_connector_attach_encoder( 7555 &aconnector->base, &aencoder->base); 7556 7557 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7558 || connector_type == DRM_MODE_CONNECTOR_eDP) 7559 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7560 7561 out_free: 7562 if (res) { 7563 kfree(i2c); 7564 aconnector->i2c = NULL; 7565 } 7566 return res; 7567 } 7568 7569 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7570 { 7571 switch (adev->mode_info.num_crtc) { 7572 case 1: 7573 return 0x1; 7574 case 2: 7575 return 0x3; 7576 case 3: 7577 return 0x7; 7578 case 4: 7579 return 0xf; 7580 case 5: 7581 return 0x1f; 7582 case 6: 7583 default: 7584 return 0x3f; 7585 } 7586 } 7587 7588 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7589 struct amdgpu_encoder *aencoder, 7590 uint32_t link_index) 7591 { 7592 struct amdgpu_device *adev = drm_to_adev(dev); 7593 7594 int res = drm_encoder_init(dev, 7595 &aencoder->base, 7596 &amdgpu_dm_encoder_funcs, 7597 DRM_MODE_ENCODER_TMDS, 7598 NULL); 7599 7600 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7601 7602 if (!res) 7603 aencoder->encoder_id = link_index; 7604 else 7605 aencoder->encoder_id = -1; 7606 7607 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7608 7609 return res; 7610 } 7611 7612 static void manage_dm_interrupts(struct amdgpu_device *adev, 7613 struct amdgpu_crtc *acrtc, 7614 bool enable) 7615 { 7616 /* 7617 * We have no guarantee that the frontend index maps to the same 7618 * backend index - some even map to more than one. 7619 * 7620 * TODO: Use a different interrupt or check DC itself for the mapping. 7621 */ 7622 int irq_type = 7623 amdgpu_display_crtc_idx_to_irq_type( 7624 adev, 7625 acrtc->crtc_id); 7626 7627 if (enable) { 7628 drm_crtc_vblank_on(&acrtc->base); 7629 amdgpu_irq_get( 7630 adev, 7631 &adev->pageflip_irq, 7632 irq_type); 7633 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7634 amdgpu_irq_get( 7635 adev, 7636 &adev->vline0_irq, 7637 irq_type); 7638 #endif 7639 } else { 7640 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7641 amdgpu_irq_put( 7642 adev, 7643 &adev->vline0_irq, 7644 irq_type); 7645 #endif 7646 amdgpu_irq_put( 7647 adev, 7648 &adev->pageflip_irq, 7649 irq_type); 7650 drm_crtc_vblank_off(&acrtc->base); 7651 } 7652 } 7653 7654 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7655 struct amdgpu_crtc *acrtc) 7656 { 7657 int irq_type = 7658 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7659 7660 /** 7661 * This reads the current state for the IRQ and force reapplies 7662 * the setting to hardware. 7663 */ 7664 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7665 } 7666 7667 static bool 7668 is_scaling_state_different(const struct dm_connector_state *dm_state, 7669 const struct dm_connector_state *old_dm_state) 7670 { 7671 if (dm_state->scaling != old_dm_state->scaling) 7672 return true; 7673 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7674 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7675 return true; 7676 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7677 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7678 return true; 7679 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7680 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7681 return true; 7682 return false; 7683 } 7684 7685 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7686 struct drm_crtc_state *old_crtc_state, 7687 struct drm_connector_state *new_conn_state, 7688 struct drm_connector_state *old_conn_state, 7689 const struct drm_connector *connector, 7690 struct hdcp_workqueue *hdcp_w) 7691 { 7692 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7693 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7694 7695 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7696 connector->index, connector->status, connector->dpms); 7697 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7698 old_conn_state->content_protection, new_conn_state->content_protection); 7699 7700 if (old_crtc_state) 7701 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7702 old_crtc_state->enable, 7703 old_crtc_state->active, 7704 old_crtc_state->mode_changed, 7705 old_crtc_state->active_changed, 7706 old_crtc_state->connectors_changed); 7707 7708 if (new_crtc_state) 7709 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7710 new_crtc_state->enable, 7711 new_crtc_state->active, 7712 new_crtc_state->mode_changed, 7713 new_crtc_state->active_changed, 7714 new_crtc_state->connectors_changed); 7715 7716 /* hdcp content type change */ 7717 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7718 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7719 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7720 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7721 return true; 7722 } 7723 7724 /* CP is being re enabled, ignore this */ 7725 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7726 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7727 if (new_crtc_state && new_crtc_state->mode_changed) { 7728 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7729 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7730 return true; 7731 } 7732 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7733 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7734 return false; 7735 } 7736 7737 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7738 * 7739 * Handles: UNDESIRED -> ENABLED 7740 */ 7741 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7742 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7743 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7744 7745 /* Stream removed and re-enabled 7746 * 7747 * Can sometimes overlap with the HPD case, 7748 * thus set update_hdcp to false to avoid 7749 * setting HDCP multiple times. 7750 * 7751 * Handles: DESIRED -> DESIRED (Special case) 7752 */ 7753 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7754 new_conn_state->crtc && new_conn_state->crtc->enabled && 7755 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7756 dm_con_state->update_hdcp = false; 7757 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7758 __func__); 7759 return true; 7760 } 7761 7762 /* Hot-plug, headless s3, dpms 7763 * 7764 * Only start HDCP if the display is connected/enabled. 7765 * update_hdcp flag will be set to false until the next 7766 * HPD comes in. 7767 * 7768 * Handles: DESIRED -> DESIRED (Special case) 7769 */ 7770 if (dm_con_state->update_hdcp && 7771 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7772 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7773 dm_con_state->update_hdcp = false; 7774 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7775 __func__); 7776 return true; 7777 } 7778 7779 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7780 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7781 if (new_crtc_state && new_crtc_state->mode_changed) { 7782 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7783 __func__); 7784 return true; 7785 } 7786 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7787 __func__); 7788 return false; 7789 } 7790 7791 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7792 return false; 7793 } 7794 7795 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7796 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7797 __func__); 7798 return true; 7799 } 7800 7801 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7802 return false; 7803 } 7804 7805 static void remove_stream(struct amdgpu_device *adev, 7806 struct amdgpu_crtc *acrtc, 7807 struct dc_stream_state *stream) 7808 { 7809 /* this is the update mode case */ 7810 7811 acrtc->otg_inst = -1; 7812 acrtc->enabled = false; 7813 } 7814 7815 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7816 { 7817 7818 assert_spin_locked(&acrtc->base.dev->event_lock); 7819 WARN_ON(acrtc->event); 7820 7821 acrtc->event = acrtc->base.state->event; 7822 7823 /* Set the flip status */ 7824 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7825 7826 /* Mark this event as consumed */ 7827 acrtc->base.state->event = NULL; 7828 7829 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7830 acrtc->crtc_id); 7831 } 7832 7833 static void update_freesync_state_on_stream( 7834 struct amdgpu_display_manager *dm, 7835 struct dm_crtc_state *new_crtc_state, 7836 struct dc_stream_state *new_stream, 7837 struct dc_plane_state *surface, 7838 u32 flip_timestamp_in_us) 7839 { 7840 struct mod_vrr_params vrr_params; 7841 struct dc_info_packet vrr_infopacket = {0}; 7842 struct amdgpu_device *adev = dm->adev; 7843 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7844 unsigned long flags; 7845 bool pack_sdp_v1_3 = false; 7846 struct amdgpu_dm_connector *aconn; 7847 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7848 7849 if (!new_stream) 7850 return; 7851 7852 /* 7853 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7854 * For now it's sufficient to just guard against these conditions. 7855 */ 7856 7857 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7858 return; 7859 7860 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7861 vrr_params = acrtc->dm_irq_params.vrr_params; 7862 7863 if (surface) { 7864 mod_freesync_handle_preflip( 7865 dm->freesync_module, 7866 surface, 7867 new_stream, 7868 flip_timestamp_in_us, 7869 &vrr_params); 7870 7871 if (adev->family < AMDGPU_FAMILY_AI && 7872 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7873 mod_freesync_handle_v_update(dm->freesync_module, 7874 new_stream, &vrr_params); 7875 7876 /* Need to call this before the frame ends. */ 7877 dc_stream_adjust_vmin_vmax(dm->dc, 7878 new_crtc_state->stream, 7879 &vrr_params.adjust); 7880 } 7881 } 7882 7883 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7884 7885 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 7886 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7887 7888 if (aconn->vsdb_info.amd_vsdb_version == 1) 7889 packet_type = PACKET_TYPE_FS_V1; 7890 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7891 packet_type = PACKET_TYPE_FS_V2; 7892 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7893 packet_type = PACKET_TYPE_FS_V3; 7894 7895 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7896 &new_stream->adaptive_sync_infopacket); 7897 } 7898 7899 mod_freesync_build_vrr_infopacket( 7900 dm->freesync_module, 7901 new_stream, 7902 &vrr_params, 7903 packet_type, 7904 TRANSFER_FUNC_UNKNOWN, 7905 &vrr_infopacket, 7906 pack_sdp_v1_3); 7907 7908 new_crtc_state->freesync_vrr_info_changed |= 7909 (memcmp(&new_crtc_state->vrr_infopacket, 7910 &vrr_infopacket, 7911 sizeof(vrr_infopacket)) != 0); 7912 7913 acrtc->dm_irq_params.vrr_params = vrr_params; 7914 new_crtc_state->vrr_infopacket = vrr_infopacket; 7915 7916 new_stream->vrr_infopacket = vrr_infopacket; 7917 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7918 7919 if (new_crtc_state->freesync_vrr_info_changed) 7920 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7921 new_crtc_state->base.crtc->base.id, 7922 (int)new_crtc_state->base.vrr_enabled, 7923 (int)vrr_params.state); 7924 7925 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7926 } 7927 7928 static void update_stream_irq_parameters( 7929 struct amdgpu_display_manager *dm, 7930 struct dm_crtc_state *new_crtc_state) 7931 { 7932 struct dc_stream_state *new_stream = new_crtc_state->stream; 7933 struct mod_vrr_params vrr_params; 7934 struct mod_freesync_config config = new_crtc_state->freesync_config; 7935 struct amdgpu_device *adev = dm->adev; 7936 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7937 unsigned long flags; 7938 7939 if (!new_stream) 7940 return; 7941 7942 /* 7943 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7944 * For now it's sufficient to just guard against these conditions. 7945 */ 7946 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7947 return; 7948 7949 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7950 vrr_params = acrtc->dm_irq_params.vrr_params; 7951 7952 if (new_crtc_state->vrr_supported && 7953 config.min_refresh_in_uhz && 7954 config.max_refresh_in_uhz) { 7955 /* 7956 * if freesync compatible mode was set, config.state will be set 7957 * in atomic check 7958 */ 7959 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7960 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7961 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7962 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7963 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7964 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7965 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7966 } else { 7967 config.state = new_crtc_state->base.vrr_enabled ? 7968 VRR_STATE_ACTIVE_VARIABLE : 7969 VRR_STATE_INACTIVE; 7970 } 7971 } else { 7972 config.state = VRR_STATE_UNSUPPORTED; 7973 } 7974 7975 mod_freesync_build_vrr_params(dm->freesync_module, 7976 new_stream, 7977 &config, &vrr_params); 7978 7979 new_crtc_state->freesync_config = config; 7980 /* Copy state for access from DM IRQ handler */ 7981 acrtc->dm_irq_params.freesync_config = config; 7982 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7983 acrtc->dm_irq_params.vrr_params = vrr_params; 7984 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7985 } 7986 7987 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 7988 struct dm_crtc_state *new_state) 7989 { 7990 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 7991 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 7992 7993 if (!old_vrr_active && new_vrr_active) { 7994 /* Transition VRR inactive -> active: 7995 * While VRR is active, we must not disable vblank irq, as a 7996 * reenable after disable would compute bogus vblank/pflip 7997 * timestamps if it likely happened inside display front-porch. 7998 * 7999 * We also need vupdate irq for the actual core vblank handling 8000 * at end of vblank. 8001 */ 8002 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 8003 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 8004 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 8005 __func__, new_state->base.crtc->base.id); 8006 } else if (old_vrr_active && !new_vrr_active) { 8007 /* Transition VRR active -> inactive: 8008 * Allow vblank irq disable again for fixed refresh rate. 8009 */ 8010 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 8011 drm_crtc_vblank_put(new_state->base.crtc); 8012 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 8013 __func__, new_state->base.crtc->base.id); 8014 } 8015 } 8016 8017 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 8018 { 8019 struct drm_plane *plane; 8020 struct drm_plane_state *old_plane_state; 8021 int i; 8022 8023 /* 8024 * TODO: Make this per-stream so we don't issue redundant updates for 8025 * commits with multiple streams. 8026 */ 8027 for_each_old_plane_in_state(state, plane, old_plane_state, i) 8028 if (plane->type == DRM_PLANE_TYPE_CURSOR) 8029 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 8030 } 8031 8032 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 8033 { 8034 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 8035 8036 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 8037 } 8038 8039 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 8040 struct drm_device *dev, 8041 struct amdgpu_display_manager *dm, 8042 struct drm_crtc *pcrtc, 8043 bool wait_for_vblank) 8044 { 8045 u32 i; 8046 u64 timestamp_ns = ktime_get_ns(); 8047 struct drm_plane *plane; 8048 struct drm_plane_state *old_plane_state, *new_plane_state; 8049 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 8050 struct drm_crtc_state *new_pcrtc_state = 8051 drm_atomic_get_new_crtc_state(state, pcrtc); 8052 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 8053 struct dm_crtc_state *dm_old_crtc_state = 8054 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 8055 int planes_count = 0, vpos, hpos; 8056 unsigned long flags; 8057 u32 target_vblank, last_flip_vblank; 8058 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 8059 bool cursor_update = false; 8060 bool pflip_present = false; 8061 bool dirty_rects_changed = false; 8062 struct { 8063 struct dc_surface_update surface_updates[MAX_SURFACES]; 8064 struct dc_plane_info plane_infos[MAX_SURFACES]; 8065 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 8066 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 8067 struct dc_stream_update stream_update; 8068 } *bundle; 8069 8070 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 8071 8072 if (!bundle) { 8073 dm_error("Failed to allocate update bundle\n"); 8074 goto cleanup; 8075 } 8076 8077 /* 8078 * Disable the cursor first if we're disabling all the planes. 8079 * It'll remain on the screen after the planes are re-enabled 8080 * if we don't. 8081 */ 8082 if (acrtc_state->active_planes == 0) 8083 amdgpu_dm_commit_cursors(state); 8084 8085 /* update planes when needed */ 8086 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 8087 struct drm_crtc *crtc = new_plane_state->crtc; 8088 struct drm_crtc_state *new_crtc_state; 8089 struct drm_framebuffer *fb = new_plane_state->fb; 8090 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 8091 bool plane_needs_flip; 8092 struct dc_plane_state *dc_plane; 8093 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 8094 8095 /* Cursor plane is handled after stream updates */ 8096 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 8097 if ((fb && crtc == pcrtc) || 8098 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 8099 cursor_update = true; 8100 8101 continue; 8102 } 8103 8104 if (!fb || !crtc || pcrtc != crtc) 8105 continue; 8106 8107 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 8108 if (!new_crtc_state->active) 8109 continue; 8110 8111 dc_plane = dm_new_plane_state->dc_state; 8112 if (!dc_plane) 8113 continue; 8114 8115 bundle->surface_updates[planes_count].surface = dc_plane; 8116 if (new_pcrtc_state->color_mgmt_changed) { 8117 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 8118 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 8119 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 8120 } 8121 8122 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 8123 &bundle->scaling_infos[planes_count]); 8124 8125 bundle->surface_updates[planes_count].scaling_info = 8126 &bundle->scaling_infos[planes_count]; 8127 8128 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 8129 8130 pflip_present = pflip_present || plane_needs_flip; 8131 8132 if (!plane_needs_flip) { 8133 planes_count += 1; 8134 continue; 8135 } 8136 8137 fill_dc_plane_info_and_addr( 8138 dm->adev, new_plane_state, 8139 afb->tiling_flags, 8140 &bundle->plane_infos[planes_count], 8141 &bundle->flip_addrs[planes_count].address, 8142 afb->tmz_surface, false); 8143 8144 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8145 new_plane_state->plane->index, 8146 bundle->plane_infos[planes_count].dcc.enable); 8147 8148 bundle->surface_updates[planes_count].plane_info = 8149 &bundle->plane_infos[planes_count]; 8150 8151 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 8152 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 8153 fill_dc_dirty_rects(plane, old_plane_state, 8154 new_plane_state, new_crtc_state, 8155 &bundle->flip_addrs[planes_count], 8156 &dirty_rects_changed); 8157 8158 /* 8159 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8160 * and enabled it again after dirty regions are stable to avoid video glitch. 8161 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8162 * during the PSR-SU was disabled. 8163 */ 8164 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8165 acrtc_attach->dm_irq_params.allow_psr_entry && 8166 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8167 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8168 #endif 8169 dirty_rects_changed) { 8170 mutex_lock(&dm->dc_lock); 8171 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8172 timestamp_ns; 8173 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8174 amdgpu_dm_psr_disable(acrtc_state->stream); 8175 mutex_unlock(&dm->dc_lock); 8176 } 8177 } 8178 8179 /* 8180 * Only allow immediate flips for fast updates that don't 8181 * change memory domain, FB pitch, DCC state, rotation or 8182 * mirroring. 8183 * 8184 * dm_crtc_helper_atomic_check() only accepts async flips with 8185 * fast updates. 8186 */ 8187 if (crtc->state->async_flip && 8188 (acrtc_state->update_type != UPDATE_TYPE_FAST || 8189 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 8190 drm_warn_once(state->dev, 8191 "[PLANE:%d:%s] async flip with non-fast update\n", 8192 plane->base.id, plane->name); 8193 8194 bundle->flip_addrs[planes_count].flip_immediate = 8195 crtc->state->async_flip && 8196 acrtc_state->update_type == UPDATE_TYPE_FAST && 8197 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 8198 8199 timestamp_ns = ktime_get_ns(); 8200 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8201 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8202 bundle->surface_updates[planes_count].surface = dc_plane; 8203 8204 if (!bundle->surface_updates[planes_count].surface) { 8205 DRM_ERROR("No surface for CRTC: id=%d\n", 8206 acrtc_attach->crtc_id); 8207 continue; 8208 } 8209 8210 if (plane == pcrtc->primary) 8211 update_freesync_state_on_stream( 8212 dm, 8213 acrtc_state, 8214 acrtc_state->stream, 8215 dc_plane, 8216 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8217 8218 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8219 __func__, 8220 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8221 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8222 8223 planes_count += 1; 8224 8225 } 8226 8227 if (pflip_present) { 8228 if (!vrr_active) { 8229 /* Use old throttling in non-vrr fixed refresh rate mode 8230 * to keep flip scheduling based on target vblank counts 8231 * working in a backwards compatible way, e.g., for 8232 * clients using the GLX_OML_sync_control extension or 8233 * DRI3/Present extension with defined target_msc. 8234 */ 8235 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8236 } else { 8237 /* For variable refresh rate mode only: 8238 * Get vblank of last completed flip to avoid > 1 vrr 8239 * flips per video frame by use of throttling, but allow 8240 * flip programming anywhere in the possibly large 8241 * variable vrr vblank interval for fine-grained flip 8242 * timing control and more opportunity to avoid stutter 8243 * on late submission of flips. 8244 */ 8245 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8246 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8247 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8248 } 8249 8250 target_vblank = last_flip_vblank + wait_for_vblank; 8251 8252 /* 8253 * Wait until we're out of the vertical blank period before the one 8254 * targeted by the flip 8255 */ 8256 while ((acrtc_attach->enabled && 8257 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8258 0, &vpos, &hpos, NULL, 8259 NULL, &pcrtc->hwmode) 8260 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8261 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8262 (int)(target_vblank - 8263 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8264 usleep_range(1000, 1100); 8265 } 8266 8267 /** 8268 * Prepare the flip event for the pageflip interrupt to handle. 8269 * 8270 * This only works in the case where we've already turned on the 8271 * appropriate hardware blocks (eg. HUBP) so in the transition case 8272 * from 0 -> n planes we have to skip a hardware generated event 8273 * and rely on sending it from software. 8274 */ 8275 if (acrtc_attach->base.state->event && 8276 acrtc_state->active_planes > 0) { 8277 drm_crtc_vblank_get(pcrtc); 8278 8279 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8280 8281 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8282 prepare_flip_isr(acrtc_attach); 8283 8284 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8285 } 8286 8287 if (acrtc_state->stream) { 8288 if (acrtc_state->freesync_vrr_info_changed) 8289 bundle->stream_update.vrr_infopacket = 8290 &acrtc_state->stream->vrr_infopacket; 8291 } 8292 } else if (cursor_update && acrtc_state->active_planes > 0 && 8293 acrtc_attach->base.state->event) { 8294 drm_crtc_vblank_get(pcrtc); 8295 8296 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8297 8298 acrtc_attach->event = acrtc_attach->base.state->event; 8299 acrtc_attach->base.state->event = NULL; 8300 8301 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8302 } 8303 8304 /* Update the planes if changed or disable if we don't have any. */ 8305 if ((planes_count || acrtc_state->active_planes == 0) && 8306 acrtc_state->stream) { 8307 /* 8308 * If PSR or idle optimizations are enabled then flush out 8309 * any pending work before hardware programming. 8310 */ 8311 if (dm->vblank_control_workqueue) 8312 flush_workqueue(dm->vblank_control_workqueue); 8313 8314 bundle->stream_update.stream = acrtc_state->stream; 8315 if (new_pcrtc_state->mode_changed) { 8316 bundle->stream_update.src = acrtc_state->stream->src; 8317 bundle->stream_update.dst = acrtc_state->stream->dst; 8318 } 8319 8320 if (new_pcrtc_state->color_mgmt_changed) { 8321 /* 8322 * TODO: This isn't fully correct since we've actually 8323 * already modified the stream in place. 8324 */ 8325 bundle->stream_update.gamut_remap = 8326 &acrtc_state->stream->gamut_remap_matrix; 8327 bundle->stream_update.output_csc_transform = 8328 &acrtc_state->stream->csc_color_matrix; 8329 bundle->stream_update.out_transfer_func = 8330 acrtc_state->stream->out_transfer_func; 8331 } 8332 8333 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8334 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8335 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8336 8337 mutex_lock(&dm->dc_lock); 8338 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8339 acrtc_state->stream->link->psr_settings.psr_allow_active) 8340 amdgpu_dm_psr_disable(acrtc_state->stream); 8341 mutex_unlock(&dm->dc_lock); 8342 8343 /* 8344 * If FreeSync state on the stream has changed then we need to 8345 * re-adjust the min/max bounds now that DC doesn't handle this 8346 * as part of commit. 8347 */ 8348 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8349 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8350 dc_stream_adjust_vmin_vmax( 8351 dm->dc, acrtc_state->stream, 8352 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8353 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8354 } 8355 mutex_lock(&dm->dc_lock); 8356 update_planes_and_stream_adapter(dm->dc, 8357 acrtc_state->update_type, 8358 planes_count, 8359 acrtc_state->stream, 8360 &bundle->stream_update, 8361 bundle->surface_updates); 8362 8363 /** 8364 * Enable or disable the interrupts on the backend. 8365 * 8366 * Most pipes are put into power gating when unused. 8367 * 8368 * When power gating is enabled on a pipe we lose the 8369 * interrupt enablement state when power gating is disabled. 8370 * 8371 * So we need to update the IRQ control state in hardware 8372 * whenever the pipe turns on (since it could be previously 8373 * power gated) or off (since some pipes can't be power gated 8374 * on some ASICs). 8375 */ 8376 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8377 dm_update_pflip_irq_state(drm_to_adev(dev), 8378 acrtc_attach); 8379 8380 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8381 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8382 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8383 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8384 8385 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8386 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8387 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8388 struct amdgpu_dm_connector *aconn = 8389 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8390 8391 if (aconn->psr_skip_count > 0) 8392 aconn->psr_skip_count--; 8393 8394 /* Allow PSR when skip count is 0. */ 8395 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8396 8397 /* 8398 * If sink supports PSR SU, there is no need to rely on 8399 * a vblank event disable request to enable PSR. PSR SU 8400 * can be enabled immediately once OS demonstrates an 8401 * adequate number of fast atomic commits to notify KMD 8402 * of update events. See `vblank_control_worker()`. 8403 */ 8404 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8405 acrtc_attach->dm_irq_params.allow_psr_entry && 8406 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8407 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8408 #endif 8409 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8410 (timestamp_ns - 8411 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8412 500000000) 8413 amdgpu_dm_psr_enable(acrtc_state->stream); 8414 } else { 8415 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8416 } 8417 8418 mutex_unlock(&dm->dc_lock); 8419 } 8420 8421 /* 8422 * Update cursor state *after* programming all the planes. 8423 * This avoids redundant programming in the case where we're going 8424 * to be disabling a single plane - those pipes are being disabled. 8425 */ 8426 if (acrtc_state->active_planes) 8427 amdgpu_dm_commit_cursors(state); 8428 8429 cleanup: 8430 kfree(bundle); 8431 } 8432 8433 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8434 struct drm_atomic_state *state) 8435 { 8436 struct amdgpu_device *adev = drm_to_adev(dev); 8437 struct amdgpu_dm_connector *aconnector; 8438 struct drm_connector *connector; 8439 struct drm_connector_state *old_con_state, *new_con_state; 8440 struct drm_crtc_state *new_crtc_state; 8441 struct dm_crtc_state *new_dm_crtc_state; 8442 const struct dc_stream_status *status; 8443 int i, inst; 8444 8445 /* Notify device removals. */ 8446 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8447 if (old_con_state->crtc != new_con_state->crtc) { 8448 /* CRTC changes require notification. */ 8449 goto notify; 8450 } 8451 8452 if (!new_con_state->crtc) 8453 continue; 8454 8455 new_crtc_state = drm_atomic_get_new_crtc_state( 8456 state, new_con_state->crtc); 8457 8458 if (!new_crtc_state) 8459 continue; 8460 8461 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8462 continue; 8463 8464 notify: 8465 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8466 continue; 8467 8468 aconnector = to_amdgpu_dm_connector(connector); 8469 8470 mutex_lock(&adev->dm.audio_lock); 8471 inst = aconnector->audio_inst; 8472 aconnector->audio_inst = -1; 8473 mutex_unlock(&adev->dm.audio_lock); 8474 8475 amdgpu_dm_audio_eld_notify(adev, inst); 8476 } 8477 8478 /* Notify audio device additions. */ 8479 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8480 if (!new_con_state->crtc) 8481 continue; 8482 8483 new_crtc_state = drm_atomic_get_new_crtc_state( 8484 state, new_con_state->crtc); 8485 8486 if (!new_crtc_state) 8487 continue; 8488 8489 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8490 continue; 8491 8492 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8493 if (!new_dm_crtc_state->stream) 8494 continue; 8495 8496 status = dc_stream_get_status(new_dm_crtc_state->stream); 8497 if (!status) 8498 continue; 8499 8500 aconnector = to_amdgpu_dm_connector(connector); 8501 8502 mutex_lock(&adev->dm.audio_lock); 8503 inst = status->audio_inst; 8504 aconnector->audio_inst = inst; 8505 mutex_unlock(&adev->dm.audio_lock); 8506 8507 amdgpu_dm_audio_eld_notify(adev, inst); 8508 } 8509 } 8510 8511 /* 8512 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8513 * @crtc_state: the DRM CRTC state 8514 * @stream_state: the DC stream state. 8515 * 8516 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8517 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8518 */ 8519 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8520 struct dc_stream_state *stream_state) 8521 { 8522 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8523 } 8524 8525 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 8526 struct dc_state *dc_state) 8527 { 8528 struct drm_device *dev = state->dev; 8529 struct amdgpu_device *adev = drm_to_adev(dev); 8530 struct amdgpu_display_manager *dm = &adev->dm; 8531 struct drm_crtc *crtc; 8532 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8533 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8534 bool mode_set_reset_required = false; 8535 u32 i; 8536 8537 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 8538 new_crtc_state, i) { 8539 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8540 8541 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8542 8543 if (old_crtc_state->active && 8544 (!new_crtc_state->active || 8545 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8546 manage_dm_interrupts(adev, acrtc, false); 8547 dc_stream_release(dm_old_crtc_state->stream); 8548 } 8549 } 8550 8551 drm_atomic_helper_calc_timestamping_constants(state); 8552 8553 /* update changed items */ 8554 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8555 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8556 8557 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8558 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8559 8560 drm_dbg_state(state->dev, 8561 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 8562 acrtc->crtc_id, 8563 new_crtc_state->enable, 8564 new_crtc_state->active, 8565 new_crtc_state->planes_changed, 8566 new_crtc_state->mode_changed, 8567 new_crtc_state->active_changed, 8568 new_crtc_state->connectors_changed); 8569 8570 /* Disable cursor if disabling crtc */ 8571 if (old_crtc_state->active && !new_crtc_state->active) { 8572 struct dc_cursor_position position; 8573 8574 memset(&position, 0, sizeof(position)); 8575 mutex_lock(&dm->dc_lock); 8576 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8577 mutex_unlock(&dm->dc_lock); 8578 } 8579 8580 /* Copy all transient state flags into dc state */ 8581 if (dm_new_crtc_state->stream) { 8582 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8583 dm_new_crtc_state->stream); 8584 } 8585 8586 /* handles headless hotplug case, updating new_state and 8587 * aconnector as needed 8588 */ 8589 8590 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8591 8592 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8593 8594 if (!dm_new_crtc_state->stream) { 8595 /* 8596 * this could happen because of issues with 8597 * userspace notifications delivery. 8598 * In this case userspace tries to set mode on 8599 * display which is disconnected in fact. 8600 * dc_sink is NULL in this case on aconnector. 8601 * We expect reset mode will come soon. 8602 * 8603 * This can also happen when unplug is done 8604 * during resume sequence ended 8605 * 8606 * In this case, we want to pretend we still 8607 * have a sink to keep the pipe running so that 8608 * hw state is consistent with the sw state 8609 */ 8610 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8611 __func__, acrtc->base.base.id); 8612 continue; 8613 } 8614 8615 if (dm_old_crtc_state->stream) 8616 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8617 8618 pm_runtime_get_noresume(dev->dev); 8619 8620 acrtc->enabled = true; 8621 acrtc->hw_mode = new_crtc_state->mode; 8622 crtc->hwmode = new_crtc_state->mode; 8623 mode_set_reset_required = true; 8624 } else if (modereset_required(new_crtc_state)) { 8625 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8626 /* i.e. reset mode */ 8627 if (dm_old_crtc_state->stream) 8628 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8629 8630 mode_set_reset_required = true; 8631 } 8632 } /* for_each_crtc_in_state() */ 8633 8634 /* if there mode set or reset, disable eDP PSR */ 8635 if (mode_set_reset_required) { 8636 if (dm->vblank_control_workqueue) 8637 flush_workqueue(dm->vblank_control_workqueue); 8638 8639 amdgpu_dm_psr_disable_all(dm); 8640 } 8641 8642 dm_enable_per_frame_crtc_master_sync(dc_state); 8643 mutex_lock(&dm->dc_lock); 8644 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8645 8646 /* Allow idle optimization when vblank count is 0 for display off */ 8647 if (dm->active_vblank_irq_count == 0) 8648 dc_allow_idle_optimizations(dm->dc, true); 8649 mutex_unlock(&dm->dc_lock); 8650 8651 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8652 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8653 8654 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8655 8656 if (dm_new_crtc_state->stream != NULL) { 8657 const struct dc_stream_status *status = 8658 dc_stream_get_status(dm_new_crtc_state->stream); 8659 8660 if (!status) 8661 status = dc_stream_get_status_from_state(dc_state, 8662 dm_new_crtc_state->stream); 8663 if (!status) 8664 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8665 else 8666 acrtc->otg_inst = status->primary_otg_inst; 8667 } 8668 } 8669 } 8670 8671 /** 8672 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8673 * @state: The atomic state to commit 8674 * 8675 * This will tell DC to commit the constructed DC state from atomic_check, 8676 * programming the hardware. Any failures here implies a hardware failure, since 8677 * atomic check should have filtered anything non-kosher. 8678 */ 8679 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8680 { 8681 struct drm_device *dev = state->dev; 8682 struct amdgpu_device *adev = drm_to_adev(dev); 8683 struct amdgpu_display_manager *dm = &adev->dm; 8684 struct dm_atomic_state *dm_state; 8685 struct dc_state *dc_state = NULL; 8686 u32 i, j; 8687 struct drm_crtc *crtc; 8688 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8689 unsigned long flags; 8690 bool wait_for_vblank = true; 8691 struct drm_connector *connector; 8692 struct drm_connector_state *old_con_state, *new_con_state; 8693 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8694 int crtc_disable_count = 0; 8695 8696 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8697 8698 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8699 drm_dp_mst_atomic_wait_for_dependencies(state); 8700 8701 dm_state = dm_atomic_get_new_state(state); 8702 if (dm_state && dm_state->context) { 8703 dc_state = dm_state->context; 8704 amdgpu_dm_commit_streams(state, dc_state); 8705 } 8706 8707 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8708 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8709 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8710 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8711 8712 if (!adev->dm.hdcp_workqueue) 8713 continue; 8714 8715 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8716 8717 if (!connector) 8718 continue; 8719 8720 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8721 connector->index, connector->status, connector->dpms); 8722 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8723 old_con_state->content_protection, new_con_state->content_protection); 8724 8725 if (aconnector->dc_sink) { 8726 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8727 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8728 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8729 aconnector->dc_sink->edid_caps.display_name); 8730 } 8731 } 8732 8733 new_crtc_state = NULL; 8734 old_crtc_state = NULL; 8735 8736 if (acrtc) { 8737 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8738 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8739 } 8740 8741 if (old_crtc_state) 8742 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8743 old_crtc_state->enable, 8744 old_crtc_state->active, 8745 old_crtc_state->mode_changed, 8746 old_crtc_state->active_changed, 8747 old_crtc_state->connectors_changed); 8748 8749 if (new_crtc_state) 8750 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8751 new_crtc_state->enable, 8752 new_crtc_state->active, 8753 new_crtc_state->mode_changed, 8754 new_crtc_state->active_changed, 8755 new_crtc_state->connectors_changed); 8756 } 8757 8758 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8759 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8760 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8761 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8762 8763 if (!adev->dm.hdcp_workqueue) 8764 continue; 8765 8766 new_crtc_state = NULL; 8767 old_crtc_state = NULL; 8768 8769 if (acrtc) { 8770 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8771 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8772 } 8773 8774 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8775 8776 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8777 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8778 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8779 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8780 dm_new_con_state->update_hdcp = true; 8781 continue; 8782 } 8783 8784 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8785 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8786 /* when display is unplugged from mst hub, connctor will 8787 * be destroyed within dm_dp_mst_connector_destroy. connector 8788 * hdcp perperties, like type, undesired, desired, enabled, 8789 * will be lost. So, save hdcp properties into hdcp_work within 8790 * amdgpu_dm_atomic_commit_tail. if the same display is 8791 * plugged back with same display index, its hdcp properties 8792 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8793 */ 8794 8795 bool enable_encryption = false; 8796 8797 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8798 enable_encryption = true; 8799 8800 if (aconnector->dc_link && aconnector->dc_sink && 8801 aconnector->dc_link->type == dc_connection_mst_branch) { 8802 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8803 struct hdcp_workqueue *hdcp_w = 8804 &hdcp_work[aconnector->dc_link->link_index]; 8805 8806 hdcp_w->hdcp_content_type[connector->index] = 8807 new_con_state->hdcp_content_type; 8808 hdcp_w->content_protection[connector->index] = 8809 new_con_state->content_protection; 8810 } 8811 8812 if (new_crtc_state && new_crtc_state->mode_changed && 8813 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8814 enable_encryption = true; 8815 8816 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8817 8818 hdcp_update_display( 8819 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8820 new_con_state->hdcp_content_type, enable_encryption); 8821 } 8822 } 8823 8824 /* Handle connector state changes */ 8825 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8826 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8827 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8828 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8829 struct dc_surface_update *dummy_updates; 8830 struct dc_stream_update stream_update; 8831 struct dc_info_packet hdr_packet; 8832 struct dc_stream_status *status = NULL; 8833 bool abm_changed, hdr_changed, scaling_changed; 8834 8835 memset(&stream_update, 0, sizeof(stream_update)); 8836 8837 if (acrtc) { 8838 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8839 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8840 } 8841 8842 /* Skip any modesets/resets */ 8843 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8844 continue; 8845 8846 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8847 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8848 8849 scaling_changed = is_scaling_state_different(dm_new_con_state, 8850 dm_old_con_state); 8851 8852 abm_changed = dm_new_crtc_state->abm_level != 8853 dm_old_crtc_state->abm_level; 8854 8855 hdr_changed = 8856 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8857 8858 if (!scaling_changed && !abm_changed && !hdr_changed) 8859 continue; 8860 8861 stream_update.stream = dm_new_crtc_state->stream; 8862 if (scaling_changed) { 8863 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8864 dm_new_con_state, dm_new_crtc_state->stream); 8865 8866 stream_update.src = dm_new_crtc_state->stream->src; 8867 stream_update.dst = dm_new_crtc_state->stream->dst; 8868 } 8869 8870 if (abm_changed) { 8871 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8872 8873 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8874 } 8875 8876 if (hdr_changed) { 8877 fill_hdr_info_packet(new_con_state, &hdr_packet); 8878 stream_update.hdr_static_metadata = &hdr_packet; 8879 } 8880 8881 status = dc_stream_get_status(dm_new_crtc_state->stream); 8882 8883 if (WARN_ON(!status)) 8884 continue; 8885 8886 WARN_ON(!status->plane_count); 8887 8888 /* 8889 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8890 * Here we create an empty update on each plane. 8891 * To fix this, DC should permit updating only stream properties. 8892 */ 8893 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 8894 for (j = 0; j < status->plane_count; j++) 8895 dummy_updates[j].surface = status->plane_states[0]; 8896 8897 8898 mutex_lock(&dm->dc_lock); 8899 dc_update_planes_and_stream(dm->dc, 8900 dummy_updates, 8901 status->plane_count, 8902 dm_new_crtc_state->stream, 8903 &stream_update); 8904 mutex_unlock(&dm->dc_lock); 8905 kfree(dummy_updates); 8906 } 8907 8908 /** 8909 * Enable interrupts for CRTCs that are newly enabled or went through 8910 * a modeset. It was intentionally deferred until after the front end 8911 * state was modified to wait until the OTG was on and so the IRQ 8912 * handlers didn't access stale or invalid state. 8913 */ 8914 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8915 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8916 #ifdef CONFIG_DEBUG_FS 8917 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8918 #endif 8919 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8920 if (old_crtc_state->active && !new_crtc_state->active) 8921 crtc_disable_count++; 8922 8923 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8924 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8925 8926 /* For freesync config update on crtc state and params for irq */ 8927 update_stream_irq_parameters(dm, dm_new_crtc_state); 8928 8929 #ifdef CONFIG_DEBUG_FS 8930 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8931 cur_crc_src = acrtc->dm_irq_params.crc_src; 8932 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8933 #endif 8934 8935 if (new_crtc_state->active && 8936 (!old_crtc_state->active || 8937 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8938 dc_stream_retain(dm_new_crtc_state->stream); 8939 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8940 manage_dm_interrupts(adev, acrtc, true); 8941 } 8942 /* Handle vrr on->off / off->on transitions */ 8943 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8944 8945 #ifdef CONFIG_DEBUG_FS 8946 if (new_crtc_state->active && 8947 (!old_crtc_state->active || 8948 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8949 /** 8950 * Frontend may have changed so reapply the CRC capture 8951 * settings for the stream. 8952 */ 8953 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8954 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8955 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8956 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8957 acrtc->dm_irq_params.window_param.update_win = true; 8958 8959 /** 8960 * It takes 2 frames for HW to stably generate CRC when 8961 * resuming from suspend, so we set skip_frame_cnt 2. 8962 */ 8963 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8964 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8965 } 8966 #endif 8967 if (amdgpu_dm_crtc_configure_crc_source( 8968 crtc, dm_new_crtc_state, cur_crc_src)) 8969 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8970 } 8971 } 8972 #endif 8973 } 8974 8975 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8976 if (new_crtc_state->async_flip) 8977 wait_for_vblank = false; 8978 8979 /* update planes when needed per crtc*/ 8980 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8981 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8982 8983 if (dm_new_crtc_state->stream) 8984 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 8985 } 8986 8987 /* Update audio instances for each connector. */ 8988 amdgpu_dm_commit_audio(dev, state); 8989 8990 /* restore the backlight level */ 8991 for (i = 0; i < dm->num_of_edps; i++) { 8992 if (dm->backlight_dev[i] && 8993 (dm->actual_brightness[i] != dm->brightness[i])) 8994 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 8995 } 8996 8997 /* 8998 * send vblank event on all events not handled in flip and 8999 * mark consumed event for drm_atomic_helper_commit_hw_done 9000 */ 9001 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9002 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 9003 9004 if (new_crtc_state->event) 9005 drm_send_event_locked(dev, &new_crtc_state->event->base); 9006 9007 new_crtc_state->event = NULL; 9008 } 9009 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9010 9011 /* Signal HW programming completion */ 9012 drm_atomic_helper_commit_hw_done(state); 9013 9014 if (wait_for_vblank) 9015 drm_atomic_helper_wait_for_flip_done(dev, state); 9016 9017 drm_atomic_helper_cleanup_planes(dev, state); 9018 9019 /* Don't free the memory if we are hitting this as part of suspend. 9020 * This way we don't free any memory during suspend; see 9021 * amdgpu_bo_free_kernel(). The memory will be freed in the first 9022 * non-suspend modeset or when the driver is torn down. 9023 */ 9024 if (!adev->in_suspend) { 9025 /* return the stolen vga memory back to VRAM */ 9026 if (!adev->mman.keep_stolen_vga_memory) 9027 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 9028 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 9029 } 9030 9031 /* 9032 * Finally, drop a runtime PM reference for each newly disabled CRTC, 9033 * so we can put the GPU into runtime suspend if we're not driving any 9034 * displays anymore 9035 */ 9036 for (i = 0; i < crtc_disable_count; i++) 9037 pm_runtime_put_autosuspend(dev->dev); 9038 pm_runtime_mark_last_busy(dev->dev); 9039 } 9040 9041 static int dm_force_atomic_commit(struct drm_connector *connector) 9042 { 9043 int ret = 0; 9044 struct drm_device *ddev = connector->dev; 9045 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 9046 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9047 struct drm_plane *plane = disconnected_acrtc->base.primary; 9048 struct drm_connector_state *conn_state; 9049 struct drm_crtc_state *crtc_state; 9050 struct drm_plane_state *plane_state; 9051 9052 if (!state) 9053 return -ENOMEM; 9054 9055 state->acquire_ctx = ddev->mode_config.acquire_ctx; 9056 9057 /* Construct an atomic state to restore previous display setting */ 9058 9059 /* 9060 * Attach connectors to drm_atomic_state 9061 */ 9062 conn_state = drm_atomic_get_connector_state(state, connector); 9063 9064 ret = PTR_ERR_OR_ZERO(conn_state); 9065 if (ret) 9066 goto out; 9067 9068 /* Attach crtc to drm_atomic_state*/ 9069 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 9070 9071 ret = PTR_ERR_OR_ZERO(crtc_state); 9072 if (ret) 9073 goto out; 9074 9075 /* force a restore */ 9076 crtc_state->mode_changed = true; 9077 9078 /* Attach plane to drm_atomic_state */ 9079 plane_state = drm_atomic_get_plane_state(state, plane); 9080 9081 ret = PTR_ERR_OR_ZERO(plane_state); 9082 if (ret) 9083 goto out; 9084 9085 /* Call commit internally with the state we just constructed */ 9086 ret = drm_atomic_commit(state); 9087 9088 out: 9089 drm_atomic_state_put(state); 9090 if (ret) 9091 DRM_ERROR("Restoring old state failed with %i\n", ret); 9092 9093 return ret; 9094 } 9095 9096 /* 9097 * This function handles all cases when set mode does not come upon hotplug. 9098 * This includes when a display is unplugged then plugged back into the 9099 * same port and when running without usermode desktop manager supprot 9100 */ 9101 void dm_restore_drm_connector_state(struct drm_device *dev, 9102 struct drm_connector *connector) 9103 { 9104 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 9105 struct amdgpu_crtc *disconnected_acrtc; 9106 struct dm_crtc_state *acrtc_state; 9107 9108 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 9109 return; 9110 9111 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9112 if (!disconnected_acrtc) 9113 return; 9114 9115 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 9116 if (!acrtc_state->stream) 9117 return; 9118 9119 /* 9120 * If the previous sink is not released and different from the current, 9121 * we deduce we are in a state where we can not rely on usermode call 9122 * to turn on the display, so we do it here 9123 */ 9124 if (acrtc_state->stream->sink != aconnector->dc_sink) 9125 dm_force_atomic_commit(&aconnector->base); 9126 } 9127 9128 /* 9129 * Grabs all modesetting locks to serialize against any blocking commits, 9130 * Waits for completion of all non blocking commits. 9131 */ 9132 static int do_aquire_global_lock(struct drm_device *dev, 9133 struct drm_atomic_state *state) 9134 { 9135 struct drm_crtc *crtc; 9136 struct drm_crtc_commit *commit; 9137 long ret; 9138 9139 /* 9140 * Adding all modeset locks to aquire_ctx will 9141 * ensure that when the framework release it the 9142 * extra locks we are locking here will get released to 9143 */ 9144 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 9145 if (ret) 9146 return ret; 9147 9148 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 9149 spin_lock(&crtc->commit_lock); 9150 commit = list_first_entry_or_null(&crtc->commit_list, 9151 struct drm_crtc_commit, commit_entry); 9152 if (commit) 9153 drm_crtc_commit_get(commit); 9154 spin_unlock(&crtc->commit_lock); 9155 9156 if (!commit) 9157 continue; 9158 9159 /* 9160 * Make sure all pending HW programming completed and 9161 * page flips done 9162 */ 9163 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 9164 9165 if (ret > 0) 9166 ret = wait_for_completion_interruptible_timeout( 9167 &commit->flip_done, 10*HZ); 9168 9169 if (ret == 0) 9170 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done timed out\n", 9171 crtc->base.id, crtc->name); 9172 9173 drm_crtc_commit_put(commit); 9174 } 9175 9176 return ret < 0 ? ret : 0; 9177 } 9178 9179 static void get_freesync_config_for_crtc( 9180 struct dm_crtc_state *new_crtc_state, 9181 struct dm_connector_state *new_con_state) 9182 { 9183 struct mod_freesync_config config = {0}; 9184 struct amdgpu_dm_connector *aconnector = 9185 to_amdgpu_dm_connector(new_con_state->base.connector); 9186 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9187 int vrefresh = drm_mode_vrefresh(mode); 9188 bool fs_vid_mode = false; 9189 9190 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9191 vrefresh >= aconnector->min_vfreq && 9192 vrefresh <= aconnector->max_vfreq; 9193 9194 if (new_crtc_state->vrr_supported) { 9195 new_crtc_state->stream->ignore_msa_timing_param = true; 9196 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9197 9198 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9199 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9200 config.vsif_supported = true; 9201 config.btr = true; 9202 9203 if (fs_vid_mode) { 9204 config.state = VRR_STATE_ACTIVE_FIXED; 9205 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9206 goto out; 9207 } else if (new_crtc_state->base.vrr_enabled) { 9208 config.state = VRR_STATE_ACTIVE_VARIABLE; 9209 } else { 9210 config.state = VRR_STATE_INACTIVE; 9211 } 9212 } 9213 out: 9214 new_crtc_state->freesync_config = config; 9215 } 9216 9217 static void reset_freesync_config_for_crtc( 9218 struct dm_crtc_state *new_crtc_state) 9219 { 9220 new_crtc_state->vrr_supported = false; 9221 9222 memset(&new_crtc_state->vrr_infopacket, 0, 9223 sizeof(new_crtc_state->vrr_infopacket)); 9224 } 9225 9226 static bool 9227 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9228 struct drm_crtc_state *new_crtc_state) 9229 { 9230 const struct drm_display_mode *old_mode, *new_mode; 9231 9232 if (!old_crtc_state || !new_crtc_state) 9233 return false; 9234 9235 old_mode = &old_crtc_state->mode; 9236 new_mode = &new_crtc_state->mode; 9237 9238 if (old_mode->clock == new_mode->clock && 9239 old_mode->hdisplay == new_mode->hdisplay && 9240 old_mode->vdisplay == new_mode->vdisplay && 9241 old_mode->htotal == new_mode->htotal && 9242 old_mode->vtotal != new_mode->vtotal && 9243 old_mode->hsync_start == new_mode->hsync_start && 9244 old_mode->vsync_start != new_mode->vsync_start && 9245 old_mode->hsync_end == new_mode->hsync_end && 9246 old_mode->vsync_end != new_mode->vsync_end && 9247 old_mode->hskew == new_mode->hskew && 9248 old_mode->vscan == new_mode->vscan && 9249 (old_mode->vsync_end - old_mode->vsync_start) == 9250 (new_mode->vsync_end - new_mode->vsync_start)) 9251 return true; 9252 9253 return false; 9254 } 9255 9256 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 9257 { 9258 u64 num, den, res; 9259 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9260 9261 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9262 9263 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9264 den = (unsigned long long)new_crtc_state->mode.htotal * 9265 (unsigned long long)new_crtc_state->mode.vtotal; 9266 9267 res = div_u64(num, den); 9268 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9269 } 9270 9271 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9272 struct drm_atomic_state *state, 9273 struct drm_crtc *crtc, 9274 struct drm_crtc_state *old_crtc_state, 9275 struct drm_crtc_state *new_crtc_state, 9276 bool enable, 9277 bool *lock_and_validation_needed) 9278 { 9279 struct dm_atomic_state *dm_state = NULL; 9280 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9281 struct dc_stream_state *new_stream; 9282 int ret = 0; 9283 9284 /* 9285 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9286 * update changed items 9287 */ 9288 struct amdgpu_crtc *acrtc = NULL; 9289 struct amdgpu_dm_connector *aconnector = NULL; 9290 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9291 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9292 9293 new_stream = NULL; 9294 9295 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9296 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9297 acrtc = to_amdgpu_crtc(crtc); 9298 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9299 9300 /* TODO This hack should go away */ 9301 if (aconnector && enable) { 9302 /* Make sure fake sink is created in plug-in scenario */ 9303 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9304 &aconnector->base); 9305 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9306 &aconnector->base); 9307 9308 if (IS_ERR(drm_new_conn_state)) { 9309 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9310 goto fail; 9311 } 9312 9313 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9314 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9315 9316 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9317 goto skip_modeset; 9318 9319 new_stream = create_validate_stream_for_sink(aconnector, 9320 &new_crtc_state->mode, 9321 dm_new_conn_state, 9322 dm_old_crtc_state->stream); 9323 9324 /* 9325 * we can have no stream on ACTION_SET if a display 9326 * was disconnected during S3, in this case it is not an 9327 * error, the OS will be updated after detection, and 9328 * will do the right thing on next atomic commit 9329 */ 9330 9331 if (!new_stream) { 9332 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9333 __func__, acrtc->base.base.id); 9334 ret = -ENOMEM; 9335 goto fail; 9336 } 9337 9338 /* 9339 * TODO: Check VSDB bits to decide whether this should 9340 * be enabled or not. 9341 */ 9342 new_stream->triggered_crtc_reset.enabled = 9343 dm->force_timing_sync; 9344 9345 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9346 9347 ret = fill_hdr_info_packet(drm_new_conn_state, 9348 &new_stream->hdr_static_metadata); 9349 if (ret) 9350 goto fail; 9351 9352 /* 9353 * If we already removed the old stream from the context 9354 * (and set the new stream to NULL) then we can't reuse 9355 * the old stream even if the stream and scaling are unchanged. 9356 * We'll hit the BUG_ON and black screen. 9357 * 9358 * TODO: Refactor this function to allow this check to work 9359 * in all conditions. 9360 */ 9361 if (dm_new_crtc_state->stream && 9362 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9363 goto skip_modeset; 9364 9365 if (dm_new_crtc_state->stream && 9366 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9367 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9368 new_crtc_state->mode_changed = false; 9369 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9370 new_crtc_state->mode_changed); 9371 } 9372 } 9373 9374 /* mode_changed flag may get updated above, need to check again */ 9375 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9376 goto skip_modeset; 9377 9378 drm_dbg_state(state->dev, 9379 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 9380 acrtc->crtc_id, 9381 new_crtc_state->enable, 9382 new_crtc_state->active, 9383 new_crtc_state->planes_changed, 9384 new_crtc_state->mode_changed, 9385 new_crtc_state->active_changed, 9386 new_crtc_state->connectors_changed); 9387 9388 /* Remove stream for any changed/disabled CRTC */ 9389 if (!enable) { 9390 9391 if (!dm_old_crtc_state->stream) 9392 goto skip_modeset; 9393 9394 /* Unset freesync video if it was active before */ 9395 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9396 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9397 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9398 } 9399 9400 /* Now check if we should set freesync video mode */ 9401 if (dm_new_crtc_state->stream && 9402 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9403 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 9404 is_timing_unchanged_for_freesync(new_crtc_state, 9405 old_crtc_state)) { 9406 new_crtc_state->mode_changed = false; 9407 DRM_DEBUG_DRIVER( 9408 "Mode change not required for front porch change, setting mode_changed to %d", 9409 new_crtc_state->mode_changed); 9410 9411 set_freesync_fixed_config(dm_new_crtc_state); 9412 9413 goto skip_modeset; 9414 } else if (aconnector && 9415 is_freesync_video_mode(&new_crtc_state->mode, 9416 aconnector)) { 9417 struct drm_display_mode *high_mode; 9418 9419 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9420 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 9421 set_freesync_fixed_config(dm_new_crtc_state); 9422 } 9423 9424 ret = dm_atomic_get_state(state, &dm_state); 9425 if (ret) 9426 goto fail; 9427 9428 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9429 crtc->base.id); 9430 9431 /* i.e. reset mode */ 9432 if (dc_remove_stream_from_ctx( 9433 dm->dc, 9434 dm_state->context, 9435 dm_old_crtc_state->stream) != DC_OK) { 9436 ret = -EINVAL; 9437 goto fail; 9438 } 9439 9440 dc_stream_release(dm_old_crtc_state->stream); 9441 dm_new_crtc_state->stream = NULL; 9442 9443 reset_freesync_config_for_crtc(dm_new_crtc_state); 9444 9445 *lock_and_validation_needed = true; 9446 9447 } else {/* Add stream for any updated/enabled CRTC */ 9448 /* 9449 * Quick fix to prevent NULL pointer on new_stream when 9450 * added MST connectors not found in existing crtc_state in the chained mode 9451 * TODO: need to dig out the root cause of that 9452 */ 9453 if (!aconnector) 9454 goto skip_modeset; 9455 9456 if (modereset_required(new_crtc_state)) 9457 goto skip_modeset; 9458 9459 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9460 dm_old_crtc_state->stream)) { 9461 9462 WARN_ON(dm_new_crtc_state->stream); 9463 9464 ret = dm_atomic_get_state(state, &dm_state); 9465 if (ret) 9466 goto fail; 9467 9468 dm_new_crtc_state->stream = new_stream; 9469 9470 dc_stream_retain(new_stream); 9471 9472 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9473 crtc->base.id); 9474 9475 if (dc_add_stream_to_ctx( 9476 dm->dc, 9477 dm_state->context, 9478 dm_new_crtc_state->stream) != DC_OK) { 9479 ret = -EINVAL; 9480 goto fail; 9481 } 9482 9483 *lock_and_validation_needed = true; 9484 } 9485 } 9486 9487 skip_modeset: 9488 /* Release extra reference */ 9489 if (new_stream) 9490 dc_stream_release(new_stream); 9491 9492 /* 9493 * We want to do dc stream updates that do not require a 9494 * full modeset below. 9495 */ 9496 if (!(enable && aconnector && new_crtc_state->active)) 9497 return 0; 9498 /* 9499 * Given above conditions, the dc state cannot be NULL because: 9500 * 1. We're in the process of enabling CRTCs (just been added 9501 * to the dc context, or already is on the context) 9502 * 2. Has a valid connector attached, and 9503 * 3. Is currently active and enabled. 9504 * => The dc stream state currently exists. 9505 */ 9506 BUG_ON(dm_new_crtc_state->stream == NULL); 9507 9508 /* Scaling or underscan settings */ 9509 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9510 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9511 update_stream_scaling_settings( 9512 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9513 9514 /* ABM settings */ 9515 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9516 9517 /* 9518 * Color management settings. We also update color properties 9519 * when a modeset is needed, to ensure it gets reprogrammed. 9520 */ 9521 if (dm_new_crtc_state->base.color_mgmt_changed || 9522 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9523 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9524 if (ret) 9525 goto fail; 9526 } 9527 9528 /* Update Freesync settings. */ 9529 get_freesync_config_for_crtc(dm_new_crtc_state, 9530 dm_new_conn_state); 9531 9532 return ret; 9533 9534 fail: 9535 if (new_stream) 9536 dc_stream_release(new_stream); 9537 return ret; 9538 } 9539 9540 static bool should_reset_plane(struct drm_atomic_state *state, 9541 struct drm_plane *plane, 9542 struct drm_plane_state *old_plane_state, 9543 struct drm_plane_state *new_plane_state) 9544 { 9545 struct drm_plane *other; 9546 struct drm_plane_state *old_other_state, *new_other_state; 9547 struct drm_crtc_state *new_crtc_state; 9548 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9549 int i; 9550 9551 /* 9552 * TODO: Remove this hack for all asics once it proves that the 9553 * fast updates works fine on DCN3.2+. 9554 */ 9555 if (adev->ip_versions[DCE_HWIP][0] < IP_VERSION(3, 2, 0) && state->allow_modeset) 9556 return true; 9557 9558 /* Exit early if we know that we're adding or removing the plane. */ 9559 if (old_plane_state->crtc != new_plane_state->crtc) 9560 return true; 9561 9562 /* old crtc == new_crtc == NULL, plane not in context. */ 9563 if (!new_plane_state->crtc) 9564 return false; 9565 9566 new_crtc_state = 9567 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9568 9569 if (!new_crtc_state) 9570 return true; 9571 9572 /* CRTC Degamma changes currently require us to recreate planes. */ 9573 if (new_crtc_state->color_mgmt_changed) 9574 return true; 9575 9576 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9577 return true; 9578 9579 /* 9580 * If there are any new primary or overlay planes being added or 9581 * removed then the z-order can potentially change. To ensure 9582 * correct z-order and pipe acquisition the current DC architecture 9583 * requires us to remove and recreate all existing planes. 9584 * 9585 * TODO: Come up with a more elegant solution for this. 9586 */ 9587 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9588 struct amdgpu_framebuffer *old_afb, *new_afb; 9589 9590 if (other->type == DRM_PLANE_TYPE_CURSOR) 9591 continue; 9592 9593 if (old_other_state->crtc != new_plane_state->crtc && 9594 new_other_state->crtc != new_plane_state->crtc) 9595 continue; 9596 9597 if (old_other_state->crtc != new_other_state->crtc) 9598 return true; 9599 9600 /* Src/dst size and scaling updates. */ 9601 if (old_other_state->src_w != new_other_state->src_w || 9602 old_other_state->src_h != new_other_state->src_h || 9603 old_other_state->crtc_w != new_other_state->crtc_w || 9604 old_other_state->crtc_h != new_other_state->crtc_h) 9605 return true; 9606 9607 /* Rotation / mirroring updates. */ 9608 if (old_other_state->rotation != new_other_state->rotation) 9609 return true; 9610 9611 /* Blending updates. */ 9612 if (old_other_state->pixel_blend_mode != 9613 new_other_state->pixel_blend_mode) 9614 return true; 9615 9616 /* Alpha updates. */ 9617 if (old_other_state->alpha != new_other_state->alpha) 9618 return true; 9619 9620 /* Colorspace changes. */ 9621 if (old_other_state->color_range != new_other_state->color_range || 9622 old_other_state->color_encoding != new_other_state->color_encoding) 9623 return true; 9624 9625 /* Framebuffer checks fall at the end. */ 9626 if (!old_other_state->fb || !new_other_state->fb) 9627 continue; 9628 9629 /* Pixel format changes can require bandwidth updates. */ 9630 if (old_other_state->fb->format != new_other_state->fb->format) 9631 return true; 9632 9633 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9634 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9635 9636 /* Tiling and DCC changes also require bandwidth updates. */ 9637 if (old_afb->tiling_flags != new_afb->tiling_flags || 9638 old_afb->base.modifier != new_afb->base.modifier) 9639 return true; 9640 } 9641 9642 return false; 9643 } 9644 9645 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9646 struct drm_plane_state *new_plane_state, 9647 struct drm_framebuffer *fb) 9648 { 9649 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9650 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9651 unsigned int pitch; 9652 bool linear; 9653 9654 if (fb->width > new_acrtc->max_cursor_width || 9655 fb->height > new_acrtc->max_cursor_height) { 9656 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9657 new_plane_state->fb->width, 9658 new_plane_state->fb->height); 9659 return -EINVAL; 9660 } 9661 if (new_plane_state->src_w != fb->width << 16 || 9662 new_plane_state->src_h != fb->height << 16) { 9663 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9664 return -EINVAL; 9665 } 9666 9667 /* Pitch in pixels */ 9668 pitch = fb->pitches[0] / fb->format->cpp[0]; 9669 9670 if (fb->width != pitch) { 9671 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9672 fb->width, pitch); 9673 return -EINVAL; 9674 } 9675 9676 switch (pitch) { 9677 case 64: 9678 case 128: 9679 case 256: 9680 /* FB pitch is supported by cursor plane */ 9681 break; 9682 default: 9683 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9684 return -EINVAL; 9685 } 9686 9687 /* Core DRM takes care of checking FB modifiers, so we only need to 9688 * check tiling flags when the FB doesn't have a modifier. 9689 */ 9690 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9691 if (adev->family < AMDGPU_FAMILY_AI) { 9692 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9693 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9694 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9695 } else { 9696 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9697 } 9698 if (!linear) { 9699 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9700 return -EINVAL; 9701 } 9702 } 9703 9704 return 0; 9705 } 9706 9707 static int dm_update_plane_state(struct dc *dc, 9708 struct drm_atomic_state *state, 9709 struct drm_plane *plane, 9710 struct drm_plane_state *old_plane_state, 9711 struct drm_plane_state *new_plane_state, 9712 bool enable, 9713 bool *lock_and_validation_needed, 9714 bool *is_top_most_overlay) 9715 { 9716 9717 struct dm_atomic_state *dm_state = NULL; 9718 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9719 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9720 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9721 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9722 struct amdgpu_crtc *new_acrtc; 9723 bool needs_reset; 9724 int ret = 0; 9725 9726 9727 new_plane_crtc = new_plane_state->crtc; 9728 old_plane_crtc = old_plane_state->crtc; 9729 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9730 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9731 9732 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9733 if (!enable || !new_plane_crtc || 9734 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9735 return 0; 9736 9737 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9738 9739 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9740 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9741 return -EINVAL; 9742 } 9743 9744 if (new_plane_state->fb) { 9745 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9746 new_plane_state->fb); 9747 if (ret) 9748 return ret; 9749 } 9750 9751 return 0; 9752 } 9753 9754 needs_reset = should_reset_plane(state, plane, old_plane_state, 9755 new_plane_state); 9756 9757 /* Remove any changed/removed planes */ 9758 if (!enable) { 9759 if (!needs_reset) 9760 return 0; 9761 9762 if (!old_plane_crtc) 9763 return 0; 9764 9765 old_crtc_state = drm_atomic_get_old_crtc_state( 9766 state, old_plane_crtc); 9767 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9768 9769 if (!dm_old_crtc_state->stream) 9770 return 0; 9771 9772 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9773 plane->base.id, old_plane_crtc->base.id); 9774 9775 ret = dm_atomic_get_state(state, &dm_state); 9776 if (ret) 9777 return ret; 9778 9779 if (!dc_remove_plane_from_context( 9780 dc, 9781 dm_old_crtc_state->stream, 9782 dm_old_plane_state->dc_state, 9783 dm_state->context)) { 9784 9785 return -EINVAL; 9786 } 9787 9788 if (dm_old_plane_state->dc_state) 9789 dc_plane_state_release(dm_old_plane_state->dc_state); 9790 9791 dm_new_plane_state->dc_state = NULL; 9792 9793 *lock_and_validation_needed = true; 9794 9795 } else { /* Add new planes */ 9796 struct dc_plane_state *dc_new_plane_state; 9797 9798 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9799 return 0; 9800 9801 if (!new_plane_crtc) 9802 return 0; 9803 9804 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9805 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9806 9807 if (!dm_new_crtc_state->stream) 9808 return 0; 9809 9810 if (!needs_reset) 9811 return 0; 9812 9813 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9814 if (ret) 9815 return ret; 9816 9817 WARN_ON(dm_new_plane_state->dc_state); 9818 9819 dc_new_plane_state = dc_create_plane_state(dc); 9820 if (!dc_new_plane_state) 9821 return -ENOMEM; 9822 9823 /* Block top most plane from being a video plane */ 9824 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9825 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9826 return -EINVAL; 9827 9828 *is_top_most_overlay = false; 9829 } 9830 9831 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9832 plane->base.id, new_plane_crtc->base.id); 9833 9834 ret = fill_dc_plane_attributes( 9835 drm_to_adev(new_plane_crtc->dev), 9836 dc_new_plane_state, 9837 new_plane_state, 9838 new_crtc_state); 9839 if (ret) { 9840 dc_plane_state_release(dc_new_plane_state); 9841 return ret; 9842 } 9843 9844 ret = dm_atomic_get_state(state, &dm_state); 9845 if (ret) { 9846 dc_plane_state_release(dc_new_plane_state); 9847 return ret; 9848 } 9849 9850 /* 9851 * Any atomic check errors that occur after this will 9852 * not need a release. The plane state will be attached 9853 * to the stream, and therefore part of the atomic 9854 * state. It'll be released when the atomic state is 9855 * cleaned. 9856 */ 9857 if (!dc_add_plane_to_context( 9858 dc, 9859 dm_new_crtc_state->stream, 9860 dc_new_plane_state, 9861 dm_state->context)) { 9862 9863 dc_plane_state_release(dc_new_plane_state); 9864 return -EINVAL; 9865 } 9866 9867 dm_new_plane_state->dc_state = dc_new_plane_state; 9868 9869 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9870 9871 /* Tell DC to do a full surface update every time there 9872 * is a plane change. Inefficient, but works for now. 9873 */ 9874 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9875 9876 *lock_and_validation_needed = true; 9877 } 9878 9879 9880 return ret; 9881 } 9882 9883 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9884 int *src_w, int *src_h) 9885 { 9886 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9887 case DRM_MODE_ROTATE_90: 9888 case DRM_MODE_ROTATE_270: 9889 *src_w = plane_state->src_h >> 16; 9890 *src_h = plane_state->src_w >> 16; 9891 break; 9892 case DRM_MODE_ROTATE_0: 9893 case DRM_MODE_ROTATE_180: 9894 default: 9895 *src_w = plane_state->src_w >> 16; 9896 *src_h = plane_state->src_h >> 16; 9897 break; 9898 } 9899 } 9900 9901 static void 9902 dm_get_plane_scale(struct drm_plane_state *plane_state, 9903 int *out_plane_scale_w, int *out_plane_scale_h) 9904 { 9905 int plane_src_w, plane_src_h; 9906 9907 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 9908 *out_plane_scale_w = plane_state->crtc_w * 1000 / plane_src_w; 9909 *out_plane_scale_h = plane_state->crtc_h * 1000 / plane_src_h; 9910 } 9911 9912 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9913 struct drm_crtc *crtc, 9914 struct drm_crtc_state *new_crtc_state) 9915 { 9916 struct drm_plane *cursor = crtc->cursor, *plane, *underlying; 9917 struct drm_plane_state *old_plane_state, *new_plane_state; 9918 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9919 int i; 9920 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9921 bool any_relevant_change = false; 9922 9923 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9924 * cursor per pipe but it's going to inherit the scaling and 9925 * positioning from the underlying pipe. Check the cursor plane's 9926 * blending properties match the underlying planes'. 9927 */ 9928 9929 /* If no plane was enabled or changed scaling, no need to check again */ 9930 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9931 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 9932 9933 if (!new_plane_state || !new_plane_state->fb || new_plane_state->crtc != crtc) 9934 continue; 9935 9936 if (!old_plane_state || !old_plane_state->fb || old_plane_state->crtc != crtc) { 9937 any_relevant_change = true; 9938 break; 9939 } 9940 9941 if (new_plane_state->fb == old_plane_state->fb && 9942 new_plane_state->crtc_w == old_plane_state->crtc_w && 9943 new_plane_state->crtc_h == old_plane_state->crtc_h) 9944 continue; 9945 9946 dm_get_plane_scale(new_plane_state, &new_scale_w, &new_scale_h); 9947 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 9948 9949 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 9950 any_relevant_change = true; 9951 break; 9952 } 9953 } 9954 9955 if (!any_relevant_change) 9956 return 0; 9957 9958 new_cursor_state = drm_atomic_get_plane_state(state, cursor); 9959 if (IS_ERR(new_cursor_state)) 9960 return PTR_ERR(new_cursor_state); 9961 9962 if (!new_cursor_state->fb) 9963 return 0; 9964 9965 dm_get_plane_scale(new_cursor_state, &cursor_scale_w, &cursor_scale_h); 9966 9967 /* Need to check all enabled planes, even if this commit doesn't change 9968 * their state 9969 */ 9970 i = drm_atomic_add_affected_planes(state, crtc); 9971 if (i) 9972 return i; 9973 9974 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9975 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9976 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9977 continue; 9978 9979 /* Ignore disabled planes */ 9980 if (!new_underlying_state->fb) 9981 continue; 9982 9983 dm_get_plane_scale(new_underlying_state, 9984 &underlying_scale_w, &underlying_scale_h); 9985 9986 if (cursor_scale_w != underlying_scale_w || 9987 cursor_scale_h != underlying_scale_h) { 9988 drm_dbg_atomic(crtc->dev, 9989 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 9990 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 9991 return -EINVAL; 9992 } 9993 9994 /* If this plane covers the whole CRTC, no need to check planes underneath */ 9995 if (new_underlying_state->crtc_x <= 0 && 9996 new_underlying_state->crtc_y <= 0 && 9997 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 9998 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 9999 break; 10000 } 10001 10002 return 0; 10003 } 10004 10005 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 10006 { 10007 struct drm_connector *connector; 10008 struct drm_connector_state *conn_state, *old_conn_state; 10009 struct amdgpu_dm_connector *aconnector = NULL; 10010 int i; 10011 10012 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 10013 if (!conn_state->crtc) 10014 conn_state = old_conn_state; 10015 10016 if (conn_state->crtc != crtc) 10017 continue; 10018 10019 aconnector = to_amdgpu_dm_connector(connector); 10020 if (!aconnector->mst_output_port || !aconnector->mst_root) 10021 aconnector = NULL; 10022 else 10023 break; 10024 } 10025 10026 if (!aconnector) 10027 return 0; 10028 10029 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 10030 } 10031 10032 /** 10033 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 10034 * 10035 * @dev: The DRM device 10036 * @state: The atomic state to commit 10037 * 10038 * Validate that the given atomic state is programmable by DC into hardware. 10039 * This involves constructing a &struct dc_state reflecting the new hardware 10040 * state we wish to commit, then querying DC to see if it is programmable. It's 10041 * important not to modify the existing DC state. Otherwise, atomic_check 10042 * may unexpectedly commit hardware changes. 10043 * 10044 * When validating the DC state, it's important that the right locks are 10045 * acquired. For full updates case which removes/adds/updates streams on one 10046 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 10047 * that any such full update commit will wait for completion of any outstanding 10048 * flip using DRMs synchronization events. 10049 * 10050 * Note that DM adds the affected connectors for all CRTCs in state, when that 10051 * might not seem necessary. This is because DC stream creation requires the 10052 * DC sink, which is tied to the DRM connector state. Cleaning this up should 10053 * be possible but non-trivial - a possible TODO item. 10054 * 10055 * Return: -Error code if validation failed. 10056 */ 10057 static int amdgpu_dm_atomic_check(struct drm_device *dev, 10058 struct drm_atomic_state *state) 10059 { 10060 struct amdgpu_device *adev = drm_to_adev(dev); 10061 struct dm_atomic_state *dm_state = NULL; 10062 struct dc *dc = adev->dm.dc; 10063 struct drm_connector *connector; 10064 struct drm_connector_state *old_con_state, *new_con_state; 10065 struct drm_crtc *crtc; 10066 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10067 struct drm_plane *plane; 10068 struct drm_plane_state *old_plane_state, *new_plane_state; 10069 enum dc_status status; 10070 int ret, i; 10071 bool lock_and_validation_needed = false; 10072 bool is_top_most_overlay = true; 10073 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10074 struct drm_dp_mst_topology_mgr *mgr; 10075 struct drm_dp_mst_topology_state *mst_state; 10076 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 10077 10078 trace_amdgpu_dm_atomic_check_begin(state); 10079 10080 ret = drm_atomic_helper_check_modeset(dev, state); 10081 if (ret) { 10082 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 10083 goto fail; 10084 } 10085 10086 /* Check connector changes */ 10087 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10088 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10089 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10090 10091 /* Skip connectors that are disabled or part of modeset already. */ 10092 if (!new_con_state->crtc) 10093 continue; 10094 10095 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 10096 if (IS_ERR(new_crtc_state)) { 10097 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 10098 ret = PTR_ERR(new_crtc_state); 10099 goto fail; 10100 } 10101 10102 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 10103 dm_old_con_state->scaling != dm_new_con_state->scaling) 10104 new_crtc_state->connectors_changed = true; 10105 } 10106 10107 if (dc_resource_is_dsc_encoding_supported(dc)) { 10108 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10109 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 10110 ret = add_affected_mst_dsc_crtcs(state, crtc); 10111 if (ret) { 10112 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 10113 goto fail; 10114 } 10115 } 10116 } 10117 } 10118 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10119 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10120 10121 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 10122 !new_crtc_state->color_mgmt_changed && 10123 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 10124 dm_old_crtc_state->dsc_force_changed == false) 10125 continue; 10126 10127 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 10128 if (ret) { 10129 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 10130 goto fail; 10131 } 10132 10133 if (!new_crtc_state->enable) 10134 continue; 10135 10136 ret = drm_atomic_add_affected_connectors(state, crtc); 10137 if (ret) { 10138 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 10139 goto fail; 10140 } 10141 10142 ret = drm_atomic_add_affected_planes(state, crtc); 10143 if (ret) { 10144 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 10145 goto fail; 10146 } 10147 10148 if (dm_old_crtc_state->dsc_force_changed) 10149 new_crtc_state->mode_changed = true; 10150 } 10151 10152 /* 10153 * Add all primary and overlay planes on the CRTC to the state 10154 * whenever a plane is enabled to maintain correct z-ordering 10155 * and to enable fast surface updates. 10156 */ 10157 drm_for_each_crtc(crtc, dev) { 10158 bool modified = false; 10159 10160 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 10161 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10162 continue; 10163 10164 if (new_plane_state->crtc == crtc || 10165 old_plane_state->crtc == crtc) { 10166 modified = true; 10167 break; 10168 } 10169 } 10170 10171 if (!modified) 10172 continue; 10173 10174 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 10175 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10176 continue; 10177 10178 new_plane_state = 10179 drm_atomic_get_plane_state(state, plane); 10180 10181 if (IS_ERR(new_plane_state)) { 10182 ret = PTR_ERR(new_plane_state); 10183 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 10184 goto fail; 10185 } 10186 } 10187 } 10188 10189 /* 10190 * DC consults the zpos (layer_index in DC terminology) to determine the 10191 * hw plane on which to enable the hw cursor (see 10192 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 10193 * atomic state, so call drm helper to normalize zpos. 10194 */ 10195 ret = drm_atomic_normalize_zpos(dev, state); 10196 if (ret) { 10197 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 10198 goto fail; 10199 } 10200 10201 /* Remove exiting planes if they are modified */ 10202 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10203 if (old_plane_state->fb && new_plane_state->fb && 10204 get_mem_type(old_plane_state->fb) != 10205 get_mem_type(new_plane_state->fb)) 10206 lock_and_validation_needed = true; 10207 10208 ret = dm_update_plane_state(dc, state, plane, 10209 old_plane_state, 10210 new_plane_state, 10211 false, 10212 &lock_and_validation_needed, 10213 &is_top_most_overlay); 10214 if (ret) { 10215 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10216 goto fail; 10217 } 10218 } 10219 10220 /* Disable all crtcs which require disable */ 10221 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10222 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10223 old_crtc_state, 10224 new_crtc_state, 10225 false, 10226 &lock_and_validation_needed); 10227 if (ret) { 10228 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10229 goto fail; 10230 } 10231 } 10232 10233 /* Enable all crtcs which require enable */ 10234 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10235 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10236 old_crtc_state, 10237 new_crtc_state, 10238 true, 10239 &lock_and_validation_needed); 10240 if (ret) { 10241 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10242 goto fail; 10243 } 10244 } 10245 10246 /* Add new/modified planes */ 10247 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10248 ret = dm_update_plane_state(dc, state, plane, 10249 old_plane_state, 10250 new_plane_state, 10251 true, 10252 &lock_and_validation_needed, 10253 &is_top_most_overlay); 10254 if (ret) { 10255 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10256 goto fail; 10257 } 10258 } 10259 10260 if (dc_resource_is_dsc_encoding_supported(dc)) { 10261 ret = pre_validate_dsc(state, &dm_state, vars); 10262 if (ret != 0) 10263 goto fail; 10264 } 10265 10266 /* Run this here since we want to validate the streams we created */ 10267 ret = drm_atomic_helper_check_planes(dev, state); 10268 if (ret) { 10269 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10270 goto fail; 10271 } 10272 10273 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10274 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10275 if (dm_new_crtc_state->mpo_requested) 10276 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10277 } 10278 10279 /* Check cursor planes scaling */ 10280 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10281 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10282 if (ret) { 10283 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10284 goto fail; 10285 } 10286 } 10287 10288 if (state->legacy_cursor_update) { 10289 /* 10290 * This is a fast cursor update coming from the plane update 10291 * helper, check if it can be done asynchronously for better 10292 * performance. 10293 */ 10294 state->async_update = 10295 !drm_atomic_helper_async_check(dev, state); 10296 10297 /* 10298 * Skip the remaining global validation if this is an async 10299 * update. Cursor updates can be done without affecting 10300 * state or bandwidth calcs and this avoids the performance 10301 * penalty of locking the private state object and 10302 * allocating a new dc_state. 10303 */ 10304 if (state->async_update) 10305 return 0; 10306 } 10307 10308 /* Check scaling and underscan changes*/ 10309 /* TODO Removed scaling changes validation due to inability to commit 10310 * new stream into context w\o causing full reset. Need to 10311 * decide how to handle. 10312 */ 10313 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10314 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10315 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10316 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10317 10318 /* Skip any modesets/resets */ 10319 if (!acrtc || drm_atomic_crtc_needs_modeset( 10320 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10321 continue; 10322 10323 /* Skip any thing not scale or underscan changes */ 10324 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10325 continue; 10326 10327 lock_and_validation_needed = true; 10328 } 10329 10330 /* set the slot info for each mst_state based on the link encoding format */ 10331 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10332 struct amdgpu_dm_connector *aconnector; 10333 struct drm_connector *connector; 10334 struct drm_connector_list_iter iter; 10335 u8 link_coding_cap; 10336 10337 drm_connector_list_iter_begin(dev, &iter); 10338 drm_for_each_connector_iter(connector, &iter) { 10339 if (connector->index == mst_state->mgr->conn_base_id) { 10340 aconnector = to_amdgpu_dm_connector(connector); 10341 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10342 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10343 10344 break; 10345 } 10346 } 10347 drm_connector_list_iter_end(&iter); 10348 } 10349 10350 /** 10351 * Streams and planes are reset when there are changes that affect 10352 * bandwidth. Anything that affects bandwidth needs to go through 10353 * DC global validation to ensure that the configuration can be applied 10354 * to hardware. 10355 * 10356 * We have to currently stall out here in atomic_check for outstanding 10357 * commits to finish in this case because our IRQ handlers reference 10358 * DRM state directly - we can end up disabling interrupts too early 10359 * if we don't. 10360 * 10361 * TODO: Remove this stall and drop DM state private objects. 10362 */ 10363 if (lock_and_validation_needed) { 10364 ret = dm_atomic_get_state(state, &dm_state); 10365 if (ret) { 10366 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10367 goto fail; 10368 } 10369 10370 ret = do_aquire_global_lock(dev, state); 10371 if (ret) { 10372 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10373 goto fail; 10374 } 10375 10376 if (dc_resource_is_dsc_encoding_supported(dc)) { 10377 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10378 if (ret) { 10379 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10380 ret = -EINVAL; 10381 goto fail; 10382 } 10383 } 10384 10385 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10386 if (ret) { 10387 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10388 goto fail; 10389 } 10390 10391 /* 10392 * Perform validation of MST topology in the state: 10393 * We need to perform MST atomic check before calling 10394 * dc_validate_global_state(), or there is a chance 10395 * to get stuck in an infinite loop and hang eventually. 10396 */ 10397 ret = drm_dp_mst_atomic_check(state); 10398 if (ret) { 10399 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10400 goto fail; 10401 } 10402 status = dc_validate_global_state(dc, dm_state->context, true); 10403 if (status != DC_OK) { 10404 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10405 dc_status_to_str(status), status); 10406 ret = -EINVAL; 10407 goto fail; 10408 } 10409 } else { 10410 /* 10411 * The commit is a fast update. Fast updates shouldn't change 10412 * the DC context, affect global validation, and can have their 10413 * commit work done in parallel with other commits not touching 10414 * the same resource. If we have a new DC context as part of 10415 * the DM atomic state from validation we need to free it and 10416 * retain the existing one instead. 10417 * 10418 * Furthermore, since the DM atomic state only contains the DC 10419 * context and can safely be annulled, we can free the state 10420 * and clear the associated private object now to free 10421 * some memory and avoid a possible use-after-free later. 10422 */ 10423 10424 for (i = 0; i < state->num_private_objs; i++) { 10425 struct drm_private_obj *obj = state->private_objs[i].ptr; 10426 10427 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10428 int j = state->num_private_objs-1; 10429 10430 dm_atomic_destroy_state(obj, 10431 state->private_objs[i].state); 10432 10433 /* If i is not at the end of the array then the 10434 * last element needs to be moved to where i was 10435 * before the array can safely be truncated. 10436 */ 10437 if (i != j) 10438 state->private_objs[i] = 10439 state->private_objs[j]; 10440 10441 state->private_objs[j].ptr = NULL; 10442 state->private_objs[j].state = NULL; 10443 state->private_objs[j].old_state = NULL; 10444 state->private_objs[j].new_state = NULL; 10445 10446 state->num_private_objs = j; 10447 break; 10448 } 10449 } 10450 } 10451 10452 /* Store the overall update type for use later in atomic check. */ 10453 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10454 struct dm_crtc_state *dm_new_crtc_state = 10455 to_dm_crtc_state(new_crtc_state); 10456 10457 /* 10458 * Only allow async flips for fast updates that don't change 10459 * the FB pitch, the DCC state, rotation, etc. 10460 */ 10461 if (new_crtc_state->async_flip && lock_and_validation_needed) { 10462 drm_dbg_atomic(crtc->dev, 10463 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 10464 crtc->base.id, crtc->name); 10465 ret = -EINVAL; 10466 goto fail; 10467 } 10468 10469 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10470 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 10471 } 10472 10473 /* Must be success */ 10474 WARN_ON(ret); 10475 10476 trace_amdgpu_dm_atomic_check_finish(state, ret); 10477 10478 return ret; 10479 10480 fail: 10481 if (ret == -EDEADLK) 10482 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10483 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10484 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10485 else 10486 DRM_DEBUG_DRIVER("Atomic check failed with err: %d\n", ret); 10487 10488 trace_amdgpu_dm_atomic_check_finish(state, ret); 10489 10490 return ret; 10491 } 10492 10493 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10494 struct amdgpu_dm_connector *amdgpu_dm_connector) 10495 { 10496 u8 dpcd_data; 10497 bool capable = false; 10498 10499 if (amdgpu_dm_connector->dc_link && 10500 dm_helpers_dp_read_dpcd( 10501 NULL, 10502 amdgpu_dm_connector->dc_link, 10503 DP_DOWN_STREAM_PORT_COUNT, 10504 &dpcd_data, 10505 sizeof(dpcd_data))) { 10506 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10507 } 10508 10509 return capable; 10510 } 10511 10512 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10513 unsigned int offset, 10514 unsigned int total_length, 10515 u8 *data, 10516 unsigned int length, 10517 struct amdgpu_hdmi_vsdb_info *vsdb) 10518 { 10519 bool res; 10520 union dmub_rb_cmd cmd; 10521 struct dmub_cmd_send_edid_cea *input; 10522 struct dmub_cmd_edid_cea_output *output; 10523 10524 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10525 return false; 10526 10527 memset(&cmd, 0, sizeof(cmd)); 10528 10529 input = &cmd.edid_cea.data.input; 10530 10531 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10532 cmd.edid_cea.header.sub_type = 0; 10533 cmd.edid_cea.header.payload_bytes = 10534 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10535 input->offset = offset; 10536 input->length = length; 10537 input->cea_total_length = total_length; 10538 memcpy(input->payload, data, length); 10539 10540 res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 10541 if (!res) { 10542 DRM_ERROR("EDID CEA parser failed\n"); 10543 return false; 10544 } 10545 10546 output = &cmd.edid_cea.data.output; 10547 10548 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10549 if (!output->ack.success) { 10550 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10551 output->ack.offset); 10552 } 10553 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10554 if (!output->amd_vsdb.vsdb_found) 10555 return false; 10556 10557 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10558 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10559 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10560 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10561 } else { 10562 if (output->type != 0) 10563 DRM_WARN("Unknown EDID CEA parser results\n"); 10564 return false; 10565 } 10566 10567 return true; 10568 } 10569 10570 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10571 u8 *edid_ext, int len, 10572 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10573 { 10574 int i; 10575 10576 /* send extension block to DMCU for parsing */ 10577 for (i = 0; i < len; i += 8) { 10578 bool res; 10579 int offset; 10580 10581 /* send 8 bytes a time */ 10582 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10583 return false; 10584 10585 if (i+8 == len) { 10586 /* EDID block sent completed, expect result */ 10587 int version, min_rate, max_rate; 10588 10589 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10590 if (res) { 10591 /* amd vsdb found */ 10592 vsdb_info->freesync_supported = 1; 10593 vsdb_info->amd_vsdb_version = version; 10594 vsdb_info->min_refresh_rate_hz = min_rate; 10595 vsdb_info->max_refresh_rate_hz = max_rate; 10596 return true; 10597 } 10598 /* not amd vsdb */ 10599 return false; 10600 } 10601 10602 /* check for ack*/ 10603 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10604 if (!res) 10605 return false; 10606 } 10607 10608 return false; 10609 } 10610 10611 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10612 u8 *edid_ext, int len, 10613 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10614 { 10615 int i; 10616 10617 /* send extension block to DMCU for parsing */ 10618 for (i = 0; i < len; i += 8) { 10619 /* send 8 bytes a time */ 10620 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10621 return false; 10622 } 10623 10624 return vsdb_info->freesync_supported; 10625 } 10626 10627 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10628 u8 *edid_ext, int len, 10629 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10630 { 10631 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10632 bool ret; 10633 10634 mutex_lock(&adev->dm.dc_lock); 10635 if (adev->dm.dmub_srv) 10636 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10637 else 10638 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10639 mutex_unlock(&adev->dm.dc_lock); 10640 return ret; 10641 } 10642 10643 static void parse_edid_displayid_vrr(struct drm_connector *connector, 10644 struct edid *edid) 10645 { 10646 u8 *edid_ext = NULL; 10647 int i; 10648 int j = 0; 10649 u16 min_vfreq; 10650 u16 max_vfreq; 10651 10652 if (edid == NULL || edid->extensions == 0) 10653 return; 10654 10655 /* Find DisplayID extension */ 10656 for (i = 0; i < edid->extensions; i++) { 10657 edid_ext = (void *)(edid + (i + 1)); 10658 if (edid_ext[0] == DISPLAYID_EXT) 10659 break; 10660 } 10661 10662 if (edid_ext == NULL) 10663 return; 10664 10665 while (j < EDID_LENGTH) { 10666 /* Get dynamic video timing range from DisplayID if available */ 10667 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 10668 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 10669 min_vfreq = edid_ext[j+9]; 10670 if (edid_ext[j+1] & 7) 10671 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 10672 else 10673 max_vfreq = edid_ext[j+10]; 10674 10675 if (max_vfreq && min_vfreq) { 10676 connector->display_info.monitor_range.max_vfreq = max_vfreq; 10677 connector->display_info.monitor_range.min_vfreq = min_vfreq; 10678 10679 return; 10680 } 10681 } 10682 j++; 10683 } 10684 } 10685 10686 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10687 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10688 { 10689 u8 *edid_ext = NULL; 10690 int i; 10691 int j = 0; 10692 10693 if (edid == NULL || edid->extensions == 0) 10694 return -ENODEV; 10695 10696 /* Find DisplayID extension */ 10697 for (i = 0; i < edid->extensions; i++) { 10698 edid_ext = (void *)(edid + (i + 1)); 10699 if (edid_ext[0] == DISPLAYID_EXT) 10700 break; 10701 } 10702 10703 while (j < EDID_LENGTH) { 10704 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 10705 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 10706 10707 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 10708 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 10709 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 10710 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 10711 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 10712 10713 return true; 10714 } 10715 j++; 10716 } 10717 10718 return false; 10719 } 10720 10721 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10722 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10723 { 10724 u8 *edid_ext = NULL; 10725 int i; 10726 bool valid_vsdb_found = false; 10727 10728 /*----- drm_find_cea_extension() -----*/ 10729 /* No EDID or EDID extensions */ 10730 if (edid == NULL || edid->extensions == 0) 10731 return -ENODEV; 10732 10733 /* Find CEA extension */ 10734 for (i = 0; i < edid->extensions; i++) { 10735 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10736 if (edid_ext[0] == CEA_EXT) 10737 break; 10738 } 10739 10740 if (i == edid->extensions) 10741 return -ENODEV; 10742 10743 /*----- cea_db_offsets() -----*/ 10744 if (edid_ext[0] != CEA_EXT) 10745 return -ENODEV; 10746 10747 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10748 10749 return valid_vsdb_found ? i : -ENODEV; 10750 } 10751 10752 /** 10753 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10754 * 10755 * @connector: Connector to query. 10756 * @edid: EDID from monitor 10757 * 10758 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10759 * track of some of the display information in the internal data struct used by 10760 * amdgpu_dm. This function checks which type of connector we need to set the 10761 * FreeSync parameters. 10762 */ 10763 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10764 struct edid *edid) 10765 { 10766 int i = 0; 10767 struct detailed_timing *timing; 10768 struct detailed_non_pixel *data; 10769 struct detailed_data_monitor_range *range; 10770 struct amdgpu_dm_connector *amdgpu_dm_connector = 10771 to_amdgpu_dm_connector(connector); 10772 struct dm_connector_state *dm_con_state = NULL; 10773 struct dc_sink *sink; 10774 10775 struct drm_device *dev = connector->dev; 10776 struct amdgpu_device *adev = drm_to_adev(dev); 10777 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10778 bool freesync_capable = false; 10779 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10780 10781 if (!connector->state) { 10782 DRM_ERROR("%s - Connector has no state", __func__); 10783 goto update; 10784 } 10785 10786 sink = amdgpu_dm_connector->dc_sink ? 10787 amdgpu_dm_connector->dc_sink : 10788 amdgpu_dm_connector->dc_em_sink; 10789 10790 if (!edid || !sink) { 10791 dm_con_state = to_dm_connector_state(connector->state); 10792 10793 amdgpu_dm_connector->min_vfreq = 0; 10794 amdgpu_dm_connector->max_vfreq = 0; 10795 amdgpu_dm_connector->pixel_clock_mhz = 0; 10796 connector->display_info.monitor_range.min_vfreq = 0; 10797 connector->display_info.monitor_range.max_vfreq = 0; 10798 freesync_capable = false; 10799 10800 goto update; 10801 } 10802 10803 dm_con_state = to_dm_connector_state(connector->state); 10804 10805 if (!adev->dm.freesync_module) 10806 goto update; 10807 10808 /* Some eDP panels only have the refresh rate range info in DisplayID */ 10809 if ((connector->display_info.monitor_range.min_vfreq == 0 || 10810 connector->display_info.monitor_range.max_vfreq == 0)) 10811 parse_edid_displayid_vrr(connector, edid); 10812 10813 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 10814 sink->sink_signal == SIGNAL_TYPE_EDP)) { 10815 bool edid_check_required = false; 10816 10817 if (is_dp_capable_without_timing_msa(adev->dm.dc, 10818 amdgpu_dm_connector)) { 10819 if (edid->features & DRM_EDID_FEATURE_CONTINUOUS_FREQ) { 10820 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 10821 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 10822 if (amdgpu_dm_connector->max_vfreq - 10823 amdgpu_dm_connector->min_vfreq > 10) 10824 freesync_capable = true; 10825 } else { 10826 edid_check_required = edid->version > 1 || 10827 (edid->version == 1 && 10828 edid->revision > 1); 10829 } 10830 } 10831 10832 if (edid_check_required) { 10833 for (i = 0; i < 4; i++) { 10834 10835 timing = &edid->detailed_timings[i]; 10836 data = &timing->data.other_data; 10837 range = &data->data.range; 10838 /* 10839 * Check if monitor has continuous frequency mode 10840 */ 10841 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10842 continue; 10843 /* 10844 * Check for flag range limits only. If flag == 1 then 10845 * no additional timing information provided. 10846 * Default GTF, GTF Secondary curve and CVT are not 10847 * supported 10848 */ 10849 if (range->flags != 1) 10850 continue; 10851 10852 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10853 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10854 10855 if (edid->revision >= 4) { 10856 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MIN_VFREQ) 10857 connector->display_info.monitor_range.min_vfreq += 255; 10858 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MAX_VFREQ) 10859 connector->display_info.monitor_range.max_vfreq += 255; 10860 } 10861 10862 amdgpu_dm_connector->min_vfreq = 10863 connector->display_info.monitor_range.min_vfreq; 10864 amdgpu_dm_connector->max_vfreq = 10865 connector->display_info.monitor_range.max_vfreq; 10866 amdgpu_dm_connector->pixel_clock_mhz = 10867 range->pixel_clock_mhz * 10; 10868 10869 break; 10870 } 10871 10872 if (amdgpu_dm_connector->max_vfreq - 10873 amdgpu_dm_connector->min_vfreq > 10) { 10874 10875 freesync_capable = true; 10876 } 10877 } 10878 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10879 10880 if (vsdb_info.replay_mode) { 10881 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 10882 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 10883 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 10884 } 10885 10886 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10887 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10888 if (i >= 0 && vsdb_info.freesync_supported) { 10889 timing = &edid->detailed_timings[i]; 10890 data = &timing->data.other_data; 10891 10892 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10893 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10894 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10895 freesync_capable = true; 10896 10897 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10898 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10899 } 10900 } 10901 10902 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10903 10904 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10905 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10906 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10907 10908 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10909 amdgpu_dm_connector->as_type = as_type; 10910 amdgpu_dm_connector->vsdb_info = vsdb_info; 10911 10912 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10913 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10914 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10915 freesync_capable = true; 10916 10917 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10918 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10919 } 10920 } 10921 10922 update: 10923 if (dm_con_state) 10924 dm_con_state->freesync_capable = freesync_capable; 10925 10926 if (connector->vrr_capable_property) 10927 drm_connector_set_vrr_capable_property(connector, 10928 freesync_capable); 10929 } 10930 10931 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10932 { 10933 struct amdgpu_device *adev = drm_to_adev(dev); 10934 struct dc *dc = adev->dm.dc; 10935 int i; 10936 10937 mutex_lock(&adev->dm.dc_lock); 10938 if (dc->current_state) { 10939 for (i = 0; i < dc->current_state->stream_count; ++i) 10940 dc->current_state->streams[i] 10941 ->triggered_crtc_reset.enabled = 10942 adev->dm.force_timing_sync; 10943 10944 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10945 dc_trigger_sync(dc, dc->current_state); 10946 } 10947 mutex_unlock(&adev->dm.dc_lock); 10948 } 10949 10950 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10951 u32 value, const char *func_name) 10952 { 10953 #ifdef DM_CHECK_ADDR_0 10954 if (address == 0) { 10955 DC_ERR("invalid register write. address = 0"); 10956 return; 10957 } 10958 #endif 10959 cgs_write_register(ctx->cgs_device, address, value); 10960 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10961 } 10962 10963 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10964 const char *func_name) 10965 { 10966 u32 value; 10967 #ifdef DM_CHECK_ADDR_0 10968 if (address == 0) { 10969 DC_ERR("invalid register read; address = 0\n"); 10970 return 0; 10971 } 10972 #endif 10973 10974 if (ctx->dmub_srv && 10975 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10976 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10977 ASSERT(false); 10978 return 0; 10979 } 10980 10981 value = cgs_read_register(ctx->cgs_device, address); 10982 10983 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10984 10985 return value; 10986 } 10987 10988 int amdgpu_dm_process_dmub_aux_transfer_sync( 10989 struct dc_context *ctx, 10990 unsigned int link_index, 10991 struct aux_payload *payload, 10992 enum aux_return_code_type *operation_result) 10993 { 10994 struct amdgpu_device *adev = ctx->driver_context; 10995 struct dmub_notification *p_notify = adev->dm.dmub_notify; 10996 int ret = -1; 10997 10998 mutex_lock(&adev->dm.dpia_aux_lock); 10999 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 11000 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 11001 goto out; 11002 } 11003 11004 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11005 DRM_ERROR("wait_for_completion_timeout timeout!"); 11006 *operation_result = AUX_RET_ERROR_TIMEOUT; 11007 goto out; 11008 } 11009 11010 if (p_notify->result != AUX_RET_SUCCESS) { 11011 /* 11012 * Transient states before tunneling is enabled could 11013 * lead to this error. We can ignore this for now. 11014 */ 11015 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 11016 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 11017 payload->address, payload->length, 11018 p_notify->result); 11019 } 11020 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11021 goto out; 11022 } 11023 11024 11025 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 11026 if (!payload->write && p_notify->aux_reply.length && 11027 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 11028 11029 if (payload->length != p_notify->aux_reply.length) { 11030 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 11031 p_notify->aux_reply.length, 11032 payload->address, payload->length); 11033 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11034 goto out; 11035 } 11036 11037 memcpy(payload->data, p_notify->aux_reply.data, 11038 p_notify->aux_reply.length); 11039 } 11040 11041 /* success */ 11042 ret = p_notify->aux_reply.length; 11043 *operation_result = p_notify->result; 11044 out: 11045 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11046 mutex_unlock(&adev->dm.dpia_aux_lock); 11047 return ret; 11048 } 11049 11050 int amdgpu_dm_process_dmub_set_config_sync( 11051 struct dc_context *ctx, 11052 unsigned int link_index, 11053 struct set_config_cmd_payload *payload, 11054 enum set_config_status *operation_result) 11055 { 11056 struct amdgpu_device *adev = ctx->driver_context; 11057 bool is_cmd_complete; 11058 int ret; 11059 11060 mutex_lock(&adev->dm.dpia_aux_lock); 11061 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 11062 link_index, payload, adev->dm.dmub_notify); 11063 11064 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11065 ret = 0; 11066 *operation_result = adev->dm.dmub_notify->sc_status; 11067 } else { 11068 DRM_ERROR("wait_for_completion_timeout timeout!"); 11069 ret = -1; 11070 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 11071 } 11072 11073 if (!is_cmd_complete) 11074 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11075 mutex_unlock(&adev->dm.dpia_aux_lock); 11076 return ret; 11077 } 11078 11079 /* 11080 * Check whether seamless boot is supported. 11081 * 11082 * So far we only support seamless boot on CHIP_VANGOGH. 11083 * If everything goes well, we may consider expanding 11084 * seamless boot to other ASICs. 11085 */ 11086 bool check_seamless_boot_capability(struct amdgpu_device *adev) 11087 { 11088 switch (adev->ip_versions[DCE_HWIP][0]) { 11089 case IP_VERSION(3, 0, 1): 11090 if (!adev->mman.keep_stolen_vga_memory) 11091 return true; 11092 break; 11093 default: 11094 break; 11095 } 11096 11097 return false; 11098 } 11099 11100 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11101 { 11102 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 11103 } 11104 11105 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11106 { 11107 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 11108 } 11109