1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 struct amdgpu_crtc *acrtc = NULL; 249 250 if (crtc >= adev->mode_info.num_crtc) 251 return 0; 252 253 acrtc = adev->mode_info.crtcs[crtc]; 254 255 if (!acrtc->dm_irq_params.stream) { 256 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 257 crtc); 258 return 0; 259 } 260 261 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 262 } 263 264 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 265 u32 *vbl, u32 *position) 266 { 267 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 268 struct amdgpu_crtc *acrtc = NULL; 269 270 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 271 return -EINVAL; 272 273 acrtc = adev->mode_info.crtcs[crtc]; 274 275 if (!acrtc->dm_irq_params.stream) { 276 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 277 crtc); 278 return 0; 279 } 280 281 /* 282 * TODO rework base driver to use values directly. 283 * for now parse it back into reg-format 284 */ 285 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 286 &v_blank_start, 287 &v_blank_end, 288 &h_position, 289 &v_position); 290 291 *position = v_position | (h_position << 16); 292 *vbl = v_blank_start | (v_blank_end << 16); 293 294 return 0; 295 } 296 297 static bool dm_is_idle(void *handle) 298 { 299 /* XXX todo */ 300 return true; 301 } 302 303 static int dm_wait_for_idle(void *handle) 304 { 305 /* XXX todo */ 306 return 0; 307 } 308 309 static bool dm_check_soft_reset(void *handle) 310 { 311 return false; 312 } 313 314 static int dm_soft_reset(void *handle) 315 { 316 /* XXX todo */ 317 return 0; 318 } 319 320 static struct amdgpu_crtc * 321 get_crtc_by_otg_inst(struct amdgpu_device *adev, 322 int otg_inst) 323 { 324 struct drm_device *dev = adev_to_drm(adev); 325 struct drm_crtc *crtc; 326 struct amdgpu_crtc *amdgpu_crtc; 327 328 if (WARN_ON(otg_inst == -1)) 329 return adev->mode_info.crtcs[0]; 330 331 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 332 amdgpu_crtc = to_amdgpu_crtc(crtc); 333 334 if (amdgpu_crtc->otg_inst == otg_inst) 335 return amdgpu_crtc; 336 } 337 338 return NULL; 339 } 340 341 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 342 struct dm_crtc_state *new_state) 343 { 344 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 345 return true; 346 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 347 return true; 348 else 349 return false; 350 } 351 352 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 353 int planes_count) 354 { 355 int i, j; 356 357 for (i = 0, j = planes_count - 1; i < j; i++, j--) 358 swap(array_of_surface_update[i], array_of_surface_update[j]); 359 } 360 361 /** 362 * update_planes_and_stream_adapter() - Send planes to be updated in DC 363 * 364 * DC has a generic way to update planes and stream via 365 * dc_update_planes_and_stream function; however, DM might need some 366 * adjustments and preparation before calling it. This function is a wrapper 367 * for the dc_update_planes_and_stream that does any required configuration 368 * before passing control to DC. 369 * 370 * @dc: Display Core control structure 371 * @update_type: specify whether it is FULL/MEDIUM/FAST update 372 * @planes_count: planes count to update 373 * @stream: stream state 374 * @stream_update: stream update 375 * @array_of_surface_update: dc surface update pointer 376 * 377 */ 378 static inline bool update_planes_and_stream_adapter(struct dc *dc, 379 int update_type, 380 int planes_count, 381 struct dc_stream_state *stream, 382 struct dc_stream_update *stream_update, 383 struct dc_surface_update *array_of_surface_update) 384 { 385 reverse_planes_order(array_of_surface_update, planes_count); 386 387 /* 388 * Previous frame finished and HW is ready for optimization. 389 */ 390 if (update_type == UPDATE_TYPE_FAST) 391 dc_post_update_surfaces_to_stream(dc); 392 393 return dc_update_planes_and_stream(dc, 394 array_of_surface_update, 395 planes_count, 396 stream, 397 stream_update); 398 } 399 400 /** 401 * dm_pflip_high_irq() - Handle pageflip interrupt 402 * @interrupt_params: ignored 403 * 404 * Handles the pageflip interrupt by notifying all interested parties 405 * that the pageflip has been completed. 406 */ 407 static void dm_pflip_high_irq(void *interrupt_params) 408 { 409 struct amdgpu_crtc *amdgpu_crtc; 410 struct common_irq_params *irq_params = interrupt_params; 411 struct amdgpu_device *adev = irq_params->adev; 412 unsigned long flags; 413 struct drm_pending_vblank_event *e; 414 u32 vpos, hpos, v_blank_start, v_blank_end; 415 bool vrr_active; 416 417 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 418 419 /* IRQ could occur when in initial stage */ 420 /* TODO work and BO cleanup */ 421 if (amdgpu_crtc == NULL) { 422 DC_LOG_PFLIP("CRTC is null, returning.\n"); 423 return; 424 } 425 426 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 427 428 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 429 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 430 amdgpu_crtc->pflip_status, 431 AMDGPU_FLIP_SUBMITTED, 432 amdgpu_crtc->crtc_id, 433 amdgpu_crtc); 434 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 435 return; 436 } 437 438 /* page flip completed. */ 439 e = amdgpu_crtc->event; 440 amdgpu_crtc->event = NULL; 441 442 WARN_ON(!e); 443 444 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 445 446 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 447 if (!vrr_active || 448 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 449 &v_blank_end, &hpos, &vpos) || 450 (vpos < v_blank_start)) { 451 /* Update to correct count and vblank timestamp if racing with 452 * vblank irq. This also updates to the correct vblank timestamp 453 * even in VRR mode, as scanout is past the front-porch atm. 454 */ 455 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 456 457 /* Wake up userspace by sending the pageflip event with proper 458 * count and timestamp of vblank of flip completion. 459 */ 460 if (e) { 461 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 462 463 /* Event sent, so done with vblank for this flip */ 464 drm_crtc_vblank_put(&amdgpu_crtc->base); 465 } 466 } else if (e) { 467 /* VRR active and inside front-porch: vblank count and 468 * timestamp for pageflip event will only be up to date after 469 * drm_crtc_handle_vblank() has been executed from late vblank 470 * irq handler after start of back-porch (vline 0). We queue the 471 * pageflip event for send-out by drm_crtc_handle_vblank() with 472 * updated timestamp and count, once it runs after us. 473 * 474 * We need to open-code this instead of using the helper 475 * drm_crtc_arm_vblank_event(), as that helper would 476 * call drm_crtc_accurate_vblank_count(), which we must 477 * not call in VRR mode while we are in front-porch! 478 */ 479 480 /* sequence will be replaced by real count during send-out. */ 481 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 482 e->pipe = amdgpu_crtc->crtc_id; 483 484 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 485 e = NULL; 486 } 487 488 /* Keep track of vblank of this flip for flip throttling. We use the 489 * cooked hw counter, as that one incremented at start of this vblank 490 * of pageflip completion, so last_flip_vblank is the forbidden count 491 * for queueing new pageflips if vsync + VRR is enabled. 492 */ 493 amdgpu_crtc->dm_irq_params.last_flip_vblank = 494 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 495 496 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 497 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 498 499 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 500 amdgpu_crtc->crtc_id, amdgpu_crtc, 501 vrr_active, (int) !e); 502 } 503 504 static void dm_vupdate_high_irq(void *interrupt_params) 505 { 506 struct common_irq_params *irq_params = interrupt_params; 507 struct amdgpu_device *adev = irq_params->adev; 508 struct amdgpu_crtc *acrtc; 509 struct drm_device *drm_dev; 510 struct drm_vblank_crtc *vblank; 511 ktime_t frame_duration_ns, previous_timestamp; 512 unsigned long flags; 513 int vrr_active; 514 515 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 516 517 if (acrtc) { 518 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 519 drm_dev = acrtc->base.dev; 520 vblank = &drm_dev->vblank[acrtc->base.index]; 521 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 522 frame_duration_ns = vblank->time - previous_timestamp; 523 524 if (frame_duration_ns > 0) { 525 trace_amdgpu_refresh_rate_track(acrtc->base.index, 526 frame_duration_ns, 527 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 528 atomic64_set(&irq_params->previous_timestamp, vblank->time); 529 } 530 531 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 532 acrtc->crtc_id, 533 vrr_active); 534 535 /* Core vblank handling is done here after end of front-porch in 536 * vrr mode, as vblank timestamping will give valid results 537 * while now done after front-porch. This will also deliver 538 * page-flip completion events that have been queued to us 539 * if a pageflip happened inside front-porch. 540 */ 541 if (vrr_active) { 542 amdgpu_dm_crtc_handle_vblank(acrtc); 543 544 /* BTR processing for pre-DCE12 ASICs */ 545 if (acrtc->dm_irq_params.stream && 546 adev->family < AMDGPU_FAMILY_AI) { 547 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 548 mod_freesync_handle_v_update( 549 adev->dm.freesync_module, 550 acrtc->dm_irq_params.stream, 551 &acrtc->dm_irq_params.vrr_params); 552 553 dc_stream_adjust_vmin_vmax( 554 adev->dm.dc, 555 acrtc->dm_irq_params.stream, 556 &acrtc->dm_irq_params.vrr_params.adjust); 557 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 558 } 559 } 560 } 561 } 562 563 /** 564 * dm_crtc_high_irq() - Handles CRTC interrupt 565 * @interrupt_params: used for determining the CRTC instance 566 * 567 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 568 * event handler. 569 */ 570 static void dm_crtc_high_irq(void *interrupt_params) 571 { 572 struct common_irq_params *irq_params = interrupt_params; 573 struct amdgpu_device *adev = irq_params->adev; 574 struct amdgpu_crtc *acrtc; 575 unsigned long flags; 576 int vrr_active; 577 578 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 579 if (!acrtc) 580 return; 581 582 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 583 584 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 585 vrr_active, acrtc->dm_irq_params.active_planes); 586 587 /** 588 * Core vblank handling at start of front-porch is only possible 589 * in non-vrr mode, as only there vblank timestamping will give 590 * valid results while done in front-porch. Otherwise defer it 591 * to dm_vupdate_high_irq after end of front-porch. 592 */ 593 if (!vrr_active) 594 amdgpu_dm_crtc_handle_vblank(acrtc); 595 596 /** 597 * Following stuff must happen at start of vblank, for crc 598 * computation and below-the-range btr support in vrr mode. 599 */ 600 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 601 602 /* BTR updates need to happen before VUPDATE on Vega and above. */ 603 if (adev->family < AMDGPU_FAMILY_AI) 604 return; 605 606 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 607 608 if (acrtc->dm_irq_params.stream && 609 acrtc->dm_irq_params.vrr_params.supported && 610 acrtc->dm_irq_params.freesync_config.state == 611 VRR_STATE_ACTIVE_VARIABLE) { 612 mod_freesync_handle_v_update(adev->dm.freesync_module, 613 acrtc->dm_irq_params.stream, 614 &acrtc->dm_irq_params.vrr_params); 615 616 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 617 &acrtc->dm_irq_params.vrr_params.adjust); 618 } 619 620 /* 621 * If there aren't any active_planes then DCH HUBP may be clock-gated. 622 * In that case, pageflip completion interrupts won't fire and pageflip 623 * completion events won't get delivered. Prevent this by sending 624 * pending pageflip events from here if a flip is still pending. 625 * 626 * If any planes are enabled, use dm_pflip_high_irq() instead, to 627 * avoid race conditions between flip programming and completion, 628 * which could cause too early flip completion events. 629 */ 630 if (adev->family >= AMDGPU_FAMILY_RV && 631 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 632 acrtc->dm_irq_params.active_planes == 0) { 633 if (acrtc->event) { 634 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 635 acrtc->event = NULL; 636 drm_crtc_vblank_put(&acrtc->base); 637 } 638 acrtc->pflip_status = AMDGPU_FLIP_NONE; 639 } 640 641 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 642 } 643 644 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 645 /** 646 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 647 * DCN generation ASICs 648 * @interrupt_params: interrupt parameters 649 * 650 * Used to set crc window/read out crc value at vertical line 0 position 651 */ 652 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 653 { 654 struct common_irq_params *irq_params = interrupt_params; 655 struct amdgpu_device *adev = irq_params->adev; 656 struct amdgpu_crtc *acrtc; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 659 660 if (!acrtc) 661 return; 662 663 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 664 } 665 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 666 667 /** 668 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 669 * @adev: amdgpu_device pointer 670 * @notify: dmub notification structure 671 * 672 * Dmub AUX or SET_CONFIG command completion processing callback 673 * Copies dmub notification to DM which is to be read by AUX command. 674 * issuing thread and also signals the event to wake up the thread. 675 */ 676 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 677 struct dmub_notification *notify) 678 { 679 if (adev->dm.dmub_notify) 680 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 681 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 682 complete(&adev->dm.dmub_aux_transfer_done); 683 } 684 685 /** 686 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 687 * @adev: amdgpu_device pointer 688 * @notify: dmub notification structure 689 * 690 * Dmub Hpd interrupt processing callback. Gets displayindex through the 691 * ink index and calls helper to do the processing. 692 */ 693 static void dmub_hpd_callback(struct amdgpu_device *adev, 694 struct dmub_notification *notify) 695 { 696 struct amdgpu_dm_connector *aconnector; 697 struct amdgpu_dm_connector *hpd_aconnector = NULL; 698 struct drm_connector *connector; 699 struct drm_connector_list_iter iter; 700 struct dc_link *link; 701 u8 link_index = 0; 702 struct drm_device *dev; 703 704 if (adev == NULL) 705 return; 706 707 if (notify == NULL) { 708 DRM_ERROR("DMUB HPD callback notification was NULL"); 709 return; 710 } 711 712 if (notify->link_index > adev->dm.dc->link_count) { 713 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 714 return; 715 } 716 717 link_index = notify->link_index; 718 link = adev->dm.dc->links[link_index]; 719 dev = adev->dm.ddev; 720 721 drm_connector_list_iter_begin(dev, &iter); 722 drm_for_each_connector_iter(connector, &iter) { 723 aconnector = to_amdgpu_dm_connector(connector); 724 if (link && aconnector->dc_link == link) { 725 if (notify->type == DMUB_NOTIFICATION_HPD) 726 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 727 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 728 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 729 else 730 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 731 notify->type, link_index); 732 733 hpd_aconnector = aconnector; 734 break; 735 } 736 } 737 drm_connector_list_iter_end(&iter); 738 739 if (hpd_aconnector) { 740 if (notify->type == DMUB_NOTIFICATION_HPD) 741 handle_hpd_irq_helper(hpd_aconnector); 742 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 743 handle_hpd_rx_irq(hpd_aconnector); 744 } 745 } 746 747 /** 748 * register_dmub_notify_callback - Sets callback for DMUB notify 749 * @adev: amdgpu_device pointer 750 * @type: Type of dmub notification 751 * @callback: Dmub interrupt callback function 752 * @dmub_int_thread_offload: offload indicator 753 * 754 * API to register a dmub callback handler for a dmub notification 755 * Also sets indicator whether callback processing to be offloaded. 756 * to dmub interrupt handling thread 757 * Return: true if successfully registered, false if there is existing registration 758 */ 759 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 760 enum dmub_notification_type type, 761 dmub_notify_interrupt_callback_t callback, 762 bool dmub_int_thread_offload) 763 { 764 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 765 adev->dm.dmub_callback[type] = callback; 766 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 767 } else 768 return false; 769 770 return true; 771 } 772 773 static void dm_handle_hpd_work(struct work_struct *work) 774 { 775 struct dmub_hpd_work *dmub_hpd_wrk; 776 777 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 778 779 if (!dmub_hpd_wrk->dmub_notify) { 780 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 781 return; 782 } 783 784 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 785 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 786 dmub_hpd_wrk->dmub_notify); 787 } 788 789 kfree(dmub_hpd_wrk->dmub_notify); 790 kfree(dmub_hpd_wrk); 791 792 } 793 794 #define DMUB_TRACE_MAX_READ 64 795 /** 796 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 797 * @interrupt_params: used for determining the Outbox instance 798 * 799 * Handles the Outbox Interrupt 800 * event handler. 801 */ 802 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 803 { 804 struct dmub_notification notify = {0}; 805 struct common_irq_params *irq_params = interrupt_params; 806 struct amdgpu_device *adev = irq_params->adev; 807 struct amdgpu_display_manager *dm = &adev->dm; 808 struct dmcub_trace_buf_entry entry = { 0 }; 809 u32 count = 0; 810 struct dmub_hpd_work *dmub_hpd_wrk; 811 struct dc_link *plink = NULL; 812 813 if (dc_enable_dmub_notifications(adev->dm.dc) && 814 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 815 816 do { 817 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 818 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 819 DRM_ERROR("DM: notify type %d invalid!", notify.type); 820 continue; 821 } 822 if (!dm->dmub_callback[notify.type]) { 823 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 824 continue; 825 } 826 if (dm->dmub_thread_offload[notify.type] == true) { 827 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 828 if (!dmub_hpd_wrk) { 829 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 830 return; 831 } 832 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 833 GFP_ATOMIC); 834 if (!dmub_hpd_wrk->dmub_notify) { 835 kfree(dmub_hpd_wrk); 836 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 837 return; 838 } 839 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 840 dmub_hpd_wrk->adev = adev; 841 if (notify.type == DMUB_NOTIFICATION_HPD) { 842 plink = adev->dm.dc->links[notify.link_index]; 843 if (plink) { 844 plink->hpd_status = 845 notify.hpd_status == DP_HPD_PLUG; 846 } 847 } 848 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 849 } else { 850 dm->dmub_callback[notify.type](adev, ¬ify); 851 } 852 } while (notify.pending_notification); 853 } 854 855 856 do { 857 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 858 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 859 entry.param0, entry.param1); 860 861 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 862 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 863 } else 864 break; 865 866 count++; 867 868 } while (count <= DMUB_TRACE_MAX_READ); 869 870 if (count > DMUB_TRACE_MAX_READ) 871 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 872 } 873 874 static int dm_set_clockgating_state(void *handle, 875 enum amd_clockgating_state state) 876 { 877 return 0; 878 } 879 880 static int dm_set_powergating_state(void *handle, 881 enum amd_powergating_state state) 882 { 883 return 0; 884 } 885 886 /* Prototypes of private functions */ 887 static int dm_early_init(void *handle); 888 889 /* Allocate memory for FBC compressed data */ 890 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 891 { 892 struct drm_device *dev = connector->dev; 893 struct amdgpu_device *adev = drm_to_adev(dev); 894 struct dm_compressor_info *compressor = &adev->dm.compressor; 895 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 896 struct drm_display_mode *mode; 897 unsigned long max_size = 0; 898 899 if (adev->dm.dc->fbc_compressor == NULL) 900 return; 901 902 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 903 return; 904 905 if (compressor->bo_ptr) 906 return; 907 908 909 list_for_each_entry(mode, &connector->modes, head) { 910 if (max_size < mode->htotal * mode->vtotal) 911 max_size = mode->htotal * mode->vtotal; 912 } 913 914 if (max_size) { 915 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 916 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 917 &compressor->gpu_addr, &compressor->cpu_addr); 918 919 if (r) 920 DRM_ERROR("DM: Failed to initialize FBC\n"); 921 else { 922 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 923 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 924 } 925 926 } 927 928 } 929 930 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 931 int pipe, bool *enabled, 932 unsigned char *buf, int max_bytes) 933 { 934 struct drm_device *dev = dev_get_drvdata(kdev); 935 struct amdgpu_device *adev = drm_to_adev(dev); 936 struct drm_connector *connector; 937 struct drm_connector_list_iter conn_iter; 938 struct amdgpu_dm_connector *aconnector; 939 int ret = 0; 940 941 *enabled = false; 942 943 mutex_lock(&adev->dm.audio_lock); 944 945 drm_connector_list_iter_begin(dev, &conn_iter); 946 drm_for_each_connector_iter(connector, &conn_iter) { 947 aconnector = to_amdgpu_dm_connector(connector); 948 if (aconnector->audio_inst != port) 949 continue; 950 951 *enabled = true; 952 ret = drm_eld_size(connector->eld); 953 memcpy(buf, connector->eld, min(max_bytes, ret)); 954 955 break; 956 } 957 drm_connector_list_iter_end(&conn_iter); 958 959 mutex_unlock(&adev->dm.audio_lock); 960 961 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 962 963 return ret; 964 } 965 966 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 967 .get_eld = amdgpu_dm_audio_component_get_eld, 968 }; 969 970 static int amdgpu_dm_audio_component_bind(struct device *kdev, 971 struct device *hda_kdev, void *data) 972 { 973 struct drm_device *dev = dev_get_drvdata(kdev); 974 struct amdgpu_device *adev = drm_to_adev(dev); 975 struct drm_audio_component *acomp = data; 976 977 acomp->ops = &amdgpu_dm_audio_component_ops; 978 acomp->dev = kdev; 979 adev->dm.audio_component = acomp; 980 981 return 0; 982 } 983 984 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 985 struct device *hda_kdev, void *data) 986 { 987 struct drm_device *dev = dev_get_drvdata(kdev); 988 struct amdgpu_device *adev = drm_to_adev(dev); 989 struct drm_audio_component *acomp = data; 990 991 acomp->ops = NULL; 992 acomp->dev = NULL; 993 adev->dm.audio_component = NULL; 994 } 995 996 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 997 .bind = amdgpu_dm_audio_component_bind, 998 .unbind = amdgpu_dm_audio_component_unbind, 999 }; 1000 1001 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1002 { 1003 int i, ret; 1004 1005 if (!amdgpu_audio) 1006 return 0; 1007 1008 adev->mode_info.audio.enabled = true; 1009 1010 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1011 1012 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1013 adev->mode_info.audio.pin[i].channels = -1; 1014 adev->mode_info.audio.pin[i].rate = -1; 1015 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1016 adev->mode_info.audio.pin[i].status_bits = 0; 1017 adev->mode_info.audio.pin[i].category_code = 0; 1018 adev->mode_info.audio.pin[i].connected = false; 1019 adev->mode_info.audio.pin[i].id = 1020 adev->dm.dc->res_pool->audios[i]->inst; 1021 adev->mode_info.audio.pin[i].offset = 0; 1022 } 1023 1024 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1025 if (ret < 0) 1026 return ret; 1027 1028 adev->dm.audio_registered = true; 1029 1030 return 0; 1031 } 1032 1033 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1034 { 1035 if (!amdgpu_audio) 1036 return; 1037 1038 if (!adev->mode_info.audio.enabled) 1039 return; 1040 1041 if (adev->dm.audio_registered) { 1042 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1043 adev->dm.audio_registered = false; 1044 } 1045 1046 /* TODO: Disable audio? */ 1047 1048 adev->mode_info.audio.enabled = false; 1049 } 1050 1051 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1052 { 1053 struct drm_audio_component *acomp = adev->dm.audio_component; 1054 1055 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1056 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1057 1058 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1059 pin, -1); 1060 } 1061 } 1062 1063 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1064 { 1065 const struct dmcub_firmware_header_v1_0 *hdr; 1066 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1067 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1068 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1069 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1070 struct abm *abm = adev->dm.dc->res_pool->abm; 1071 struct dmub_srv_hw_params hw_params; 1072 enum dmub_status status; 1073 const unsigned char *fw_inst_const, *fw_bss_data; 1074 u32 i, fw_inst_const_size, fw_bss_data_size; 1075 bool has_hw_support; 1076 1077 if (!dmub_srv) 1078 /* DMUB isn't supported on the ASIC. */ 1079 return 0; 1080 1081 if (!fb_info) { 1082 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1083 return -EINVAL; 1084 } 1085 1086 if (!dmub_fw) { 1087 /* Firmware required for DMUB support. */ 1088 DRM_ERROR("No firmware provided for DMUB.\n"); 1089 return -EINVAL; 1090 } 1091 1092 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1093 if (status != DMUB_STATUS_OK) { 1094 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1095 return -EINVAL; 1096 } 1097 1098 if (!has_hw_support) { 1099 DRM_INFO("DMUB unsupported on ASIC\n"); 1100 return 0; 1101 } 1102 1103 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1104 status = dmub_srv_hw_reset(dmub_srv); 1105 if (status != DMUB_STATUS_OK) 1106 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1107 1108 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1109 1110 fw_inst_const = dmub_fw->data + 1111 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1112 PSP_HEADER_BYTES; 1113 1114 fw_bss_data = dmub_fw->data + 1115 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1116 le32_to_cpu(hdr->inst_const_bytes); 1117 1118 /* Copy firmware and bios info into FB memory. */ 1119 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1120 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1121 1122 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1123 1124 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1125 * amdgpu_ucode_init_single_fw will load dmub firmware 1126 * fw_inst_const part to cw0; otherwise, the firmware back door load 1127 * will be done by dm_dmub_hw_init 1128 */ 1129 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1130 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1131 fw_inst_const_size); 1132 } 1133 1134 if (fw_bss_data_size) 1135 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1136 fw_bss_data, fw_bss_data_size); 1137 1138 /* Copy firmware bios info into FB memory. */ 1139 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1140 adev->bios_size); 1141 1142 /* Reset regions that need to be reset. */ 1143 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1144 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1145 1146 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1147 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1148 1149 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1150 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1151 1152 /* Initialize hardware. */ 1153 memset(&hw_params, 0, sizeof(hw_params)); 1154 hw_params.fb_base = adev->gmc.fb_start; 1155 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1156 1157 /* backdoor load firmware and trigger dmub running */ 1158 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1159 hw_params.load_inst_const = true; 1160 1161 if (dmcu) 1162 hw_params.psp_version = dmcu->psp_version; 1163 1164 for (i = 0; i < fb_info->num_fb; ++i) 1165 hw_params.fb[i] = &fb_info->fb[i]; 1166 1167 switch (adev->ip_versions[DCE_HWIP][0]) { 1168 case IP_VERSION(3, 1, 3): 1169 case IP_VERSION(3, 1, 4): 1170 hw_params.dpia_supported = true; 1171 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1172 break; 1173 default: 1174 break; 1175 } 1176 1177 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1178 if (status != DMUB_STATUS_OK) { 1179 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1180 return -EINVAL; 1181 } 1182 1183 /* Wait for firmware load to finish. */ 1184 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1185 if (status != DMUB_STATUS_OK) 1186 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1187 1188 /* Init DMCU and ABM if available. */ 1189 if (dmcu && abm) { 1190 dmcu->funcs->dmcu_init(dmcu); 1191 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1192 } 1193 1194 if (!adev->dm.dc->ctx->dmub_srv) 1195 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1196 if (!adev->dm.dc->ctx->dmub_srv) { 1197 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1198 return -ENOMEM; 1199 } 1200 1201 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1202 adev->dm.dmcub_fw_version); 1203 1204 return 0; 1205 } 1206 1207 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1208 { 1209 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1210 enum dmub_status status; 1211 bool init; 1212 1213 if (!dmub_srv) { 1214 /* DMUB isn't supported on the ASIC. */ 1215 return; 1216 } 1217 1218 status = dmub_srv_is_hw_init(dmub_srv, &init); 1219 if (status != DMUB_STATUS_OK) 1220 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1221 1222 if (status == DMUB_STATUS_OK && init) { 1223 /* Wait for firmware load to finish. */ 1224 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1225 if (status != DMUB_STATUS_OK) 1226 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1227 } else { 1228 /* Perform the full hardware initialization. */ 1229 dm_dmub_hw_init(adev); 1230 } 1231 } 1232 1233 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1234 { 1235 u64 pt_base; 1236 u32 logical_addr_low; 1237 u32 logical_addr_high; 1238 u32 agp_base, agp_bot, agp_top; 1239 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1240 1241 memset(pa_config, 0, sizeof(*pa_config)); 1242 1243 agp_base = 0; 1244 agp_bot = adev->gmc.agp_start >> 24; 1245 agp_top = adev->gmc.agp_end >> 24; 1246 1247 /* AGP aperture is disabled */ 1248 if (agp_bot == agp_top) { 1249 logical_addr_low = adev->gmc.fb_start >> 18; 1250 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1251 AMD_APU_IS_RENOIR | 1252 AMD_APU_IS_GREEN_SARDINE)) 1253 /* 1254 * Raven2 has a HW issue that it is unable to use the vram which 1255 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1256 * workaround that increase system aperture high address (add 1) 1257 * to get rid of the VM fault and hardware hang. 1258 */ 1259 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1260 else 1261 logical_addr_high = adev->gmc.fb_end >> 18; 1262 } else { 1263 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1264 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1265 AMD_APU_IS_RENOIR | 1266 AMD_APU_IS_GREEN_SARDINE)) 1267 /* 1268 * Raven2 has a HW issue that it is unable to use the vram which 1269 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1270 * workaround that increase system aperture high address (add 1) 1271 * to get rid of the VM fault and hardware hang. 1272 */ 1273 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1274 else 1275 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1276 } 1277 1278 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1279 1280 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1281 AMDGPU_GPU_PAGE_SHIFT); 1282 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1283 AMDGPU_GPU_PAGE_SHIFT); 1284 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1285 AMDGPU_GPU_PAGE_SHIFT); 1286 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1287 AMDGPU_GPU_PAGE_SHIFT); 1288 page_table_base.high_part = upper_32_bits(pt_base); 1289 page_table_base.low_part = lower_32_bits(pt_base); 1290 1291 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1292 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1293 1294 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1295 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1296 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1297 1298 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1299 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1300 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1301 1302 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1303 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1304 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1305 1306 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1307 1308 } 1309 1310 static void force_connector_state( 1311 struct amdgpu_dm_connector *aconnector, 1312 enum drm_connector_force force_state) 1313 { 1314 struct drm_connector *connector = &aconnector->base; 1315 1316 mutex_lock(&connector->dev->mode_config.mutex); 1317 aconnector->base.force = force_state; 1318 mutex_unlock(&connector->dev->mode_config.mutex); 1319 1320 mutex_lock(&aconnector->hpd_lock); 1321 drm_kms_helper_connector_hotplug_event(connector); 1322 mutex_unlock(&aconnector->hpd_lock); 1323 } 1324 1325 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1326 { 1327 struct hpd_rx_irq_offload_work *offload_work; 1328 struct amdgpu_dm_connector *aconnector; 1329 struct dc_link *dc_link; 1330 struct amdgpu_device *adev; 1331 enum dc_connection_type new_connection_type = dc_connection_none; 1332 unsigned long flags; 1333 union test_response test_response; 1334 1335 memset(&test_response, 0, sizeof(test_response)); 1336 1337 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1338 aconnector = offload_work->offload_wq->aconnector; 1339 1340 if (!aconnector) { 1341 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1342 goto skip; 1343 } 1344 1345 adev = drm_to_adev(aconnector->base.dev); 1346 dc_link = aconnector->dc_link; 1347 1348 mutex_lock(&aconnector->hpd_lock); 1349 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1350 DRM_ERROR("KMS: Failed to detect connector\n"); 1351 mutex_unlock(&aconnector->hpd_lock); 1352 1353 if (new_connection_type == dc_connection_none) 1354 goto skip; 1355 1356 if (amdgpu_in_reset(adev)) 1357 goto skip; 1358 1359 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1360 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1361 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1362 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1363 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1364 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1365 goto skip; 1366 } 1367 1368 mutex_lock(&adev->dm.dc_lock); 1369 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1370 dc_link_dp_handle_automated_test(dc_link); 1371 1372 if (aconnector->timing_changed) { 1373 /* force connector disconnect and reconnect */ 1374 force_connector_state(aconnector, DRM_FORCE_OFF); 1375 drm_msleep(100); 1376 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1377 } 1378 1379 test_response.bits.ACK = 1; 1380 1381 core_link_write_dpcd( 1382 dc_link, 1383 DP_TEST_RESPONSE, 1384 &test_response.raw, 1385 sizeof(test_response)); 1386 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1387 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1388 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1389 /* offload_work->data is from handle_hpd_rx_irq-> 1390 * schedule_hpd_rx_offload_work.this is defer handle 1391 * for hpd short pulse. upon here, link status may be 1392 * changed, need get latest link status from dpcd 1393 * registers. if link status is good, skip run link 1394 * training again. 1395 */ 1396 union hpd_irq_data irq_data; 1397 1398 memset(&irq_data, 0, sizeof(irq_data)); 1399 1400 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1401 * request be added to work queue if link lost at end of dc_link_ 1402 * dp_handle_link_loss 1403 */ 1404 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1405 offload_work->offload_wq->is_handling_link_loss = false; 1406 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1407 1408 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1409 dc_link_check_link_loss_status(dc_link, &irq_data)) 1410 dc_link_dp_handle_link_loss(dc_link); 1411 } 1412 mutex_unlock(&adev->dm.dc_lock); 1413 1414 skip: 1415 kfree(offload_work); 1416 1417 } 1418 1419 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1420 { 1421 int max_caps = dc->caps.max_links; 1422 int i = 0; 1423 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1424 1425 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1426 1427 if (!hpd_rx_offload_wq) 1428 return NULL; 1429 1430 1431 for (i = 0; i < max_caps; i++) { 1432 hpd_rx_offload_wq[i].wq = 1433 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1434 1435 if (hpd_rx_offload_wq[i].wq == NULL) { 1436 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1437 goto out_err; 1438 } 1439 1440 mtx_init(&hpd_rx_offload_wq[i].offload_lock, IPL_TTY); 1441 } 1442 1443 return hpd_rx_offload_wq; 1444 1445 out_err: 1446 for (i = 0; i < max_caps; i++) { 1447 if (hpd_rx_offload_wq[i].wq) 1448 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1449 } 1450 kfree(hpd_rx_offload_wq); 1451 return NULL; 1452 } 1453 1454 struct amdgpu_stutter_quirk { 1455 u16 chip_vendor; 1456 u16 chip_device; 1457 u16 subsys_vendor; 1458 u16 subsys_device; 1459 u8 revision; 1460 }; 1461 1462 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1463 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1464 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1465 { 0, 0, 0, 0, 0 }, 1466 }; 1467 1468 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1469 { 1470 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1471 1472 while (p && p->chip_device != 0) { 1473 if (pdev->vendor == p->chip_vendor && 1474 pdev->device == p->chip_device && 1475 pdev->subsystem_vendor == p->subsys_vendor && 1476 pdev->subsystem_device == p->subsys_device && 1477 pdev->revision == p->revision) { 1478 return true; 1479 } 1480 ++p; 1481 } 1482 return false; 1483 } 1484 1485 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1486 { 1487 .matches = { 1488 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1489 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1490 }, 1491 }, 1492 { 1493 .matches = { 1494 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1495 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1496 }, 1497 }, 1498 { 1499 .matches = { 1500 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1501 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1502 }, 1503 }, 1504 { 1505 .matches = { 1506 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1507 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1508 }, 1509 }, 1510 { 1511 .matches = { 1512 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1513 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1514 }, 1515 }, 1516 { 1517 .matches = { 1518 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1519 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1520 }, 1521 }, 1522 { 1523 .matches = { 1524 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1525 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1526 }, 1527 }, 1528 { 1529 .matches = { 1530 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1531 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1532 }, 1533 }, 1534 { 1535 .matches = { 1536 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1537 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1538 }, 1539 }, 1540 {} 1541 /* TODO: refactor this from a fixed table to a dynamic option */ 1542 }; 1543 1544 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1545 { 1546 const struct dmi_system_id *dmi_id; 1547 1548 dm->aux_hpd_discon_quirk = false; 1549 1550 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1551 if (dmi_id) { 1552 dm->aux_hpd_discon_quirk = true; 1553 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1554 } 1555 } 1556 1557 static int amdgpu_dm_init(struct amdgpu_device *adev) 1558 { 1559 struct dc_init_data init_data; 1560 struct dc_callback_init init_params; 1561 int r; 1562 1563 adev->dm.ddev = adev_to_drm(adev); 1564 adev->dm.adev = adev; 1565 1566 /* Zero all the fields */ 1567 memset(&init_data, 0, sizeof(init_data)); 1568 memset(&init_params, 0, sizeof(init_params)); 1569 1570 rw_init(&adev->dm.dpia_aux_lock, "dmdpia"); 1571 rw_init(&adev->dm.dc_lock, "dmdc"); 1572 rw_init(&adev->dm.audio_lock, "dmaud"); 1573 1574 if (amdgpu_dm_irq_init(adev)) { 1575 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1576 goto error; 1577 } 1578 1579 init_data.asic_id.chip_family = adev->family; 1580 1581 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1582 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1583 init_data.asic_id.chip_id = adev->pdev->device; 1584 1585 init_data.asic_id.vram_width = adev->gmc.vram_width; 1586 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1587 init_data.asic_id.atombios_base_address = 1588 adev->mode_info.atom_context->bios; 1589 1590 init_data.driver = adev; 1591 1592 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1593 1594 if (!adev->dm.cgs_device) { 1595 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1596 goto error; 1597 } 1598 1599 init_data.cgs_device = adev->dm.cgs_device; 1600 1601 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1602 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(2, 1, 0): 1605 switch (adev->dm.dmcub_fw_version) { 1606 case 0: /* development */ 1607 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1608 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1609 init_data.flags.disable_dmcu = false; 1610 break; 1611 default: 1612 init_data.flags.disable_dmcu = true; 1613 } 1614 break; 1615 case IP_VERSION(2, 0, 3): 1616 init_data.flags.disable_dmcu = true; 1617 break; 1618 default: 1619 break; 1620 } 1621 1622 switch (adev->asic_type) { 1623 case CHIP_CARRIZO: 1624 case CHIP_STONEY: 1625 init_data.flags.gpu_vm_support = true; 1626 break; 1627 default: 1628 switch (adev->ip_versions[DCE_HWIP][0]) { 1629 case IP_VERSION(1, 0, 0): 1630 case IP_VERSION(1, 0, 1): 1631 /* enable S/G on PCO and RV2 */ 1632 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1633 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1634 init_data.flags.gpu_vm_support = true; 1635 break; 1636 case IP_VERSION(2, 1, 0): 1637 case IP_VERSION(3, 0, 1): 1638 case IP_VERSION(3, 1, 2): 1639 case IP_VERSION(3, 1, 3): 1640 case IP_VERSION(3, 1, 4): 1641 case IP_VERSION(3, 1, 5): 1642 case IP_VERSION(3, 1, 6): 1643 init_data.flags.gpu_vm_support = true; 1644 break; 1645 default: 1646 break; 1647 } 1648 break; 1649 } 1650 if (init_data.flags.gpu_vm_support && 1651 (amdgpu_sg_display == 0)) 1652 init_data.flags.gpu_vm_support = false; 1653 1654 if (init_data.flags.gpu_vm_support) 1655 adev->mode_info.gpu_vm_support = true; 1656 1657 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1658 init_data.flags.fbc_support = true; 1659 1660 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1661 init_data.flags.multi_mon_pp_mclk_switch = true; 1662 1663 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1664 init_data.flags.disable_fractional_pwm = true; 1665 1666 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1667 init_data.flags.edp_no_power_sequencing = true; 1668 1669 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1670 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1671 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1672 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1673 1674 init_data.flags.seamless_boot_edp_requested = false; 1675 1676 if (check_seamless_boot_capability(adev)) { 1677 init_data.flags.seamless_boot_edp_requested = true; 1678 init_data.flags.allow_seamless_boot_optimization = true; 1679 DRM_INFO("Seamless boot condition check passed\n"); 1680 } 1681 1682 init_data.flags.enable_mipi_converter_optimization = true; 1683 1684 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1685 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1686 1687 INIT_LIST_HEAD(&adev->dm.da_list); 1688 1689 retrieve_dmi_info(&adev->dm); 1690 1691 /* Display Core create. */ 1692 adev->dm.dc = dc_create(&init_data); 1693 1694 if (adev->dm.dc) { 1695 DRM_INFO("Display Core v%s initialized on %s\n", DC_VER, 1696 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1697 } else { 1698 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER); 1699 goto error; 1700 } 1701 1702 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1703 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1704 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1705 } 1706 1707 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1708 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1709 if (dm_should_disable_stutter(adev->pdev)) 1710 adev->dm.dc->debug.disable_stutter = true; 1711 1712 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1713 adev->dm.dc->debug.disable_stutter = true; 1714 1715 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 1716 adev->dm.dc->debug.disable_dsc = true; 1717 1718 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1719 adev->dm.dc->debug.disable_clock_gate = true; 1720 1721 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1722 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1723 1724 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1725 1726 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1727 adev->dm.dc->debug.ignore_cable_id = true; 1728 1729 /* TODO: There is a new drm mst change where the freedom of 1730 * vc_next_start_slot update is revoked/moved into drm, instead of in 1731 * driver. This forces us to make sure to get vc_next_start_slot updated 1732 * in drm function each time without considering if mst_state is active 1733 * or not. Otherwise, next time hotplug will give wrong start_slot 1734 * number. We are implementing a temporary solution to even notify drm 1735 * mst deallocation when link is no longer of MST type when uncommitting 1736 * the stream so we will have more time to work on a proper solution. 1737 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1738 * should notify drm to do a complete "reset" of its states and stop 1739 * calling further drm mst functions when link is no longer of an MST 1740 * type. This could happen when we unplug an MST hubs/displays. When 1741 * uncommit stream comes later after unplug, we should just reset 1742 * hardware states only. 1743 */ 1744 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1745 1746 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1747 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1748 1749 r = dm_dmub_hw_init(adev); 1750 if (r) { 1751 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1752 goto error; 1753 } 1754 1755 dc_hardware_init(adev->dm.dc); 1756 1757 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1758 if (!adev->dm.hpd_rx_offload_wq) { 1759 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1760 goto error; 1761 } 1762 1763 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1764 struct dc_phy_addr_space_config pa_config; 1765 1766 mmhub_read_system_context(adev, &pa_config); 1767 1768 // Call the DC init_memory func 1769 dc_setup_system_context(adev->dm.dc, &pa_config); 1770 } 1771 1772 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1773 if (!adev->dm.freesync_module) { 1774 DRM_ERROR( 1775 "amdgpu: failed to initialize freesync_module.\n"); 1776 } else 1777 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1778 adev->dm.freesync_module); 1779 1780 amdgpu_dm_init_color_mod(); 1781 1782 if (adev->dm.dc->caps.max_links > 0) { 1783 adev->dm.vblank_control_workqueue = 1784 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1785 if (!adev->dm.vblank_control_workqueue) 1786 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1787 } 1788 1789 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1790 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1791 1792 if (!adev->dm.hdcp_workqueue) 1793 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1794 else 1795 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1796 1797 dc_init_callbacks(adev->dm.dc, &init_params); 1798 } 1799 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1800 init_completion(&adev->dm.dmub_aux_transfer_done); 1801 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1802 if (!adev->dm.dmub_notify) { 1803 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1804 goto error; 1805 } 1806 1807 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1808 if (!adev->dm.delayed_hpd_wq) { 1809 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1810 goto error; 1811 } 1812 1813 amdgpu_dm_outbox_init(adev); 1814 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1815 dmub_aux_setconfig_callback, false)) { 1816 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1817 goto error; 1818 } 1819 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1820 * It is expected that DMUB will resend any pending notifications at this point. Note 1821 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 1822 * align legacy interface initialization sequence. Connection status will be proactivly 1823 * detected once in the amdgpu_dm_initialize_drm_device. 1824 */ 1825 dc_enable_dmub_outbox(adev->dm.dc); 1826 1827 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 1828 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 1829 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 1830 } 1831 1832 if (amdgpu_dm_initialize_drm_device(adev)) { 1833 DRM_ERROR( 1834 "amdgpu: failed to initialize sw for display support.\n"); 1835 goto error; 1836 } 1837 1838 /* create fake encoders for MST */ 1839 dm_dp_create_fake_mst_encoders(adev); 1840 1841 /* TODO: Add_display_info? */ 1842 1843 /* TODO use dynamic cursor width */ 1844 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1845 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1846 1847 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1848 DRM_ERROR( 1849 "amdgpu: failed to initialize sw for display support.\n"); 1850 goto error; 1851 } 1852 1853 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1854 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1855 if (!adev->dm.secure_display_ctxs) 1856 DRM_ERROR("amdgpu: failed to initialize secure display contexts.\n"); 1857 #endif 1858 1859 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1860 1861 return 0; 1862 error: 1863 amdgpu_dm_fini(adev); 1864 1865 return -EINVAL; 1866 } 1867 1868 static int amdgpu_dm_early_fini(void *handle) 1869 { 1870 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1871 1872 amdgpu_dm_audio_fini(adev); 1873 1874 return 0; 1875 } 1876 1877 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1878 { 1879 int i; 1880 1881 if (adev->dm.vblank_control_workqueue) { 1882 destroy_workqueue(adev->dm.vblank_control_workqueue); 1883 adev->dm.vblank_control_workqueue = NULL; 1884 } 1885 1886 amdgpu_dm_destroy_drm_device(&adev->dm); 1887 1888 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1889 if (adev->dm.secure_display_ctxs) { 1890 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1891 if (adev->dm.secure_display_ctxs[i].crtc) { 1892 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1893 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1894 } 1895 } 1896 kfree(adev->dm.secure_display_ctxs); 1897 adev->dm.secure_display_ctxs = NULL; 1898 } 1899 #endif 1900 if (adev->dm.hdcp_workqueue) { 1901 #ifdef notyet 1902 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1903 #else 1904 hdcp_destroy(NULL, adev->dm.hdcp_workqueue); 1905 #endif 1906 adev->dm.hdcp_workqueue = NULL; 1907 } 1908 1909 if (adev->dm.dc) { 1910 dc_deinit_callbacks(adev->dm.dc); 1911 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1912 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1913 kfree(adev->dm.dmub_notify); 1914 adev->dm.dmub_notify = NULL; 1915 destroy_workqueue(adev->dm.delayed_hpd_wq); 1916 adev->dm.delayed_hpd_wq = NULL; 1917 } 1918 } 1919 1920 if (adev->dm.dmub_bo) 1921 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1922 &adev->dm.dmub_bo_gpu_addr, 1923 &adev->dm.dmub_bo_cpu_addr); 1924 1925 if (adev->dm.hpd_rx_offload_wq) { 1926 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1927 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1928 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1929 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1930 } 1931 } 1932 1933 kfree(adev->dm.hpd_rx_offload_wq); 1934 adev->dm.hpd_rx_offload_wq = NULL; 1935 } 1936 1937 /* DC Destroy TODO: Replace destroy DAL */ 1938 if (adev->dm.dc) 1939 dc_destroy(&adev->dm.dc); 1940 /* 1941 * TODO: pageflip, vlank interrupt 1942 * 1943 * amdgpu_dm_irq_fini(adev); 1944 */ 1945 1946 if (adev->dm.cgs_device) { 1947 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1948 adev->dm.cgs_device = NULL; 1949 } 1950 if (adev->dm.freesync_module) { 1951 mod_freesync_destroy(adev->dm.freesync_module); 1952 adev->dm.freesync_module = NULL; 1953 } 1954 1955 mutex_destroy(&adev->dm.audio_lock); 1956 mutex_destroy(&adev->dm.dc_lock); 1957 mutex_destroy(&adev->dm.dpia_aux_lock); 1958 } 1959 1960 static int load_dmcu_fw(struct amdgpu_device *adev) 1961 { 1962 const char *fw_name_dmcu = NULL; 1963 int r; 1964 const struct dmcu_firmware_header_v1_0 *hdr; 1965 1966 switch (adev->asic_type) { 1967 #if defined(CONFIG_DRM_AMD_DC_SI) 1968 case CHIP_TAHITI: 1969 case CHIP_PITCAIRN: 1970 case CHIP_VERDE: 1971 case CHIP_OLAND: 1972 #endif 1973 case CHIP_BONAIRE: 1974 case CHIP_HAWAII: 1975 case CHIP_KAVERI: 1976 case CHIP_KABINI: 1977 case CHIP_MULLINS: 1978 case CHIP_TONGA: 1979 case CHIP_FIJI: 1980 case CHIP_CARRIZO: 1981 case CHIP_STONEY: 1982 case CHIP_POLARIS11: 1983 case CHIP_POLARIS10: 1984 case CHIP_POLARIS12: 1985 case CHIP_VEGAM: 1986 case CHIP_VEGA10: 1987 case CHIP_VEGA12: 1988 case CHIP_VEGA20: 1989 return 0; 1990 case CHIP_NAVI12: 1991 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1992 break; 1993 case CHIP_RAVEN: 1994 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1995 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1996 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1997 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1998 else 1999 return 0; 2000 break; 2001 default: 2002 switch (adev->ip_versions[DCE_HWIP][0]) { 2003 case IP_VERSION(2, 0, 2): 2004 case IP_VERSION(2, 0, 3): 2005 case IP_VERSION(2, 0, 0): 2006 case IP_VERSION(2, 1, 0): 2007 case IP_VERSION(3, 0, 0): 2008 case IP_VERSION(3, 0, 2): 2009 case IP_VERSION(3, 0, 3): 2010 case IP_VERSION(3, 0, 1): 2011 case IP_VERSION(3, 1, 2): 2012 case IP_VERSION(3, 1, 3): 2013 case IP_VERSION(3, 1, 4): 2014 case IP_VERSION(3, 1, 5): 2015 case IP_VERSION(3, 1, 6): 2016 case IP_VERSION(3, 2, 0): 2017 case IP_VERSION(3, 2, 1): 2018 return 0; 2019 default: 2020 break; 2021 } 2022 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2023 return -EINVAL; 2024 } 2025 2026 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2027 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2028 return 0; 2029 } 2030 2031 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2032 if (r == -ENODEV) { 2033 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2034 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2035 adev->dm.fw_dmcu = NULL; 2036 return 0; 2037 } 2038 if (r) { 2039 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2040 fw_name_dmcu); 2041 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2042 return r; 2043 } 2044 2045 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2046 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2047 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2048 adev->firmware.fw_size += 2049 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2050 2051 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2052 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2053 adev->firmware.fw_size += 2054 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2055 2056 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2057 2058 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2059 2060 return 0; 2061 } 2062 2063 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2064 { 2065 struct amdgpu_device *adev = ctx; 2066 2067 return dm_read_reg(adev->dm.dc->ctx, address); 2068 } 2069 2070 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2071 uint32_t value) 2072 { 2073 struct amdgpu_device *adev = ctx; 2074 2075 return dm_write_reg(adev->dm.dc->ctx, address, value); 2076 } 2077 2078 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2079 { 2080 struct dmub_srv_create_params create_params; 2081 struct dmub_srv_region_params region_params; 2082 struct dmub_srv_region_info region_info; 2083 struct dmub_srv_memory_params memory_params; 2084 struct dmub_srv_fb_info *fb_info; 2085 struct dmub_srv *dmub_srv; 2086 const struct dmcub_firmware_header_v1_0 *hdr; 2087 enum dmub_asic dmub_asic; 2088 enum dmub_status status; 2089 int r; 2090 2091 switch (adev->ip_versions[DCE_HWIP][0]) { 2092 case IP_VERSION(2, 1, 0): 2093 dmub_asic = DMUB_ASIC_DCN21; 2094 break; 2095 case IP_VERSION(3, 0, 0): 2096 dmub_asic = DMUB_ASIC_DCN30; 2097 break; 2098 case IP_VERSION(3, 0, 1): 2099 dmub_asic = DMUB_ASIC_DCN301; 2100 break; 2101 case IP_VERSION(3, 0, 2): 2102 dmub_asic = DMUB_ASIC_DCN302; 2103 break; 2104 case IP_VERSION(3, 0, 3): 2105 dmub_asic = DMUB_ASIC_DCN303; 2106 break; 2107 case IP_VERSION(3, 1, 2): 2108 case IP_VERSION(3, 1, 3): 2109 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2110 break; 2111 case IP_VERSION(3, 1, 4): 2112 dmub_asic = DMUB_ASIC_DCN314; 2113 break; 2114 case IP_VERSION(3, 1, 5): 2115 dmub_asic = DMUB_ASIC_DCN315; 2116 break; 2117 case IP_VERSION(3, 1, 6): 2118 dmub_asic = DMUB_ASIC_DCN316; 2119 break; 2120 case IP_VERSION(3, 2, 0): 2121 dmub_asic = DMUB_ASIC_DCN32; 2122 break; 2123 case IP_VERSION(3, 2, 1): 2124 dmub_asic = DMUB_ASIC_DCN321; 2125 break; 2126 default: 2127 /* ASIC doesn't support DMUB. */ 2128 return 0; 2129 } 2130 2131 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2132 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2133 2134 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2135 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2136 AMDGPU_UCODE_ID_DMCUB; 2137 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2138 adev->dm.dmub_fw; 2139 adev->firmware.fw_size += 2140 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2141 2142 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2143 adev->dm.dmcub_fw_version); 2144 } 2145 2146 2147 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2148 dmub_srv = adev->dm.dmub_srv; 2149 2150 if (!dmub_srv) { 2151 DRM_ERROR("Failed to allocate DMUB service!\n"); 2152 return -ENOMEM; 2153 } 2154 2155 memset(&create_params, 0, sizeof(create_params)); 2156 create_params.user_ctx = adev; 2157 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2158 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2159 create_params.asic = dmub_asic; 2160 2161 /* Create the DMUB service. */ 2162 status = dmub_srv_create(dmub_srv, &create_params); 2163 if (status != DMUB_STATUS_OK) { 2164 DRM_ERROR("Error creating DMUB service: %d\n", status); 2165 return -EINVAL; 2166 } 2167 2168 /* Calculate the size of all the regions for the DMUB service. */ 2169 memset(®ion_params, 0, sizeof(region_params)); 2170 2171 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2172 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2173 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2174 region_params.vbios_size = adev->bios_size; 2175 region_params.fw_bss_data = region_params.bss_data_size ? 2176 adev->dm.dmub_fw->data + 2177 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2178 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2179 region_params.fw_inst_const = 2180 adev->dm.dmub_fw->data + 2181 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2182 PSP_HEADER_BYTES; 2183 region_params.is_mailbox_in_inbox = false; 2184 2185 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2186 ®ion_info); 2187 2188 if (status != DMUB_STATUS_OK) { 2189 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2190 return -EINVAL; 2191 } 2192 2193 /* 2194 * Allocate a framebuffer based on the total size of all the regions. 2195 * TODO: Move this into GART. 2196 */ 2197 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2198 AMDGPU_GEM_DOMAIN_VRAM | 2199 AMDGPU_GEM_DOMAIN_GTT, 2200 &adev->dm.dmub_bo, 2201 &adev->dm.dmub_bo_gpu_addr, 2202 &adev->dm.dmub_bo_cpu_addr); 2203 if (r) 2204 return r; 2205 2206 /* Rebase the regions on the framebuffer address. */ 2207 memset(&memory_params, 0, sizeof(memory_params)); 2208 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2209 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2210 memory_params.region_info = ®ion_info; 2211 2212 adev->dm.dmub_fb_info = 2213 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2214 fb_info = adev->dm.dmub_fb_info; 2215 2216 if (!fb_info) { 2217 DRM_ERROR( 2218 "Failed to allocate framebuffer info for DMUB service!\n"); 2219 return -ENOMEM; 2220 } 2221 2222 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2223 if (status != DMUB_STATUS_OK) { 2224 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2225 return -EINVAL; 2226 } 2227 2228 return 0; 2229 } 2230 2231 static int dm_sw_init(void *handle) 2232 { 2233 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2234 int r; 2235 2236 r = dm_dmub_sw_init(adev); 2237 if (r) 2238 return r; 2239 2240 return load_dmcu_fw(adev); 2241 } 2242 2243 static int dm_sw_fini(void *handle) 2244 { 2245 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2246 2247 kfree(adev->dm.dmub_fb_info); 2248 adev->dm.dmub_fb_info = NULL; 2249 2250 if (adev->dm.dmub_srv) { 2251 dmub_srv_destroy(adev->dm.dmub_srv); 2252 kfree(adev->dm.dmub_srv); 2253 adev->dm.dmub_srv = NULL; 2254 } 2255 2256 amdgpu_ucode_release(&adev->dm.dmub_fw); 2257 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2258 2259 return 0; 2260 } 2261 2262 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2263 { 2264 struct amdgpu_dm_connector *aconnector; 2265 struct drm_connector *connector; 2266 struct drm_connector_list_iter iter; 2267 int ret = 0; 2268 2269 drm_connector_list_iter_begin(dev, &iter); 2270 drm_for_each_connector_iter(connector, &iter) { 2271 aconnector = to_amdgpu_dm_connector(connector); 2272 if (aconnector->dc_link->type == dc_connection_mst_branch && 2273 aconnector->mst_mgr.aux) { 2274 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2275 aconnector, 2276 aconnector->base.base.id); 2277 2278 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2279 if (ret < 0) { 2280 DRM_ERROR("DM_MST: Failed to start MST\n"); 2281 aconnector->dc_link->type = 2282 dc_connection_single; 2283 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2284 aconnector->dc_link); 2285 break; 2286 } 2287 } 2288 } 2289 drm_connector_list_iter_end(&iter); 2290 2291 return ret; 2292 } 2293 2294 static int dm_late_init(void *handle) 2295 { 2296 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2297 2298 struct dmcu_iram_parameters params; 2299 unsigned int linear_lut[16]; 2300 int i; 2301 struct dmcu *dmcu = NULL; 2302 2303 dmcu = adev->dm.dc->res_pool->dmcu; 2304 2305 for (i = 0; i < 16; i++) 2306 linear_lut[i] = 0xFFFF * i / 15; 2307 2308 params.set = 0; 2309 params.backlight_ramping_override = false; 2310 params.backlight_ramping_start = 0xCCCC; 2311 params.backlight_ramping_reduction = 0xCCCCCCCC; 2312 params.backlight_lut_array_size = 16; 2313 params.backlight_lut_array = linear_lut; 2314 2315 /* Min backlight level after ABM reduction, Don't allow below 1% 2316 * 0xFFFF x 0.01 = 0x28F 2317 */ 2318 params.min_abm_backlight = 0x28F; 2319 /* In the case where abm is implemented on dmcub, 2320 * dmcu object will be null. 2321 * ABM 2.4 and up are implemented on dmcub. 2322 */ 2323 if (dmcu) { 2324 if (!dmcu_load_iram(dmcu, params)) 2325 return -EINVAL; 2326 } else if (adev->dm.dc->ctx->dmub_srv) { 2327 struct dc_link *edp_links[MAX_NUM_EDP]; 2328 int edp_num; 2329 2330 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2331 for (i = 0; i < edp_num; i++) { 2332 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2333 return -EINVAL; 2334 } 2335 } 2336 2337 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2338 } 2339 2340 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2341 { 2342 int ret; 2343 u8 guid[16]; 2344 u64 tmp64; 2345 2346 mutex_lock(&mgr->lock); 2347 if (!mgr->mst_primary) 2348 goto out_fail; 2349 2350 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2351 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2352 goto out_fail; 2353 } 2354 2355 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2356 DP_MST_EN | 2357 DP_UP_REQ_EN | 2358 DP_UPSTREAM_IS_SRC); 2359 if (ret < 0) { 2360 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2361 goto out_fail; 2362 } 2363 2364 /* Some hubs forget their guids after they resume */ 2365 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, guid, 16); 2366 if (ret != 16) { 2367 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2368 goto out_fail; 2369 } 2370 2371 if (memchr_inv(guid, 0, 16) == NULL) { 2372 tmp64 = get_jiffies_64(); 2373 memcpy(&guid[0], &tmp64, sizeof(u64)); 2374 memcpy(&guid[8], &tmp64, sizeof(u64)); 2375 2376 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, guid, 16); 2377 2378 if (ret != 16) { 2379 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2380 goto out_fail; 2381 } 2382 } 2383 2384 memcpy(mgr->mst_primary->guid, guid, 16); 2385 2386 out_fail: 2387 mutex_unlock(&mgr->lock); 2388 } 2389 2390 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2391 { 2392 struct amdgpu_dm_connector *aconnector; 2393 struct drm_connector *connector; 2394 struct drm_connector_list_iter iter; 2395 struct drm_dp_mst_topology_mgr *mgr; 2396 2397 drm_connector_list_iter_begin(dev, &iter); 2398 drm_for_each_connector_iter(connector, &iter) { 2399 aconnector = to_amdgpu_dm_connector(connector); 2400 if (aconnector->dc_link->type != dc_connection_mst_branch || 2401 aconnector->mst_root) 2402 continue; 2403 2404 mgr = &aconnector->mst_mgr; 2405 2406 if (suspend) { 2407 drm_dp_mst_topology_mgr_suspend(mgr); 2408 } else { 2409 /* if extended timeout is supported in hardware, 2410 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2411 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2412 */ 2413 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2414 if (!dp_is_lttpr_present(aconnector->dc_link)) 2415 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2416 2417 /* TODO: move resume_mst_branch_status() into drm mst resume again 2418 * once topology probing work is pulled out from mst resume into mst 2419 * resume 2nd step. mst resume 2nd step should be called after old 2420 * state getting restored (i.e. drm_atomic_helper_resume()). 2421 */ 2422 resume_mst_branch_status(mgr); 2423 } 2424 } 2425 drm_connector_list_iter_end(&iter); 2426 } 2427 2428 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2429 { 2430 int ret = 0; 2431 2432 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2433 * on window driver dc implementation. 2434 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2435 * should be passed to smu during boot up and resume from s3. 2436 * boot up: dc calculate dcn watermark clock settings within dc_create, 2437 * dcn20_resource_construct 2438 * then call pplib functions below to pass the settings to smu: 2439 * smu_set_watermarks_for_clock_ranges 2440 * smu_set_watermarks_table 2441 * navi10_set_watermarks_table 2442 * smu_write_watermarks_table 2443 * 2444 * For Renoir, clock settings of dcn watermark are also fixed values. 2445 * dc has implemented different flow for window driver: 2446 * dc_hardware_init / dc_set_power_state 2447 * dcn10_init_hw 2448 * notify_wm_ranges 2449 * set_wm_ranges 2450 * -- Linux 2451 * smu_set_watermarks_for_clock_ranges 2452 * renoir_set_watermarks_table 2453 * smu_write_watermarks_table 2454 * 2455 * For Linux, 2456 * dc_hardware_init -> amdgpu_dm_init 2457 * dc_set_power_state --> dm_resume 2458 * 2459 * therefore, this function apply to navi10/12/14 but not Renoir 2460 * * 2461 */ 2462 switch (adev->ip_versions[DCE_HWIP][0]) { 2463 case IP_VERSION(2, 0, 2): 2464 case IP_VERSION(2, 0, 0): 2465 break; 2466 default: 2467 return 0; 2468 } 2469 2470 ret = amdgpu_dpm_write_watermarks_table(adev); 2471 if (ret) { 2472 DRM_ERROR("Failed to update WMTABLE!\n"); 2473 return ret; 2474 } 2475 2476 return 0; 2477 } 2478 2479 /** 2480 * dm_hw_init() - Initialize DC device 2481 * @handle: The base driver device containing the amdgpu_dm device. 2482 * 2483 * Initialize the &struct amdgpu_display_manager device. This involves calling 2484 * the initializers of each DM component, then populating the struct with them. 2485 * 2486 * Although the function implies hardware initialization, both hardware and 2487 * software are initialized here. Splitting them out to their relevant init 2488 * hooks is a future TODO item. 2489 * 2490 * Some notable things that are initialized here: 2491 * 2492 * - Display Core, both software and hardware 2493 * - DC modules that we need (freesync and color management) 2494 * - DRM software states 2495 * - Interrupt sources and handlers 2496 * - Vblank support 2497 * - Debug FS entries, if enabled 2498 */ 2499 static int dm_hw_init(void *handle) 2500 { 2501 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2502 /* Create DAL display manager */ 2503 amdgpu_dm_init(adev); 2504 amdgpu_dm_hpd_init(adev); 2505 2506 return 0; 2507 } 2508 2509 /** 2510 * dm_hw_fini() - Teardown DC device 2511 * @handle: The base driver device containing the amdgpu_dm device. 2512 * 2513 * Teardown components within &struct amdgpu_display_manager that require 2514 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2515 * were loaded. Also flush IRQ workqueues and disable them. 2516 */ 2517 static int dm_hw_fini(void *handle) 2518 { 2519 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2520 2521 amdgpu_dm_hpd_fini(adev); 2522 2523 amdgpu_dm_irq_fini(adev); 2524 amdgpu_dm_fini(adev); 2525 return 0; 2526 } 2527 2528 2529 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2530 struct dc_state *state, bool enable) 2531 { 2532 enum dc_irq_source irq_source; 2533 struct amdgpu_crtc *acrtc; 2534 int rc = -EBUSY; 2535 int i = 0; 2536 2537 for (i = 0; i < state->stream_count; i++) { 2538 acrtc = get_crtc_by_otg_inst( 2539 adev, state->stream_status[i].primary_otg_inst); 2540 2541 if (acrtc && state->stream_status[i].plane_count != 0) { 2542 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2543 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2544 if (rc) 2545 DRM_WARN("Failed to %s pflip interrupts\n", 2546 enable ? "enable" : "disable"); 2547 2548 if (enable) { 2549 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 2550 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 2551 } else 2552 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 2553 2554 if (rc) 2555 DRM_WARN("Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 2556 2557 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 2558 /* During gpu-reset we disable and then enable vblank irq, so 2559 * don't use amdgpu_irq_get/put() to avoid refcount change. 2560 */ 2561 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 2562 DRM_WARN("Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 2563 } 2564 } 2565 2566 } 2567 2568 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2569 { 2570 struct dc_state *context = NULL; 2571 enum dc_status res = DC_ERROR_UNEXPECTED; 2572 int i; 2573 struct dc_stream_state *del_streams[MAX_PIPES]; 2574 int del_streams_count = 0; 2575 2576 memset(del_streams, 0, sizeof(del_streams)); 2577 2578 context = dc_create_state(dc); 2579 if (context == NULL) 2580 goto context_alloc_fail; 2581 2582 dc_resource_state_copy_construct_current(dc, context); 2583 2584 /* First remove from context all streams */ 2585 for (i = 0; i < context->stream_count; i++) { 2586 struct dc_stream_state *stream = context->streams[i]; 2587 2588 del_streams[del_streams_count++] = stream; 2589 } 2590 2591 /* Remove all planes for removed streams and then remove the streams */ 2592 for (i = 0; i < del_streams_count; i++) { 2593 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2594 res = DC_FAIL_DETACH_SURFACES; 2595 goto fail; 2596 } 2597 2598 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2599 if (res != DC_OK) 2600 goto fail; 2601 } 2602 2603 res = dc_commit_streams(dc, context->streams, context->stream_count); 2604 2605 fail: 2606 dc_release_state(context); 2607 2608 context_alloc_fail: 2609 return res; 2610 } 2611 2612 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2613 { 2614 int i; 2615 2616 if (dm->hpd_rx_offload_wq) { 2617 for (i = 0; i < dm->dc->caps.max_links; i++) 2618 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2619 } 2620 } 2621 2622 static int dm_suspend(void *handle) 2623 { 2624 struct amdgpu_device *adev = handle; 2625 struct amdgpu_display_manager *dm = &adev->dm; 2626 int ret = 0; 2627 2628 if (amdgpu_in_reset(adev)) { 2629 mutex_lock(&dm->dc_lock); 2630 2631 dc_allow_idle_optimizations(adev->dm.dc, false); 2632 2633 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2634 2635 if (dm->cached_dc_state) 2636 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2637 2638 amdgpu_dm_commit_zero_streams(dm->dc); 2639 2640 amdgpu_dm_irq_suspend(adev); 2641 2642 hpd_rx_irq_work_suspend(dm); 2643 2644 return ret; 2645 } 2646 2647 WARN_ON(adev->dm.cached_state); 2648 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2649 2650 s3_handle_mst(adev_to_drm(adev), true); 2651 2652 amdgpu_dm_irq_suspend(adev); 2653 2654 hpd_rx_irq_work_suspend(dm); 2655 2656 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2657 2658 return 0; 2659 } 2660 2661 struct amdgpu_dm_connector * 2662 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2663 struct drm_crtc *crtc) 2664 { 2665 u32 i; 2666 struct drm_connector_state *new_con_state; 2667 struct drm_connector *connector; 2668 struct drm_crtc *crtc_from_state; 2669 2670 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2671 crtc_from_state = new_con_state->crtc; 2672 2673 if (crtc_from_state == crtc) 2674 return to_amdgpu_dm_connector(connector); 2675 } 2676 2677 return NULL; 2678 } 2679 2680 static void emulated_link_detect(struct dc_link *link) 2681 { 2682 struct dc_sink_init_data sink_init_data = { 0 }; 2683 struct display_sink_capability sink_caps = { 0 }; 2684 enum dc_edid_status edid_status; 2685 struct dc_context *dc_ctx = link->ctx; 2686 struct dc_sink *sink = NULL; 2687 struct dc_sink *prev_sink = NULL; 2688 2689 link->type = dc_connection_none; 2690 prev_sink = link->local_sink; 2691 2692 if (prev_sink) 2693 dc_sink_release(prev_sink); 2694 2695 switch (link->connector_signal) { 2696 case SIGNAL_TYPE_HDMI_TYPE_A: { 2697 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2698 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2699 break; 2700 } 2701 2702 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2703 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2704 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2705 break; 2706 } 2707 2708 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2709 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2710 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2711 break; 2712 } 2713 2714 case SIGNAL_TYPE_LVDS: { 2715 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2716 sink_caps.signal = SIGNAL_TYPE_LVDS; 2717 break; 2718 } 2719 2720 case SIGNAL_TYPE_EDP: { 2721 sink_caps.transaction_type = 2722 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2723 sink_caps.signal = SIGNAL_TYPE_EDP; 2724 break; 2725 } 2726 2727 case SIGNAL_TYPE_DISPLAY_PORT: { 2728 sink_caps.transaction_type = 2729 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2730 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2731 break; 2732 } 2733 2734 default: 2735 DC_ERROR("Invalid connector type! signal:%d\n", 2736 link->connector_signal); 2737 return; 2738 } 2739 2740 sink_init_data.link = link; 2741 sink_init_data.sink_signal = sink_caps.signal; 2742 2743 sink = dc_sink_create(&sink_init_data); 2744 if (!sink) { 2745 DC_ERROR("Failed to create sink!\n"); 2746 return; 2747 } 2748 2749 /* dc_sink_create returns a new reference */ 2750 link->local_sink = sink; 2751 2752 edid_status = dm_helpers_read_local_edid( 2753 link->ctx, 2754 link, 2755 sink); 2756 2757 if (edid_status != EDID_OK) 2758 DC_ERROR("Failed to read EDID"); 2759 2760 } 2761 2762 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2763 struct amdgpu_display_manager *dm) 2764 { 2765 struct { 2766 struct dc_surface_update surface_updates[MAX_SURFACES]; 2767 struct dc_plane_info plane_infos[MAX_SURFACES]; 2768 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2769 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2770 struct dc_stream_update stream_update; 2771 } *bundle; 2772 int k, m; 2773 2774 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2775 2776 if (!bundle) { 2777 dm_error("Failed to allocate update bundle\n"); 2778 goto cleanup; 2779 } 2780 2781 for (k = 0; k < dc_state->stream_count; k++) { 2782 bundle->stream_update.stream = dc_state->streams[k]; 2783 2784 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2785 bundle->surface_updates[m].surface = 2786 dc_state->stream_status->plane_states[m]; 2787 bundle->surface_updates[m].surface->force_full_update = 2788 true; 2789 } 2790 2791 update_planes_and_stream_adapter(dm->dc, 2792 UPDATE_TYPE_FULL, 2793 dc_state->stream_status->plane_count, 2794 dc_state->streams[k], 2795 &bundle->stream_update, 2796 bundle->surface_updates); 2797 } 2798 2799 cleanup: 2800 kfree(bundle); 2801 } 2802 2803 static int dm_resume(void *handle) 2804 { 2805 struct amdgpu_device *adev = handle; 2806 struct drm_device *ddev = adev_to_drm(adev); 2807 struct amdgpu_display_manager *dm = &adev->dm; 2808 struct amdgpu_dm_connector *aconnector; 2809 struct drm_connector *connector; 2810 struct drm_connector_list_iter iter; 2811 struct drm_crtc *crtc; 2812 struct drm_crtc_state *new_crtc_state; 2813 struct dm_crtc_state *dm_new_crtc_state; 2814 struct drm_plane *plane; 2815 struct drm_plane_state *new_plane_state; 2816 struct dm_plane_state *dm_new_plane_state; 2817 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2818 enum dc_connection_type new_connection_type = dc_connection_none; 2819 struct dc_state *dc_state; 2820 int i, r, j, ret; 2821 bool need_hotplug = false; 2822 2823 if (amdgpu_in_reset(adev)) { 2824 dc_state = dm->cached_dc_state; 2825 2826 /* 2827 * The dc->current_state is backed up into dm->cached_dc_state 2828 * before we commit 0 streams. 2829 * 2830 * DC will clear link encoder assignments on the real state 2831 * but the changes won't propagate over to the copy we made 2832 * before the 0 streams commit. 2833 * 2834 * DC expects that link encoder assignments are *not* valid 2835 * when committing a state, so as a workaround we can copy 2836 * off of the current state. 2837 * 2838 * We lose the previous assignments, but we had already 2839 * commit 0 streams anyway. 2840 */ 2841 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2842 2843 r = dm_dmub_hw_init(adev); 2844 if (r) 2845 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2846 2847 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2848 dc_resume(dm->dc); 2849 2850 amdgpu_dm_irq_resume_early(adev); 2851 2852 for (i = 0; i < dc_state->stream_count; i++) { 2853 dc_state->streams[i]->mode_changed = true; 2854 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2855 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2856 = 0xffffffff; 2857 } 2858 } 2859 2860 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2861 amdgpu_dm_outbox_init(adev); 2862 dc_enable_dmub_outbox(adev->dm.dc); 2863 } 2864 2865 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2866 2867 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2868 2869 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2870 2871 dc_release_state(dm->cached_dc_state); 2872 dm->cached_dc_state = NULL; 2873 2874 amdgpu_dm_irq_resume_late(adev); 2875 2876 mutex_unlock(&dm->dc_lock); 2877 2878 return 0; 2879 } 2880 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2881 dc_release_state(dm_state->context); 2882 dm_state->context = dc_create_state(dm->dc); 2883 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2884 dc_resource_state_construct(dm->dc, dm_state->context); 2885 2886 /* Before powering on DC we need to re-initialize DMUB. */ 2887 dm_dmub_hw_resume(adev); 2888 2889 /* Re-enable outbox interrupts for DPIA. */ 2890 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2891 amdgpu_dm_outbox_init(adev); 2892 dc_enable_dmub_outbox(adev->dm.dc); 2893 } 2894 2895 /* power on hardware */ 2896 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2897 2898 /* program HPD filter */ 2899 dc_resume(dm->dc); 2900 2901 /* 2902 * early enable HPD Rx IRQ, should be done before set mode as short 2903 * pulse interrupts are used for MST 2904 */ 2905 amdgpu_dm_irq_resume_early(adev); 2906 2907 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2908 s3_handle_mst(ddev, false); 2909 2910 /* Do detection*/ 2911 drm_connector_list_iter_begin(ddev, &iter); 2912 drm_for_each_connector_iter(connector, &iter) { 2913 aconnector = to_amdgpu_dm_connector(connector); 2914 2915 if (!aconnector->dc_link) 2916 continue; 2917 2918 /* 2919 * this is the case when traversing through already created end sink 2920 * MST connectors, should be skipped 2921 */ 2922 if (aconnector && aconnector->mst_root) 2923 continue; 2924 2925 mutex_lock(&aconnector->hpd_lock); 2926 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2927 DRM_ERROR("KMS: Failed to detect connector\n"); 2928 2929 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2930 emulated_link_detect(aconnector->dc_link); 2931 } else { 2932 mutex_lock(&dm->dc_lock); 2933 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2934 mutex_unlock(&dm->dc_lock); 2935 } 2936 2937 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2938 aconnector->fake_enable = false; 2939 2940 if (aconnector->dc_sink) 2941 dc_sink_release(aconnector->dc_sink); 2942 aconnector->dc_sink = NULL; 2943 amdgpu_dm_update_connector_after_detect(aconnector); 2944 mutex_unlock(&aconnector->hpd_lock); 2945 } 2946 drm_connector_list_iter_end(&iter); 2947 2948 /* Force mode set in atomic commit */ 2949 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2950 new_crtc_state->active_changed = true; 2951 2952 /* 2953 * atomic_check is expected to create the dc states. We need to release 2954 * them here, since they were duplicated as part of the suspend 2955 * procedure. 2956 */ 2957 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2958 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2959 if (dm_new_crtc_state->stream) { 2960 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2961 dc_stream_release(dm_new_crtc_state->stream); 2962 dm_new_crtc_state->stream = NULL; 2963 } 2964 dm_new_crtc_state->base.color_mgmt_changed = true; 2965 } 2966 2967 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2968 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2969 if (dm_new_plane_state->dc_state) { 2970 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2971 dc_plane_state_release(dm_new_plane_state->dc_state); 2972 dm_new_plane_state->dc_state = NULL; 2973 } 2974 } 2975 2976 drm_atomic_helper_resume(ddev, dm->cached_state); 2977 2978 dm->cached_state = NULL; 2979 2980 /* Do mst topology probing after resuming cached state*/ 2981 drm_connector_list_iter_begin(ddev, &iter); 2982 drm_for_each_connector_iter(connector, &iter) { 2983 2984 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2985 continue; 2986 2987 aconnector = to_amdgpu_dm_connector(connector); 2988 if (aconnector->dc_link->type != dc_connection_mst_branch || 2989 aconnector->mst_root) 2990 continue; 2991 2992 ret = drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr, true); 2993 2994 if (ret < 0) { 2995 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2996 aconnector->dc_link); 2997 need_hotplug = true; 2998 } 2999 } 3000 drm_connector_list_iter_end(&iter); 3001 3002 if (need_hotplug) 3003 drm_kms_helper_hotplug_event(ddev); 3004 3005 amdgpu_dm_irq_resume_late(adev); 3006 3007 amdgpu_dm_smu_write_watermarks_table(adev); 3008 3009 return 0; 3010 } 3011 3012 /** 3013 * DOC: DM Lifecycle 3014 * 3015 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3016 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3017 * the base driver's device list to be initialized and torn down accordingly. 3018 * 3019 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3020 */ 3021 3022 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3023 .name = "dm", 3024 .early_init = dm_early_init, 3025 .late_init = dm_late_init, 3026 .sw_init = dm_sw_init, 3027 .sw_fini = dm_sw_fini, 3028 .early_fini = amdgpu_dm_early_fini, 3029 .hw_init = dm_hw_init, 3030 .hw_fini = dm_hw_fini, 3031 .suspend = dm_suspend, 3032 .resume = dm_resume, 3033 .is_idle = dm_is_idle, 3034 .wait_for_idle = dm_wait_for_idle, 3035 .check_soft_reset = dm_check_soft_reset, 3036 .soft_reset = dm_soft_reset, 3037 .set_clockgating_state = dm_set_clockgating_state, 3038 .set_powergating_state = dm_set_powergating_state, 3039 }; 3040 3041 const struct amdgpu_ip_block_version dm_ip_block = { 3042 .type = AMD_IP_BLOCK_TYPE_DCE, 3043 .major = 1, 3044 .minor = 0, 3045 .rev = 0, 3046 .funcs = &amdgpu_dm_funcs, 3047 }; 3048 3049 3050 /** 3051 * DOC: atomic 3052 * 3053 * *WIP* 3054 */ 3055 3056 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3057 .fb_create = amdgpu_display_user_framebuffer_create, 3058 .get_format_info = amdgpu_dm_plane_get_format_info, 3059 .atomic_check = amdgpu_dm_atomic_check, 3060 .atomic_commit = drm_atomic_helper_commit, 3061 }; 3062 3063 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3064 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3065 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3066 }; 3067 3068 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3069 { 3070 struct amdgpu_dm_backlight_caps *caps; 3071 struct drm_connector *conn_base; 3072 struct amdgpu_device *adev; 3073 struct drm_luminance_range_info *luminance_range; 3074 3075 if (aconnector->bl_idx == -1 || 3076 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3077 return; 3078 3079 conn_base = &aconnector->base; 3080 adev = drm_to_adev(conn_base->dev); 3081 3082 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3083 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3084 caps->aux_support = false; 3085 3086 if (caps->ext_caps->bits.oled == 1 3087 /* 3088 * || 3089 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3090 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3091 */) 3092 caps->aux_support = true; 3093 3094 if (amdgpu_backlight == 0) 3095 caps->aux_support = false; 3096 else if (amdgpu_backlight == 1) 3097 caps->aux_support = true; 3098 3099 luminance_range = &conn_base->display_info.luminance_range; 3100 3101 if (luminance_range->max_luminance) { 3102 caps->aux_min_input_signal = luminance_range->min_luminance; 3103 caps->aux_max_input_signal = luminance_range->max_luminance; 3104 } else { 3105 caps->aux_min_input_signal = 0; 3106 caps->aux_max_input_signal = 512; 3107 } 3108 } 3109 3110 void amdgpu_dm_update_connector_after_detect( 3111 struct amdgpu_dm_connector *aconnector) 3112 { 3113 struct drm_connector *connector = &aconnector->base; 3114 struct drm_device *dev = connector->dev; 3115 struct dc_sink *sink; 3116 3117 /* MST handled by drm_mst framework */ 3118 if (aconnector->mst_mgr.mst_state == true) 3119 return; 3120 3121 sink = aconnector->dc_link->local_sink; 3122 if (sink) 3123 dc_sink_retain(sink); 3124 3125 /* 3126 * Edid mgmt connector gets first update only in mode_valid hook and then 3127 * the connector sink is set to either fake or physical sink depends on link status. 3128 * Skip if already done during boot. 3129 */ 3130 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3131 && aconnector->dc_em_sink) { 3132 3133 /* 3134 * For S3 resume with headless use eml_sink to fake stream 3135 * because on resume connector->sink is set to NULL 3136 */ 3137 mutex_lock(&dev->mode_config.mutex); 3138 3139 if (sink) { 3140 if (aconnector->dc_sink) { 3141 amdgpu_dm_update_freesync_caps(connector, NULL); 3142 /* 3143 * retain and release below are used to 3144 * bump up refcount for sink because the link doesn't point 3145 * to it anymore after disconnect, so on next crtc to connector 3146 * reshuffle by UMD we will get into unwanted dc_sink release 3147 */ 3148 dc_sink_release(aconnector->dc_sink); 3149 } 3150 aconnector->dc_sink = sink; 3151 dc_sink_retain(aconnector->dc_sink); 3152 amdgpu_dm_update_freesync_caps(connector, 3153 aconnector->edid); 3154 } else { 3155 amdgpu_dm_update_freesync_caps(connector, NULL); 3156 if (!aconnector->dc_sink) { 3157 aconnector->dc_sink = aconnector->dc_em_sink; 3158 dc_sink_retain(aconnector->dc_sink); 3159 } 3160 } 3161 3162 mutex_unlock(&dev->mode_config.mutex); 3163 3164 if (sink) 3165 dc_sink_release(sink); 3166 return; 3167 } 3168 3169 /* 3170 * TODO: temporary guard to look for proper fix 3171 * if this sink is MST sink, we should not do anything 3172 */ 3173 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3174 dc_sink_release(sink); 3175 return; 3176 } 3177 3178 if (aconnector->dc_sink == sink) { 3179 /* 3180 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3181 * Do nothing!! 3182 */ 3183 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3184 aconnector->connector_id); 3185 if (sink) 3186 dc_sink_release(sink); 3187 return; 3188 } 3189 3190 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3191 aconnector->connector_id, aconnector->dc_sink, sink); 3192 3193 mutex_lock(&dev->mode_config.mutex); 3194 3195 /* 3196 * 1. Update status of the drm connector 3197 * 2. Send an event and let userspace tell us what to do 3198 */ 3199 if (sink) { 3200 /* 3201 * TODO: check if we still need the S3 mode update workaround. 3202 * If yes, put it here. 3203 */ 3204 if (aconnector->dc_sink) { 3205 amdgpu_dm_update_freesync_caps(connector, NULL); 3206 dc_sink_release(aconnector->dc_sink); 3207 } 3208 3209 aconnector->dc_sink = sink; 3210 dc_sink_retain(aconnector->dc_sink); 3211 if (sink->dc_edid.length == 0) { 3212 aconnector->edid = NULL; 3213 if (aconnector->dc_link->aux_mode) { 3214 drm_dp_cec_unset_edid( 3215 &aconnector->dm_dp_aux.aux); 3216 } 3217 } else { 3218 aconnector->edid = 3219 (struct edid *)sink->dc_edid.raw_edid; 3220 3221 if (aconnector->dc_link->aux_mode) 3222 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3223 aconnector->edid); 3224 } 3225 3226 if (!aconnector->timing_requested) { 3227 aconnector->timing_requested = 3228 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3229 if (!aconnector->timing_requested) 3230 dm_error("failed to create aconnector->requested_timing\n"); 3231 } 3232 3233 drm_connector_update_edid_property(connector, aconnector->edid); 3234 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3235 update_connector_ext_caps(aconnector); 3236 } else { 3237 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3238 amdgpu_dm_update_freesync_caps(connector, NULL); 3239 drm_connector_update_edid_property(connector, NULL); 3240 aconnector->num_modes = 0; 3241 dc_sink_release(aconnector->dc_sink); 3242 aconnector->dc_sink = NULL; 3243 aconnector->edid = NULL; 3244 kfree(aconnector->timing_requested); 3245 aconnector->timing_requested = NULL; 3246 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3247 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3248 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3249 } 3250 3251 mutex_unlock(&dev->mode_config.mutex); 3252 3253 update_subconnector_property(aconnector); 3254 3255 if (sink) 3256 dc_sink_release(sink); 3257 } 3258 3259 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3260 { 3261 struct drm_connector *connector = &aconnector->base; 3262 struct drm_device *dev = connector->dev; 3263 enum dc_connection_type new_connection_type = dc_connection_none; 3264 struct amdgpu_device *adev = drm_to_adev(dev); 3265 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3266 bool ret = false; 3267 3268 if (adev->dm.disable_hpd_irq) 3269 return; 3270 3271 /* 3272 * In case of failure or MST no need to update connector status or notify the OS 3273 * since (for MST case) MST does this in its own context. 3274 */ 3275 mutex_lock(&aconnector->hpd_lock); 3276 3277 if (adev->dm.hdcp_workqueue) { 3278 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3279 dm_con_state->update_hdcp = true; 3280 } 3281 if (aconnector->fake_enable) 3282 aconnector->fake_enable = false; 3283 3284 aconnector->timing_changed = false; 3285 3286 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3287 DRM_ERROR("KMS: Failed to detect connector\n"); 3288 3289 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3290 emulated_link_detect(aconnector->dc_link); 3291 3292 drm_modeset_lock_all(dev); 3293 dm_restore_drm_connector_state(dev, connector); 3294 drm_modeset_unlock_all(dev); 3295 3296 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3297 drm_kms_helper_connector_hotplug_event(connector); 3298 } else { 3299 mutex_lock(&adev->dm.dc_lock); 3300 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3301 mutex_unlock(&adev->dm.dc_lock); 3302 if (ret) { 3303 amdgpu_dm_update_connector_after_detect(aconnector); 3304 3305 drm_modeset_lock_all(dev); 3306 dm_restore_drm_connector_state(dev, connector); 3307 drm_modeset_unlock_all(dev); 3308 3309 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3310 drm_kms_helper_connector_hotplug_event(connector); 3311 } 3312 } 3313 mutex_unlock(&aconnector->hpd_lock); 3314 3315 } 3316 3317 static void handle_hpd_irq(void *param) 3318 { 3319 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3320 3321 handle_hpd_irq_helper(aconnector); 3322 3323 } 3324 3325 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3326 union hpd_irq_data hpd_irq_data) 3327 { 3328 struct hpd_rx_irq_offload_work *offload_work = 3329 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3330 3331 if (!offload_work) { 3332 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3333 return; 3334 } 3335 3336 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3337 offload_work->data = hpd_irq_data; 3338 offload_work->offload_wq = offload_wq; 3339 3340 queue_work(offload_wq->wq, &offload_work->work); 3341 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3342 } 3343 3344 static void handle_hpd_rx_irq(void *param) 3345 { 3346 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3347 struct drm_connector *connector = &aconnector->base; 3348 struct drm_device *dev = connector->dev; 3349 struct dc_link *dc_link = aconnector->dc_link; 3350 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3351 bool result = false; 3352 enum dc_connection_type new_connection_type = dc_connection_none; 3353 struct amdgpu_device *adev = drm_to_adev(dev); 3354 union hpd_irq_data hpd_irq_data; 3355 bool link_loss = false; 3356 bool has_left_work = false; 3357 int idx = dc_link->link_index; 3358 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3359 3360 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3361 3362 if (adev->dm.disable_hpd_irq) 3363 return; 3364 3365 /* 3366 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3367 * conflict, after implement i2c helper, this mutex should be 3368 * retired. 3369 */ 3370 mutex_lock(&aconnector->hpd_lock); 3371 3372 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3373 &link_loss, true, &has_left_work); 3374 3375 if (!has_left_work) 3376 goto out; 3377 3378 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3379 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3380 goto out; 3381 } 3382 3383 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3384 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3385 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3386 bool skip = false; 3387 3388 /* 3389 * DOWN_REP_MSG_RDY is also handled by polling method 3390 * mgr->cbs->poll_hpd_irq() 3391 */ 3392 spin_lock(&offload_wq->offload_lock); 3393 skip = offload_wq->is_handling_mst_msg_rdy_event; 3394 3395 if (!skip) 3396 offload_wq->is_handling_mst_msg_rdy_event = true; 3397 3398 spin_unlock(&offload_wq->offload_lock); 3399 3400 if (!skip) 3401 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3402 3403 goto out; 3404 } 3405 3406 if (link_loss) { 3407 bool skip = false; 3408 3409 spin_lock(&offload_wq->offload_lock); 3410 skip = offload_wq->is_handling_link_loss; 3411 3412 if (!skip) 3413 offload_wq->is_handling_link_loss = true; 3414 3415 spin_unlock(&offload_wq->offload_lock); 3416 3417 if (!skip) 3418 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3419 3420 goto out; 3421 } 3422 } 3423 3424 out: 3425 if (result && !is_mst_root_connector) { 3426 /* Downstream Port status changed. */ 3427 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3428 DRM_ERROR("KMS: Failed to detect connector\n"); 3429 3430 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3431 emulated_link_detect(dc_link); 3432 3433 if (aconnector->fake_enable) 3434 aconnector->fake_enable = false; 3435 3436 amdgpu_dm_update_connector_after_detect(aconnector); 3437 3438 3439 drm_modeset_lock_all(dev); 3440 dm_restore_drm_connector_state(dev, connector); 3441 drm_modeset_unlock_all(dev); 3442 3443 drm_kms_helper_connector_hotplug_event(connector); 3444 } else { 3445 bool ret = false; 3446 3447 mutex_lock(&adev->dm.dc_lock); 3448 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3449 mutex_unlock(&adev->dm.dc_lock); 3450 3451 if (ret) { 3452 if (aconnector->fake_enable) 3453 aconnector->fake_enable = false; 3454 3455 amdgpu_dm_update_connector_after_detect(aconnector); 3456 3457 drm_modeset_lock_all(dev); 3458 dm_restore_drm_connector_state(dev, connector); 3459 drm_modeset_unlock_all(dev); 3460 3461 drm_kms_helper_connector_hotplug_event(connector); 3462 } 3463 } 3464 } 3465 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3466 if (adev->dm.hdcp_workqueue) 3467 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3468 } 3469 3470 if (dc_link->type != dc_connection_mst_branch) 3471 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3472 3473 mutex_unlock(&aconnector->hpd_lock); 3474 } 3475 3476 static void register_hpd_handlers(struct amdgpu_device *adev) 3477 { 3478 struct drm_device *dev = adev_to_drm(adev); 3479 struct drm_connector *connector; 3480 struct amdgpu_dm_connector *aconnector; 3481 const struct dc_link *dc_link; 3482 struct dc_interrupt_params int_params = {0}; 3483 3484 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3485 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3486 3487 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3488 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) 3489 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3490 3491 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) 3492 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3493 } 3494 3495 list_for_each_entry(connector, 3496 &dev->mode_config.connector_list, head) { 3497 3498 aconnector = to_amdgpu_dm_connector(connector); 3499 dc_link = aconnector->dc_link; 3500 3501 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 3502 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3503 int_params.irq_source = dc_link->irq_source_hpd; 3504 3505 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3506 handle_hpd_irq, 3507 (void *) aconnector); 3508 } 3509 3510 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 3511 3512 /* Also register for DP short pulse (hpd_rx). */ 3513 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3514 int_params.irq_source = dc_link->irq_source_hpd_rx; 3515 3516 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3517 handle_hpd_rx_irq, 3518 (void *) aconnector); 3519 } 3520 } 3521 } 3522 3523 #if defined(CONFIG_DRM_AMD_DC_SI) 3524 /* Register IRQ sources and initialize IRQ callbacks */ 3525 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3526 { 3527 struct dc *dc = adev->dm.dc; 3528 struct common_irq_params *c_irq_params; 3529 struct dc_interrupt_params int_params = {0}; 3530 int r; 3531 int i; 3532 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3533 3534 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3535 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3536 3537 /* 3538 * Actions of amdgpu_irq_add_id(): 3539 * 1. Register a set() function with base driver. 3540 * Base driver will call set() function to enable/disable an 3541 * interrupt in DC hardware. 3542 * 2. Register amdgpu_dm_irq_handler(). 3543 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3544 * coming from DC hardware. 3545 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3546 * for acknowledging and handling. 3547 */ 3548 3549 /* Use VBLANK interrupt */ 3550 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3551 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 3552 if (r) { 3553 DRM_ERROR("Failed to add crtc irq id!\n"); 3554 return r; 3555 } 3556 3557 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3558 int_params.irq_source = 3559 dc_interrupt_to_irq_source(dc, i + 1, 0); 3560 3561 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3562 3563 c_irq_params->adev = adev; 3564 c_irq_params->irq_src = int_params.irq_source; 3565 3566 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3567 dm_crtc_high_irq, c_irq_params); 3568 } 3569 3570 /* Use GRPH_PFLIP interrupt */ 3571 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3572 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3573 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3574 if (r) { 3575 DRM_ERROR("Failed to add page flip irq id!\n"); 3576 return r; 3577 } 3578 3579 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3580 int_params.irq_source = 3581 dc_interrupt_to_irq_source(dc, i, 0); 3582 3583 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3584 3585 c_irq_params->adev = adev; 3586 c_irq_params->irq_src = int_params.irq_source; 3587 3588 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3589 dm_pflip_high_irq, c_irq_params); 3590 3591 } 3592 3593 /* HPD */ 3594 r = amdgpu_irq_add_id(adev, client_id, 3595 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3596 if (r) { 3597 DRM_ERROR("Failed to add hpd irq id!\n"); 3598 return r; 3599 } 3600 3601 register_hpd_handlers(adev); 3602 3603 return 0; 3604 } 3605 #endif 3606 3607 /* Register IRQ sources and initialize IRQ callbacks */ 3608 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3609 { 3610 struct dc *dc = adev->dm.dc; 3611 struct common_irq_params *c_irq_params; 3612 struct dc_interrupt_params int_params = {0}; 3613 int r; 3614 int i; 3615 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3616 3617 if (adev->family >= AMDGPU_FAMILY_AI) 3618 client_id = SOC15_IH_CLIENTID_DCE; 3619 3620 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3621 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3622 3623 /* 3624 * Actions of amdgpu_irq_add_id(): 3625 * 1. Register a set() function with base driver. 3626 * Base driver will call set() function to enable/disable an 3627 * interrupt in DC hardware. 3628 * 2. Register amdgpu_dm_irq_handler(). 3629 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3630 * coming from DC hardware. 3631 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3632 * for acknowledging and handling. 3633 */ 3634 3635 /* Use VBLANK interrupt */ 3636 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3637 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3638 if (r) { 3639 DRM_ERROR("Failed to add crtc irq id!\n"); 3640 return r; 3641 } 3642 3643 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3644 int_params.irq_source = 3645 dc_interrupt_to_irq_source(dc, i, 0); 3646 3647 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3648 3649 c_irq_params->adev = adev; 3650 c_irq_params->irq_src = int_params.irq_source; 3651 3652 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3653 dm_crtc_high_irq, c_irq_params); 3654 } 3655 3656 /* Use VUPDATE interrupt */ 3657 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3658 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3659 if (r) { 3660 DRM_ERROR("Failed to add vupdate irq id!\n"); 3661 return r; 3662 } 3663 3664 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3665 int_params.irq_source = 3666 dc_interrupt_to_irq_source(dc, i, 0); 3667 3668 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3669 3670 c_irq_params->adev = adev; 3671 c_irq_params->irq_src = int_params.irq_source; 3672 3673 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3674 dm_vupdate_high_irq, c_irq_params); 3675 } 3676 3677 /* Use GRPH_PFLIP interrupt */ 3678 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3679 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3680 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3681 if (r) { 3682 DRM_ERROR("Failed to add page flip irq id!\n"); 3683 return r; 3684 } 3685 3686 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3687 int_params.irq_source = 3688 dc_interrupt_to_irq_source(dc, i, 0); 3689 3690 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3691 3692 c_irq_params->adev = adev; 3693 c_irq_params->irq_src = int_params.irq_source; 3694 3695 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3696 dm_pflip_high_irq, c_irq_params); 3697 3698 } 3699 3700 /* HPD */ 3701 r = amdgpu_irq_add_id(adev, client_id, 3702 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3703 if (r) { 3704 DRM_ERROR("Failed to add hpd irq id!\n"); 3705 return r; 3706 } 3707 3708 register_hpd_handlers(adev); 3709 3710 return 0; 3711 } 3712 3713 /* Register IRQ sources and initialize IRQ callbacks */ 3714 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3715 { 3716 struct dc *dc = adev->dm.dc; 3717 struct common_irq_params *c_irq_params; 3718 struct dc_interrupt_params int_params = {0}; 3719 int r; 3720 int i; 3721 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3722 static const unsigned int vrtl_int_srcid[] = { 3723 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3724 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3725 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3726 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3727 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3728 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3729 }; 3730 #endif 3731 3732 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3733 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3734 3735 /* 3736 * Actions of amdgpu_irq_add_id(): 3737 * 1. Register a set() function with base driver. 3738 * Base driver will call set() function to enable/disable an 3739 * interrupt in DC hardware. 3740 * 2. Register amdgpu_dm_irq_handler(). 3741 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3742 * coming from DC hardware. 3743 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3744 * for acknowledging and handling. 3745 */ 3746 3747 /* Use VSTARTUP interrupt */ 3748 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3749 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3750 i++) { 3751 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3752 3753 if (r) { 3754 DRM_ERROR("Failed to add crtc irq id!\n"); 3755 return r; 3756 } 3757 3758 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3759 int_params.irq_source = 3760 dc_interrupt_to_irq_source(dc, i, 0); 3761 3762 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3763 3764 c_irq_params->adev = adev; 3765 c_irq_params->irq_src = int_params.irq_source; 3766 3767 amdgpu_dm_irq_register_interrupt( 3768 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3769 } 3770 3771 /* Use otg vertical line interrupt */ 3772 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3773 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3774 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3775 vrtl_int_srcid[i], &adev->vline0_irq); 3776 3777 if (r) { 3778 DRM_ERROR("Failed to add vline0 irq id!\n"); 3779 return r; 3780 } 3781 3782 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3783 int_params.irq_source = 3784 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3785 3786 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3787 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3788 break; 3789 } 3790 3791 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3792 - DC_IRQ_SOURCE_DC1_VLINE0]; 3793 3794 c_irq_params->adev = adev; 3795 c_irq_params->irq_src = int_params.irq_source; 3796 3797 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3798 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3799 } 3800 #endif 3801 3802 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3803 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3804 * to trigger at end of each vblank, regardless of state of the lock, 3805 * matching DCE behaviour. 3806 */ 3807 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3808 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3809 i++) { 3810 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3811 3812 if (r) { 3813 DRM_ERROR("Failed to add vupdate irq id!\n"); 3814 return r; 3815 } 3816 3817 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3818 int_params.irq_source = 3819 dc_interrupt_to_irq_source(dc, i, 0); 3820 3821 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3822 3823 c_irq_params->adev = adev; 3824 c_irq_params->irq_src = int_params.irq_source; 3825 3826 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3827 dm_vupdate_high_irq, c_irq_params); 3828 } 3829 3830 /* Use GRPH_PFLIP interrupt */ 3831 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3832 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3833 i++) { 3834 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3835 if (r) { 3836 DRM_ERROR("Failed to add page flip irq id!\n"); 3837 return r; 3838 } 3839 3840 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3841 int_params.irq_source = 3842 dc_interrupt_to_irq_source(dc, i, 0); 3843 3844 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3845 3846 c_irq_params->adev = adev; 3847 c_irq_params->irq_src = int_params.irq_source; 3848 3849 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3850 dm_pflip_high_irq, c_irq_params); 3851 3852 } 3853 3854 /* HPD */ 3855 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3856 &adev->hpd_irq); 3857 if (r) { 3858 DRM_ERROR("Failed to add hpd irq id!\n"); 3859 return r; 3860 } 3861 3862 register_hpd_handlers(adev); 3863 3864 return 0; 3865 } 3866 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3867 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3868 { 3869 struct dc *dc = adev->dm.dc; 3870 struct common_irq_params *c_irq_params; 3871 struct dc_interrupt_params int_params = {0}; 3872 int r, i; 3873 3874 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3875 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3876 3877 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3878 &adev->dmub_outbox_irq); 3879 if (r) { 3880 DRM_ERROR("Failed to add outbox irq id!\n"); 3881 return r; 3882 } 3883 3884 if (dc->ctx->dmub_srv) { 3885 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3886 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3887 int_params.irq_source = 3888 dc_interrupt_to_irq_source(dc, i, 0); 3889 3890 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3891 3892 c_irq_params->adev = adev; 3893 c_irq_params->irq_src = int_params.irq_source; 3894 3895 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3896 dm_dmub_outbox1_low_irq, c_irq_params); 3897 } 3898 3899 return 0; 3900 } 3901 3902 /* 3903 * Acquires the lock for the atomic state object and returns 3904 * the new atomic state. 3905 * 3906 * This should only be called during atomic check. 3907 */ 3908 int dm_atomic_get_state(struct drm_atomic_state *state, 3909 struct dm_atomic_state **dm_state) 3910 { 3911 struct drm_device *dev = state->dev; 3912 struct amdgpu_device *adev = drm_to_adev(dev); 3913 struct amdgpu_display_manager *dm = &adev->dm; 3914 struct drm_private_state *priv_state; 3915 3916 if (*dm_state) 3917 return 0; 3918 3919 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3920 if (IS_ERR(priv_state)) 3921 return PTR_ERR(priv_state); 3922 3923 *dm_state = to_dm_atomic_state(priv_state); 3924 3925 return 0; 3926 } 3927 3928 static struct dm_atomic_state * 3929 dm_atomic_get_new_state(struct drm_atomic_state *state) 3930 { 3931 struct drm_device *dev = state->dev; 3932 struct amdgpu_device *adev = drm_to_adev(dev); 3933 struct amdgpu_display_manager *dm = &adev->dm; 3934 struct drm_private_obj *obj; 3935 struct drm_private_state *new_obj_state; 3936 int i; 3937 3938 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3939 if (obj->funcs == dm->atomic_obj.funcs) 3940 return to_dm_atomic_state(new_obj_state); 3941 } 3942 3943 return NULL; 3944 } 3945 3946 static struct drm_private_state * 3947 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3948 { 3949 struct dm_atomic_state *old_state, *new_state; 3950 3951 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3952 if (!new_state) 3953 return NULL; 3954 3955 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3956 3957 old_state = to_dm_atomic_state(obj->state); 3958 3959 if (old_state && old_state->context) 3960 new_state->context = dc_copy_state(old_state->context); 3961 3962 if (!new_state->context) { 3963 kfree(new_state); 3964 return NULL; 3965 } 3966 3967 return &new_state->base; 3968 } 3969 3970 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3971 struct drm_private_state *state) 3972 { 3973 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3974 3975 if (dm_state && dm_state->context) 3976 dc_release_state(dm_state->context); 3977 3978 kfree(dm_state); 3979 } 3980 3981 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3982 .atomic_duplicate_state = dm_atomic_duplicate_state, 3983 .atomic_destroy_state = dm_atomic_destroy_state, 3984 }; 3985 3986 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3987 { 3988 struct dm_atomic_state *state; 3989 int r; 3990 3991 adev->mode_info.mode_config_initialized = true; 3992 3993 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3994 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3995 3996 adev_to_drm(adev)->mode_config.max_width = 16384; 3997 adev_to_drm(adev)->mode_config.max_height = 16384; 3998 3999 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4000 if (adev->asic_type == CHIP_HAWAII) 4001 /* disable prefer shadow for now due to hibernation issues */ 4002 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4003 else 4004 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4005 /* indicates support for immediate flip */ 4006 adev_to_drm(adev)->mode_config.async_page_flip = true; 4007 4008 state = kzalloc(sizeof(*state), GFP_KERNEL); 4009 if (!state) 4010 return -ENOMEM; 4011 4012 state->context = dc_create_state(adev->dm.dc); 4013 if (!state->context) { 4014 kfree(state); 4015 return -ENOMEM; 4016 } 4017 4018 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 4019 4020 drm_atomic_private_obj_init(adev_to_drm(adev), 4021 &adev->dm.atomic_obj, 4022 &state->base, 4023 &dm_atomic_state_funcs); 4024 4025 r = amdgpu_display_modeset_create_props(adev); 4026 if (r) { 4027 dc_release_state(state->context); 4028 kfree(state); 4029 return r; 4030 } 4031 4032 r = amdgpu_dm_audio_init(adev); 4033 if (r) { 4034 dc_release_state(state->context); 4035 kfree(state); 4036 return r; 4037 } 4038 4039 return 0; 4040 } 4041 4042 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4043 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4044 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4045 4046 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4047 int bl_idx) 4048 { 4049 #if defined(CONFIG_ACPI) 4050 struct amdgpu_dm_backlight_caps caps; 4051 4052 memset(&caps, 0, sizeof(caps)); 4053 4054 if (dm->backlight_caps[bl_idx].caps_valid) 4055 return; 4056 4057 amdgpu_acpi_get_backlight_caps(&caps); 4058 if (caps.caps_valid) { 4059 dm->backlight_caps[bl_idx].caps_valid = true; 4060 if (caps.aux_support) 4061 return; 4062 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4063 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4064 } else { 4065 dm->backlight_caps[bl_idx].min_input_signal = 4066 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4067 dm->backlight_caps[bl_idx].max_input_signal = 4068 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4069 } 4070 #else 4071 if (dm->backlight_caps[bl_idx].aux_support) 4072 return; 4073 4074 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4075 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4076 #endif 4077 } 4078 4079 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4080 unsigned int *min, unsigned int *max) 4081 { 4082 if (!caps) 4083 return 0; 4084 4085 if (caps->aux_support) { 4086 // Firmware limits are in nits, DC API wants millinits. 4087 *max = 1000 * caps->aux_max_input_signal; 4088 *min = 1000 * caps->aux_min_input_signal; 4089 } else { 4090 // Firmware limits are 8-bit, PWM control is 16-bit. 4091 *max = 0x101 * caps->max_input_signal; 4092 *min = 0x101 * caps->min_input_signal; 4093 } 4094 return 1; 4095 } 4096 4097 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4098 uint32_t brightness) 4099 { 4100 unsigned int min, max; 4101 4102 if (!get_brightness_range(caps, &min, &max)) 4103 return brightness; 4104 4105 // Rescale 0..255 to min..max 4106 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4107 AMDGPU_MAX_BL_LEVEL); 4108 } 4109 4110 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4111 uint32_t brightness) 4112 { 4113 unsigned int min, max; 4114 4115 if (!get_brightness_range(caps, &min, &max)) 4116 return brightness; 4117 4118 if (brightness < min) 4119 return 0; 4120 // Rescale min..max to 0..255 4121 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4122 max - min); 4123 } 4124 4125 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4126 int bl_idx, 4127 u32 user_brightness) 4128 { 4129 struct amdgpu_dm_backlight_caps caps; 4130 struct dc_link *link; 4131 u32 brightness; 4132 bool rc; 4133 4134 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4135 caps = dm->backlight_caps[bl_idx]; 4136 4137 dm->brightness[bl_idx] = user_brightness; 4138 /* update scratch register */ 4139 if (bl_idx == 0) 4140 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4141 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4142 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4143 4144 /* Change brightness based on AUX property */ 4145 if (caps.aux_support) { 4146 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4147 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4148 if (!rc) 4149 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4150 } else { 4151 rc = dc_link_set_backlight_level(link, brightness, 0); 4152 if (!rc) 4153 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4154 } 4155 4156 if (rc) 4157 dm->actual_brightness[bl_idx] = user_brightness; 4158 } 4159 4160 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4161 { 4162 struct amdgpu_display_manager *dm = bl_get_data(bd); 4163 int i; 4164 4165 for (i = 0; i < dm->num_of_edps; i++) { 4166 if (bd == dm->backlight_dev[i]) 4167 break; 4168 } 4169 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4170 i = 0; 4171 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4172 4173 return 0; 4174 } 4175 4176 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4177 int bl_idx) 4178 { 4179 int ret; 4180 struct amdgpu_dm_backlight_caps caps; 4181 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4182 4183 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4184 caps = dm->backlight_caps[bl_idx]; 4185 4186 if (caps.aux_support) { 4187 u32 avg, peak; 4188 bool rc; 4189 4190 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4191 if (!rc) 4192 return dm->brightness[bl_idx]; 4193 return convert_brightness_to_user(&caps, avg); 4194 } 4195 4196 ret = dc_link_get_backlight_level(link); 4197 4198 if (ret == DC_ERROR_UNEXPECTED) 4199 return dm->brightness[bl_idx]; 4200 4201 return convert_brightness_to_user(&caps, ret); 4202 } 4203 4204 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4205 { 4206 struct amdgpu_display_manager *dm = bl_get_data(bd); 4207 int i; 4208 4209 for (i = 0; i < dm->num_of_edps; i++) { 4210 if (bd == dm->backlight_dev[i]) 4211 break; 4212 } 4213 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4214 i = 0; 4215 return amdgpu_dm_backlight_get_level(dm, i); 4216 } 4217 4218 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4219 .options = BL_CORE_SUSPENDRESUME, 4220 .get_brightness = amdgpu_dm_backlight_get_brightness, 4221 .update_status = amdgpu_dm_backlight_update_status, 4222 }; 4223 4224 static void 4225 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4226 { 4227 struct drm_device *drm = aconnector->base.dev; 4228 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4229 struct backlight_properties props = { 0 }; 4230 char bl_name[16]; 4231 4232 if (aconnector->bl_idx == -1) 4233 return; 4234 4235 if (!acpi_video_backlight_use_native()) { 4236 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4237 /* Try registering an ACPI video backlight device instead. */ 4238 acpi_video_register_backlight(); 4239 return; 4240 } 4241 4242 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4243 props.brightness = AMDGPU_MAX_BL_LEVEL; 4244 props.type = BACKLIGHT_RAW; 4245 4246 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4247 drm->primary->index + aconnector->bl_idx); 4248 4249 dm->backlight_dev[aconnector->bl_idx] = 4250 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4251 &amdgpu_dm_backlight_ops, &props); 4252 4253 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4254 DRM_ERROR("DM: Backlight registration failed!\n"); 4255 dm->backlight_dev[aconnector->bl_idx] = NULL; 4256 } else 4257 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4258 } 4259 4260 static int initialize_plane(struct amdgpu_display_manager *dm, 4261 struct amdgpu_mode_info *mode_info, int plane_id, 4262 enum drm_plane_type plane_type, 4263 const struct dc_plane_cap *plane_cap) 4264 { 4265 struct drm_plane *plane; 4266 unsigned long possible_crtcs; 4267 int ret = 0; 4268 4269 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4270 if (!plane) { 4271 DRM_ERROR("KMS: Failed to allocate plane\n"); 4272 return -ENOMEM; 4273 } 4274 plane->type = plane_type; 4275 4276 /* 4277 * HACK: IGT tests expect that the primary plane for a CRTC 4278 * can only have one possible CRTC. Only expose support for 4279 * any CRTC if they're not going to be used as a primary plane 4280 * for a CRTC - like overlay or underlay planes. 4281 */ 4282 possible_crtcs = 1 << plane_id; 4283 if (plane_id >= dm->dc->caps.max_streams) 4284 possible_crtcs = 0xff; 4285 4286 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4287 4288 if (ret) { 4289 DRM_ERROR("KMS: Failed to initialize plane\n"); 4290 kfree(plane); 4291 return ret; 4292 } 4293 4294 if (mode_info) 4295 mode_info->planes[plane_id] = plane; 4296 4297 return ret; 4298 } 4299 4300 4301 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4302 struct amdgpu_dm_connector *aconnector) 4303 { 4304 struct dc_link *link = aconnector->dc_link; 4305 int bl_idx = dm->num_of_edps; 4306 4307 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4308 link->type == dc_connection_none) 4309 return; 4310 4311 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4312 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4313 return; 4314 } 4315 4316 aconnector->bl_idx = bl_idx; 4317 4318 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4319 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4320 dm->backlight_link[bl_idx] = link; 4321 dm->num_of_edps++; 4322 4323 update_connector_ext_caps(aconnector); 4324 } 4325 4326 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4327 4328 /* 4329 * In this architecture, the association 4330 * connector -> encoder -> crtc 4331 * id not really requried. The crtc and connector will hold the 4332 * display_index as an abstraction to use with DAL component 4333 * 4334 * Returns 0 on success 4335 */ 4336 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4337 { 4338 struct amdgpu_display_manager *dm = &adev->dm; 4339 s32 i; 4340 struct amdgpu_dm_connector *aconnector = NULL; 4341 struct amdgpu_encoder *aencoder = NULL; 4342 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4343 u32 link_cnt; 4344 s32 primary_planes; 4345 enum dc_connection_type new_connection_type = dc_connection_none; 4346 const struct dc_plane_cap *plane; 4347 bool psr_feature_enabled = false; 4348 int max_overlay = dm->dc->caps.max_slave_planes; 4349 4350 dm->display_indexes_num = dm->dc->caps.max_streams; 4351 /* Update the actual used number of crtc */ 4352 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4353 4354 amdgpu_dm_set_irq_funcs(adev); 4355 4356 link_cnt = dm->dc->caps.max_links; 4357 if (amdgpu_dm_mode_config_init(dm->adev)) { 4358 DRM_ERROR("DM: Failed to initialize mode config\n"); 4359 return -EINVAL; 4360 } 4361 4362 /* There is one primary plane per CRTC */ 4363 primary_planes = dm->dc->caps.max_streams; 4364 if (primary_planes > AMDGPU_MAX_PLANES) { 4365 DRM_ERROR("DM: Plane nums out of 6 planes\n"); 4366 return -EINVAL; 4367 } 4368 4369 /* 4370 * Initialize primary planes, implicit planes for legacy IOCTLS. 4371 * Order is reversed to match iteration order in atomic check. 4372 */ 4373 for (i = (primary_planes - 1); i >= 0; i--) { 4374 plane = &dm->dc->caps.planes[i]; 4375 4376 if (initialize_plane(dm, mode_info, i, 4377 DRM_PLANE_TYPE_PRIMARY, plane)) { 4378 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4379 goto fail; 4380 } 4381 } 4382 4383 /* 4384 * Initialize overlay planes, index starting after primary planes. 4385 * These planes have a higher DRM index than the primary planes since 4386 * they should be considered as having a higher z-order. 4387 * Order is reversed to match iteration order in atomic check. 4388 * 4389 * Only support DCN for now, and only expose one so we don't encourage 4390 * userspace to use up all the pipes. 4391 */ 4392 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4393 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4394 4395 /* Do not create overlay if MPO disabled */ 4396 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4397 break; 4398 4399 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4400 continue; 4401 4402 if (!plane->pixel_format_support.argb8888) 4403 continue; 4404 4405 if (max_overlay-- == 0) 4406 break; 4407 4408 if (initialize_plane(dm, NULL, primary_planes + i, 4409 DRM_PLANE_TYPE_OVERLAY, plane)) { 4410 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4411 goto fail; 4412 } 4413 } 4414 4415 for (i = 0; i < dm->dc->caps.max_streams; i++) 4416 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4417 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4418 goto fail; 4419 } 4420 4421 /* Use Outbox interrupt */ 4422 switch (adev->ip_versions[DCE_HWIP][0]) { 4423 case IP_VERSION(3, 0, 0): 4424 case IP_VERSION(3, 1, 2): 4425 case IP_VERSION(3, 1, 3): 4426 case IP_VERSION(3, 1, 4): 4427 case IP_VERSION(3, 1, 5): 4428 case IP_VERSION(3, 1, 6): 4429 case IP_VERSION(3, 2, 0): 4430 case IP_VERSION(3, 2, 1): 4431 case IP_VERSION(2, 1, 0): 4432 if (register_outbox_irq_handlers(dm->adev)) { 4433 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4434 goto fail; 4435 } 4436 break; 4437 default: 4438 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4439 adev->ip_versions[DCE_HWIP][0]); 4440 } 4441 4442 /* Determine whether to enable PSR support by default. */ 4443 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4444 switch (adev->ip_versions[DCE_HWIP][0]) { 4445 case IP_VERSION(3, 1, 2): 4446 case IP_VERSION(3, 1, 3): 4447 case IP_VERSION(3, 1, 4): 4448 case IP_VERSION(3, 1, 5): 4449 case IP_VERSION(3, 1, 6): 4450 case IP_VERSION(3, 2, 0): 4451 case IP_VERSION(3, 2, 1): 4452 psr_feature_enabled = true; 4453 break; 4454 default: 4455 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4456 break; 4457 } 4458 } 4459 4460 /* loops over all connectors on the board */ 4461 for (i = 0; i < link_cnt; i++) { 4462 struct dc_link *link = NULL; 4463 4464 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4465 DRM_ERROR( 4466 "KMS: Cannot support more than %d display indexes\n", 4467 AMDGPU_DM_MAX_DISPLAY_INDEX); 4468 continue; 4469 } 4470 4471 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4472 if (!aconnector) 4473 goto fail; 4474 4475 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4476 if (!aencoder) 4477 goto fail; 4478 4479 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4480 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4481 goto fail; 4482 } 4483 4484 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4485 DRM_ERROR("KMS: Failed to initialize connector\n"); 4486 goto fail; 4487 } 4488 4489 link = dc_get_link_at_index(dm->dc, i); 4490 4491 if (dm->hpd_rx_offload_wq) 4492 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 4493 aconnector; 4494 4495 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4496 DRM_ERROR("KMS: Failed to detect connector\n"); 4497 4498 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4499 emulated_link_detect(link); 4500 amdgpu_dm_update_connector_after_detect(aconnector); 4501 } else { 4502 bool ret = false; 4503 4504 mutex_lock(&dm->dc_lock); 4505 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4506 mutex_unlock(&dm->dc_lock); 4507 4508 if (ret) { 4509 amdgpu_dm_update_connector_after_detect(aconnector); 4510 setup_backlight_device(dm, aconnector); 4511 4512 if (psr_feature_enabled) 4513 amdgpu_dm_set_psr_caps(link); 4514 4515 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4516 * PSR is also supported. 4517 */ 4518 if (link->psr_settings.psr_feature_enabled) 4519 adev_to_drm(adev)->vblank_disable_immediate = false; 4520 } 4521 } 4522 amdgpu_set_panel_orientation(&aconnector->base); 4523 } 4524 4525 /* Software is initialized. Now we can register interrupt handlers. */ 4526 switch (adev->asic_type) { 4527 #if defined(CONFIG_DRM_AMD_DC_SI) 4528 case CHIP_TAHITI: 4529 case CHIP_PITCAIRN: 4530 case CHIP_VERDE: 4531 case CHIP_OLAND: 4532 if (dce60_register_irq_handlers(dm->adev)) { 4533 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4534 goto fail; 4535 } 4536 break; 4537 #endif 4538 case CHIP_BONAIRE: 4539 case CHIP_HAWAII: 4540 case CHIP_KAVERI: 4541 case CHIP_KABINI: 4542 case CHIP_MULLINS: 4543 case CHIP_TONGA: 4544 case CHIP_FIJI: 4545 case CHIP_CARRIZO: 4546 case CHIP_STONEY: 4547 case CHIP_POLARIS11: 4548 case CHIP_POLARIS10: 4549 case CHIP_POLARIS12: 4550 case CHIP_VEGAM: 4551 case CHIP_VEGA10: 4552 case CHIP_VEGA12: 4553 case CHIP_VEGA20: 4554 if (dce110_register_irq_handlers(dm->adev)) { 4555 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4556 goto fail; 4557 } 4558 break; 4559 default: 4560 switch (adev->ip_versions[DCE_HWIP][0]) { 4561 case IP_VERSION(1, 0, 0): 4562 case IP_VERSION(1, 0, 1): 4563 case IP_VERSION(2, 0, 2): 4564 case IP_VERSION(2, 0, 3): 4565 case IP_VERSION(2, 0, 0): 4566 case IP_VERSION(2, 1, 0): 4567 case IP_VERSION(3, 0, 0): 4568 case IP_VERSION(3, 0, 2): 4569 case IP_VERSION(3, 0, 3): 4570 case IP_VERSION(3, 0, 1): 4571 case IP_VERSION(3, 1, 2): 4572 case IP_VERSION(3, 1, 3): 4573 case IP_VERSION(3, 1, 4): 4574 case IP_VERSION(3, 1, 5): 4575 case IP_VERSION(3, 1, 6): 4576 case IP_VERSION(3, 2, 0): 4577 case IP_VERSION(3, 2, 1): 4578 if (dcn10_register_irq_handlers(dm->adev)) { 4579 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4580 goto fail; 4581 } 4582 break; 4583 default: 4584 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4585 adev->ip_versions[DCE_HWIP][0]); 4586 goto fail; 4587 } 4588 break; 4589 } 4590 4591 return 0; 4592 fail: 4593 kfree(aencoder); 4594 kfree(aconnector); 4595 4596 return -EINVAL; 4597 } 4598 4599 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4600 { 4601 drm_atomic_private_obj_fini(&dm->atomic_obj); 4602 } 4603 4604 /****************************************************************************** 4605 * amdgpu_display_funcs functions 4606 *****************************************************************************/ 4607 4608 /* 4609 * dm_bandwidth_update - program display watermarks 4610 * 4611 * @adev: amdgpu_device pointer 4612 * 4613 * Calculate and program the display watermarks and line buffer allocation. 4614 */ 4615 static void dm_bandwidth_update(struct amdgpu_device *adev) 4616 { 4617 /* TODO: implement later */ 4618 } 4619 4620 static const struct amdgpu_display_funcs dm_display_funcs = { 4621 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4622 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4623 .backlight_set_level = NULL, /* never called for DC */ 4624 .backlight_get_level = NULL, /* never called for DC */ 4625 .hpd_sense = NULL,/* called unconditionally */ 4626 .hpd_set_polarity = NULL, /* called unconditionally */ 4627 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4628 .page_flip_get_scanoutpos = 4629 dm_crtc_get_scanoutpos,/* called unconditionally */ 4630 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4631 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4632 }; 4633 4634 #if defined(CONFIG_DEBUG_KERNEL_DC) 4635 4636 static ssize_t s3_debug_store(struct device *device, 4637 struct device_attribute *attr, 4638 const char *buf, 4639 size_t count) 4640 { 4641 int ret; 4642 int s3_state; 4643 struct drm_device *drm_dev = dev_get_drvdata(device); 4644 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4645 4646 ret = kstrtoint(buf, 0, &s3_state); 4647 4648 if (ret == 0) { 4649 if (s3_state) { 4650 dm_resume(adev); 4651 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4652 } else 4653 dm_suspend(adev); 4654 } 4655 4656 return ret == 0 ? count : 0; 4657 } 4658 4659 DEVICE_ATTR_WO(s3_debug); 4660 4661 #endif 4662 4663 static int dm_init_microcode(struct amdgpu_device *adev) 4664 { 4665 char *fw_name_dmub; 4666 int r; 4667 4668 switch (adev->ip_versions[DCE_HWIP][0]) { 4669 case IP_VERSION(2, 1, 0): 4670 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4671 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4672 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4673 break; 4674 case IP_VERSION(3, 0, 0): 4675 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4676 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4677 else 4678 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4679 break; 4680 case IP_VERSION(3, 0, 1): 4681 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4682 break; 4683 case IP_VERSION(3, 0, 2): 4684 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4685 break; 4686 case IP_VERSION(3, 0, 3): 4687 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4688 break; 4689 case IP_VERSION(3, 1, 2): 4690 case IP_VERSION(3, 1, 3): 4691 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4692 break; 4693 case IP_VERSION(3, 1, 4): 4694 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4695 break; 4696 case IP_VERSION(3, 1, 5): 4697 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4698 break; 4699 case IP_VERSION(3, 1, 6): 4700 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4701 break; 4702 case IP_VERSION(3, 2, 0): 4703 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4704 break; 4705 case IP_VERSION(3, 2, 1): 4706 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4707 break; 4708 default: 4709 /* ASIC doesn't support DMUB. */ 4710 return 0; 4711 } 4712 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4713 if (r) 4714 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4715 return r; 4716 } 4717 4718 static int dm_early_init(void *handle) 4719 { 4720 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4721 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4722 struct atom_context *ctx = mode_info->atom_context; 4723 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4724 u16 data_offset; 4725 4726 /* if there is no object header, skip DM */ 4727 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4728 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4729 dev_info(adev->dev, "No object header, skipping DM\n"); 4730 return -ENOENT; 4731 } 4732 4733 switch (adev->asic_type) { 4734 #if defined(CONFIG_DRM_AMD_DC_SI) 4735 case CHIP_TAHITI: 4736 case CHIP_PITCAIRN: 4737 case CHIP_VERDE: 4738 adev->mode_info.num_crtc = 6; 4739 adev->mode_info.num_hpd = 6; 4740 adev->mode_info.num_dig = 6; 4741 break; 4742 case CHIP_OLAND: 4743 adev->mode_info.num_crtc = 2; 4744 adev->mode_info.num_hpd = 2; 4745 adev->mode_info.num_dig = 2; 4746 break; 4747 #endif 4748 case CHIP_BONAIRE: 4749 case CHIP_HAWAII: 4750 adev->mode_info.num_crtc = 6; 4751 adev->mode_info.num_hpd = 6; 4752 adev->mode_info.num_dig = 6; 4753 break; 4754 case CHIP_KAVERI: 4755 adev->mode_info.num_crtc = 4; 4756 adev->mode_info.num_hpd = 6; 4757 adev->mode_info.num_dig = 7; 4758 break; 4759 case CHIP_KABINI: 4760 case CHIP_MULLINS: 4761 adev->mode_info.num_crtc = 2; 4762 adev->mode_info.num_hpd = 6; 4763 adev->mode_info.num_dig = 6; 4764 break; 4765 case CHIP_FIJI: 4766 case CHIP_TONGA: 4767 adev->mode_info.num_crtc = 6; 4768 adev->mode_info.num_hpd = 6; 4769 adev->mode_info.num_dig = 7; 4770 break; 4771 case CHIP_CARRIZO: 4772 adev->mode_info.num_crtc = 3; 4773 adev->mode_info.num_hpd = 6; 4774 adev->mode_info.num_dig = 9; 4775 break; 4776 case CHIP_STONEY: 4777 adev->mode_info.num_crtc = 2; 4778 adev->mode_info.num_hpd = 6; 4779 adev->mode_info.num_dig = 9; 4780 break; 4781 case CHIP_POLARIS11: 4782 case CHIP_POLARIS12: 4783 adev->mode_info.num_crtc = 5; 4784 adev->mode_info.num_hpd = 5; 4785 adev->mode_info.num_dig = 5; 4786 break; 4787 case CHIP_POLARIS10: 4788 case CHIP_VEGAM: 4789 adev->mode_info.num_crtc = 6; 4790 adev->mode_info.num_hpd = 6; 4791 adev->mode_info.num_dig = 6; 4792 break; 4793 case CHIP_VEGA10: 4794 case CHIP_VEGA12: 4795 case CHIP_VEGA20: 4796 adev->mode_info.num_crtc = 6; 4797 adev->mode_info.num_hpd = 6; 4798 adev->mode_info.num_dig = 6; 4799 break; 4800 default: 4801 4802 switch (adev->ip_versions[DCE_HWIP][0]) { 4803 case IP_VERSION(2, 0, 2): 4804 case IP_VERSION(3, 0, 0): 4805 adev->mode_info.num_crtc = 6; 4806 adev->mode_info.num_hpd = 6; 4807 adev->mode_info.num_dig = 6; 4808 break; 4809 case IP_VERSION(2, 0, 0): 4810 case IP_VERSION(3, 0, 2): 4811 adev->mode_info.num_crtc = 5; 4812 adev->mode_info.num_hpd = 5; 4813 adev->mode_info.num_dig = 5; 4814 break; 4815 case IP_VERSION(2, 0, 3): 4816 case IP_VERSION(3, 0, 3): 4817 adev->mode_info.num_crtc = 2; 4818 adev->mode_info.num_hpd = 2; 4819 adev->mode_info.num_dig = 2; 4820 break; 4821 case IP_VERSION(1, 0, 0): 4822 case IP_VERSION(1, 0, 1): 4823 case IP_VERSION(3, 0, 1): 4824 case IP_VERSION(2, 1, 0): 4825 case IP_VERSION(3, 1, 2): 4826 case IP_VERSION(3, 1, 3): 4827 case IP_VERSION(3, 1, 4): 4828 case IP_VERSION(3, 1, 5): 4829 case IP_VERSION(3, 1, 6): 4830 case IP_VERSION(3, 2, 0): 4831 case IP_VERSION(3, 2, 1): 4832 adev->mode_info.num_crtc = 4; 4833 adev->mode_info.num_hpd = 4; 4834 adev->mode_info.num_dig = 4; 4835 break; 4836 default: 4837 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4838 adev->ip_versions[DCE_HWIP][0]); 4839 return -EINVAL; 4840 } 4841 break; 4842 } 4843 4844 if (adev->mode_info.funcs == NULL) 4845 adev->mode_info.funcs = &dm_display_funcs; 4846 4847 /* 4848 * Note: Do NOT change adev->audio_endpt_rreg and 4849 * adev->audio_endpt_wreg because they are initialised in 4850 * amdgpu_device_init() 4851 */ 4852 #if defined(CONFIG_DEBUG_KERNEL_DC) 4853 device_create_file( 4854 adev_to_drm(adev)->dev, 4855 &dev_attr_s3_debug); 4856 #endif 4857 adev->dc_enabled = true; 4858 4859 return dm_init_microcode(adev); 4860 } 4861 4862 static bool modereset_required(struct drm_crtc_state *crtc_state) 4863 { 4864 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4865 } 4866 4867 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4868 { 4869 drm_encoder_cleanup(encoder); 4870 kfree(encoder); 4871 } 4872 4873 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4874 .destroy = amdgpu_dm_encoder_destroy, 4875 }; 4876 4877 static int 4878 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4879 const enum surface_pixel_format format, 4880 enum dc_color_space *color_space) 4881 { 4882 bool full_range; 4883 4884 *color_space = COLOR_SPACE_SRGB; 4885 4886 /* DRM color properties only affect non-RGB formats. */ 4887 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4888 return 0; 4889 4890 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4891 4892 switch (plane_state->color_encoding) { 4893 case DRM_COLOR_YCBCR_BT601: 4894 if (full_range) 4895 *color_space = COLOR_SPACE_YCBCR601; 4896 else 4897 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4898 break; 4899 4900 case DRM_COLOR_YCBCR_BT709: 4901 if (full_range) 4902 *color_space = COLOR_SPACE_YCBCR709; 4903 else 4904 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4905 break; 4906 4907 case DRM_COLOR_YCBCR_BT2020: 4908 if (full_range) 4909 *color_space = COLOR_SPACE_2020_YCBCR; 4910 else 4911 return -EINVAL; 4912 break; 4913 4914 default: 4915 return -EINVAL; 4916 } 4917 4918 return 0; 4919 } 4920 4921 static int 4922 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4923 const struct drm_plane_state *plane_state, 4924 const u64 tiling_flags, 4925 struct dc_plane_info *plane_info, 4926 struct dc_plane_address *address, 4927 bool tmz_surface, 4928 bool force_disable_dcc) 4929 { 4930 const struct drm_framebuffer *fb = plane_state->fb; 4931 const struct amdgpu_framebuffer *afb = 4932 to_amdgpu_framebuffer(plane_state->fb); 4933 int ret; 4934 4935 memset(plane_info, 0, sizeof(*plane_info)); 4936 4937 switch (fb->format->format) { 4938 case DRM_FORMAT_C8: 4939 plane_info->format = 4940 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4941 break; 4942 case DRM_FORMAT_RGB565: 4943 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4944 break; 4945 case DRM_FORMAT_XRGB8888: 4946 case DRM_FORMAT_ARGB8888: 4947 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4948 break; 4949 case DRM_FORMAT_XRGB2101010: 4950 case DRM_FORMAT_ARGB2101010: 4951 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4952 break; 4953 case DRM_FORMAT_XBGR2101010: 4954 case DRM_FORMAT_ABGR2101010: 4955 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4956 break; 4957 case DRM_FORMAT_XBGR8888: 4958 case DRM_FORMAT_ABGR8888: 4959 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4960 break; 4961 case DRM_FORMAT_NV21: 4962 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4963 break; 4964 case DRM_FORMAT_NV12: 4965 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4966 break; 4967 case DRM_FORMAT_P010: 4968 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4969 break; 4970 case DRM_FORMAT_XRGB16161616F: 4971 case DRM_FORMAT_ARGB16161616F: 4972 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4973 break; 4974 case DRM_FORMAT_XBGR16161616F: 4975 case DRM_FORMAT_ABGR16161616F: 4976 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4977 break; 4978 case DRM_FORMAT_XRGB16161616: 4979 case DRM_FORMAT_ARGB16161616: 4980 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4981 break; 4982 case DRM_FORMAT_XBGR16161616: 4983 case DRM_FORMAT_ABGR16161616: 4984 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4985 break; 4986 default: 4987 DRM_ERROR( 4988 "Unsupported screen format %p4cc\n", 4989 &fb->format->format); 4990 return -EINVAL; 4991 } 4992 4993 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 4994 case DRM_MODE_ROTATE_0: 4995 plane_info->rotation = ROTATION_ANGLE_0; 4996 break; 4997 case DRM_MODE_ROTATE_90: 4998 plane_info->rotation = ROTATION_ANGLE_90; 4999 break; 5000 case DRM_MODE_ROTATE_180: 5001 plane_info->rotation = ROTATION_ANGLE_180; 5002 break; 5003 case DRM_MODE_ROTATE_270: 5004 plane_info->rotation = ROTATION_ANGLE_270; 5005 break; 5006 default: 5007 plane_info->rotation = ROTATION_ANGLE_0; 5008 break; 5009 } 5010 5011 5012 plane_info->visible = true; 5013 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5014 5015 plane_info->layer_index = plane_state->normalized_zpos; 5016 5017 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5018 &plane_info->color_space); 5019 if (ret) 5020 return ret; 5021 5022 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5023 plane_info->rotation, tiling_flags, 5024 &plane_info->tiling_info, 5025 &plane_info->plane_size, 5026 &plane_info->dcc, address, 5027 tmz_surface, force_disable_dcc); 5028 if (ret) 5029 return ret; 5030 5031 amdgpu_dm_plane_fill_blending_from_plane_state( 5032 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5033 &plane_info->global_alpha, &plane_info->global_alpha_value); 5034 5035 return 0; 5036 } 5037 5038 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5039 struct dc_plane_state *dc_plane_state, 5040 struct drm_plane_state *plane_state, 5041 struct drm_crtc_state *crtc_state) 5042 { 5043 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5044 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5045 struct dc_scaling_info scaling_info; 5046 struct dc_plane_info plane_info; 5047 int ret; 5048 bool force_disable_dcc = false; 5049 5050 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5051 if (ret) 5052 return ret; 5053 5054 dc_plane_state->src_rect = scaling_info.src_rect; 5055 dc_plane_state->dst_rect = scaling_info.dst_rect; 5056 dc_plane_state->clip_rect = scaling_info.clip_rect; 5057 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5058 5059 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5060 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5061 afb->tiling_flags, 5062 &plane_info, 5063 &dc_plane_state->address, 5064 afb->tmz_surface, 5065 force_disable_dcc); 5066 if (ret) 5067 return ret; 5068 5069 dc_plane_state->format = plane_info.format; 5070 dc_plane_state->color_space = plane_info.color_space; 5071 dc_plane_state->format = plane_info.format; 5072 dc_plane_state->plane_size = plane_info.plane_size; 5073 dc_plane_state->rotation = plane_info.rotation; 5074 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5075 dc_plane_state->stereo_format = plane_info.stereo_format; 5076 dc_plane_state->tiling_info = plane_info.tiling_info; 5077 dc_plane_state->visible = plane_info.visible; 5078 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5079 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5080 dc_plane_state->global_alpha = plane_info.global_alpha; 5081 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5082 dc_plane_state->dcc = plane_info.dcc; 5083 dc_plane_state->layer_index = plane_info.layer_index; 5084 dc_plane_state->flip_int_enabled = true; 5085 5086 /* 5087 * Always set input transfer function, since plane state is refreshed 5088 * every time. 5089 */ 5090 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5091 if (ret) 5092 return ret; 5093 5094 return 0; 5095 } 5096 5097 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5098 struct rect *dirty_rect, int32_t x, 5099 s32 y, s32 width, s32 height, 5100 int *i, bool ffu) 5101 { 5102 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 5103 5104 dirty_rect->x = x; 5105 dirty_rect->y = y; 5106 dirty_rect->width = width; 5107 dirty_rect->height = height; 5108 5109 if (ffu) 5110 drm_dbg(plane->dev, 5111 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5112 plane->base.id, width, height); 5113 else 5114 drm_dbg(plane->dev, 5115 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5116 plane->base.id, x, y, width, height); 5117 5118 (*i)++; 5119 } 5120 5121 /** 5122 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5123 * 5124 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5125 * remote fb 5126 * @old_plane_state: Old state of @plane 5127 * @new_plane_state: New state of @plane 5128 * @crtc_state: New state of CRTC connected to the @plane 5129 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5130 * @dirty_regions_changed: dirty regions changed 5131 * 5132 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5133 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5134 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5135 * amdgpu_dm's. 5136 * 5137 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5138 * plane with regions that require flushing to the eDP remote buffer. In 5139 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5140 * implicitly provide damage clips without any client support via the plane 5141 * bounds. 5142 */ 5143 static void fill_dc_dirty_rects(struct drm_plane *plane, 5144 struct drm_plane_state *old_plane_state, 5145 struct drm_plane_state *new_plane_state, 5146 struct drm_crtc_state *crtc_state, 5147 struct dc_flip_addrs *flip_addrs, 5148 bool *dirty_regions_changed) 5149 { 5150 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5151 struct rect *dirty_rects = flip_addrs->dirty_rects; 5152 u32 num_clips; 5153 struct drm_mode_rect *clips; 5154 bool bb_changed; 5155 bool fb_changed; 5156 u32 i = 0; 5157 *dirty_regions_changed = false; 5158 5159 /* 5160 * Cursor plane has it's own dirty rect update interface. See 5161 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5162 */ 5163 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5164 return; 5165 5166 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 5167 goto ffu; 5168 5169 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5170 clips = drm_plane_get_damage_clips(new_plane_state); 5171 5172 if (!dm_crtc_state->mpo_requested) { 5173 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5174 goto ffu; 5175 5176 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5177 fill_dc_dirty_rect(new_plane_state->plane, 5178 &dirty_rects[flip_addrs->dirty_rect_count], 5179 clips->x1, clips->y1, 5180 clips->x2 - clips->x1, clips->y2 - clips->y1, 5181 &flip_addrs->dirty_rect_count, 5182 false); 5183 return; 5184 } 5185 5186 /* 5187 * MPO is requested. Add entire plane bounding box to dirty rects if 5188 * flipped to or damaged. 5189 * 5190 * If plane is moved or resized, also add old bounding box to dirty 5191 * rects. 5192 */ 5193 fb_changed = old_plane_state->fb->base.id != 5194 new_plane_state->fb->base.id; 5195 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5196 old_plane_state->crtc_y != new_plane_state->crtc_y || 5197 old_plane_state->crtc_w != new_plane_state->crtc_w || 5198 old_plane_state->crtc_h != new_plane_state->crtc_h); 5199 5200 drm_dbg(plane->dev, 5201 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5202 new_plane_state->plane->base.id, 5203 bb_changed, fb_changed, num_clips); 5204 5205 *dirty_regions_changed = bb_changed; 5206 5207 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 5208 goto ffu; 5209 5210 if (bb_changed) { 5211 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5212 new_plane_state->crtc_x, 5213 new_plane_state->crtc_y, 5214 new_plane_state->crtc_w, 5215 new_plane_state->crtc_h, &i, false); 5216 5217 /* Add old plane bounding-box if plane is moved or resized */ 5218 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5219 old_plane_state->crtc_x, 5220 old_plane_state->crtc_y, 5221 old_plane_state->crtc_w, 5222 old_plane_state->crtc_h, &i, false); 5223 } 5224 5225 if (num_clips) { 5226 for (; i < num_clips; clips++) 5227 fill_dc_dirty_rect(new_plane_state->plane, 5228 &dirty_rects[i], clips->x1, 5229 clips->y1, clips->x2 - clips->x1, 5230 clips->y2 - clips->y1, &i, false); 5231 } else if (fb_changed && !bb_changed) { 5232 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5233 new_plane_state->crtc_x, 5234 new_plane_state->crtc_y, 5235 new_plane_state->crtc_w, 5236 new_plane_state->crtc_h, &i, false); 5237 } 5238 5239 flip_addrs->dirty_rect_count = i; 5240 return; 5241 5242 ffu: 5243 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5244 dm_crtc_state->base.mode.crtc_hdisplay, 5245 dm_crtc_state->base.mode.crtc_vdisplay, 5246 &flip_addrs->dirty_rect_count, true); 5247 } 5248 5249 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5250 const struct dm_connector_state *dm_state, 5251 struct dc_stream_state *stream) 5252 { 5253 enum amdgpu_rmx_type rmx_type; 5254 5255 struct rect src = { 0 }; /* viewport in composition space*/ 5256 struct rect dst = { 0 }; /* stream addressable area */ 5257 5258 /* no mode. nothing to be done */ 5259 if (!mode) 5260 return; 5261 5262 /* Full screen scaling by default */ 5263 src.width = mode->hdisplay; 5264 src.height = mode->vdisplay; 5265 dst.width = stream->timing.h_addressable; 5266 dst.height = stream->timing.v_addressable; 5267 5268 if (dm_state) { 5269 rmx_type = dm_state->scaling; 5270 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5271 if (src.width * dst.height < 5272 src.height * dst.width) { 5273 /* height needs less upscaling/more downscaling */ 5274 dst.width = src.width * 5275 dst.height / src.height; 5276 } else { 5277 /* width needs less upscaling/more downscaling */ 5278 dst.height = src.height * 5279 dst.width / src.width; 5280 } 5281 } else if (rmx_type == RMX_CENTER) { 5282 dst = src; 5283 } 5284 5285 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5286 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5287 5288 if (dm_state->underscan_enable) { 5289 dst.x += dm_state->underscan_hborder / 2; 5290 dst.y += dm_state->underscan_vborder / 2; 5291 dst.width -= dm_state->underscan_hborder; 5292 dst.height -= dm_state->underscan_vborder; 5293 } 5294 } 5295 5296 stream->src = src; 5297 stream->dst = dst; 5298 5299 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5300 dst.x, dst.y, dst.width, dst.height); 5301 5302 } 5303 5304 static enum dc_color_depth 5305 convert_color_depth_from_display_info(const struct drm_connector *connector, 5306 bool is_y420, int requested_bpc) 5307 { 5308 u8 bpc; 5309 5310 if (is_y420) { 5311 bpc = 8; 5312 5313 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5314 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5315 bpc = 16; 5316 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5317 bpc = 12; 5318 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5319 bpc = 10; 5320 } else { 5321 bpc = (uint8_t)connector->display_info.bpc; 5322 /* Assume 8 bpc by default if no bpc is specified. */ 5323 bpc = bpc ? bpc : 8; 5324 } 5325 5326 if (requested_bpc > 0) { 5327 /* 5328 * Cap display bpc based on the user requested value. 5329 * 5330 * The value for state->max_bpc may not correctly updated 5331 * depending on when the connector gets added to the state 5332 * or if this was called outside of atomic check, so it 5333 * can't be used directly. 5334 */ 5335 bpc = min_t(u8, bpc, requested_bpc); 5336 5337 /* Round down to the nearest even number. */ 5338 bpc = bpc - (bpc & 1); 5339 } 5340 5341 switch (bpc) { 5342 case 0: 5343 /* 5344 * Temporary Work around, DRM doesn't parse color depth for 5345 * EDID revision before 1.4 5346 * TODO: Fix edid parsing 5347 */ 5348 return COLOR_DEPTH_888; 5349 case 6: 5350 return COLOR_DEPTH_666; 5351 case 8: 5352 return COLOR_DEPTH_888; 5353 case 10: 5354 return COLOR_DEPTH_101010; 5355 case 12: 5356 return COLOR_DEPTH_121212; 5357 case 14: 5358 return COLOR_DEPTH_141414; 5359 case 16: 5360 return COLOR_DEPTH_161616; 5361 default: 5362 return COLOR_DEPTH_UNDEFINED; 5363 } 5364 } 5365 5366 static enum dc_aspect_ratio 5367 get_aspect_ratio(const struct drm_display_mode *mode_in) 5368 { 5369 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5370 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5371 } 5372 5373 static enum dc_color_space 5374 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 5375 const struct drm_connector_state *connector_state) 5376 { 5377 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5378 5379 switch (connector_state->colorspace) { 5380 case DRM_MODE_COLORIMETRY_BT601_YCC: 5381 if (dc_crtc_timing->flags.Y_ONLY) 5382 color_space = COLOR_SPACE_YCBCR601_LIMITED; 5383 else 5384 color_space = COLOR_SPACE_YCBCR601; 5385 break; 5386 case DRM_MODE_COLORIMETRY_BT709_YCC: 5387 if (dc_crtc_timing->flags.Y_ONLY) 5388 color_space = COLOR_SPACE_YCBCR709_LIMITED; 5389 else 5390 color_space = COLOR_SPACE_YCBCR709; 5391 break; 5392 case DRM_MODE_COLORIMETRY_OPRGB: 5393 color_space = COLOR_SPACE_ADOBERGB; 5394 break; 5395 case DRM_MODE_COLORIMETRY_BT2020_RGB: 5396 case DRM_MODE_COLORIMETRY_BT2020_YCC: 5397 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 5398 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 5399 else 5400 color_space = COLOR_SPACE_2020_YCBCR; 5401 break; 5402 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 5403 default: 5404 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 5405 color_space = COLOR_SPACE_SRGB; 5406 /* 5407 * 27030khz is the separation point between HDTV and SDTV 5408 * according to HDMI spec, we use YCbCr709 and YCbCr601 5409 * respectively 5410 */ 5411 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 5412 if (dc_crtc_timing->flags.Y_ONLY) 5413 color_space = 5414 COLOR_SPACE_YCBCR709_LIMITED; 5415 else 5416 color_space = COLOR_SPACE_YCBCR709; 5417 } else { 5418 if (dc_crtc_timing->flags.Y_ONLY) 5419 color_space = 5420 COLOR_SPACE_YCBCR601_LIMITED; 5421 else 5422 color_space = COLOR_SPACE_YCBCR601; 5423 } 5424 break; 5425 } 5426 5427 return color_space; 5428 } 5429 5430 static bool adjust_colour_depth_from_display_info( 5431 struct dc_crtc_timing *timing_out, 5432 const struct drm_display_info *info) 5433 { 5434 enum dc_color_depth depth = timing_out->display_color_depth; 5435 int normalized_clk; 5436 5437 do { 5438 normalized_clk = timing_out->pix_clk_100hz / 10; 5439 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5440 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5441 normalized_clk /= 2; 5442 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5443 switch (depth) { 5444 case COLOR_DEPTH_888: 5445 break; 5446 case COLOR_DEPTH_101010: 5447 normalized_clk = (normalized_clk * 30) / 24; 5448 break; 5449 case COLOR_DEPTH_121212: 5450 normalized_clk = (normalized_clk * 36) / 24; 5451 break; 5452 case COLOR_DEPTH_161616: 5453 normalized_clk = (normalized_clk * 48) / 24; 5454 break; 5455 default: 5456 /* The above depths are the only ones valid for HDMI. */ 5457 return false; 5458 } 5459 if (normalized_clk <= info->max_tmds_clock) { 5460 timing_out->display_color_depth = depth; 5461 return true; 5462 } 5463 } while (--depth > COLOR_DEPTH_666); 5464 return false; 5465 } 5466 5467 static void fill_stream_properties_from_drm_display_mode( 5468 struct dc_stream_state *stream, 5469 const struct drm_display_mode *mode_in, 5470 const struct drm_connector *connector, 5471 const struct drm_connector_state *connector_state, 5472 const struct dc_stream_state *old_stream, 5473 int requested_bpc) 5474 { 5475 struct dc_crtc_timing *timing_out = &stream->timing; 5476 const struct drm_display_info *info = &connector->display_info; 5477 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5478 struct hdmi_vendor_infoframe hv_frame; 5479 struct hdmi_avi_infoframe avi_frame; 5480 5481 memset(&hv_frame, 0, sizeof(hv_frame)); 5482 memset(&avi_frame, 0, sizeof(avi_frame)); 5483 5484 timing_out->h_border_left = 0; 5485 timing_out->h_border_right = 0; 5486 timing_out->v_border_top = 0; 5487 timing_out->v_border_bottom = 0; 5488 /* TODO: un-hardcode */ 5489 if (drm_mode_is_420_only(info, mode_in) 5490 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5491 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5492 else if (drm_mode_is_420_also(info, mode_in) 5493 && aconnector->force_yuv420_output) 5494 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5495 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5496 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5497 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5498 else 5499 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5500 5501 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5502 timing_out->display_color_depth = convert_color_depth_from_display_info( 5503 connector, 5504 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5505 requested_bpc); 5506 timing_out->scan_type = SCANNING_TYPE_NODATA; 5507 timing_out->hdmi_vic = 0; 5508 5509 if (old_stream) { 5510 timing_out->vic = old_stream->timing.vic; 5511 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5512 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5513 } else { 5514 timing_out->vic = drm_match_cea_mode(mode_in); 5515 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5516 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5517 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5518 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5519 } 5520 5521 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5522 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5523 timing_out->vic = avi_frame.video_code; 5524 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5525 timing_out->hdmi_vic = hv_frame.vic; 5526 } 5527 5528 if (is_freesync_video_mode(mode_in, aconnector)) { 5529 timing_out->h_addressable = mode_in->hdisplay; 5530 timing_out->h_total = mode_in->htotal; 5531 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5532 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5533 timing_out->v_total = mode_in->vtotal; 5534 timing_out->v_addressable = mode_in->vdisplay; 5535 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5536 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5537 timing_out->pix_clk_100hz = mode_in->clock * 10; 5538 } else { 5539 timing_out->h_addressable = mode_in->crtc_hdisplay; 5540 timing_out->h_total = mode_in->crtc_htotal; 5541 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5542 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5543 timing_out->v_total = mode_in->crtc_vtotal; 5544 timing_out->v_addressable = mode_in->crtc_vdisplay; 5545 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5546 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5547 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5548 } 5549 5550 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5551 5552 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5553 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5554 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5555 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5556 drm_mode_is_420_also(info, mode_in) && 5557 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5558 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5559 adjust_colour_depth_from_display_info(timing_out, info); 5560 } 5561 } 5562 5563 stream->output_color_space = get_output_color_space(timing_out, connector_state); 5564 } 5565 5566 static void fill_audio_info(struct audio_info *audio_info, 5567 const struct drm_connector *drm_connector, 5568 const struct dc_sink *dc_sink) 5569 { 5570 int i = 0; 5571 int cea_revision = 0; 5572 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5573 5574 audio_info->manufacture_id = edid_caps->manufacturer_id; 5575 audio_info->product_id = edid_caps->product_id; 5576 5577 cea_revision = drm_connector->display_info.cea_rev; 5578 5579 strscpy(audio_info->display_name, 5580 edid_caps->display_name, 5581 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5582 5583 if (cea_revision >= 3) { 5584 audio_info->mode_count = edid_caps->audio_mode_count; 5585 5586 for (i = 0; i < audio_info->mode_count; ++i) { 5587 audio_info->modes[i].format_code = 5588 (enum audio_format_code) 5589 (edid_caps->audio_modes[i].format_code); 5590 audio_info->modes[i].channel_count = 5591 edid_caps->audio_modes[i].channel_count; 5592 audio_info->modes[i].sample_rates.all = 5593 edid_caps->audio_modes[i].sample_rate; 5594 audio_info->modes[i].sample_size = 5595 edid_caps->audio_modes[i].sample_size; 5596 } 5597 } 5598 5599 audio_info->flags.all = edid_caps->speaker_flags; 5600 5601 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5602 if (drm_connector->latency_present[0]) { 5603 audio_info->video_latency = drm_connector->video_latency[0]; 5604 audio_info->audio_latency = drm_connector->audio_latency[0]; 5605 } 5606 5607 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5608 5609 } 5610 5611 static void 5612 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5613 struct drm_display_mode *dst_mode) 5614 { 5615 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5616 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5617 dst_mode->crtc_clock = src_mode->crtc_clock; 5618 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5619 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5620 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5621 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5622 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5623 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5624 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5625 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5626 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5627 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5628 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5629 } 5630 5631 static void 5632 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5633 const struct drm_display_mode *native_mode, 5634 bool scale_enabled) 5635 { 5636 if (scale_enabled) { 5637 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5638 } else if (native_mode->clock == drm_mode->clock && 5639 native_mode->htotal == drm_mode->htotal && 5640 native_mode->vtotal == drm_mode->vtotal) { 5641 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5642 } else { 5643 /* no scaling nor amdgpu inserted, no need to patch */ 5644 } 5645 } 5646 5647 static struct dc_sink * 5648 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5649 { 5650 struct dc_sink_init_data sink_init_data = { 0 }; 5651 struct dc_sink *sink = NULL; 5652 5653 sink_init_data.link = aconnector->dc_link; 5654 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5655 5656 sink = dc_sink_create(&sink_init_data); 5657 if (!sink) { 5658 DRM_ERROR("Failed to create sink!\n"); 5659 return NULL; 5660 } 5661 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5662 5663 return sink; 5664 } 5665 5666 static void set_multisync_trigger_params( 5667 struct dc_stream_state *stream) 5668 { 5669 struct dc_stream_state *master = NULL; 5670 5671 if (stream->triggered_crtc_reset.enabled) { 5672 master = stream->triggered_crtc_reset.event_source; 5673 stream->triggered_crtc_reset.event = 5674 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5675 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5676 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5677 } 5678 } 5679 5680 static void set_master_stream(struct dc_stream_state *stream_set[], 5681 int stream_count) 5682 { 5683 int j, highest_rfr = 0, master_stream = 0; 5684 5685 for (j = 0; j < stream_count; j++) { 5686 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5687 int refresh_rate = 0; 5688 5689 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5690 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5691 if (refresh_rate > highest_rfr) { 5692 highest_rfr = refresh_rate; 5693 master_stream = j; 5694 } 5695 } 5696 } 5697 for (j = 0; j < stream_count; j++) { 5698 if (stream_set[j]) 5699 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5700 } 5701 } 5702 5703 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5704 { 5705 int i = 0; 5706 struct dc_stream_state *stream; 5707 5708 if (context->stream_count < 2) 5709 return; 5710 for (i = 0; i < context->stream_count ; i++) { 5711 if (!context->streams[i]) 5712 continue; 5713 /* 5714 * TODO: add a function to read AMD VSDB bits and set 5715 * crtc_sync_master.multi_sync_enabled flag 5716 * For now it's set to false 5717 */ 5718 } 5719 5720 set_master_stream(context->streams, context->stream_count); 5721 5722 for (i = 0; i < context->stream_count ; i++) { 5723 stream = context->streams[i]; 5724 5725 if (!stream) 5726 continue; 5727 5728 set_multisync_trigger_params(stream); 5729 } 5730 } 5731 5732 /** 5733 * DOC: FreeSync Video 5734 * 5735 * When a userspace application wants to play a video, the content follows a 5736 * standard format definition that usually specifies the FPS for that format. 5737 * The below list illustrates some video format and the expected FPS, 5738 * respectively: 5739 * 5740 * - TV/NTSC (23.976 FPS) 5741 * - Cinema (24 FPS) 5742 * - TV/PAL (25 FPS) 5743 * - TV/NTSC (29.97 FPS) 5744 * - TV/NTSC (30 FPS) 5745 * - Cinema HFR (48 FPS) 5746 * - TV/PAL (50 FPS) 5747 * - Commonly used (60 FPS) 5748 * - Multiples of 24 (48,72,96 FPS) 5749 * 5750 * The list of standards video format is not huge and can be added to the 5751 * connector modeset list beforehand. With that, userspace can leverage 5752 * FreeSync to extends the front porch in order to attain the target refresh 5753 * rate. Such a switch will happen seamlessly, without screen blanking or 5754 * reprogramming of the output in any other way. If the userspace requests a 5755 * modesetting change compatible with FreeSync modes that only differ in the 5756 * refresh rate, DC will skip the full update and avoid blink during the 5757 * transition. For example, the video player can change the modesetting from 5758 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5759 * causing any display blink. This same concept can be applied to a mode 5760 * setting change. 5761 */ 5762 static struct drm_display_mode * 5763 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5764 bool use_probed_modes) 5765 { 5766 struct drm_display_mode *m, *m_pref = NULL; 5767 u16 current_refresh, highest_refresh; 5768 struct list_head *list_head = use_probed_modes ? 5769 &aconnector->base.probed_modes : 5770 &aconnector->base.modes; 5771 5772 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 5773 return NULL; 5774 5775 if (aconnector->freesync_vid_base.clock != 0) 5776 return &aconnector->freesync_vid_base; 5777 5778 /* Find the preferred mode */ 5779 list_for_each_entry(m, list_head, head) { 5780 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5781 m_pref = m; 5782 break; 5783 } 5784 } 5785 5786 if (!m_pref) { 5787 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5788 m_pref = list_first_entry_or_null( 5789 &aconnector->base.modes, struct drm_display_mode, head); 5790 if (!m_pref) { 5791 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5792 return NULL; 5793 } 5794 } 5795 5796 highest_refresh = drm_mode_vrefresh(m_pref); 5797 5798 /* 5799 * Find the mode with highest refresh rate with same resolution. 5800 * For some monitors, preferred mode is not the mode with highest 5801 * supported refresh rate. 5802 */ 5803 list_for_each_entry(m, list_head, head) { 5804 current_refresh = drm_mode_vrefresh(m); 5805 5806 if (m->hdisplay == m_pref->hdisplay && 5807 m->vdisplay == m_pref->vdisplay && 5808 highest_refresh < current_refresh) { 5809 highest_refresh = current_refresh; 5810 m_pref = m; 5811 } 5812 } 5813 5814 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5815 return m_pref; 5816 } 5817 5818 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5819 struct amdgpu_dm_connector *aconnector) 5820 { 5821 struct drm_display_mode *high_mode; 5822 int timing_diff; 5823 5824 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5825 if (!high_mode || !mode) 5826 return false; 5827 5828 timing_diff = high_mode->vtotal - mode->vtotal; 5829 5830 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5831 high_mode->hdisplay != mode->hdisplay || 5832 high_mode->vdisplay != mode->vdisplay || 5833 high_mode->hsync_start != mode->hsync_start || 5834 high_mode->hsync_end != mode->hsync_end || 5835 high_mode->htotal != mode->htotal || 5836 high_mode->hskew != mode->hskew || 5837 high_mode->vscan != mode->vscan || 5838 high_mode->vsync_start - mode->vsync_start != timing_diff || 5839 high_mode->vsync_end - mode->vsync_end != timing_diff) 5840 return false; 5841 else 5842 return true; 5843 } 5844 5845 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5846 struct dc_sink *sink, struct dc_stream_state *stream, 5847 struct dsc_dec_dpcd_caps *dsc_caps) 5848 { 5849 stream->timing.flags.DSC = 0; 5850 dsc_caps->is_dsc_supported = false; 5851 5852 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5853 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5854 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5855 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5856 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5857 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5858 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5859 dsc_caps); 5860 } 5861 } 5862 5863 5864 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5865 struct dc_sink *sink, struct dc_stream_state *stream, 5866 struct dsc_dec_dpcd_caps *dsc_caps, 5867 uint32_t max_dsc_target_bpp_limit_override) 5868 { 5869 const struct dc_link_settings *verified_link_cap = NULL; 5870 u32 link_bw_in_kbps; 5871 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5872 struct dc *dc = sink->ctx->dc; 5873 struct dc_dsc_bw_range bw_range = {0}; 5874 struct dc_dsc_config dsc_cfg = {0}; 5875 struct dc_dsc_config_options dsc_options = {0}; 5876 5877 dc_dsc_get_default_config_option(dc, &dsc_options); 5878 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5879 5880 verified_link_cap = dc_link_get_link_cap(stream->link); 5881 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5882 edp_min_bpp_x16 = 8 * 16; 5883 edp_max_bpp_x16 = 8 * 16; 5884 5885 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5886 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5887 5888 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5889 edp_min_bpp_x16 = edp_max_bpp_x16; 5890 5891 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5892 dc->debug.dsc_min_slice_height_override, 5893 edp_min_bpp_x16, edp_max_bpp_x16, 5894 dsc_caps, 5895 &stream->timing, 5896 dc_link_get_highest_encoding_format(aconnector->dc_link), 5897 &bw_range)) { 5898 5899 if (bw_range.max_kbps < link_bw_in_kbps) { 5900 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5901 dsc_caps, 5902 &dsc_options, 5903 0, 5904 &stream->timing, 5905 dc_link_get_highest_encoding_format(aconnector->dc_link), 5906 &dsc_cfg)) { 5907 stream->timing.dsc_cfg = dsc_cfg; 5908 stream->timing.flags.DSC = 1; 5909 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5910 } 5911 return; 5912 } 5913 } 5914 5915 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5916 dsc_caps, 5917 &dsc_options, 5918 link_bw_in_kbps, 5919 &stream->timing, 5920 dc_link_get_highest_encoding_format(aconnector->dc_link), 5921 &dsc_cfg)) { 5922 stream->timing.dsc_cfg = dsc_cfg; 5923 stream->timing.flags.DSC = 1; 5924 } 5925 } 5926 5927 5928 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5929 struct dc_sink *sink, struct dc_stream_state *stream, 5930 struct dsc_dec_dpcd_caps *dsc_caps) 5931 { 5932 struct drm_connector *drm_connector = &aconnector->base; 5933 u32 link_bandwidth_kbps; 5934 struct dc *dc = sink->ctx->dc; 5935 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5936 u32 dsc_max_supported_bw_in_kbps; 5937 u32 max_dsc_target_bpp_limit_override = 5938 drm_connector->display_info.max_dsc_bpp; 5939 struct dc_dsc_config_options dsc_options = {0}; 5940 5941 dc_dsc_get_default_config_option(dc, &dsc_options); 5942 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5943 5944 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5945 dc_link_get_link_cap(aconnector->dc_link)); 5946 5947 /* Set DSC policy according to dsc_clock_en */ 5948 dc_dsc_policy_set_enable_dsc_when_not_needed( 5949 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5950 5951 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5952 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5953 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5954 5955 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5956 5957 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5958 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5959 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5960 dsc_caps, 5961 &dsc_options, 5962 link_bandwidth_kbps, 5963 &stream->timing, 5964 dc_link_get_highest_encoding_format(aconnector->dc_link), 5965 &stream->timing.dsc_cfg)) { 5966 stream->timing.flags.DSC = 1; 5967 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5968 } 5969 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5970 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 5971 dc_link_get_highest_encoding_format(aconnector->dc_link)); 5972 max_supported_bw_in_kbps = link_bandwidth_kbps; 5973 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5974 5975 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5976 max_supported_bw_in_kbps > 0 && 5977 dsc_max_supported_bw_in_kbps > 0) 5978 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5979 dsc_caps, 5980 &dsc_options, 5981 dsc_max_supported_bw_in_kbps, 5982 &stream->timing, 5983 dc_link_get_highest_encoding_format(aconnector->dc_link), 5984 &stream->timing.dsc_cfg)) { 5985 stream->timing.flags.DSC = 1; 5986 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5987 __func__, drm_connector->name); 5988 } 5989 } 5990 } 5991 5992 /* Overwrite the stream flag if DSC is enabled through debugfs */ 5993 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 5994 stream->timing.flags.DSC = 1; 5995 5996 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 5997 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 5998 5999 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6000 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6001 6002 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6003 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6004 } 6005 6006 static struct dc_stream_state * 6007 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6008 const struct drm_display_mode *drm_mode, 6009 const struct dm_connector_state *dm_state, 6010 const struct dc_stream_state *old_stream, 6011 int requested_bpc) 6012 { 6013 struct drm_display_mode *preferred_mode = NULL; 6014 struct drm_connector *drm_connector; 6015 const struct drm_connector_state *con_state = &dm_state->base; 6016 struct dc_stream_state *stream = NULL; 6017 struct drm_display_mode mode; 6018 struct drm_display_mode saved_mode; 6019 struct drm_display_mode *freesync_mode = NULL; 6020 bool native_mode_found = false; 6021 bool recalculate_timing = false; 6022 bool scale = dm_state->scaling != RMX_OFF; 6023 int mode_refresh; 6024 int preferred_refresh = 0; 6025 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6026 struct dsc_dec_dpcd_caps dsc_caps; 6027 6028 struct dc_sink *sink = NULL; 6029 6030 drm_mode_init(&mode, drm_mode); 6031 memset(&saved_mode, 0, sizeof(saved_mode)); 6032 6033 if (aconnector == NULL) { 6034 DRM_ERROR("aconnector is NULL!\n"); 6035 return stream; 6036 } 6037 6038 drm_connector = &aconnector->base; 6039 6040 if (!aconnector->dc_sink) { 6041 sink = create_fake_sink(aconnector); 6042 if (!sink) 6043 return stream; 6044 } else { 6045 sink = aconnector->dc_sink; 6046 dc_sink_retain(sink); 6047 } 6048 6049 stream = dc_create_stream_for_sink(sink); 6050 6051 if (stream == NULL) { 6052 DRM_ERROR("Failed to create stream for sink!\n"); 6053 goto finish; 6054 } 6055 6056 stream->dm_stream_context = aconnector; 6057 6058 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 6059 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 6060 6061 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 6062 /* Search for preferred mode */ 6063 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 6064 native_mode_found = true; 6065 break; 6066 } 6067 } 6068 if (!native_mode_found) 6069 preferred_mode = list_first_entry_or_null( 6070 &aconnector->base.modes, 6071 struct drm_display_mode, 6072 head); 6073 6074 mode_refresh = drm_mode_vrefresh(&mode); 6075 6076 if (preferred_mode == NULL) { 6077 /* 6078 * This may not be an error, the use case is when we have no 6079 * usermode calls to reset and set mode upon hotplug. In this 6080 * case, we call set mode ourselves to restore the previous mode 6081 * and the modelist may not be filled in time. 6082 */ 6083 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6084 } else { 6085 recalculate_timing = is_freesync_video_mode(&mode, aconnector); 6086 if (recalculate_timing) { 6087 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6088 drm_mode_copy(&saved_mode, &mode); 6089 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 6090 drm_mode_copy(&mode, freesync_mode); 6091 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 6092 } else { 6093 decide_crtc_timing_for_drm_display_mode( 6094 &mode, preferred_mode, scale); 6095 6096 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6097 } 6098 } 6099 6100 if (recalculate_timing) 6101 drm_mode_set_crtcinfo(&saved_mode, 0); 6102 6103 /* 6104 * If scaling is enabled and refresh rate didn't change 6105 * we copy the vic and polarities of the old timings 6106 */ 6107 if (!scale || mode_refresh != preferred_refresh) 6108 fill_stream_properties_from_drm_display_mode( 6109 stream, &mode, &aconnector->base, con_state, NULL, 6110 requested_bpc); 6111 else 6112 fill_stream_properties_from_drm_display_mode( 6113 stream, &mode, &aconnector->base, con_state, old_stream, 6114 requested_bpc); 6115 6116 if (aconnector->timing_changed) { 6117 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6118 __func__, 6119 stream->timing.display_color_depth, 6120 aconnector->timing_requested->display_color_depth); 6121 stream->timing = *aconnector->timing_requested; 6122 } 6123 6124 /* SST DSC determination policy */ 6125 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6126 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6127 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6128 6129 update_stream_scaling_settings(&mode, dm_state, stream); 6130 6131 fill_audio_info( 6132 &stream->audio_info, 6133 drm_connector, 6134 sink); 6135 6136 update_stream_signal(stream, sink); 6137 6138 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6139 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6140 6141 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 6142 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 6143 stream->signal == SIGNAL_TYPE_EDP) { 6144 // 6145 // should decide stream support vsc sdp colorimetry capability 6146 // before building vsc info packet 6147 // 6148 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 6149 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED; 6150 6151 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6152 tf = TRANSFER_FUNC_GAMMA_22; 6153 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6154 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6155 6156 } 6157 finish: 6158 dc_sink_release(sink); 6159 6160 return stream; 6161 } 6162 6163 static enum drm_connector_status 6164 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6165 { 6166 bool connected; 6167 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6168 6169 /* 6170 * Notes: 6171 * 1. This interface is NOT called in context of HPD irq. 6172 * 2. This interface *is called* in context of user-mode ioctl. Which 6173 * makes it a bad place for *any* MST-related activity. 6174 */ 6175 6176 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6177 !aconnector->fake_enable) 6178 connected = (aconnector->dc_sink != NULL); 6179 else 6180 connected = (aconnector->base.force == DRM_FORCE_ON || 6181 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6182 6183 update_subconnector_property(aconnector); 6184 6185 return (connected ? connector_status_connected : 6186 connector_status_disconnected); 6187 } 6188 6189 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6190 struct drm_connector_state *connector_state, 6191 struct drm_property *property, 6192 uint64_t val) 6193 { 6194 struct drm_device *dev = connector->dev; 6195 struct amdgpu_device *adev = drm_to_adev(dev); 6196 struct dm_connector_state *dm_old_state = 6197 to_dm_connector_state(connector->state); 6198 struct dm_connector_state *dm_new_state = 6199 to_dm_connector_state(connector_state); 6200 6201 int ret = -EINVAL; 6202 6203 if (property == dev->mode_config.scaling_mode_property) { 6204 enum amdgpu_rmx_type rmx_type; 6205 6206 switch (val) { 6207 case DRM_MODE_SCALE_CENTER: 6208 rmx_type = RMX_CENTER; 6209 break; 6210 case DRM_MODE_SCALE_ASPECT: 6211 rmx_type = RMX_ASPECT; 6212 break; 6213 case DRM_MODE_SCALE_FULLSCREEN: 6214 rmx_type = RMX_FULL; 6215 break; 6216 case DRM_MODE_SCALE_NONE: 6217 default: 6218 rmx_type = RMX_OFF; 6219 break; 6220 } 6221 6222 if (dm_old_state->scaling == rmx_type) 6223 return 0; 6224 6225 dm_new_state->scaling = rmx_type; 6226 ret = 0; 6227 } else if (property == adev->mode_info.underscan_hborder_property) { 6228 dm_new_state->underscan_hborder = val; 6229 ret = 0; 6230 } else if (property == adev->mode_info.underscan_vborder_property) { 6231 dm_new_state->underscan_vborder = val; 6232 ret = 0; 6233 } else if (property == adev->mode_info.underscan_property) { 6234 dm_new_state->underscan_enable = val; 6235 ret = 0; 6236 } else if (property == adev->mode_info.abm_level_property) { 6237 dm_new_state->abm_level = val ?: ABM_LEVEL_IMMEDIATE_DISABLE; 6238 ret = 0; 6239 } 6240 6241 return ret; 6242 } 6243 6244 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6245 const struct drm_connector_state *state, 6246 struct drm_property *property, 6247 uint64_t *val) 6248 { 6249 struct drm_device *dev = connector->dev; 6250 struct amdgpu_device *adev = drm_to_adev(dev); 6251 struct dm_connector_state *dm_state = 6252 to_dm_connector_state(state); 6253 int ret = -EINVAL; 6254 6255 if (property == dev->mode_config.scaling_mode_property) { 6256 switch (dm_state->scaling) { 6257 case RMX_CENTER: 6258 *val = DRM_MODE_SCALE_CENTER; 6259 break; 6260 case RMX_ASPECT: 6261 *val = DRM_MODE_SCALE_ASPECT; 6262 break; 6263 case RMX_FULL: 6264 *val = DRM_MODE_SCALE_FULLSCREEN; 6265 break; 6266 case RMX_OFF: 6267 default: 6268 *val = DRM_MODE_SCALE_NONE; 6269 break; 6270 } 6271 ret = 0; 6272 } else if (property == adev->mode_info.underscan_hborder_property) { 6273 *val = dm_state->underscan_hborder; 6274 ret = 0; 6275 } else if (property == adev->mode_info.underscan_vborder_property) { 6276 *val = dm_state->underscan_vborder; 6277 ret = 0; 6278 } else if (property == adev->mode_info.underscan_property) { 6279 *val = dm_state->underscan_enable; 6280 ret = 0; 6281 } else if (property == adev->mode_info.abm_level_property) { 6282 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ? 6283 dm_state->abm_level : 0; 6284 ret = 0; 6285 } 6286 6287 return ret; 6288 } 6289 6290 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6291 { 6292 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6293 6294 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6295 } 6296 6297 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6298 { 6299 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6300 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6301 struct amdgpu_display_manager *dm = &adev->dm; 6302 6303 /* 6304 * Call only if mst_mgr was initialized before since it's not done 6305 * for all connector types. 6306 */ 6307 if (aconnector->mst_mgr.dev) 6308 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6309 6310 if (aconnector->bl_idx != -1) { 6311 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6312 dm->backlight_dev[aconnector->bl_idx] = NULL; 6313 } 6314 6315 if (aconnector->dc_em_sink) 6316 dc_sink_release(aconnector->dc_em_sink); 6317 aconnector->dc_em_sink = NULL; 6318 if (aconnector->dc_sink) 6319 dc_sink_release(aconnector->dc_sink); 6320 aconnector->dc_sink = NULL; 6321 6322 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6323 drm_connector_unregister(connector); 6324 drm_connector_cleanup(connector); 6325 if (aconnector->i2c) { 6326 i2c_del_adapter(&aconnector->i2c->base); 6327 kfree(aconnector->i2c); 6328 } 6329 kfree(aconnector->dm_dp_aux.aux.name); 6330 6331 kfree(connector); 6332 } 6333 6334 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6335 { 6336 struct dm_connector_state *state = 6337 to_dm_connector_state(connector->state); 6338 6339 if (connector->state) 6340 __drm_atomic_helper_connector_destroy_state(connector->state); 6341 6342 kfree(state); 6343 6344 state = kzalloc(sizeof(*state), GFP_KERNEL); 6345 6346 if (state) { 6347 state->scaling = RMX_OFF; 6348 state->underscan_enable = false; 6349 state->underscan_hborder = 0; 6350 state->underscan_vborder = 0; 6351 state->base.max_requested_bpc = 8; 6352 state->vcpi_slots = 0; 6353 state->pbn = 0; 6354 6355 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6356 state->abm_level = amdgpu_dm_abm_level ?: 6357 ABM_LEVEL_IMMEDIATE_DISABLE; 6358 6359 __drm_atomic_helper_connector_reset(connector, &state->base); 6360 } 6361 } 6362 6363 struct drm_connector_state * 6364 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6365 { 6366 struct dm_connector_state *state = 6367 to_dm_connector_state(connector->state); 6368 6369 struct dm_connector_state *new_state = 6370 kmemdup(state, sizeof(*state), GFP_KERNEL); 6371 6372 if (!new_state) 6373 return NULL; 6374 6375 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6376 6377 new_state->freesync_capable = state->freesync_capable; 6378 new_state->abm_level = state->abm_level; 6379 new_state->scaling = state->scaling; 6380 new_state->underscan_enable = state->underscan_enable; 6381 new_state->underscan_hborder = state->underscan_hborder; 6382 new_state->underscan_vborder = state->underscan_vborder; 6383 new_state->vcpi_slots = state->vcpi_slots; 6384 new_state->pbn = state->pbn; 6385 return &new_state->base; 6386 } 6387 6388 static int 6389 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6390 { 6391 struct amdgpu_dm_connector *amdgpu_dm_connector = 6392 to_amdgpu_dm_connector(connector); 6393 int r; 6394 6395 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6396 6397 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6398 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6399 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6400 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6401 if (r) 6402 return r; 6403 } 6404 6405 #if defined(CONFIG_DEBUG_FS) 6406 connector_debugfs_init(amdgpu_dm_connector); 6407 #endif 6408 6409 return 0; 6410 } 6411 6412 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 6413 { 6414 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6415 struct dc_link *dc_link = aconnector->dc_link; 6416 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 6417 struct edid *edid; 6418 6419 if (!connector->edid_override) 6420 return; 6421 6422 drm_edid_override_connector_update(&aconnector->base); 6423 edid = aconnector->base.edid_blob_ptr->data; 6424 aconnector->edid = edid; 6425 6426 /* Update emulated (virtual) sink's EDID */ 6427 if (dc_em_sink && dc_link) { 6428 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 6429 memmove(dc_em_sink->dc_edid.raw_edid, edid, (edid->extensions + 1) * EDID_LENGTH); 6430 dm_helpers_parse_edid_caps( 6431 dc_link, 6432 &dc_em_sink->dc_edid, 6433 &dc_em_sink->edid_caps); 6434 } 6435 } 6436 6437 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6438 .reset = amdgpu_dm_connector_funcs_reset, 6439 .detect = amdgpu_dm_connector_detect, 6440 .fill_modes = drm_helper_probe_single_connector_modes, 6441 .destroy = amdgpu_dm_connector_destroy, 6442 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6443 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6444 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6445 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6446 .late_register = amdgpu_dm_connector_late_register, 6447 .early_unregister = amdgpu_dm_connector_unregister, 6448 .force = amdgpu_dm_connector_funcs_force 6449 }; 6450 6451 static int get_modes(struct drm_connector *connector) 6452 { 6453 return amdgpu_dm_connector_get_modes(connector); 6454 } 6455 6456 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6457 { 6458 struct dc_sink_init_data init_params = { 6459 .link = aconnector->dc_link, 6460 .sink_signal = SIGNAL_TYPE_VIRTUAL 6461 }; 6462 struct edid *edid; 6463 6464 if (!aconnector->base.edid_blob_ptr) { 6465 /* if connector->edid_override valid, pass 6466 * it to edid_override to edid_blob_ptr 6467 */ 6468 6469 drm_edid_override_connector_update(&aconnector->base); 6470 6471 if (!aconnector->base.edid_blob_ptr) { 6472 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6473 aconnector->base.name); 6474 6475 aconnector->base.force = DRM_FORCE_OFF; 6476 return; 6477 } 6478 } 6479 6480 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6481 6482 aconnector->edid = edid; 6483 6484 aconnector->dc_em_sink = dc_link_add_remote_sink( 6485 aconnector->dc_link, 6486 (uint8_t *)edid, 6487 (edid->extensions + 1) * EDID_LENGTH, 6488 &init_params); 6489 6490 if (aconnector->base.force == DRM_FORCE_ON) { 6491 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6492 aconnector->dc_link->local_sink : 6493 aconnector->dc_em_sink; 6494 if (aconnector->dc_sink) 6495 dc_sink_retain(aconnector->dc_sink); 6496 } 6497 } 6498 6499 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6500 { 6501 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6502 6503 /* 6504 * In case of headless boot with force on for DP managed connector 6505 * Those settings have to be != 0 to get initial modeset 6506 */ 6507 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6508 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6509 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6510 } 6511 6512 create_eml_sink(aconnector); 6513 } 6514 6515 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6516 struct dc_stream_state *stream) 6517 { 6518 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6519 struct dc_plane_state *dc_plane_state = NULL; 6520 struct dc_state *dc_state = NULL; 6521 6522 if (!stream) 6523 goto cleanup; 6524 6525 dc_plane_state = dc_create_plane_state(dc); 6526 if (!dc_plane_state) 6527 goto cleanup; 6528 6529 dc_state = dc_create_state(dc); 6530 if (!dc_state) 6531 goto cleanup; 6532 6533 /* populate stream to plane */ 6534 dc_plane_state->src_rect.height = stream->src.height; 6535 dc_plane_state->src_rect.width = stream->src.width; 6536 dc_plane_state->dst_rect.height = stream->src.height; 6537 dc_plane_state->dst_rect.width = stream->src.width; 6538 dc_plane_state->clip_rect.height = stream->src.height; 6539 dc_plane_state->clip_rect.width = stream->src.width; 6540 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6541 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6542 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6543 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6544 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6545 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6546 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6547 dc_plane_state->rotation = ROTATION_ANGLE_0; 6548 dc_plane_state->is_tiling_rotated = false; 6549 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6550 6551 dc_result = dc_validate_stream(dc, stream); 6552 if (dc_result == DC_OK) 6553 dc_result = dc_validate_plane(dc, dc_plane_state); 6554 6555 if (dc_result == DC_OK) 6556 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6557 6558 if (dc_result == DC_OK && !dc_add_plane_to_context( 6559 dc, 6560 stream, 6561 dc_plane_state, 6562 dc_state)) 6563 dc_result = DC_FAIL_ATTACH_SURFACES; 6564 6565 if (dc_result == DC_OK) 6566 dc_result = dc_validate_global_state(dc, dc_state, true); 6567 6568 cleanup: 6569 if (dc_state) 6570 dc_release_state(dc_state); 6571 6572 if (dc_plane_state) 6573 dc_plane_state_release(dc_plane_state); 6574 6575 return dc_result; 6576 } 6577 6578 struct dc_stream_state * 6579 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6580 const struct drm_display_mode *drm_mode, 6581 const struct dm_connector_state *dm_state, 6582 const struct dc_stream_state *old_stream) 6583 { 6584 struct drm_connector *connector = &aconnector->base; 6585 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6586 struct dc_stream_state *stream; 6587 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6588 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6589 enum dc_status dc_result = DC_OK; 6590 6591 do { 6592 stream = create_stream_for_sink(aconnector, drm_mode, 6593 dm_state, old_stream, 6594 requested_bpc); 6595 if (stream == NULL) { 6596 DRM_ERROR("Failed to create stream for sink!\n"); 6597 break; 6598 } 6599 6600 dc_result = dc_validate_stream(adev->dm.dc, stream); 6601 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6602 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6603 6604 if (dc_result == DC_OK) 6605 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6606 6607 if (dc_result != DC_OK) { 6608 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6609 drm_mode->hdisplay, 6610 drm_mode->vdisplay, 6611 drm_mode->clock, 6612 dc_result, 6613 dc_status_to_str(dc_result)); 6614 6615 dc_stream_release(stream); 6616 stream = NULL; 6617 requested_bpc -= 2; /* lower bpc to retry validation */ 6618 } 6619 6620 } while (stream == NULL && requested_bpc >= 6); 6621 6622 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6623 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6624 6625 aconnector->force_yuv420_output = true; 6626 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6627 dm_state, old_stream); 6628 aconnector->force_yuv420_output = false; 6629 } 6630 6631 return stream; 6632 } 6633 6634 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6635 struct drm_display_mode *mode) 6636 { 6637 int result = MODE_ERROR; 6638 struct dc_sink *dc_sink; 6639 /* TODO: Unhardcode stream count */ 6640 struct dc_stream_state *stream; 6641 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6642 6643 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6644 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6645 return result; 6646 6647 /* 6648 * Only run this the first time mode_valid is called to initilialize 6649 * EDID mgmt 6650 */ 6651 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6652 !aconnector->dc_em_sink) 6653 handle_edid_mgmt(aconnector); 6654 6655 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6656 6657 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6658 aconnector->base.force != DRM_FORCE_ON) { 6659 DRM_ERROR("dc_sink is NULL!\n"); 6660 goto fail; 6661 } 6662 6663 drm_mode_set_crtcinfo(mode, 0); 6664 6665 stream = create_validate_stream_for_sink(aconnector, mode, 6666 to_dm_connector_state(connector->state), 6667 NULL); 6668 if (stream) { 6669 dc_stream_release(stream); 6670 result = MODE_OK; 6671 } 6672 6673 fail: 6674 /* TODO: error handling*/ 6675 return result; 6676 } 6677 6678 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6679 struct dc_info_packet *out) 6680 { 6681 struct hdmi_drm_infoframe frame; 6682 unsigned char buf[30]; /* 26 + 4 */ 6683 ssize_t len; 6684 int ret, i; 6685 6686 memset(out, 0, sizeof(*out)); 6687 6688 if (!state->hdr_output_metadata) 6689 return 0; 6690 6691 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6692 if (ret) 6693 return ret; 6694 6695 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6696 if (len < 0) 6697 return (int)len; 6698 6699 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6700 if (len != 30) 6701 return -EINVAL; 6702 6703 /* Prepare the infopacket for DC. */ 6704 switch (state->connector->connector_type) { 6705 case DRM_MODE_CONNECTOR_HDMIA: 6706 out->hb0 = 0x87; /* type */ 6707 out->hb1 = 0x01; /* version */ 6708 out->hb2 = 0x1A; /* length */ 6709 out->sb[0] = buf[3]; /* checksum */ 6710 i = 1; 6711 break; 6712 6713 case DRM_MODE_CONNECTOR_DisplayPort: 6714 case DRM_MODE_CONNECTOR_eDP: 6715 out->hb0 = 0x00; /* sdp id, zero */ 6716 out->hb1 = 0x87; /* type */ 6717 out->hb2 = 0x1D; /* payload len - 1 */ 6718 out->hb3 = (0x13 << 2); /* sdp version */ 6719 out->sb[0] = 0x01; /* version */ 6720 out->sb[1] = 0x1A; /* length */ 6721 i = 2; 6722 break; 6723 6724 default: 6725 return -EINVAL; 6726 } 6727 6728 memcpy(&out->sb[i], &buf[4], 26); 6729 out->valid = true; 6730 6731 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6732 sizeof(out->sb), false); 6733 6734 return 0; 6735 } 6736 6737 static int 6738 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6739 struct drm_atomic_state *state) 6740 { 6741 struct drm_connector_state *new_con_state = 6742 drm_atomic_get_new_connector_state(state, conn); 6743 struct drm_connector_state *old_con_state = 6744 drm_atomic_get_old_connector_state(state, conn); 6745 struct drm_crtc *crtc = new_con_state->crtc; 6746 struct drm_crtc_state *new_crtc_state; 6747 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6748 int ret; 6749 6750 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6751 6752 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6753 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6754 if (ret < 0) 6755 return ret; 6756 } 6757 6758 if (!crtc) 6759 return 0; 6760 6761 if (new_con_state->colorspace != old_con_state->colorspace) { 6762 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6763 if (IS_ERR(new_crtc_state)) 6764 return PTR_ERR(new_crtc_state); 6765 6766 new_crtc_state->mode_changed = true; 6767 } 6768 6769 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6770 struct dc_info_packet hdr_infopacket; 6771 6772 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6773 if (ret) 6774 return ret; 6775 6776 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6777 if (IS_ERR(new_crtc_state)) 6778 return PTR_ERR(new_crtc_state); 6779 6780 /* 6781 * DC considers the stream backends changed if the 6782 * static metadata changes. Forcing the modeset also 6783 * gives a simple way for userspace to switch from 6784 * 8bpc to 10bpc when setting the metadata to enter 6785 * or exit HDR. 6786 * 6787 * Changing the static metadata after it's been 6788 * set is permissible, however. So only force a 6789 * modeset if we're entering or exiting HDR. 6790 */ 6791 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 6792 !old_con_state->hdr_output_metadata || 6793 !new_con_state->hdr_output_metadata; 6794 } 6795 6796 return 0; 6797 } 6798 6799 static const struct drm_connector_helper_funcs 6800 amdgpu_dm_connector_helper_funcs = { 6801 /* 6802 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6803 * modes will be filtered by drm_mode_validate_size(), and those modes 6804 * are missing after user start lightdm. So we need to renew modes list. 6805 * in get_modes call back, not just return the modes count 6806 */ 6807 .get_modes = get_modes, 6808 .mode_valid = amdgpu_dm_connector_mode_valid, 6809 .atomic_check = amdgpu_dm_connector_atomic_check, 6810 }; 6811 6812 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6813 { 6814 6815 } 6816 6817 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6818 { 6819 switch (display_color_depth) { 6820 case COLOR_DEPTH_666: 6821 return 6; 6822 case COLOR_DEPTH_888: 6823 return 8; 6824 case COLOR_DEPTH_101010: 6825 return 10; 6826 case COLOR_DEPTH_121212: 6827 return 12; 6828 case COLOR_DEPTH_141414: 6829 return 14; 6830 case COLOR_DEPTH_161616: 6831 return 16; 6832 default: 6833 break; 6834 } 6835 return 0; 6836 } 6837 6838 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6839 struct drm_crtc_state *crtc_state, 6840 struct drm_connector_state *conn_state) 6841 { 6842 struct drm_atomic_state *state = crtc_state->state; 6843 struct drm_connector *connector = conn_state->connector; 6844 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6845 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6846 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6847 struct drm_dp_mst_topology_mgr *mst_mgr; 6848 struct drm_dp_mst_port *mst_port; 6849 struct drm_dp_mst_topology_state *mst_state; 6850 enum dc_color_depth color_depth; 6851 int clock, bpp = 0; 6852 bool is_y420 = false; 6853 6854 if (!aconnector->mst_output_port) 6855 return 0; 6856 6857 mst_port = aconnector->mst_output_port; 6858 mst_mgr = &aconnector->mst_root->mst_mgr; 6859 6860 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6861 return 0; 6862 6863 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6864 if (IS_ERR(mst_state)) 6865 return PTR_ERR(mst_state); 6866 6867 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6868 6869 if (!state->duplicated) { 6870 int max_bpc = conn_state->max_requested_bpc; 6871 6872 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6873 aconnector->force_yuv420_output; 6874 color_depth = convert_color_depth_from_display_info(connector, 6875 is_y420, 6876 max_bpc); 6877 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6878 clock = adjusted_mode->clock; 6879 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 6880 } 6881 6882 dm_new_connector_state->vcpi_slots = 6883 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6884 dm_new_connector_state->pbn); 6885 if (dm_new_connector_state->vcpi_slots < 0) { 6886 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6887 return dm_new_connector_state->vcpi_slots; 6888 } 6889 return 0; 6890 } 6891 6892 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6893 .disable = dm_encoder_helper_disable, 6894 .atomic_check = dm_encoder_helper_atomic_check 6895 }; 6896 6897 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6898 struct dc_state *dc_state, 6899 struct dsc_mst_fairness_vars *vars) 6900 { 6901 struct dc_stream_state *stream = NULL; 6902 struct drm_connector *connector; 6903 struct drm_connector_state *new_con_state; 6904 struct amdgpu_dm_connector *aconnector; 6905 struct dm_connector_state *dm_conn_state; 6906 int i, j, ret; 6907 int vcpi, pbn_div, pbn = 0, slot_num = 0; 6908 6909 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6910 6911 aconnector = to_amdgpu_dm_connector(connector); 6912 6913 if (!aconnector->mst_output_port) 6914 continue; 6915 6916 if (!new_con_state || !new_con_state->crtc) 6917 continue; 6918 6919 dm_conn_state = to_dm_connector_state(new_con_state); 6920 6921 for (j = 0; j < dc_state->stream_count; j++) { 6922 stream = dc_state->streams[j]; 6923 if (!stream) 6924 continue; 6925 6926 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6927 break; 6928 6929 stream = NULL; 6930 } 6931 6932 if (!stream) 6933 continue; 6934 6935 pbn_div = dm_mst_get_pbn_divider(stream->link); 6936 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6937 for (j = 0; j < dc_state->stream_count; j++) { 6938 if (vars[j].aconnector == aconnector) { 6939 pbn = vars[j].pbn; 6940 break; 6941 } 6942 } 6943 6944 if (j == dc_state->stream_count || pbn_div == 0) 6945 continue; 6946 6947 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6948 6949 if (stream->timing.flags.DSC != 1) { 6950 dm_conn_state->pbn = pbn; 6951 dm_conn_state->vcpi_slots = slot_num; 6952 6953 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6954 dm_conn_state->pbn, false); 6955 if (ret < 0) 6956 return ret; 6957 6958 continue; 6959 } 6960 6961 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6962 if (vcpi < 0) 6963 return vcpi; 6964 6965 dm_conn_state->pbn = pbn; 6966 dm_conn_state->vcpi_slots = vcpi; 6967 } 6968 return 0; 6969 } 6970 6971 static int to_drm_connector_type(enum amd_signal_type st) 6972 { 6973 switch (st) { 6974 case SIGNAL_TYPE_HDMI_TYPE_A: 6975 return DRM_MODE_CONNECTOR_HDMIA; 6976 case SIGNAL_TYPE_EDP: 6977 return DRM_MODE_CONNECTOR_eDP; 6978 case SIGNAL_TYPE_LVDS: 6979 return DRM_MODE_CONNECTOR_LVDS; 6980 case SIGNAL_TYPE_RGB: 6981 return DRM_MODE_CONNECTOR_VGA; 6982 case SIGNAL_TYPE_DISPLAY_PORT: 6983 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6984 return DRM_MODE_CONNECTOR_DisplayPort; 6985 case SIGNAL_TYPE_DVI_DUAL_LINK: 6986 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6987 return DRM_MODE_CONNECTOR_DVID; 6988 case SIGNAL_TYPE_VIRTUAL: 6989 return DRM_MODE_CONNECTOR_VIRTUAL; 6990 6991 default: 6992 return DRM_MODE_CONNECTOR_Unknown; 6993 } 6994 } 6995 6996 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 6997 { 6998 struct drm_encoder *encoder; 6999 7000 /* There is only one encoder per connector */ 7001 drm_connector_for_each_possible_encoder(connector, encoder) 7002 return encoder; 7003 7004 return NULL; 7005 } 7006 7007 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 7008 { 7009 struct drm_encoder *encoder; 7010 struct amdgpu_encoder *amdgpu_encoder; 7011 7012 encoder = amdgpu_dm_connector_to_encoder(connector); 7013 7014 if (encoder == NULL) 7015 return; 7016 7017 amdgpu_encoder = to_amdgpu_encoder(encoder); 7018 7019 amdgpu_encoder->native_mode.clock = 0; 7020 7021 if (!list_empty(&connector->probed_modes)) { 7022 struct drm_display_mode *preferred_mode = NULL; 7023 7024 list_for_each_entry(preferred_mode, 7025 &connector->probed_modes, 7026 head) { 7027 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 7028 amdgpu_encoder->native_mode = *preferred_mode; 7029 7030 break; 7031 } 7032 7033 } 7034 } 7035 7036 static struct drm_display_mode * 7037 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 7038 char *name, 7039 int hdisplay, int vdisplay) 7040 { 7041 struct drm_device *dev = encoder->dev; 7042 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7043 struct drm_display_mode *mode = NULL; 7044 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7045 7046 mode = drm_mode_duplicate(dev, native_mode); 7047 7048 if (mode == NULL) 7049 return NULL; 7050 7051 mode->hdisplay = hdisplay; 7052 mode->vdisplay = vdisplay; 7053 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7054 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 7055 7056 return mode; 7057 7058 } 7059 7060 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 7061 struct drm_connector *connector) 7062 { 7063 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7064 struct drm_display_mode *mode = NULL; 7065 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7066 struct amdgpu_dm_connector *amdgpu_dm_connector = 7067 to_amdgpu_dm_connector(connector); 7068 int i; 7069 int n; 7070 struct mode_size { 7071 char name[DRM_DISPLAY_MODE_LEN]; 7072 int w; 7073 int h; 7074 } common_modes[] = { 7075 { "640x480", 640, 480}, 7076 { "800x600", 800, 600}, 7077 { "1024x768", 1024, 768}, 7078 { "1280x720", 1280, 720}, 7079 { "1280x800", 1280, 800}, 7080 {"1280x1024", 1280, 1024}, 7081 { "1440x900", 1440, 900}, 7082 {"1680x1050", 1680, 1050}, 7083 {"1600x1200", 1600, 1200}, 7084 {"1920x1080", 1920, 1080}, 7085 {"1920x1200", 1920, 1200} 7086 }; 7087 7088 n = ARRAY_SIZE(common_modes); 7089 7090 for (i = 0; i < n; i++) { 7091 struct drm_display_mode *curmode = NULL; 7092 bool mode_existed = false; 7093 7094 if (common_modes[i].w > native_mode->hdisplay || 7095 common_modes[i].h > native_mode->vdisplay || 7096 (common_modes[i].w == native_mode->hdisplay && 7097 common_modes[i].h == native_mode->vdisplay)) 7098 continue; 7099 7100 list_for_each_entry(curmode, &connector->probed_modes, head) { 7101 if (common_modes[i].w == curmode->hdisplay && 7102 common_modes[i].h == curmode->vdisplay) { 7103 mode_existed = true; 7104 break; 7105 } 7106 } 7107 7108 if (mode_existed) 7109 continue; 7110 7111 mode = amdgpu_dm_create_common_mode(encoder, 7112 common_modes[i].name, common_modes[i].w, 7113 common_modes[i].h); 7114 if (!mode) 7115 continue; 7116 7117 drm_mode_probed_add(connector, mode); 7118 amdgpu_dm_connector->num_modes++; 7119 } 7120 } 7121 7122 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7123 { 7124 struct drm_encoder *encoder; 7125 struct amdgpu_encoder *amdgpu_encoder; 7126 const struct drm_display_mode *native_mode; 7127 7128 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7129 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7130 return; 7131 7132 mutex_lock(&connector->dev->mode_config.mutex); 7133 amdgpu_dm_connector_get_modes(connector); 7134 mutex_unlock(&connector->dev->mode_config.mutex); 7135 7136 encoder = amdgpu_dm_connector_to_encoder(connector); 7137 if (!encoder) 7138 return; 7139 7140 amdgpu_encoder = to_amdgpu_encoder(encoder); 7141 7142 native_mode = &amdgpu_encoder->native_mode; 7143 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7144 return; 7145 7146 drm_connector_set_panel_orientation_with_quirk(connector, 7147 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7148 native_mode->hdisplay, 7149 native_mode->vdisplay); 7150 } 7151 7152 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7153 struct edid *edid) 7154 { 7155 struct amdgpu_dm_connector *amdgpu_dm_connector = 7156 to_amdgpu_dm_connector(connector); 7157 7158 if (edid) { 7159 /* empty probed_modes */ 7160 INIT_LIST_HEAD(&connector->probed_modes); 7161 amdgpu_dm_connector->num_modes = 7162 drm_add_edid_modes(connector, edid); 7163 7164 /* sorting the probed modes before calling function 7165 * amdgpu_dm_get_native_mode() since EDID can have 7166 * more than one preferred mode. The modes that are 7167 * later in the probed mode list could be of higher 7168 * and preferred resolution. For example, 3840x2160 7169 * resolution in base EDID preferred timing and 4096x2160 7170 * preferred resolution in DID extension block later. 7171 */ 7172 drm_mode_sort(&connector->probed_modes); 7173 amdgpu_dm_get_native_mode(connector); 7174 7175 /* Freesync capabilities are reset by calling 7176 * drm_add_edid_modes() and need to be 7177 * restored here. 7178 */ 7179 amdgpu_dm_update_freesync_caps(connector, edid); 7180 } else { 7181 amdgpu_dm_connector->num_modes = 0; 7182 } 7183 } 7184 7185 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7186 struct drm_display_mode *mode) 7187 { 7188 struct drm_display_mode *m; 7189 7190 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 7191 if (drm_mode_equal(m, mode)) 7192 return true; 7193 } 7194 7195 return false; 7196 } 7197 7198 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7199 { 7200 const struct drm_display_mode *m; 7201 struct drm_display_mode *new_mode; 7202 uint i; 7203 u32 new_modes_count = 0; 7204 7205 /* Standard FPS values 7206 * 7207 * 23.976 - TV/NTSC 7208 * 24 - Cinema 7209 * 25 - TV/PAL 7210 * 29.97 - TV/NTSC 7211 * 30 - TV/NTSC 7212 * 48 - Cinema HFR 7213 * 50 - TV/PAL 7214 * 60 - Commonly used 7215 * 48,72,96,120 - Multiples of 24 7216 */ 7217 static const u32 common_rates[] = { 7218 23976, 24000, 25000, 29970, 30000, 7219 48000, 50000, 60000, 72000, 96000, 120000 7220 }; 7221 7222 /* 7223 * Find mode with highest refresh rate with the same resolution 7224 * as the preferred mode. Some monitors report a preferred mode 7225 * with lower resolution than the highest refresh rate supported. 7226 */ 7227 7228 m = get_highest_refresh_rate_mode(aconnector, true); 7229 if (!m) 7230 return 0; 7231 7232 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7233 u64 target_vtotal, target_vtotal_diff; 7234 u64 num, den; 7235 7236 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7237 continue; 7238 7239 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7240 common_rates[i] > aconnector->max_vfreq * 1000) 7241 continue; 7242 7243 num = (unsigned long long)m->clock * 1000 * 1000; 7244 den = common_rates[i] * (unsigned long long)m->htotal; 7245 target_vtotal = div_u64(num, den); 7246 target_vtotal_diff = target_vtotal - m->vtotal; 7247 7248 /* Check for illegal modes */ 7249 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7250 m->vsync_end + target_vtotal_diff < m->vsync_start || 7251 m->vtotal + target_vtotal_diff < m->vsync_end) 7252 continue; 7253 7254 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7255 if (!new_mode) 7256 goto out; 7257 7258 new_mode->vtotal += (u16)target_vtotal_diff; 7259 new_mode->vsync_start += (u16)target_vtotal_diff; 7260 new_mode->vsync_end += (u16)target_vtotal_diff; 7261 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7262 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7263 7264 if (!is_duplicate_mode(aconnector, new_mode)) { 7265 drm_mode_probed_add(&aconnector->base, new_mode); 7266 new_modes_count += 1; 7267 } else 7268 drm_mode_destroy(aconnector->base.dev, new_mode); 7269 } 7270 out: 7271 return new_modes_count; 7272 } 7273 7274 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7275 struct edid *edid) 7276 { 7277 struct amdgpu_dm_connector *amdgpu_dm_connector = 7278 to_amdgpu_dm_connector(connector); 7279 7280 if (!edid) 7281 return; 7282 7283 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7284 amdgpu_dm_connector->num_modes += 7285 add_fs_modes(amdgpu_dm_connector); 7286 } 7287 7288 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7289 { 7290 struct amdgpu_dm_connector *amdgpu_dm_connector = 7291 to_amdgpu_dm_connector(connector); 7292 struct drm_encoder *encoder; 7293 struct edid *edid = amdgpu_dm_connector->edid; 7294 struct dc_link_settings *verified_link_cap = 7295 &amdgpu_dm_connector->dc_link->verified_link_cap; 7296 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7297 7298 encoder = amdgpu_dm_connector_to_encoder(connector); 7299 7300 if (!drm_edid_is_valid(edid)) { 7301 amdgpu_dm_connector->num_modes = 7302 drm_add_modes_noedid(connector, 640, 480); 7303 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7304 amdgpu_dm_connector->num_modes += 7305 drm_add_modes_noedid(connector, 1920, 1080); 7306 } else { 7307 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7308 if (encoder) 7309 amdgpu_dm_connector_add_common_modes(encoder, connector); 7310 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7311 } 7312 amdgpu_dm_fbc_init(connector); 7313 7314 return amdgpu_dm_connector->num_modes; 7315 } 7316 7317 static const u32 supported_colorspaces = 7318 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 7319 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 7320 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 7321 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 7322 7323 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7324 struct amdgpu_dm_connector *aconnector, 7325 int connector_type, 7326 struct dc_link *link, 7327 int link_index) 7328 { 7329 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7330 7331 /* 7332 * Some of the properties below require access to state, like bpc. 7333 * Allocate some default initial connector state with our reset helper. 7334 */ 7335 if (aconnector->base.funcs->reset) 7336 aconnector->base.funcs->reset(&aconnector->base); 7337 7338 aconnector->connector_id = link_index; 7339 aconnector->bl_idx = -1; 7340 aconnector->dc_link = link; 7341 aconnector->base.interlace_allowed = false; 7342 aconnector->base.doublescan_allowed = false; 7343 aconnector->base.stereo_allowed = false; 7344 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7345 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7346 aconnector->audio_inst = -1; 7347 aconnector->pack_sdp_v1_3 = false; 7348 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7349 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7350 rw_init(&aconnector->hpd_lock, "dmhpd"); 7351 rw_init(&aconnector->handle_mst_msg_ready, "dmmr"); 7352 7353 /* 7354 * configure support HPD hot plug connector_>polled default value is 0 7355 * which means HPD hot plug not supported 7356 */ 7357 switch (connector_type) { 7358 case DRM_MODE_CONNECTOR_HDMIA: 7359 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7360 aconnector->base.ycbcr_420_allowed = 7361 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7362 break; 7363 case DRM_MODE_CONNECTOR_DisplayPort: 7364 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7365 link->link_enc = link_enc_cfg_get_link_enc(link); 7366 ASSERT(link->link_enc); 7367 if (link->link_enc) 7368 aconnector->base.ycbcr_420_allowed = 7369 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7370 break; 7371 case DRM_MODE_CONNECTOR_DVID: 7372 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7373 break; 7374 default: 7375 break; 7376 } 7377 7378 drm_object_attach_property(&aconnector->base.base, 7379 dm->ddev->mode_config.scaling_mode_property, 7380 DRM_MODE_SCALE_NONE); 7381 7382 drm_object_attach_property(&aconnector->base.base, 7383 adev->mode_info.underscan_property, 7384 UNDERSCAN_OFF); 7385 drm_object_attach_property(&aconnector->base.base, 7386 adev->mode_info.underscan_hborder_property, 7387 0); 7388 drm_object_attach_property(&aconnector->base.base, 7389 adev->mode_info.underscan_vborder_property, 7390 0); 7391 7392 if (!aconnector->mst_root) 7393 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7394 7395 aconnector->base.state->max_bpc = 16; 7396 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7397 7398 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7399 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7400 drm_object_attach_property(&aconnector->base.base, 7401 adev->mode_info.abm_level_property, 0); 7402 } 7403 7404 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 7405 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 7406 drm_connector_attach_colorspace_property(&aconnector->base); 7407 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 7408 connector_type == DRM_MODE_CONNECTOR_eDP) { 7409 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 7410 drm_connector_attach_colorspace_property(&aconnector->base); 7411 } 7412 7413 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7414 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7415 connector_type == DRM_MODE_CONNECTOR_eDP) { 7416 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7417 7418 if (!aconnector->mst_root) 7419 drm_connector_attach_vrr_capable_property(&aconnector->base); 7420 7421 if (adev->dm.hdcp_workqueue) 7422 drm_connector_attach_content_protection_property(&aconnector->base, true); 7423 } 7424 } 7425 7426 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7427 struct i2c_msg *msgs, int num) 7428 { 7429 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7430 struct ddc_service *ddc_service = i2c->ddc_service; 7431 struct i2c_command cmd; 7432 int i; 7433 int result = -EIO; 7434 7435 if (!ddc_service->ddc_pin || !ddc_service->ddc_pin->hw_info.hw_supported) 7436 return result; 7437 7438 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7439 7440 if (!cmd.payloads) 7441 return result; 7442 7443 cmd.number_of_payloads = num; 7444 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7445 cmd.speed = 100; 7446 7447 for (i = 0; i < num; i++) { 7448 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7449 cmd.payloads[i].address = msgs[i].addr; 7450 cmd.payloads[i].length = msgs[i].len; 7451 cmd.payloads[i].data = msgs[i].buf; 7452 } 7453 7454 if (dc_submit_i2c( 7455 ddc_service->ctx->dc, 7456 ddc_service->link->link_index, 7457 &cmd)) 7458 result = num; 7459 7460 kfree(cmd.payloads); 7461 return result; 7462 } 7463 7464 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7465 { 7466 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7467 } 7468 7469 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7470 .master_xfer = amdgpu_dm_i2c_xfer, 7471 .functionality = amdgpu_dm_i2c_func, 7472 }; 7473 7474 static struct amdgpu_i2c_adapter * 7475 create_i2c(struct ddc_service *ddc_service, 7476 int link_index, 7477 int *res) 7478 { 7479 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7480 struct amdgpu_i2c_adapter *i2c; 7481 7482 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7483 if (!i2c) 7484 return NULL; 7485 #ifdef notyet 7486 i2c->base.owner = THIS_MODULE; 7487 i2c->base.class = I2C_CLASS_DDC; 7488 i2c->base.dev.parent = &adev->pdev->dev; 7489 #endif 7490 i2c->base.algo = &amdgpu_dm_i2c_algo; 7491 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7492 i2c_set_adapdata(&i2c->base, i2c); 7493 i2c->ddc_service = ddc_service; 7494 7495 return i2c; 7496 } 7497 7498 7499 /* 7500 * Note: this function assumes that dc_link_detect() was called for the 7501 * dc_link which will be represented by this aconnector. 7502 */ 7503 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7504 struct amdgpu_dm_connector *aconnector, 7505 u32 link_index, 7506 struct amdgpu_encoder *aencoder) 7507 { 7508 int res = 0; 7509 int connector_type; 7510 struct dc *dc = dm->dc; 7511 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7512 struct amdgpu_i2c_adapter *i2c; 7513 7514 link->priv = aconnector; 7515 7516 7517 i2c = create_i2c(link->ddc, link->link_index, &res); 7518 if (!i2c) { 7519 DRM_ERROR("Failed to create i2c adapter data\n"); 7520 return -ENOMEM; 7521 } 7522 7523 aconnector->i2c = i2c; 7524 res = i2c_add_adapter(&i2c->base); 7525 7526 if (res) { 7527 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7528 goto out_free; 7529 } 7530 7531 connector_type = to_drm_connector_type(link->connector_signal); 7532 7533 res = drm_connector_init_with_ddc( 7534 dm->ddev, 7535 &aconnector->base, 7536 &amdgpu_dm_connector_funcs, 7537 connector_type, 7538 &i2c->base); 7539 7540 if (res) { 7541 DRM_ERROR("connector_init failed\n"); 7542 aconnector->connector_id = -1; 7543 goto out_free; 7544 } 7545 7546 drm_connector_helper_add( 7547 &aconnector->base, 7548 &amdgpu_dm_connector_helper_funcs); 7549 7550 amdgpu_dm_connector_init_helper( 7551 dm, 7552 aconnector, 7553 connector_type, 7554 link, 7555 link_index); 7556 7557 drm_connector_attach_encoder( 7558 &aconnector->base, &aencoder->base); 7559 7560 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7561 || connector_type == DRM_MODE_CONNECTOR_eDP) 7562 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7563 7564 out_free: 7565 if (res) { 7566 kfree(i2c); 7567 aconnector->i2c = NULL; 7568 } 7569 return res; 7570 } 7571 7572 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7573 { 7574 switch (adev->mode_info.num_crtc) { 7575 case 1: 7576 return 0x1; 7577 case 2: 7578 return 0x3; 7579 case 3: 7580 return 0x7; 7581 case 4: 7582 return 0xf; 7583 case 5: 7584 return 0x1f; 7585 case 6: 7586 default: 7587 return 0x3f; 7588 } 7589 } 7590 7591 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7592 struct amdgpu_encoder *aencoder, 7593 uint32_t link_index) 7594 { 7595 struct amdgpu_device *adev = drm_to_adev(dev); 7596 7597 int res = drm_encoder_init(dev, 7598 &aencoder->base, 7599 &amdgpu_dm_encoder_funcs, 7600 DRM_MODE_ENCODER_TMDS, 7601 NULL); 7602 7603 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7604 7605 if (!res) 7606 aencoder->encoder_id = link_index; 7607 else 7608 aencoder->encoder_id = -1; 7609 7610 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7611 7612 return res; 7613 } 7614 7615 static void manage_dm_interrupts(struct amdgpu_device *adev, 7616 struct amdgpu_crtc *acrtc, 7617 bool enable) 7618 { 7619 /* 7620 * We have no guarantee that the frontend index maps to the same 7621 * backend index - some even map to more than one. 7622 * 7623 * TODO: Use a different interrupt or check DC itself for the mapping. 7624 */ 7625 int irq_type = 7626 amdgpu_display_crtc_idx_to_irq_type( 7627 adev, 7628 acrtc->crtc_id); 7629 7630 if (enable) { 7631 drm_crtc_vblank_on(&acrtc->base); 7632 amdgpu_irq_get( 7633 adev, 7634 &adev->pageflip_irq, 7635 irq_type); 7636 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7637 amdgpu_irq_get( 7638 adev, 7639 &adev->vline0_irq, 7640 irq_type); 7641 #endif 7642 } else { 7643 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7644 amdgpu_irq_put( 7645 adev, 7646 &adev->vline0_irq, 7647 irq_type); 7648 #endif 7649 amdgpu_irq_put( 7650 adev, 7651 &adev->pageflip_irq, 7652 irq_type); 7653 drm_crtc_vblank_off(&acrtc->base); 7654 } 7655 } 7656 7657 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7658 struct amdgpu_crtc *acrtc) 7659 { 7660 int irq_type = 7661 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7662 7663 /** 7664 * This reads the current state for the IRQ and force reapplies 7665 * the setting to hardware. 7666 */ 7667 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7668 } 7669 7670 static bool 7671 is_scaling_state_different(const struct dm_connector_state *dm_state, 7672 const struct dm_connector_state *old_dm_state) 7673 { 7674 if (dm_state->scaling != old_dm_state->scaling) 7675 return true; 7676 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7677 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7678 return true; 7679 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7680 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7681 return true; 7682 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7683 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7684 return true; 7685 return false; 7686 } 7687 7688 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7689 struct drm_crtc_state *old_crtc_state, 7690 struct drm_connector_state *new_conn_state, 7691 struct drm_connector_state *old_conn_state, 7692 const struct drm_connector *connector, 7693 struct hdcp_workqueue *hdcp_w) 7694 { 7695 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7696 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7697 7698 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7699 connector->index, connector->status, connector->dpms); 7700 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7701 old_conn_state->content_protection, new_conn_state->content_protection); 7702 7703 if (old_crtc_state) 7704 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7705 old_crtc_state->enable, 7706 old_crtc_state->active, 7707 old_crtc_state->mode_changed, 7708 old_crtc_state->active_changed, 7709 old_crtc_state->connectors_changed); 7710 7711 if (new_crtc_state) 7712 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7713 new_crtc_state->enable, 7714 new_crtc_state->active, 7715 new_crtc_state->mode_changed, 7716 new_crtc_state->active_changed, 7717 new_crtc_state->connectors_changed); 7718 7719 /* hdcp content type change */ 7720 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7721 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7722 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7723 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7724 return true; 7725 } 7726 7727 /* CP is being re enabled, ignore this */ 7728 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7729 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7730 if (new_crtc_state && new_crtc_state->mode_changed) { 7731 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7732 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7733 return true; 7734 } 7735 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7736 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7737 return false; 7738 } 7739 7740 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7741 * 7742 * Handles: UNDESIRED -> ENABLED 7743 */ 7744 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7745 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7746 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7747 7748 /* Stream removed and re-enabled 7749 * 7750 * Can sometimes overlap with the HPD case, 7751 * thus set update_hdcp to false to avoid 7752 * setting HDCP multiple times. 7753 * 7754 * Handles: DESIRED -> DESIRED (Special case) 7755 */ 7756 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7757 new_conn_state->crtc && new_conn_state->crtc->enabled && 7758 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7759 dm_con_state->update_hdcp = false; 7760 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7761 __func__); 7762 return true; 7763 } 7764 7765 /* Hot-plug, headless s3, dpms 7766 * 7767 * Only start HDCP if the display is connected/enabled. 7768 * update_hdcp flag will be set to false until the next 7769 * HPD comes in. 7770 * 7771 * Handles: DESIRED -> DESIRED (Special case) 7772 */ 7773 if (dm_con_state->update_hdcp && 7774 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7775 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7776 dm_con_state->update_hdcp = false; 7777 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7778 __func__); 7779 return true; 7780 } 7781 7782 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7783 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7784 if (new_crtc_state && new_crtc_state->mode_changed) { 7785 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7786 __func__); 7787 return true; 7788 } 7789 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7790 __func__); 7791 return false; 7792 } 7793 7794 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7795 return false; 7796 } 7797 7798 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7799 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7800 __func__); 7801 return true; 7802 } 7803 7804 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7805 return false; 7806 } 7807 7808 static void remove_stream(struct amdgpu_device *adev, 7809 struct amdgpu_crtc *acrtc, 7810 struct dc_stream_state *stream) 7811 { 7812 /* this is the update mode case */ 7813 7814 acrtc->otg_inst = -1; 7815 acrtc->enabled = false; 7816 } 7817 7818 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7819 { 7820 7821 assert_spin_locked(&acrtc->base.dev->event_lock); 7822 WARN_ON(acrtc->event); 7823 7824 acrtc->event = acrtc->base.state->event; 7825 7826 /* Set the flip status */ 7827 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7828 7829 /* Mark this event as consumed */ 7830 acrtc->base.state->event = NULL; 7831 7832 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7833 acrtc->crtc_id); 7834 } 7835 7836 static void update_freesync_state_on_stream( 7837 struct amdgpu_display_manager *dm, 7838 struct dm_crtc_state *new_crtc_state, 7839 struct dc_stream_state *new_stream, 7840 struct dc_plane_state *surface, 7841 u32 flip_timestamp_in_us) 7842 { 7843 struct mod_vrr_params vrr_params; 7844 struct dc_info_packet vrr_infopacket = {0}; 7845 struct amdgpu_device *adev = dm->adev; 7846 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7847 unsigned long flags; 7848 bool pack_sdp_v1_3 = false; 7849 struct amdgpu_dm_connector *aconn; 7850 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7851 7852 if (!new_stream) 7853 return; 7854 7855 /* 7856 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7857 * For now it's sufficient to just guard against these conditions. 7858 */ 7859 7860 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7861 return; 7862 7863 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7864 vrr_params = acrtc->dm_irq_params.vrr_params; 7865 7866 if (surface) { 7867 mod_freesync_handle_preflip( 7868 dm->freesync_module, 7869 surface, 7870 new_stream, 7871 flip_timestamp_in_us, 7872 &vrr_params); 7873 7874 if (adev->family < AMDGPU_FAMILY_AI && 7875 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7876 mod_freesync_handle_v_update(dm->freesync_module, 7877 new_stream, &vrr_params); 7878 7879 /* Need to call this before the frame ends. */ 7880 dc_stream_adjust_vmin_vmax(dm->dc, 7881 new_crtc_state->stream, 7882 &vrr_params.adjust); 7883 } 7884 } 7885 7886 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7887 7888 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 7889 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7890 7891 if (aconn->vsdb_info.amd_vsdb_version == 1) 7892 packet_type = PACKET_TYPE_FS_V1; 7893 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7894 packet_type = PACKET_TYPE_FS_V2; 7895 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7896 packet_type = PACKET_TYPE_FS_V3; 7897 7898 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7899 &new_stream->adaptive_sync_infopacket); 7900 } 7901 7902 mod_freesync_build_vrr_infopacket( 7903 dm->freesync_module, 7904 new_stream, 7905 &vrr_params, 7906 packet_type, 7907 TRANSFER_FUNC_UNKNOWN, 7908 &vrr_infopacket, 7909 pack_sdp_v1_3); 7910 7911 new_crtc_state->freesync_vrr_info_changed |= 7912 (memcmp(&new_crtc_state->vrr_infopacket, 7913 &vrr_infopacket, 7914 sizeof(vrr_infopacket)) != 0); 7915 7916 acrtc->dm_irq_params.vrr_params = vrr_params; 7917 new_crtc_state->vrr_infopacket = vrr_infopacket; 7918 7919 new_stream->vrr_infopacket = vrr_infopacket; 7920 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7921 7922 if (new_crtc_state->freesync_vrr_info_changed) 7923 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7924 new_crtc_state->base.crtc->base.id, 7925 (int)new_crtc_state->base.vrr_enabled, 7926 (int)vrr_params.state); 7927 7928 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7929 } 7930 7931 static void update_stream_irq_parameters( 7932 struct amdgpu_display_manager *dm, 7933 struct dm_crtc_state *new_crtc_state) 7934 { 7935 struct dc_stream_state *new_stream = new_crtc_state->stream; 7936 struct mod_vrr_params vrr_params; 7937 struct mod_freesync_config config = new_crtc_state->freesync_config; 7938 struct amdgpu_device *adev = dm->adev; 7939 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7940 unsigned long flags; 7941 7942 if (!new_stream) 7943 return; 7944 7945 /* 7946 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7947 * For now it's sufficient to just guard against these conditions. 7948 */ 7949 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7950 return; 7951 7952 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7953 vrr_params = acrtc->dm_irq_params.vrr_params; 7954 7955 if (new_crtc_state->vrr_supported && 7956 config.min_refresh_in_uhz && 7957 config.max_refresh_in_uhz) { 7958 /* 7959 * if freesync compatible mode was set, config.state will be set 7960 * in atomic check 7961 */ 7962 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7963 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7964 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7965 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7966 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7967 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7968 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7969 } else { 7970 config.state = new_crtc_state->base.vrr_enabled ? 7971 VRR_STATE_ACTIVE_VARIABLE : 7972 VRR_STATE_INACTIVE; 7973 } 7974 } else { 7975 config.state = VRR_STATE_UNSUPPORTED; 7976 } 7977 7978 mod_freesync_build_vrr_params(dm->freesync_module, 7979 new_stream, 7980 &config, &vrr_params); 7981 7982 new_crtc_state->freesync_config = config; 7983 /* Copy state for access from DM IRQ handler */ 7984 acrtc->dm_irq_params.freesync_config = config; 7985 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7986 acrtc->dm_irq_params.vrr_params = vrr_params; 7987 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7988 } 7989 7990 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 7991 struct dm_crtc_state *new_state) 7992 { 7993 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 7994 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 7995 7996 if (!old_vrr_active && new_vrr_active) { 7997 /* Transition VRR inactive -> active: 7998 * While VRR is active, we must not disable vblank irq, as a 7999 * reenable after disable would compute bogus vblank/pflip 8000 * timestamps if it likely happened inside display front-porch. 8001 * 8002 * We also need vupdate irq for the actual core vblank handling 8003 * at end of vblank. 8004 */ 8005 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 8006 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 8007 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 8008 __func__, new_state->base.crtc->base.id); 8009 } else if (old_vrr_active && !new_vrr_active) { 8010 /* Transition VRR active -> inactive: 8011 * Allow vblank irq disable again for fixed refresh rate. 8012 */ 8013 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 8014 drm_crtc_vblank_put(new_state->base.crtc); 8015 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 8016 __func__, new_state->base.crtc->base.id); 8017 } 8018 } 8019 8020 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 8021 { 8022 struct drm_plane *plane; 8023 struct drm_plane_state *old_plane_state; 8024 int i; 8025 8026 /* 8027 * TODO: Make this per-stream so we don't issue redundant updates for 8028 * commits with multiple streams. 8029 */ 8030 for_each_old_plane_in_state(state, plane, old_plane_state, i) 8031 if (plane->type == DRM_PLANE_TYPE_CURSOR) 8032 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 8033 } 8034 8035 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 8036 { 8037 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 8038 8039 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 8040 } 8041 8042 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 8043 struct drm_device *dev, 8044 struct amdgpu_display_manager *dm, 8045 struct drm_crtc *pcrtc, 8046 bool wait_for_vblank) 8047 { 8048 u32 i; 8049 u64 timestamp_ns = ktime_get_ns(); 8050 struct drm_plane *plane; 8051 struct drm_plane_state *old_plane_state, *new_plane_state; 8052 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 8053 struct drm_crtc_state *new_pcrtc_state = 8054 drm_atomic_get_new_crtc_state(state, pcrtc); 8055 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 8056 struct dm_crtc_state *dm_old_crtc_state = 8057 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 8058 int planes_count = 0, vpos, hpos; 8059 unsigned long flags; 8060 u32 target_vblank, last_flip_vblank; 8061 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 8062 bool cursor_update = false; 8063 bool pflip_present = false; 8064 bool dirty_rects_changed = false; 8065 struct { 8066 struct dc_surface_update surface_updates[MAX_SURFACES]; 8067 struct dc_plane_info plane_infos[MAX_SURFACES]; 8068 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 8069 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 8070 struct dc_stream_update stream_update; 8071 } *bundle; 8072 8073 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 8074 8075 if (!bundle) { 8076 dm_error("Failed to allocate update bundle\n"); 8077 goto cleanup; 8078 } 8079 8080 /* 8081 * Disable the cursor first if we're disabling all the planes. 8082 * It'll remain on the screen after the planes are re-enabled 8083 * if we don't. 8084 */ 8085 if (acrtc_state->active_planes == 0) 8086 amdgpu_dm_commit_cursors(state); 8087 8088 /* update planes when needed */ 8089 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 8090 struct drm_crtc *crtc = new_plane_state->crtc; 8091 struct drm_crtc_state *new_crtc_state; 8092 struct drm_framebuffer *fb = new_plane_state->fb; 8093 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 8094 bool plane_needs_flip; 8095 struct dc_plane_state *dc_plane; 8096 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 8097 8098 /* Cursor plane is handled after stream updates */ 8099 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 8100 if ((fb && crtc == pcrtc) || 8101 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 8102 cursor_update = true; 8103 8104 continue; 8105 } 8106 8107 if (!fb || !crtc || pcrtc != crtc) 8108 continue; 8109 8110 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 8111 if (!new_crtc_state->active) 8112 continue; 8113 8114 dc_plane = dm_new_plane_state->dc_state; 8115 if (!dc_plane) 8116 continue; 8117 8118 bundle->surface_updates[planes_count].surface = dc_plane; 8119 if (new_pcrtc_state->color_mgmt_changed) { 8120 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 8121 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 8122 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 8123 } 8124 8125 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 8126 &bundle->scaling_infos[planes_count]); 8127 8128 bundle->surface_updates[planes_count].scaling_info = 8129 &bundle->scaling_infos[planes_count]; 8130 8131 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 8132 8133 pflip_present = pflip_present || plane_needs_flip; 8134 8135 if (!plane_needs_flip) { 8136 planes_count += 1; 8137 continue; 8138 } 8139 8140 fill_dc_plane_info_and_addr( 8141 dm->adev, new_plane_state, 8142 afb->tiling_flags, 8143 &bundle->plane_infos[planes_count], 8144 &bundle->flip_addrs[planes_count].address, 8145 afb->tmz_surface, false); 8146 8147 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8148 new_plane_state->plane->index, 8149 bundle->plane_infos[planes_count].dcc.enable); 8150 8151 bundle->surface_updates[planes_count].plane_info = 8152 &bundle->plane_infos[planes_count]; 8153 8154 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 8155 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 8156 fill_dc_dirty_rects(plane, old_plane_state, 8157 new_plane_state, new_crtc_state, 8158 &bundle->flip_addrs[planes_count], 8159 &dirty_rects_changed); 8160 8161 /* 8162 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8163 * and enabled it again after dirty regions are stable to avoid video glitch. 8164 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8165 * during the PSR-SU was disabled. 8166 */ 8167 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8168 acrtc_attach->dm_irq_params.allow_psr_entry && 8169 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8170 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8171 #endif 8172 dirty_rects_changed) { 8173 mutex_lock(&dm->dc_lock); 8174 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8175 timestamp_ns; 8176 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8177 amdgpu_dm_psr_disable(acrtc_state->stream); 8178 mutex_unlock(&dm->dc_lock); 8179 } 8180 } 8181 8182 /* 8183 * Only allow immediate flips for fast updates that don't 8184 * change memory domain, FB pitch, DCC state, rotation or 8185 * mirroring. 8186 * 8187 * dm_crtc_helper_atomic_check() only accepts async flips with 8188 * fast updates. 8189 */ 8190 if (crtc->state->async_flip && 8191 (acrtc_state->update_type != UPDATE_TYPE_FAST || 8192 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 8193 drm_warn_once(state->dev, 8194 "[PLANE:%d:%s] async flip with non-fast update\n", 8195 plane->base.id, plane->name); 8196 8197 bundle->flip_addrs[planes_count].flip_immediate = 8198 crtc->state->async_flip && 8199 acrtc_state->update_type == UPDATE_TYPE_FAST && 8200 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 8201 8202 timestamp_ns = ktime_get_ns(); 8203 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8204 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8205 bundle->surface_updates[planes_count].surface = dc_plane; 8206 8207 if (!bundle->surface_updates[planes_count].surface) { 8208 DRM_ERROR("No surface for CRTC: id=%d\n", 8209 acrtc_attach->crtc_id); 8210 continue; 8211 } 8212 8213 if (plane == pcrtc->primary) 8214 update_freesync_state_on_stream( 8215 dm, 8216 acrtc_state, 8217 acrtc_state->stream, 8218 dc_plane, 8219 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8220 8221 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8222 __func__, 8223 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8224 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8225 8226 planes_count += 1; 8227 8228 } 8229 8230 if (pflip_present) { 8231 if (!vrr_active) { 8232 /* Use old throttling in non-vrr fixed refresh rate mode 8233 * to keep flip scheduling based on target vblank counts 8234 * working in a backwards compatible way, e.g., for 8235 * clients using the GLX_OML_sync_control extension or 8236 * DRI3/Present extension with defined target_msc. 8237 */ 8238 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8239 } else { 8240 /* For variable refresh rate mode only: 8241 * Get vblank of last completed flip to avoid > 1 vrr 8242 * flips per video frame by use of throttling, but allow 8243 * flip programming anywhere in the possibly large 8244 * variable vrr vblank interval for fine-grained flip 8245 * timing control and more opportunity to avoid stutter 8246 * on late submission of flips. 8247 */ 8248 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8249 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8250 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8251 } 8252 8253 target_vblank = last_flip_vblank + wait_for_vblank; 8254 8255 /* 8256 * Wait until we're out of the vertical blank period before the one 8257 * targeted by the flip 8258 */ 8259 while ((acrtc_attach->enabled && 8260 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8261 0, &vpos, &hpos, NULL, 8262 NULL, &pcrtc->hwmode) 8263 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8264 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8265 (int)(target_vblank - 8266 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8267 usleep_range(1000, 1100); 8268 } 8269 8270 /** 8271 * Prepare the flip event for the pageflip interrupt to handle. 8272 * 8273 * This only works in the case where we've already turned on the 8274 * appropriate hardware blocks (eg. HUBP) so in the transition case 8275 * from 0 -> n planes we have to skip a hardware generated event 8276 * and rely on sending it from software. 8277 */ 8278 if (acrtc_attach->base.state->event && 8279 acrtc_state->active_planes > 0) { 8280 drm_crtc_vblank_get(pcrtc); 8281 8282 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8283 8284 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8285 prepare_flip_isr(acrtc_attach); 8286 8287 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8288 } 8289 8290 if (acrtc_state->stream) { 8291 if (acrtc_state->freesync_vrr_info_changed) 8292 bundle->stream_update.vrr_infopacket = 8293 &acrtc_state->stream->vrr_infopacket; 8294 } 8295 } else if (cursor_update && acrtc_state->active_planes > 0) { 8296 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8297 if (acrtc_attach->base.state->event) { 8298 drm_crtc_vblank_get(pcrtc); 8299 acrtc_attach->event = acrtc_attach->base.state->event; 8300 acrtc_attach->base.state->event = NULL; 8301 } 8302 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8303 } 8304 8305 /* Update the planes if changed or disable if we don't have any. */ 8306 if ((planes_count || acrtc_state->active_planes == 0) && 8307 acrtc_state->stream) { 8308 /* 8309 * If PSR or idle optimizations are enabled then flush out 8310 * any pending work before hardware programming. 8311 */ 8312 if (dm->vblank_control_workqueue) 8313 flush_workqueue(dm->vblank_control_workqueue); 8314 8315 bundle->stream_update.stream = acrtc_state->stream; 8316 if (new_pcrtc_state->mode_changed) { 8317 bundle->stream_update.src = acrtc_state->stream->src; 8318 bundle->stream_update.dst = acrtc_state->stream->dst; 8319 } 8320 8321 if (new_pcrtc_state->color_mgmt_changed) { 8322 /* 8323 * TODO: This isn't fully correct since we've actually 8324 * already modified the stream in place. 8325 */ 8326 bundle->stream_update.gamut_remap = 8327 &acrtc_state->stream->gamut_remap_matrix; 8328 bundle->stream_update.output_csc_transform = 8329 &acrtc_state->stream->csc_color_matrix; 8330 bundle->stream_update.out_transfer_func = 8331 acrtc_state->stream->out_transfer_func; 8332 } 8333 8334 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8335 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8336 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8337 8338 mutex_lock(&dm->dc_lock); 8339 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8340 acrtc_state->stream->link->psr_settings.psr_allow_active) 8341 amdgpu_dm_psr_disable(acrtc_state->stream); 8342 mutex_unlock(&dm->dc_lock); 8343 8344 /* 8345 * If FreeSync state on the stream has changed then we need to 8346 * re-adjust the min/max bounds now that DC doesn't handle this 8347 * as part of commit. 8348 */ 8349 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8350 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8351 dc_stream_adjust_vmin_vmax( 8352 dm->dc, acrtc_state->stream, 8353 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8354 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8355 } 8356 mutex_lock(&dm->dc_lock); 8357 update_planes_and_stream_adapter(dm->dc, 8358 acrtc_state->update_type, 8359 planes_count, 8360 acrtc_state->stream, 8361 &bundle->stream_update, 8362 bundle->surface_updates); 8363 8364 /** 8365 * Enable or disable the interrupts on the backend. 8366 * 8367 * Most pipes are put into power gating when unused. 8368 * 8369 * When power gating is enabled on a pipe we lose the 8370 * interrupt enablement state when power gating is disabled. 8371 * 8372 * So we need to update the IRQ control state in hardware 8373 * whenever the pipe turns on (since it could be previously 8374 * power gated) or off (since some pipes can't be power gated 8375 * on some ASICs). 8376 */ 8377 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8378 dm_update_pflip_irq_state(drm_to_adev(dev), 8379 acrtc_attach); 8380 8381 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8382 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8383 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8384 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8385 8386 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8387 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8388 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8389 struct amdgpu_dm_connector *aconn = 8390 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8391 8392 if (aconn->psr_skip_count > 0) 8393 aconn->psr_skip_count--; 8394 8395 /* Allow PSR when skip count is 0. */ 8396 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8397 8398 /* 8399 * If sink supports PSR SU, there is no need to rely on 8400 * a vblank event disable request to enable PSR. PSR SU 8401 * can be enabled immediately once OS demonstrates an 8402 * adequate number of fast atomic commits to notify KMD 8403 * of update events. See `vblank_control_worker()`. 8404 */ 8405 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8406 acrtc_attach->dm_irq_params.allow_psr_entry && 8407 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8408 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8409 #endif 8410 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8411 (timestamp_ns - 8412 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8413 500000000) 8414 amdgpu_dm_psr_enable(acrtc_state->stream); 8415 } else { 8416 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8417 } 8418 8419 mutex_unlock(&dm->dc_lock); 8420 } 8421 8422 /* 8423 * Update cursor state *after* programming all the planes. 8424 * This avoids redundant programming in the case where we're going 8425 * to be disabling a single plane - those pipes are being disabled. 8426 */ 8427 if (acrtc_state->active_planes) 8428 amdgpu_dm_commit_cursors(state); 8429 8430 cleanup: 8431 kfree(bundle); 8432 } 8433 8434 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8435 struct drm_atomic_state *state) 8436 { 8437 struct amdgpu_device *adev = drm_to_adev(dev); 8438 struct amdgpu_dm_connector *aconnector; 8439 struct drm_connector *connector; 8440 struct drm_connector_state *old_con_state, *new_con_state; 8441 struct drm_crtc_state *new_crtc_state; 8442 struct dm_crtc_state *new_dm_crtc_state; 8443 const struct dc_stream_status *status; 8444 int i, inst; 8445 8446 /* Notify device removals. */ 8447 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8448 if (old_con_state->crtc != new_con_state->crtc) { 8449 /* CRTC changes require notification. */ 8450 goto notify; 8451 } 8452 8453 if (!new_con_state->crtc) 8454 continue; 8455 8456 new_crtc_state = drm_atomic_get_new_crtc_state( 8457 state, new_con_state->crtc); 8458 8459 if (!new_crtc_state) 8460 continue; 8461 8462 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8463 continue; 8464 8465 notify: 8466 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8467 continue; 8468 8469 aconnector = to_amdgpu_dm_connector(connector); 8470 8471 mutex_lock(&adev->dm.audio_lock); 8472 inst = aconnector->audio_inst; 8473 aconnector->audio_inst = -1; 8474 mutex_unlock(&adev->dm.audio_lock); 8475 8476 amdgpu_dm_audio_eld_notify(adev, inst); 8477 } 8478 8479 /* Notify audio device additions. */ 8480 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8481 if (!new_con_state->crtc) 8482 continue; 8483 8484 new_crtc_state = drm_atomic_get_new_crtc_state( 8485 state, new_con_state->crtc); 8486 8487 if (!new_crtc_state) 8488 continue; 8489 8490 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8491 continue; 8492 8493 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8494 if (!new_dm_crtc_state->stream) 8495 continue; 8496 8497 status = dc_stream_get_status(new_dm_crtc_state->stream); 8498 if (!status) 8499 continue; 8500 8501 aconnector = to_amdgpu_dm_connector(connector); 8502 8503 mutex_lock(&adev->dm.audio_lock); 8504 inst = status->audio_inst; 8505 aconnector->audio_inst = inst; 8506 mutex_unlock(&adev->dm.audio_lock); 8507 8508 amdgpu_dm_audio_eld_notify(adev, inst); 8509 } 8510 } 8511 8512 /* 8513 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8514 * @crtc_state: the DRM CRTC state 8515 * @stream_state: the DC stream state. 8516 * 8517 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8518 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8519 */ 8520 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8521 struct dc_stream_state *stream_state) 8522 { 8523 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8524 } 8525 8526 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 8527 struct dc_state *dc_state) 8528 { 8529 struct drm_device *dev = state->dev; 8530 struct amdgpu_device *adev = drm_to_adev(dev); 8531 struct amdgpu_display_manager *dm = &adev->dm; 8532 struct drm_crtc *crtc; 8533 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8534 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8535 bool mode_set_reset_required = false; 8536 u32 i; 8537 8538 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 8539 new_crtc_state, i) { 8540 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8541 8542 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8543 8544 if (old_crtc_state->active && 8545 (!new_crtc_state->active || 8546 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8547 manage_dm_interrupts(adev, acrtc, false); 8548 dc_stream_release(dm_old_crtc_state->stream); 8549 } 8550 } 8551 8552 drm_atomic_helper_calc_timestamping_constants(state); 8553 8554 /* update changed items */ 8555 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8556 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8557 8558 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8559 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8560 8561 drm_dbg_state(state->dev, 8562 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 8563 acrtc->crtc_id, 8564 new_crtc_state->enable, 8565 new_crtc_state->active, 8566 new_crtc_state->planes_changed, 8567 new_crtc_state->mode_changed, 8568 new_crtc_state->active_changed, 8569 new_crtc_state->connectors_changed); 8570 8571 /* Disable cursor if disabling crtc */ 8572 if (old_crtc_state->active && !new_crtc_state->active) { 8573 struct dc_cursor_position position; 8574 8575 memset(&position, 0, sizeof(position)); 8576 mutex_lock(&dm->dc_lock); 8577 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8578 mutex_unlock(&dm->dc_lock); 8579 } 8580 8581 /* Copy all transient state flags into dc state */ 8582 if (dm_new_crtc_state->stream) { 8583 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8584 dm_new_crtc_state->stream); 8585 } 8586 8587 /* handles headless hotplug case, updating new_state and 8588 * aconnector as needed 8589 */ 8590 8591 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8592 8593 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8594 8595 if (!dm_new_crtc_state->stream) { 8596 /* 8597 * this could happen because of issues with 8598 * userspace notifications delivery. 8599 * In this case userspace tries to set mode on 8600 * display which is disconnected in fact. 8601 * dc_sink is NULL in this case on aconnector. 8602 * We expect reset mode will come soon. 8603 * 8604 * This can also happen when unplug is done 8605 * during resume sequence ended 8606 * 8607 * In this case, we want to pretend we still 8608 * have a sink to keep the pipe running so that 8609 * hw state is consistent with the sw state 8610 */ 8611 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8612 __func__, acrtc->base.base.id); 8613 continue; 8614 } 8615 8616 if (dm_old_crtc_state->stream) 8617 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8618 8619 pm_runtime_get_noresume(dev->dev); 8620 8621 acrtc->enabled = true; 8622 acrtc->hw_mode = new_crtc_state->mode; 8623 crtc->hwmode = new_crtc_state->mode; 8624 mode_set_reset_required = true; 8625 } else if (modereset_required(new_crtc_state)) { 8626 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8627 /* i.e. reset mode */ 8628 if (dm_old_crtc_state->stream) 8629 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8630 8631 mode_set_reset_required = true; 8632 } 8633 } /* for_each_crtc_in_state() */ 8634 8635 /* if there mode set or reset, disable eDP PSR */ 8636 if (mode_set_reset_required) { 8637 if (dm->vblank_control_workqueue) 8638 flush_workqueue(dm->vblank_control_workqueue); 8639 8640 amdgpu_dm_psr_disable_all(dm); 8641 } 8642 8643 dm_enable_per_frame_crtc_master_sync(dc_state); 8644 mutex_lock(&dm->dc_lock); 8645 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8646 8647 /* Allow idle optimization when vblank count is 0 for display off */ 8648 if (dm->active_vblank_irq_count == 0) 8649 dc_allow_idle_optimizations(dm->dc, true); 8650 mutex_unlock(&dm->dc_lock); 8651 8652 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8653 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8654 8655 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8656 8657 if (dm_new_crtc_state->stream != NULL) { 8658 const struct dc_stream_status *status = 8659 dc_stream_get_status(dm_new_crtc_state->stream); 8660 8661 if (!status) 8662 status = dc_stream_get_status_from_state(dc_state, 8663 dm_new_crtc_state->stream); 8664 if (!status) 8665 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8666 else 8667 acrtc->otg_inst = status->primary_otg_inst; 8668 } 8669 } 8670 } 8671 8672 /** 8673 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8674 * @state: The atomic state to commit 8675 * 8676 * This will tell DC to commit the constructed DC state from atomic_check, 8677 * programming the hardware. Any failures here implies a hardware failure, since 8678 * atomic check should have filtered anything non-kosher. 8679 */ 8680 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8681 { 8682 struct drm_device *dev = state->dev; 8683 struct amdgpu_device *adev = drm_to_adev(dev); 8684 struct amdgpu_display_manager *dm = &adev->dm; 8685 struct dm_atomic_state *dm_state; 8686 struct dc_state *dc_state = NULL; 8687 u32 i, j; 8688 struct drm_crtc *crtc; 8689 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8690 unsigned long flags; 8691 bool wait_for_vblank = true; 8692 struct drm_connector *connector; 8693 struct drm_connector_state *old_con_state, *new_con_state; 8694 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8695 int crtc_disable_count = 0; 8696 8697 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8698 8699 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8700 drm_dp_mst_atomic_wait_for_dependencies(state); 8701 8702 dm_state = dm_atomic_get_new_state(state); 8703 if (dm_state && dm_state->context) { 8704 dc_state = dm_state->context; 8705 amdgpu_dm_commit_streams(state, dc_state); 8706 } 8707 8708 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8709 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8710 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8711 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8712 8713 if (!adev->dm.hdcp_workqueue) 8714 continue; 8715 8716 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8717 8718 if (!connector) 8719 continue; 8720 8721 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8722 connector->index, connector->status, connector->dpms); 8723 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8724 old_con_state->content_protection, new_con_state->content_protection); 8725 8726 if (aconnector->dc_sink) { 8727 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8728 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8729 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8730 aconnector->dc_sink->edid_caps.display_name); 8731 } 8732 } 8733 8734 new_crtc_state = NULL; 8735 old_crtc_state = NULL; 8736 8737 if (acrtc) { 8738 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8739 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8740 } 8741 8742 if (old_crtc_state) 8743 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8744 old_crtc_state->enable, 8745 old_crtc_state->active, 8746 old_crtc_state->mode_changed, 8747 old_crtc_state->active_changed, 8748 old_crtc_state->connectors_changed); 8749 8750 if (new_crtc_state) 8751 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8752 new_crtc_state->enable, 8753 new_crtc_state->active, 8754 new_crtc_state->mode_changed, 8755 new_crtc_state->active_changed, 8756 new_crtc_state->connectors_changed); 8757 } 8758 8759 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8760 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8761 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8762 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8763 8764 if (!adev->dm.hdcp_workqueue) 8765 continue; 8766 8767 new_crtc_state = NULL; 8768 old_crtc_state = NULL; 8769 8770 if (acrtc) { 8771 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8772 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8773 } 8774 8775 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8776 8777 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8778 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8779 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8780 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8781 dm_new_con_state->update_hdcp = true; 8782 continue; 8783 } 8784 8785 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8786 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8787 /* when display is unplugged from mst hub, connctor will 8788 * be destroyed within dm_dp_mst_connector_destroy. connector 8789 * hdcp perperties, like type, undesired, desired, enabled, 8790 * will be lost. So, save hdcp properties into hdcp_work within 8791 * amdgpu_dm_atomic_commit_tail. if the same display is 8792 * plugged back with same display index, its hdcp properties 8793 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8794 */ 8795 8796 bool enable_encryption = false; 8797 8798 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8799 enable_encryption = true; 8800 8801 if (aconnector->dc_link && aconnector->dc_sink && 8802 aconnector->dc_link->type == dc_connection_mst_branch) { 8803 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8804 struct hdcp_workqueue *hdcp_w = 8805 &hdcp_work[aconnector->dc_link->link_index]; 8806 8807 hdcp_w->hdcp_content_type[connector->index] = 8808 new_con_state->hdcp_content_type; 8809 hdcp_w->content_protection[connector->index] = 8810 new_con_state->content_protection; 8811 } 8812 8813 if (new_crtc_state && new_crtc_state->mode_changed && 8814 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8815 enable_encryption = true; 8816 8817 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8818 8819 hdcp_update_display( 8820 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8821 new_con_state->hdcp_content_type, enable_encryption); 8822 } 8823 } 8824 8825 /* Handle connector state changes */ 8826 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8827 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8828 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8829 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8830 struct dc_surface_update *dummy_updates; 8831 struct dc_stream_update stream_update; 8832 struct dc_info_packet hdr_packet; 8833 struct dc_stream_status *status = NULL; 8834 bool abm_changed, hdr_changed, scaling_changed; 8835 8836 memset(&stream_update, 0, sizeof(stream_update)); 8837 8838 if (acrtc) { 8839 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8840 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8841 } 8842 8843 /* Skip any modesets/resets */ 8844 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8845 continue; 8846 8847 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8848 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8849 8850 scaling_changed = is_scaling_state_different(dm_new_con_state, 8851 dm_old_con_state); 8852 8853 abm_changed = dm_new_crtc_state->abm_level != 8854 dm_old_crtc_state->abm_level; 8855 8856 hdr_changed = 8857 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8858 8859 if (!scaling_changed && !abm_changed && !hdr_changed) 8860 continue; 8861 8862 stream_update.stream = dm_new_crtc_state->stream; 8863 if (scaling_changed) { 8864 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8865 dm_new_con_state, dm_new_crtc_state->stream); 8866 8867 stream_update.src = dm_new_crtc_state->stream->src; 8868 stream_update.dst = dm_new_crtc_state->stream->dst; 8869 } 8870 8871 if (abm_changed) { 8872 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8873 8874 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8875 } 8876 8877 if (hdr_changed) { 8878 fill_hdr_info_packet(new_con_state, &hdr_packet); 8879 stream_update.hdr_static_metadata = &hdr_packet; 8880 } 8881 8882 status = dc_stream_get_status(dm_new_crtc_state->stream); 8883 8884 if (WARN_ON(!status)) 8885 continue; 8886 8887 WARN_ON(!status->plane_count); 8888 8889 /* 8890 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8891 * Here we create an empty update on each plane. 8892 * To fix this, DC should permit updating only stream properties. 8893 */ 8894 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 8895 for (j = 0; j < status->plane_count; j++) 8896 dummy_updates[j].surface = status->plane_states[0]; 8897 8898 8899 mutex_lock(&dm->dc_lock); 8900 dc_update_planes_and_stream(dm->dc, 8901 dummy_updates, 8902 status->plane_count, 8903 dm_new_crtc_state->stream, 8904 &stream_update); 8905 mutex_unlock(&dm->dc_lock); 8906 kfree(dummy_updates); 8907 } 8908 8909 /** 8910 * Enable interrupts for CRTCs that are newly enabled or went through 8911 * a modeset. It was intentionally deferred until after the front end 8912 * state was modified to wait until the OTG was on and so the IRQ 8913 * handlers didn't access stale or invalid state. 8914 */ 8915 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8916 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8917 #ifdef CONFIG_DEBUG_FS 8918 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8919 #endif 8920 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8921 if (old_crtc_state->active && !new_crtc_state->active) 8922 crtc_disable_count++; 8923 8924 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8925 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8926 8927 /* For freesync config update on crtc state and params for irq */ 8928 update_stream_irq_parameters(dm, dm_new_crtc_state); 8929 8930 #ifdef CONFIG_DEBUG_FS 8931 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8932 cur_crc_src = acrtc->dm_irq_params.crc_src; 8933 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8934 #endif 8935 8936 if (new_crtc_state->active && 8937 (!old_crtc_state->active || 8938 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8939 dc_stream_retain(dm_new_crtc_state->stream); 8940 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8941 manage_dm_interrupts(adev, acrtc, true); 8942 } 8943 /* Handle vrr on->off / off->on transitions */ 8944 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8945 8946 #ifdef CONFIG_DEBUG_FS 8947 if (new_crtc_state->active && 8948 (!old_crtc_state->active || 8949 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8950 /** 8951 * Frontend may have changed so reapply the CRC capture 8952 * settings for the stream. 8953 */ 8954 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8955 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8956 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8957 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8958 acrtc->dm_irq_params.window_param.update_win = true; 8959 8960 /** 8961 * It takes 2 frames for HW to stably generate CRC when 8962 * resuming from suspend, so we set skip_frame_cnt 2. 8963 */ 8964 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8965 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8966 } 8967 #endif 8968 if (amdgpu_dm_crtc_configure_crc_source( 8969 crtc, dm_new_crtc_state, cur_crc_src)) 8970 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8971 } 8972 } 8973 #endif 8974 } 8975 8976 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8977 if (new_crtc_state->async_flip) 8978 wait_for_vblank = false; 8979 8980 /* update planes when needed per crtc*/ 8981 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8982 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8983 8984 if (dm_new_crtc_state->stream) 8985 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 8986 } 8987 8988 /* Update audio instances for each connector. */ 8989 amdgpu_dm_commit_audio(dev, state); 8990 8991 /* restore the backlight level */ 8992 for (i = 0; i < dm->num_of_edps; i++) { 8993 if (dm->backlight_dev[i] && 8994 (dm->actual_brightness[i] != dm->brightness[i])) 8995 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 8996 } 8997 8998 /* 8999 * send vblank event on all events not handled in flip and 9000 * mark consumed event for drm_atomic_helper_commit_hw_done 9001 */ 9002 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9003 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 9004 9005 if (new_crtc_state->event) 9006 drm_send_event_locked(dev, &new_crtc_state->event->base); 9007 9008 new_crtc_state->event = NULL; 9009 } 9010 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9011 9012 /* Signal HW programming completion */ 9013 drm_atomic_helper_commit_hw_done(state); 9014 9015 if (wait_for_vblank) 9016 drm_atomic_helper_wait_for_flip_done(dev, state); 9017 9018 drm_atomic_helper_cleanup_planes(dev, state); 9019 9020 /* Don't free the memory if we are hitting this as part of suspend. 9021 * This way we don't free any memory during suspend; see 9022 * amdgpu_bo_free_kernel(). The memory will be freed in the first 9023 * non-suspend modeset or when the driver is torn down. 9024 */ 9025 if (!adev->in_suspend) { 9026 /* return the stolen vga memory back to VRAM */ 9027 if (!adev->mman.keep_stolen_vga_memory) 9028 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 9029 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 9030 } 9031 9032 /* 9033 * Finally, drop a runtime PM reference for each newly disabled CRTC, 9034 * so we can put the GPU into runtime suspend if we're not driving any 9035 * displays anymore 9036 */ 9037 for (i = 0; i < crtc_disable_count; i++) 9038 pm_runtime_put_autosuspend(dev->dev); 9039 pm_runtime_mark_last_busy(dev->dev); 9040 } 9041 9042 static int dm_force_atomic_commit(struct drm_connector *connector) 9043 { 9044 int ret = 0; 9045 struct drm_device *ddev = connector->dev; 9046 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 9047 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9048 struct drm_plane *plane = disconnected_acrtc->base.primary; 9049 struct drm_connector_state *conn_state; 9050 struct drm_crtc_state *crtc_state; 9051 struct drm_plane_state *plane_state; 9052 9053 if (!state) 9054 return -ENOMEM; 9055 9056 state->acquire_ctx = ddev->mode_config.acquire_ctx; 9057 9058 /* Construct an atomic state to restore previous display setting */ 9059 9060 /* 9061 * Attach connectors to drm_atomic_state 9062 */ 9063 conn_state = drm_atomic_get_connector_state(state, connector); 9064 9065 ret = PTR_ERR_OR_ZERO(conn_state); 9066 if (ret) 9067 goto out; 9068 9069 /* Attach crtc to drm_atomic_state*/ 9070 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 9071 9072 ret = PTR_ERR_OR_ZERO(crtc_state); 9073 if (ret) 9074 goto out; 9075 9076 /* force a restore */ 9077 crtc_state->mode_changed = true; 9078 9079 /* Attach plane to drm_atomic_state */ 9080 plane_state = drm_atomic_get_plane_state(state, plane); 9081 9082 ret = PTR_ERR_OR_ZERO(plane_state); 9083 if (ret) 9084 goto out; 9085 9086 /* Call commit internally with the state we just constructed */ 9087 ret = drm_atomic_commit(state); 9088 9089 out: 9090 drm_atomic_state_put(state); 9091 if (ret) 9092 DRM_ERROR("Restoring old state failed with %i\n", ret); 9093 9094 return ret; 9095 } 9096 9097 /* 9098 * This function handles all cases when set mode does not come upon hotplug. 9099 * This includes when a display is unplugged then plugged back into the 9100 * same port and when running without usermode desktop manager supprot 9101 */ 9102 void dm_restore_drm_connector_state(struct drm_device *dev, 9103 struct drm_connector *connector) 9104 { 9105 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 9106 struct amdgpu_crtc *disconnected_acrtc; 9107 struct dm_crtc_state *acrtc_state; 9108 9109 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 9110 return; 9111 9112 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9113 if (!disconnected_acrtc) 9114 return; 9115 9116 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 9117 if (!acrtc_state->stream) 9118 return; 9119 9120 /* 9121 * If the previous sink is not released and different from the current, 9122 * we deduce we are in a state where we can not rely on usermode call 9123 * to turn on the display, so we do it here 9124 */ 9125 if (acrtc_state->stream->sink != aconnector->dc_sink) 9126 dm_force_atomic_commit(&aconnector->base); 9127 } 9128 9129 /* 9130 * Grabs all modesetting locks to serialize against any blocking commits, 9131 * Waits for completion of all non blocking commits. 9132 */ 9133 static int do_aquire_global_lock(struct drm_device *dev, 9134 struct drm_atomic_state *state) 9135 { 9136 struct drm_crtc *crtc; 9137 struct drm_crtc_commit *commit; 9138 long ret; 9139 9140 /* 9141 * Adding all modeset locks to aquire_ctx will 9142 * ensure that when the framework release it the 9143 * extra locks we are locking here will get released to 9144 */ 9145 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 9146 if (ret) 9147 return ret; 9148 9149 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 9150 spin_lock(&crtc->commit_lock); 9151 commit = list_first_entry_or_null(&crtc->commit_list, 9152 struct drm_crtc_commit, commit_entry); 9153 if (commit) 9154 drm_crtc_commit_get(commit); 9155 spin_unlock(&crtc->commit_lock); 9156 9157 if (!commit) 9158 continue; 9159 9160 /* 9161 * Make sure all pending HW programming completed and 9162 * page flips done 9163 */ 9164 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 9165 9166 if (ret > 0) 9167 ret = wait_for_completion_interruptible_timeout( 9168 &commit->flip_done, 10*HZ); 9169 9170 if (ret == 0) 9171 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done timed out\n", 9172 crtc->base.id, crtc->name); 9173 9174 drm_crtc_commit_put(commit); 9175 } 9176 9177 return ret < 0 ? ret : 0; 9178 } 9179 9180 static void get_freesync_config_for_crtc( 9181 struct dm_crtc_state *new_crtc_state, 9182 struct dm_connector_state *new_con_state) 9183 { 9184 struct mod_freesync_config config = {0}; 9185 struct amdgpu_dm_connector *aconnector = 9186 to_amdgpu_dm_connector(new_con_state->base.connector); 9187 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9188 int vrefresh = drm_mode_vrefresh(mode); 9189 bool fs_vid_mode = false; 9190 9191 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9192 vrefresh >= aconnector->min_vfreq && 9193 vrefresh <= aconnector->max_vfreq; 9194 9195 if (new_crtc_state->vrr_supported) { 9196 new_crtc_state->stream->ignore_msa_timing_param = true; 9197 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9198 9199 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9200 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9201 config.vsif_supported = true; 9202 config.btr = true; 9203 9204 if (fs_vid_mode) { 9205 config.state = VRR_STATE_ACTIVE_FIXED; 9206 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9207 goto out; 9208 } else if (new_crtc_state->base.vrr_enabled) { 9209 config.state = VRR_STATE_ACTIVE_VARIABLE; 9210 } else { 9211 config.state = VRR_STATE_INACTIVE; 9212 } 9213 } 9214 out: 9215 new_crtc_state->freesync_config = config; 9216 } 9217 9218 static void reset_freesync_config_for_crtc( 9219 struct dm_crtc_state *new_crtc_state) 9220 { 9221 new_crtc_state->vrr_supported = false; 9222 9223 memset(&new_crtc_state->vrr_infopacket, 0, 9224 sizeof(new_crtc_state->vrr_infopacket)); 9225 } 9226 9227 static bool 9228 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9229 struct drm_crtc_state *new_crtc_state) 9230 { 9231 const struct drm_display_mode *old_mode, *new_mode; 9232 9233 if (!old_crtc_state || !new_crtc_state) 9234 return false; 9235 9236 old_mode = &old_crtc_state->mode; 9237 new_mode = &new_crtc_state->mode; 9238 9239 if (old_mode->clock == new_mode->clock && 9240 old_mode->hdisplay == new_mode->hdisplay && 9241 old_mode->vdisplay == new_mode->vdisplay && 9242 old_mode->htotal == new_mode->htotal && 9243 old_mode->vtotal != new_mode->vtotal && 9244 old_mode->hsync_start == new_mode->hsync_start && 9245 old_mode->vsync_start != new_mode->vsync_start && 9246 old_mode->hsync_end == new_mode->hsync_end && 9247 old_mode->vsync_end != new_mode->vsync_end && 9248 old_mode->hskew == new_mode->hskew && 9249 old_mode->vscan == new_mode->vscan && 9250 (old_mode->vsync_end - old_mode->vsync_start) == 9251 (new_mode->vsync_end - new_mode->vsync_start)) 9252 return true; 9253 9254 return false; 9255 } 9256 9257 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 9258 { 9259 u64 num, den, res; 9260 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9261 9262 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9263 9264 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9265 den = (unsigned long long)new_crtc_state->mode.htotal * 9266 (unsigned long long)new_crtc_state->mode.vtotal; 9267 9268 res = div_u64(num, den); 9269 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9270 } 9271 9272 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9273 struct drm_atomic_state *state, 9274 struct drm_crtc *crtc, 9275 struct drm_crtc_state *old_crtc_state, 9276 struct drm_crtc_state *new_crtc_state, 9277 bool enable, 9278 bool *lock_and_validation_needed) 9279 { 9280 struct dm_atomic_state *dm_state = NULL; 9281 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9282 struct dc_stream_state *new_stream; 9283 int ret = 0; 9284 9285 /* 9286 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9287 * update changed items 9288 */ 9289 struct amdgpu_crtc *acrtc = NULL; 9290 struct amdgpu_dm_connector *aconnector = NULL; 9291 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9292 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9293 9294 new_stream = NULL; 9295 9296 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9297 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9298 acrtc = to_amdgpu_crtc(crtc); 9299 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9300 9301 /* TODO This hack should go away */ 9302 if (aconnector && enable) { 9303 /* Make sure fake sink is created in plug-in scenario */ 9304 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9305 &aconnector->base); 9306 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9307 &aconnector->base); 9308 9309 if (IS_ERR(drm_new_conn_state)) { 9310 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9311 goto fail; 9312 } 9313 9314 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9315 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9316 9317 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9318 goto skip_modeset; 9319 9320 new_stream = create_validate_stream_for_sink(aconnector, 9321 &new_crtc_state->mode, 9322 dm_new_conn_state, 9323 dm_old_crtc_state->stream); 9324 9325 /* 9326 * we can have no stream on ACTION_SET if a display 9327 * was disconnected during S3, in this case it is not an 9328 * error, the OS will be updated after detection, and 9329 * will do the right thing on next atomic commit 9330 */ 9331 9332 if (!new_stream) { 9333 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9334 __func__, acrtc->base.base.id); 9335 ret = -ENOMEM; 9336 goto fail; 9337 } 9338 9339 /* 9340 * TODO: Check VSDB bits to decide whether this should 9341 * be enabled or not. 9342 */ 9343 new_stream->triggered_crtc_reset.enabled = 9344 dm->force_timing_sync; 9345 9346 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9347 9348 ret = fill_hdr_info_packet(drm_new_conn_state, 9349 &new_stream->hdr_static_metadata); 9350 if (ret) 9351 goto fail; 9352 9353 /* 9354 * If we already removed the old stream from the context 9355 * (and set the new stream to NULL) then we can't reuse 9356 * the old stream even if the stream and scaling are unchanged. 9357 * We'll hit the BUG_ON and black screen. 9358 * 9359 * TODO: Refactor this function to allow this check to work 9360 * in all conditions. 9361 */ 9362 if (dm_new_crtc_state->stream && 9363 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9364 goto skip_modeset; 9365 9366 if (dm_new_crtc_state->stream && 9367 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9368 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9369 new_crtc_state->mode_changed = false; 9370 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9371 new_crtc_state->mode_changed); 9372 } 9373 } 9374 9375 /* mode_changed flag may get updated above, need to check again */ 9376 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9377 goto skip_modeset; 9378 9379 drm_dbg_state(state->dev, 9380 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 9381 acrtc->crtc_id, 9382 new_crtc_state->enable, 9383 new_crtc_state->active, 9384 new_crtc_state->planes_changed, 9385 new_crtc_state->mode_changed, 9386 new_crtc_state->active_changed, 9387 new_crtc_state->connectors_changed); 9388 9389 /* Remove stream for any changed/disabled CRTC */ 9390 if (!enable) { 9391 9392 if (!dm_old_crtc_state->stream) 9393 goto skip_modeset; 9394 9395 /* Unset freesync video if it was active before */ 9396 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9397 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9398 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9399 } 9400 9401 /* Now check if we should set freesync video mode */ 9402 if (dm_new_crtc_state->stream && 9403 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9404 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 9405 is_timing_unchanged_for_freesync(new_crtc_state, 9406 old_crtc_state)) { 9407 new_crtc_state->mode_changed = false; 9408 DRM_DEBUG_DRIVER( 9409 "Mode change not required for front porch change, setting mode_changed to %d", 9410 new_crtc_state->mode_changed); 9411 9412 set_freesync_fixed_config(dm_new_crtc_state); 9413 9414 goto skip_modeset; 9415 } else if (aconnector && 9416 is_freesync_video_mode(&new_crtc_state->mode, 9417 aconnector)) { 9418 struct drm_display_mode *high_mode; 9419 9420 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9421 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 9422 set_freesync_fixed_config(dm_new_crtc_state); 9423 } 9424 9425 ret = dm_atomic_get_state(state, &dm_state); 9426 if (ret) 9427 goto fail; 9428 9429 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9430 crtc->base.id); 9431 9432 /* i.e. reset mode */ 9433 if (dc_remove_stream_from_ctx( 9434 dm->dc, 9435 dm_state->context, 9436 dm_old_crtc_state->stream) != DC_OK) { 9437 ret = -EINVAL; 9438 goto fail; 9439 } 9440 9441 dc_stream_release(dm_old_crtc_state->stream); 9442 dm_new_crtc_state->stream = NULL; 9443 9444 reset_freesync_config_for_crtc(dm_new_crtc_state); 9445 9446 *lock_and_validation_needed = true; 9447 9448 } else {/* Add stream for any updated/enabled CRTC */ 9449 /* 9450 * Quick fix to prevent NULL pointer on new_stream when 9451 * added MST connectors not found in existing crtc_state in the chained mode 9452 * TODO: need to dig out the root cause of that 9453 */ 9454 if (!aconnector) 9455 goto skip_modeset; 9456 9457 if (modereset_required(new_crtc_state)) 9458 goto skip_modeset; 9459 9460 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9461 dm_old_crtc_state->stream)) { 9462 9463 WARN_ON(dm_new_crtc_state->stream); 9464 9465 ret = dm_atomic_get_state(state, &dm_state); 9466 if (ret) 9467 goto fail; 9468 9469 dm_new_crtc_state->stream = new_stream; 9470 9471 dc_stream_retain(new_stream); 9472 9473 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9474 crtc->base.id); 9475 9476 if (dc_add_stream_to_ctx( 9477 dm->dc, 9478 dm_state->context, 9479 dm_new_crtc_state->stream) != DC_OK) { 9480 ret = -EINVAL; 9481 goto fail; 9482 } 9483 9484 *lock_and_validation_needed = true; 9485 } 9486 } 9487 9488 skip_modeset: 9489 /* Release extra reference */ 9490 if (new_stream) 9491 dc_stream_release(new_stream); 9492 9493 /* 9494 * We want to do dc stream updates that do not require a 9495 * full modeset below. 9496 */ 9497 if (!(enable && aconnector && new_crtc_state->active)) 9498 return 0; 9499 /* 9500 * Given above conditions, the dc state cannot be NULL because: 9501 * 1. We're in the process of enabling CRTCs (just been added 9502 * to the dc context, or already is on the context) 9503 * 2. Has a valid connector attached, and 9504 * 3. Is currently active and enabled. 9505 * => The dc stream state currently exists. 9506 */ 9507 BUG_ON(dm_new_crtc_state->stream == NULL); 9508 9509 /* Scaling or underscan settings */ 9510 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9511 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9512 update_stream_scaling_settings( 9513 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9514 9515 /* ABM settings */ 9516 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9517 9518 /* 9519 * Color management settings. We also update color properties 9520 * when a modeset is needed, to ensure it gets reprogrammed. 9521 */ 9522 if (dm_new_crtc_state->base.color_mgmt_changed || 9523 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9524 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9525 if (ret) 9526 goto fail; 9527 } 9528 9529 /* Update Freesync settings. */ 9530 get_freesync_config_for_crtc(dm_new_crtc_state, 9531 dm_new_conn_state); 9532 9533 return ret; 9534 9535 fail: 9536 if (new_stream) 9537 dc_stream_release(new_stream); 9538 return ret; 9539 } 9540 9541 static bool should_reset_plane(struct drm_atomic_state *state, 9542 struct drm_plane *plane, 9543 struct drm_plane_state *old_plane_state, 9544 struct drm_plane_state *new_plane_state) 9545 { 9546 struct drm_plane *other; 9547 struct drm_plane_state *old_other_state, *new_other_state; 9548 struct drm_crtc_state *new_crtc_state; 9549 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9550 int i; 9551 9552 /* 9553 * TODO: Remove this hack for all asics once it proves that the 9554 * fast updates works fine on DCN3.2+. 9555 */ 9556 if (adev->ip_versions[DCE_HWIP][0] < IP_VERSION(3, 2, 0) && state->allow_modeset) 9557 return true; 9558 9559 /* Exit early if we know that we're adding or removing the plane. */ 9560 if (old_plane_state->crtc != new_plane_state->crtc) 9561 return true; 9562 9563 /* old crtc == new_crtc == NULL, plane not in context. */ 9564 if (!new_plane_state->crtc) 9565 return false; 9566 9567 new_crtc_state = 9568 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9569 9570 if (!new_crtc_state) 9571 return true; 9572 9573 /* CRTC Degamma changes currently require us to recreate planes. */ 9574 if (new_crtc_state->color_mgmt_changed) 9575 return true; 9576 9577 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9578 return true; 9579 9580 /* 9581 * If there are any new primary or overlay planes being added or 9582 * removed then the z-order can potentially change. To ensure 9583 * correct z-order and pipe acquisition the current DC architecture 9584 * requires us to remove and recreate all existing planes. 9585 * 9586 * TODO: Come up with a more elegant solution for this. 9587 */ 9588 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9589 struct amdgpu_framebuffer *old_afb, *new_afb; 9590 9591 if (other->type == DRM_PLANE_TYPE_CURSOR) 9592 continue; 9593 9594 if (old_other_state->crtc != new_plane_state->crtc && 9595 new_other_state->crtc != new_plane_state->crtc) 9596 continue; 9597 9598 if (old_other_state->crtc != new_other_state->crtc) 9599 return true; 9600 9601 /* Src/dst size and scaling updates. */ 9602 if (old_other_state->src_w != new_other_state->src_w || 9603 old_other_state->src_h != new_other_state->src_h || 9604 old_other_state->crtc_w != new_other_state->crtc_w || 9605 old_other_state->crtc_h != new_other_state->crtc_h) 9606 return true; 9607 9608 /* Rotation / mirroring updates. */ 9609 if (old_other_state->rotation != new_other_state->rotation) 9610 return true; 9611 9612 /* Blending updates. */ 9613 if (old_other_state->pixel_blend_mode != 9614 new_other_state->pixel_blend_mode) 9615 return true; 9616 9617 /* Alpha updates. */ 9618 if (old_other_state->alpha != new_other_state->alpha) 9619 return true; 9620 9621 /* Colorspace changes. */ 9622 if (old_other_state->color_range != new_other_state->color_range || 9623 old_other_state->color_encoding != new_other_state->color_encoding) 9624 return true; 9625 9626 /* Framebuffer checks fall at the end. */ 9627 if (!old_other_state->fb || !new_other_state->fb) 9628 continue; 9629 9630 /* Pixel format changes can require bandwidth updates. */ 9631 if (old_other_state->fb->format != new_other_state->fb->format) 9632 return true; 9633 9634 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9635 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9636 9637 /* Tiling and DCC changes also require bandwidth updates. */ 9638 if (old_afb->tiling_flags != new_afb->tiling_flags || 9639 old_afb->base.modifier != new_afb->base.modifier) 9640 return true; 9641 } 9642 9643 return false; 9644 } 9645 9646 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9647 struct drm_plane_state *new_plane_state, 9648 struct drm_framebuffer *fb) 9649 { 9650 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9651 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9652 unsigned int pitch; 9653 bool linear; 9654 9655 if (fb->width > new_acrtc->max_cursor_width || 9656 fb->height > new_acrtc->max_cursor_height) { 9657 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9658 new_plane_state->fb->width, 9659 new_plane_state->fb->height); 9660 return -EINVAL; 9661 } 9662 if (new_plane_state->src_w != fb->width << 16 || 9663 new_plane_state->src_h != fb->height << 16) { 9664 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9665 return -EINVAL; 9666 } 9667 9668 /* Pitch in pixels */ 9669 pitch = fb->pitches[0] / fb->format->cpp[0]; 9670 9671 if (fb->width != pitch) { 9672 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9673 fb->width, pitch); 9674 return -EINVAL; 9675 } 9676 9677 switch (pitch) { 9678 case 64: 9679 case 128: 9680 case 256: 9681 /* FB pitch is supported by cursor plane */ 9682 break; 9683 default: 9684 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9685 return -EINVAL; 9686 } 9687 9688 /* Core DRM takes care of checking FB modifiers, so we only need to 9689 * check tiling flags when the FB doesn't have a modifier. 9690 */ 9691 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9692 if (adev->family < AMDGPU_FAMILY_AI) { 9693 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9694 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9695 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9696 } else { 9697 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9698 } 9699 if (!linear) { 9700 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9701 return -EINVAL; 9702 } 9703 } 9704 9705 return 0; 9706 } 9707 9708 static int dm_update_plane_state(struct dc *dc, 9709 struct drm_atomic_state *state, 9710 struct drm_plane *plane, 9711 struct drm_plane_state *old_plane_state, 9712 struct drm_plane_state *new_plane_state, 9713 bool enable, 9714 bool *lock_and_validation_needed, 9715 bool *is_top_most_overlay) 9716 { 9717 9718 struct dm_atomic_state *dm_state = NULL; 9719 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9720 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9721 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9722 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9723 struct amdgpu_crtc *new_acrtc; 9724 bool needs_reset; 9725 int ret = 0; 9726 9727 9728 new_plane_crtc = new_plane_state->crtc; 9729 old_plane_crtc = old_plane_state->crtc; 9730 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9731 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9732 9733 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9734 if (!enable || !new_plane_crtc || 9735 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9736 return 0; 9737 9738 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9739 9740 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9741 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9742 return -EINVAL; 9743 } 9744 9745 if (new_plane_state->fb) { 9746 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9747 new_plane_state->fb); 9748 if (ret) 9749 return ret; 9750 } 9751 9752 return 0; 9753 } 9754 9755 needs_reset = should_reset_plane(state, plane, old_plane_state, 9756 new_plane_state); 9757 9758 /* Remove any changed/removed planes */ 9759 if (!enable) { 9760 if (!needs_reset) 9761 return 0; 9762 9763 if (!old_plane_crtc) 9764 return 0; 9765 9766 old_crtc_state = drm_atomic_get_old_crtc_state( 9767 state, old_plane_crtc); 9768 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9769 9770 if (!dm_old_crtc_state->stream) 9771 return 0; 9772 9773 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9774 plane->base.id, old_plane_crtc->base.id); 9775 9776 ret = dm_atomic_get_state(state, &dm_state); 9777 if (ret) 9778 return ret; 9779 9780 if (!dc_remove_plane_from_context( 9781 dc, 9782 dm_old_crtc_state->stream, 9783 dm_old_plane_state->dc_state, 9784 dm_state->context)) { 9785 9786 return -EINVAL; 9787 } 9788 9789 if (dm_old_plane_state->dc_state) 9790 dc_plane_state_release(dm_old_plane_state->dc_state); 9791 9792 dm_new_plane_state->dc_state = NULL; 9793 9794 *lock_and_validation_needed = true; 9795 9796 } else { /* Add new planes */ 9797 struct dc_plane_state *dc_new_plane_state; 9798 9799 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9800 return 0; 9801 9802 if (!new_plane_crtc) 9803 return 0; 9804 9805 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9806 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9807 9808 if (!dm_new_crtc_state->stream) 9809 return 0; 9810 9811 if (!needs_reset) 9812 return 0; 9813 9814 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9815 if (ret) 9816 return ret; 9817 9818 WARN_ON(dm_new_plane_state->dc_state); 9819 9820 dc_new_plane_state = dc_create_plane_state(dc); 9821 if (!dc_new_plane_state) 9822 return -ENOMEM; 9823 9824 /* Block top most plane from being a video plane */ 9825 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9826 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9827 return -EINVAL; 9828 9829 *is_top_most_overlay = false; 9830 } 9831 9832 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9833 plane->base.id, new_plane_crtc->base.id); 9834 9835 ret = fill_dc_plane_attributes( 9836 drm_to_adev(new_plane_crtc->dev), 9837 dc_new_plane_state, 9838 new_plane_state, 9839 new_crtc_state); 9840 if (ret) { 9841 dc_plane_state_release(dc_new_plane_state); 9842 return ret; 9843 } 9844 9845 ret = dm_atomic_get_state(state, &dm_state); 9846 if (ret) { 9847 dc_plane_state_release(dc_new_plane_state); 9848 return ret; 9849 } 9850 9851 /* 9852 * Any atomic check errors that occur after this will 9853 * not need a release. The plane state will be attached 9854 * to the stream, and therefore part of the atomic 9855 * state. It'll be released when the atomic state is 9856 * cleaned. 9857 */ 9858 if (!dc_add_plane_to_context( 9859 dc, 9860 dm_new_crtc_state->stream, 9861 dc_new_plane_state, 9862 dm_state->context)) { 9863 9864 dc_plane_state_release(dc_new_plane_state); 9865 return -EINVAL; 9866 } 9867 9868 dm_new_plane_state->dc_state = dc_new_plane_state; 9869 9870 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9871 9872 /* Tell DC to do a full surface update every time there 9873 * is a plane change. Inefficient, but works for now. 9874 */ 9875 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9876 9877 *lock_and_validation_needed = true; 9878 } 9879 9880 9881 return ret; 9882 } 9883 9884 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9885 int *src_w, int *src_h) 9886 { 9887 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9888 case DRM_MODE_ROTATE_90: 9889 case DRM_MODE_ROTATE_270: 9890 *src_w = plane_state->src_h >> 16; 9891 *src_h = plane_state->src_w >> 16; 9892 break; 9893 case DRM_MODE_ROTATE_0: 9894 case DRM_MODE_ROTATE_180: 9895 default: 9896 *src_w = plane_state->src_w >> 16; 9897 *src_h = plane_state->src_h >> 16; 9898 break; 9899 } 9900 } 9901 9902 static void 9903 dm_get_plane_scale(struct drm_plane_state *plane_state, 9904 int *out_plane_scale_w, int *out_plane_scale_h) 9905 { 9906 int plane_src_w, plane_src_h; 9907 9908 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 9909 *out_plane_scale_w = plane_state->crtc_w * 1000 / plane_src_w; 9910 *out_plane_scale_h = plane_state->crtc_h * 1000 / plane_src_h; 9911 } 9912 9913 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9914 struct drm_crtc *crtc, 9915 struct drm_crtc_state *new_crtc_state) 9916 { 9917 struct drm_plane *cursor = crtc->cursor, *plane, *underlying; 9918 struct drm_plane_state *old_plane_state, *new_plane_state; 9919 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9920 int i; 9921 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9922 bool any_relevant_change = false; 9923 9924 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9925 * cursor per pipe but it's going to inherit the scaling and 9926 * positioning from the underlying pipe. Check the cursor plane's 9927 * blending properties match the underlying planes'. 9928 */ 9929 9930 /* If no plane was enabled or changed scaling, no need to check again */ 9931 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9932 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 9933 9934 if (!new_plane_state || !new_plane_state->fb || new_plane_state->crtc != crtc) 9935 continue; 9936 9937 if (!old_plane_state || !old_plane_state->fb || old_plane_state->crtc != crtc) { 9938 any_relevant_change = true; 9939 break; 9940 } 9941 9942 if (new_plane_state->fb == old_plane_state->fb && 9943 new_plane_state->crtc_w == old_plane_state->crtc_w && 9944 new_plane_state->crtc_h == old_plane_state->crtc_h) 9945 continue; 9946 9947 dm_get_plane_scale(new_plane_state, &new_scale_w, &new_scale_h); 9948 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 9949 9950 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 9951 any_relevant_change = true; 9952 break; 9953 } 9954 } 9955 9956 if (!any_relevant_change) 9957 return 0; 9958 9959 new_cursor_state = drm_atomic_get_plane_state(state, cursor); 9960 if (IS_ERR(new_cursor_state)) 9961 return PTR_ERR(new_cursor_state); 9962 9963 if (!new_cursor_state->fb) 9964 return 0; 9965 9966 dm_get_plane_scale(new_cursor_state, &cursor_scale_w, &cursor_scale_h); 9967 9968 /* Need to check all enabled planes, even if this commit doesn't change 9969 * their state 9970 */ 9971 i = drm_atomic_add_affected_planes(state, crtc); 9972 if (i) 9973 return i; 9974 9975 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9976 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9977 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9978 continue; 9979 9980 /* Ignore disabled planes */ 9981 if (!new_underlying_state->fb) 9982 continue; 9983 9984 dm_get_plane_scale(new_underlying_state, 9985 &underlying_scale_w, &underlying_scale_h); 9986 9987 if (cursor_scale_w != underlying_scale_w || 9988 cursor_scale_h != underlying_scale_h) { 9989 drm_dbg_atomic(crtc->dev, 9990 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 9991 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 9992 return -EINVAL; 9993 } 9994 9995 /* If this plane covers the whole CRTC, no need to check planes underneath */ 9996 if (new_underlying_state->crtc_x <= 0 && 9997 new_underlying_state->crtc_y <= 0 && 9998 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 9999 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 10000 break; 10001 } 10002 10003 return 0; 10004 } 10005 10006 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 10007 { 10008 struct drm_connector *connector; 10009 struct drm_connector_state *conn_state, *old_conn_state; 10010 struct amdgpu_dm_connector *aconnector = NULL; 10011 int i; 10012 10013 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 10014 if (!conn_state->crtc) 10015 conn_state = old_conn_state; 10016 10017 if (conn_state->crtc != crtc) 10018 continue; 10019 10020 aconnector = to_amdgpu_dm_connector(connector); 10021 if (!aconnector->mst_output_port || !aconnector->mst_root) 10022 aconnector = NULL; 10023 else 10024 break; 10025 } 10026 10027 if (!aconnector) 10028 return 0; 10029 10030 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 10031 } 10032 10033 /** 10034 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 10035 * 10036 * @dev: The DRM device 10037 * @state: The atomic state to commit 10038 * 10039 * Validate that the given atomic state is programmable by DC into hardware. 10040 * This involves constructing a &struct dc_state reflecting the new hardware 10041 * state we wish to commit, then querying DC to see if it is programmable. It's 10042 * important not to modify the existing DC state. Otherwise, atomic_check 10043 * may unexpectedly commit hardware changes. 10044 * 10045 * When validating the DC state, it's important that the right locks are 10046 * acquired. For full updates case which removes/adds/updates streams on one 10047 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 10048 * that any such full update commit will wait for completion of any outstanding 10049 * flip using DRMs synchronization events. 10050 * 10051 * Note that DM adds the affected connectors for all CRTCs in state, when that 10052 * might not seem necessary. This is because DC stream creation requires the 10053 * DC sink, which is tied to the DRM connector state. Cleaning this up should 10054 * be possible but non-trivial - a possible TODO item. 10055 * 10056 * Return: -Error code if validation failed. 10057 */ 10058 static int amdgpu_dm_atomic_check(struct drm_device *dev, 10059 struct drm_atomic_state *state) 10060 { 10061 struct amdgpu_device *adev = drm_to_adev(dev); 10062 struct dm_atomic_state *dm_state = NULL; 10063 struct dc *dc = adev->dm.dc; 10064 struct drm_connector *connector; 10065 struct drm_connector_state *old_con_state, *new_con_state; 10066 struct drm_crtc *crtc; 10067 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10068 struct drm_plane *plane; 10069 struct drm_plane_state *old_plane_state, *new_plane_state; 10070 enum dc_status status; 10071 int ret, i; 10072 bool lock_and_validation_needed = false; 10073 bool is_top_most_overlay = true; 10074 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10075 struct drm_dp_mst_topology_mgr *mgr; 10076 struct drm_dp_mst_topology_state *mst_state; 10077 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 10078 10079 trace_amdgpu_dm_atomic_check_begin(state); 10080 10081 ret = drm_atomic_helper_check_modeset(dev, state); 10082 if (ret) { 10083 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 10084 goto fail; 10085 } 10086 10087 /* Check connector changes */ 10088 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10089 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10090 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10091 10092 /* Skip connectors that are disabled or part of modeset already. */ 10093 if (!new_con_state->crtc) 10094 continue; 10095 10096 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 10097 if (IS_ERR(new_crtc_state)) { 10098 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 10099 ret = PTR_ERR(new_crtc_state); 10100 goto fail; 10101 } 10102 10103 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 10104 dm_old_con_state->scaling != dm_new_con_state->scaling) 10105 new_crtc_state->connectors_changed = true; 10106 } 10107 10108 if (dc_resource_is_dsc_encoding_supported(dc)) { 10109 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10110 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 10111 ret = add_affected_mst_dsc_crtcs(state, crtc); 10112 if (ret) { 10113 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 10114 goto fail; 10115 } 10116 } 10117 } 10118 } 10119 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10120 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10121 10122 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 10123 !new_crtc_state->color_mgmt_changed && 10124 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 10125 dm_old_crtc_state->dsc_force_changed == false) 10126 continue; 10127 10128 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 10129 if (ret) { 10130 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 10131 goto fail; 10132 } 10133 10134 if (!new_crtc_state->enable) 10135 continue; 10136 10137 ret = drm_atomic_add_affected_connectors(state, crtc); 10138 if (ret) { 10139 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 10140 goto fail; 10141 } 10142 10143 ret = drm_atomic_add_affected_planes(state, crtc); 10144 if (ret) { 10145 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 10146 goto fail; 10147 } 10148 10149 if (dm_old_crtc_state->dsc_force_changed) 10150 new_crtc_state->mode_changed = true; 10151 } 10152 10153 /* 10154 * Add all primary and overlay planes on the CRTC to the state 10155 * whenever a plane is enabled to maintain correct z-ordering 10156 * and to enable fast surface updates. 10157 */ 10158 drm_for_each_crtc(crtc, dev) { 10159 bool modified = false; 10160 10161 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 10162 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10163 continue; 10164 10165 if (new_plane_state->crtc == crtc || 10166 old_plane_state->crtc == crtc) { 10167 modified = true; 10168 break; 10169 } 10170 } 10171 10172 if (!modified) 10173 continue; 10174 10175 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 10176 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10177 continue; 10178 10179 new_plane_state = 10180 drm_atomic_get_plane_state(state, plane); 10181 10182 if (IS_ERR(new_plane_state)) { 10183 ret = PTR_ERR(new_plane_state); 10184 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 10185 goto fail; 10186 } 10187 } 10188 } 10189 10190 /* 10191 * DC consults the zpos (layer_index in DC terminology) to determine the 10192 * hw plane on which to enable the hw cursor (see 10193 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 10194 * atomic state, so call drm helper to normalize zpos. 10195 */ 10196 ret = drm_atomic_normalize_zpos(dev, state); 10197 if (ret) { 10198 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 10199 goto fail; 10200 } 10201 10202 /* Remove exiting planes if they are modified */ 10203 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10204 if (old_plane_state->fb && new_plane_state->fb && 10205 get_mem_type(old_plane_state->fb) != 10206 get_mem_type(new_plane_state->fb)) 10207 lock_and_validation_needed = true; 10208 10209 ret = dm_update_plane_state(dc, state, plane, 10210 old_plane_state, 10211 new_plane_state, 10212 false, 10213 &lock_and_validation_needed, 10214 &is_top_most_overlay); 10215 if (ret) { 10216 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10217 goto fail; 10218 } 10219 } 10220 10221 /* Disable all crtcs which require disable */ 10222 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10223 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10224 old_crtc_state, 10225 new_crtc_state, 10226 false, 10227 &lock_and_validation_needed); 10228 if (ret) { 10229 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10230 goto fail; 10231 } 10232 } 10233 10234 /* Enable all crtcs which require enable */ 10235 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10236 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10237 old_crtc_state, 10238 new_crtc_state, 10239 true, 10240 &lock_and_validation_needed); 10241 if (ret) { 10242 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10243 goto fail; 10244 } 10245 } 10246 10247 /* Add new/modified planes */ 10248 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10249 ret = dm_update_plane_state(dc, state, plane, 10250 old_plane_state, 10251 new_plane_state, 10252 true, 10253 &lock_and_validation_needed, 10254 &is_top_most_overlay); 10255 if (ret) { 10256 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10257 goto fail; 10258 } 10259 } 10260 10261 if (dc_resource_is_dsc_encoding_supported(dc)) { 10262 ret = pre_validate_dsc(state, &dm_state, vars); 10263 if (ret != 0) 10264 goto fail; 10265 } 10266 10267 /* Run this here since we want to validate the streams we created */ 10268 ret = drm_atomic_helper_check_planes(dev, state); 10269 if (ret) { 10270 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10271 goto fail; 10272 } 10273 10274 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10275 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10276 if (dm_new_crtc_state->mpo_requested) 10277 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10278 } 10279 10280 /* Check cursor planes scaling */ 10281 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10282 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10283 if (ret) { 10284 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10285 goto fail; 10286 } 10287 } 10288 10289 if (state->legacy_cursor_update) { 10290 /* 10291 * This is a fast cursor update coming from the plane update 10292 * helper, check if it can be done asynchronously for better 10293 * performance. 10294 */ 10295 state->async_update = 10296 !drm_atomic_helper_async_check(dev, state); 10297 10298 /* 10299 * Skip the remaining global validation if this is an async 10300 * update. Cursor updates can be done without affecting 10301 * state or bandwidth calcs and this avoids the performance 10302 * penalty of locking the private state object and 10303 * allocating a new dc_state. 10304 */ 10305 if (state->async_update) 10306 return 0; 10307 } 10308 10309 /* Check scaling and underscan changes*/ 10310 /* TODO Removed scaling changes validation due to inability to commit 10311 * new stream into context w\o causing full reset. Need to 10312 * decide how to handle. 10313 */ 10314 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10315 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10316 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10317 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10318 10319 /* Skip any modesets/resets */ 10320 if (!acrtc || drm_atomic_crtc_needs_modeset( 10321 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10322 continue; 10323 10324 /* Skip any thing not scale or underscan changes */ 10325 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10326 continue; 10327 10328 lock_and_validation_needed = true; 10329 } 10330 10331 /* set the slot info for each mst_state based on the link encoding format */ 10332 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10333 struct amdgpu_dm_connector *aconnector; 10334 struct drm_connector *connector; 10335 struct drm_connector_list_iter iter; 10336 u8 link_coding_cap; 10337 10338 drm_connector_list_iter_begin(dev, &iter); 10339 drm_for_each_connector_iter(connector, &iter) { 10340 if (connector->index == mst_state->mgr->conn_base_id) { 10341 aconnector = to_amdgpu_dm_connector(connector); 10342 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10343 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10344 10345 break; 10346 } 10347 } 10348 drm_connector_list_iter_end(&iter); 10349 } 10350 10351 /** 10352 * Streams and planes are reset when there are changes that affect 10353 * bandwidth. Anything that affects bandwidth needs to go through 10354 * DC global validation to ensure that the configuration can be applied 10355 * to hardware. 10356 * 10357 * We have to currently stall out here in atomic_check for outstanding 10358 * commits to finish in this case because our IRQ handlers reference 10359 * DRM state directly - we can end up disabling interrupts too early 10360 * if we don't. 10361 * 10362 * TODO: Remove this stall and drop DM state private objects. 10363 */ 10364 if (lock_and_validation_needed) { 10365 ret = dm_atomic_get_state(state, &dm_state); 10366 if (ret) { 10367 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10368 goto fail; 10369 } 10370 10371 ret = do_aquire_global_lock(dev, state); 10372 if (ret) { 10373 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10374 goto fail; 10375 } 10376 10377 if (dc_resource_is_dsc_encoding_supported(dc)) { 10378 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10379 if (ret) { 10380 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10381 ret = -EINVAL; 10382 goto fail; 10383 } 10384 } 10385 10386 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10387 if (ret) { 10388 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10389 goto fail; 10390 } 10391 10392 /* 10393 * Perform validation of MST topology in the state: 10394 * We need to perform MST atomic check before calling 10395 * dc_validate_global_state(), or there is a chance 10396 * to get stuck in an infinite loop and hang eventually. 10397 */ 10398 ret = drm_dp_mst_atomic_check(state); 10399 if (ret) { 10400 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10401 goto fail; 10402 } 10403 status = dc_validate_global_state(dc, dm_state->context, true); 10404 if (status != DC_OK) { 10405 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10406 dc_status_to_str(status), status); 10407 ret = -EINVAL; 10408 goto fail; 10409 } 10410 } else { 10411 /* 10412 * The commit is a fast update. Fast updates shouldn't change 10413 * the DC context, affect global validation, and can have their 10414 * commit work done in parallel with other commits not touching 10415 * the same resource. If we have a new DC context as part of 10416 * the DM atomic state from validation we need to free it and 10417 * retain the existing one instead. 10418 * 10419 * Furthermore, since the DM atomic state only contains the DC 10420 * context and can safely be annulled, we can free the state 10421 * and clear the associated private object now to free 10422 * some memory and avoid a possible use-after-free later. 10423 */ 10424 10425 for (i = 0; i < state->num_private_objs; i++) { 10426 struct drm_private_obj *obj = state->private_objs[i].ptr; 10427 10428 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10429 int j = state->num_private_objs-1; 10430 10431 dm_atomic_destroy_state(obj, 10432 state->private_objs[i].state); 10433 10434 /* If i is not at the end of the array then the 10435 * last element needs to be moved to where i was 10436 * before the array can safely be truncated. 10437 */ 10438 if (i != j) 10439 state->private_objs[i] = 10440 state->private_objs[j]; 10441 10442 state->private_objs[j].ptr = NULL; 10443 state->private_objs[j].state = NULL; 10444 state->private_objs[j].old_state = NULL; 10445 state->private_objs[j].new_state = NULL; 10446 10447 state->num_private_objs = j; 10448 break; 10449 } 10450 } 10451 } 10452 10453 /* Store the overall update type for use later in atomic check. */ 10454 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10455 struct dm_crtc_state *dm_new_crtc_state = 10456 to_dm_crtc_state(new_crtc_state); 10457 10458 /* 10459 * Only allow async flips for fast updates that don't change 10460 * the FB pitch, the DCC state, rotation, etc. 10461 */ 10462 if (new_crtc_state->async_flip && lock_and_validation_needed) { 10463 drm_dbg_atomic(crtc->dev, 10464 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 10465 crtc->base.id, crtc->name); 10466 ret = -EINVAL; 10467 goto fail; 10468 } 10469 10470 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10471 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 10472 } 10473 10474 /* Must be success */ 10475 WARN_ON(ret); 10476 10477 trace_amdgpu_dm_atomic_check_finish(state, ret); 10478 10479 return ret; 10480 10481 fail: 10482 if (ret == -EDEADLK) 10483 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10484 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10485 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10486 else 10487 DRM_DEBUG_DRIVER("Atomic check failed with err: %d\n", ret); 10488 10489 trace_amdgpu_dm_atomic_check_finish(state, ret); 10490 10491 return ret; 10492 } 10493 10494 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10495 struct amdgpu_dm_connector *amdgpu_dm_connector) 10496 { 10497 u8 dpcd_data; 10498 bool capable = false; 10499 10500 if (amdgpu_dm_connector->dc_link && 10501 dm_helpers_dp_read_dpcd( 10502 NULL, 10503 amdgpu_dm_connector->dc_link, 10504 DP_DOWN_STREAM_PORT_COUNT, 10505 &dpcd_data, 10506 sizeof(dpcd_data))) { 10507 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10508 } 10509 10510 return capable; 10511 } 10512 10513 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10514 unsigned int offset, 10515 unsigned int total_length, 10516 u8 *data, 10517 unsigned int length, 10518 struct amdgpu_hdmi_vsdb_info *vsdb) 10519 { 10520 bool res; 10521 union dmub_rb_cmd cmd; 10522 struct dmub_cmd_send_edid_cea *input; 10523 struct dmub_cmd_edid_cea_output *output; 10524 10525 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10526 return false; 10527 10528 memset(&cmd, 0, sizeof(cmd)); 10529 10530 input = &cmd.edid_cea.data.input; 10531 10532 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10533 cmd.edid_cea.header.sub_type = 0; 10534 cmd.edid_cea.header.payload_bytes = 10535 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10536 input->offset = offset; 10537 input->length = length; 10538 input->cea_total_length = total_length; 10539 memcpy(input->payload, data, length); 10540 10541 res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 10542 if (!res) { 10543 DRM_ERROR("EDID CEA parser failed\n"); 10544 return false; 10545 } 10546 10547 output = &cmd.edid_cea.data.output; 10548 10549 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10550 if (!output->ack.success) { 10551 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10552 output->ack.offset); 10553 } 10554 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10555 if (!output->amd_vsdb.vsdb_found) 10556 return false; 10557 10558 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10559 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10560 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10561 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10562 } else { 10563 if (output->type != 0) 10564 DRM_WARN("Unknown EDID CEA parser results\n"); 10565 return false; 10566 } 10567 10568 return true; 10569 } 10570 10571 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10572 u8 *edid_ext, int len, 10573 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10574 { 10575 int i; 10576 10577 /* send extension block to DMCU for parsing */ 10578 for (i = 0; i < len; i += 8) { 10579 bool res; 10580 int offset; 10581 10582 /* send 8 bytes a time */ 10583 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10584 return false; 10585 10586 if (i+8 == len) { 10587 /* EDID block sent completed, expect result */ 10588 int version, min_rate, max_rate; 10589 10590 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10591 if (res) { 10592 /* amd vsdb found */ 10593 vsdb_info->freesync_supported = 1; 10594 vsdb_info->amd_vsdb_version = version; 10595 vsdb_info->min_refresh_rate_hz = min_rate; 10596 vsdb_info->max_refresh_rate_hz = max_rate; 10597 return true; 10598 } 10599 /* not amd vsdb */ 10600 return false; 10601 } 10602 10603 /* check for ack*/ 10604 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10605 if (!res) 10606 return false; 10607 } 10608 10609 return false; 10610 } 10611 10612 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10613 u8 *edid_ext, int len, 10614 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10615 { 10616 int i; 10617 10618 /* send extension block to DMCU for parsing */ 10619 for (i = 0; i < len; i += 8) { 10620 /* send 8 bytes a time */ 10621 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10622 return false; 10623 } 10624 10625 return vsdb_info->freesync_supported; 10626 } 10627 10628 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10629 u8 *edid_ext, int len, 10630 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10631 { 10632 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10633 bool ret; 10634 10635 mutex_lock(&adev->dm.dc_lock); 10636 if (adev->dm.dmub_srv) 10637 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10638 else 10639 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10640 mutex_unlock(&adev->dm.dc_lock); 10641 return ret; 10642 } 10643 10644 static void parse_edid_displayid_vrr(struct drm_connector *connector, 10645 struct edid *edid) 10646 { 10647 u8 *edid_ext = NULL; 10648 int i; 10649 int j = 0; 10650 u16 min_vfreq; 10651 u16 max_vfreq; 10652 10653 if (edid == NULL || edid->extensions == 0) 10654 return; 10655 10656 /* Find DisplayID extension */ 10657 for (i = 0; i < edid->extensions; i++) { 10658 edid_ext = (void *)(edid + (i + 1)); 10659 if (edid_ext[0] == DISPLAYID_EXT) 10660 break; 10661 } 10662 10663 if (edid_ext == NULL) 10664 return; 10665 10666 while (j < EDID_LENGTH) { 10667 /* Get dynamic video timing range from DisplayID if available */ 10668 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 10669 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 10670 min_vfreq = edid_ext[j+9]; 10671 if (edid_ext[j+1] & 7) 10672 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 10673 else 10674 max_vfreq = edid_ext[j+10]; 10675 10676 if (max_vfreq && min_vfreq) { 10677 connector->display_info.monitor_range.max_vfreq = max_vfreq; 10678 connector->display_info.monitor_range.min_vfreq = min_vfreq; 10679 10680 return; 10681 } 10682 } 10683 j++; 10684 } 10685 } 10686 10687 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10688 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10689 { 10690 u8 *edid_ext = NULL; 10691 int i; 10692 int j = 0; 10693 10694 if (edid == NULL || edid->extensions == 0) 10695 return -ENODEV; 10696 10697 /* Find DisplayID extension */ 10698 for (i = 0; i < edid->extensions; i++) { 10699 edid_ext = (void *)(edid + (i + 1)); 10700 if (edid_ext[0] == DISPLAYID_EXT) 10701 break; 10702 } 10703 10704 while (j < EDID_LENGTH) { 10705 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 10706 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 10707 10708 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 10709 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 10710 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 10711 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 10712 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 10713 10714 return true; 10715 } 10716 j++; 10717 } 10718 10719 return false; 10720 } 10721 10722 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10723 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10724 { 10725 u8 *edid_ext = NULL; 10726 int i; 10727 bool valid_vsdb_found = false; 10728 10729 /*----- drm_find_cea_extension() -----*/ 10730 /* No EDID or EDID extensions */ 10731 if (edid == NULL || edid->extensions == 0) 10732 return -ENODEV; 10733 10734 /* Find CEA extension */ 10735 for (i = 0; i < edid->extensions; i++) { 10736 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10737 if (edid_ext[0] == CEA_EXT) 10738 break; 10739 } 10740 10741 if (i == edid->extensions) 10742 return -ENODEV; 10743 10744 /*----- cea_db_offsets() -----*/ 10745 if (edid_ext[0] != CEA_EXT) 10746 return -ENODEV; 10747 10748 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10749 10750 return valid_vsdb_found ? i : -ENODEV; 10751 } 10752 10753 /** 10754 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10755 * 10756 * @connector: Connector to query. 10757 * @edid: EDID from monitor 10758 * 10759 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10760 * track of some of the display information in the internal data struct used by 10761 * amdgpu_dm. This function checks which type of connector we need to set the 10762 * FreeSync parameters. 10763 */ 10764 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10765 struct edid *edid) 10766 { 10767 int i = 0; 10768 struct detailed_timing *timing; 10769 struct detailed_non_pixel *data; 10770 struct detailed_data_monitor_range *range; 10771 struct amdgpu_dm_connector *amdgpu_dm_connector = 10772 to_amdgpu_dm_connector(connector); 10773 struct dm_connector_state *dm_con_state = NULL; 10774 struct dc_sink *sink; 10775 10776 struct drm_device *dev = connector->dev; 10777 struct amdgpu_device *adev = drm_to_adev(dev); 10778 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10779 bool freesync_capable = false; 10780 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10781 10782 if (!connector->state) { 10783 DRM_ERROR("%s - Connector has no state", __func__); 10784 goto update; 10785 } 10786 10787 sink = amdgpu_dm_connector->dc_sink ? 10788 amdgpu_dm_connector->dc_sink : 10789 amdgpu_dm_connector->dc_em_sink; 10790 10791 if (!edid || !sink) { 10792 dm_con_state = to_dm_connector_state(connector->state); 10793 10794 amdgpu_dm_connector->min_vfreq = 0; 10795 amdgpu_dm_connector->max_vfreq = 0; 10796 amdgpu_dm_connector->pixel_clock_mhz = 0; 10797 connector->display_info.monitor_range.min_vfreq = 0; 10798 connector->display_info.monitor_range.max_vfreq = 0; 10799 freesync_capable = false; 10800 10801 goto update; 10802 } 10803 10804 dm_con_state = to_dm_connector_state(connector->state); 10805 10806 if (!adev->dm.freesync_module) 10807 goto update; 10808 10809 /* Some eDP panels only have the refresh rate range info in DisplayID */ 10810 if ((connector->display_info.monitor_range.min_vfreq == 0 || 10811 connector->display_info.monitor_range.max_vfreq == 0)) 10812 parse_edid_displayid_vrr(connector, edid); 10813 10814 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 10815 sink->sink_signal == SIGNAL_TYPE_EDP)) { 10816 bool edid_check_required = false; 10817 10818 if (is_dp_capable_without_timing_msa(adev->dm.dc, 10819 amdgpu_dm_connector)) { 10820 if (edid->features & DRM_EDID_FEATURE_CONTINUOUS_FREQ) { 10821 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 10822 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 10823 if (amdgpu_dm_connector->max_vfreq - 10824 amdgpu_dm_connector->min_vfreq > 10) 10825 freesync_capable = true; 10826 } else { 10827 edid_check_required = edid->version > 1 || 10828 (edid->version == 1 && 10829 edid->revision > 1); 10830 } 10831 } 10832 10833 if (edid_check_required) { 10834 for (i = 0; i < 4; i++) { 10835 10836 timing = &edid->detailed_timings[i]; 10837 data = &timing->data.other_data; 10838 range = &data->data.range; 10839 /* 10840 * Check if monitor has continuous frequency mode 10841 */ 10842 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10843 continue; 10844 /* 10845 * Check for flag range limits only. If flag == 1 then 10846 * no additional timing information provided. 10847 * Default GTF, GTF Secondary curve and CVT are not 10848 * supported 10849 */ 10850 if (range->flags != 1) 10851 continue; 10852 10853 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10854 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10855 10856 if (edid->revision >= 4) { 10857 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MIN_VFREQ) 10858 connector->display_info.monitor_range.min_vfreq += 255; 10859 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MAX_VFREQ) 10860 connector->display_info.monitor_range.max_vfreq += 255; 10861 } 10862 10863 amdgpu_dm_connector->min_vfreq = 10864 connector->display_info.monitor_range.min_vfreq; 10865 amdgpu_dm_connector->max_vfreq = 10866 connector->display_info.monitor_range.max_vfreq; 10867 amdgpu_dm_connector->pixel_clock_mhz = 10868 range->pixel_clock_mhz * 10; 10869 10870 break; 10871 } 10872 10873 if (amdgpu_dm_connector->max_vfreq - 10874 amdgpu_dm_connector->min_vfreq > 10) { 10875 10876 freesync_capable = true; 10877 } 10878 } 10879 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10880 10881 if (vsdb_info.replay_mode) { 10882 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 10883 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 10884 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 10885 } 10886 10887 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10888 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10889 if (i >= 0 && vsdb_info.freesync_supported) { 10890 timing = &edid->detailed_timings[i]; 10891 data = &timing->data.other_data; 10892 10893 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10894 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10895 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10896 freesync_capable = true; 10897 10898 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10899 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10900 } 10901 } 10902 10903 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10904 10905 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10906 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10907 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10908 10909 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10910 amdgpu_dm_connector->as_type = as_type; 10911 amdgpu_dm_connector->vsdb_info = vsdb_info; 10912 10913 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10914 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10915 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10916 freesync_capable = true; 10917 10918 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10919 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10920 } 10921 } 10922 10923 update: 10924 if (dm_con_state) 10925 dm_con_state->freesync_capable = freesync_capable; 10926 10927 if (connector->vrr_capable_property) 10928 drm_connector_set_vrr_capable_property(connector, 10929 freesync_capable); 10930 } 10931 10932 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10933 { 10934 struct amdgpu_device *adev = drm_to_adev(dev); 10935 struct dc *dc = adev->dm.dc; 10936 int i; 10937 10938 mutex_lock(&adev->dm.dc_lock); 10939 if (dc->current_state) { 10940 for (i = 0; i < dc->current_state->stream_count; ++i) 10941 dc->current_state->streams[i] 10942 ->triggered_crtc_reset.enabled = 10943 adev->dm.force_timing_sync; 10944 10945 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10946 dc_trigger_sync(dc, dc->current_state); 10947 } 10948 mutex_unlock(&adev->dm.dc_lock); 10949 } 10950 10951 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10952 u32 value, const char *func_name) 10953 { 10954 #ifdef DM_CHECK_ADDR_0 10955 if (address == 0) { 10956 DC_ERR("invalid register write. address = 0"); 10957 return; 10958 } 10959 #endif 10960 cgs_write_register(ctx->cgs_device, address, value); 10961 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10962 } 10963 10964 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10965 const char *func_name) 10966 { 10967 u32 value; 10968 #ifdef DM_CHECK_ADDR_0 10969 if (address == 0) { 10970 DC_ERR("invalid register read; address = 0\n"); 10971 return 0; 10972 } 10973 #endif 10974 10975 if (ctx->dmub_srv && 10976 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10977 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10978 ASSERT(false); 10979 return 0; 10980 } 10981 10982 value = cgs_read_register(ctx->cgs_device, address); 10983 10984 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10985 10986 return value; 10987 } 10988 10989 int amdgpu_dm_process_dmub_aux_transfer_sync( 10990 struct dc_context *ctx, 10991 unsigned int link_index, 10992 struct aux_payload *payload, 10993 enum aux_return_code_type *operation_result) 10994 { 10995 struct amdgpu_device *adev = ctx->driver_context; 10996 struct dmub_notification *p_notify = adev->dm.dmub_notify; 10997 int ret = -1; 10998 10999 mutex_lock(&adev->dm.dpia_aux_lock); 11000 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 11001 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 11002 goto out; 11003 } 11004 11005 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11006 DRM_ERROR("wait_for_completion_timeout timeout!"); 11007 *operation_result = AUX_RET_ERROR_TIMEOUT; 11008 goto out; 11009 } 11010 11011 if (p_notify->result != AUX_RET_SUCCESS) { 11012 /* 11013 * Transient states before tunneling is enabled could 11014 * lead to this error. We can ignore this for now. 11015 */ 11016 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 11017 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 11018 payload->address, payload->length, 11019 p_notify->result); 11020 } 11021 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11022 goto out; 11023 } 11024 11025 11026 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 11027 if (!payload->write && p_notify->aux_reply.length && 11028 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 11029 11030 if (payload->length != p_notify->aux_reply.length) { 11031 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 11032 p_notify->aux_reply.length, 11033 payload->address, payload->length); 11034 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11035 goto out; 11036 } 11037 11038 memcpy(payload->data, p_notify->aux_reply.data, 11039 p_notify->aux_reply.length); 11040 } 11041 11042 /* success */ 11043 ret = p_notify->aux_reply.length; 11044 *operation_result = p_notify->result; 11045 out: 11046 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11047 mutex_unlock(&adev->dm.dpia_aux_lock); 11048 return ret; 11049 } 11050 11051 int amdgpu_dm_process_dmub_set_config_sync( 11052 struct dc_context *ctx, 11053 unsigned int link_index, 11054 struct set_config_cmd_payload *payload, 11055 enum set_config_status *operation_result) 11056 { 11057 struct amdgpu_device *adev = ctx->driver_context; 11058 bool is_cmd_complete; 11059 int ret; 11060 11061 mutex_lock(&adev->dm.dpia_aux_lock); 11062 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 11063 link_index, payload, adev->dm.dmub_notify); 11064 11065 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11066 ret = 0; 11067 *operation_result = adev->dm.dmub_notify->sc_status; 11068 } else { 11069 DRM_ERROR("wait_for_completion_timeout timeout!"); 11070 ret = -1; 11071 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 11072 } 11073 11074 if (!is_cmd_complete) 11075 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11076 mutex_unlock(&adev->dm.dpia_aux_lock); 11077 return ret; 11078 } 11079 11080 /* 11081 * Check whether seamless boot is supported. 11082 * 11083 * So far we only support seamless boot on CHIP_VANGOGH. 11084 * If everything goes well, we may consider expanding 11085 * seamless boot to other ASICs. 11086 */ 11087 bool check_seamless_boot_capability(struct amdgpu_device *adev) 11088 { 11089 switch (adev->ip_versions[DCE_HWIP][0]) { 11090 case IP_VERSION(3, 0, 1): 11091 if (!adev->mman.keep_stolen_vga_memory) 11092 return true; 11093 break; 11094 default: 11095 break; 11096 } 11097 11098 return false; 11099 } 11100 11101 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11102 { 11103 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 11104 } 11105 11106 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11107 { 11108 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 11109 } 11110