xref: /openbsd-src/sys/dev/pci/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision 0c127b93220a43f8d6d1b28bacd136edd612b81d)
1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 /* The caprices of the preprocessor require that this be declared right here */
27 #define CREATE_TRACE_POINTS
28 
29 #include "dm_services_types.h"
30 #include "dc.h"
31 #include "link_enc_cfg.h"
32 #include "dc/inc/core_types.h"
33 #include "dal_asic_id.h"
34 #include "dmub/dmub_srv.h"
35 #include "dc/inc/hw/dmcu.h"
36 #include "dc/inc/hw/abm.h"
37 #include "dc/dc_dmub_srv.h"
38 #include "dc/dc_edid_parser.h"
39 #include "dc/dc_stat.h"
40 #include "amdgpu_dm_trace.h"
41 #include "dpcd_defs.h"
42 #include "link/protocols/link_dpcd.h"
43 #include "link_service_types.h"
44 #include "link/protocols/link_dp_capability.h"
45 #include "link/protocols/link_ddc.h"
46 
47 #include "vid.h"
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_pm.h"
58 #include "amdgpu_atombios.h"
59 
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 
69 #include "ivsrcid/ivsrcid_vislands30.h"
70 
71 #include <linux/backlight.h>
72 #include <linux/module.h>
73 #include <linux/moduleparam.h>
74 #include <linux/types.h>
75 #include <linux/pm_runtime.h>
76 #include <linux/pci.h>
77 #include <linux/firmware.h>
78 #include <linux/component.h>
79 #include <linux/dmi.h>
80 
81 #include <drm/display/drm_dp_mst_helper.h>
82 #include <drm/display/drm_hdmi_helper.h>
83 #include <drm/drm_atomic.h>
84 #include <drm/drm_atomic_uapi.h>
85 #include <drm/drm_atomic_helper.h>
86 #include <drm/drm_blend.h>
87 #include <drm/drm_fourcc.h>
88 #include <drm/drm_edid.h>
89 #include <drm/drm_vblank.h>
90 #include <drm/drm_audio_component.h>
91 #include <drm/drm_gem_atomic_helper.h>
92 #include <drm/drm_plane_helper.h>
93 
94 #include <acpi/video.h>
95 
96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
97 
98 #include "dcn/dcn_1_0_offset.h"
99 #include "dcn/dcn_1_0_sh_mask.h"
100 #include "soc15_hw_ip.h"
101 #include "soc15_common.h"
102 #include "vega10_ip_offset.h"
103 
104 #include "gc/gc_11_0_0_offset.h"
105 #include "gc/gc_11_0_0_sh_mask.h"
106 
107 #include "modules/inc/mod_freesync.h"
108 #include "modules/power/power_helpers.h"
109 
110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
132 
133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
137 
138 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
140 
141 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
143 
144 /* Number of bytes in PSP header for firmware. */
145 #define PSP_HEADER_BYTES 0x100
146 
147 /* Number of bytes in PSP footer for firmware. */
148 #define PSP_FOOTER_BYTES 0x100
149 
150 /**
151  * DOC: overview
152  *
153  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
154  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
155  * requests into DC requests, and DC responses into DRM responses.
156  *
157  * The root control structure is &struct amdgpu_display_manager.
158  */
159 
160 /* basic init/fini API */
161 static int amdgpu_dm_init(struct amdgpu_device *adev);
162 static void amdgpu_dm_fini(struct amdgpu_device *adev);
163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
164 
165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
166 {
167 	switch (link->dpcd_caps.dongle_type) {
168 	case DISPLAY_DONGLE_NONE:
169 		return DRM_MODE_SUBCONNECTOR_Native;
170 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
171 		return DRM_MODE_SUBCONNECTOR_VGA;
172 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
173 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
174 		return DRM_MODE_SUBCONNECTOR_DVID;
175 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
176 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
177 		return DRM_MODE_SUBCONNECTOR_HDMIA;
178 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
179 	default:
180 		return DRM_MODE_SUBCONNECTOR_Unknown;
181 	}
182 }
183 
184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
185 {
186 	struct dc_link *link = aconnector->dc_link;
187 	struct drm_connector *connector = &aconnector->base;
188 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
189 
190 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
191 		return;
192 
193 	if (aconnector->dc_sink)
194 		subconnector = get_subconnector_type(link);
195 
196 	drm_object_property_set_value(&connector->base,
197 			connector->dev->mode_config.dp_subconnector_property,
198 			subconnector);
199 }
200 
201 /*
202  * initializes drm_device display related structures, based on the information
203  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
204  * drm_encoder, drm_mode_config
205  *
206  * Returns 0 on success
207  */
208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
209 /* removes and deallocates the drm structures, created by the above function */
210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
211 
212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
213 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
214 				    u32 link_index,
215 				    struct amdgpu_encoder *amdgpu_encoder);
216 static int amdgpu_dm_encoder_init(struct drm_device *dev,
217 				  struct amdgpu_encoder *aencoder,
218 				  uint32_t link_index);
219 
220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
221 
222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
223 
224 static int amdgpu_dm_atomic_check(struct drm_device *dev,
225 				  struct drm_atomic_state *state);
226 
227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
228 static void handle_hpd_rx_irq(void *param);
229 
230 static bool
231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
232 				 struct drm_crtc_state *new_crtc_state);
233 /*
234  * dm_vblank_get_counter
235  *
236  * @brief
237  * Get counter for number of vertical blanks
238  *
239  * @param
240  * struct amdgpu_device *adev - [in] desired amdgpu device
241  * int disp_idx - [in] which CRTC to get the counter from
242  *
243  * @return
244  * Counter for vertical blanks
245  */
246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
247 {
248 	struct amdgpu_crtc *acrtc = NULL;
249 
250 	if (crtc >= adev->mode_info.num_crtc)
251 		return 0;
252 
253 	acrtc = adev->mode_info.crtcs[crtc];
254 
255 	if (!acrtc->dm_irq_params.stream) {
256 		DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
257 			  crtc);
258 		return 0;
259 	}
260 
261 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
262 }
263 
264 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
265 				  u32 *vbl, u32 *position)
266 {
267 	u32 v_blank_start, v_blank_end, h_position, v_position;
268 	struct amdgpu_crtc *acrtc = NULL;
269 
270 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
271 		return -EINVAL;
272 
273 	acrtc = adev->mode_info.crtcs[crtc];
274 
275 	if (!acrtc->dm_irq_params.stream) {
276 		DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
277 			  crtc);
278 		return 0;
279 	}
280 
281 	/*
282 	 * TODO rework base driver to use values directly.
283 	 * for now parse it back into reg-format
284 	 */
285 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
286 				 &v_blank_start,
287 				 &v_blank_end,
288 				 &h_position,
289 				 &v_position);
290 
291 	*position = v_position | (h_position << 16);
292 	*vbl = v_blank_start | (v_blank_end << 16);
293 
294 	return 0;
295 }
296 
297 static bool dm_is_idle(void *handle)
298 {
299 	/* XXX todo */
300 	return true;
301 }
302 
303 static int dm_wait_for_idle(void *handle)
304 {
305 	/* XXX todo */
306 	return 0;
307 }
308 
309 static bool dm_check_soft_reset(void *handle)
310 {
311 	return false;
312 }
313 
314 static int dm_soft_reset(void *handle)
315 {
316 	/* XXX todo */
317 	return 0;
318 }
319 
320 static struct amdgpu_crtc *
321 get_crtc_by_otg_inst(struct amdgpu_device *adev,
322 		     int otg_inst)
323 {
324 	struct drm_device *dev = adev_to_drm(adev);
325 	struct drm_crtc *crtc;
326 	struct amdgpu_crtc *amdgpu_crtc;
327 
328 	if (WARN_ON(otg_inst == -1))
329 		return adev->mode_info.crtcs[0];
330 
331 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
332 		amdgpu_crtc = to_amdgpu_crtc(crtc);
333 
334 		if (amdgpu_crtc->otg_inst == otg_inst)
335 			return amdgpu_crtc;
336 	}
337 
338 	return NULL;
339 }
340 
341 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
342 					      struct dm_crtc_state *new_state)
343 {
344 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
345 		return true;
346 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
347 		return true;
348 	else
349 		return false;
350 }
351 
352 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update,
353 					int planes_count)
354 {
355 	int i, j;
356 
357 	for (i = 0, j = planes_count - 1; i < j; i++, j--)
358 		swap(array_of_surface_update[i], array_of_surface_update[j]);
359 }
360 
361 /**
362  * update_planes_and_stream_adapter() - Send planes to be updated in DC
363  *
364  * DC has a generic way to update planes and stream via
365  * dc_update_planes_and_stream function; however, DM might need some
366  * adjustments and preparation before calling it. This function is a wrapper
367  * for the dc_update_planes_and_stream that does any required configuration
368  * before passing control to DC.
369  *
370  * @dc: Display Core control structure
371  * @update_type: specify whether it is FULL/MEDIUM/FAST update
372  * @planes_count: planes count to update
373  * @stream: stream state
374  * @stream_update: stream update
375  * @array_of_surface_update: dc surface update pointer
376  *
377  */
378 static inline bool update_planes_and_stream_adapter(struct dc *dc,
379 						    int update_type,
380 						    int planes_count,
381 						    struct dc_stream_state *stream,
382 						    struct dc_stream_update *stream_update,
383 						    struct dc_surface_update *array_of_surface_update)
384 {
385 	reverse_planes_order(array_of_surface_update, planes_count);
386 
387 	/*
388 	 * Previous frame finished and HW is ready for optimization.
389 	 */
390 	if (update_type == UPDATE_TYPE_FAST)
391 		dc_post_update_surfaces_to_stream(dc);
392 
393 	return dc_update_planes_and_stream(dc,
394 					   array_of_surface_update,
395 					   planes_count,
396 					   stream,
397 					   stream_update);
398 }
399 
400 /**
401  * dm_pflip_high_irq() - Handle pageflip interrupt
402  * @interrupt_params: ignored
403  *
404  * Handles the pageflip interrupt by notifying all interested parties
405  * that the pageflip has been completed.
406  */
407 static void dm_pflip_high_irq(void *interrupt_params)
408 {
409 	struct amdgpu_crtc *amdgpu_crtc;
410 	struct common_irq_params *irq_params = interrupt_params;
411 	struct amdgpu_device *adev = irq_params->adev;
412 	unsigned long flags;
413 	struct drm_pending_vblank_event *e;
414 	u32 vpos, hpos, v_blank_start, v_blank_end;
415 	bool vrr_active;
416 
417 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
418 
419 	/* IRQ could occur when in initial stage */
420 	/* TODO work and BO cleanup */
421 	if (amdgpu_crtc == NULL) {
422 		DC_LOG_PFLIP("CRTC is null, returning.\n");
423 		return;
424 	}
425 
426 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
427 
428 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
429 		DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
430 			     amdgpu_crtc->pflip_status,
431 			     AMDGPU_FLIP_SUBMITTED,
432 			     amdgpu_crtc->crtc_id,
433 			     amdgpu_crtc);
434 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
435 		return;
436 	}
437 
438 	/* page flip completed. */
439 	e = amdgpu_crtc->event;
440 	amdgpu_crtc->event = NULL;
441 
442 	WARN_ON(!e);
443 
444 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
445 
446 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
447 	if (!vrr_active ||
448 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
449 				      &v_blank_end, &hpos, &vpos) ||
450 	    (vpos < v_blank_start)) {
451 		/* Update to correct count and vblank timestamp if racing with
452 		 * vblank irq. This also updates to the correct vblank timestamp
453 		 * even in VRR mode, as scanout is past the front-porch atm.
454 		 */
455 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
456 
457 		/* Wake up userspace by sending the pageflip event with proper
458 		 * count and timestamp of vblank of flip completion.
459 		 */
460 		if (e) {
461 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
462 
463 			/* Event sent, so done with vblank for this flip */
464 			drm_crtc_vblank_put(&amdgpu_crtc->base);
465 		}
466 	} else if (e) {
467 		/* VRR active and inside front-porch: vblank count and
468 		 * timestamp for pageflip event will only be up to date after
469 		 * drm_crtc_handle_vblank() has been executed from late vblank
470 		 * irq handler after start of back-porch (vline 0). We queue the
471 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
472 		 * updated timestamp and count, once it runs after us.
473 		 *
474 		 * We need to open-code this instead of using the helper
475 		 * drm_crtc_arm_vblank_event(), as that helper would
476 		 * call drm_crtc_accurate_vblank_count(), which we must
477 		 * not call in VRR mode while we are in front-porch!
478 		 */
479 
480 		/* sequence will be replaced by real count during send-out. */
481 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
482 		e->pipe = amdgpu_crtc->crtc_id;
483 
484 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
485 		e = NULL;
486 	}
487 
488 	/* Keep track of vblank of this flip for flip throttling. We use the
489 	 * cooked hw counter, as that one incremented at start of this vblank
490 	 * of pageflip completion, so last_flip_vblank is the forbidden count
491 	 * for queueing new pageflips if vsync + VRR is enabled.
492 	 */
493 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
494 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
495 
496 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
497 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
498 
499 	DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
500 		     amdgpu_crtc->crtc_id, amdgpu_crtc,
501 		     vrr_active, (int) !e);
502 }
503 
504 static void dm_vupdate_high_irq(void *interrupt_params)
505 {
506 	struct common_irq_params *irq_params = interrupt_params;
507 	struct amdgpu_device *adev = irq_params->adev;
508 	struct amdgpu_crtc *acrtc;
509 	struct drm_device *drm_dev;
510 	struct drm_vblank_crtc *vblank;
511 	ktime_t frame_duration_ns, previous_timestamp;
512 	unsigned long flags;
513 	int vrr_active;
514 
515 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
516 
517 	if (acrtc) {
518 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
519 		drm_dev = acrtc->base.dev;
520 		vblank = &drm_dev->vblank[acrtc->base.index];
521 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
522 		frame_duration_ns = vblank->time - previous_timestamp;
523 
524 		if (frame_duration_ns > 0) {
525 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
526 						frame_duration_ns,
527 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
528 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
529 		}
530 
531 		DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n",
532 			      acrtc->crtc_id,
533 			      vrr_active);
534 
535 		/* Core vblank handling is done here after end of front-porch in
536 		 * vrr mode, as vblank timestamping will give valid results
537 		 * while now done after front-porch. This will also deliver
538 		 * page-flip completion events that have been queued to us
539 		 * if a pageflip happened inside front-porch.
540 		 */
541 		if (vrr_active) {
542 			amdgpu_dm_crtc_handle_vblank(acrtc);
543 
544 			/* BTR processing for pre-DCE12 ASICs */
545 			if (acrtc->dm_irq_params.stream &&
546 			    adev->family < AMDGPU_FAMILY_AI) {
547 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
548 				mod_freesync_handle_v_update(
549 				    adev->dm.freesync_module,
550 				    acrtc->dm_irq_params.stream,
551 				    &acrtc->dm_irq_params.vrr_params);
552 
553 				dc_stream_adjust_vmin_vmax(
554 				    adev->dm.dc,
555 				    acrtc->dm_irq_params.stream,
556 				    &acrtc->dm_irq_params.vrr_params.adjust);
557 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
558 			}
559 		}
560 	}
561 }
562 
563 /**
564  * dm_crtc_high_irq() - Handles CRTC interrupt
565  * @interrupt_params: used for determining the CRTC instance
566  *
567  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
568  * event handler.
569  */
570 static void dm_crtc_high_irq(void *interrupt_params)
571 {
572 	struct common_irq_params *irq_params = interrupt_params;
573 	struct amdgpu_device *adev = irq_params->adev;
574 	struct amdgpu_crtc *acrtc;
575 	unsigned long flags;
576 	int vrr_active;
577 
578 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
579 	if (!acrtc)
580 		return;
581 
582 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
583 
584 	DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
585 		      vrr_active, acrtc->dm_irq_params.active_planes);
586 
587 	/**
588 	 * Core vblank handling at start of front-porch is only possible
589 	 * in non-vrr mode, as only there vblank timestamping will give
590 	 * valid results while done in front-porch. Otherwise defer it
591 	 * to dm_vupdate_high_irq after end of front-porch.
592 	 */
593 	if (!vrr_active)
594 		amdgpu_dm_crtc_handle_vblank(acrtc);
595 
596 	/**
597 	 * Following stuff must happen at start of vblank, for crc
598 	 * computation and below-the-range btr support in vrr mode.
599 	 */
600 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
601 
602 	/* BTR updates need to happen before VUPDATE on Vega and above. */
603 	if (adev->family < AMDGPU_FAMILY_AI)
604 		return;
605 
606 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
607 
608 	if (acrtc->dm_irq_params.stream &&
609 	    acrtc->dm_irq_params.vrr_params.supported &&
610 	    acrtc->dm_irq_params.freesync_config.state ==
611 		    VRR_STATE_ACTIVE_VARIABLE) {
612 		mod_freesync_handle_v_update(adev->dm.freesync_module,
613 					     acrtc->dm_irq_params.stream,
614 					     &acrtc->dm_irq_params.vrr_params);
615 
616 		dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
617 					   &acrtc->dm_irq_params.vrr_params.adjust);
618 	}
619 
620 	/*
621 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
622 	 * In that case, pageflip completion interrupts won't fire and pageflip
623 	 * completion events won't get delivered. Prevent this by sending
624 	 * pending pageflip events from here if a flip is still pending.
625 	 *
626 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
627 	 * avoid race conditions between flip programming and completion,
628 	 * which could cause too early flip completion events.
629 	 */
630 	if (adev->family >= AMDGPU_FAMILY_RV &&
631 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
632 	    acrtc->dm_irq_params.active_planes == 0) {
633 		if (acrtc->event) {
634 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
635 			acrtc->event = NULL;
636 			drm_crtc_vblank_put(&acrtc->base);
637 		}
638 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
639 	}
640 
641 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
642 }
643 
644 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
645 /**
646  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
647  * DCN generation ASICs
648  * @interrupt_params: interrupt parameters
649  *
650  * Used to set crc window/read out crc value at vertical line 0 position
651  */
652 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
653 {
654 	struct common_irq_params *irq_params = interrupt_params;
655 	struct amdgpu_device *adev = irq_params->adev;
656 	struct amdgpu_crtc *acrtc;
657 
658 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
659 
660 	if (!acrtc)
661 		return;
662 
663 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
664 }
665 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
666 
667 /**
668  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
669  * @adev: amdgpu_device pointer
670  * @notify: dmub notification structure
671  *
672  * Dmub AUX or SET_CONFIG command completion processing callback
673  * Copies dmub notification to DM which is to be read by AUX command.
674  * issuing thread and also signals the event to wake up the thread.
675  */
676 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
677 					struct dmub_notification *notify)
678 {
679 	if (adev->dm.dmub_notify)
680 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
681 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
682 		complete(&adev->dm.dmub_aux_transfer_done);
683 }
684 
685 /**
686  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
687  * @adev: amdgpu_device pointer
688  * @notify: dmub notification structure
689  *
690  * Dmub Hpd interrupt processing callback. Gets displayindex through the
691  * ink index and calls helper to do the processing.
692  */
693 static void dmub_hpd_callback(struct amdgpu_device *adev,
694 			      struct dmub_notification *notify)
695 {
696 	struct amdgpu_dm_connector *aconnector;
697 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
698 	struct drm_connector *connector;
699 	struct drm_connector_list_iter iter;
700 	struct dc_link *link;
701 	u8 link_index = 0;
702 	struct drm_device *dev;
703 
704 	if (adev == NULL)
705 		return;
706 
707 	if (notify == NULL) {
708 		DRM_ERROR("DMUB HPD callback notification was NULL");
709 		return;
710 	}
711 
712 	if (notify->link_index > adev->dm.dc->link_count) {
713 		DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index);
714 		return;
715 	}
716 
717 	link_index = notify->link_index;
718 	link = adev->dm.dc->links[link_index];
719 	dev = adev->dm.ddev;
720 
721 	drm_connector_list_iter_begin(dev, &iter);
722 	drm_for_each_connector_iter(connector, &iter) {
723 		aconnector = to_amdgpu_dm_connector(connector);
724 		if (link && aconnector->dc_link == link) {
725 			if (notify->type == DMUB_NOTIFICATION_HPD)
726 				DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index);
727 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
728 				DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index);
729 			else
730 				DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n",
731 						notify->type, link_index);
732 
733 			hpd_aconnector = aconnector;
734 			break;
735 		}
736 	}
737 	drm_connector_list_iter_end(&iter);
738 
739 	if (hpd_aconnector) {
740 		if (notify->type == DMUB_NOTIFICATION_HPD)
741 			handle_hpd_irq_helper(hpd_aconnector);
742 		else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
743 			handle_hpd_rx_irq(hpd_aconnector);
744 	}
745 }
746 
747 /**
748  * register_dmub_notify_callback - Sets callback for DMUB notify
749  * @adev: amdgpu_device pointer
750  * @type: Type of dmub notification
751  * @callback: Dmub interrupt callback function
752  * @dmub_int_thread_offload: offload indicator
753  *
754  * API to register a dmub callback handler for a dmub notification
755  * Also sets indicator whether callback processing to be offloaded.
756  * to dmub interrupt handling thread
757  * Return: true if successfully registered, false if there is existing registration
758  */
759 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
760 					  enum dmub_notification_type type,
761 					  dmub_notify_interrupt_callback_t callback,
762 					  bool dmub_int_thread_offload)
763 {
764 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
765 		adev->dm.dmub_callback[type] = callback;
766 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
767 	} else
768 		return false;
769 
770 	return true;
771 }
772 
773 static void dm_handle_hpd_work(struct work_struct *work)
774 {
775 	struct dmub_hpd_work *dmub_hpd_wrk;
776 
777 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
778 
779 	if (!dmub_hpd_wrk->dmub_notify) {
780 		DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL");
781 		return;
782 	}
783 
784 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
785 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
786 		dmub_hpd_wrk->dmub_notify);
787 	}
788 
789 	kfree(dmub_hpd_wrk->dmub_notify);
790 	kfree(dmub_hpd_wrk);
791 
792 }
793 
794 #define DMUB_TRACE_MAX_READ 64
795 /**
796  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
797  * @interrupt_params: used for determining the Outbox instance
798  *
799  * Handles the Outbox Interrupt
800  * event handler.
801  */
802 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
803 {
804 	struct dmub_notification notify;
805 	struct common_irq_params *irq_params = interrupt_params;
806 	struct amdgpu_device *adev = irq_params->adev;
807 	struct amdgpu_display_manager *dm = &adev->dm;
808 	struct dmcub_trace_buf_entry entry = { 0 };
809 	u32 count = 0;
810 	struct dmub_hpd_work *dmub_hpd_wrk;
811 	struct dc_link *plink = NULL;
812 
813 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
814 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
815 
816 		do {
817 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
818 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
819 				DRM_ERROR("DM: notify type %d invalid!", notify.type);
820 				continue;
821 			}
822 			if (!dm->dmub_callback[notify.type]) {
823 				DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type);
824 				continue;
825 			}
826 			if (dm->dmub_thread_offload[notify.type] == true) {
827 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
828 				if (!dmub_hpd_wrk) {
829 					DRM_ERROR("Failed to allocate dmub_hpd_wrk");
830 					return;
831 				}
832 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
833 								    GFP_ATOMIC);
834 				if (!dmub_hpd_wrk->dmub_notify) {
835 					kfree(dmub_hpd_wrk);
836 					DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify");
837 					return;
838 				}
839 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
840 				dmub_hpd_wrk->adev = adev;
841 				if (notify.type == DMUB_NOTIFICATION_HPD) {
842 					plink = adev->dm.dc->links[notify.link_index];
843 					if (plink) {
844 						plink->hpd_status =
845 							notify.hpd_status == DP_HPD_PLUG;
846 					}
847 				}
848 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
849 			} else {
850 				dm->dmub_callback[notify.type](adev, &notify);
851 			}
852 		} while (notify.pending_notification);
853 	}
854 
855 
856 	do {
857 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
858 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
859 							entry.param0, entry.param1);
860 
861 			DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
862 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
863 		} else
864 			break;
865 
866 		count++;
867 
868 	} while (count <= DMUB_TRACE_MAX_READ);
869 
870 	if (count > DMUB_TRACE_MAX_READ)
871 		DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ");
872 }
873 
874 static int dm_set_clockgating_state(void *handle,
875 		  enum amd_clockgating_state state)
876 {
877 	return 0;
878 }
879 
880 static int dm_set_powergating_state(void *handle,
881 		  enum amd_powergating_state state)
882 {
883 	return 0;
884 }
885 
886 /* Prototypes of private functions */
887 static int dm_early_init(void *handle);
888 
889 /* Allocate memory for FBC compressed data  */
890 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
891 {
892 	struct drm_device *dev = connector->dev;
893 	struct amdgpu_device *adev = drm_to_adev(dev);
894 	struct dm_compressor_info *compressor = &adev->dm.compressor;
895 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
896 	struct drm_display_mode *mode;
897 	unsigned long max_size = 0;
898 
899 	if (adev->dm.dc->fbc_compressor == NULL)
900 		return;
901 
902 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
903 		return;
904 
905 	if (compressor->bo_ptr)
906 		return;
907 
908 
909 	list_for_each_entry(mode, &connector->modes, head) {
910 		if (max_size < mode->htotal * mode->vtotal)
911 			max_size = mode->htotal * mode->vtotal;
912 	}
913 
914 	if (max_size) {
915 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
916 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
917 			    &compressor->gpu_addr, &compressor->cpu_addr);
918 
919 		if (r)
920 			DRM_ERROR("DM: Failed to initialize FBC\n");
921 		else {
922 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
923 			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
924 		}
925 
926 	}
927 
928 }
929 
930 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
931 					  int pipe, bool *enabled,
932 					  unsigned char *buf, int max_bytes)
933 {
934 	struct drm_device *dev = dev_get_drvdata(kdev);
935 	struct amdgpu_device *adev = drm_to_adev(dev);
936 	struct drm_connector *connector;
937 	struct drm_connector_list_iter conn_iter;
938 	struct amdgpu_dm_connector *aconnector;
939 	int ret = 0;
940 
941 	*enabled = false;
942 
943 	mutex_lock(&adev->dm.audio_lock);
944 
945 	drm_connector_list_iter_begin(dev, &conn_iter);
946 	drm_for_each_connector_iter(connector, &conn_iter) {
947 		aconnector = to_amdgpu_dm_connector(connector);
948 		if (aconnector->audio_inst != port)
949 			continue;
950 
951 		*enabled = true;
952 		ret = drm_eld_size(connector->eld);
953 		memcpy(buf, connector->eld, min(max_bytes, ret));
954 
955 		break;
956 	}
957 	drm_connector_list_iter_end(&conn_iter);
958 
959 	mutex_unlock(&adev->dm.audio_lock);
960 
961 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
962 
963 	return ret;
964 }
965 
966 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
967 	.get_eld = amdgpu_dm_audio_component_get_eld,
968 };
969 
970 static int amdgpu_dm_audio_component_bind(struct device *kdev,
971 				       struct device *hda_kdev, void *data)
972 {
973 	struct drm_device *dev = dev_get_drvdata(kdev);
974 	struct amdgpu_device *adev = drm_to_adev(dev);
975 	struct drm_audio_component *acomp = data;
976 
977 	acomp->ops = &amdgpu_dm_audio_component_ops;
978 	acomp->dev = kdev;
979 	adev->dm.audio_component = acomp;
980 
981 	return 0;
982 }
983 
984 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
985 					  struct device *hda_kdev, void *data)
986 {
987 	struct drm_device *dev = dev_get_drvdata(kdev);
988 	struct amdgpu_device *adev = drm_to_adev(dev);
989 	struct drm_audio_component *acomp = data;
990 
991 	acomp->ops = NULL;
992 	acomp->dev = NULL;
993 	adev->dm.audio_component = NULL;
994 }
995 
996 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
997 	.bind	= amdgpu_dm_audio_component_bind,
998 	.unbind	= amdgpu_dm_audio_component_unbind,
999 };
1000 
1001 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1002 {
1003 	int i, ret;
1004 
1005 	if (!amdgpu_audio)
1006 		return 0;
1007 
1008 	adev->mode_info.audio.enabled = true;
1009 
1010 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1011 
1012 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1013 		adev->mode_info.audio.pin[i].channels = -1;
1014 		adev->mode_info.audio.pin[i].rate = -1;
1015 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1016 		adev->mode_info.audio.pin[i].status_bits = 0;
1017 		adev->mode_info.audio.pin[i].category_code = 0;
1018 		adev->mode_info.audio.pin[i].connected = false;
1019 		adev->mode_info.audio.pin[i].id =
1020 			adev->dm.dc->res_pool->audios[i]->inst;
1021 		adev->mode_info.audio.pin[i].offset = 0;
1022 	}
1023 
1024 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1025 	if (ret < 0)
1026 		return ret;
1027 
1028 	adev->dm.audio_registered = true;
1029 
1030 	return 0;
1031 }
1032 
1033 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1034 {
1035 	if (!amdgpu_audio)
1036 		return;
1037 
1038 	if (!adev->mode_info.audio.enabled)
1039 		return;
1040 
1041 	if (adev->dm.audio_registered) {
1042 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1043 		adev->dm.audio_registered = false;
1044 	}
1045 
1046 	/* TODO: Disable audio? */
1047 
1048 	adev->mode_info.audio.enabled = false;
1049 }
1050 
1051 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1052 {
1053 	struct drm_audio_component *acomp = adev->dm.audio_component;
1054 
1055 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1056 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1057 
1058 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1059 						 pin, -1);
1060 	}
1061 }
1062 
1063 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1064 {
1065 	const struct dmcub_firmware_header_v1_0 *hdr;
1066 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1067 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1068 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1069 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1070 	struct abm *abm = adev->dm.dc->res_pool->abm;
1071 	struct dmub_srv_hw_params hw_params;
1072 	enum dmub_status status;
1073 	const unsigned char *fw_inst_const, *fw_bss_data;
1074 	u32 i, fw_inst_const_size, fw_bss_data_size;
1075 	bool has_hw_support;
1076 
1077 	if (!dmub_srv)
1078 		/* DMUB isn't supported on the ASIC. */
1079 		return 0;
1080 
1081 	if (!fb_info) {
1082 		DRM_ERROR("No framebuffer info for DMUB service.\n");
1083 		return -EINVAL;
1084 	}
1085 
1086 	if (!dmub_fw) {
1087 		/* Firmware required for DMUB support. */
1088 		DRM_ERROR("No firmware provided for DMUB.\n");
1089 		return -EINVAL;
1090 	}
1091 
1092 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1093 	if (status != DMUB_STATUS_OK) {
1094 		DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
1095 		return -EINVAL;
1096 	}
1097 
1098 	if (!has_hw_support) {
1099 		DRM_INFO("DMUB unsupported on ASIC\n");
1100 		return 0;
1101 	}
1102 
1103 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1104 	status = dmub_srv_hw_reset(dmub_srv);
1105 	if (status != DMUB_STATUS_OK)
1106 		DRM_WARN("Error resetting DMUB HW: %d\n", status);
1107 
1108 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1109 
1110 	fw_inst_const = dmub_fw->data +
1111 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1112 			PSP_HEADER_BYTES;
1113 
1114 	fw_bss_data = dmub_fw->data +
1115 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1116 		      le32_to_cpu(hdr->inst_const_bytes);
1117 
1118 	/* Copy firmware and bios info into FB memory. */
1119 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1120 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1121 
1122 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1123 
1124 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1125 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1126 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1127 	 * will be done by dm_dmub_hw_init
1128 	 */
1129 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1130 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1131 				fw_inst_const_size);
1132 	}
1133 
1134 	if (fw_bss_data_size)
1135 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1136 		       fw_bss_data, fw_bss_data_size);
1137 
1138 	/* Copy firmware bios info into FB memory. */
1139 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1140 	       adev->bios_size);
1141 
1142 	/* Reset regions that need to be reset. */
1143 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1144 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1145 
1146 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1147 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1148 
1149 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1150 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1151 
1152 	/* Initialize hardware. */
1153 	memset(&hw_params, 0, sizeof(hw_params));
1154 	hw_params.fb_base = adev->gmc.fb_start;
1155 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1156 
1157 	/* backdoor load firmware and trigger dmub running */
1158 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1159 		hw_params.load_inst_const = true;
1160 
1161 	if (dmcu)
1162 		hw_params.psp_version = dmcu->psp_version;
1163 
1164 	for (i = 0; i < fb_info->num_fb; ++i)
1165 		hw_params.fb[i] = &fb_info->fb[i];
1166 
1167 	switch (adev->ip_versions[DCE_HWIP][0]) {
1168 	case IP_VERSION(3, 1, 3):
1169 	case IP_VERSION(3, 1, 4):
1170 		hw_params.dpia_supported = true;
1171 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1172 		break;
1173 	default:
1174 		break;
1175 	}
1176 
1177 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1178 	if (status != DMUB_STATUS_OK) {
1179 		DRM_ERROR("Error initializing DMUB HW: %d\n", status);
1180 		return -EINVAL;
1181 	}
1182 
1183 	/* Wait for firmware load to finish. */
1184 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1185 	if (status != DMUB_STATUS_OK)
1186 		DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);
1187 
1188 	/* Init DMCU and ABM if available. */
1189 	if (dmcu && abm) {
1190 		dmcu->funcs->dmcu_init(dmcu);
1191 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1192 	}
1193 
1194 	if (!adev->dm.dc->ctx->dmub_srv)
1195 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1196 	if (!adev->dm.dc->ctx->dmub_srv) {
1197 		DRM_ERROR("Couldn't allocate DC DMUB server!\n");
1198 		return -ENOMEM;
1199 	}
1200 
1201 	DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
1202 		 adev->dm.dmcub_fw_version);
1203 
1204 	return 0;
1205 }
1206 
1207 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1208 {
1209 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1210 	enum dmub_status status;
1211 	bool init;
1212 
1213 	if (!dmub_srv) {
1214 		/* DMUB isn't supported on the ASIC. */
1215 		return;
1216 	}
1217 
1218 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1219 	if (status != DMUB_STATUS_OK)
1220 		DRM_WARN("DMUB hardware init check failed: %d\n", status);
1221 
1222 	if (status == DMUB_STATUS_OK && init) {
1223 		/* Wait for firmware load to finish. */
1224 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1225 		if (status != DMUB_STATUS_OK)
1226 			DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);
1227 	} else {
1228 		/* Perform the full hardware initialization. */
1229 		dm_dmub_hw_init(adev);
1230 	}
1231 }
1232 
1233 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1234 {
1235 	u64 pt_base;
1236 	u32 logical_addr_low;
1237 	u32 logical_addr_high;
1238 	u32 agp_base, agp_bot, agp_top;
1239 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1240 
1241 	memset(pa_config, 0, sizeof(*pa_config));
1242 
1243 	agp_base = 0;
1244 	agp_bot = adev->gmc.agp_start >> 24;
1245 	agp_top = adev->gmc.agp_end >> 24;
1246 
1247 	/* AGP aperture is disabled */
1248 	if (agp_bot == agp_top) {
1249 		logical_addr_low = adev->gmc.fb_start >> 18;
1250 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1251 				       AMD_APU_IS_RENOIR |
1252 				       AMD_APU_IS_GREEN_SARDINE))
1253 			/*
1254 			 * Raven2 has a HW issue that it is unable to use the vram which
1255 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1256 			 * workaround that increase system aperture high address (add 1)
1257 			 * to get rid of the VM fault and hardware hang.
1258 			 */
1259 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1260 		else
1261 			logical_addr_high = adev->gmc.fb_end >> 18;
1262 	} else {
1263 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1264 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1265 				       AMD_APU_IS_RENOIR |
1266 				       AMD_APU_IS_GREEN_SARDINE))
1267 			/*
1268 			 * Raven2 has a HW issue that it is unable to use the vram which
1269 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1270 			 * workaround that increase system aperture high address (add 1)
1271 			 * to get rid of the VM fault and hardware hang.
1272 			 */
1273 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1274 		else
1275 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1276 	}
1277 
1278 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1279 
1280 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1281 						   AMDGPU_GPU_PAGE_SHIFT);
1282 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1283 						  AMDGPU_GPU_PAGE_SHIFT);
1284 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1285 						 AMDGPU_GPU_PAGE_SHIFT);
1286 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1287 						AMDGPU_GPU_PAGE_SHIFT);
1288 	page_table_base.high_part = upper_32_bits(pt_base);
1289 	page_table_base.low_part = lower_32_bits(pt_base);
1290 
1291 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1292 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1293 
1294 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1295 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1296 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1297 
1298 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1299 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1300 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1301 
1302 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1303 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1304 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1305 
1306 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1307 
1308 }
1309 
1310 static void force_connector_state(
1311 	struct amdgpu_dm_connector *aconnector,
1312 	enum drm_connector_force force_state)
1313 {
1314 	struct drm_connector *connector = &aconnector->base;
1315 
1316 	mutex_lock(&connector->dev->mode_config.mutex);
1317 	aconnector->base.force = force_state;
1318 	mutex_unlock(&connector->dev->mode_config.mutex);
1319 
1320 	mutex_lock(&aconnector->hpd_lock);
1321 	drm_kms_helper_connector_hotplug_event(connector);
1322 	mutex_unlock(&aconnector->hpd_lock);
1323 }
1324 
1325 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1326 {
1327 	struct hpd_rx_irq_offload_work *offload_work;
1328 	struct amdgpu_dm_connector *aconnector;
1329 	struct dc_link *dc_link;
1330 	struct amdgpu_device *adev;
1331 	enum dc_connection_type new_connection_type = dc_connection_none;
1332 	unsigned long flags;
1333 	union test_response test_response;
1334 
1335 	memset(&test_response, 0, sizeof(test_response));
1336 
1337 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1338 	aconnector = offload_work->offload_wq->aconnector;
1339 
1340 	if (!aconnector) {
1341 		DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work");
1342 		goto skip;
1343 	}
1344 
1345 	adev = drm_to_adev(aconnector->base.dev);
1346 	dc_link = aconnector->dc_link;
1347 
1348 	mutex_lock(&aconnector->hpd_lock);
1349 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1350 		DRM_ERROR("KMS: Failed to detect connector\n");
1351 	mutex_unlock(&aconnector->hpd_lock);
1352 
1353 	if (new_connection_type == dc_connection_none)
1354 		goto skip;
1355 
1356 	if (amdgpu_in_reset(adev))
1357 		goto skip;
1358 
1359 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1360 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1361 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1362 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1363 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1364 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1365 		goto skip;
1366 	}
1367 
1368 	mutex_lock(&adev->dm.dc_lock);
1369 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1370 		dc_link_dp_handle_automated_test(dc_link);
1371 
1372 		if (aconnector->timing_changed) {
1373 			/* force connector disconnect and reconnect */
1374 			force_connector_state(aconnector, DRM_FORCE_OFF);
1375 			drm_msleep(100);
1376 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1377 		}
1378 
1379 		test_response.bits.ACK = 1;
1380 
1381 		core_link_write_dpcd(
1382 		dc_link,
1383 		DP_TEST_RESPONSE,
1384 		&test_response.raw,
1385 		sizeof(test_response));
1386 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1387 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1388 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1389 		/* offload_work->data is from handle_hpd_rx_irq->
1390 		 * schedule_hpd_rx_offload_work.this is defer handle
1391 		 * for hpd short pulse. upon here, link status may be
1392 		 * changed, need get latest link status from dpcd
1393 		 * registers. if link status is good, skip run link
1394 		 * training again.
1395 		 */
1396 		union hpd_irq_data irq_data;
1397 
1398 		memset(&irq_data, 0, sizeof(irq_data));
1399 
1400 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1401 		 * request be added to work queue if link lost at end of dc_link_
1402 		 * dp_handle_link_loss
1403 		 */
1404 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1405 		offload_work->offload_wq->is_handling_link_loss = false;
1406 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1407 
1408 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1409 			dc_link_check_link_loss_status(dc_link, &irq_data))
1410 			dc_link_dp_handle_link_loss(dc_link);
1411 	}
1412 	mutex_unlock(&adev->dm.dc_lock);
1413 
1414 skip:
1415 	kfree(offload_work);
1416 
1417 }
1418 
1419 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc)
1420 {
1421 	int max_caps = dc->caps.max_links;
1422 	int i = 0;
1423 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1424 
1425 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1426 
1427 	if (!hpd_rx_offload_wq)
1428 		return NULL;
1429 
1430 
1431 	for (i = 0; i < max_caps; i++) {
1432 		hpd_rx_offload_wq[i].wq =
1433 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1434 
1435 		if (hpd_rx_offload_wq[i].wq == NULL) {
1436 			DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!");
1437 			goto out_err;
1438 		}
1439 
1440 		mtx_init(&hpd_rx_offload_wq[i].offload_lock, IPL_TTY);
1441 	}
1442 
1443 	return hpd_rx_offload_wq;
1444 
1445 out_err:
1446 	for (i = 0; i < max_caps; i++) {
1447 		if (hpd_rx_offload_wq[i].wq)
1448 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1449 	}
1450 	kfree(hpd_rx_offload_wq);
1451 	return NULL;
1452 }
1453 
1454 struct amdgpu_stutter_quirk {
1455 	u16 chip_vendor;
1456 	u16 chip_device;
1457 	u16 subsys_vendor;
1458 	u16 subsys_device;
1459 	u8 revision;
1460 };
1461 
1462 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1463 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1464 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1465 	{ 0, 0, 0, 0, 0 },
1466 };
1467 
1468 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1469 {
1470 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1471 
1472 	while (p && p->chip_device != 0) {
1473 		if (pdev->vendor == p->chip_vendor &&
1474 		    pdev->device == p->chip_device &&
1475 		    pdev->subsystem_vendor == p->subsys_vendor &&
1476 		    pdev->subsystem_device == p->subsys_device &&
1477 		    pdev->revision == p->revision) {
1478 			return true;
1479 		}
1480 		++p;
1481 	}
1482 	return false;
1483 }
1484 
1485 static const struct dmi_system_id hpd_disconnect_quirk_table[] = {
1486 	{
1487 		.matches = {
1488 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1489 			DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"),
1490 		},
1491 	},
1492 	{
1493 		.matches = {
1494 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1495 			DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"),
1496 		},
1497 	},
1498 	{
1499 		.matches = {
1500 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1501 			DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"),
1502 		},
1503 	},
1504 	{
1505 		.matches = {
1506 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1507 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"),
1508 		},
1509 	},
1510 	{
1511 		.matches = {
1512 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1513 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"),
1514 		},
1515 	},
1516 	{
1517 		.matches = {
1518 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1519 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"),
1520 		},
1521 	},
1522 	{
1523 		.matches = {
1524 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1525 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"),
1526 		},
1527 	},
1528 	{
1529 		.matches = {
1530 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1531 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"),
1532 		},
1533 	},
1534 	{
1535 		.matches = {
1536 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1537 			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"),
1538 		},
1539 	},
1540 	{}
1541 	/* TODO: refactor this from a fixed table to a dynamic option */
1542 };
1543 
1544 static void retrieve_dmi_info(struct amdgpu_display_manager *dm)
1545 {
1546 	const struct dmi_system_id *dmi_id;
1547 
1548 	dm->aux_hpd_discon_quirk = false;
1549 
1550 	dmi_id = dmi_first_match(hpd_disconnect_quirk_table);
1551 	if (dmi_id) {
1552 		dm->aux_hpd_discon_quirk = true;
1553 		DRM_INFO("aux_hpd_discon_quirk attached\n");
1554 	}
1555 }
1556 
1557 static int amdgpu_dm_init(struct amdgpu_device *adev)
1558 {
1559 	struct dc_init_data init_data;
1560 	struct dc_callback_init init_params;
1561 	int r;
1562 
1563 	adev->dm.ddev = adev_to_drm(adev);
1564 	adev->dm.adev = adev;
1565 
1566 	/* Zero all the fields */
1567 	memset(&init_data, 0, sizeof(init_data));
1568 	memset(&init_params, 0, sizeof(init_params));
1569 
1570 	rw_init(&adev->dm.dpia_aux_lock, "dmdpia");
1571 	rw_init(&adev->dm.dc_lock, "dmdc");
1572 	rw_init(&adev->dm.audio_lock, "dmaud");
1573 
1574 	if (amdgpu_dm_irq_init(adev)) {
1575 		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
1576 		goto error;
1577 	}
1578 
1579 	init_data.asic_id.chip_family = adev->family;
1580 
1581 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1582 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1583 	init_data.asic_id.chip_id = adev->pdev->device;
1584 
1585 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1586 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1587 	init_data.asic_id.atombios_base_address =
1588 		adev->mode_info.atom_context->bios;
1589 
1590 	init_data.driver = adev;
1591 
1592 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
1593 
1594 	if (!adev->dm.cgs_device) {
1595 		DRM_ERROR("amdgpu: failed to create cgs device.\n");
1596 		goto error;
1597 	}
1598 
1599 	init_data.cgs_device = adev->dm.cgs_device;
1600 
1601 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1602 
1603 	switch (adev->ip_versions[DCE_HWIP][0]) {
1604 	case IP_VERSION(2, 1, 0):
1605 		switch (adev->dm.dmcub_fw_version) {
1606 		case 0: /* development */
1607 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1608 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1609 			init_data.flags.disable_dmcu = false;
1610 			break;
1611 		default:
1612 			init_data.flags.disable_dmcu = true;
1613 		}
1614 		break;
1615 	case IP_VERSION(2, 0, 3):
1616 		init_data.flags.disable_dmcu = true;
1617 		break;
1618 	default:
1619 		break;
1620 	}
1621 
1622 	switch (adev->asic_type) {
1623 	case CHIP_CARRIZO:
1624 	case CHIP_STONEY:
1625 		init_data.flags.gpu_vm_support = true;
1626 		break;
1627 	default:
1628 		switch (adev->ip_versions[DCE_HWIP][0]) {
1629 		case IP_VERSION(1, 0, 0):
1630 		case IP_VERSION(1, 0, 1):
1631 			/* enable S/G on PCO and RV2 */
1632 			if ((adev->apu_flags & AMD_APU_IS_RAVEN2) ||
1633 			    (adev->apu_flags & AMD_APU_IS_PICASSO))
1634 				init_data.flags.gpu_vm_support = true;
1635 			break;
1636 		case IP_VERSION(2, 1, 0):
1637 		case IP_VERSION(3, 0, 1):
1638 		case IP_VERSION(3, 1, 2):
1639 		case IP_VERSION(3, 1, 3):
1640 		case IP_VERSION(3, 1, 4):
1641 		case IP_VERSION(3, 1, 5):
1642 		case IP_VERSION(3, 1, 6):
1643 			init_data.flags.gpu_vm_support = true;
1644 			break;
1645 		default:
1646 			break;
1647 		}
1648 		break;
1649 	}
1650 	if (init_data.flags.gpu_vm_support &&
1651 	    (amdgpu_sg_display == 0))
1652 		init_data.flags.gpu_vm_support = false;
1653 
1654 	if (init_data.flags.gpu_vm_support)
1655 		adev->mode_info.gpu_vm_support = true;
1656 
1657 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1658 		init_data.flags.fbc_support = true;
1659 
1660 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1661 		init_data.flags.multi_mon_pp_mclk_switch = true;
1662 
1663 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1664 		init_data.flags.disable_fractional_pwm = true;
1665 
1666 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1667 		init_data.flags.edp_no_power_sequencing = true;
1668 
1669 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1670 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1671 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1672 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1673 
1674 	init_data.flags.seamless_boot_edp_requested = false;
1675 
1676 	if (check_seamless_boot_capability(adev)) {
1677 		init_data.flags.seamless_boot_edp_requested = true;
1678 		init_data.flags.allow_seamless_boot_optimization = true;
1679 		DRM_INFO("Seamless boot condition check passed\n");
1680 	}
1681 
1682 	init_data.flags.enable_mipi_converter_optimization = true;
1683 
1684 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1685 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1686 
1687 	INIT_LIST_HEAD(&adev->dm.da_list);
1688 
1689 	retrieve_dmi_info(&adev->dm);
1690 
1691 	/* Display Core create. */
1692 	adev->dm.dc = dc_create(&init_data);
1693 
1694 	if (adev->dm.dc) {
1695 		DRM_INFO("Display Core v%s initialized on %s\n", DC_VER,
1696 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
1697 	} else {
1698 		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
1699 		goto error;
1700 	}
1701 
1702 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
1703 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
1704 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
1705 	}
1706 
1707 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
1708 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
1709 	if (dm_should_disable_stutter(adev->pdev))
1710 		adev->dm.dc->debug.disable_stutter = true;
1711 
1712 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
1713 		adev->dm.dc->debug.disable_stutter = true;
1714 
1715 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
1716 		adev->dm.dc->debug.disable_dsc = true;
1717 
1718 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
1719 		adev->dm.dc->debug.disable_clock_gate = true;
1720 
1721 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
1722 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
1723 
1724 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
1725 
1726 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
1727 	adev->dm.dc->debug.ignore_cable_id = true;
1728 
1729 	/* TODO: There is a new drm mst change where the freedom of
1730 	 * vc_next_start_slot update is revoked/moved into drm, instead of in
1731 	 * driver. This forces us to make sure to get vc_next_start_slot updated
1732 	 * in drm function each time without considering if mst_state is active
1733 	 * or not. Otherwise, next time hotplug will give wrong start_slot
1734 	 * number. We are implementing a temporary solution to even notify drm
1735 	 * mst deallocation when link is no longer of MST type when uncommitting
1736 	 * the stream so we will have more time to work on a proper solution.
1737 	 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we
1738 	 * should notify drm to do a complete "reset" of its states and stop
1739 	 * calling further drm mst functions when link is no longer of an MST
1740 	 * type. This could happen when we unplug an MST hubs/displays. When
1741 	 * uncommit stream comes later after unplug, we should just reset
1742 	 * hardware states only.
1743 	 */
1744 	adev->dm.dc->debug.temp_mst_deallocation_sequence = true;
1745 
1746 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
1747 		DRM_INFO("DP-HDMI FRL PCON supported\n");
1748 
1749 	r = dm_dmub_hw_init(adev);
1750 	if (r) {
1751 		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
1752 		goto error;
1753 	}
1754 
1755 	dc_hardware_init(adev->dm.dc);
1756 
1757 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc);
1758 	if (!adev->dm.hpd_rx_offload_wq) {
1759 		DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n");
1760 		goto error;
1761 	}
1762 
1763 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
1764 		struct dc_phy_addr_space_config pa_config;
1765 
1766 		mmhub_read_system_context(adev, &pa_config);
1767 
1768 		// Call the DC init_memory func
1769 		dc_setup_system_context(adev->dm.dc, &pa_config);
1770 	}
1771 
1772 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
1773 	if (!adev->dm.freesync_module) {
1774 		DRM_ERROR(
1775 		"amdgpu: failed to initialize freesync_module.\n");
1776 	} else
1777 		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
1778 				adev->dm.freesync_module);
1779 
1780 	amdgpu_dm_init_color_mod();
1781 
1782 	if (adev->dm.dc->caps.max_links > 0) {
1783 		adev->dm.vblank_control_workqueue =
1784 			create_singlethread_workqueue("dm_vblank_control_workqueue");
1785 		if (!adev->dm.vblank_control_workqueue)
1786 			DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n");
1787 	}
1788 
1789 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
1790 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
1791 
1792 		if (!adev->dm.hdcp_workqueue)
1793 			DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
1794 		else
1795 			DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
1796 
1797 		dc_init_callbacks(adev->dm.dc, &init_params);
1798 	}
1799 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
1800 		init_completion(&adev->dm.dmub_aux_transfer_done);
1801 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
1802 		if (!adev->dm.dmub_notify) {
1803 			DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify");
1804 			goto error;
1805 		}
1806 
1807 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
1808 		if (!adev->dm.delayed_hpd_wq) {
1809 			DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n");
1810 			goto error;
1811 		}
1812 
1813 		amdgpu_dm_outbox_init(adev);
1814 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
1815 			dmub_aux_setconfig_callback, false)) {
1816 			DRM_ERROR("amdgpu: fail to register dmub aux callback");
1817 			goto error;
1818 		}
1819 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
1820 		 * It is expected that DMUB will resend any pending notifications at this point. Note
1821 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
1822 		 * align legacy interface initialization sequence. Connection status will be proactivly
1823 		 * detected once in the amdgpu_dm_initialize_drm_device.
1824 		 */
1825 		dc_enable_dmub_outbox(adev->dm.dc);
1826 
1827 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
1828 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
1829 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
1830 	}
1831 
1832 	if (amdgpu_dm_initialize_drm_device(adev)) {
1833 		DRM_ERROR(
1834 		"amdgpu: failed to initialize sw for display support.\n");
1835 		goto error;
1836 	}
1837 
1838 	/* create fake encoders for MST */
1839 	dm_dp_create_fake_mst_encoders(adev);
1840 
1841 	/* TODO: Add_display_info? */
1842 
1843 	/* TODO use dynamic cursor width */
1844 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
1845 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
1846 
1847 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
1848 		DRM_ERROR(
1849 		"amdgpu: failed to initialize sw for display support.\n");
1850 		goto error;
1851 	}
1852 
1853 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
1854 	adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev);
1855 	if (!adev->dm.secure_display_ctxs)
1856 		DRM_ERROR("amdgpu: failed to initialize secure display contexts.\n");
1857 #endif
1858 
1859 	DRM_DEBUG_DRIVER("KMS initialized.\n");
1860 
1861 	return 0;
1862 error:
1863 	amdgpu_dm_fini(adev);
1864 
1865 	return -EINVAL;
1866 }
1867 
1868 static int amdgpu_dm_early_fini(void *handle)
1869 {
1870 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1871 
1872 	amdgpu_dm_audio_fini(adev);
1873 
1874 	return 0;
1875 }
1876 
1877 static void amdgpu_dm_fini(struct amdgpu_device *adev)
1878 {
1879 	int i;
1880 
1881 	if (adev->dm.vblank_control_workqueue) {
1882 		destroy_workqueue(adev->dm.vblank_control_workqueue);
1883 		adev->dm.vblank_control_workqueue = NULL;
1884 	}
1885 
1886 	amdgpu_dm_destroy_drm_device(&adev->dm);
1887 
1888 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
1889 	if (adev->dm.secure_display_ctxs) {
1890 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
1891 			if (adev->dm.secure_display_ctxs[i].crtc) {
1892 				flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work);
1893 				flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work);
1894 			}
1895 		}
1896 		kfree(adev->dm.secure_display_ctxs);
1897 		adev->dm.secure_display_ctxs = NULL;
1898 	}
1899 #endif
1900 	if (adev->dm.hdcp_workqueue) {
1901 #ifdef notyet
1902 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
1903 #else
1904 		hdcp_destroy(NULL, adev->dm.hdcp_workqueue);
1905 #endif
1906 		adev->dm.hdcp_workqueue = NULL;
1907 	}
1908 
1909 	if (adev->dm.dc) {
1910 		dc_deinit_callbacks(adev->dm.dc);
1911 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
1912 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
1913 			kfree(adev->dm.dmub_notify);
1914 			adev->dm.dmub_notify = NULL;
1915 			destroy_workqueue(adev->dm.delayed_hpd_wq);
1916 			adev->dm.delayed_hpd_wq = NULL;
1917 		}
1918 	}
1919 
1920 	if (adev->dm.dmub_bo)
1921 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
1922 				      &adev->dm.dmub_bo_gpu_addr,
1923 				      &adev->dm.dmub_bo_cpu_addr);
1924 
1925 	if (adev->dm.hpd_rx_offload_wq) {
1926 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
1927 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
1928 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
1929 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
1930 			}
1931 		}
1932 
1933 		kfree(adev->dm.hpd_rx_offload_wq);
1934 		adev->dm.hpd_rx_offload_wq = NULL;
1935 	}
1936 
1937 	/* DC Destroy TODO: Replace destroy DAL */
1938 	if (adev->dm.dc)
1939 		dc_destroy(&adev->dm.dc);
1940 	/*
1941 	 * TODO: pageflip, vlank interrupt
1942 	 *
1943 	 * amdgpu_dm_irq_fini(adev);
1944 	 */
1945 
1946 	if (adev->dm.cgs_device) {
1947 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
1948 		adev->dm.cgs_device = NULL;
1949 	}
1950 	if (adev->dm.freesync_module) {
1951 		mod_freesync_destroy(adev->dm.freesync_module);
1952 		adev->dm.freesync_module = NULL;
1953 	}
1954 
1955 	mutex_destroy(&adev->dm.audio_lock);
1956 	mutex_destroy(&adev->dm.dc_lock);
1957 	mutex_destroy(&adev->dm.dpia_aux_lock);
1958 }
1959 
1960 static int load_dmcu_fw(struct amdgpu_device *adev)
1961 {
1962 	const char *fw_name_dmcu = NULL;
1963 	int r;
1964 	const struct dmcu_firmware_header_v1_0 *hdr;
1965 
1966 	switch (adev->asic_type) {
1967 #if defined(CONFIG_DRM_AMD_DC_SI)
1968 	case CHIP_TAHITI:
1969 	case CHIP_PITCAIRN:
1970 	case CHIP_VERDE:
1971 	case CHIP_OLAND:
1972 #endif
1973 	case CHIP_BONAIRE:
1974 	case CHIP_HAWAII:
1975 	case CHIP_KAVERI:
1976 	case CHIP_KABINI:
1977 	case CHIP_MULLINS:
1978 	case CHIP_TONGA:
1979 	case CHIP_FIJI:
1980 	case CHIP_CARRIZO:
1981 	case CHIP_STONEY:
1982 	case CHIP_POLARIS11:
1983 	case CHIP_POLARIS10:
1984 	case CHIP_POLARIS12:
1985 	case CHIP_VEGAM:
1986 	case CHIP_VEGA10:
1987 	case CHIP_VEGA12:
1988 	case CHIP_VEGA20:
1989 		return 0;
1990 	case CHIP_NAVI12:
1991 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
1992 		break;
1993 	case CHIP_RAVEN:
1994 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
1995 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
1996 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
1997 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
1998 		else
1999 			return 0;
2000 		break;
2001 	default:
2002 		switch (adev->ip_versions[DCE_HWIP][0]) {
2003 		case IP_VERSION(2, 0, 2):
2004 		case IP_VERSION(2, 0, 3):
2005 		case IP_VERSION(2, 0, 0):
2006 		case IP_VERSION(2, 1, 0):
2007 		case IP_VERSION(3, 0, 0):
2008 		case IP_VERSION(3, 0, 2):
2009 		case IP_VERSION(3, 0, 3):
2010 		case IP_VERSION(3, 0, 1):
2011 		case IP_VERSION(3, 1, 2):
2012 		case IP_VERSION(3, 1, 3):
2013 		case IP_VERSION(3, 1, 4):
2014 		case IP_VERSION(3, 1, 5):
2015 		case IP_VERSION(3, 1, 6):
2016 		case IP_VERSION(3, 2, 0):
2017 		case IP_VERSION(3, 2, 1):
2018 			return 0;
2019 		default:
2020 			break;
2021 		}
2022 		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2023 		return -EINVAL;
2024 	}
2025 
2026 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2027 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2028 		return 0;
2029 	}
2030 
2031 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu);
2032 	if (r == -ENODEV) {
2033 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2034 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2035 		adev->dm.fw_dmcu = NULL;
2036 		return 0;
2037 	}
2038 	if (r) {
2039 		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
2040 			fw_name_dmcu);
2041 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2042 		return r;
2043 	}
2044 
2045 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2046 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2047 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2048 	adev->firmware.fw_size +=
2049 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2050 
2051 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2052 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2053 	adev->firmware.fw_size +=
2054 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2055 
2056 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2057 
2058 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2059 
2060 	return 0;
2061 }
2062 
2063 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2064 {
2065 	struct amdgpu_device *adev = ctx;
2066 
2067 	return dm_read_reg(adev->dm.dc->ctx, address);
2068 }
2069 
2070 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2071 				     uint32_t value)
2072 {
2073 	struct amdgpu_device *adev = ctx;
2074 
2075 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2076 }
2077 
2078 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2079 {
2080 	struct dmub_srv_create_params create_params;
2081 	struct dmub_srv_region_params region_params;
2082 	struct dmub_srv_region_info region_info;
2083 	struct dmub_srv_memory_params memory_params;
2084 	struct dmub_srv_fb_info *fb_info;
2085 	struct dmub_srv *dmub_srv;
2086 	const struct dmcub_firmware_header_v1_0 *hdr;
2087 	enum dmub_asic dmub_asic;
2088 	enum dmub_status status;
2089 	int r;
2090 
2091 	switch (adev->ip_versions[DCE_HWIP][0]) {
2092 	case IP_VERSION(2, 1, 0):
2093 		dmub_asic = DMUB_ASIC_DCN21;
2094 		break;
2095 	case IP_VERSION(3, 0, 0):
2096 		dmub_asic = DMUB_ASIC_DCN30;
2097 		break;
2098 	case IP_VERSION(3, 0, 1):
2099 		dmub_asic = DMUB_ASIC_DCN301;
2100 		break;
2101 	case IP_VERSION(3, 0, 2):
2102 		dmub_asic = DMUB_ASIC_DCN302;
2103 		break;
2104 	case IP_VERSION(3, 0, 3):
2105 		dmub_asic = DMUB_ASIC_DCN303;
2106 		break;
2107 	case IP_VERSION(3, 1, 2):
2108 	case IP_VERSION(3, 1, 3):
2109 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2110 		break;
2111 	case IP_VERSION(3, 1, 4):
2112 		dmub_asic = DMUB_ASIC_DCN314;
2113 		break;
2114 	case IP_VERSION(3, 1, 5):
2115 		dmub_asic = DMUB_ASIC_DCN315;
2116 		break;
2117 	case IP_VERSION(3, 1, 6):
2118 		dmub_asic = DMUB_ASIC_DCN316;
2119 		break;
2120 	case IP_VERSION(3, 2, 0):
2121 		dmub_asic = DMUB_ASIC_DCN32;
2122 		break;
2123 	case IP_VERSION(3, 2, 1):
2124 		dmub_asic = DMUB_ASIC_DCN321;
2125 		break;
2126 	default:
2127 		/* ASIC doesn't support DMUB. */
2128 		return 0;
2129 	}
2130 
2131 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2132 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2133 
2134 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2135 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2136 			AMDGPU_UCODE_ID_DMCUB;
2137 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2138 			adev->dm.dmub_fw;
2139 		adev->firmware.fw_size +=
2140 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2141 
2142 		DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
2143 			 adev->dm.dmcub_fw_version);
2144 	}
2145 
2146 
2147 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2148 	dmub_srv = adev->dm.dmub_srv;
2149 
2150 	if (!dmub_srv) {
2151 		DRM_ERROR("Failed to allocate DMUB service!\n");
2152 		return -ENOMEM;
2153 	}
2154 
2155 	memset(&create_params, 0, sizeof(create_params));
2156 	create_params.user_ctx = adev;
2157 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2158 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2159 	create_params.asic = dmub_asic;
2160 
2161 	/* Create the DMUB service. */
2162 	status = dmub_srv_create(dmub_srv, &create_params);
2163 	if (status != DMUB_STATUS_OK) {
2164 		DRM_ERROR("Error creating DMUB service: %d\n", status);
2165 		return -EINVAL;
2166 	}
2167 
2168 	/* Calculate the size of all the regions for the DMUB service. */
2169 	memset(&region_params, 0, sizeof(region_params));
2170 
2171 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2172 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2173 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2174 	region_params.vbios_size = adev->bios_size;
2175 	region_params.fw_bss_data = region_params.bss_data_size ?
2176 		adev->dm.dmub_fw->data +
2177 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2178 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2179 	region_params.fw_inst_const =
2180 		adev->dm.dmub_fw->data +
2181 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2182 		PSP_HEADER_BYTES;
2183 	region_params.is_mailbox_in_inbox = false;
2184 
2185 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2186 					   &region_info);
2187 
2188 	if (status != DMUB_STATUS_OK) {
2189 		DRM_ERROR("Error calculating DMUB region info: %d\n", status);
2190 		return -EINVAL;
2191 	}
2192 
2193 	/*
2194 	 * Allocate a framebuffer based on the total size of all the regions.
2195 	 * TODO: Move this into GART.
2196 	 */
2197 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2198 				    AMDGPU_GEM_DOMAIN_VRAM |
2199 				    AMDGPU_GEM_DOMAIN_GTT,
2200 				    &adev->dm.dmub_bo,
2201 				    &adev->dm.dmub_bo_gpu_addr,
2202 				    &adev->dm.dmub_bo_cpu_addr);
2203 	if (r)
2204 		return r;
2205 
2206 	/* Rebase the regions on the framebuffer address. */
2207 	memset(&memory_params, 0, sizeof(memory_params));
2208 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2209 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2210 	memory_params.region_info = &region_info;
2211 
2212 	adev->dm.dmub_fb_info =
2213 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2214 	fb_info = adev->dm.dmub_fb_info;
2215 
2216 	if (!fb_info) {
2217 		DRM_ERROR(
2218 			"Failed to allocate framebuffer info for DMUB service!\n");
2219 		return -ENOMEM;
2220 	}
2221 
2222 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2223 	if (status != DMUB_STATUS_OK) {
2224 		DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
2225 		return -EINVAL;
2226 	}
2227 
2228 	return 0;
2229 }
2230 
2231 static int dm_sw_init(void *handle)
2232 {
2233 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2234 	int r;
2235 
2236 	r = dm_dmub_sw_init(adev);
2237 	if (r)
2238 		return r;
2239 
2240 	return load_dmcu_fw(adev);
2241 }
2242 
2243 static int dm_sw_fini(void *handle)
2244 {
2245 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2246 
2247 	kfree(adev->dm.dmub_fb_info);
2248 	adev->dm.dmub_fb_info = NULL;
2249 
2250 	if (adev->dm.dmub_srv) {
2251 		dmub_srv_destroy(adev->dm.dmub_srv);
2252 		kfree(adev->dm.dmub_srv);
2253 		adev->dm.dmub_srv = NULL;
2254 	}
2255 
2256 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2257 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2258 
2259 	return 0;
2260 }
2261 
2262 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2263 {
2264 	struct amdgpu_dm_connector *aconnector;
2265 	struct drm_connector *connector;
2266 	struct drm_connector_list_iter iter;
2267 	int ret = 0;
2268 
2269 	drm_connector_list_iter_begin(dev, &iter);
2270 	drm_for_each_connector_iter(connector, &iter) {
2271 		aconnector = to_amdgpu_dm_connector(connector);
2272 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2273 		    aconnector->mst_mgr.aux) {
2274 			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
2275 					 aconnector,
2276 					 aconnector->base.base.id);
2277 
2278 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2279 			if (ret < 0) {
2280 				DRM_ERROR("DM_MST: Failed to start MST\n");
2281 				aconnector->dc_link->type =
2282 					dc_connection_single;
2283 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2284 								     aconnector->dc_link);
2285 				break;
2286 			}
2287 		}
2288 	}
2289 	drm_connector_list_iter_end(&iter);
2290 
2291 	return ret;
2292 }
2293 
2294 static int dm_late_init(void *handle)
2295 {
2296 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2297 
2298 	struct dmcu_iram_parameters params;
2299 	unsigned int linear_lut[16];
2300 	int i;
2301 	struct dmcu *dmcu = NULL;
2302 
2303 	dmcu = adev->dm.dc->res_pool->dmcu;
2304 
2305 	for (i = 0; i < 16; i++)
2306 		linear_lut[i] = 0xFFFF * i / 15;
2307 
2308 	params.set = 0;
2309 	params.backlight_ramping_override = false;
2310 	params.backlight_ramping_start = 0xCCCC;
2311 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2312 	params.backlight_lut_array_size = 16;
2313 	params.backlight_lut_array = linear_lut;
2314 
2315 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2316 	 * 0xFFFF x 0.01 = 0x28F
2317 	 */
2318 	params.min_abm_backlight = 0x28F;
2319 	/* In the case where abm is implemented on dmcub,
2320 	 * dmcu object will be null.
2321 	 * ABM 2.4 and up are implemented on dmcub.
2322 	 */
2323 	if (dmcu) {
2324 		if (!dmcu_load_iram(dmcu, params))
2325 			return -EINVAL;
2326 	} else if (adev->dm.dc->ctx->dmub_srv) {
2327 		struct dc_link *edp_links[MAX_NUM_EDP];
2328 		int edp_num;
2329 
2330 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2331 		for (i = 0; i < edp_num; i++) {
2332 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2333 				return -EINVAL;
2334 		}
2335 	}
2336 
2337 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2338 }
2339 
2340 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2341 {
2342 	int ret;
2343 	u8 guid[16];
2344 	u64 tmp64;
2345 
2346 	mutex_lock(&mgr->lock);
2347 	if (!mgr->mst_primary)
2348 		goto out_fail;
2349 
2350 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2351 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2352 		goto out_fail;
2353 	}
2354 
2355 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2356 				 DP_MST_EN |
2357 				 DP_UP_REQ_EN |
2358 				 DP_UPSTREAM_IS_SRC);
2359 	if (ret < 0) {
2360 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2361 		goto out_fail;
2362 	}
2363 
2364 	/* Some hubs forget their guids after they resume */
2365 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, guid, 16);
2366 	if (ret != 16) {
2367 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2368 		goto out_fail;
2369 	}
2370 
2371 	if (memchr_inv(guid, 0, 16) == NULL) {
2372 		tmp64 = get_jiffies_64();
2373 		memcpy(&guid[0], &tmp64, sizeof(u64));
2374 		memcpy(&guid[8], &tmp64, sizeof(u64));
2375 
2376 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, guid, 16);
2377 
2378 		if (ret != 16) {
2379 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2380 			goto out_fail;
2381 		}
2382 	}
2383 
2384 	memcpy(mgr->mst_primary->guid, guid, 16);
2385 
2386 out_fail:
2387 	mutex_unlock(&mgr->lock);
2388 }
2389 
2390 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2391 {
2392 	struct amdgpu_dm_connector *aconnector;
2393 	struct drm_connector *connector;
2394 	struct drm_connector_list_iter iter;
2395 	struct drm_dp_mst_topology_mgr *mgr;
2396 
2397 	drm_connector_list_iter_begin(dev, &iter);
2398 	drm_for_each_connector_iter(connector, &iter) {
2399 		aconnector = to_amdgpu_dm_connector(connector);
2400 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2401 		    aconnector->mst_root)
2402 			continue;
2403 
2404 		mgr = &aconnector->mst_mgr;
2405 
2406 		if (suspend) {
2407 			drm_dp_mst_topology_mgr_suspend(mgr);
2408 		} else {
2409 			/* if extended timeout is supported in hardware,
2410 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2411 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2412 			 */
2413 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2414 			if (!dp_is_lttpr_present(aconnector->dc_link))
2415 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2416 
2417 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2418 			 * once topology probing work is pulled out from mst resume into mst
2419 			 * resume 2nd step. mst resume 2nd step should be called after old
2420 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2421 			 */
2422 			resume_mst_branch_status(mgr);
2423 		}
2424 	}
2425 	drm_connector_list_iter_end(&iter);
2426 }
2427 
2428 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2429 {
2430 	int ret = 0;
2431 
2432 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2433 	 * on window driver dc implementation.
2434 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2435 	 * should be passed to smu during boot up and resume from s3.
2436 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2437 	 * dcn20_resource_construct
2438 	 * then call pplib functions below to pass the settings to smu:
2439 	 * smu_set_watermarks_for_clock_ranges
2440 	 * smu_set_watermarks_table
2441 	 * navi10_set_watermarks_table
2442 	 * smu_write_watermarks_table
2443 	 *
2444 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2445 	 * dc has implemented different flow for window driver:
2446 	 * dc_hardware_init / dc_set_power_state
2447 	 * dcn10_init_hw
2448 	 * notify_wm_ranges
2449 	 * set_wm_ranges
2450 	 * -- Linux
2451 	 * smu_set_watermarks_for_clock_ranges
2452 	 * renoir_set_watermarks_table
2453 	 * smu_write_watermarks_table
2454 	 *
2455 	 * For Linux,
2456 	 * dc_hardware_init -> amdgpu_dm_init
2457 	 * dc_set_power_state --> dm_resume
2458 	 *
2459 	 * therefore, this function apply to navi10/12/14 but not Renoir
2460 	 * *
2461 	 */
2462 	switch (adev->ip_versions[DCE_HWIP][0]) {
2463 	case IP_VERSION(2, 0, 2):
2464 	case IP_VERSION(2, 0, 0):
2465 		break;
2466 	default:
2467 		return 0;
2468 	}
2469 
2470 	ret = amdgpu_dpm_write_watermarks_table(adev);
2471 	if (ret) {
2472 		DRM_ERROR("Failed to update WMTABLE!\n");
2473 		return ret;
2474 	}
2475 
2476 	return 0;
2477 }
2478 
2479 /**
2480  * dm_hw_init() - Initialize DC device
2481  * @handle: The base driver device containing the amdgpu_dm device.
2482  *
2483  * Initialize the &struct amdgpu_display_manager device. This involves calling
2484  * the initializers of each DM component, then populating the struct with them.
2485  *
2486  * Although the function implies hardware initialization, both hardware and
2487  * software are initialized here. Splitting them out to their relevant init
2488  * hooks is a future TODO item.
2489  *
2490  * Some notable things that are initialized here:
2491  *
2492  * - Display Core, both software and hardware
2493  * - DC modules that we need (freesync and color management)
2494  * - DRM software states
2495  * - Interrupt sources and handlers
2496  * - Vblank support
2497  * - Debug FS entries, if enabled
2498  */
2499 static int dm_hw_init(void *handle)
2500 {
2501 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2502 	/* Create DAL display manager */
2503 	amdgpu_dm_init(adev);
2504 	amdgpu_dm_hpd_init(adev);
2505 
2506 	return 0;
2507 }
2508 
2509 /**
2510  * dm_hw_fini() - Teardown DC device
2511  * @handle: The base driver device containing the amdgpu_dm device.
2512  *
2513  * Teardown components within &struct amdgpu_display_manager that require
2514  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
2515  * were loaded. Also flush IRQ workqueues and disable them.
2516  */
2517 static int dm_hw_fini(void *handle)
2518 {
2519 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2520 
2521 	amdgpu_dm_hpd_fini(adev);
2522 
2523 	amdgpu_dm_irq_fini(adev);
2524 	amdgpu_dm_fini(adev);
2525 	return 0;
2526 }
2527 
2528 
2529 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
2530 				 struct dc_state *state, bool enable)
2531 {
2532 	enum dc_irq_source irq_source;
2533 	struct amdgpu_crtc *acrtc;
2534 	int rc = -EBUSY;
2535 	int i = 0;
2536 
2537 	for (i = 0; i < state->stream_count; i++) {
2538 		acrtc = get_crtc_by_otg_inst(
2539 				adev, state->stream_status[i].primary_otg_inst);
2540 
2541 		if (acrtc && state->stream_status[i].plane_count != 0) {
2542 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
2543 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2544 			if (rc)
2545 				DRM_WARN("Failed to %s pflip interrupts\n",
2546 					 enable ? "enable" : "disable");
2547 
2548 			if (enable) {
2549 				if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state)))
2550 					rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true);
2551 			} else
2552 				rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false);
2553 
2554 			if (rc)
2555 				DRM_WARN("Failed to %sable vupdate interrupt\n", enable ? "en" : "dis");
2556 
2557 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
2558 			/* During gpu-reset we disable and then enable vblank irq, so
2559 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
2560 			 */
2561 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
2562 				DRM_WARN("Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
2563 		}
2564 	}
2565 
2566 }
2567 
2568 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
2569 {
2570 	struct dc_state *context = NULL;
2571 	enum dc_status res = DC_ERROR_UNEXPECTED;
2572 	int i;
2573 	struct dc_stream_state *del_streams[MAX_PIPES];
2574 	int del_streams_count = 0;
2575 
2576 	memset(del_streams, 0, sizeof(del_streams));
2577 
2578 	context = dc_create_state(dc);
2579 	if (context == NULL)
2580 		goto context_alloc_fail;
2581 
2582 	dc_resource_state_copy_construct_current(dc, context);
2583 
2584 	/* First remove from context all streams */
2585 	for (i = 0; i < context->stream_count; i++) {
2586 		struct dc_stream_state *stream = context->streams[i];
2587 
2588 		del_streams[del_streams_count++] = stream;
2589 	}
2590 
2591 	/* Remove all planes for removed streams and then remove the streams */
2592 	for (i = 0; i < del_streams_count; i++) {
2593 		if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) {
2594 			res = DC_FAIL_DETACH_SURFACES;
2595 			goto fail;
2596 		}
2597 
2598 		res = dc_remove_stream_from_ctx(dc, context, del_streams[i]);
2599 		if (res != DC_OK)
2600 			goto fail;
2601 	}
2602 
2603 	res = dc_commit_streams(dc, context->streams, context->stream_count);
2604 
2605 fail:
2606 	dc_release_state(context);
2607 
2608 context_alloc_fail:
2609 	return res;
2610 }
2611 
2612 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
2613 {
2614 	int i;
2615 
2616 	if (dm->hpd_rx_offload_wq) {
2617 		for (i = 0; i < dm->dc->caps.max_links; i++)
2618 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
2619 	}
2620 }
2621 
2622 static int dm_suspend(void *handle)
2623 {
2624 	struct amdgpu_device *adev = handle;
2625 	struct amdgpu_display_manager *dm = &adev->dm;
2626 	int ret = 0;
2627 
2628 	if (amdgpu_in_reset(adev)) {
2629 		mutex_lock(&dm->dc_lock);
2630 
2631 		dc_allow_idle_optimizations(adev->dm.dc, false);
2632 
2633 		dm->cached_dc_state = dc_copy_state(dm->dc->current_state);
2634 
2635 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
2636 
2637 		amdgpu_dm_commit_zero_streams(dm->dc);
2638 
2639 		amdgpu_dm_irq_suspend(adev);
2640 
2641 		hpd_rx_irq_work_suspend(dm);
2642 
2643 		return ret;
2644 	}
2645 
2646 	WARN_ON(adev->dm.cached_state);
2647 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
2648 
2649 	s3_handle_mst(adev_to_drm(adev), true);
2650 
2651 	amdgpu_dm_irq_suspend(adev);
2652 
2653 	hpd_rx_irq_work_suspend(dm);
2654 
2655 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
2656 
2657 	return 0;
2658 }
2659 
2660 struct amdgpu_dm_connector *
2661 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
2662 					     struct drm_crtc *crtc)
2663 {
2664 	u32 i;
2665 	struct drm_connector_state *new_con_state;
2666 	struct drm_connector *connector;
2667 	struct drm_crtc *crtc_from_state;
2668 
2669 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
2670 		crtc_from_state = new_con_state->crtc;
2671 
2672 		if (crtc_from_state == crtc)
2673 			return to_amdgpu_dm_connector(connector);
2674 	}
2675 
2676 	return NULL;
2677 }
2678 
2679 static void emulated_link_detect(struct dc_link *link)
2680 {
2681 	struct dc_sink_init_data sink_init_data = { 0 };
2682 	struct display_sink_capability sink_caps = { 0 };
2683 	enum dc_edid_status edid_status;
2684 	struct dc_context *dc_ctx = link->ctx;
2685 	struct dc_sink *sink = NULL;
2686 	struct dc_sink *prev_sink = NULL;
2687 
2688 	link->type = dc_connection_none;
2689 	prev_sink = link->local_sink;
2690 
2691 	if (prev_sink)
2692 		dc_sink_release(prev_sink);
2693 
2694 	switch (link->connector_signal) {
2695 	case SIGNAL_TYPE_HDMI_TYPE_A: {
2696 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2697 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
2698 		break;
2699 	}
2700 
2701 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
2702 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2703 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
2704 		break;
2705 	}
2706 
2707 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
2708 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2709 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
2710 		break;
2711 	}
2712 
2713 	case SIGNAL_TYPE_LVDS: {
2714 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2715 		sink_caps.signal = SIGNAL_TYPE_LVDS;
2716 		break;
2717 	}
2718 
2719 	case SIGNAL_TYPE_EDP: {
2720 		sink_caps.transaction_type =
2721 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
2722 		sink_caps.signal = SIGNAL_TYPE_EDP;
2723 		break;
2724 	}
2725 
2726 	case SIGNAL_TYPE_DISPLAY_PORT: {
2727 		sink_caps.transaction_type =
2728 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
2729 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
2730 		break;
2731 	}
2732 
2733 	default:
2734 		DC_ERROR("Invalid connector type! signal:%d\n",
2735 			link->connector_signal);
2736 		return;
2737 	}
2738 
2739 	sink_init_data.link = link;
2740 	sink_init_data.sink_signal = sink_caps.signal;
2741 
2742 	sink = dc_sink_create(&sink_init_data);
2743 	if (!sink) {
2744 		DC_ERROR("Failed to create sink!\n");
2745 		return;
2746 	}
2747 
2748 	/* dc_sink_create returns a new reference */
2749 	link->local_sink = sink;
2750 
2751 	edid_status = dm_helpers_read_local_edid(
2752 			link->ctx,
2753 			link,
2754 			sink);
2755 
2756 	if (edid_status != EDID_OK)
2757 		DC_ERROR("Failed to read EDID");
2758 
2759 }
2760 
2761 static void dm_gpureset_commit_state(struct dc_state *dc_state,
2762 				     struct amdgpu_display_manager *dm)
2763 {
2764 	struct {
2765 		struct dc_surface_update surface_updates[MAX_SURFACES];
2766 		struct dc_plane_info plane_infos[MAX_SURFACES];
2767 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
2768 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
2769 		struct dc_stream_update stream_update;
2770 	} *bundle;
2771 	int k, m;
2772 
2773 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
2774 
2775 	if (!bundle) {
2776 		dm_error("Failed to allocate update bundle\n");
2777 		goto cleanup;
2778 	}
2779 
2780 	for (k = 0; k < dc_state->stream_count; k++) {
2781 		bundle->stream_update.stream = dc_state->streams[k];
2782 
2783 		for (m = 0; m < dc_state->stream_status->plane_count; m++) {
2784 			bundle->surface_updates[m].surface =
2785 				dc_state->stream_status->plane_states[m];
2786 			bundle->surface_updates[m].surface->force_full_update =
2787 				true;
2788 		}
2789 
2790 		update_planes_and_stream_adapter(dm->dc,
2791 					 UPDATE_TYPE_FULL,
2792 					 dc_state->stream_status->plane_count,
2793 					 dc_state->streams[k],
2794 					 &bundle->stream_update,
2795 					 bundle->surface_updates);
2796 	}
2797 
2798 cleanup:
2799 	kfree(bundle);
2800 }
2801 
2802 static int dm_resume(void *handle)
2803 {
2804 	struct amdgpu_device *adev = handle;
2805 	struct drm_device *ddev = adev_to_drm(adev);
2806 	struct amdgpu_display_manager *dm = &adev->dm;
2807 	struct amdgpu_dm_connector *aconnector;
2808 	struct drm_connector *connector;
2809 	struct drm_connector_list_iter iter;
2810 	struct drm_crtc *crtc;
2811 	struct drm_crtc_state *new_crtc_state;
2812 	struct dm_crtc_state *dm_new_crtc_state;
2813 	struct drm_plane *plane;
2814 	struct drm_plane_state *new_plane_state;
2815 	struct dm_plane_state *dm_new_plane_state;
2816 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
2817 	enum dc_connection_type new_connection_type = dc_connection_none;
2818 	struct dc_state *dc_state;
2819 	int i, r, j, ret;
2820 	bool need_hotplug = false;
2821 
2822 	if (amdgpu_in_reset(adev)) {
2823 		dc_state = dm->cached_dc_state;
2824 
2825 		/*
2826 		 * The dc->current_state is backed up into dm->cached_dc_state
2827 		 * before we commit 0 streams.
2828 		 *
2829 		 * DC will clear link encoder assignments on the real state
2830 		 * but the changes won't propagate over to the copy we made
2831 		 * before the 0 streams commit.
2832 		 *
2833 		 * DC expects that link encoder assignments are *not* valid
2834 		 * when committing a state, so as a workaround we can copy
2835 		 * off of the current state.
2836 		 *
2837 		 * We lose the previous assignments, but we had already
2838 		 * commit 0 streams anyway.
2839 		 */
2840 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
2841 
2842 		r = dm_dmub_hw_init(adev);
2843 		if (r)
2844 			DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
2845 
2846 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
2847 		dc_resume(dm->dc);
2848 
2849 		amdgpu_dm_irq_resume_early(adev);
2850 
2851 		for (i = 0; i < dc_state->stream_count; i++) {
2852 			dc_state->streams[i]->mode_changed = true;
2853 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
2854 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
2855 					= 0xffffffff;
2856 			}
2857 		}
2858 
2859 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2860 			amdgpu_dm_outbox_init(adev);
2861 			dc_enable_dmub_outbox(adev->dm.dc);
2862 		}
2863 
2864 		WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count));
2865 
2866 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
2867 
2868 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
2869 
2870 		dc_release_state(dm->cached_dc_state);
2871 		dm->cached_dc_state = NULL;
2872 
2873 		amdgpu_dm_irq_resume_late(adev);
2874 
2875 		mutex_unlock(&dm->dc_lock);
2876 
2877 		return 0;
2878 	}
2879 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
2880 	dc_release_state(dm_state->context);
2881 	dm_state->context = dc_create_state(dm->dc);
2882 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
2883 	dc_resource_state_construct(dm->dc, dm_state->context);
2884 
2885 	/* Before powering on DC we need to re-initialize DMUB. */
2886 	dm_dmub_hw_resume(adev);
2887 
2888 	/* Re-enable outbox interrupts for DPIA. */
2889 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2890 		amdgpu_dm_outbox_init(adev);
2891 		dc_enable_dmub_outbox(adev->dm.dc);
2892 	}
2893 
2894 	/* power on hardware */
2895 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
2896 
2897 	/* program HPD filter */
2898 	dc_resume(dm->dc);
2899 
2900 	/*
2901 	 * early enable HPD Rx IRQ, should be done before set mode as short
2902 	 * pulse interrupts are used for MST
2903 	 */
2904 	amdgpu_dm_irq_resume_early(adev);
2905 
2906 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
2907 	s3_handle_mst(ddev, false);
2908 
2909 	/* Do detection*/
2910 	drm_connector_list_iter_begin(ddev, &iter);
2911 	drm_for_each_connector_iter(connector, &iter) {
2912 		aconnector = to_amdgpu_dm_connector(connector);
2913 
2914 		if (!aconnector->dc_link)
2915 			continue;
2916 
2917 		/*
2918 		 * this is the case when traversing through already created end sink
2919 		 * MST connectors, should be skipped
2920 		 */
2921 		if (aconnector && aconnector->mst_root)
2922 			continue;
2923 
2924 		mutex_lock(&aconnector->hpd_lock);
2925 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
2926 			DRM_ERROR("KMS: Failed to detect connector\n");
2927 
2928 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
2929 			emulated_link_detect(aconnector->dc_link);
2930 		} else {
2931 			mutex_lock(&dm->dc_lock);
2932 			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
2933 			mutex_unlock(&dm->dc_lock);
2934 		}
2935 
2936 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
2937 			aconnector->fake_enable = false;
2938 
2939 		if (aconnector->dc_sink)
2940 			dc_sink_release(aconnector->dc_sink);
2941 		aconnector->dc_sink = NULL;
2942 		amdgpu_dm_update_connector_after_detect(aconnector);
2943 		mutex_unlock(&aconnector->hpd_lock);
2944 	}
2945 	drm_connector_list_iter_end(&iter);
2946 
2947 	/* Force mode set in atomic commit */
2948 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
2949 		new_crtc_state->active_changed = true;
2950 
2951 	/*
2952 	 * atomic_check is expected to create the dc states. We need to release
2953 	 * them here, since they were duplicated as part of the suspend
2954 	 * procedure.
2955 	 */
2956 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
2957 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
2958 		if (dm_new_crtc_state->stream) {
2959 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
2960 			dc_stream_release(dm_new_crtc_state->stream);
2961 			dm_new_crtc_state->stream = NULL;
2962 		}
2963 	}
2964 
2965 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
2966 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
2967 		if (dm_new_plane_state->dc_state) {
2968 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
2969 			dc_plane_state_release(dm_new_plane_state->dc_state);
2970 			dm_new_plane_state->dc_state = NULL;
2971 		}
2972 	}
2973 
2974 	drm_atomic_helper_resume(ddev, dm->cached_state);
2975 
2976 	dm->cached_state = NULL;
2977 
2978 	/* Do mst topology probing after resuming cached state*/
2979 	drm_connector_list_iter_begin(ddev, &iter);
2980 	drm_for_each_connector_iter(connector, &iter) {
2981 		aconnector = to_amdgpu_dm_connector(connector);
2982 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2983 		    aconnector->mst_root)
2984 			continue;
2985 
2986 		ret = drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr, true);
2987 
2988 		if (ret < 0) {
2989 			dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2990 					aconnector->dc_link);
2991 			need_hotplug = true;
2992 		}
2993 	}
2994 	drm_connector_list_iter_end(&iter);
2995 
2996 	if (need_hotplug)
2997 		drm_kms_helper_hotplug_event(ddev);
2998 
2999 	amdgpu_dm_irq_resume_late(adev);
3000 
3001 	amdgpu_dm_smu_write_watermarks_table(adev);
3002 
3003 	return 0;
3004 }
3005 
3006 /**
3007  * DOC: DM Lifecycle
3008  *
3009  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3010  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3011  * the base driver's device list to be initialized and torn down accordingly.
3012  *
3013  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3014  */
3015 
3016 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3017 	.name = "dm",
3018 	.early_init = dm_early_init,
3019 	.late_init = dm_late_init,
3020 	.sw_init = dm_sw_init,
3021 	.sw_fini = dm_sw_fini,
3022 	.early_fini = amdgpu_dm_early_fini,
3023 	.hw_init = dm_hw_init,
3024 	.hw_fini = dm_hw_fini,
3025 	.suspend = dm_suspend,
3026 	.resume = dm_resume,
3027 	.is_idle = dm_is_idle,
3028 	.wait_for_idle = dm_wait_for_idle,
3029 	.check_soft_reset = dm_check_soft_reset,
3030 	.soft_reset = dm_soft_reset,
3031 	.set_clockgating_state = dm_set_clockgating_state,
3032 	.set_powergating_state = dm_set_powergating_state,
3033 };
3034 
3035 const struct amdgpu_ip_block_version dm_ip_block = {
3036 	.type = AMD_IP_BLOCK_TYPE_DCE,
3037 	.major = 1,
3038 	.minor = 0,
3039 	.rev = 0,
3040 	.funcs = &amdgpu_dm_funcs,
3041 };
3042 
3043 
3044 /**
3045  * DOC: atomic
3046  *
3047  * *WIP*
3048  */
3049 
3050 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3051 	.fb_create = amdgpu_display_user_framebuffer_create,
3052 	.get_format_info = amdgpu_dm_plane_get_format_info,
3053 	.atomic_check = amdgpu_dm_atomic_check,
3054 	.atomic_commit = drm_atomic_helper_commit,
3055 };
3056 
3057 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3058 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3059 	.atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
3060 };
3061 
3062 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3063 {
3064 	struct amdgpu_dm_backlight_caps *caps;
3065 	struct drm_connector *conn_base;
3066 	struct amdgpu_device *adev;
3067 	struct drm_luminance_range_info *luminance_range;
3068 
3069 	if (aconnector->bl_idx == -1 ||
3070 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3071 		return;
3072 
3073 	conn_base = &aconnector->base;
3074 	adev = drm_to_adev(conn_base->dev);
3075 
3076 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3077 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3078 	caps->aux_support = false;
3079 
3080 	if (caps->ext_caps->bits.oled == 1
3081 	    /*
3082 	     * ||
3083 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3084 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3085 	     */)
3086 		caps->aux_support = true;
3087 
3088 	if (amdgpu_backlight == 0)
3089 		caps->aux_support = false;
3090 	else if (amdgpu_backlight == 1)
3091 		caps->aux_support = true;
3092 
3093 	luminance_range = &conn_base->display_info.luminance_range;
3094 
3095 	if (luminance_range->max_luminance) {
3096 		caps->aux_min_input_signal = luminance_range->min_luminance;
3097 		caps->aux_max_input_signal = luminance_range->max_luminance;
3098 	} else {
3099 		caps->aux_min_input_signal = 0;
3100 		caps->aux_max_input_signal = 512;
3101 	}
3102 }
3103 
3104 void amdgpu_dm_update_connector_after_detect(
3105 		struct amdgpu_dm_connector *aconnector)
3106 {
3107 	struct drm_connector *connector = &aconnector->base;
3108 	struct drm_device *dev = connector->dev;
3109 	struct dc_sink *sink;
3110 
3111 	/* MST handled by drm_mst framework */
3112 	if (aconnector->mst_mgr.mst_state == true)
3113 		return;
3114 
3115 	sink = aconnector->dc_link->local_sink;
3116 	if (sink)
3117 		dc_sink_retain(sink);
3118 
3119 	/*
3120 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3121 	 * the connector sink is set to either fake or physical sink depends on link status.
3122 	 * Skip if already done during boot.
3123 	 */
3124 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3125 			&& aconnector->dc_em_sink) {
3126 
3127 		/*
3128 		 * For S3 resume with headless use eml_sink to fake stream
3129 		 * because on resume connector->sink is set to NULL
3130 		 */
3131 		mutex_lock(&dev->mode_config.mutex);
3132 
3133 		if (sink) {
3134 			if (aconnector->dc_sink) {
3135 				amdgpu_dm_update_freesync_caps(connector, NULL);
3136 				/*
3137 				 * retain and release below are used to
3138 				 * bump up refcount for sink because the link doesn't point
3139 				 * to it anymore after disconnect, so on next crtc to connector
3140 				 * reshuffle by UMD we will get into unwanted dc_sink release
3141 				 */
3142 				dc_sink_release(aconnector->dc_sink);
3143 			}
3144 			aconnector->dc_sink = sink;
3145 			dc_sink_retain(aconnector->dc_sink);
3146 			amdgpu_dm_update_freesync_caps(connector,
3147 					aconnector->edid);
3148 		} else {
3149 			amdgpu_dm_update_freesync_caps(connector, NULL);
3150 			if (!aconnector->dc_sink) {
3151 				aconnector->dc_sink = aconnector->dc_em_sink;
3152 				dc_sink_retain(aconnector->dc_sink);
3153 			}
3154 		}
3155 
3156 		mutex_unlock(&dev->mode_config.mutex);
3157 
3158 		if (sink)
3159 			dc_sink_release(sink);
3160 		return;
3161 	}
3162 
3163 	/*
3164 	 * TODO: temporary guard to look for proper fix
3165 	 * if this sink is MST sink, we should not do anything
3166 	 */
3167 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
3168 		dc_sink_release(sink);
3169 		return;
3170 	}
3171 
3172 	if (aconnector->dc_sink == sink) {
3173 		/*
3174 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3175 		 * Do nothing!!
3176 		 */
3177 		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
3178 				aconnector->connector_id);
3179 		if (sink)
3180 			dc_sink_release(sink);
3181 		return;
3182 	}
3183 
3184 	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3185 		aconnector->connector_id, aconnector->dc_sink, sink);
3186 
3187 	mutex_lock(&dev->mode_config.mutex);
3188 
3189 	/*
3190 	 * 1. Update status of the drm connector
3191 	 * 2. Send an event and let userspace tell us what to do
3192 	 */
3193 	if (sink) {
3194 		/*
3195 		 * TODO: check if we still need the S3 mode update workaround.
3196 		 * If yes, put it here.
3197 		 */
3198 		if (aconnector->dc_sink) {
3199 			amdgpu_dm_update_freesync_caps(connector, NULL);
3200 			dc_sink_release(aconnector->dc_sink);
3201 		}
3202 
3203 		aconnector->dc_sink = sink;
3204 		dc_sink_retain(aconnector->dc_sink);
3205 		if (sink->dc_edid.length == 0) {
3206 			aconnector->edid = NULL;
3207 			if (aconnector->dc_link->aux_mode) {
3208 				drm_dp_cec_unset_edid(
3209 					&aconnector->dm_dp_aux.aux);
3210 			}
3211 		} else {
3212 			aconnector->edid =
3213 				(struct edid *)sink->dc_edid.raw_edid;
3214 
3215 			if (aconnector->dc_link->aux_mode)
3216 				drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
3217 						    aconnector->edid);
3218 		}
3219 
3220 		if (!aconnector->timing_requested) {
3221 			aconnector->timing_requested =
3222 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3223 			if (!aconnector->timing_requested)
3224 				dm_error("failed to create aconnector->requested_timing\n");
3225 		}
3226 
3227 		drm_connector_update_edid_property(connector, aconnector->edid);
3228 		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
3229 		update_connector_ext_caps(aconnector);
3230 	} else {
3231 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3232 		amdgpu_dm_update_freesync_caps(connector, NULL);
3233 		drm_connector_update_edid_property(connector, NULL);
3234 		aconnector->num_modes = 0;
3235 		dc_sink_release(aconnector->dc_sink);
3236 		aconnector->dc_sink = NULL;
3237 		aconnector->edid = NULL;
3238 		kfree(aconnector->timing_requested);
3239 		aconnector->timing_requested = NULL;
3240 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3241 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3242 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3243 	}
3244 
3245 	mutex_unlock(&dev->mode_config.mutex);
3246 
3247 	update_subconnector_property(aconnector);
3248 
3249 	if (sink)
3250 		dc_sink_release(sink);
3251 }
3252 
3253 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3254 {
3255 	struct drm_connector *connector = &aconnector->base;
3256 	struct drm_device *dev = connector->dev;
3257 	enum dc_connection_type new_connection_type = dc_connection_none;
3258 	struct amdgpu_device *adev = drm_to_adev(dev);
3259 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3260 	bool ret = false;
3261 
3262 	if (adev->dm.disable_hpd_irq)
3263 		return;
3264 
3265 	/*
3266 	 * In case of failure or MST no need to update connector status or notify the OS
3267 	 * since (for MST case) MST does this in its own context.
3268 	 */
3269 	mutex_lock(&aconnector->hpd_lock);
3270 
3271 	if (adev->dm.hdcp_workqueue) {
3272 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3273 		dm_con_state->update_hdcp = true;
3274 	}
3275 	if (aconnector->fake_enable)
3276 		aconnector->fake_enable = false;
3277 
3278 	aconnector->timing_changed = false;
3279 
3280 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3281 		DRM_ERROR("KMS: Failed to detect connector\n");
3282 
3283 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3284 		emulated_link_detect(aconnector->dc_link);
3285 
3286 		drm_modeset_lock_all(dev);
3287 		dm_restore_drm_connector_state(dev, connector);
3288 		drm_modeset_unlock_all(dev);
3289 
3290 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3291 			drm_kms_helper_connector_hotplug_event(connector);
3292 	} else {
3293 		mutex_lock(&adev->dm.dc_lock);
3294 		ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3295 		mutex_unlock(&adev->dm.dc_lock);
3296 		if (ret) {
3297 			amdgpu_dm_update_connector_after_detect(aconnector);
3298 
3299 			drm_modeset_lock_all(dev);
3300 			dm_restore_drm_connector_state(dev, connector);
3301 			drm_modeset_unlock_all(dev);
3302 
3303 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3304 				drm_kms_helper_connector_hotplug_event(connector);
3305 		}
3306 	}
3307 	mutex_unlock(&aconnector->hpd_lock);
3308 
3309 }
3310 
3311 static void handle_hpd_irq(void *param)
3312 {
3313 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3314 
3315 	handle_hpd_irq_helper(aconnector);
3316 
3317 }
3318 
3319 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq,
3320 							union hpd_irq_data hpd_irq_data)
3321 {
3322 	struct hpd_rx_irq_offload_work *offload_work =
3323 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
3324 
3325 	if (!offload_work) {
3326 		DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n");
3327 		return;
3328 	}
3329 
3330 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
3331 	offload_work->data = hpd_irq_data;
3332 	offload_work->offload_wq = offload_wq;
3333 
3334 	queue_work(offload_wq->wq, &offload_work->work);
3335 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
3336 }
3337 
3338 static void handle_hpd_rx_irq(void *param)
3339 {
3340 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3341 	struct drm_connector *connector = &aconnector->base;
3342 	struct drm_device *dev = connector->dev;
3343 	struct dc_link *dc_link = aconnector->dc_link;
3344 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
3345 	bool result = false;
3346 	enum dc_connection_type new_connection_type = dc_connection_none;
3347 	struct amdgpu_device *adev = drm_to_adev(dev);
3348 	union hpd_irq_data hpd_irq_data;
3349 	bool link_loss = false;
3350 	bool has_left_work = false;
3351 	int idx = dc_link->link_index;
3352 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
3353 
3354 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
3355 
3356 	if (adev->dm.disable_hpd_irq)
3357 		return;
3358 
3359 	/*
3360 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
3361 	 * conflict, after implement i2c helper, this mutex should be
3362 	 * retired.
3363 	 */
3364 	mutex_lock(&aconnector->hpd_lock);
3365 
3366 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
3367 						&link_loss, true, &has_left_work);
3368 
3369 	if (!has_left_work)
3370 		goto out;
3371 
3372 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
3373 		schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data);
3374 		goto out;
3375 	}
3376 
3377 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
3378 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
3379 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
3380 			bool skip = false;
3381 
3382 			/*
3383 			 * DOWN_REP_MSG_RDY is also handled by polling method
3384 			 * mgr->cbs->poll_hpd_irq()
3385 			 */
3386 			spin_lock(&offload_wq->offload_lock);
3387 			skip = offload_wq->is_handling_mst_msg_rdy_event;
3388 
3389 			if (!skip)
3390 				offload_wq->is_handling_mst_msg_rdy_event = true;
3391 
3392 			spin_unlock(&offload_wq->offload_lock);
3393 
3394 			if (!skip)
3395 				schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data);
3396 
3397 			goto out;
3398 		}
3399 
3400 		if (link_loss) {
3401 			bool skip = false;
3402 
3403 			spin_lock(&offload_wq->offload_lock);
3404 			skip = offload_wq->is_handling_link_loss;
3405 
3406 			if (!skip)
3407 				offload_wq->is_handling_link_loss = true;
3408 
3409 			spin_unlock(&offload_wq->offload_lock);
3410 
3411 			if (!skip)
3412 				schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data);
3413 
3414 			goto out;
3415 		}
3416 	}
3417 
3418 out:
3419 	if (result && !is_mst_root_connector) {
3420 		/* Downstream Port status changed. */
3421 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
3422 			DRM_ERROR("KMS: Failed to detect connector\n");
3423 
3424 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3425 			emulated_link_detect(dc_link);
3426 
3427 			if (aconnector->fake_enable)
3428 				aconnector->fake_enable = false;
3429 
3430 			amdgpu_dm_update_connector_after_detect(aconnector);
3431 
3432 
3433 			drm_modeset_lock_all(dev);
3434 			dm_restore_drm_connector_state(dev, connector);
3435 			drm_modeset_unlock_all(dev);
3436 
3437 			drm_kms_helper_connector_hotplug_event(connector);
3438 		} else {
3439 			bool ret = false;
3440 
3441 			mutex_lock(&adev->dm.dc_lock);
3442 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
3443 			mutex_unlock(&adev->dm.dc_lock);
3444 
3445 			if (ret) {
3446 				if (aconnector->fake_enable)
3447 					aconnector->fake_enable = false;
3448 
3449 				amdgpu_dm_update_connector_after_detect(aconnector);
3450 
3451 				drm_modeset_lock_all(dev);
3452 				dm_restore_drm_connector_state(dev, connector);
3453 				drm_modeset_unlock_all(dev);
3454 
3455 				drm_kms_helper_connector_hotplug_event(connector);
3456 			}
3457 		}
3458 	}
3459 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
3460 		if (adev->dm.hdcp_workqueue)
3461 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
3462 	}
3463 
3464 	if (dc_link->type != dc_connection_mst_branch)
3465 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
3466 
3467 	mutex_unlock(&aconnector->hpd_lock);
3468 }
3469 
3470 static void register_hpd_handlers(struct amdgpu_device *adev)
3471 {
3472 	struct drm_device *dev = adev_to_drm(adev);
3473 	struct drm_connector *connector;
3474 	struct amdgpu_dm_connector *aconnector;
3475 	const struct dc_link *dc_link;
3476 	struct dc_interrupt_params int_params = {0};
3477 
3478 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3479 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3480 
3481 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3482 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true))
3483 			DRM_ERROR("amdgpu: fail to register dmub hpd callback");
3484 
3485 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true))
3486 			DRM_ERROR("amdgpu: fail to register dmub hpd callback");
3487 	}
3488 
3489 	list_for_each_entry(connector,
3490 			&dev->mode_config.connector_list, head)	{
3491 
3492 		aconnector = to_amdgpu_dm_connector(connector);
3493 		dc_link = aconnector->dc_link;
3494 
3495 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
3496 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3497 			int_params.irq_source = dc_link->irq_source_hpd;
3498 
3499 			amdgpu_dm_irq_register_interrupt(adev, &int_params,
3500 					handle_hpd_irq,
3501 					(void *) aconnector);
3502 		}
3503 
3504 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
3505 
3506 			/* Also register for DP short pulse (hpd_rx). */
3507 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3508 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
3509 
3510 			amdgpu_dm_irq_register_interrupt(adev, &int_params,
3511 					handle_hpd_rx_irq,
3512 					(void *) aconnector);
3513 		}
3514 	}
3515 }
3516 
3517 #if defined(CONFIG_DRM_AMD_DC_SI)
3518 /* Register IRQ sources and initialize IRQ callbacks */
3519 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
3520 {
3521 	struct dc *dc = adev->dm.dc;
3522 	struct common_irq_params *c_irq_params;
3523 	struct dc_interrupt_params int_params = {0};
3524 	int r;
3525 	int i;
3526 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
3527 
3528 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3529 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3530 
3531 	/*
3532 	 * Actions of amdgpu_irq_add_id():
3533 	 * 1. Register a set() function with base driver.
3534 	 *    Base driver will call set() function to enable/disable an
3535 	 *    interrupt in DC hardware.
3536 	 * 2. Register amdgpu_dm_irq_handler().
3537 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3538 	 *    coming from DC hardware.
3539 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3540 	 *    for acknowledging and handling.
3541 	 */
3542 
3543 	/* Use VBLANK interrupt */
3544 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
3545 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
3546 		if (r) {
3547 			DRM_ERROR("Failed to add crtc irq id!\n");
3548 			return r;
3549 		}
3550 
3551 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3552 		int_params.irq_source =
3553 			dc_interrupt_to_irq_source(dc, i + 1, 0);
3554 
3555 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3556 
3557 		c_irq_params->adev = adev;
3558 		c_irq_params->irq_src = int_params.irq_source;
3559 
3560 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3561 				dm_crtc_high_irq, c_irq_params);
3562 	}
3563 
3564 	/* Use GRPH_PFLIP interrupt */
3565 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
3566 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
3567 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
3568 		if (r) {
3569 			DRM_ERROR("Failed to add page flip irq id!\n");
3570 			return r;
3571 		}
3572 
3573 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3574 		int_params.irq_source =
3575 			dc_interrupt_to_irq_source(dc, i, 0);
3576 
3577 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3578 
3579 		c_irq_params->adev = adev;
3580 		c_irq_params->irq_src = int_params.irq_source;
3581 
3582 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3583 				dm_pflip_high_irq, c_irq_params);
3584 
3585 	}
3586 
3587 	/* HPD */
3588 	r = amdgpu_irq_add_id(adev, client_id,
3589 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
3590 	if (r) {
3591 		DRM_ERROR("Failed to add hpd irq id!\n");
3592 		return r;
3593 	}
3594 
3595 	register_hpd_handlers(adev);
3596 
3597 	return 0;
3598 }
3599 #endif
3600 
3601 /* Register IRQ sources and initialize IRQ callbacks */
3602 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
3603 {
3604 	struct dc *dc = adev->dm.dc;
3605 	struct common_irq_params *c_irq_params;
3606 	struct dc_interrupt_params int_params = {0};
3607 	int r;
3608 	int i;
3609 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
3610 
3611 	if (adev->family >= AMDGPU_FAMILY_AI)
3612 		client_id = SOC15_IH_CLIENTID_DCE;
3613 
3614 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3615 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3616 
3617 	/*
3618 	 * Actions of amdgpu_irq_add_id():
3619 	 * 1. Register a set() function with base driver.
3620 	 *    Base driver will call set() function to enable/disable an
3621 	 *    interrupt in DC hardware.
3622 	 * 2. Register amdgpu_dm_irq_handler().
3623 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3624 	 *    coming from DC hardware.
3625 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3626 	 *    for acknowledging and handling.
3627 	 */
3628 
3629 	/* Use VBLANK interrupt */
3630 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
3631 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
3632 		if (r) {
3633 			DRM_ERROR("Failed to add crtc irq id!\n");
3634 			return r;
3635 		}
3636 
3637 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3638 		int_params.irq_source =
3639 			dc_interrupt_to_irq_source(dc, i, 0);
3640 
3641 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3642 
3643 		c_irq_params->adev = adev;
3644 		c_irq_params->irq_src = int_params.irq_source;
3645 
3646 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3647 				dm_crtc_high_irq, c_irq_params);
3648 	}
3649 
3650 	/* Use VUPDATE interrupt */
3651 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
3652 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
3653 		if (r) {
3654 			DRM_ERROR("Failed to add vupdate irq id!\n");
3655 			return r;
3656 		}
3657 
3658 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3659 		int_params.irq_source =
3660 			dc_interrupt_to_irq_source(dc, i, 0);
3661 
3662 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
3663 
3664 		c_irq_params->adev = adev;
3665 		c_irq_params->irq_src = int_params.irq_source;
3666 
3667 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3668 				dm_vupdate_high_irq, c_irq_params);
3669 	}
3670 
3671 	/* Use GRPH_PFLIP interrupt */
3672 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
3673 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
3674 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
3675 		if (r) {
3676 			DRM_ERROR("Failed to add page flip irq id!\n");
3677 			return r;
3678 		}
3679 
3680 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3681 		int_params.irq_source =
3682 			dc_interrupt_to_irq_source(dc, i, 0);
3683 
3684 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3685 
3686 		c_irq_params->adev = adev;
3687 		c_irq_params->irq_src = int_params.irq_source;
3688 
3689 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3690 				dm_pflip_high_irq, c_irq_params);
3691 
3692 	}
3693 
3694 	/* HPD */
3695 	r = amdgpu_irq_add_id(adev, client_id,
3696 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
3697 	if (r) {
3698 		DRM_ERROR("Failed to add hpd irq id!\n");
3699 		return r;
3700 	}
3701 
3702 	register_hpd_handlers(adev);
3703 
3704 	return 0;
3705 }
3706 
3707 /* Register IRQ sources and initialize IRQ callbacks */
3708 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
3709 {
3710 	struct dc *dc = adev->dm.dc;
3711 	struct common_irq_params *c_irq_params;
3712 	struct dc_interrupt_params int_params = {0};
3713 	int r;
3714 	int i;
3715 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
3716 	static const unsigned int vrtl_int_srcid[] = {
3717 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
3718 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
3719 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
3720 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
3721 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
3722 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
3723 	};
3724 #endif
3725 
3726 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3727 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3728 
3729 	/*
3730 	 * Actions of amdgpu_irq_add_id():
3731 	 * 1. Register a set() function with base driver.
3732 	 *    Base driver will call set() function to enable/disable an
3733 	 *    interrupt in DC hardware.
3734 	 * 2. Register amdgpu_dm_irq_handler().
3735 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3736 	 *    coming from DC hardware.
3737 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3738 	 *    for acknowledging and handling.
3739 	 */
3740 
3741 	/* Use VSTARTUP interrupt */
3742 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
3743 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
3744 			i++) {
3745 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
3746 
3747 		if (r) {
3748 			DRM_ERROR("Failed to add crtc irq id!\n");
3749 			return r;
3750 		}
3751 
3752 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3753 		int_params.irq_source =
3754 			dc_interrupt_to_irq_source(dc, i, 0);
3755 
3756 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3757 
3758 		c_irq_params->adev = adev;
3759 		c_irq_params->irq_src = int_params.irq_source;
3760 
3761 		amdgpu_dm_irq_register_interrupt(
3762 			adev, &int_params, dm_crtc_high_irq, c_irq_params);
3763 	}
3764 
3765 	/* Use otg vertical line interrupt */
3766 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
3767 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
3768 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
3769 				vrtl_int_srcid[i], &adev->vline0_irq);
3770 
3771 		if (r) {
3772 			DRM_ERROR("Failed to add vline0 irq id!\n");
3773 			return r;
3774 		}
3775 
3776 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3777 		int_params.irq_source =
3778 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
3779 
3780 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) {
3781 			DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]);
3782 			break;
3783 		}
3784 
3785 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
3786 					- DC_IRQ_SOURCE_DC1_VLINE0];
3787 
3788 		c_irq_params->adev = adev;
3789 		c_irq_params->irq_src = int_params.irq_source;
3790 
3791 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3792 				dm_dcn_vertical_interrupt0_high_irq, c_irq_params);
3793 	}
3794 #endif
3795 
3796 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
3797 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
3798 	 * to trigger at end of each vblank, regardless of state of the lock,
3799 	 * matching DCE behaviour.
3800 	 */
3801 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
3802 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
3803 	     i++) {
3804 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
3805 
3806 		if (r) {
3807 			DRM_ERROR("Failed to add vupdate irq id!\n");
3808 			return r;
3809 		}
3810 
3811 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3812 		int_params.irq_source =
3813 			dc_interrupt_to_irq_source(dc, i, 0);
3814 
3815 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
3816 
3817 		c_irq_params->adev = adev;
3818 		c_irq_params->irq_src = int_params.irq_source;
3819 
3820 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3821 				dm_vupdate_high_irq, c_irq_params);
3822 	}
3823 
3824 	/* Use GRPH_PFLIP interrupt */
3825 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
3826 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
3827 			i++) {
3828 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
3829 		if (r) {
3830 			DRM_ERROR("Failed to add page flip irq id!\n");
3831 			return r;
3832 		}
3833 
3834 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3835 		int_params.irq_source =
3836 			dc_interrupt_to_irq_source(dc, i, 0);
3837 
3838 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3839 
3840 		c_irq_params->adev = adev;
3841 		c_irq_params->irq_src = int_params.irq_source;
3842 
3843 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3844 				dm_pflip_high_irq, c_irq_params);
3845 
3846 	}
3847 
3848 	/* HPD */
3849 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
3850 			&adev->hpd_irq);
3851 	if (r) {
3852 		DRM_ERROR("Failed to add hpd irq id!\n");
3853 		return r;
3854 	}
3855 
3856 	register_hpd_handlers(adev);
3857 
3858 	return 0;
3859 }
3860 /* Register Outbox IRQ sources and initialize IRQ callbacks */
3861 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
3862 {
3863 	struct dc *dc = adev->dm.dc;
3864 	struct common_irq_params *c_irq_params;
3865 	struct dc_interrupt_params int_params = {0};
3866 	int r, i;
3867 
3868 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3869 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3870 
3871 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
3872 			&adev->dmub_outbox_irq);
3873 	if (r) {
3874 		DRM_ERROR("Failed to add outbox irq id!\n");
3875 		return r;
3876 	}
3877 
3878 	if (dc->ctx->dmub_srv) {
3879 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
3880 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3881 		int_params.irq_source =
3882 		dc_interrupt_to_irq_source(dc, i, 0);
3883 
3884 		c_irq_params = &adev->dm.dmub_outbox_params[0];
3885 
3886 		c_irq_params->adev = adev;
3887 		c_irq_params->irq_src = int_params.irq_source;
3888 
3889 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3890 				dm_dmub_outbox1_low_irq, c_irq_params);
3891 	}
3892 
3893 	return 0;
3894 }
3895 
3896 /*
3897  * Acquires the lock for the atomic state object and returns
3898  * the new atomic state.
3899  *
3900  * This should only be called during atomic check.
3901  */
3902 int dm_atomic_get_state(struct drm_atomic_state *state,
3903 			struct dm_atomic_state **dm_state)
3904 {
3905 	struct drm_device *dev = state->dev;
3906 	struct amdgpu_device *adev = drm_to_adev(dev);
3907 	struct amdgpu_display_manager *dm = &adev->dm;
3908 	struct drm_private_state *priv_state;
3909 
3910 	if (*dm_state)
3911 		return 0;
3912 
3913 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
3914 	if (IS_ERR(priv_state))
3915 		return PTR_ERR(priv_state);
3916 
3917 	*dm_state = to_dm_atomic_state(priv_state);
3918 
3919 	return 0;
3920 }
3921 
3922 static struct dm_atomic_state *
3923 dm_atomic_get_new_state(struct drm_atomic_state *state)
3924 {
3925 	struct drm_device *dev = state->dev;
3926 	struct amdgpu_device *adev = drm_to_adev(dev);
3927 	struct amdgpu_display_manager *dm = &adev->dm;
3928 	struct drm_private_obj *obj;
3929 	struct drm_private_state *new_obj_state;
3930 	int i;
3931 
3932 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
3933 		if (obj->funcs == dm->atomic_obj.funcs)
3934 			return to_dm_atomic_state(new_obj_state);
3935 	}
3936 
3937 	return NULL;
3938 }
3939 
3940 static struct drm_private_state *
3941 dm_atomic_duplicate_state(struct drm_private_obj *obj)
3942 {
3943 	struct dm_atomic_state *old_state, *new_state;
3944 
3945 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
3946 	if (!new_state)
3947 		return NULL;
3948 
3949 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
3950 
3951 	old_state = to_dm_atomic_state(obj->state);
3952 
3953 	if (old_state && old_state->context)
3954 		new_state->context = dc_copy_state(old_state->context);
3955 
3956 	if (!new_state->context) {
3957 		kfree(new_state);
3958 		return NULL;
3959 	}
3960 
3961 	return &new_state->base;
3962 }
3963 
3964 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
3965 				    struct drm_private_state *state)
3966 {
3967 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
3968 
3969 	if (dm_state && dm_state->context)
3970 		dc_release_state(dm_state->context);
3971 
3972 	kfree(dm_state);
3973 }
3974 
3975 static struct drm_private_state_funcs dm_atomic_state_funcs = {
3976 	.atomic_duplicate_state = dm_atomic_duplicate_state,
3977 	.atomic_destroy_state = dm_atomic_destroy_state,
3978 };
3979 
3980 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
3981 {
3982 	struct dm_atomic_state *state;
3983 	int r;
3984 
3985 	adev->mode_info.mode_config_initialized = true;
3986 
3987 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
3988 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
3989 
3990 	adev_to_drm(adev)->mode_config.max_width = 16384;
3991 	adev_to_drm(adev)->mode_config.max_height = 16384;
3992 
3993 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
3994 	if (adev->asic_type == CHIP_HAWAII)
3995 		/* disable prefer shadow for now due to hibernation issues */
3996 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
3997 	else
3998 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
3999 	/* indicates support for immediate flip */
4000 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4001 
4002 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4003 	if (!state)
4004 		return -ENOMEM;
4005 
4006 	state->context = dc_create_state(adev->dm.dc);
4007 	if (!state->context) {
4008 		kfree(state);
4009 		return -ENOMEM;
4010 	}
4011 
4012 	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);
4013 
4014 	drm_atomic_private_obj_init(adev_to_drm(adev),
4015 				    &adev->dm.atomic_obj,
4016 				    &state->base,
4017 				    &dm_atomic_state_funcs);
4018 
4019 	r = amdgpu_display_modeset_create_props(adev);
4020 	if (r) {
4021 		dc_release_state(state->context);
4022 		kfree(state);
4023 		return r;
4024 	}
4025 
4026 	r = amdgpu_dm_audio_init(adev);
4027 	if (r) {
4028 		dc_release_state(state->context);
4029 		kfree(state);
4030 		return r;
4031 	}
4032 
4033 	return 0;
4034 }
4035 
4036 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4037 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4038 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4039 
4040 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4041 					    int bl_idx)
4042 {
4043 #if defined(CONFIG_ACPI)
4044 	struct amdgpu_dm_backlight_caps caps;
4045 
4046 	memset(&caps, 0, sizeof(caps));
4047 
4048 	if (dm->backlight_caps[bl_idx].caps_valid)
4049 		return;
4050 
4051 	amdgpu_acpi_get_backlight_caps(&caps);
4052 	if (caps.caps_valid) {
4053 		dm->backlight_caps[bl_idx].caps_valid = true;
4054 		if (caps.aux_support)
4055 			return;
4056 		dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal;
4057 		dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal;
4058 	} else {
4059 		dm->backlight_caps[bl_idx].min_input_signal =
4060 				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4061 		dm->backlight_caps[bl_idx].max_input_signal =
4062 				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4063 	}
4064 #else
4065 	if (dm->backlight_caps[bl_idx].aux_support)
4066 		return;
4067 
4068 	dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4069 	dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4070 #endif
4071 }
4072 
4073 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4074 				unsigned int *min, unsigned int *max)
4075 {
4076 	if (!caps)
4077 		return 0;
4078 
4079 	if (caps->aux_support) {
4080 		// Firmware limits are in nits, DC API wants millinits.
4081 		*max = 1000 * caps->aux_max_input_signal;
4082 		*min = 1000 * caps->aux_min_input_signal;
4083 	} else {
4084 		// Firmware limits are 8-bit, PWM control is 16-bit.
4085 		*max = 0x101 * caps->max_input_signal;
4086 		*min = 0x101 * caps->min_input_signal;
4087 	}
4088 	return 1;
4089 }
4090 
4091 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4092 					uint32_t brightness)
4093 {
4094 	unsigned int min, max;
4095 
4096 	if (!get_brightness_range(caps, &min, &max))
4097 		return brightness;
4098 
4099 	// Rescale 0..255 to min..max
4100 	return min + DIV_ROUND_CLOSEST((max - min) * brightness,
4101 				       AMDGPU_MAX_BL_LEVEL);
4102 }
4103 
4104 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4105 				      uint32_t brightness)
4106 {
4107 	unsigned int min, max;
4108 
4109 	if (!get_brightness_range(caps, &min, &max))
4110 		return brightness;
4111 
4112 	if (brightness < min)
4113 		return 0;
4114 	// Rescale min..max to 0..255
4115 	return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min),
4116 				 max - min);
4117 }
4118 
4119 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4120 					 int bl_idx,
4121 					 u32 user_brightness)
4122 {
4123 	struct amdgpu_dm_backlight_caps caps;
4124 	struct dc_link *link;
4125 	u32 brightness;
4126 	bool rc;
4127 
4128 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4129 	caps = dm->backlight_caps[bl_idx];
4130 
4131 	dm->brightness[bl_idx] = user_brightness;
4132 	/* update scratch register */
4133 	if (bl_idx == 0)
4134 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4135 	brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]);
4136 	link = (struct dc_link *)dm->backlight_link[bl_idx];
4137 
4138 	/* Change brightness based on AUX property */
4139 	if (caps.aux_support) {
4140 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
4141 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
4142 		if (!rc)
4143 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
4144 	} else {
4145 		rc = dc_link_set_backlight_level(link, brightness, 0);
4146 		if (!rc)
4147 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
4148 	}
4149 
4150 	if (rc)
4151 		dm->actual_brightness[bl_idx] = user_brightness;
4152 }
4153 
4154 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
4155 {
4156 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4157 	int i;
4158 
4159 	for (i = 0; i < dm->num_of_edps; i++) {
4160 		if (bd == dm->backlight_dev[i])
4161 			break;
4162 	}
4163 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4164 		i = 0;
4165 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
4166 
4167 	return 0;
4168 }
4169 
4170 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
4171 					 int bl_idx)
4172 {
4173 	int ret;
4174 	struct amdgpu_dm_backlight_caps caps;
4175 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
4176 
4177 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4178 	caps = dm->backlight_caps[bl_idx];
4179 
4180 	if (caps.aux_support) {
4181 		u32 avg, peak;
4182 		bool rc;
4183 
4184 		rc = dc_link_get_backlight_level_nits(link, &avg, &peak);
4185 		if (!rc)
4186 			return dm->brightness[bl_idx];
4187 		return convert_brightness_to_user(&caps, avg);
4188 	}
4189 
4190 	ret = dc_link_get_backlight_level(link);
4191 
4192 	if (ret == DC_ERROR_UNEXPECTED)
4193 		return dm->brightness[bl_idx];
4194 
4195 	return convert_brightness_to_user(&caps, ret);
4196 }
4197 
4198 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
4199 {
4200 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4201 	int i;
4202 
4203 	for (i = 0; i < dm->num_of_edps; i++) {
4204 		if (bd == dm->backlight_dev[i])
4205 			break;
4206 	}
4207 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4208 		i = 0;
4209 	return amdgpu_dm_backlight_get_level(dm, i);
4210 }
4211 
4212 static const struct backlight_ops amdgpu_dm_backlight_ops = {
4213 	.options = BL_CORE_SUSPENDRESUME,
4214 	.get_brightness = amdgpu_dm_backlight_get_brightness,
4215 	.update_status	= amdgpu_dm_backlight_update_status,
4216 };
4217 
4218 static void
4219 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
4220 {
4221 	struct drm_device *drm = aconnector->base.dev;
4222 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
4223 	struct backlight_properties props = { 0 };
4224 	char bl_name[16];
4225 
4226 	if (aconnector->bl_idx == -1)
4227 		return;
4228 
4229 	if (!acpi_video_backlight_use_native()) {
4230 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
4231 		/* Try registering an ACPI video backlight device instead. */
4232 		acpi_video_register_backlight();
4233 		return;
4234 	}
4235 
4236 	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
4237 	props.brightness = AMDGPU_MAX_BL_LEVEL;
4238 	props.type = BACKLIGHT_RAW;
4239 
4240 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
4241 		 drm->primary->index + aconnector->bl_idx);
4242 
4243 	dm->backlight_dev[aconnector->bl_idx] =
4244 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
4245 					  &amdgpu_dm_backlight_ops, &props);
4246 
4247 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
4248 		DRM_ERROR("DM: Backlight registration failed!\n");
4249 		dm->backlight_dev[aconnector->bl_idx] = NULL;
4250 	} else
4251 		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
4252 }
4253 
4254 static int initialize_plane(struct amdgpu_display_manager *dm,
4255 			    struct amdgpu_mode_info *mode_info, int plane_id,
4256 			    enum drm_plane_type plane_type,
4257 			    const struct dc_plane_cap *plane_cap)
4258 {
4259 	struct drm_plane *plane;
4260 	unsigned long possible_crtcs;
4261 	int ret = 0;
4262 
4263 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
4264 	if (!plane) {
4265 		DRM_ERROR("KMS: Failed to allocate plane\n");
4266 		return -ENOMEM;
4267 	}
4268 	plane->type = plane_type;
4269 
4270 	/*
4271 	 * HACK: IGT tests expect that the primary plane for a CRTC
4272 	 * can only have one possible CRTC. Only expose support for
4273 	 * any CRTC if they're not going to be used as a primary plane
4274 	 * for a CRTC - like overlay or underlay planes.
4275 	 */
4276 	possible_crtcs = 1 << plane_id;
4277 	if (plane_id >= dm->dc->caps.max_streams)
4278 		possible_crtcs = 0xff;
4279 
4280 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
4281 
4282 	if (ret) {
4283 		DRM_ERROR("KMS: Failed to initialize plane\n");
4284 		kfree(plane);
4285 		return ret;
4286 	}
4287 
4288 	if (mode_info)
4289 		mode_info->planes[plane_id] = plane;
4290 
4291 	return ret;
4292 }
4293 
4294 
4295 static void setup_backlight_device(struct amdgpu_display_manager *dm,
4296 				   struct amdgpu_dm_connector *aconnector)
4297 {
4298 	struct dc_link *link = aconnector->dc_link;
4299 	int bl_idx = dm->num_of_edps;
4300 
4301 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
4302 	    link->type == dc_connection_none)
4303 		return;
4304 
4305 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
4306 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
4307 		return;
4308 	}
4309 
4310 	aconnector->bl_idx = bl_idx;
4311 
4312 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4313 	dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL;
4314 	dm->backlight_link[bl_idx] = link;
4315 	dm->num_of_edps++;
4316 
4317 	update_connector_ext_caps(aconnector);
4318 }
4319 
4320 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
4321 
4322 /*
4323  * In this architecture, the association
4324  * connector -> encoder -> crtc
4325  * id not really requried. The crtc and connector will hold the
4326  * display_index as an abstraction to use with DAL component
4327  *
4328  * Returns 0 on success
4329  */
4330 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
4331 {
4332 	struct amdgpu_display_manager *dm = &adev->dm;
4333 	s32 i;
4334 	struct amdgpu_dm_connector *aconnector = NULL;
4335 	struct amdgpu_encoder *aencoder = NULL;
4336 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
4337 	u32 link_cnt;
4338 	s32 primary_planes;
4339 	enum dc_connection_type new_connection_type = dc_connection_none;
4340 	const struct dc_plane_cap *plane;
4341 	bool psr_feature_enabled = false;
4342 	int max_overlay = dm->dc->caps.max_slave_planes;
4343 
4344 	dm->display_indexes_num = dm->dc->caps.max_streams;
4345 	/* Update the actual used number of crtc */
4346 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
4347 
4348 	amdgpu_dm_set_irq_funcs(adev);
4349 
4350 	link_cnt = dm->dc->caps.max_links;
4351 	if (amdgpu_dm_mode_config_init(dm->adev)) {
4352 		DRM_ERROR("DM: Failed to initialize mode config\n");
4353 		return -EINVAL;
4354 	}
4355 
4356 	/* There is one primary plane per CRTC */
4357 	primary_planes = dm->dc->caps.max_streams;
4358 	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
4359 
4360 	/*
4361 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
4362 	 * Order is reversed to match iteration order in atomic check.
4363 	 */
4364 	for (i = (primary_planes - 1); i >= 0; i--) {
4365 		plane = &dm->dc->caps.planes[i];
4366 
4367 		if (initialize_plane(dm, mode_info, i,
4368 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
4369 			DRM_ERROR("KMS: Failed to initialize primary plane\n");
4370 			goto fail;
4371 		}
4372 	}
4373 
4374 	/*
4375 	 * Initialize overlay planes, index starting after primary planes.
4376 	 * These planes have a higher DRM index than the primary planes since
4377 	 * they should be considered as having a higher z-order.
4378 	 * Order is reversed to match iteration order in atomic check.
4379 	 *
4380 	 * Only support DCN for now, and only expose one so we don't encourage
4381 	 * userspace to use up all the pipes.
4382 	 */
4383 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
4384 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
4385 
4386 		/* Do not create overlay if MPO disabled */
4387 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
4388 			break;
4389 
4390 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
4391 			continue;
4392 
4393 		if (!plane->pixel_format_support.argb8888)
4394 			continue;
4395 
4396 		if (max_overlay-- == 0)
4397 			break;
4398 
4399 		if (initialize_plane(dm, NULL, primary_planes + i,
4400 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
4401 			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
4402 			goto fail;
4403 		}
4404 	}
4405 
4406 	for (i = 0; i < dm->dc->caps.max_streams; i++)
4407 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
4408 			DRM_ERROR("KMS: Failed to initialize crtc\n");
4409 			goto fail;
4410 		}
4411 
4412 	/* Use Outbox interrupt */
4413 	switch (adev->ip_versions[DCE_HWIP][0]) {
4414 	case IP_VERSION(3, 0, 0):
4415 	case IP_VERSION(3, 1, 2):
4416 	case IP_VERSION(3, 1, 3):
4417 	case IP_VERSION(3, 1, 4):
4418 	case IP_VERSION(3, 1, 5):
4419 	case IP_VERSION(3, 1, 6):
4420 	case IP_VERSION(3, 2, 0):
4421 	case IP_VERSION(3, 2, 1):
4422 	case IP_VERSION(2, 1, 0):
4423 		if (register_outbox_irq_handlers(dm->adev)) {
4424 			DRM_ERROR("DM: Failed to initialize IRQ\n");
4425 			goto fail;
4426 		}
4427 		break;
4428 	default:
4429 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
4430 			      adev->ip_versions[DCE_HWIP][0]);
4431 	}
4432 
4433 	/* Determine whether to enable PSR support by default. */
4434 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
4435 		switch (adev->ip_versions[DCE_HWIP][0]) {
4436 		case IP_VERSION(3, 1, 2):
4437 		case IP_VERSION(3, 1, 3):
4438 		case IP_VERSION(3, 1, 4):
4439 		case IP_VERSION(3, 1, 5):
4440 		case IP_VERSION(3, 1, 6):
4441 		case IP_VERSION(3, 2, 0):
4442 		case IP_VERSION(3, 2, 1):
4443 			psr_feature_enabled = true;
4444 			break;
4445 		default:
4446 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
4447 			break;
4448 		}
4449 	}
4450 
4451 	/* loops over all connectors on the board */
4452 	for (i = 0; i < link_cnt; i++) {
4453 		struct dc_link *link = NULL;
4454 
4455 		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
4456 			DRM_ERROR(
4457 				"KMS: Cannot support more than %d display indexes\n",
4458 					AMDGPU_DM_MAX_DISPLAY_INDEX);
4459 			continue;
4460 		}
4461 
4462 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
4463 		if (!aconnector)
4464 			goto fail;
4465 
4466 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
4467 		if (!aencoder)
4468 			goto fail;
4469 
4470 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
4471 			DRM_ERROR("KMS: Failed to initialize encoder\n");
4472 			goto fail;
4473 		}
4474 
4475 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
4476 			DRM_ERROR("KMS: Failed to initialize connector\n");
4477 			goto fail;
4478 		}
4479 
4480 		link = dc_get_link_at_index(dm->dc, i);
4481 
4482 		if (dm->hpd_rx_offload_wq)
4483 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
4484 				aconnector;
4485 
4486 		if (!dc_link_detect_connection_type(link, &new_connection_type))
4487 			DRM_ERROR("KMS: Failed to detect connector\n");
4488 
4489 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
4490 			emulated_link_detect(link);
4491 			amdgpu_dm_update_connector_after_detect(aconnector);
4492 		} else {
4493 			bool ret = false;
4494 
4495 			mutex_lock(&dm->dc_lock);
4496 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
4497 			mutex_unlock(&dm->dc_lock);
4498 
4499 			if (ret) {
4500 				amdgpu_dm_update_connector_after_detect(aconnector);
4501 				setup_backlight_device(dm, aconnector);
4502 
4503 				if (psr_feature_enabled)
4504 					amdgpu_dm_set_psr_caps(link);
4505 
4506 				/* TODO: Fix vblank control helpers to delay PSR entry to allow this when
4507 				 * PSR is also supported.
4508 				 */
4509 				if (link->psr_settings.psr_feature_enabled)
4510 					adev_to_drm(adev)->vblank_disable_immediate = false;
4511 			}
4512 		}
4513 		amdgpu_set_panel_orientation(&aconnector->base);
4514 	}
4515 
4516 	/* Software is initialized. Now we can register interrupt handlers. */
4517 	switch (adev->asic_type) {
4518 #if defined(CONFIG_DRM_AMD_DC_SI)
4519 	case CHIP_TAHITI:
4520 	case CHIP_PITCAIRN:
4521 	case CHIP_VERDE:
4522 	case CHIP_OLAND:
4523 		if (dce60_register_irq_handlers(dm->adev)) {
4524 			DRM_ERROR("DM: Failed to initialize IRQ\n");
4525 			goto fail;
4526 		}
4527 		break;
4528 #endif
4529 	case CHIP_BONAIRE:
4530 	case CHIP_HAWAII:
4531 	case CHIP_KAVERI:
4532 	case CHIP_KABINI:
4533 	case CHIP_MULLINS:
4534 	case CHIP_TONGA:
4535 	case CHIP_FIJI:
4536 	case CHIP_CARRIZO:
4537 	case CHIP_STONEY:
4538 	case CHIP_POLARIS11:
4539 	case CHIP_POLARIS10:
4540 	case CHIP_POLARIS12:
4541 	case CHIP_VEGAM:
4542 	case CHIP_VEGA10:
4543 	case CHIP_VEGA12:
4544 	case CHIP_VEGA20:
4545 		if (dce110_register_irq_handlers(dm->adev)) {
4546 			DRM_ERROR("DM: Failed to initialize IRQ\n");
4547 			goto fail;
4548 		}
4549 		break;
4550 	default:
4551 		switch (adev->ip_versions[DCE_HWIP][0]) {
4552 		case IP_VERSION(1, 0, 0):
4553 		case IP_VERSION(1, 0, 1):
4554 		case IP_VERSION(2, 0, 2):
4555 		case IP_VERSION(2, 0, 3):
4556 		case IP_VERSION(2, 0, 0):
4557 		case IP_VERSION(2, 1, 0):
4558 		case IP_VERSION(3, 0, 0):
4559 		case IP_VERSION(3, 0, 2):
4560 		case IP_VERSION(3, 0, 3):
4561 		case IP_VERSION(3, 0, 1):
4562 		case IP_VERSION(3, 1, 2):
4563 		case IP_VERSION(3, 1, 3):
4564 		case IP_VERSION(3, 1, 4):
4565 		case IP_VERSION(3, 1, 5):
4566 		case IP_VERSION(3, 1, 6):
4567 		case IP_VERSION(3, 2, 0):
4568 		case IP_VERSION(3, 2, 1):
4569 			if (dcn10_register_irq_handlers(dm->adev)) {
4570 				DRM_ERROR("DM: Failed to initialize IRQ\n");
4571 				goto fail;
4572 			}
4573 			break;
4574 		default:
4575 			DRM_ERROR("Unsupported DCE IP versions: 0x%X\n",
4576 					adev->ip_versions[DCE_HWIP][0]);
4577 			goto fail;
4578 		}
4579 		break;
4580 	}
4581 
4582 	return 0;
4583 fail:
4584 	kfree(aencoder);
4585 	kfree(aconnector);
4586 
4587 	return -EINVAL;
4588 }
4589 
4590 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
4591 {
4592 	drm_atomic_private_obj_fini(&dm->atomic_obj);
4593 }
4594 
4595 /******************************************************************************
4596  * amdgpu_display_funcs functions
4597  *****************************************************************************/
4598 
4599 /*
4600  * dm_bandwidth_update - program display watermarks
4601  *
4602  * @adev: amdgpu_device pointer
4603  *
4604  * Calculate and program the display watermarks and line buffer allocation.
4605  */
4606 static void dm_bandwidth_update(struct amdgpu_device *adev)
4607 {
4608 	/* TODO: implement later */
4609 }
4610 
4611 static const struct amdgpu_display_funcs dm_display_funcs = {
4612 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
4613 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
4614 	.backlight_set_level = NULL, /* never called for DC */
4615 	.backlight_get_level = NULL, /* never called for DC */
4616 	.hpd_sense = NULL,/* called unconditionally */
4617 	.hpd_set_polarity = NULL, /* called unconditionally */
4618 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
4619 	.page_flip_get_scanoutpos =
4620 		dm_crtc_get_scanoutpos,/* called unconditionally */
4621 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
4622 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
4623 };
4624 
4625 #if defined(CONFIG_DEBUG_KERNEL_DC)
4626 
4627 static ssize_t s3_debug_store(struct device *device,
4628 			      struct device_attribute *attr,
4629 			      const char *buf,
4630 			      size_t count)
4631 {
4632 	int ret;
4633 	int s3_state;
4634 	struct drm_device *drm_dev = dev_get_drvdata(device);
4635 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
4636 
4637 	ret = kstrtoint(buf, 0, &s3_state);
4638 
4639 	if (ret == 0) {
4640 		if (s3_state) {
4641 			dm_resume(adev);
4642 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
4643 		} else
4644 			dm_suspend(adev);
4645 	}
4646 
4647 	return ret == 0 ? count : 0;
4648 }
4649 
4650 DEVICE_ATTR_WO(s3_debug);
4651 
4652 #endif
4653 
4654 static int dm_init_microcode(struct amdgpu_device *adev)
4655 {
4656 	char *fw_name_dmub;
4657 	int r;
4658 
4659 	switch (adev->ip_versions[DCE_HWIP][0]) {
4660 	case IP_VERSION(2, 1, 0):
4661 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
4662 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
4663 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
4664 		break;
4665 	case IP_VERSION(3, 0, 0):
4666 		if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0))
4667 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
4668 		else
4669 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
4670 		break;
4671 	case IP_VERSION(3, 0, 1):
4672 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
4673 		break;
4674 	case IP_VERSION(3, 0, 2):
4675 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
4676 		break;
4677 	case IP_VERSION(3, 0, 3):
4678 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
4679 		break;
4680 	case IP_VERSION(3, 1, 2):
4681 	case IP_VERSION(3, 1, 3):
4682 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
4683 		break;
4684 	case IP_VERSION(3, 1, 4):
4685 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
4686 		break;
4687 	case IP_VERSION(3, 1, 5):
4688 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
4689 		break;
4690 	case IP_VERSION(3, 1, 6):
4691 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
4692 		break;
4693 	case IP_VERSION(3, 2, 0):
4694 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
4695 		break;
4696 	case IP_VERSION(3, 2, 1):
4697 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
4698 		break;
4699 	default:
4700 		/* ASIC doesn't support DMUB. */
4701 		return 0;
4702 	}
4703 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub);
4704 	if (r)
4705 		DRM_ERROR("DMUB firmware loading failed: %d\n", r);
4706 	return r;
4707 }
4708 
4709 static int dm_early_init(void *handle)
4710 {
4711 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4712 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
4713 	struct atom_context *ctx = mode_info->atom_context;
4714 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
4715 	u16 data_offset;
4716 
4717 	/* if there is no object header, skip DM */
4718 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
4719 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
4720 		dev_info(adev->dev, "No object header, skipping DM\n");
4721 		return -ENOENT;
4722 	}
4723 
4724 	switch (adev->asic_type) {
4725 #if defined(CONFIG_DRM_AMD_DC_SI)
4726 	case CHIP_TAHITI:
4727 	case CHIP_PITCAIRN:
4728 	case CHIP_VERDE:
4729 		adev->mode_info.num_crtc = 6;
4730 		adev->mode_info.num_hpd = 6;
4731 		adev->mode_info.num_dig = 6;
4732 		break;
4733 	case CHIP_OLAND:
4734 		adev->mode_info.num_crtc = 2;
4735 		adev->mode_info.num_hpd = 2;
4736 		adev->mode_info.num_dig = 2;
4737 		break;
4738 #endif
4739 	case CHIP_BONAIRE:
4740 	case CHIP_HAWAII:
4741 		adev->mode_info.num_crtc = 6;
4742 		adev->mode_info.num_hpd = 6;
4743 		adev->mode_info.num_dig = 6;
4744 		break;
4745 	case CHIP_KAVERI:
4746 		adev->mode_info.num_crtc = 4;
4747 		adev->mode_info.num_hpd = 6;
4748 		adev->mode_info.num_dig = 7;
4749 		break;
4750 	case CHIP_KABINI:
4751 	case CHIP_MULLINS:
4752 		adev->mode_info.num_crtc = 2;
4753 		adev->mode_info.num_hpd = 6;
4754 		adev->mode_info.num_dig = 6;
4755 		break;
4756 	case CHIP_FIJI:
4757 	case CHIP_TONGA:
4758 		adev->mode_info.num_crtc = 6;
4759 		adev->mode_info.num_hpd = 6;
4760 		adev->mode_info.num_dig = 7;
4761 		break;
4762 	case CHIP_CARRIZO:
4763 		adev->mode_info.num_crtc = 3;
4764 		adev->mode_info.num_hpd = 6;
4765 		adev->mode_info.num_dig = 9;
4766 		break;
4767 	case CHIP_STONEY:
4768 		adev->mode_info.num_crtc = 2;
4769 		adev->mode_info.num_hpd = 6;
4770 		adev->mode_info.num_dig = 9;
4771 		break;
4772 	case CHIP_POLARIS11:
4773 	case CHIP_POLARIS12:
4774 		adev->mode_info.num_crtc = 5;
4775 		adev->mode_info.num_hpd = 5;
4776 		adev->mode_info.num_dig = 5;
4777 		break;
4778 	case CHIP_POLARIS10:
4779 	case CHIP_VEGAM:
4780 		adev->mode_info.num_crtc = 6;
4781 		adev->mode_info.num_hpd = 6;
4782 		adev->mode_info.num_dig = 6;
4783 		break;
4784 	case CHIP_VEGA10:
4785 	case CHIP_VEGA12:
4786 	case CHIP_VEGA20:
4787 		adev->mode_info.num_crtc = 6;
4788 		adev->mode_info.num_hpd = 6;
4789 		adev->mode_info.num_dig = 6;
4790 		break;
4791 	default:
4792 
4793 		switch (adev->ip_versions[DCE_HWIP][0]) {
4794 		case IP_VERSION(2, 0, 2):
4795 		case IP_VERSION(3, 0, 0):
4796 			adev->mode_info.num_crtc = 6;
4797 			adev->mode_info.num_hpd = 6;
4798 			adev->mode_info.num_dig = 6;
4799 			break;
4800 		case IP_VERSION(2, 0, 0):
4801 		case IP_VERSION(3, 0, 2):
4802 			adev->mode_info.num_crtc = 5;
4803 			adev->mode_info.num_hpd = 5;
4804 			adev->mode_info.num_dig = 5;
4805 			break;
4806 		case IP_VERSION(2, 0, 3):
4807 		case IP_VERSION(3, 0, 3):
4808 			adev->mode_info.num_crtc = 2;
4809 			adev->mode_info.num_hpd = 2;
4810 			adev->mode_info.num_dig = 2;
4811 			break;
4812 		case IP_VERSION(1, 0, 0):
4813 		case IP_VERSION(1, 0, 1):
4814 		case IP_VERSION(3, 0, 1):
4815 		case IP_VERSION(2, 1, 0):
4816 		case IP_VERSION(3, 1, 2):
4817 		case IP_VERSION(3, 1, 3):
4818 		case IP_VERSION(3, 1, 4):
4819 		case IP_VERSION(3, 1, 5):
4820 		case IP_VERSION(3, 1, 6):
4821 		case IP_VERSION(3, 2, 0):
4822 		case IP_VERSION(3, 2, 1):
4823 			adev->mode_info.num_crtc = 4;
4824 			adev->mode_info.num_hpd = 4;
4825 			adev->mode_info.num_dig = 4;
4826 			break;
4827 		default:
4828 			DRM_ERROR("Unsupported DCE IP versions: 0x%x\n",
4829 					adev->ip_versions[DCE_HWIP][0]);
4830 			return -EINVAL;
4831 		}
4832 		break;
4833 	}
4834 
4835 	if (adev->mode_info.funcs == NULL)
4836 		adev->mode_info.funcs = &dm_display_funcs;
4837 
4838 	/*
4839 	 * Note: Do NOT change adev->audio_endpt_rreg and
4840 	 * adev->audio_endpt_wreg because they are initialised in
4841 	 * amdgpu_device_init()
4842 	 */
4843 #if defined(CONFIG_DEBUG_KERNEL_DC)
4844 	device_create_file(
4845 		adev_to_drm(adev)->dev,
4846 		&dev_attr_s3_debug);
4847 #endif
4848 	adev->dc_enabled = true;
4849 
4850 	return dm_init_microcode(adev);
4851 }
4852 
4853 static bool modereset_required(struct drm_crtc_state *crtc_state)
4854 {
4855 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
4856 }
4857 
4858 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
4859 {
4860 	drm_encoder_cleanup(encoder);
4861 	kfree(encoder);
4862 }
4863 
4864 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
4865 	.destroy = amdgpu_dm_encoder_destroy,
4866 };
4867 
4868 static int
4869 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
4870 			    const enum surface_pixel_format format,
4871 			    enum dc_color_space *color_space)
4872 {
4873 	bool full_range;
4874 
4875 	*color_space = COLOR_SPACE_SRGB;
4876 
4877 	/* DRM color properties only affect non-RGB formats. */
4878 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
4879 		return 0;
4880 
4881 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
4882 
4883 	switch (plane_state->color_encoding) {
4884 	case DRM_COLOR_YCBCR_BT601:
4885 		if (full_range)
4886 			*color_space = COLOR_SPACE_YCBCR601;
4887 		else
4888 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
4889 		break;
4890 
4891 	case DRM_COLOR_YCBCR_BT709:
4892 		if (full_range)
4893 			*color_space = COLOR_SPACE_YCBCR709;
4894 		else
4895 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
4896 		break;
4897 
4898 	case DRM_COLOR_YCBCR_BT2020:
4899 		if (full_range)
4900 			*color_space = COLOR_SPACE_2020_YCBCR;
4901 		else
4902 			return -EINVAL;
4903 		break;
4904 
4905 	default:
4906 		return -EINVAL;
4907 	}
4908 
4909 	return 0;
4910 }
4911 
4912 static int
4913 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
4914 			    const struct drm_plane_state *plane_state,
4915 			    const u64 tiling_flags,
4916 			    struct dc_plane_info *plane_info,
4917 			    struct dc_plane_address *address,
4918 			    bool tmz_surface,
4919 			    bool force_disable_dcc)
4920 {
4921 	const struct drm_framebuffer *fb = plane_state->fb;
4922 	const struct amdgpu_framebuffer *afb =
4923 		to_amdgpu_framebuffer(plane_state->fb);
4924 	int ret;
4925 
4926 	memset(plane_info, 0, sizeof(*plane_info));
4927 
4928 	switch (fb->format->format) {
4929 	case DRM_FORMAT_C8:
4930 		plane_info->format =
4931 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
4932 		break;
4933 	case DRM_FORMAT_RGB565:
4934 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
4935 		break;
4936 	case DRM_FORMAT_XRGB8888:
4937 	case DRM_FORMAT_ARGB8888:
4938 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
4939 		break;
4940 	case DRM_FORMAT_XRGB2101010:
4941 	case DRM_FORMAT_ARGB2101010:
4942 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
4943 		break;
4944 	case DRM_FORMAT_XBGR2101010:
4945 	case DRM_FORMAT_ABGR2101010:
4946 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
4947 		break;
4948 	case DRM_FORMAT_XBGR8888:
4949 	case DRM_FORMAT_ABGR8888:
4950 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
4951 		break;
4952 	case DRM_FORMAT_NV21:
4953 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
4954 		break;
4955 	case DRM_FORMAT_NV12:
4956 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
4957 		break;
4958 	case DRM_FORMAT_P010:
4959 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
4960 		break;
4961 	case DRM_FORMAT_XRGB16161616F:
4962 	case DRM_FORMAT_ARGB16161616F:
4963 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
4964 		break;
4965 	case DRM_FORMAT_XBGR16161616F:
4966 	case DRM_FORMAT_ABGR16161616F:
4967 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
4968 		break;
4969 	case DRM_FORMAT_XRGB16161616:
4970 	case DRM_FORMAT_ARGB16161616:
4971 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
4972 		break;
4973 	case DRM_FORMAT_XBGR16161616:
4974 	case DRM_FORMAT_ABGR16161616:
4975 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
4976 		break;
4977 	default:
4978 		DRM_ERROR(
4979 			"Unsupported screen format %p4cc\n",
4980 			&fb->format->format);
4981 		return -EINVAL;
4982 	}
4983 
4984 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
4985 	case DRM_MODE_ROTATE_0:
4986 		plane_info->rotation = ROTATION_ANGLE_0;
4987 		break;
4988 	case DRM_MODE_ROTATE_90:
4989 		plane_info->rotation = ROTATION_ANGLE_90;
4990 		break;
4991 	case DRM_MODE_ROTATE_180:
4992 		plane_info->rotation = ROTATION_ANGLE_180;
4993 		break;
4994 	case DRM_MODE_ROTATE_270:
4995 		plane_info->rotation = ROTATION_ANGLE_270;
4996 		break;
4997 	default:
4998 		plane_info->rotation = ROTATION_ANGLE_0;
4999 		break;
5000 	}
5001 
5002 
5003 	plane_info->visible = true;
5004 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
5005 
5006 	plane_info->layer_index = plane_state->normalized_zpos;
5007 
5008 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
5009 					  &plane_info->color_space);
5010 	if (ret)
5011 		return ret;
5012 
5013 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
5014 					   plane_info->rotation, tiling_flags,
5015 					   &plane_info->tiling_info,
5016 					   &plane_info->plane_size,
5017 					   &plane_info->dcc, address,
5018 					   tmz_surface, force_disable_dcc);
5019 	if (ret)
5020 		return ret;
5021 
5022 	amdgpu_dm_plane_fill_blending_from_plane_state(
5023 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
5024 		&plane_info->global_alpha, &plane_info->global_alpha_value);
5025 
5026 	return 0;
5027 }
5028 
5029 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
5030 				    struct dc_plane_state *dc_plane_state,
5031 				    struct drm_plane_state *plane_state,
5032 				    struct drm_crtc_state *crtc_state)
5033 {
5034 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5035 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5036 	struct dc_scaling_info scaling_info;
5037 	struct dc_plane_info plane_info;
5038 	int ret;
5039 	bool force_disable_dcc = false;
5040 
5041 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
5042 	if (ret)
5043 		return ret;
5044 
5045 	dc_plane_state->src_rect = scaling_info.src_rect;
5046 	dc_plane_state->dst_rect = scaling_info.dst_rect;
5047 	dc_plane_state->clip_rect = scaling_info.clip_rect;
5048 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5049 
5050 	force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend;
5051 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
5052 					  afb->tiling_flags,
5053 					  &plane_info,
5054 					  &dc_plane_state->address,
5055 					  afb->tmz_surface,
5056 					  force_disable_dcc);
5057 	if (ret)
5058 		return ret;
5059 
5060 	dc_plane_state->format = plane_info.format;
5061 	dc_plane_state->color_space = plane_info.color_space;
5062 	dc_plane_state->format = plane_info.format;
5063 	dc_plane_state->plane_size = plane_info.plane_size;
5064 	dc_plane_state->rotation = plane_info.rotation;
5065 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
5066 	dc_plane_state->stereo_format = plane_info.stereo_format;
5067 	dc_plane_state->tiling_info = plane_info.tiling_info;
5068 	dc_plane_state->visible = plane_info.visible;
5069 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
5070 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
5071 	dc_plane_state->global_alpha = plane_info.global_alpha;
5072 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
5073 	dc_plane_state->dcc = plane_info.dcc;
5074 	dc_plane_state->layer_index = plane_info.layer_index;
5075 	dc_plane_state->flip_int_enabled = true;
5076 
5077 	/*
5078 	 * Always set input transfer function, since plane state is refreshed
5079 	 * every time.
5080 	 */
5081 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
5082 	if (ret)
5083 		return ret;
5084 
5085 	return 0;
5086 }
5087 
5088 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
5089 				      struct rect *dirty_rect, int32_t x,
5090 				      s32 y, s32 width, s32 height,
5091 				      int *i, bool ffu)
5092 {
5093 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
5094 
5095 	dirty_rect->x = x;
5096 	dirty_rect->y = y;
5097 	dirty_rect->width = width;
5098 	dirty_rect->height = height;
5099 
5100 	if (ffu)
5101 		drm_dbg(plane->dev,
5102 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
5103 			plane->base.id, width, height);
5104 	else
5105 		drm_dbg(plane->dev,
5106 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
5107 			plane->base.id, x, y, width, height);
5108 
5109 	(*i)++;
5110 }
5111 
5112 /**
5113  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
5114  *
5115  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
5116  *         remote fb
5117  * @old_plane_state: Old state of @plane
5118  * @new_plane_state: New state of @plane
5119  * @crtc_state: New state of CRTC connected to the @plane
5120  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
5121  * @dirty_regions_changed: dirty regions changed
5122  *
5123  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
5124  * (referred to as "damage clips" in DRM nomenclature) that require updating on
5125  * the eDP remote buffer. The responsibility of specifying the dirty regions is
5126  * amdgpu_dm's.
5127  *
5128  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
5129  * plane with regions that require flushing to the eDP remote buffer. In
5130  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
5131  * implicitly provide damage clips without any client support via the plane
5132  * bounds.
5133  */
5134 static void fill_dc_dirty_rects(struct drm_plane *plane,
5135 				struct drm_plane_state *old_plane_state,
5136 				struct drm_plane_state *new_plane_state,
5137 				struct drm_crtc_state *crtc_state,
5138 				struct dc_flip_addrs *flip_addrs,
5139 				bool *dirty_regions_changed)
5140 {
5141 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5142 	struct rect *dirty_rects = flip_addrs->dirty_rects;
5143 	u32 num_clips;
5144 	struct drm_mode_rect *clips;
5145 	bool bb_changed;
5146 	bool fb_changed;
5147 	u32 i = 0;
5148 	*dirty_regions_changed = false;
5149 
5150 	/*
5151 	 * Cursor plane has it's own dirty rect update interface. See
5152 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
5153 	 */
5154 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
5155 		return;
5156 
5157 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
5158 		goto ffu;
5159 
5160 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
5161 	clips = drm_plane_get_damage_clips(new_plane_state);
5162 
5163 	if (!dm_crtc_state->mpo_requested) {
5164 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
5165 			goto ffu;
5166 
5167 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
5168 			fill_dc_dirty_rect(new_plane_state->plane,
5169 					   &dirty_rects[flip_addrs->dirty_rect_count],
5170 					   clips->x1, clips->y1,
5171 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
5172 					   &flip_addrs->dirty_rect_count,
5173 					   false);
5174 		return;
5175 	}
5176 
5177 	/*
5178 	 * MPO is requested. Add entire plane bounding box to dirty rects if
5179 	 * flipped to or damaged.
5180 	 *
5181 	 * If plane is moved or resized, also add old bounding box to dirty
5182 	 * rects.
5183 	 */
5184 	fb_changed = old_plane_state->fb->base.id !=
5185 		     new_plane_state->fb->base.id;
5186 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
5187 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
5188 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
5189 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
5190 
5191 	drm_dbg(plane->dev,
5192 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
5193 		new_plane_state->plane->base.id,
5194 		bb_changed, fb_changed, num_clips);
5195 
5196 	*dirty_regions_changed = bb_changed;
5197 
5198 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
5199 		goto ffu;
5200 
5201 	if (bb_changed) {
5202 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5203 				   new_plane_state->crtc_x,
5204 				   new_plane_state->crtc_y,
5205 				   new_plane_state->crtc_w,
5206 				   new_plane_state->crtc_h, &i, false);
5207 
5208 		/* Add old plane bounding-box if plane is moved or resized */
5209 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5210 				   old_plane_state->crtc_x,
5211 				   old_plane_state->crtc_y,
5212 				   old_plane_state->crtc_w,
5213 				   old_plane_state->crtc_h, &i, false);
5214 	}
5215 
5216 	if (num_clips) {
5217 		for (; i < num_clips; clips++)
5218 			fill_dc_dirty_rect(new_plane_state->plane,
5219 					   &dirty_rects[i], clips->x1,
5220 					   clips->y1, clips->x2 - clips->x1,
5221 					   clips->y2 - clips->y1, &i, false);
5222 	} else if (fb_changed && !bb_changed) {
5223 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5224 				   new_plane_state->crtc_x,
5225 				   new_plane_state->crtc_y,
5226 				   new_plane_state->crtc_w,
5227 				   new_plane_state->crtc_h, &i, false);
5228 	}
5229 
5230 	flip_addrs->dirty_rect_count = i;
5231 	return;
5232 
5233 ffu:
5234 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
5235 			   dm_crtc_state->base.mode.crtc_hdisplay,
5236 			   dm_crtc_state->base.mode.crtc_vdisplay,
5237 			   &flip_addrs->dirty_rect_count, true);
5238 }
5239 
5240 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
5241 					   const struct dm_connector_state *dm_state,
5242 					   struct dc_stream_state *stream)
5243 {
5244 	enum amdgpu_rmx_type rmx_type;
5245 
5246 	struct rect src = { 0 }; /* viewport in composition space*/
5247 	struct rect dst = { 0 }; /* stream addressable area */
5248 
5249 	/* no mode. nothing to be done */
5250 	if (!mode)
5251 		return;
5252 
5253 	/* Full screen scaling by default */
5254 	src.width = mode->hdisplay;
5255 	src.height = mode->vdisplay;
5256 	dst.width = stream->timing.h_addressable;
5257 	dst.height = stream->timing.v_addressable;
5258 
5259 	if (dm_state) {
5260 		rmx_type = dm_state->scaling;
5261 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
5262 			if (src.width * dst.height <
5263 					src.height * dst.width) {
5264 				/* height needs less upscaling/more downscaling */
5265 				dst.width = src.width *
5266 						dst.height / src.height;
5267 			} else {
5268 				/* width needs less upscaling/more downscaling */
5269 				dst.height = src.height *
5270 						dst.width / src.width;
5271 			}
5272 		} else if (rmx_type == RMX_CENTER) {
5273 			dst = src;
5274 		}
5275 
5276 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
5277 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
5278 
5279 		if (dm_state->underscan_enable) {
5280 			dst.x += dm_state->underscan_hborder / 2;
5281 			dst.y += dm_state->underscan_vborder / 2;
5282 			dst.width -= dm_state->underscan_hborder;
5283 			dst.height -= dm_state->underscan_vborder;
5284 		}
5285 	}
5286 
5287 	stream->src = src;
5288 	stream->dst = dst;
5289 
5290 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
5291 		      dst.x, dst.y, dst.width, dst.height);
5292 
5293 }
5294 
5295 static enum dc_color_depth
5296 convert_color_depth_from_display_info(const struct drm_connector *connector,
5297 				      bool is_y420, int requested_bpc)
5298 {
5299 	u8 bpc;
5300 
5301 	if (is_y420) {
5302 		bpc = 8;
5303 
5304 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
5305 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
5306 			bpc = 16;
5307 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
5308 			bpc = 12;
5309 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
5310 			bpc = 10;
5311 	} else {
5312 		bpc = (uint8_t)connector->display_info.bpc;
5313 		/* Assume 8 bpc by default if no bpc is specified. */
5314 		bpc = bpc ? bpc : 8;
5315 	}
5316 
5317 	if (requested_bpc > 0) {
5318 		/*
5319 		 * Cap display bpc based on the user requested value.
5320 		 *
5321 		 * The value for state->max_bpc may not correctly updated
5322 		 * depending on when the connector gets added to the state
5323 		 * or if this was called outside of atomic check, so it
5324 		 * can't be used directly.
5325 		 */
5326 		bpc = min_t(u8, bpc, requested_bpc);
5327 
5328 		/* Round down to the nearest even number. */
5329 		bpc = bpc - (bpc & 1);
5330 	}
5331 
5332 	switch (bpc) {
5333 	case 0:
5334 		/*
5335 		 * Temporary Work around, DRM doesn't parse color depth for
5336 		 * EDID revision before 1.4
5337 		 * TODO: Fix edid parsing
5338 		 */
5339 		return COLOR_DEPTH_888;
5340 	case 6:
5341 		return COLOR_DEPTH_666;
5342 	case 8:
5343 		return COLOR_DEPTH_888;
5344 	case 10:
5345 		return COLOR_DEPTH_101010;
5346 	case 12:
5347 		return COLOR_DEPTH_121212;
5348 	case 14:
5349 		return COLOR_DEPTH_141414;
5350 	case 16:
5351 		return COLOR_DEPTH_161616;
5352 	default:
5353 		return COLOR_DEPTH_UNDEFINED;
5354 	}
5355 }
5356 
5357 static enum dc_aspect_ratio
5358 get_aspect_ratio(const struct drm_display_mode *mode_in)
5359 {
5360 	/* 1-1 mapping, since both enums follow the HDMI spec. */
5361 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
5362 }
5363 
5364 static enum dc_color_space
5365 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
5366 		       const struct drm_connector_state *connector_state)
5367 {
5368 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
5369 
5370 	switch (connector_state->colorspace) {
5371 	case DRM_MODE_COLORIMETRY_BT601_YCC:
5372 		if (dc_crtc_timing->flags.Y_ONLY)
5373 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
5374 		else
5375 			color_space = COLOR_SPACE_YCBCR601;
5376 		break;
5377 	case DRM_MODE_COLORIMETRY_BT709_YCC:
5378 		if (dc_crtc_timing->flags.Y_ONLY)
5379 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
5380 		else
5381 			color_space = COLOR_SPACE_YCBCR709;
5382 		break;
5383 	case DRM_MODE_COLORIMETRY_OPRGB:
5384 		color_space = COLOR_SPACE_ADOBERGB;
5385 		break;
5386 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
5387 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
5388 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
5389 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
5390 		else
5391 			color_space = COLOR_SPACE_2020_YCBCR;
5392 		break;
5393 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
5394 	default:
5395 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
5396 			color_space = COLOR_SPACE_SRGB;
5397 		/*
5398 		 * 27030khz is the separation point between HDTV and SDTV
5399 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
5400 		 * respectively
5401 		 */
5402 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
5403 			if (dc_crtc_timing->flags.Y_ONLY)
5404 				color_space =
5405 					COLOR_SPACE_YCBCR709_LIMITED;
5406 			else
5407 				color_space = COLOR_SPACE_YCBCR709;
5408 		} else {
5409 			if (dc_crtc_timing->flags.Y_ONLY)
5410 				color_space =
5411 					COLOR_SPACE_YCBCR601_LIMITED;
5412 			else
5413 				color_space = COLOR_SPACE_YCBCR601;
5414 		}
5415 		break;
5416 	}
5417 
5418 	return color_space;
5419 }
5420 
5421 static bool adjust_colour_depth_from_display_info(
5422 	struct dc_crtc_timing *timing_out,
5423 	const struct drm_display_info *info)
5424 {
5425 	enum dc_color_depth depth = timing_out->display_color_depth;
5426 	int normalized_clk;
5427 
5428 	do {
5429 		normalized_clk = timing_out->pix_clk_100hz / 10;
5430 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
5431 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
5432 			normalized_clk /= 2;
5433 		/* Adjusting pix clock following on HDMI spec based on colour depth */
5434 		switch (depth) {
5435 		case COLOR_DEPTH_888:
5436 			break;
5437 		case COLOR_DEPTH_101010:
5438 			normalized_clk = (normalized_clk * 30) / 24;
5439 			break;
5440 		case COLOR_DEPTH_121212:
5441 			normalized_clk = (normalized_clk * 36) / 24;
5442 			break;
5443 		case COLOR_DEPTH_161616:
5444 			normalized_clk = (normalized_clk * 48) / 24;
5445 			break;
5446 		default:
5447 			/* The above depths are the only ones valid for HDMI. */
5448 			return false;
5449 		}
5450 		if (normalized_clk <= info->max_tmds_clock) {
5451 			timing_out->display_color_depth = depth;
5452 			return true;
5453 		}
5454 	} while (--depth > COLOR_DEPTH_666);
5455 	return false;
5456 }
5457 
5458 static void fill_stream_properties_from_drm_display_mode(
5459 	struct dc_stream_state *stream,
5460 	const struct drm_display_mode *mode_in,
5461 	const struct drm_connector *connector,
5462 	const struct drm_connector_state *connector_state,
5463 	const struct dc_stream_state *old_stream,
5464 	int requested_bpc)
5465 {
5466 	struct dc_crtc_timing *timing_out = &stream->timing;
5467 	const struct drm_display_info *info = &connector->display_info;
5468 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5469 	struct hdmi_vendor_infoframe hv_frame;
5470 	struct hdmi_avi_infoframe avi_frame;
5471 
5472 	memset(&hv_frame, 0, sizeof(hv_frame));
5473 	memset(&avi_frame, 0, sizeof(avi_frame));
5474 
5475 	timing_out->h_border_left = 0;
5476 	timing_out->h_border_right = 0;
5477 	timing_out->v_border_top = 0;
5478 	timing_out->v_border_bottom = 0;
5479 	/* TODO: un-hardcode */
5480 	if (drm_mode_is_420_only(info, mode_in)
5481 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5482 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5483 	else if (drm_mode_is_420_also(info, mode_in)
5484 			&& aconnector->force_yuv420_output)
5485 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5486 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
5487 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5488 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
5489 	else
5490 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
5491 
5492 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
5493 	timing_out->display_color_depth = convert_color_depth_from_display_info(
5494 		connector,
5495 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
5496 		requested_bpc);
5497 	timing_out->scan_type = SCANNING_TYPE_NODATA;
5498 	timing_out->hdmi_vic = 0;
5499 
5500 	if (old_stream) {
5501 		timing_out->vic = old_stream->timing.vic;
5502 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
5503 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
5504 	} else {
5505 		timing_out->vic = drm_match_cea_mode(mode_in);
5506 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
5507 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
5508 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
5509 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
5510 	}
5511 
5512 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
5513 		drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
5514 		timing_out->vic = avi_frame.video_code;
5515 		drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
5516 		timing_out->hdmi_vic = hv_frame.vic;
5517 	}
5518 
5519 	if (is_freesync_video_mode(mode_in, aconnector)) {
5520 		timing_out->h_addressable = mode_in->hdisplay;
5521 		timing_out->h_total = mode_in->htotal;
5522 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
5523 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
5524 		timing_out->v_total = mode_in->vtotal;
5525 		timing_out->v_addressable = mode_in->vdisplay;
5526 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
5527 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
5528 		timing_out->pix_clk_100hz = mode_in->clock * 10;
5529 	} else {
5530 		timing_out->h_addressable = mode_in->crtc_hdisplay;
5531 		timing_out->h_total = mode_in->crtc_htotal;
5532 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
5533 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
5534 		timing_out->v_total = mode_in->crtc_vtotal;
5535 		timing_out->v_addressable = mode_in->crtc_vdisplay;
5536 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
5537 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
5538 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
5539 	}
5540 
5541 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
5542 
5543 	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
5544 	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
5545 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
5546 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
5547 		    drm_mode_is_420_also(info, mode_in) &&
5548 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
5549 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5550 			adjust_colour_depth_from_display_info(timing_out, info);
5551 		}
5552 	}
5553 
5554 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
5555 }
5556 
5557 static void fill_audio_info(struct audio_info *audio_info,
5558 			    const struct drm_connector *drm_connector,
5559 			    const struct dc_sink *dc_sink)
5560 {
5561 	int i = 0;
5562 	int cea_revision = 0;
5563 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
5564 
5565 	audio_info->manufacture_id = edid_caps->manufacturer_id;
5566 	audio_info->product_id = edid_caps->product_id;
5567 
5568 	cea_revision = drm_connector->display_info.cea_rev;
5569 
5570 	strscpy(audio_info->display_name,
5571 		edid_caps->display_name,
5572 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
5573 
5574 	if (cea_revision >= 3) {
5575 		audio_info->mode_count = edid_caps->audio_mode_count;
5576 
5577 		for (i = 0; i < audio_info->mode_count; ++i) {
5578 			audio_info->modes[i].format_code =
5579 					(enum audio_format_code)
5580 					(edid_caps->audio_modes[i].format_code);
5581 			audio_info->modes[i].channel_count =
5582 					edid_caps->audio_modes[i].channel_count;
5583 			audio_info->modes[i].sample_rates.all =
5584 					edid_caps->audio_modes[i].sample_rate;
5585 			audio_info->modes[i].sample_size =
5586 					edid_caps->audio_modes[i].sample_size;
5587 		}
5588 	}
5589 
5590 	audio_info->flags.all = edid_caps->speaker_flags;
5591 
5592 	/* TODO: We only check for the progressive mode, check for interlace mode too */
5593 	if (drm_connector->latency_present[0]) {
5594 		audio_info->video_latency = drm_connector->video_latency[0];
5595 		audio_info->audio_latency = drm_connector->audio_latency[0];
5596 	}
5597 
5598 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
5599 
5600 }
5601 
5602 static void
5603 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
5604 				      struct drm_display_mode *dst_mode)
5605 {
5606 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
5607 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
5608 	dst_mode->crtc_clock = src_mode->crtc_clock;
5609 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
5610 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
5611 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
5612 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
5613 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
5614 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
5615 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
5616 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
5617 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
5618 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
5619 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
5620 }
5621 
5622 static void
5623 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
5624 					const struct drm_display_mode *native_mode,
5625 					bool scale_enabled)
5626 {
5627 	if (scale_enabled) {
5628 		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
5629 	} else if (native_mode->clock == drm_mode->clock &&
5630 			native_mode->htotal == drm_mode->htotal &&
5631 			native_mode->vtotal == drm_mode->vtotal) {
5632 		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
5633 	} else {
5634 		/* no scaling nor amdgpu inserted, no need to patch */
5635 	}
5636 }
5637 
5638 static struct dc_sink *
5639 create_fake_sink(struct amdgpu_dm_connector *aconnector)
5640 {
5641 	struct dc_sink_init_data sink_init_data = { 0 };
5642 	struct dc_sink *sink = NULL;
5643 
5644 	sink_init_data.link = aconnector->dc_link;
5645 	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
5646 
5647 	sink = dc_sink_create(&sink_init_data);
5648 	if (!sink) {
5649 		DRM_ERROR("Failed to create sink!\n");
5650 		return NULL;
5651 	}
5652 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
5653 
5654 	return sink;
5655 }
5656 
5657 static void set_multisync_trigger_params(
5658 		struct dc_stream_state *stream)
5659 {
5660 	struct dc_stream_state *master = NULL;
5661 
5662 	if (stream->triggered_crtc_reset.enabled) {
5663 		master = stream->triggered_crtc_reset.event_source;
5664 		stream->triggered_crtc_reset.event =
5665 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
5666 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
5667 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
5668 	}
5669 }
5670 
5671 static void set_master_stream(struct dc_stream_state *stream_set[],
5672 			      int stream_count)
5673 {
5674 	int j, highest_rfr = 0, master_stream = 0;
5675 
5676 	for (j = 0;  j < stream_count; j++) {
5677 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
5678 			int refresh_rate = 0;
5679 
5680 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
5681 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
5682 			if (refresh_rate > highest_rfr) {
5683 				highest_rfr = refresh_rate;
5684 				master_stream = j;
5685 			}
5686 		}
5687 	}
5688 	for (j = 0;  j < stream_count; j++) {
5689 		if (stream_set[j])
5690 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
5691 	}
5692 }
5693 
5694 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
5695 {
5696 	int i = 0;
5697 	struct dc_stream_state *stream;
5698 
5699 	if (context->stream_count < 2)
5700 		return;
5701 	for (i = 0; i < context->stream_count ; i++) {
5702 		if (!context->streams[i])
5703 			continue;
5704 		/*
5705 		 * TODO: add a function to read AMD VSDB bits and set
5706 		 * crtc_sync_master.multi_sync_enabled flag
5707 		 * For now it's set to false
5708 		 */
5709 	}
5710 
5711 	set_master_stream(context->streams, context->stream_count);
5712 
5713 	for (i = 0; i < context->stream_count ; i++) {
5714 		stream = context->streams[i];
5715 
5716 		if (!stream)
5717 			continue;
5718 
5719 		set_multisync_trigger_params(stream);
5720 	}
5721 }
5722 
5723 /**
5724  * DOC: FreeSync Video
5725  *
5726  * When a userspace application wants to play a video, the content follows a
5727  * standard format definition that usually specifies the FPS for that format.
5728  * The below list illustrates some video format and the expected FPS,
5729  * respectively:
5730  *
5731  * - TV/NTSC (23.976 FPS)
5732  * - Cinema (24 FPS)
5733  * - TV/PAL (25 FPS)
5734  * - TV/NTSC (29.97 FPS)
5735  * - TV/NTSC (30 FPS)
5736  * - Cinema HFR (48 FPS)
5737  * - TV/PAL (50 FPS)
5738  * - Commonly used (60 FPS)
5739  * - Multiples of 24 (48,72,96 FPS)
5740  *
5741  * The list of standards video format is not huge and can be added to the
5742  * connector modeset list beforehand. With that, userspace can leverage
5743  * FreeSync to extends the front porch in order to attain the target refresh
5744  * rate. Such a switch will happen seamlessly, without screen blanking or
5745  * reprogramming of the output in any other way. If the userspace requests a
5746  * modesetting change compatible with FreeSync modes that only differ in the
5747  * refresh rate, DC will skip the full update and avoid blink during the
5748  * transition. For example, the video player can change the modesetting from
5749  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
5750  * causing any display blink. This same concept can be applied to a mode
5751  * setting change.
5752  */
5753 static struct drm_display_mode *
5754 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
5755 		bool use_probed_modes)
5756 {
5757 	struct drm_display_mode *m, *m_pref = NULL;
5758 	u16 current_refresh, highest_refresh;
5759 	struct list_head *list_head = use_probed_modes ?
5760 		&aconnector->base.probed_modes :
5761 		&aconnector->base.modes;
5762 
5763 	if (aconnector->freesync_vid_base.clock != 0)
5764 		return &aconnector->freesync_vid_base;
5765 
5766 	/* Find the preferred mode */
5767 	list_for_each_entry(m, list_head, head) {
5768 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
5769 			m_pref = m;
5770 			break;
5771 		}
5772 	}
5773 
5774 	if (!m_pref) {
5775 		/* Probably an EDID with no preferred mode. Fallback to first entry */
5776 		m_pref = list_first_entry_or_null(
5777 				&aconnector->base.modes, struct drm_display_mode, head);
5778 		if (!m_pref) {
5779 			DRM_DEBUG_DRIVER("No preferred mode found in EDID\n");
5780 			return NULL;
5781 		}
5782 	}
5783 
5784 	highest_refresh = drm_mode_vrefresh(m_pref);
5785 
5786 	/*
5787 	 * Find the mode with highest refresh rate with same resolution.
5788 	 * For some monitors, preferred mode is not the mode with highest
5789 	 * supported refresh rate.
5790 	 */
5791 	list_for_each_entry(m, list_head, head) {
5792 		current_refresh  = drm_mode_vrefresh(m);
5793 
5794 		if (m->hdisplay == m_pref->hdisplay &&
5795 		    m->vdisplay == m_pref->vdisplay &&
5796 		    highest_refresh < current_refresh) {
5797 			highest_refresh = current_refresh;
5798 			m_pref = m;
5799 		}
5800 	}
5801 
5802 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
5803 	return m_pref;
5804 }
5805 
5806 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
5807 		struct amdgpu_dm_connector *aconnector)
5808 {
5809 	struct drm_display_mode *high_mode;
5810 	int timing_diff;
5811 
5812 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
5813 	if (!high_mode || !mode)
5814 		return false;
5815 
5816 	timing_diff = high_mode->vtotal - mode->vtotal;
5817 
5818 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
5819 	    high_mode->hdisplay != mode->hdisplay ||
5820 	    high_mode->vdisplay != mode->vdisplay ||
5821 	    high_mode->hsync_start != mode->hsync_start ||
5822 	    high_mode->hsync_end != mode->hsync_end ||
5823 	    high_mode->htotal != mode->htotal ||
5824 	    high_mode->hskew != mode->hskew ||
5825 	    high_mode->vscan != mode->vscan ||
5826 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
5827 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
5828 		return false;
5829 	else
5830 		return true;
5831 }
5832 
5833 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
5834 			    struct dc_sink *sink, struct dc_stream_state *stream,
5835 			    struct dsc_dec_dpcd_caps *dsc_caps)
5836 {
5837 	stream->timing.flags.DSC = 0;
5838 	dsc_caps->is_dsc_supported = false;
5839 
5840 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
5841 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
5842 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
5843 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
5844 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
5845 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
5846 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
5847 				dsc_caps);
5848 	}
5849 }
5850 
5851 
5852 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
5853 				    struct dc_sink *sink, struct dc_stream_state *stream,
5854 				    struct dsc_dec_dpcd_caps *dsc_caps,
5855 				    uint32_t max_dsc_target_bpp_limit_override)
5856 {
5857 	const struct dc_link_settings *verified_link_cap = NULL;
5858 	u32 link_bw_in_kbps;
5859 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
5860 	struct dc *dc = sink->ctx->dc;
5861 	struct dc_dsc_bw_range bw_range = {0};
5862 	struct dc_dsc_config dsc_cfg = {0};
5863 	struct dc_dsc_config_options dsc_options = {0};
5864 
5865 	dc_dsc_get_default_config_option(dc, &dsc_options);
5866 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
5867 
5868 	verified_link_cap = dc_link_get_link_cap(stream->link);
5869 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
5870 	edp_min_bpp_x16 = 8 * 16;
5871 	edp_max_bpp_x16 = 8 * 16;
5872 
5873 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
5874 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
5875 
5876 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
5877 		edp_min_bpp_x16 = edp_max_bpp_x16;
5878 
5879 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
5880 				dc->debug.dsc_min_slice_height_override,
5881 				edp_min_bpp_x16, edp_max_bpp_x16,
5882 				dsc_caps,
5883 				&stream->timing,
5884 				dc_link_get_highest_encoding_format(aconnector->dc_link),
5885 				&bw_range)) {
5886 
5887 		if (bw_range.max_kbps < link_bw_in_kbps) {
5888 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
5889 					dsc_caps,
5890 					&dsc_options,
5891 					0,
5892 					&stream->timing,
5893 					dc_link_get_highest_encoding_format(aconnector->dc_link),
5894 					&dsc_cfg)) {
5895 				stream->timing.dsc_cfg = dsc_cfg;
5896 				stream->timing.flags.DSC = 1;
5897 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
5898 			}
5899 			return;
5900 		}
5901 	}
5902 
5903 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
5904 				dsc_caps,
5905 				&dsc_options,
5906 				link_bw_in_kbps,
5907 				&stream->timing,
5908 				dc_link_get_highest_encoding_format(aconnector->dc_link),
5909 				&dsc_cfg)) {
5910 		stream->timing.dsc_cfg = dsc_cfg;
5911 		stream->timing.flags.DSC = 1;
5912 	}
5913 }
5914 
5915 
5916 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
5917 					struct dc_sink *sink, struct dc_stream_state *stream,
5918 					struct dsc_dec_dpcd_caps *dsc_caps)
5919 {
5920 	struct drm_connector *drm_connector = &aconnector->base;
5921 	u32 link_bandwidth_kbps;
5922 	struct dc *dc = sink->ctx->dc;
5923 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
5924 	u32 dsc_max_supported_bw_in_kbps;
5925 	u32 max_dsc_target_bpp_limit_override =
5926 		drm_connector->display_info.max_dsc_bpp;
5927 	struct dc_dsc_config_options dsc_options = {0};
5928 
5929 	dc_dsc_get_default_config_option(dc, &dsc_options);
5930 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
5931 
5932 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
5933 							dc_link_get_link_cap(aconnector->dc_link));
5934 
5935 	/* Set DSC policy according to dsc_clock_en */
5936 	dc_dsc_policy_set_enable_dsc_when_not_needed(
5937 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
5938 
5939 	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP &&
5940 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
5941 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
5942 
5943 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
5944 
5945 	} else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
5946 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
5947 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
5948 						dsc_caps,
5949 						&dsc_options,
5950 						link_bandwidth_kbps,
5951 						&stream->timing,
5952 						dc_link_get_highest_encoding_format(aconnector->dc_link),
5953 						&stream->timing.dsc_cfg)) {
5954 				stream->timing.flags.DSC = 1;
5955 				DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name);
5956 			}
5957 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
5958 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
5959 					dc_link_get_highest_encoding_format(aconnector->dc_link));
5960 			max_supported_bw_in_kbps = link_bandwidth_kbps;
5961 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
5962 
5963 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
5964 					max_supported_bw_in_kbps > 0 &&
5965 					dsc_max_supported_bw_in_kbps > 0)
5966 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
5967 						dsc_caps,
5968 						&dsc_options,
5969 						dsc_max_supported_bw_in_kbps,
5970 						&stream->timing,
5971 						dc_link_get_highest_encoding_format(aconnector->dc_link),
5972 						&stream->timing.dsc_cfg)) {
5973 					stream->timing.flags.DSC = 1;
5974 					DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n",
5975 									 __func__, drm_connector->name);
5976 				}
5977 		}
5978 	}
5979 
5980 	/* Overwrite the stream flag if DSC is enabled through debugfs */
5981 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
5982 		stream->timing.flags.DSC = 1;
5983 
5984 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
5985 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
5986 
5987 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
5988 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
5989 
5990 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
5991 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
5992 }
5993 
5994 static struct dc_stream_state *
5995 create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
5996 		       const struct drm_display_mode *drm_mode,
5997 		       const struct dm_connector_state *dm_state,
5998 		       const struct dc_stream_state *old_stream,
5999 		       int requested_bpc)
6000 {
6001 	struct drm_display_mode *preferred_mode = NULL;
6002 	struct drm_connector *drm_connector;
6003 	const struct drm_connector_state *con_state = &dm_state->base;
6004 	struct dc_stream_state *stream = NULL;
6005 	struct drm_display_mode mode;
6006 	struct drm_display_mode saved_mode;
6007 	struct drm_display_mode *freesync_mode = NULL;
6008 	bool native_mode_found = false;
6009 	bool recalculate_timing = false;
6010 	bool scale = dm_state->scaling != RMX_OFF;
6011 	int mode_refresh;
6012 	int preferred_refresh = 0;
6013 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
6014 	struct dsc_dec_dpcd_caps dsc_caps;
6015 
6016 	struct dc_sink *sink = NULL;
6017 
6018 	drm_mode_init(&mode, drm_mode);
6019 	memset(&saved_mode, 0, sizeof(saved_mode));
6020 
6021 	if (aconnector == NULL) {
6022 		DRM_ERROR("aconnector is NULL!\n");
6023 		return stream;
6024 	}
6025 
6026 	drm_connector = &aconnector->base;
6027 
6028 	if (!aconnector->dc_sink) {
6029 		sink = create_fake_sink(aconnector);
6030 		if (!sink)
6031 			return stream;
6032 	} else {
6033 		sink = aconnector->dc_sink;
6034 		dc_sink_retain(sink);
6035 	}
6036 
6037 	stream = dc_create_stream_for_sink(sink);
6038 
6039 	if (stream == NULL) {
6040 		DRM_ERROR("Failed to create stream for sink!\n");
6041 		goto finish;
6042 	}
6043 
6044 	stream->dm_stream_context = aconnector;
6045 
6046 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
6047 		drm_connector->display_info.hdmi.scdc.scrambling.low_rates;
6048 
6049 	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
6050 		/* Search for preferred mode */
6051 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
6052 			native_mode_found = true;
6053 			break;
6054 		}
6055 	}
6056 	if (!native_mode_found)
6057 		preferred_mode = list_first_entry_or_null(
6058 				&aconnector->base.modes,
6059 				struct drm_display_mode,
6060 				head);
6061 
6062 	mode_refresh = drm_mode_vrefresh(&mode);
6063 
6064 	if (preferred_mode == NULL) {
6065 		/*
6066 		 * This may not be an error, the use case is when we have no
6067 		 * usermode calls to reset and set mode upon hotplug. In this
6068 		 * case, we call set mode ourselves to restore the previous mode
6069 		 * and the modelist may not be filled in time.
6070 		 */
6071 		DRM_DEBUG_DRIVER("No preferred mode found\n");
6072 	} else {
6073 		recalculate_timing = is_freesync_video_mode(&mode, aconnector);
6074 		if (recalculate_timing) {
6075 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
6076 			drm_mode_copy(&saved_mode, &mode);
6077 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
6078 			drm_mode_copy(&mode, freesync_mode);
6079 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
6080 		} else {
6081 			decide_crtc_timing_for_drm_display_mode(
6082 					&mode, preferred_mode, scale);
6083 
6084 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
6085 		}
6086 	}
6087 
6088 	if (recalculate_timing)
6089 		drm_mode_set_crtcinfo(&saved_mode, 0);
6090 
6091 	/*
6092 	 * If scaling is enabled and refresh rate didn't change
6093 	 * we copy the vic and polarities of the old timings
6094 	 */
6095 	if (!scale || mode_refresh != preferred_refresh)
6096 		fill_stream_properties_from_drm_display_mode(
6097 			stream, &mode, &aconnector->base, con_state, NULL,
6098 			requested_bpc);
6099 	else
6100 		fill_stream_properties_from_drm_display_mode(
6101 			stream, &mode, &aconnector->base, con_state, old_stream,
6102 			requested_bpc);
6103 
6104 	if (aconnector->timing_changed) {
6105 		DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n",
6106 				__func__,
6107 				stream->timing.display_color_depth,
6108 				aconnector->timing_requested->display_color_depth);
6109 		stream->timing = *aconnector->timing_requested;
6110 	}
6111 
6112 	/* SST DSC determination policy */
6113 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
6114 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
6115 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
6116 
6117 	update_stream_scaling_settings(&mode, dm_state, stream);
6118 
6119 	fill_audio_info(
6120 		&stream->audio_info,
6121 		drm_connector,
6122 		sink);
6123 
6124 	update_stream_signal(stream, sink);
6125 
6126 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6127 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
6128 	else if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
6129 			 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
6130 			 stream->signal == SIGNAL_TYPE_EDP) {
6131 		//
6132 		// should decide stream support vsc sdp colorimetry capability
6133 		// before building vsc info packet
6134 		//
6135 		stream->use_vsc_sdp_for_colorimetry = false;
6136 		if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
6137 			stream->use_vsc_sdp_for_colorimetry =
6138 				aconnector->dc_sink->is_vsc_sdp_colorimetry_supported;
6139 		} else {
6140 			if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED)
6141 				stream->use_vsc_sdp_for_colorimetry = true;
6142 		}
6143 		if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22)
6144 			tf = TRANSFER_FUNC_GAMMA_22;
6145 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
6146 
6147 		if (stream->link->psr_settings.psr_feature_enabled)
6148 			aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
6149 	}
6150 finish:
6151 	dc_sink_release(sink);
6152 
6153 	return stream;
6154 }
6155 
6156 static enum drm_connector_status
6157 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
6158 {
6159 	bool connected;
6160 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6161 
6162 	/*
6163 	 * Notes:
6164 	 * 1. This interface is NOT called in context of HPD irq.
6165 	 * 2. This interface *is called* in context of user-mode ioctl. Which
6166 	 * makes it a bad place for *any* MST-related activity.
6167 	 */
6168 
6169 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
6170 	    !aconnector->fake_enable)
6171 		connected = (aconnector->dc_sink != NULL);
6172 	else
6173 		connected = (aconnector->base.force == DRM_FORCE_ON ||
6174 				aconnector->base.force == DRM_FORCE_ON_DIGITAL);
6175 
6176 	update_subconnector_property(aconnector);
6177 
6178 	return (connected ? connector_status_connected :
6179 			connector_status_disconnected);
6180 }
6181 
6182 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
6183 					    struct drm_connector_state *connector_state,
6184 					    struct drm_property *property,
6185 					    uint64_t val)
6186 {
6187 	struct drm_device *dev = connector->dev;
6188 	struct amdgpu_device *adev = drm_to_adev(dev);
6189 	struct dm_connector_state *dm_old_state =
6190 		to_dm_connector_state(connector->state);
6191 	struct dm_connector_state *dm_new_state =
6192 		to_dm_connector_state(connector_state);
6193 
6194 	int ret = -EINVAL;
6195 
6196 	if (property == dev->mode_config.scaling_mode_property) {
6197 		enum amdgpu_rmx_type rmx_type;
6198 
6199 		switch (val) {
6200 		case DRM_MODE_SCALE_CENTER:
6201 			rmx_type = RMX_CENTER;
6202 			break;
6203 		case DRM_MODE_SCALE_ASPECT:
6204 			rmx_type = RMX_ASPECT;
6205 			break;
6206 		case DRM_MODE_SCALE_FULLSCREEN:
6207 			rmx_type = RMX_FULL;
6208 			break;
6209 		case DRM_MODE_SCALE_NONE:
6210 		default:
6211 			rmx_type = RMX_OFF;
6212 			break;
6213 		}
6214 
6215 		if (dm_old_state->scaling == rmx_type)
6216 			return 0;
6217 
6218 		dm_new_state->scaling = rmx_type;
6219 		ret = 0;
6220 	} else if (property == adev->mode_info.underscan_hborder_property) {
6221 		dm_new_state->underscan_hborder = val;
6222 		ret = 0;
6223 	} else if (property == adev->mode_info.underscan_vborder_property) {
6224 		dm_new_state->underscan_vborder = val;
6225 		ret = 0;
6226 	} else if (property == adev->mode_info.underscan_property) {
6227 		dm_new_state->underscan_enable = val;
6228 		ret = 0;
6229 	} else if (property == adev->mode_info.abm_level_property) {
6230 		dm_new_state->abm_level = val ?: ABM_LEVEL_IMMEDIATE_DISABLE;
6231 		ret = 0;
6232 	}
6233 
6234 	return ret;
6235 }
6236 
6237 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
6238 					    const struct drm_connector_state *state,
6239 					    struct drm_property *property,
6240 					    uint64_t *val)
6241 {
6242 	struct drm_device *dev = connector->dev;
6243 	struct amdgpu_device *adev = drm_to_adev(dev);
6244 	struct dm_connector_state *dm_state =
6245 		to_dm_connector_state(state);
6246 	int ret = -EINVAL;
6247 
6248 	if (property == dev->mode_config.scaling_mode_property) {
6249 		switch (dm_state->scaling) {
6250 		case RMX_CENTER:
6251 			*val = DRM_MODE_SCALE_CENTER;
6252 			break;
6253 		case RMX_ASPECT:
6254 			*val = DRM_MODE_SCALE_ASPECT;
6255 			break;
6256 		case RMX_FULL:
6257 			*val = DRM_MODE_SCALE_FULLSCREEN;
6258 			break;
6259 		case RMX_OFF:
6260 		default:
6261 			*val = DRM_MODE_SCALE_NONE;
6262 			break;
6263 		}
6264 		ret = 0;
6265 	} else if (property == adev->mode_info.underscan_hborder_property) {
6266 		*val = dm_state->underscan_hborder;
6267 		ret = 0;
6268 	} else if (property == adev->mode_info.underscan_vborder_property) {
6269 		*val = dm_state->underscan_vborder;
6270 		ret = 0;
6271 	} else if (property == adev->mode_info.underscan_property) {
6272 		*val = dm_state->underscan_enable;
6273 		ret = 0;
6274 	} else if (property == adev->mode_info.abm_level_property) {
6275 		*val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ?
6276 			dm_state->abm_level : 0;
6277 		ret = 0;
6278 	}
6279 
6280 	return ret;
6281 }
6282 
6283 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
6284 {
6285 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
6286 
6287 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
6288 }
6289 
6290 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
6291 {
6292 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6293 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
6294 	struct amdgpu_display_manager *dm = &adev->dm;
6295 
6296 	/*
6297 	 * Call only if mst_mgr was initialized before since it's not done
6298 	 * for all connector types.
6299 	 */
6300 	if (aconnector->mst_mgr.dev)
6301 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
6302 
6303 	if (aconnector->bl_idx != -1) {
6304 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
6305 		dm->backlight_dev[aconnector->bl_idx] = NULL;
6306 	}
6307 
6308 	if (aconnector->dc_em_sink)
6309 		dc_sink_release(aconnector->dc_em_sink);
6310 	aconnector->dc_em_sink = NULL;
6311 	if (aconnector->dc_sink)
6312 		dc_sink_release(aconnector->dc_sink);
6313 	aconnector->dc_sink = NULL;
6314 
6315 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
6316 	drm_connector_unregister(connector);
6317 	drm_connector_cleanup(connector);
6318 	if (aconnector->i2c) {
6319 		i2c_del_adapter(&aconnector->i2c->base);
6320 		kfree(aconnector->i2c);
6321 	}
6322 	kfree(aconnector->dm_dp_aux.aux.name);
6323 
6324 	kfree(connector);
6325 }
6326 
6327 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
6328 {
6329 	struct dm_connector_state *state =
6330 		to_dm_connector_state(connector->state);
6331 
6332 	if (connector->state)
6333 		__drm_atomic_helper_connector_destroy_state(connector->state);
6334 
6335 	kfree(state);
6336 
6337 	state = kzalloc(sizeof(*state), GFP_KERNEL);
6338 
6339 	if (state) {
6340 		state->scaling = RMX_OFF;
6341 		state->underscan_enable = false;
6342 		state->underscan_hborder = 0;
6343 		state->underscan_vborder = 0;
6344 		state->base.max_requested_bpc = 8;
6345 		state->vcpi_slots = 0;
6346 		state->pbn = 0;
6347 
6348 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
6349 			state->abm_level = amdgpu_dm_abm_level ?:
6350 				ABM_LEVEL_IMMEDIATE_DISABLE;
6351 
6352 		__drm_atomic_helper_connector_reset(connector, &state->base);
6353 	}
6354 }
6355 
6356 struct drm_connector_state *
6357 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
6358 {
6359 	struct dm_connector_state *state =
6360 		to_dm_connector_state(connector->state);
6361 
6362 	struct dm_connector_state *new_state =
6363 			kmemdup(state, sizeof(*state), GFP_KERNEL);
6364 
6365 	if (!new_state)
6366 		return NULL;
6367 
6368 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
6369 
6370 	new_state->freesync_capable = state->freesync_capable;
6371 	new_state->abm_level = state->abm_level;
6372 	new_state->scaling = state->scaling;
6373 	new_state->underscan_enable = state->underscan_enable;
6374 	new_state->underscan_hborder = state->underscan_hborder;
6375 	new_state->underscan_vborder = state->underscan_vborder;
6376 	new_state->vcpi_slots = state->vcpi_slots;
6377 	new_state->pbn = state->pbn;
6378 	return &new_state->base;
6379 }
6380 
6381 static int
6382 amdgpu_dm_connector_late_register(struct drm_connector *connector)
6383 {
6384 	struct amdgpu_dm_connector *amdgpu_dm_connector =
6385 		to_amdgpu_dm_connector(connector);
6386 	int r;
6387 
6388 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
6389 
6390 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
6391 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
6392 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
6393 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
6394 		if (r)
6395 			return r;
6396 	}
6397 
6398 #if defined(CONFIG_DEBUG_FS)
6399 	connector_debugfs_init(amdgpu_dm_connector);
6400 #endif
6401 
6402 	return 0;
6403 }
6404 
6405 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
6406 {
6407 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6408 	struct dc_link *dc_link = aconnector->dc_link;
6409 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
6410 	struct edid *edid;
6411 
6412 	if (!connector->edid_override)
6413 		return;
6414 
6415 	drm_edid_override_connector_update(&aconnector->base);
6416 	edid = aconnector->base.edid_blob_ptr->data;
6417 	aconnector->edid = edid;
6418 
6419 	/* Update emulated (virtual) sink's EDID */
6420 	if (dc_em_sink && dc_link) {
6421 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
6422 		memmove(dc_em_sink->dc_edid.raw_edid, edid, (edid->extensions + 1) * EDID_LENGTH);
6423 		dm_helpers_parse_edid_caps(
6424 			dc_link,
6425 			&dc_em_sink->dc_edid,
6426 			&dc_em_sink->edid_caps);
6427 	}
6428 }
6429 
6430 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
6431 	.reset = amdgpu_dm_connector_funcs_reset,
6432 	.detect = amdgpu_dm_connector_detect,
6433 	.fill_modes = drm_helper_probe_single_connector_modes,
6434 	.destroy = amdgpu_dm_connector_destroy,
6435 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
6436 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6437 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
6438 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
6439 	.late_register = amdgpu_dm_connector_late_register,
6440 	.early_unregister = amdgpu_dm_connector_unregister,
6441 	.force = amdgpu_dm_connector_funcs_force
6442 };
6443 
6444 static int get_modes(struct drm_connector *connector)
6445 {
6446 	return amdgpu_dm_connector_get_modes(connector);
6447 }
6448 
6449 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
6450 {
6451 	struct dc_sink_init_data init_params = {
6452 			.link = aconnector->dc_link,
6453 			.sink_signal = SIGNAL_TYPE_VIRTUAL
6454 	};
6455 	struct edid *edid;
6456 
6457 	if (!aconnector->base.edid_blob_ptr) {
6458 		/* if connector->edid_override valid, pass
6459 		 * it to edid_override to edid_blob_ptr
6460 		 */
6461 
6462 		drm_edid_override_connector_update(&aconnector->base);
6463 
6464 		if (!aconnector->base.edid_blob_ptr) {
6465 			DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
6466 					aconnector->base.name);
6467 
6468 			aconnector->base.force = DRM_FORCE_OFF;
6469 			return;
6470 		}
6471 	}
6472 
6473 	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
6474 
6475 	aconnector->edid = edid;
6476 
6477 	aconnector->dc_em_sink = dc_link_add_remote_sink(
6478 		aconnector->dc_link,
6479 		(uint8_t *)edid,
6480 		(edid->extensions + 1) * EDID_LENGTH,
6481 		&init_params);
6482 
6483 	if (aconnector->base.force == DRM_FORCE_ON) {
6484 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
6485 		aconnector->dc_link->local_sink :
6486 		aconnector->dc_em_sink;
6487 		dc_sink_retain(aconnector->dc_sink);
6488 	}
6489 }
6490 
6491 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
6492 {
6493 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
6494 
6495 	/*
6496 	 * In case of headless boot with force on for DP managed connector
6497 	 * Those settings have to be != 0 to get initial modeset
6498 	 */
6499 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6500 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
6501 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
6502 	}
6503 
6504 	create_eml_sink(aconnector);
6505 }
6506 
6507 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
6508 						struct dc_stream_state *stream)
6509 {
6510 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
6511 	struct dc_plane_state *dc_plane_state = NULL;
6512 	struct dc_state *dc_state = NULL;
6513 
6514 	if (!stream)
6515 		goto cleanup;
6516 
6517 	dc_plane_state = dc_create_plane_state(dc);
6518 	if (!dc_plane_state)
6519 		goto cleanup;
6520 
6521 	dc_state = dc_create_state(dc);
6522 	if (!dc_state)
6523 		goto cleanup;
6524 
6525 	/* populate stream to plane */
6526 	dc_plane_state->src_rect.height  = stream->src.height;
6527 	dc_plane_state->src_rect.width   = stream->src.width;
6528 	dc_plane_state->dst_rect.height  = stream->src.height;
6529 	dc_plane_state->dst_rect.width   = stream->src.width;
6530 	dc_plane_state->clip_rect.height = stream->src.height;
6531 	dc_plane_state->clip_rect.width  = stream->src.width;
6532 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
6533 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
6534 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
6535 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
6536 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
6537 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
6538 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
6539 	dc_plane_state->rotation = ROTATION_ANGLE_0;
6540 	dc_plane_state->is_tiling_rotated = false;
6541 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
6542 
6543 	dc_result = dc_validate_stream(dc, stream);
6544 	if (dc_result == DC_OK)
6545 		dc_result = dc_validate_plane(dc, dc_plane_state);
6546 
6547 	if (dc_result == DC_OK)
6548 		dc_result = dc_add_stream_to_ctx(dc, dc_state, stream);
6549 
6550 	if (dc_result == DC_OK && !dc_add_plane_to_context(
6551 						dc,
6552 						stream,
6553 						dc_plane_state,
6554 						dc_state))
6555 		dc_result = DC_FAIL_ATTACH_SURFACES;
6556 
6557 	if (dc_result == DC_OK)
6558 		dc_result = dc_validate_global_state(dc, dc_state, true);
6559 
6560 cleanup:
6561 	if (dc_state)
6562 		dc_release_state(dc_state);
6563 
6564 	if (dc_plane_state)
6565 		dc_plane_state_release(dc_plane_state);
6566 
6567 	return dc_result;
6568 }
6569 
6570 struct dc_stream_state *
6571 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector,
6572 				const struct drm_display_mode *drm_mode,
6573 				const struct dm_connector_state *dm_state,
6574 				const struct dc_stream_state *old_stream)
6575 {
6576 	struct drm_connector *connector = &aconnector->base;
6577 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
6578 	struct dc_stream_state *stream;
6579 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
6580 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
6581 	enum dc_status dc_result = DC_OK;
6582 
6583 	do {
6584 		stream = create_stream_for_sink(aconnector, drm_mode,
6585 						dm_state, old_stream,
6586 						requested_bpc);
6587 		if (stream == NULL) {
6588 			DRM_ERROR("Failed to create stream for sink!\n");
6589 			break;
6590 		}
6591 
6592 		dc_result = dc_validate_stream(adev->dm.dc, stream);
6593 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
6594 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
6595 
6596 		if (dc_result == DC_OK)
6597 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
6598 
6599 		if (dc_result != DC_OK) {
6600 			DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n",
6601 				      drm_mode->hdisplay,
6602 				      drm_mode->vdisplay,
6603 				      drm_mode->clock,
6604 				      dc_result,
6605 				      dc_status_to_str(dc_result));
6606 
6607 			dc_stream_release(stream);
6608 			stream = NULL;
6609 			requested_bpc -= 2; /* lower bpc to retry validation */
6610 		}
6611 
6612 	} while (stream == NULL && requested_bpc >= 6);
6613 
6614 	if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) {
6615 		DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n");
6616 
6617 		aconnector->force_yuv420_output = true;
6618 		stream = create_validate_stream_for_sink(aconnector, drm_mode,
6619 						dm_state, old_stream);
6620 		aconnector->force_yuv420_output = false;
6621 	}
6622 
6623 	return stream;
6624 }
6625 
6626 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
6627 				   struct drm_display_mode *mode)
6628 {
6629 	int result = MODE_ERROR;
6630 	struct dc_sink *dc_sink;
6631 	/* TODO: Unhardcode stream count */
6632 	struct dc_stream_state *stream;
6633 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6634 
6635 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
6636 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
6637 		return result;
6638 
6639 	/*
6640 	 * Only run this the first time mode_valid is called to initilialize
6641 	 * EDID mgmt
6642 	 */
6643 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
6644 		!aconnector->dc_em_sink)
6645 		handle_edid_mgmt(aconnector);
6646 
6647 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
6648 
6649 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
6650 				aconnector->base.force != DRM_FORCE_ON) {
6651 		DRM_ERROR("dc_sink is NULL!\n");
6652 		goto fail;
6653 	}
6654 
6655 	drm_mode_set_crtcinfo(mode, 0);
6656 
6657 	stream = create_validate_stream_for_sink(aconnector, mode,
6658 						 to_dm_connector_state(connector->state),
6659 						 NULL);
6660 	if (stream) {
6661 		dc_stream_release(stream);
6662 		result = MODE_OK;
6663 	}
6664 
6665 fail:
6666 	/* TODO: error handling*/
6667 	return result;
6668 }
6669 
6670 static int fill_hdr_info_packet(const struct drm_connector_state *state,
6671 				struct dc_info_packet *out)
6672 {
6673 	struct hdmi_drm_infoframe frame;
6674 	unsigned char buf[30]; /* 26 + 4 */
6675 	ssize_t len;
6676 	int ret, i;
6677 
6678 	memset(out, 0, sizeof(*out));
6679 
6680 	if (!state->hdr_output_metadata)
6681 		return 0;
6682 
6683 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
6684 	if (ret)
6685 		return ret;
6686 
6687 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
6688 	if (len < 0)
6689 		return (int)len;
6690 
6691 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
6692 	if (len != 30)
6693 		return -EINVAL;
6694 
6695 	/* Prepare the infopacket for DC. */
6696 	switch (state->connector->connector_type) {
6697 	case DRM_MODE_CONNECTOR_HDMIA:
6698 		out->hb0 = 0x87; /* type */
6699 		out->hb1 = 0x01; /* version */
6700 		out->hb2 = 0x1A; /* length */
6701 		out->sb[0] = buf[3]; /* checksum */
6702 		i = 1;
6703 		break;
6704 
6705 	case DRM_MODE_CONNECTOR_DisplayPort:
6706 	case DRM_MODE_CONNECTOR_eDP:
6707 		out->hb0 = 0x00; /* sdp id, zero */
6708 		out->hb1 = 0x87; /* type */
6709 		out->hb2 = 0x1D; /* payload len - 1 */
6710 		out->hb3 = (0x13 << 2); /* sdp version */
6711 		out->sb[0] = 0x01; /* version */
6712 		out->sb[1] = 0x1A; /* length */
6713 		i = 2;
6714 		break;
6715 
6716 	default:
6717 		return -EINVAL;
6718 	}
6719 
6720 	memcpy(&out->sb[i], &buf[4], 26);
6721 	out->valid = true;
6722 
6723 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
6724 		       sizeof(out->sb), false);
6725 
6726 	return 0;
6727 }
6728 
6729 static int
6730 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
6731 				 struct drm_atomic_state *state)
6732 {
6733 	struct drm_connector_state *new_con_state =
6734 		drm_atomic_get_new_connector_state(state, conn);
6735 	struct drm_connector_state *old_con_state =
6736 		drm_atomic_get_old_connector_state(state, conn);
6737 	struct drm_crtc *crtc = new_con_state->crtc;
6738 	struct drm_crtc_state *new_crtc_state;
6739 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
6740 	int ret;
6741 
6742 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
6743 
6744 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
6745 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
6746 		if (ret < 0)
6747 			return ret;
6748 	}
6749 
6750 	if (!crtc)
6751 		return 0;
6752 
6753 	if (new_con_state->colorspace != old_con_state->colorspace) {
6754 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
6755 		if (IS_ERR(new_crtc_state))
6756 			return PTR_ERR(new_crtc_state);
6757 
6758 		new_crtc_state->mode_changed = true;
6759 	}
6760 
6761 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
6762 		struct dc_info_packet hdr_infopacket;
6763 
6764 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
6765 		if (ret)
6766 			return ret;
6767 
6768 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
6769 		if (IS_ERR(new_crtc_state))
6770 			return PTR_ERR(new_crtc_state);
6771 
6772 		/*
6773 		 * DC considers the stream backends changed if the
6774 		 * static metadata changes. Forcing the modeset also
6775 		 * gives a simple way for userspace to switch from
6776 		 * 8bpc to 10bpc when setting the metadata to enter
6777 		 * or exit HDR.
6778 		 *
6779 		 * Changing the static metadata after it's been
6780 		 * set is permissible, however. So only force a
6781 		 * modeset if we're entering or exiting HDR.
6782 		 */
6783 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
6784 			!old_con_state->hdr_output_metadata ||
6785 			!new_con_state->hdr_output_metadata;
6786 	}
6787 
6788 	return 0;
6789 }
6790 
6791 static const struct drm_connector_helper_funcs
6792 amdgpu_dm_connector_helper_funcs = {
6793 	/*
6794 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
6795 	 * modes will be filtered by drm_mode_validate_size(), and those modes
6796 	 * are missing after user start lightdm. So we need to renew modes list.
6797 	 * in get_modes call back, not just return the modes count
6798 	 */
6799 	.get_modes = get_modes,
6800 	.mode_valid = amdgpu_dm_connector_mode_valid,
6801 	.atomic_check = amdgpu_dm_connector_atomic_check,
6802 };
6803 
6804 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
6805 {
6806 
6807 }
6808 
6809 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
6810 {
6811 	switch (display_color_depth) {
6812 	case COLOR_DEPTH_666:
6813 		return 6;
6814 	case COLOR_DEPTH_888:
6815 		return 8;
6816 	case COLOR_DEPTH_101010:
6817 		return 10;
6818 	case COLOR_DEPTH_121212:
6819 		return 12;
6820 	case COLOR_DEPTH_141414:
6821 		return 14;
6822 	case COLOR_DEPTH_161616:
6823 		return 16;
6824 	default:
6825 		break;
6826 	}
6827 	return 0;
6828 }
6829 
6830 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
6831 					  struct drm_crtc_state *crtc_state,
6832 					  struct drm_connector_state *conn_state)
6833 {
6834 	struct drm_atomic_state *state = crtc_state->state;
6835 	struct drm_connector *connector = conn_state->connector;
6836 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6837 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
6838 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
6839 	struct drm_dp_mst_topology_mgr *mst_mgr;
6840 	struct drm_dp_mst_port *mst_port;
6841 	struct drm_dp_mst_topology_state *mst_state;
6842 	enum dc_color_depth color_depth;
6843 	int clock, bpp = 0;
6844 	bool is_y420 = false;
6845 
6846 	if (!aconnector->mst_output_port)
6847 		return 0;
6848 
6849 	mst_port = aconnector->mst_output_port;
6850 	mst_mgr = &aconnector->mst_root->mst_mgr;
6851 
6852 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
6853 		return 0;
6854 
6855 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
6856 	if (IS_ERR(mst_state))
6857 		return PTR_ERR(mst_state);
6858 
6859 	mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
6860 
6861 	if (!state->duplicated) {
6862 		int max_bpc = conn_state->max_requested_bpc;
6863 
6864 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
6865 			  aconnector->force_yuv420_output;
6866 		color_depth = convert_color_depth_from_display_info(connector,
6867 								    is_y420,
6868 								    max_bpc);
6869 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
6870 		clock = adjusted_mode->clock;
6871 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
6872 	}
6873 
6874 	dm_new_connector_state->vcpi_slots =
6875 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
6876 					      dm_new_connector_state->pbn);
6877 	if (dm_new_connector_state->vcpi_slots < 0) {
6878 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
6879 		return dm_new_connector_state->vcpi_slots;
6880 	}
6881 	return 0;
6882 }
6883 
6884 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
6885 	.disable = dm_encoder_helper_disable,
6886 	.atomic_check = dm_encoder_helper_atomic_check
6887 };
6888 
6889 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
6890 					    struct dc_state *dc_state,
6891 					    struct dsc_mst_fairness_vars *vars)
6892 {
6893 	struct dc_stream_state *stream = NULL;
6894 	struct drm_connector *connector;
6895 	struct drm_connector_state *new_con_state;
6896 	struct amdgpu_dm_connector *aconnector;
6897 	struct dm_connector_state *dm_conn_state;
6898 	int i, j, ret;
6899 	int vcpi, pbn_div, pbn, slot_num = 0;
6900 
6901 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
6902 
6903 		aconnector = to_amdgpu_dm_connector(connector);
6904 
6905 		if (!aconnector->mst_output_port)
6906 			continue;
6907 
6908 		if (!new_con_state || !new_con_state->crtc)
6909 			continue;
6910 
6911 		dm_conn_state = to_dm_connector_state(new_con_state);
6912 
6913 		for (j = 0; j < dc_state->stream_count; j++) {
6914 			stream = dc_state->streams[j];
6915 			if (!stream)
6916 				continue;
6917 
6918 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
6919 				break;
6920 
6921 			stream = NULL;
6922 		}
6923 
6924 		if (!stream)
6925 			continue;
6926 
6927 		pbn_div = dm_mst_get_pbn_divider(stream->link);
6928 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
6929 		for (j = 0; j < dc_state->stream_count; j++) {
6930 			if (vars[j].aconnector == aconnector) {
6931 				pbn = vars[j].pbn;
6932 				break;
6933 			}
6934 		}
6935 
6936 		if (j == dc_state->stream_count)
6937 			continue;
6938 
6939 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
6940 
6941 		if (stream->timing.flags.DSC != 1) {
6942 			dm_conn_state->pbn = pbn;
6943 			dm_conn_state->vcpi_slots = slot_num;
6944 
6945 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
6946 							   dm_conn_state->pbn, false);
6947 			if (ret < 0)
6948 				return ret;
6949 
6950 			continue;
6951 		}
6952 
6953 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
6954 		if (vcpi < 0)
6955 			return vcpi;
6956 
6957 		dm_conn_state->pbn = pbn;
6958 		dm_conn_state->vcpi_slots = vcpi;
6959 	}
6960 	return 0;
6961 }
6962 
6963 static int to_drm_connector_type(enum amd_signal_type st)
6964 {
6965 	switch (st) {
6966 	case SIGNAL_TYPE_HDMI_TYPE_A:
6967 		return DRM_MODE_CONNECTOR_HDMIA;
6968 	case SIGNAL_TYPE_EDP:
6969 		return DRM_MODE_CONNECTOR_eDP;
6970 	case SIGNAL_TYPE_LVDS:
6971 		return DRM_MODE_CONNECTOR_LVDS;
6972 	case SIGNAL_TYPE_RGB:
6973 		return DRM_MODE_CONNECTOR_VGA;
6974 	case SIGNAL_TYPE_DISPLAY_PORT:
6975 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
6976 		return DRM_MODE_CONNECTOR_DisplayPort;
6977 	case SIGNAL_TYPE_DVI_DUAL_LINK:
6978 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
6979 		return DRM_MODE_CONNECTOR_DVID;
6980 	case SIGNAL_TYPE_VIRTUAL:
6981 		return DRM_MODE_CONNECTOR_VIRTUAL;
6982 
6983 	default:
6984 		return DRM_MODE_CONNECTOR_Unknown;
6985 	}
6986 }
6987 
6988 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
6989 {
6990 	struct drm_encoder *encoder;
6991 
6992 	/* There is only one encoder per connector */
6993 	drm_connector_for_each_possible_encoder(connector, encoder)
6994 		return encoder;
6995 
6996 	return NULL;
6997 }
6998 
6999 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
7000 {
7001 	struct drm_encoder *encoder;
7002 	struct amdgpu_encoder *amdgpu_encoder;
7003 
7004 	encoder = amdgpu_dm_connector_to_encoder(connector);
7005 
7006 	if (encoder == NULL)
7007 		return;
7008 
7009 	amdgpu_encoder = to_amdgpu_encoder(encoder);
7010 
7011 	amdgpu_encoder->native_mode.clock = 0;
7012 
7013 	if (!list_empty(&connector->probed_modes)) {
7014 		struct drm_display_mode *preferred_mode = NULL;
7015 
7016 		list_for_each_entry(preferred_mode,
7017 				    &connector->probed_modes,
7018 				    head) {
7019 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
7020 				amdgpu_encoder->native_mode = *preferred_mode;
7021 
7022 			break;
7023 		}
7024 
7025 	}
7026 }
7027 
7028 static struct drm_display_mode *
7029 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
7030 			     char *name,
7031 			     int hdisplay, int vdisplay)
7032 {
7033 	struct drm_device *dev = encoder->dev;
7034 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
7035 	struct drm_display_mode *mode = NULL;
7036 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
7037 
7038 	mode = drm_mode_duplicate(dev, native_mode);
7039 
7040 	if (mode == NULL)
7041 		return NULL;
7042 
7043 	mode->hdisplay = hdisplay;
7044 	mode->vdisplay = vdisplay;
7045 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
7046 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
7047 
7048 	return mode;
7049 
7050 }
7051 
7052 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
7053 						 struct drm_connector *connector)
7054 {
7055 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
7056 	struct drm_display_mode *mode = NULL;
7057 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
7058 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7059 				to_amdgpu_dm_connector(connector);
7060 	int i;
7061 	int n;
7062 	struct mode_size {
7063 		char name[DRM_DISPLAY_MODE_LEN];
7064 		int w;
7065 		int h;
7066 	} common_modes[] = {
7067 		{  "640x480",  640,  480},
7068 		{  "800x600",  800,  600},
7069 		{ "1024x768", 1024,  768},
7070 		{ "1280x720", 1280,  720},
7071 		{ "1280x800", 1280,  800},
7072 		{"1280x1024", 1280, 1024},
7073 		{ "1440x900", 1440,  900},
7074 		{"1680x1050", 1680, 1050},
7075 		{"1600x1200", 1600, 1200},
7076 		{"1920x1080", 1920, 1080},
7077 		{"1920x1200", 1920, 1200}
7078 	};
7079 
7080 	n = ARRAY_SIZE(common_modes);
7081 
7082 	for (i = 0; i < n; i++) {
7083 		struct drm_display_mode *curmode = NULL;
7084 		bool mode_existed = false;
7085 
7086 		if (common_modes[i].w > native_mode->hdisplay ||
7087 		    common_modes[i].h > native_mode->vdisplay ||
7088 		   (common_modes[i].w == native_mode->hdisplay &&
7089 		    common_modes[i].h == native_mode->vdisplay))
7090 			continue;
7091 
7092 		list_for_each_entry(curmode, &connector->probed_modes, head) {
7093 			if (common_modes[i].w == curmode->hdisplay &&
7094 			    common_modes[i].h == curmode->vdisplay) {
7095 				mode_existed = true;
7096 				break;
7097 			}
7098 		}
7099 
7100 		if (mode_existed)
7101 			continue;
7102 
7103 		mode = amdgpu_dm_create_common_mode(encoder,
7104 				common_modes[i].name, common_modes[i].w,
7105 				common_modes[i].h);
7106 		if (!mode)
7107 			continue;
7108 
7109 		drm_mode_probed_add(connector, mode);
7110 		amdgpu_dm_connector->num_modes++;
7111 	}
7112 }
7113 
7114 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
7115 {
7116 	struct drm_encoder *encoder;
7117 	struct amdgpu_encoder *amdgpu_encoder;
7118 	const struct drm_display_mode *native_mode;
7119 
7120 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
7121 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
7122 		return;
7123 
7124 	mutex_lock(&connector->dev->mode_config.mutex);
7125 	amdgpu_dm_connector_get_modes(connector);
7126 	mutex_unlock(&connector->dev->mode_config.mutex);
7127 
7128 	encoder = amdgpu_dm_connector_to_encoder(connector);
7129 	if (!encoder)
7130 		return;
7131 
7132 	amdgpu_encoder = to_amdgpu_encoder(encoder);
7133 
7134 	native_mode = &amdgpu_encoder->native_mode;
7135 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
7136 		return;
7137 
7138 	drm_connector_set_panel_orientation_with_quirk(connector,
7139 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
7140 						       native_mode->hdisplay,
7141 						       native_mode->vdisplay);
7142 }
7143 
7144 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
7145 					      struct edid *edid)
7146 {
7147 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7148 			to_amdgpu_dm_connector(connector);
7149 
7150 	if (edid) {
7151 		/* empty probed_modes */
7152 		INIT_LIST_HEAD(&connector->probed_modes);
7153 		amdgpu_dm_connector->num_modes =
7154 				drm_add_edid_modes(connector, edid);
7155 
7156 		/* sorting the probed modes before calling function
7157 		 * amdgpu_dm_get_native_mode() since EDID can have
7158 		 * more than one preferred mode. The modes that are
7159 		 * later in the probed mode list could be of higher
7160 		 * and preferred resolution. For example, 3840x2160
7161 		 * resolution in base EDID preferred timing and 4096x2160
7162 		 * preferred resolution in DID extension block later.
7163 		 */
7164 		drm_mode_sort(&connector->probed_modes);
7165 		amdgpu_dm_get_native_mode(connector);
7166 
7167 		/* Freesync capabilities are reset by calling
7168 		 * drm_add_edid_modes() and need to be
7169 		 * restored here.
7170 		 */
7171 		amdgpu_dm_update_freesync_caps(connector, edid);
7172 	} else {
7173 		amdgpu_dm_connector->num_modes = 0;
7174 	}
7175 }
7176 
7177 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
7178 			      struct drm_display_mode *mode)
7179 {
7180 	struct drm_display_mode *m;
7181 
7182 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
7183 		if (drm_mode_equal(m, mode))
7184 			return true;
7185 	}
7186 
7187 	return false;
7188 }
7189 
7190 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
7191 {
7192 	const struct drm_display_mode *m;
7193 	struct drm_display_mode *new_mode;
7194 	uint i;
7195 	u32 new_modes_count = 0;
7196 
7197 	/* Standard FPS values
7198 	 *
7199 	 * 23.976       - TV/NTSC
7200 	 * 24           - Cinema
7201 	 * 25           - TV/PAL
7202 	 * 29.97        - TV/NTSC
7203 	 * 30           - TV/NTSC
7204 	 * 48           - Cinema HFR
7205 	 * 50           - TV/PAL
7206 	 * 60           - Commonly used
7207 	 * 48,72,96,120 - Multiples of 24
7208 	 */
7209 	static const u32 common_rates[] = {
7210 		23976, 24000, 25000, 29970, 30000,
7211 		48000, 50000, 60000, 72000, 96000, 120000
7212 	};
7213 
7214 	/*
7215 	 * Find mode with highest refresh rate with the same resolution
7216 	 * as the preferred mode. Some monitors report a preferred mode
7217 	 * with lower resolution than the highest refresh rate supported.
7218 	 */
7219 
7220 	m = get_highest_refresh_rate_mode(aconnector, true);
7221 	if (!m)
7222 		return 0;
7223 
7224 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
7225 		u64 target_vtotal, target_vtotal_diff;
7226 		u64 num, den;
7227 
7228 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
7229 			continue;
7230 
7231 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
7232 		    common_rates[i] > aconnector->max_vfreq * 1000)
7233 			continue;
7234 
7235 		num = (unsigned long long)m->clock * 1000 * 1000;
7236 		den = common_rates[i] * (unsigned long long)m->htotal;
7237 		target_vtotal = div_u64(num, den);
7238 		target_vtotal_diff = target_vtotal - m->vtotal;
7239 
7240 		/* Check for illegal modes */
7241 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
7242 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
7243 		    m->vtotal + target_vtotal_diff < m->vsync_end)
7244 			continue;
7245 
7246 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
7247 		if (!new_mode)
7248 			goto out;
7249 
7250 		new_mode->vtotal += (u16)target_vtotal_diff;
7251 		new_mode->vsync_start += (u16)target_vtotal_diff;
7252 		new_mode->vsync_end += (u16)target_vtotal_diff;
7253 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
7254 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
7255 
7256 		if (!is_duplicate_mode(aconnector, new_mode)) {
7257 			drm_mode_probed_add(&aconnector->base, new_mode);
7258 			new_modes_count += 1;
7259 		} else
7260 			drm_mode_destroy(aconnector->base.dev, new_mode);
7261 	}
7262  out:
7263 	return new_modes_count;
7264 }
7265 
7266 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
7267 						   struct edid *edid)
7268 {
7269 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7270 		to_amdgpu_dm_connector(connector);
7271 
7272 	if (!edid)
7273 		return;
7274 
7275 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
7276 		amdgpu_dm_connector->num_modes +=
7277 			add_fs_modes(amdgpu_dm_connector);
7278 }
7279 
7280 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
7281 {
7282 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7283 			to_amdgpu_dm_connector(connector);
7284 	struct drm_encoder *encoder;
7285 	struct edid *edid = amdgpu_dm_connector->edid;
7286 	struct dc_link_settings *verified_link_cap =
7287 			&amdgpu_dm_connector->dc_link->verified_link_cap;
7288 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
7289 
7290 	encoder = amdgpu_dm_connector_to_encoder(connector);
7291 
7292 	if (!drm_edid_is_valid(edid)) {
7293 		amdgpu_dm_connector->num_modes =
7294 				drm_add_modes_noedid(connector, 640, 480);
7295 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
7296 			amdgpu_dm_connector->num_modes +=
7297 				drm_add_modes_noedid(connector, 1920, 1080);
7298 	} else {
7299 		amdgpu_dm_connector_ddc_get_modes(connector, edid);
7300 		amdgpu_dm_connector_add_common_modes(encoder, connector);
7301 		amdgpu_dm_connector_add_freesync_modes(connector, edid);
7302 	}
7303 	amdgpu_dm_fbc_init(connector);
7304 
7305 	return amdgpu_dm_connector->num_modes;
7306 }
7307 
7308 static const u32 supported_colorspaces =
7309 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
7310 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
7311 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
7312 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
7313 
7314 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
7315 				     struct amdgpu_dm_connector *aconnector,
7316 				     int connector_type,
7317 				     struct dc_link *link,
7318 				     int link_index)
7319 {
7320 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
7321 
7322 	/*
7323 	 * Some of the properties below require access to state, like bpc.
7324 	 * Allocate some default initial connector state with our reset helper.
7325 	 */
7326 	if (aconnector->base.funcs->reset)
7327 		aconnector->base.funcs->reset(&aconnector->base);
7328 
7329 	aconnector->connector_id = link_index;
7330 	aconnector->bl_idx = -1;
7331 	aconnector->dc_link = link;
7332 	aconnector->base.interlace_allowed = false;
7333 	aconnector->base.doublescan_allowed = false;
7334 	aconnector->base.stereo_allowed = false;
7335 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
7336 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
7337 	aconnector->audio_inst = -1;
7338 	aconnector->pack_sdp_v1_3 = false;
7339 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
7340 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
7341 	rw_init(&aconnector->hpd_lock, "dmhpd");
7342 	rw_init(&aconnector->handle_mst_msg_ready, "dmmr");
7343 
7344 	/*
7345 	 * configure support HPD hot plug connector_>polled default value is 0
7346 	 * which means HPD hot plug not supported
7347 	 */
7348 	switch (connector_type) {
7349 	case DRM_MODE_CONNECTOR_HDMIA:
7350 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7351 		aconnector->base.ycbcr_420_allowed =
7352 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
7353 		break;
7354 	case DRM_MODE_CONNECTOR_DisplayPort:
7355 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7356 		link->link_enc = link_enc_cfg_get_link_enc(link);
7357 		ASSERT(link->link_enc);
7358 		if (link->link_enc)
7359 			aconnector->base.ycbcr_420_allowed =
7360 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
7361 		break;
7362 	case DRM_MODE_CONNECTOR_DVID:
7363 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7364 		break;
7365 	default:
7366 		break;
7367 	}
7368 
7369 	drm_object_attach_property(&aconnector->base.base,
7370 				dm->ddev->mode_config.scaling_mode_property,
7371 				DRM_MODE_SCALE_NONE);
7372 
7373 	drm_object_attach_property(&aconnector->base.base,
7374 				adev->mode_info.underscan_property,
7375 				UNDERSCAN_OFF);
7376 	drm_object_attach_property(&aconnector->base.base,
7377 				adev->mode_info.underscan_hborder_property,
7378 				0);
7379 	drm_object_attach_property(&aconnector->base.base,
7380 				adev->mode_info.underscan_vborder_property,
7381 				0);
7382 
7383 	if (!aconnector->mst_root)
7384 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
7385 
7386 	aconnector->base.state->max_bpc = 16;
7387 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
7388 
7389 	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
7390 	    (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) {
7391 		drm_object_attach_property(&aconnector->base.base,
7392 				adev->mode_info.abm_level_property, 0);
7393 	}
7394 
7395 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
7396 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
7397 			drm_connector_attach_colorspace_property(&aconnector->base);
7398 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
7399 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
7400 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
7401 			drm_connector_attach_colorspace_property(&aconnector->base);
7402 	}
7403 
7404 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
7405 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
7406 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
7407 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
7408 
7409 		if (!aconnector->mst_root)
7410 			drm_connector_attach_vrr_capable_property(&aconnector->base);
7411 
7412 		if (adev->dm.hdcp_workqueue)
7413 			drm_connector_attach_content_protection_property(&aconnector->base, true);
7414 	}
7415 }
7416 
7417 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
7418 			      struct i2c_msg *msgs, int num)
7419 {
7420 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
7421 	struct ddc_service *ddc_service = i2c->ddc_service;
7422 	struct i2c_command cmd;
7423 	int i;
7424 	int result = -EIO;
7425 
7426 	if (!ddc_service->ddc_pin || !ddc_service->ddc_pin->hw_info.hw_supported)
7427 		return result;
7428 
7429 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
7430 
7431 	if (!cmd.payloads)
7432 		return result;
7433 
7434 	cmd.number_of_payloads = num;
7435 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
7436 	cmd.speed = 100;
7437 
7438 	for (i = 0; i < num; i++) {
7439 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
7440 		cmd.payloads[i].address = msgs[i].addr;
7441 		cmd.payloads[i].length = msgs[i].len;
7442 		cmd.payloads[i].data = msgs[i].buf;
7443 	}
7444 
7445 	if (dc_submit_i2c(
7446 			ddc_service->ctx->dc,
7447 			ddc_service->link->link_index,
7448 			&cmd))
7449 		result = num;
7450 
7451 	kfree(cmd.payloads);
7452 	return result;
7453 }
7454 
7455 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
7456 {
7457 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
7458 }
7459 
7460 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
7461 	.master_xfer = amdgpu_dm_i2c_xfer,
7462 	.functionality = amdgpu_dm_i2c_func,
7463 };
7464 
7465 static struct amdgpu_i2c_adapter *
7466 create_i2c(struct ddc_service *ddc_service,
7467 	   int link_index,
7468 	   int *res)
7469 {
7470 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
7471 	struct amdgpu_i2c_adapter *i2c;
7472 
7473 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
7474 	if (!i2c)
7475 		return NULL;
7476 #ifdef notyet
7477 	i2c->base.owner = THIS_MODULE;
7478 	i2c->base.class = I2C_CLASS_DDC;
7479 	i2c->base.dev.parent = &adev->pdev->dev;
7480 #endif
7481 	i2c->base.algo = &amdgpu_dm_i2c_algo;
7482 	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
7483 	i2c_set_adapdata(&i2c->base, i2c);
7484 	i2c->ddc_service = ddc_service;
7485 
7486 	return i2c;
7487 }
7488 
7489 
7490 /*
7491  * Note: this function assumes that dc_link_detect() was called for the
7492  * dc_link which will be represented by this aconnector.
7493  */
7494 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
7495 				    struct amdgpu_dm_connector *aconnector,
7496 				    u32 link_index,
7497 				    struct amdgpu_encoder *aencoder)
7498 {
7499 	int res = 0;
7500 	int connector_type;
7501 	struct dc *dc = dm->dc;
7502 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
7503 	struct amdgpu_i2c_adapter *i2c;
7504 
7505 	link->priv = aconnector;
7506 
7507 
7508 	i2c = create_i2c(link->ddc, link->link_index, &res);
7509 	if (!i2c) {
7510 		DRM_ERROR("Failed to create i2c adapter data\n");
7511 		return -ENOMEM;
7512 	}
7513 
7514 	aconnector->i2c = i2c;
7515 	res = i2c_add_adapter(&i2c->base);
7516 
7517 	if (res) {
7518 		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
7519 		goto out_free;
7520 	}
7521 
7522 	connector_type = to_drm_connector_type(link->connector_signal);
7523 
7524 	res = drm_connector_init_with_ddc(
7525 			dm->ddev,
7526 			&aconnector->base,
7527 			&amdgpu_dm_connector_funcs,
7528 			connector_type,
7529 			&i2c->base);
7530 
7531 	if (res) {
7532 		DRM_ERROR("connector_init failed\n");
7533 		aconnector->connector_id = -1;
7534 		goto out_free;
7535 	}
7536 
7537 	drm_connector_helper_add(
7538 			&aconnector->base,
7539 			&amdgpu_dm_connector_helper_funcs);
7540 
7541 	amdgpu_dm_connector_init_helper(
7542 		dm,
7543 		aconnector,
7544 		connector_type,
7545 		link,
7546 		link_index);
7547 
7548 	drm_connector_attach_encoder(
7549 		&aconnector->base, &aencoder->base);
7550 
7551 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
7552 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
7553 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
7554 
7555 out_free:
7556 	if (res) {
7557 		kfree(i2c);
7558 		aconnector->i2c = NULL;
7559 	}
7560 	return res;
7561 }
7562 
7563 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
7564 {
7565 	switch (adev->mode_info.num_crtc) {
7566 	case 1:
7567 		return 0x1;
7568 	case 2:
7569 		return 0x3;
7570 	case 3:
7571 		return 0x7;
7572 	case 4:
7573 		return 0xf;
7574 	case 5:
7575 		return 0x1f;
7576 	case 6:
7577 	default:
7578 		return 0x3f;
7579 	}
7580 }
7581 
7582 static int amdgpu_dm_encoder_init(struct drm_device *dev,
7583 				  struct amdgpu_encoder *aencoder,
7584 				  uint32_t link_index)
7585 {
7586 	struct amdgpu_device *adev = drm_to_adev(dev);
7587 
7588 	int res = drm_encoder_init(dev,
7589 				   &aencoder->base,
7590 				   &amdgpu_dm_encoder_funcs,
7591 				   DRM_MODE_ENCODER_TMDS,
7592 				   NULL);
7593 
7594 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
7595 
7596 	if (!res)
7597 		aencoder->encoder_id = link_index;
7598 	else
7599 		aencoder->encoder_id = -1;
7600 
7601 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
7602 
7603 	return res;
7604 }
7605 
7606 static void manage_dm_interrupts(struct amdgpu_device *adev,
7607 				 struct amdgpu_crtc *acrtc,
7608 				 bool enable)
7609 {
7610 	/*
7611 	 * We have no guarantee that the frontend index maps to the same
7612 	 * backend index - some even map to more than one.
7613 	 *
7614 	 * TODO: Use a different interrupt or check DC itself for the mapping.
7615 	 */
7616 	int irq_type =
7617 		amdgpu_display_crtc_idx_to_irq_type(
7618 			adev,
7619 			acrtc->crtc_id);
7620 
7621 	if (enable) {
7622 		drm_crtc_vblank_on(&acrtc->base);
7623 		amdgpu_irq_get(
7624 			adev,
7625 			&adev->pageflip_irq,
7626 			irq_type);
7627 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
7628 		amdgpu_irq_get(
7629 			adev,
7630 			&adev->vline0_irq,
7631 			irq_type);
7632 #endif
7633 	} else {
7634 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
7635 		amdgpu_irq_put(
7636 			adev,
7637 			&adev->vline0_irq,
7638 			irq_type);
7639 #endif
7640 		amdgpu_irq_put(
7641 			adev,
7642 			&adev->pageflip_irq,
7643 			irq_type);
7644 		drm_crtc_vblank_off(&acrtc->base);
7645 	}
7646 }
7647 
7648 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
7649 				      struct amdgpu_crtc *acrtc)
7650 {
7651 	int irq_type =
7652 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
7653 
7654 	/**
7655 	 * This reads the current state for the IRQ and force reapplies
7656 	 * the setting to hardware.
7657 	 */
7658 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
7659 }
7660 
7661 static bool
7662 is_scaling_state_different(const struct dm_connector_state *dm_state,
7663 			   const struct dm_connector_state *old_dm_state)
7664 {
7665 	if (dm_state->scaling != old_dm_state->scaling)
7666 		return true;
7667 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
7668 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
7669 			return true;
7670 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
7671 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
7672 			return true;
7673 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
7674 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
7675 		return true;
7676 	return false;
7677 }
7678 
7679 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
7680 					    struct drm_crtc_state *old_crtc_state,
7681 					    struct drm_connector_state *new_conn_state,
7682 					    struct drm_connector_state *old_conn_state,
7683 					    const struct drm_connector *connector,
7684 					    struct hdcp_workqueue *hdcp_w)
7685 {
7686 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7687 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
7688 
7689 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
7690 		connector->index, connector->status, connector->dpms);
7691 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
7692 		old_conn_state->content_protection, new_conn_state->content_protection);
7693 
7694 	if (old_crtc_state)
7695 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
7696 		old_crtc_state->enable,
7697 		old_crtc_state->active,
7698 		old_crtc_state->mode_changed,
7699 		old_crtc_state->active_changed,
7700 		old_crtc_state->connectors_changed);
7701 
7702 	if (new_crtc_state)
7703 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
7704 		new_crtc_state->enable,
7705 		new_crtc_state->active,
7706 		new_crtc_state->mode_changed,
7707 		new_crtc_state->active_changed,
7708 		new_crtc_state->connectors_changed);
7709 
7710 	/* hdcp content type change */
7711 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
7712 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
7713 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7714 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
7715 		return true;
7716 	}
7717 
7718 	/* CP is being re enabled, ignore this */
7719 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
7720 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7721 		if (new_crtc_state && new_crtc_state->mode_changed) {
7722 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7723 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
7724 			return true;
7725 		}
7726 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
7727 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
7728 		return false;
7729 	}
7730 
7731 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
7732 	 *
7733 	 * Handles:	UNDESIRED -> ENABLED
7734 	 */
7735 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
7736 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
7737 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7738 
7739 	/* Stream removed and re-enabled
7740 	 *
7741 	 * Can sometimes overlap with the HPD case,
7742 	 * thus set update_hdcp to false to avoid
7743 	 * setting HDCP multiple times.
7744 	 *
7745 	 * Handles:	DESIRED -> DESIRED (Special case)
7746 	 */
7747 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
7748 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
7749 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7750 		dm_con_state->update_hdcp = false;
7751 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
7752 			__func__);
7753 		return true;
7754 	}
7755 
7756 	/* Hot-plug, headless s3, dpms
7757 	 *
7758 	 * Only start HDCP if the display is connected/enabled.
7759 	 * update_hdcp flag will be set to false until the next
7760 	 * HPD comes in.
7761 	 *
7762 	 * Handles:	DESIRED -> DESIRED (Special case)
7763 	 */
7764 	if (dm_con_state->update_hdcp &&
7765 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
7766 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
7767 		dm_con_state->update_hdcp = false;
7768 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
7769 			__func__);
7770 		return true;
7771 	}
7772 
7773 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
7774 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7775 			if (new_crtc_state && new_crtc_state->mode_changed) {
7776 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
7777 					__func__);
7778 				return true;
7779 			}
7780 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
7781 				__func__);
7782 			return false;
7783 		}
7784 
7785 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
7786 		return false;
7787 	}
7788 
7789 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
7790 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
7791 			__func__);
7792 		return true;
7793 	}
7794 
7795 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
7796 	return false;
7797 }
7798 
7799 static void remove_stream(struct amdgpu_device *adev,
7800 			  struct amdgpu_crtc *acrtc,
7801 			  struct dc_stream_state *stream)
7802 {
7803 	/* this is the update mode case */
7804 
7805 	acrtc->otg_inst = -1;
7806 	acrtc->enabled = false;
7807 }
7808 
7809 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
7810 {
7811 
7812 	assert_spin_locked(&acrtc->base.dev->event_lock);
7813 	WARN_ON(acrtc->event);
7814 
7815 	acrtc->event = acrtc->base.state->event;
7816 
7817 	/* Set the flip status */
7818 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
7819 
7820 	/* Mark this event as consumed */
7821 	acrtc->base.state->event = NULL;
7822 
7823 	DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
7824 		     acrtc->crtc_id);
7825 }
7826 
7827 static void update_freesync_state_on_stream(
7828 	struct amdgpu_display_manager *dm,
7829 	struct dm_crtc_state *new_crtc_state,
7830 	struct dc_stream_state *new_stream,
7831 	struct dc_plane_state *surface,
7832 	u32 flip_timestamp_in_us)
7833 {
7834 	struct mod_vrr_params vrr_params;
7835 	struct dc_info_packet vrr_infopacket = {0};
7836 	struct amdgpu_device *adev = dm->adev;
7837 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7838 	unsigned long flags;
7839 	bool pack_sdp_v1_3 = false;
7840 	struct amdgpu_dm_connector *aconn;
7841 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
7842 
7843 	if (!new_stream)
7844 		return;
7845 
7846 	/*
7847 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
7848 	 * For now it's sufficient to just guard against these conditions.
7849 	 */
7850 
7851 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
7852 		return;
7853 
7854 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7855 	vrr_params = acrtc->dm_irq_params.vrr_params;
7856 
7857 	if (surface) {
7858 		mod_freesync_handle_preflip(
7859 			dm->freesync_module,
7860 			surface,
7861 			new_stream,
7862 			flip_timestamp_in_us,
7863 			&vrr_params);
7864 
7865 		if (adev->family < AMDGPU_FAMILY_AI &&
7866 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
7867 			mod_freesync_handle_v_update(dm->freesync_module,
7868 						     new_stream, &vrr_params);
7869 
7870 			/* Need to call this before the frame ends. */
7871 			dc_stream_adjust_vmin_vmax(dm->dc,
7872 						   new_crtc_state->stream,
7873 						   &vrr_params.adjust);
7874 		}
7875 	}
7876 
7877 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
7878 
7879 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
7880 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
7881 
7882 		if (aconn->vsdb_info.amd_vsdb_version == 1)
7883 			packet_type = PACKET_TYPE_FS_V1;
7884 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
7885 			packet_type = PACKET_TYPE_FS_V2;
7886 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
7887 			packet_type = PACKET_TYPE_FS_V3;
7888 
7889 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
7890 					&new_stream->adaptive_sync_infopacket);
7891 	}
7892 
7893 	mod_freesync_build_vrr_infopacket(
7894 		dm->freesync_module,
7895 		new_stream,
7896 		&vrr_params,
7897 		packet_type,
7898 		TRANSFER_FUNC_UNKNOWN,
7899 		&vrr_infopacket,
7900 		pack_sdp_v1_3);
7901 
7902 	new_crtc_state->freesync_vrr_info_changed |=
7903 		(memcmp(&new_crtc_state->vrr_infopacket,
7904 			&vrr_infopacket,
7905 			sizeof(vrr_infopacket)) != 0);
7906 
7907 	acrtc->dm_irq_params.vrr_params = vrr_params;
7908 	new_crtc_state->vrr_infopacket = vrr_infopacket;
7909 
7910 	new_stream->vrr_infopacket = vrr_infopacket;
7911 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
7912 
7913 	if (new_crtc_state->freesync_vrr_info_changed)
7914 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
7915 			      new_crtc_state->base.crtc->base.id,
7916 			      (int)new_crtc_state->base.vrr_enabled,
7917 			      (int)vrr_params.state);
7918 
7919 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7920 }
7921 
7922 static void update_stream_irq_parameters(
7923 	struct amdgpu_display_manager *dm,
7924 	struct dm_crtc_state *new_crtc_state)
7925 {
7926 	struct dc_stream_state *new_stream = new_crtc_state->stream;
7927 	struct mod_vrr_params vrr_params;
7928 	struct mod_freesync_config config = new_crtc_state->freesync_config;
7929 	struct amdgpu_device *adev = dm->adev;
7930 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7931 	unsigned long flags;
7932 
7933 	if (!new_stream)
7934 		return;
7935 
7936 	/*
7937 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
7938 	 * For now it's sufficient to just guard against these conditions.
7939 	 */
7940 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
7941 		return;
7942 
7943 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7944 	vrr_params = acrtc->dm_irq_params.vrr_params;
7945 
7946 	if (new_crtc_state->vrr_supported &&
7947 	    config.min_refresh_in_uhz &&
7948 	    config.max_refresh_in_uhz) {
7949 		/*
7950 		 * if freesync compatible mode was set, config.state will be set
7951 		 * in atomic check
7952 		 */
7953 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
7954 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
7955 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
7956 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
7957 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
7958 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
7959 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
7960 		} else {
7961 			config.state = new_crtc_state->base.vrr_enabled ?
7962 						     VRR_STATE_ACTIVE_VARIABLE :
7963 						     VRR_STATE_INACTIVE;
7964 		}
7965 	} else {
7966 		config.state = VRR_STATE_UNSUPPORTED;
7967 	}
7968 
7969 	mod_freesync_build_vrr_params(dm->freesync_module,
7970 				      new_stream,
7971 				      &config, &vrr_params);
7972 
7973 	new_crtc_state->freesync_config = config;
7974 	/* Copy state for access from DM IRQ handler */
7975 	acrtc->dm_irq_params.freesync_config = config;
7976 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
7977 	acrtc->dm_irq_params.vrr_params = vrr_params;
7978 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7979 }
7980 
7981 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
7982 					    struct dm_crtc_state *new_state)
7983 {
7984 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
7985 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
7986 
7987 	if (!old_vrr_active && new_vrr_active) {
7988 		/* Transition VRR inactive -> active:
7989 		 * While VRR is active, we must not disable vblank irq, as a
7990 		 * reenable after disable would compute bogus vblank/pflip
7991 		 * timestamps if it likely happened inside display front-porch.
7992 		 *
7993 		 * We also need vupdate irq for the actual core vblank handling
7994 		 * at end of vblank.
7995 		 */
7996 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
7997 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
7998 		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
7999 				 __func__, new_state->base.crtc->base.id);
8000 	} else if (old_vrr_active && !new_vrr_active) {
8001 		/* Transition VRR active -> inactive:
8002 		 * Allow vblank irq disable again for fixed refresh rate.
8003 		 */
8004 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
8005 		drm_crtc_vblank_put(new_state->base.crtc);
8006 		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
8007 				 __func__, new_state->base.crtc->base.id);
8008 	}
8009 }
8010 
8011 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
8012 {
8013 	struct drm_plane *plane;
8014 	struct drm_plane_state *old_plane_state;
8015 	int i;
8016 
8017 	/*
8018 	 * TODO: Make this per-stream so we don't issue redundant updates for
8019 	 * commits with multiple streams.
8020 	 */
8021 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
8022 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
8023 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
8024 }
8025 
8026 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
8027 {
8028 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
8029 
8030 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
8031 }
8032 
8033 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
8034 				    struct drm_device *dev,
8035 				    struct amdgpu_display_manager *dm,
8036 				    struct drm_crtc *pcrtc,
8037 				    bool wait_for_vblank)
8038 {
8039 	u32 i;
8040 	u64 timestamp_ns = ktime_get_ns();
8041 	struct drm_plane *plane;
8042 	struct drm_plane_state *old_plane_state, *new_plane_state;
8043 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
8044 	struct drm_crtc_state *new_pcrtc_state =
8045 			drm_atomic_get_new_crtc_state(state, pcrtc);
8046 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
8047 	struct dm_crtc_state *dm_old_crtc_state =
8048 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
8049 	int planes_count = 0, vpos, hpos;
8050 	unsigned long flags;
8051 	u32 target_vblank, last_flip_vblank;
8052 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
8053 	bool cursor_update = false;
8054 	bool pflip_present = false;
8055 	bool dirty_rects_changed = false;
8056 	struct {
8057 		struct dc_surface_update surface_updates[MAX_SURFACES];
8058 		struct dc_plane_info plane_infos[MAX_SURFACES];
8059 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
8060 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
8061 		struct dc_stream_update stream_update;
8062 	} *bundle;
8063 
8064 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
8065 
8066 	if (!bundle) {
8067 		dm_error("Failed to allocate update bundle\n");
8068 		goto cleanup;
8069 	}
8070 
8071 	/*
8072 	 * Disable the cursor first if we're disabling all the planes.
8073 	 * It'll remain on the screen after the planes are re-enabled
8074 	 * if we don't.
8075 	 */
8076 	if (acrtc_state->active_planes == 0)
8077 		amdgpu_dm_commit_cursors(state);
8078 
8079 	/* update planes when needed */
8080 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
8081 		struct drm_crtc *crtc = new_plane_state->crtc;
8082 		struct drm_crtc_state *new_crtc_state;
8083 		struct drm_framebuffer *fb = new_plane_state->fb;
8084 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
8085 		bool plane_needs_flip;
8086 		struct dc_plane_state *dc_plane;
8087 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
8088 
8089 		/* Cursor plane is handled after stream updates */
8090 		if (plane->type == DRM_PLANE_TYPE_CURSOR) {
8091 			if ((fb && crtc == pcrtc) ||
8092 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc))
8093 				cursor_update = true;
8094 
8095 			continue;
8096 		}
8097 
8098 		if (!fb || !crtc || pcrtc != crtc)
8099 			continue;
8100 
8101 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
8102 		if (!new_crtc_state->active)
8103 			continue;
8104 
8105 		dc_plane = dm_new_plane_state->dc_state;
8106 		if (!dc_plane)
8107 			continue;
8108 
8109 		bundle->surface_updates[planes_count].surface = dc_plane;
8110 		if (new_pcrtc_state->color_mgmt_changed) {
8111 			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
8112 			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
8113 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
8114 		}
8115 
8116 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
8117 				     &bundle->scaling_infos[planes_count]);
8118 
8119 		bundle->surface_updates[planes_count].scaling_info =
8120 			&bundle->scaling_infos[planes_count];
8121 
8122 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
8123 
8124 		pflip_present = pflip_present || plane_needs_flip;
8125 
8126 		if (!plane_needs_flip) {
8127 			planes_count += 1;
8128 			continue;
8129 		}
8130 
8131 		fill_dc_plane_info_and_addr(
8132 			dm->adev, new_plane_state,
8133 			afb->tiling_flags,
8134 			&bundle->plane_infos[planes_count],
8135 			&bundle->flip_addrs[planes_count].address,
8136 			afb->tmz_surface, false);
8137 
8138 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
8139 				 new_plane_state->plane->index,
8140 				 bundle->plane_infos[planes_count].dcc.enable);
8141 
8142 		bundle->surface_updates[planes_count].plane_info =
8143 			&bundle->plane_infos[planes_count];
8144 
8145 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
8146 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
8147 			fill_dc_dirty_rects(plane, old_plane_state,
8148 					    new_plane_state, new_crtc_state,
8149 					    &bundle->flip_addrs[planes_count],
8150 					    &dirty_rects_changed);
8151 
8152 			/*
8153 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
8154 			 * and enabled it again after dirty regions are stable to avoid video glitch.
8155 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
8156 			 * during the PSR-SU was disabled.
8157 			 */
8158 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
8159 			    acrtc_attach->dm_irq_params.allow_psr_entry &&
8160 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
8161 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
8162 #endif
8163 			    dirty_rects_changed) {
8164 				mutex_lock(&dm->dc_lock);
8165 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
8166 				timestamp_ns;
8167 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
8168 					amdgpu_dm_psr_disable(acrtc_state->stream);
8169 				mutex_unlock(&dm->dc_lock);
8170 			}
8171 		}
8172 
8173 		/*
8174 		 * Only allow immediate flips for fast updates that don't
8175 		 * change memory domain, FB pitch, DCC state, rotation or
8176 		 * mirroring.
8177 		 *
8178 		 * dm_crtc_helper_atomic_check() only accepts async flips with
8179 		 * fast updates.
8180 		 */
8181 		if (crtc->state->async_flip &&
8182 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
8183 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
8184 			drm_warn_once(state->dev,
8185 				      "[PLANE:%d:%s] async flip with non-fast update\n",
8186 				      plane->base.id, plane->name);
8187 
8188 		bundle->flip_addrs[planes_count].flip_immediate =
8189 			crtc->state->async_flip &&
8190 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
8191 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
8192 
8193 		timestamp_ns = ktime_get_ns();
8194 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
8195 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
8196 		bundle->surface_updates[planes_count].surface = dc_plane;
8197 
8198 		if (!bundle->surface_updates[planes_count].surface) {
8199 			DRM_ERROR("No surface for CRTC: id=%d\n",
8200 					acrtc_attach->crtc_id);
8201 			continue;
8202 		}
8203 
8204 		if (plane == pcrtc->primary)
8205 			update_freesync_state_on_stream(
8206 				dm,
8207 				acrtc_state,
8208 				acrtc_state->stream,
8209 				dc_plane,
8210 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
8211 
8212 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
8213 				 __func__,
8214 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
8215 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
8216 
8217 		planes_count += 1;
8218 
8219 	}
8220 
8221 	if (pflip_present) {
8222 		if (!vrr_active) {
8223 			/* Use old throttling in non-vrr fixed refresh rate mode
8224 			 * to keep flip scheduling based on target vblank counts
8225 			 * working in a backwards compatible way, e.g., for
8226 			 * clients using the GLX_OML_sync_control extension or
8227 			 * DRI3/Present extension with defined target_msc.
8228 			 */
8229 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
8230 		} else {
8231 			/* For variable refresh rate mode only:
8232 			 * Get vblank of last completed flip to avoid > 1 vrr
8233 			 * flips per video frame by use of throttling, but allow
8234 			 * flip programming anywhere in the possibly large
8235 			 * variable vrr vblank interval for fine-grained flip
8236 			 * timing control and more opportunity to avoid stutter
8237 			 * on late submission of flips.
8238 			 */
8239 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8240 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
8241 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8242 		}
8243 
8244 		target_vblank = last_flip_vblank + wait_for_vblank;
8245 
8246 		/*
8247 		 * Wait until we're out of the vertical blank period before the one
8248 		 * targeted by the flip
8249 		 */
8250 		while ((acrtc_attach->enabled &&
8251 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
8252 							    0, &vpos, &hpos, NULL,
8253 							    NULL, &pcrtc->hwmode)
8254 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
8255 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
8256 			(int)(target_vblank -
8257 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
8258 			usleep_range(1000, 1100);
8259 		}
8260 
8261 		/**
8262 		 * Prepare the flip event for the pageflip interrupt to handle.
8263 		 *
8264 		 * This only works in the case where we've already turned on the
8265 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
8266 		 * from 0 -> n planes we have to skip a hardware generated event
8267 		 * and rely on sending it from software.
8268 		 */
8269 		if (acrtc_attach->base.state->event &&
8270 		    acrtc_state->active_planes > 0) {
8271 			drm_crtc_vblank_get(pcrtc);
8272 
8273 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8274 
8275 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
8276 			prepare_flip_isr(acrtc_attach);
8277 
8278 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8279 		}
8280 
8281 		if (acrtc_state->stream) {
8282 			if (acrtc_state->freesync_vrr_info_changed)
8283 				bundle->stream_update.vrr_infopacket =
8284 					&acrtc_state->stream->vrr_infopacket;
8285 		}
8286 	} else if (cursor_update && acrtc_state->active_planes > 0 &&
8287 		   acrtc_attach->base.state->event) {
8288 		drm_crtc_vblank_get(pcrtc);
8289 
8290 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8291 
8292 		acrtc_attach->event = acrtc_attach->base.state->event;
8293 		acrtc_attach->base.state->event = NULL;
8294 
8295 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8296 	}
8297 
8298 	/* Update the planes if changed or disable if we don't have any. */
8299 	if ((planes_count || acrtc_state->active_planes == 0) &&
8300 		acrtc_state->stream) {
8301 		/*
8302 		 * If PSR or idle optimizations are enabled then flush out
8303 		 * any pending work before hardware programming.
8304 		 */
8305 		if (dm->vblank_control_workqueue)
8306 			flush_workqueue(dm->vblank_control_workqueue);
8307 
8308 		bundle->stream_update.stream = acrtc_state->stream;
8309 		if (new_pcrtc_state->mode_changed) {
8310 			bundle->stream_update.src = acrtc_state->stream->src;
8311 			bundle->stream_update.dst = acrtc_state->stream->dst;
8312 		}
8313 
8314 		if (new_pcrtc_state->color_mgmt_changed) {
8315 			/*
8316 			 * TODO: This isn't fully correct since we've actually
8317 			 * already modified the stream in place.
8318 			 */
8319 			bundle->stream_update.gamut_remap =
8320 				&acrtc_state->stream->gamut_remap_matrix;
8321 			bundle->stream_update.output_csc_transform =
8322 				&acrtc_state->stream->csc_color_matrix;
8323 			bundle->stream_update.out_transfer_func =
8324 				acrtc_state->stream->out_transfer_func;
8325 		}
8326 
8327 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
8328 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
8329 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
8330 
8331 		mutex_lock(&dm->dc_lock);
8332 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8333 				acrtc_state->stream->link->psr_settings.psr_allow_active)
8334 			amdgpu_dm_psr_disable(acrtc_state->stream);
8335 		mutex_unlock(&dm->dc_lock);
8336 
8337 		/*
8338 		 * If FreeSync state on the stream has changed then we need to
8339 		 * re-adjust the min/max bounds now that DC doesn't handle this
8340 		 * as part of commit.
8341 		 */
8342 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
8343 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8344 			dc_stream_adjust_vmin_vmax(
8345 				dm->dc, acrtc_state->stream,
8346 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
8347 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8348 		}
8349 		mutex_lock(&dm->dc_lock);
8350 		update_planes_and_stream_adapter(dm->dc,
8351 					 acrtc_state->update_type,
8352 					 planes_count,
8353 					 acrtc_state->stream,
8354 					 &bundle->stream_update,
8355 					 bundle->surface_updates);
8356 
8357 		/**
8358 		 * Enable or disable the interrupts on the backend.
8359 		 *
8360 		 * Most pipes are put into power gating when unused.
8361 		 *
8362 		 * When power gating is enabled on a pipe we lose the
8363 		 * interrupt enablement state when power gating is disabled.
8364 		 *
8365 		 * So we need to update the IRQ control state in hardware
8366 		 * whenever the pipe turns on (since it could be previously
8367 		 * power gated) or off (since some pipes can't be power gated
8368 		 * on some ASICs).
8369 		 */
8370 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
8371 			dm_update_pflip_irq_state(drm_to_adev(dev),
8372 						  acrtc_attach);
8373 
8374 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8375 				acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED &&
8376 				!acrtc_state->stream->link->psr_settings.psr_feature_enabled)
8377 			amdgpu_dm_link_setup_psr(acrtc_state->stream);
8378 
8379 		/* Decrement skip count when PSR is enabled and we're doing fast updates. */
8380 		if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
8381 		    acrtc_state->stream->link->psr_settings.psr_feature_enabled) {
8382 			struct amdgpu_dm_connector *aconn =
8383 				(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
8384 
8385 			if (aconn->psr_skip_count > 0)
8386 				aconn->psr_skip_count--;
8387 
8388 			/* Allow PSR when skip count is 0. */
8389 			acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count;
8390 
8391 			/*
8392 			 * If sink supports PSR SU, there is no need to rely on
8393 			 * a vblank event disable request to enable PSR. PSR SU
8394 			 * can be enabled immediately once OS demonstrates an
8395 			 * adequate number of fast atomic commits to notify KMD
8396 			 * of update events. See `vblank_control_worker()`.
8397 			 */
8398 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
8399 			    acrtc_attach->dm_irq_params.allow_psr_entry &&
8400 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
8401 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
8402 #endif
8403 			    !acrtc_state->stream->link->psr_settings.psr_allow_active &&
8404 			    (timestamp_ns -
8405 			    acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) >
8406 			    500000000)
8407 				amdgpu_dm_psr_enable(acrtc_state->stream);
8408 		} else {
8409 			acrtc_attach->dm_irq_params.allow_psr_entry = false;
8410 		}
8411 
8412 		mutex_unlock(&dm->dc_lock);
8413 	}
8414 
8415 	/*
8416 	 * Update cursor state *after* programming all the planes.
8417 	 * This avoids redundant programming in the case where we're going
8418 	 * to be disabling a single plane - those pipes are being disabled.
8419 	 */
8420 	if (acrtc_state->active_planes)
8421 		amdgpu_dm_commit_cursors(state);
8422 
8423 cleanup:
8424 	kfree(bundle);
8425 }
8426 
8427 static void amdgpu_dm_commit_audio(struct drm_device *dev,
8428 				   struct drm_atomic_state *state)
8429 {
8430 	struct amdgpu_device *adev = drm_to_adev(dev);
8431 	struct amdgpu_dm_connector *aconnector;
8432 	struct drm_connector *connector;
8433 	struct drm_connector_state *old_con_state, *new_con_state;
8434 	struct drm_crtc_state *new_crtc_state;
8435 	struct dm_crtc_state *new_dm_crtc_state;
8436 	const struct dc_stream_status *status;
8437 	int i, inst;
8438 
8439 	/* Notify device removals. */
8440 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8441 		if (old_con_state->crtc != new_con_state->crtc) {
8442 			/* CRTC changes require notification. */
8443 			goto notify;
8444 		}
8445 
8446 		if (!new_con_state->crtc)
8447 			continue;
8448 
8449 		new_crtc_state = drm_atomic_get_new_crtc_state(
8450 			state, new_con_state->crtc);
8451 
8452 		if (!new_crtc_state)
8453 			continue;
8454 
8455 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
8456 			continue;
8457 
8458 notify:
8459 		aconnector = to_amdgpu_dm_connector(connector);
8460 
8461 		mutex_lock(&adev->dm.audio_lock);
8462 		inst = aconnector->audio_inst;
8463 		aconnector->audio_inst = -1;
8464 		mutex_unlock(&adev->dm.audio_lock);
8465 
8466 		amdgpu_dm_audio_eld_notify(adev, inst);
8467 	}
8468 
8469 	/* Notify audio device additions. */
8470 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
8471 		if (!new_con_state->crtc)
8472 			continue;
8473 
8474 		new_crtc_state = drm_atomic_get_new_crtc_state(
8475 			state, new_con_state->crtc);
8476 
8477 		if (!new_crtc_state)
8478 			continue;
8479 
8480 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
8481 			continue;
8482 
8483 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
8484 		if (!new_dm_crtc_state->stream)
8485 			continue;
8486 
8487 		status = dc_stream_get_status(new_dm_crtc_state->stream);
8488 		if (!status)
8489 			continue;
8490 
8491 		aconnector = to_amdgpu_dm_connector(connector);
8492 
8493 		mutex_lock(&adev->dm.audio_lock);
8494 		inst = status->audio_inst;
8495 		aconnector->audio_inst = inst;
8496 		mutex_unlock(&adev->dm.audio_lock);
8497 
8498 		amdgpu_dm_audio_eld_notify(adev, inst);
8499 	}
8500 }
8501 
8502 /*
8503  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
8504  * @crtc_state: the DRM CRTC state
8505  * @stream_state: the DC stream state.
8506  *
8507  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
8508  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
8509  */
8510 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
8511 						struct dc_stream_state *stream_state)
8512 {
8513 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
8514 }
8515 
8516 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
8517 					struct dc_state *dc_state)
8518 {
8519 	struct drm_device *dev = state->dev;
8520 	struct amdgpu_device *adev = drm_to_adev(dev);
8521 	struct amdgpu_display_manager *dm = &adev->dm;
8522 	struct drm_crtc *crtc;
8523 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8524 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8525 	bool mode_set_reset_required = false;
8526 	u32 i;
8527 
8528 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
8529 				      new_crtc_state, i) {
8530 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8531 
8532 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8533 
8534 		if (old_crtc_state->active &&
8535 		    (!new_crtc_state->active ||
8536 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8537 			manage_dm_interrupts(adev, acrtc, false);
8538 			dc_stream_release(dm_old_crtc_state->stream);
8539 		}
8540 	}
8541 
8542 	drm_atomic_helper_calc_timestamping_constants(state);
8543 
8544 	/* update changed items */
8545 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8546 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8547 
8548 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8549 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8550 
8551 		drm_dbg_state(state->dev,
8552 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
8553 			acrtc->crtc_id,
8554 			new_crtc_state->enable,
8555 			new_crtc_state->active,
8556 			new_crtc_state->planes_changed,
8557 			new_crtc_state->mode_changed,
8558 			new_crtc_state->active_changed,
8559 			new_crtc_state->connectors_changed);
8560 
8561 		/* Disable cursor if disabling crtc */
8562 		if (old_crtc_state->active && !new_crtc_state->active) {
8563 			struct dc_cursor_position position;
8564 
8565 			memset(&position, 0, sizeof(position));
8566 			mutex_lock(&dm->dc_lock);
8567 			dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position);
8568 			mutex_unlock(&dm->dc_lock);
8569 		}
8570 
8571 		/* Copy all transient state flags into dc state */
8572 		if (dm_new_crtc_state->stream) {
8573 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
8574 							    dm_new_crtc_state->stream);
8575 		}
8576 
8577 		/* handles headless hotplug case, updating new_state and
8578 		 * aconnector as needed
8579 		 */
8580 
8581 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
8582 
8583 			DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
8584 
8585 			if (!dm_new_crtc_state->stream) {
8586 				/*
8587 				 * this could happen because of issues with
8588 				 * userspace notifications delivery.
8589 				 * In this case userspace tries to set mode on
8590 				 * display which is disconnected in fact.
8591 				 * dc_sink is NULL in this case on aconnector.
8592 				 * We expect reset mode will come soon.
8593 				 *
8594 				 * This can also happen when unplug is done
8595 				 * during resume sequence ended
8596 				 *
8597 				 * In this case, we want to pretend we still
8598 				 * have a sink to keep the pipe running so that
8599 				 * hw state is consistent with the sw state
8600 				 */
8601 				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
8602 						__func__, acrtc->base.base.id);
8603 				continue;
8604 			}
8605 
8606 			if (dm_old_crtc_state->stream)
8607 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8608 
8609 			pm_runtime_get_noresume(dev->dev);
8610 
8611 			acrtc->enabled = true;
8612 			acrtc->hw_mode = new_crtc_state->mode;
8613 			crtc->hwmode = new_crtc_state->mode;
8614 			mode_set_reset_required = true;
8615 		} else if (modereset_required(new_crtc_state)) {
8616 			DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
8617 			/* i.e. reset mode */
8618 			if (dm_old_crtc_state->stream)
8619 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8620 
8621 			mode_set_reset_required = true;
8622 		}
8623 	} /* for_each_crtc_in_state() */
8624 
8625 	/* if there mode set or reset, disable eDP PSR */
8626 	if (mode_set_reset_required) {
8627 		if (dm->vblank_control_workqueue)
8628 			flush_workqueue(dm->vblank_control_workqueue);
8629 
8630 		amdgpu_dm_psr_disable_all(dm);
8631 	}
8632 
8633 	dm_enable_per_frame_crtc_master_sync(dc_state);
8634 	mutex_lock(&dm->dc_lock);
8635 	WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count));
8636 
8637 	/* Allow idle optimization when vblank count is 0 for display off */
8638 	if (dm->active_vblank_irq_count == 0)
8639 		dc_allow_idle_optimizations(dm->dc, true);
8640 	mutex_unlock(&dm->dc_lock);
8641 
8642 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8643 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8644 
8645 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8646 
8647 		if (dm_new_crtc_state->stream != NULL) {
8648 			const struct dc_stream_status *status =
8649 					dc_stream_get_status(dm_new_crtc_state->stream);
8650 
8651 			if (!status)
8652 				status = dc_stream_get_status_from_state(dc_state,
8653 									 dm_new_crtc_state->stream);
8654 			if (!status)
8655 				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
8656 			else
8657 				acrtc->otg_inst = status->primary_otg_inst;
8658 		}
8659 	}
8660 }
8661 
8662 /**
8663  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
8664  * @state: The atomic state to commit
8665  *
8666  * This will tell DC to commit the constructed DC state from atomic_check,
8667  * programming the hardware. Any failures here implies a hardware failure, since
8668  * atomic check should have filtered anything non-kosher.
8669  */
8670 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
8671 {
8672 	struct drm_device *dev = state->dev;
8673 	struct amdgpu_device *adev = drm_to_adev(dev);
8674 	struct amdgpu_display_manager *dm = &adev->dm;
8675 	struct dm_atomic_state *dm_state;
8676 	struct dc_state *dc_state = NULL;
8677 	u32 i, j;
8678 	struct drm_crtc *crtc;
8679 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8680 	unsigned long flags;
8681 	bool wait_for_vblank = true;
8682 	struct drm_connector *connector;
8683 	struct drm_connector_state *old_con_state, *new_con_state;
8684 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8685 	int crtc_disable_count = 0;
8686 
8687 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
8688 
8689 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
8690 	drm_dp_mst_atomic_wait_for_dependencies(state);
8691 
8692 	dm_state = dm_atomic_get_new_state(state);
8693 	if (dm_state && dm_state->context) {
8694 		dc_state = dm_state->context;
8695 		amdgpu_dm_commit_streams(state, dc_state);
8696 	}
8697 
8698 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8699 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8700 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8701 		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8702 
8703 		if (!adev->dm.hdcp_workqueue)
8704 			continue;
8705 
8706 		pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i);
8707 
8708 		if (!connector)
8709 			continue;
8710 
8711 		pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
8712 			connector->index, connector->status, connector->dpms);
8713 		pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
8714 			old_con_state->content_protection, new_con_state->content_protection);
8715 
8716 		if (aconnector->dc_sink) {
8717 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
8718 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
8719 				pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n",
8720 				aconnector->dc_sink->edid_caps.display_name);
8721 			}
8722 		}
8723 
8724 		new_crtc_state = NULL;
8725 		old_crtc_state = NULL;
8726 
8727 		if (acrtc) {
8728 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8729 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8730 		}
8731 
8732 		if (old_crtc_state)
8733 			pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8734 			old_crtc_state->enable,
8735 			old_crtc_state->active,
8736 			old_crtc_state->mode_changed,
8737 			old_crtc_state->active_changed,
8738 			old_crtc_state->connectors_changed);
8739 
8740 		if (new_crtc_state)
8741 			pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8742 			new_crtc_state->enable,
8743 			new_crtc_state->active,
8744 			new_crtc_state->mode_changed,
8745 			new_crtc_state->active_changed,
8746 			new_crtc_state->connectors_changed);
8747 	}
8748 
8749 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8750 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8751 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8752 		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8753 
8754 		if (!adev->dm.hdcp_workqueue)
8755 			continue;
8756 
8757 		new_crtc_state = NULL;
8758 		old_crtc_state = NULL;
8759 
8760 		if (acrtc) {
8761 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8762 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8763 		}
8764 
8765 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8766 
8767 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
8768 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
8769 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
8770 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8771 			dm_new_con_state->update_hdcp = true;
8772 			continue;
8773 		}
8774 
8775 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
8776 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
8777 			/* when display is unplugged from mst hub, connctor will
8778 			 * be destroyed within dm_dp_mst_connector_destroy. connector
8779 			 * hdcp perperties, like type, undesired, desired, enabled,
8780 			 * will be lost. So, save hdcp properties into hdcp_work within
8781 			 * amdgpu_dm_atomic_commit_tail. if the same display is
8782 			 * plugged back with same display index, its hdcp properties
8783 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
8784 			 */
8785 
8786 			bool enable_encryption = false;
8787 
8788 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
8789 				enable_encryption = true;
8790 
8791 			if (aconnector->dc_link && aconnector->dc_sink &&
8792 				aconnector->dc_link->type == dc_connection_mst_branch) {
8793 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
8794 				struct hdcp_workqueue *hdcp_w =
8795 					&hdcp_work[aconnector->dc_link->link_index];
8796 
8797 				hdcp_w->hdcp_content_type[connector->index] =
8798 					new_con_state->hdcp_content_type;
8799 				hdcp_w->content_protection[connector->index] =
8800 					new_con_state->content_protection;
8801 			}
8802 
8803 			if (new_crtc_state && new_crtc_state->mode_changed &&
8804 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
8805 				enable_encryption = true;
8806 
8807 			DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
8808 
8809 			hdcp_update_display(
8810 				adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
8811 				new_con_state->hdcp_content_type, enable_encryption);
8812 		}
8813 	}
8814 
8815 	/* Handle connector state changes */
8816 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8817 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8818 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
8819 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8820 		struct dc_surface_update *dummy_updates;
8821 		struct dc_stream_update stream_update;
8822 		struct dc_info_packet hdr_packet;
8823 		struct dc_stream_status *status = NULL;
8824 		bool abm_changed, hdr_changed, scaling_changed;
8825 
8826 		memset(&stream_update, 0, sizeof(stream_update));
8827 
8828 		if (acrtc) {
8829 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8830 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8831 		}
8832 
8833 		/* Skip any modesets/resets */
8834 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
8835 			continue;
8836 
8837 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8838 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8839 
8840 		scaling_changed = is_scaling_state_different(dm_new_con_state,
8841 							     dm_old_con_state);
8842 
8843 		abm_changed = dm_new_crtc_state->abm_level !=
8844 			      dm_old_crtc_state->abm_level;
8845 
8846 		hdr_changed =
8847 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
8848 
8849 		if (!scaling_changed && !abm_changed && !hdr_changed)
8850 			continue;
8851 
8852 		stream_update.stream = dm_new_crtc_state->stream;
8853 		if (scaling_changed) {
8854 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
8855 					dm_new_con_state, dm_new_crtc_state->stream);
8856 
8857 			stream_update.src = dm_new_crtc_state->stream->src;
8858 			stream_update.dst = dm_new_crtc_state->stream->dst;
8859 		}
8860 
8861 		if (abm_changed) {
8862 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
8863 
8864 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
8865 		}
8866 
8867 		if (hdr_changed) {
8868 			fill_hdr_info_packet(new_con_state, &hdr_packet);
8869 			stream_update.hdr_static_metadata = &hdr_packet;
8870 		}
8871 
8872 		status = dc_stream_get_status(dm_new_crtc_state->stream);
8873 
8874 		if (WARN_ON(!status))
8875 			continue;
8876 
8877 		WARN_ON(!status->plane_count);
8878 
8879 		/*
8880 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
8881 		 * Here we create an empty update on each plane.
8882 		 * To fix this, DC should permit updating only stream properties.
8883 		 */
8884 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC);
8885 		for (j = 0; j < status->plane_count; j++)
8886 			dummy_updates[j].surface = status->plane_states[0];
8887 
8888 
8889 		mutex_lock(&dm->dc_lock);
8890 		dc_update_planes_and_stream(dm->dc,
8891 					    dummy_updates,
8892 					    status->plane_count,
8893 					    dm_new_crtc_state->stream,
8894 					    &stream_update);
8895 		mutex_unlock(&dm->dc_lock);
8896 		kfree(dummy_updates);
8897 	}
8898 
8899 	/**
8900 	 * Enable interrupts for CRTCs that are newly enabled or went through
8901 	 * a modeset. It was intentionally deferred until after the front end
8902 	 * state was modified to wait until the OTG was on and so the IRQ
8903 	 * handlers didn't access stale or invalid state.
8904 	 */
8905 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8906 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8907 #ifdef CONFIG_DEBUG_FS
8908 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
8909 #endif
8910 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
8911 		if (old_crtc_state->active && !new_crtc_state->active)
8912 			crtc_disable_count++;
8913 
8914 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8915 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8916 
8917 		/* For freesync config update on crtc state and params for irq */
8918 		update_stream_irq_parameters(dm, dm_new_crtc_state);
8919 
8920 #ifdef CONFIG_DEBUG_FS
8921 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8922 		cur_crc_src = acrtc->dm_irq_params.crc_src;
8923 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8924 #endif
8925 
8926 		if (new_crtc_state->active &&
8927 		    (!old_crtc_state->active ||
8928 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8929 			dc_stream_retain(dm_new_crtc_state->stream);
8930 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
8931 			manage_dm_interrupts(adev, acrtc, true);
8932 		}
8933 		/* Handle vrr on->off / off->on transitions */
8934 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
8935 
8936 #ifdef CONFIG_DEBUG_FS
8937 		if (new_crtc_state->active &&
8938 		    (!old_crtc_state->active ||
8939 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8940 			/**
8941 			 * Frontend may have changed so reapply the CRC capture
8942 			 * settings for the stream.
8943 			 */
8944 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
8945 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
8946 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
8947 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8948 					acrtc->dm_irq_params.window_param.update_win = true;
8949 
8950 					/**
8951 					 * It takes 2 frames for HW to stably generate CRC when
8952 					 * resuming from suspend, so we set skip_frame_cnt 2.
8953 					 */
8954 					acrtc->dm_irq_params.window_param.skip_frame_cnt = 2;
8955 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8956 				}
8957 #endif
8958 				if (amdgpu_dm_crtc_configure_crc_source(
8959 					crtc, dm_new_crtc_state, cur_crc_src))
8960 					DRM_DEBUG_DRIVER("Failed to configure crc source");
8961 			}
8962 		}
8963 #endif
8964 	}
8965 
8966 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
8967 		if (new_crtc_state->async_flip)
8968 			wait_for_vblank = false;
8969 
8970 	/* update planes when needed per crtc*/
8971 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
8972 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8973 
8974 		if (dm_new_crtc_state->stream)
8975 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
8976 	}
8977 
8978 	/* Update audio instances for each connector. */
8979 	amdgpu_dm_commit_audio(dev, state);
8980 
8981 	/* restore the backlight level */
8982 	for (i = 0; i < dm->num_of_edps; i++) {
8983 		if (dm->backlight_dev[i] &&
8984 		    (dm->actual_brightness[i] != dm->brightness[i]))
8985 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
8986 	}
8987 
8988 	/*
8989 	 * send vblank event on all events not handled in flip and
8990 	 * mark consumed event for drm_atomic_helper_commit_hw_done
8991 	 */
8992 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8993 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8994 
8995 		if (new_crtc_state->event)
8996 			drm_send_event_locked(dev, &new_crtc_state->event->base);
8997 
8998 		new_crtc_state->event = NULL;
8999 	}
9000 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9001 
9002 	/* Signal HW programming completion */
9003 	drm_atomic_helper_commit_hw_done(state);
9004 
9005 	if (wait_for_vblank)
9006 		drm_atomic_helper_wait_for_flip_done(dev, state);
9007 
9008 	drm_atomic_helper_cleanup_planes(dev, state);
9009 
9010 	/* Don't free the memory if we are hitting this as part of suspend.
9011 	 * This way we don't free any memory during suspend; see
9012 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
9013 	 * non-suspend modeset or when the driver is torn down.
9014 	 */
9015 	if (!adev->in_suspend) {
9016 		/* return the stolen vga memory back to VRAM */
9017 		if (!adev->mman.keep_stolen_vga_memory)
9018 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
9019 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
9020 	}
9021 
9022 	/*
9023 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
9024 	 * so we can put the GPU into runtime suspend if we're not driving any
9025 	 * displays anymore
9026 	 */
9027 	for (i = 0; i < crtc_disable_count; i++)
9028 		pm_runtime_put_autosuspend(dev->dev);
9029 	pm_runtime_mark_last_busy(dev->dev);
9030 }
9031 
9032 static int dm_force_atomic_commit(struct drm_connector *connector)
9033 {
9034 	int ret = 0;
9035 	struct drm_device *ddev = connector->dev;
9036 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
9037 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
9038 	struct drm_plane *plane = disconnected_acrtc->base.primary;
9039 	struct drm_connector_state *conn_state;
9040 	struct drm_crtc_state *crtc_state;
9041 	struct drm_plane_state *plane_state;
9042 
9043 	if (!state)
9044 		return -ENOMEM;
9045 
9046 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
9047 
9048 	/* Construct an atomic state to restore previous display setting */
9049 
9050 	/*
9051 	 * Attach connectors to drm_atomic_state
9052 	 */
9053 	conn_state = drm_atomic_get_connector_state(state, connector);
9054 
9055 	ret = PTR_ERR_OR_ZERO(conn_state);
9056 	if (ret)
9057 		goto out;
9058 
9059 	/* Attach crtc to drm_atomic_state*/
9060 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
9061 
9062 	ret = PTR_ERR_OR_ZERO(crtc_state);
9063 	if (ret)
9064 		goto out;
9065 
9066 	/* force a restore */
9067 	crtc_state->mode_changed = true;
9068 
9069 	/* Attach plane to drm_atomic_state */
9070 	plane_state = drm_atomic_get_plane_state(state, plane);
9071 
9072 	ret = PTR_ERR_OR_ZERO(plane_state);
9073 	if (ret)
9074 		goto out;
9075 
9076 	/* Call commit internally with the state we just constructed */
9077 	ret = drm_atomic_commit(state);
9078 
9079 out:
9080 	drm_atomic_state_put(state);
9081 	if (ret)
9082 		DRM_ERROR("Restoring old state failed with %i\n", ret);
9083 
9084 	return ret;
9085 }
9086 
9087 /*
9088  * This function handles all cases when set mode does not come upon hotplug.
9089  * This includes when a display is unplugged then plugged back into the
9090  * same port and when running without usermode desktop manager supprot
9091  */
9092 void dm_restore_drm_connector_state(struct drm_device *dev,
9093 				    struct drm_connector *connector)
9094 {
9095 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
9096 	struct amdgpu_crtc *disconnected_acrtc;
9097 	struct dm_crtc_state *acrtc_state;
9098 
9099 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
9100 		return;
9101 
9102 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
9103 	if (!disconnected_acrtc)
9104 		return;
9105 
9106 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
9107 	if (!acrtc_state->stream)
9108 		return;
9109 
9110 	/*
9111 	 * If the previous sink is not released and different from the current,
9112 	 * we deduce we are in a state where we can not rely on usermode call
9113 	 * to turn on the display, so we do it here
9114 	 */
9115 	if (acrtc_state->stream->sink != aconnector->dc_sink)
9116 		dm_force_atomic_commit(&aconnector->base);
9117 }
9118 
9119 /*
9120  * Grabs all modesetting locks to serialize against any blocking commits,
9121  * Waits for completion of all non blocking commits.
9122  */
9123 static int do_aquire_global_lock(struct drm_device *dev,
9124 				 struct drm_atomic_state *state)
9125 {
9126 	struct drm_crtc *crtc;
9127 	struct drm_crtc_commit *commit;
9128 	long ret;
9129 
9130 	/*
9131 	 * Adding all modeset locks to aquire_ctx will
9132 	 * ensure that when the framework release it the
9133 	 * extra locks we are locking here will get released to
9134 	 */
9135 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
9136 	if (ret)
9137 		return ret;
9138 
9139 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9140 		spin_lock(&crtc->commit_lock);
9141 		commit = list_first_entry_or_null(&crtc->commit_list,
9142 				struct drm_crtc_commit, commit_entry);
9143 		if (commit)
9144 			drm_crtc_commit_get(commit);
9145 		spin_unlock(&crtc->commit_lock);
9146 
9147 		if (!commit)
9148 			continue;
9149 
9150 		/*
9151 		 * Make sure all pending HW programming completed and
9152 		 * page flips done
9153 		 */
9154 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
9155 
9156 		if (ret > 0)
9157 			ret = wait_for_completion_interruptible_timeout(
9158 					&commit->flip_done, 10*HZ);
9159 
9160 		if (ret == 0)
9161 			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done timed out\n",
9162 				  crtc->base.id, crtc->name);
9163 
9164 		drm_crtc_commit_put(commit);
9165 	}
9166 
9167 	return ret < 0 ? ret : 0;
9168 }
9169 
9170 static void get_freesync_config_for_crtc(
9171 	struct dm_crtc_state *new_crtc_state,
9172 	struct dm_connector_state *new_con_state)
9173 {
9174 	struct mod_freesync_config config = {0};
9175 	struct amdgpu_dm_connector *aconnector =
9176 			to_amdgpu_dm_connector(new_con_state->base.connector);
9177 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
9178 	int vrefresh = drm_mode_vrefresh(mode);
9179 	bool fs_vid_mode = false;
9180 
9181 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
9182 					vrefresh >= aconnector->min_vfreq &&
9183 					vrefresh <= aconnector->max_vfreq;
9184 
9185 	if (new_crtc_state->vrr_supported) {
9186 		new_crtc_state->stream->ignore_msa_timing_param = true;
9187 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
9188 
9189 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
9190 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
9191 		config.vsif_supported = true;
9192 		config.btr = true;
9193 
9194 		if (fs_vid_mode) {
9195 			config.state = VRR_STATE_ACTIVE_FIXED;
9196 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
9197 			goto out;
9198 		} else if (new_crtc_state->base.vrr_enabled) {
9199 			config.state = VRR_STATE_ACTIVE_VARIABLE;
9200 		} else {
9201 			config.state = VRR_STATE_INACTIVE;
9202 		}
9203 	}
9204 out:
9205 	new_crtc_state->freesync_config = config;
9206 }
9207 
9208 static void reset_freesync_config_for_crtc(
9209 	struct dm_crtc_state *new_crtc_state)
9210 {
9211 	new_crtc_state->vrr_supported = false;
9212 
9213 	memset(&new_crtc_state->vrr_infopacket, 0,
9214 	       sizeof(new_crtc_state->vrr_infopacket));
9215 }
9216 
9217 static bool
9218 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
9219 				 struct drm_crtc_state *new_crtc_state)
9220 {
9221 	const struct drm_display_mode *old_mode, *new_mode;
9222 
9223 	if (!old_crtc_state || !new_crtc_state)
9224 		return false;
9225 
9226 	old_mode = &old_crtc_state->mode;
9227 	new_mode = &new_crtc_state->mode;
9228 
9229 	if (old_mode->clock       == new_mode->clock &&
9230 	    old_mode->hdisplay    == new_mode->hdisplay &&
9231 	    old_mode->vdisplay    == new_mode->vdisplay &&
9232 	    old_mode->htotal      == new_mode->htotal &&
9233 	    old_mode->vtotal      != new_mode->vtotal &&
9234 	    old_mode->hsync_start == new_mode->hsync_start &&
9235 	    old_mode->vsync_start != new_mode->vsync_start &&
9236 	    old_mode->hsync_end   == new_mode->hsync_end &&
9237 	    old_mode->vsync_end   != new_mode->vsync_end &&
9238 	    old_mode->hskew       == new_mode->hskew &&
9239 	    old_mode->vscan       == new_mode->vscan &&
9240 	    (old_mode->vsync_end - old_mode->vsync_start) ==
9241 	    (new_mode->vsync_end - new_mode->vsync_start))
9242 		return true;
9243 
9244 	return false;
9245 }
9246 
9247 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
9248 {
9249 	u64 num, den, res;
9250 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
9251 
9252 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
9253 
9254 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
9255 	den = (unsigned long long)new_crtc_state->mode.htotal *
9256 	      (unsigned long long)new_crtc_state->mode.vtotal;
9257 
9258 	res = div_u64(num, den);
9259 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
9260 }
9261 
9262 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
9263 			 struct drm_atomic_state *state,
9264 			 struct drm_crtc *crtc,
9265 			 struct drm_crtc_state *old_crtc_state,
9266 			 struct drm_crtc_state *new_crtc_state,
9267 			 bool enable,
9268 			 bool *lock_and_validation_needed)
9269 {
9270 	struct dm_atomic_state *dm_state = NULL;
9271 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9272 	struct dc_stream_state *new_stream;
9273 	int ret = 0;
9274 
9275 	/*
9276 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
9277 	 * update changed items
9278 	 */
9279 	struct amdgpu_crtc *acrtc = NULL;
9280 	struct amdgpu_dm_connector *aconnector = NULL;
9281 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
9282 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
9283 
9284 	new_stream = NULL;
9285 
9286 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9287 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9288 	acrtc = to_amdgpu_crtc(crtc);
9289 	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
9290 
9291 	/* TODO This hack should go away */
9292 	if (aconnector && enable) {
9293 		/* Make sure fake sink is created in plug-in scenario */
9294 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
9295 							    &aconnector->base);
9296 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
9297 							    &aconnector->base);
9298 
9299 		if (IS_ERR(drm_new_conn_state)) {
9300 			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
9301 			goto fail;
9302 		}
9303 
9304 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
9305 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
9306 
9307 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9308 			goto skip_modeset;
9309 
9310 		new_stream = create_validate_stream_for_sink(aconnector,
9311 							     &new_crtc_state->mode,
9312 							     dm_new_conn_state,
9313 							     dm_old_crtc_state->stream);
9314 
9315 		/*
9316 		 * we can have no stream on ACTION_SET if a display
9317 		 * was disconnected during S3, in this case it is not an
9318 		 * error, the OS will be updated after detection, and
9319 		 * will do the right thing on next atomic commit
9320 		 */
9321 
9322 		if (!new_stream) {
9323 			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
9324 					__func__, acrtc->base.base.id);
9325 			ret = -ENOMEM;
9326 			goto fail;
9327 		}
9328 
9329 		/*
9330 		 * TODO: Check VSDB bits to decide whether this should
9331 		 * be enabled or not.
9332 		 */
9333 		new_stream->triggered_crtc_reset.enabled =
9334 			dm->force_timing_sync;
9335 
9336 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
9337 
9338 		ret = fill_hdr_info_packet(drm_new_conn_state,
9339 					   &new_stream->hdr_static_metadata);
9340 		if (ret)
9341 			goto fail;
9342 
9343 		/*
9344 		 * If we already removed the old stream from the context
9345 		 * (and set the new stream to NULL) then we can't reuse
9346 		 * the old stream even if the stream and scaling are unchanged.
9347 		 * We'll hit the BUG_ON and black screen.
9348 		 *
9349 		 * TODO: Refactor this function to allow this check to work
9350 		 * in all conditions.
9351 		 */
9352 		if (dm_new_crtc_state->stream &&
9353 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
9354 			goto skip_modeset;
9355 
9356 		if (dm_new_crtc_state->stream &&
9357 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
9358 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
9359 			new_crtc_state->mode_changed = false;
9360 			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
9361 					 new_crtc_state->mode_changed);
9362 		}
9363 	}
9364 
9365 	/* mode_changed flag may get updated above, need to check again */
9366 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9367 		goto skip_modeset;
9368 
9369 	drm_dbg_state(state->dev,
9370 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
9371 		acrtc->crtc_id,
9372 		new_crtc_state->enable,
9373 		new_crtc_state->active,
9374 		new_crtc_state->planes_changed,
9375 		new_crtc_state->mode_changed,
9376 		new_crtc_state->active_changed,
9377 		new_crtc_state->connectors_changed);
9378 
9379 	/* Remove stream for any changed/disabled CRTC */
9380 	if (!enable) {
9381 
9382 		if (!dm_old_crtc_state->stream)
9383 			goto skip_modeset;
9384 
9385 		/* Unset freesync video if it was active before */
9386 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
9387 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
9388 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
9389 		}
9390 
9391 		/* Now check if we should set freesync video mode */
9392 		if (dm_new_crtc_state->stream &&
9393 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
9394 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
9395 		    is_timing_unchanged_for_freesync(new_crtc_state,
9396 						     old_crtc_state)) {
9397 			new_crtc_state->mode_changed = false;
9398 			DRM_DEBUG_DRIVER(
9399 				"Mode change not required for front porch change, setting mode_changed to %d",
9400 				new_crtc_state->mode_changed);
9401 
9402 			set_freesync_fixed_config(dm_new_crtc_state);
9403 
9404 			goto skip_modeset;
9405 		} else if (aconnector &&
9406 			   is_freesync_video_mode(&new_crtc_state->mode,
9407 						  aconnector)) {
9408 			struct drm_display_mode *high_mode;
9409 
9410 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
9411 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
9412 				set_freesync_fixed_config(dm_new_crtc_state);
9413 		}
9414 
9415 		ret = dm_atomic_get_state(state, &dm_state);
9416 		if (ret)
9417 			goto fail;
9418 
9419 		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
9420 				crtc->base.id);
9421 
9422 		/* i.e. reset mode */
9423 		if (dc_remove_stream_from_ctx(
9424 				dm->dc,
9425 				dm_state->context,
9426 				dm_old_crtc_state->stream) != DC_OK) {
9427 			ret = -EINVAL;
9428 			goto fail;
9429 		}
9430 
9431 		dc_stream_release(dm_old_crtc_state->stream);
9432 		dm_new_crtc_state->stream = NULL;
9433 
9434 		reset_freesync_config_for_crtc(dm_new_crtc_state);
9435 
9436 		*lock_and_validation_needed = true;
9437 
9438 	} else {/* Add stream for any updated/enabled CRTC */
9439 		/*
9440 		 * Quick fix to prevent NULL pointer on new_stream when
9441 		 * added MST connectors not found in existing crtc_state in the chained mode
9442 		 * TODO: need to dig out the root cause of that
9443 		 */
9444 		if (!aconnector)
9445 			goto skip_modeset;
9446 
9447 		if (modereset_required(new_crtc_state))
9448 			goto skip_modeset;
9449 
9450 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
9451 				     dm_old_crtc_state->stream)) {
9452 
9453 			WARN_ON(dm_new_crtc_state->stream);
9454 
9455 			ret = dm_atomic_get_state(state, &dm_state);
9456 			if (ret)
9457 				goto fail;
9458 
9459 			dm_new_crtc_state->stream = new_stream;
9460 
9461 			dc_stream_retain(new_stream);
9462 
9463 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
9464 					 crtc->base.id);
9465 
9466 			if (dc_add_stream_to_ctx(
9467 					dm->dc,
9468 					dm_state->context,
9469 					dm_new_crtc_state->stream) != DC_OK) {
9470 				ret = -EINVAL;
9471 				goto fail;
9472 			}
9473 
9474 			*lock_and_validation_needed = true;
9475 		}
9476 	}
9477 
9478 skip_modeset:
9479 	/* Release extra reference */
9480 	if (new_stream)
9481 		dc_stream_release(new_stream);
9482 
9483 	/*
9484 	 * We want to do dc stream updates that do not require a
9485 	 * full modeset below.
9486 	 */
9487 	if (!(enable && aconnector && new_crtc_state->active))
9488 		return 0;
9489 	/*
9490 	 * Given above conditions, the dc state cannot be NULL because:
9491 	 * 1. We're in the process of enabling CRTCs (just been added
9492 	 *    to the dc context, or already is on the context)
9493 	 * 2. Has a valid connector attached, and
9494 	 * 3. Is currently active and enabled.
9495 	 * => The dc stream state currently exists.
9496 	 */
9497 	BUG_ON(dm_new_crtc_state->stream == NULL);
9498 
9499 	/* Scaling or underscan settings */
9500 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
9501 				drm_atomic_crtc_needs_modeset(new_crtc_state))
9502 		update_stream_scaling_settings(
9503 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
9504 
9505 	/* ABM settings */
9506 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
9507 
9508 	/*
9509 	 * Color management settings. We also update color properties
9510 	 * when a modeset is needed, to ensure it gets reprogrammed.
9511 	 */
9512 	if (dm_new_crtc_state->base.color_mgmt_changed ||
9513 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
9514 		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
9515 		if (ret)
9516 			goto fail;
9517 	}
9518 
9519 	/* Update Freesync settings. */
9520 	get_freesync_config_for_crtc(dm_new_crtc_state,
9521 				     dm_new_conn_state);
9522 
9523 	return ret;
9524 
9525 fail:
9526 	if (new_stream)
9527 		dc_stream_release(new_stream);
9528 	return ret;
9529 }
9530 
9531 static bool should_reset_plane(struct drm_atomic_state *state,
9532 			       struct drm_plane *plane,
9533 			       struct drm_plane_state *old_plane_state,
9534 			       struct drm_plane_state *new_plane_state)
9535 {
9536 	struct drm_plane *other;
9537 	struct drm_plane_state *old_other_state, *new_other_state;
9538 	struct drm_crtc_state *new_crtc_state;
9539 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9540 	int i;
9541 
9542 	/*
9543 	 * TODO: Remove this hack for all asics once it proves that the
9544 	 * fast updates works fine on DCN3.2+.
9545 	 */
9546 	if (adev->ip_versions[DCE_HWIP][0] < IP_VERSION(3, 2, 0) && state->allow_modeset)
9547 		return true;
9548 
9549 	/* Exit early if we know that we're adding or removing the plane. */
9550 	if (old_plane_state->crtc != new_plane_state->crtc)
9551 		return true;
9552 
9553 	/* old crtc == new_crtc == NULL, plane not in context. */
9554 	if (!new_plane_state->crtc)
9555 		return false;
9556 
9557 	new_crtc_state =
9558 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
9559 
9560 	if (!new_crtc_state)
9561 		return true;
9562 
9563 	/* CRTC Degamma changes currently require us to recreate planes. */
9564 	if (new_crtc_state->color_mgmt_changed)
9565 		return true;
9566 
9567 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
9568 		return true;
9569 
9570 	/*
9571 	 * If there are any new primary or overlay planes being added or
9572 	 * removed then the z-order can potentially change. To ensure
9573 	 * correct z-order and pipe acquisition the current DC architecture
9574 	 * requires us to remove and recreate all existing planes.
9575 	 *
9576 	 * TODO: Come up with a more elegant solution for this.
9577 	 */
9578 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
9579 		struct amdgpu_framebuffer *old_afb, *new_afb;
9580 
9581 		if (other->type == DRM_PLANE_TYPE_CURSOR)
9582 			continue;
9583 
9584 		if (old_other_state->crtc != new_plane_state->crtc &&
9585 		    new_other_state->crtc != new_plane_state->crtc)
9586 			continue;
9587 
9588 		if (old_other_state->crtc != new_other_state->crtc)
9589 			return true;
9590 
9591 		/* Src/dst size and scaling updates. */
9592 		if (old_other_state->src_w != new_other_state->src_w ||
9593 		    old_other_state->src_h != new_other_state->src_h ||
9594 		    old_other_state->crtc_w != new_other_state->crtc_w ||
9595 		    old_other_state->crtc_h != new_other_state->crtc_h)
9596 			return true;
9597 
9598 		/* Rotation / mirroring updates. */
9599 		if (old_other_state->rotation != new_other_state->rotation)
9600 			return true;
9601 
9602 		/* Blending updates. */
9603 		if (old_other_state->pixel_blend_mode !=
9604 		    new_other_state->pixel_blend_mode)
9605 			return true;
9606 
9607 		/* Alpha updates. */
9608 		if (old_other_state->alpha != new_other_state->alpha)
9609 			return true;
9610 
9611 		/* Colorspace changes. */
9612 		if (old_other_state->color_range != new_other_state->color_range ||
9613 		    old_other_state->color_encoding != new_other_state->color_encoding)
9614 			return true;
9615 
9616 		/* Framebuffer checks fall at the end. */
9617 		if (!old_other_state->fb || !new_other_state->fb)
9618 			continue;
9619 
9620 		/* Pixel format changes can require bandwidth updates. */
9621 		if (old_other_state->fb->format != new_other_state->fb->format)
9622 			return true;
9623 
9624 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
9625 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
9626 
9627 		/* Tiling and DCC changes also require bandwidth updates. */
9628 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
9629 		    old_afb->base.modifier != new_afb->base.modifier)
9630 			return true;
9631 	}
9632 
9633 	return false;
9634 }
9635 
9636 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
9637 			      struct drm_plane_state *new_plane_state,
9638 			      struct drm_framebuffer *fb)
9639 {
9640 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
9641 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
9642 	unsigned int pitch;
9643 	bool linear;
9644 
9645 	if (fb->width > new_acrtc->max_cursor_width ||
9646 	    fb->height > new_acrtc->max_cursor_height) {
9647 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
9648 				 new_plane_state->fb->width,
9649 				 new_plane_state->fb->height);
9650 		return -EINVAL;
9651 	}
9652 	if (new_plane_state->src_w != fb->width << 16 ||
9653 	    new_plane_state->src_h != fb->height << 16) {
9654 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
9655 		return -EINVAL;
9656 	}
9657 
9658 	/* Pitch in pixels */
9659 	pitch = fb->pitches[0] / fb->format->cpp[0];
9660 
9661 	if (fb->width != pitch) {
9662 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
9663 				 fb->width, pitch);
9664 		return -EINVAL;
9665 	}
9666 
9667 	switch (pitch) {
9668 	case 64:
9669 	case 128:
9670 	case 256:
9671 		/* FB pitch is supported by cursor plane */
9672 		break;
9673 	default:
9674 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
9675 		return -EINVAL;
9676 	}
9677 
9678 	/* Core DRM takes care of checking FB modifiers, so we only need to
9679 	 * check tiling flags when the FB doesn't have a modifier.
9680 	 */
9681 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
9682 		if (adev->family < AMDGPU_FAMILY_AI) {
9683 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
9684 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
9685 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
9686 		} else {
9687 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
9688 		}
9689 		if (!linear) {
9690 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
9691 			return -EINVAL;
9692 		}
9693 	}
9694 
9695 	return 0;
9696 }
9697 
9698 static int dm_update_plane_state(struct dc *dc,
9699 				 struct drm_atomic_state *state,
9700 				 struct drm_plane *plane,
9701 				 struct drm_plane_state *old_plane_state,
9702 				 struct drm_plane_state *new_plane_state,
9703 				 bool enable,
9704 				 bool *lock_and_validation_needed,
9705 				 bool *is_top_most_overlay)
9706 {
9707 
9708 	struct dm_atomic_state *dm_state = NULL;
9709 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
9710 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9711 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
9712 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
9713 	struct amdgpu_crtc *new_acrtc;
9714 	bool needs_reset;
9715 	int ret = 0;
9716 
9717 
9718 	new_plane_crtc = new_plane_state->crtc;
9719 	old_plane_crtc = old_plane_state->crtc;
9720 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
9721 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
9722 
9723 	if (plane->type == DRM_PLANE_TYPE_CURSOR) {
9724 		if (!enable || !new_plane_crtc ||
9725 			drm_atomic_plane_disabling(plane->state, new_plane_state))
9726 			return 0;
9727 
9728 		new_acrtc = to_amdgpu_crtc(new_plane_crtc);
9729 
9730 		if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
9731 			DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
9732 			return -EINVAL;
9733 		}
9734 
9735 		if (new_plane_state->fb) {
9736 			ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
9737 						 new_plane_state->fb);
9738 			if (ret)
9739 				return ret;
9740 		}
9741 
9742 		return 0;
9743 	}
9744 
9745 	needs_reset = should_reset_plane(state, plane, old_plane_state,
9746 					 new_plane_state);
9747 
9748 	/* Remove any changed/removed planes */
9749 	if (!enable) {
9750 		if (!needs_reset)
9751 			return 0;
9752 
9753 		if (!old_plane_crtc)
9754 			return 0;
9755 
9756 		old_crtc_state = drm_atomic_get_old_crtc_state(
9757 				state, old_plane_crtc);
9758 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9759 
9760 		if (!dm_old_crtc_state->stream)
9761 			return 0;
9762 
9763 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
9764 				plane->base.id, old_plane_crtc->base.id);
9765 
9766 		ret = dm_atomic_get_state(state, &dm_state);
9767 		if (ret)
9768 			return ret;
9769 
9770 		if (!dc_remove_plane_from_context(
9771 				dc,
9772 				dm_old_crtc_state->stream,
9773 				dm_old_plane_state->dc_state,
9774 				dm_state->context)) {
9775 
9776 			return -EINVAL;
9777 		}
9778 
9779 		if (dm_old_plane_state->dc_state)
9780 			dc_plane_state_release(dm_old_plane_state->dc_state);
9781 
9782 		dm_new_plane_state->dc_state = NULL;
9783 
9784 		*lock_and_validation_needed = true;
9785 
9786 	} else { /* Add new planes */
9787 		struct dc_plane_state *dc_new_plane_state;
9788 
9789 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
9790 			return 0;
9791 
9792 		if (!new_plane_crtc)
9793 			return 0;
9794 
9795 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
9796 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9797 
9798 		if (!dm_new_crtc_state->stream)
9799 			return 0;
9800 
9801 		if (!needs_reset)
9802 			return 0;
9803 
9804 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
9805 		if (ret)
9806 			return ret;
9807 
9808 		WARN_ON(dm_new_plane_state->dc_state);
9809 
9810 		dc_new_plane_state = dc_create_plane_state(dc);
9811 		if (!dc_new_plane_state)
9812 			return -ENOMEM;
9813 
9814 		/* Block top most plane from being a video plane */
9815 		if (plane->type == DRM_PLANE_TYPE_OVERLAY) {
9816 			if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay)
9817 				return -EINVAL;
9818 
9819 			*is_top_most_overlay = false;
9820 		}
9821 
9822 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
9823 				 plane->base.id, new_plane_crtc->base.id);
9824 
9825 		ret = fill_dc_plane_attributes(
9826 			drm_to_adev(new_plane_crtc->dev),
9827 			dc_new_plane_state,
9828 			new_plane_state,
9829 			new_crtc_state);
9830 		if (ret) {
9831 			dc_plane_state_release(dc_new_plane_state);
9832 			return ret;
9833 		}
9834 
9835 		ret = dm_atomic_get_state(state, &dm_state);
9836 		if (ret) {
9837 			dc_plane_state_release(dc_new_plane_state);
9838 			return ret;
9839 		}
9840 
9841 		/*
9842 		 * Any atomic check errors that occur after this will
9843 		 * not need a release. The plane state will be attached
9844 		 * to the stream, and therefore part of the atomic
9845 		 * state. It'll be released when the atomic state is
9846 		 * cleaned.
9847 		 */
9848 		if (!dc_add_plane_to_context(
9849 				dc,
9850 				dm_new_crtc_state->stream,
9851 				dc_new_plane_state,
9852 				dm_state->context)) {
9853 
9854 			dc_plane_state_release(dc_new_plane_state);
9855 			return -EINVAL;
9856 		}
9857 
9858 		dm_new_plane_state->dc_state = dc_new_plane_state;
9859 
9860 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
9861 
9862 		/* Tell DC to do a full surface update every time there
9863 		 * is a plane change. Inefficient, but works for now.
9864 		 */
9865 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
9866 
9867 		*lock_and_validation_needed = true;
9868 	}
9869 
9870 
9871 	return ret;
9872 }
9873 
9874 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
9875 				       int *src_w, int *src_h)
9876 {
9877 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
9878 	case DRM_MODE_ROTATE_90:
9879 	case DRM_MODE_ROTATE_270:
9880 		*src_w = plane_state->src_h >> 16;
9881 		*src_h = plane_state->src_w >> 16;
9882 		break;
9883 	case DRM_MODE_ROTATE_0:
9884 	case DRM_MODE_ROTATE_180:
9885 	default:
9886 		*src_w = plane_state->src_w >> 16;
9887 		*src_h = plane_state->src_h >> 16;
9888 		break;
9889 	}
9890 }
9891 
9892 static void
9893 dm_get_plane_scale(struct drm_plane_state *plane_state,
9894 		   int *out_plane_scale_w, int *out_plane_scale_h)
9895 {
9896 	int plane_src_w, plane_src_h;
9897 
9898 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
9899 	*out_plane_scale_w = plane_state->crtc_w * 1000 / plane_src_w;
9900 	*out_plane_scale_h = plane_state->crtc_h * 1000 / plane_src_h;
9901 }
9902 
9903 static int dm_check_crtc_cursor(struct drm_atomic_state *state,
9904 				struct drm_crtc *crtc,
9905 				struct drm_crtc_state *new_crtc_state)
9906 {
9907 	struct drm_plane *cursor = crtc->cursor, *plane, *underlying;
9908 	struct drm_plane_state *old_plane_state, *new_plane_state;
9909 	struct drm_plane_state *new_cursor_state, *new_underlying_state;
9910 	int i;
9911 	int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h;
9912 	bool any_relevant_change = false;
9913 
9914 	/* On DCE and DCN there is no dedicated hardware cursor plane. We get a
9915 	 * cursor per pipe but it's going to inherit the scaling and
9916 	 * positioning from the underlying pipe. Check the cursor plane's
9917 	 * blending properties match the underlying planes'.
9918 	 */
9919 
9920 	/* If no plane was enabled or changed scaling, no need to check again */
9921 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9922 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
9923 
9924 		if (!new_plane_state || !new_plane_state->fb || new_plane_state->crtc != crtc)
9925 			continue;
9926 
9927 		if (!old_plane_state || !old_plane_state->fb || old_plane_state->crtc != crtc) {
9928 			any_relevant_change = true;
9929 			break;
9930 		}
9931 
9932 		if (new_plane_state->fb == old_plane_state->fb &&
9933 		    new_plane_state->crtc_w == old_plane_state->crtc_w &&
9934 		    new_plane_state->crtc_h == old_plane_state->crtc_h)
9935 			continue;
9936 
9937 		dm_get_plane_scale(new_plane_state, &new_scale_w, &new_scale_h);
9938 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
9939 
9940 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
9941 			any_relevant_change = true;
9942 			break;
9943 		}
9944 	}
9945 
9946 	if (!any_relevant_change)
9947 		return 0;
9948 
9949 	new_cursor_state = drm_atomic_get_plane_state(state, cursor);
9950 	if (IS_ERR(new_cursor_state))
9951 		return PTR_ERR(new_cursor_state);
9952 
9953 	if (!new_cursor_state->fb)
9954 		return 0;
9955 
9956 	dm_get_plane_scale(new_cursor_state, &cursor_scale_w, &cursor_scale_h);
9957 
9958 	/* Need to check all enabled planes, even if this commit doesn't change
9959 	 * their state
9960 	 */
9961 	i = drm_atomic_add_affected_planes(state, crtc);
9962 	if (i)
9963 		return i;
9964 
9965 	for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) {
9966 		/* Narrow down to non-cursor planes on the same CRTC as the cursor */
9967 		if (new_underlying_state->crtc != crtc || underlying == crtc->cursor)
9968 			continue;
9969 
9970 		/* Ignore disabled planes */
9971 		if (!new_underlying_state->fb)
9972 			continue;
9973 
9974 		dm_get_plane_scale(new_underlying_state,
9975 				   &underlying_scale_w, &underlying_scale_h);
9976 
9977 		if (cursor_scale_w != underlying_scale_w ||
9978 		    cursor_scale_h != underlying_scale_h) {
9979 			drm_dbg_atomic(crtc->dev,
9980 				       "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n",
9981 				       cursor->base.id, cursor->name, underlying->base.id, underlying->name);
9982 			return -EINVAL;
9983 		}
9984 
9985 		/* If this plane covers the whole CRTC, no need to check planes underneath */
9986 		if (new_underlying_state->crtc_x <= 0 &&
9987 		    new_underlying_state->crtc_y <= 0 &&
9988 		    new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay &&
9989 		    new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay)
9990 			break;
9991 	}
9992 
9993 	return 0;
9994 }
9995 
9996 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
9997 {
9998 	struct drm_connector *connector;
9999 	struct drm_connector_state *conn_state, *old_conn_state;
10000 	struct amdgpu_dm_connector *aconnector = NULL;
10001 	int i;
10002 
10003 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
10004 		if (!conn_state->crtc)
10005 			conn_state = old_conn_state;
10006 
10007 		if (conn_state->crtc != crtc)
10008 			continue;
10009 
10010 		aconnector = to_amdgpu_dm_connector(connector);
10011 		if (!aconnector->mst_output_port || !aconnector->mst_root)
10012 			aconnector = NULL;
10013 		else
10014 			break;
10015 	}
10016 
10017 	if (!aconnector)
10018 		return 0;
10019 
10020 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
10021 }
10022 
10023 /**
10024  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
10025  *
10026  * @dev: The DRM device
10027  * @state: The atomic state to commit
10028  *
10029  * Validate that the given atomic state is programmable by DC into hardware.
10030  * This involves constructing a &struct dc_state reflecting the new hardware
10031  * state we wish to commit, then querying DC to see if it is programmable. It's
10032  * important not to modify the existing DC state. Otherwise, atomic_check
10033  * may unexpectedly commit hardware changes.
10034  *
10035  * When validating the DC state, it's important that the right locks are
10036  * acquired. For full updates case which removes/adds/updates streams on one
10037  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
10038  * that any such full update commit will wait for completion of any outstanding
10039  * flip using DRMs synchronization events.
10040  *
10041  * Note that DM adds the affected connectors for all CRTCs in state, when that
10042  * might not seem necessary. This is because DC stream creation requires the
10043  * DC sink, which is tied to the DRM connector state. Cleaning this up should
10044  * be possible but non-trivial - a possible TODO item.
10045  *
10046  * Return: -Error code if validation failed.
10047  */
10048 static int amdgpu_dm_atomic_check(struct drm_device *dev,
10049 				  struct drm_atomic_state *state)
10050 {
10051 	struct amdgpu_device *adev = drm_to_adev(dev);
10052 	struct dm_atomic_state *dm_state = NULL;
10053 	struct dc *dc = adev->dm.dc;
10054 	struct drm_connector *connector;
10055 	struct drm_connector_state *old_con_state, *new_con_state;
10056 	struct drm_crtc *crtc;
10057 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10058 	struct drm_plane *plane;
10059 	struct drm_plane_state *old_plane_state, *new_plane_state;
10060 	enum dc_status status;
10061 	int ret, i;
10062 	bool lock_and_validation_needed = false;
10063 	bool is_top_most_overlay = true;
10064 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10065 	struct drm_dp_mst_topology_mgr *mgr;
10066 	struct drm_dp_mst_topology_state *mst_state;
10067 	struct dsc_mst_fairness_vars vars[MAX_PIPES];
10068 
10069 	trace_amdgpu_dm_atomic_check_begin(state);
10070 
10071 	ret = drm_atomic_helper_check_modeset(dev, state);
10072 	if (ret) {
10073 		DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n");
10074 		goto fail;
10075 	}
10076 
10077 	/* Check connector changes */
10078 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10079 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10080 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10081 
10082 		/* Skip connectors that are disabled or part of modeset already. */
10083 		if (!new_con_state->crtc)
10084 			continue;
10085 
10086 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
10087 		if (IS_ERR(new_crtc_state)) {
10088 			DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n");
10089 			ret = PTR_ERR(new_crtc_state);
10090 			goto fail;
10091 		}
10092 
10093 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
10094 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
10095 			new_crtc_state->connectors_changed = true;
10096 	}
10097 
10098 	if (dc_resource_is_dsc_encoding_supported(dc)) {
10099 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10100 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
10101 				ret = add_affected_mst_dsc_crtcs(state, crtc);
10102 				if (ret) {
10103 					DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n");
10104 					goto fail;
10105 				}
10106 			}
10107 		}
10108 	}
10109 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10110 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10111 
10112 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
10113 		    !new_crtc_state->color_mgmt_changed &&
10114 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
10115 			dm_old_crtc_state->dsc_force_changed == false)
10116 			continue;
10117 
10118 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
10119 		if (ret) {
10120 			DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n");
10121 			goto fail;
10122 		}
10123 
10124 		if (!new_crtc_state->enable)
10125 			continue;
10126 
10127 		ret = drm_atomic_add_affected_connectors(state, crtc);
10128 		if (ret) {
10129 			DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n");
10130 			goto fail;
10131 		}
10132 
10133 		ret = drm_atomic_add_affected_planes(state, crtc);
10134 		if (ret) {
10135 			DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n");
10136 			goto fail;
10137 		}
10138 
10139 		if (dm_old_crtc_state->dsc_force_changed)
10140 			new_crtc_state->mode_changed = true;
10141 	}
10142 
10143 	/*
10144 	 * Add all primary and overlay planes on the CRTC to the state
10145 	 * whenever a plane is enabled to maintain correct z-ordering
10146 	 * and to enable fast surface updates.
10147 	 */
10148 	drm_for_each_crtc(crtc, dev) {
10149 		bool modified = false;
10150 
10151 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
10152 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
10153 				continue;
10154 
10155 			if (new_plane_state->crtc == crtc ||
10156 			    old_plane_state->crtc == crtc) {
10157 				modified = true;
10158 				break;
10159 			}
10160 		}
10161 
10162 		if (!modified)
10163 			continue;
10164 
10165 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
10166 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
10167 				continue;
10168 
10169 			new_plane_state =
10170 				drm_atomic_get_plane_state(state, plane);
10171 
10172 			if (IS_ERR(new_plane_state)) {
10173 				ret = PTR_ERR(new_plane_state);
10174 				DRM_DEBUG_DRIVER("new_plane_state is BAD\n");
10175 				goto fail;
10176 			}
10177 		}
10178 	}
10179 
10180 	/*
10181 	 * DC consults the zpos (layer_index in DC terminology) to determine the
10182 	 * hw plane on which to enable the hw cursor (see
10183 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
10184 	 * atomic state, so call drm helper to normalize zpos.
10185 	 */
10186 	ret = drm_atomic_normalize_zpos(dev, state);
10187 	if (ret) {
10188 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
10189 		goto fail;
10190 	}
10191 
10192 	/* Remove exiting planes if they are modified */
10193 	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
10194 		if (old_plane_state->fb && new_plane_state->fb &&
10195 		    get_mem_type(old_plane_state->fb) !=
10196 		    get_mem_type(new_plane_state->fb))
10197 			lock_and_validation_needed = true;
10198 
10199 		ret = dm_update_plane_state(dc, state, plane,
10200 					    old_plane_state,
10201 					    new_plane_state,
10202 					    false,
10203 					    &lock_and_validation_needed,
10204 					    &is_top_most_overlay);
10205 		if (ret) {
10206 			DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n");
10207 			goto fail;
10208 		}
10209 	}
10210 
10211 	/* Disable all crtcs which require disable */
10212 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10213 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
10214 					   old_crtc_state,
10215 					   new_crtc_state,
10216 					   false,
10217 					   &lock_and_validation_needed);
10218 		if (ret) {
10219 			DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n");
10220 			goto fail;
10221 		}
10222 	}
10223 
10224 	/* Enable all crtcs which require enable */
10225 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10226 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
10227 					   old_crtc_state,
10228 					   new_crtc_state,
10229 					   true,
10230 					   &lock_and_validation_needed);
10231 		if (ret) {
10232 			DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n");
10233 			goto fail;
10234 		}
10235 	}
10236 
10237 	/* Add new/modified planes */
10238 	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
10239 		ret = dm_update_plane_state(dc, state, plane,
10240 					    old_plane_state,
10241 					    new_plane_state,
10242 					    true,
10243 					    &lock_and_validation_needed,
10244 					    &is_top_most_overlay);
10245 		if (ret) {
10246 			DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n");
10247 			goto fail;
10248 		}
10249 	}
10250 
10251 	if (dc_resource_is_dsc_encoding_supported(dc)) {
10252 		ret = pre_validate_dsc(state, &dm_state, vars);
10253 		if (ret != 0)
10254 			goto fail;
10255 	}
10256 
10257 	/* Run this here since we want to validate the streams we created */
10258 	ret = drm_atomic_helper_check_planes(dev, state);
10259 	if (ret) {
10260 		DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n");
10261 		goto fail;
10262 	}
10263 
10264 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10265 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10266 		if (dm_new_crtc_state->mpo_requested)
10267 			DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc);
10268 	}
10269 
10270 	/* Check cursor planes scaling */
10271 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10272 		ret = dm_check_crtc_cursor(state, crtc, new_crtc_state);
10273 		if (ret) {
10274 			DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n");
10275 			goto fail;
10276 		}
10277 	}
10278 
10279 	if (state->legacy_cursor_update) {
10280 		/*
10281 		 * This is a fast cursor update coming from the plane update
10282 		 * helper, check if it can be done asynchronously for better
10283 		 * performance.
10284 		 */
10285 		state->async_update =
10286 			!drm_atomic_helper_async_check(dev, state);
10287 
10288 		/*
10289 		 * Skip the remaining global validation if this is an async
10290 		 * update. Cursor updates can be done without affecting
10291 		 * state or bandwidth calcs and this avoids the performance
10292 		 * penalty of locking the private state object and
10293 		 * allocating a new dc_state.
10294 		 */
10295 		if (state->async_update)
10296 			return 0;
10297 	}
10298 
10299 	/* Check scaling and underscan changes*/
10300 	/* TODO Removed scaling changes validation due to inability to commit
10301 	 * new stream into context w\o causing full reset. Need to
10302 	 * decide how to handle.
10303 	 */
10304 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10305 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10306 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10307 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10308 
10309 		/* Skip any modesets/resets */
10310 		if (!acrtc || drm_atomic_crtc_needs_modeset(
10311 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
10312 			continue;
10313 
10314 		/* Skip any thing not scale or underscan changes */
10315 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
10316 			continue;
10317 
10318 		lock_and_validation_needed = true;
10319 	}
10320 
10321 	/* set the slot info for each mst_state based on the link encoding format */
10322 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
10323 		struct amdgpu_dm_connector *aconnector;
10324 		struct drm_connector *connector;
10325 		struct drm_connector_list_iter iter;
10326 		u8 link_coding_cap;
10327 
10328 		drm_connector_list_iter_begin(dev, &iter);
10329 		drm_for_each_connector_iter(connector, &iter) {
10330 			if (connector->index == mst_state->mgr->conn_base_id) {
10331 				aconnector = to_amdgpu_dm_connector(connector);
10332 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
10333 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
10334 
10335 				break;
10336 			}
10337 		}
10338 		drm_connector_list_iter_end(&iter);
10339 	}
10340 
10341 	/**
10342 	 * Streams and planes are reset when there are changes that affect
10343 	 * bandwidth. Anything that affects bandwidth needs to go through
10344 	 * DC global validation to ensure that the configuration can be applied
10345 	 * to hardware.
10346 	 *
10347 	 * We have to currently stall out here in atomic_check for outstanding
10348 	 * commits to finish in this case because our IRQ handlers reference
10349 	 * DRM state directly - we can end up disabling interrupts too early
10350 	 * if we don't.
10351 	 *
10352 	 * TODO: Remove this stall and drop DM state private objects.
10353 	 */
10354 	if (lock_and_validation_needed) {
10355 		ret = dm_atomic_get_state(state, &dm_state);
10356 		if (ret) {
10357 			DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n");
10358 			goto fail;
10359 		}
10360 
10361 		ret = do_aquire_global_lock(dev, state);
10362 		if (ret) {
10363 			DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n");
10364 			goto fail;
10365 		}
10366 
10367 		if (dc_resource_is_dsc_encoding_supported(dc)) {
10368 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
10369 			if (ret) {
10370 				DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n");
10371 				ret = -EINVAL;
10372 				goto fail;
10373 			}
10374 		}
10375 
10376 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
10377 		if (ret) {
10378 			DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n");
10379 			goto fail;
10380 		}
10381 
10382 		/*
10383 		 * Perform validation of MST topology in the state:
10384 		 * We need to perform MST atomic check before calling
10385 		 * dc_validate_global_state(), or there is a chance
10386 		 * to get stuck in an infinite loop and hang eventually.
10387 		 */
10388 		ret = drm_dp_mst_atomic_check(state);
10389 		if (ret) {
10390 			DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n");
10391 			goto fail;
10392 		}
10393 		status = dc_validate_global_state(dc, dm_state->context, true);
10394 		if (status != DC_OK) {
10395 			DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)",
10396 				       dc_status_to_str(status), status);
10397 			ret = -EINVAL;
10398 			goto fail;
10399 		}
10400 	} else {
10401 		/*
10402 		 * The commit is a fast update. Fast updates shouldn't change
10403 		 * the DC context, affect global validation, and can have their
10404 		 * commit work done in parallel with other commits not touching
10405 		 * the same resource. If we have a new DC context as part of
10406 		 * the DM atomic state from validation we need to free it and
10407 		 * retain the existing one instead.
10408 		 *
10409 		 * Furthermore, since the DM atomic state only contains the DC
10410 		 * context and can safely be annulled, we can free the state
10411 		 * and clear the associated private object now to free
10412 		 * some memory and avoid a possible use-after-free later.
10413 		 */
10414 
10415 		for (i = 0; i < state->num_private_objs; i++) {
10416 			struct drm_private_obj *obj = state->private_objs[i].ptr;
10417 
10418 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
10419 				int j = state->num_private_objs-1;
10420 
10421 				dm_atomic_destroy_state(obj,
10422 						state->private_objs[i].state);
10423 
10424 				/* If i is not at the end of the array then the
10425 				 * last element needs to be moved to where i was
10426 				 * before the array can safely be truncated.
10427 				 */
10428 				if (i != j)
10429 					state->private_objs[i] =
10430 						state->private_objs[j];
10431 
10432 				state->private_objs[j].ptr = NULL;
10433 				state->private_objs[j].state = NULL;
10434 				state->private_objs[j].old_state = NULL;
10435 				state->private_objs[j].new_state = NULL;
10436 
10437 				state->num_private_objs = j;
10438 				break;
10439 			}
10440 		}
10441 	}
10442 
10443 	/* Store the overall update type for use later in atomic check. */
10444 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10445 		struct dm_crtc_state *dm_new_crtc_state =
10446 			to_dm_crtc_state(new_crtc_state);
10447 
10448 		/*
10449 		 * Only allow async flips for fast updates that don't change
10450 		 * the FB pitch, the DCC state, rotation, etc.
10451 		 */
10452 		if (new_crtc_state->async_flip && lock_and_validation_needed) {
10453 			drm_dbg_atomic(crtc->dev,
10454 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
10455 				       crtc->base.id, crtc->name);
10456 			ret = -EINVAL;
10457 			goto fail;
10458 		}
10459 
10460 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
10461 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
10462 	}
10463 
10464 	/* Must be success */
10465 	WARN_ON(ret);
10466 
10467 	trace_amdgpu_dm_atomic_check_finish(state, ret);
10468 
10469 	return ret;
10470 
10471 fail:
10472 	if (ret == -EDEADLK)
10473 		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
10474 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
10475 		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
10476 	else
10477 		DRM_DEBUG_DRIVER("Atomic check failed with err: %d\n", ret);
10478 
10479 	trace_amdgpu_dm_atomic_check_finish(state, ret);
10480 
10481 	return ret;
10482 }
10483 
10484 static bool is_dp_capable_without_timing_msa(struct dc *dc,
10485 					     struct amdgpu_dm_connector *amdgpu_dm_connector)
10486 {
10487 	u8 dpcd_data;
10488 	bool capable = false;
10489 
10490 	if (amdgpu_dm_connector->dc_link &&
10491 		dm_helpers_dp_read_dpcd(
10492 				NULL,
10493 				amdgpu_dm_connector->dc_link,
10494 				DP_DOWN_STREAM_PORT_COUNT,
10495 				&dpcd_data,
10496 				sizeof(dpcd_data))) {
10497 		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
10498 	}
10499 
10500 	return capable;
10501 }
10502 
10503 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
10504 		unsigned int offset,
10505 		unsigned int total_length,
10506 		u8 *data,
10507 		unsigned int length,
10508 		struct amdgpu_hdmi_vsdb_info *vsdb)
10509 {
10510 	bool res;
10511 	union dmub_rb_cmd cmd;
10512 	struct dmub_cmd_send_edid_cea *input;
10513 	struct dmub_cmd_edid_cea_output *output;
10514 
10515 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
10516 		return false;
10517 
10518 	memset(&cmd, 0, sizeof(cmd));
10519 
10520 	input = &cmd.edid_cea.data.input;
10521 
10522 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
10523 	cmd.edid_cea.header.sub_type = 0;
10524 	cmd.edid_cea.header.payload_bytes =
10525 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
10526 	input->offset = offset;
10527 	input->length = length;
10528 	input->cea_total_length = total_length;
10529 	memcpy(input->payload, data, length);
10530 
10531 	res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
10532 	if (!res) {
10533 		DRM_ERROR("EDID CEA parser failed\n");
10534 		return false;
10535 	}
10536 
10537 	output = &cmd.edid_cea.data.output;
10538 
10539 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
10540 		if (!output->ack.success) {
10541 			DRM_ERROR("EDID CEA ack failed at offset %d\n",
10542 					output->ack.offset);
10543 		}
10544 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
10545 		if (!output->amd_vsdb.vsdb_found)
10546 			return false;
10547 
10548 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
10549 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
10550 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
10551 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
10552 	} else {
10553 		if (output->type != 0)
10554 			DRM_WARN("Unknown EDID CEA parser results\n");
10555 		return false;
10556 	}
10557 
10558 	return true;
10559 }
10560 
10561 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
10562 		u8 *edid_ext, int len,
10563 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
10564 {
10565 	int i;
10566 
10567 	/* send extension block to DMCU for parsing */
10568 	for (i = 0; i < len; i += 8) {
10569 		bool res;
10570 		int offset;
10571 
10572 		/* send 8 bytes a time */
10573 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
10574 			return false;
10575 
10576 		if (i+8 == len) {
10577 			/* EDID block sent completed, expect result */
10578 			int version, min_rate, max_rate;
10579 
10580 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
10581 			if (res) {
10582 				/* amd vsdb found */
10583 				vsdb_info->freesync_supported = 1;
10584 				vsdb_info->amd_vsdb_version = version;
10585 				vsdb_info->min_refresh_rate_hz = min_rate;
10586 				vsdb_info->max_refresh_rate_hz = max_rate;
10587 				return true;
10588 			}
10589 			/* not amd vsdb */
10590 			return false;
10591 		}
10592 
10593 		/* check for ack*/
10594 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
10595 		if (!res)
10596 			return false;
10597 	}
10598 
10599 	return false;
10600 }
10601 
10602 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
10603 		u8 *edid_ext, int len,
10604 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
10605 {
10606 	int i;
10607 
10608 	/* send extension block to DMCU for parsing */
10609 	for (i = 0; i < len; i += 8) {
10610 		/* send 8 bytes a time */
10611 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
10612 			return false;
10613 	}
10614 
10615 	return vsdb_info->freesync_supported;
10616 }
10617 
10618 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
10619 		u8 *edid_ext, int len,
10620 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
10621 {
10622 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
10623 	bool ret;
10624 
10625 	mutex_lock(&adev->dm.dc_lock);
10626 	if (adev->dm.dmub_srv)
10627 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
10628 	else
10629 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
10630 	mutex_unlock(&adev->dm.dc_lock);
10631 	return ret;
10632 }
10633 
10634 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
10635 			  struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
10636 {
10637 	u8 *edid_ext = NULL;
10638 	int i;
10639 	int j = 0;
10640 
10641 	if (edid == NULL || edid->extensions == 0)
10642 		return -ENODEV;
10643 
10644 	/* Find DisplayID extension */
10645 	for (i = 0; i < edid->extensions; i++) {
10646 		edid_ext = (void *)(edid + (i + 1));
10647 		if (edid_ext[0] == DISPLAYID_EXT)
10648 			break;
10649 	}
10650 
10651 	while (j < EDID_LENGTH) {
10652 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
10653 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
10654 
10655 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
10656 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
10657 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
10658 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
10659 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
10660 
10661 			return true;
10662 		}
10663 		j++;
10664 	}
10665 
10666 	return false;
10667 }
10668 
10669 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
10670 		struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
10671 {
10672 	u8 *edid_ext = NULL;
10673 	int i;
10674 	bool valid_vsdb_found = false;
10675 
10676 	/*----- drm_find_cea_extension() -----*/
10677 	/* No EDID or EDID extensions */
10678 	if (edid == NULL || edid->extensions == 0)
10679 		return -ENODEV;
10680 
10681 	/* Find CEA extension */
10682 	for (i = 0; i < edid->extensions; i++) {
10683 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
10684 		if (edid_ext[0] == CEA_EXT)
10685 			break;
10686 	}
10687 
10688 	if (i == edid->extensions)
10689 		return -ENODEV;
10690 
10691 	/*----- cea_db_offsets() -----*/
10692 	if (edid_ext[0] != CEA_EXT)
10693 		return -ENODEV;
10694 
10695 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
10696 
10697 	return valid_vsdb_found ? i : -ENODEV;
10698 }
10699 
10700 /**
10701  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
10702  *
10703  * @connector: Connector to query.
10704  * @edid: EDID from monitor
10705  *
10706  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
10707  * track of some of the display information in the internal data struct used by
10708  * amdgpu_dm. This function checks which type of connector we need to set the
10709  * FreeSync parameters.
10710  */
10711 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
10712 				    struct edid *edid)
10713 {
10714 	int i = 0;
10715 	struct detailed_timing *timing;
10716 	struct detailed_non_pixel *data;
10717 	struct detailed_data_monitor_range *range;
10718 	struct amdgpu_dm_connector *amdgpu_dm_connector =
10719 			to_amdgpu_dm_connector(connector);
10720 	struct dm_connector_state *dm_con_state = NULL;
10721 	struct dc_sink *sink;
10722 
10723 	struct drm_device *dev = connector->dev;
10724 	struct amdgpu_device *adev = drm_to_adev(dev);
10725 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
10726 	bool freesync_capable = false;
10727 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
10728 
10729 	if (!connector->state) {
10730 		DRM_ERROR("%s - Connector has no state", __func__);
10731 		goto update;
10732 	}
10733 
10734 	sink = amdgpu_dm_connector->dc_sink ?
10735 		amdgpu_dm_connector->dc_sink :
10736 		amdgpu_dm_connector->dc_em_sink;
10737 
10738 	if (!edid || !sink) {
10739 		dm_con_state = to_dm_connector_state(connector->state);
10740 
10741 		amdgpu_dm_connector->min_vfreq = 0;
10742 		amdgpu_dm_connector->max_vfreq = 0;
10743 		amdgpu_dm_connector->pixel_clock_mhz = 0;
10744 		connector->display_info.monitor_range.min_vfreq = 0;
10745 		connector->display_info.monitor_range.max_vfreq = 0;
10746 		freesync_capable = false;
10747 
10748 		goto update;
10749 	}
10750 
10751 	dm_con_state = to_dm_connector_state(connector->state);
10752 
10753 	if (!adev->dm.freesync_module)
10754 		goto update;
10755 
10756 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
10757 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
10758 		bool edid_check_required = false;
10759 
10760 		if (is_dp_capable_without_timing_msa(adev->dm.dc,
10761 						     amdgpu_dm_connector)) {
10762 			if (edid->features & DRM_EDID_FEATURE_CONTINUOUS_FREQ) {
10763 				freesync_capable = true;
10764 				amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
10765 				amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
10766 			} else {
10767 				edid_check_required = edid->version > 1 ||
10768 						      (edid->version == 1 &&
10769 						       edid->revision > 1);
10770 			}
10771 		}
10772 
10773 		if (edid_check_required) {
10774 			for (i = 0; i < 4; i++) {
10775 
10776 				timing	= &edid->detailed_timings[i];
10777 				data	= &timing->data.other_data;
10778 				range	= &data->data.range;
10779 				/*
10780 				 * Check if monitor has continuous frequency mode
10781 				 */
10782 				if (data->type != EDID_DETAIL_MONITOR_RANGE)
10783 					continue;
10784 				/*
10785 				 * Check for flag range limits only. If flag == 1 then
10786 				 * no additional timing information provided.
10787 				 * Default GTF, GTF Secondary curve and CVT are not
10788 				 * supported
10789 				 */
10790 				if (range->flags != 1)
10791 					continue;
10792 
10793 				amdgpu_dm_connector->min_vfreq = range->min_vfreq;
10794 				amdgpu_dm_connector->max_vfreq = range->max_vfreq;
10795 				amdgpu_dm_connector->pixel_clock_mhz =
10796 					range->pixel_clock_mhz * 10;
10797 
10798 				connector->display_info.monitor_range.min_vfreq = range->min_vfreq;
10799 				connector->display_info.monitor_range.max_vfreq = range->max_vfreq;
10800 
10801 				break;
10802 			}
10803 
10804 			if (amdgpu_dm_connector->max_vfreq -
10805 			    amdgpu_dm_connector->min_vfreq > 10) {
10806 
10807 				freesync_capable = true;
10808 			}
10809 		}
10810 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
10811 
10812 		if (vsdb_info.replay_mode) {
10813 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
10814 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
10815 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
10816 		}
10817 
10818 	} else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
10819 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
10820 		if (i >= 0 && vsdb_info.freesync_supported) {
10821 			timing  = &edid->detailed_timings[i];
10822 			data    = &timing->data.other_data;
10823 
10824 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
10825 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
10826 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
10827 				freesync_capable = true;
10828 
10829 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
10830 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
10831 		}
10832 	}
10833 
10834 	as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
10835 
10836 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
10837 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
10838 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
10839 
10840 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
10841 			amdgpu_dm_connector->as_type = as_type;
10842 			amdgpu_dm_connector->vsdb_info = vsdb_info;
10843 
10844 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
10845 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
10846 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
10847 				freesync_capable = true;
10848 
10849 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
10850 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
10851 		}
10852 	}
10853 
10854 update:
10855 	if (dm_con_state)
10856 		dm_con_state->freesync_capable = freesync_capable;
10857 
10858 	if (connector->vrr_capable_property)
10859 		drm_connector_set_vrr_capable_property(connector,
10860 						       freesync_capable);
10861 }
10862 
10863 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
10864 {
10865 	struct amdgpu_device *adev = drm_to_adev(dev);
10866 	struct dc *dc = adev->dm.dc;
10867 	int i;
10868 
10869 	mutex_lock(&adev->dm.dc_lock);
10870 	if (dc->current_state) {
10871 		for (i = 0; i < dc->current_state->stream_count; ++i)
10872 			dc->current_state->streams[i]
10873 				->triggered_crtc_reset.enabled =
10874 				adev->dm.force_timing_sync;
10875 
10876 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
10877 		dc_trigger_sync(dc, dc->current_state);
10878 	}
10879 	mutex_unlock(&adev->dm.dc_lock);
10880 }
10881 
10882 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
10883 		       u32 value, const char *func_name)
10884 {
10885 #ifdef DM_CHECK_ADDR_0
10886 	if (address == 0) {
10887 		DC_ERR("invalid register write. address = 0");
10888 		return;
10889 	}
10890 #endif
10891 	cgs_write_register(ctx->cgs_device, address, value);
10892 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
10893 }
10894 
10895 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
10896 			  const char *func_name)
10897 {
10898 	u32 value;
10899 #ifdef DM_CHECK_ADDR_0
10900 	if (address == 0) {
10901 		DC_ERR("invalid register read; address = 0\n");
10902 		return 0;
10903 	}
10904 #endif
10905 
10906 	if (ctx->dmub_srv &&
10907 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
10908 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
10909 		ASSERT(false);
10910 		return 0;
10911 	}
10912 
10913 	value = cgs_read_register(ctx->cgs_device, address);
10914 
10915 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
10916 
10917 	return value;
10918 }
10919 
10920 int amdgpu_dm_process_dmub_aux_transfer_sync(
10921 		struct dc_context *ctx,
10922 		unsigned int link_index,
10923 		struct aux_payload *payload,
10924 		enum aux_return_code_type *operation_result)
10925 {
10926 	struct amdgpu_device *adev = ctx->driver_context;
10927 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
10928 	int ret = -1;
10929 
10930 	mutex_lock(&adev->dm.dpia_aux_lock);
10931 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
10932 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
10933 		goto out;
10934 	}
10935 
10936 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
10937 		DRM_ERROR("wait_for_completion_timeout timeout!");
10938 		*operation_result = AUX_RET_ERROR_TIMEOUT;
10939 		goto out;
10940 	}
10941 
10942 	if (p_notify->result != AUX_RET_SUCCESS) {
10943 		/*
10944 		 * Transient states before tunneling is enabled could
10945 		 * lead to this error. We can ignore this for now.
10946 		 */
10947 		if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) {
10948 			DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n",
10949 					payload->address, payload->length,
10950 					p_notify->result);
10951 		}
10952 		*operation_result = AUX_RET_ERROR_INVALID_REPLY;
10953 		goto out;
10954 	}
10955 
10956 
10957 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command;
10958 	if (!payload->write && p_notify->aux_reply.length &&
10959 			(payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) {
10960 
10961 		if (payload->length != p_notify->aux_reply.length) {
10962 			DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n",
10963 				p_notify->aux_reply.length,
10964 					payload->address, payload->length);
10965 			*operation_result = AUX_RET_ERROR_INVALID_REPLY;
10966 			goto out;
10967 		}
10968 
10969 		memcpy(payload->data, p_notify->aux_reply.data,
10970 				p_notify->aux_reply.length);
10971 	}
10972 
10973 	/* success */
10974 	ret = p_notify->aux_reply.length;
10975 	*operation_result = p_notify->result;
10976 out:
10977 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
10978 	mutex_unlock(&adev->dm.dpia_aux_lock);
10979 	return ret;
10980 }
10981 
10982 int amdgpu_dm_process_dmub_set_config_sync(
10983 		struct dc_context *ctx,
10984 		unsigned int link_index,
10985 		struct set_config_cmd_payload *payload,
10986 		enum set_config_status *operation_result)
10987 {
10988 	struct amdgpu_device *adev = ctx->driver_context;
10989 	bool is_cmd_complete;
10990 	int ret;
10991 
10992 	mutex_lock(&adev->dm.dpia_aux_lock);
10993 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
10994 			link_index, payload, adev->dm.dmub_notify);
10995 
10996 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
10997 		ret = 0;
10998 		*operation_result = adev->dm.dmub_notify->sc_status;
10999 	} else {
11000 		DRM_ERROR("wait_for_completion_timeout timeout!");
11001 		ret = -1;
11002 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
11003 	}
11004 
11005 	if (!is_cmd_complete)
11006 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
11007 	mutex_unlock(&adev->dm.dpia_aux_lock);
11008 	return ret;
11009 }
11010 
11011 /*
11012  * Check whether seamless boot is supported.
11013  *
11014  * So far we only support seamless boot on CHIP_VANGOGH.
11015  * If everything goes well, we may consider expanding
11016  * seamless boot to other ASICs.
11017  */
11018 bool check_seamless_boot_capability(struct amdgpu_device *adev)
11019 {
11020 	switch (adev->ip_versions[DCE_HWIP][0]) {
11021 	case IP_VERSION(3, 0, 1):
11022 		if (!adev->mman.keep_stolen_vga_memory)
11023 			return true;
11024 		break;
11025 	default:
11026 		break;
11027 	}
11028 
11029 	return false;
11030 }
11031 
11032 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
11033 {
11034 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
11035 }
11036 
11037 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
11038 {
11039 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
11040 }
11041