1 /* 2 * Copyright 2018 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/debugfs.h> 25 #include <linux/list.h> 26 #include <linux/module.h> 27 #include <linux/uaccess.h> 28 #include <linux/reboot.h> 29 #include <linux/syscalls.h> 30 #include <linux/pm_runtime.h> 31 32 #include "amdgpu.h" 33 #include "amdgpu_ras.h" 34 #include "amdgpu_atomfirmware.h" 35 #include "amdgpu_xgmi.h" 36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h" 37 #include "atom.h" 38 #include "amdgpu_reset.h" 39 40 #ifdef CONFIG_X86_MCE_AMD 41 #include <asm/mce.h> 42 43 static bool notifier_registered; 44 #endif 45 static const char *RAS_FS_NAME = "ras"; 46 47 const char *ras_error_string[] = { 48 "none", 49 "parity", 50 "single_correctable", 51 "multi_uncorrectable", 52 "poison", 53 }; 54 55 const char *ras_block_string[] = { 56 "umc", 57 "sdma", 58 "gfx", 59 "mmhub", 60 "athub", 61 "pcie_bif", 62 "hdp", 63 "xgmi_wafl", 64 "df", 65 "smn", 66 "sem", 67 "mp0", 68 "mp1", 69 "fuse", 70 "mca", 71 "vcn", 72 "jpeg", 73 }; 74 75 const char *ras_mca_block_string[] = { 76 "mca_mp0", 77 "mca_mp1", 78 "mca_mpio", 79 "mca_iohc", 80 }; 81 82 struct amdgpu_ras_block_list { 83 /* ras block link */ 84 struct list_head node; 85 86 struct amdgpu_ras_block_object *ras_obj; 87 }; 88 89 const char *get_ras_block_str(struct ras_common_if *ras_block) 90 { 91 if (!ras_block) 92 return "NULL"; 93 94 if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT) 95 return "OUT OF RANGE"; 96 97 if (ras_block->block == AMDGPU_RAS_BLOCK__MCA) 98 return ras_mca_block_string[ras_block->sub_block_index]; 99 100 return ras_block_string[ras_block->block]; 101 } 102 103 #define ras_block_str(_BLOCK_) \ 104 (((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range") 105 106 #define ras_err_str(i) (ras_error_string[ffs(i)]) 107 108 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS) 109 110 /* inject address is 52 bits */ 111 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52) 112 113 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */ 114 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL) 115 116 enum amdgpu_ras_retire_page_reservation { 117 AMDGPU_RAS_RETIRE_PAGE_RESERVED, 118 AMDGPU_RAS_RETIRE_PAGE_PENDING, 119 AMDGPU_RAS_RETIRE_PAGE_FAULT, 120 }; 121 122 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0); 123 124 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 125 uint64_t addr); 126 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 127 uint64_t addr); 128 #ifdef CONFIG_X86_MCE_AMD 129 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev); 130 struct mce_notifier_adev_list { 131 struct amdgpu_device *devs[MAX_GPU_INSTANCE]; 132 int num_gpu; 133 }; 134 static struct mce_notifier_adev_list mce_adev_list; 135 #endif 136 137 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready) 138 { 139 if (adev && amdgpu_ras_get_context(adev)) 140 amdgpu_ras_get_context(adev)->error_query_ready = ready; 141 } 142 143 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev) 144 { 145 if (adev && amdgpu_ras_get_context(adev)) 146 return amdgpu_ras_get_context(adev)->error_query_ready; 147 148 return false; 149 } 150 151 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address) 152 { 153 struct ras_err_data err_data = {0, 0, 0, NULL}; 154 struct eeprom_table_record err_rec; 155 156 if ((address >= adev->gmc.mc_vram_size) || 157 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 158 dev_warn(adev->dev, 159 "RAS WARN: input address 0x%llx is invalid.\n", 160 address); 161 return -EINVAL; 162 } 163 164 if (amdgpu_ras_check_bad_page(adev, address)) { 165 dev_warn(adev->dev, 166 "RAS WARN: 0x%llx has already been marked as bad page!\n", 167 address); 168 return 0; 169 } 170 171 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record)); 172 err_data.err_addr = &err_rec; 173 amdgpu_umc_fill_error_record(&err_data, address, 174 (address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0); 175 176 if (amdgpu_bad_page_threshold != 0) { 177 amdgpu_ras_add_bad_pages(adev, err_data.err_addr, 178 err_data.err_addr_cnt); 179 amdgpu_ras_save_bad_pages(adev); 180 } 181 182 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n"); 183 dev_warn(adev->dev, "Clear EEPROM:\n"); 184 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n"); 185 186 return 0; 187 } 188 189 #ifdef __linux__ 190 191 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf, 192 size_t size, loff_t *pos) 193 { 194 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private; 195 struct ras_query_if info = { 196 .head = obj->head, 197 }; 198 ssize_t s; 199 char val[128]; 200 201 if (amdgpu_ras_query_error_status(obj->adev, &info)) 202 return -EINVAL; 203 204 /* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */ 205 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) && 206 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) { 207 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block)) 208 dev_warn(obj->adev->dev, "Failed to reset error counter and error status"); 209 } 210 211 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n", 212 "ue", info.ue_count, 213 "ce", info.ce_count); 214 if (*pos >= s) 215 return 0; 216 217 s -= *pos; 218 s = min_t(u64, s, size); 219 220 221 if (copy_to_user(buf, &val[*pos], s)) 222 return -EINVAL; 223 224 *pos += s; 225 226 return s; 227 } 228 229 static const struct file_operations amdgpu_ras_debugfs_ops = { 230 .owner = THIS_MODULE, 231 .read = amdgpu_ras_debugfs_read, 232 .write = NULL, 233 .llseek = default_llseek 234 }; 235 236 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id) 237 { 238 int i; 239 240 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) { 241 *block_id = i; 242 if (strcmp(name, ras_block_string[i]) == 0) 243 return 0; 244 } 245 return -EINVAL; 246 } 247 248 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f, 249 const char __user *buf, size_t size, 250 loff_t *pos, struct ras_debug_if *data) 251 { 252 ssize_t s = min_t(u64, 64, size); 253 char str[65]; 254 char block_name[33]; 255 char err[9] = "ue"; 256 int op = -1; 257 int block_id; 258 uint32_t sub_block; 259 u64 address, value; 260 261 if (*pos) 262 return -EINVAL; 263 *pos = size; 264 265 memset(str, 0, sizeof(str)); 266 memset(data, 0, sizeof(*data)); 267 268 if (copy_from_user(str, buf, s)) 269 return -EINVAL; 270 271 if (sscanf(str, "disable %32s", block_name) == 1) 272 op = 0; 273 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2) 274 op = 1; 275 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2) 276 op = 2; 277 else if (strstr(str, "retire_page") != NULL) 278 op = 3; 279 else if (str[0] && str[1] && str[2] && str[3]) 280 /* ascii string, but commands are not matched. */ 281 return -EINVAL; 282 283 if (op != -1) { 284 if (op == 3) { 285 if (sscanf(str, "%*s 0x%llx", &address) != 1 && 286 sscanf(str, "%*s %llu", &address) != 1) 287 return -EINVAL; 288 289 data->op = op; 290 data->inject.address = address; 291 292 return 0; 293 } 294 295 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id)) 296 return -EINVAL; 297 298 data->head.block = block_id; 299 /* only ue and ce errors are supported */ 300 if (!memcmp("ue", err, 2)) 301 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 302 else if (!memcmp("ce", err, 2)) 303 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE; 304 else 305 return -EINVAL; 306 307 data->op = op; 308 309 if (op == 2) { 310 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx", 311 &sub_block, &address, &value) != 3 && 312 sscanf(str, "%*s %*s %*s %u %llu %llu", 313 &sub_block, &address, &value) != 3) 314 return -EINVAL; 315 data->head.sub_block_index = sub_block; 316 data->inject.address = address; 317 data->inject.value = value; 318 } 319 } else { 320 if (size < sizeof(*data)) 321 return -EINVAL; 322 323 if (copy_from_user(data, buf, sizeof(*data))) 324 return -EINVAL; 325 } 326 327 return 0; 328 } 329 330 /** 331 * DOC: AMDGPU RAS debugfs control interface 332 * 333 * The control interface accepts struct ras_debug_if which has two members. 334 * 335 * First member: ras_debug_if::head or ras_debug_if::inject. 336 * 337 * head is used to indicate which IP block will be under control. 338 * 339 * head has four members, they are block, type, sub_block_index, name. 340 * block: which IP will be under control. 341 * type: what kind of error will be enabled/disabled/injected. 342 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA. 343 * name: the name of IP. 344 * 345 * inject has two more members than head, they are address, value. 346 * As their names indicate, inject operation will write the 347 * value to the address. 348 * 349 * The second member: struct ras_debug_if::op. 350 * It has three kinds of operations. 351 * 352 * - 0: disable RAS on the block. Take ::head as its data. 353 * - 1: enable RAS on the block. Take ::head as its data. 354 * - 2: inject errors on the block. Take ::inject as its data. 355 * 356 * How to use the interface? 357 * 358 * In a program 359 * 360 * Copy the struct ras_debug_if in your code and initialize it. 361 * Write the struct to the control interface. 362 * 363 * From shell 364 * 365 * .. code-block:: bash 366 * 367 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 368 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 369 * echo "inject <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 370 * 371 * Where N, is the card which you want to affect. 372 * 373 * "disable" requires only the block. 374 * "enable" requires the block and error type. 375 * "inject" requires the block, error type, address, and value. 376 * 377 * The block is one of: umc, sdma, gfx, etc. 378 * see ras_block_string[] for details 379 * 380 * The error type is one of: ue, ce, where, 381 * ue is multi-uncorrectable 382 * ce is single-correctable 383 * 384 * The sub-block is a the sub-block index, pass 0 if there is no sub-block. 385 * The address and value are hexadecimal numbers, leading 0x is optional. 386 * 387 * For instance, 388 * 389 * .. code-block:: bash 390 * 391 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 392 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 393 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl 394 * 395 * How to check the result of the operation? 396 * 397 * To check disable/enable, see "ras" features at, 398 * /sys/class/drm/card[0/1/2...]/device/ras/features 399 * 400 * To check inject, see the corresponding error count at, 401 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count 402 * 403 * .. note:: 404 * Operations are only allowed on blocks which are supported. 405 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask 406 * to see which blocks support RAS on a particular asic. 407 * 408 */ 409 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, 410 const char __user *buf, 411 size_t size, loff_t *pos) 412 { 413 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private; 414 struct ras_debug_if data; 415 int ret = 0; 416 417 if (!amdgpu_ras_get_error_query_ready(adev)) { 418 dev_warn(adev->dev, "RAS WARN: error injection " 419 "currently inaccessible\n"); 420 return size; 421 } 422 423 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data); 424 if (ret) 425 return ret; 426 427 if (data.op == 3) { 428 ret = amdgpu_reserve_page_direct(adev, data.inject.address); 429 if (!ret) 430 return size; 431 else 432 return ret; 433 } 434 435 if (!amdgpu_ras_is_supported(adev, data.head.block)) 436 return -EINVAL; 437 438 switch (data.op) { 439 case 0: 440 ret = amdgpu_ras_feature_enable(adev, &data.head, 0); 441 break; 442 case 1: 443 ret = amdgpu_ras_feature_enable(adev, &data.head, 1); 444 break; 445 case 2: 446 if ((data.inject.address >= adev->gmc.mc_vram_size) || 447 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 448 dev_warn(adev->dev, "RAS WARN: input address " 449 "0x%llx is invalid.", 450 data.inject.address); 451 ret = -EINVAL; 452 break; 453 } 454 455 /* umc ce/ue error injection for a bad page is not allowed */ 456 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) && 457 amdgpu_ras_check_bad_page(adev, data.inject.address)) { 458 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has " 459 "already been marked as bad!\n", 460 data.inject.address); 461 break; 462 } 463 464 /* data.inject.address is offset instead of absolute gpu address */ 465 ret = amdgpu_ras_error_inject(adev, &data.inject); 466 break; 467 default: 468 ret = -EINVAL; 469 break; 470 } 471 472 if (ret) 473 return ret; 474 475 return size; 476 } 477 478 /** 479 * DOC: AMDGPU RAS debugfs EEPROM table reset interface 480 * 481 * Some boards contain an EEPROM which is used to persistently store a list of 482 * bad pages which experiences ECC errors in vram. This interface provides 483 * a way to reset the EEPROM, e.g., after testing error injection. 484 * 485 * Usage: 486 * 487 * .. code-block:: bash 488 * 489 * echo 1 > ../ras/ras_eeprom_reset 490 * 491 * will reset EEPROM table to 0 entries. 492 * 493 */ 494 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, 495 const char __user *buf, 496 size_t size, loff_t *pos) 497 { 498 struct amdgpu_device *adev = 499 (struct amdgpu_device *)file_inode(f)->i_private; 500 int ret; 501 502 ret = amdgpu_ras_eeprom_reset_table( 503 &(amdgpu_ras_get_context(adev)->eeprom_control)); 504 505 if (!ret) { 506 /* Something was written to EEPROM. 507 */ 508 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS; 509 return size; 510 } else { 511 return ret; 512 } 513 } 514 515 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = { 516 .owner = THIS_MODULE, 517 .read = NULL, 518 .write = amdgpu_ras_debugfs_ctrl_write, 519 .llseek = default_llseek 520 }; 521 522 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = { 523 .owner = THIS_MODULE, 524 .read = NULL, 525 .write = amdgpu_ras_debugfs_eeprom_write, 526 .llseek = default_llseek 527 }; 528 529 /** 530 * DOC: AMDGPU RAS sysfs Error Count Interface 531 * 532 * It allows the user to read the error count for each IP block on the gpu through 533 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count 534 * 535 * It outputs the multiple lines which report the uncorrected (ue) and corrected 536 * (ce) error counts. 537 * 538 * The format of one line is below, 539 * 540 * [ce|ue]: count 541 * 542 * Example: 543 * 544 * .. code-block:: bash 545 * 546 * ue: 0 547 * ce: 1 548 * 549 */ 550 static ssize_t amdgpu_ras_sysfs_read(struct device *dev, 551 struct device_attribute *attr, char *buf) 552 { 553 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr); 554 struct ras_query_if info = { 555 .head = obj->head, 556 }; 557 558 if (!amdgpu_ras_get_error_query_ready(obj->adev)) 559 return sysfs_emit(buf, "Query currently inaccessible\n"); 560 561 if (amdgpu_ras_query_error_status(obj->adev, &info)) 562 return -EINVAL; 563 564 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) && 565 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) { 566 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block)) 567 dev_warn(obj->adev->dev, "Failed to reset error counter and error status"); 568 } 569 570 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count, 571 "ce", info.ce_count); 572 } 573 574 #endif /* __linux__ */ 575 576 /* obj begin */ 577 578 #define get_obj(obj) do { (obj)->use++; } while (0) 579 #define alive_obj(obj) ((obj)->use) 580 581 static inline void put_obj(struct ras_manager *obj) 582 { 583 if (obj && (--obj->use == 0)) 584 list_del(&obj->node); 585 if (obj && (obj->use < 0)) 586 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head)); 587 } 588 589 /* make one obj and return it. */ 590 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev, 591 struct ras_common_if *head) 592 { 593 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 594 struct ras_manager *obj; 595 596 if (!adev->ras_enabled || !con) 597 return NULL; 598 599 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 600 return NULL; 601 602 if (head->block == AMDGPU_RAS_BLOCK__MCA) { 603 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST) 604 return NULL; 605 606 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index]; 607 } else 608 obj = &con->objs[head->block]; 609 610 /* already exist. return obj? */ 611 if (alive_obj(obj)) 612 return NULL; 613 614 obj->head = *head; 615 obj->adev = adev; 616 list_add(&obj->node, &con->head); 617 get_obj(obj); 618 619 return obj; 620 } 621 622 /* return an obj equal to head, or the first when head is NULL */ 623 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev, 624 struct ras_common_if *head) 625 { 626 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 627 struct ras_manager *obj; 628 int i; 629 630 if (!adev->ras_enabled || !con) 631 return NULL; 632 633 if (head) { 634 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 635 return NULL; 636 637 if (head->block == AMDGPU_RAS_BLOCK__MCA) { 638 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST) 639 return NULL; 640 641 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index]; 642 } else 643 obj = &con->objs[head->block]; 644 645 if (alive_obj(obj)) 646 return obj; 647 } else { 648 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) { 649 obj = &con->objs[i]; 650 if (alive_obj(obj)) 651 return obj; 652 } 653 } 654 655 return NULL; 656 } 657 /* obj end */ 658 659 /* feature ctl begin */ 660 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev, 661 struct ras_common_if *head) 662 { 663 return adev->ras_hw_enabled & BIT(head->block); 664 } 665 666 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev, 667 struct ras_common_if *head) 668 { 669 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 670 671 return con->features & BIT(head->block); 672 } 673 674 /* 675 * if obj is not created, then create one. 676 * set feature enable flag. 677 */ 678 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev, 679 struct ras_common_if *head, int enable) 680 { 681 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 682 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 683 684 /* If hardware does not support ras, then do not create obj. 685 * But if hardware support ras, we can create the obj. 686 * Ras framework checks con->hw_supported to see if it need do 687 * corresponding initialization. 688 * IP checks con->support to see if it need disable ras. 689 */ 690 if (!amdgpu_ras_is_feature_allowed(adev, head)) 691 return 0; 692 693 if (enable) { 694 if (!obj) { 695 obj = amdgpu_ras_create_obj(adev, head); 696 if (!obj) 697 return -EINVAL; 698 } else { 699 /* In case we create obj somewhere else */ 700 get_obj(obj); 701 } 702 con->features |= BIT(head->block); 703 } else { 704 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) { 705 con->features &= ~BIT(head->block); 706 put_obj(obj); 707 } 708 } 709 710 return 0; 711 } 712 713 /* wrapper of psp_ras_enable_features */ 714 int amdgpu_ras_feature_enable(struct amdgpu_device *adev, 715 struct ras_common_if *head, bool enable) 716 { 717 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 718 union ta_ras_cmd_input *info; 719 int ret; 720 721 if (!con) 722 return -EINVAL; 723 724 if (head->block == AMDGPU_RAS_BLOCK__GFX) { 725 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL); 726 if (!info) 727 return -ENOMEM; 728 729 if (!enable) { 730 info->disable_features = (struct ta_ras_disable_features_input) { 731 .block_id = amdgpu_ras_block_to_ta(head->block), 732 .error_type = amdgpu_ras_error_to_ta(head->type), 733 }; 734 } else { 735 info->enable_features = (struct ta_ras_enable_features_input) { 736 .block_id = amdgpu_ras_block_to_ta(head->block), 737 .error_type = amdgpu_ras_error_to_ta(head->type), 738 }; 739 } 740 } 741 742 /* Do not enable if it is not allowed. */ 743 WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head)); 744 745 /* Only enable ras feature operation handle on host side */ 746 if (head->block == AMDGPU_RAS_BLOCK__GFX && 747 !amdgpu_sriov_vf(adev) && 748 !amdgpu_ras_intr_triggered()) { 749 ret = psp_ras_enable_features(&adev->psp, info, enable); 750 if (ret) { 751 dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n", 752 enable ? "enable":"disable", 753 get_ras_block_str(head), 754 amdgpu_ras_is_poison_mode_supported(adev), ret); 755 goto out; 756 } 757 } 758 759 /* setup the obj */ 760 __amdgpu_ras_feature_enable(adev, head, enable); 761 ret = 0; 762 out: 763 if (head->block == AMDGPU_RAS_BLOCK__GFX) 764 kfree(info); 765 return ret; 766 } 767 768 /* Only used in device probe stage and called only once. */ 769 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev, 770 struct ras_common_if *head, bool enable) 771 { 772 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 773 int ret; 774 775 if (!con) 776 return -EINVAL; 777 778 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 779 if (enable) { 780 /* There is no harm to issue a ras TA cmd regardless of 781 * the currecnt ras state. 782 * If current state == target state, it will do nothing 783 * But sometimes it requests driver to reset and repost 784 * with error code -EAGAIN. 785 */ 786 ret = amdgpu_ras_feature_enable(adev, head, 1); 787 /* With old ras TA, we might fail to enable ras. 788 * Log it and just setup the object. 789 * TODO need remove this WA in the future. 790 */ 791 if (ret == -EINVAL) { 792 ret = __amdgpu_ras_feature_enable(adev, head, 1); 793 if (!ret) 794 dev_info(adev->dev, 795 "RAS INFO: %s setup object\n", 796 get_ras_block_str(head)); 797 } 798 } else { 799 /* setup the object then issue a ras TA disable cmd.*/ 800 ret = __amdgpu_ras_feature_enable(adev, head, 1); 801 if (ret) 802 return ret; 803 804 /* gfx block ras dsiable cmd must send to ras-ta */ 805 if (head->block == AMDGPU_RAS_BLOCK__GFX) 806 con->features |= BIT(head->block); 807 808 ret = amdgpu_ras_feature_enable(adev, head, 0); 809 810 /* clean gfx block ras features flag */ 811 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX) 812 con->features &= ~BIT(head->block); 813 } 814 } else 815 ret = amdgpu_ras_feature_enable(adev, head, enable); 816 817 return ret; 818 } 819 820 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev, 821 bool bypass) 822 { 823 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 824 struct ras_manager *obj, *tmp; 825 826 list_for_each_entry_safe(obj, tmp, &con->head, node) { 827 /* bypass psp. 828 * aka just release the obj and corresponding flags 829 */ 830 if (bypass) { 831 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0)) 832 break; 833 } else { 834 if (amdgpu_ras_feature_enable(adev, &obj->head, 0)) 835 break; 836 } 837 } 838 839 return con->features; 840 } 841 842 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev, 843 bool bypass) 844 { 845 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 846 int i; 847 const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE; 848 849 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) { 850 struct ras_common_if head = { 851 .block = i, 852 .type = default_ras_type, 853 .sub_block_index = 0, 854 }; 855 856 if (i == AMDGPU_RAS_BLOCK__MCA) 857 continue; 858 859 if (bypass) { 860 /* 861 * bypass psp. vbios enable ras for us. 862 * so just create the obj 863 */ 864 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 865 break; 866 } else { 867 if (amdgpu_ras_feature_enable(adev, &head, 1)) 868 break; 869 } 870 } 871 872 for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) { 873 struct ras_common_if head = { 874 .block = AMDGPU_RAS_BLOCK__MCA, 875 .type = default_ras_type, 876 .sub_block_index = i, 877 }; 878 879 if (bypass) { 880 /* 881 * bypass psp. vbios enable ras for us. 882 * so just create the obj 883 */ 884 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 885 break; 886 } else { 887 if (amdgpu_ras_feature_enable(adev, &head, 1)) 888 break; 889 } 890 } 891 892 return con->features; 893 } 894 /* feature ctl end */ 895 896 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj, 897 enum amdgpu_ras_block block) 898 { 899 if (!block_obj) 900 return -EINVAL; 901 902 if (block_obj->ras_comm.block == block) 903 return 0; 904 905 return -EINVAL; 906 } 907 908 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev, 909 enum amdgpu_ras_block block, uint32_t sub_block_index) 910 { 911 struct amdgpu_ras_block_list *node, *tmp; 912 struct amdgpu_ras_block_object *obj; 913 914 if (block >= AMDGPU_RAS_BLOCK__LAST) 915 return NULL; 916 917 if (!amdgpu_ras_is_supported(adev, block)) 918 return NULL; 919 920 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) { 921 if (!node->ras_obj) { 922 dev_warn(adev->dev, "Warning: abnormal ras list node.\n"); 923 continue; 924 } 925 926 obj = node->ras_obj; 927 if (obj->ras_block_match) { 928 if (obj->ras_block_match(obj, block, sub_block_index) == 0) 929 return obj; 930 } else { 931 if (amdgpu_ras_block_match_default(obj, block) == 0) 932 return obj; 933 } 934 } 935 936 return NULL; 937 } 938 939 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data) 940 { 941 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 942 int ret = 0; 943 944 /* 945 * choosing right query method according to 946 * whether smu support query error information 947 */ 948 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc)); 949 if (ret == -EOPNOTSUPP) { 950 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops && 951 adev->umc.ras->ras_block.hw_ops->query_ras_error_count) 952 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data); 953 954 /* umc query_ras_error_address is also responsible for clearing 955 * error status 956 */ 957 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops && 958 adev->umc.ras->ras_block.hw_ops->query_ras_error_address) 959 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data); 960 } else if (!ret) { 961 if (adev->umc.ras && 962 adev->umc.ras->ecc_info_query_ras_error_count) 963 adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data); 964 965 if (adev->umc.ras && 966 adev->umc.ras->ecc_info_query_ras_error_address) 967 adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data); 968 } 969 } 970 971 /* query/inject/cure begin */ 972 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, 973 struct ras_query_if *info) 974 { 975 struct amdgpu_ras_block_object *block_obj = NULL; 976 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 977 struct ras_err_data err_data = {0, 0, 0, NULL}; 978 979 if (!obj) 980 return -EINVAL; 981 982 if (info->head.block == AMDGPU_RAS_BLOCK__UMC) { 983 amdgpu_ras_get_ecc_info(adev, &err_data); 984 } else { 985 block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0); 986 if (!block_obj || !block_obj->hw_ops) { 987 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 988 get_ras_block_str(&info->head)); 989 return -EINVAL; 990 } 991 992 if (block_obj->hw_ops->query_ras_error_count) 993 block_obj->hw_ops->query_ras_error_count(adev, &err_data); 994 995 if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) || 996 (info->head.block == AMDGPU_RAS_BLOCK__GFX) || 997 (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) { 998 if (block_obj->hw_ops->query_ras_error_status) 999 block_obj->hw_ops->query_ras_error_status(adev); 1000 } 1001 } 1002 1003 obj->err_data.ue_count += err_data.ue_count; 1004 obj->err_data.ce_count += err_data.ce_count; 1005 1006 info->ue_count = obj->err_data.ue_count; 1007 info->ce_count = obj->err_data.ce_count; 1008 1009 if (err_data.ce_count) { 1010 if (adev->smuio.funcs && 1011 adev->smuio.funcs->get_socket_id && 1012 adev->smuio.funcs->get_die_id) { 1013 dev_info(adev->dev, "socket: %d, die: %d " 1014 "%ld correctable hardware errors " 1015 "detected in %s block, no user " 1016 "action is needed.\n", 1017 adev->smuio.funcs->get_socket_id(adev), 1018 adev->smuio.funcs->get_die_id(adev), 1019 obj->err_data.ce_count, 1020 get_ras_block_str(&info->head)); 1021 } else { 1022 dev_info(adev->dev, "%ld correctable hardware errors " 1023 "detected in %s block, no user " 1024 "action is needed.\n", 1025 obj->err_data.ce_count, 1026 get_ras_block_str(&info->head)); 1027 } 1028 } 1029 if (err_data.ue_count) { 1030 if (adev->smuio.funcs && 1031 adev->smuio.funcs->get_socket_id && 1032 adev->smuio.funcs->get_die_id) { 1033 dev_info(adev->dev, "socket: %d, die: %d " 1034 "%ld uncorrectable hardware errors " 1035 "detected in %s block\n", 1036 adev->smuio.funcs->get_socket_id(adev), 1037 adev->smuio.funcs->get_die_id(adev), 1038 obj->err_data.ue_count, 1039 get_ras_block_str(&info->head)); 1040 } else { 1041 dev_info(adev->dev, "%ld uncorrectable hardware errors " 1042 "detected in %s block\n", 1043 obj->err_data.ue_count, 1044 get_ras_block_str(&info->head)); 1045 } 1046 } 1047 1048 return 0; 1049 } 1050 1051 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev, 1052 enum amdgpu_ras_block block) 1053 { 1054 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0); 1055 1056 if (!amdgpu_ras_is_supported(adev, block)) 1057 return -EINVAL; 1058 1059 if (!block_obj || !block_obj->hw_ops) { 1060 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1061 ras_block_str(block)); 1062 return -EINVAL; 1063 } 1064 1065 if (block_obj->hw_ops->reset_ras_error_count) 1066 block_obj->hw_ops->reset_ras_error_count(adev); 1067 1068 if ((block == AMDGPU_RAS_BLOCK__GFX) || 1069 (block == AMDGPU_RAS_BLOCK__MMHUB)) { 1070 if (block_obj->hw_ops->reset_ras_error_status) 1071 block_obj->hw_ops->reset_ras_error_status(adev); 1072 } 1073 1074 return 0; 1075 } 1076 1077 /* wrapper of psp_ras_trigger_error */ 1078 int amdgpu_ras_error_inject(struct amdgpu_device *adev, 1079 struct ras_inject_if *info) 1080 { 1081 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1082 struct ta_ras_trigger_error_input block_info = { 1083 .block_id = amdgpu_ras_block_to_ta(info->head.block), 1084 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type), 1085 .sub_block_index = info->head.sub_block_index, 1086 .address = info->address, 1087 .value = info->value, 1088 }; 1089 int ret = -EINVAL; 1090 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, 1091 info->head.block, 1092 info->head.sub_block_index); 1093 1094 if (!obj) 1095 return -EINVAL; 1096 1097 if (!block_obj || !block_obj->hw_ops) { 1098 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1099 get_ras_block_str(&info->head)); 1100 return -EINVAL; 1101 } 1102 1103 /* Calculate XGMI relative offset */ 1104 if (adev->gmc.xgmi.num_physical_nodes > 1) { 1105 block_info.address = 1106 amdgpu_xgmi_get_relative_phy_addr(adev, 1107 block_info.address); 1108 } 1109 1110 if (info->head.block == AMDGPU_RAS_BLOCK__GFX) { 1111 if (block_obj->hw_ops->ras_error_inject) 1112 ret = block_obj->hw_ops->ras_error_inject(adev, info); 1113 } else { 1114 /* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */ 1115 if (block_obj->hw_ops->ras_error_inject) 1116 ret = block_obj->hw_ops->ras_error_inject(adev, &block_info); 1117 else /*If not defined .ras_error_inject, use default ras_error_inject*/ 1118 ret = psp_ras_trigger_error(&adev->psp, &block_info); 1119 } 1120 1121 if (ret) 1122 dev_err(adev->dev, "ras inject %s failed %d\n", 1123 get_ras_block_str(&info->head), ret); 1124 1125 return ret; 1126 } 1127 1128 /** 1129 * amdgpu_ras_query_error_count -- Get error counts of all IPs 1130 * @adev: pointer to AMD GPU device 1131 * @ce_count: pointer to an integer to be set to the count of correctible errors. 1132 * @ue_count: pointer to an integer to be set to the count of uncorrectible 1133 * errors. 1134 * 1135 * If set, @ce_count or @ue_count, count and return the corresponding 1136 * error counts in those integer pointers. Return 0 if the device 1137 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS. 1138 */ 1139 int amdgpu_ras_query_error_count(struct amdgpu_device *adev, 1140 unsigned long *ce_count, 1141 unsigned long *ue_count) 1142 { 1143 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1144 struct ras_manager *obj; 1145 unsigned long ce, ue; 1146 1147 if (!adev->ras_enabled || !con) 1148 return -EOPNOTSUPP; 1149 1150 /* Don't count since no reporting. 1151 */ 1152 if (!ce_count && !ue_count) 1153 return 0; 1154 1155 ce = 0; 1156 ue = 0; 1157 list_for_each_entry(obj, &con->head, node) { 1158 struct ras_query_if info = { 1159 .head = obj->head, 1160 }; 1161 int res; 1162 1163 res = amdgpu_ras_query_error_status(adev, &info); 1164 if (res) 1165 return res; 1166 1167 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) && 1168 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) { 1169 if (amdgpu_ras_reset_error_status(adev, info.head.block)) 1170 dev_warn(adev->dev, "Failed to reset error counter and error status"); 1171 } 1172 1173 ce += info.ce_count; 1174 ue += info.ue_count; 1175 } 1176 1177 if (ce_count) 1178 *ce_count = ce; 1179 1180 if (ue_count) 1181 *ue_count = ue; 1182 1183 return 0; 1184 } 1185 /* query/inject/cure end */ 1186 1187 #ifdef __linux__ 1188 1189 /* sysfs begin */ 1190 1191 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1192 struct ras_badpage **bps, unsigned int *count); 1193 1194 static char *amdgpu_ras_badpage_flags_str(unsigned int flags) 1195 { 1196 switch (flags) { 1197 case AMDGPU_RAS_RETIRE_PAGE_RESERVED: 1198 return "R"; 1199 case AMDGPU_RAS_RETIRE_PAGE_PENDING: 1200 return "P"; 1201 case AMDGPU_RAS_RETIRE_PAGE_FAULT: 1202 default: 1203 return "F"; 1204 } 1205 } 1206 1207 /** 1208 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface 1209 * 1210 * It allows user to read the bad pages of vram on the gpu through 1211 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages 1212 * 1213 * It outputs multiple lines, and each line stands for one gpu page. 1214 * 1215 * The format of one line is below, 1216 * gpu pfn : gpu page size : flags 1217 * 1218 * gpu pfn and gpu page size are printed in hex format. 1219 * flags can be one of below character, 1220 * 1221 * R: reserved, this gpu page is reserved and not able to use. 1222 * 1223 * P: pending for reserve, this gpu page is marked as bad, will be reserved 1224 * in next window of page_reserve. 1225 * 1226 * F: unable to reserve. this gpu page can't be reserved due to some reasons. 1227 * 1228 * Examples: 1229 * 1230 * .. code-block:: bash 1231 * 1232 * 0x00000001 : 0x00001000 : R 1233 * 0x00000002 : 0x00001000 : P 1234 * 1235 */ 1236 1237 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f, 1238 struct kobject *kobj, struct bin_attribute *attr, 1239 char *buf, loff_t ppos, size_t count) 1240 { 1241 struct amdgpu_ras *con = 1242 container_of(attr, struct amdgpu_ras, badpages_attr); 1243 struct amdgpu_device *adev = con->adev; 1244 const unsigned int element_size = 1245 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1; 1246 unsigned int start = div64_ul(ppos + element_size - 1, element_size); 1247 unsigned int end = div64_ul(ppos + count - 1, element_size); 1248 ssize_t s = 0; 1249 struct ras_badpage *bps = NULL; 1250 unsigned int bps_count = 0; 1251 1252 memset(buf, 0, count); 1253 1254 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count)) 1255 return 0; 1256 1257 for (; start < end && start < bps_count; start++) 1258 s += scnprintf(&buf[s], element_size + 1, 1259 "0x%08x : 0x%08x : %1s\n", 1260 bps[start].bp, 1261 bps[start].size, 1262 amdgpu_ras_badpage_flags_str(bps[start].flags)); 1263 1264 kfree(bps); 1265 1266 return s; 1267 } 1268 1269 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev, 1270 struct device_attribute *attr, char *buf) 1271 { 1272 struct amdgpu_ras *con = 1273 container_of(attr, struct amdgpu_ras, features_attr); 1274 1275 return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features); 1276 } 1277 1278 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev) 1279 { 1280 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1281 1282 sysfs_remove_file_from_group(&adev->dev->kobj, 1283 &con->badpages_attr.attr, 1284 RAS_FS_NAME); 1285 } 1286 1287 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev) 1288 { 1289 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1290 struct attribute *attrs[] = { 1291 &con->features_attr.attr, 1292 NULL 1293 }; 1294 struct attribute_group group = { 1295 .name = RAS_FS_NAME, 1296 .attrs = attrs, 1297 }; 1298 1299 sysfs_remove_group(&adev->dev->kobj, &group); 1300 1301 return 0; 1302 } 1303 1304 #endif /* __linux__ */ 1305 1306 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev, 1307 struct ras_common_if *head) 1308 { 1309 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1310 1311 if (!obj || obj->attr_inuse) 1312 return -EINVAL; 1313 1314 STUB(); 1315 return -ENOSYS; 1316 #ifdef notyet 1317 get_obj(obj); 1318 1319 snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name), 1320 "%s_err_count", head->name); 1321 1322 obj->sysfs_attr = (struct device_attribute){ 1323 .attr = { 1324 .name = obj->fs_data.sysfs_name, 1325 .mode = S_IRUGO, 1326 }, 1327 .show = amdgpu_ras_sysfs_read, 1328 }; 1329 sysfs_attr_init(&obj->sysfs_attr.attr); 1330 1331 if (sysfs_add_file_to_group(&adev->dev->kobj, 1332 &obj->sysfs_attr.attr, 1333 RAS_FS_NAME)) { 1334 put_obj(obj); 1335 return -EINVAL; 1336 } 1337 1338 obj->attr_inuse = 1; 1339 1340 return 0; 1341 #endif 1342 } 1343 1344 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev, 1345 struct ras_common_if *head) 1346 { 1347 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1348 1349 if (!obj || !obj->attr_inuse) 1350 return -EINVAL; 1351 1352 sysfs_remove_file_from_group(&adev->dev->kobj, 1353 &obj->sysfs_attr.attr, 1354 RAS_FS_NAME); 1355 obj->attr_inuse = 0; 1356 put_obj(obj); 1357 1358 return 0; 1359 } 1360 1361 #ifdef __linux__ 1362 1363 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev) 1364 { 1365 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1366 struct ras_manager *obj, *tmp; 1367 1368 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1369 amdgpu_ras_sysfs_remove(adev, &obj->head); 1370 } 1371 1372 if (amdgpu_bad_page_threshold != 0) 1373 amdgpu_ras_sysfs_remove_bad_page_node(adev); 1374 1375 amdgpu_ras_sysfs_remove_feature_node(adev); 1376 1377 return 0; 1378 } 1379 /* sysfs end */ 1380 1381 /** 1382 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors 1383 * 1384 * Normally when there is an uncorrectable error, the driver will reset 1385 * the GPU to recover. However, in the event of an unrecoverable error, 1386 * the driver provides an interface to reboot the system automatically 1387 * in that event. 1388 * 1389 * The following file in debugfs provides that interface: 1390 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot 1391 * 1392 * Usage: 1393 * 1394 * .. code-block:: bash 1395 * 1396 * echo true > .../ras/auto_reboot 1397 * 1398 */ 1399 /* debugfs begin */ 1400 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev) 1401 { 1402 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1403 struct drm_minor *minor = adev_to_drm(adev)->primary; 1404 struct dentry *dir; 1405 1406 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root); 1407 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev, 1408 &amdgpu_ras_debugfs_ctrl_ops); 1409 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev, 1410 &amdgpu_ras_debugfs_eeprom_ops); 1411 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir, 1412 &con->bad_page_cnt_threshold); 1413 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled); 1414 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled); 1415 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev, 1416 &amdgpu_ras_debugfs_eeprom_size_ops); 1417 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table", 1418 S_IRUGO, dir, adev, 1419 &amdgpu_ras_debugfs_eeprom_table_ops); 1420 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control); 1421 1422 /* 1423 * After one uncorrectable error happens, usually GPU recovery will 1424 * be scheduled. But due to the known problem in GPU recovery failing 1425 * to bring GPU back, below interface provides one direct way to 1426 * user to reboot system automatically in such case within 1427 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine 1428 * will never be called. 1429 */ 1430 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot); 1431 1432 /* 1433 * User could set this not to clean up hardware's error count register 1434 * of RAS IPs during ras recovery. 1435 */ 1436 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir, 1437 &con->disable_ras_err_cnt_harvest); 1438 return dir; 1439 } 1440 1441 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev, 1442 struct ras_fs_if *head, 1443 struct dentry *dir) 1444 { 1445 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1446 1447 if (!obj || !dir) 1448 return; 1449 1450 get_obj(obj); 1451 1452 memcpy(obj->fs_data.debugfs_name, 1453 head->debugfs_name, 1454 sizeof(obj->fs_data.debugfs_name)); 1455 1456 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir, 1457 obj, &amdgpu_ras_debugfs_ops); 1458 } 1459 1460 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev) 1461 { 1462 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1463 struct dentry *dir; 1464 struct ras_manager *obj; 1465 struct ras_fs_if fs_info; 1466 1467 /* 1468 * it won't be called in resume path, no need to check 1469 * suspend and gpu reset status 1470 */ 1471 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con) 1472 return; 1473 1474 dir = amdgpu_ras_debugfs_create_ctrl_node(adev); 1475 1476 list_for_each_entry(obj, &con->head, node) { 1477 if (amdgpu_ras_is_supported(adev, obj->head.block) && 1478 (obj->attr_inuse == 1)) { 1479 sprintf(fs_info.debugfs_name, "%s_err_inject", 1480 get_ras_block_str(&obj->head)); 1481 fs_info.head = obj->head; 1482 amdgpu_ras_debugfs_create(adev, &fs_info, dir); 1483 } 1484 } 1485 } 1486 1487 /* debugfs end */ 1488 1489 /* ras fs */ 1490 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO, 1491 amdgpu_ras_sysfs_badpages_read, NULL, 0); 1492 #endif /* __linux__ */ 1493 static DEVICE_ATTR(features, S_IRUGO, 1494 amdgpu_ras_sysfs_features_read, NULL); 1495 static int amdgpu_ras_fs_init(struct amdgpu_device *adev) 1496 { 1497 #ifdef __linux__ 1498 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1499 struct attribute_group group = { 1500 .name = RAS_FS_NAME, 1501 }; 1502 struct attribute *attrs[] = { 1503 &con->features_attr.attr, 1504 NULL 1505 }; 1506 struct bin_attribute *bin_attrs[] = { 1507 NULL, 1508 NULL, 1509 }; 1510 int r; 1511 1512 /* add features entry */ 1513 con->features_attr = dev_attr_features; 1514 group.attrs = attrs; 1515 sysfs_attr_init(attrs[0]); 1516 1517 if (amdgpu_bad_page_threshold != 0) { 1518 /* add bad_page_features entry */ 1519 bin_attr_gpu_vram_bad_pages.private = NULL; 1520 con->badpages_attr = bin_attr_gpu_vram_bad_pages; 1521 bin_attrs[0] = &con->badpages_attr; 1522 group.bin_attrs = bin_attrs; 1523 sysfs_bin_attr_init(bin_attrs[0]); 1524 } 1525 1526 r = sysfs_create_group(&adev->dev->kobj, &group); 1527 if (r) 1528 dev_err(adev->dev, "Failed to create RAS sysfs group!"); 1529 #endif 1530 1531 return 0; 1532 } 1533 1534 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev) 1535 { 1536 #ifdef __linux__ 1537 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1538 struct ras_manager *con_obj, *ip_obj, *tmp; 1539 1540 if (IS_ENABLED(CONFIG_DEBUG_FS)) { 1541 list_for_each_entry_safe(con_obj, tmp, &con->head, node) { 1542 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head); 1543 if (ip_obj) 1544 put_obj(ip_obj); 1545 } 1546 } 1547 1548 amdgpu_ras_sysfs_remove_all(adev); 1549 #endif 1550 return 0; 1551 } 1552 /* ras fs end */ 1553 1554 /* ih begin */ 1555 1556 /* For the hardware that cannot enable bif ring for both ras_controller_irq 1557 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status 1558 * register to check whether the interrupt is triggered or not, and properly 1559 * ack the interrupt if it is there 1560 */ 1561 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev) 1562 { 1563 /* Fatal error events are handled on host side */ 1564 if (amdgpu_sriov_vf(adev) || 1565 !amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF)) 1566 return; 1567 1568 if (adev->nbio.ras && 1569 adev->nbio.ras->handle_ras_controller_intr_no_bifring) 1570 adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev); 1571 1572 if (adev->nbio.ras && 1573 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring) 1574 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev); 1575 } 1576 1577 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj, 1578 struct amdgpu_iv_entry *entry) 1579 { 1580 bool poison_stat = false; 1581 struct amdgpu_device *adev = obj->adev; 1582 struct ras_err_data err_data = {0, 0, 0, NULL}; 1583 struct amdgpu_ras_block_object *block_obj = 1584 amdgpu_ras_get_ras_block(adev, obj->head.block, 0); 1585 1586 if (!block_obj || !block_obj->hw_ops) 1587 return; 1588 1589 /* both query_poison_status and handle_poison_consumption are optional, 1590 * but at least one of them should be implemented if we need poison 1591 * consumption handler 1592 */ 1593 if (block_obj->hw_ops->query_poison_status) { 1594 poison_stat = block_obj->hw_ops->query_poison_status(adev); 1595 if (!poison_stat) { 1596 /* Not poison consumption interrupt, no need to handle it */ 1597 dev_info(adev->dev, "No RAS poison status in %s poison IH.\n", 1598 block_obj->ras_comm.name); 1599 1600 return; 1601 } 1602 } 1603 1604 if (!adev->gmc.xgmi.connected_to_cpu) 1605 amdgpu_umc_poison_handler(adev, &err_data, false); 1606 1607 if (block_obj->hw_ops->handle_poison_consumption) 1608 poison_stat = block_obj->hw_ops->handle_poison_consumption(adev); 1609 1610 /* gpu reset is fallback for failed and default cases */ 1611 if (poison_stat) { 1612 dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n", 1613 block_obj->ras_comm.name); 1614 amdgpu_ras_reset_gpu(adev); 1615 } 1616 } 1617 1618 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj, 1619 struct amdgpu_iv_entry *entry) 1620 { 1621 dev_info(obj->adev->dev, 1622 "Poison is created, no user action is needed.\n"); 1623 } 1624 1625 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj, 1626 struct amdgpu_iv_entry *entry) 1627 { 1628 struct ras_ih_data *data = &obj->ih_data; 1629 struct ras_err_data err_data = {0, 0, 0, NULL}; 1630 int ret; 1631 1632 if (!data->cb) 1633 return; 1634 1635 /* Let IP handle its data, maybe we need get the output 1636 * from the callback to update the error type/count, etc 1637 */ 1638 ret = data->cb(obj->adev, &err_data, entry); 1639 /* ue will trigger an interrupt, and in that case 1640 * we need do a reset to recovery the whole system. 1641 * But leave IP do that recovery, here we just dispatch 1642 * the error. 1643 */ 1644 if (ret == AMDGPU_RAS_SUCCESS) { 1645 /* these counts could be left as 0 if 1646 * some blocks do not count error number 1647 */ 1648 obj->err_data.ue_count += err_data.ue_count; 1649 obj->err_data.ce_count += err_data.ce_count; 1650 } 1651 } 1652 1653 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj) 1654 { 1655 struct ras_ih_data *data = &obj->ih_data; 1656 struct amdgpu_iv_entry entry; 1657 1658 while (data->rptr != data->wptr) { 1659 rmb(); 1660 memcpy(&entry, &data->ring[data->rptr], 1661 data->element_size); 1662 1663 wmb(); 1664 data->rptr = (data->aligned_element_size + 1665 data->rptr) % data->ring_size; 1666 1667 if (amdgpu_ras_is_poison_mode_supported(obj->adev)) { 1668 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC) 1669 amdgpu_ras_interrupt_poison_creation_handler(obj, &entry); 1670 else 1671 amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry); 1672 } else { 1673 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC) 1674 amdgpu_ras_interrupt_umc_handler(obj, &entry); 1675 else 1676 dev_warn(obj->adev->dev, 1677 "No RAS interrupt handler for non-UMC block with poison disabled.\n"); 1678 } 1679 } 1680 } 1681 1682 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work) 1683 { 1684 struct ras_ih_data *data = 1685 container_of(work, struct ras_ih_data, ih_work); 1686 struct ras_manager *obj = 1687 container_of(data, struct ras_manager, ih_data); 1688 1689 amdgpu_ras_interrupt_handler(obj); 1690 } 1691 1692 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev, 1693 struct ras_dispatch_if *info) 1694 { 1695 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1696 struct ras_ih_data *data = &obj->ih_data; 1697 1698 if (!obj) 1699 return -EINVAL; 1700 1701 if (data->inuse == 0) 1702 return 0; 1703 1704 /* Might be overflow... */ 1705 memcpy(&data->ring[data->wptr], info->entry, 1706 data->element_size); 1707 1708 wmb(); 1709 data->wptr = (data->aligned_element_size + 1710 data->wptr) % data->ring_size; 1711 1712 schedule_work(&data->ih_work); 1713 1714 return 0; 1715 } 1716 1717 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev, 1718 struct ras_common_if *head) 1719 { 1720 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1721 struct ras_ih_data *data; 1722 1723 if (!obj) 1724 return -EINVAL; 1725 1726 data = &obj->ih_data; 1727 if (data->inuse == 0) 1728 return 0; 1729 1730 cancel_work_sync(&data->ih_work); 1731 1732 kfree(data->ring); 1733 memset(data, 0, sizeof(*data)); 1734 put_obj(obj); 1735 1736 return 0; 1737 } 1738 1739 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev, 1740 struct ras_common_if *head) 1741 { 1742 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1743 struct ras_ih_data *data; 1744 struct amdgpu_ras_block_object *ras_obj; 1745 1746 if (!obj) { 1747 /* in case we registe the IH before enable ras feature */ 1748 obj = amdgpu_ras_create_obj(adev, head); 1749 if (!obj) 1750 return -EINVAL; 1751 } else 1752 get_obj(obj); 1753 1754 ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm); 1755 1756 data = &obj->ih_data; 1757 /* add the callback.etc */ 1758 *data = (struct ras_ih_data) { 1759 .inuse = 0, 1760 .cb = ras_obj->ras_cb, 1761 .element_size = sizeof(struct amdgpu_iv_entry), 1762 .rptr = 0, 1763 .wptr = 0, 1764 }; 1765 1766 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler); 1767 1768 data->aligned_element_size = roundup2(data->element_size, 8); 1769 /* the ring can store 64 iv entries. */ 1770 data->ring_size = 64 * data->aligned_element_size; 1771 data->ring = kmalloc(data->ring_size, GFP_KERNEL); 1772 if (!data->ring) { 1773 put_obj(obj); 1774 return -ENOMEM; 1775 } 1776 1777 /* IH is ready */ 1778 data->inuse = 1; 1779 1780 return 0; 1781 } 1782 1783 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev) 1784 { 1785 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1786 struct ras_manager *obj, *tmp; 1787 1788 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1789 amdgpu_ras_interrupt_remove_handler(adev, &obj->head); 1790 } 1791 1792 return 0; 1793 } 1794 /* ih end */ 1795 1796 /* traversal all IPs except NBIO to query error counter */ 1797 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev) 1798 { 1799 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1800 struct ras_manager *obj; 1801 1802 if (!adev->ras_enabled || !con) 1803 return; 1804 1805 list_for_each_entry(obj, &con->head, node) { 1806 struct ras_query_if info = { 1807 .head = obj->head, 1808 }; 1809 1810 /* 1811 * PCIE_BIF IP has one different isr by ras controller 1812 * interrupt, the specific ras counter query will be 1813 * done in that isr. So skip such block from common 1814 * sync flood interrupt isr calling. 1815 */ 1816 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF) 1817 continue; 1818 1819 /* 1820 * this is a workaround for aldebaran, skip send msg to 1821 * smu to get ecc_info table due to smu handle get ecc 1822 * info table failed temporarily. 1823 * should be removed until smu fix handle ecc_info table. 1824 */ 1825 if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) && 1826 (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2))) 1827 continue; 1828 1829 amdgpu_ras_query_error_status(adev, &info); 1830 1831 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) && 1832 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4) && 1833 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 0)) { 1834 if (amdgpu_ras_reset_error_status(adev, info.head.block)) 1835 dev_warn(adev->dev, "Failed to reset error counter and error status"); 1836 } 1837 } 1838 } 1839 1840 /* Parse RdRspStatus and WrRspStatus */ 1841 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev, 1842 struct ras_query_if *info) 1843 { 1844 struct amdgpu_ras_block_object *block_obj; 1845 /* 1846 * Only two block need to query read/write 1847 * RspStatus at current state 1848 */ 1849 if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) && 1850 (info->head.block != AMDGPU_RAS_BLOCK__MMHUB)) 1851 return; 1852 1853 block_obj = amdgpu_ras_get_ras_block(adev, 1854 info->head.block, 1855 info->head.sub_block_index); 1856 1857 if (!block_obj || !block_obj->hw_ops) { 1858 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1859 get_ras_block_str(&info->head)); 1860 return; 1861 } 1862 1863 if (block_obj->hw_ops->query_ras_error_status) 1864 block_obj->hw_ops->query_ras_error_status(adev); 1865 1866 } 1867 1868 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev) 1869 { 1870 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1871 struct ras_manager *obj; 1872 1873 if (!adev->ras_enabled || !con) 1874 return; 1875 1876 list_for_each_entry(obj, &con->head, node) { 1877 struct ras_query_if info = { 1878 .head = obj->head, 1879 }; 1880 1881 amdgpu_ras_error_status_query(adev, &info); 1882 } 1883 } 1884 1885 /* recovery begin */ 1886 1887 /* return 0 on success. 1888 * caller need free bps. 1889 */ 1890 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1891 struct ras_badpage **bps, unsigned int *count) 1892 { 1893 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1894 struct ras_err_handler_data *data; 1895 int i = 0; 1896 int ret = 0, status; 1897 1898 if (!con || !con->eh_data || !bps || !count) 1899 return -EINVAL; 1900 1901 mutex_lock(&con->recovery_lock); 1902 data = con->eh_data; 1903 if (!data || data->count == 0) { 1904 *bps = NULL; 1905 ret = -EINVAL; 1906 goto out; 1907 } 1908 1909 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL); 1910 if (!*bps) { 1911 ret = -ENOMEM; 1912 goto out; 1913 } 1914 1915 for (; i < data->count; i++) { 1916 (*bps)[i] = (struct ras_badpage){ 1917 .bp = data->bps[i].retired_page, 1918 .size = AMDGPU_GPU_PAGE_SIZE, 1919 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED, 1920 }; 1921 status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr, 1922 data->bps[i].retired_page); 1923 if (status == -EBUSY) 1924 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING; 1925 else if (status == -ENOENT) 1926 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT; 1927 } 1928 1929 *count = data->count; 1930 out: 1931 mutex_unlock(&con->recovery_lock); 1932 return ret; 1933 } 1934 1935 static void amdgpu_ras_do_recovery(struct work_struct *work) 1936 { 1937 struct amdgpu_ras *ras = 1938 container_of(work, struct amdgpu_ras, recovery_work); 1939 struct amdgpu_device *remote_adev = NULL; 1940 struct amdgpu_device *adev = ras->adev; 1941 struct list_head device_list, *device_list_handle = NULL; 1942 1943 if (!ras->disable_ras_err_cnt_harvest) { 1944 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 1945 1946 /* Build list of devices to query RAS related errors */ 1947 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) { 1948 device_list_handle = &hive->device_list; 1949 } else { 1950 INIT_LIST_HEAD(&device_list); 1951 list_add_tail(&adev->gmc.xgmi.head, &device_list); 1952 device_list_handle = &device_list; 1953 } 1954 1955 list_for_each_entry(remote_adev, 1956 device_list_handle, gmc.xgmi.head) { 1957 amdgpu_ras_query_err_status(remote_adev); 1958 amdgpu_ras_log_on_err_counter(remote_adev); 1959 } 1960 1961 amdgpu_put_xgmi_hive(hive); 1962 } 1963 1964 if (amdgpu_device_should_recover_gpu(ras->adev)) { 1965 struct amdgpu_reset_context reset_context; 1966 memset(&reset_context, 0, sizeof(reset_context)); 1967 1968 reset_context.method = AMD_RESET_METHOD_NONE; 1969 reset_context.reset_req_dev = adev; 1970 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 1971 1972 amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context); 1973 } 1974 atomic_set(&ras->in_recovery, 0); 1975 } 1976 1977 /* alloc/realloc bps array */ 1978 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev, 1979 struct ras_err_handler_data *data, int pages) 1980 { 1981 unsigned int old_space = data->count + data->space_left; 1982 unsigned int new_space = old_space + pages; 1983 unsigned int align_space = roundup2(new_space, 512); 1984 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL); 1985 1986 if (!bps) { 1987 return -ENOMEM; 1988 } 1989 1990 if (data->bps) { 1991 memcpy(bps, data->bps, 1992 data->count * sizeof(*data->bps)); 1993 kfree(data->bps); 1994 } 1995 1996 data->bps = bps; 1997 data->space_left += align_space - old_space; 1998 return 0; 1999 } 2000 2001 /* it deal with vram only. */ 2002 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev, 2003 struct eeprom_table_record *bps, int pages) 2004 { 2005 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2006 struct ras_err_handler_data *data; 2007 int ret = 0; 2008 uint32_t i; 2009 2010 if (!con || !con->eh_data || !bps || pages <= 0) 2011 return 0; 2012 2013 mutex_lock(&con->recovery_lock); 2014 data = con->eh_data; 2015 if (!data) 2016 goto out; 2017 2018 for (i = 0; i < pages; i++) { 2019 if (amdgpu_ras_check_bad_page_unlock(con, 2020 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT)) 2021 continue; 2022 2023 if (!data->space_left && 2024 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) { 2025 ret = -ENOMEM; 2026 goto out; 2027 } 2028 2029 amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr, 2030 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT, 2031 AMDGPU_GPU_PAGE_SIZE); 2032 2033 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps)); 2034 data->count++; 2035 data->space_left--; 2036 } 2037 out: 2038 mutex_unlock(&con->recovery_lock); 2039 2040 return ret; 2041 } 2042 2043 /* 2044 * write error record array to eeprom, the function should be 2045 * protected by recovery_lock 2046 */ 2047 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev) 2048 { 2049 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2050 struct ras_err_handler_data *data; 2051 struct amdgpu_ras_eeprom_control *control; 2052 int save_count; 2053 2054 if (!con || !con->eh_data) 2055 return 0; 2056 2057 mutex_lock(&con->recovery_lock); 2058 control = &con->eeprom_control; 2059 data = con->eh_data; 2060 save_count = data->count - control->ras_num_recs; 2061 mutex_unlock(&con->recovery_lock); 2062 /* only new entries are saved */ 2063 if (save_count > 0) { 2064 if (amdgpu_ras_eeprom_append(control, 2065 &data->bps[control->ras_num_recs], 2066 save_count)) { 2067 dev_err(adev->dev, "Failed to save EEPROM table data!"); 2068 return -EIO; 2069 } 2070 2071 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count); 2072 } 2073 2074 return 0; 2075 } 2076 2077 /* 2078 * read error record array in eeprom and reserve enough space for 2079 * storing new bad pages 2080 */ 2081 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev) 2082 { 2083 struct amdgpu_ras_eeprom_control *control = 2084 &adev->psp.ras_context.ras->eeprom_control; 2085 struct eeprom_table_record *bps; 2086 int ret; 2087 2088 /* no bad page record, skip eeprom access */ 2089 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0) 2090 return 0; 2091 2092 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL); 2093 if (!bps) 2094 return -ENOMEM; 2095 2096 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs); 2097 if (ret) 2098 dev_err(adev->dev, "Failed to load EEPROM table records!"); 2099 else 2100 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs); 2101 2102 kfree(bps); 2103 return ret; 2104 } 2105 2106 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 2107 uint64_t addr) 2108 { 2109 struct ras_err_handler_data *data = con->eh_data; 2110 int i; 2111 2112 addr >>= AMDGPU_GPU_PAGE_SHIFT; 2113 for (i = 0; i < data->count; i++) 2114 if (addr == data->bps[i].retired_page) 2115 return true; 2116 2117 return false; 2118 } 2119 2120 /* 2121 * check if an address belongs to bad page 2122 * 2123 * Note: this check is only for umc block 2124 */ 2125 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 2126 uint64_t addr) 2127 { 2128 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2129 bool ret = false; 2130 2131 if (!con || !con->eh_data) 2132 return ret; 2133 2134 mutex_lock(&con->recovery_lock); 2135 ret = amdgpu_ras_check_bad_page_unlock(con, addr); 2136 mutex_unlock(&con->recovery_lock); 2137 return ret; 2138 } 2139 2140 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev, 2141 uint32_t max_count) 2142 { 2143 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2144 2145 /* 2146 * Justification of value bad_page_cnt_threshold in ras structure 2147 * 2148 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length 2149 * in eeprom, and introduce two scenarios accordingly. 2150 * 2151 * Bad page retirement enablement: 2152 * - If amdgpu_bad_page_threshold = -1, 2153 * bad_page_cnt_threshold = typical value by formula. 2154 * 2155 * - When the value from user is 0 < amdgpu_bad_page_threshold < 2156 * max record length in eeprom, use it directly. 2157 * 2158 * Bad page retirement disablement: 2159 * - If amdgpu_bad_page_threshold = 0, bad page retirement 2160 * functionality is disabled, and bad_page_cnt_threshold will 2161 * take no effect. 2162 */ 2163 2164 if (amdgpu_bad_page_threshold < 0) { 2165 u64 val = adev->gmc.mc_vram_size; 2166 2167 do_div(val, RAS_BAD_PAGE_COVER); 2168 con->bad_page_cnt_threshold = min(lower_32_bits(val), 2169 max_count); 2170 } else { 2171 con->bad_page_cnt_threshold = min_t(int, max_count, 2172 amdgpu_bad_page_threshold); 2173 } 2174 } 2175 2176 int amdgpu_ras_recovery_init(struct amdgpu_device *adev) 2177 { 2178 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2179 struct ras_err_handler_data **data; 2180 u32 max_eeprom_records_count = 0; 2181 bool exc_err_limit = false; 2182 int ret; 2183 2184 if (!con || amdgpu_sriov_vf(adev)) 2185 return 0; 2186 2187 /* Allow access to RAS EEPROM via debugfs, when the ASIC 2188 * supports RAS and debugfs is enabled, but when 2189 * adev->ras_enabled is unset, i.e. when "ras_enable" 2190 * module parameter is set to 0. 2191 */ 2192 con->adev = adev; 2193 2194 if (!adev->ras_enabled) 2195 return 0; 2196 2197 data = &con->eh_data; 2198 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO); 2199 if (!*data) { 2200 ret = -ENOMEM; 2201 goto out; 2202 } 2203 2204 rw_init(&con->recovery_lock, "rasrec"); 2205 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery); 2206 atomic_set(&con->in_recovery, 0); 2207 con->eeprom_control.bad_channel_bitmap = 0; 2208 2209 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(); 2210 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count); 2211 2212 /* Todo: During test the SMU might fail to read the eeprom through I2C 2213 * when the GPU is pending on XGMI reset during probe time 2214 * (Mostly after second bus reset), skip it now 2215 */ 2216 if (adev->gmc.xgmi.pending_reset) 2217 return 0; 2218 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit); 2219 /* 2220 * This calling fails when exc_err_limit is true or 2221 * ret != 0. 2222 */ 2223 if (exc_err_limit || ret) 2224 goto free; 2225 2226 if (con->eeprom_control.ras_num_recs) { 2227 ret = amdgpu_ras_load_bad_pages(adev); 2228 if (ret) 2229 goto free; 2230 2231 amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs); 2232 2233 if (con->update_channel_flag == true) { 2234 amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap); 2235 con->update_channel_flag = false; 2236 } 2237 } 2238 2239 #ifdef CONFIG_X86_MCE_AMD 2240 if ((adev->asic_type == CHIP_ALDEBARAN) && 2241 (adev->gmc.xgmi.connected_to_cpu)) 2242 amdgpu_register_bad_pages_mca_notifier(adev); 2243 #endif 2244 return 0; 2245 2246 free: 2247 kfree((*data)->bps); 2248 kfree(*data); 2249 con->eh_data = NULL; 2250 out: 2251 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret); 2252 2253 /* 2254 * Except error threshold exceeding case, other failure cases in this 2255 * function would not fail amdgpu driver init. 2256 */ 2257 if (!exc_err_limit) 2258 ret = 0; 2259 else 2260 ret = -EINVAL; 2261 2262 return ret; 2263 } 2264 2265 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev) 2266 { 2267 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2268 struct ras_err_handler_data *data = con->eh_data; 2269 2270 /* recovery_init failed to init it, fini is useless */ 2271 if (!data) 2272 return 0; 2273 2274 cancel_work_sync(&con->recovery_work); 2275 2276 mutex_lock(&con->recovery_lock); 2277 con->eh_data = NULL; 2278 kfree(data->bps); 2279 kfree(data); 2280 mutex_unlock(&con->recovery_lock); 2281 2282 return 0; 2283 } 2284 /* recovery end */ 2285 2286 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev) 2287 { 2288 if (amdgpu_sriov_vf(adev)) { 2289 switch (adev->ip_versions[MP0_HWIP][0]) { 2290 case IP_VERSION(13, 0, 2): 2291 return true; 2292 default: 2293 return false; 2294 } 2295 } 2296 2297 if (adev->asic_type == CHIP_IP_DISCOVERY) { 2298 switch (adev->ip_versions[MP0_HWIP][0]) { 2299 case IP_VERSION(13, 0, 0): 2300 case IP_VERSION(13, 0, 10): 2301 return true; 2302 default: 2303 return false; 2304 } 2305 } 2306 2307 return adev->asic_type == CHIP_VEGA10 || 2308 adev->asic_type == CHIP_VEGA20 || 2309 adev->asic_type == CHIP_ARCTURUS || 2310 adev->asic_type == CHIP_ALDEBARAN || 2311 adev->asic_type == CHIP_SIENNA_CICHLID; 2312 } 2313 2314 /* 2315 * this is workaround for vega20 workstation sku, 2316 * force enable gfx ras, ignore vbios gfx ras flag 2317 * due to GC EDC can not write 2318 */ 2319 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev) 2320 { 2321 struct atom_context *ctx = adev->mode_info.atom_context; 2322 2323 if (!ctx) 2324 return; 2325 2326 #ifdef notyet 2327 if (strnstr(ctx->vbios_version, "D16406", 2328 sizeof(ctx->vbios_version)) || 2329 strnstr(ctx->vbios_version, "D36002", 2330 sizeof(ctx->vbios_version))) 2331 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX); 2332 #endif 2333 } 2334 2335 /* 2336 * check hardware's ras ability which will be saved in hw_supported. 2337 * if hardware does not support ras, we can skip some ras initializtion and 2338 * forbid some ras operations from IP. 2339 * if software itself, say boot parameter, limit the ras ability. We still 2340 * need allow IP do some limited operations, like disable. In such case, 2341 * we have to initialize ras as normal. but need check if operation is 2342 * allowed or not in each function. 2343 */ 2344 static void amdgpu_ras_check_supported(struct amdgpu_device *adev) 2345 { 2346 adev->ras_hw_enabled = adev->ras_enabled = 0; 2347 2348 if (!adev->is_atom_fw || 2349 !amdgpu_ras_asic_supported(adev)) 2350 return; 2351 2352 if (!adev->gmc.xgmi.connected_to_cpu) { 2353 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) { 2354 dev_info(adev->dev, "MEM ECC is active.\n"); 2355 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC | 2356 1 << AMDGPU_RAS_BLOCK__DF); 2357 } else { 2358 dev_info(adev->dev, "MEM ECC is not presented.\n"); 2359 } 2360 2361 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) { 2362 dev_info(adev->dev, "SRAM ECC is active.\n"); 2363 if (!amdgpu_sriov_vf(adev)) { 2364 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC | 2365 1 << AMDGPU_RAS_BLOCK__DF); 2366 2367 if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0)) 2368 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN | 2369 1 << AMDGPU_RAS_BLOCK__JPEG); 2370 else 2371 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN | 2372 1 << AMDGPU_RAS_BLOCK__JPEG); 2373 } else { 2374 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF | 2375 1 << AMDGPU_RAS_BLOCK__SDMA | 2376 1 << AMDGPU_RAS_BLOCK__GFX); 2377 } 2378 } else { 2379 dev_info(adev->dev, "SRAM ECC is not presented.\n"); 2380 } 2381 } else { 2382 /* driver only manages a few IP blocks RAS feature 2383 * when GPU is connected cpu through XGMI */ 2384 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX | 2385 1 << AMDGPU_RAS_BLOCK__SDMA | 2386 1 << AMDGPU_RAS_BLOCK__MMHUB); 2387 } 2388 2389 amdgpu_ras_get_quirks(adev); 2390 2391 /* hw_supported needs to be aligned with RAS block mask. */ 2392 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK; 2393 2394 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 : 2395 adev->ras_hw_enabled & amdgpu_ras_mask; 2396 } 2397 2398 static void amdgpu_ras_counte_dw(struct work_struct *work) 2399 { 2400 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras, 2401 ras_counte_delay_work.work); 2402 struct amdgpu_device *adev = con->adev; 2403 struct drm_device *dev = adev_to_drm(adev); 2404 unsigned long ce_count, ue_count; 2405 int res; 2406 2407 res = pm_runtime_get_sync(dev->dev); 2408 if (res < 0) 2409 goto Out; 2410 2411 /* Cache new values. 2412 */ 2413 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) { 2414 atomic_set(&con->ras_ce_count, ce_count); 2415 atomic_set(&con->ras_ue_count, ue_count); 2416 } 2417 2418 pm_runtime_mark_last_busy(dev->dev); 2419 Out: 2420 pm_runtime_put_autosuspend(dev->dev); 2421 } 2422 2423 int amdgpu_ras_init(struct amdgpu_device *adev) 2424 { 2425 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2426 int r; 2427 bool df_poison, umc_poison; 2428 2429 if (con) 2430 return 0; 2431 2432 con = kmalloc(sizeof(struct amdgpu_ras) + 2433 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT + 2434 sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT, 2435 GFP_KERNEL|__GFP_ZERO); 2436 if (!con) 2437 return -ENOMEM; 2438 2439 con->adev = adev; 2440 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw); 2441 atomic_set(&con->ras_ce_count, 0); 2442 atomic_set(&con->ras_ue_count, 0); 2443 2444 con->objs = (struct ras_manager *)(con + 1); 2445 2446 amdgpu_ras_set_context(adev, con); 2447 2448 amdgpu_ras_check_supported(adev); 2449 2450 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) { 2451 /* set gfx block ras context feature for VEGA20 Gaming 2452 * send ras disable cmd to ras ta during ras late init. 2453 */ 2454 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) { 2455 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX); 2456 2457 return 0; 2458 } 2459 2460 r = 0; 2461 goto release_con; 2462 } 2463 2464 con->update_channel_flag = false; 2465 con->features = 0; 2466 INIT_LIST_HEAD(&con->head); 2467 /* Might need get this flag from vbios. */ 2468 con->flags = RAS_DEFAULT_FLAGS; 2469 2470 /* initialize nbio ras function ahead of any other 2471 * ras functions so hardware fatal error interrupt 2472 * can be enabled as early as possible */ 2473 switch (adev->asic_type) { 2474 case CHIP_VEGA20: 2475 case CHIP_ARCTURUS: 2476 case CHIP_ALDEBARAN: 2477 if (!adev->gmc.xgmi.connected_to_cpu) { 2478 adev->nbio.ras = &nbio_v7_4_ras; 2479 amdgpu_ras_register_ras_block(adev, &adev->nbio.ras->ras_block); 2480 adev->nbio.ras_if = &adev->nbio.ras->ras_block.ras_comm; 2481 } 2482 break; 2483 default: 2484 /* nbio ras is not available */ 2485 break; 2486 } 2487 2488 if (adev->nbio.ras && 2489 adev->nbio.ras->init_ras_controller_interrupt) { 2490 r = adev->nbio.ras->init_ras_controller_interrupt(adev); 2491 if (r) 2492 goto release_con; 2493 } 2494 2495 if (adev->nbio.ras && 2496 adev->nbio.ras->init_ras_err_event_athub_interrupt) { 2497 r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev); 2498 if (r) 2499 goto release_con; 2500 } 2501 2502 /* Init poison supported flag, the default value is false */ 2503 if (adev->gmc.xgmi.connected_to_cpu) { 2504 /* enabled by default when GPU is connected to CPU */ 2505 con->poison_supported = true; 2506 } 2507 else if (adev->df.funcs && 2508 adev->df.funcs->query_ras_poison_mode && 2509 adev->umc.ras && 2510 adev->umc.ras->query_ras_poison_mode) { 2511 df_poison = 2512 adev->df.funcs->query_ras_poison_mode(adev); 2513 umc_poison = 2514 adev->umc.ras->query_ras_poison_mode(adev); 2515 /* Only poison is set in both DF and UMC, we can support it */ 2516 if (df_poison && umc_poison) 2517 con->poison_supported = true; 2518 else if (df_poison != umc_poison) 2519 dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n", 2520 df_poison, umc_poison); 2521 } 2522 2523 if (amdgpu_ras_fs_init(adev)) { 2524 r = -EINVAL; 2525 goto release_con; 2526 } 2527 2528 dev_info(adev->dev, "RAS INFO: ras initialized successfully, " 2529 "hardware ability[%x] ras_mask[%x]\n", 2530 adev->ras_hw_enabled, adev->ras_enabled); 2531 2532 return 0; 2533 release_con: 2534 amdgpu_ras_set_context(adev, NULL); 2535 kfree(con); 2536 2537 return r; 2538 } 2539 2540 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev) 2541 { 2542 if (adev->gmc.xgmi.connected_to_cpu) 2543 return 1; 2544 return 0; 2545 } 2546 2547 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev, 2548 struct ras_common_if *ras_block) 2549 { 2550 struct ras_query_if info = { 2551 .head = *ras_block, 2552 }; 2553 2554 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 2555 return 0; 2556 2557 if (amdgpu_ras_query_error_status(adev, &info) != 0) 2558 DRM_WARN("RAS init harvest failure"); 2559 2560 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0) 2561 DRM_WARN("RAS init harvest reset failure"); 2562 2563 return 0; 2564 } 2565 2566 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev) 2567 { 2568 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2569 2570 if (!con) 2571 return false; 2572 2573 return con->poison_supported; 2574 } 2575 2576 /* helper function to handle common stuff in ip late init phase */ 2577 int amdgpu_ras_block_late_init(struct amdgpu_device *adev, 2578 struct ras_common_if *ras_block) 2579 { 2580 struct amdgpu_ras_block_object *ras_obj = NULL; 2581 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2582 unsigned long ue_count, ce_count; 2583 int r; 2584 2585 /* disable RAS feature per IP block if it is not supported */ 2586 if (!amdgpu_ras_is_supported(adev, ras_block->block)) { 2587 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 2588 return 0; 2589 } 2590 2591 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1); 2592 if (r) { 2593 if (adev->in_suspend || amdgpu_in_reset(adev)) { 2594 /* in resume phase, if fail to enable ras, 2595 * clean up all ras fs nodes, and disable ras */ 2596 goto cleanup; 2597 } else 2598 return r; 2599 } 2600 2601 /* check for errors on warm reset edc persisant supported ASIC */ 2602 amdgpu_persistent_edc_harvesting(adev, ras_block); 2603 2604 /* in resume phase, no need to create ras fs node */ 2605 if (adev->in_suspend || amdgpu_in_reset(adev)) 2606 return 0; 2607 2608 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm); 2609 if (ras_obj->ras_cb || (ras_obj->hw_ops && 2610 (ras_obj->hw_ops->query_poison_status || 2611 ras_obj->hw_ops->handle_poison_consumption))) { 2612 r = amdgpu_ras_interrupt_add_handler(adev, ras_block); 2613 if (r) 2614 goto cleanup; 2615 } 2616 2617 r = amdgpu_ras_sysfs_create(adev, ras_block); 2618 if (r) 2619 goto interrupt; 2620 2621 /* Those are the cached values at init. 2622 */ 2623 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) { 2624 atomic_set(&con->ras_ce_count, ce_count); 2625 atomic_set(&con->ras_ue_count, ue_count); 2626 } 2627 2628 return 0; 2629 2630 interrupt: 2631 if (ras_obj->ras_cb) 2632 amdgpu_ras_interrupt_remove_handler(adev, ras_block); 2633 cleanup: 2634 amdgpu_ras_feature_enable(adev, ras_block, 0); 2635 return r; 2636 } 2637 2638 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev, 2639 struct ras_common_if *ras_block) 2640 { 2641 return amdgpu_ras_block_late_init(adev, ras_block); 2642 } 2643 2644 /* helper function to remove ras fs node and interrupt handler */ 2645 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev, 2646 struct ras_common_if *ras_block) 2647 { 2648 struct amdgpu_ras_block_object *ras_obj; 2649 if (!ras_block) 2650 return; 2651 2652 amdgpu_ras_sysfs_remove(adev, ras_block); 2653 2654 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm); 2655 if (ras_obj->ras_cb) 2656 amdgpu_ras_interrupt_remove_handler(adev, ras_block); 2657 } 2658 2659 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev, 2660 struct ras_common_if *ras_block) 2661 { 2662 return amdgpu_ras_block_late_fini(adev, ras_block); 2663 } 2664 2665 /* do some init work after IP late init as dependence. 2666 * and it runs in resume/gpu reset/booting up cases. 2667 */ 2668 void amdgpu_ras_resume(struct amdgpu_device *adev) 2669 { 2670 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2671 struct ras_manager *obj, *tmp; 2672 2673 if (!adev->ras_enabled || !con) { 2674 /* clean ras context for VEGA20 Gaming after send ras disable cmd */ 2675 amdgpu_release_ras_context(adev); 2676 2677 return; 2678 } 2679 2680 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 2681 /* Set up all other IPs which are not implemented. There is a 2682 * tricky thing that IP's actual ras error type should be 2683 * MULTI_UNCORRECTABLE, but as driver does not handle it, so 2684 * ERROR_NONE make sense anyway. 2685 */ 2686 amdgpu_ras_enable_all_features(adev, 1); 2687 2688 /* We enable ras on all hw_supported block, but as boot 2689 * parameter might disable some of them and one or more IP has 2690 * not implemented yet. So we disable them on behalf. 2691 */ 2692 list_for_each_entry_safe(obj, tmp, &con->head, node) { 2693 if (!amdgpu_ras_is_supported(adev, obj->head.block)) { 2694 amdgpu_ras_feature_enable(adev, &obj->head, 0); 2695 /* there should be no any reference. */ 2696 WARN_ON(alive_obj(obj)); 2697 } 2698 } 2699 } 2700 } 2701 2702 void amdgpu_ras_suspend(struct amdgpu_device *adev) 2703 { 2704 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2705 2706 if (!adev->ras_enabled || !con) 2707 return; 2708 2709 amdgpu_ras_disable_all_features(adev, 0); 2710 /* Make sure all ras objects are disabled. */ 2711 if (con->features) 2712 amdgpu_ras_disable_all_features(adev, 1); 2713 } 2714 2715 int amdgpu_ras_late_init(struct amdgpu_device *adev) 2716 { 2717 struct amdgpu_ras_block_list *node, *tmp; 2718 struct amdgpu_ras_block_object *obj; 2719 int r; 2720 2721 /* Guest side doesn't need init ras feature */ 2722 if (amdgpu_sriov_vf(adev)) 2723 return 0; 2724 2725 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) { 2726 if (!node->ras_obj) { 2727 dev_warn(adev->dev, "Warning: abnormal ras list node.\n"); 2728 continue; 2729 } 2730 2731 obj = node->ras_obj; 2732 if (obj->ras_late_init) { 2733 r = obj->ras_late_init(adev, &obj->ras_comm); 2734 if (r) { 2735 dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n", 2736 obj->ras_comm.name, r); 2737 return r; 2738 } 2739 } else 2740 amdgpu_ras_block_late_init_default(adev, &obj->ras_comm); 2741 } 2742 2743 return 0; 2744 } 2745 2746 /* do some fini work before IP fini as dependence */ 2747 int amdgpu_ras_pre_fini(struct amdgpu_device *adev) 2748 { 2749 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2750 2751 if (!adev->ras_enabled || !con) 2752 return 0; 2753 2754 2755 /* Need disable ras on all IPs here before ip [hw/sw]fini */ 2756 if (con->features) 2757 amdgpu_ras_disable_all_features(adev, 0); 2758 amdgpu_ras_recovery_fini(adev); 2759 return 0; 2760 } 2761 2762 int amdgpu_ras_fini(struct amdgpu_device *adev) 2763 { 2764 struct amdgpu_ras_block_list *ras_node, *tmp; 2765 struct amdgpu_ras_block_object *obj = NULL; 2766 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2767 2768 if (!adev->ras_enabled || !con) 2769 return 0; 2770 2771 list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) { 2772 if (ras_node->ras_obj) { 2773 obj = ras_node->ras_obj; 2774 if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) && 2775 obj->ras_fini) 2776 obj->ras_fini(adev, &obj->ras_comm); 2777 else 2778 amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm); 2779 } 2780 2781 /* Clear ras blocks from ras_list and free ras block list node */ 2782 list_del(&ras_node->node); 2783 kfree(ras_node); 2784 } 2785 2786 amdgpu_ras_fs_fini(adev); 2787 amdgpu_ras_interrupt_remove_all(adev); 2788 2789 WARN(con->features, "Feature mask is not cleared"); 2790 2791 if (con->features) 2792 amdgpu_ras_disable_all_features(adev, 1); 2793 2794 cancel_delayed_work_sync(&con->ras_counte_delay_work); 2795 2796 amdgpu_ras_set_context(adev, NULL); 2797 kfree(con); 2798 2799 return 0; 2800 } 2801 2802 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev) 2803 { 2804 amdgpu_ras_check_supported(adev); 2805 if (!adev->ras_hw_enabled) 2806 return; 2807 2808 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) { 2809 dev_info(adev->dev, "uncorrectable hardware error" 2810 "(ERREVENT_ATHUB_INTERRUPT) detected!\n"); 2811 2812 amdgpu_ras_reset_gpu(adev); 2813 } 2814 } 2815 2816 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev) 2817 { 2818 if (adev->asic_type == CHIP_VEGA20 && 2819 adev->pm.fw_version <= 0x283400) { 2820 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) && 2821 amdgpu_ras_intr_triggered(); 2822 } 2823 2824 return false; 2825 } 2826 2827 void amdgpu_release_ras_context(struct amdgpu_device *adev) 2828 { 2829 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2830 2831 if (!con) 2832 return; 2833 2834 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) { 2835 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX); 2836 amdgpu_ras_set_context(adev, NULL); 2837 kfree(con); 2838 } 2839 } 2840 2841 #ifdef CONFIG_X86_MCE_AMD 2842 static struct amdgpu_device *find_adev(uint32_t node_id) 2843 { 2844 int i; 2845 struct amdgpu_device *adev = NULL; 2846 2847 for (i = 0; i < mce_adev_list.num_gpu; i++) { 2848 adev = mce_adev_list.devs[i]; 2849 2850 if (adev && adev->gmc.xgmi.connected_to_cpu && 2851 adev->gmc.xgmi.physical_node_id == node_id) 2852 break; 2853 adev = NULL; 2854 } 2855 2856 return adev; 2857 } 2858 2859 #define GET_MCA_IPID_GPUID(m) (((m) >> 44) & 0xF) 2860 #define GET_UMC_INST(m) (((m) >> 21) & 0x7) 2861 #define GET_CHAN_INDEX(m) ((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4)) 2862 #define GPU_ID_OFFSET 8 2863 2864 static int amdgpu_bad_page_notifier(struct notifier_block *nb, 2865 unsigned long val, void *data) 2866 { 2867 struct mce *m = (struct mce *)data; 2868 struct amdgpu_device *adev = NULL; 2869 uint32_t gpu_id = 0; 2870 uint32_t umc_inst = 0, ch_inst = 0; 2871 struct ras_err_data err_data = {0, 0, 0, NULL}; 2872 2873 /* 2874 * If the error was generated in UMC_V2, which belongs to GPU UMCs, 2875 * and error occurred in DramECC (Extended error code = 0) then only 2876 * process the error, else bail out. 2877 */ 2878 if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) && 2879 (XEC(m->status, 0x3f) == 0x0))) 2880 return NOTIFY_DONE; 2881 2882 /* 2883 * If it is correctable error, return. 2884 */ 2885 if (mce_is_correctable(m)) 2886 return NOTIFY_OK; 2887 2888 /* 2889 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register. 2890 */ 2891 gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET; 2892 2893 adev = find_adev(gpu_id); 2894 if (!adev) { 2895 DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__, 2896 gpu_id); 2897 return NOTIFY_DONE; 2898 } 2899 2900 /* 2901 * If it is uncorrectable error, then find out UMC instance and 2902 * channel index. 2903 */ 2904 umc_inst = GET_UMC_INST(m->ipid); 2905 ch_inst = GET_CHAN_INDEX(m->ipid); 2906 2907 dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d", 2908 umc_inst, ch_inst); 2909 2910 err_data.err_addr = 2911 kcalloc(adev->umc.max_ras_err_cnt_per_query, 2912 sizeof(struct eeprom_table_record), GFP_KERNEL); 2913 if (!err_data.err_addr) { 2914 dev_warn(adev->dev, 2915 "Failed to alloc memory for umc error record in mca notifier!\n"); 2916 return NOTIFY_DONE; 2917 } 2918 2919 /* 2920 * Translate UMC channel address to Physical address 2921 */ 2922 if (adev->umc.ras && 2923 adev->umc.ras->convert_ras_error_address) 2924 adev->umc.ras->convert_ras_error_address(adev, 2925 &err_data, m->addr, ch_inst, umc_inst); 2926 2927 if (amdgpu_bad_page_threshold != 0) { 2928 amdgpu_ras_add_bad_pages(adev, err_data.err_addr, 2929 err_data.err_addr_cnt); 2930 amdgpu_ras_save_bad_pages(adev); 2931 } 2932 2933 kfree(err_data.err_addr); 2934 return NOTIFY_OK; 2935 } 2936 2937 static struct notifier_block amdgpu_bad_page_nb = { 2938 .notifier_call = amdgpu_bad_page_notifier, 2939 .priority = MCE_PRIO_UC, 2940 }; 2941 2942 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev) 2943 { 2944 /* 2945 * Add the adev to the mce_adev_list. 2946 * During mode2 reset, amdgpu device is temporarily 2947 * removed from the mgpu_info list which can cause 2948 * page retirement to fail. 2949 * Use this list instead of mgpu_info to find the amdgpu 2950 * device on which the UMC error was reported. 2951 */ 2952 mce_adev_list.devs[mce_adev_list.num_gpu++] = adev; 2953 2954 /* 2955 * Register the x86 notifier only once 2956 * with MCE subsystem. 2957 */ 2958 if (notifier_registered == false) { 2959 mce_register_decode_chain(&amdgpu_bad_page_nb); 2960 notifier_registered = true; 2961 } 2962 } 2963 #endif 2964 2965 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev) 2966 { 2967 if (!adev) 2968 return NULL; 2969 2970 return adev->psp.ras_context.ras; 2971 } 2972 2973 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con) 2974 { 2975 if (!adev) 2976 return -EINVAL; 2977 2978 adev->psp.ras_context.ras = ras_con; 2979 return 0; 2980 } 2981 2982 /* check if ras is supported on block, say, sdma, gfx */ 2983 int amdgpu_ras_is_supported(struct amdgpu_device *adev, 2984 unsigned int block) 2985 { 2986 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 2987 2988 if (block >= AMDGPU_RAS_BLOCK_COUNT) 2989 return 0; 2990 return ras && (adev->ras_enabled & (1 << block)); 2991 } 2992 2993 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev) 2994 { 2995 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 2996 2997 if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0) 2998 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work); 2999 return 0; 3000 } 3001 3002 3003 /* Register each ip ras block into amdgpu ras */ 3004 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev, 3005 struct amdgpu_ras_block_object *ras_block_obj) 3006 { 3007 struct amdgpu_ras_block_list *ras_node; 3008 if (!adev || !ras_block_obj) 3009 return -EINVAL; 3010 3011 if (!amdgpu_ras_asic_supported(adev)) 3012 return 0; 3013 3014 ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL); 3015 if (!ras_node) 3016 return -ENOMEM; 3017 3018 INIT_LIST_HEAD(&ras_node->node); 3019 ras_node->ras_obj = ras_block_obj; 3020 list_add_tail(&ras_node->node, &adev->ras_list); 3021 3022 return 0; 3023 } 3024