xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_object.c (revision f84b1df5a16cdd762c93854218de246e79975d3b)
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <linux/list.h>
33 #include <linux/slab.h>
34 #include <linux/dma-buf.h>
35 
36 #include <drm/amdgpu_drm.h>
37 #include <drm/drm_cache.h>
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_amdkfd.h"
41 
42 /**
43  * DOC: amdgpu_object
44  *
45  * This defines the interfaces to operate on an &amdgpu_bo buffer object which
46  * represents memory used by driver (VRAM, system memory, etc.). The driver
47  * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces
48  * to create/destroy/set buffer object which are then managed by the kernel TTM
49  * memory manager.
50  * The interfaces are also used internally by kernel clients, including gfx,
51  * uvd, etc. for kernel managed allocations used by the GPU.
52  *
53  */
54 
55 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo)
56 {
57 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
58 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
59 
60 	amdgpu_bo_kunmap(bo);
61 
62 	if (bo->tbo.base.import_attach)
63 		drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg);
64 	drm_gem_object_release(&bo->tbo.base);
65 	amdgpu_bo_unref(&bo->parent);
66 	kvfree(bo);
67 }
68 
69 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo)
70 {
71 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
72 	struct amdgpu_bo_user *ubo;
73 
74 	ubo = to_amdgpu_bo_user(bo);
75 	kfree(ubo->metadata);
76 	amdgpu_bo_destroy(tbo);
77 }
78 
79 static void amdgpu_bo_vm_destroy(struct ttm_buffer_object *tbo)
80 {
81 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
82 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
83 	struct amdgpu_bo_vm *vmbo;
84 
85 	vmbo = to_amdgpu_bo_vm(bo);
86 	/* in case amdgpu_device_recover_vram got NULL of bo->parent */
87 	if (!list_empty(&vmbo->shadow_list)) {
88 		mutex_lock(&adev->shadow_list_lock);
89 		list_del_init(&vmbo->shadow_list);
90 		mutex_unlock(&adev->shadow_list_lock);
91 	}
92 
93 	amdgpu_bo_destroy(tbo);
94 }
95 
96 /**
97  * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo
98  * @bo: buffer object to be checked
99  *
100  * Uses destroy function associated with the object to determine if this is
101  * an &amdgpu_bo.
102  *
103  * Returns:
104  * true if the object belongs to &amdgpu_bo, false if not.
105  */
106 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
107 {
108 	if (bo->destroy == &amdgpu_bo_destroy ||
109 	    bo->destroy == &amdgpu_bo_user_destroy ||
110 	    bo->destroy == &amdgpu_bo_vm_destroy)
111 		return true;
112 
113 	return false;
114 }
115 
116 /**
117  * amdgpu_bo_placement_from_domain - set buffer's placement
118  * @abo: &amdgpu_bo buffer object whose placement is to be set
119  * @domain: requested domain
120  *
121  * Sets buffer's placement according to requested domain and the buffer's
122  * flags.
123  */
124 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
125 {
126 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
127 	struct ttm_placement *placement = &abo->placement;
128 	struct ttm_place *places = abo->placements;
129 	u64 flags = abo->flags;
130 	u32 c = 0;
131 
132 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
133 		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
134 
135 		places[c].fpfn = 0;
136 		places[c].lpfn = 0;
137 		places[c].mem_type = TTM_PL_VRAM;
138 		places[c].flags = 0;
139 
140 		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
141 			places[c].lpfn = visible_pfn;
142 		else
143 			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
144 
145 		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
146 			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
147 		c++;
148 	}
149 
150 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
151 		places[c].fpfn = 0;
152 		places[c].lpfn = 0;
153 		places[c].mem_type =
154 			abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ?
155 			AMDGPU_PL_PREEMPT : TTM_PL_TT;
156 		places[c].flags = 0;
157 		c++;
158 	}
159 
160 	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
161 		places[c].fpfn = 0;
162 		places[c].lpfn = 0;
163 		places[c].mem_type = TTM_PL_SYSTEM;
164 		places[c].flags = 0;
165 		c++;
166 	}
167 
168 	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
169 		places[c].fpfn = 0;
170 		places[c].lpfn = 0;
171 		places[c].mem_type = AMDGPU_PL_GDS;
172 		places[c].flags = 0;
173 		c++;
174 	}
175 
176 	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
177 		places[c].fpfn = 0;
178 		places[c].lpfn = 0;
179 		places[c].mem_type = AMDGPU_PL_GWS;
180 		places[c].flags = 0;
181 		c++;
182 	}
183 
184 	if (domain & AMDGPU_GEM_DOMAIN_OA) {
185 		places[c].fpfn = 0;
186 		places[c].lpfn = 0;
187 		places[c].mem_type = AMDGPU_PL_OA;
188 		places[c].flags = 0;
189 		c++;
190 	}
191 
192 	if (!c) {
193 		places[c].fpfn = 0;
194 		places[c].lpfn = 0;
195 		places[c].mem_type = TTM_PL_SYSTEM;
196 		places[c].flags = 0;
197 		c++;
198 	}
199 
200 	BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS);
201 
202 	placement->num_placement = c;
203 	placement->placement = places;
204 
205 	placement->num_busy_placement = c;
206 	placement->busy_placement = places;
207 }
208 
209 /**
210  * amdgpu_bo_create_reserved - create reserved BO for kernel use
211  *
212  * @adev: amdgpu device object
213  * @size: size for the new BO
214  * @align: alignment for the new BO
215  * @domain: where to place it
216  * @bo_ptr: used to initialize BOs in structures
217  * @gpu_addr: GPU addr of the pinned BO
218  * @cpu_addr: optional CPU address mapping
219  *
220  * Allocates and pins a BO for kernel internal use, and returns it still
221  * reserved.
222  *
223  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
224  *
225  * Returns:
226  * 0 on success, negative error code otherwise.
227  */
228 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
229 			      unsigned long size, int align,
230 			      u32 domain, struct amdgpu_bo **bo_ptr,
231 			      u64 *gpu_addr, void **cpu_addr)
232 {
233 	struct amdgpu_bo_param bp;
234 	bool free = false;
235 	int r;
236 
237 	if (!size) {
238 		amdgpu_bo_unref(bo_ptr);
239 		return 0;
240 	}
241 
242 	memset(&bp, 0, sizeof(bp));
243 	bp.size = size;
244 	bp.byte_align = align;
245 	bp.domain = domain;
246 	bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
247 		: AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
248 	bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
249 	bp.type = ttm_bo_type_kernel;
250 	bp.resv = NULL;
251 	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
252 
253 	if (!*bo_ptr) {
254 		r = amdgpu_bo_create(adev, &bp, bo_ptr);
255 		if (r) {
256 			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
257 				r);
258 			return r;
259 		}
260 		free = true;
261 	}
262 
263 	r = amdgpu_bo_reserve(*bo_ptr, false);
264 	if (r) {
265 		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
266 		goto error_free;
267 	}
268 
269 	r = amdgpu_bo_pin(*bo_ptr, domain);
270 	if (r) {
271 		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
272 		goto error_unreserve;
273 	}
274 
275 	r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo);
276 	if (r) {
277 		dev_err(adev->dev, "%p bind failed\n", *bo_ptr);
278 		goto error_unpin;
279 	}
280 
281 	if (gpu_addr)
282 		*gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr);
283 
284 	if (cpu_addr) {
285 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
286 		if (r) {
287 			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
288 			goto error_unpin;
289 		}
290 	}
291 
292 	return 0;
293 
294 error_unpin:
295 	amdgpu_bo_unpin(*bo_ptr);
296 error_unreserve:
297 	amdgpu_bo_unreserve(*bo_ptr);
298 
299 error_free:
300 	if (free)
301 		amdgpu_bo_unref(bo_ptr);
302 
303 	return r;
304 }
305 
306 /**
307  * amdgpu_bo_create_kernel - create BO for kernel use
308  *
309  * @adev: amdgpu device object
310  * @size: size for the new BO
311  * @align: alignment for the new BO
312  * @domain: where to place it
313  * @bo_ptr:  used to initialize BOs in structures
314  * @gpu_addr: GPU addr of the pinned BO
315  * @cpu_addr: optional CPU address mapping
316  *
317  * Allocates and pins a BO for kernel internal use.
318  *
319  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
320  *
321  * Returns:
322  * 0 on success, negative error code otherwise.
323  */
324 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
325 			    unsigned long size, int align,
326 			    u32 domain, struct amdgpu_bo **bo_ptr,
327 			    u64 *gpu_addr, void **cpu_addr)
328 {
329 	int r;
330 
331 	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
332 				      gpu_addr, cpu_addr);
333 
334 	if (r)
335 		return r;
336 
337 	if (*bo_ptr)
338 		amdgpu_bo_unreserve(*bo_ptr);
339 
340 	return 0;
341 }
342 
343 /**
344  * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location
345  *
346  * @adev: amdgpu device object
347  * @offset: offset of the BO
348  * @size: size of the BO
349  * @domain: where to place it
350  * @bo_ptr:  used to initialize BOs in structures
351  * @cpu_addr: optional CPU address mapping
352  *
353  * Creates a kernel BO at a specific offset in the address space of the domain.
354  *
355  * Returns:
356  * 0 on success, negative error code otherwise.
357  */
358 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev,
359 			       uint64_t offset, uint64_t size, uint32_t domain,
360 			       struct amdgpu_bo **bo_ptr, void **cpu_addr)
361 {
362 	struct ttm_operation_ctx ctx = { false, false };
363 	unsigned int i;
364 	int r;
365 
366 	offset &= LINUX_PAGE_MASK;
367 	size = roundup2(size, PAGE_SIZE);
368 
369 	r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE, domain, bo_ptr,
370 				      NULL, cpu_addr);
371 	if (r)
372 		return r;
373 
374 	if ((*bo_ptr) == NULL)
375 		return 0;
376 
377 	/*
378 	 * Remove the original mem node and create a new one at the request
379 	 * position.
380 	 */
381 	if (cpu_addr)
382 		amdgpu_bo_kunmap(*bo_ptr);
383 
384 	ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource);
385 
386 	for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) {
387 		(*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT;
388 		(*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
389 	}
390 	r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement,
391 			     &(*bo_ptr)->tbo.resource, &ctx);
392 	if (r)
393 		goto error;
394 
395 	if (cpu_addr) {
396 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
397 		if (r)
398 			goto error;
399 	}
400 
401 	amdgpu_bo_unreserve(*bo_ptr);
402 	return 0;
403 
404 error:
405 	amdgpu_bo_unreserve(*bo_ptr);
406 	amdgpu_bo_unref(bo_ptr);
407 	return r;
408 }
409 
410 /**
411  * amdgpu_bo_free_kernel - free BO for kernel use
412  *
413  * @bo: amdgpu BO to free
414  * @gpu_addr: pointer to where the BO's GPU memory space address was stored
415  * @cpu_addr: pointer to where the BO's CPU memory space address was stored
416  *
417  * unmaps and unpin a BO for kernel internal use.
418  */
419 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
420 			   void **cpu_addr)
421 {
422 	if (*bo == NULL)
423 		return;
424 
425 	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
426 		if (cpu_addr)
427 			amdgpu_bo_kunmap(*bo);
428 
429 		amdgpu_bo_unpin(*bo);
430 		amdgpu_bo_unreserve(*bo);
431 	}
432 	amdgpu_bo_unref(bo);
433 
434 	if (gpu_addr)
435 		*gpu_addr = 0;
436 
437 	if (cpu_addr)
438 		*cpu_addr = NULL;
439 }
440 
441 /* Validate bo size is bit bigger then the request domain */
442 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
443 					  unsigned long size, u32 domain)
444 {
445 	struct ttm_resource_manager *man = NULL;
446 
447 	/*
448 	 * If GTT is part of requested domains the check must succeed to
449 	 * allow fall back to GTT
450 	 */
451 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
452 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT);
453 
454 		if (size < (man->size << PAGE_SHIFT))
455 			return true;
456 		else
457 			goto fail;
458 	}
459 
460 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
461 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
462 
463 		if (size < (man->size << PAGE_SHIFT))
464 			return true;
465 		else
466 			goto fail;
467 	}
468 
469 
470 	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
471 	return true;
472 
473 fail:
474 	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
475 		  man->size << PAGE_SHIFT);
476 	return false;
477 }
478 
479 bool amdgpu_bo_support_uswc(u64 bo_flags)
480 {
481 
482 #ifdef CONFIG_X86_32
483 	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
484 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
485 	 */
486 	return false;
487 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
488 	/* Don't try to enable write-combining when it can't work, or things
489 	 * may be slow
490 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
491 	 */
492 
493 #ifndef CONFIG_COMPILE_TEST
494 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
495 	 thanks to write-combining
496 #endif
497 
498 	if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
499 		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
500 			      "better performance thanks to write-combining\n");
501 	return false;
502 #else
503 	/* For architectures that don't support WC memory,
504 	 * mask out the WC flag from the BO
505 	 */
506 	if (!drm_arch_can_wc_memory())
507 		return false;
508 
509 	return true;
510 #endif
511 }
512 
513 /**
514  * amdgpu_bo_create - create an &amdgpu_bo buffer object
515  * @adev: amdgpu device object
516  * @bp: parameters to be used for the buffer object
517  * @bo_ptr: pointer to the buffer object pointer
518  *
519  * Creates an &amdgpu_bo buffer object.
520  *
521  * Returns:
522  * 0 for success or a negative error code on failure.
523  */
524 int amdgpu_bo_create(struct amdgpu_device *adev,
525 			       struct amdgpu_bo_param *bp,
526 			       struct amdgpu_bo **bo_ptr)
527 {
528 	struct ttm_operation_ctx ctx = {
529 		.interruptible = (bp->type != ttm_bo_type_kernel),
530 		.no_wait_gpu = bp->no_wait_gpu,
531 		/* We opt to avoid OOM on system pages allocations */
532 		.gfp_retry_mayfail = true,
533 		.allow_res_evict = bp->type != ttm_bo_type_kernel,
534 		.resv = bp->resv
535 	};
536 	struct amdgpu_bo *bo;
537 	unsigned long page_align, size = bp->size;
538 	int r;
539 
540 	/* Note that GDS/GWS/OA allocates 1 page per byte/resource. */
541 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
542 		/* GWS and OA don't need any alignment. */
543 		page_align = bp->byte_align;
544 		size <<= PAGE_SHIFT;
545 	} else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) {
546 		/* Both size and alignment must be a multiple of 4. */
547 		page_align = roundup2(bp->byte_align, 4);
548 		size = roundup2(size, 4) << PAGE_SHIFT;
549 	} else {
550 		/* Memory should be aligned at least to a page size. */
551 		page_align = roundup2(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT;
552 		size = roundup2(size, PAGE_SIZE);
553 	}
554 
555 	if (!amdgpu_bo_validate_size(adev, size, bp->domain))
556 		return -ENOMEM;
557 
558 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo));
559 
560 	*bo_ptr = NULL;
561 	bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL);
562 	if (bo == NULL)
563 		return -ENOMEM;
564 	drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size);
565 	bo->adev = adev;
566 	bo->vm_bo = NULL;
567 	bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain :
568 		bp->domain;
569 	bo->allowed_domains = bo->preferred_domains;
570 	if (bp->type != ttm_bo_type_kernel &&
571 	    bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
572 		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
573 
574 	bo->flags = bp->flags;
575 
576 	if (!amdgpu_bo_support_uswc(bo->flags))
577 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
578 
579 	bo->tbo.bdev = &adev->mman.bdev;
580 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA |
581 			  AMDGPU_GEM_DOMAIN_GDS))
582 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
583 	else
584 		amdgpu_bo_placement_from_domain(bo, bp->domain);
585 	if (bp->type == ttm_bo_type_kernel)
586 		bo->tbo.priority = 1;
587 
588 	if (!bp->destroy)
589 		bp->destroy = &amdgpu_bo_destroy;
590 
591 	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, bp->type,
592 				 &bo->placement, page_align, &ctx,  NULL,
593 				 bp->resv, bp->destroy);
594 	if (unlikely(r != 0))
595 		return r;
596 
597 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
598 	    bo->tbo.resource->mem_type == TTM_PL_VRAM &&
599 	    bo->tbo.resource->start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
600 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
601 					     ctx.bytes_moved);
602 	else
603 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
604 
605 	if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
606 	    bo->tbo.resource->mem_type == TTM_PL_VRAM) {
607 		struct dma_fence *fence;
608 
609 		r = amdgpu_fill_buffer(bo, 0, bo->tbo.base.resv, &fence);
610 		if (unlikely(r))
611 			goto fail_unreserve;
612 
613 		amdgpu_bo_fence(bo, fence, false);
614 		dma_fence_put(bo->tbo.moving);
615 		bo->tbo.moving = dma_fence_get(fence);
616 		dma_fence_put(fence);
617 	}
618 	if (!bp->resv)
619 		amdgpu_bo_unreserve(bo);
620 	*bo_ptr = bo;
621 
622 	trace_amdgpu_bo_create(bo);
623 
624 	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
625 	if (bp->type == ttm_bo_type_device)
626 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
627 
628 	return 0;
629 
630 fail_unreserve:
631 	if (!bp->resv)
632 		dma_resv_unlock(bo->tbo.base.resv);
633 	amdgpu_bo_unref(&bo);
634 	return r;
635 }
636 
637 /**
638  * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object
639  * @adev: amdgpu device object
640  * @bp: parameters to be used for the buffer object
641  * @ubo_ptr: pointer to the buffer object pointer
642  *
643  * Create a BO to be used by user application;
644  *
645  * Returns:
646  * 0 for success or a negative error code on failure.
647  */
648 
649 int amdgpu_bo_create_user(struct amdgpu_device *adev,
650 			  struct amdgpu_bo_param *bp,
651 			  struct amdgpu_bo_user **ubo_ptr)
652 {
653 	struct amdgpu_bo *bo_ptr;
654 	int r;
655 
656 	bp->bo_ptr_size = sizeof(struct amdgpu_bo_user);
657 	bp->destroy = &amdgpu_bo_user_destroy;
658 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
659 	if (r)
660 		return r;
661 
662 	*ubo_ptr = to_amdgpu_bo_user(bo_ptr);
663 	return r;
664 }
665 
666 /**
667  * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object
668  * @adev: amdgpu device object
669  * @bp: parameters to be used for the buffer object
670  * @vmbo_ptr: pointer to the buffer object pointer
671  *
672  * Create a BO to be for GPUVM.
673  *
674  * Returns:
675  * 0 for success or a negative error code on failure.
676  */
677 
678 int amdgpu_bo_create_vm(struct amdgpu_device *adev,
679 			struct amdgpu_bo_param *bp,
680 			struct amdgpu_bo_vm **vmbo_ptr)
681 {
682 	struct amdgpu_bo *bo_ptr;
683 	int r;
684 
685 	/* bo_ptr_size will be determined by the caller and it depends on
686 	 * num of amdgpu_vm_pt entries.
687 	 */
688 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm));
689 	bp->destroy = &amdgpu_bo_vm_destroy;
690 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
691 	if (r)
692 		return r;
693 
694 	*vmbo_ptr = to_amdgpu_bo_vm(bo_ptr);
695 	INIT_LIST_HEAD(&(*vmbo_ptr)->shadow_list);
696 	return r;
697 }
698 
699 /**
700  * amdgpu_bo_validate - validate an &amdgpu_bo buffer object
701  * @bo: pointer to the buffer object
702  *
703  * Sets placement according to domain; and changes placement and caching
704  * policy of the buffer object according to the placement.
705  * This is used for validating shadow bos.  It calls ttm_bo_validate() to
706  * make sure the buffer is resident where it needs to be.
707  *
708  * Returns:
709  * 0 for success or a negative error code on failure.
710  */
711 int amdgpu_bo_validate(struct amdgpu_bo *bo)
712 {
713 	struct ttm_operation_ctx ctx = { false, false };
714 	uint32_t domain;
715 	int r;
716 
717 	if (bo->tbo.pin_count)
718 		return 0;
719 
720 	domain = bo->preferred_domains;
721 
722 retry:
723 	amdgpu_bo_placement_from_domain(bo, domain);
724 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
725 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
726 		domain = bo->allowed_domains;
727 		goto retry;
728 	}
729 
730 	return r;
731 }
732 
733 /**
734  * amdgpu_bo_add_to_shadow_list - add a BO to the shadow list
735  *
736  * @vmbo: BO that will be inserted into the shadow list
737  *
738  * Insert a BO to the shadow list.
739  */
740 void amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm *vmbo)
741 {
742 	struct amdgpu_device *adev = amdgpu_ttm_adev(vmbo->bo.tbo.bdev);
743 
744 	mutex_lock(&adev->shadow_list_lock);
745 	list_add_tail(&vmbo->shadow_list, &adev->shadow_list);
746 	mutex_unlock(&adev->shadow_list_lock);
747 }
748 
749 /**
750  * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow
751  *
752  * @shadow: &amdgpu_bo shadow to be restored
753  * @fence: dma_fence associated with the operation
754  *
755  * Copies a buffer object's shadow content back to the object.
756  * This is used for recovering a buffer from its shadow in case of a gpu
757  * reset where vram context may be lost.
758  *
759  * Returns:
760  * 0 for success or a negative error code on failure.
761  */
762 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence)
763 
764 {
765 	struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev);
766 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
767 	uint64_t shadow_addr, parent_addr;
768 
769 	shadow_addr = amdgpu_bo_gpu_offset(shadow);
770 	parent_addr = amdgpu_bo_gpu_offset(shadow->parent);
771 
772 	return amdgpu_copy_buffer(ring, shadow_addr, parent_addr,
773 				  amdgpu_bo_size(shadow), NULL, fence,
774 				  true, false, false);
775 }
776 
777 /**
778  * amdgpu_bo_kmap - map an &amdgpu_bo buffer object
779  * @bo: &amdgpu_bo buffer object to be mapped
780  * @ptr: kernel virtual address to be returned
781  *
782  * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls
783  * amdgpu_bo_kptr() to get the kernel virtual address.
784  *
785  * Returns:
786  * 0 for success or a negative error code on failure.
787  */
788 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
789 {
790 	void *kptr;
791 	long r;
792 
793 	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
794 		return -EPERM;
795 
796 	kptr = amdgpu_bo_kptr(bo);
797 	if (kptr) {
798 		if (ptr)
799 			*ptr = kptr;
800 		return 0;
801 	}
802 
803 	r = dma_resv_wait_timeout(bo->tbo.base.resv, false, false,
804 				  MAX_SCHEDULE_TIMEOUT);
805 	if (r < 0)
806 		return r;
807 
808 	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.resource->num_pages, &bo->kmap);
809 	if (r)
810 		return r;
811 
812 	if (ptr)
813 		*ptr = amdgpu_bo_kptr(bo);
814 
815 	return 0;
816 }
817 
818 /**
819  * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object
820  * @bo: &amdgpu_bo buffer object
821  *
822  * Calls ttm_kmap_obj_virtual() to get the kernel virtual address
823  *
824  * Returns:
825  * the virtual address of a buffer object area.
826  */
827 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
828 {
829 	bool is_iomem;
830 
831 	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
832 }
833 
834 /**
835  * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object
836  * @bo: &amdgpu_bo buffer object to be unmapped
837  *
838  * Unmaps a kernel map set up by amdgpu_bo_kmap().
839  */
840 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
841 {
842 	if (bo->kmap.bo)
843 		ttm_bo_kunmap(&bo->kmap);
844 }
845 
846 /**
847  * amdgpu_bo_ref - reference an &amdgpu_bo buffer object
848  * @bo: &amdgpu_bo buffer object
849  *
850  * References the contained &ttm_buffer_object.
851  *
852  * Returns:
853  * a refcounted pointer to the &amdgpu_bo buffer object.
854  */
855 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
856 {
857 	if (bo == NULL)
858 		return NULL;
859 
860 	ttm_bo_get(&bo->tbo);
861 	return bo;
862 }
863 
864 /**
865  * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object
866  * @bo: &amdgpu_bo buffer object
867  *
868  * Unreferences the contained &ttm_buffer_object and clear the pointer
869  */
870 void amdgpu_bo_unref(struct amdgpu_bo **bo)
871 {
872 	struct ttm_buffer_object *tbo;
873 
874 	if ((*bo) == NULL)
875 		return;
876 
877 	tbo = &((*bo)->tbo);
878 	ttm_bo_put(tbo);
879 	*bo = NULL;
880 }
881 
882 /**
883  * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object
884  * @bo: &amdgpu_bo buffer object to be pinned
885  * @domain: domain to be pinned to
886  * @min_offset: the start of requested address range
887  * @max_offset: the end of requested address range
888  *
889  * Pins the buffer object according to requested domain and address range. If
890  * the memory is unbound gart memory, binds the pages into gart table. Adjusts
891  * pin_count and pin_size accordingly.
892  *
893  * Pinning means to lock pages in memory along with keeping them at a fixed
894  * offset. It is required when a buffer can not be moved, for example, when
895  * a display buffer is being scanned out.
896  *
897  * Compared with amdgpu_bo_pin(), this function gives more flexibility on
898  * where to pin a buffer if there are specific restrictions on where a buffer
899  * must be located.
900  *
901  * Returns:
902  * 0 for success or a negative error code on failure.
903  */
904 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
905 			     u64 min_offset, u64 max_offset)
906 {
907 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
908 	struct ttm_operation_ctx ctx = { false, false };
909 	int r, i;
910 
911 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
912 		return -EPERM;
913 
914 	if (WARN_ON_ONCE(min_offset > max_offset))
915 		return -EINVAL;
916 
917 	/* A shared bo cannot be migrated to VRAM */
918 	if (bo->tbo.base.import_attach) {
919 		if (domain & AMDGPU_GEM_DOMAIN_GTT)
920 			domain = AMDGPU_GEM_DOMAIN_GTT;
921 		else
922 			return -EINVAL;
923 	}
924 
925 	if (bo->tbo.pin_count) {
926 		uint32_t mem_type = bo->tbo.resource->mem_type;
927 		uint32_t mem_flags = bo->tbo.resource->placement;
928 
929 		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
930 			return -EINVAL;
931 
932 		if ((mem_type == TTM_PL_VRAM) &&
933 		    (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) &&
934 		    !(mem_flags & TTM_PL_FLAG_CONTIGUOUS))
935 			return -EINVAL;
936 
937 		ttm_bo_pin(&bo->tbo);
938 
939 		if (max_offset != 0) {
940 			u64 domain_start = amdgpu_ttm_domain_start(adev,
941 								   mem_type);
942 			WARN_ON_ONCE(max_offset <
943 				     (amdgpu_bo_gpu_offset(bo) - domain_start));
944 		}
945 
946 		return 0;
947 	}
948 
949 	/* This assumes only APU display buffers are pinned with (VRAM|GTT).
950 	 * See function amdgpu_display_supported_domains()
951 	 */
952 	domain = amdgpu_bo_get_preferred_domain(adev, domain);
953 
954 #ifdef notyet
955 	if (bo->tbo.base.import_attach)
956 		dma_buf_pin(bo->tbo.base.import_attach);
957 #endif
958 
959 	/* force to pin into visible video ram */
960 	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
961 		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
962 	amdgpu_bo_placement_from_domain(bo, domain);
963 	for (i = 0; i < bo->placement.num_placement; i++) {
964 		unsigned fpfn, lpfn;
965 
966 		fpfn = min_offset >> PAGE_SHIFT;
967 		lpfn = max_offset >> PAGE_SHIFT;
968 
969 		if (fpfn > bo->placements[i].fpfn)
970 			bo->placements[i].fpfn = fpfn;
971 		if (!bo->placements[i].lpfn ||
972 		    (lpfn && lpfn < bo->placements[i].lpfn))
973 			bo->placements[i].lpfn = lpfn;
974 	}
975 
976 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
977 	if (unlikely(r)) {
978 		dev_err(adev->dev, "%p pin failed\n", bo);
979 		goto error;
980 	}
981 
982 	ttm_bo_pin(&bo->tbo);
983 
984 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
985 	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
986 		atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size);
987 		atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo),
988 			     &adev->visible_pin_size);
989 	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
990 		atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size);
991 	}
992 
993 error:
994 	return r;
995 }
996 
997 /**
998  * amdgpu_bo_pin - pin an &amdgpu_bo buffer object
999  * @bo: &amdgpu_bo buffer object to be pinned
1000  * @domain: domain to be pinned to
1001  *
1002  * A simple wrapper to amdgpu_bo_pin_restricted().
1003  * Provides a simpler API for buffers that do not have any strict restrictions
1004  * on where a buffer must be located.
1005  *
1006  * Returns:
1007  * 0 for success or a negative error code on failure.
1008  */
1009 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain)
1010 {
1011 	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1012 	return amdgpu_bo_pin_restricted(bo, domain, 0, 0);
1013 }
1014 
1015 /**
1016  * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object
1017  * @bo: &amdgpu_bo buffer object to be unpinned
1018  *
1019  * Decreases the pin_count, and clears the flags if pin_count reaches 0.
1020  * Changes placement and pin size accordingly.
1021  *
1022  * Returns:
1023  * 0 for success or a negative error code on failure.
1024  */
1025 void amdgpu_bo_unpin(struct amdgpu_bo *bo)
1026 {
1027 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1028 
1029 	ttm_bo_unpin(&bo->tbo);
1030 	if (bo->tbo.pin_count)
1031 		return;
1032 
1033 #ifdef notyet
1034 	if (bo->tbo.base.import_attach)
1035 		dma_buf_unpin(bo->tbo.base.import_attach);
1036 #endif
1037 
1038 	if (bo->tbo.resource->mem_type == TTM_PL_VRAM) {
1039 		atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size);
1040 		atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo),
1041 			     &adev->visible_pin_size);
1042 	} else if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1043 		atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size);
1044 	}
1045 }
1046 
1047 /**
1048  * amdgpu_bo_evict_vram - evict VRAM buffers
1049  * @adev: amdgpu device object
1050  *
1051  * Evicts all VRAM buffers on the lru list of the memory type.
1052  * Mainly used for evicting vram at suspend time.
1053  *
1054  * Returns:
1055  * 0 for success or a negative error code on failure.
1056  */
1057 int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
1058 {
1059 	struct ttm_resource_manager *man;
1060 
1061 	if (adev->in_s3 && (adev->flags & AMD_IS_APU)) {
1062 		/* No need to evict vram on APUs for suspend to ram */
1063 		return 0;
1064 	}
1065 
1066 	man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1067 	return ttm_resource_manager_evict_all(&adev->mman.bdev, man);
1068 }
1069 
1070 static const char *amdgpu_vram_names[] = {
1071 	"UNKNOWN",
1072 	"GDDR1",
1073 	"DDR2",
1074 	"GDDR3",
1075 	"GDDR4",
1076 	"GDDR5",
1077 	"HBM",
1078 	"DDR3",
1079 	"DDR4",
1080 	"GDDR6",
1081 	"DDR5"
1082 };
1083 
1084 /**
1085  * amdgpu_bo_init - initialize memory manager
1086  * @adev: amdgpu device object
1087  *
1088  * Calls amdgpu_ttm_init() to initialize amdgpu memory manager.
1089  *
1090  * Returns:
1091  * 0 for success or a negative error code on failure.
1092  */
1093 int amdgpu_bo_init(struct amdgpu_device *adev)
1094 {
1095 	/* On A+A platform, VRAM can be mapped as WB */
1096 	if (!adev->gmc.xgmi.connected_to_cpu) {
1097 #ifdef __linux__
1098 		/* reserve PAT memory space to WC for VRAM */
1099 		arch_io_reserve_memtype_wc(adev->gmc.aper_base,
1100 				adev->gmc.aper_size);
1101 
1102 		/* Add an MTRR for the VRAM */
1103 		adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
1104 				adev->gmc.aper_size);
1105 #else
1106 		paddr_t start, end;
1107 
1108 		drm_mtrr_add(adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC);
1109 
1110 		start = atop(bus_space_mmap(adev->memt, adev->gmc.aper_base, 0, 0, 0));
1111 		end = start + atop(adev->gmc.aper_size);
1112 		uvm_page_physload(start, end, start, end, PHYSLOAD_DEVICE);
1113 #endif
1114 	}
1115 
1116 	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
1117 		 adev->gmc.mc_vram_size >> 20,
1118 		 (unsigned long long)adev->gmc.aper_size >> 20);
1119 	DRM_INFO("RAM width %dbits %s\n",
1120 		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
1121 	return amdgpu_ttm_init(adev);
1122 }
1123 
1124 /**
1125  * amdgpu_bo_fini - tear down memory manager
1126  * @adev: amdgpu device object
1127  *
1128  * Reverses amdgpu_bo_init() to tear down memory manager.
1129  */
1130 void amdgpu_bo_fini(struct amdgpu_device *adev)
1131 {
1132 	amdgpu_ttm_fini(adev);
1133 }
1134 
1135 /**
1136  * amdgpu_bo_set_tiling_flags - set tiling flags
1137  * @bo: &amdgpu_bo buffer object
1138  * @tiling_flags: new flags
1139  *
1140  * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or
1141  * kernel driver to set the tiling flags on a buffer.
1142  *
1143  * Returns:
1144  * 0 for success or a negative error code on failure.
1145  */
1146 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
1147 {
1148 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1149 	struct amdgpu_bo_user *ubo;
1150 
1151 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1152 	if (adev->family <= AMDGPU_FAMILY_CZ &&
1153 	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
1154 		return -EINVAL;
1155 
1156 	ubo = to_amdgpu_bo_user(bo);
1157 	ubo->tiling_flags = tiling_flags;
1158 	return 0;
1159 }
1160 
1161 /**
1162  * amdgpu_bo_get_tiling_flags - get tiling flags
1163  * @bo: &amdgpu_bo buffer object
1164  * @tiling_flags: returned flags
1165  *
1166  * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to
1167  * set the tiling flags on a buffer.
1168  */
1169 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
1170 {
1171 	struct amdgpu_bo_user *ubo;
1172 
1173 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1174 	dma_resv_assert_held(bo->tbo.base.resv);
1175 	ubo = to_amdgpu_bo_user(bo);
1176 
1177 	if (tiling_flags)
1178 		*tiling_flags = ubo->tiling_flags;
1179 }
1180 
1181 /**
1182  * amdgpu_bo_set_metadata - set metadata
1183  * @bo: &amdgpu_bo buffer object
1184  * @metadata: new metadata
1185  * @metadata_size: size of the new metadata
1186  * @flags: flags of the new metadata
1187  *
1188  * Sets buffer object's metadata, its size and flags.
1189  * Used via GEM ioctl.
1190  *
1191  * Returns:
1192  * 0 for success or a negative error code on failure.
1193  */
1194 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
1195 			    uint32_t metadata_size, uint64_t flags)
1196 {
1197 	struct amdgpu_bo_user *ubo;
1198 	void *buffer;
1199 
1200 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1201 	ubo = to_amdgpu_bo_user(bo);
1202 	if (!metadata_size) {
1203 		if (ubo->metadata_size) {
1204 			kfree(ubo->metadata);
1205 			ubo->metadata = NULL;
1206 			ubo->metadata_size = 0;
1207 		}
1208 		return 0;
1209 	}
1210 
1211 	if (metadata == NULL)
1212 		return -EINVAL;
1213 
1214 	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
1215 	if (buffer == NULL)
1216 		return -ENOMEM;
1217 
1218 	kfree(ubo->metadata);
1219 	ubo->metadata_flags = flags;
1220 	ubo->metadata = buffer;
1221 	ubo->metadata_size = metadata_size;
1222 
1223 	return 0;
1224 }
1225 
1226 /**
1227  * amdgpu_bo_get_metadata - get metadata
1228  * @bo: &amdgpu_bo buffer object
1229  * @buffer: returned metadata
1230  * @buffer_size: size of the buffer
1231  * @metadata_size: size of the returned metadata
1232  * @flags: flags of the returned metadata
1233  *
1234  * Gets buffer object's metadata, its size and flags. buffer_size shall not be
1235  * less than metadata_size.
1236  * Used via GEM ioctl.
1237  *
1238  * Returns:
1239  * 0 for success or a negative error code on failure.
1240  */
1241 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
1242 			   size_t buffer_size, uint32_t *metadata_size,
1243 			   uint64_t *flags)
1244 {
1245 	struct amdgpu_bo_user *ubo;
1246 
1247 	if (!buffer && !metadata_size)
1248 		return -EINVAL;
1249 
1250 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1251 	ubo = to_amdgpu_bo_user(bo);
1252 	if (metadata_size)
1253 		*metadata_size = ubo->metadata_size;
1254 
1255 	if (buffer) {
1256 		if (buffer_size < ubo->metadata_size)
1257 			return -EINVAL;
1258 
1259 		if (ubo->metadata_size)
1260 			memcpy(buffer, ubo->metadata, ubo->metadata_size);
1261 	}
1262 
1263 	if (flags)
1264 		*flags = ubo->metadata_flags;
1265 
1266 	return 0;
1267 }
1268 
1269 /**
1270  * amdgpu_bo_move_notify - notification about a memory move
1271  * @bo: pointer to a buffer object
1272  * @evict: if this move is evicting the buffer from the graphics address space
1273  * @new_mem: new information of the bufer object
1274  *
1275  * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs
1276  * bookkeeping.
1277  * TTM driver callback which is called when ttm moves a buffer.
1278  */
1279 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
1280 			   bool evict,
1281 			   struct ttm_resource *new_mem)
1282 {
1283 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1284 	struct amdgpu_bo *abo;
1285 	struct ttm_resource *old_mem = bo->resource;
1286 
1287 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1288 		return;
1289 
1290 	abo = ttm_to_amdgpu_bo(bo);
1291 	amdgpu_vm_bo_invalidate(adev, abo, evict);
1292 
1293 	amdgpu_bo_kunmap(abo);
1294 
1295 #ifdef notyet
1296 	if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach &&
1297 	    bo->resource->mem_type != TTM_PL_SYSTEM)
1298 		dma_buf_move_notify(abo->tbo.base.dma_buf);
1299 #endif
1300 
1301 	/* remember the eviction */
1302 	if (evict)
1303 		atomic64_inc(&adev->num_evictions);
1304 
1305 	/* update statistics */
1306 	if (!new_mem)
1307 		return;
1308 
1309 	/* move_notify is called before move happens */
1310 	trace_amdgpu_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
1311 }
1312 
1313 void amdgpu_bo_get_memory(struct amdgpu_bo *bo, uint64_t *vram_mem,
1314 				uint64_t *gtt_mem, uint64_t *cpu_mem)
1315 {
1316 	unsigned int domain;
1317 
1318 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
1319 	switch (domain) {
1320 	case AMDGPU_GEM_DOMAIN_VRAM:
1321 		*vram_mem += amdgpu_bo_size(bo);
1322 		break;
1323 	case AMDGPU_GEM_DOMAIN_GTT:
1324 		*gtt_mem += amdgpu_bo_size(bo);
1325 		break;
1326 	case AMDGPU_GEM_DOMAIN_CPU:
1327 	default:
1328 		*cpu_mem += amdgpu_bo_size(bo);
1329 		break;
1330 	}
1331 }
1332 
1333 /**
1334  * amdgpu_bo_release_notify - notification about a BO being released
1335  * @bo: pointer to a buffer object
1336  *
1337  * Wipes VRAM buffers whose contents should not be leaked before the
1338  * memory is released.
1339  */
1340 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo)
1341 {
1342 	struct dma_fence *fence = NULL;
1343 	struct amdgpu_bo *abo;
1344 	int r;
1345 
1346 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1347 		return;
1348 
1349 	abo = ttm_to_amdgpu_bo(bo);
1350 
1351 	if (abo->kfd_bo)
1352 		amdgpu_amdkfd_unreserve_memory_limit(abo);
1353 
1354 	/* We only remove the fence if the resv has individualized. */
1355 	WARN_ON_ONCE(bo->type == ttm_bo_type_kernel
1356 			&& bo->base.resv != &bo->base._resv);
1357 	if (bo->base.resv == &bo->base._resv)
1358 		amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo);
1359 
1360 	if (bo->resource->mem_type != TTM_PL_VRAM ||
1361 	    !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE))
1362 		return;
1363 
1364 	if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv)))
1365 		return;
1366 
1367 	r = amdgpu_fill_buffer(abo, AMDGPU_POISON, bo->base.resv, &fence);
1368 	if (!WARN_ON(r)) {
1369 		amdgpu_bo_fence(abo, fence, false);
1370 		dma_fence_put(fence);
1371 	}
1372 
1373 	dma_resv_unlock(bo->base.resv);
1374 }
1375 
1376 /**
1377  * amdgpu_bo_fault_reserve_notify - notification about a memory fault
1378  * @bo: pointer to a buffer object
1379  *
1380  * Notifies the driver we are taking a fault on this BO and have reserved it,
1381  * also performs bookkeeping.
1382  * TTM driver callback for dealing with vm faults.
1383  *
1384  * Returns:
1385  * 0 for success or a negative error code on failure.
1386  */
1387 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
1388 {
1389 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1390 	struct ttm_operation_ctx ctx = { false, false };
1391 	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1392 	unsigned long offset;
1393 	int r;
1394 
1395 	/* Remember that this BO was accessed by the CPU */
1396 	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
1397 
1398 	if (bo->resource->mem_type != TTM_PL_VRAM)
1399 		return 0;
1400 
1401 	offset = bo->resource->start << PAGE_SHIFT;
1402 	if ((offset + bo->base.size) <= adev->gmc.visible_vram_size)
1403 		return 0;
1404 
1405 	/* Can't move a pinned BO to visible VRAM */
1406 	if (abo->tbo.pin_count > 0)
1407 		return VM_FAULT_SIGBUS;
1408 
1409 	/* hurrah the memory is not visible ! */
1410 	atomic64_inc(&adev->num_vram_cpu_page_faults);
1411 	amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1412 					AMDGPU_GEM_DOMAIN_GTT);
1413 
1414 	/* Avoid costly evictions; only set GTT as a busy placement */
1415 	abo->placement.num_busy_placement = 1;
1416 	abo->placement.busy_placement = &abo->placements[1];
1417 
1418 	r = ttm_bo_validate(bo, &abo->placement, &ctx);
1419 	if (unlikely(r == -EBUSY || r == -ERESTARTSYS))
1420 		return VM_FAULT_NOPAGE;
1421 	else if (unlikely(r))
1422 		return VM_FAULT_SIGBUS;
1423 
1424 	offset = bo->resource->start << PAGE_SHIFT;
1425 	/* this should never happen */
1426 	if (bo->resource->mem_type == TTM_PL_VRAM &&
1427 	    (offset + bo->base.size) > adev->gmc.visible_vram_size)
1428 		return VM_FAULT_SIGBUS;
1429 
1430 	ttm_bo_move_to_lru_tail_unlocked(bo);
1431 	return 0;
1432 }
1433 
1434 /**
1435  * amdgpu_bo_fence - add fence to buffer object
1436  *
1437  * @bo: buffer object in question
1438  * @fence: fence to add
1439  * @shared: true if fence should be added shared
1440  *
1441  */
1442 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
1443 		     bool shared)
1444 {
1445 	struct dma_resv *resv = bo->tbo.base.resv;
1446 
1447 	if (shared)
1448 		dma_resv_add_shared_fence(resv, fence);
1449 	else
1450 		dma_resv_add_excl_fence(resv, fence);
1451 }
1452 
1453 /**
1454  * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences
1455  *
1456  * @adev: amdgpu device pointer
1457  * @resv: reservation object to sync to
1458  * @sync_mode: synchronization mode
1459  * @owner: fence owner
1460  * @intr: Whether the wait is interruptible
1461  *
1462  * Extract the fences from the reservation object and waits for them to finish.
1463  *
1464  * Returns:
1465  * 0 on success, errno otherwise.
1466  */
1467 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv,
1468 			     enum amdgpu_sync_mode sync_mode, void *owner,
1469 			     bool intr)
1470 {
1471 	struct amdgpu_sync sync;
1472 	int r;
1473 
1474 	amdgpu_sync_create(&sync);
1475 	amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner);
1476 	r = amdgpu_sync_wait(&sync, intr);
1477 	amdgpu_sync_free(&sync);
1478 	return r;
1479 }
1480 
1481 /**
1482  * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv
1483  * @bo: buffer object to wait for
1484  * @owner: fence owner
1485  * @intr: Whether the wait is interruptible
1486  *
1487  * Wrapper to wait for fences in a BO.
1488  * Returns:
1489  * 0 on success, errno otherwise.
1490  */
1491 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr)
1492 {
1493 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1494 
1495 	return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv,
1496 					AMDGPU_SYNC_NE_OWNER, owner, intr);
1497 }
1498 
1499 /**
1500  * amdgpu_bo_gpu_offset - return GPU offset of bo
1501  * @bo:	amdgpu object for which we query the offset
1502  *
1503  * Note: object should either be pinned or reserved when calling this
1504  * function, it might be useful to add check for this for debugging.
1505  *
1506  * Returns:
1507  * current GPU offset of the object.
1508  */
1509 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1510 {
1511 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM);
1512 	WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) &&
1513 		     !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel);
1514 	WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET);
1515 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM &&
1516 		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1517 
1518 	return amdgpu_bo_gpu_offset_no_check(bo);
1519 }
1520 
1521 /**
1522  * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo
1523  * @bo:	amdgpu object for which we query the offset
1524  *
1525  * Returns:
1526  * current GPU offset of the object without raising warnings.
1527  */
1528 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo)
1529 {
1530 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1531 	uint64_t offset;
1532 
1533 	offset = (bo->tbo.resource->start << PAGE_SHIFT) +
1534 		 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type);
1535 
1536 	return amdgpu_gmc_sign_extend(offset);
1537 }
1538 
1539 /**
1540  * amdgpu_bo_get_preferred_domain - get preferred domain
1541  * @adev: amdgpu device object
1542  * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>`
1543  *
1544  * Returns:
1545  * Which of the allowed domains is preferred for allocating the BO.
1546  */
1547 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev,
1548 					    uint32_t domain)
1549 {
1550 	if (domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) {
1551 		domain = AMDGPU_GEM_DOMAIN_VRAM;
1552 		if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD)
1553 			domain = AMDGPU_GEM_DOMAIN_GTT;
1554 	}
1555 	return domain;
1556 }
1557 
1558 #if defined(CONFIG_DEBUG_FS)
1559 #define amdgpu_bo_print_flag(m, bo, flag)		        \
1560 	do {							\
1561 		if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) {	\
1562 			seq_printf((m), " " #flag);		\
1563 		}						\
1564 	} while (0)
1565 
1566 /**
1567  * amdgpu_bo_print_info - print BO info in debugfs file
1568  *
1569  * @id: Index or Id of the BO
1570  * @bo: Requested BO for printing info
1571  * @m: debugfs file
1572  *
1573  * Print BO information in debugfs file
1574  *
1575  * Returns:
1576  * Size of the BO in bytes.
1577  */
1578 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m)
1579 {
1580 	struct dma_buf_attachment *attachment;
1581 	struct dma_buf *dma_buf;
1582 	unsigned int domain;
1583 	const char *placement;
1584 	unsigned int pin_count;
1585 	u64 size;
1586 
1587 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
1588 	switch (domain) {
1589 	case AMDGPU_GEM_DOMAIN_VRAM:
1590 		placement = "VRAM";
1591 		break;
1592 	case AMDGPU_GEM_DOMAIN_GTT:
1593 		placement = " GTT";
1594 		break;
1595 	case AMDGPU_GEM_DOMAIN_CPU:
1596 	default:
1597 		placement = " CPU";
1598 		break;
1599 	}
1600 
1601 	size = amdgpu_bo_size(bo);
1602 	seq_printf(m, "\t\t0x%08x: %12lld byte %s",
1603 			id, size, placement);
1604 
1605 	pin_count = READ_ONCE(bo->tbo.pin_count);
1606 	if (pin_count)
1607 		seq_printf(m, " pin count %d", pin_count);
1608 
1609 	dma_buf = READ_ONCE(bo->tbo.base.dma_buf);
1610 	attachment = READ_ONCE(bo->tbo.base.import_attach);
1611 
1612 	if (attachment)
1613 		seq_printf(m, " imported from %p", dma_buf);
1614 	else if (dma_buf)
1615 		seq_printf(m, " exported as %p", dma_buf);
1616 
1617 	amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED);
1618 	amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS);
1619 	amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC);
1620 	amdgpu_bo_print_flag(m, bo, VRAM_CLEARED);
1621 	amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS);
1622 	amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID);
1623 	amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC);
1624 
1625 	seq_puts(m, "\n");
1626 
1627 	return size;
1628 }
1629 #endif
1630