xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_object.c (revision 3374c67d44f9b75b98444cbf63020f777792342e)
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <linux/list.h>
33 #include <linux/slab.h>
34 #include <linux/dma-buf.h>
35 
36 #include <drm/drm_drv.h>
37 #include <drm/amdgpu_drm.h>
38 #include <drm/drm_cache.h>
39 #include "amdgpu.h"
40 #include "amdgpu_trace.h"
41 #include "amdgpu_amdkfd.h"
42 
43 /**
44  * DOC: amdgpu_object
45  *
46  * This defines the interfaces to operate on an &amdgpu_bo buffer object which
47  * represents memory used by driver (VRAM, system memory, etc.). The driver
48  * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces
49  * to create/destroy/set buffer object which are then managed by the kernel TTM
50  * memory manager.
51  * The interfaces are also used internally by kernel clients, including gfx,
52  * uvd, etc. for kernel managed allocations used by the GPU.
53  *
54  */
55 
56 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo)
57 {
58 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
59 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
60 
61 	amdgpu_bo_kunmap(bo);
62 
63 	if (bo->tbo.base.import_attach)
64 		drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg);
65 	drm_gem_object_release(&bo->tbo.base);
66 	amdgpu_bo_unref(&bo->parent);
67 	kvfree(bo);
68 }
69 
70 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo)
71 {
72 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
73 	struct amdgpu_bo_user *ubo;
74 
75 	ubo = to_amdgpu_bo_user(bo);
76 	kfree(ubo->metadata);
77 	amdgpu_bo_destroy(tbo);
78 }
79 
80 static void amdgpu_bo_vm_destroy(struct ttm_buffer_object *tbo)
81 {
82 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
83 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
84 	struct amdgpu_bo_vm *vmbo;
85 
86 	vmbo = to_amdgpu_bo_vm(bo);
87 	/* in case amdgpu_device_recover_vram got NULL of bo->parent */
88 	if (!list_empty(&vmbo->shadow_list)) {
89 		mutex_lock(&adev->shadow_list_lock);
90 		list_del_init(&vmbo->shadow_list);
91 		mutex_unlock(&adev->shadow_list_lock);
92 	}
93 
94 	amdgpu_bo_destroy(tbo);
95 }
96 
97 /**
98  * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo
99  * @bo: buffer object to be checked
100  *
101  * Uses destroy function associated with the object to determine if this is
102  * an &amdgpu_bo.
103  *
104  * Returns:
105  * true if the object belongs to &amdgpu_bo, false if not.
106  */
107 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
108 {
109 	if (bo->destroy == &amdgpu_bo_destroy ||
110 	    bo->destroy == &amdgpu_bo_user_destroy ||
111 	    bo->destroy == &amdgpu_bo_vm_destroy)
112 		return true;
113 
114 	return false;
115 }
116 
117 /**
118  * amdgpu_bo_placement_from_domain - set buffer's placement
119  * @abo: &amdgpu_bo buffer object whose placement is to be set
120  * @domain: requested domain
121  *
122  * Sets buffer's placement according to requested domain and the buffer's
123  * flags.
124  */
125 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
126 {
127 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
128 	struct ttm_placement *placement = &abo->placement;
129 	struct ttm_place *places = abo->placements;
130 	u64 flags = abo->flags;
131 	u32 c = 0;
132 
133 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
134 		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
135 
136 		places[c].fpfn = 0;
137 		places[c].lpfn = 0;
138 		places[c].mem_type = TTM_PL_VRAM;
139 		places[c].flags = 0;
140 
141 		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
142 			places[c].lpfn = visible_pfn;
143 		else
144 			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
145 
146 		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
147 			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
148 		c++;
149 	}
150 
151 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
152 		places[c].fpfn = 0;
153 		places[c].lpfn = 0;
154 		places[c].mem_type =
155 			abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ?
156 			AMDGPU_PL_PREEMPT : TTM_PL_TT;
157 		places[c].flags = 0;
158 		c++;
159 	}
160 
161 	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
162 		places[c].fpfn = 0;
163 		places[c].lpfn = 0;
164 		places[c].mem_type = TTM_PL_SYSTEM;
165 		places[c].flags = 0;
166 		c++;
167 	}
168 
169 	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
170 		places[c].fpfn = 0;
171 		places[c].lpfn = 0;
172 		places[c].mem_type = AMDGPU_PL_GDS;
173 		places[c].flags = 0;
174 		c++;
175 	}
176 
177 	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
178 		places[c].fpfn = 0;
179 		places[c].lpfn = 0;
180 		places[c].mem_type = AMDGPU_PL_GWS;
181 		places[c].flags = 0;
182 		c++;
183 	}
184 
185 	if (domain & AMDGPU_GEM_DOMAIN_OA) {
186 		places[c].fpfn = 0;
187 		places[c].lpfn = 0;
188 		places[c].mem_type = AMDGPU_PL_OA;
189 		places[c].flags = 0;
190 		c++;
191 	}
192 
193 	if (!c) {
194 		places[c].fpfn = 0;
195 		places[c].lpfn = 0;
196 		places[c].mem_type = TTM_PL_SYSTEM;
197 		places[c].flags = 0;
198 		c++;
199 	}
200 
201 	BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS);
202 
203 	placement->num_placement = c;
204 	placement->placement = places;
205 
206 	placement->num_busy_placement = c;
207 	placement->busy_placement = places;
208 }
209 
210 /**
211  * amdgpu_bo_create_reserved - create reserved BO for kernel use
212  *
213  * @adev: amdgpu device object
214  * @size: size for the new BO
215  * @align: alignment for the new BO
216  * @domain: where to place it
217  * @bo_ptr: used to initialize BOs in structures
218  * @gpu_addr: GPU addr of the pinned BO
219  * @cpu_addr: optional CPU address mapping
220  *
221  * Allocates and pins a BO for kernel internal use, and returns it still
222  * reserved.
223  *
224  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
225  *
226  * Returns:
227  * 0 on success, negative error code otherwise.
228  */
229 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
230 			      unsigned long size, int align,
231 			      u32 domain, struct amdgpu_bo **bo_ptr,
232 			      u64 *gpu_addr, void **cpu_addr)
233 {
234 	struct amdgpu_bo_param bp;
235 	bool free = false;
236 	int r;
237 
238 	if (!size) {
239 		amdgpu_bo_unref(bo_ptr);
240 		return 0;
241 	}
242 
243 	memset(&bp, 0, sizeof(bp));
244 	bp.size = size;
245 	bp.byte_align = align;
246 	bp.domain = domain;
247 	bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
248 		: AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
249 	bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
250 	bp.type = ttm_bo_type_kernel;
251 	bp.resv = NULL;
252 	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
253 
254 	if (!*bo_ptr) {
255 		r = amdgpu_bo_create(adev, &bp, bo_ptr);
256 		if (r) {
257 			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
258 				r);
259 			return r;
260 		}
261 		free = true;
262 	}
263 
264 	r = amdgpu_bo_reserve(*bo_ptr, false);
265 	if (r) {
266 		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
267 		goto error_free;
268 	}
269 
270 	r = amdgpu_bo_pin(*bo_ptr, domain);
271 	if (r) {
272 		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
273 		goto error_unreserve;
274 	}
275 
276 	r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo);
277 	if (r) {
278 		dev_err(adev->dev, "%p bind failed\n", *bo_ptr);
279 		goto error_unpin;
280 	}
281 
282 	if (gpu_addr)
283 		*gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr);
284 
285 	if (cpu_addr) {
286 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
287 		if (r) {
288 			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
289 			goto error_unpin;
290 		}
291 	}
292 
293 	return 0;
294 
295 error_unpin:
296 	amdgpu_bo_unpin(*bo_ptr);
297 error_unreserve:
298 	amdgpu_bo_unreserve(*bo_ptr);
299 
300 error_free:
301 	if (free)
302 		amdgpu_bo_unref(bo_ptr);
303 
304 	return r;
305 }
306 
307 /**
308  * amdgpu_bo_create_kernel - create BO for kernel use
309  *
310  * @adev: amdgpu device object
311  * @size: size for the new BO
312  * @align: alignment for the new BO
313  * @domain: where to place it
314  * @bo_ptr:  used to initialize BOs in structures
315  * @gpu_addr: GPU addr of the pinned BO
316  * @cpu_addr: optional CPU address mapping
317  *
318  * Allocates and pins a BO for kernel internal use.
319  *
320  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
321  *
322  * Returns:
323  * 0 on success, negative error code otherwise.
324  */
325 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
326 			    unsigned long size, int align,
327 			    u32 domain, struct amdgpu_bo **bo_ptr,
328 			    u64 *gpu_addr, void **cpu_addr)
329 {
330 	int r;
331 
332 	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
333 				      gpu_addr, cpu_addr);
334 
335 	if (r)
336 		return r;
337 
338 	if (*bo_ptr)
339 		amdgpu_bo_unreserve(*bo_ptr);
340 
341 	return 0;
342 }
343 
344 /**
345  * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location
346  *
347  * @adev: amdgpu device object
348  * @offset: offset of the BO
349  * @size: size of the BO
350  * @domain: where to place it
351  * @bo_ptr:  used to initialize BOs in structures
352  * @cpu_addr: optional CPU address mapping
353  *
354  * Creates a kernel BO at a specific offset in the address space of the domain.
355  *
356  * Returns:
357  * 0 on success, negative error code otherwise.
358  */
359 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev,
360 			       uint64_t offset, uint64_t size, uint32_t domain,
361 			       struct amdgpu_bo **bo_ptr, void **cpu_addr)
362 {
363 	struct ttm_operation_ctx ctx = { false, false };
364 	unsigned int i;
365 	int r;
366 
367 	offset &= LINUX_PAGE_MASK;
368 	size = roundup2(size, PAGE_SIZE);
369 
370 	r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE, domain, bo_ptr,
371 				      NULL, cpu_addr);
372 	if (r)
373 		return r;
374 
375 	if ((*bo_ptr) == NULL)
376 		return 0;
377 
378 	/*
379 	 * Remove the original mem node and create a new one at the request
380 	 * position.
381 	 */
382 	if (cpu_addr)
383 		amdgpu_bo_kunmap(*bo_ptr);
384 
385 	ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource);
386 
387 	for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) {
388 		(*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT;
389 		(*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
390 	}
391 	r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement,
392 			     &(*bo_ptr)->tbo.resource, &ctx);
393 	if (r)
394 		goto error;
395 
396 	if (cpu_addr) {
397 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
398 		if (r)
399 			goto error;
400 	}
401 
402 	amdgpu_bo_unreserve(*bo_ptr);
403 	return 0;
404 
405 error:
406 	amdgpu_bo_unreserve(*bo_ptr);
407 	amdgpu_bo_unref(bo_ptr);
408 	return r;
409 }
410 
411 /**
412  * amdgpu_bo_free_kernel - free BO for kernel use
413  *
414  * @bo: amdgpu BO to free
415  * @gpu_addr: pointer to where the BO's GPU memory space address was stored
416  * @cpu_addr: pointer to where the BO's CPU memory space address was stored
417  *
418  * unmaps and unpin a BO for kernel internal use.
419  */
420 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
421 			   void **cpu_addr)
422 {
423 	if (*bo == NULL)
424 		return;
425 
426 	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
427 		if (cpu_addr)
428 			amdgpu_bo_kunmap(*bo);
429 
430 		amdgpu_bo_unpin(*bo);
431 		amdgpu_bo_unreserve(*bo);
432 	}
433 	amdgpu_bo_unref(bo);
434 
435 	if (gpu_addr)
436 		*gpu_addr = 0;
437 
438 	if (cpu_addr)
439 		*cpu_addr = NULL;
440 }
441 
442 /* Validate bo size is bit bigger then the request domain */
443 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
444 					  unsigned long size, u32 domain)
445 {
446 	struct ttm_resource_manager *man = NULL;
447 
448 	/*
449 	 * If GTT is part of requested domains the check must succeed to
450 	 * allow fall back to GTT
451 	 */
452 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
453 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT);
454 
455 		if (size < man->size)
456 			return true;
457 		else
458 			goto fail;
459 	}
460 
461 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
462 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
463 
464 		if (size < man->size)
465 			return true;
466 		else
467 			goto fail;
468 	}
469 
470 
471 	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
472 	return true;
473 
474 fail:
475 	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
476 		  man->size);
477 	return false;
478 }
479 
480 bool amdgpu_bo_support_uswc(u64 bo_flags)
481 {
482 
483 #ifdef CONFIG_X86_32
484 	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
485 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
486 	 */
487 	return false;
488 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
489 	/* Don't try to enable write-combining when it can't work, or things
490 	 * may be slow
491 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
492 	 */
493 
494 #ifndef CONFIG_COMPILE_TEST
495 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
496 	 thanks to write-combining
497 #endif
498 
499 	if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
500 		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
501 			      "better performance thanks to write-combining\n");
502 	return false;
503 #else
504 	/* For architectures that don't support WC memory,
505 	 * mask out the WC flag from the BO
506 	 */
507 	if (!drm_arch_can_wc_memory())
508 		return false;
509 
510 	return true;
511 #endif
512 }
513 
514 /**
515  * amdgpu_bo_create - create an &amdgpu_bo buffer object
516  * @adev: amdgpu device object
517  * @bp: parameters to be used for the buffer object
518  * @bo_ptr: pointer to the buffer object pointer
519  *
520  * Creates an &amdgpu_bo buffer object.
521  *
522  * Returns:
523  * 0 for success or a negative error code on failure.
524  */
525 int amdgpu_bo_create(struct amdgpu_device *adev,
526 			       struct amdgpu_bo_param *bp,
527 			       struct amdgpu_bo **bo_ptr)
528 {
529 	struct ttm_operation_ctx ctx = {
530 		.interruptible = (bp->type != ttm_bo_type_kernel),
531 		.no_wait_gpu = bp->no_wait_gpu,
532 		/* We opt to avoid OOM on system pages allocations */
533 		.gfp_retry_mayfail = true,
534 		.allow_res_evict = bp->type != ttm_bo_type_kernel,
535 		.resv = bp->resv
536 	};
537 	struct amdgpu_bo *bo;
538 	unsigned long page_align, size = bp->size;
539 	int r;
540 
541 	/* Note that GDS/GWS/OA allocates 1 page per byte/resource. */
542 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
543 		/* GWS and OA don't need any alignment. */
544 		page_align = bp->byte_align;
545 		size <<= PAGE_SHIFT;
546 	} else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) {
547 		/* Both size and alignment must be a multiple of 4. */
548 		page_align = roundup2(bp->byte_align, 4);
549 		size = roundup2(size, 4) << PAGE_SHIFT;
550 	} else {
551 		/* Memory should be aligned at least to a page size. */
552 		page_align = roundup2(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT;
553 		size = roundup2(size, PAGE_SIZE);
554 	}
555 
556 	if (!amdgpu_bo_validate_size(adev, size, bp->domain))
557 		return -ENOMEM;
558 
559 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo));
560 
561 	*bo_ptr = NULL;
562 	bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL);
563 	if (bo == NULL)
564 		return -ENOMEM;
565 	drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size);
566 	bo->adev = adev;
567 	bo->vm_bo = NULL;
568 	bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain :
569 		bp->domain;
570 	bo->allowed_domains = bo->preferred_domains;
571 	if (bp->type != ttm_bo_type_kernel &&
572 	    !(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE) &&
573 	    bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
574 		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
575 
576 	bo->flags = bp->flags;
577 
578 	if (!amdgpu_bo_support_uswc(bo->flags))
579 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
580 
581 	if (adev->ras_enabled)
582 		bo->flags |= AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
583 
584 	bo->tbo.bdev = &adev->mman.bdev;
585 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA |
586 			  AMDGPU_GEM_DOMAIN_GDS))
587 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
588 	else
589 		amdgpu_bo_placement_from_domain(bo, bp->domain);
590 	if (bp->type == ttm_bo_type_kernel)
591 		bo->tbo.priority = 1;
592 
593 	if (!bp->destroy)
594 		bp->destroy = &amdgpu_bo_destroy;
595 
596 	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, bp->type,
597 				 &bo->placement, page_align, &ctx,  NULL,
598 				 bp->resv, bp->destroy);
599 	if (unlikely(r != 0))
600 		return r;
601 
602 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
603 	    bo->tbo.resource->mem_type == TTM_PL_VRAM &&
604 	    bo->tbo.resource->start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
605 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
606 					     ctx.bytes_moved);
607 	else
608 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
609 
610 	if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
611 	    bo->tbo.resource->mem_type == TTM_PL_VRAM) {
612 		struct dma_fence *fence;
613 
614 		r = amdgpu_fill_buffer(bo, 0, bo->tbo.base.resv, &fence);
615 		if (unlikely(r))
616 			goto fail_unreserve;
617 
618 		dma_resv_add_fence(bo->tbo.base.resv, fence,
619 				   DMA_RESV_USAGE_KERNEL);
620 		dma_fence_put(fence);
621 	}
622 	if (!bp->resv)
623 		amdgpu_bo_unreserve(bo);
624 	*bo_ptr = bo;
625 
626 	trace_amdgpu_bo_create(bo);
627 
628 	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
629 	if (bp->type == ttm_bo_type_device)
630 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
631 
632 	return 0;
633 
634 fail_unreserve:
635 	if (!bp->resv)
636 		dma_resv_unlock(bo->tbo.base.resv);
637 	amdgpu_bo_unref(&bo);
638 	return r;
639 }
640 
641 /**
642  * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object
643  * @adev: amdgpu device object
644  * @bp: parameters to be used for the buffer object
645  * @ubo_ptr: pointer to the buffer object pointer
646  *
647  * Create a BO to be used by user application;
648  *
649  * Returns:
650  * 0 for success or a negative error code on failure.
651  */
652 
653 int amdgpu_bo_create_user(struct amdgpu_device *adev,
654 			  struct amdgpu_bo_param *bp,
655 			  struct amdgpu_bo_user **ubo_ptr)
656 {
657 	struct amdgpu_bo *bo_ptr;
658 	int r;
659 
660 	bp->bo_ptr_size = sizeof(struct amdgpu_bo_user);
661 	bp->destroy = &amdgpu_bo_user_destroy;
662 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
663 	if (r)
664 		return r;
665 
666 	*ubo_ptr = to_amdgpu_bo_user(bo_ptr);
667 	return r;
668 }
669 
670 /**
671  * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object
672  * @adev: amdgpu device object
673  * @bp: parameters to be used for the buffer object
674  * @vmbo_ptr: pointer to the buffer object pointer
675  *
676  * Create a BO to be for GPUVM.
677  *
678  * Returns:
679  * 0 for success or a negative error code on failure.
680  */
681 
682 int amdgpu_bo_create_vm(struct amdgpu_device *adev,
683 			struct amdgpu_bo_param *bp,
684 			struct amdgpu_bo_vm **vmbo_ptr)
685 {
686 	struct amdgpu_bo *bo_ptr;
687 	int r;
688 
689 	/* bo_ptr_size will be determined by the caller and it depends on
690 	 * num of amdgpu_vm_pt entries.
691 	 */
692 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm));
693 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
694 	if (r)
695 		return r;
696 
697 	*vmbo_ptr = to_amdgpu_bo_vm(bo_ptr);
698 	INIT_LIST_HEAD(&(*vmbo_ptr)->shadow_list);
699 	/* Set destroy callback to amdgpu_bo_vm_destroy after vmbo->shadow_list
700 	 * is initialized.
701 	 */
702 	bo_ptr->tbo.destroy = &amdgpu_bo_vm_destroy;
703 	return r;
704 }
705 
706 /**
707  * amdgpu_bo_add_to_shadow_list - add a BO to the shadow list
708  *
709  * @vmbo: BO that will be inserted into the shadow list
710  *
711  * Insert a BO to the shadow list.
712  */
713 void amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm *vmbo)
714 {
715 	struct amdgpu_device *adev = amdgpu_ttm_adev(vmbo->bo.tbo.bdev);
716 
717 	mutex_lock(&adev->shadow_list_lock);
718 	list_add_tail(&vmbo->shadow_list, &adev->shadow_list);
719 	mutex_unlock(&adev->shadow_list_lock);
720 }
721 
722 /**
723  * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow
724  *
725  * @shadow: &amdgpu_bo shadow to be restored
726  * @fence: dma_fence associated with the operation
727  *
728  * Copies a buffer object's shadow content back to the object.
729  * This is used for recovering a buffer from its shadow in case of a gpu
730  * reset where vram context may be lost.
731  *
732  * Returns:
733  * 0 for success or a negative error code on failure.
734  */
735 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence)
736 
737 {
738 	struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev);
739 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
740 	uint64_t shadow_addr, parent_addr;
741 
742 	shadow_addr = amdgpu_bo_gpu_offset(shadow);
743 	parent_addr = amdgpu_bo_gpu_offset(shadow->parent);
744 
745 	return amdgpu_copy_buffer(ring, shadow_addr, parent_addr,
746 				  amdgpu_bo_size(shadow), NULL, fence,
747 				  true, false, false);
748 }
749 
750 /**
751  * amdgpu_bo_kmap - map an &amdgpu_bo buffer object
752  * @bo: &amdgpu_bo buffer object to be mapped
753  * @ptr: kernel virtual address to be returned
754  *
755  * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls
756  * amdgpu_bo_kptr() to get the kernel virtual address.
757  *
758  * Returns:
759  * 0 for success or a negative error code on failure.
760  */
761 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
762 {
763 	void *kptr;
764 	long r;
765 
766 	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
767 		return -EPERM;
768 
769 	r = dma_resv_wait_timeout(bo->tbo.base.resv, DMA_RESV_USAGE_KERNEL,
770 				  false, MAX_SCHEDULE_TIMEOUT);
771 	if (r < 0)
772 		return r;
773 
774 	kptr = amdgpu_bo_kptr(bo);
775 	if (kptr) {
776 		if (ptr)
777 			*ptr = kptr;
778 		return 0;
779 	}
780 
781 	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.resource->num_pages, &bo->kmap);
782 	if (r)
783 		return r;
784 
785 	if (ptr)
786 		*ptr = amdgpu_bo_kptr(bo);
787 
788 	return 0;
789 }
790 
791 /**
792  * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object
793  * @bo: &amdgpu_bo buffer object
794  *
795  * Calls ttm_kmap_obj_virtual() to get the kernel virtual address
796  *
797  * Returns:
798  * the virtual address of a buffer object area.
799  */
800 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
801 {
802 	bool is_iomem;
803 
804 	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
805 }
806 
807 /**
808  * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object
809  * @bo: &amdgpu_bo buffer object to be unmapped
810  *
811  * Unmaps a kernel map set up by amdgpu_bo_kmap().
812  */
813 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
814 {
815 	if (bo->kmap.bo)
816 		ttm_bo_kunmap(&bo->kmap);
817 }
818 
819 /**
820  * amdgpu_bo_ref - reference an &amdgpu_bo buffer object
821  * @bo: &amdgpu_bo buffer object
822  *
823  * References the contained &ttm_buffer_object.
824  *
825  * Returns:
826  * a refcounted pointer to the &amdgpu_bo buffer object.
827  */
828 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
829 {
830 	if (bo == NULL)
831 		return NULL;
832 
833 	ttm_bo_get(&bo->tbo);
834 	return bo;
835 }
836 
837 /**
838  * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object
839  * @bo: &amdgpu_bo buffer object
840  *
841  * Unreferences the contained &ttm_buffer_object and clear the pointer
842  */
843 void amdgpu_bo_unref(struct amdgpu_bo **bo)
844 {
845 	struct ttm_buffer_object *tbo;
846 
847 	if ((*bo) == NULL)
848 		return;
849 
850 	tbo = &((*bo)->tbo);
851 	ttm_bo_put(tbo);
852 	*bo = NULL;
853 }
854 
855 /**
856  * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object
857  * @bo: &amdgpu_bo buffer object to be pinned
858  * @domain: domain to be pinned to
859  * @min_offset: the start of requested address range
860  * @max_offset: the end of requested address range
861  *
862  * Pins the buffer object according to requested domain and address range. If
863  * the memory is unbound gart memory, binds the pages into gart table. Adjusts
864  * pin_count and pin_size accordingly.
865  *
866  * Pinning means to lock pages in memory along with keeping them at a fixed
867  * offset. It is required when a buffer can not be moved, for example, when
868  * a display buffer is being scanned out.
869  *
870  * Compared with amdgpu_bo_pin(), this function gives more flexibility on
871  * where to pin a buffer if there are specific restrictions on where a buffer
872  * must be located.
873  *
874  * Returns:
875  * 0 for success or a negative error code on failure.
876  */
877 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
878 			     u64 min_offset, u64 max_offset)
879 {
880 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
881 	struct ttm_operation_ctx ctx = { false, false };
882 	int r, i;
883 
884 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
885 		return -EPERM;
886 
887 	if (WARN_ON_ONCE(min_offset > max_offset))
888 		return -EINVAL;
889 
890 	/* Check domain to be pinned to against preferred domains */
891 	if (bo->preferred_domains & domain)
892 		domain = bo->preferred_domains & domain;
893 
894 	/* A shared bo cannot be migrated to VRAM */
895 	if (bo->tbo.base.import_attach) {
896 		if (domain & AMDGPU_GEM_DOMAIN_GTT)
897 			domain = AMDGPU_GEM_DOMAIN_GTT;
898 		else
899 			return -EINVAL;
900 	}
901 
902 	if (bo->tbo.pin_count) {
903 		uint32_t mem_type = bo->tbo.resource->mem_type;
904 		uint32_t mem_flags = bo->tbo.resource->placement;
905 
906 		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
907 			return -EINVAL;
908 
909 		if ((mem_type == TTM_PL_VRAM) &&
910 		    (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) &&
911 		    !(mem_flags & TTM_PL_FLAG_CONTIGUOUS))
912 			return -EINVAL;
913 
914 		ttm_bo_pin(&bo->tbo);
915 
916 		if (max_offset != 0) {
917 			u64 domain_start = amdgpu_ttm_domain_start(adev,
918 								   mem_type);
919 			WARN_ON_ONCE(max_offset <
920 				     (amdgpu_bo_gpu_offset(bo) - domain_start));
921 		}
922 
923 		return 0;
924 	}
925 
926 	/* This assumes only APU display buffers are pinned with (VRAM|GTT).
927 	 * See function amdgpu_display_supported_domains()
928 	 */
929 	domain = amdgpu_bo_get_preferred_domain(adev, domain);
930 
931 #ifdef notyet
932 	if (bo->tbo.base.import_attach)
933 		dma_buf_pin(bo->tbo.base.import_attach);
934 #endif
935 
936 	/* force to pin into visible video ram */
937 	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
938 		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
939 	amdgpu_bo_placement_from_domain(bo, domain);
940 	for (i = 0; i < bo->placement.num_placement; i++) {
941 		unsigned fpfn, lpfn;
942 
943 		fpfn = min_offset >> PAGE_SHIFT;
944 		lpfn = max_offset >> PAGE_SHIFT;
945 
946 		if (fpfn > bo->placements[i].fpfn)
947 			bo->placements[i].fpfn = fpfn;
948 		if (!bo->placements[i].lpfn ||
949 		    (lpfn && lpfn < bo->placements[i].lpfn))
950 			bo->placements[i].lpfn = lpfn;
951 	}
952 
953 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
954 	if (unlikely(r)) {
955 		dev_err(adev->dev, "%p pin failed\n", bo);
956 		goto error;
957 	}
958 
959 	ttm_bo_pin(&bo->tbo);
960 
961 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
962 	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
963 		atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size);
964 		atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo),
965 			     &adev->visible_pin_size);
966 	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
967 		atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size);
968 	}
969 
970 error:
971 	return r;
972 }
973 
974 /**
975  * amdgpu_bo_pin - pin an &amdgpu_bo buffer object
976  * @bo: &amdgpu_bo buffer object to be pinned
977  * @domain: domain to be pinned to
978  *
979  * A simple wrapper to amdgpu_bo_pin_restricted().
980  * Provides a simpler API for buffers that do not have any strict restrictions
981  * on where a buffer must be located.
982  *
983  * Returns:
984  * 0 for success or a negative error code on failure.
985  */
986 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain)
987 {
988 	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
989 	return amdgpu_bo_pin_restricted(bo, domain, 0, 0);
990 }
991 
992 /**
993  * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object
994  * @bo: &amdgpu_bo buffer object to be unpinned
995  *
996  * Decreases the pin_count, and clears the flags if pin_count reaches 0.
997  * Changes placement and pin size accordingly.
998  *
999  * Returns:
1000  * 0 for success or a negative error code on failure.
1001  */
1002 void amdgpu_bo_unpin(struct amdgpu_bo *bo)
1003 {
1004 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1005 
1006 	ttm_bo_unpin(&bo->tbo);
1007 	if (bo->tbo.pin_count)
1008 		return;
1009 
1010 #ifdef notyet
1011 	if (bo->tbo.base.import_attach)
1012 		dma_buf_unpin(bo->tbo.base.import_attach);
1013 #endif
1014 
1015 	if (bo->tbo.resource->mem_type == TTM_PL_VRAM) {
1016 		atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size);
1017 		atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo),
1018 			     &adev->visible_pin_size);
1019 	} else if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1020 		atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size);
1021 	}
1022 }
1023 
1024 static const char *amdgpu_vram_names[] = {
1025 	"UNKNOWN",
1026 	"GDDR1",
1027 	"DDR2",
1028 	"GDDR3",
1029 	"GDDR4",
1030 	"GDDR5",
1031 	"HBM",
1032 	"DDR3",
1033 	"DDR4",
1034 	"GDDR6",
1035 	"DDR5",
1036 	"LPDDR4",
1037 	"LPDDR5"
1038 };
1039 
1040 /**
1041  * amdgpu_bo_init - initialize memory manager
1042  * @adev: amdgpu device object
1043  *
1044  * Calls amdgpu_ttm_init() to initialize amdgpu memory manager.
1045  *
1046  * Returns:
1047  * 0 for success or a negative error code on failure.
1048  */
1049 int amdgpu_bo_init(struct amdgpu_device *adev)
1050 {
1051 	/* On A+A platform, VRAM can be mapped as WB */
1052 	if (!adev->gmc.xgmi.connected_to_cpu) {
1053 #ifdef __linux__
1054 		/* reserve PAT memory space to WC for VRAM */
1055 		int r = arch_io_reserve_memtype_wc(adev->gmc.aper_base,
1056 				adev->gmc.aper_size);
1057 
1058 		if (r) {
1059 			DRM_ERROR("Unable to set WC memtype for the aperture base\n");
1060 			return r;
1061 		}
1062 
1063 		/* Add an MTRR for the VRAM */
1064 		adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
1065 				adev->gmc.aper_size);
1066 #else
1067 		paddr_t start, end;
1068 
1069 		drm_mtrr_add(adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC);
1070 
1071 		start = atop(bus_space_mmap(adev->memt, adev->gmc.aper_base, 0, 0, 0));
1072 		end = start + atop(adev->gmc.aper_size);
1073 		uvm_page_physload(start, end, start, end, PHYSLOAD_DEVICE);
1074 #endif
1075 	}
1076 
1077 	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
1078 		 adev->gmc.mc_vram_size >> 20,
1079 		 (unsigned long long)adev->gmc.aper_size >> 20);
1080 	DRM_INFO("RAM width %dbits %s\n",
1081 		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
1082 	return amdgpu_ttm_init(adev);
1083 }
1084 
1085 /**
1086  * amdgpu_bo_fini - tear down memory manager
1087  * @adev: amdgpu device object
1088  *
1089  * Reverses amdgpu_bo_init() to tear down memory manager.
1090  */
1091 void amdgpu_bo_fini(struct amdgpu_device *adev)
1092 {
1093 	int idx;
1094 
1095 	amdgpu_ttm_fini(adev);
1096 
1097 	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
1098 
1099 		if (!adev->gmc.xgmi.connected_to_cpu) {
1100 #ifdef __linux__
1101 			arch_phys_wc_del(adev->gmc.vram_mtrr);
1102 			arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
1103 #else
1104 			drm_mtrr_del(0, adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC);
1105 
1106 #endif
1107 		}
1108 		drm_dev_exit(idx);
1109 	}
1110 }
1111 
1112 /**
1113  * amdgpu_bo_set_tiling_flags - set tiling flags
1114  * @bo: &amdgpu_bo buffer object
1115  * @tiling_flags: new flags
1116  *
1117  * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or
1118  * kernel driver to set the tiling flags on a buffer.
1119  *
1120  * Returns:
1121  * 0 for success or a negative error code on failure.
1122  */
1123 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
1124 {
1125 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1126 	struct amdgpu_bo_user *ubo;
1127 
1128 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1129 	if (adev->family <= AMDGPU_FAMILY_CZ &&
1130 	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
1131 		return -EINVAL;
1132 
1133 	ubo = to_amdgpu_bo_user(bo);
1134 	ubo->tiling_flags = tiling_flags;
1135 	return 0;
1136 }
1137 
1138 /**
1139  * amdgpu_bo_get_tiling_flags - get tiling flags
1140  * @bo: &amdgpu_bo buffer object
1141  * @tiling_flags: returned flags
1142  *
1143  * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to
1144  * set the tiling flags on a buffer.
1145  */
1146 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
1147 {
1148 	struct amdgpu_bo_user *ubo;
1149 
1150 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1151 	dma_resv_assert_held(bo->tbo.base.resv);
1152 	ubo = to_amdgpu_bo_user(bo);
1153 
1154 	if (tiling_flags)
1155 		*tiling_flags = ubo->tiling_flags;
1156 }
1157 
1158 /**
1159  * amdgpu_bo_set_metadata - set metadata
1160  * @bo: &amdgpu_bo buffer object
1161  * @metadata: new metadata
1162  * @metadata_size: size of the new metadata
1163  * @flags: flags of the new metadata
1164  *
1165  * Sets buffer object's metadata, its size and flags.
1166  * Used via GEM ioctl.
1167  *
1168  * Returns:
1169  * 0 for success or a negative error code on failure.
1170  */
1171 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
1172 			    uint32_t metadata_size, uint64_t flags)
1173 {
1174 	struct amdgpu_bo_user *ubo;
1175 	void *buffer;
1176 
1177 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1178 	ubo = to_amdgpu_bo_user(bo);
1179 	if (!metadata_size) {
1180 		if (ubo->metadata_size) {
1181 			kfree(ubo->metadata);
1182 			ubo->metadata = NULL;
1183 			ubo->metadata_size = 0;
1184 		}
1185 		return 0;
1186 	}
1187 
1188 	if (metadata == NULL)
1189 		return -EINVAL;
1190 
1191 	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
1192 	if (buffer == NULL)
1193 		return -ENOMEM;
1194 
1195 	kfree(ubo->metadata);
1196 	ubo->metadata_flags = flags;
1197 	ubo->metadata = buffer;
1198 	ubo->metadata_size = metadata_size;
1199 
1200 	return 0;
1201 }
1202 
1203 /**
1204  * amdgpu_bo_get_metadata - get metadata
1205  * @bo: &amdgpu_bo buffer object
1206  * @buffer: returned metadata
1207  * @buffer_size: size of the buffer
1208  * @metadata_size: size of the returned metadata
1209  * @flags: flags of the returned metadata
1210  *
1211  * Gets buffer object's metadata, its size and flags. buffer_size shall not be
1212  * less than metadata_size.
1213  * Used via GEM ioctl.
1214  *
1215  * Returns:
1216  * 0 for success or a negative error code on failure.
1217  */
1218 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
1219 			   size_t buffer_size, uint32_t *metadata_size,
1220 			   uint64_t *flags)
1221 {
1222 	struct amdgpu_bo_user *ubo;
1223 
1224 	if (!buffer && !metadata_size)
1225 		return -EINVAL;
1226 
1227 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1228 	ubo = to_amdgpu_bo_user(bo);
1229 	if (metadata_size)
1230 		*metadata_size = ubo->metadata_size;
1231 
1232 	if (buffer) {
1233 		if (buffer_size < ubo->metadata_size)
1234 			return -EINVAL;
1235 
1236 		if (ubo->metadata_size)
1237 			memcpy(buffer, ubo->metadata, ubo->metadata_size);
1238 	}
1239 
1240 	if (flags)
1241 		*flags = ubo->metadata_flags;
1242 
1243 	return 0;
1244 }
1245 
1246 /**
1247  * amdgpu_bo_move_notify - notification about a memory move
1248  * @bo: pointer to a buffer object
1249  * @evict: if this move is evicting the buffer from the graphics address space
1250  * @new_mem: new information of the bufer object
1251  *
1252  * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs
1253  * bookkeeping.
1254  * TTM driver callback which is called when ttm moves a buffer.
1255  */
1256 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
1257 			   bool evict,
1258 			   struct ttm_resource *new_mem)
1259 {
1260 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1261 	struct amdgpu_bo *abo;
1262 	struct ttm_resource *old_mem = bo->resource;
1263 
1264 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1265 		return;
1266 
1267 	abo = ttm_to_amdgpu_bo(bo);
1268 	amdgpu_vm_bo_invalidate(adev, abo, evict);
1269 
1270 	amdgpu_bo_kunmap(abo);
1271 
1272 #ifdef notyet
1273 	if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach &&
1274 	    bo->resource->mem_type != TTM_PL_SYSTEM)
1275 		dma_buf_move_notify(abo->tbo.base.dma_buf);
1276 #endif
1277 
1278 	/* remember the eviction */
1279 	if (evict)
1280 		atomic64_inc(&adev->num_evictions);
1281 
1282 	/* update statistics */
1283 	if (!new_mem)
1284 		return;
1285 
1286 	/* move_notify is called before move happens */
1287 	trace_amdgpu_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
1288 }
1289 
1290 void amdgpu_bo_get_memory(struct amdgpu_bo *bo, uint64_t *vram_mem,
1291 				uint64_t *gtt_mem, uint64_t *cpu_mem)
1292 {
1293 	unsigned int domain;
1294 
1295 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
1296 	switch (domain) {
1297 	case AMDGPU_GEM_DOMAIN_VRAM:
1298 		*vram_mem += amdgpu_bo_size(bo);
1299 		break;
1300 	case AMDGPU_GEM_DOMAIN_GTT:
1301 		*gtt_mem += amdgpu_bo_size(bo);
1302 		break;
1303 	case AMDGPU_GEM_DOMAIN_CPU:
1304 	default:
1305 		*cpu_mem += amdgpu_bo_size(bo);
1306 		break;
1307 	}
1308 }
1309 
1310 /**
1311  * amdgpu_bo_release_notify - notification about a BO being released
1312  * @bo: pointer to a buffer object
1313  *
1314  * Wipes VRAM buffers whose contents should not be leaked before the
1315  * memory is released.
1316  */
1317 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo)
1318 {
1319 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1320 	struct dma_fence *fence = NULL;
1321 	struct amdgpu_bo *abo;
1322 	int r;
1323 
1324 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1325 		return;
1326 
1327 	abo = ttm_to_amdgpu_bo(bo);
1328 
1329 	if (abo->kfd_bo)
1330 		amdgpu_amdkfd_release_notify(abo);
1331 
1332 	/* We only remove the fence if the resv has individualized. */
1333 	WARN_ON_ONCE(bo->type == ttm_bo_type_kernel
1334 			&& bo->base.resv != &bo->base._resv);
1335 	if (bo->base.resv == &bo->base._resv)
1336 		amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo);
1337 
1338 	if (!bo->resource || bo->resource->mem_type != TTM_PL_VRAM ||
1339 	    !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE) ||
1340 	    adev->in_suspend || adev->shutdown)
1341 		return;
1342 
1343 	if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv)))
1344 		return;
1345 
1346 	r = amdgpu_fill_buffer(abo, AMDGPU_POISON, bo->base.resv, &fence);
1347 	if (!WARN_ON(r)) {
1348 		amdgpu_bo_fence(abo, fence, false);
1349 		dma_fence_put(fence);
1350 	}
1351 
1352 	dma_resv_unlock(bo->base.resv);
1353 }
1354 
1355 /**
1356  * amdgpu_bo_fault_reserve_notify - notification about a memory fault
1357  * @bo: pointer to a buffer object
1358  *
1359  * Notifies the driver we are taking a fault on this BO and have reserved it,
1360  * also performs bookkeeping.
1361  * TTM driver callback for dealing with vm faults.
1362  *
1363  * Returns:
1364  * 0 for success or a negative error code on failure.
1365  */
1366 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
1367 {
1368 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1369 	struct ttm_operation_ctx ctx = { false, false };
1370 	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1371 	unsigned long offset;
1372 	int r;
1373 
1374 	/* Remember that this BO was accessed by the CPU */
1375 	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
1376 
1377 	if (bo->resource->mem_type != TTM_PL_VRAM)
1378 		return 0;
1379 
1380 	offset = bo->resource->start << PAGE_SHIFT;
1381 	if ((offset + bo->base.size) <= adev->gmc.visible_vram_size)
1382 		return 0;
1383 
1384 	/* Can't move a pinned BO to visible VRAM */
1385 	if (abo->tbo.pin_count > 0)
1386 		return VM_FAULT_SIGBUS;
1387 
1388 	/* hurrah the memory is not visible ! */
1389 	atomic64_inc(&adev->num_vram_cpu_page_faults);
1390 	amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1391 					AMDGPU_GEM_DOMAIN_GTT);
1392 
1393 	/* Avoid costly evictions; only set GTT as a busy placement */
1394 	abo->placement.num_busy_placement = 1;
1395 	abo->placement.busy_placement = &abo->placements[1];
1396 
1397 	r = ttm_bo_validate(bo, &abo->placement, &ctx);
1398 	if (unlikely(r == -EBUSY || r == -ERESTARTSYS))
1399 		return VM_FAULT_NOPAGE;
1400 	else if (unlikely(r))
1401 		return VM_FAULT_SIGBUS;
1402 
1403 	offset = bo->resource->start << PAGE_SHIFT;
1404 	/* this should never happen */
1405 	if (bo->resource->mem_type == TTM_PL_VRAM &&
1406 	    (offset + bo->base.size) > adev->gmc.visible_vram_size)
1407 		return VM_FAULT_SIGBUS;
1408 
1409 	ttm_bo_move_to_lru_tail_unlocked(bo);
1410 	return 0;
1411 }
1412 
1413 /**
1414  * amdgpu_bo_fence - add fence to buffer object
1415  *
1416  * @bo: buffer object in question
1417  * @fence: fence to add
1418  * @shared: true if fence should be added shared
1419  *
1420  */
1421 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
1422 		     bool shared)
1423 {
1424 	struct dma_resv *resv = bo->tbo.base.resv;
1425 	int r;
1426 
1427 	r = dma_resv_reserve_fences(resv, 1);
1428 	if (r) {
1429 		/* As last resort on OOM we block for the fence */
1430 		dma_fence_wait(fence, false);
1431 		return;
1432 	}
1433 
1434 	dma_resv_add_fence(resv, fence, shared ? DMA_RESV_USAGE_READ :
1435 			   DMA_RESV_USAGE_WRITE);
1436 }
1437 
1438 /**
1439  * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences
1440  *
1441  * @adev: amdgpu device pointer
1442  * @resv: reservation object to sync to
1443  * @sync_mode: synchronization mode
1444  * @owner: fence owner
1445  * @intr: Whether the wait is interruptible
1446  *
1447  * Extract the fences from the reservation object and waits for them to finish.
1448  *
1449  * Returns:
1450  * 0 on success, errno otherwise.
1451  */
1452 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv,
1453 			     enum amdgpu_sync_mode sync_mode, void *owner,
1454 			     bool intr)
1455 {
1456 	struct amdgpu_sync sync;
1457 	int r;
1458 
1459 	amdgpu_sync_create(&sync);
1460 	amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner);
1461 	r = amdgpu_sync_wait(&sync, intr);
1462 	amdgpu_sync_free(&sync);
1463 	return r;
1464 }
1465 
1466 /**
1467  * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv
1468  * @bo: buffer object to wait for
1469  * @owner: fence owner
1470  * @intr: Whether the wait is interruptible
1471  *
1472  * Wrapper to wait for fences in a BO.
1473  * Returns:
1474  * 0 on success, errno otherwise.
1475  */
1476 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr)
1477 {
1478 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1479 
1480 	return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv,
1481 					AMDGPU_SYNC_NE_OWNER, owner, intr);
1482 }
1483 
1484 /**
1485  * amdgpu_bo_gpu_offset - return GPU offset of bo
1486  * @bo:	amdgpu object for which we query the offset
1487  *
1488  * Note: object should either be pinned or reserved when calling this
1489  * function, it might be useful to add check for this for debugging.
1490  *
1491  * Returns:
1492  * current GPU offset of the object.
1493  */
1494 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1495 {
1496 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM);
1497 	WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) &&
1498 		     !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel);
1499 	WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET);
1500 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM &&
1501 		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1502 
1503 	return amdgpu_bo_gpu_offset_no_check(bo);
1504 }
1505 
1506 /**
1507  * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo
1508  * @bo:	amdgpu object for which we query the offset
1509  *
1510  * Returns:
1511  * current GPU offset of the object without raising warnings.
1512  */
1513 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo)
1514 {
1515 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1516 	uint64_t offset;
1517 
1518 	offset = (bo->tbo.resource->start << PAGE_SHIFT) +
1519 		 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type);
1520 
1521 	return amdgpu_gmc_sign_extend(offset);
1522 }
1523 
1524 /**
1525  * amdgpu_bo_get_preferred_domain - get preferred domain
1526  * @adev: amdgpu device object
1527  * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>`
1528  *
1529  * Returns:
1530  * Which of the allowed domains is preferred for allocating the BO.
1531  */
1532 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev,
1533 					    uint32_t domain)
1534 {
1535 	if (domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) {
1536 		domain = AMDGPU_GEM_DOMAIN_VRAM;
1537 		if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD)
1538 			domain = AMDGPU_GEM_DOMAIN_GTT;
1539 	}
1540 	return domain;
1541 }
1542 
1543 #if defined(CONFIG_DEBUG_FS)
1544 #define amdgpu_bo_print_flag(m, bo, flag)		        \
1545 	do {							\
1546 		if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) {	\
1547 			seq_printf((m), " " #flag);		\
1548 		}						\
1549 	} while (0)
1550 
1551 /**
1552  * amdgpu_bo_print_info - print BO info in debugfs file
1553  *
1554  * @id: Index or Id of the BO
1555  * @bo: Requested BO for printing info
1556  * @m: debugfs file
1557  *
1558  * Print BO information in debugfs file
1559  *
1560  * Returns:
1561  * Size of the BO in bytes.
1562  */
1563 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m)
1564 {
1565 	struct dma_buf_attachment *attachment;
1566 	struct dma_buf *dma_buf;
1567 	unsigned int domain;
1568 	const char *placement;
1569 	unsigned int pin_count;
1570 	u64 size;
1571 
1572 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
1573 	switch (domain) {
1574 	case AMDGPU_GEM_DOMAIN_VRAM:
1575 		placement = "VRAM";
1576 		break;
1577 	case AMDGPU_GEM_DOMAIN_GTT:
1578 		placement = " GTT";
1579 		break;
1580 	case AMDGPU_GEM_DOMAIN_CPU:
1581 	default:
1582 		placement = " CPU";
1583 		break;
1584 	}
1585 
1586 	size = amdgpu_bo_size(bo);
1587 	seq_printf(m, "\t\t0x%08x: %12lld byte %s",
1588 			id, size, placement);
1589 
1590 	pin_count = READ_ONCE(bo->tbo.pin_count);
1591 	if (pin_count)
1592 		seq_printf(m, " pin count %d", pin_count);
1593 
1594 	dma_buf = READ_ONCE(bo->tbo.base.dma_buf);
1595 	attachment = READ_ONCE(bo->tbo.base.import_attach);
1596 
1597 	if (attachment)
1598 		seq_printf(m, " imported from %p", dma_buf);
1599 	else if (dma_buf)
1600 		seq_printf(m, " exported as %p", dma_buf);
1601 
1602 	amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED);
1603 	amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS);
1604 	amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC);
1605 	amdgpu_bo_print_flag(m, bo, VRAM_CLEARED);
1606 	amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS);
1607 	amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID);
1608 	amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC);
1609 
1610 	seq_puts(m, "\n");
1611 
1612 	return size;
1613 }
1614 #endif
1615