1 /* 2 * Copyright 2009 Jerome Glisse. 3 * All Rights Reserved. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the 7 * "Software"), to deal in the Software without restriction, including 8 * without limitation the rights to use, copy, modify, merge, publish, 9 * distribute, sub license, and/or sell copies of the Software, and to 10 * permit persons to whom the Software is furnished to do so, subject to 11 * the following conditions: 12 * 13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 19 * USE OR OTHER DEALINGS IN THE SOFTWARE. 20 * 21 * The above copyright notice and this permission notice (including the 22 * next paragraph) shall be included in all copies or substantial portions 23 * of the Software. 24 * 25 */ 26 /* 27 * Authors: 28 * Jerome Glisse <glisse@freedesktop.org> 29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> 30 * Dave Airlie 31 */ 32 #include <linux/list.h> 33 #include <linux/slab.h> 34 #include <linux/dma-buf.h> 35 36 #include <drm/drm_drv.h> 37 #include <drm/amdgpu_drm.h> 38 #include <drm/drm_cache.h> 39 #include "amdgpu.h" 40 #include "amdgpu_trace.h" 41 #include "amdgpu_amdkfd.h" 42 43 /** 44 * DOC: amdgpu_object 45 * 46 * This defines the interfaces to operate on an &amdgpu_bo buffer object which 47 * represents memory used by driver (VRAM, system memory, etc.). The driver 48 * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces 49 * to create/destroy/set buffer object which are then managed by the kernel TTM 50 * memory manager. 51 * The interfaces are also used internally by kernel clients, including gfx, 52 * uvd, etc. for kernel managed allocations used by the GPU. 53 * 54 */ 55 56 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo) 57 { 58 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); 59 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 60 61 amdgpu_bo_kunmap(bo); 62 63 if (bo->tbo.base.import_attach) 64 drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg); 65 drm_gem_object_release(&bo->tbo.base); 66 amdgpu_bo_unref(&bo->parent); 67 kvfree(bo); 68 } 69 70 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo) 71 { 72 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 73 struct amdgpu_bo_user *ubo; 74 75 ubo = to_amdgpu_bo_user(bo); 76 kfree(ubo->metadata); 77 amdgpu_bo_destroy(tbo); 78 } 79 80 static void amdgpu_bo_vm_destroy(struct ttm_buffer_object *tbo) 81 { 82 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); 83 struct amdgpu_bo *shadow_bo = ttm_to_amdgpu_bo(tbo), *bo; 84 struct amdgpu_bo_vm *vmbo; 85 86 bo = shadow_bo->parent; 87 vmbo = to_amdgpu_bo_vm(bo); 88 /* in case amdgpu_device_recover_vram got NULL of bo->parent */ 89 if (!list_empty(&vmbo->shadow_list)) { 90 mutex_lock(&adev->shadow_list_lock); 91 list_del_init(&vmbo->shadow_list); 92 mutex_unlock(&adev->shadow_list_lock); 93 } 94 95 amdgpu_bo_destroy(tbo); 96 } 97 98 /** 99 * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo 100 * @bo: buffer object to be checked 101 * 102 * Uses destroy function associated with the object to determine if this is 103 * an &amdgpu_bo. 104 * 105 * Returns: 106 * true if the object belongs to &amdgpu_bo, false if not. 107 */ 108 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) 109 { 110 if (bo->destroy == &amdgpu_bo_destroy || 111 bo->destroy == &amdgpu_bo_user_destroy || 112 bo->destroy == &amdgpu_bo_vm_destroy) 113 return true; 114 115 return false; 116 } 117 118 /** 119 * amdgpu_bo_placement_from_domain - set buffer's placement 120 * @abo: &amdgpu_bo buffer object whose placement is to be set 121 * @domain: requested domain 122 * 123 * Sets buffer's placement according to requested domain and the buffer's 124 * flags. 125 */ 126 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain) 127 { 128 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 129 struct ttm_placement *placement = &abo->placement; 130 struct ttm_place *places = abo->placements; 131 u64 flags = abo->flags; 132 u32 c = 0; 133 134 if (domain & AMDGPU_GEM_DOMAIN_VRAM) { 135 unsigned int visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT; 136 int8_t mem_id = KFD_XCP_MEM_ID(adev, abo->xcp_id); 137 138 if (adev->gmc.mem_partitions && mem_id >= 0) { 139 places[c].fpfn = adev->gmc.mem_partitions[mem_id].range.fpfn; 140 /* 141 * memory partition range lpfn is inclusive start + size - 1 142 * TTM place lpfn is exclusive start + size 143 */ 144 places[c].lpfn = adev->gmc.mem_partitions[mem_id].range.lpfn + 1; 145 } else { 146 places[c].fpfn = 0; 147 places[c].lpfn = 0; 148 } 149 places[c].mem_type = TTM_PL_VRAM; 150 places[c].flags = 0; 151 152 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 153 places[c].lpfn = min_not_zero(places[c].lpfn, visible_pfn); 154 else 155 places[c].flags |= TTM_PL_FLAG_TOPDOWN; 156 157 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) 158 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; 159 c++; 160 } 161 162 if (domain & AMDGPU_GEM_DOMAIN_DOORBELL) { 163 places[c].fpfn = 0; 164 places[c].lpfn = 0; 165 places[c].mem_type = AMDGPU_PL_DOORBELL; 166 places[c].flags = 0; 167 c++; 168 } 169 170 if (domain & AMDGPU_GEM_DOMAIN_GTT) { 171 places[c].fpfn = 0; 172 places[c].lpfn = 0; 173 places[c].mem_type = 174 abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ? 175 AMDGPU_PL_PREEMPT : TTM_PL_TT; 176 places[c].flags = 0; 177 c++; 178 } 179 180 if (domain & AMDGPU_GEM_DOMAIN_CPU) { 181 places[c].fpfn = 0; 182 places[c].lpfn = 0; 183 places[c].mem_type = TTM_PL_SYSTEM; 184 places[c].flags = 0; 185 c++; 186 } 187 188 if (domain & AMDGPU_GEM_DOMAIN_GDS) { 189 places[c].fpfn = 0; 190 places[c].lpfn = 0; 191 places[c].mem_type = AMDGPU_PL_GDS; 192 places[c].flags = 0; 193 c++; 194 } 195 196 if (domain & AMDGPU_GEM_DOMAIN_GWS) { 197 places[c].fpfn = 0; 198 places[c].lpfn = 0; 199 places[c].mem_type = AMDGPU_PL_GWS; 200 places[c].flags = 0; 201 c++; 202 } 203 204 if (domain & AMDGPU_GEM_DOMAIN_OA) { 205 places[c].fpfn = 0; 206 places[c].lpfn = 0; 207 places[c].mem_type = AMDGPU_PL_OA; 208 places[c].flags = 0; 209 c++; 210 } 211 212 if (!c) { 213 places[c].fpfn = 0; 214 places[c].lpfn = 0; 215 places[c].mem_type = TTM_PL_SYSTEM; 216 places[c].flags = 0; 217 c++; 218 } 219 220 BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS); 221 222 placement->num_placement = c; 223 placement->placement = places; 224 225 placement->num_busy_placement = c; 226 placement->busy_placement = places; 227 } 228 229 /** 230 * amdgpu_bo_create_reserved - create reserved BO for kernel use 231 * 232 * @adev: amdgpu device object 233 * @size: size for the new BO 234 * @align: alignment for the new BO 235 * @domain: where to place it 236 * @bo_ptr: used to initialize BOs in structures 237 * @gpu_addr: GPU addr of the pinned BO 238 * @cpu_addr: optional CPU address mapping 239 * 240 * Allocates and pins a BO for kernel internal use, and returns it still 241 * reserved. 242 * 243 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 244 * 245 * Returns: 246 * 0 on success, negative error code otherwise. 247 */ 248 int amdgpu_bo_create_reserved(struct amdgpu_device *adev, 249 unsigned long size, int align, 250 u32 domain, struct amdgpu_bo **bo_ptr, 251 u64 *gpu_addr, void **cpu_addr) 252 { 253 struct amdgpu_bo_param bp; 254 bool free = false; 255 int r; 256 257 if (!size) { 258 amdgpu_bo_unref(bo_ptr); 259 return 0; 260 } 261 262 memset(&bp, 0, sizeof(bp)); 263 bp.size = size; 264 bp.byte_align = align; 265 bp.domain = domain; 266 bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED 267 : AMDGPU_GEM_CREATE_NO_CPU_ACCESS; 268 bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 269 bp.type = ttm_bo_type_kernel; 270 bp.resv = NULL; 271 bp.bo_ptr_size = sizeof(struct amdgpu_bo); 272 273 if (!*bo_ptr) { 274 r = amdgpu_bo_create(adev, &bp, bo_ptr); 275 if (r) { 276 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", 277 r); 278 return r; 279 } 280 free = true; 281 } 282 283 r = amdgpu_bo_reserve(*bo_ptr, false); 284 if (r) { 285 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); 286 goto error_free; 287 } 288 289 r = amdgpu_bo_pin(*bo_ptr, domain); 290 if (r) { 291 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); 292 goto error_unreserve; 293 } 294 295 r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo); 296 if (r) { 297 dev_err(adev->dev, "%p bind failed\n", *bo_ptr); 298 goto error_unpin; 299 } 300 301 if (gpu_addr) 302 *gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr); 303 304 if (cpu_addr) { 305 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 306 if (r) { 307 dev_err(adev->dev, "(%d) kernel bo map failed\n", r); 308 goto error_unpin; 309 } 310 } 311 312 return 0; 313 314 error_unpin: 315 amdgpu_bo_unpin(*bo_ptr); 316 error_unreserve: 317 amdgpu_bo_unreserve(*bo_ptr); 318 319 error_free: 320 if (free) 321 amdgpu_bo_unref(bo_ptr); 322 323 return r; 324 } 325 326 /** 327 * amdgpu_bo_create_kernel - create BO for kernel use 328 * 329 * @adev: amdgpu device object 330 * @size: size for the new BO 331 * @align: alignment for the new BO 332 * @domain: where to place it 333 * @bo_ptr: used to initialize BOs in structures 334 * @gpu_addr: GPU addr of the pinned BO 335 * @cpu_addr: optional CPU address mapping 336 * 337 * Allocates and pins a BO for kernel internal use. 338 * 339 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 340 * 341 * Returns: 342 * 0 on success, negative error code otherwise. 343 */ 344 int amdgpu_bo_create_kernel(struct amdgpu_device *adev, 345 unsigned long size, int align, 346 u32 domain, struct amdgpu_bo **bo_ptr, 347 u64 *gpu_addr, void **cpu_addr) 348 { 349 int r; 350 351 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr, 352 gpu_addr, cpu_addr); 353 354 if (r) 355 return r; 356 357 if (*bo_ptr) 358 amdgpu_bo_unreserve(*bo_ptr); 359 360 return 0; 361 } 362 363 /** 364 * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location 365 * 366 * @adev: amdgpu device object 367 * @offset: offset of the BO 368 * @size: size of the BO 369 * @bo_ptr: used to initialize BOs in structures 370 * @cpu_addr: optional CPU address mapping 371 * 372 * Creates a kernel BO at a specific offset in VRAM. 373 * 374 * Returns: 375 * 0 on success, negative error code otherwise. 376 */ 377 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev, 378 uint64_t offset, uint64_t size, 379 struct amdgpu_bo **bo_ptr, void **cpu_addr) 380 { 381 struct ttm_operation_ctx ctx = { false, false }; 382 unsigned int i; 383 int r; 384 385 offset &= LINUX_PAGE_MASK; 386 size = ALIGN(size, PAGE_SIZE); 387 388 r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE, 389 AMDGPU_GEM_DOMAIN_VRAM, bo_ptr, NULL, 390 cpu_addr); 391 if (r) 392 return r; 393 394 if ((*bo_ptr) == NULL) 395 return 0; 396 397 /* 398 * Remove the original mem node and create a new one at the request 399 * position. 400 */ 401 if (cpu_addr) 402 amdgpu_bo_kunmap(*bo_ptr); 403 404 ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource); 405 406 for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) { 407 (*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT; 408 (*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT; 409 } 410 r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement, 411 &(*bo_ptr)->tbo.resource, &ctx); 412 if (r) 413 goto error; 414 415 if (cpu_addr) { 416 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 417 if (r) 418 goto error; 419 } 420 421 amdgpu_bo_unreserve(*bo_ptr); 422 return 0; 423 424 error: 425 amdgpu_bo_unreserve(*bo_ptr); 426 amdgpu_bo_unref(bo_ptr); 427 return r; 428 } 429 430 /** 431 * amdgpu_bo_free_kernel - free BO for kernel use 432 * 433 * @bo: amdgpu BO to free 434 * @gpu_addr: pointer to where the BO's GPU memory space address was stored 435 * @cpu_addr: pointer to where the BO's CPU memory space address was stored 436 * 437 * unmaps and unpin a BO for kernel internal use. 438 */ 439 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, 440 void **cpu_addr) 441 { 442 if (*bo == NULL) 443 return; 444 445 WARN_ON(amdgpu_ttm_adev((*bo)->tbo.bdev)->in_suspend); 446 447 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { 448 if (cpu_addr) 449 amdgpu_bo_kunmap(*bo); 450 451 amdgpu_bo_unpin(*bo); 452 amdgpu_bo_unreserve(*bo); 453 } 454 amdgpu_bo_unref(bo); 455 456 if (gpu_addr) 457 *gpu_addr = 0; 458 459 if (cpu_addr) 460 *cpu_addr = NULL; 461 } 462 463 /* Validate bo size is bit bigger then the request domain */ 464 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev, 465 unsigned long size, u32 domain) 466 { 467 struct ttm_resource_manager *man = NULL; 468 469 /* 470 * If GTT is part of requested domains the check must succeed to 471 * allow fall back to GTT. 472 */ 473 if (domain & AMDGPU_GEM_DOMAIN_GTT) { 474 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT); 475 476 if (man && size < man->size) 477 return true; 478 else if (!man) 479 WARN_ON_ONCE("GTT domain requested but GTT mem manager uninitialized"); 480 goto fail; 481 } else if (domain & AMDGPU_GEM_DOMAIN_VRAM) { 482 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM); 483 484 if (man && size < man->size) 485 return true; 486 goto fail; 487 } 488 489 /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU, _DOMAIN_DOORBELL */ 490 return true; 491 492 fail: 493 if (man) 494 DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size, 495 man->size); 496 return false; 497 } 498 499 bool amdgpu_bo_support_uswc(u64 bo_flags) 500 { 501 502 #ifdef CONFIG_X86_32 503 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit 504 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 505 */ 506 return false; 507 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) 508 /* Don't try to enable write-combining when it can't work, or things 509 * may be slow 510 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 511 */ 512 513 #ifndef CONFIG_COMPILE_TEST 514 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ 515 thanks to write-combining 516 #endif 517 518 if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) 519 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " 520 "better performance thanks to write-combining\n"); 521 return false; 522 #else 523 /* For architectures that don't support WC memory, 524 * mask out the WC flag from the BO 525 */ 526 if (!drm_arch_can_wc_memory()) 527 return false; 528 529 return true; 530 #endif 531 } 532 533 /** 534 * amdgpu_bo_create - create an &amdgpu_bo buffer object 535 * @adev: amdgpu device object 536 * @bp: parameters to be used for the buffer object 537 * @bo_ptr: pointer to the buffer object pointer 538 * 539 * Creates an &amdgpu_bo buffer object. 540 * 541 * Returns: 542 * 0 for success or a negative error code on failure. 543 */ 544 int amdgpu_bo_create(struct amdgpu_device *adev, 545 struct amdgpu_bo_param *bp, 546 struct amdgpu_bo **bo_ptr) 547 { 548 struct ttm_operation_ctx ctx = { 549 .interruptible = (bp->type != ttm_bo_type_kernel), 550 .no_wait_gpu = bp->no_wait_gpu, 551 /* We opt to avoid OOM on system pages allocations */ 552 .gfp_retry_mayfail = true, 553 .allow_res_evict = bp->type != ttm_bo_type_kernel, 554 .resv = bp->resv 555 }; 556 struct amdgpu_bo *bo; 557 unsigned long page_align, size = bp->size; 558 int r; 559 560 /* Note that GDS/GWS/OA allocates 1 page per byte/resource. */ 561 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) { 562 /* GWS and OA don't need any alignment. */ 563 page_align = bp->byte_align; 564 size <<= PAGE_SHIFT; 565 566 } else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) { 567 /* Both size and alignment must be a multiple of 4. */ 568 page_align = ALIGN(bp->byte_align, 4); 569 size = ALIGN(size, 4) << PAGE_SHIFT; 570 } else { 571 /* Memory should be aligned at least to a page size. */ 572 page_align = ALIGN(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT; 573 size = ALIGN(size, PAGE_SIZE); 574 } 575 576 if (!amdgpu_bo_validate_size(adev, size, bp->domain)) 577 return -ENOMEM; 578 579 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo)); 580 581 *bo_ptr = NULL; 582 bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL); 583 if (bo == NULL) 584 return -ENOMEM; 585 drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size); 586 bo->adev = adev; 587 bo->vm_bo = NULL; 588 bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain : 589 bp->domain; 590 bo->allowed_domains = bo->preferred_domains; 591 if (bp->type != ttm_bo_type_kernel && 592 !(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE) && 593 bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) 594 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; 595 596 bo->flags = bp->flags; 597 598 if (adev->gmc.mem_partitions) 599 /* For GPUs with spatial partitioning, bo->xcp_id=-1 means any partition */ 600 bo->xcp_id = bp->xcp_id_plus1 - 1; 601 else 602 /* For GPUs without spatial partitioning */ 603 bo->xcp_id = 0; 604 605 if (!amdgpu_bo_support_uswc(bo->flags)) 606 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; 607 608 if (adev->ras_enabled) 609 bo->flags |= AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE; 610 611 bo->tbo.bdev = &adev->mman.bdev; 612 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA | 613 AMDGPU_GEM_DOMAIN_GDS)) 614 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 615 else 616 amdgpu_bo_placement_from_domain(bo, bp->domain); 617 if (bp->type == ttm_bo_type_kernel) 618 bo->tbo.priority = 1; 619 620 if (!bp->destroy) 621 bp->destroy = &amdgpu_bo_destroy; 622 623 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, bp->type, 624 &bo->placement, page_align, &ctx, NULL, 625 bp->resv, bp->destroy); 626 if (unlikely(r != 0)) 627 return r; 628 629 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 630 bo->tbo.resource->mem_type == TTM_PL_VRAM && 631 amdgpu_bo_in_cpu_visible_vram(bo)) 632 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 633 ctx.bytes_moved); 634 else 635 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0); 636 637 if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && 638 bo->tbo.resource->mem_type == TTM_PL_VRAM) { 639 struct dma_fence *fence; 640 641 r = amdgpu_fill_buffer(bo, 0, bo->tbo.base.resv, &fence, true); 642 if (unlikely(r)) 643 goto fail_unreserve; 644 645 dma_resv_add_fence(bo->tbo.base.resv, fence, 646 DMA_RESV_USAGE_KERNEL); 647 dma_fence_put(fence); 648 } 649 if (!bp->resv) 650 amdgpu_bo_unreserve(bo); 651 *bo_ptr = bo; 652 653 trace_amdgpu_bo_create(bo); 654 655 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */ 656 if (bp->type == ttm_bo_type_device) 657 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 658 659 return 0; 660 661 fail_unreserve: 662 if (!bp->resv) 663 dma_resv_unlock(bo->tbo.base.resv); 664 amdgpu_bo_unref(&bo); 665 return r; 666 } 667 668 /** 669 * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object 670 * @adev: amdgpu device object 671 * @bp: parameters to be used for the buffer object 672 * @ubo_ptr: pointer to the buffer object pointer 673 * 674 * Create a BO to be used by user application; 675 * 676 * Returns: 677 * 0 for success or a negative error code on failure. 678 */ 679 680 int amdgpu_bo_create_user(struct amdgpu_device *adev, 681 struct amdgpu_bo_param *bp, 682 struct amdgpu_bo_user **ubo_ptr) 683 { 684 struct amdgpu_bo *bo_ptr; 685 int r; 686 687 bp->bo_ptr_size = sizeof(struct amdgpu_bo_user); 688 bp->destroy = &amdgpu_bo_user_destroy; 689 r = amdgpu_bo_create(adev, bp, &bo_ptr); 690 if (r) 691 return r; 692 693 *ubo_ptr = to_amdgpu_bo_user(bo_ptr); 694 return r; 695 } 696 697 /** 698 * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object 699 * @adev: amdgpu device object 700 * @bp: parameters to be used for the buffer object 701 * @vmbo_ptr: pointer to the buffer object pointer 702 * 703 * Create a BO to be for GPUVM. 704 * 705 * Returns: 706 * 0 for success or a negative error code on failure. 707 */ 708 709 int amdgpu_bo_create_vm(struct amdgpu_device *adev, 710 struct amdgpu_bo_param *bp, 711 struct amdgpu_bo_vm **vmbo_ptr) 712 { 713 struct amdgpu_bo *bo_ptr; 714 int r; 715 716 /* bo_ptr_size will be determined by the caller and it depends on 717 * num of amdgpu_vm_pt entries. 718 */ 719 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm)); 720 r = amdgpu_bo_create(adev, bp, &bo_ptr); 721 if (r) 722 return r; 723 724 *vmbo_ptr = to_amdgpu_bo_vm(bo_ptr); 725 return r; 726 } 727 728 /** 729 * amdgpu_bo_add_to_shadow_list - add a BO to the shadow list 730 * 731 * @vmbo: BO that will be inserted into the shadow list 732 * 733 * Insert a BO to the shadow list. 734 */ 735 void amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm *vmbo) 736 { 737 struct amdgpu_device *adev = amdgpu_ttm_adev(vmbo->bo.tbo.bdev); 738 739 mutex_lock(&adev->shadow_list_lock); 740 list_add_tail(&vmbo->shadow_list, &adev->shadow_list); 741 vmbo->shadow->parent = amdgpu_bo_ref(&vmbo->bo); 742 vmbo->shadow->tbo.destroy = &amdgpu_bo_vm_destroy; 743 mutex_unlock(&adev->shadow_list_lock); 744 } 745 746 /** 747 * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow 748 * 749 * @shadow: &amdgpu_bo shadow to be restored 750 * @fence: dma_fence associated with the operation 751 * 752 * Copies a buffer object's shadow content back to the object. 753 * This is used for recovering a buffer from its shadow in case of a gpu 754 * reset where vram context may be lost. 755 * 756 * Returns: 757 * 0 for success or a negative error code on failure. 758 */ 759 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence) 760 761 { 762 struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev); 763 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 764 uint64_t shadow_addr, parent_addr; 765 766 shadow_addr = amdgpu_bo_gpu_offset(shadow); 767 parent_addr = amdgpu_bo_gpu_offset(shadow->parent); 768 769 return amdgpu_copy_buffer(ring, shadow_addr, parent_addr, 770 amdgpu_bo_size(shadow), NULL, fence, 771 true, false, false); 772 } 773 774 /** 775 * amdgpu_bo_kmap - map an &amdgpu_bo buffer object 776 * @bo: &amdgpu_bo buffer object to be mapped 777 * @ptr: kernel virtual address to be returned 778 * 779 * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls 780 * amdgpu_bo_kptr() to get the kernel virtual address. 781 * 782 * Returns: 783 * 0 for success or a negative error code on failure. 784 */ 785 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) 786 { 787 void *kptr; 788 long r; 789 790 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) 791 return -EPERM; 792 793 r = dma_resv_wait_timeout(bo->tbo.base.resv, DMA_RESV_USAGE_KERNEL, 794 false, MAX_SCHEDULE_TIMEOUT); 795 if (r < 0) 796 return r; 797 798 kptr = amdgpu_bo_kptr(bo); 799 if (kptr) { 800 if (ptr) 801 *ptr = kptr; 802 return 0; 803 } 804 805 r = ttm_bo_kmap(&bo->tbo, 0, PFN_UP(bo->tbo.base.size), &bo->kmap); 806 if (r) 807 return r; 808 809 if (ptr) 810 *ptr = amdgpu_bo_kptr(bo); 811 812 return 0; 813 } 814 815 /** 816 * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object 817 * @bo: &amdgpu_bo buffer object 818 * 819 * Calls ttm_kmap_obj_virtual() to get the kernel virtual address 820 * 821 * Returns: 822 * the virtual address of a buffer object area. 823 */ 824 void *amdgpu_bo_kptr(struct amdgpu_bo *bo) 825 { 826 bool is_iomem; 827 828 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); 829 } 830 831 /** 832 * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object 833 * @bo: &amdgpu_bo buffer object to be unmapped 834 * 835 * Unmaps a kernel map set up by amdgpu_bo_kmap(). 836 */ 837 void amdgpu_bo_kunmap(struct amdgpu_bo *bo) 838 { 839 if (bo->kmap.bo) 840 ttm_bo_kunmap(&bo->kmap); 841 } 842 843 /** 844 * amdgpu_bo_ref - reference an &amdgpu_bo buffer object 845 * @bo: &amdgpu_bo buffer object 846 * 847 * References the contained &ttm_buffer_object. 848 * 849 * Returns: 850 * a refcounted pointer to the &amdgpu_bo buffer object. 851 */ 852 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) 853 { 854 if (bo == NULL) 855 return NULL; 856 857 ttm_bo_get(&bo->tbo); 858 return bo; 859 } 860 861 /** 862 * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object 863 * @bo: &amdgpu_bo buffer object 864 * 865 * Unreferences the contained &ttm_buffer_object and clear the pointer 866 */ 867 void amdgpu_bo_unref(struct amdgpu_bo **bo) 868 { 869 struct ttm_buffer_object *tbo; 870 871 if ((*bo) == NULL) 872 return; 873 874 tbo = &((*bo)->tbo); 875 ttm_bo_put(tbo); 876 *bo = NULL; 877 } 878 879 /** 880 * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object 881 * @bo: &amdgpu_bo buffer object to be pinned 882 * @domain: domain to be pinned to 883 * @min_offset: the start of requested address range 884 * @max_offset: the end of requested address range 885 * 886 * Pins the buffer object according to requested domain and address range. If 887 * the memory is unbound gart memory, binds the pages into gart table. Adjusts 888 * pin_count and pin_size accordingly. 889 * 890 * Pinning means to lock pages in memory along with keeping them at a fixed 891 * offset. It is required when a buffer can not be moved, for example, when 892 * a display buffer is being scanned out. 893 * 894 * Compared with amdgpu_bo_pin(), this function gives more flexibility on 895 * where to pin a buffer if there are specific restrictions on where a buffer 896 * must be located. 897 * 898 * Returns: 899 * 0 for success or a negative error code on failure. 900 */ 901 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, 902 u64 min_offset, u64 max_offset) 903 { 904 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 905 struct ttm_operation_ctx ctx = { false, false }; 906 int r, i; 907 908 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) 909 return -EPERM; 910 911 if (WARN_ON_ONCE(min_offset > max_offset)) 912 return -EINVAL; 913 914 /* Check domain to be pinned to against preferred domains */ 915 if (bo->preferred_domains & domain) 916 domain = bo->preferred_domains & domain; 917 918 /* A shared bo cannot be migrated to VRAM */ 919 if (bo->tbo.base.import_attach) { 920 if (domain & AMDGPU_GEM_DOMAIN_GTT) 921 domain = AMDGPU_GEM_DOMAIN_GTT; 922 else 923 return -EINVAL; 924 } 925 926 if (bo->tbo.pin_count) { 927 uint32_t mem_type = bo->tbo.resource->mem_type; 928 uint32_t mem_flags = bo->tbo.resource->placement; 929 930 if (!(domain & amdgpu_mem_type_to_domain(mem_type))) 931 return -EINVAL; 932 933 if ((mem_type == TTM_PL_VRAM) && 934 (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) && 935 !(mem_flags & TTM_PL_FLAG_CONTIGUOUS)) 936 return -EINVAL; 937 938 ttm_bo_pin(&bo->tbo); 939 940 if (max_offset != 0) { 941 u64 domain_start = amdgpu_ttm_domain_start(adev, 942 mem_type); 943 WARN_ON_ONCE(max_offset < 944 (amdgpu_bo_gpu_offset(bo) - domain_start)); 945 } 946 947 return 0; 948 } 949 950 /* This assumes only APU display buffers are pinned with (VRAM|GTT). 951 * See function amdgpu_display_supported_domains() 952 */ 953 domain = amdgpu_bo_get_preferred_domain(adev, domain); 954 955 #ifdef notyet 956 if (bo->tbo.base.import_attach) 957 dma_buf_pin(bo->tbo.base.import_attach); 958 #endif 959 960 /* force to pin into visible video ram */ 961 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) 962 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 963 amdgpu_bo_placement_from_domain(bo, domain); 964 for (i = 0; i < bo->placement.num_placement; i++) { 965 unsigned int fpfn, lpfn; 966 967 fpfn = min_offset >> PAGE_SHIFT; 968 lpfn = max_offset >> PAGE_SHIFT; 969 970 if (fpfn > bo->placements[i].fpfn) 971 bo->placements[i].fpfn = fpfn; 972 if (!bo->placements[i].lpfn || 973 (lpfn && lpfn < bo->placements[i].lpfn)) 974 bo->placements[i].lpfn = lpfn; 975 } 976 977 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 978 if (unlikely(r)) { 979 dev_err(adev->dev, "%p pin failed\n", bo); 980 goto error; 981 } 982 983 ttm_bo_pin(&bo->tbo); 984 985 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 986 if (domain == AMDGPU_GEM_DOMAIN_VRAM) { 987 atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size); 988 atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo), 989 &adev->visible_pin_size); 990 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) { 991 atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size); 992 } 993 994 error: 995 return r; 996 } 997 998 /** 999 * amdgpu_bo_pin - pin an &amdgpu_bo buffer object 1000 * @bo: &amdgpu_bo buffer object to be pinned 1001 * @domain: domain to be pinned to 1002 * 1003 * A simple wrapper to amdgpu_bo_pin_restricted(). 1004 * Provides a simpler API for buffers that do not have any strict restrictions 1005 * on where a buffer must be located. 1006 * 1007 * Returns: 1008 * 0 for success or a negative error code on failure. 1009 */ 1010 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain) 1011 { 1012 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 1013 return amdgpu_bo_pin_restricted(bo, domain, 0, 0); 1014 } 1015 1016 /** 1017 * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object 1018 * @bo: &amdgpu_bo buffer object to be unpinned 1019 * 1020 * Decreases the pin_count, and clears the flags if pin_count reaches 0. 1021 * Changes placement and pin size accordingly. 1022 * 1023 * Returns: 1024 * 0 for success or a negative error code on failure. 1025 */ 1026 void amdgpu_bo_unpin(struct amdgpu_bo *bo) 1027 { 1028 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1029 1030 ttm_bo_unpin(&bo->tbo); 1031 if (bo->tbo.pin_count) 1032 return; 1033 1034 #ifdef notyet 1035 if (bo->tbo.base.import_attach) 1036 dma_buf_unpin(bo->tbo.base.import_attach); 1037 #endif 1038 1039 if (bo->tbo.resource->mem_type == TTM_PL_VRAM) { 1040 atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size); 1041 atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo), 1042 &adev->visible_pin_size); 1043 } else if (bo->tbo.resource->mem_type == TTM_PL_TT) { 1044 atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size); 1045 } 1046 1047 } 1048 1049 static const char * const amdgpu_vram_names[] = { 1050 "UNKNOWN", 1051 "GDDR1", 1052 "DDR2", 1053 "GDDR3", 1054 "GDDR4", 1055 "GDDR5", 1056 "HBM", 1057 "DDR3", 1058 "DDR4", 1059 "GDDR6", 1060 "DDR5", 1061 "LPDDR4", 1062 "LPDDR5" 1063 }; 1064 1065 /** 1066 * amdgpu_bo_init - initialize memory manager 1067 * @adev: amdgpu device object 1068 * 1069 * Calls amdgpu_ttm_init() to initialize amdgpu memory manager. 1070 * 1071 * Returns: 1072 * 0 for success or a negative error code on failure. 1073 */ 1074 int amdgpu_bo_init(struct amdgpu_device *adev) 1075 { 1076 /* On A+A platform, VRAM can be mapped as WB */ 1077 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 1078 #ifdef __linux__ 1079 /* reserve PAT memory space to WC for VRAM */ 1080 int r = arch_io_reserve_memtype_wc(adev->gmc.aper_base, 1081 adev->gmc.aper_size); 1082 1083 if (r) { 1084 DRM_ERROR("Unable to set WC memtype for the aperture base\n"); 1085 return r; 1086 } 1087 1088 /* Add an MTRR for the VRAM */ 1089 adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base, 1090 adev->gmc.aper_size); 1091 #else 1092 paddr_t start, end; 1093 1094 drm_mtrr_add(adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC); 1095 1096 start = atop(bus_space_mmap(adev->memt, adev->gmc.aper_base, 0, 0, 0)); 1097 end = start + atop(adev->gmc.aper_size); 1098 uvm_page_physload(start, end, start, end, PHYSLOAD_DEVICE); 1099 #endif 1100 } 1101 1102 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", 1103 adev->gmc.mc_vram_size >> 20, 1104 (unsigned long long)adev->gmc.aper_size >> 20); 1105 DRM_INFO("RAM width %dbits %s\n", 1106 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]); 1107 return amdgpu_ttm_init(adev); 1108 } 1109 1110 /** 1111 * amdgpu_bo_fini - tear down memory manager 1112 * @adev: amdgpu device object 1113 * 1114 * Reverses amdgpu_bo_init() to tear down memory manager. 1115 */ 1116 void amdgpu_bo_fini(struct amdgpu_device *adev) 1117 { 1118 int idx; 1119 1120 amdgpu_ttm_fini(adev); 1121 1122 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 1123 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 1124 #ifdef __linux__ 1125 arch_phys_wc_del(adev->gmc.vram_mtrr); 1126 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size); 1127 #else 1128 drm_mtrr_del(0, adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC); 1129 #endif 1130 } 1131 drm_dev_exit(idx); 1132 } 1133 } 1134 1135 /** 1136 * amdgpu_bo_set_tiling_flags - set tiling flags 1137 * @bo: &amdgpu_bo buffer object 1138 * @tiling_flags: new flags 1139 * 1140 * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or 1141 * kernel driver to set the tiling flags on a buffer. 1142 * 1143 * Returns: 1144 * 0 for success or a negative error code on failure. 1145 */ 1146 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) 1147 { 1148 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1149 struct amdgpu_bo_user *ubo; 1150 1151 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1152 if (adev->family <= AMDGPU_FAMILY_CZ && 1153 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) 1154 return -EINVAL; 1155 1156 ubo = to_amdgpu_bo_user(bo); 1157 ubo->tiling_flags = tiling_flags; 1158 return 0; 1159 } 1160 1161 /** 1162 * amdgpu_bo_get_tiling_flags - get tiling flags 1163 * @bo: &amdgpu_bo buffer object 1164 * @tiling_flags: returned flags 1165 * 1166 * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to 1167 * set the tiling flags on a buffer. 1168 */ 1169 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) 1170 { 1171 struct amdgpu_bo_user *ubo; 1172 1173 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1174 dma_resv_assert_held(bo->tbo.base.resv); 1175 ubo = to_amdgpu_bo_user(bo); 1176 1177 if (tiling_flags) 1178 *tiling_flags = ubo->tiling_flags; 1179 } 1180 1181 /** 1182 * amdgpu_bo_set_metadata - set metadata 1183 * @bo: &amdgpu_bo buffer object 1184 * @metadata: new metadata 1185 * @metadata_size: size of the new metadata 1186 * @flags: flags of the new metadata 1187 * 1188 * Sets buffer object's metadata, its size and flags. 1189 * Used via GEM ioctl. 1190 * 1191 * Returns: 1192 * 0 for success or a negative error code on failure. 1193 */ 1194 int amdgpu_bo_set_metadata(struct amdgpu_bo *bo, void *metadata, 1195 u32 metadata_size, uint64_t flags) 1196 { 1197 struct amdgpu_bo_user *ubo; 1198 void *buffer; 1199 1200 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1201 ubo = to_amdgpu_bo_user(bo); 1202 if (!metadata_size) { 1203 if (ubo->metadata_size) { 1204 kfree(ubo->metadata); 1205 ubo->metadata = NULL; 1206 ubo->metadata_size = 0; 1207 } 1208 return 0; 1209 } 1210 1211 if (metadata == NULL) 1212 return -EINVAL; 1213 1214 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); 1215 if (buffer == NULL) 1216 return -ENOMEM; 1217 1218 kfree(ubo->metadata); 1219 ubo->metadata_flags = flags; 1220 ubo->metadata = buffer; 1221 ubo->metadata_size = metadata_size; 1222 1223 return 0; 1224 } 1225 1226 /** 1227 * amdgpu_bo_get_metadata - get metadata 1228 * @bo: &amdgpu_bo buffer object 1229 * @buffer: returned metadata 1230 * @buffer_size: size of the buffer 1231 * @metadata_size: size of the returned metadata 1232 * @flags: flags of the returned metadata 1233 * 1234 * Gets buffer object's metadata, its size and flags. buffer_size shall not be 1235 * less than metadata_size. 1236 * Used via GEM ioctl. 1237 * 1238 * Returns: 1239 * 0 for success or a negative error code on failure. 1240 */ 1241 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, 1242 size_t buffer_size, uint32_t *metadata_size, 1243 uint64_t *flags) 1244 { 1245 struct amdgpu_bo_user *ubo; 1246 1247 if (!buffer && !metadata_size) 1248 return -EINVAL; 1249 1250 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1251 ubo = to_amdgpu_bo_user(bo); 1252 if (metadata_size) 1253 *metadata_size = ubo->metadata_size; 1254 1255 if (buffer) { 1256 if (buffer_size < ubo->metadata_size) 1257 return -EINVAL; 1258 1259 if (ubo->metadata_size) 1260 memcpy(buffer, ubo->metadata, ubo->metadata_size); 1261 } 1262 1263 if (flags) 1264 *flags = ubo->metadata_flags; 1265 1266 return 0; 1267 } 1268 1269 /** 1270 * amdgpu_bo_move_notify - notification about a memory move 1271 * @bo: pointer to a buffer object 1272 * @evict: if this move is evicting the buffer from the graphics address space 1273 * 1274 * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs 1275 * bookkeeping. 1276 * TTM driver callback which is called when ttm moves a buffer. 1277 */ 1278 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, bool evict) 1279 { 1280 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1281 struct amdgpu_bo *abo; 1282 1283 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1284 return; 1285 1286 abo = ttm_to_amdgpu_bo(bo); 1287 amdgpu_vm_bo_invalidate(adev, abo, evict); 1288 1289 amdgpu_bo_kunmap(abo); 1290 1291 #ifdef notyet 1292 if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach && 1293 bo->resource->mem_type != TTM_PL_SYSTEM) 1294 dma_buf_move_notify(abo->tbo.base.dma_buf); 1295 #endif 1296 1297 /* remember the eviction */ 1298 if (evict) 1299 atomic64_inc(&adev->num_evictions); 1300 } 1301 1302 void amdgpu_bo_get_memory(struct amdgpu_bo *bo, 1303 struct amdgpu_mem_stats *stats) 1304 { 1305 uint64_t size = amdgpu_bo_size(bo); 1306 unsigned int domain; 1307 1308 /* Abort if the BO doesn't currently have a backing store */ 1309 if (!bo->tbo.resource) 1310 return; 1311 1312 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 1313 switch (domain) { 1314 case AMDGPU_GEM_DOMAIN_VRAM: 1315 stats->vram += size; 1316 if (amdgpu_bo_in_cpu_visible_vram(bo)) 1317 stats->visible_vram += size; 1318 break; 1319 case AMDGPU_GEM_DOMAIN_GTT: 1320 stats->gtt += size; 1321 break; 1322 case AMDGPU_GEM_DOMAIN_CPU: 1323 default: 1324 stats->cpu += size; 1325 break; 1326 } 1327 1328 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) { 1329 stats->requested_vram += size; 1330 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1331 stats->requested_visible_vram += size; 1332 1333 if (domain != AMDGPU_GEM_DOMAIN_VRAM) { 1334 stats->evicted_vram += size; 1335 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1336 stats->evicted_visible_vram += size; 1337 } 1338 } else if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_GTT) { 1339 stats->requested_gtt += size; 1340 } 1341 } 1342 1343 /** 1344 * amdgpu_bo_release_notify - notification about a BO being released 1345 * @bo: pointer to a buffer object 1346 * 1347 * Wipes VRAM buffers whose contents should not be leaked before the 1348 * memory is released. 1349 */ 1350 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo) 1351 { 1352 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1353 struct dma_fence *fence = NULL; 1354 struct amdgpu_bo *abo; 1355 int r; 1356 1357 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1358 return; 1359 1360 abo = ttm_to_amdgpu_bo(bo); 1361 1362 if (abo->kfd_bo) 1363 amdgpu_amdkfd_release_notify(abo); 1364 1365 /* We only remove the fence if the resv has individualized. */ 1366 WARN_ON_ONCE(bo->type == ttm_bo_type_kernel 1367 && bo->base.resv != &bo->base._resv); 1368 if (bo->base.resv == &bo->base._resv) 1369 amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo); 1370 1371 if (!bo->resource || bo->resource->mem_type != TTM_PL_VRAM || 1372 !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE) || 1373 adev->in_suspend || drm_dev_is_unplugged(adev_to_drm(adev))) 1374 return; 1375 1376 if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv))) 1377 return; 1378 1379 r = amdgpu_fill_buffer(abo, AMDGPU_POISON, bo->base.resv, &fence, true); 1380 if (!WARN_ON(r)) { 1381 amdgpu_bo_fence(abo, fence, false); 1382 dma_fence_put(fence); 1383 } 1384 1385 dma_resv_unlock(bo->base.resv); 1386 } 1387 1388 /** 1389 * amdgpu_bo_fault_reserve_notify - notification about a memory fault 1390 * @bo: pointer to a buffer object 1391 * 1392 * Notifies the driver we are taking a fault on this BO and have reserved it, 1393 * also performs bookkeeping. 1394 * TTM driver callback for dealing with vm faults. 1395 * 1396 * Returns: 1397 * 0 for success or a negative error code on failure. 1398 */ 1399 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) 1400 { 1401 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1402 struct ttm_operation_ctx ctx = { false, false }; 1403 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 1404 int r; 1405 1406 /* Remember that this BO was accessed by the CPU */ 1407 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 1408 1409 if (bo->resource->mem_type != TTM_PL_VRAM) 1410 return 0; 1411 1412 if (amdgpu_bo_in_cpu_visible_vram(abo)) 1413 return 0; 1414 1415 /* Can't move a pinned BO to visible VRAM */ 1416 if (abo->tbo.pin_count > 0) 1417 return VM_FAULT_SIGBUS; 1418 1419 /* hurrah the memory is not visible ! */ 1420 atomic64_inc(&adev->num_vram_cpu_page_faults); 1421 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | 1422 AMDGPU_GEM_DOMAIN_GTT); 1423 1424 /* Avoid costly evictions; only set GTT as a busy placement */ 1425 abo->placement.num_busy_placement = 1; 1426 abo->placement.busy_placement = &abo->placements[1]; 1427 1428 r = ttm_bo_validate(bo, &abo->placement, &ctx); 1429 if (unlikely(r == -EBUSY || r == -ERESTARTSYS)) 1430 return VM_FAULT_NOPAGE; 1431 else if (unlikely(r)) 1432 return VM_FAULT_SIGBUS; 1433 1434 /* this should never happen */ 1435 if (bo->resource->mem_type == TTM_PL_VRAM && 1436 !amdgpu_bo_in_cpu_visible_vram(abo)) 1437 return VM_FAULT_SIGBUS; 1438 1439 ttm_bo_move_to_lru_tail_unlocked(bo); 1440 return 0; 1441 } 1442 1443 /** 1444 * amdgpu_bo_fence - add fence to buffer object 1445 * 1446 * @bo: buffer object in question 1447 * @fence: fence to add 1448 * @shared: true if fence should be added shared 1449 * 1450 */ 1451 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, 1452 bool shared) 1453 { 1454 struct dma_resv *resv = bo->tbo.base.resv; 1455 int r; 1456 1457 r = dma_resv_reserve_fences(resv, 1); 1458 if (r) { 1459 /* As last resort on OOM we block for the fence */ 1460 dma_fence_wait(fence, false); 1461 return; 1462 } 1463 1464 dma_resv_add_fence(resv, fence, shared ? DMA_RESV_USAGE_READ : 1465 DMA_RESV_USAGE_WRITE); 1466 } 1467 1468 /** 1469 * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences 1470 * 1471 * @adev: amdgpu device pointer 1472 * @resv: reservation object to sync to 1473 * @sync_mode: synchronization mode 1474 * @owner: fence owner 1475 * @intr: Whether the wait is interruptible 1476 * 1477 * Extract the fences from the reservation object and waits for them to finish. 1478 * 1479 * Returns: 1480 * 0 on success, errno otherwise. 1481 */ 1482 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv, 1483 enum amdgpu_sync_mode sync_mode, void *owner, 1484 bool intr) 1485 { 1486 struct amdgpu_sync sync; 1487 int r; 1488 1489 amdgpu_sync_create(&sync); 1490 amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner); 1491 r = amdgpu_sync_wait(&sync, intr); 1492 amdgpu_sync_free(&sync); 1493 return r; 1494 } 1495 1496 /** 1497 * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv 1498 * @bo: buffer object to wait for 1499 * @owner: fence owner 1500 * @intr: Whether the wait is interruptible 1501 * 1502 * Wrapper to wait for fences in a BO. 1503 * Returns: 1504 * 0 on success, errno otherwise. 1505 */ 1506 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr) 1507 { 1508 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1509 1510 return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv, 1511 AMDGPU_SYNC_NE_OWNER, owner, intr); 1512 } 1513 1514 /** 1515 * amdgpu_bo_gpu_offset - return GPU offset of bo 1516 * @bo: amdgpu object for which we query the offset 1517 * 1518 * Note: object should either be pinned or reserved when calling this 1519 * function, it might be useful to add check for this for debugging. 1520 * 1521 * Returns: 1522 * current GPU offset of the object. 1523 */ 1524 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) 1525 { 1526 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM); 1527 WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) && 1528 !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel); 1529 WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET); 1530 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM && 1531 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); 1532 1533 return amdgpu_bo_gpu_offset_no_check(bo); 1534 } 1535 1536 /** 1537 * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo 1538 * @bo: amdgpu object for which we query the offset 1539 * 1540 * Returns: 1541 * current GPU offset of the object without raising warnings. 1542 */ 1543 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo) 1544 { 1545 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1546 uint64_t offset; 1547 1548 offset = (bo->tbo.resource->start << PAGE_SHIFT) + 1549 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type); 1550 1551 return amdgpu_gmc_sign_extend(offset); 1552 } 1553 1554 /** 1555 * amdgpu_bo_get_preferred_domain - get preferred domain 1556 * @adev: amdgpu device object 1557 * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>` 1558 * 1559 * Returns: 1560 * Which of the allowed domains is preferred for allocating the BO. 1561 */ 1562 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev, 1563 uint32_t domain) 1564 { 1565 if ((domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) && 1566 ((adev->asic_type == CHIP_CARRIZO) || (adev->asic_type == CHIP_STONEY))) { 1567 domain = AMDGPU_GEM_DOMAIN_VRAM; 1568 if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD) 1569 domain = AMDGPU_GEM_DOMAIN_GTT; 1570 } 1571 return domain; 1572 } 1573 1574 #if defined(CONFIG_DEBUG_FS) 1575 #define amdgpu_bo_print_flag(m, bo, flag) \ 1576 do { \ 1577 if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) { \ 1578 seq_printf((m), " " #flag); \ 1579 } \ 1580 } while (0) 1581 1582 /** 1583 * amdgpu_bo_print_info - print BO info in debugfs file 1584 * 1585 * @id: Index or Id of the BO 1586 * @bo: Requested BO for printing info 1587 * @m: debugfs file 1588 * 1589 * Print BO information in debugfs file 1590 * 1591 * Returns: 1592 * Size of the BO in bytes. 1593 */ 1594 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m) 1595 { 1596 struct dma_buf_attachment *attachment; 1597 struct dma_buf *dma_buf; 1598 const char *placement; 1599 unsigned int pin_count; 1600 u64 size; 1601 1602 if (dma_resv_trylock(bo->tbo.base.resv)) { 1603 unsigned int domain; 1604 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 1605 switch (domain) { 1606 case AMDGPU_GEM_DOMAIN_VRAM: 1607 if (amdgpu_bo_in_cpu_visible_vram(bo)) 1608 placement = "VRAM VISIBLE"; 1609 else 1610 placement = "VRAM"; 1611 break; 1612 case AMDGPU_GEM_DOMAIN_GTT: 1613 placement = "GTT"; 1614 break; 1615 case AMDGPU_GEM_DOMAIN_CPU: 1616 default: 1617 placement = "CPU"; 1618 break; 1619 } 1620 dma_resv_unlock(bo->tbo.base.resv); 1621 } else { 1622 placement = "UNKNOWN"; 1623 } 1624 1625 size = amdgpu_bo_size(bo); 1626 seq_printf(m, "\t\t0x%08x: %12lld byte %s", 1627 id, size, placement); 1628 1629 pin_count = READ_ONCE(bo->tbo.pin_count); 1630 if (pin_count) 1631 seq_printf(m, " pin count %d", pin_count); 1632 1633 dma_buf = READ_ONCE(bo->tbo.base.dma_buf); 1634 attachment = READ_ONCE(bo->tbo.base.import_attach); 1635 1636 if (attachment) 1637 seq_printf(m, " imported from ino:%lu", file_inode(dma_buf->file)->i_ino); 1638 else if (dma_buf) 1639 seq_printf(m, " exported as ino:%lu", file_inode(dma_buf->file)->i_ino); 1640 1641 amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED); 1642 amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS); 1643 amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC); 1644 amdgpu_bo_print_flag(m, bo, VRAM_CLEARED); 1645 amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS); 1646 amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID); 1647 amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC); 1648 1649 seq_puts(m, "\n"); 1650 1651 return size; 1652 } 1653 #endif 1654