1 /* 2 * Copyright 2014 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_gfx.h" 28 #include "amdgpu_rlc.h" 29 #include "amdgpu_ras.h" 30 31 /* delay 0.1 second to enable gfx off feature */ 32 #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100) 33 34 #define GFX_OFF_NO_DELAY 0 35 36 /* 37 * GPU GFX IP block helpers function. 38 */ 39 40 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec, 41 int pipe, int queue) 42 { 43 int bit = 0; 44 45 bit += mec * adev->gfx.mec.num_pipe_per_mec 46 * adev->gfx.mec.num_queue_per_pipe; 47 bit += pipe * adev->gfx.mec.num_queue_per_pipe; 48 bit += queue; 49 50 return bit; 51 } 52 53 void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit, 54 int *mec, int *pipe, int *queue) 55 { 56 *queue = bit % adev->gfx.mec.num_queue_per_pipe; 57 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe) 58 % adev->gfx.mec.num_pipe_per_mec; 59 *mec = (bit / adev->gfx.mec.num_queue_per_pipe) 60 / adev->gfx.mec.num_pipe_per_mec; 61 62 } 63 64 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, 65 int mec, int pipe, int queue) 66 { 67 return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue), 68 adev->gfx.mec.queue_bitmap); 69 } 70 71 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, 72 int me, int pipe, int queue) 73 { 74 int bit = 0; 75 76 bit += me * adev->gfx.me.num_pipe_per_me 77 * adev->gfx.me.num_queue_per_pipe; 78 bit += pipe * adev->gfx.me.num_queue_per_pipe; 79 bit += queue; 80 81 return bit; 82 } 83 84 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit, 85 int *me, int *pipe, int *queue) 86 { 87 *queue = bit % adev->gfx.me.num_queue_per_pipe; 88 *pipe = (bit / adev->gfx.me.num_queue_per_pipe) 89 % adev->gfx.me.num_pipe_per_me; 90 *me = (bit / adev->gfx.me.num_queue_per_pipe) 91 / adev->gfx.me.num_pipe_per_me; 92 } 93 94 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, 95 int me, int pipe, int queue) 96 { 97 return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue), 98 adev->gfx.me.queue_bitmap); 99 } 100 101 /** 102 * amdgpu_gfx_scratch_get - Allocate a scratch register 103 * 104 * @adev: amdgpu_device pointer 105 * @reg: scratch register mmio offset 106 * 107 * Allocate a CP scratch register for use by the driver (all asics). 108 * Returns 0 on success or -EINVAL on failure. 109 */ 110 int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg) 111 { 112 int i; 113 114 i = ffs(adev->gfx.scratch.free_mask); 115 if (i != 0 && i <= adev->gfx.scratch.num_reg) { 116 i--; 117 adev->gfx.scratch.free_mask &= ~(1u << i); 118 *reg = adev->gfx.scratch.reg_base + i; 119 return 0; 120 } 121 return -EINVAL; 122 } 123 124 /** 125 * amdgpu_gfx_scratch_free - Free a scratch register 126 * 127 * @adev: amdgpu_device pointer 128 * @reg: scratch register mmio offset 129 * 130 * Free a CP scratch register allocated for use by the driver (all asics) 131 */ 132 void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg) 133 { 134 adev->gfx.scratch.free_mask |= 1u << (reg - adev->gfx.scratch.reg_base); 135 } 136 137 /** 138 * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter 139 * 140 * @mask: array in which the per-shader array disable masks will be stored 141 * @max_se: number of SEs 142 * @max_sh: number of SHs 143 * 144 * The bitmask of CUs to be disabled in the shader array determined by se and 145 * sh is stored in mask[se * max_sh + sh]. 146 */ 147 void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh) 148 { 149 unsigned se, sh, cu; 150 const char *p; 151 152 memset(mask, 0, sizeof(*mask) * max_se * max_sh); 153 154 if (!amdgpu_disable_cu || !*amdgpu_disable_cu) 155 return; 156 157 #ifdef notyet 158 p = amdgpu_disable_cu; 159 for (;;) { 160 char *next; 161 int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu); 162 if (ret < 3) { 163 DRM_ERROR("amdgpu: could not parse disable_cu\n"); 164 return; 165 } 166 167 if (se < max_se && sh < max_sh && cu < 16) { 168 DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu); 169 mask[se * max_sh + sh] |= 1u << cu; 170 } else { 171 DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n", 172 se, sh, cu); 173 } 174 175 next = strchr(p, ','); 176 if (!next) 177 break; 178 p = next + 1; 179 } 180 #endif 181 } 182 183 static bool amdgpu_gfx_is_multipipe_capable(struct amdgpu_device *adev) 184 { 185 if (amdgpu_compute_multipipe != -1) { 186 DRM_INFO("amdgpu: forcing compute pipe policy %d\n", 187 amdgpu_compute_multipipe); 188 return amdgpu_compute_multipipe == 1; 189 } 190 191 /* FIXME: spreading the queues across pipes causes perf regressions 192 * on POLARIS11 compute workloads */ 193 if (adev->asic_type == CHIP_POLARIS11) 194 return false; 195 196 return adev->gfx.mec.num_mec > 1; 197 } 198 199 bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev, 200 struct amdgpu_ring *ring) 201 { 202 /* Policy: use 1st queue as high priority compute queue if we 203 * have more than one compute queue. 204 */ 205 if (adev->gfx.num_compute_rings > 1 && 206 ring == &adev->gfx.compute_ring[0]) 207 return true; 208 209 return false; 210 } 211 212 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev) 213 { 214 int i, queue, pipe; 215 bool multipipe_policy = amdgpu_gfx_is_multipipe_capable(adev); 216 int max_queues_per_mec = min(adev->gfx.mec.num_pipe_per_mec * 217 adev->gfx.mec.num_queue_per_pipe, 218 adev->gfx.num_compute_rings); 219 220 if (multipipe_policy) { 221 /* policy: make queues evenly cross all pipes on MEC1 only */ 222 for (i = 0; i < max_queues_per_mec; i++) { 223 pipe = i % adev->gfx.mec.num_pipe_per_mec; 224 queue = (i / adev->gfx.mec.num_pipe_per_mec) % 225 adev->gfx.mec.num_queue_per_pipe; 226 227 set_bit(pipe * adev->gfx.mec.num_queue_per_pipe + queue, 228 adev->gfx.mec.queue_bitmap); 229 } 230 } else { 231 /* policy: amdgpu owns all queues in the given pipe */ 232 for (i = 0; i < max_queues_per_mec; ++i) 233 set_bit(i, adev->gfx.mec.queue_bitmap); 234 } 235 236 dev_dbg(adev->dev, "mec queue bitmap weight=%d\n", bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)); 237 } 238 239 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev) 240 { 241 int i, queue, me; 242 243 for (i = 0; i < AMDGPU_MAX_GFX_QUEUES; ++i) { 244 queue = i % adev->gfx.me.num_queue_per_pipe; 245 me = (i / adev->gfx.me.num_queue_per_pipe) 246 / adev->gfx.me.num_pipe_per_me; 247 248 if (me >= adev->gfx.me.num_me) 249 break; 250 /* policy: amdgpu owns the first queue per pipe at this stage 251 * will extend to mulitple queues per pipe later */ 252 if (me == 0 && queue < 1) 253 set_bit(i, adev->gfx.me.queue_bitmap); 254 } 255 256 /* update the number of active graphics rings */ 257 adev->gfx.num_gfx_rings = 258 bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES); 259 } 260 261 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev, 262 struct amdgpu_ring *ring) 263 { 264 int queue_bit; 265 int mec, pipe, queue; 266 267 queue_bit = adev->gfx.mec.num_mec 268 * adev->gfx.mec.num_pipe_per_mec 269 * adev->gfx.mec.num_queue_per_pipe; 270 271 while (--queue_bit >= 0) { 272 if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap)) 273 continue; 274 275 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 276 277 /* 278 * 1. Using pipes 2/3 from MEC 2 seems cause problems. 279 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN 280 * only can be issued on queue 0. 281 */ 282 if ((mec == 1 && pipe > 1) || queue != 0) 283 continue; 284 285 ring->me = mec + 1; 286 ring->pipe = pipe; 287 ring->queue = queue; 288 289 return 0; 290 } 291 292 dev_err(adev->dev, "Failed to find a queue for KIQ\n"); 293 return -EINVAL; 294 } 295 296 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev, 297 struct amdgpu_ring *ring, 298 struct amdgpu_irq_src *irq) 299 { 300 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 301 int r = 0; 302 303 mtx_init(&kiq->ring_lock, IPL_TTY); 304 305 ring->adev = NULL; 306 ring->ring_obj = NULL; 307 ring->use_doorbell = true; 308 ring->doorbell_index = adev->doorbell_index.kiq; 309 310 r = amdgpu_gfx_kiq_acquire(adev, ring); 311 if (r) 312 return r; 313 314 ring->eop_gpu_addr = kiq->eop_gpu_addr; 315 ring->no_scheduler = true; 316 snprintf(ring->name, sizeof(ring->name), "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue); 317 r = amdgpu_ring_init(adev, ring, 1024, irq, AMDGPU_CP_KIQ_IRQ_DRIVER0, 318 AMDGPU_RING_PRIO_DEFAULT, NULL); 319 if (r) 320 dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r); 321 322 return r; 323 } 324 325 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring) 326 { 327 amdgpu_ring_fini(ring); 328 } 329 330 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev) 331 { 332 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 333 334 amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL); 335 } 336 337 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev, 338 unsigned hpd_size) 339 { 340 int r; 341 u32 *hpd; 342 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 343 344 r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE, 345 AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj, 346 &kiq->eop_gpu_addr, (void **)&hpd); 347 if (r) { 348 dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r); 349 return r; 350 } 351 352 memset(hpd, 0, hpd_size); 353 354 r = amdgpu_bo_reserve(kiq->eop_obj, true); 355 if (unlikely(r != 0)) 356 dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r); 357 amdgpu_bo_kunmap(kiq->eop_obj); 358 amdgpu_bo_unreserve(kiq->eop_obj); 359 360 return 0; 361 } 362 363 /* create MQD for each compute/gfx queue */ 364 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev, 365 unsigned mqd_size) 366 { 367 struct amdgpu_ring *ring = NULL; 368 int r, i; 369 370 /* create MQD for KIQ */ 371 ring = &adev->gfx.kiq.ring; 372 if (!ring->mqd_obj) { 373 /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must 374 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD 375 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for 376 * KIQ MQD no matter SRIOV or Bare-metal 377 */ 378 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 379 AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj, 380 &ring->mqd_gpu_addr, &ring->mqd_ptr); 381 if (r) { 382 dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r); 383 return r; 384 } 385 386 /* prepare MQD backup */ 387 adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL); 388 if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]) 389 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 390 } 391 392 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 393 /* create MQD for each KGQ */ 394 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 395 ring = &adev->gfx.gfx_ring[i]; 396 if (!ring->mqd_obj) { 397 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 398 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 399 &ring->mqd_gpu_addr, &ring->mqd_ptr); 400 if (r) { 401 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 402 return r; 403 } 404 405 /* prepare MQD backup */ 406 adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 407 if (!adev->gfx.me.mqd_backup[i]) 408 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 409 } 410 } 411 } 412 413 /* create MQD for each KCQ */ 414 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 415 ring = &adev->gfx.compute_ring[i]; 416 if (!ring->mqd_obj) { 417 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 418 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 419 &ring->mqd_gpu_addr, &ring->mqd_ptr); 420 if (r) { 421 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 422 return r; 423 } 424 425 /* prepare MQD backup */ 426 adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 427 if (!adev->gfx.mec.mqd_backup[i]) 428 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 429 } 430 } 431 432 return 0; 433 } 434 435 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev) 436 { 437 struct amdgpu_ring *ring = NULL; 438 int i; 439 440 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 441 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 442 ring = &adev->gfx.gfx_ring[i]; 443 kfree(adev->gfx.me.mqd_backup[i]); 444 amdgpu_bo_free_kernel(&ring->mqd_obj, 445 &ring->mqd_gpu_addr, 446 &ring->mqd_ptr); 447 } 448 } 449 450 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 451 ring = &adev->gfx.compute_ring[i]; 452 kfree(adev->gfx.mec.mqd_backup[i]); 453 amdgpu_bo_free_kernel(&ring->mqd_obj, 454 &ring->mqd_gpu_addr, 455 &ring->mqd_ptr); 456 } 457 458 ring = &adev->gfx.kiq.ring; 459 kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]); 460 amdgpu_bo_free_kernel(&ring->mqd_obj, 461 &ring->mqd_gpu_addr, 462 &ring->mqd_ptr); 463 } 464 465 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev) 466 { 467 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 468 struct amdgpu_ring *kiq_ring = &kiq->ring; 469 int i, r; 470 471 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 472 return -EINVAL; 473 474 spin_lock(&adev->gfx.kiq.ring_lock); 475 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size * 476 adev->gfx.num_compute_rings)) { 477 spin_unlock(&adev->gfx.kiq.ring_lock); 478 return -ENOMEM; 479 } 480 481 for (i = 0; i < adev->gfx.num_compute_rings; i++) 482 kiq->pmf->kiq_unmap_queues(kiq_ring, &adev->gfx.compute_ring[i], 483 RESET_QUEUES, 0, 0); 484 r = amdgpu_ring_test_helper(kiq_ring); 485 spin_unlock(&adev->gfx.kiq.ring_lock); 486 487 return r; 488 } 489 490 int amdgpu_queue_mask_bit_to_set_resource_bit(struct amdgpu_device *adev, 491 int queue_bit) 492 { 493 int mec, pipe, queue; 494 int set_resource_bit = 0; 495 496 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 497 498 set_resource_bit = mec * 4 * 8 + pipe * 8 + queue; 499 500 return set_resource_bit; 501 } 502 503 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev) 504 { 505 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 506 struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring; 507 uint64_t queue_mask = 0; 508 int r, i; 509 510 if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources) 511 return -EINVAL; 512 513 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) { 514 if (!test_bit(i, adev->gfx.mec.queue_bitmap)) 515 continue; 516 517 /* This situation may be hit in the future if a new HW 518 * generation exposes more than 64 queues. If so, the 519 * definition of queue_mask needs updating */ 520 if (WARN_ON(i > (sizeof(queue_mask)*8))) { 521 DRM_ERROR("Invalid KCQ enabled: %d\n", i); 522 break; 523 } 524 525 queue_mask |= (1ull << amdgpu_queue_mask_bit_to_set_resource_bit(adev, i)); 526 } 527 528 DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe, 529 kiq_ring->queue); 530 spin_lock(&adev->gfx.kiq.ring_lock); 531 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size * 532 adev->gfx.num_compute_rings + 533 kiq->pmf->set_resources_size); 534 if (r) { 535 DRM_ERROR("Failed to lock KIQ (%d).\n", r); 536 spin_unlock(&adev->gfx.kiq.ring_lock); 537 return r; 538 } 539 540 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); 541 for (i = 0; i < adev->gfx.num_compute_rings; i++) 542 kiq->pmf->kiq_map_queues(kiq_ring, &adev->gfx.compute_ring[i]); 543 544 r = amdgpu_ring_test_helper(kiq_ring); 545 spin_unlock(&adev->gfx.kiq.ring_lock); 546 if (r) 547 DRM_ERROR("KCQ enable failed\n"); 548 549 return r; 550 } 551 552 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable 553 * 554 * @adev: amdgpu_device pointer 555 * @bool enable true: enable gfx off feature, false: disable gfx off feature 556 * 557 * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled. 558 * 2. other client can send request to disable gfx off feature, the request should be honored. 559 * 3. other client can cancel their request of disable gfx off feature 560 * 4. other client should not send request to enable gfx off feature before disable gfx off feature. 561 */ 562 563 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable) 564 { 565 unsigned long delay = GFX_OFF_DELAY_ENABLE; 566 567 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK)) 568 return; 569 570 mutex_lock(&adev->gfx.gfx_off_mutex); 571 572 if (enable) { 573 /* If the count is already 0, it means there's an imbalance bug somewhere. 574 * Note that the bug may be in a different caller than the one which triggers the 575 * WARN_ON_ONCE. 576 */ 577 if (WARN_ON_ONCE(adev->gfx.gfx_off_req_count == 0)) 578 goto unlock; 579 580 adev->gfx.gfx_off_req_count--; 581 582 if (adev->gfx.gfx_off_req_count == 0 && 583 !adev->gfx.gfx_off_state) { 584 /* If going to s2idle, no need to wait */ 585 if (adev->in_s0ix) 586 delay = GFX_OFF_NO_DELAY; 587 schedule_delayed_work(&adev->gfx.gfx_off_delay_work, 588 delay); 589 } 590 } else { 591 if (adev->gfx.gfx_off_req_count == 0) { 592 cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work); 593 594 if (adev->gfx.gfx_off_state && 595 !amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false)) { 596 adev->gfx.gfx_off_state = false; 597 598 if (adev->gfx.funcs->init_spm_golden) { 599 dev_dbg(adev->dev, 600 "GFXOFF is disabled, re-init SPM golden settings\n"); 601 amdgpu_gfx_init_spm_golden(adev); 602 } 603 } 604 } 605 606 adev->gfx.gfx_off_req_count++; 607 } 608 609 unlock: 610 mutex_unlock(&adev->gfx.gfx_off_mutex); 611 } 612 613 int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value) 614 { 615 616 int r = 0; 617 618 mutex_lock(&adev->gfx.gfx_off_mutex); 619 620 r = smu_get_status_gfxoff(adev, value); 621 622 mutex_unlock(&adev->gfx.gfx_off_mutex); 623 624 return r; 625 } 626 627 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev) 628 { 629 int r; 630 struct ras_fs_if fs_info = { 631 .sysfs_name = "gfx_err_count", 632 }; 633 struct ras_ih_if ih_info = { 634 .cb = amdgpu_gfx_process_ras_data_cb, 635 }; 636 637 if (!adev->gfx.ras_if) { 638 adev->gfx.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL); 639 if (!adev->gfx.ras_if) 640 return -ENOMEM; 641 adev->gfx.ras_if->block = AMDGPU_RAS_BLOCK__GFX; 642 adev->gfx.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 643 adev->gfx.ras_if->sub_block_index = 0; 644 } 645 fs_info.head = ih_info.head = *adev->gfx.ras_if; 646 r = amdgpu_ras_late_init(adev, adev->gfx.ras_if, 647 &fs_info, &ih_info); 648 if (r) 649 goto free; 650 651 if (amdgpu_ras_is_supported(adev, adev->gfx.ras_if->block)) { 652 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 653 amdgpu_ras_reset_error_status(adev, AMDGPU_RAS_BLOCK__GFX); 654 655 r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0); 656 if (r) 657 goto late_fini; 658 } else { 659 /* free gfx ras_if if ras is not supported */ 660 r = 0; 661 goto free; 662 } 663 664 return 0; 665 late_fini: 666 amdgpu_ras_late_fini(adev, adev->gfx.ras_if, &ih_info); 667 free: 668 kfree(adev->gfx.ras_if); 669 adev->gfx.ras_if = NULL; 670 return r; 671 } 672 673 void amdgpu_gfx_ras_fini(struct amdgpu_device *adev) 674 { 675 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX) && 676 adev->gfx.ras_if) { 677 struct ras_common_if *ras_if = adev->gfx.ras_if; 678 struct ras_ih_if ih_info = { 679 .head = *ras_if, 680 .cb = amdgpu_gfx_process_ras_data_cb, 681 }; 682 683 amdgpu_ras_late_fini(adev, ras_if, &ih_info); 684 kfree(ras_if); 685 } 686 } 687 688 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev, 689 void *err_data, 690 struct amdgpu_iv_entry *entry) 691 { 692 /* TODO ue will trigger an interrupt. 693 * 694 * When “Full RAS” is enabled, the per-IP interrupt sources should 695 * be disabled and the driver should only look for the aggregated 696 * interrupt via sync flood 697 */ 698 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) { 699 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); 700 if (adev->gfx.ras_funcs && 701 adev->gfx.ras_funcs->query_ras_error_count) 702 adev->gfx.ras_funcs->query_ras_error_count(adev, err_data); 703 amdgpu_ras_reset_gpu(adev); 704 } 705 return AMDGPU_RAS_SUCCESS; 706 } 707 708 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev, 709 struct amdgpu_irq_src *source, 710 struct amdgpu_iv_entry *entry) 711 { 712 struct ras_common_if *ras_if = adev->gfx.ras_if; 713 struct ras_dispatch_if ih_data = { 714 .entry = entry, 715 }; 716 717 if (!ras_if) 718 return 0; 719 720 ih_data.head = *ras_if; 721 722 DRM_ERROR("CP ECC ERROR IRQ\n"); 723 amdgpu_ras_interrupt_dispatch(adev, &ih_data); 724 return 0; 725 } 726 727 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg) 728 { 729 signed long r, cnt = 0; 730 unsigned long flags; 731 uint32_t seq, reg_val_offs = 0, value = 0; 732 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 733 struct amdgpu_ring *ring = &kiq->ring; 734 735 if (amdgpu_device_skip_hw_access(adev)) 736 return 0; 737 738 BUG_ON(!ring->funcs->emit_rreg); 739 740 spin_lock_irqsave(&kiq->ring_lock, flags); 741 if (amdgpu_device_wb_get(adev, ®_val_offs)) { 742 pr_err("critical bug! too many kiq readers\n"); 743 goto failed_unlock; 744 } 745 amdgpu_ring_alloc(ring, 32); 746 amdgpu_ring_emit_rreg(ring, reg, reg_val_offs); 747 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 748 if (r) 749 goto failed_undo; 750 751 amdgpu_ring_commit(ring); 752 spin_unlock_irqrestore(&kiq->ring_lock, flags); 753 754 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 755 756 /* don't wait anymore for gpu reset case because this way may 757 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 758 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 759 * never return if we keep waiting in virt_kiq_rreg, which cause 760 * gpu_recover() hang there. 761 * 762 * also don't wait anymore for IRQ context 763 * */ 764 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 765 goto failed_kiq_read; 766 767 might_sleep(); 768 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 769 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 770 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 771 } 772 773 if (cnt > MAX_KIQ_REG_TRY) 774 goto failed_kiq_read; 775 776 mb(); 777 value = adev->wb.wb[reg_val_offs]; 778 amdgpu_device_wb_free(adev, reg_val_offs); 779 return value; 780 781 failed_undo: 782 amdgpu_ring_undo(ring); 783 failed_unlock: 784 spin_unlock_irqrestore(&kiq->ring_lock, flags); 785 failed_kiq_read: 786 if (reg_val_offs) 787 amdgpu_device_wb_free(adev, reg_val_offs); 788 dev_err(adev->dev, "failed to read reg:%x\n", reg); 789 return ~0; 790 } 791 792 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 793 { 794 signed long r, cnt = 0; 795 unsigned long flags; 796 uint32_t seq; 797 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 798 struct amdgpu_ring *ring = &kiq->ring; 799 800 BUG_ON(!ring->funcs->emit_wreg); 801 802 if (amdgpu_device_skip_hw_access(adev)) 803 return; 804 805 spin_lock_irqsave(&kiq->ring_lock, flags); 806 amdgpu_ring_alloc(ring, 32); 807 amdgpu_ring_emit_wreg(ring, reg, v); 808 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 809 if (r) 810 goto failed_undo; 811 812 amdgpu_ring_commit(ring); 813 spin_unlock_irqrestore(&kiq->ring_lock, flags); 814 815 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 816 817 /* don't wait anymore for gpu reset case because this way may 818 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 819 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 820 * never return if we keep waiting in virt_kiq_rreg, which cause 821 * gpu_recover() hang there. 822 * 823 * also don't wait anymore for IRQ context 824 * */ 825 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 826 goto failed_kiq_write; 827 828 might_sleep(); 829 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 830 831 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 832 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 833 } 834 835 if (cnt > MAX_KIQ_REG_TRY) 836 goto failed_kiq_write; 837 838 return; 839 840 failed_undo: 841 amdgpu_ring_undo(ring); 842 spin_unlock_irqrestore(&kiq->ring_lock, flags); 843 failed_kiq_write: 844 dev_err(adev->dev, "failed to write reg:%x\n", reg); 845 } 846 847 int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev) 848 { 849 if (amdgpu_num_kcq == -1) { 850 return 8; 851 } else if (amdgpu_num_kcq > 8 || amdgpu_num_kcq < 0) { 852 dev_warn(adev->dev, "set kernel compute queue number to 8 due to invalid parameter provided by user\n"); 853 return 8; 854 } 855 return amdgpu_num_kcq; 856 } 857 858 /* amdgpu_gfx_state_change_set - Handle gfx power state change set 859 * @adev: amdgpu_device pointer 860 * @state: gfx power state(1 -sGpuChangeState_D0Entry and 2 -sGpuChangeState_D3Entry) 861 * 862 */ 863 864 void amdgpu_gfx_state_change_set(struct amdgpu_device *adev, enum gfx_change_state state) 865 { 866 mutex_lock(&adev->pm.mutex); 867 if (adev->powerplay.pp_funcs && 868 adev->powerplay.pp_funcs->gfx_state_change_set) 869 ((adev)->powerplay.pp_funcs->gfx_state_change_set( 870 (adev)->powerplay.pp_handle, state)); 871 mutex_unlock(&adev->pm.mutex); 872 } 873