1 /* 2 * Copyright 2014 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 */ 25 26 #include <linux/firmware.h> 27 #include "amdgpu.h" 28 #include "amdgpu_gfx.h" 29 #include "amdgpu_rlc.h" 30 #include "amdgpu_ras.h" 31 32 /* delay 0.1 second to enable gfx off feature */ 33 #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100) 34 35 #define GFX_OFF_NO_DELAY 0 36 37 /* 38 * GPU GFX IP block helpers function. 39 */ 40 41 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec, 42 int pipe, int queue) 43 { 44 int bit = 0; 45 46 bit += mec * adev->gfx.mec.num_pipe_per_mec 47 * adev->gfx.mec.num_queue_per_pipe; 48 bit += pipe * adev->gfx.mec.num_queue_per_pipe; 49 bit += queue; 50 51 return bit; 52 } 53 54 void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit, 55 int *mec, int *pipe, int *queue) 56 { 57 *queue = bit % adev->gfx.mec.num_queue_per_pipe; 58 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe) 59 % adev->gfx.mec.num_pipe_per_mec; 60 *mec = (bit / adev->gfx.mec.num_queue_per_pipe) 61 / adev->gfx.mec.num_pipe_per_mec; 62 63 } 64 65 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, 66 int mec, int pipe, int queue) 67 { 68 return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue), 69 adev->gfx.mec.queue_bitmap); 70 } 71 72 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, 73 int me, int pipe, int queue) 74 { 75 int bit = 0; 76 77 bit += me * adev->gfx.me.num_pipe_per_me 78 * adev->gfx.me.num_queue_per_pipe; 79 bit += pipe * adev->gfx.me.num_queue_per_pipe; 80 bit += queue; 81 82 return bit; 83 } 84 85 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit, 86 int *me, int *pipe, int *queue) 87 { 88 *queue = bit % adev->gfx.me.num_queue_per_pipe; 89 *pipe = (bit / adev->gfx.me.num_queue_per_pipe) 90 % adev->gfx.me.num_pipe_per_me; 91 *me = (bit / adev->gfx.me.num_queue_per_pipe) 92 / adev->gfx.me.num_pipe_per_me; 93 } 94 95 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, 96 int me, int pipe, int queue) 97 { 98 return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue), 99 adev->gfx.me.queue_bitmap); 100 } 101 102 /** 103 * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter 104 * 105 * @mask: array in which the per-shader array disable masks will be stored 106 * @max_se: number of SEs 107 * @max_sh: number of SHs 108 * 109 * The bitmask of CUs to be disabled in the shader array determined by se and 110 * sh is stored in mask[se * max_sh + sh]. 111 */ 112 void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh) 113 { 114 unsigned se, sh, cu; 115 const char *p; 116 117 memset(mask, 0, sizeof(*mask) * max_se * max_sh); 118 119 if (!amdgpu_disable_cu || !*amdgpu_disable_cu) 120 return; 121 122 #ifdef notyet 123 p = amdgpu_disable_cu; 124 for (;;) { 125 char *next; 126 int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu); 127 if (ret < 3) { 128 DRM_ERROR("amdgpu: could not parse disable_cu\n"); 129 return; 130 } 131 132 if (se < max_se && sh < max_sh && cu < 16) { 133 DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu); 134 mask[se * max_sh + sh] |= 1u << cu; 135 } else { 136 DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n", 137 se, sh, cu); 138 } 139 140 next = strchr(p, ','); 141 if (!next) 142 break; 143 p = next + 1; 144 } 145 #endif 146 } 147 148 static bool amdgpu_gfx_is_graphics_multipipe_capable(struct amdgpu_device *adev) 149 { 150 return amdgpu_async_gfx_ring && adev->gfx.me.num_pipe_per_me > 1; 151 } 152 153 static bool amdgpu_gfx_is_compute_multipipe_capable(struct amdgpu_device *adev) 154 { 155 if (amdgpu_compute_multipipe != -1) { 156 DRM_INFO("amdgpu: forcing compute pipe policy %d\n", 157 amdgpu_compute_multipipe); 158 return amdgpu_compute_multipipe == 1; 159 } 160 161 /* FIXME: spreading the queues across pipes causes perf regressions 162 * on POLARIS11 compute workloads */ 163 if (adev->asic_type == CHIP_POLARIS11) 164 return false; 165 166 return adev->gfx.mec.num_mec > 1; 167 } 168 169 bool amdgpu_gfx_is_high_priority_graphics_queue(struct amdgpu_device *adev, 170 struct amdgpu_ring *ring) 171 { 172 int queue = ring->queue; 173 int pipe = ring->pipe; 174 175 /* Policy: use pipe1 queue0 as high priority graphics queue if we 176 * have more than one gfx pipe. 177 */ 178 if (amdgpu_gfx_is_graphics_multipipe_capable(adev) && 179 adev->gfx.num_gfx_rings > 1 && pipe == 1 && queue == 0) { 180 int me = ring->me; 181 int bit; 182 183 bit = amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue); 184 if (ring == &adev->gfx.gfx_ring[bit]) 185 return true; 186 } 187 188 return false; 189 } 190 191 bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev, 192 struct amdgpu_ring *ring) 193 { 194 /* Policy: use 1st queue as high priority compute queue if we 195 * have more than one compute queue. 196 */ 197 if (adev->gfx.num_compute_rings > 1 && 198 ring == &adev->gfx.compute_ring[0]) 199 return true; 200 201 return false; 202 } 203 204 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev) 205 { 206 int i, queue, pipe; 207 bool multipipe_policy = amdgpu_gfx_is_compute_multipipe_capable(adev); 208 int max_queues_per_mec = min(adev->gfx.mec.num_pipe_per_mec * 209 adev->gfx.mec.num_queue_per_pipe, 210 adev->gfx.num_compute_rings); 211 212 if (multipipe_policy) { 213 /* policy: make queues evenly cross all pipes on MEC1 only */ 214 for (i = 0; i < max_queues_per_mec; i++) { 215 pipe = i % adev->gfx.mec.num_pipe_per_mec; 216 queue = (i / adev->gfx.mec.num_pipe_per_mec) % 217 adev->gfx.mec.num_queue_per_pipe; 218 219 set_bit(pipe * adev->gfx.mec.num_queue_per_pipe + queue, 220 adev->gfx.mec.queue_bitmap); 221 } 222 } else { 223 /* policy: amdgpu owns all queues in the given pipe */ 224 for (i = 0; i < max_queues_per_mec; ++i) 225 set_bit(i, adev->gfx.mec.queue_bitmap); 226 } 227 228 dev_dbg(adev->dev, "mec queue bitmap weight=%d\n", bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)); 229 } 230 231 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev) 232 { 233 int i, queue, pipe; 234 bool multipipe_policy = amdgpu_gfx_is_graphics_multipipe_capable(adev); 235 int max_queues_per_me = adev->gfx.me.num_pipe_per_me * 236 adev->gfx.me.num_queue_per_pipe; 237 238 if (multipipe_policy) { 239 /* policy: amdgpu owns the first queue per pipe at this stage 240 * will extend to mulitple queues per pipe later */ 241 for (i = 0; i < max_queues_per_me; i++) { 242 pipe = i % adev->gfx.me.num_pipe_per_me; 243 queue = (i / adev->gfx.me.num_pipe_per_me) % 244 adev->gfx.me.num_queue_per_pipe; 245 246 set_bit(pipe * adev->gfx.me.num_queue_per_pipe + queue, 247 adev->gfx.me.queue_bitmap); 248 } 249 } else { 250 for (i = 0; i < max_queues_per_me; ++i) 251 set_bit(i, adev->gfx.me.queue_bitmap); 252 } 253 254 /* update the number of active graphics rings */ 255 adev->gfx.num_gfx_rings = 256 bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES); 257 } 258 259 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev, 260 struct amdgpu_ring *ring) 261 { 262 int queue_bit; 263 int mec, pipe, queue; 264 265 queue_bit = adev->gfx.mec.num_mec 266 * adev->gfx.mec.num_pipe_per_mec 267 * adev->gfx.mec.num_queue_per_pipe; 268 269 while (--queue_bit >= 0) { 270 if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap)) 271 continue; 272 273 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 274 275 /* 276 * 1. Using pipes 2/3 from MEC 2 seems cause problems. 277 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN 278 * only can be issued on queue 0. 279 */ 280 if ((mec == 1 && pipe > 1) || queue != 0) 281 continue; 282 283 ring->me = mec + 1; 284 ring->pipe = pipe; 285 ring->queue = queue; 286 287 return 0; 288 } 289 290 dev_err(adev->dev, "Failed to find a queue for KIQ\n"); 291 return -EINVAL; 292 } 293 294 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev, 295 struct amdgpu_ring *ring, 296 struct amdgpu_irq_src *irq) 297 { 298 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 299 int r = 0; 300 301 mtx_init(&kiq->ring_lock, IPL_TTY); 302 303 ring->adev = NULL; 304 ring->ring_obj = NULL; 305 ring->use_doorbell = true; 306 ring->doorbell_index = adev->doorbell_index.kiq; 307 308 r = amdgpu_gfx_kiq_acquire(adev, ring); 309 if (r) 310 return r; 311 312 ring->eop_gpu_addr = kiq->eop_gpu_addr; 313 ring->no_scheduler = true; 314 snprintf(ring->name, sizeof(ring->name), "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue); 315 r = amdgpu_ring_init(adev, ring, 1024, irq, AMDGPU_CP_KIQ_IRQ_DRIVER0, 316 AMDGPU_RING_PRIO_DEFAULT, NULL); 317 if (r) 318 dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r); 319 320 return r; 321 } 322 323 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring) 324 { 325 amdgpu_ring_fini(ring); 326 } 327 328 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev) 329 { 330 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 331 332 amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL); 333 } 334 335 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev, 336 unsigned hpd_size) 337 { 338 int r; 339 u32 *hpd; 340 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 341 342 r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE, 343 AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj, 344 &kiq->eop_gpu_addr, (void **)&hpd); 345 if (r) { 346 dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r); 347 return r; 348 } 349 350 memset(hpd, 0, hpd_size); 351 352 r = amdgpu_bo_reserve(kiq->eop_obj, true); 353 if (unlikely(r != 0)) 354 dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r); 355 amdgpu_bo_kunmap(kiq->eop_obj); 356 amdgpu_bo_unreserve(kiq->eop_obj); 357 358 return 0; 359 } 360 361 /* create MQD for each compute/gfx queue */ 362 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev, 363 unsigned mqd_size) 364 { 365 struct amdgpu_ring *ring = NULL; 366 int r, i; 367 368 /* create MQD for KIQ */ 369 ring = &adev->gfx.kiq.ring; 370 if (!adev->enable_mes_kiq && !ring->mqd_obj) { 371 /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must 372 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD 373 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for 374 * KIQ MQD no matter SRIOV or Bare-metal 375 */ 376 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 377 AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj, 378 &ring->mqd_gpu_addr, &ring->mqd_ptr); 379 if (r) { 380 dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r); 381 return r; 382 } 383 384 /* prepare MQD backup */ 385 adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL); 386 if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]) 387 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 388 } 389 390 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 391 /* create MQD for each KGQ */ 392 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 393 ring = &adev->gfx.gfx_ring[i]; 394 if (!ring->mqd_obj) { 395 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 396 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 397 &ring->mqd_gpu_addr, &ring->mqd_ptr); 398 if (r) { 399 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 400 return r; 401 } 402 403 /* prepare MQD backup */ 404 adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 405 if (!adev->gfx.me.mqd_backup[i]) 406 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 407 } 408 } 409 } 410 411 /* create MQD for each KCQ */ 412 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 413 ring = &adev->gfx.compute_ring[i]; 414 if (!ring->mqd_obj) { 415 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 416 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 417 &ring->mqd_gpu_addr, &ring->mqd_ptr); 418 if (r) { 419 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 420 return r; 421 } 422 423 /* prepare MQD backup */ 424 adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 425 if (!adev->gfx.mec.mqd_backup[i]) 426 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 427 } 428 } 429 430 return 0; 431 } 432 433 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev) 434 { 435 struct amdgpu_ring *ring = NULL; 436 int i; 437 438 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 439 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 440 ring = &adev->gfx.gfx_ring[i]; 441 kfree(adev->gfx.me.mqd_backup[i]); 442 amdgpu_bo_free_kernel(&ring->mqd_obj, 443 &ring->mqd_gpu_addr, 444 &ring->mqd_ptr); 445 } 446 } 447 448 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 449 ring = &adev->gfx.compute_ring[i]; 450 kfree(adev->gfx.mec.mqd_backup[i]); 451 amdgpu_bo_free_kernel(&ring->mqd_obj, 452 &ring->mqd_gpu_addr, 453 &ring->mqd_ptr); 454 } 455 456 ring = &adev->gfx.kiq.ring; 457 kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]); 458 amdgpu_bo_free_kernel(&ring->mqd_obj, 459 &ring->mqd_gpu_addr, 460 &ring->mqd_ptr); 461 } 462 463 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev) 464 { 465 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 466 struct amdgpu_ring *kiq_ring = &kiq->ring; 467 int i, r = 0; 468 469 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 470 return -EINVAL; 471 472 spin_lock(&adev->gfx.kiq.ring_lock); 473 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size * 474 adev->gfx.num_compute_rings)) { 475 spin_unlock(&adev->gfx.kiq.ring_lock); 476 return -ENOMEM; 477 } 478 479 for (i = 0; i < adev->gfx.num_compute_rings; i++) 480 kiq->pmf->kiq_unmap_queues(kiq_ring, &adev->gfx.compute_ring[i], 481 RESET_QUEUES, 0, 0); 482 483 if (adev->gfx.kiq.ring.sched.ready && !adev->job_hang) 484 r = amdgpu_ring_test_helper(kiq_ring); 485 spin_unlock(&adev->gfx.kiq.ring_lock); 486 487 return r; 488 } 489 490 int amdgpu_queue_mask_bit_to_set_resource_bit(struct amdgpu_device *adev, 491 int queue_bit) 492 { 493 int mec, pipe, queue; 494 int set_resource_bit = 0; 495 496 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 497 498 set_resource_bit = mec * 4 * 8 + pipe * 8 + queue; 499 500 return set_resource_bit; 501 } 502 503 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev) 504 { 505 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 506 struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring; 507 uint64_t queue_mask = 0; 508 int r, i; 509 510 if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources) 511 return -EINVAL; 512 513 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) { 514 if (!test_bit(i, adev->gfx.mec.queue_bitmap)) 515 continue; 516 517 /* This situation may be hit in the future if a new HW 518 * generation exposes more than 64 queues. If so, the 519 * definition of queue_mask needs updating */ 520 if (WARN_ON(i > (sizeof(queue_mask)*8))) { 521 DRM_ERROR("Invalid KCQ enabled: %d\n", i); 522 break; 523 } 524 525 queue_mask |= (1ull << amdgpu_queue_mask_bit_to_set_resource_bit(adev, i)); 526 } 527 528 DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe, 529 kiq_ring->queue); 530 spin_lock(&adev->gfx.kiq.ring_lock); 531 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size * 532 adev->gfx.num_compute_rings + 533 kiq->pmf->set_resources_size); 534 if (r) { 535 DRM_ERROR("Failed to lock KIQ (%d).\n", r); 536 spin_unlock(&adev->gfx.kiq.ring_lock); 537 return r; 538 } 539 540 if (adev->enable_mes) 541 queue_mask = ~0ULL; 542 543 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); 544 for (i = 0; i < adev->gfx.num_compute_rings; i++) 545 kiq->pmf->kiq_map_queues(kiq_ring, &adev->gfx.compute_ring[i]); 546 547 r = amdgpu_ring_test_helper(kiq_ring); 548 spin_unlock(&adev->gfx.kiq.ring_lock); 549 if (r) 550 DRM_ERROR("KCQ enable failed\n"); 551 552 return r; 553 } 554 555 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable 556 * 557 * @adev: amdgpu_device pointer 558 * @bool enable true: enable gfx off feature, false: disable gfx off feature 559 * 560 * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled. 561 * 2. other client can send request to disable gfx off feature, the request should be honored. 562 * 3. other client can cancel their request of disable gfx off feature 563 * 4. other client should not send request to enable gfx off feature before disable gfx off feature. 564 */ 565 566 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable) 567 { 568 unsigned long delay = GFX_OFF_DELAY_ENABLE; 569 570 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK)) 571 return; 572 573 mutex_lock(&adev->gfx.gfx_off_mutex); 574 575 if (enable) { 576 /* If the count is already 0, it means there's an imbalance bug somewhere. 577 * Note that the bug may be in a different caller than the one which triggers the 578 * WARN_ON_ONCE. 579 */ 580 if (WARN_ON_ONCE(adev->gfx.gfx_off_req_count == 0)) 581 goto unlock; 582 583 adev->gfx.gfx_off_req_count--; 584 585 if (adev->gfx.gfx_off_req_count == 0 && 586 !adev->gfx.gfx_off_state) { 587 /* If going to s2idle, no need to wait */ 588 if (adev->in_s0ix) 589 delay = GFX_OFF_NO_DELAY; 590 schedule_delayed_work(&adev->gfx.gfx_off_delay_work, 591 delay); 592 } 593 } else { 594 if (adev->gfx.gfx_off_req_count == 0) { 595 cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work); 596 597 if (adev->gfx.gfx_off_state && 598 !amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false)) { 599 adev->gfx.gfx_off_state = false; 600 601 if (adev->gfx.funcs->init_spm_golden) { 602 dev_dbg(adev->dev, 603 "GFXOFF is disabled, re-init SPM golden settings\n"); 604 amdgpu_gfx_init_spm_golden(adev); 605 } 606 } 607 } 608 609 adev->gfx.gfx_off_req_count++; 610 } 611 612 unlock: 613 mutex_unlock(&adev->gfx.gfx_off_mutex); 614 } 615 616 int amdgpu_set_gfx_off_residency(struct amdgpu_device *adev, bool value) 617 { 618 int r = 0; 619 620 mutex_lock(&adev->gfx.gfx_off_mutex); 621 622 r = amdgpu_dpm_set_residency_gfxoff(adev, value); 623 624 mutex_unlock(&adev->gfx.gfx_off_mutex); 625 626 return r; 627 } 628 629 int amdgpu_get_gfx_off_residency(struct amdgpu_device *adev, u32 *value) 630 { 631 int r = 0; 632 633 mutex_lock(&adev->gfx.gfx_off_mutex); 634 635 r = amdgpu_dpm_get_residency_gfxoff(adev, value); 636 637 mutex_unlock(&adev->gfx.gfx_off_mutex); 638 639 return r; 640 } 641 642 int amdgpu_get_gfx_off_entrycount(struct amdgpu_device *adev, u64 *value) 643 { 644 int r = 0; 645 646 mutex_lock(&adev->gfx.gfx_off_mutex); 647 648 r = amdgpu_dpm_get_entrycount_gfxoff(adev, value); 649 650 mutex_unlock(&adev->gfx.gfx_off_mutex); 651 652 return r; 653 } 654 655 int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value) 656 { 657 658 int r = 0; 659 660 mutex_lock(&adev->gfx.gfx_off_mutex); 661 662 r = amdgpu_dpm_get_status_gfxoff(adev, value); 663 664 mutex_unlock(&adev->gfx.gfx_off_mutex); 665 666 return r; 667 } 668 669 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block) 670 { 671 int r; 672 673 if (amdgpu_ras_is_supported(adev, ras_block->block)) { 674 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 675 amdgpu_ras_reset_error_status(adev, AMDGPU_RAS_BLOCK__GFX); 676 677 r = amdgpu_ras_block_late_init(adev, ras_block); 678 if (r) 679 return r; 680 681 r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0); 682 if (r) 683 goto late_fini; 684 } else { 685 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 686 } 687 688 return 0; 689 late_fini: 690 amdgpu_ras_block_late_fini(adev, ras_block); 691 return r; 692 } 693 694 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev, 695 void *err_data, 696 struct amdgpu_iv_entry *entry) 697 { 698 /* TODO ue will trigger an interrupt. 699 * 700 * When “Full RAS” is enabled, the per-IP interrupt sources should 701 * be disabled and the driver should only look for the aggregated 702 * interrupt via sync flood 703 */ 704 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) { 705 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); 706 if (adev->gfx.ras && adev->gfx.ras->ras_block.hw_ops && 707 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count) 708 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data); 709 amdgpu_ras_reset_gpu(adev); 710 } 711 return AMDGPU_RAS_SUCCESS; 712 } 713 714 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev, 715 struct amdgpu_irq_src *source, 716 struct amdgpu_iv_entry *entry) 717 { 718 struct ras_common_if *ras_if = adev->gfx.ras_if; 719 struct ras_dispatch_if ih_data = { 720 .entry = entry, 721 }; 722 723 if (!ras_if) 724 return 0; 725 726 ih_data.head = *ras_if; 727 728 DRM_ERROR("CP ECC ERROR IRQ\n"); 729 amdgpu_ras_interrupt_dispatch(adev, &ih_data); 730 return 0; 731 } 732 733 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg) 734 { 735 signed long r, cnt = 0; 736 unsigned long flags; 737 uint32_t seq, reg_val_offs = 0, value = 0; 738 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 739 struct amdgpu_ring *ring = &kiq->ring; 740 741 if (amdgpu_device_skip_hw_access(adev)) 742 return 0; 743 744 if (adev->mes.ring.sched.ready) 745 return amdgpu_mes_rreg(adev, reg); 746 747 BUG_ON(!ring->funcs->emit_rreg); 748 749 spin_lock_irqsave(&kiq->ring_lock, flags); 750 if (amdgpu_device_wb_get(adev, ®_val_offs)) { 751 pr_err("critical bug! too many kiq readers\n"); 752 goto failed_unlock; 753 } 754 amdgpu_ring_alloc(ring, 32); 755 amdgpu_ring_emit_rreg(ring, reg, reg_val_offs); 756 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 757 if (r) 758 goto failed_undo; 759 760 amdgpu_ring_commit(ring); 761 spin_unlock_irqrestore(&kiq->ring_lock, flags); 762 763 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 764 765 /* don't wait anymore for gpu reset case because this way may 766 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 767 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 768 * never return if we keep waiting in virt_kiq_rreg, which cause 769 * gpu_recover() hang there. 770 * 771 * also don't wait anymore for IRQ context 772 * */ 773 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 774 goto failed_kiq_read; 775 776 might_sleep(); 777 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 778 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 779 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 780 } 781 782 if (cnt > MAX_KIQ_REG_TRY) 783 goto failed_kiq_read; 784 785 mb(); 786 value = adev->wb.wb[reg_val_offs]; 787 amdgpu_device_wb_free(adev, reg_val_offs); 788 return value; 789 790 failed_undo: 791 amdgpu_ring_undo(ring); 792 failed_unlock: 793 spin_unlock_irqrestore(&kiq->ring_lock, flags); 794 failed_kiq_read: 795 if (reg_val_offs) 796 amdgpu_device_wb_free(adev, reg_val_offs); 797 dev_err(adev->dev, "failed to read reg:%x\n", reg); 798 return ~0; 799 } 800 801 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 802 { 803 signed long r, cnt = 0; 804 unsigned long flags; 805 uint32_t seq; 806 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 807 struct amdgpu_ring *ring = &kiq->ring; 808 809 BUG_ON(!ring->funcs->emit_wreg); 810 811 if (amdgpu_device_skip_hw_access(adev)) 812 return; 813 814 if (adev->mes.ring.sched.ready) { 815 amdgpu_mes_wreg(adev, reg, v); 816 return; 817 } 818 819 spin_lock_irqsave(&kiq->ring_lock, flags); 820 amdgpu_ring_alloc(ring, 32); 821 amdgpu_ring_emit_wreg(ring, reg, v); 822 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 823 if (r) 824 goto failed_undo; 825 826 amdgpu_ring_commit(ring); 827 spin_unlock_irqrestore(&kiq->ring_lock, flags); 828 829 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 830 831 /* don't wait anymore for gpu reset case because this way may 832 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 833 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 834 * never return if we keep waiting in virt_kiq_rreg, which cause 835 * gpu_recover() hang there. 836 * 837 * also don't wait anymore for IRQ context 838 * */ 839 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 840 goto failed_kiq_write; 841 842 might_sleep(); 843 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 844 845 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 846 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 847 } 848 849 if (cnt > MAX_KIQ_REG_TRY) 850 goto failed_kiq_write; 851 852 return; 853 854 failed_undo: 855 amdgpu_ring_undo(ring); 856 spin_unlock_irqrestore(&kiq->ring_lock, flags); 857 failed_kiq_write: 858 dev_err(adev->dev, "failed to write reg:%x\n", reg); 859 } 860 861 int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev) 862 { 863 if (amdgpu_num_kcq == -1) { 864 return 8; 865 } else if (amdgpu_num_kcq > 8 || amdgpu_num_kcq < 0) { 866 dev_warn(adev->dev, "set kernel compute queue number to 8 due to invalid parameter provided by user\n"); 867 return 8; 868 } 869 return amdgpu_num_kcq; 870 } 871 872 void amdgpu_gfx_cp_init_microcode(struct amdgpu_device *adev, 873 uint32_t ucode_id) 874 { 875 const struct gfx_firmware_header_v1_0 *cp_hdr; 876 const struct gfx_firmware_header_v2_0 *cp_hdr_v2_0; 877 struct amdgpu_firmware_info *info = NULL; 878 const struct firmware *ucode_fw; 879 unsigned int fw_size; 880 881 switch (ucode_id) { 882 case AMDGPU_UCODE_ID_CP_PFP: 883 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 884 adev->gfx.pfp_fw->data; 885 adev->gfx.pfp_fw_version = 886 le32_to_cpu(cp_hdr->header.ucode_version); 887 adev->gfx.pfp_feature_version = 888 le32_to_cpu(cp_hdr->ucode_feature_version); 889 ucode_fw = adev->gfx.pfp_fw; 890 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 891 break; 892 case AMDGPU_UCODE_ID_CP_RS64_PFP: 893 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 894 adev->gfx.pfp_fw->data; 895 adev->gfx.pfp_fw_version = 896 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 897 adev->gfx.pfp_feature_version = 898 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 899 ucode_fw = adev->gfx.pfp_fw; 900 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 901 break; 902 case AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK: 903 case AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK: 904 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 905 adev->gfx.pfp_fw->data; 906 ucode_fw = adev->gfx.pfp_fw; 907 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 908 break; 909 case AMDGPU_UCODE_ID_CP_ME: 910 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 911 adev->gfx.me_fw->data; 912 adev->gfx.me_fw_version = 913 le32_to_cpu(cp_hdr->header.ucode_version); 914 adev->gfx.me_feature_version = 915 le32_to_cpu(cp_hdr->ucode_feature_version); 916 ucode_fw = adev->gfx.me_fw; 917 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 918 break; 919 case AMDGPU_UCODE_ID_CP_RS64_ME: 920 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 921 adev->gfx.me_fw->data; 922 adev->gfx.me_fw_version = 923 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 924 adev->gfx.me_feature_version = 925 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 926 ucode_fw = adev->gfx.me_fw; 927 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 928 break; 929 case AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK: 930 case AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK: 931 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 932 adev->gfx.me_fw->data; 933 ucode_fw = adev->gfx.me_fw; 934 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 935 break; 936 case AMDGPU_UCODE_ID_CP_CE: 937 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 938 adev->gfx.ce_fw->data; 939 adev->gfx.ce_fw_version = 940 le32_to_cpu(cp_hdr->header.ucode_version); 941 adev->gfx.ce_feature_version = 942 le32_to_cpu(cp_hdr->ucode_feature_version); 943 ucode_fw = adev->gfx.ce_fw; 944 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 945 break; 946 case AMDGPU_UCODE_ID_CP_MEC1: 947 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 948 adev->gfx.mec_fw->data; 949 adev->gfx.mec_fw_version = 950 le32_to_cpu(cp_hdr->header.ucode_version); 951 adev->gfx.mec_feature_version = 952 le32_to_cpu(cp_hdr->ucode_feature_version); 953 ucode_fw = adev->gfx.mec_fw; 954 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) - 955 le32_to_cpu(cp_hdr->jt_size) * 4; 956 break; 957 case AMDGPU_UCODE_ID_CP_MEC1_JT: 958 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 959 adev->gfx.mec_fw->data; 960 ucode_fw = adev->gfx.mec_fw; 961 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4; 962 break; 963 case AMDGPU_UCODE_ID_CP_MEC2: 964 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 965 adev->gfx.mec2_fw->data; 966 adev->gfx.mec2_fw_version = 967 le32_to_cpu(cp_hdr->header.ucode_version); 968 adev->gfx.mec2_feature_version = 969 le32_to_cpu(cp_hdr->ucode_feature_version); 970 ucode_fw = adev->gfx.mec2_fw; 971 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) - 972 le32_to_cpu(cp_hdr->jt_size) * 4; 973 break; 974 case AMDGPU_UCODE_ID_CP_MEC2_JT: 975 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 976 adev->gfx.mec2_fw->data; 977 ucode_fw = adev->gfx.mec2_fw; 978 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4; 979 break; 980 case AMDGPU_UCODE_ID_CP_RS64_MEC: 981 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 982 adev->gfx.mec_fw->data; 983 adev->gfx.mec_fw_version = 984 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 985 adev->gfx.mec_feature_version = 986 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 987 ucode_fw = adev->gfx.mec_fw; 988 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 989 break; 990 case AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK: 991 case AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK: 992 case AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK: 993 case AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK: 994 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 995 adev->gfx.mec_fw->data; 996 ucode_fw = adev->gfx.mec_fw; 997 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 998 break; 999 default: 1000 break; 1001 } 1002 1003 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 1004 info = &adev->firmware.ucode[ucode_id]; 1005 info->ucode_id = ucode_id; 1006 info->fw = ucode_fw; 1007 adev->firmware.fw_size += roundup2(fw_size, PAGE_SIZE); 1008 } 1009 } 1010