xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_dma_buf.c (revision 3374c67d44f9b75b98444cbf63020f777792342e)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * based on nouveau_prime.c
23  *
24  * Authors: Alex Deucher
25  */
26 
27 /**
28  * DOC: PRIME Buffer Sharing
29  *
30  * The following callback implementations are used for :ref:`sharing GEM buffer
31  * objects between different devices via PRIME <prime_buffer_sharing>`.
32  */
33 
34 #include "amdgpu.h"
35 #include "amdgpu_display.h"
36 #include "amdgpu_gem.h"
37 #include "amdgpu_dma_buf.h"
38 #include "amdgpu_xgmi.h"
39 #include <drm/amdgpu_drm.h>
40 #include <linux/dma-buf.h>
41 #include <linux/dma-fence-array.h>
42 #include <linux/pci-p2pdma.h>
43 #include <linux/pm_runtime.h>
44 
45 /**
46  * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation
47  *
48  * @dmabuf: DMA-buf where we attach to
49  * @attach: attachment to add
50  *
51  * Add the attachment as user to the exported DMA-buf.
52  */
53 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf,
54 				 struct dma_buf_attachment *attach)
55 {
56 	struct drm_gem_object *obj = dmabuf->priv;
57 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
58 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
59 	int r;
60 
61 #ifdef notyet
62 	if (pci_p2pdma_distance(adev->pdev, attach->dev, false) < 0)
63 		attach->peer2peer = false;
64 #endif
65 
66 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
67 	if (r < 0)
68 		goto out;
69 
70 	return 0;
71 
72 out:
73 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
74 	return r;
75 }
76 
77 #ifdef notyet
78 
79 /**
80  * amdgpu_dma_buf_detach - &dma_buf_ops.detach implementation
81  *
82  * @dmabuf: DMA-buf where we remove the attachment from
83  * @attach: the attachment to remove
84  *
85  * Called when an attachment is removed from the DMA-buf.
86  */
87 static void amdgpu_dma_buf_detach(struct dma_buf *dmabuf,
88 				  struct dma_buf_attachment *attach)
89 {
90 	struct drm_gem_object *obj = dmabuf->priv;
91 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
92 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
93 
94 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
95 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
96 }
97 
98 /**
99  * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation
100  *
101  * @attach: attachment to pin down
102  *
103  * Pin the BO which is backing the DMA-buf so that it can't move any more.
104  */
105 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach)
106 {
107 	struct drm_gem_object *obj = attach->dmabuf->priv;
108 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
109 
110 	/* pin buffer into GTT */
111 	return amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
112 }
113 
114 /**
115  * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation
116  *
117  * @attach: attachment to unpin
118  *
119  * Unpin a previously pinned BO to make it movable again.
120  */
121 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach)
122 {
123 	struct drm_gem_object *obj = attach->dmabuf->priv;
124 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
125 
126 	amdgpu_bo_unpin(bo);
127 }
128 
129 /**
130  * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation
131  * @attach: DMA-buf attachment
132  * @dir: DMA direction
133  *
134  * Makes sure that the shared DMA buffer can be accessed by the target device.
135  * For now, simply pins it to the GTT domain, where it should be accessible by
136  * all DMA devices.
137  *
138  * Returns:
139  * sg_table filled with the DMA addresses to use or ERR_PRT with negative error
140  * code.
141  */
142 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach,
143 					   enum dma_data_direction dir)
144 {
145 	struct dma_buf *dma_buf = attach->dmabuf;
146 	struct drm_gem_object *obj = dma_buf->priv;
147 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
148 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
149 	struct sg_table *sgt;
150 	long r;
151 
152 	if (!bo->tbo.pin_count) {
153 		/* move buffer into GTT or VRAM */
154 		struct ttm_operation_ctx ctx = { false, false };
155 		unsigned domains = AMDGPU_GEM_DOMAIN_GTT;
156 
157 		if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM &&
158 		    attach->peer2peer) {
159 			bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
160 			domains |= AMDGPU_GEM_DOMAIN_VRAM;
161 		}
162 		amdgpu_bo_placement_from_domain(bo, domains);
163 		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
164 		if (r)
165 			return ERR_PTR(r);
166 
167 	} else if (!(amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type) &
168 		     AMDGPU_GEM_DOMAIN_GTT)) {
169 		return ERR_PTR(-EBUSY);
170 	}
171 
172 	switch (bo->tbo.resource->mem_type) {
173 	case TTM_PL_TT:
174 		sgt = drm_prime_pages_to_sg(obj->dev,
175 					    bo->tbo.ttm->pages,
176 					    bo->tbo.ttm->num_pages);
177 		if (IS_ERR(sgt))
178 			return sgt;
179 
180 		if (dma_map_sgtable(attach->dev, sgt, dir,
181 				    DMA_ATTR_SKIP_CPU_SYNC))
182 			goto error_free;
183 		break;
184 
185 	case TTM_PL_VRAM:
186 		r = amdgpu_vram_mgr_alloc_sgt(adev, bo->tbo.resource, 0,
187 					      bo->tbo.base.size, attach->dev,
188 					      dir, &sgt);
189 		if (r)
190 			return ERR_PTR(r);
191 		break;
192 	default:
193 		return ERR_PTR(-EINVAL);
194 	}
195 
196 	return sgt;
197 
198 error_free:
199 	sg_free_table(sgt);
200 	kfree(sgt);
201 	return ERR_PTR(-EBUSY);
202 }
203 
204 /**
205  * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation
206  * @attach: DMA-buf attachment
207  * @sgt: sg_table to unmap
208  * @dir: DMA direction
209  *
210  * This is called when a shared DMA buffer no longer needs to be accessible by
211  * another device. For now, simply unpins the buffer from GTT.
212  */
213 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach,
214 				 struct sg_table *sgt,
215 				 enum dma_data_direction dir)
216 {
217 	if (sgt->sgl->page_link) {
218 		dma_unmap_sgtable(attach->dev, sgt, dir, 0);
219 		sg_free_table(sgt);
220 		kfree(sgt);
221 	} else {
222 		amdgpu_vram_mgr_free_sgt(attach->dev, dir, sgt);
223 	}
224 }
225 
226 /**
227  * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation
228  * @dma_buf: Shared DMA buffer
229  * @direction: Direction of DMA transfer
230  *
231  * This is called before CPU access to the shared DMA buffer's memory. If it's
232  * a read access, the buffer is moved to the GTT domain if possible, for optimal
233  * CPU read performance.
234  *
235  * Returns:
236  * 0 on success or a negative error code on failure.
237  */
238 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf,
239 					   enum dma_data_direction direction)
240 {
241 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
242 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
243 	struct ttm_operation_ctx ctx = { true, false };
244 	u32 domain = amdgpu_display_supported_domains(adev, bo->flags);
245 	int ret;
246 	bool reads = (direction == DMA_BIDIRECTIONAL ||
247 		      direction == DMA_FROM_DEVICE);
248 
249 	if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
250 		return 0;
251 
252 	/* move to gtt */
253 	ret = amdgpu_bo_reserve(bo, false);
254 	if (unlikely(ret != 0))
255 		return ret;
256 
257 	if (!bo->tbo.pin_count &&
258 	    (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
259 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
260 		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
261 	}
262 
263 	amdgpu_bo_unreserve(bo);
264 	return ret;
265 }
266 
267 #endif /* notyet */
268 
269 const struct dma_buf_ops amdgpu_dmabuf_ops = {
270 #ifdef notyet
271 	.attach = amdgpu_dma_buf_attach,
272 	.detach = amdgpu_dma_buf_detach,
273 	.pin = amdgpu_dma_buf_pin,
274 	.unpin = amdgpu_dma_buf_unpin,
275 	.map_dma_buf = amdgpu_dma_buf_map,
276 	.unmap_dma_buf = amdgpu_dma_buf_unmap,
277 #endif
278 	.release = drm_gem_dmabuf_release,
279 #ifdef notyet
280 	.begin_cpu_access = amdgpu_dma_buf_begin_cpu_access,
281 	.mmap = drm_gem_dmabuf_mmap,
282 	.vmap = drm_gem_dmabuf_vmap,
283 	.vunmap = drm_gem_dmabuf_vunmap,
284 #endif
285 };
286 
287 /**
288  * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation
289  * @gobj: GEM BO
290  * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR.
291  *
292  * The main work is done by the &drm_gem_prime_export helper.
293  *
294  * Returns:
295  * Shared DMA buffer representing the GEM BO from the given device.
296  */
297 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj,
298 					int flags)
299 {
300 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
301 	struct dma_buf *buf;
302 
303 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
304 	    bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
305 		return ERR_PTR(-EPERM);
306 
307 	buf = drm_gem_prime_export(gobj, flags);
308 	if (!IS_ERR(buf))
309 		buf->ops = &amdgpu_dmabuf_ops;
310 
311 	return buf;
312 }
313 
314 /**
315  * amdgpu_dma_buf_create_obj - create BO for DMA-buf import
316  *
317  * @dev: DRM device
318  * @dma_buf: DMA-buf
319  *
320  * Creates an empty SG BO for DMA-buf import.
321  *
322  * Returns:
323  * A new GEM BO of the given DRM device, representing the memory
324  * described by the given DMA-buf attachment and scatter/gather table.
325  */
326 static struct drm_gem_object *
327 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf)
328 {
329 	struct dma_resv *resv = dma_buf->resv;
330 	struct amdgpu_device *adev = drm_to_adev(dev);
331 	struct drm_gem_object *gobj;
332 	struct amdgpu_bo *bo;
333 	uint64_t flags = 0;
334 	int ret;
335 
336 	dma_resv_lock(resv, NULL);
337 
338 	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
339 		struct amdgpu_bo *other = gem_to_amdgpu_bo(dma_buf->priv);
340 
341 		flags |= other->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC;
342 	}
343 
344 	ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE,
345 				       AMDGPU_GEM_DOMAIN_CPU, flags,
346 				       ttm_bo_type_sg, resv, &gobj);
347 	if (ret)
348 		goto error;
349 
350 	bo = gem_to_amdgpu_bo(gobj);
351 	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
352 	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
353 
354 	dma_resv_unlock(resv);
355 	return gobj;
356 
357 error:
358 	dma_resv_unlock(resv);
359 	return ERR_PTR(ret);
360 }
361 
362 /**
363  * amdgpu_dma_buf_move_notify - &attach.move_notify implementation
364  *
365  * @attach: the DMA-buf attachment
366  *
367  * Invalidate the DMA-buf attachment, making sure that the we re-create the
368  * mapping before the next use.
369  */
370 static void
371 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach)
372 {
373 	struct drm_gem_object *obj = attach->importer_priv;
374 	struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv);
375 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
376 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
377 	struct ttm_operation_ctx ctx = { false, false };
378 	struct ttm_placement placement = {};
379 	struct amdgpu_vm_bo_base *bo_base;
380 	int r;
381 
382 	if (!bo->tbo.resource || bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
383 		return;
384 
385 	r = ttm_bo_validate(&bo->tbo, &placement, &ctx);
386 	if (r) {
387 		DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r);
388 		return;
389 	}
390 
391 	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
392 		struct amdgpu_vm *vm = bo_base->vm;
393 		struct dma_resv *resv = vm->root.bo->tbo.base.resv;
394 
395 		if (ticket) {
396 			/* When we get an error here it means that somebody
397 			 * else is holding the VM lock and updating page tables
398 			 * So we can just continue here.
399 			 */
400 			r = dma_resv_lock(resv, ticket);
401 			if (r)
402 				continue;
403 
404 		} else {
405 			/* TODO: This is more problematic and we actually need
406 			 * to allow page tables updates without holding the
407 			 * lock.
408 			 */
409 			if (!dma_resv_trylock(resv))
410 				continue;
411 		}
412 
413 		r = amdgpu_vm_clear_freed(adev, vm, NULL);
414 		if (!r)
415 			r = amdgpu_vm_handle_moved(adev, vm);
416 
417 		if (r && r != -EBUSY)
418 			DRM_ERROR("Failed to invalidate VM page tables (%d))\n",
419 				  r);
420 
421 		dma_resv_unlock(resv);
422 	}
423 }
424 
425 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = {
426 	.allow_peer2peer = true,
427 	.move_notify = amdgpu_dma_buf_move_notify
428 };
429 
430 /**
431  * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation
432  * @dev: DRM device
433  * @dma_buf: Shared DMA buffer
434  *
435  * Import a dma_buf into a the driver and potentially create a new GEM object.
436  *
437  * Returns:
438  * GEM BO representing the shared DMA buffer for the given device.
439  */
440 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
441 					       struct dma_buf *dma_buf)
442 {
443 	struct dma_buf_attachment *attach;
444 	struct drm_gem_object *obj;
445 
446 	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
447 		obj = dma_buf->priv;
448 		if (obj->dev == dev) {
449 			/*
450 			 * Importing dmabuf exported from out own gem increases
451 			 * refcount on gem itself instead of f_count of dmabuf.
452 			 */
453 			drm_gem_object_get(obj);
454 			return obj;
455 		}
456 	}
457 
458 	obj = amdgpu_dma_buf_create_obj(dev, dma_buf);
459 	if (IS_ERR(obj))
460 		return obj;
461 
462 	STUB();
463 #ifdef notyet
464 	attach = dma_buf_dynamic_attach(dma_buf, dev->dev,
465 					&amdgpu_dma_buf_attach_ops, obj);
466 	if (IS_ERR(attach)) {
467 		drm_gem_object_put(obj);
468 		return ERR_CAST(attach);
469 	}
470 #else
471 	attach = NULL;
472 #endif
473 
474 	get_dma_buf(dma_buf);
475 	obj->import_attach = attach;
476 	return obj;
477 }
478 
479 /**
480  * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer
481  *
482  * @adev: amdgpu_device pointer of the importer
483  * @bo: amdgpu buffer object
484  *
485  * Returns:
486  * True if dmabuf accessible over xgmi, false otherwise.
487  */
488 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev,
489 				      struct amdgpu_bo *bo)
490 {
491 	struct drm_gem_object *obj = &bo->tbo.base;
492 	struct drm_gem_object *gobj;
493 
494 	if (obj->import_attach) {
495 #ifdef notyet
496 		struct dma_buf *dma_buf = obj->import_attach->dmabuf;
497 
498 		if (dma_buf->ops != &amdgpu_dmabuf_ops)
499 			/* No XGMI with non AMD GPUs */
500 			return false;
501 
502 		gobj = dma_buf->priv;
503 		bo = gem_to_amdgpu_bo(gobj);
504 #else
505 		return false;
506 #endif
507 	}
508 
509 	if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
510 			(bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM))
511 		return true;
512 
513 	return false;
514 }
515