xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_cs.c (revision 78fec973f57e9fc9edd564490c79661460ad807b)
1 /*
2  * Copyright 2008 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *    Jerome Glisse <glisse@freedesktop.org>
26  */
27 
28 #include <linux/file.h>
29 #include <linux/pagemap.h>
30 #include <linux/sync_file.h>
31 #include <linux/dma-buf.h>
32 
33 #include <drm/amdgpu_drm.h>
34 #include <drm/drm_syncobj.h>
35 #include "amdgpu.h"
36 #include "amdgpu_trace.h"
37 #include "amdgpu_gmc.h"
38 #include "amdgpu_gem.h"
39 #include "amdgpu_ras.h"
40 
41 static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
42 				      struct drm_amdgpu_cs_chunk_fence *data,
43 				      uint32_t *offset)
44 {
45 	struct drm_gem_object *gobj;
46 	struct amdgpu_bo *bo;
47 	unsigned long size;
48 	int r;
49 
50 	gobj = drm_gem_object_lookup(p->filp, data->handle);
51 	if (gobj == NULL)
52 		return -EINVAL;
53 
54 	bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
55 	p->uf_entry.priority = 0;
56 	p->uf_entry.tv.bo = &bo->tbo;
57 	/* One for TTM and one for the CS job */
58 	p->uf_entry.tv.num_shared = 2;
59 
60 	drm_gem_object_put(gobj);
61 
62 	size = amdgpu_bo_size(bo);
63 	if (size != PAGE_SIZE || (data->offset + 8) > size) {
64 		r = -EINVAL;
65 		goto error_unref;
66 	}
67 
68 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
69 		r = -EINVAL;
70 		goto error_unref;
71 	}
72 
73 	*offset = data->offset;
74 
75 	return 0;
76 
77 error_unref:
78 	amdgpu_bo_unref(&bo);
79 	return r;
80 }
81 
82 static int amdgpu_cs_bo_handles_chunk(struct amdgpu_cs_parser *p,
83 				      struct drm_amdgpu_bo_list_in *data)
84 {
85 	int r;
86 	struct drm_amdgpu_bo_list_entry *info = NULL;
87 
88 	r = amdgpu_bo_create_list_entry_array(data, &info);
89 	if (r)
90 		return r;
91 
92 	r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number,
93 				  &p->bo_list);
94 	if (r)
95 		goto error_free;
96 
97 	kvfree(info);
98 	return 0;
99 
100 error_free:
101 	kvfree(info);
102 
103 	return r;
104 }
105 
106 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, union drm_amdgpu_cs *cs)
107 {
108 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
109 	struct amdgpu_vm *vm = &fpriv->vm;
110 	uint64_t *chunk_array_user;
111 	uint64_t *chunk_array;
112 	unsigned size, num_ibs = 0;
113 	uint32_t uf_offset = 0;
114 	int i;
115 	int ret;
116 
117 	if (cs->in.num_chunks == 0)
118 		return -EINVAL;
119 
120 	chunk_array = kvmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
121 	if (!chunk_array)
122 		return -ENOMEM;
123 
124 	p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
125 	if (!p->ctx) {
126 		ret = -EINVAL;
127 		goto free_chunk;
128 	}
129 
130 	mutex_lock(&p->ctx->lock);
131 
132 	/* skip guilty context job */
133 	if (atomic_read(&p->ctx->guilty) == 1) {
134 		ret = -ECANCELED;
135 		goto free_chunk;
136 	}
137 
138 	/* get chunks */
139 	chunk_array_user = u64_to_user_ptr(cs->in.chunks);
140 	if (copy_from_user(chunk_array, chunk_array_user,
141 			   sizeof(uint64_t)*cs->in.num_chunks)) {
142 		ret = -EFAULT;
143 		goto free_chunk;
144 	}
145 
146 	p->nchunks = cs->in.num_chunks;
147 	p->chunks = kvmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
148 			    GFP_KERNEL);
149 	if (!p->chunks) {
150 		ret = -ENOMEM;
151 		goto free_chunk;
152 	}
153 
154 	for (i = 0; i < p->nchunks; i++) {
155 		struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
156 		struct drm_amdgpu_cs_chunk user_chunk;
157 		uint32_t __user *cdata;
158 
159 		chunk_ptr = u64_to_user_ptr(chunk_array[i]);
160 		if (copy_from_user(&user_chunk, chunk_ptr,
161 				       sizeof(struct drm_amdgpu_cs_chunk))) {
162 			ret = -EFAULT;
163 			i--;
164 			goto free_partial_kdata;
165 		}
166 		p->chunks[i].chunk_id = user_chunk.chunk_id;
167 		p->chunks[i].length_dw = user_chunk.length_dw;
168 
169 		size = p->chunks[i].length_dw;
170 		cdata = u64_to_user_ptr(user_chunk.chunk_data);
171 
172 		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
173 		if (p->chunks[i].kdata == NULL) {
174 			ret = -ENOMEM;
175 			i--;
176 			goto free_partial_kdata;
177 		}
178 		size *= sizeof(uint32_t);
179 		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
180 			ret = -EFAULT;
181 			goto free_partial_kdata;
182 		}
183 
184 		switch (p->chunks[i].chunk_id) {
185 		case AMDGPU_CHUNK_ID_IB:
186 			++num_ibs;
187 			break;
188 
189 		case AMDGPU_CHUNK_ID_FENCE:
190 			size = sizeof(struct drm_amdgpu_cs_chunk_fence);
191 			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
192 				ret = -EINVAL;
193 				goto free_partial_kdata;
194 			}
195 
196 			ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
197 							 &uf_offset);
198 			if (ret)
199 				goto free_partial_kdata;
200 
201 			break;
202 
203 		case AMDGPU_CHUNK_ID_BO_HANDLES:
204 			size = sizeof(struct drm_amdgpu_bo_list_in);
205 			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
206 				ret = -EINVAL;
207 				goto free_partial_kdata;
208 			}
209 
210 			ret = amdgpu_cs_bo_handles_chunk(p, p->chunks[i].kdata);
211 			if (ret)
212 				goto free_partial_kdata;
213 
214 			break;
215 
216 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
217 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
218 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
219 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
220 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
221 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
222 			break;
223 
224 		default:
225 			ret = -EINVAL;
226 			goto free_partial_kdata;
227 		}
228 	}
229 
230 	ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
231 	if (ret)
232 		goto free_all_kdata;
233 
234 	if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
235 		ret = -ECANCELED;
236 		goto free_all_kdata;
237 	}
238 
239 	if (p->uf_entry.tv.bo)
240 		p->job->uf_addr = uf_offset;
241 	kvfree(chunk_array);
242 
243 	/* Use this opportunity to fill in task info for the vm */
244 	amdgpu_vm_set_task_info(vm);
245 
246 	return 0;
247 
248 free_all_kdata:
249 	i = p->nchunks - 1;
250 free_partial_kdata:
251 	for (; i >= 0; i--)
252 		kvfree(p->chunks[i].kdata);
253 	kvfree(p->chunks);
254 	p->chunks = NULL;
255 	p->nchunks = 0;
256 free_chunk:
257 	kvfree(chunk_array);
258 
259 	return ret;
260 }
261 
262 /* Convert microseconds to bytes. */
263 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
264 {
265 	if (us <= 0 || !adev->mm_stats.log2_max_MBps)
266 		return 0;
267 
268 	/* Since accum_us is incremented by a million per second, just
269 	 * multiply it by the number of MB/s to get the number of bytes.
270 	 */
271 	return us << adev->mm_stats.log2_max_MBps;
272 }
273 
274 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
275 {
276 	if (!adev->mm_stats.log2_max_MBps)
277 		return 0;
278 
279 	return bytes >> adev->mm_stats.log2_max_MBps;
280 }
281 
282 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
283  * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
284  * which means it can go over the threshold once. If that happens, the driver
285  * will be in debt and no other buffer migrations can be done until that debt
286  * is repaid.
287  *
288  * This approach allows moving a buffer of any size (it's important to allow
289  * that).
290  *
291  * The currency is simply time in microseconds and it increases as the clock
292  * ticks. The accumulated microseconds (us) are converted to bytes and
293  * returned.
294  */
295 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
296 					      u64 *max_bytes,
297 					      u64 *max_vis_bytes)
298 {
299 	s64 time_us, increment_us;
300 	u64 free_vram, total_vram, used_vram;
301 	struct ttm_resource_manager *vram_man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
302 	/* Allow a maximum of 200 accumulated ms. This is basically per-IB
303 	 * throttling.
304 	 *
305 	 * It means that in order to get full max MBps, at least 5 IBs per
306 	 * second must be submitted and not more than 200ms apart from each
307 	 * other.
308 	 */
309 	const s64 us_upper_bound = 200000;
310 
311 	if (!adev->mm_stats.log2_max_MBps) {
312 		*max_bytes = 0;
313 		*max_vis_bytes = 0;
314 		return;
315 	}
316 
317 	total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size);
318 	used_vram = amdgpu_vram_mgr_usage(vram_man);
319 	free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
320 
321 	spin_lock(&adev->mm_stats.lock);
322 
323 	/* Increase the amount of accumulated us. */
324 	time_us = ktime_to_us(ktime_get());
325 	increment_us = time_us - adev->mm_stats.last_update_us;
326 	adev->mm_stats.last_update_us = time_us;
327 	adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
328 				      us_upper_bound);
329 
330 	/* This prevents the short period of low performance when the VRAM
331 	 * usage is low and the driver is in debt or doesn't have enough
332 	 * accumulated us to fill VRAM quickly.
333 	 *
334 	 * The situation can occur in these cases:
335 	 * - a lot of VRAM is freed by userspace
336 	 * - the presence of a big buffer causes a lot of evictions
337 	 *   (solution: split buffers into smaller ones)
338 	 *
339 	 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
340 	 * accum_us to a positive number.
341 	 */
342 	if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
343 		s64 min_us;
344 
345 		/* Be more aggresive on dGPUs. Try to fill a portion of free
346 		 * VRAM now.
347 		 */
348 		if (!(adev->flags & AMD_IS_APU))
349 			min_us = bytes_to_us(adev, free_vram / 4);
350 		else
351 			min_us = 0; /* Reset accum_us on APUs. */
352 
353 		adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
354 	}
355 
356 	/* This is set to 0 if the driver is in debt to disallow (optional)
357 	 * buffer moves.
358 	 */
359 	*max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
360 
361 	/* Do the same for visible VRAM if half of it is free */
362 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
363 		u64 total_vis_vram = adev->gmc.visible_vram_size;
364 		u64 used_vis_vram =
365 		  amdgpu_vram_mgr_vis_usage(vram_man);
366 
367 		if (used_vis_vram < total_vis_vram) {
368 			u64 free_vis_vram = total_vis_vram - used_vis_vram;
369 			adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
370 							  increment_us, us_upper_bound);
371 
372 			if (free_vis_vram >= total_vis_vram / 2)
373 				adev->mm_stats.accum_us_vis =
374 					max(bytes_to_us(adev, free_vis_vram / 2),
375 					    adev->mm_stats.accum_us_vis);
376 		}
377 
378 		*max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
379 	} else {
380 		*max_vis_bytes = 0;
381 	}
382 
383 	spin_unlock(&adev->mm_stats.lock);
384 }
385 
386 /* Report how many bytes have really been moved for the last command
387  * submission. This can result in a debt that can stop buffer migrations
388  * temporarily.
389  */
390 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
391 				  u64 num_vis_bytes)
392 {
393 	spin_lock(&adev->mm_stats.lock);
394 	adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
395 	adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
396 	spin_unlock(&adev->mm_stats.lock);
397 }
398 
399 static int amdgpu_cs_bo_validate(void *param, struct amdgpu_bo *bo)
400 {
401 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
402 	struct amdgpu_cs_parser *p = param;
403 	struct ttm_operation_ctx ctx = {
404 		.interruptible = true,
405 		.no_wait_gpu = false,
406 		.resv = bo->tbo.base.resv
407 	};
408 	uint32_t domain;
409 	int r;
410 
411 	if (bo->tbo.pin_count)
412 		return 0;
413 
414 	/* Don't move this buffer if we have depleted our allowance
415 	 * to move it. Don't move anything if the threshold is zero.
416 	 */
417 	if (p->bytes_moved < p->bytes_moved_threshold &&
418 	    (!bo->tbo.base.dma_buf ||
419 	    list_empty(&bo->tbo.base.dma_buf->attachments))) {
420 		if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
421 		    (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
422 			/* And don't move a CPU_ACCESS_REQUIRED BO to limited
423 			 * visible VRAM if we've depleted our allowance to do
424 			 * that.
425 			 */
426 			if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
427 				domain = bo->preferred_domains;
428 			else
429 				domain = bo->allowed_domains;
430 		} else {
431 			domain = bo->preferred_domains;
432 		}
433 	} else {
434 		domain = bo->allowed_domains;
435 	}
436 
437 retry:
438 	amdgpu_bo_placement_from_domain(bo, domain);
439 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
440 
441 	p->bytes_moved += ctx.bytes_moved;
442 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
443 	    amdgpu_bo_in_cpu_visible_vram(bo))
444 		p->bytes_moved_vis += ctx.bytes_moved;
445 
446 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
447 		domain = bo->allowed_domains;
448 		goto retry;
449 	}
450 
451 	return r;
452 }
453 
454 static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
455 			    struct list_head *validated)
456 {
457 	struct ttm_operation_ctx ctx = { true, false };
458 	struct amdgpu_bo_list_entry *lobj;
459 	int r;
460 
461 	list_for_each_entry(lobj, validated, tv.head) {
462 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(lobj->tv.bo);
463 		struct mm_struct *usermm;
464 
465 #ifdef notyet
466 		usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
467 		if (usermm && usermm != current->mm)
468 			return -EPERM;
469 #endif
470 
471 		if (amdgpu_ttm_tt_is_userptr(bo->tbo.ttm) &&
472 		    lobj->user_invalidated && lobj->user_pages) {
473 			amdgpu_bo_placement_from_domain(bo,
474 							AMDGPU_GEM_DOMAIN_CPU);
475 			r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
476 			if (r)
477 				return r;
478 
479 			amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
480 						     lobj->user_pages);
481 		}
482 
483 		r = amdgpu_cs_bo_validate(p, bo);
484 		if (r)
485 			return r;
486 
487 		kvfree(lobj->user_pages);
488 		lobj->user_pages = NULL;
489 	}
490 	return 0;
491 }
492 
493 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
494 				union drm_amdgpu_cs *cs)
495 {
496 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
497 	struct amdgpu_vm *vm = &fpriv->vm;
498 	struct amdgpu_bo_list_entry *e;
499 	struct list_head duplicates;
500 	struct amdgpu_bo *gds;
501 	struct amdgpu_bo *gws;
502 	struct amdgpu_bo *oa;
503 	int r;
504 
505 	INIT_LIST_HEAD(&p->validated);
506 
507 	/* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */
508 	if (cs->in.bo_list_handle) {
509 		if (p->bo_list)
510 			return -EINVAL;
511 
512 		r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle,
513 				       &p->bo_list);
514 		if (r)
515 			return r;
516 	} else if (!p->bo_list) {
517 		/* Create a empty bo_list when no handle is provided */
518 		r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0,
519 					  &p->bo_list);
520 		if (r)
521 			return r;
522 	}
523 
524 	/* One for TTM and one for the CS job */
525 	amdgpu_bo_list_for_each_entry(e, p->bo_list)
526 		e->tv.num_shared = 2;
527 
528 	amdgpu_bo_list_get_list(p->bo_list, &p->validated);
529 
530 	INIT_LIST_HEAD(&duplicates);
531 	amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
532 
533 	if (p->uf_entry.tv.bo && !ttm_to_amdgpu_bo(p->uf_entry.tv.bo)->parent)
534 		list_add(&p->uf_entry.tv.head, &p->validated);
535 
536 	/* Get userptr backing pages. If pages are updated after registered
537 	 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do
538 	 * amdgpu_ttm_backend_bind() to flush and invalidate new pages
539 	 */
540 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
541 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
542 		bool userpage_invalidated = false;
543 		int i;
544 
545 		e->user_pages = kvmalloc_array(bo->tbo.ttm->num_pages,
546 					sizeof(struct vm_page *),
547 					GFP_KERNEL | __GFP_ZERO);
548 		if (!e->user_pages) {
549 			DRM_ERROR("kvmalloc_array failure\n");
550 			return -ENOMEM;
551 		}
552 
553 		r = amdgpu_ttm_tt_get_user_pages(bo, e->user_pages);
554 		if (r) {
555 			kvfree(e->user_pages);
556 			e->user_pages = NULL;
557 			return r;
558 		}
559 
560 		for (i = 0; i < bo->tbo.ttm->num_pages; i++) {
561 			if (bo->tbo.ttm->pages[i] != e->user_pages[i]) {
562 				userpage_invalidated = true;
563 				break;
564 			}
565 		}
566 		e->user_invalidated = userpage_invalidated;
567 	}
568 
569 	r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
570 				   &duplicates);
571 	if (unlikely(r != 0)) {
572 		if (r != -ERESTARTSYS)
573 			DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
574 		goto out;
575 	}
576 
577 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
578 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
579 
580 		e->bo_va = amdgpu_vm_bo_find(vm, bo);
581 
582 		if (bo->tbo.base.dma_buf && !amdgpu_bo_explicit_sync(bo)) {
583 			e->chain = dma_fence_chain_alloc();
584 			if (!e->chain) {
585 				r = -ENOMEM;
586 				goto error_validate;
587 			}
588 		}
589 	}
590 
591 	amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
592 					  &p->bytes_moved_vis_threshold);
593 	p->bytes_moved = 0;
594 	p->bytes_moved_vis = 0;
595 
596 	r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
597 				      amdgpu_cs_bo_validate, p);
598 	if (r) {
599 		DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
600 		goto error_validate;
601 	}
602 
603 	r = amdgpu_cs_list_validate(p, &duplicates);
604 	if (r)
605 		goto error_validate;
606 
607 	r = amdgpu_cs_list_validate(p, &p->validated);
608 	if (r)
609 		goto error_validate;
610 
611 	amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
612 				     p->bytes_moved_vis);
613 
614 	gds = p->bo_list->gds_obj;
615 	gws = p->bo_list->gws_obj;
616 	oa = p->bo_list->oa_obj;
617 
618 	if (gds) {
619 		p->job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT;
620 		p->job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT;
621 	}
622 	if (gws) {
623 		p->job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT;
624 		p->job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT;
625 	}
626 	if (oa) {
627 		p->job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT;
628 		p->job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT;
629 	}
630 
631 	if (!r && p->uf_entry.tv.bo) {
632 		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(p->uf_entry.tv.bo);
633 
634 		r = amdgpu_ttm_alloc_gart(&uf->tbo);
635 		p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
636 	}
637 
638 error_validate:
639 	if (r) {
640 		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
641 			dma_fence_chain_free(e->chain);
642 			e->chain = NULL;
643 		}
644 		ttm_eu_backoff_reservation(&p->ticket, &p->validated);
645 	}
646 out:
647 	return r;
648 }
649 
650 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
651 {
652 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
653 	struct amdgpu_bo_list_entry *e;
654 	int r;
655 
656 	list_for_each_entry(e, &p->validated, tv.head) {
657 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
658 		struct dma_resv *resv = bo->tbo.base.resv;
659 		enum amdgpu_sync_mode sync_mode;
660 
661 		sync_mode = amdgpu_bo_explicit_sync(bo) ?
662 			AMDGPU_SYNC_EXPLICIT : AMDGPU_SYNC_NE_OWNER;
663 		r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, sync_mode,
664 				     &fpriv->vm);
665 		if (r)
666 			return r;
667 	}
668 	return 0;
669 }
670 
671 /**
672  * amdgpu_cs_parser_fini() - clean parser states
673  * @parser:	parser structure holding parsing context.
674  * @error:	error number
675  * @backoff:	indicator to backoff the reservation
676  *
677  * If error is set then unvalidate buffer, otherwise just free memory
678  * used by parsing context.
679  **/
680 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
681 				  bool backoff)
682 {
683 	unsigned i;
684 
685 	if (error && backoff) {
686 		struct amdgpu_bo_list_entry *e;
687 
688 		amdgpu_bo_list_for_each_entry(e, parser->bo_list) {
689 			dma_fence_chain_free(e->chain);
690 			e->chain = NULL;
691 		}
692 
693 		ttm_eu_backoff_reservation(&parser->ticket,
694 					   &parser->validated);
695 	}
696 
697 	for (i = 0; i < parser->num_post_deps; i++) {
698 		drm_syncobj_put(parser->post_deps[i].syncobj);
699 		kfree(parser->post_deps[i].chain);
700 	}
701 	kfree(parser->post_deps);
702 
703 	dma_fence_put(parser->fence);
704 
705 	if (parser->ctx) {
706 		mutex_unlock(&parser->ctx->lock);
707 		amdgpu_ctx_put(parser->ctx);
708 	}
709 	if (parser->bo_list)
710 		amdgpu_bo_list_put(parser->bo_list);
711 
712 	for (i = 0; i < parser->nchunks; i++)
713 		kvfree(parser->chunks[i].kdata);
714 	kvfree(parser->chunks);
715 	if (parser->job)
716 		amdgpu_job_free(parser->job);
717 	if (parser->uf_entry.tv.bo) {
718 		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(parser->uf_entry.tv.bo);
719 
720 		amdgpu_bo_unref(&uf);
721 	}
722 }
723 
724 static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p)
725 {
726 	struct amdgpu_ring *ring = to_amdgpu_ring(p->entity->rq->sched);
727 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
728 	struct amdgpu_device *adev = p->adev;
729 	struct amdgpu_vm *vm = &fpriv->vm;
730 	struct amdgpu_bo_list_entry *e;
731 	struct amdgpu_bo_va *bo_va;
732 	struct amdgpu_bo *bo;
733 	int r;
734 
735 	/* Only for UVD/VCE VM emulation */
736 	if (ring->funcs->parse_cs || ring->funcs->patch_cs_in_place) {
737 		unsigned i, j;
738 
739 		for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
740 			struct drm_amdgpu_cs_chunk_ib *chunk_ib;
741 			struct amdgpu_bo_va_mapping *m;
742 			struct amdgpu_bo *aobj = NULL;
743 			struct amdgpu_cs_chunk *chunk;
744 			uint64_t offset, va_start;
745 			struct amdgpu_ib *ib;
746 			uint8_t *kptr;
747 
748 			chunk = &p->chunks[i];
749 			ib = &p->job->ibs[j];
750 			chunk_ib = chunk->kdata;
751 
752 			if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
753 				continue;
754 
755 			va_start = chunk_ib->va_start & AMDGPU_GMC_HOLE_MASK;
756 			r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
757 			if (r) {
758 				DRM_ERROR("IB va_start is invalid\n");
759 				return r;
760 			}
761 
762 			if ((va_start + chunk_ib->ib_bytes) >
763 			    (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
764 				DRM_ERROR("IB va_start+ib_bytes is invalid\n");
765 				return -EINVAL;
766 			}
767 
768 			/* the IB should be reserved at this point */
769 			r = amdgpu_bo_kmap(aobj, (void **)&kptr);
770 			if (r) {
771 				return r;
772 			}
773 
774 			offset = m->start * AMDGPU_GPU_PAGE_SIZE;
775 			kptr += va_start - offset;
776 
777 			if (ring->funcs->parse_cs) {
778 				memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
779 				amdgpu_bo_kunmap(aobj);
780 
781 				r = amdgpu_ring_parse_cs(ring, p, j);
782 				if (r)
783 					return r;
784 			} else {
785 				ib->ptr = (uint32_t *)kptr;
786 				r = amdgpu_ring_patch_cs_in_place(ring, p, j);
787 				amdgpu_bo_kunmap(aobj);
788 				if (r)
789 					return r;
790 			}
791 
792 			j++;
793 		}
794 	}
795 
796 	if (!p->job->vm)
797 		return amdgpu_cs_sync_rings(p);
798 
799 
800 	r = amdgpu_vm_clear_freed(adev, vm, NULL);
801 	if (r)
802 		return r;
803 
804 	r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false, NULL);
805 	if (r)
806 		return r;
807 
808 	r = amdgpu_sync_vm_fence(&p->job->sync, fpriv->prt_va->last_pt_update);
809 	if (r)
810 		return r;
811 
812 	if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
813 		bo_va = fpriv->csa_va;
814 		BUG_ON(!bo_va);
815 		r = amdgpu_vm_bo_update(adev, bo_va, false, NULL);
816 		if (r)
817 			return r;
818 
819 		r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
820 		if (r)
821 			return r;
822 	}
823 
824 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
825 		/* ignore duplicates */
826 		bo = ttm_to_amdgpu_bo(e->tv.bo);
827 		if (!bo)
828 			continue;
829 
830 		bo_va = e->bo_va;
831 		if (bo_va == NULL)
832 			continue;
833 
834 		r = amdgpu_vm_bo_update(adev, bo_va, false, NULL);
835 		if (r)
836 			return r;
837 
838 		r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
839 		if (r)
840 			return r;
841 	}
842 
843 	r = amdgpu_vm_handle_moved(adev, vm);
844 	if (r)
845 		return r;
846 
847 	r = amdgpu_vm_update_pdes(adev, vm, false);
848 	if (r)
849 		return r;
850 
851 	r = amdgpu_sync_vm_fence(&p->job->sync, vm->last_update);
852 	if (r)
853 		return r;
854 
855 	p->job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.bo);
856 
857 	if (amdgpu_vm_debug) {
858 		/* Invalidate all BOs to test for userspace bugs */
859 		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
860 			struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
861 
862 			/* ignore duplicates */
863 			if (!bo)
864 				continue;
865 
866 			amdgpu_vm_bo_invalidate(adev, bo, false);
867 		}
868 	}
869 
870 	return amdgpu_cs_sync_rings(p);
871 }
872 
873 static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
874 			     struct amdgpu_cs_parser *parser)
875 {
876 	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
877 	struct amdgpu_vm *vm = &fpriv->vm;
878 	int r, ce_preempt = 0, de_preempt = 0;
879 	struct amdgpu_ring *ring;
880 	int i, j;
881 
882 	for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
883 		struct amdgpu_cs_chunk *chunk;
884 		struct amdgpu_ib *ib;
885 		struct drm_amdgpu_cs_chunk_ib *chunk_ib;
886 		struct drm_sched_entity *entity;
887 
888 		chunk = &parser->chunks[i];
889 		ib = &parser->job->ibs[j];
890 		chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
891 
892 		if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
893 			continue;
894 
895 		if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX &&
896 		    (amdgpu_mcbp || amdgpu_sriov_vf(adev))) {
897 			if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
898 				if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
899 					ce_preempt++;
900 				else
901 					de_preempt++;
902 			}
903 
904 			/* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
905 			if (ce_preempt > 1 || de_preempt > 1)
906 				return -EINVAL;
907 		}
908 
909 		r = amdgpu_ctx_get_entity(parser->ctx, chunk_ib->ip_type,
910 					  chunk_ib->ip_instance, chunk_ib->ring,
911 					  &entity);
912 		if (r)
913 			return r;
914 
915 		if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE)
916 			parser->job->preamble_status |=
917 				AMDGPU_PREAMBLE_IB_PRESENT;
918 
919 		if (parser->entity && parser->entity != entity)
920 			return -EINVAL;
921 
922 		/* Return if there is no run queue associated with this entity.
923 		 * Possibly because of disabled HW IP*/
924 		if (entity->rq == NULL)
925 			return -EINVAL;
926 
927 		parser->entity = entity;
928 
929 		ring = to_amdgpu_ring(entity->rq->sched);
930 		r =  amdgpu_ib_get(adev, vm, ring->funcs->parse_cs ?
931 				   chunk_ib->ib_bytes : 0,
932 				   AMDGPU_IB_POOL_DELAYED, ib);
933 		if (r) {
934 			DRM_ERROR("Failed to get ib !\n");
935 			return r;
936 		}
937 
938 		ib->gpu_addr = chunk_ib->va_start;
939 		ib->length_dw = chunk_ib->ib_bytes / 4;
940 		ib->flags = chunk_ib->flags;
941 
942 		j++;
943 	}
944 
945 	/* MM engine doesn't support user fences */
946 	ring = to_amdgpu_ring(parser->entity->rq->sched);
947 	if (parser->job->uf_addr && ring->funcs->no_user_fence)
948 		return -EINVAL;
949 
950 	return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->entity);
951 }
952 
953 static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
954 				       struct amdgpu_cs_chunk *chunk)
955 {
956 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
957 	unsigned num_deps;
958 	int i, r;
959 	struct drm_amdgpu_cs_chunk_dep *deps;
960 
961 	deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
962 	num_deps = chunk->length_dw * 4 /
963 		sizeof(struct drm_amdgpu_cs_chunk_dep);
964 
965 	for (i = 0; i < num_deps; ++i) {
966 		struct amdgpu_ctx *ctx;
967 		struct drm_sched_entity *entity;
968 		struct dma_fence *fence;
969 
970 		ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
971 		if (ctx == NULL)
972 			return -EINVAL;
973 
974 		r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type,
975 					  deps[i].ip_instance,
976 					  deps[i].ring, &entity);
977 		if (r) {
978 			amdgpu_ctx_put(ctx);
979 			return r;
980 		}
981 
982 		fence = amdgpu_ctx_get_fence(ctx, entity, deps[i].handle);
983 		amdgpu_ctx_put(ctx);
984 
985 		if (IS_ERR(fence))
986 			return PTR_ERR(fence);
987 		else if (!fence)
988 			continue;
989 
990 		if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) {
991 			struct drm_sched_fence *s_fence;
992 			struct dma_fence *old = fence;
993 
994 			s_fence = to_drm_sched_fence(fence);
995 			fence = dma_fence_get(&s_fence->scheduled);
996 			dma_fence_put(old);
997 		}
998 
999 		r = amdgpu_sync_fence(&p->job->sync, fence);
1000 		dma_fence_put(fence);
1001 		if (r)
1002 			return r;
1003 	}
1004 	return 0;
1005 }
1006 
1007 static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1008 						 uint32_t handle, u64 point,
1009 						 u64 flags)
1010 {
1011 	struct dma_fence *fence;
1012 	int r;
1013 
1014 	r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence);
1015 	if (r) {
1016 		DRM_ERROR("syncobj %u failed to find fence @ %llu (%d)!\n",
1017 			  handle, point, r);
1018 		return r;
1019 	}
1020 
1021 	r = amdgpu_sync_fence(&p->job->sync, fence);
1022 	dma_fence_put(fence);
1023 
1024 	return r;
1025 }
1026 
1027 static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1028 					    struct amdgpu_cs_chunk *chunk)
1029 {
1030 	struct drm_amdgpu_cs_chunk_sem *deps;
1031 	unsigned num_deps;
1032 	int i, r;
1033 
1034 	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1035 	num_deps = chunk->length_dw * 4 /
1036 		sizeof(struct drm_amdgpu_cs_chunk_sem);
1037 	for (i = 0; i < num_deps; ++i) {
1038 		r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle,
1039 							  0, 0);
1040 		if (r)
1041 			return r;
1042 	}
1043 
1044 	return 0;
1045 }
1046 
1047 
1048 static int amdgpu_cs_process_syncobj_timeline_in_dep(struct amdgpu_cs_parser *p,
1049 						     struct amdgpu_cs_chunk *chunk)
1050 {
1051 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1052 	unsigned num_deps;
1053 	int i, r;
1054 
1055 	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1056 	num_deps = chunk->length_dw * 4 /
1057 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1058 	for (i = 0; i < num_deps; ++i) {
1059 		r = amdgpu_syncobj_lookup_and_add_to_sync(p,
1060 							  syncobj_deps[i].handle,
1061 							  syncobj_deps[i].point,
1062 							  syncobj_deps[i].flags);
1063 		if (r)
1064 			return r;
1065 	}
1066 
1067 	return 0;
1068 }
1069 
1070 static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1071 					     struct amdgpu_cs_chunk *chunk)
1072 {
1073 	struct drm_amdgpu_cs_chunk_sem *deps;
1074 	unsigned num_deps;
1075 	int i;
1076 
1077 	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1078 	num_deps = chunk->length_dw * 4 /
1079 		sizeof(struct drm_amdgpu_cs_chunk_sem);
1080 
1081 	if (p->post_deps)
1082 		return -EINVAL;
1083 
1084 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1085 				     GFP_KERNEL);
1086 	p->num_post_deps = 0;
1087 
1088 	if (!p->post_deps)
1089 		return -ENOMEM;
1090 
1091 
1092 	for (i = 0; i < num_deps; ++i) {
1093 		p->post_deps[i].syncobj =
1094 			drm_syncobj_find(p->filp, deps[i].handle);
1095 		if (!p->post_deps[i].syncobj)
1096 			return -EINVAL;
1097 		p->post_deps[i].chain = NULL;
1098 		p->post_deps[i].point = 0;
1099 		p->num_post_deps++;
1100 	}
1101 
1102 	return 0;
1103 }
1104 
1105 
1106 static int amdgpu_cs_process_syncobj_timeline_out_dep(struct amdgpu_cs_parser *p,
1107 						      struct amdgpu_cs_chunk *chunk)
1108 {
1109 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1110 	unsigned num_deps;
1111 	int i;
1112 
1113 	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1114 	num_deps = chunk->length_dw * 4 /
1115 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1116 
1117 	if (p->post_deps)
1118 		return -EINVAL;
1119 
1120 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1121 				     GFP_KERNEL);
1122 	p->num_post_deps = 0;
1123 
1124 	if (!p->post_deps)
1125 		return -ENOMEM;
1126 
1127 	for (i = 0; i < num_deps; ++i) {
1128 		struct amdgpu_cs_post_dep *dep = &p->post_deps[i];
1129 
1130 		dep->chain = NULL;
1131 		if (syncobj_deps[i].point) {
1132 			dep->chain = dma_fence_chain_alloc();
1133 			if (!dep->chain)
1134 				return -ENOMEM;
1135 		}
1136 
1137 		dep->syncobj = drm_syncobj_find(p->filp,
1138 						syncobj_deps[i].handle);
1139 		if (!dep->syncobj) {
1140 			dma_fence_chain_free(dep->chain);
1141 			return -EINVAL;
1142 		}
1143 		dep->point = syncobj_deps[i].point;
1144 		p->num_post_deps++;
1145 	}
1146 
1147 	return 0;
1148 }
1149 
1150 static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1151 				  struct amdgpu_cs_parser *p)
1152 {
1153 	int i, r;
1154 
1155 	for (i = 0; i < p->nchunks; ++i) {
1156 		struct amdgpu_cs_chunk *chunk;
1157 
1158 		chunk = &p->chunks[i];
1159 
1160 		switch (chunk->chunk_id) {
1161 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
1162 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
1163 			r = amdgpu_cs_process_fence_dep(p, chunk);
1164 			if (r)
1165 				return r;
1166 			break;
1167 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
1168 			r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1169 			if (r)
1170 				return r;
1171 			break;
1172 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
1173 			r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1174 			if (r)
1175 				return r;
1176 			break;
1177 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
1178 			r = amdgpu_cs_process_syncobj_timeline_in_dep(p, chunk);
1179 			if (r)
1180 				return r;
1181 			break;
1182 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
1183 			r = amdgpu_cs_process_syncobj_timeline_out_dep(p, chunk);
1184 			if (r)
1185 				return r;
1186 			break;
1187 		}
1188 	}
1189 
1190 	return 0;
1191 }
1192 
1193 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1194 {
1195 	int i;
1196 
1197 	for (i = 0; i < p->num_post_deps; ++i) {
1198 		if (p->post_deps[i].chain && p->post_deps[i].point) {
1199 			drm_syncobj_add_point(p->post_deps[i].syncobj,
1200 					      p->post_deps[i].chain,
1201 					      p->fence, p->post_deps[i].point);
1202 			p->post_deps[i].chain = NULL;
1203 		} else {
1204 			drm_syncobj_replace_fence(p->post_deps[i].syncobj,
1205 						  p->fence);
1206 		}
1207 	}
1208 }
1209 
1210 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1211 			    union drm_amdgpu_cs *cs)
1212 {
1213 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1214 	struct drm_sched_entity *entity = p->entity;
1215 	struct amdgpu_bo_list_entry *e;
1216 	struct amdgpu_job *job;
1217 	uint64_t seq;
1218 	int r;
1219 
1220 	job = p->job;
1221 	p->job = NULL;
1222 
1223 	r = drm_sched_job_init(&job->base, entity, &fpriv->vm);
1224 	if (r)
1225 		goto error_unlock;
1226 
1227 	/* No memory allocation is allowed while holding the notifier lock.
1228 	 * The lock is held until amdgpu_cs_submit is finished and fence is
1229 	 * added to BOs.
1230 	 */
1231 	mutex_lock(&p->adev->notifier_lock);
1232 
1233 	/* If userptr are invalidated after amdgpu_cs_parser_bos(), return
1234 	 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl.
1235 	 */
1236 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1237 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
1238 
1239 		r |= !amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1240 	}
1241 	if (r) {
1242 		r = -EAGAIN;
1243 		goto error_abort;
1244 	}
1245 
1246 	p->fence = dma_fence_get(&job->base.s_fence->finished);
1247 
1248 	amdgpu_ctx_add_fence(p->ctx, entity, p->fence, &seq);
1249 	amdgpu_cs_post_dependencies(p);
1250 
1251 	if ((job->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) &&
1252 	    !p->ctx->preamble_presented) {
1253 		job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
1254 		p->ctx->preamble_presented = true;
1255 	}
1256 
1257 	cs->out.handle = seq;
1258 	job->uf_sequence = seq;
1259 
1260 	amdgpu_job_free_resources(job);
1261 
1262 	trace_amdgpu_cs_ioctl(job);
1263 	amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->ticket);
1264 	drm_sched_entity_push_job(&job->base, entity);
1265 
1266 	amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm);
1267 
1268 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
1269 		struct dma_resv *resv = e->tv.bo->base.resv;
1270 		struct dma_fence_chain *chain = e->chain;
1271 
1272 		if (!chain)
1273 			continue;
1274 
1275 		/*
1276 		 * Work around dma_resv shortcommings by wrapping up the
1277 		 * submission in a dma_fence_chain and add it as exclusive
1278 		 * fence, but first add the submission as shared fence to make
1279 		 * sure that shared fences never signal before the exclusive
1280 		 * one.
1281 		 */
1282 		dma_fence_chain_init(chain, dma_resv_excl_fence(resv),
1283 				     dma_fence_get(p->fence), 1);
1284 
1285 		dma_resv_add_shared_fence(resv, p->fence);
1286 		rcu_assign_pointer(resv->fence_excl, &chain->base);
1287 		e->chain = NULL;
1288 	}
1289 
1290 	ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1291 	mutex_unlock(&p->adev->notifier_lock);
1292 
1293 	return 0;
1294 
1295 error_abort:
1296 	drm_sched_job_cleanup(&job->base);
1297 	mutex_unlock(&p->adev->notifier_lock);
1298 
1299 error_unlock:
1300 	amdgpu_job_free(job);
1301 	return r;
1302 }
1303 
1304 static void trace_amdgpu_cs_ibs(struct amdgpu_cs_parser *parser)
1305 {
1306 	int i;
1307 
1308 	if (!trace_amdgpu_cs_enabled())
1309 		return;
1310 
1311 	for (i = 0; i < parser->job->num_ibs; i++)
1312 		trace_amdgpu_cs(parser, i);
1313 }
1314 
1315 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1316 {
1317 	struct amdgpu_device *adev = drm_to_adev(dev);
1318 	union drm_amdgpu_cs *cs = data;
1319 	struct amdgpu_cs_parser parser = {};
1320 	bool reserved_buffers = false;
1321 	int r;
1322 
1323 	if (amdgpu_ras_intr_triggered())
1324 		return -EHWPOISON;
1325 
1326 	if (!adev->accel_working)
1327 		return -EBUSY;
1328 
1329 	parser.adev = adev;
1330 	parser.filp = filp;
1331 
1332 	r = amdgpu_cs_parser_init(&parser, data);
1333 	if (r) {
1334 		if (printk_ratelimit())
1335 			DRM_ERROR("Failed to initialize parser %d!\n", r);
1336 		goto out;
1337 	}
1338 
1339 	r = amdgpu_cs_ib_fill(adev, &parser);
1340 	if (r)
1341 		goto out;
1342 
1343 	r = amdgpu_cs_dependencies(adev, &parser);
1344 	if (r) {
1345 		DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1346 		goto out;
1347 	}
1348 
1349 	r = amdgpu_cs_parser_bos(&parser, data);
1350 	if (r) {
1351 		if (r == -ENOMEM)
1352 			DRM_ERROR("Not enough memory for command submission!\n");
1353 		else if (r != -ERESTARTSYS && r != -EAGAIN)
1354 			DRM_ERROR("Failed to process the buffer list %d!\n", r);
1355 		goto out;
1356 	}
1357 
1358 	reserved_buffers = true;
1359 
1360 	trace_amdgpu_cs_ibs(&parser);
1361 
1362 	r = amdgpu_cs_vm_handling(&parser);
1363 	if (r)
1364 		goto out;
1365 
1366 	r = amdgpu_cs_submit(&parser, cs);
1367 
1368 out:
1369 	amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1370 
1371 	return r;
1372 }
1373 
1374 /**
1375  * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1376  *
1377  * @dev: drm device
1378  * @data: data from userspace
1379  * @filp: file private
1380  *
1381  * Wait for the command submission identified by handle to finish.
1382  */
1383 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1384 			 struct drm_file *filp)
1385 {
1386 	union drm_amdgpu_wait_cs *wait = data;
1387 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1388 	struct drm_sched_entity *entity;
1389 	struct amdgpu_ctx *ctx;
1390 	struct dma_fence *fence;
1391 	long r;
1392 
1393 	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1394 	if (ctx == NULL)
1395 		return -EINVAL;
1396 
1397 	r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance,
1398 				  wait->in.ring, &entity);
1399 	if (r) {
1400 		amdgpu_ctx_put(ctx);
1401 		return r;
1402 	}
1403 
1404 	fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle);
1405 	if (IS_ERR(fence))
1406 		r = PTR_ERR(fence);
1407 	else if (fence) {
1408 		r = dma_fence_wait_timeout(fence, true, timeout);
1409 		if (r > 0 && fence->error)
1410 			r = fence->error;
1411 		dma_fence_put(fence);
1412 	} else
1413 		r = 1;
1414 
1415 	amdgpu_ctx_put(ctx);
1416 	if (r < 0)
1417 		return r;
1418 
1419 	memset(wait, 0, sizeof(*wait));
1420 	wait->out.status = (r == 0);
1421 
1422 	return 0;
1423 }
1424 
1425 /**
1426  * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1427  *
1428  * @adev: amdgpu device
1429  * @filp: file private
1430  * @user: drm_amdgpu_fence copied from user space
1431  */
1432 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1433 					     struct drm_file *filp,
1434 					     struct drm_amdgpu_fence *user)
1435 {
1436 	struct drm_sched_entity *entity;
1437 	struct amdgpu_ctx *ctx;
1438 	struct dma_fence *fence;
1439 	int r;
1440 
1441 	ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1442 	if (ctx == NULL)
1443 		return ERR_PTR(-EINVAL);
1444 
1445 	r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance,
1446 				  user->ring, &entity);
1447 	if (r) {
1448 		amdgpu_ctx_put(ctx);
1449 		return ERR_PTR(r);
1450 	}
1451 
1452 	fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no);
1453 	amdgpu_ctx_put(ctx);
1454 
1455 	return fence;
1456 }
1457 
1458 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1459 				    struct drm_file *filp)
1460 {
1461 	struct amdgpu_device *adev = drm_to_adev(dev);
1462 	union drm_amdgpu_fence_to_handle *info = data;
1463 	struct dma_fence *fence;
1464 	struct drm_syncobj *syncobj;
1465 	struct sync_file *sync_file;
1466 	int fd, r;
1467 
1468 	fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1469 	if (IS_ERR(fence))
1470 		return PTR_ERR(fence);
1471 
1472 	if (!fence)
1473 		fence = dma_fence_get_stub();
1474 
1475 	switch (info->in.what) {
1476 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1477 		r = drm_syncobj_create(&syncobj, 0, fence);
1478 		dma_fence_put(fence);
1479 		if (r)
1480 			return r;
1481 		r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1482 		drm_syncobj_put(syncobj);
1483 		return r;
1484 
1485 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1486 		r = drm_syncobj_create(&syncobj, 0, fence);
1487 		dma_fence_put(fence);
1488 		if (r)
1489 			return r;
1490 		r = drm_syncobj_get_fd(syncobj, (int *)&info->out.handle);
1491 		drm_syncobj_put(syncobj);
1492 		return r;
1493 
1494 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1495 		fd = get_unused_fd_flags(O_CLOEXEC);
1496 		if (fd < 0) {
1497 			dma_fence_put(fence);
1498 			return fd;
1499 		}
1500 
1501 		sync_file = sync_file_create(fence);
1502 		dma_fence_put(fence);
1503 		if (!sync_file) {
1504 			put_unused_fd(fd);
1505 			return -ENOMEM;
1506 		}
1507 
1508 		fd_install(fd, sync_file->file);
1509 		info->out.handle = fd;
1510 		return 0;
1511 
1512 	default:
1513 		dma_fence_put(fence);
1514 		return -EINVAL;
1515 	}
1516 }
1517 
1518 /**
1519  * amdgpu_cs_wait_all_fences - wait on all fences to signal
1520  *
1521  * @adev: amdgpu device
1522  * @filp: file private
1523  * @wait: wait parameters
1524  * @fences: array of drm_amdgpu_fence
1525  */
1526 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1527 				     struct drm_file *filp,
1528 				     union drm_amdgpu_wait_fences *wait,
1529 				     struct drm_amdgpu_fence *fences)
1530 {
1531 	uint32_t fence_count = wait->in.fence_count;
1532 	unsigned int i;
1533 	long r = 1;
1534 
1535 	for (i = 0; i < fence_count; i++) {
1536 		struct dma_fence *fence;
1537 		unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1538 
1539 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1540 		if (IS_ERR(fence))
1541 			return PTR_ERR(fence);
1542 		else if (!fence)
1543 			continue;
1544 
1545 		r = dma_fence_wait_timeout(fence, true, timeout);
1546 		dma_fence_put(fence);
1547 		if (r < 0)
1548 			return r;
1549 
1550 		if (r == 0)
1551 			break;
1552 
1553 		if (fence->error)
1554 			return fence->error;
1555 	}
1556 
1557 	memset(wait, 0, sizeof(*wait));
1558 	wait->out.status = (r > 0);
1559 
1560 	return 0;
1561 }
1562 
1563 /**
1564  * amdgpu_cs_wait_any_fence - wait on any fence to signal
1565  *
1566  * @adev: amdgpu device
1567  * @filp: file private
1568  * @wait: wait parameters
1569  * @fences: array of drm_amdgpu_fence
1570  */
1571 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1572 				    struct drm_file *filp,
1573 				    union drm_amdgpu_wait_fences *wait,
1574 				    struct drm_amdgpu_fence *fences)
1575 {
1576 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1577 	uint32_t fence_count = wait->in.fence_count;
1578 	uint32_t first = ~0;
1579 	struct dma_fence **array;
1580 	unsigned int i;
1581 	long r;
1582 
1583 	/* Prepare the fence array */
1584 	array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1585 
1586 	if (array == NULL)
1587 		return -ENOMEM;
1588 
1589 	for (i = 0; i < fence_count; i++) {
1590 		struct dma_fence *fence;
1591 
1592 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1593 		if (IS_ERR(fence)) {
1594 			r = PTR_ERR(fence);
1595 			goto err_free_fence_array;
1596 		} else if (fence) {
1597 			array[i] = fence;
1598 		} else { /* NULL, the fence has been already signaled */
1599 			r = 1;
1600 			first = i;
1601 			goto out;
1602 		}
1603 	}
1604 
1605 	r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1606 				       &first);
1607 	if (r < 0)
1608 		goto err_free_fence_array;
1609 
1610 out:
1611 	memset(wait, 0, sizeof(*wait));
1612 	wait->out.status = (r > 0);
1613 	wait->out.first_signaled = first;
1614 
1615 	if (first < fence_count && array[first])
1616 		r = array[first]->error;
1617 	else
1618 		r = 0;
1619 
1620 err_free_fence_array:
1621 	for (i = 0; i < fence_count; i++)
1622 		dma_fence_put(array[i]);
1623 	kfree(array);
1624 
1625 	return r;
1626 }
1627 
1628 /**
1629  * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1630  *
1631  * @dev: drm device
1632  * @data: data from userspace
1633  * @filp: file private
1634  */
1635 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1636 				struct drm_file *filp)
1637 {
1638 	struct amdgpu_device *adev = drm_to_adev(dev);
1639 	union drm_amdgpu_wait_fences *wait = data;
1640 	uint32_t fence_count = wait->in.fence_count;
1641 	struct drm_amdgpu_fence *fences_user;
1642 	struct drm_amdgpu_fence *fences;
1643 	int r;
1644 
1645 	/* Get the fences from userspace */
1646 	fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1647 			GFP_KERNEL);
1648 	if (fences == NULL)
1649 		return -ENOMEM;
1650 
1651 	fences_user = u64_to_user_ptr(wait->in.fences);
1652 	if (copy_from_user(fences, fences_user,
1653 		sizeof(struct drm_amdgpu_fence) * fence_count)) {
1654 		r = -EFAULT;
1655 		goto err_free_fences;
1656 	}
1657 
1658 	if (wait->in.wait_all)
1659 		r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1660 	else
1661 		r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1662 
1663 err_free_fences:
1664 	kfree(fences);
1665 
1666 	return r;
1667 }
1668 
1669 /**
1670  * amdgpu_cs_find_mapping - find bo_va for VM address
1671  *
1672  * @parser: command submission parser context
1673  * @addr: VM address
1674  * @bo: resulting BO of the mapping found
1675  * @map: Placeholder to return found BO mapping
1676  *
1677  * Search the buffer objects in the command submission context for a certain
1678  * virtual memory address. Returns allocation structure when found, NULL
1679  * otherwise.
1680  */
1681 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1682 			   uint64_t addr, struct amdgpu_bo **bo,
1683 			   struct amdgpu_bo_va_mapping **map)
1684 {
1685 	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1686 	struct ttm_operation_ctx ctx = { false, false };
1687 	struct amdgpu_vm *vm = &fpriv->vm;
1688 	struct amdgpu_bo_va_mapping *mapping;
1689 	int r;
1690 
1691 	addr /= AMDGPU_GPU_PAGE_SIZE;
1692 
1693 	mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1694 	if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1695 		return -EINVAL;
1696 
1697 	*bo = mapping->bo_va->base.bo;
1698 	*map = mapping;
1699 
1700 	/* Double check that the BO is reserved by this CS */
1701 	if (dma_resv_locking_ctx((*bo)->tbo.base.resv) != &parser->ticket)
1702 		return -EINVAL;
1703 
1704 	if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1705 		(*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1706 		amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains);
1707 		r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1708 		if (r)
1709 			return r;
1710 	}
1711 
1712 	return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
1713 }
1714