1*4b1a56afSjsg /* $OpenBSD: ar9380.c,v 1.28 2022/01/09 05:42:38 jsg Exp $ */
2bd6ea91dSdamien
3bd6ea91dSdamien /*-
44796a19fSdamien * Copyright (c) 2011 Damien Bergamini <damien.bergamini@free.fr>
5bd6ea91dSdamien * Copyright (c) 2010 Atheros Communications Inc.
6bd6ea91dSdamien *
7bd6ea91dSdamien * Permission to use, copy, modify, and/or distribute this software for any
8bd6ea91dSdamien * purpose with or without fee is hereby granted, provided that the above
9bd6ea91dSdamien * copyright notice and this permission notice appear in all copies.
10bd6ea91dSdamien *
11bd6ea91dSdamien * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12bd6ea91dSdamien * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13bd6ea91dSdamien * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14bd6ea91dSdamien * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15bd6ea91dSdamien * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16bd6ea91dSdamien * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17bd6ea91dSdamien * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18bd6ea91dSdamien */
19bd6ea91dSdamien
20bd6ea91dSdamien /*
21bd6ea91dSdamien * Driver for Atheros 802.11a/g/n chipsets.
2244176b8eSdamien * Routines for AR9380 and AR9485 chipsets.
23bd6ea91dSdamien */
24bd6ea91dSdamien
25bd6ea91dSdamien #include "bpfilter.h"
26bd6ea91dSdamien
27bd6ea91dSdamien #include <sys/param.h>
28bd6ea91dSdamien #include <sys/sockio.h>
29bd6ea91dSdamien #include <sys/mbuf.h>
30bd6ea91dSdamien #include <sys/kernel.h>
31bd6ea91dSdamien #include <sys/socket.h>
32bd6ea91dSdamien #include <sys/systm.h>
33bd6ea91dSdamien #include <sys/malloc.h>
34bd6ea91dSdamien #include <sys/queue.h>
35bd6ea91dSdamien #include <sys/conf.h>
36bd6ea91dSdamien #include <sys/device.h>
379b18ffb8Sguenther #include <sys/endian.h>
38bd6ea91dSdamien
39bd6ea91dSdamien #include <machine/bus.h>
40bd6ea91dSdamien
41bd6ea91dSdamien #if NBPFILTER > 0
42bd6ea91dSdamien #include <net/bpf.h>
43bd6ea91dSdamien #endif
44bd6ea91dSdamien #include <net/if.h>
45bd6ea91dSdamien #include <net/if_media.h>
46bd6ea91dSdamien
47bd6ea91dSdamien #include <netinet/in.h>
48bd6ea91dSdamien #include <netinet/if_ether.h>
49bd6ea91dSdamien
50bd6ea91dSdamien #include <net80211/ieee80211_var.h>
51bd6ea91dSdamien #include <net80211/ieee80211_amrr.h>
52d2dd70acSstsp #include <net80211/ieee80211_ra.h>
53bd6ea91dSdamien #include <net80211/ieee80211_radiotap.h>
54bd6ea91dSdamien
55bd6ea91dSdamien #include <dev/ic/athnreg.h>
56bd6ea91dSdamien #include <dev/ic/athnvar.h>
57bd6ea91dSdamien
58bd6ea91dSdamien #include <dev/ic/ar9003reg.h>
59bd6ea91dSdamien #include <dev/ic/ar9380reg.h>
60bd6ea91dSdamien
61bd6ea91dSdamien int ar9380_attach(struct athn_softc *);
62bd6ea91dSdamien void ar9380_setup(struct athn_softc *);
63e7e15635Sdamien const uint8_t *ar9380_get_rom_template(struct athn_softc *, uint8_t);
64bd6ea91dSdamien void ar9380_swap_rom(struct athn_softc *);
65bd6ea91dSdamien int ar9380_set_synth(struct athn_softc *, struct ieee80211_channel *,
66bd6ea91dSdamien struct ieee80211_channel *);
67df31d9afSdamien void ar9380_get_paprd_masks(struct athn_softc *, struct ieee80211_channel *,
68df31d9afSdamien uint32_t *, uint32_t *);
69bd6ea91dSdamien void ar9380_init_from_rom(struct athn_softc *, struct ieee80211_channel *,
70bd6ea91dSdamien struct ieee80211_channel *);
714796a19fSdamien void ar9380_init_swreg(struct athn_softc *);
724796a19fSdamien int ar9485_pmu_write(struct athn_softc *, uint32_t, uint32_t);
734796a19fSdamien void ar9485_init_swreg(struct athn_softc *);
74bd6ea91dSdamien void ar9380_spur_mitigate_cck(struct athn_softc *,
75bd6ea91dSdamien struct ieee80211_channel *, struct ieee80211_channel *);
76bd6ea91dSdamien void ar9380_spur_mitigate_ofdm(struct athn_softc *,
77bd6ea91dSdamien struct ieee80211_channel *, struct ieee80211_channel *);
78bd6ea91dSdamien void ar9380_spur_mitigate(struct athn_softc *, struct ieee80211_channel *,
79bd6ea91dSdamien struct ieee80211_channel *);
80bd6ea91dSdamien void ar9380_set_txpower(struct athn_softc *, struct ieee80211_channel *,
81bd6ea91dSdamien struct ieee80211_channel *);
82bd6ea91dSdamien void ar9380_get_correction(struct athn_softc *, struct ieee80211_channel *,
83bd6ea91dSdamien int, int *, int *);
84bd6ea91dSdamien void ar9380_set_correction(struct athn_softc *, struct ieee80211_channel *);
85bd6ea91dSdamien
86bd6ea91dSdamien /* Extern functions. */
87bd6ea91dSdamien int athn_interpolate(int, int, int, int, int);
88bd6ea91dSdamien uint8_t athn_chan2fbin(struct ieee80211_channel *);
89bd6ea91dSdamien void athn_get_pier_ival(uint8_t, const uint8_t *, int, int *, int *);
90bd6ea91dSdamien int ar9003_attach(struct athn_softc *);
91bd6ea91dSdamien void ar9003_write_txpower(struct athn_softc *, int16_t power[]);
92bd6ea91dSdamien void ar9003_get_lg_tpow(struct athn_softc *, struct ieee80211_channel *,
93bd6ea91dSdamien uint8_t, const uint8_t *, const struct ar_cal_target_power_leg *,
94bd6ea91dSdamien int, uint8_t[]);
95bd6ea91dSdamien void ar9003_get_ht_tpow(struct athn_softc *, struct ieee80211_channel *,
96bd6ea91dSdamien uint8_t, const uint8_t *, const struct ar_cal_target_power_ht *,
97bd6ea91dSdamien int, uint8_t[]);
98bd6ea91dSdamien
99bd6ea91dSdamien
100bd6ea91dSdamien int
ar9380_attach(struct athn_softc * sc)101bd6ea91dSdamien ar9380_attach(struct athn_softc *sc)
102bd6ea91dSdamien {
103bd6ea91dSdamien sc->ngpiopins = 17;
104bd6ea91dSdamien sc->ops.setup = ar9380_setup;
105e7e15635Sdamien sc->ops.get_rom_template = ar9380_get_rom_template;
106bd6ea91dSdamien sc->ops.swap_rom = ar9380_swap_rom;
107bd6ea91dSdamien sc->ops.init_from_rom = ar9380_init_from_rom;
108bd6ea91dSdamien sc->ops.set_txpower = ar9380_set_txpower;
109bd6ea91dSdamien sc->ops.set_synth = ar9380_set_synth;
110bd6ea91dSdamien sc->ops.spur_mitigate = ar9380_spur_mitigate;
111df31d9afSdamien sc->ops.get_paprd_masks = ar9380_get_paprd_masks;
112bd6ea91dSdamien sc->cca_min_2g = AR9380_PHY_CCA_MIN_GOOD_VAL_2GHZ;
113bd6ea91dSdamien sc->cca_max_2g = AR9380_PHY_CCA_MAX_GOOD_VAL_2GHZ;
114bd6ea91dSdamien sc->cca_min_5g = AR9380_PHY_CCA_MIN_GOOD_VAL_5GHZ;
115bd6ea91dSdamien sc->cca_max_5g = AR9380_PHY_CCA_MAX_GOOD_VAL_5GHZ;
116c8971d2aSstsp if (AR_SREV_9485(sc)) {
117c8971d2aSstsp sc->ini = &ar9485_1_1_ini;
118c8971d2aSstsp sc->serdes = &ar9485_1_1_serdes;
119c8971d2aSstsp } else {
12079bc8a8eSdamien sc->ini = &ar9380_2_2_ini;
121328b15b2Skettenis sc->serdes = &ar9380_2_2_serdes;
122c8971d2aSstsp }
123bd6ea91dSdamien
124bd6ea91dSdamien return (ar9003_attach(sc));
125bd6ea91dSdamien }
126bd6ea91dSdamien
127bd6ea91dSdamien void
ar9380_setup(struct athn_softc * sc)128bd6ea91dSdamien ar9380_setup(struct athn_softc *sc)
129bd6ea91dSdamien {
130bd6ea91dSdamien struct ieee80211com *ic = &sc->sc_ic;
131bd6ea91dSdamien struct ar9380_eeprom *eep = sc->eep;
132bd6ea91dSdamien struct ar9380_base_eep_hdr *base = &eep->baseEepHeader;
1339a51ad34Sdamien uint8_t type;
134bd6ea91dSdamien
135bd6ea91dSdamien if (base->opFlags & AR_OPFLAGS_11A)
136bd6ea91dSdamien sc->flags |= ATHN_FLAG_11A;
137bd6ea91dSdamien if (base->opFlags & AR_OPFLAGS_11G)
138bd6ea91dSdamien sc->flags |= ATHN_FLAG_11G;
139bd6ea91dSdamien if (base->opFlags & AR_OPFLAGS_11N)
140bd6ea91dSdamien sc->flags |= ATHN_FLAG_11N;
141bd6ea91dSdamien
142bd6ea91dSdamien IEEE80211_ADDR_COPY(ic->ic_myaddr, eep->macAddr);
143bd6ea91dSdamien sc->led_pin = base->wlanLedGpio;
144bd6ea91dSdamien
145bd6ea91dSdamien /* Check if we have a hardware radio switch. */
146bd6ea91dSdamien if (base->rfSilent & AR_EEP_RFSILENT_ENABLED) {
147bd6ea91dSdamien sc->flags |= ATHN_FLAG_RFSILENT;
148bd6ea91dSdamien /* Get GPIO pin used by hardware radio switch. */
14967a3f4d7Sstsp sc->rfsilent_pin = MS(base->rfSilent,
15067a3f4d7Sstsp AR_EEP_RFSILENT_GPIO_SEL);
15167a3f4d7Sstsp /* Get polarity of hardware radio switch. */
15267a3f4d7Sstsp if (base->rfSilent & AR_EEP_RFSILENT_POLARITY)
15367a3f4d7Sstsp sc->flags |= ATHN_FLAG_RFSILENT_REVERSED;
154bd6ea91dSdamien }
155bd6ea91dSdamien
1569a51ad34Sdamien /* Set the number of HW key cache entries. */
1579a51ad34Sdamien sc->kc_entries = AR_KEYTABLE_SIZE;
158bd6ea91dSdamien
159bd6ea91dSdamien sc->txchainmask = MS(base->txrxMask, AR_EEP_TX_MASK);
160bd6ea91dSdamien sc->rxchainmask = MS(base->txrxMask, AR_EEP_RX_MASK);
161bd6ea91dSdamien
16297bf8fdcSdamien /* Fast PLL clock is always supported. */
16397bf8fdcSdamien sc->flags |= ATHN_FLAG_FAST_PLL_CLOCK;
16497bf8fdcSdamien
165df31d9afSdamien /* Enable PA predistortion if supported. */
166df31d9afSdamien if (base->featureEnable & AR_EEP_PAPRD)
167df31d9afSdamien sc->flags |= ATHN_FLAG_PAPRD;
16844176b8eSdamien /*
16944176b8eSdamien * Some 3-stream chips may exceed the PCIe power requirements,
17044176b8eSdamien * requiring to reduce the number of Tx chains in some cases.
17144176b8eSdamien */
17244176b8eSdamien if ((base->miscConfiguration & AR_EEP_CHAIN_MASK_REDUCE) &&
17344176b8eSdamien sc->txchainmask == 0x7)
17444176b8eSdamien sc->flags |= ATHN_FLAG_3TREDUCE_CHAIN;
175df31d9afSdamien
176bd6ea91dSdamien /* Select initialization values based on ROM. */
177bd6ea91dSdamien type = MS(eep->baseEepHeader.txrxgain, AR_EEP_RX_GAIN);
1784796a19fSdamien if (!AR_SREV_9485(sc)) {
17979bc8a8eSdamien if (type == AR_EEP_RX_GAIN_WO_XLNA)
18079bc8a8eSdamien sc->rx_gain = &ar9380_2_2_rx_gain_wo_xlna;
18179bc8a8eSdamien else
18279bc8a8eSdamien sc->rx_gain = &ar9380_2_2_rx_gain;
1834796a19fSdamien } else
184c8971d2aSstsp sc->rx_gain = &ar9485_1_1_rx_gain;
1857a0ab6faSdamien
186bd6ea91dSdamien /* Select initialization values based on ROM. */
187bd6ea91dSdamien type = MS(eep->baseEepHeader.txrxgain, AR_EEP_TX_GAIN);
1884796a19fSdamien if (!AR_SREV_9485(sc)) {
18979bc8a8eSdamien if (type == AR_EEP_TX_GAIN_HIGH_OB_DB)
19079bc8a8eSdamien sc->tx_gain = &ar9380_2_2_tx_gain_high_ob_db;
19179bc8a8eSdamien else if (type == AR_EEP_TX_GAIN_LOW_OB_DB)
19279bc8a8eSdamien sc->tx_gain = &ar9380_2_2_tx_gain_low_ob_db;
1934796a19fSdamien else if (type == AR_EEP_TX_GAIN_HIGH_POWER)
1944796a19fSdamien sc->tx_gain = &ar9380_2_2_tx_gain_high_power;
19579bc8a8eSdamien else
19679bc8a8eSdamien sc->tx_gain = &ar9380_2_2_tx_gain;
1974796a19fSdamien } else
198c8971d2aSstsp sc->tx_gain = &ar9485_1_1_tx_gain;
19979bc8a8eSdamien }
200bd6ea91dSdamien
201e7e15635Sdamien const uint8_t *
ar9380_get_rom_template(struct athn_softc * sc,uint8_t ref)202e7e15635Sdamien ar9380_get_rom_template(struct athn_softc *sc, uint8_t ref)
203e7e15635Sdamien {
204e7e15635Sdamien int i;
205e7e15635Sdamien
206e7e15635Sdamien /* Retrieve template ROM image for given reference. */
207e7e15635Sdamien for (i = 0; i < nitems(ar9380_rom_templates); i++)
208e7e15635Sdamien if (ar9380_rom_templates[i][1] == ref)
209e7e15635Sdamien return (ar9380_rom_templates[i]);
210e7e15635Sdamien return (NULL);
211e7e15635Sdamien }
212e7e15635Sdamien
213bd6ea91dSdamien void
ar9380_swap_rom(struct athn_softc * sc)214bd6ea91dSdamien ar9380_swap_rom(struct athn_softc *sc)
215bd6ea91dSdamien {
216bd6ea91dSdamien #if BYTE_ORDER == BIG_ENDIAN
217bd6ea91dSdamien struct ar9380_eeprom *eep = sc->eep;
218bd6ea91dSdamien struct ar9380_base_eep_hdr *base = &eep->baseEepHeader;
219bd6ea91dSdamien struct ar9380_modal_eep_header *modal;
220bd6ea91dSdamien int i;
221bd6ea91dSdamien
222bd6ea91dSdamien base->regDmn[0] = swap16(base->regDmn[0]);
223bd6ea91dSdamien base->regDmn[1] = swap16(base->regDmn[1]);
224bd6ea91dSdamien base->swreg = swap32(base->swreg);
225bd6ea91dSdamien
226bd6ea91dSdamien modal = &eep->modalHeader2G;
227bd6ea91dSdamien modal->antCtrlCommon = swap32(modal->antCtrlCommon);
228bd6ea91dSdamien modal->antCtrlCommon2 = swap32(modal->antCtrlCommon2);
229df31d9afSdamien modal->papdRateMaskHt20 = swap32(modal->papdRateMaskHt20);
230df31d9afSdamien modal->papdRateMaskHt40 = swap32(modal->papdRateMaskHt40);
231bd6ea91dSdamien for (i = 0; i < AR9380_MAX_CHAINS; i++)
232bd6ea91dSdamien modal->antCtrlChain[i] = swap16(modal->antCtrlChain[i]);
233bd6ea91dSdamien
234bd6ea91dSdamien modal = &eep->modalHeader5G;
235bd6ea91dSdamien modal->antCtrlCommon = swap32(modal->antCtrlCommon);
236bd6ea91dSdamien modal->antCtrlCommon2 = swap32(modal->antCtrlCommon2);
237df31d9afSdamien modal->papdRateMaskHt20 = swap32(modal->papdRateMaskHt20);
238df31d9afSdamien modal->papdRateMaskHt40 = swap32(modal->papdRateMaskHt40);
239bd6ea91dSdamien for (i = 0; i < AR9380_MAX_CHAINS; i++)
240bd6ea91dSdamien modal->antCtrlChain[i] = swap16(modal->antCtrlChain[i]);
241bd6ea91dSdamien #endif
242bd6ea91dSdamien }
243bd6ea91dSdamien
244df31d9afSdamien void
ar9380_get_paprd_masks(struct athn_softc * sc,struct ieee80211_channel * c,uint32_t * ht20mask,uint32_t * ht40mask)245df31d9afSdamien ar9380_get_paprd_masks(struct athn_softc *sc, struct ieee80211_channel *c,
246df31d9afSdamien uint32_t *ht20mask, uint32_t *ht40mask)
247df31d9afSdamien {
248df31d9afSdamien const struct ar9380_eeprom *eep = sc->eep;
249df31d9afSdamien const struct ar9380_modal_eep_header *modal;
250df31d9afSdamien
251df31d9afSdamien if (IEEE80211_IS_CHAN_2GHZ(c))
252df31d9afSdamien modal = &eep->modalHeader2G;
253df31d9afSdamien else
254df31d9afSdamien modal = &eep->modalHeader5G;
255df31d9afSdamien *ht20mask = modal->papdRateMaskHt20;
256df31d9afSdamien *ht40mask = modal->papdRateMaskHt40;
257df31d9afSdamien }
258df31d9afSdamien
259bd6ea91dSdamien int
ar9380_set_synth(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)260bd6ea91dSdamien ar9380_set_synth(struct athn_softc *sc, struct ieee80211_channel *c,
261bd6ea91dSdamien struct ieee80211_channel *extc)
262bd6ea91dSdamien {
263bd6ea91dSdamien uint32_t freq = c->ic_freq;
264bd6ea91dSdamien uint32_t chansel, phy;
265bd6ea91dSdamien
266bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c)) {
2674796a19fSdamien if (AR_SREV_9485(sc))
2684796a19fSdamien chansel = ((freq << 16) - 215) / 15;
2694796a19fSdamien else
270bd6ea91dSdamien chansel = (freq << 16) / 15;
271bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SYNTH_CONTROL, AR9380_BMODE);
272bd6ea91dSdamien } else {
273bd6ea91dSdamien chansel = (freq << 15) / 15;
274bd6ea91dSdamien chansel >>= 1;
275bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SYNTH_CONTROL, 0);
276bd6ea91dSdamien }
277bd6ea91dSdamien
278bd6ea91dSdamien /* Enable Long Shift Select for synthesizer. */
279bd6ea91dSdamien AR_SETBITS(sc, AR_PHY_65NM_CH0_SYNTH4,
280bd6ea91dSdamien AR_PHY_SYNTH4_LONG_SHIFT_SELECT);
281c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
282bd6ea91dSdamien
283bd6ea91dSdamien /* Program synthesizer. */
284bd6ea91dSdamien phy = (chansel << 2) | AR9380_FRACMODE;
285bd6ea91dSdamien DPRINTFN(4, ("AR_PHY_65NM_CH0_SYNTH7=0x%08x\n", phy));
286bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_SYNTH7, phy);
287c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
288bd6ea91dSdamien /* Toggle Load Synth Channel bit. */
289bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_SYNTH7, phy | AR9380_LOAD_SYNTH);
290c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
291bd6ea91dSdamien return (0);
292bd6ea91dSdamien }
293bd6ea91dSdamien
294bd6ea91dSdamien void
ar9380_init_from_rom(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)295bd6ea91dSdamien ar9380_init_from_rom(struct athn_softc *sc, struct ieee80211_channel *c,
296bd6ea91dSdamien struct ieee80211_channel *extc)
297bd6ea91dSdamien {
298bd6ea91dSdamien const struct ar9380_eeprom *eep = sc->eep;
299bd6ea91dSdamien const struct ar9380_modal_eep_header *modal;
3004796a19fSdamien uint8_t db, margin, ant_div_ctrl;
301bd6ea91dSdamien uint32_t reg;
3024796a19fSdamien int i, maxchains;
303bd6ea91dSdamien
304bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c))
305bd6ea91dSdamien modal = &eep->modalHeader2G;
306bd6ea91dSdamien else
307bd6ea91dSdamien modal = &eep->modalHeader5G;
308bd6ea91dSdamien
309bd6ea91dSdamien /* Apply XPA bias level. */
3104796a19fSdamien if (AR_SREV_9485(sc)) {
3114796a19fSdamien reg = AR_READ(sc, AR9485_PHY_65NM_CH0_TOP2);
3124796a19fSdamien reg = RW(reg, AR9485_PHY_65NM_CH0_TOP2_XPABIASLVL,
3134796a19fSdamien modal->xpaBiasLvl);
3144796a19fSdamien AR_WRITE(sc, AR9485_PHY_65NM_CH0_TOP2, reg);
3154796a19fSdamien } else {
316bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_65NM_CH0_TOP);
317bd6ea91dSdamien reg = RW(reg, AR_PHY_65NM_CH0_TOP_XPABIASLVL,
318e7e15635Sdamien modal->xpaBiasLvl & 0x3);
319bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_TOP, reg);
320bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_65NM_CH0_THERM);
321e7e15635Sdamien reg = RW(reg, AR_PHY_65NM_CH0_THERM_XPABIASLVL_MSB,
322e7e15635Sdamien modal->xpaBiasLvl >> 2);
323e7e15635Sdamien reg |= AR_PHY_65NM_CH0_THERM_XPASHORT2GND;
324bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_THERM, reg);
3254796a19fSdamien }
326bd6ea91dSdamien
327bd6ea91dSdamien /* Apply antenna control. */
328bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SWITCH_COM);
329bd6ea91dSdamien reg = RW(reg, AR_SWITCH_TABLE_COM_ALL, modal->antCtrlCommon);
330bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SWITCH_COM, reg);
331bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SWITCH_COM_2);
332bd6ea91dSdamien reg = RW(reg, AR_SWITCH_TABLE_COM_2_ALL, modal->antCtrlCommon2);
333bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SWITCH_COM_2, reg);
334bd6ea91dSdamien
3354796a19fSdamien maxchains = AR_SREV_9485(sc) ? 1 : AR9380_MAX_CHAINS;
3364796a19fSdamien for (i = 0; i < maxchains; i++) {
337bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SWITCH_CHAIN(i));
338bd6ea91dSdamien reg = RW(reg, AR_SWITCH_TABLE_ALL, modal->antCtrlChain[i]);
339bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SWITCH_CHAIN(i), reg);
340bd6ea91dSdamien }
341bd6ea91dSdamien
3424796a19fSdamien if (AR_SREV_9485(sc)) {
3434796a19fSdamien ant_div_ctrl = eep->base_ext1.ant_div_control;
3444796a19fSdamien reg = AR_READ(sc, AR_PHY_MC_GAIN_CTRL);
3454796a19fSdamien reg = RW(reg, AR_PHY_MC_GAIN_CTRL_ANT_DIV_CTRL_ALL,
3464796a19fSdamien MS(ant_div_ctrl, AR_EEP_ANT_DIV_CTRL_ALL));
3474796a19fSdamien if (ant_div_ctrl & AR_EEP_ANT_DIV_CTRL_ANT_DIV)
3484796a19fSdamien reg |= AR_PHY_MC_GAIN_CTRL_ENABLE_ANT_DIV;
3494796a19fSdamien else
3504796a19fSdamien reg &= ~AR_PHY_MC_GAIN_CTRL_ENABLE_ANT_DIV;
3514796a19fSdamien AR_WRITE(sc, AR_PHY_MC_GAIN_CTRL, reg);
3524796a19fSdamien reg = AR_READ(sc, AR_PHY_CCK_DETECT);
3534796a19fSdamien if (ant_div_ctrl & AR_EEP_ANT_DIV_CTRL_FAST_DIV)
3544796a19fSdamien reg |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3554796a19fSdamien else
3564796a19fSdamien reg &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3574796a19fSdamien AR_WRITE(sc, AR_PHY_CCK_DETECT, reg);
3584796a19fSdamien }
3594796a19fSdamien
360bd6ea91dSdamien if (eep->baseEepHeader.miscConfiguration & AR_EEP_DRIVE_STRENGTH) {
361bd6ea91dSdamien /* Apply drive strength. */
362bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_65NM_CH0_BIAS1);
3634796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_0, 5);
3644796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_1, 5);
3654796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_2, 5);
3664796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_3, 5);
3674796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_4, 5);
3684796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_5, 5);
369bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_BIAS1, reg);
370bd6ea91dSdamien
371bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_65NM_CH0_BIAS2);
3724796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_0, 5);
3734796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_1, 5);
3744796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_2, 5);
3754796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_3, 5);
3764796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_4, 5);
3774796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_5, 5);
3784796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_6, 5);
3794796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_7, 5);
3804796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS2_8, 5);
381bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_BIAS2, reg);
382bd6ea91dSdamien
383bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_65NM_CH0_BIAS4);
3844796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS4_0, 5);
3854796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS4_1, 5);
3864796a19fSdamien reg = RW(reg, AR_PHY_65NM_CH0_BIAS4_2, 5);
387bd6ea91dSdamien AR_WRITE(sc, AR_PHY_65NM_CH0_BIAS4, reg);
388bd6ea91dSdamien }
389bd6ea91dSdamien
390e7e15635Sdamien /* Apply attenuation settings. */
3914796a19fSdamien maxchains = AR_SREV_9485(sc) ? 1 : AR9380_MAX_CHAINS;
3924796a19fSdamien for (i = 0; i < maxchains; i++) {
393e7e15635Sdamien if (IEEE80211_IS_CHAN_5GHZ(c) &&
394e7e15635Sdamien eep->base_ext2.xatten1DBLow[i] != 0) {
395e7e15635Sdamien if (c->ic_freq <= 5500) {
396e7e15635Sdamien db = athn_interpolate(c->ic_freq,
397e7e15635Sdamien 5180, eep->base_ext2.xatten1DBLow[i],
398e7e15635Sdamien 5500, modal->xatten1DB[i]);
399e7e15635Sdamien } else {
400e7e15635Sdamien db = athn_interpolate(c->ic_freq,
401e7e15635Sdamien 5500, modal->xatten1DB[i],
402e7e15635Sdamien 5785, eep->base_ext2.xatten1DBHigh[i]);
403e7e15635Sdamien }
404e7e15635Sdamien } else
405e7e15635Sdamien db = modal->xatten1DB[i];
406e7e15635Sdamien if (IEEE80211_IS_CHAN_5GHZ(c) &&
407e7e15635Sdamien eep->base_ext2.xatten1MarginLow[i] != 0) {
408e7e15635Sdamien if (c->ic_freq <= 5500) {
409e7e15635Sdamien margin = athn_interpolate(c->ic_freq,
410e7e15635Sdamien 5180, eep->base_ext2.xatten1MarginLow[i],
411e7e15635Sdamien 5500, modal->xatten1Margin[i]);
412e7e15635Sdamien } else {
413e7e15635Sdamien margin = athn_interpolate(c->ic_freq,
414e7e15635Sdamien 5500, modal->xatten1Margin[i],
415e7e15635Sdamien 5785, eep->base_ext2.xatten1MarginHigh[i]);
416e7e15635Sdamien }
417e7e15635Sdamien } else
418e7e15635Sdamien margin = modal->xatten1Margin[i];
419e7e15635Sdamien reg = AR_READ(sc, AR_PHY_EXT_ATTEN_CTL(i));
420e7e15635Sdamien reg = RW(reg, AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, db);
421e7e15635Sdamien reg = RW(reg, AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN, margin);
422e7e15635Sdamien AR_WRITE(sc, AR_PHY_EXT_ATTEN_CTL(i), reg);
423e7e15635Sdamien }
424e7e15635Sdamien
4254796a19fSdamien /* Initialize switching regulator. */
4264796a19fSdamien if (AR_SREV_9485(sc))
4274796a19fSdamien ar9485_init_swreg(sc);
4284796a19fSdamien else
42922eca84dSjsg ar9380_init_swreg(sc);
4304796a19fSdamien
4314796a19fSdamien /* Apply tuning capabilities. */
4324796a19fSdamien if (AR_SREV_9485(sc) &&
4334796a19fSdamien (eep->baseEepHeader.featureEnable & AR_EEP_TUNING_CAPS)) {
4344796a19fSdamien reg = AR_READ(sc, AR9485_PHY_CH0_XTAL);
4354796a19fSdamien reg = RW(reg, AR9485_PHY_CH0_XTAL_CAPINDAC,
4364796a19fSdamien eep->baseEepHeader.params_for_tuning_caps[0]);
4374796a19fSdamien reg = RW(reg, AR9485_PHY_CH0_XTAL_CAPOUTDAC,
4384796a19fSdamien eep->baseEepHeader.params_for_tuning_caps[0]);
4394796a19fSdamien AR_WRITE(sc, AR9485_PHY_CH0_XTAL, reg);
4404796a19fSdamien }
4414796a19fSdamien AR_WRITE_BARRIER(sc);
4424796a19fSdamien }
4434796a19fSdamien
4444796a19fSdamien void
ar9380_init_swreg(struct athn_softc * sc)4454796a19fSdamien ar9380_init_swreg(struct athn_softc *sc)
4464796a19fSdamien {
4474796a19fSdamien const struct ar9380_eeprom *eep = sc->eep;
4484796a19fSdamien
449bd6ea91dSdamien if (eep->baseEepHeader.featureEnable & AR_EEP_INTERNAL_REGULATOR) {
450bd6ea91dSdamien /* Internal regulator is ON. */
451bd6ea91dSdamien AR_CLRBITS(sc, AR_RTC_REG_CONTROL1,
452bd6ea91dSdamien AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
453bd6ea91dSdamien AR_WRITE(sc, AR_RTC_REG_CONTROL0, eep->baseEepHeader.swreg);
454bd6ea91dSdamien AR_SETBITS(sc, AR_RTC_REG_CONTROL1,
455bd6ea91dSdamien AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
456bd6ea91dSdamien } else
457bd6ea91dSdamien AR_SETBITS(sc, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_SWREG_PRD);
458c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
459bd6ea91dSdamien }
460bd6ea91dSdamien
4614796a19fSdamien int
ar9485_pmu_write(struct athn_softc * sc,uint32_t addr,uint32_t val)4624796a19fSdamien ar9485_pmu_write(struct athn_softc *sc, uint32_t addr, uint32_t val)
4634796a19fSdamien {
4644796a19fSdamien int ntries;
4654796a19fSdamien
4664796a19fSdamien AR_WRITE(sc, addr, val);
4674796a19fSdamien /* Wait for write to complete. */
4684796a19fSdamien for (ntries = 0; ntries < 100; ntries++) {
4694796a19fSdamien if (AR_READ(sc, addr) == val)
4704796a19fSdamien return (0);
4714796a19fSdamien AR_WRITE(sc, addr, val); /* Insist. */
4724796a19fSdamien AR_WRITE_BARRIER(sc);
4734796a19fSdamien DELAY(10);
4744796a19fSdamien }
4754796a19fSdamien return (ETIMEDOUT);
4764796a19fSdamien }
4774796a19fSdamien
478c24760dcSdamien #define ar9486_pmu_read AR_READ
479c24760dcSdamien
4804796a19fSdamien void
ar9485_init_swreg(struct athn_softc * sc)4814796a19fSdamien ar9485_init_swreg(struct athn_softc *sc)
4824796a19fSdamien {
4834796a19fSdamien const struct ar9380_eeprom *eep = sc->eep;
4844796a19fSdamien uint32_t reg;
4854796a19fSdamien
4864796a19fSdamien ar9485_pmu_write(sc, AR_PHY_PMU2,
487c24760dcSdamien ar9486_pmu_read(sc, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM);
4884796a19fSdamien
4894796a19fSdamien if (eep->baseEepHeader.featureEnable & AR_EEP_INTERNAL_REGULATOR) {
4904796a19fSdamien ar9485_pmu_write(sc, AR_PHY_PMU1, 0x131dc17a);
4914796a19fSdamien
492c24760dcSdamien reg = ar9486_pmu_read(sc, AR_PHY_PMU2);
4934796a19fSdamien reg = (reg & ~0xffc00000) | 0x10000000;
4944796a19fSdamien ar9485_pmu_write(sc, AR_PHY_PMU2, reg);
4954796a19fSdamien } else {
4964796a19fSdamien ar9485_pmu_write(sc, AR_PHY_PMU1,
4971d016edfSdamien ar9486_pmu_read(sc, AR_PHY_PMU1) | AR_PHY_PMU1_PWD);
4984796a19fSdamien }
4994796a19fSdamien
5004796a19fSdamien ar9485_pmu_write(sc, AR_PHY_PMU2,
501c24760dcSdamien ar9486_pmu_read(sc, AR_PHY_PMU2) | AR_PHY_PMU2_PGM);
5024796a19fSdamien }
5034796a19fSdamien
504bd6ea91dSdamien void
ar9380_spur_mitigate_cck(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)505bd6ea91dSdamien ar9380_spur_mitigate_cck(struct athn_softc *sc, struct ieee80211_channel *c,
506bd6ea91dSdamien struct ieee80211_channel *extc)
507bd6ea91dSdamien {
508bd6ea91dSdamien /* NB: It is safe to call this function for 5GHz channels. */
509bd6ea91dSdamien static const int16_t freqs[] = { 2420, 2440, 2464, 2480 };
510bd6ea91dSdamien int i, spur, freq;
511bd6ea91dSdamien uint32_t reg;
512bd6ea91dSdamien
513bd6ea91dSdamien for (i = 0; i < nitems(freqs); i++) {
514bd6ea91dSdamien spur = freqs[i] - c->ic_freq;
515bd6ea91dSdamien if (abs(spur) < 10) /* +/- 10MHz range. */
516bd6ea91dSdamien break;
517bd6ea91dSdamien }
518bd6ea91dSdamien if (i == nitems(freqs)) {
519bd6ea91dSdamien /* Disable CCK spur mitigation. */
520bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_AGC_CONTROL);
521bd6ea91dSdamien reg = RW(reg, AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
522bd6ea91dSdamien AR_WRITE(sc, AR_PHY_AGC_CONTROL, reg);
523bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_CCK_SPUR_MIT);
524bd6ea91dSdamien reg = RW(reg, AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0);
525bd6ea91dSdamien reg &= ~AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT;
526bd6ea91dSdamien AR_WRITE(sc, AR_PHY_CCK_SPUR_MIT, reg);
527c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
528bd6ea91dSdamien return;
529bd6ea91dSdamien }
530bd6ea91dSdamien freq = (spur * 524288) / 11;
531bd6ea91dSdamien
532bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_AGC_CONTROL);
533bd6ea91dSdamien reg = RW(reg, AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
534bd6ea91dSdamien AR_WRITE(sc, AR_PHY_AGC_CONTROL, reg);
535bd6ea91dSdamien
536bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_CCK_SPUR_MIT);
537bd6ea91dSdamien reg = RW(reg, AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, freq);
538bd6ea91dSdamien reg = RW(reg, AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
539bd6ea91dSdamien reg = RW(reg, AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE, 0x2);
540bd6ea91dSdamien reg |= AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT;
541bd6ea91dSdamien AR_WRITE(sc, AR_PHY_CCK_SPUR_MIT, reg);
542c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
543bd6ea91dSdamien }
544bd6ea91dSdamien
545bd6ea91dSdamien void
ar9380_spur_mitigate_ofdm(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)546bd6ea91dSdamien ar9380_spur_mitigate_ofdm(struct athn_softc *sc, struct ieee80211_channel *c,
547bd6ea91dSdamien struct ieee80211_channel *extc)
548bd6ea91dSdamien {
5490329e7f1Smiod const struct ar9380_eeprom *eep = sc->eep;
550bd6ea91dSdamien const uint8_t *spurchans;
551bd6ea91dSdamien uint32_t reg;
552bd6ea91dSdamien int idx, spur_delta_phase, spur_off, range, i;
553bd6ea91dSdamien int freq, spur, spur_freq_sd, spur_subchannel_sd;
554bd6ea91dSdamien
555bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c))
556bd6ea91dSdamien spurchans = eep->modalHeader2G.spurChans;
557bd6ea91dSdamien else
558bd6ea91dSdamien spurchans = eep->modalHeader5G.spurChans;
559bd6ea91dSdamien if (spurchans[0] == 0)
560bd6ea91dSdamien return;
561bd6ea91dSdamien
562bd6ea91dSdamien /* Disable OFDM spur mitigation. */
563bd6ea91dSdamien AR_CLRBITS(sc, AR_PHY_TIMING4, AR_PHY_TIMING4_ENABLE_SPUR_FILTER);
564bd6ea91dSdamien
565bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TIMING11);
566bd6ea91dSdamien reg = RW(reg, AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
567bd6ea91dSdamien reg = RW(reg, AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
568bd6ea91dSdamien reg &= ~AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC;
569bd6ea91dSdamien reg &= ~AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR;
570bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TIMING11, reg);
571bd6ea91dSdamien
572bd6ea91dSdamien AR_CLRBITS(sc, AR_PHY_SFCORR_EXT,
573bd6ea91dSdamien AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD);
574bd6ea91dSdamien
575bd6ea91dSdamien AR_CLRBITS(sc, AR_PHY_TIMING4, AR_PHY_TIMING4_ENABLE_SPUR_RSSI);
576bd6ea91dSdamien
577bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SPUR_REG);
578bd6ea91dSdamien reg = RW(reg, AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
579bd6ea91dSdamien reg &= ~AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI;
580bd6ea91dSdamien reg &= ~AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT;
581bd6ea91dSdamien reg &= ~AR_PHY_SPUR_REG_ENABLE_MASK_PPM;
582bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SPUR_REG, reg);
583c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
584bd6ea91dSdamien
585bd6ea91dSdamien freq = c->ic_freq;
586bd6ea91dSdamien if (extc != NULL) {
587bd6ea91dSdamien range = 19; /* +/- 19MHz range. */
588bd6ea91dSdamien if (AR_READ(sc, AR_PHY_GEN_CTRL) & AR_PHY_GC_DYN2040_PRI_CH)
589bd6ea91dSdamien freq += 10;
590bd6ea91dSdamien else
591bd6ea91dSdamien freq -= 10;
592bd6ea91dSdamien } else
593bd6ea91dSdamien range = 10; /* +/- 10MHz range. */
594bd6ea91dSdamien for (i = 0; i < AR9380_EEPROM_MODAL_SPURS; i++) {
595bd6ea91dSdamien spur = spurchans[i];
596bd6ea91dSdamien if (spur == 0)
597bd6ea91dSdamien return;
598bd6ea91dSdamien /* Convert to frequency. */
599bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c))
600bd6ea91dSdamien spur = 2300 + spur;
601bd6ea91dSdamien else
602bd6ea91dSdamien spur = 4900 + (spur * 5);
603bd6ea91dSdamien spur -= freq;
604bd6ea91dSdamien if (abs(spur) < range)
605bd6ea91dSdamien break;
606bd6ea91dSdamien }
607bd6ea91dSdamien if (i == AR9380_EEPROM_MODAL_SPURS)
608bd6ea91dSdamien return;
609bd6ea91dSdamien
610bd6ea91dSdamien /* Enable OFDM spur mitigation. */
611bd6ea91dSdamien if (extc != NULL) {
612bd6ea91dSdamien spur_delta_phase = (spur * 131072) / 5;
613bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_GEN_CTRL);
614bd6ea91dSdamien if (spur < 0) {
615bd6ea91dSdamien spur_subchannel_sd =
616bd6ea91dSdamien (reg & AR_PHY_GC_DYN2040_PRI_CH) == 0;
617bd6ea91dSdamien spur_off = spur + 10;
618bd6ea91dSdamien } else {
619bd6ea91dSdamien spur_subchannel_sd =
620bd6ea91dSdamien (reg & AR_PHY_GC_DYN2040_PRI_CH) != 0;
621bd6ea91dSdamien spur_off = spur - 10;
622bd6ea91dSdamien }
6235e32cd22Sstsp } else {
624bd6ea91dSdamien spur_delta_phase = (spur * 262144) / 5;
625bd6ea91dSdamien spur_subchannel_sd = 0;
626bd6ea91dSdamien spur_off = spur;
627bd6ea91dSdamien }
628bd6ea91dSdamien spur_freq_sd = (spur_off * 512) / 11;
629bd6ea91dSdamien
630bd6ea91dSdamien AR_SETBITS(sc, AR_PHY_TIMING4, AR_PHY_TIMING4_ENABLE_SPUR_FILTER);
631bd6ea91dSdamien
632bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TIMING11);
633bd6ea91dSdamien reg = RW(reg, AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
634bd6ea91dSdamien reg = RW(reg, AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
635bd6ea91dSdamien reg |= AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC;
636bd6ea91dSdamien reg |= AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR;
637bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TIMING11, reg);
638bd6ea91dSdamien
639bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SFCORR_EXT);
640bd6ea91dSdamien if (spur_subchannel_sd)
641bd6ea91dSdamien reg |= AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD;
642bd6ea91dSdamien else
643bd6ea91dSdamien reg &= ~AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD;
644bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SFCORR_EXT, reg);
645bd6ea91dSdamien
646bd6ea91dSdamien AR_SETBITS(sc, AR_PHY_TIMING4, AR_PHY_TIMING4_ENABLE_SPUR_RSSI);
647bd6ea91dSdamien
648bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SPUR_REG);
649bd6ea91dSdamien reg = RW(reg, AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
650bd6ea91dSdamien reg = RW(reg, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
651bd6ea91dSdamien reg |= AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI;
652bd6ea91dSdamien if (AR_READ(sc, AR_PHY_MODE) & AR_PHY_MODE_DYNAMIC)
653bd6ea91dSdamien reg |= AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT;
654bd6ea91dSdamien reg |= AR_PHY_SPUR_REG_ENABLE_MASK_PPM;
655bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SPUR_REG, reg);
656bd6ea91dSdamien
657bd6ea91dSdamien idx = (spur * 16) / 5;
658bd6ea91dSdamien if (idx < 0)
659bd6ea91dSdamien idx--;
660bd6ea91dSdamien
661bd6ea91dSdamien /* Write pilot mask. */
662bd6ea91dSdamien AR_SETBITS(sc, AR_PHY_TIMING4,
663bd6ea91dSdamien AR_PHY_TIMING4_ENABLE_PILOT_MASK |
664bd6ea91dSdamien AR_PHY_TIMING4_ENABLE_CHAN_MASK);
665bd6ea91dSdamien
666bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_PILOT_SPUR_MASK);
667bd6ea91dSdamien reg = RW(reg, AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, idx);
668bd6ea91dSdamien reg = RW(reg, AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0x0c);
669bd6ea91dSdamien AR_WRITE(sc, AR_PHY_PILOT_SPUR_MASK, reg);
670bd6ea91dSdamien
671bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_SPUR_MASK_A);
672bd6ea91dSdamien reg = RW(reg, AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, idx);
673bd6ea91dSdamien reg = RW(reg, AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
674bd6ea91dSdamien AR_WRITE(sc, AR_PHY_SPUR_MASK_A, reg);
675bd6ea91dSdamien
676bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_CHAN_SPUR_MASK);
677bd6ea91dSdamien reg = RW(reg, AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, idx);
678bd6ea91dSdamien reg = RW(reg, AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0x0c);
679bd6ea91dSdamien AR_WRITE(sc, AR_PHY_CHAN_SPUR_MASK, reg);
680c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
681bd6ea91dSdamien }
682bd6ea91dSdamien
683bd6ea91dSdamien void
ar9380_spur_mitigate(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)684bd6ea91dSdamien ar9380_spur_mitigate(struct athn_softc *sc, struct ieee80211_channel *c,
685bd6ea91dSdamien struct ieee80211_channel *extc)
686bd6ea91dSdamien {
687bd6ea91dSdamien /* NB: We call spur_mitigate_cck for 5GHz too, just to disable it. */
688bd6ea91dSdamien ar9380_spur_mitigate_cck(sc, c, extc);
689bd6ea91dSdamien ar9380_spur_mitigate_ofdm(sc, c, extc);
690bd6ea91dSdamien }
691bd6ea91dSdamien
692bd6ea91dSdamien void
ar9380_set_txpower(struct athn_softc * sc,struct ieee80211_channel * c,struct ieee80211_channel * extc)693bd6ea91dSdamien ar9380_set_txpower(struct athn_softc *sc, struct ieee80211_channel *c,
694bd6ea91dSdamien struct ieee80211_channel *extc)
695bd6ea91dSdamien {
696bd6ea91dSdamien const struct ar9380_eeprom *eep = sc->eep;
697bd6ea91dSdamien uint8_t tpow_cck[4], tpow_ofdm[4];
698bd6ea91dSdamien uint8_t tpow_ht20[14], tpow_ht40[14];
699bd6ea91dSdamien int16_t power[ATHN_POWER_COUNT];
700bd6ea91dSdamien
701bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c)) {
702bd6ea91dSdamien /* Get CCK target powers. */
703bd6ea91dSdamien ar9003_get_lg_tpow(sc, c, AR_CTL_11B,
704bd6ea91dSdamien eep->calTargetFbinCck, eep->calTargetPowerCck,
705bd6ea91dSdamien AR9380_NUM_2G_CCK_TARGET_POWERS, tpow_cck);
706bd6ea91dSdamien
707bd6ea91dSdamien /* Get OFDM target powers. */
708bd6ea91dSdamien ar9003_get_lg_tpow(sc, c, AR_CTL_11G,
709bd6ea91dSdamien eep->calTargetFbin2G, eep->calTargetPower2G,
710bd6ea91dSdamien AR9380_NUM_2G_20_TARGET_POWERS, tpow_ofdm);
711bd6ea91dSdamien
712bd6ea91dSdamien /* Get HT-20 target powers. */
713bd6ea91dSdamien ar9003_get_ht_tpow(sc, c, AR_CTL_2GHT20,
714bd6ea91dSdamien eep->calTargetFbin2GHT20, eep->calTargetPower2GHT20,
715bd6ea91dSdamien AR9380_NUM_2G_20_TARGET_POWERS, tpow_ht20);
716bd6ea91dSdamien
717bd6ea91dSdamien if (extc != NULL) {
718bd6ea91dSdamien /* Get HT-40 target powers. */
719bd6ea91dSdamien ar9003_get_ht_tpow(sc, c, AR_CTL_2GHT40,
720bd6ea91dSdamien eep->calTargetFbin2GHT40,
721bd6ea91dSdamien eep->calTargetPower2GHT40,
722bd6ea91dSdamien AR9380_NUM_2G_40_TARGET_POWERS, tpow_ht40);
723bd6ea91dSdamien }
724bd6ea91dSdamien } else {
725bd6ea91dSdamien /* Get OFDM target powers. */
726bd6ea91dSdamien ar9003_get_lg_tpow(sc, c, AR_CTL_11A,
7279a51ad34Sdamien eep->calTargetFbin5G, eep->calTargetPower5G,
728bd6ea91dSdamien AR9380_NUM_5G_20_TARGET_POWERS, tpow_ofdm);
729bd6ea91dSdamien
730bd6ea91dSdamien /* Get HT-20 target powers. */
731bd6ea91dSdamien ar9003_get_ht_tpow(sc, c, AR_CTL_5GHT20,
732bd6ea91dSdamien eep->calTargetFbin5GHT20, eep->calTargetPower5GHT20,
733bd6ea91dSdamien AR9380_NUM_5G_20_TARGET_POWERS, tpow_ht20);
734bd6ea91dSdamien
735bd6ea91dSdamien if (extc != NULL) {
736bd6ea91dSdamien /* Get HT-40 target powers. */
737bd6ea91dSdamien ar9003_get_ht_tpow(sc, c, AR_CTL_5GHT40,
738bd6ea91dSdamien eep->calTargetFbin5GHT40,
739bd6ea91dSdamien eep->calTargetPower5GHT40,
740bd6ea91dSdamien AR9380_NUM_5G_40_TARGET_POWERS, tpow_ht40);
741bd6ea91dSdamien }
742bd6ea91dSdamien }
743bd6ea91dSdamien
744bd6ea91dSdamien memset(power, 0, sizeof(power));
745*4b1a56afSjsg /* Shuffle target powers across transmit rates. */
746bd6ea91dSdamien power[ATHN_POWER_OFDM6 ] =
747bd6ea91dSdamien power[ATHN_POWER_OFDM9 ] =
748bd6ea91dSdamien power[ATHN_POWER_OFDM12] =
749bd6ea91dSdamien power[ATHN_POWER_OFDM18] =
750bd6ea91dSdamien power[ATHN_POWER_OFDM24] = tpow_ofdm[0];
751bd6ea91dSdamien power[ATHN_POWER_OFDM36] = tpow_ofdm[1];
752bd6ea91dSdamien power[ATHN_POWER_OFDM48] = tpow_ofdm[2];
753bd6ea91dSdamien power[ATHN_POWER_OFDM54] = tpow_ofdm[3];
754bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c)) {
755bd6ea91dSdamien power[ATHN_POWER_CCK1_LP ] =
756bd6ea91dSdamien power[ATHN_POWER_CCK2_LP ] =
757bd6ea91dSdamien power[ATHN_POWER_CCK2_SP ] =
758bd6ea91dSdamien power[ATHN_POWER_CCK55_LP] = tpow_cck[0];
759bd6ea91dSdamien power[ATHN_POWER_CCK55_SP] = tpow_cck[1];
760bd6ea91dSdamien power[ATHN_POWER_CCK11_LP] = tpow_cck[2];
761bd6ea91dSdamien power[ATHN_POWER_CCK11_SP] = tpow_cck[3];
762bd6ea91dSdamien }
763bd6ea91dSdamien /* Next entry covers MCS0, MCS8 and MCS16. */
764bd6ea91dSdamien power[ATHN_POWER_HT20( 0)] = tpow_ht20[ 0];
765bd6ea91dSdamien /* Next entry covers MCS1-3, MCS9-11 and MCS17-19. */
766bd6ea91dSdamien power[ATHN_POWER_HT20( 1)] = tpow_ht20[ 1];
767bd6ea91dSdamien power[ATHN_POWER_HT20( 4)] = tpow_ht20[ 2];
768bd6ea91dSdamien power[ATHN_POWER_HT20( 5)] = tpow_ht20[ 3];
769bd6ea91dSdamien power[ATHN_POWER_HT20( 6)] = tpow_ht20[ 4];
770bd6ea91dSdamien power[ATHN_POWER_HT20( 7)] = tpow_ht20[ 5];
771bd6ea91dSdamien power[ATHN_POWER_HT20(12)] = tpow_ht20[ 6];
772bd6ea91dSdamien power[ATHN_POWER_HT20(13)] = tpow_ht20[ 7];
773bd6ea91dSdamien power[ATHN_POWER_HT20(14)] = tpow_ht20[ 8];
774bd6ea91dSdamien power[ATHN_POWER_HT20(15)] = tpow_ht20[ 9];
775bd6ea91dSdamien power[ATHN_POWER_HT20(20)] = tpow_ht20[10];
776bd6ea91dSdamien power[ATHN_POWER_HT20(21)] = tpow_ht20[11];
777bd6ea91dSdamien power[ATHN_POWER_HT20(22)] = tpow_ht20[12];
778bd6ea91dSdamien power[ATHN_POWER_HT20(23)] = tpow_ht20[13];
779bd6ea91dSdamien if (extc != NULL) {
780bd6ea91dSdamien /* Next entry covers MCS0, MCS8 and MCS16. */
781bd6ea91dSdamien power[ATHN_POWER_HT40( 0)] = tpow_ht40[ 0];
782bd6ea91dSdamien /* Next entry covers MCS1-3, MCS9-11 and MCS17-19. */
783bd6ea91dSdamien power[ATHN_POWER_HT40( 1)] = tpow_ht40[ 1];
784bd6ea91dSdamien power[ATHN_POWER_HT40( 4)] = tpow_ht40[ 2];
785bd6ea91dSdamien power[ATHN_POWER_HT40( 5)] = tpow_ht40[ 3];
786bd6ea91dSdamien power[ATHN_POWER_HT40( 6)] = tpow_ht40[ 4];
787bd6ea91dSdamien power[ATHN_POWER_HT40( 7)] = tpow_ht40[ 5];
788bd6ea91dSdamien power[ATHN_POWER_HT40(12)] = tpow_ht40[ 6];
789bd6ea91dSdamien power[ATHN_POWER_HT40(13)] = tpow_ht40[ 7];
790bd6ea91dSdamien power[ATHN_POWER_HT40(14)] = tpow_ht40[ 8];
791bd6ea91dSdamien power[ATHN_POWER_HT40(15)] = tpow_ht40[ 9];
792bd6ea91dSdamien power[ATHN_POWER_HT40(20)] = tpow_ht40[10];
793bd6ea91dSdamien power[ATHN_POWER_HT40(21)] = tpow_ht40[11];
794bd6ea91dSdamien power[ATHN_POWER_HT40(22)] = tpow_ht40[12];
795bd6ea91dSdamien power[ATHN_POWER_HT40(23)] = tpow_ht40[13];
796bd6ea91dSdamien }
797bd6ea91dSdamien
798bd6ea91dSdamien /* Write transmit power values to hardware. */
799bd6ea91dSdamien ar9003_write_txpower(sc, power);
800bd6ea91dSdamien
801bd6ea91dSdamien /* Apply transmit power correction. */
802bd6ea91dSdamien ar9380_set_correction(sc, c);
803bd6ea91dSdamien }
804bd6ea91dSdamien
805bd6ea91dSdamien void
ar9380_get_correction(struct athn_softc * sc,struct ieee80211_channel * c,int chain,int * corr,int * temp)806bd6ea91dSdamien ar9380_get_correction(struct athn_softc *sc, struct ieee80211_channel *c,
807bd6ea91dSdamien int chain, int *corr, int *temp)
808bd6ea91dSdamien {
809bd6ea91dSdamien const struct ar9380_eeprom *eep = sc->eep;
810bd6ea91dSdamien const struct ar9380_cal_data_per_freq_op_loop *pierdata;
811bd6ea91dSdamien const uint8_t *pierfreq;
812bd6ea91dSdamien uint8_t fbin;
813bd6ea91dSdamien int lo, hi, npiers;
814bd6ea91dSdamien
815bd6ea91dSdamien if (IEEE80211_IS_CHAN_2GHZ(c)) {
816bd6ea91dSdamien pierfreq = eep->calFreqPier2G;
817bd6ea91dSdamien pierdata = eep->calPierData2G[chain];
818bd6ea91dSdamien npiers = AR9380_NUM_2G_CAL_PIERS;
819bd6ea91dSdamien } else {
820bd6ea91dSdamien pierfreq = eep->calFreqPier5G;
821bd6ea91dSdamien pierdata = eep->calPierData5G[chain];
822bd6ea91dSdamien npiers = AR9380_NUM_5G_CAL_PIERS;
823bd6ea91dSdamien }
824bd6ea91dSdamien /* Find channel in ROM pier table. */
825bd6ea91dSdamien fbin = athn_chan2fbin(c);
826bd6ea91dSdamien athn_get_pier_ival(fbin, pierfreq, npiers, &lo, &hi);
827bd6ea91dSdamien
828bd6ea91dSdamien *corr = athn_interpolate(fbin,
829bd6ea91dSdamien pierfreq[lo], pierdata[lo].refPower,
830bd6ea91dSdamien pierfreq[hi], pierdata[hi].refPower);
831bd6ea91dSdamien *temp = athn_interpolate(fbin,
832bd6ea91dSdamien pierfreq[lo], pierdata[lo].tempMeas,
833bd6ea91dSdamien pierfreq[hi], pierdata[hi].tempMeas);
834bd6ea91dSdamien }
835bd6ea91dSdamien
836bd6ea91dSdamien void
ar9380_set_correction(struct athn_softc * sc,struct ieee80211_channel * c)837bd6ea91dSdamien ar9380_set_correction(struct athn_softc *sc, struct ieee80211_channel *c)
838bd6ea91dSdamien {
839bd6ea91dSdamien const struct ar9380_eeprom *eep = sc->eep;
840e7e15635Sdamien const struct ar9380_modal_eep_header *modal;
841bd6ea91dSdamien uint32_t reg;
842bd6ea91dSdamien int8_t slope;
843bd6ea91dSdamien int i, corr, temp, temp0;
844bd6ea91dSdamien
845e7e15635Sdamien if (IEEE80211_IS_CHAN_2GHZ(c))
846e7e15635Sdamien modal = &eep->modalHeader2G;
847e7e15635Sdamien else
848e7e15635Sdamien modal = &eep->modalHeader5G;
849e7e15635Sdamien
850bd6ea91dSdamien for (i = 0; i < AR9380_MAX_CHAINS; i++) {
851bd6ea91dSdamien ar9380_get_correction(sc, c, i, &corr, &temp);
852bd6ea91dSdamien if (i == 0)
853bd6ea91dSdamien temp0 = temp;
854bd6ea91dSdamien
855bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TPC_11_B(i));
856df31d9afSdamien reg = RW(reg, AR_PHY_TPC_11_OLPC_GAIN_DELTA, corr);
857bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TPC_11_B(i), reg);
858bd6ea91dSdamien
859bd6ea91dSdamien /* Enable open loop power control. */
860bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TPC_6_B(i));
861bd6ea91dSdamien reg = RW(reg, AR_PHY_TPC_6_ERROR_EST_MODE, 3);
862bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TPC_6_B(i), reg);
863bd6ea91dSdamien }
864bd6ea91dSdamien
865bd6ea91dSdamien /* Enable temperature compensation. */
866e7e15635Sdamien if (IEEE80211_IS_CHAN_5GHZ(c) &&
867e7e15635Sdamien eep->base_ext2.tempSlopeLow != 0) {
868e7e15635Sdamien if (c->ic_freq <= 5500) {
869e7e15635Sdamien slope = athn_interpolate(c->ic_freq,
870e7e15635Sdamien 5180, eep->base_ext2.tempSlopeLow,
871e7e15635Sdamien 5500, modal->tempSlope);
872e7e15635Sdamien } else {
873e7e15635Sdamien slope = athn_interpolate(c->ic_freq,
874e7e15635Sdamien 5500, modal->tempSlope,
875e7e15635Sdamien 5785, eep->base_ext2.tempSlopeHigh);
876e7e15635Sdamien }
877e7e15635Sdamien } else
878e7e15635Sdamien slope = modal->tempSlope;
879bd6ea91dSdamien
880bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TPC_19);
881bd6ea91dSdamien reg = RW(reg, AR_PHY_TPC_19_ALPHA_THERM, slope);
882bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TPC_19, reg);
883bd6ea91dSdamien
884bd6ea91dSdamien reg = AR_READ(sc, AR_PHY_TPC_18);
885df31d9afSdamien reg = RW(reg, AR_PHY_TPC_18_THERM_CAL, temp0);
886bd6ea91dSdamien AR_WRITE(sc, AR_PHY_TPC_18, reg);
887c0a11cf8Sdamien AR_WRITE_BARRIER(sc);
888bd6ea91dSdamien }
889