1 /* Public Domain */ 2 3 /* 4 * RK3288 clocks. 5 */ 6 7 #define RK3288_PLL_APLL 1 8 #define RK3288_PLL_CPLL 3 9 #define RK3288_PLL_GPLL 4 10 #define RK3288_PLL_NPLL 5 11 #define RK3288_ARMCLK 6 12 13 #define RK3288_CLK_SDMMC 68 14 #define RK3288_CLK_TSADC 72 15 #define RK3288_CLK_UART0 77 16 #define RK3288_CLK_UART1 78 17 #define RK3288_CLK_UART2 79 18 #define RK3288_CLK_UART3 80 19 #define RK3288_CLK_UART4 81 20 #define RK3288_CLK_MAC_RX 102 21 #define RK3288_CLK_MAC_TX 103 22 #define RK3288_CLK_SDMMC_DRV 114 23 #define RK3288_CLK_SDMMC_SAMPLE 118 24 #define RK3288_CLK_MAC 151 25 26 #define RK3288_ACLK_GMAC 196 27 28 #define RK3288_PCLK_I2C0 332 29 #define RK3288_PCLK_I2C1 333 30 #define RK3288_PCLK_I2C2 334 31 #define RK3288_PCLK_I2C3 335 32 #define RK3288_PCLK_I2C4 336 33 #define RK3288_PCLK_I2C5 337 34 #define RK3288_PCLK_TSADC 346 35 #define RK3288_PCLK_GMAC 349 36 37 #define RK3288_HCLK_HOST0 450 38 #define RK3288_HCLK_SDMMC 456 39 40 #define RK3288_XIN24M 1023 41 42 /* 43 * RK3308 clocks. 44 */ 45 46 #define RK3308_PLL_APLL 1 47 #define RK3308_PLL_DPLL 2 48 #define RK3308_PLL_VPLL0 3 49 #define RK3308_PLL_VPLL1 4 50 #define RK3308_ARMCLK 5 51 52 #define RK3308_USB480M 14 53 #define RK3308_CLK_RTC32K 15 54 #define RK3308_CLK_UART0 17 55 #define RK3308_CLK_UART1 18 56 #define RK3308_CLK_UART2 19 57 #define RK3308_CLK_UART3 20 58 #define RK3308_CLK_UART4 21 59 #define RK3308_CLK_PWM0 26 60 #define RK3308_CLK_TSADC 36 61 #define RK3308_CLK_SARADC 37 62 #define RK3308_CLK_CRYPTO 41 63 #define RK3308_CLK_CRYPTO_APK 42 64 #define RK3308_CLK_SDMMC 48 65 #define RK3308_CLK_SDMMC_DRV 49 66 #define RK3308_CLK_SDMMC_SAMPLE 50 67 #define RK3308_CLK_SDIO 53 68 #define RK3308_CLK_SDIO_DRV 54 69 #define RK3308_CLK_SDIO_SAMPLE 55 70 #define RK3308_CLK_EMMC 58 71 #define RK3308_CLK_MAC_SRC 63 72 #define RK3308_CLK_MAC 64 73 #define RK3308_CLK_MAC_RMII 67 74 75 #define RK3308_ACLK_BUS_SRC 130 76 #define RK3308_ACLK_BUS 131 77 #define RK3308_ACLK_PERI_SRC 132 78 #define RK3308_ACLK_PERI 133 79 #define RK3308_ACLK_MAC 134 80 #define RK3308_ACLK_CRYPTO 135 81 #define RK3308_ACLK_GIC 137 82 83 #define RK3308_HCLK_BUS 150 84 #define RK3308_HCLK_PERI 151 85 #define RK3308_HCLK_SDMMC 154 86 #define RK3308_HCLK_CRYPTO 171 87 88 #define RK3308_PCLK_BUS 190 89 #define RK3308_PCLK_PERI 192 90 #define RK3308_PCLK_MAC 195 91 92 #define RK3308_XIN24M 1023 93 94 /* 95 * RK3328 clocks. 96 */ 97 98 #define RK3328_PLL_APLL 1 99 #define RK3328_PLL_DPLL 2 100 #define RK3328_PLL_CPLL 3 101 #define RK3328_PLL_GPLL 4 102 #define RK3328_PLL_NPLL 5 103 #define RK3328_ARMCLK 6 104 105 #define RK3328_CLK_RTC32K 30 106 #define RK3328_CLK_SDMMC 33 107 #define RK3328_CLK_SDIO 34 108 #define RK3328_CLK_EMMC 35 109 #define RK3328_CLK_TSADC 36 110 #define RK3328_CLK_UART0 38 111 #define RK3328_CLK_UART1 39 112 #define RK3328_CLK_UART2 40 113 #define RK3328_CLK_WIFI 53 114 #define RK3328_CLK_I2C0 55 115 #define RK3328_CLK_I2C1 56 116 #define RK3328_CLK_I2C2 57 117 #define RK3328_CLK_I2C3 58 118 #define RK3328_CLK_CRYPTO 59 119 #define RK3328_CLK_PDM 61 120 #define RK3328_CLK_VDEC_CABAC 65 121 #define RK3328_CLK_VDEC_CORE 66 122 #define RK3328_CLK_VENC_DSP 67 123 #define RK3328_CLK_VENC_CORE 68 124 #define RK3328_CLK_TSP 92 125 #define RK3328_CLK_MAC2IO_SRC 99 126 #define RK3328_CLK_MAC2IO 100 127 #define RK3328_CLK_MAC2IO_EXT 102 128 129 #define RK3328_DCLK_LCDC 120 130 #define RK3328_HDMIPHY 122 131 #define RK3328_USB480M 123 132 #define RK3328_DCLK_LCDC_SRC 124 133 134 #define RK3328_ACLK_VOP_PRE 131 135 #define RK3328_ACLK_RGA_PRE 133 136 #define RK3328_ACLK_BUS_PRE 136 137 #define RK3328_ACLK_PERI_PRE 137 138 #define RK3328_ACLK_RKVDEC_PRE 138 139 #define RK3328_ACLK_RKVENC 140 140 #define RK3328_ACLK_VPU_PRE 141 141 #define RK3328_ACLK_VIO_PRE 142 142 143 #define RK3328_PCLK_BUS_PRE 216 144 #define RK3328_PCLK_PERI 230 145 146 #define RK3328_HCLK_PERI 308 147 #define RK3328_HCLK_BUS_PRE 328 148 #define RK3328_HCLK_CRYPTO_SLV 337 149 150 #define RK3328_XIN24M 1023 151 #define RK3328_CLK_24M 1022 152 #define RK3328_GMAC_CLKIN 1021 153 154 /* 155 * RK3399 clocks. 156 */ 157 158 #define RK3399_PLL_ALPLL 1 159 #define RK3399_PLL_ABPLL 2 160 #define RK3399_PLL_DPLL 3 161 #define RK3399_PLL_CPLL 4 162 #define RK3399_PLL_GPLL 5 163 #define RK3399_PLL_NPLL 6 164 #define RK3399_PLL_VPLL 7 165 #define RK3399_ARMCLKL 8 166 #define RK3399_ARMCLKB 9 167 168 #define RK3399_CLK_I2C1 65 169 #define RK3399_CLK_I2C2 66 170 #define RK3399_CLK_I2C3 67 171 #define RK3399_CLK_I2C5 68 172 #define RK3399_CLK_I2C6 69 173 #define RK3399_CLK_I2C7 70 174 #define RK3399_CLK_SDMMC 76 175 #define RK3399_CLK_SDIO 77 176 #define RK3399_CLK_EMMC 78 177 #define RK3399_CLK_TSADC 79 178 #define RK3399_CLK_UART0 81 179 #define RK3399_CLK_UART1 82 180 #define RK3399_CLK_UART2 83 181 #define RK3399_CLK_UART3 84 182 #define RK3399_CLK_SPDIF_8CH 85 183 #define RK3399_CLK_I2S0_8CH 86 184 #define RK3399_CLK_I2S1_8CH 87 185 #define RK3399_CLK_I2S2_8CH 88 186 #define RK3399_CLK_I2S_8CH_OUT 89 187 #define RK3399_CLK_MAC_RX 103 188 #define RK3399_CLK_MAC_TX 104 189 #define RK3399_CLK_MAC 105 190 #define RK3399_CLK_UPHY0_TCPDCORE 126 191 #define RK3399_CLK_UPHY1_TCPDCORE 128 192 #define RK3399_CLK_USB3OTG0_REF 129 193 #define RK3399_CLK_USB3OTG1_REF 130 194 #define RK3399_CLK_USB3OTG0_SUSPEND 131 195 #define RK3399_CLK_USB3OTG1_SUSPEND 132 196 #define RK3399_CLK_PCIEPHY_REF 138 197 #define RK3399_CLK_SDMMC_DRV 154 198 #define RK3399_CLK_SDMMC_SAMPLE 155 199 #define RK3399_CLK_PCIEPHY_REF100M 167 200 201 #define RK3399_DCLK_VOP0 180 202 #define RK3399_DCLK_VOP1 181 203 #define RK3399_DCLK_VOP0_DIV 182 204 #define RK3399_DCLK_VOP1_DIV 183 205 #define RK3399_DCLK_VOP0_FRAC 185 206 #define RK3399_DCLK_VOP1_FRAC 186 207 208 #define RK3399_ACLK_PERIPH 192 209 #define RK3399_ACLK_PERILP0 194 210 #define RK3399_ACLK_CCI 201 211 #define RK3399_ACLK_GMAC 213 212 #define RK3399_ACLK_VOP0_NOC 216 213 #define RK3399_ACLK_VOP0 217 214 #define RK3399_ACLK_VOP1_NOC 218 215 #define RK3399_ACLK_VOP1 219 216 #define RK3399_ACLK_HDCP 222 217 #define RK3399_ACLK_VIO 227 218 #define RK3399_ACLK_EMMC 240 219 #define RK3399_ACLK_USB3OTG0 246 220 #define RK3399_ACLK_USB3OTG1 247 221 #define RK3399_ACLK_USB3_GRF 249 222 #define RK3399_ACLK_GIC_PRE 262 223 224 #define RK3399_PCLK_PERIPH 320 225 #define RK3399_PCLK_PERILP0 322 226 #define RK3399_PCLK_PERILP1 323 227 #define RK3399_PCLK_I2C1 341 228 #define RK3399_PCLK_I2C2 342 229 #define RK3399_PCLK_I2C3 343 230 #define RK3399_PCLK_I2C5 344 231 #define RK3399_PCLK_I2C6 345 232 #define RK3399_PCLK_I2C7 346 233 #define RK3399_PCLK_TSADC 356 234 #define RK3399_PCLK_GMAC 358 235 #define RK3399_PCLK_DDR 376 236 #define RK3399_PCLK_WDT 380 237 238 #define RK3399_HCLK_PERIPH 448 239 #define RK3399_HCLK_PERILP0 449 240 #define RK3399_HCLK_PERILP1 450 241 #define RK3399_HCLK_HOST0 456 242 #define RK3399_HCLK_HOST0_ARB 457 243 #define RK3399_HCLK_HOST1 458 244 #define RK3399_HCLK_HOST1_ARB 459 245 #define RK3399_HCLK_SDMMC 462 246 #define RK3399_HCLK_VOP0_NOC 472 247 #define RK3399_HCLK_VOP0 473 248 #define RK3399_HCLK_VOP1_NOC 474 249 #define RK3399_HCLK_VOP1 475 250 251 /* PMUCRU */ 252 253 #define RK3399_PLL_PPLL 1 254 255 #define RK3399_CLK_I2C0 9 256 #define RK3399_CLK_I2C4 10 257 #define RK3399_CLK_I2C8 11 258 259 #define RK3399_PCLK_I2C0 27 260 #define RK3399_PCLK_I2C4 28 261 #define RK3399_PCLK_I2C8 29 262 #define RK3399_PCLK_RKPWM 30 263 264 #define RK3399_XIN24M 1023 265 #define RK3399_CLK_32K 1022 266 #define RK3399_XIN12M 1021 267 #define RK3399_CLK_I2S0_DIV 1020 268 #define RK3399_CLK_I2S0_FRAC 1019 269 #define RK3399_CLK_I2S1_DIV 1018 270 #define RK3399_CLK_I2S1_FRAC 1017 271 #define RK3399_CLK_I2S2_DIV 1016 272 #define RK3399_CLK_I2S2_FRAC 1015 273 #define RK3399_CLK_I2SOUT_SRC 1014 274 275 /* 276 * RK3568 clocks. 277 */ 278 279 #define RK3568_PLL_APLL 1 280 #define RK3568_PLL_DPLL 2 281 #define RK3568_PLL_CPLL 3 282 #define RK3568_PLL_GPLL 4 283 #define RK3568_PLL_VPLL 5 284 #define RK3568_PLL_NPLL 6 285 286 #define RK3568_ACLK_EMMC 121 287 #define RK3568_HCLK_EMMC 122 288 #define RK3568_BCLK_EMMC 123 289 #define RK3568_CCLK_EMMC 124 290 #define RK3568_TCLK_EMMC 125 291 #define RK3568_ACLK_PHP 173 292 #define RK3568_PCLK_PHP 175 293 #define RK3568_CLK_SDMMC0 177 294 #define RK3568_CLK_SDMMC1 179 295 #define RK3568_ACLK_GMAC0 180 296 #define RK3568_PCLK_GMAC0 181 297 #define RK3568_CLK_MAC0_2TOP 182 298 #define RK3568_CLK_MAC0_REFOUT 184 299 #define RK3568_CLK_GMAC0_PTP_REF 185 300 #define RK3568_ACLK_USB 186 301 #define RK3568_PCLK_USB 188 302 #define RK3568_CLK_SDMMC2 194 303 #define RK3568_ACLK_GMAC1 195 304 #define RK3568_PCLK_GMAC1 196 305 #define RK3568_CLK_MAC1_2TOP 197 306 #define RK3568_CLK_MAC1_REFOUT 199 307 #define RK3568_CLK_GMAC1_PTP_REF 200 308 #define RK3568_CLK_TSADC_TSEN 272 309 #define RK3568_CLK_TSADC 273 310 #define RK3568_SCLK_UART1 287 311 #define RK3568_SCLK_UART2 291 312 #define RK3568_SCLK_UART3 295 313 #define RK3568_SCLK_UART4 299 314 #define RK3568_SCLK_UART5 303 315 #define RK3568_SCLK_UART6 307 316 #define RK3568_SCLK_UART7 311 317 #define RK3568_SCLK_UART8 315 318 #define RK3568_SCLK_UART9 319 319 #define RK3568_CLK_I2C 326 320 #define RK3568_CLK_I2C1 328 321 #define RK3568_CLK_I2C2 330 322 #define RK3568_CLK_I2C3 332 323 #define RK3568_CLK_I2C4 334 324 #define RK3568_CLK_I2C5 336 325 #define RK3568_SCLK_GMAC0 386 326 #define RK3568_SCLK_GMAC0_RGMII_SPEED 387 327 #define RK3568_SCLK_GMAC0_RMII_SPEED 388 328 #define RK3568_SCLK_GMAC0_RX_TX 389 329 #define RK3568_SCLK_GMAC1 390 330 #define RK3568_SCLK_GMAC1_RGMII_SPEED 391 331 #define RK3568_SCLK_GMAC1_RMII_SPEED 392 332 #define RK3568_SCLK_GMAC1_RX_TX 393 333 334 #define RK3568_CPLL_125M 413 335 #define RK3568_CPLL_62P5M 414 336 #define RK3568_CPLL_50M 415 337 #define RK3568_CPLL_25M 416 338 #define RK3568_CPLL_100M 417 339 340 #define RK3568_SCLK_GMAC0_DIV_50 1005 341 #define RK3568_SCLK_GMAC0_DIV_5 1006 342 #define RK3568_SCLK_GMAC0_DIV_20 1007 343 #define RK3568_SCLK_GMAC0_DIV_2 1008 344 #define RK3568_SCLK_GMAC1_DIV_50 1009 345 #define RK3568_SCLK_GMAC1_DIV_5 1010 346 #define RK3568_SCLK_GMAC1_DIV_20 1011 347 #define RK3568_SCLK_GMAC1_DIV_2 1012 348 #define RK3568_GPLL_400M 1013 349 #define RK3568_GPLL_300M 1014 350 #define RK3568_GPLL_200M 1015 351 #define RK3568_GPLL_150M 1016 352 #define RK3568_GPLL_100M 1017 353 #define RK3568_CLK_OSC0_DIV_375K 1018 354 #define RK3568_CLK_OSC0_DIV_750K 1019 355 #define RK3568_GMAC0_CLKIN 1020 356 #define RK3568_GMAC1_CLKIN 1021 357 #define RK3568_XIN32K 1022 358 #define RK3568_XIN24M 1023 359 360 /* PMUCRU */ 361 362 #define RK3568_PLL_PPLL 1 363 #define RK3568_PLL_HPLL 2 364 365 #define RK3568_CLK_RTC_32K 5 366 #define RK3568_CLK_I2C0 7 367 #define RK3568_CLK_RTC32K_FRAC 8 368 #define RK3568_SCLK_UART0 11 369 #define RK3568_CLK_USBPHY0_REF 19 370 #define RK3568_CLK_USBPHY1_REF 21 371 #define RK3568_CLK_PCIEPHY0_DIV 29 372 #define RK3568_CLK_PCIEPHY0_OSC0 30 373 #define RK3568_CLK_PCIEPHY0_REF 31 374 #define RK3568_CLK_PCIEPHY1_DIV 32 375 #define RK3568_CLK_PCIEPHY1_OSC0 33 376 #define RK3568_CLK_PCIEPHY1_REF 34 377 #define RK3568_CLK_PCIEPHY2_DIV 35 378 #define RK3568_CLK_PCIEPHY2_OSC0 36 379 #define RK3568_CLK_PCIEPHY2_REF 37 380 #define RK3568_CLK_PCIE30PHY_REF_M 38 381 #define RK3568_CLK_PCIE30PHY_REF_N 39 382 #define RK3568_PCLK_I2C0 45 383 #define RK3568_CLK_PDPMU 49 384 385 #define RK3568_PPLL_PH0 1021 386 387 /* 388 * RK3588 clocks. 389 */ 390 #define RK3588_PLL_AUPLL 4 391 #define RK3588_PLL_CPLL 5 392 #define RK3588_PLL_GPLL 6 393 #define RK3588_PLL_NPLL 7 394 #define RK3588_PLL_PPLL 8 395 396 #define RK3588_ACLK_BUS_ROOT 113 397 #define RK3588_CLK_UART1_SRC 168 398 #define RK3588_CLK_UART1_FRAC 169 399 #define RK3588_CLK_UART1 170 400 #define RK3588_SCLK_UART1 171 401 #define RK3588_CLK_UART2_SRC 172 402 #define RK3588_CLK_UART2_FRAC 173 403 #define RK3588_CLK_UART2 174 404 #define RK3588_SCLK_UART2 175 405 #define RK3588_CLK_UART3_SRC 176 406 #define RK3588_CLK_UART3_FRAC 177 407 #define RK3588_CLK_UART3 178 408 #define RK3588_SCLK_UART3 179 409 #define RK3588_CLK_UART4_SRC 180 410 #define RK3588_CLK_UART4_FRAC 181 411 #define RK3588_CLK_UART4 182 412 #define RK3588_SCLK_UART4 183 413 #define RK3588_CLK_UART5_SRC 184 414 #define RK3588_CLK_UART5_FRAC 185 415 #define RK3588_CLK_UART5 186 416 #define RK3588_SCLK_UART5 187 417 #define RK3588_CLK_UART6_SRC 188 418 #define RK3588_CLK_UART6_FRAC 189 419 #define RK3588_CLK_UART6 190 420 #define RK3588_SCLK_UART6 191 421 #define RK3588_CLK_UART7_SRC 192 422 #define RK3588_CLK_UART7_FRAC 193 423 #define RK3588_CLK_UART7 194 424 #define RK3588_SCLK_UART7 195 425 #define RK3588_CLK_UART8_SRC 196 426 #define RK3588_CLK_UART8_FRAC 197 427 #define RK3588_CLK_UART8 198 428 #define RK3588_SCLK_UART8 199 429 #define RK3588_CLK_UART9_SRC 200 430 #define RK3588_CLK_UART9_FRAC 201 431 #define RK3588_CLK_UART9 202 432 #define RK3588_SCLK_UART9 203 433 #define RK3588_ACLK_CENTER_ROOT 204 434 #define RK3588_ACLK_CENTER_LOW_ROOT 205 435 #define RK3588_HCLK_CENTER_ROOT 206 436 #define RK3588_CLK_50M_SRC 222 437 #define RK3588_CLK_100M_SRC 223 438 #define RK3588_CLK_150M_SRC 224 439 #define RK3588_CLK_200M_SRC 225 440 #define RK3588_CLK_250M_SRC 226 441 #define RK3588_CLK_400M_SRC 229 442 #define RK3588_CLK_500M_SRC 231 443 #define RK3588_CLK_700M_SRC 234 444 #define RK3588_ACLK_TOP_ROOT 256 445 #define RK3588_PCLK_TOP_ROOT 257 446 #define RK3588_ACLK_LOW_TOP_ROOT 258 447 #define RK3588_CLK_GPU_SRC 261 448 #define RK3588_CLK_GPU 262 449 #define RK3588_ACLK_VOP_ROOT 600 450 #define RK3588_ACLK_VOP 605 451 #define RK3588_ACLK_VOP_SUB_SRC 619 452 #define RK3588_CLK_PMU1_50M_SRC 639 453 #define RK3588_CLK_PMU1_100M_SRC 640 454 #define RK3588_CLK_PMU1_200M_SRC 641 455 #define RK3588_CLK_PMU1_400M_SRC 643 456 #define RK3588_PCLK_PMU1_ROOT 645 457 #define RK3588_PCLK_PMU0_ROOT 646 458 #define RK3588_HCLK_PMU_CM0_ROOT 647 459 #define RK3588_CLK_UART0_SRC 664 460 #define RK3588_CLK_UART0_FRAC 665 461 #define RK3588_CLK_UART0 666 462 #define RK3588_SCLK_UART0 667 463 #define RK3588_CLK_REF_PIPE_PHY0_OSC_SRC 674 464 #define RK3588_CLK_REF_PIPE_PHY0_PLL_SRC 677 465 #define RK3588_CLK_REF_PIPE_PHY0 680 466 467 #define RK3588_PLL_SPLL 1022 468 #define RK3588_XIN24M 1023 469 470 #define RK3588_SRST_PCIE4_POWER_UP 298 471 #define RK3588_SRST_REF_PIPE_PHY0 572 472 #define RK3588_SRST_P_PCIE2_PHY0 579 473