xref: /openbsd-src/sys/arch/arm/include/cpuconf.h (revision 50b7afb2c2c0993b0894d4e34bf857cb13ed9c80)
1 /*	$OpenBSD: cpuconf.h,v 1.7 2011/09/20 22:02:13 miod Exp $	*/
2 /*	$NetBSD: cpuconf.h,v 1.7 2003/05/23 00:57:24 ichiro Exp $	*/
3 
4 /*
5  * Copyright (c) 2002 Wasabi Systems, Inc.
6  * All rights reserved.
7  *
8  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *	This product includes software developed for the NetBSD Project by
21  *	Wasabi Systems, Inc.
22  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
23  *    or promote products derived from this software without specific prior
24  *    written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
27  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #ifndef _ARM_CPUCONF_H_
40 #define	_ARM_CPUCONF_H_
41 
42 /*
43  * IF YOU CHANGE THIS FILE, MAKE SURE TO UPDATE THE DEFINITION OF
44  * "PMAP_NEEDS_PTE_SYNC" IN <arm/arm/pmap.h> FOR THE CPU TYPE
45  * YOU ARE ADDING SUPPORT FOR.
46  */
47 
48 /*
49  * Determine which ARM architecture versions are configured.
50  */
51 #if (defined(CPU_ARM8) || defined(CPU_ARM9) ||	\
52      defined(CPU_SA1100) || defined(CPU_SA1110) || \
53      defined(CPU_IXP12X0) || defined(CPU_XSCALE_IXP425))
54 #define	ARM_ARCH_4	1
55 #else
56 #define	ARM_ARCH_4	0
57 #endif
58 
59 #if (defined(CPU_ARM9E) || defined(CPU_ARM10) || 			\
60      defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) ||		\
61      defined(CPU_XSCALE_PXA2X0))
62 #define	ARM_ARCH_5	1
63 #else
64 #define	ARM_ARCH_5	0
65 #endif
66 
67 #if defined(CPU_ARM11)
68 #define ARM_ARCH_6     1
69 #else
70 #define ARM_ARCH_6     0
71 #endif
72 
73 #if defined(CPU_ARMv7)
74 #define ARM_ARCH_7     1
75 #else
76 #define ARM_ARCH_7     0
77 #endif
78 
79 /*
80  * Define which MMU classes are configured:
81  *
82  *	ARM_MMU_GENERIC		Generic ARM MMU, compatible with ARM6.
83  *
84  *	ARM_MMU_SA1		StrongARM SA-1 MMU.  Compatible with generic
85  *				ARM MMU, but has no write-through cache mode.
86  *
87  *	ARM_MMU_XSCALE		XScale MMU.  Compatible with generic ARM
88  *				MMU, but also has several extensions which
89  *				require different PTE layout to use.
90  *      ARM_MMU_V7		v6/v7 MMU with XP bit enabled subpage
91  *				protection is not used, TEX/AP is used instead.
92  */
93 
94 #if (defined(CPU_ARM8) || defined(CPU_ARM9) || defined(CPU_ARM9E) ||	\
95      defined(CPU_ARM10) || defined(CPU_ARM11) || defined(CPU_ARMv7) )
96 #define	ARM_MMU_GENERIC		1
97 #else
98 #define	ARM_MMU_GENERIC		0
99 #endif
100 
101 #if (defined(CPU_SA1100) || defined(CPU_SA1110) ||\
102      defined(CPU_IXP12X0))
103 #define	ARM_MMU_SA1		1
104 #else
105 #define	ARM_MMU_SA1		0
106 #endif
107 
108 #if (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) ||		\
109      defined(CPU_XSCALE_PXA2X0) || defined(CPU_XSCALE_IXP425))
110 #define	ARM_MMU_XSCALE		1
111 #else
112 #define	ARM_MMU_XSCALE		0
113 #endif
114 
115 #if defined(CPU_ARMv7)
116 #define ARM_MMU_V7		1
117 #else
118 #define ARM_MMU_V7		0
119 #endif
120 
121 #define	ARM_NMMUS		(ARM_MMU_GENERIC +	\
122 				 ARM_MMU_SA1 + ARM_MMU_XSCALE + ARM_MMU_V7)
123 
124 /*
125  * Define features that may be present on a subset of CPUs
126  *
127  *	ARM_XSCALE_PMU		Performance Monitoring Unit on 80200 and 80321
128  */
129 
130 #if (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321))
131 #define ARM_XSCALE_PMU	1
132 #else
133 #define ARM_XSCALE_PMU	0
134 #endif
135 
136 #endif /* _ARM_CPUCONF_H_ */
137