1*3d8817e4Smiod /* tic30.h -- Header file for TI TMS320C30 opcode table 2*3d8817e4Smiod Copyright 1998 Free Software Foundation, Inc. 3*3d8817e4Smiod Contributed by Steven Haworth (steve@pm.cse.rmit.edu.au) 4*3d8817e4Smiod 5*3d8817e4Smiod This file is part of GDB, GAS, and the GNU binutils. 6*3d8817e4Smiod 7*3d8817e4Smiod GDB, GAS, and the GNU binutils are free software; you can redistribute 8*3d8817e4Smiod them and/or modify them under the terms of the GNU General Public 9*3d8817e4Smiod License as published by the Free Software Foundation; either version 10*3d8817e4Smiod 1, or (at your option) any later version. 11*3d8817e4Smiod 12*3d8817e4Smiod GDB, GAS, and the GNU binutils are distributed in the hope that they 13*3d8817e4Smiod will be useful, but WITHOUT ANY WARRANTY; without even the implied 14*3d8817e4Smiod warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See 15*3d8817e4Smiod the GNU General Public License for more details. 16*3d8817e4Smiod 17*3d8817e4Smiod You should have received a copy of the GNU General Public License 18*3d8817e4Smiod along with this file; see the file COPYING. If not, write to the Free 19*3d8817e4Smiod Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 20*3d8817e4Smiod 02110-1301, USA. */ 21*3d8817e4Smiod 22*3d8817e4Smiod /* FIXME: The opcode table should be in opcodes/tic30-opc.c, not in a 23*3d8817e4Smiod header file. */ 24*3d8817e4Smiod 25*3d8817e4Smiod #ifndef _TMS320_H_ 26*3d8817e4Smiod #define _TMS320_H_ 27*3d8817e4Smiod 28*3d8817e4Smiod struct _register 29*3d8817e4Smiod { 30*3d8817e4Smiod char *name; 31*3d8817e4Smiod unsigned char opcode; 32*3d8817e4Smiod unsigned char regtype; 33*3d8817e4Smiod }; 34*3d8817e4Smiod 35*3d8817e4Smiod typedef struct _register reg; 36*3d8817e4Smiod 37*3d8817e4Smiod #define REG_Rn 0x01 38*3d8817e4Smiod #define REG_ARn 0x02 39*3d8817e4Smiod #define REG_DP 0x03 40*3d8817e4Smiod #define REG_OTHER 0x04 41*3d8817e4Smiod 42*3d8817e4Smiod static const reg tic30_regtab[] = { 43*3d8817e4Smiod { "r0", 0x00, REG_Rn }, 44*3d8817e4Smiod { "r1", 0x01, REG_Rn }, 45*3d8817e4Smiod { "r2", 0x02, REG_Rn }, 46*3d8817e4Smiod { "r3", 0x03, REG_Rn }, 47*3d8817e4Smiod { "r4", 0x04, REG_Rn }, 48*3d8817e4Smiod { "r5", 0x05, REG_Rn }, 49*3d8817e4Smiod { "r6", 0x06, REG_Rn }, 50*3d8817e4Smiod { "r7", 0x07, REG_Rn }, 51*3d8817e4Smiod { "ar0",0x08, REG_ARn }, 52*3d8817e4Smiod { "ar1",0x09, REG_ARn }, 53*3d8817e4Smiod { "ar2",0x0A, REG_ARn }, 54*3d8817e4Smiod { "ar3",0x0B, REG_ARn }, 55*3d8817e4Smiod { "ar4",0x0C, REG_ARn }, 56*3d8817e4Smiod { "ar5",0x0D, REG_ARn }, 57*3d8817e4Smiod { "ar6",0x0E, REG_ARn }, 58*3d8817e4Smiod { "ar7",0x0F, REG_ARn }, 59*3d8817e4Smiod { "dp", 0x10, REG_DP }, 60*3d8817e4Smiod { "ir0",0x11, REG_OTHER }, 61*3d8817e4Smiod { "ir1",0x12, REG_OTHER }, 62*3d8817e4Smiod { "bk", 0x13, REG_OTHER }, 63*3d8817e4Smiod { "sp", 0x14, REG_OTHER }, 64*3d8817e4Smiod { "st", 0x15, REG_OTHER }, 65*3d8817e4Smiod { "ie", 0x16, REG_OTHER }, 66*3d8817e4Smiod { "if", 0x17, REG_OTHER }, 67*3d8817e4Smiod { "iof",0x18, REG_OTHER }, 68*3d8817e4Smiod { "rs", 0x19, REG_OTHER }, 69*3d8817e4Smiod { "re", 0x1A, REG_OTHER }, 70*3d8817e4Smiod { "rc", 0x1B, REG_OTHER }, 71*3d8817e4Smiod { "R0", 0x00, REG_Rn }, 72*3d8817e4Smiod { "R1", 0x01, REG_Rn }, 73*3d8817e4Smiod { "R2", 0x02, REG_Rn }, 74*3d8817e4Smiod { "R3", 0x03, REG_Rn }, 75*3d8817e4Smiod { "R4", 0x04, REG_Rn }, 76*3d8817e4Smiod { "R5", 0x05, REG_Rn }, 77*3d8817e4Smiod { "R6", 0x06, REG_Rn }, 78*3d8817e4Smiod { "R7", 0x07, REG_Rn }, 79*3d8817e4Smiod { "AR0",0x08, REG_ARn }, 80*3d8817e4Smiod { "AR1",0x09, REG_ARn }, 81*3d8817e4Smiod { "AR2",0x0A, REG_ARn }, 82*3d8817e4Smiod { "AR3",0x0B, REG_ARn }, 83*3d8817e4Smiod { "AR4",0x0C, REG_ARn }, 84*3d8817e4Smiod { "AR5",0x0D, REG_ARn }, 85*3d8817e4Smiod { "AR6",0x0E, REG_ARn }, 86*3d8817e4Smiod { "AR7",0x0F, REG_ARn }, 87*3d8817e4Smiod { "DP", 0x10, REG_DP }, 88*3d8817e4Smiod { "IR0",0x11, REG_OTHER }, 89*3d8817e4Smiod { "IR1",0x12, REG_OTHER }, 90*3d8817e4Smiod { "BK", 0x13, REG_OTHER }, 91*3d8817e4Smiod { "SP", 0x14, REG_OTHER }, 92*3d8817e4Smiod { "ST", 0x15, REG_OTHER }, 93*3d8817e4Smiod { "IE", 0x16, REG_OTHER }, 94*3d8817e4Smiod { "IF", 0x17, REG_OTHER }, 95*3d8817e4Smiod { "IOF",0x18, REG_OTHER }, 96*3d8817e4Smiod { "RS", 0x19, REG_OTHER }, 97*3d8817e4Smiod { "RE", 0x1A, REG_OTHER }, 98*3d8817e4Smiod { "RC", 0x1B, REG_OTHER }, 99*3d8817e4Smiod { "", 0, 0 } 100*3d8817e4Smiod }; 101*3d8817e4Smiod 102*3d8817e4Smiod static const reg *const tic30_regtab_end 103*3d8817e4Smiod = tic30_regtab + sizeof(tic30_regtab)/sizeof(tic30_regtab[0]); 104*3d8817e4Smiod 105*3d8817e4Smiod /* Indirect Addressing Modes Modification Fields */ 106*3d8817e4Smiod /* Indirect Addressing with Displacement */ 107*3d8817e4Smiod #define PreDisp_Add 0x00 108*3d8817e4Smiod #define PreDisp_Sub 0x01 109*3d8817e4Smiod #define PreDisp_Add_Mod 0x02 110*3d8817e4Smiod #define PreDisp_Sub_Mod 0x03 111*3d8817e4Smiod #define PostDisp_Add_Mod 0x04 112*3d8817e4Smiod #define PostDisp_Sub_Mod 0x05 113*3d8817e4Smiod #define PostDisp_Add_Circ 0x06 114*3d8817e4Smiod #define PostDisp_Sub_Circ 0x07 115*3d8817e4Smiod /* Indirect Addressing with Index Register IR0 */ 116*3d8817e4Smiod #define PreIR0_Add 0x08 117*3d8817e4Smiod #define PreIR0_Sub 0x09 118*3d8817e4Smiod #define PreIR0_Add_Mod 0x0A 119*3d8817e4Smiod #define PreIR0_Sub_Mod 0x0B 120*3d8817e4Smiod #define PostIR0_Add_Mod 0x0C 121*3d8817e4Smiod #define PostIR0_Sub_Mod 0x0D 122*3d8817e4Smiod #define PostIR0_Add_Circ 0x0E 123*3d8817e4Smiod #define PostIR0_Sub_Circ 0x0F 124*3d8817e4Smiod /* Indirect Addressing with Index Register IR1 */ 125*3d8817e4Smiod #define PreIR1_Add 0x10 126*3d8817e4Smiod #define PreIR1_Sub 0x11 127*3d8817e4Smiod #define PreIR1_Add_Mod 0x12 128*3d8817e4Smiod #define PreIR1_Sub_Mod 0x13 129*3d8817e4Smiod #define PostIR1_Add_Mod 0x14 130*3d8817e4Smiod #define PostIR1_Sub_Mod 0x15 131*3d8817e4Smiod #define PostIR1_Add_Circ 0x16 132*3d8817e4Smiod #define PostIR1_Sub_Circ 0x17 133*3d8817e4Smiod /* Indirect Addressing (Special Cases) */ 134*3d8817e4Smiod #define IndirectOnly 0x18 135*3d8817e4Smiod #define PostIR0_Add_BitRev 0x19 136*3d8817e4Smiod 137*3d8817e4Smiod typedef struct { 138*3d8817e4Smiod char *syntax; 139*3d8817e4Smiod unsigned char modfield; 140*3d8817e4Smiod unsigned char displacement; 141*3d8817e4Smiod } ind_addr_type; 142*3d8817e4Smiod 143*3d8817e4Smiod #define IMPLIED_DISP 0x01 144*3d8817e4Smiod #define DISP_REQUIRED 0x02 145*3d8817e4Smiod #define NO_DISP 0x03 146*3d8817e4Smiod 147*3d8817e4Smiod static const ind_addr_type tic30_indaddr_tab[] = { 148*3d8817e4Smiod { "*+ar", PreDisp_Add, IMPLIED_DISP }, 149*3d8817e4Smiod { "*-ar", PreDisp_Sub, IMPLIED_DISP }, 150*3d8817e4Smiod { "*++ar", PreDisp_Add_Mod, IMPLIED_DISP }, 151*3d8817e4Smiod { "*--ar", PreDisp_Sub_Mod, IMPLIED_DISP }, 152*3d8817e4Smiod { "*ar++", PostDisp_Add_Mod, IMPLIED_DISP }, 153*3d8817e4Smiod { "*ar--", PostDisp_Sub_Mod, IMPLIED_DISP }, 154*3d8817e4Smiod { "*ar++%", PostDisp_Add_Circ, IMPLIED_DISP }, 155*3d8817e4Smiod { "*ar--%", PostDisp_Sub_Circ, IMPLIED_DISP }, 156*3d8817e4Smiod { "*+ar()", PreDisp_Add, DISP_REQUIRED }, 157*3d8817e4Smiod { "*-ar()", PreDisp_Sub, DISP_REQUIRED }, 158*3d8817e4Smiod { "*++ar()", PreDisp_Add_Mod, DISP_REQUIRED }, 159*3d8817e4Smiod { "*--ar()", PreDisp_Sub_Mod, DISP_REQUIRED }, 160*3d8817e4Smiod { "*ar++()", PostDisp_Add_Mod, DISP_REQUIRED }, 161*3d8817e4Smiod { "*ar--()", PostDisp_Sub_Mod, DISP_REQUIRED }, 162*3d8817e4Smiod { "*ar++()%", PostDisp_Add_Circ, DISP_REQUIRED }, 163*3d8817e4Smiod { "*ar--()%", PostDisp_Sub_Circ, DISP_REQUIRED }, 164*3d8817e4Smiod { "*+ar(ir0)", PreIR0_Add, NO_DISP }, 165*3d8817e4Smiod { "*-ar(ir0)", PreIR0_Sub, NO_DISP }, 166*3d8817e4Smiod { "*++ar(ir0)", PreIR0_Add_Mod, NO_DISP }, 167*3d8817e4Smiod { "*--ar(ir0)", PreIR0_Sub_Mod, NO_DISP }, 168*3d8817e4Smiod { "*ar++(ir0)", PostIR0_Add_Mod, NO_DISP }, 169*3d8817e4Smiod { "*ar--(ir0)", PostIR0_Sub_Mod, NO_DISP }, 170*3d8817e4Smiod { "*ar++(ir0)%",PostIR0_Add_Circ, NO_DISP }, 171*3d8817e4Smiod { "*ar--(ir0)%",PostIR0_Sub_Circ, NO_DISP }, 172*3d8817e4Smiod { "*+ar(ir1)", PreIR1_Add, NO_DISP }, 173*3d8817e4Smiod { "*-ar(ir1)", PreIR1_Sub, NO_DISP }, 174*3d8817e4Smiod { "*++ar(ir1)", PreIR1_Add_Mod, NO_DISP }, 175*3d8817e4Smiod { "*--ar(ir1)", PreIR1_Sub_Mod, NO_DISP }, 176*3d8817e4Smiod { "*ar++(ir1)", PostIR1_Add_Mod, NO_DISP }, 177*3d8817e4Smiod { "*ar--(ir1)", PostIR1_Sub_Mod, NO_DISP }, 178*3d8817e4Smiod { "*ar++(ir1)%",PostIR1_Add_Circ, NO_DISP }, 179*3d8817e4Smiod { "*ar--(ir1)%",PostIR1_Sub_Circ, NO_DISP }, 180*3d8817e4Smiod { "*ar", IndirectOnly, NO_DISP }, 181*3d8817e4Smiod { "*ar++(ir0)b",PostIR0_Add_BitRev, NO_DISP }, 182*3d8817e4Smiod { "", 0,0 } 183*3d8817e4Smiod }; 184*3d8817e4Smiod 185*3d8817e4Smiod static const ind_addr_type *const tic30_indaddrtab_end 186*3d8817e4Smiod = tic30_indaddr_tab + sizeof(tic30_indaddr_tab)/sizeof(tic30_indaddr_tab[0]); 187*3d8817e4Smiod 188*3d8817e4Smiod /* Possible operand types */ 189*3d8817e4Smiod /* Register types */ 190*3d8817e4Smiod #define Rn 0x0001 191*3d8817e4Smiod #define ARn 0x0002 192*3d8817e4Smiod #define DPReg 0x0004 193*3d8817e4Smiod #define OtherReg 0x0008 194*3d8817e4Smiod /* Addressing mode types */ 195*3d8817e4Smiod #define Direct 0x0010 196*3d8817e4Smiod #define Indirect 0x0020 197*3d8817e4Smiod #define Imm16 0x0040 198*3d8817e4Smiod #define Disp 0x0080 199*3d8817e4Smiod #define Imm24 0x0100 200*3d8817e4Smiod #define Abs24 0x0200 201*3d8817e4Smiod /* 3 operand addressing mode types */ 202*3d8817e4Smiod #define op3T1 0x0400 203*3d8817e4Smiod #define op3T2 0x0800 204*3d8817e4Smiod /* Interrupt vector */ 205*3d8817e4Smiod #define IVector 0x1000 206*3d8817e4Smiod /* Not required */ 207*3d8817e4Smiod #define NotReq 0x2000 208*3d8817e4Smiod 209*3d8817e4Smiod #define GAddr1 Rn | Direct | Indirect | Imm16 210*3d8817e4Smiod #define GAddr2 GAddr1 | AllReg 211*3d8817e4Smiod #define TAddr1 op3T1 | Rn | Indirect 212*3d8817e4Smiod #define TAddr2 op3T2 | Rn | Indirect 213*3d8817e4Smiod #define Reg Rn | ARn 214*3d8817e4Smiod #define AllReg Reg | DPReg | OtherReg 215*3d8817e4Smiod 216*3d8817e4Smiod typedef struct _template 217*3d8817e4Smiod { 218*3d8817e4Smiod char *name; 219*3d8817e4Smiod unsigned int operands; /* how many operands */ 220*3d8817e4Smiod unsigned int base_opcode; /* base_opcode is the fundamental opcode byte */ 221*3d8817e4Smiod /* the bits in opcode_modifier are used to generate the final opcode from 222*3d8817e4Smiod the base_opcode. These bits also are used to detect alternate forms of 223*3d8817e4Smiod the same instruction */ 224*3d8817e4Smiod unsigned int opcode_modifier; 225*3d8817e4Smiod 226*3d8817e4Smiod /* opcode_modifier bits: */ 227*3d8817e4Smiod #define AddressMode 0x00600000 228*3d8817e4Smiod #define PCRel 0x02000000 229*3d8817e4Smiod #define StackOp 0x001F0000 230*3d8817e4Smiod #define Rotate StackOp 231*3d8817e4Smiod 232*3d8817e4Smiod /* operand_types[i] describes the type of operand i. This is made 233*3d8817e4Smiod by OR'ing together all of the possible type masks. (e.g. 234*3d8817e4Smiod 'operand_types[i] = Reg|Imm' specifies that operand i can be 235*3d8817e4Smiod either a register or an immediate operand */ 236*3d8817e4Smiod unsigned int operand_types[3]; 237*3d8817e4Smiod /* This defines the number type of an immediate argument to an instruction. */ 238*3d8817e4Smiod int imm_arg_type; 239*3d8817e4Smiod #define Imm_None 0 240*3d8817e4Smiod #define Imm_Float 1 241*3d8817e4Smiod #define Imm_SInt 2 242*3d8817e4Smiod #define Imm_UInt 3 243*3d8817e4Smiod } 244*3d8817e4Smiod template; 245*3d8817e4Smiod 246*3d8817e4Smiod static const template tic30_optab[] = { 247*3d8817e4Smiod { "absf" ,2,0x00000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 248*3d8817e4Smiod { "absi" ,2,0x00800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 249*3d8817e4Smiod { "addc" ,2,0x01000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 250*3d8817e4Smiod { "addc3" ,3,0x20000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 251*3d8817e4Smiod { "addf" ,2,0x01800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 252*3d8817e4Smiod { "addf3" ,3,0x20800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 253*3d8817e4Smiod { "addi" ,2,0x02000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 254*3d8817e4Smiod { "addi3" ,3,0x21000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 255*3d8817e4Smiod { "and" ,2,0x02800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 256*3d8817e4Smiod { "and3" ,3,0x21800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 257*3d8817e4Smiod { "andn" ,2,0x03000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 258*3d8817e4Smiod { "andn3" ,3,0x22000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 259*3d8817e4Smiod { "ash" ,2,0x03800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 260*3d8817e4Smiod { "ash3" ,3,0x22800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 261*3d8817e4Smiod { "b" ,1,0x68000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 262*3d8817e4Smiod { "bu" ,1,0x68000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 263*3d8817e4Smiod { "blo" ,1,0x68010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 264*3d8817e4Smiod { "bls" ,1,0x68020000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 265*3d8817e4Smiod { "bhi" ,1,0x68030000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 266*3d8817e4Smiod { "bhs" ,1,0x68040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 267*3d8817e4Smiod { "beq" ,1,0x68050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 268*3d8817e4Smiod { "bne" ,1,0x68060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 269*3d8817e4Smiod { "blt" ,1,0x68070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 270*3d8817e4Smiod { "ble" ,1,0x68080000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 271*3d8817e4Smiod { "bgt" ,1,0x68090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 272*3d8817e4Smiod { "bge" ,1,0x680A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 273*3d8817e4Smiod { "bz" ,1,0x68050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 274*3d8817e4Smiod { "bnz" ,1,0x68060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 275*3d8817e4Smiod { "bp" ,1,0x68090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 276*3d8817e4Smiod { "bn" ,1,0x68070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 277*3d8817e4Smiod { "bnn" ,1,0x680A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 278*3d8817e4Smiod { "bnv" ,1,0x680C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 279*3d8817e4Smiod { "bv" ,1,0x680D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 280*3d8817e4Smiod { "bnuf" ,1,0x680E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 281*3d8817e4Smiod { "buf" ,1,0x680F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 282*3d8817e4Smiod { "bnc" ,1,0x68040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 283*3d8817e4Smiod { "bc" ,1,0x68010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 284*3d8817e4Smiod { "bnlv" ,1,0x68100000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 285*3d8817e4Smiod { "blv" ,1,0x68110000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 286*3d8817e4Smiod { "bnluf" ,1,0x68120000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 287*3d8817e4Smiod { "bluf" ,1,0x68130000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 288*3d8817e4Smiod { "bzuf" ,1,0x68140000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 289*3d8817e4Smiod { "bd" ,1,0x68200000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 290*3d8817e4Smiod { "bud" ,1,0x68200000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 291*3d8817e4Smiod { "blod" ,1,0x68210000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 292*3d8817e4Smiod { "blsd" ,1,0x68220000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 293*3d8817e4Smiod { "bhid" ,1,0x68230000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 294*3d8817e4Smiod { "bhsd" ,1,0x68240000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 295*3d8817e4Smiod { "beqd" ,1,0x68250000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 296*3d8817e4Smiod { "bned" ,1,0x68260000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 297*3d8817e4Smiod { "bltd" ,1,0x68270000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 298*3d8817e4Smiod { "bled" ,1,0x68280000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 299*3d8817e4Smiod { "bgtd" ,1,0x68290000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 300*3d8817e4Smiod { "bged" ,1,0x682A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 301*3d8817e4Smiod { "bzd" ,1,0x68250000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 302*3d8817e4Smiod { "bnzd" ,1,0x68260000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 303*3d8817e4Smiod { "bpd" ,1,0x68290000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 304*3d8817e4Smiod { "bnd" ,1,0x68270000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 305*3d8817e4Smiod { "bnnd" ,1,0x682A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 306*3d8817e4Smiod { "bnvd" ,1,0x682C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 307*3d8817e4Smiod { "bvd" ,1,0x682D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 308*3d8817e4Smiod { "bnufd" ,1,0x682E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 309*3d8817e4Smiod { "bufd" ,1,0x682F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 310*3d8817e4Smiod { "bncd" ,1,0x68240000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 311*3d8817e4Smiod { "bcd" ,1,0x68210000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 312*3d8817e4Smiod { "bnlvd" ,1,0x68300000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 313*3d8817e4Smiod { "blvd" ,1,0x68310000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 314*3d8817e4Smiod { "bnlufd" ,1,0x68320000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 315*3d8817e4Smiod { "blufd" ,1,0x68330000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 316*3d8817e4Smiod { "bzufd" ,1,0x68340000,PCRel, { AllReg|Disp, 0, 0 }, Imm_None }, 317*3d8817e4Smiod { "br" ,1,0x60000000,0, { Imm24, 0, 0 }, Imm_UInt }, 318*3d8817e4Smiod { "brd" ,1,0x61000000,0, { Imm24, 0, 0 }, Imm_UInt }, 319*3d8817e4Smiod { "call" ,1,0x62000000,0, { Imm24, 0, 0 }, Imm_UInt }, 320*3d8817e4Smiod { "callu" ,1,0x70000000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 321*3d8817e4Smiod { "calllo" ,1,0x70010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 322*3d8817e4Smiod { "callls" ,1,0x70020000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 323*3d8817e4Smiod { "callhi" ,1,0x70030000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 324*3d8817e4Smiod { "callhs" ,1,0x70040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 325*3d8817e4Smiod { "calleq" ,1,0x70050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 326*3d8817e4Smiod { "callne" ,1,0x70060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 327*3d8817e4Smiod { "calllt" ,1,0x70070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 328*3d8817e4Smiod { "callle" ,1,0x70080000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 329*3d8817e4Smiod { "callgt" ,1,0x70090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 330*3d8817e4Smiod { "callge" ,1,0x700A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 331*3d8817e4Smiod { "callz" ,1,0x70050000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 332*3d8817e4Smiod { "callnz" ,1,0x70060000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 333*3d8817e4Smiod { "callp" ,1,0x70090000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 334*3d8817e4Smiod { "calln" ,1,0x70070000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 335*3d8817e4Smiod { "callnn" ,1,0x700A0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 336*3d8817e4Smiod { "callnv" ,1,0x700C0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 337*3d8817e4Smiod { "callv" ,1,0x700D0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 338*3d8817e4Smiod { "callnuf",1,0x700E0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 339*3d8817e4Smiod { "calluf" ,1,0x700F0000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 340*3d8817e4Smiod { "callnc" ,1,0x70040000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 341*3d8817e4Smiod { "callc" ,1,0x70010000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 342*3d8817e4Smiod { "callnlv",1,0x70100000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 343*3d8817e4Smiod { "calllv" ,1,0x70110000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 344*3d8817e4Smiod { "callnluf",1,0x70120000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 345*3d8817e4Smiod { "callluf",1,0x70130000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 346*3d8817e4Smiod { "callzuf",1,0x70140000,PCRel, { AllReg|Disp, 0, 0 }, Imm_UInt }, 347*3d8817e4Smiod { "cmpf" ,2,0x04000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 348*3d8817e4Smiod { "cmpf3" ,2,0x23000000,AddressMode, { TAddr1, TAddr2, 0 }, Imm_None }, 349*3d8817e4Smiod { "cmpi" ,2,0x04800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 350*3d8817e4Smiod { "cmpi3" ,2,0x23800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, 0 }, Imm_None }, 351*3d8817e4Smiod { "db" ,2,0x6C000000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 352*3d8817e4Smiod { "dbu" ,2,0x6C000000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 353*3d8817e4Smiod { "dblo" ,2,0x6C010000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 354*3d8817e4Smiod { "dbls" ,2,0x6C020000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 355*3d8817e4Smiod { "dbhi" ,2,0x6C030000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 356*3d8817e4Smiod { "dbhs" ,2,0x6C040000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 357*3d8817e4Smiod { "dbeq" ,2,0x6C050000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 358*3d8817e4Smiod { "dbne" ,2,0x6C060000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 359*3d8817e4Smiod { "dblt" ,2,0x6C070000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 360*3d8817e4Smiod { "dble" ,2,0x6C080000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 361*3d8817e4Smiod { "dbgt" ,2,0x6C090000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 362*3d8817e4Smiod { "dbge" ,2,0x6C0A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 363*3d8817e4Smiod { "dbz" ,2,0x6C050000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 364*3d8817e4Smiod { "dbnz" ,2,0x6C060000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 365*3d8817e4Smiod { "dbp" ,2,0x6C090000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 366*3d8817e4Smiod { "dbn" ,2,0x6C070000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 367*3d8817e4Smiod { "dbnn" ,2,0x6C0A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 368*3d8817e4Smiod { "dbnv" ,2,0x6C0C0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 369*3d8817e4Smiod { "dbv" ,2,0x6C0D0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 370*3d8817e4Smiod { "dbnuf" ,2,0x6C0E0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 371*3d8817e4Smiod { "dbuf" ,2,0x6C0F0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 372*3d8817e4Smiod { "dbnc" ,2,0x6C040000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 373*3d8817e4Smiod { "dbc" ,2,0x6C010000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 374*3d8817e4Smiod { "dbnlv" ,2,0x6C100000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 375*3d8817e4Smiod { "dblv" ,2,0x6C110000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 376*3d8817e4Smiod { "dbnluf" ,2,0x6C120000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 377*3d8817e4Smiod { "dbluf" ,2,0x6C130000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 378*3d8817e4Smiod { "dbzuf" ,2,0x6C140000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 379*3d8817e4Smiod { "dbd" ,2,0x6C200000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 380*3d8817e4Smiod { "dbud" ,2,0x6C200000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 381*3d8817e4Smiod { "dblod" ,2,0x6C210000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 382*3d8817e4Smiod { "dblsd" ,2,0x6C220000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 383*3d8817e4Smiod { "dbhid" ,2,0x6C230000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 384*3d8817e4Smiod { "dbhsd" ,2,0x6C240000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 385*3d8817e4Smiod { "dbeqd" ,2,0x6C250000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 386*3d8817e4Smiod { "dbned" ,2,0x6C260000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 387*3d8817e4Smiod { "dbltd" ,2,0x6C270000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 388*3d8817e4Smiod { "dbled" ,2,0x6C280000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 389*3d8817e4Smiod { "dbgtd" ,2,0x6C290000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 390*3d8817e4Smiod { "dbged" ,2,0x6C2A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 391*3d8817e4Smiod { "dbzd" ,2,0x6C250000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 392*3d8817e4Smiod { "dbnzd" ,2,0x6C260000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 393*3d8817e4Smiod { "dbpd" ,2,0x6C290000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 394*3d8817e4Smiod { "dbnd" ,2,0x6C270000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 395*3d8817e4Smiod { "dbnnd" ,2,0x6C2A0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 396*3d8817e4Smiod { "dbnvd" ,2,0x6C2C0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 397*3d8817e4Smiod { "dbvd" ,2,0x6C2D0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 398*3d8817e4Smiod { "dbnufd" ,2,0x6C2E0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 399*3d8817e4Smiod { "dbufd" ,2,0x6C2F0000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 400*3d8817e4Smiod { "dbncd" ,2,0x6C240000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 401*3d8817e4Smiod { "dbcd" ,2,0x6C210000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 402*3d8817e4Smiod { "dbnlvd" ,2,0x6C300000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 403*3d8817e4Smiod { "dblvd" ,2,0x6C310000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 404*3d8817e4Smiod { "dbnlufd",2,0x6C320000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 405*3d8817e4Smiod { "dblufd" ,2,0x6C330000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 406*3d8817e4Smiod { "dbzufd" ,2,0x6C340000,PCRel, { ARn, AllReg|Disp, 0 }, Imm_None }, 407*3d8817e4Smiod { "fix" ,2,0x05000000,AddressMode, { GAddr1, AllReg, 0 }, Imm_Float }, 408*3d8817e4Smiod { "float" ,2,0x05800000,AddressMode, { GAddr2, Rn, 0 }, Imm_SInt }, 409*3d8817e4Smiod { "iack" ,1,0x1B000000,AddressMode, { Direct|Indirect, 0, 0 }, Imm_None }, 410*3d8817e4Smiod { "idle" ,0,0x06000000,0, { 0, 0, 0 }, Imm_None }, 411*3d8817e4Smiod { "idle2" ,0,0x06000001,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 412*3d8817e4Smiod { "lde" ,2,0x06800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 413*3d8817e4Smiod { "ldf" ,2,0x07000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 414*3d8817e4Smiod { "ldfu" ,2,0x40000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 415*3d8817e4Smiod { "ldflo" ,2,0x40800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 416*3d8817e4Smiod { "ldfls" ,2,0x41000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 417*3d8817e4Smiod { "ldfhi" ,2,0x41800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 418*3d8817e4Smiod { "ldfhs" ,2,0x42000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 419*3d8817e4Smiod { "ldfeq" ,2,0x42800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 420*3d8817e4Smiod { "ldfne" ,2,0x43000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 421*3d8817e4Smiod { "ldflt" ,2,0x43800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 422*3d8817e4Smiod { "ldfle" ,2,0x44000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 423*3d8817e4Smiod { "ldfgt" ,2,0x44800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 424*3d8817e4Smiod { "ldfge" ,2,0x45000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 425*3d8817e4Smiod { "ldfz" ,2,0x42800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 426*3d8817e4Smiod { "ldfnz" ,2,0x43000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 427*3d8817e4Smiod { "ldfp" ,2,0x44800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 428*3d8817e4Smiod { "ldfn" ,2,0x43800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 429*3d8817e4Smiod { "ldfnn" ,2,0x45000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 430*3d8817e4Smiod { "ldfnv" ,2,0x46000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 431*3d8817e4Smiod { "ldfv" ,2,0x46800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 432*3d8817e4Smiod { "ldfnuf" ,2,0x47000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 433*3d8817e4Smiod { "ldfuf" ,2,0x47800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 434*3d8817e4Smiod { "ldfnc" ,2,0x42000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 435*3d8817e4Smiod { "ldfc" ,2,0x40800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 436*3d8817e4Smiod { "ldfnlv" ,2,0x48000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 437*3d8817e4Smiod { "ldflv" ,2,0x48800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 438*3d8817e4Smiod { "ldfnluf",2,0x49000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 439*3d8817e4Smiod { "ldfluf" ,2,0x49800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 440*3d8817e4Smiod { "ldfzuf" ,2,0x4A000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 441*3d8817e4Smiod { "ldfi" ,2,0x07800000,AddressMode, { Direct|Indirect, Rn, 0 }, Imm_None }, 442*3d8817e4Smiod { "ldi" ,2,0x08000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 443*3d8817e4Smiod { "ldiu" ,2,0x50000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 444*3d8817e4Smiod { "ldilo" ,2,0x50800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 445*3d8817e4Smiod { "ldils" ,2,0x51000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 446*3d8817e4Smiod { "ldihi" ,2,0x51800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 447*3d8817e4Smiod { "ldihs" ,2,0x52000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 448*3d8817e4Smiod { "ldieq" ,2,0x52800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 449*3d8817e4Smiod { "ldine" ,2,0x53000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 450*3d8817e4Smiod { "ldilt" ,2,0x53800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 451*3d8817e4Smiod { "ldile" ,2,0x54000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 452*3d8817e4Smiod { "ldigt" ,2,0x54800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 453*3d8817e4Smiod { "ldige" ,2,0x55000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 454*3d8817e4Smiod { "ldiz" ,2,0x52800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 455*3d8817e4Smiod { "ldinz" ,2,0x53000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 456*3d8817e4Smiod { "ldip" ,2,0x54800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 457*3d8817e4Smiod { "ldin" ,2,0x53800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 458*3d8817e4Smiod { "ldinn" ,2,0x55000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 459*3d8817e4Smiod { "ldinv" ,2,0x56000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 460*3d8817e4Smiod { "ldiv" ,2,0x56800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 461*3d8817e4Smiod { "ldinuf" ,2,0x57000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 462*3d8817e4Smiod { "ldiuf" ,2,0x57800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 463*3d8817e4Smiod { "ldinc" ,2,0x52000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 464*3d8817e4Smiod { "ldic" ,2,0x50800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 465*3d8817e4Smiod { "ldinlv" ,2,0x58000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 466*3d8817e4Smiod { "ldilv" ,2,0x58800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 467*3d8817e4Smiod { "ldinluf",2,0x59000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 468*3d8817e4Smiod { "ldiluf" ,2,0x59800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 469*3d8817e4Smiod { "ldizuf" ,2,0x5A000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 470*3d8817e4Smiod { "ldii" ,2,0x08800000,AddressMode, { Direct|Indirect, AllReg, 0 }, Imm_None }, 471*3d8817e4Smiod { "ldm" ,2,0x09000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 472*3d8817e4Smiod { "ldp" ,2,0x08700000,0, { Abs24|Direct, DPReg|NotReq, 0 }, Imm_UInt }, 473*3d8817e4Smiod { "lopower",0,0x10800001,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 474*3d8817e4Smiod { "lsh" ,2,0x09800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 475*3d8817e4Smiod { "lsh3" ,3,0x24000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 476*3d8817e4Smiod { "maxspeed",0,0x10800000,0, { 0, 0, 0 }, Imm_None }, /* LC31 Only */ 477*3d8817e4Smiod { "mpyf" ,2,0x0A000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 478*3d8817e4Smiod { "mpyf3" ,3,0x24800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 479*3d8817e4Smiod { "mpyi" ,2,0x0A800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 480*3d8817e4Smiod { "mpyi3" ,3,0x25000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 481*3d8817e4Smiod { "negb" ,2,0x0B000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 482*3d8817e4Smiod { "negf" ,2,0x0B800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 483*3d8817e4Smiod { "negi" ,2,0x0C000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 484*3d8817e4Smiod { "nop" ,1,0x0C800000,AddressMode, { AllReg|Indirect|NotReq, 0, 0 }, Imm_None }, 485*3d8817e4Smiod { "norm" ,2,0x0D000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, /*Check another source*/ 486*3d8817e4Smiod { "not" ,2,0x0D800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 487*3d8817e4Smiod { "or" ,2,0x10000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 488*3d8817e4Smiod { "or3" ,3,0x25800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 489*3d8817e4Smiod { "pop" ,1,0x0E200000,StackOp, { AllReg, 0, 0 }, Imm_None }, 490*3d8817e4Smiod { "popf" ,1,0x0EA00000,StackOp, { Rn, 0, 0 }, Imm_None }, 491*3d8817e4Smiod { "push" ,1,0x0F200000,StackOp, { AllReg, 0, 0 }, Imm_None }, 492*3d8817e4Smiod { "pushf" ,1,0x0FA00000,StackOp, { Rn, 0, 0 }, Imm_None }, 493*3d8817e4Smiod { "reti" ,0,0x78000000,0, { 0, 0, 0 }, Imm_None }, 494*3d8817e4Smiod { "retiu" ,0,0x78000000,0, { 0, 0, 0 }, Imm_None }, 495*3d8817e4Smiod { "retilo" ,0,0x78010000,0, { 0, 0, 0 }, Imm_None }, 496*3d8817e4Smiod { "retils" ,0,0x78020000,0, { 0, 0, 0 }, Imm_None }, 497*3d8817e4Smiod { "retihi" ,0,0x78030000,0, { 0, 0, 0 }, Imm_None }, 498*3d8817e4Smiod { "retihs" ,0,0x78040000,0, { 0, 0, 0 }, Imm_None }, 499*3d8817e4Smiod { "retieq" ,0,0x78050000,0, { 0, 0, 0 }, Imm_None }, 500*3d8817e4Smiod { "retine" ,0,0x78060000,0, { 0, 0, 0 }, Imm_None }, 501*3d8817e4Smiod { "retilt" ,0,0x78070000,0, { 0, 0, 0 }, Imm_None }, 502*3d8817e4Smiod { "retile" ,0,0x78080000,0, { 0, 0, 0 }, Imm_None }, 503*3d8817e4Smiod { "retigt" ,0,0x78090000,0, { 0, 0, 0 }, Imm_None }, 504*3d8817e4Smiod { "retige" ,0,0x780A0000,0, { 0, 0, 0 }, Imm_None }, 505*3d8817e4Smiod { "retiz" ,0,0x78050000,0, { 0, 0, 0 }, Imm_None }, 506*3d8817e4Smiod { "retinz" ,0,0x78060000,0, { 0, 0, 0 }, Imm_None }, 507*3d8817e4Smiod { "retip" ,0,0x78090000,0, { 0, 0, 0 }, Imm_None }, 508*3d8817e4Smiod { "retin" ,0,0x78070000,0, { 0, 0, 0 }, Imm_None }, 509*3d8817e4Smiod { "retinn" ,0,0x780A0000,0, { 0, 0, 0 }, Imm_None }, 510*3d8817e4Smiod { "retinv" ,0,0x780C0000,0, { 0, 0, 0 }, Imm_None }, 511*3d8817e4Smiod { "retiv" ,0,0x780D0000,0, { 0, 0, 0 }, Imm_None }, 512*3d8817e4Smiod { "retinuf",0,0x780E0000,0, { 0, 0, 0 }, Imm_None }, 513*3d8817e4Smiod { "retiuf" ,0,0x780F0000,0, { 0, 0, 0 }, Imm_None }, 514*3d8817e4Smiod { "retinc" ,0,0x78040000,0, { 0, 0, 0 }, Imm_None }, 515*3d8817e4Smiod { "retic" ,0,0x78010000,0, { 0, 0, 0 }, Imm_None }, 516*3d8817e4Smiod { "retinlv",0,0x78100000,0, { 0, 0, 0 }, Imm_None }, 517*3d8817e4Smiod { "retilv" ,0,0x78110000,0, { 0, 0, 0 }, Imm_None }, 518*3d8817e4Smiod { "retinluf",0,0x78120000,0, { 0, 0, 0 }, Imm_None }, 519*3d8817e4Smiod { "retiluf",0,0x78130000,0, { 0, 0, 0 }, Imm_None }, 520*3d8817e4Smiod { "retizuf",0,0x78140000,0, { 0, 0, 0 }, Imm_None }, 521*3d8817e4Smiod { "rets" ,0,0x78800000,0, { 0, 0, 0 }, Imm_None }, 522*3d8817e4Smiod { "retsu" ,0,0x78800000,0, { 0, 0, 0 }, Imm_None }, 523*3d8817e4Smiod { "retslo" ,0,0x78810000,0, { 0, 0, 0 }, Imm_None }, 524*3d8817e4Smiod { "retsls" ,0,0x78820000,0, { 0, 0, 0 }, Imm_None }, 525*3d8817e4Smiod { "retshi" ,0,0x78830000,0, { 0, 0, 0 }, Imm_None }, 526*3d8817e4Smiod { "retshs" ,0,0x78840000,0, { 0, 0, 0 }, Imm_None }, 527*3d8817e4Smiod { "retseq" ,0,0x78850000,0, { 0, 0, 0 }, Imm_None }, 528*3d8817e4Smiod { "retsne" ,0,0x78860000,0, { 0, 0, 0 }, Imm_None }, 529*3d8817e4Smiod { "retslt" ,0,0x78870000,0, { 0, 0, 0 }, Imm_None }, 530*3d8817e4Smiod { "retsle" ,0,0x78880000,0, { 0, 0, 0 }, Imm_None }, 531*3d8817e4Smiod { "retsgt" ,0,0x78890000,0, { 0, 0, 0 }, Imm_None }, 532*3d8817e4Smiod { "retsge" ,0,0x788A0000,0, { 0, 0, 0 }, Imm_None }, 533*3d8817e4Smiod { "retsz" ,0,0x78850000,0, { 0, 0, 0 }, Imm_None }, 534*3d8817e4Smiod { "retsnz" ,0,0x78860000,0, { 0, 0, 0 }, Imm_None }, 535*3d8817e4Smiod { "retsp" ,0,0x78890000,0, { 0, 0, 0 }, Imm_None }, 536*3d8817e4Smiod { "retsn" ,0,0x78870000,0, { 0, 0, 0 }, Imm_None }, 537*3d8817e4Smiod { "retsnn" ,0,0x788A0000,0, { 0, 0, 0 }, Imm_None }, 538*3d8817e4Smiod { "retsnv" ,0,0x788C0000,0, { 0, 0, 0 }, Imm_None }, 539*3d8817e4Smiod { "retsv" ,0,0x788D0000,0, { 0, 0, 0 }, Imm_None }, 540*3d8817e4Smiod { "retsnuf",0,0x788E0000,0, { 0, 0, 0 }, Imm_None }, 541*3d8817e4Smiod { "retsuf" ,0,0x788F0000,0, { 0, 0, 0 }, Imm_None }, 542*3d8817e4Smiod { "retsnc" ,0,0x78840000,0, { 0, 0, 0 }, Imm_None }, 543*3d8817e4Smiod { "retsc" ,0,0x78810000,0, { 0, 0, 0 }, Imm_None }, 544*3d8817e4Smiod { "retsnlv",0,0x78900000,0, { 0, 0, 0 }, Imm_None }, 545*3d8817e4Smiod { "retslv" ,0,0x78910000,0, { 0, 0, 0 }, Imm_None }, 546*3d8817e4Smiod { "retsnluf",0,0x78920000,0, { 0, 0, 0 }, Imm_None }, 547*3d8817e4Smiod { "retsluf",0,0x78930000,0, { 0, 0, 0 }, Imm_None }, 548*3d8817e4Smiod { "retszuf",0,0x78940000,0, { 0, 0, 0 }, Imm_None }, 549*3d8817e4Smiod { "rnd" ,2,0x11000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 550*3d8817e4Smiod { "rol" ,1,0x11E00001,Rotate, { AllReg, 0, 0 }, Imm_None }, 551*3d8817e4Smiod { "rolc" ,1,0x12600001,Rotate, { AllReg, 0, 0 }, Imm_None }, 552*3d8817e4Smiod { "ror" ,1,0x12E0FFFF,Rotate, { AllReg, 0, 0 }, Imm_None }, 553*3d8817e4Smiod { "rorc" ,1,0x1360FFFF,Rotate, { AllReg, 0, 0 }, Imm_None }, 554*3d8817e4Smiod { "rptb" ,1,0x64000000,0, { Imm24, 0, 0 }, Imm_UInt }, 555*3d8817e4Smiod { "rpts" ,1,0x139B0000,AddressMode, { GAddr2, 0, 0 }, Imm_UInt }, 556*3d8817e4Smiod { "sigi" ,0,0x16000000,0, { 0, 0, 0 }, Imm_None }, 557*3d8817e4Smiod { "stf" ,2,0x14000000,AddressMode, { Rn, Direct|Indirect, 0 }, Imm_Float }, 558*3d8817e4Smiod { "stfi" ,2,0x14800000,AddressMode, { Rn, Direct|Indirect, 0 }, Imm_Float }, 559*3d8817e4Smiod { "sti" ,2,0x15000000,AddressMode, { AllReg, Direct|Indirect, 0 }, Imm_SInt }, 560*3d8817e4Smiod { "stii" ,2,0x15800000,AddressMode, { AllReg, Direct|Indirect, 0 }, Imm_SInt }, 561*3d8817e4Smiod { "subb" ,2,0x16800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 562*3d8817e4Smiod { "subb3" ,3,0x26000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 563*3d8817e4Smiod { "subc" ,2,0x17000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 564*3d8817e4Smiod { "subf" ,2,0x17800000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 565*3d8817e4Smiod { "subf3" ,3,0x26800000,AddressMode, { TAddr1, TAddr2, Rn }, Imm_None }, 566*3d8817e4Smiod { "subi" ,2,0x18000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 567*3d8817e4Smiod { "subi3" ,3,0x27000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 568*3d8817e4Smiod { "subrb" ,2,0x18800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 569*3d8817e4Smiod { "subrf" ,2,0x19000000,AddressMode, { GAddr1, Rn, 0 }, Imm_Float }, 570*3d8817e4Smiod { "subri" ,2,0x19800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_SInt }, 571*3d8817e4Smiod { "swi" ,0,0x66000000,0, { 0, 0, 0 }, Imm_None }, 572*3d8817e4Smiod { "trap" ,1,0x74800020,0, { IVector, 0, 0 }, Imm_None }, 573*3d8817e4Smiod { "trapu" ,1,0x74800020,0, { IVector, 0, 0 }, Imm_None }, 574*3d8817e4Smiod { "traplo" ,1,0x74810020,0, { IVector, 0, 0 }, Imm_None }, 575*3d8817e4Smiod { "trapls" ,1,0x74820020,0, { IVector, 0, 0 }, Imm_None }, 576*3d8817e4Smiod { "traphi" ,1,0x74830020,0, { IVector, 0, 0 }, Imm_None }, 577*3d8817e4Smiod { "traphs" ,1,0x74840020,0, { IVector, 0, 0 }, Imm_None }, 578*3d8817e4Smiod { "trapeq" ,1,0x74850020,0, { IVector, 0, 0 }, Imm_None }, 579*3d8817e4Smiod { "trapne" ,1,0x74860020,0, { IVector, 0, 0 }, Imm_None }, 580*3d8817e4Smiod { "traplt" ,1,0x74870020,0, { IVector, 0, 0 }, Imm_None }, 581*3d8817e4Smiod { "traple" ,1,0x74880020,0, { IVector, 0, 0 }, Imm_None }, 582*3d8817e4Smiod { "trapgt" ,1,0x74890020,0, { IVector, 0, 0 }, Imm_None }, 583*3d8817e4Smiod { "trapge" ,1,0x748A0020,0, { IVector, 0, 0 }, Imm_None }, 584*3d8817e4Smiod { "trapz" ,1,0x74850020,0, { IVector, 0, 0 }, Imm_None }, 585*3d8817e4Smiod { "trapnz" ,1,0x74860020,0, { IVector, 0, 0 }, Imm_None }, 586*3d8817e4Smiod { "trapp" ,1,0x74890020,0, { IVector, 0, 0 }, Imm_None }, 587*3d8817e4Smiod { "trapn" ,1,0x74870020,0, { IVector, 0, 0 }, Imm_None }, 588*3d8817e4Smiod { "trapnn" ,1,0x748A0020,0, { IVector, 0, 0 }, Imm_None }, 589*3d8817e4Smiod { "trapnv" ,1,0x748C0020,0, { IVector, 0, 0 }, Imm_None }, 590*3d8817e4Smiod { "trapv" ,1,0x748D0020,0, { IVector, 0, 0 }, Imm_None }, 591*3d8817e4Smiod { "trapnuf",1,0x748E0020,0, { IVector, 0, 0 }, Imm_None }, 592*3d8817e4Smiod { "trapuf" ,1,0x748F0020,0, { IVector, 0, 0 }, Imm_None }, 593*3d8817e4Smiod { "trapnc" ,1,0x74840020,0, { IVector, 0, 0 }, Imm_None }, 594*3d8817e4Smiod { "trapc" ,1,0x74810020,0, { IVector, 0, 0 }, Imm_None }, 595*3d8817e4Smiod { "trapnlv",1,0x74900020,0, { IVector, 0, 0 }, Imm_None }, 596*3d8817e4Smiod { "traplv" ,1,0x74910020,0, { IVector, 0, 0 }, Imm_None }, 597*3d8817e4Smiod { "trapnluf",1,0x74920020,0, { IVector, 0, 0 }, Imm_None }, 598*3d8817e4Smiod { "trapluf",1,0x74930020,0, { IVector, 0, 0 }, Imm_None }, 599*3d8817e4Smiod { "trapzuf",1,0x74940020,0, { IVector, 0, 0 }, Imm_None }, 600*3d8817e4Smiod { "tstb" ,2,0x1A000000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 601*3d8817e4Smiod { "tstb3" ,2,0x27800000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, 0 }, Imm_None }, 602*3d8817e4Smiod { "xor" ,2,0x1A800000,AddressMode, { GAddr2, AllReg, 0 }, Imm_UInt }, 603*3d8817e4Smiod { "xor3" ,3,0x28000000,AddressMode, { TAddr1|AllReg, TAddr2|AllReg, AllReg }, Imm_None }, 604*3d8817e4Smiod { "" ,0,0x00000000,0, { 0, 0, 0 }, 0 } 605*3d8817e4Smiod }; 606*3d8817e4Smiod 607*3d8817e4Smiod static const template *const tic30_optab_end = 608*3d8817e4Smiod tic30_optab + sizeof(tic30_optab)/sizeof(tic30_optab[0]); 609*3d8817e4Smiod 610*3d8817e4Smiod typedef struct { 611*3d8817e4Smiod char *name; 612*3d8817e4Smiod unsigned int operands_1; 613*3d8817e4Smiod unsigned int operands_2; 614*3d8817e4Smiod unsigned int base_opcode; 615*3d8817e4Smiod unsigned int operand_types[2][3]; 616*3d8817e4Smiod /* Which operand fits into which part of the final opcode word. */ 617*3d8817e4Smiod int oporder; 618*3d8817e4Smiod } partemplate; 619*3d8817e4Smiod 620*3d8817e4Smiod /* oporder defines - not very descriptive. */ 621*3d8817e4Smiod #define OO_4op1 0 622*3d8817e4Smiod #define OO_4op2 1 623*3d8817e4Smiod #define OO_4op3 2 624*3d8817e4Smiod #define OO_5op1 3 625*3d8817e4Smiod #define OO_5op2 4 626*3d8817e4Smiod #define OO_PField 5 627*3d8817e4Smiod 628*3d8817e4Smiod static const partemplate tic30_paroptab[] = { 629*3d8817e4Smiod { "q_absf_stf", 2,2,0xC8000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 630*3d8817e4Smiod OO_4op1 }, 631*3d8817e4Smiod { "q_absi_sti", 2,2,0xCA000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 632*3d8817e4Smiod OO_4op1 }, 633*3d8817e4Smiod { "q_addf3_stf", 3,2,0xCC000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 634*3d8817e4Smiod OO_5op1 }, 635*3d8817e4Smiod { "q_addi3_sti", 3,2,0xCE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 636*3d8817e4Smiod OO_5op1 }, 637*3d8817e4Smiod { "q_and3_sti", 3,2,0xD0000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 638*3d8817e4Smiod OO_5op1 }, 639*3d8817e4Smiod { "q_ash3_sti", 3,2,0xD2000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 640*3d8817e4Smiod OO_5op2 }, 641*3d8817e4Smiod { "q_fix_sti", 2,2,0xD4000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 642*3d8817e4Smiod OO_4op1 }, 643*3d8817e4Smiod { "q_float_stf", 2,2,0xD6000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 644*3d8817e4Smiod OO_4op1 }, 645*3d8817e4Smiod { "q_ldf_ldf", 2,2,0xC4000000, { { Indirect, Rn, 0 }, { Indirect, Rn, 0 } }, 646*3d8817e4Smiod OO_4op2 }, 647*3d8817e4Smiod { "q_ldf_stf", 2,2,0xD8000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 648*3d8817e4Smiod OO_4op1 }, 649*3d8817e4Smiod { "q_ldi_ldi", 2,2,0xC6000000, { { Indirect, Rn, 0 }, { Indirect, Rn, 0 } }, 650*3d8817e4Smiod OO_4op2 }, 651*3d8817e4Smiod { "q_ldi_sti", 2,2,0xDA000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 652*3d8817e4Smiod OO_4op1 }, 653*3d8817e4Smiod { "q_lsh3_sti", 3,2,0xDC000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 654*3d8817e4Smiod OO_5op2 }, 655*3d8817e4Smiod { "q_mpyf3_addf3",3,3,0x80000000, { { Rn | Indirect, Rn | Indirect, Rn }, 656*3d8817e4Smiod { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 657*3d8817e4Smiod { "q_mpyf3_stf", 3,2,0xDE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 658*3d8817e4Smiod OO_5op1 }, 659*3d8817e4Smiod { "q_mpyf3_subf3",3,3,0x84000000, { { Rn | Indirect, Rn | Indirect, Rn }, 660*3d8817e4Smiod { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 661*3d8817e4Smiod { "q_mpyi3_addi3",3,3,0x88000000, { { Rn | Indirect, Rn | Indirect, Rn }, 662*3d8817e4Smiod { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 663*3d8817e4Smiod { "q_mpyi3_sti", 3,2,0xE0000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 664*3d8817e4Smiod OO_5op1 }, 665*3d8817e4Smiod { "q_mpyi3_subi3",3,3,0x8C000000, { { Rn | Indirect, Rn | Indirect, Rn }, 666*3d8817e4Smiod { Rn | Indirect, Rn | Indirect, Rn } }, OO_PField }, 667*3d8817e4Smiod { "q_negf_stf", 2,2,0xE2000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 668*3d8817e4Smiod OO_4op1 }, 669*3d8817e4Smiod { "q_negi_sti", 2,2,0xE4000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 670*3d8817e4Smiod OO_4op1 }, 671*3d8817e4Smiod { "q_not_sti", 2,2,0xE6000000, { { Indirect, Rn, 0 }, { Rn, Indirect, 0 } }, 672*3d8817e4Smiod OO_4op1 }, 673*3d8817e4Smiod { "q_or3_sti", 3,2,0xE8000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 674*3d8817e4Smiod OO_5op1 }, 675*3d8817e4Smiod { "q_stf_stf", 2,2,0xC0000000, { { Rn, Indirect, 0 }, { Rn, Indirect, 0 } }, 676*3d8817e4Smiod OO_4op3 }, 677*3d8817e4Smiod { "q_sti_sti", 2,2,0xC2000000, { { Rn, Indirect, 0 }, { Rn, Indirect, 0 } }, 678*3d8817e4Smiod OO_4op3 }, 679*3d8817e4Smiod { "q_subf3_stf", 3,2,0xEA000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 680*3d8817e4Smiod OO_5op2 }, 681*3d8817e4Smiod { "q_subi3_sti", 3,2,0xEC000000, { { Rn, Indirect, Rn }, { Rn, Indirect, 0 } }, 682*3d8817e4Smiod OO_5op2 }, 683*3d8817e4Smiod { "q_xor3_sti", 3,2,0xEE000000, { { Indirect, Rn, Rn }, { Rn, Indirect, 0 } }, 684*3d8817e4Smiod OO_5op1 }, 685*3d8817e4Smiod { "", 0,0,0x00000000, { { 0, 0, 0 }, { 0, 0, 0 } }, 0 } 686*3d8817e4Smiod }; 687*3d8817e4Smiod 688*3d8817e4Smiod static const partemplate *const tic30_paroptab_end = 689*3d8817e4Smiod tic30_paroptab + sizeof(tic30_paroptab)/sizeof(tic30_paroptab[0]); 690*3d8817e4Smiod 691*3d8817e4Smiod #endif 692