xref: /openbsd-src/gnu/usr.bin/binutils-2.17/include/opcode/hppa.h (revision 3d8817e467ea46cf4772788d6804dd293abfb01a)
1*3d8817e4Smiod /* Table of opcodes for the PA-RISC.
2*3d8817e4Smiod    Copyright 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1998, 1999, 2000,
3*3d8817e4Smiod    2001, 2002, 2003, 2004, 2005
4*3d8817e4Smiod    Free Software Foundation, Inc.
5*3d8817e4Smiod 
6*3d8817e4Smiod    Contributed by the Center for Software Science at the
7*3d8817e4Smiod    University of Utah (pa-gdb-bugs@cs.utah.edu).
8*3d8817e4Smiod 
9*3d8817e4Smiod This file is part of GAS, the GNU Assembler, and GDB, the GNU disassembler.
10*3d8817e4Smiod 
11*3d8817e4Smiod GAS/GDB is free software; you can redistribute it and/or modify
12*3d8817e4Smiod it under the terms of the GNU General Public License as published by
13*3d8817e4Smiod the Free Software Foundation; either version 1, or (at your option)
14*3d8817e4Smiod any later version.
15*3d8817e4Smiod 
16*3d8817e4Smiod GAS/GDB is distributed in the hope that it will be useful,
17*3d8817e4Smiod but WITHOUT ANY WARRANTY; without even the implied warranty of
18*3d8817e4Smiod MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*3d8817e4Smiod GNU General Public License for more details.
20*3d8817e4Smiod 
21*3d8817e4Smiod You should have received a copy of the GNU General Public License
22*3d8817e4Smiod along with GAS or GDB; see the file COPYING.  If not, write to
23*3d8817e4Smiod the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
24*3d8817e4Smiod 
25*3d8817e4Smiod #if !defined(__STDC__) && !defined(const)
26*3d8817e4Smiod #define const
27*3d8817e4Smiod #endif
28*3d8817e4Smiod 
29*3d8817e4Smiod /*
30*3d8817e4Smiod  * Structure of an opcode table entry.
31*3d8817e4Smiod  */
32*3d8817e4Smiod 
33*3d8817e4Smiod /* There are two kinds of delay slot nullification: normal which is
34*3d8817e4Smiod  * controled by the nullification bit, and conditional, which depends
35*3d8817e4Smiod  * on the direction of the branch and its success or failure.
36*3d8817e4Smiod  *
37*3d8817e4Smiod  * NONE is unfortunately #defined in the hiux system include files.
38*3d8817e4Smiod  * #undef it away.
39*3d8817e4Smiod  */
40*3d8817e4Smiod #undef NONE
41*3d8817e4Smiod struct pa_opcode
42*3d8817e4Smiod {
43*3d8817e4Smiod     const char *name;
44*3d8817e4Smiod     unsigned long int match;	/* Bits that must be set...  */
45*3d8817e4Smiod     unsigned long int mask;	/* ... in these bits. */
46*3d8817e4Smiod     char *args;
47*3d8817e4Smiod     enum pa_arch arch;
48*3d8817e4Smiod     char flags;
49*3d8817e4Smiod };
50*3d8817e4Smiod 
51*3d8817e4Smiod /* Enables strict matching.  Opcodes with match errors are skipped
52*3d8817e4Smiod    when this bit is set.  */
53*3d8817e4Smiod #define FLAG_STRICT 0x1
54*3d8817e4Smiod 
55*3d8817e4Smiod /*
56*3d8817e4Smiod    All hppa opcodes are 32 bits.
57*3d8817e4Smiod 
58*3d8817e4Smiod    The match component is a mask saying which bits must match a
59*3d8817e4Smiod    particular opcode in order for an instruction to be an instance
60*3d8817e4Smiod    of that opcode.
61*3d8817e4Smiod 
62*3d8817e4Smiod    The args component is a string containing one character for each operand of
63*3d8817e4Smiod    the instruction.  Characters used as a prefix allow any second character to
64*3d8817e4Smiod    be used without conflicting with the main operand characters.
65*3d8817e4Smiod 
66*3d8817e4Smiod    Bit positions in this description follow HP usage of lsb = 31,
67*3d8817e4Smiod    "at" is lsb of field.
68*3d8817e4Smiod 
69*3d8817e4Smiod    In the args field, the following characters must match exactly:
70*3d8817e4Smiod 
71*3d8817e4Smiod 	'+,() '
72*3d8817e4Smiod 
73*3d8817e4Smiod    In the args field, the following characters are unused:
74*3d8817e4Smiod 
75*3d8817e4Smiod 	'  "         -  /   34 6789:;    '
76*3d8817e4Smiod 	'@  C         M             [\]  '
77*3d8817e4Smiod 	'`    e g                     }  '
78*3d8817e4Smiod 
79*3d8817e4Smiod    Here are all the characters:
80*3d8817e4Smiod 
81*3d8817e4Smiod 	' !"#$%&'()*+-,./0123456789:;<=>?'
82*3d8817e4Smiod 	'@ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^_'
83*3d8817e4Smiod 	'`abcdefghijklmnopqrstuvwxyz{|}~ '
84*3d8817e4Smiod 
85*3d8817e4Smiod Kinds of operands:
86*3d8817e4Smiod    x    integer register field at 15.
87*3d8817e4Smiod    b    integer register field at 10.
88*3d8817e4Smiod    t    integer register field at 31.
89*3d8817e4Smiod    a	integer register field at 10 and 15 (for PERMH)
90*3d8817e4Smiod    5    5 bit immediate at 15.
91*3d8817e4Smiod    s    2 bit space specifier at 17.
92*3d8817e4Smiod    S    3 bit space specifier at 18.
93*3d8817e4Smiod    V    5 bit immediate value at 31
94*3d8817e4Smiod    i    11 bit immediate value at 31
95*3d8817e4Smiod    j    14 bit immediate value at 31
96*3d8817e4Smiod    k    21 bit immediate value at 31
97*3d8817e4Smiod    l    16 bit immediate value at 31 (wide mode only, unusual encoding).
98*3d8817e4Smiod    n	nullification for branch instructions
99*3d8817e4Smiod    N	nullification for spop and copr instructions
100*3d8817e4Smiod    w    12 bit branch displacement
101*3d8817e4Smiod    W    17 bit branch displacement (PC relative)
102*3d8817e4Smiod    X    22 bit branch displacement (PC relative)
103*3d8817e4Smiod    z    17 bit branch displacement (just a number, not an address)
104*3d8817e4Smiod 
105*3d8817e4Smiod Also these:
106*3d8817e4Smiod 
107*3d8817e4Smiod    .    2 bit shift amount at 25
108*3d8817e4Smiod    *    4 bit shift amount at 25
109*3d8817e4Smiod    p    5 bit shift count at 26 (to support the SHD instruction) encoded as
110*3d8817e4Smiod         31-p
111*3d8817e4Smiod    ~    6 bit shift count at 20,22:26 encoded as 63-~.
112*3d8817e4Smiod    P    5 bit bit position at 26
113*3d8817e4Smiod    q    6 bit bit position at 20,22:26
114*3d8817e4Smiod    T    5 bit field length at 31 (encoded as 32-T)
115*3d8817e4Smiod    %	6 bit field length at 23,27:31 (variable extract/deposit)
116*3d8817e4Smiod    |	6 bit field length at 19,27:31 (fixed extract/deposit)
117*3d8817e4Smiod    A    13 bit immediate at 18 (to support the BREAK instruction)
118*3d8817e4Smiod    ^	like b, but describes a control register
119*3d8817e4Smiod    !    sar (cr11) register
120*3d8817e4Smiod    D    26 bit immediate at 31 (to support the DIAG instruction)
121*3d8817e4Smiod    $    9 bit immediate at 28 (to support POPBTS)
122*3d8817e4Smiod 
123*3d8817e4Smiod    v    3 bit Special Function Unit identifier at 25
124*3d8817e4Smiod    O    20 bit Special Function Unit operation split between 15 bits at 20
125*3d8817e4Smiod         and 5 bits at 31
126*3d8817e4Smiod    o    15 bit Special Function Unit operation at 20
127*3d8817e4Smiod    2    22 bit Special Function Unit operation split between 17 bits at 20
128*3d8817e4Smiod         and 5 bits at 31
129*3d8817e4Smiod    1    15 bit Special Function Unit operation split between 10 bits at 20
130*3d8817e4Smiod         and 5 bits at 31
131*3d8817e4Smiod    0    10 bit Special Function Unit operation split between 5 bits at 20
132*3d8817e4Smiod         and 5 bits at 31
133*3d8817e4Smiod    u    3 bit coprocessor unit identifier at 25
134*3d8817e4Smiod    F    Source Floating Point Operand Format Completer encoded 2 bits at 20
135*3d8817e4Smiod    I    Source Floating Point Operand Format Completer encoded 1 bits at 20
136*3d8817e4Smiod 	(for 0xe format FP instructions)
137*3d8817e4Smiod    G    Destination Floating Point Operand Format Completer encoded 2 bits at 18
138*3d8817e4Smiod    H    Floating Point Operand Format at 26 for 'fmpyadd' and 'fmpysub'
139*3d8817e4Smiod         (very similar to 'F')
140*3d8817e4Smiod 
141*3d8817e4Smiod    r	5 bit immediate value at 31 (for the break instruction)
142*3d8817e4Smiod 	(very similar to V above, except the value is unsigned instead of
143*3d8817e4Smiod 	low_sign_ext)
144*3d8817e4Smiod    R	5 bit immediate value at 15 (for the ssm, rsm, probei instructions)
145*3d8817e4Smiod 	(same as r above, except the value is in a different location)
146*3d8817e4Smiod    U	10 bit immediate value at 15 (for SSM, RSM on pa2.0)
147*3d8817e4Smiod    Q	5 bit immediate value at 10 (a bit position specified in
148*3d8817e4Smiod 	the bb instruction. It's the same as r above, except the
149*3d8817e4Smiod         value is in a different location)
150*3d8817e4Smiod    B	5 bit immediate value at 10 (a bit position specified in
151*3d8817e4Smiod 	the bb instruction. Similar to Q, but 64 bit handling is
152*3d8817e4Smiod 	different.
153*3d8817e4Smiod    Z    %r1 -- implicit target of addil instruction.
154*3d8817e4Smiod    L    ,%r2 completer for new syntax branch
155*3d8817e4Smiod    {    Source format completer for fcnv
156*3d8817e4Smiod    _    Destination format completer for fcnv
157*3d8817e4Smiod    h    cbit for fcmp
158*3d8817e4Smiod    =    gfx tests for ftest
159*3d8817e4Smiod    d    14 bit offset for single precision FP long load/store.
160*3d8817e4Smiod    #    14 bit offset for double precision FP load long/store.
161*3d8817e4Smiod    J    Yet another 14 bit offset for load/store with ma,mb completers.
162*3d8817e4Smiod    K    Yet another 14 bit offset for load/store with ma,mb completers.
163*3d8817e4Smiod    y    16 bit offset for word aligned load/store (PA2.0 wide).
164*3d8817e4Smiod    &    16 bit offset for dword aligned load/store (PA2.0 wide).
165*3d8817e4Smiod    <    16 bit offset for load/store with ma,mb completers (PA2.0 wide).
166*3d8817e4Smiod    >    16 bit offset for load/store with ma,mb completers (PA2.0 wide).
167*3d8817e4Smiod    Y    %sr0,%r31 -- implicit target of be,l instruction.
168*3d8817e4Smiod    @	implicit immediate value of 0
169*3d8817e4Smiod 
170*3d8817e4Smiod Completer operands all have 'c' as the prefix:
171*3d8817e4Smiod 
172*3d8817e4Smiod    cx   indexed load and store completer.
173*3d8817e4Smiod    cX   indexed load and store completer.  Like cx, but emits a space
174*3d8817e4Smiod 	after in disassembler.
175*3d8817e4Smiod    cm   short load and store completer.
176*3d8817e4Smiod    cM   short load and store completer.  Like cm, but emits a space
177*3d8817e4Smiod         after in disassembler.
178*3d8817e4Smiod    cq   long load and store completer (like cm, but inserted into a
179*3d8817e4Smiod 	different location in the target instruction).
180*3d8817e4Smiod    cs   store bytes short completer.
181*3d8817e4Smiod    cA   store bytes short completer.  Like cs, but emits a space
182*3d8817e4Smiod         after in disassembler.
183*3d8817e4Smiod    ce   long load/store completer for LDW/STW with a different encoding
184*3d8817e4Smiod 	than the others
185*3d8817e4Smiod    cc   load cache control hint
186*3d8817e4Smiod    cd   load and clear cache control hint
187*3d8817e4Smiod    cC   store cache control hint
188*3d8817e4Smiod    co	ordered access
189*3d8817e4Smiod 
190*3d8817e4Smiod    cp	branch link and push completer
191*3d8817e4Smiod    cP	branch pop completer
192*3d8817e4Smiod    cl	branch link completer
193*3d8817e4Smiod    cg	branch gate completer
194*3d8817e4Smiod 
195*3d8817e4Smiod    cw	read/write completer for PROBE
196*3d8817e4Smiod    cW	wide completer for MFCTL
197*3d8817e4Smiod    cL	local processor completer for cache control
198*3d8817e4Smiod    cZ   System Control Completer (to support LPA, LHA, etc.)
199*3d8817e4Smiod 
200*3d8817e4Smiod    ci	correction completer for DCOR
201*3d8817e4Smiod    ca	add completer
202*3d8817e4Smiod    cy	32 bit add carry completer
203*3d8817e4Smiod    cY	64 bit add carry completer
204*3d8817e4Smiod    cv	signed overflow trap completer
205*3d8817e4Smiod    ct	trap on condition completer for ADDI, SUB
206*3d8817e4Smiod    cT	trap on condition completer for UADDCM
207*3d8817e4Smiod    cb	32 bit borrow completer for SUB
208*3d8817e4Smiod    cB	64 bit borrow completer for SUB
209*3d8817e4Smiod 
210*3d8817e4Smiod    ch	left/right half completer
211*3d8817e4Smiod    cH	signed/unsigned saturation completer
212*3d8817e4Smiod    cS	signed/unsigned completer at 21
213*3d8817e4Smiod    cz	zero/sign extension completer.
214*3d8817e4Smiod    c*	permutation completer
215*3d8817e4Smiod 
216*3d8817e4Smiod Condition operands all have '?' as the prefix:
217*3d8817e4Smiod 
218*3d8817e4Smiod    ?f   Floating point compare conditions (encoded as 5 bits at 31)
219*3d8817e4Smiod 
220*3d8817e4Smiod    ?a	add conditions
221*3d8817e4Smiod    ?A	64 bit add conditions
222*3d8817e4Smiod    ?@   add branch conditions followed by nullify
223*3d8817e4Smiod    ?d	non-negated add branch conditions
224*3d8817e4Smiod    ?D	negated add branch conditions
225*3d8817e4Smiod    ?w	wide mode non-negated add branch conditions
226*3d8817e4Smiod    ?W	wide mode negated add branch conditions
227*3d8817e4Smiod 
228*3d8817e4Smiod    ?s   compare/subtract conditions
229*3d8817e4Smiod    ?S	64 bit compare/subtract conditions
230*3d8817e4Smiod    ?t   non-negated compare and branch conditions
231*3d8817e4Smiod    ?n   32 bit compare and branch conditions followed by nullify
232*3d8817e4Smiod    ?N   64 bit compare and branch conditions followed by nullify
233*3d8817e4Smiod    ?Q	64 bit compare and branch conditions for CMPIB instruction
234*3d8817e4Smiod 
235*3d8817e4Smiod    ?l   logical conditions
236*3d8817e4Smiod    ?L	64 bit logical conditions
237*3d8817e4Smiod 
238*3d8817e4Smiod    ?b   branch on bit conditions
239*3d8817e4Smiod    ?B	64 bit branch on bit conditions
240*3d8817e4Smiod 
241*3d8817e4Smiod    ?x   shift/extract/deposit conditions
242*3d8817e4Smiod    ?X	64 bit shift/extract/deposit conditions
243*3d8817e4Smiod    ?y   shift/extract/deposit conditions followed by nullify for conditional
244*3d8817e4Smiod         branches
245*3d8817e4Smiod 
246*3d8817e4Smiod    ?u   unit conditions
247*3d8817e4Smiod    ?U   64 bit unit conditions
248*3d8817e4Smiod 
249*3d8817e4Smiod Floating point registers all have 'f' as a prefix:
250*3d8817e4Smiod 
251*3d8817e4Smiod    ft	target register at 31
252*3d8817e4Smiod    fT	target register with L/R halves at 31
253*3d8817e4Smiod    fa	operand 1 register at 10
254*3d8817e4Smiod    fA   operand 1 register with L/R halves at 10
255*3d8817e4Smiod    fX   Same as fA, except prints a space before register during disasm
256*3d8817e4Smiod    fb	operand 2 register at 15
257*3d8817e4Smiod    fB   operand 2 register with L/R halves at 15
258*3d8817e4Smiod    fC   operand 3 register with L/R halves at 16:18,21:23
259*3d8817e4Smiod    fe   Like fT, but encoding is different.
260*3d8817e4Smiod    fE   Same as fe, except prints a space before register during disasm.
261*3d8817e4Smiod    fx	target register at 15 (only for PA 2.0 long format FLDD/FSTD).
262*3d8817e4Smiod 
263*3d8817e4Smiod Float registers for fmpyadd and fmpysub:
264*3d8817e4Smiod 
265*3d8817e4Smiod    fi	mult operand 1 register at 10
266*3d8817e4Smiod    fj	mult operand 2 register at 15
267*3d8817e4Smiod    fk	mult target register at 20
268*3d8817e4Smiod    fl	add/sub operand register at 25
269*3d8817e4Smiod    fm	add/sub target register at 31
270*3d8817e4Smiod 
271*3d8817e4Smiod */
272*3d8817e4Smiod 
273*3d8817e4Smiod 
274*3d8817e4Smiod #if 0
275*3d8817e4Smiod /* List of characters not to put a space after.  Note that
276*3d8817e4Smiod    "," is included, as the "spopN" operations use literal
277*3d8817e4Smiod    commas in their completer sections.  */
278*3d8817e4Smiod static const char *const completer_chars = ",CcY<>?!@+&U~FfGHINnOoZMadu|/=0123%e$m}";
279*3d8817e4Smiod #endif
280*3d8817e4Smiod 
281*3d8817e4Smiod /* The order of the opcodes in this table is significant:
282*3d8817e4Smiod 
283*3d8817e4Smiod    * The assembler requires that all instances of the same mnemonic be
284*3d8817e4Smiod      consecutive.  If they aren't, the assembler will bomb at runtime.
285*3d8817e4Smiod 
286*3d8817e4Smiod    * Immediate fields use pa_get_absolute_expression to parse the
287*3d8817e4Smiod      string.  It will generate a "bad expression" error if passed
288*3d8817e4Smiod      a register name.  Thus, register index variants of an opcode
289*3d8817e4Smiod      need to precede immediate variants.
290*3d8817e4Smiod 
291*3d8817e4Smiod    * The disassembler does not care about the order of the opcodes
292*3d8817e4Smiod      except in cases where implicit addressing is used.
293*3d8817e4Smiod 
294*3d8817e4Smiod    Here are the rules for ordering the opcodes of a mnemonic:
295*3d8817e4Smiod 
296*3d8817e4Smiod    1) Opcodes with FLAG_STRICT should precede opcodes without
297*3d8817e4Smiod       FLAG_STRICT.
298*3d8817e4Smiod 
299*3d8817e4Smiod    2) Opcodes with FLAG_STRICT should be ordered as follows:
300*3d8817e4Smiod       register index opcodes, short immediate opcodes, and finally
301*3d8817e4Smiod       long immediate opcodes.  When both pa10 and pa11 variants
302*3d8817e4Smiod       of the same opcode are available, the pa10 opcode should
303*3d8817e4Smiod       come first for correct architectural promotion.
304*3d8817e4Smiod 
305*3d8817e4Smiod    3) When implicit addressing is available for an opcode, the
306*3d8817e4Smiod       implicit opcode should precede the explicit opcode.
307*3d8817e4Smiod 
308*3d8817e4Smiod    4) Opcodes without FLAG_STRICT should be ordered as follows:
309*3d8817e4Smiod       register index opcodes, long immediate opcodes, and finally
310*3d8817e4Smiod       short immediate opcodes.  */
311*3d8817e4Smiod 
312*3d8817e4Smiod static const struct pa_opcode pa_opcodes[] =
313*3d8817e4Smiod {
314*3d8817e4Smiod 
315*3d8817e4Smiod /* Pseudo-instructions.  */
316*3d8817e4Smiod 
317*3d8817e4Smiod { "ldi",	0x34000000, 0xffe00000, "l,x", pa20w, 0},/* ldo val(r0),r */
318*3d8817e4Smiod { "ldi",	0x34000000, 0xffe0c000, "j,x", pa10, 0},/* ldo val(r0),r */
319*3d8817e4Smiod 
320*3d8817e4Smiod { "cmpib",	0xec000000, 0xfc000000, "?Qn5,b,w", pa20, FLAG_STRICT},
321*3d8817e4Smiod { "cmpib", 	0x84000000, 0xf4000000, "?nn5,b,w", pa10, FLAG_STRICT},
322*3d8817e4Smiod { "comib", 	0x84000000, 0xfc000000, "?nn5,b,w", pa10, 0}, /* comib{tf}*/
323*3d8817e4Smiod /* This entry is for the disassembler only.  It will never be used by
324*3d8817e4Smiod    assembler.  */
325*3d8817e4Smiod { "comib", 	0x8c000000, 0xfc000000, "?nn5,b,w", pa10, 0}, /* comib{tf}*/
326*3d8817e4Smiod { "cmpb",	0x9c000000, 0xdc000000, "?Nnx,b,w", pa20, FLAG_STRICT},
327*3d8817e4Smiod { "cmpb",	0x80000000, 0xf4000000, "?nnx,b,w", pa10, FLAG_STRICT},
328*3d8817e4Smiod { "comb",	0x80000000, 0xfc000000, "?nnx,b,w", pa10, 0}, /* comb{tf} */
329*3d8817e4Smiod /* This entry is for the disassembler only.  It will never be used by
330*3d8817e4Smiod    assembler.  */
331*3d8817e4Smiod { "comb",	0x88000000, 0xfc000000, "?nnx,b,w", pa10, 0}, /* comb{tf} */
332*3d8817e4Smiod { "addb",	0xa0000000, 0xf4000000, "?Wnx,b,w", pa20w, FLAG_STRICT},
333*3d8817e4Smiod { "addb",	0xa0000000, 0xfc000000, "?@nx,b,w", pa10, 0}, /* addb{tf} */
334*3d8817e4Smiod /* This entry is for the disassembler only.  It will never be used by
335*3d8817e4Smiod    assembler.  */
336*3d8817e4Smiod { "addb",	0xa8000000, 0xfc000000, "?@nx,b,w", pa10, 0},
337*3d8817e4Smiod { "addib",	0xa4000000, 0xf4000000, "?Wn5,b,w", pa20w, FLAG_STRICT},
338*3d8817e4Smiod { "addib",	0xa4000000, 0xfc000000, "?@n5,b,w", pa10, 0}, /* addib{tf}*/
339*3d8817e4Smiod /* This entry is for the disassembler only.  It will never be used by
340*3d8817e4Smiod    assembler.  */
341*3d8817e4Smiod { "addib",	0xac000000, 0xfc000000, "?@n5,b,w", pa10, 0}, /* addib{tf}*/
342*3d8817e4Smiod { "nop",	0x08000240, 0xffffffff, "", pa10, 0},      /* or 0,0,0 */
343*3d8817e4Smiod { "copy",	0x08000240, 0xffe0ffe0, "x,t", pa10, 0},   /* or r,0,t */
344*3d8817e4Smiod { "mtsar",	0x01601840, 0xffe0ffff, "x", pa10, 0}, /* mtctl r,cr11 */
345*3d8817e4Smiod 
346*3d8817e4Smiod /* Loads and Stores for integer registers.  */
347*3d8817e4Smiod 
348*3d8817e4Smiod { "ldd",	0x0c0000c0, 0xfc00d3c0, "cxccx(b),t", pa20, FLAG_STRICT},
349*3d8817e4Smiod { "ldd",	0x0c0000c0, 0xfc0013c0, "cxccx(s,b),t", pa20, FLAG_STRICT},
350*3d8817e4Smiod { "ldd",	0x0c0010e0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
351*3d8817e4Smiod { "ldd",	0x0c0010e0, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
352*3d8817e4Smiod { "ldd",	0x0c0010c0, 0xfc00d3c0, "cmcc5(b),t", pa20, FLAG_STRICT},
353*3d8817e4Smiod { "ldd",	0x0c0010c0, 0xfc0013c0, "cmcc5(s,b),t", pa20, FLAG_STRICT},
354*3d8817e4Smiod { "ldd",	0x50000000, 0xfc000002, "cq&(b),x", pa20w, FLAG_STRICT},
355*3d8817e4Smiod { "ldd",	0x50000000, 0xfc00c002, "cq#(b),x", pa20, FLAG_STRICT},
356*3d8817e4Smiod { "ldd",	0x50000000, 0xfc000002, "cq#(s,b),x", pa20, FLAG_STRICT},
357*3d8817e4Smiod { "ldw",	0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
358*3d8817e4Smiod { "ldw",	0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
359*3d8817e4Smiod { "ldw",	0x0c000080, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
360*3d8817e4Smiod { "ldw",	0x0c000080, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
361*3d8817e4Smiod { "ldw",	0x0c0010a0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
362*3d8817e4Smiod { "ldw",	0x0c0010a0, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
363*3d8817e4Smiod { "ldw",	0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
364*3d8817e4Smiod { "ldw",	0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
365*3d8817e4Smiod { "ldw",	0x0c001080, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
366*3d8817e4Smiod { "ldw",	0x0c001080, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
367*3d8817e4Smiod { "ldw",	0x4c000000, 0xfc000000, "ce<(b),x", pa20w, FLAG_STRICT},
368*3d8817e4Smiod { "ldw",	0x5c000004, 0xfc000006, "ce>(b),x", pa20w, FLAG_STRICT},
369*3d8817e4Smiod { "ldw",	0x48000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
370*3d8817e4Smiod { "ldw",	0x5c000004, 0xfc00c006, "ceK(b),x", pa20, FLAG_STRICT},
371*3d8817e4Smiod { "ldw",	0x5c000004, 0xfc000006, "ceK(s,b),x", pa20, FLAG_STRICT},
372*3d8817e4Smiod { "ldw",	0x4c000000, 0xfc00c000, "ceJ(b),x", pa10, FLAG_STRICT},
373*3d8817e4Smiod { "ldw",	0x4c000000, 0xfc000000, "ceJ(s,b),x", pa10, FLAG_STRICT},
374*3d8817e4Smiod { "ldw",	0x48000000, 0xfc00c000, "j(b),x", pa10, 0},
375*3d8817e4Smiod { "ldw",	0x48000000, 0xfc000000, "j(s,b),x", pa10, 0},
376*3d8817e4Smiod { "ldh",	0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
377*3d8817e4Smiod { "ldh",	0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
378*3d8817e4Smiod { "ldh",	0x0c000040, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
379*3d8817e4Smiod { "ldh",	0x0c000040, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
380*3d8817e4Smiod { "ldh",	0x0c001060, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
381*3d8817e4Smiod { "ldh",	0x0c001060, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
382*3d8817e4Smiod { "ldh",	0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
383*3d8817e4Smiod { "ldh",	0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
384*3d8817e4Smiod { "ldh",	0x0c001040, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
385*3d8817e4Smiod { "ldh",	0x0c001040, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
386*3d8817e4Smiod { "ldh",	0x44000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
387*3d8817e4Smiod { "ldh",	0x44000000, 0xfc00c000, "j(b),x", pa10, 0},
388*3d8817e4Smiod { "ldh",	0x44000000, 0xfc000000, "j(s,b),x", pa10, 0},
389*3d8817e4Smiod { "ldb",	0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
390*3d8817e4Smiod { "ldb",	0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
391*3d8817e4Smiod { "ldb",	0x0c000000, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
392*3d8817e4Smiod { "ldb",	0x0c000000, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
393*3d8817e4Smiod { "ldb",	0x0c001020, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
394*3d8817e4Smiod { "ldb",	0x0c001020, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
395*3d8817e4Smiod { "ldb",	0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
396*3d8817e4Smiod { "ldb",	0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
397*3d8817e4Smiod { "ldb",	0x0c001000, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
398*3d8817e4Smiod { "ldb",	0x0c001000, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
399*3d8817e4Smiod { "ldb",	0x40000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
400*3d8817e4Smiod { "ldb",	0x40000000, 0xfc00c000, "j(b),x", pa10, 0},
401*3d8817e4Smiod { "ldb",	0x40000000, 0xfc000000, "j(s,b),x", pa10, 0},
402*3d8817e4Smiod { "std",	0x0c0012e0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
403*3d8817e4Smiod { "std",	0x0c0012e0, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
404*3d8817e4Smiod { "std",	0x0c0012c0, 0xfc00d3c0, "cmcCx,V(b)", pa20, FLAG_STRICT},
405*3d8817e4Smiod { "std",	0x0c0012c0, 0xfc0013c0, "cmcCx,V(s,b)", pa20, FLAG_STRICT},
406*3d8817e4Smiod { "std",	0x70000000, 0xfc000002, "cqx,&(b)", pa20w, FLAG_STRICT},
407*3d8817e4Smiod { "std",	0x70000000, 0xfc00c002, "cqx,#(b)", pa20, FLAG_STRICT},
408*3d8817e4Smiod { "std",	0x70000000, 0xfc000002, "cqx,#(s,b)", pa20, FLAG_STRICT},
409*3d8817e4Smiod { "stw",	0x0c0012a0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
410*3d8817e4Smiod { "stw",	0x0c0012a0, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
411*3d8817e4Smiod { "stw",	0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
412*3d8817e4Smiod { "stw",	0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
413*3d8817e4Smiod { "stw",	0x0c001280, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
414*3d8817e4Smiod { "stw",	0x0c001280, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
415*3d8817e4Smiod { "stw",	0x6c000000, 0xfc000000, "cex,<(b)", pa20w, FLAG_STRICT},
416*3d8817e4Smiod { "stw",	0x7c000004, 0xfc000006, "cex,>(b)", pa20w, FLAG_STRICT},
417*3d8817e4Smiod { "stw",	0x68000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
418*3d8817e4Smiod { "stw",	0x7c000004, 0xfc00c006, "cex,K(b)", pa20, FLAG_STRICT},
419*3d8817e4Smiod { "stw",	0x7c000004, 0xfc000006, "cex,K(s,b)", pa20, FLAG_STRICT},
420*3d8817e4Smiod { "stw",	0x6c000000, 0xfc00c000, "cex,J(b)", pa10, FLAG_STRICT},
421*3d8817e4Smiod { "stw",	0x6c000000, 0xfc000000, "cex,J(s,b)", pa10, FLAG_STRICT},
422*3d8817e4Smiod { "stw",	0x68000000, 0xfc00c000, "x,j(b)", pa10, 0},
423*3d8817e4Smiod { "stw",	0x68000000, 0xfc000000, "x,j(s,b)", pa10, 0},
424*3d8817e4Smiod { "sth",	0x0c001260, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
425*3d8817e4Smiod { "sth",	0x0c001260, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
426*3d8817e4Smiod { "sth",	0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
427*3d8817e4Smiod { "sth",	0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
428*3d8817e4Smiod { "sth",	0x0c001240, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
429*3d8817e4Smiod { "sth",	0x0c001240, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
430*3d8817e4Smiod { "sth",	0x64000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
431*3d8817e4Smiod { "sth",	0x64000000, 0xfc00c000, "x,j(b)", pa10, 0},
432*3d8817e4Smiod { "sth",	0x64000000, 0xfc000000, "x,j(s,b)", pa10, 0},
433*3d8817e4Smiod { "stb",	0x0c001220, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
434*3d8817e4Smiod { "stb",	0x0c001220, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
435*3d8817e4Smiod { "stb",	0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
436*3d8817e4Smiod { "stb",	0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
437*3d8817e4Smiod { "stb",	0x0c001200, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
438*3d8817e4Smiod { "stb",	0x0c001200, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
439*3d8817e4Smiod { "stb",	0x60000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
440*3d8817e4Smiod { "stb",	0x60000000, 0xfc00c000, "x,j(b)", pa10, 0},
441*3d8817e4Smiod { "stb",	0x60000000, 0xfc000000, "x,j(s,b)", pa10, 0},
442*3d8817e4Smiod { "ldwm",	0x4c000000, 0xfc00c000, "j(b),x", pa10, 0},
443*3d8817e4Smiod { "ldwm",	0x4c000000, 0xfc000000, "j(s,b),x", pa10, 0},
444*3d8817e4Smiod { "stwm",	0x6c000000, 0xfc00c000, "x,j(b)", pa10, 0},
445*3d8817e4Smiod { "stwm",	0x6c000000, 0xfc000000, "x,j(s,b)", pa10, 0},
446*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
447*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
448*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
449*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
450*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, 0},
451*3d8817e4Smiod { "ldwx",	0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
452*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
453*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
454*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
455*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
456*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, 0},
457*3d8817e4Smiod { "ldhx",	0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
458*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
459*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
460*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
461*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
462*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, 0},
463*3d8817e4Smiod { "ldbx",	0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
464*3d8817e4Smiod { "ldwa",	0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
465*3d8817e4Smiod { "ldwa",	0x0c000180, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
466*3d8817e4Smiod { "ldwa",	0x0c0011a0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
467*3d8817e4Smiod { "ldwa",	0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
468*3d8817e4Smiod { "ldwa",	0x0c001180, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
469*3d8817e4Smiod { "ldcw",	0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
470*3d8817e4Smiod { "ldcw",	0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
471*3d8817e4Smiod { "ldcw",	0x0c0001c0, 0xfc00d3c0, "cxcdx(b),t", pa11, FLAG_STRICT},
472*3d8817e4Smiod { "ldcw",	0x0c0001c0, 0xfc0013c0, "cxcdx(s,b),t", pa11, FLAG_STRICT},
473*3d8817e4Smiod { "ldcw",	0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
474*3d8817e4Smiod { "ldcw",	0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
475*3d8817e4Smiod { "ldcw",	0x0c0011c0, 0xfc00d3c0, "cmcd5(b),t", pa11, FLAG_STRICT},
476*3d8817e4Smiod { "ldcw",	0x0c0011c0, 0xfc0013c0, "cmcd5(s,b),t", pa11, FLAG_STRICT},
477*3d8817e4Smiod { "stwa",	0x0c0013a0, 0xfc00d3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
478*3d8817e4Smiod { "stwa",	0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
479*3d8817e4Smiod { "stwa",	0x0c001380, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
480*3d8817e4Smiod { "stby",	0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, FLAG_STRICT},
481*3d8817e4Smiod { "stby",	0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, FLAG_STRICT},
482*3d8817e4Smiod { "stby",	0x0c001300, 0xfc00d3c0, "cscCx,V(b)", pa11, FLAG_STRICT},
483*3d8817e4Smiod { "stby",	0x0c001300, 0xfc0013c0, "cscCx,V(s,b)", pa11, FLAG_STRICT},
484*3d8817e4Smiod { "ldda",	0x0c000100, 0xfc00d3c0, "cxccx(b),t", pa20, FLAG_STRICT},
485*3d8817e4Smiod { "ldda",	0x0c001120, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
486*3d8817e4Smiod { "ldda",	0x0c001100, 0xfc00d3c0, "cmcc5(b),t", pa20, FLAG_STRICT},
487*3d8817e4Smiod { "ldcd",	0x0c000140, 0xfc00d3c0, "cxcdx(b),t", pa20, FLAG_STRICT},
488*3d8817e4Smiod { "ldcd",	0x0c000140, 0xfc0013c0, "cxcdx(s,b),t", pa20, FLAG_STRICT},
489*3d8817e4Smiod { "ldcd",	0x0c001140, 0xfc00d3c0, "cmcd5(b),t", pa20, FLAG_STRICT},
490*3d8817e4Smiod { "ldcd",	0x0c001140, 0xfc0013c0, "cmcd5(s,b),t", pa20, FLAG_STRICT},
491*3d8817e4Smiod { "stda",	0x0c0013e0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
492*3d8817e4Smiod { "stda",	0x0c0013c0, 0xfc00d3c0, "cmcCx,V(b)", pa20, FLAG_STRICT},
493*3d8817e4Smiod { "ldwax",	0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
494*3d8817e4Smiod { "ldwax",	0x0c000180, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
495*3d8817e4Smiod { "ldwax",	0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, 0},
496*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
497*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
498*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc00d3c0, "cxcdx(b),t", pa11, FLAG_STRICT},
499*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc0013c0, "cxcdx(s,b),t", pa11, FLAG_STRICT},
500*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, 0},
501*3d8817e4Smiod { "ldcwx",	0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
502*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
503*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
504*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
505*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
506*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, 0},
507*3d8817e4Smiod { "ldws",	0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
508*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
509*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
510*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
511*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
512*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, 0},
513*3d8817e4Smiod { "ldhs",	0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
514*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
515*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
516*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
517*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
518*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, 0},
519*3d8817e4Smiod { "ldbs",	0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
520*3d8817e4Smiod { "ldwas",	0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
521*3d8817e4Smiod { "ldwas",	0x0c001180, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
522*3d8817e4Smiod { "ldwas",	0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, 0},
523*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
524*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
525*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc00d3c0, "cmcd5(b),t", pa11, FLAG_STRICT},
526*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc0013c0, "cmcd5(s,b),t", pa11, FLAG_STRICT},
527*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, 0},
528*3d8817e4Smiod { "ldcws",	0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
529*3d8817e4Smiod { "stws",	0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
530*3d8817e4Smiod { "stws",	0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
531*3d8817e4Smiod { "stws",	0x0c001280, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
532*3d8817e4Smiod { "stws",	0x0c001280, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
533*3d8817e4Smiod { "stws",	0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
534*3d8817e4Smiod { "stws",	0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
535*3d8817e4Smiod { "sths",	0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
536*3d8817e4Smiod { "sths",	0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
537*3d8817e4Smiod { "sths",	0x0c001240, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
538*3d8817e4Smiod { "sths",	0x0c001240, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
539*3d8817e4Smiod { "sths",	0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
540*3d8817e4Smiod { "sths",	0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
541*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
542*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
543*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
544*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
545*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
546*3d8817e4Smiod { "stbs",	0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
547*3d8817e4Smiod { "stwas",	0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
548*3d8817e4Smiod { "stwas",	0x0c001380, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
549*3d8817e4Smiod { "stwas",	0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
550*3d8817e4Smiod { "stdby",	0x0c001340, 0xfc00d3c0, "cscCx,V(b)", pa20, FLAG_STRICT},
551*3d8817e4Smiod { "stdby",	0x0c001340, 0xfc0013c0, "cscCx,V(s,b)", pa20, FLAG_STRICT},
552*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, FLAG_STRICT},
553*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, FLAG_STRICT},
554*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc00d3c0, "cscCx,V(b)", pa11, FLAG_STRICT},
555*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc0013c0, "cscCx,V(s,b)", pa11, FLAG_STRICT},
556*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, 0},
557*3d8817e4Smiod { "stbys",	0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, 0},
558*3d8817e4Smiod 
559*3d8817e4Smiod /* Immediate instructions.  */
560*3d8817e4Smiod { "ldo",	0x34000000, 0xfc000000, "l(b),x", pa20w, 0},
561*3d8817e4Smiod { "ldo",	0x34000000, 0xfc00c000, "j(b),x", pa10, 0},
562*3d8817e4Smiod { "ldil",	0x20000000, 0xfc000000, "k,b", pa10, 0},
563*3d8817e4Smiod { "addil",	0x28000000, 0xfc000000, "k,b,Z", pa10, 0},
564*3d8817e4Smiod { "addil",	0x28000000, 0xfc000000, "k,b", pa10, 0},
565*3d8817e4Smiod 
566*3d8817e4Smiod /* Branching instructions.  */
567*3d8817e4Smiod { "b",		0xe8008000, 0xfc00e000, "cpnXL", pa20, FLAG_STRICT},
568*3d8817e4Smiod { "b",		0xe800a000, 0xfc00e000, "clnXL", pa20, FLAG_STRICT},
569*3d8817e4Smiod { "b",		0xe8000000, 0xfc00e000, "clnW,b", pa10, FLAG_STRICT},
570*3d8817e4Smiod { "b",		0xe8002000, 0xfc00e000, "cgnW,b", pa10, FLAG_STRICT},
571*3d8817e4Smiod { "b",		0xe8000000, 0xffe0e000, "nW", pa10, 0},  /* b,l foo,r0 */
572*3d8817e4Smiod { "bl",		0xe8000000, 0xfc00e000, "nW,b", pa10, 0},
573*3d8817e4Smiod { "gate",	0xe8002000, 0xfc00e000, "nW,b", pa10, 0},
574*3d8817e4Smiod { "blr",	0xe8004000, 0xfc00e001, "nx,b", pa10, 0},
575*3d8817e4Smiod { "bv",		0xe800c000, 0xfc00fffd, "nx(b)", pa10, 0},
576*3d8817e4Smiod { "bv",		0xe800c000, 0xfc00fffd, "n(b)", pa10, 0},
577*3d8817e4Smiod { "bve",	0xe800f001, 0xfc1ffffd, "cpn(b)L", pa20, FLAG_STRICT},
578*3d8817e4Smiod { "bve",	0xe800f000, 0xfc1ffffd, "cln(b)L", pa20, FLAG_STRICT},
579*3d8817e4Smiod { "bve",	0xe800d001, 0xfc1ffffd, "cPn(b)", pa20, FLAG_STRICT},
580*3d8817e4Smiod { "bve",	0xe800d000, 0xfc1ffffd, "n(b)", pa20, FLAG_STRICT},
581*3d8817e4Smiod { "be",		0xe4000000, 0xfc000000, "clnz(S,b),Y", pa10, FLAG_STRICT},
582*3d8817e4Smiod { "be",		0xe4000000, 0xfc000000, "clnz(b),Y", pa10, FLAG_STRICT},
583*3d8817e4Smiod { "be",		0xe0000000, 0xfc000000, "nz(S,b)", pa10, 0},
584*3d8817e4Smiod { "be",		0xe0000000, 0xfc000000, "nz(b)", pa10, 0},
585*3d8817e4Smiod { "ble",	0xe4000000, 0xfc000000, "nz(S,b)", pa10, 0},
586*3d8817e4Smiod { "movb",	0xc8000000, 0xfc000000, "?ynx,b,w", pa10, 0},
587*3d8817e4Smiod { "movib",	0xcc000000, 0xfc000000, "?yn5,b,w", pa10, 0},
588*3d8817e4Smiod { "combt",	0x80000000, 0xfc000000, "?tnx,b,w", pa10, 0},
589*3d8817e4Smiod { "combf",	0x88000000, 0xfc000000, "?tnx,b,w", pa10, 0},
590*3d8817e4Smiod { "comibt",	0x84000000, 0xfc000000, "?tn5,b,w", pa10, 0},
591*3d8817e4Smiod { "comibf",	0x8c000000, 0xfc000000, "?tn5,b,w", pa10, 0},
592*3d8817e4Smiod { "addbt",	0xa0000000, 0xfc000000, "?dnx,b,w", pa10, 0},
593*3d8817e4Smiod { "addbf",	0xa8000000, 0xfc000000, "?dnx,b,w", pa10, 0},
594*3d8817e4Smiod { "addibt",	0xa4000000, 0xfc000000, "?dn5,b,w", pa10, 0},
595*3d8817e4Smiod { "addibf",	0xac000000, 0xfc000000, "?dn5,b,w", pa10, 0},
596*3d8817e4Smiod { "bb",		0xc0004000, 0xffe06000, "?bnx,!,w", pa10, FLAG_STRICT},
597*3d8817e4Smiod { "bb",		0xc0006000, 0xffe06000, "?Bnx,!,w", pa20, FLAG_STRICT},
598*3d8817e4Smiod { "bb",		0xc4004000, 0xfc006000, "?bnx,Q,w", pa10, FLAG_STRICT},
599*3d8817e4Smiod { "bb",		0xc4004000, 0xfc004000, "?Bnx,B,w", pa20, FLAG_STRICT},
600*3d8817e4Smiod { "bvb",	0xc0004000, 0xffe04000, "?bnx,w", pa10, 0},
601*3d8817e4Smiod { "clrbts",	0xe8004005, 0xffffffff, "", pa20, FLAG_STRICT},
602*3d8817e4Smiod { "popbts",	0xe8004005, 0xfffff007, "$", pa20, FLAG_STRICT},
603*3d8817e4Smiod { "pushnom",	0xe8004001, 0xffffffff, "", pa20, FLAG_STRICT},
604*3d8817e4Smiod { "pushbts",	0xe8004001, 0xffe0ffff, "x", pa20, FLAG_STRICT},
605*3d8817e4Smiod 
606*3d8817e4Smiod /* Computation Instructions.  */
607*3d8817e4Smiod 
608*3d8817e4Smiod { "cmpclr",	0x080008a0, 0xfc000fe0, "?Sx,b,t", pa20, FLAG_STRICT},
609*3d8817e4Smiod { "cmpclr",	0x08000880, 0xfc000fe0, "?sx,b,t", pa10, FLAG_STRICT},
610*3d8817e4Smiod { "comclr",	0x08000880, 0xfc000fe0, "?sx,b,t", pa10, 0},
611*3d8817e4Smiod { "or",		0x08000260, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
612*3d8817e4Smiod { "or",		0x08000240, 0xfc000fe0, "?lx,b,t", pa10, 0},
613*3d8817e4Smiod { "xor",	0x080002a0, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
614*3d8817e4Smiod { "xor",	0x08000280, 0xfc000fe0, "?lx,b,t", pa10, 0},
615*3d8817e4Smiod { "and",	0x08000220, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
616*3d8817e4Smiod { "and",	0x08000200, 0xfc000fe0, "?lx,b,t", pa10, 0},
617*3d8817e4Smiod { "andcm",	0x08000020, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
618*3d8817e4Smiod { "andcm",	0x08000000, 0xfc000fe0, "?lx,b,t", pa10, 0},
619*3d8817e4Smiod { "uxor",	0x080003a0, 0xfc000fe0, "?Ux,b,t", pa20, FLAG_STRICT},
620*3d8817e4Smiod { "uxor",	0x08000380, 0xfc000fe0, "?ux,b,t", pa10, 0},
621*3d8817e4Smiod { "uaddcm",	0x080009a0, 0xfc000fa0, "cT?Ux,b,t", pa20, FLAG_STRICT},
622*3d8817e4Smiod { "uaddcm",	0x08000980, 0xfc000fa0, "cT?ux,b,t", pa10, FLAG_STRICT},
623*3d8817e4Smiod { "uaddcm",	0x08000980, 0xfc000fe0, "?ux,b,t", pa10, 0},
624*3d8817e4Smiod { "uaddcmt",	0x080009c0, 0xfc000fe0, "?ux,b,t", pa10, 0},
625*3d8817e4Smiod { "dcor",	0x08000ba0, 0xfc1f0fa0, "ci?Ub,t", pa20, FLAG_STRICT},
626*3d8817e4Smiod { "dcor",	0x08000b80, 0xfc1f0fa0, "ci?ub,t", pa10, FLAG_STRICT},
627*3d8817e4Smiod { "dcor",	0x08000b80, 0xfc1f0fe0, "?ub,t",   pa10, 0},
628*3d8817e4Smiod { "idcor",	0x08000bc0, 0xfc1f0fe0, "?ub,t",   pa10, 0},
629*3d8817e4Smiod { "addi",	0xb0000000, 0xfc000000, "ct?ai,b,x", pa10, FLAG_STRICT},
630*3d8817e4Smiod { "addi",	0xb4000000, 0xfc000000, "cv?ai,b,x", pa10, FLAG_STRICT},
631*3d8817e4Smiod { "addi",	0xb4000000, 0xfc000800, "?ai,b,x", pa10, 0},
632*3d8817e4Smiod { "addio",	0xb4000800, 0xfc000800, "?ai,b,x", pa10, 0},
633*3d8817e4Smiod { "addit",	0xb0000000, 0xfc000800, "?ai,b,x", pa10, 0},
634*3d8817e4Smiod { "addito",	0xb0000800, 0xfc000800, "?ai,b,x", pa10, 0},
635*3d8817e4Smiod { "add",	0x08000720, 0xfc0007e0, "cY?Ax,b,t", pa20, FLAG_STRICT},
636*3d8817e4Smiod { "add",	0x08000700, 0xfc0007e0, "cy?ax,b,t", pa10, FLAG_STRICT},
637*3d8817e4Smiod { "add",	0x08000220, 0xfc0003e0, "ca?Ax,b,t", pa20, FLAG_STRICT},
638*3d8817e4Smiod { "add",	0x08000200, 0xfc0003e0, "ca?ax,b,t", pa10, FLAG_STRICT},
639*3d8817e4Smiod { "add",	0x08000600, 0xfc000fe0, "?ax,b,t", pa10, 0},
640*3d8817e4Smiod { "addl",	0x08000a00, 0xfc000fe0, "?ax,b,t", pa10, 0},
641*3d8817e4Smiod { "addo",	0x08000e00, 0xfc000fe0, "?ax,b,t", pa10, 0},
642*3d8817e4Smiod { "addc",	0x08000700, 0xfc000fe0, "?ax,b,t", pa10, 0},
643*3d8817e4Smiod { "addco",	0x08000f00, 0xfc000fe0, "?ax,b,t", pa10, 0},
644*3d8817e4Smiod { "sub",	0x080004e0, 0xfc0007e0, "ct?Sx,b,t", pa20, FLAG_STRICT},
645*3d8817e4Smiod { "sub",	0x080004c0, 0xfc0007e0, "ct?sx,b,t", pa10, FLAG_STRICT},
646*3d8817e4Smiod { "sub",	0x08000520, 0xfc0007e0, "cB?Sx,b,t", pa20, FLAG_STRICT},
647*3d8817e4Smiod { "sub",	0x08000500, 0xfc0007e0, "cb?sx,b,t", pa10, FLAG_STRICT},
648*3d8817e4Smiod { "sub",	0x08000420, 0xfc0007e0, "cv?Sx,b,t", pa20, FLAG_STRICT},
649*3d8817e4Smiod { "sub",	0x08000400, 0xfc0007e0, "cv?sx,b,t", pa10, FLAG_STRICT},
650*3d8817e4Smiod { "sub",	0x08000400, 0xfc000fe0, "?sx,b,t", pa10, 0},
651*3d8817e4Smiod { "subo",	0x08000c00, 0xfc000fe0, "?sx,b,t", pa10, 0},
652*3d8817e4Smiod { "subb",	0x08000500, 0xfc000fe0, "?sx,b,t", pa10, 0},
653*3d8817e4Smiod { "subbo",	0x08000d00, 0xfc000fe0, "?sx,b,t", pa10, 0},
654*3d8817e4Smiod { "subt",	0x080004c0, 0xfc000fe0, "?sx,b,t", pa10, 0},
655*3d8817e4Smiod { "subto",	0x08000cc0, 0xfc000fe0, "?sx,b,t", pa10, 0},
656*3d8817e4Smiod { "ds",		0x08000440, 0xfc000fe0, "?sx,b,t", pa10, 0},
657*3d8817e4Smiod { "subi",	0x94000000, 0xfc000000, "cv?si,b,x", pa10, FLAG_STRICT},
658*3d8817e4Smiod { "subi",	0x94000000, 0xfc000800, "?si,b,x", pa10, 0},
659*3d8817e4Smiod { "subio",	0x94000800, 0xfc000800, "?si,b,x", pa10, 0},
660*3d8817e4Smiod { "cmpiclr",	0x90000800, 0xfc000800, "?Si,b,x", pa20, FLAG_STRICT},
661*3d8817e4Smiod { "cmpiclr",	0x90000000, 0xfc000800, "?si,b,x", pa10, FLAG_STRICT},
662*3d8817e4Smiod { "comiclr",	0x90000000, 0xfc000800, "?si,b,x", pa10, 0},
663*3d8817e4Smiod { "shladd",	0x08000220, 0xfc000320, "ca?Ax,.,b,t", pa20, FLAG_STRICT},
664*3d8817e4Smiod { "shladd",	0x08000200, 0xfc000320, "ca?ax,.,b,t", pa10, FLAG_STRICT},
665*3d8817e4Smiod { "sh1add",	0x08000640, 0xfc000fe0, "?ax,b,t", pa10, 0},
666*3d8817e4Smiod { "sh1addl",	0x08000a40, 0xfc000fe0, "?ax,b,t", pa10, 0},
667*3d8817e4Smiod { "sh1addo",	0x08000e40, 0xfc000fe0, "?ax,b,t", pa10, 0},
668*3d8817e4Smiod { "sh2add",	0x08000680, 0xfc000fe0, "?ax,b,t", pa10, 0},
669*3d8817e4Smiod { "sh2addl",	0x08000a80, 0xfc000fe0, "?ax,b,t", pa10, 0},
670*3d8817e4Smiod { "sh2addo",	0x08000e80, 0xfc000fe0, "?ax,b,t", pa10, 0},
671*3d8817e4Smiod { "sh3add",	0x080006c0, 0xfc000fe0, "?ax,b,t", pa10, 0},
672*3d8817e4Smiod { "sh3addl",	0x08000ac0, 0xfc000fe0, "?ax,b,t", pa10, 0},
673*3d8817e4Smiod { "sh3addo",	0x08000ec0, 0xfc000fe0, "?ax,b,t", pa10, 0},
674*3d8817e4Smiod 
675*3d8817e4Smiod /* Subword Operation Instructions.  */
676*3d8817e4Smiod 
677*3d8817e4Smiod { "hadd",	0x08000300, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
678*3d8817e4Smiod { "havg",	0x080002c0, 0xfc00ffe0, "x,b,t", pa20, FLAG_STRICT},
679*3d8817e4Smiod { "hshl",	0xf8008800, 0xffe0fc20, "x,*,t", pa20, FLAG_STRICT},
680*3d8817e4Smiod { "hshladd",	0x08000700, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
681*3d8817e4Smiod { "hshr",	0xf800c800, 0xfc1ff820, "cSb,*,t", pa20, FLAG_STRICT},
682*3d8817e4Smiod { "hshradd",	0x08000500, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
683*3d8817e4Smiod { "hsub",	0x08000100, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
684*3d8817e4Smiod { "mixh",	0xf8008400, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
685*3d8817e4Smiod { "mixw",	0xf8008000, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
686*3d8817e4Smiod { "permh",	0xf8000000, 0xfc009020, "c*a,t", pa20, FLAG_STRICT},
687*3d8817e4Smiod 
688*3d8817e4Smiod 
689*3d8817e4Smiod /* Extract and Deposit Instructions.  */
690*3d8817e4Smiod 
691*3d8817e4Smiod { "shrpd",	0xd0000200, 0xfc001fe0, "?Xx,b,!,t", pa20, FLAG_STRICT},
692*3d8817e4Smiod { "shrpd",	0xd0000400, 0xfc001400, "?Xx,b,~,t", pa20, FLAG_STRICT},
693*3d8817e4Smiod { "shrpw",	0xd0000000, 0xfc001fe0, "?xx,b,!,t", pa10, FLAG_STRICT},
694*3d8817e4Smiod { "shrpw",	0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, FLAG_STRICT},
695*3d8817e4Smiod { "vshd",	0xd0000000, 0xfc001fe0, "?xx,b,t", pa10, 0},
696*3d8817e4Smiod { "shd",	0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, 0},
697*3d8817e4Smiod { "extrd",	0xd0001200, 0xfc001ae0, "cS?Xb,!,%,x", pa20, FLAG_STRICT},
698*3d8817e4Smiod { "extrd",	0xd8000000, 0xfc000000, "cS?Xb,q,|,x", pa20, FLAG_STRICT},
699*3d8817e4Smiod { "extrw",	0xd0001000, 0xfc001be0, "cS?xb,!,T,x", pa10, FLAG_STRICT},
700*3d8817e4Smiod { "extrw",	0xd0001800, 0xfc001800, "cS?xb,P,T,x", pa10, FLAG_STRICT},
701*3d8817e4Smiod { "vextru",	0xd0001000, 0xfc001fe0, "?xb,T,x", pa10, 0},
702*3d8817e4Smiod { "vextrs",	0xd0001400, 0xfc001fe0, "?xb,T,x", pa10, 0},
703*3d8817e4Smiod { "extru",	0xd0001800, 0xfc001c00, "?xb,P,T,x", pa10, 0},
704*3d8817e4Smiod { "extrs",	0xd0001c00, 0xfc001c00, "?xb,P,T,x", pa10, 0},
705*3d8817e4Smiod { "depd",	0xd4000200, 0xfc001ae0, "cz?Xx,!,%,b", pa20, FLAG_STRICT},
706*3d8817e4Smiod { "depd",	0xf0000000, 0xfc000000, "cz?Xx,~,|,b", pa20, FLAG_STRICT},
707*3d8817e4Smiod { "depdi",	0xd4001200, 0xfc001ae0, "cz?X5,!,%,b", pa20, FLAG_STRICT},
708*3d8817e4Smiod { "depdi",	0xf4000000, 0xfc000000, "cz?X5,~,|,b", pa20, FLAG_STRICT},
709*3d8817e4Smiod { "depw",	0xd4000000, 0xfc001be0, "cz?xx,!,T,b", pa10, FLAG_STRICT},
710*3d8817e4Smiod { "depw",	0xd4000800, 0xfc001800, "cz?xx,p,T,b", pa10, FLAG_STRICT},
711*3d8817e4Smiod { "depwi",	0xd4001000, 0xfc001be0, "cz?x5,!,T,b", pa10, FLAG_STRICT},
712*3d8817e4Smiod { "depwi",	0xd4001800, 0xfc001800, "cz?x5,p,T,b", pa10, FLAG_STRICT},
713*3d8817e4Smiod { "zvdep",	0xd4000000, 0xfc001fe0, "?xx,T,b", pa10, 0},
714*3d8817e4Smiod { "vdep",	0xd4000400, 0xfc001fe0, "?xx,T,b", pa10, 0},
715*3d8817e4Smiod { "zdep",	0xd4000800, 0xfc001c00, "?xx,p,T,b", pa10, 0},
716*3d8817e4Smiod { "dep",	0xd4000c00, 0xfc001c00, "?xx,p,T,b", pa10, 0},
717*3d8817e4Smiod { "zvdepi",	0xd4001000, 0xfc001fe0, "?x5,T,b", pa10, 0},
718*3d8817e4Smiod { "vdepi",	0xd4001400, 0xfc001fe0, "?x5,T,b", pa10, 0},
719*3d8817e4Smiod { "zdepi",	0xd4001800, 0xfc001c00, "?x5,p,T,b", pa10, 0},
720*3d8817e4Smiod { "depi",	0xd4001c00, 0xfc001c00, "?x5,p,T,b", pa10, 0},
721*3d8817e4Smiod 
722*3d8817e4Smiod /* System Control Instructions.  */
723*3d8817e4Smiod 
724*3d8817e4Smiod { "break",	0x00000000, 0xfc001fe0, "r,A", pa10, 0},
725*3d8817e4Smiod { "rfi",	0x00000c00, 0xffffff1f, "cr", pa10, FLAG_STRICT},
726*3d8817e4Smiod { "rfi",	0x00000c00, 0xffffffff, "", pa10, 0},
727*3d8817e4Smiod { "rfir",	0x00000ca0, 0xffffffff, "", pa11, 0},
728*3d8817e4Smiod { "ssm",	0x00000d60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
729*3d8817e4Smiod { "ssm",	0x00000d60, 0xffe0ffe0, "R,t", pa10, 0},
730*3d8817e4Smiod { "rsm",	0x00000e60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
731*3d8817e4Smiod { "rsm",	0x00000e60, 0xffe0ffe0, "R,t", pa10, 0},
732*3d8817e4Smiod { "mtsm",	0x00001860, 0xffe0ffff, "x", pa10, 0},
733*3d8817e4Smiod { "ldsid",	0x000010a0, 0xfc1fffe0, "(b),t", pa10, 0},
734*3d8817e4Smiod { "ldsid",	0x000010a0, 0xfc1f3fe0, "(s,b),t", pa10, 0},
735*3d8817e4Smiod { "mtsp",	0x00001820, 0xffe01fff, "x,S", pa10, 0},
736*3d8817e4Smiod { "mtctl",	0x00001840, 0xfc00ffff, "x,^", pa10, 0},
737*3d8817e4Smiod { "mtsarcm",	0x016018C0, 0xffe0ffff, "x", pa20, FLAG_STRICT},
738*3d8817e4Smiod { "mfia",	0x000014A0, 0xffffffe0, "t", pa20, FLAG_STRICT},
739*3d8817e4Smiod { "mfsp",	0x000004a0, 0xffff1fe0, "S,t", pa10, 0},
740*3d8817e4Smiod { "mfctl",	0x016048a0, 0xffffffe0, "cW!,t", pa20, FLAG_STRICT},
741*3d8817e4Smiod { "mfctl",	0x000008a0, 0xfc1fffe0, "^,t", pa10, 0},
742*3d8817e4Smiod { "sync",	0x00000400, 0xffffffff, "", pa10, 0},
743*3d8817e4Smiod { "syncdma",	0x00100400, 0xffffffff, "", pa10, 0},
744*3d8817e4Smiod { "probe",	0x04001180, 0xfc00ffa0, "cw(b),x,t", pa10, FLAG_STRICT},
745*3d8817e4Smiod { "probe",	0x04001180, 0xfc003fa0, "cw(s,b),x,t", pa10, FLAG_STRICT},
746*3d8817e4Smiod { "probei",	0x04003180, 0xfc00ffa0, "cw(b),R,t", pa10, FLAG_STRICT},
747*3d8817e4Smiod { "probei",	0x04003180, 0xfc003fa0, "cw(s,b),R,t", pa10, FLAG_STRICT},
748*3d8817e4Smiod { "prober",	0x04001180, 0xfc00ffe0, "(b),x,t", pa10, 0},
749*3d8817e4Smiod { "prober",	0x04001180, 0xfc003fe0, "(s,b),x,t", pa10, 0},
750*3d8817e4Smiod { "proberi",	0x04003180, 0xfc00ffe0, "(b),R,t", pa10, 0},
751*3d8817e4Smiod { "proberi",	0x04003180, 0xfc003fe0, "(s,b),R,t", pa10, 0},
752*3d8817e4Smiod { "probew",	0x040011c0, 0xfc00ffe0, "(b),x,t", pa10, 0},
753*3d8817e4Smiod { "probew",	0x040011c0, 0xfc003fe0, "(s,b),x,t", pa10, 0},
754*3d8817e4Smiod { "probewi",	0x040031c0, 0xfc00ffe0, "(b),R,t", pa10, 0},
755*3d8817e4Smiod { "probewi",	0x040031c0, 0xfc003fe0, "(s,b),R,t", pa10, 0},
756*3d8817e4Smiod { "lpa",	0x04001340, 0xfc00ffc0, "cZx(b),t", pa10, 0},
757*3d8817e4Smiod { "lpa",	0x04001340, 0xfc003fc0, "cZx(s,b),t", pa10, 0},
758*3d8817e4Smiod { "lci",	0x04001300, 0xfc00ffe0, "x(b),t", pa11, 0},
759*3d8817e4Smiod { "lci",	0x04001300, 0xfc003fe0, "x(s,b),t", pa11, 0},
760*3d8817e4Smiod { "pdtlb",	0x04001600, 0xfc00ffdf, "cLcZx(b)", pa20, FLAG_STRICT},
761*3d8817e4Smiod { "pdtlb",	0x04001600, 0xfc003fdf, "cLcZx(s,b)", pa20, FLAG_STRICT},
762*3d8817e4Smiod { "pdtlb",	0x04001600, 0xfc1fffdf, "cLcZ@(b)", pa20, FLAG_STRICT},
763*3d8817e4Smiod { "pdtlb",	0x04001600, 0xfc1f3fdf, "cLcZ@(s,b)", pa20, FLAG_STRICT},
764*3d8817e4Smiod { "pdtlb",	0x04001200, 0xfc00ffdf, "cZx(b)", pa10, 0},
765*3d8817e4Smiod { "pdtlb",	0x04001200, 0xfc003fdf, "cZx(s,b)", pa10, 0},
766*3d8817e4Smiod { "pitlb",	0x04000600, 0xfc001fdf, "cLcZx(S,b)", pa20, FLAG_STRICT},
767*3d8817e4Smiod { "pitlb",	0x04000600, 0xfc1f1fdf, "cLcZ@(S,b)", pa20, FLAG_STRICT},
768*3d8817e4Smiod { "pitlb",	0x04000200, 0xfc001fdf, "cZx(S,b)", pa10, 0},
769*3d8817e4Smiod { "pdtlbe",	0x04001240, 0xfc00ffdf, "cZx(b)", pa10, 0},
770*3d8817e4Smiod { "pdtlbe",	0x04001240, 0xfc003fdf, "cZx(s,b)", pa10, 0},
771*3d8817e4Smiod { "pitlbe",	0x04000240, 0xfc001fdf, "cZx(S,b)", pa10, 0},
772*3d8817e4Smiod { "idtlba",	0x04001040, 0xfc00ffff, "x,(b)", pa10, 0},
773*3d8817e4Smiod { "idtlba",	0x04001040, 0xfc003fff, "x,(s,b)", pa10, 0},
774*3d8817e4Smiod { "iitlba",	0x04000040, 0xfc001fff, "x,(S,b)", pa10, 0},
775*3d8817e4Smiod { "idtlbp",	0x04001000, 0xfc00ffff, "x,(b)", pa10, 0},
776*3d8817e4Smiod { "idtlbp",	0x04001000, 0xfc003fff, "x,(s,b)", pa10, 0},
777*3d8817e4Smiod { "iitlbp",	0x04000000, 0xfc001fff, "x,(S,b)", pa10, 0},
778*3d8817e4Smiod { "pdc",	0x04001380, 0xfc00ffdf, "cZx(b)", pa10, 0},
779*3d8817e4Smiod { "pdc",	0x04001380, 0xfc003fdf, "cZx(s,b)", pa10, 0},
780*3d8817e4Smiod { "fdc",	0x04001280, 0xfc00ffdf, "cZx(b)", pa10, FLAG_STRICT},
781*3d8817e4Smiod { "fdc",	0x04001280, 0xfc003fdf, "cZx(s,b)", pa10, FLAG_STRICT},
782*3d8817e4Smiod { "fdc",	0x04003280, 0xfc00ffff, "5(b)", pa20, FLAG_STRICT},
783*3d8817e4Smiod { "fdc",	0x04003280, 0xfc003fff, "5(s,b)", pa20, FLAG_STRICT},
784*3d8817e4Smiod { "fdc",	0x04001280, 0xfc00ffdf, "cZx(b)", pa10, 0},
785*3d8817e4Smiod { "fdc",	0x04001280, 0xfc003fdf, "cZx(s,b)", pa10, 0},
786*3d8817e4Smiod { "fic",	0x040013c0, 0xfc00dfdf, "cZx(b)", pa20, FLAG_STRICT},
787*3d8817e4Smiod { "fic",	0x04000280, 0xfc001fdf, "cZx(S,b)", pa10, 0},
788*3d8817e4Smiod { "fdce",	0x040012c0, 0xfc00ffdf, "cZx(b)", pa10, 0},
789*3d8817e4Smiod { "fdce",	0x040012c0, 0xfc003fdf, "cZx(s,b)", pa10, 0},
790*3d8817e4Smiod { "fice",	0x040002c0, 0xfc001fdf, "cZx(S,b)", pa10, 0},
791*3d8817e4Smiod { "diag",	0x14000000, 0xfc000000, "D", pa10, 0},
792*3d8817e4Smiod { "idtlbt",	0x04001800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
793*3d8817e4Smiod { "iitlbt",	0x04000800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
794*3d8817e4Smiod 
795*3d8817e4Smiod /* These may be specific to certain versions of the PA.  Joel claimed
796*3d8817e4Smiod    they were 72000 (7200?) specific.  However, I'm almost certain the
797*3d8817e4Smiod    mtcpu/mfcpu were undocumented, but available in the older 700 machines.  */
798*3d8817e4Smiod { "mtcpu",	0x14001600, 0xfc00ffff, "x,^", pa10, 0},
799*3d8817e4Smiod { "mfcpu",	0x14001A00, 0xfc00ffff, "^,x", pa10, 0},
800*3d8817e4Smiod { "tocen",	0x14403600, 0xffffffff, "", pa10, 0},
801*3d8817e4Smiod { "tocdis",	0x14401620, 0xffffffff, "", pa10, 0},
802*3d8817e4Smiod { "shdwgr",	0x14402600, 0xffffffff, "", pa10, 0},
803*3d8817e4Smiod { "grshdw",	0x14400620, 0xffffffff, "", pa10, 0},
804*3d8817e4Smiod 
805*3d8817e4Smiod /* gfw and gfr are not in the HP PA 1.1 manual, but they are in either
806*3d8817e4Smiod    the Timex FPU or the Mustang ERS (not sure which) manual.  */
807*3d8817e4Smiod { "gfw",	0x04001680, 0xfc00ffdf, "cZx(b)", pa11, 0},
808*3d8817e4Smiod { "gfw",	0x04001680, 0xfc003fdf, "cZx(s,b)", pa11, 0},
809*3d8817e4Smiod { "gfr",	0x04001a80, 0xfc00ffdf, "cZx(b)", pa11, 0},
810*3d8817e4Smiod { "gfr",	0x04001a80, 0xfc003fdf, "cZx(s,b)", pa11, 0},
811*3d8817e4Smiod 
812*3d8817e4Smiod /* Floating Point Coprocessor Instructions.  */
813*3d8817e4Smiod 
814*3d8817e4Smiod { "fldw",	0x24000000, 0xfc00df80, "cXx(b),fT", pa10, FLAG_STRICT},
815*3d8817e4Smiod { "fldw",	0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, FLAG_STRICT},
816*3d8817e4Smiod { "fldw",	0x24000000, 0xfc00d380, "cxccx(b),fT", pa11, FLAG_STRICT},
817*3d8817e4Smiod { "fldw",	0x24000000, 0xfc001380, "cxccx(s,b),fT", pa11, FLAG_STRICT},
818*3d8817e4Smiod { "fldw",	0x24001020, 0xfc1ff3a0, "cocc@(b),fT", pa20, FLAG_STRICT},
819*3d8817e4Smiod { "fldw",	0x24001020, 0xfc1f33a0, "cocc@(s,b),fT", pa20, FLAG_STRICT},
820*3d8817e4Smiod { "fldw",	0x24001000, 0xfc00df80, "cM5(b),fT", pa10, FLAG_STRICT},
821*3d8817e4Smiod { "fldw",	0x24001000, 0xfc001f80, "cM5(s,b),fT", pa10, FLAG_STRICT},
822*3d8817e4Smiod { "fldw",	0x24001000, 0xfc00d380, "cmcc5(b),fT", pa11, FLAG_STRICT},
823*3d8817e4Smiod { "fldw",	0x24001000, 0xfc001380, "cmcc5(s,b),fT", pa11, FLAG_STRICT},
824*3d8817e4Smiod { "fldw",	0x5c000000, 0xfc000004, "y(b),fe", pa20w, FLAG_STRICT},
825*3d8817e4Smiod { "fldw",	0x58000000, 0xfc000000, "cJy(b),fe", pa20w, FLAG_STRICT},
826*3d8817e4Smiod { "fldw",	0x5c000000, 0xfc00c004, "d(b),fe", pa20, FLAG_STRICT},
827*3d8817e4Smiod { "fldw",	0x5c000000, 0xfc000004, "d(s,b),fe", pa20, FLAG_STRICT},
828*3d8817e4Smiod { "fldw",	0x58000000, 0xfc00c000, "cJd(b),fe", pa20, FLAG_STRICT},
829*3d8817e4Smiod { "fldw",	0x58000000, 0xfc000000, "cJd(s,b),fe", pa20, FLAG_STRICT},
830*3d8817e4Smiod { "fldd",	0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, FLAG_STRICT},
831*3d8817e4Smiod { "fldd",	0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, FLAG_STRICT},
832*3d8817e4Smiod { "fldd",	0x2c000000, 0xfc00d3c0, "cxccx(b),ft", pa11, FLAG_STRICT},
833*3d8817e4Smiod { "fldd",	0x2c000000, 0xfc0013c0, "cxccx(s,b),ft", pa11, FLAG_STRICT},
834*3d8817e4Smiod { "fldd",	0x2c001020, 0xfc1ff3e0, "cocc@(b),ft", pa20, FLAG_STRICT},
835*3d8817e4Smiod { "fldd",	0x2c001020, 0xfc1f33e0, "cocc@(s,b),ft", pa20, FLAG_STRICT},
836*3d8817e4Smiod { "fldd",	0x2c001000, 0xfc00dfc0, "cM5(b),ft", pa10, FLAG_STRICT},
837*3d8817e4Smiod { "fldd",	0x2c001000, 0xfc001fc0, "cM5(s,b),ft", pa10, FLAG_STRICT},
838*3d8817e4Smiod { "fldd",	0x2c001000, 0xfc00d3c0, "cmcc5(b),ft", pa11, FLAG_STRICT},
839*3d8817e4Smiod { "fldd",	0x2c001000, 0xfc0013c0, "cmcc5(s,b),ft", pa11, FLAG_STRICT},
840*3d8817e4Smiod { "fldd",	0x50000002, 0xfc000002, "cq&(b),fx", pa20w, FLAG_STRICT},
841*3d8817e4Smiod { "fldd",	0x50000002, 0xfc00c002, "cq#(b),fx", pa20, FLAG_STRICT},
842*3d8817e4Smiod { "fldd",	0x50000002, 0xfc000002, "cq#(s,b),fx", pa20, FLAG_STRICT},
843*3d8817e4Smiod { "fstw",	0x24000200, 0xfc00df80, "cXfT,x(b)", pa10, FLAG_STRICT},
844*3d8817e4Smiod { "fstw",	0x24000200, 0xfc001f80, "cXfT,x(s,b)", pa10, FLAG_STRICT},
845*3d8817e4Smiod { "fstw",	0x24000200, 0xfc00d380, "cxcCfT,x(b)", pa11, FLAG_STRICT},
846*3d8817e4Smiod { "fstw",	0x24000200, 0xfc001380, "cxcCfT,x(s,b)", pa11, FLAG_STRICT},
847*3d8817e4Smiod { "fstw",	0x24001220, 0xfc1ff3a0, "cocCfT,@(b)", pa20, FLAG_STRICT},
848*3d8817e4Smiod { "fstw",	0x24001220, 0xfc1f33a0, "cocCfT,@(s,b)", pa20, FLAG_STRICT},
849*3d8817e4Smiod { "fstw",	0x24001200, 0xfc00df80, "cMfT,5(b)", pa10, FLAG_STRICT},
850*3d8817e4Smiod { "fstw",	0x24001200, 0xfc001f80, "cMfT,5(s,b)", pa10, FLAG_STRICT},
851*3d8817e4Smiod { "fstw",	0x24001200, 0xfc00df80, "cMfT,5(b)", pa10, FLAG_STRICT},
852*3d8817e4Smiod { "fstw",	0x24001200, 0xfc001f80, "cMfT,5(s,b)", pa10, FLAG_STRICT},
853*3d8817e4Smiod { "fstw",	0x7c000000, 0xfc000004, "fE,y(b)", pa20w, FLAG_STRICT},
854*3d8817e4Smiod { "fstw",	0x78000000, 0xfc000000, "cJfE,y(b)", pa20w, FLAG_STRICT},
855*3d8817e4Smiod { "fstw",	0x7c000000, 0xfc00c004, "fE,d(b)", pa20, FLAG_STRICT},
856*3d8817e4Smiod { "fstw",	0x7c000000, 0xfc000004, "fE,d(s,b)", pa20, FLAG_STRICT},
857*3d8817e4Smiod { "fstw",	0x78000000, 0xfc00c000, "cJfE,d(b)", pa20, FLAG_STRICT},
858*3d8817e4Smiod { "fstw",	0x78000000, 0xfc000000, "cJfE,d(s,b)", pa20, FLAG_STRICT},
859*3d8817e4Smiod { "fstd",	0x2c000200, 0xfc00dfc0, "cXft,x(b)", pa10, FLAG_STRICT},
860*3d8817e4Smiod { "fstd",	0x2c000200, 0xfc001fc0, "cXft,x(s,b)", pa10, FLAG_STRICT},
861*3d8817e4Smiod { "fstd",	0x2c000200, 0xfc00d3c0, "cxcCft,x(b)", pa11, FLAG_STRICT},
862*3d8817e4Smiod { "fstd",	0x2c000200, 0xfc0013c0, "cxcCft,x(s,b)", pa11, FLAG_STRICT},
863*3d8817e4Smiod { "fstd",	0x2c001220, 0xfc1ff3e0, "cocCft,@(b)", pa20, FLAG_STRICT},
864*3d8817e4Smiod { "fstd",	0x2c001220, 0xfc1f33e0, "cocCft,@(s,b)", pa20, FLAG_STRICT},
865*3d8817e4Smiod { "fstd",	0x2c001200, 0xfc00dfc0, "cMft,5(b)", pa10, FLAG_STRICT},
866*3d8817e4Smiod { "fstd",	0x2c001200, 0xfc001fc0, "cMft,5(s,b)", pa10, FLAG_STRICT},
867*3d8817e4Smiod { "fstd",	0x2c001200, 0xfc00d3c0, "cmcCft,5(b)", pa11, FLAG_STRICT},
868*3d8817e4Smiod { "fstd",	0x2c001200, 0xfc0013c0, "cmcCft,5(s,b)", pa11, FLAG_STRICT},
869*3d8817e4Smiod { "fstd",	0x70000002, 0xfc000002, "cqfx,&(b)", pa20w, FLAG_STRICT},
870*3d8817e4Smiod { "fstd",	0x70000002, 0xfc00c002, "cqfx,#(b)", pa20, FLAG_STRICT},
871*3d8817e4Smiod { "fstd",	0x70000002, 0xfc000002, "cqfx,#(s,b)", pa20, FLAG_STRICT},
872*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc00df80, "cXx(b),fT", pa10, FLAG_STRICT},
873*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, FLAG_STRICT},
874*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc00d380, "cxccx(b),fT", pa11, FLAG_STRICT},
875*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc001380, "cxccx(s,b),fT", pa11, FLAG_STRICT},
876*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc00df80, "cXx(b),fT", pa10, 0},
877*3d8817e4Smiod { "fldwx",	0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, 0},
878*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, FLAG_STRICT},
879*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, FLAG_STRICT},
880*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc00d3c0, "cxccx(b),ft", pa11, FLAG_STRICT},
881*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc0013c0, "cxccx(s,b),ft", pa11, FLAG_STRICT},
882*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, 0},
883*3d8817e4Smiod { "flddx",	0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, 0},
884*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc00df80, "cxfT,x(b)", pa10, FLAG_STRICT},
885*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10, FLAG_STRICT},
886*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc00d380, "cxcCfT,x(b)", pa11, FLAG_STRICT},
887*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc001380, "cxcCfT,x(s,b)", pa11, FLAG_STRICT},
888*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc00df80, "cxfT,x(b)", pa10, 0},
889*3d8817e4Smiod { "fstwx",	0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10, 0},
890*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc00dfc0, "cxft,x(b)", pa10, FLAG_STRICT},
891*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, FLAG_STRICT},
892*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc00d3c0, "cxcCft,x(b)", pa11, FLAG_STRICT},
893*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc0013c0, "cxcCft,x(s,b)", pa11, FLAG_STRICT},
894*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc00dfc0, "cxft,x(b)", pa10, 0},
895*3d8817e4Smiod { "fstdx",	0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, 0},
896*3d8817e4Smiod { "fstqx",	0x3c000200, 0xfc00dfc0, "cxft,x(b)", pa10, 0},
897*3d8817e4Smiod { "fstqx",	0x3c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, 0},
898*3d8817e4Smiod { "fldws",	0x24001000, 0xfc00df80, "cm5(b),fT", pa10, FLAG_STRICT},
899*3d8817e4Smiod { "fldws",	0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10, FLAG_STRICT},
900*3d8817e4Smiod { "fldws",	0x24001000, 0xfc00d380, "cmcc5(b),fT", pa11, FLAG_STRICT},
901*3d8817e4Smiod { "fldws",	0x24001000, 0xfc001380, "cmcc5(s,b),fT", pa11, FLAG_STRICT},
902*3d8817e4Smiod { "fldws",	0x24001000, 0xfc00df80, "cm5(b),fT", pa10, 0},
903*3d8817e4Smiod { "fldws",	0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10, 0},
904*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc00dfc0, "cm5(b),ft", pa10, FLAG_STRICT},
905*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10, FLAG_STRICT},
906*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc00d3c0, "cmcc5(b),ft", pa11, FLAG_STRICT},
907*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc0013c0, "cmcc5(s,b),ft", pa11, FLAG_STRICT},
908*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc00dfc0, "cm5(b),ft", pa10, 0},
909*3d8817e4Smiod { "fldds",	0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10, 0},
910*3d8817e4Smiod { "fstws",	0x24001200, 0xfc00df80, "cmfT,5(b)", pa10, FLAG_STRICT},
911*3d8817e4Smiod { "fstws",	0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10, FLAG_STRICT},
912*3d8817e4Smiod { "fstws",	0x24001200, 0xfc00d380, "cmcCfT,5(b)", pa11, FLAG_STRICT},
913*3d8817e4Smiod { "fstws",	0x24001200, 0xfc001380, "cmcCfT,5(s,b)", pa11, FLAG_STRICT},
914*3d8817e4Smiod { "fstws",	0x24001200, 0xfc00df80, "cmfT,5(b)", pa10, 0},
915*3d8817e4Smiod { "fstws",	0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10, 0},
916*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc00dfc0, "cmft,5(b)", pa10, FLAG_STRICT},
917*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, FLAG_STRICT},
918*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc00d3c0, "cmcCft,5(b)", pa11, FLAG_STRICT},
919*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc0013c0, "cmcCft,5(s,b)", pa11, FLAG_STRICT},
920*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc00dfc0, "cmft,5(b)", pa10, 0},
921*3d8817e4Smiod { "fstds",	0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, 0},
922*3d8817e4Smiod { "fstqs",	0x3c001200, 0xfc00dfc0, "cmft,5(b)", pa10, 0},
923*3d8817e4Smiod { "fstqs",	0x3c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, 0},
924*3d8817e4Smiod { "fadd",	0x30000600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
925*3d8817e4Smiod { "fadd",	0x38000600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
926*3d8817e4Smiod { "fsub",	0x30002600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
927*3d8817e4Smiod { "fsub",	0x38002600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
928*3d8817e4Smiod { "fmpy",	0x30004600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
929*3d8817e4Smiod { "fmpy",	0x38004600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
930*3d8817e4Smiod { "fdiv",	0x30006600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
931*3d8817e4Smiod { "fdiv",	0x38006600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
932*3d8817e4Smiod { "fsqrt",	0x30008000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
933*3d8817e4Smiod { "fsqrt",	0x38008000, 0xfc1fe720, "FfA,fT", pa10, 0},
934*3d8817e4Smiod { "fabs",	0x30006000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
935*3d8817e4Smiod { "fabs",	0x38006000, 0xfc1fe720, "FfA,fT", pa10, 0},
936*3d8817e4Smiod { "frem",	0x30008600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
937*3d8817e4Smiod { "frem",	0x38008600, 0xfc00e720, "FfA,fB,fT", pa10, 0},
938*3d8817e4Smiod { "frnd",	0x3000a000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
939*3d8817e4Smiod { "frnd",	0x3800a000, 0xfc1fe720, "FfA,fT", pa10, 0},
940*3d8817e4Smiod { "fcpy",	0x30004000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
941*3d8817e4Smiod { "fcpy",	0x38004000, 0xfc1fe720, "FfA,fT", pa10, 0},
942*3d8817e4Smiod { "fcnvff",	0x30000200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
943*3d8817e4Smiod { "fcnvff",	0x38000200, 0xfc1f8720, "FGfA,fT", pa10, 0},
944*3d8817e4Smiod { "fcnvxf",	0x30008200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
945*3d8817e4Smiod { "fcnvxf",	0x38008200, 0xfc1f8720, "FGfA,fT", pa10, 0},
946*3d8817e4Smiod { "fcnvfx",	0x30010200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
947*3d8817e4Smiod { "fcnvfx",	0x38010200, 0xfc1f8720, "FGfA,fT", pa10, 0},
948*3d8817e4Smiod { "fcnvfxt",	0x30018200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
949*3d8817e4Smiod { "fcnvfxt",	0x38018200, 0xfc1f8720, "FGfA,fT", pa10, 0},
950*3d8817e4Smiod { "fmpyfadd",	0xb8000000, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
951*3d8817e4Smiod { "fmpynfadd",	0xb8000020, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
952*3d8817e4Smiod { "fneg",	0x3000c000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
953*3d8817e4Smiod { "fneg",	0x3800c000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
954*3d8817e4Smiod { "fnegabs",	0x3000e000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
955*3d8817e4Smiod { "fnegabs",	0x3800e000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
956*3d8817e4Smiod { "fcnv",	0x30000200, 0xfc1c0720, "{_fa,fT", pa20, FLAG_STRICT},
957*3d8817e4Smiod { "fcnv",	0x38000200, 0xfc1c0720, "FGfA,fT", pa20, FLAG_STRICT},
958*3d8817e4Smiod { "fcmp",	0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10, FLAG_STRICT},
959*3d8817e4Smiod { "fcmp",	0x38000400, 0xfc00e720, "I?ffA,fB", pa10, FLAG_STRICT},
960*3d8817e4Smiod { "fcmp",	0x30000400, 0xfc0007e0, "F?ffa,fb,h", pa20, FLAG_STRICT},
961*3d8817e4Smiod { "fcmp",	0x38000400, 0xfc000720, "I?ffA,fB,h", pa20, FLAG_STRICT},
962*3d8817e4Smiod { "fcmp",	0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10, 0},
963*3d8817e4Smiod { "fcmp",	0x38000400, 0xfc00e720, "I?ffA,fB", pa10, 0},
964*3d8817e4Smiod { "xmpyu",	0x38004700, 0xfc00e720, "fX,fB,fT", pa11, 0},
965*3d8817e4Smiod { "fmpyadd",	0x18000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11, 0},
966*3d8817e4Smiod { "fmpysub",	0x98000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11, 0},
967*3d8817e4Smiod { "ftest",	0x30002420, 0xffffffff, "", pa10, FLAG_STRICT},
968*3d8817e4Smiod { "ftest",	0x30002420, 0xffffffe0, ",=", pa20, FLAG_STRICT},
969*3d8817e4Smiod { "ftest",	0x30000420, 0xffff1fff, "m", pa20, FLAG_STRICT},
970*3d8817e4Smiod { "fid",	0x30000000, 0xffffffff, "", pa11, 0},
971*3d8817e4Smiod 
972*3d8817e4Smiod /* Performance Monitor Instructions.  */
973*3d8817e4Smiod 
974*3d8817e4Smiod { "pmdis",	0x30000280, 0xffffffdf, "N", pa20, FLAG_STRICT},
975*3d8817e4Smiod { "pmenb",	0x30000680, 0xffffffff, "", pa20, FLAG_STRICT},
976*3d8817e4Smiod 
977*3d8817e4Smiod /* Assist Instructions.  */
978*3d8817e4Smiod 
979*3d8817e4Smiod { "spop0",	0x10000000, 0xfc000600, "v,ON", pa10, 0},
980*3d8817e4Smiod { "spop1",	0x10000200, 0xfc000600, "v,oNt", pa10, 0},
981*3d8817e4Smiod { "spop2",	0x10000400, 0xfc000600, "v,1Nb", pa10, 0},
982*3d8817e4Smiod { "spop3",	0x10000600, 0xfc000600, "v,0Nx,b", pa10, 0},
983*3d8817e4Smiod { "copr",	0x30000000, 0xfc000000, "u,2N", pa10, 0},
984*3d8817e4Smiod { "cldw",	0x24000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
985*3d8817e4Smiod { "cldw",	0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
986*3d8817e4Smiod { "cldw",	0x24000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
987*3d8817e4Smiod { "cldw",	0x24000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
988*3d8817e4Smiod { "cldw",	0x24001000, 0xfc00d200, "ucocc@(b),t", pa20, FLAG_STRICT},
989*3d8817e4Smiod { "cldw",	0x24001000, 0xfc001200, "ucocc@(s,b),t", pa20, FLAG_STRICT},
990*3d8817e4Smiod { "cldw",	0x24001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
991*3d8817e4Smiod { "cldw",	0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
992*3d8817e4Smiod { "cldw",	0x24001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
993*3d8817e4Smiod { "cldw",	0x24001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
994*3d8817e4Smiod { "cldd",	0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
995*3d8817e4Smiod { "cldd",	0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
996*3d8817e4Smiod { "cldd",	0x2c000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
997*3d8817e4Smiod { "cldd",	0x2c000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
998*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc00d200, "ucocc@(b),t", pa20, FLAG_STRICT},
999*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc001200, "ucocc@(s,b),t", pa20, FLAG_STRICT},
1000*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1001*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1002*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1003*3d8817e4Smiod { "cldd",	0x2c001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1004*3d8817e4Smiod { "cstw",	0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1005*3d8817e4Smiod { "cstw",	0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1006*3d8817e4Smiod { "cstw",	0x24000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1007*3d8817e4Smiod { "cstw",	0x24000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1008*3d8817e4Smiod { "cstw",	0x24001200, 0xfc00d200, "ucocCt,@(b)", pa20, FLAG_STRICT},
1009*3d8817e4Smiod { "cstw",	0x24001200, 0xfc001200, "ucocCt,@(s,b)", pa20, FLAG_STRICT},
1010*3d8817e4Smiod { "cstw",	0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1011*3d8817e4Smiod { "cstw",	0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1012*3d8817e4Smiod { "cstw",	0x24001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1013*3d8817e4Smiod { "cstw",	0x24001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1014*3d8817e4Smiod { "cstd",	0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1015*3d8817e4Smiod { "cstd",	0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1016*3d8817e4Smiod { "cstd",	0x2c000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1017*3d8817e4Smiod { "cstd",	0x2c000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1018*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc00d200, "ucocCt,@(b)", pa20, FLAG_STRICT},
1019*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc001200, "ucocCt,@(s,b)", pa20, FLAG_STRICT},
1020*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1021*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1022*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1023*3d8817e4Smiod { "cstd",	0x2c001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1024*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
1025*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
1026*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
1027*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
1028*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc00de00, "ucXx(b),t", pa10, 0},
1029*3d8817e4Smiod { "cldwx",	0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, 0},
1030*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
1031*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
1032*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
1033*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
1034*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, 0},
1035*3d8817e4Smiod { "clddx",	0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, 0},
1036*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1037*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1038*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1039*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1040*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, 0},
1041*3d8817e4Smiod { "cstwx",	0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, 0},
1042*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1043*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1044*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1045*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1046*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, 0},
1047*3d8817e4Smiod { "cstdx",	0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, 0},
1048*3d8817e4Smiod { "cldws",	0x24001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1049*3d8817e4Smiod { "cldws",	0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1050*3d8817e4Smiod { "cldws",	0x24001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1051*3d8817e4Smiod { "cldws",	0x24001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1052*3d8817e4Smiod { "cldws",	0x24001000, 0xfc00de00, "ucM5(b),t", pa10, 0},
1053*3d8817e4Smiod { "cldws",	0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, 0},
1054*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1055*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1056*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1057*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1058*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, 0},
1059*3d8817e4Smiod { "cldds",	0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, 0},
1060*3d8817e4Smiod { "cstws",	0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1061*3d8817e4Smiod { "cstws",	0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1062*3d8817e4Smiod { "cstws",	0x24001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1063*3d8817e4Smiod { "cstws",	0x24001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1064*3d8817e4Smiod { "cstws",	0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, 0},
1065*3d8817e4Smiod { "cstws",	0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, 0},
1066*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1067*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1068*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1069*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1070*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, 0},
1071*3d8817e4Smiod { "cstds",	0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, 0},
1072*3d8817e4Smiod 
1073*3d8817e4Smiod /* More pseudo instructions which must follow the main table.  */
1074*3d8817e4Smiod { "call",	0xe800f000, 0xfc1ffffd, "n(b)", pa20, FLAG_STRICT},
1075*3d8817e4Smiod { "call",	0xe800a000, 0xffe0e000, "nW", pa10, FLAG_STRICT},
1076*3d8817e4Smiod { "ret",	0xe840d000, 0xfffffffd, "n", pa20, FLAG_STRICT},
1077*3d8817e4Smiod 
1078*3d8817e4Smiod };
1079*3d8817e4Smiod 
1080*3d8817e4Smiod #define NUMOPCODES ((sizeof pa_opcodes)/(sizeof pa_opcodes[0]))
1081*3d8817e4Smiod 
1082*3d8817e4Smiod /* SKV 12/18/92. Added some denotations for various operands.  */
1083*3d8817e4Smiod 
1084*3d8817e4Smiod #define PA_IMM11_AT_31 'i'
1085*3d8817e4Smiod #define PA_IMM14_AT_31 'j'
1086*3d8817e4Smiod #define PA_IMM21_AT_31 'k'
1087*3d8817e4Smiod #define PA_DISP12 'w'
1088*3d8817e4Smiod #define PA_DISP17 'W'
1089*3d8817e4Smiod 
1090*3d8817e4Smiod #define N_HPPA_OPERAND_FORMATS 5
1091