Name Date Size #Lines LOC

..--

AsmParser/H--1,6041,288

Disassembler/H--364290

MCTargetDesc/H--1,9921,469

TargetInfo/H--6840

CMakeLists.txtH A D11-Nov-20231.2 KiB5244

DelaySlotFiller.cppH A D11-Nov-202314.9 KiB515348

LeonFeatures.tdH A D28-Apr-20212.1 KiB6453

LeonPasses.cppH A D11-Nov-20235.5 KiB15378

LeonPasses.hH A D17-Dec-20212.4 KiB8352

README.txtH A D03-Aug-20201.5 KiB5947

Sparc.hH A D11-Nov-20236.1 KiB191161

Sparc.tdH A D28-Apr-20217.3 KiB184154

SparcAsmPrinter.cppH A D11-Nov-202316.4 KiB449365

SparcCallingConv.tdH A D11-Nov-20235.9 KiB148133

SparcFrameLowering.cppH A D11-Nov-202313.8 KiB390260

SparcFrameLowering.hH A D17-Dec-20212.5 KiB6933

SparcISelDAGToDAG.cppH A D11-Nov-202314.3 KiB407279

SparcISelLowering.cppH A D11-Nov-2023140.8 KiB3,6372,705

SparcISelLowering.hH A D11-Nov-202310 KiB229160

SparcInstr64Bit.tdH A D11-Nov-202322.2 KiB540451

SparcInstrAliases.tdH A D11-Nov-202323.4 KiB580457

SparcInstrFormats.tdH A D11-Nov-202310.4 KiB371304

SparcInstrInfo.cppH A D11-Nov-202322.4 KiB630503

SparcInstrInfo.hH A D11-Nov-20234.6 KiB11861

SparcInstrInfo.tdH A D11-Nov-202375.3 KiB1,8851,625

SparcInstrVIS.tdH A D03-Aug-202011.1 KiB263219

SparcMCInstLower.cppH A D11-Nov-20233.3 KiB10774

SparcMachineFunctionInfo.cppH A D11-Nov-2023737 219

SparcMachineFunctionInfo.hH A D11-Nov-20232.1 KiB6133

SparcRegisterInfo.cppH A D11-Nov-20238.3 KiB242156

SparcRegisterInfo.hH A D11-Nov-20231.7 KiB5023

SparcRegisterInfo.tdH A D11-Nov-202314.1 KiB384348

SparcSchedule.tdH A D28-Apr-20216.4 KiB124117

SparcSubtarget.cppH A D11-Nov-20233.2 KiB10358

SparcSubtarget.hH A D17-Dec-20214.1 KiB12686

SparcTargetMachine.cppH A D11-Nov-20238.5 KiB236165

SparcTargetMachine.hH A D11-Nov-20233.1 KiB9158

SparcTargetObjectFile.cppH A D28-Apr-20211.9 KiB4829

SparcTargetObjectFile.hH A D11-Nov-20231.1 KiB3518

README.txt

1To-do
2-----
3
4* Keep the address of the constant pool in a register instead of forming its
5  address all of the time.
6* We can fold small constant offsets into the %hi/%lo references to constant
7  pool addresses as well.
8* When in V9 mode, register allocate %icc[0-3].
9* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
10* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
11  not clear how to write a pattern for this though:
12
13float %t1(int %a, int* %p) {
14        %C = seteq int %a, 0
15        br bool %C, label %T, label %F
16T:
17        store int 123, int* %p
18        br label %F
19F:
20        ret float undef
21}
22
23codegens to this:
24
25t1:
26        save -96, %o6, %o6
271)      subcc %i0, 0, %l0
281)      bne .LBBt1_2    ! F
29        nop
30.LBBt1_1:       ! T
31        or %g0, 123, %l0
32        st %l0, [%i1]
33.LBBt1_2:       ! F
34        restore %g0, %g0, %g0
35        retl
36        nop
37
381) should be replaced with a brz in V9 mode.
39
40* Same as above, but emit conditional move on register zero (p192) in V9
41  mode.  Testcase:
42
43int %t1(int %a, int %b) {
44        %C = seteq int %a, 0
45        %D = select bool %C, int %a, int %b
46        ret int %D
47}
48
49* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
50  with the Y register, if they are faster.
51
52* Codegen bswap(load)/store(bswap) -> load/store ASI
53
54* Implement frame pointer elimination, e.g. eliminate save/restore for
55  leaf fns.
56* Fill delay slots
57
58* Use %g0 directly to materialize 0. No instruction is required.
59