1061da546Spatrick //===-- ARMDefines.h --------------------------------------------*- C++ -*-===//
2061da546Spatrick //
3061da546Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4061da546Spatrick // See https://llvm.org/LICENSE.txt for license information.
5061da546Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6061da546Spatrick //
7061da546Spatrick //===----------------------------------------------------------------------===//
8061da546Spatrick
9*dda28197Spatrick #ifndef LLDB_SOURCE_PLUGINS_PROCESS_UTILITY_ARMDEFINES_H
10*dda28197Spatrick #define LLDB_SOURCE_PLUGINS_PROCESS_UTILITY_ARMDEFINES_H
11061da546Spatrick
12061da546Spatrick #include "llvm/Support/ErrorHandling.h"
13061da546Spatrick
14061da546Spatrick #include <cassert>
15061da546Spatrick #include <cstdint>
16061da546Spatrick
17061da546Spatrick // Common definitions for the ARM/Thumb Instruction Set Architecture.
18061da546Spatrick
19061da546Spatrick namespace lldb_private {
20061da546Spatrick
21061da546Spatrick // ARM shifter types
22061da546Spatrick enum ARM_ShifterType {
23061da546Spatrick SRType_LSL,
24061da546Spatrick SRType_LSR,
25061da546Spatrick SRType_ASR,
26061da546Spatrick SRType_ROR,
27061da546Spatrick SRType_RRX,
28061da546Spatrick SRType_Invalid
29061da546Spatrick };
30061da546Spatrick
31061da546Spatrick // ARM conditions // Meaning (integer) Meaning (floating-point)
32061da546Spatrick // Condition flags
33061da546Spatrick #define COND_EQ \
34061da546Spatrick 0x0 // Equal Equal Z == 1
35061da546Spatrick #define COND_NE \
36061da546Spatrick 0x1 // Not equal Not equal, or unordered Z == 0
37061da546Spatrick #define COND_CS \
38061da546Spatrick 0x2 // Carry set >, ==, or unordered C == 1
39061da546Spatrick #define COND_HS 0x2
40061da546Spatrick #define COND_CC \
41061da546Spatrick 0x3 // Carry clear Less than C == 0
42061da546Spatrick #define COND_LO 0x3
43061da546Spatrick #define COND_MI \
44061da546Spatrick 0x4 // Minus, negative Less than N == 1
45061da546Spatrick #define COND_PL \
46061da546Spatrick 0x5 // Plus, positive or zero >, ==, or unordered N == 0
47061da546Spatrick #define COND_VS \
48061da546Spatrick 0x6 // Overflow Unordered V == 1
49061da546Spatrick #define COND_VC \
50061da546Spatrick 0x7 // No overflow Not unordered V == 0
51061da546Spatrick #define COND_HI \
52061da546Spatrick 0x8 // Unsigned higher Greater than, or unordered C == 1 and Z ==
53061da546Spatrick // 0
54061da546Spatrick #define COND_LS \
55061da546Spatrick 0x9 // Unsigned lower or same Less than or equal C == 0 or Z ==
56061da546Spatrick // 1
57061da546Spatrick #define COND_GE \
58061da546Spatrick 0xA // Greater than or equal Greater than or equal N == V
59061da546Spatrick #define COND_LT \
60061da546Spatrick 0xB // Less than Less than, or unordered N != V
61061da546Spatrick #define COND_GT \
62061da546Spatrick 0xC // Greater than Greater than Z == 0 and N ==
63061da546Spatrick // V
64061da546Spatrick #define COND_LE \
65061da546Spatrick 0xD // Less than or equal <, ==, or unordered Z == 1 or N !=
66061da546Spatrick // V
67061da546Spatrick #define COND_AL \
68061da546Spatrick 0xE // Always (unconditional) Always (unconditional) Any
69061da546Spatrick #define COND_UNCOND 0xF
70061da546Spatrick
ARMCondCodeToString(uint32_t CC)71061da546Spatrick static inline const char *ARMCondCodeToString(uint32_t CC) {
72061da546Spatrick switch (CC) {
73061da546Spatrick case COND_EQ:
74061da546Spatrick return "eq";
75061da546Spatrick case COND_NE:
76061da546Spatrick return "ne";
77061da546Spatrick case COND_HS:
78061da546Spatrick return "hs";
79061da546Spatrick case COND_LO:
80061da546Spatrick return "lo";
81061da546Spatrick case COND_MI:
82061da546Spatrick return "mi";
83061da546Spatrick case COND_PL:
84061da546Spatrick return "pl";
85061da546Spatrick case COND_VS:
86061da546Spatrick return "vs";
87061da546Spatrick case COND_VC:
88061da546Spatrick return "vc";
89061da546Spatrick case COND_HI:
90061da546Spatrick return "hi";
91061da546Spatrick case COND_LS:
92061da546Spatrick return "ls";
93061da546Spatrick case COND_GE:
94061da546Spatrick return "ge";
95061da546Spatrick case COND_LT:
96061da546Spatrick return "lt";
97061da546Spatrick case COND_GT:
98061da546Spatrick return "gt";
99061da546Spatrick case COND_LE:
100061da546Spatrick return "le";
101061da546Spatrick case COND_AL:
102061da546Spatrick return "al";
103061da546Spatrick }
104061da546Spatrick llvm_unreachable("Unknown condition code");
105061da546Spatrick }
106061da546Spatrick
ARMConditionPassed(const uint32_t condition,const uint32_t cpsr)107061da546Spatrick static inline bool ARMConditionPassed(const uint32_t condition,
108061da546Spatrick const uint32_t cpsr) {
109061da546Spatrick const uint32_t cpsr_n = (cpsr >> 31) & 1u; // Negative condition code flag
110061da546Spatrick const uint32_t cpsr_z = (cpsr >> 30) & 1u; // Zero condition code flag
111061da546Spatrick const uint32_t cpsr_c = (cpsr >> 29) & 1u; // Carry condition code flag
112061da546Spatrick const uint32_t cpsr_v = (cpsr >> 28) & 1u; // Overflow condition code flag
113061da546Spatrick
114061da546Spatrick switch (condition) {
115061da546Spatrick case COND_EQ:
116061da546Spatrick return (cpsr_z == 1);
117061da546Spatrick case COND_NE:
118061da546Spatrick return (cpsr_z == 0);
119061da546Spatrick case COND_CS:
120061da546Spatrick return (cpsr_c == 1);
121061da546Spatrick case COND_CC:
122061da546Spatrick return (cpsr_c == 0);
123061da546Spatrick case COND_MI:
124061da546Spatrick return (cpsr_n == 1);
125061da546Spatrick case COND_PL:
126061da546Spatrick return (cpsr_n == 0);
127061da546Spatrick case COND_VS:
128061da546Spatrick return (cpsr_v == 1);
129061da546Spatrick case COND_VC:
130061da546Spatrick return (cpsr_v == 0);
131061da546Spatrick case COND_HI:
132061da546Spatrick return ((cpsr_c == 1) && (cpsr_z == 0));
133061da546Spatrick case COND_LS:
134061da546Spatrick return ((cpsr_c == 0) || (cpsr_z == 1));
135061da546Spatrick case COND_GE:
136061da546Spatrick return (cpsr_n == cpsr_v);
137061da546Spatrick case COND_LT:
138061da546Spatrick return (cpsr_n != cpsr_v);
139061da546Spatrick case COND_GT:
140061da546Spatrick return ((cpsr_z == 0) && (cpsr_n == cpsr_v));
141061da546Spatrick case COND_LE:
142061da546Spatrick return ((cpsr_z == 1) || (cpsr_n != cpsr_v));
143061da546Spatrick case COND_AL:
144061da546Spatrick case COND_UNCOND:
145061da546Spatrick default:
146061da546Spatrick return true;
147061da546Spatrick }
148061da546Spatrick return false;
149061da546Spatrick }
150061da546Spatrick
151061da546Spatrick // Bit positions for CPSR
152061da546Spatrick #define CPSR_T_POS 5
153061da546Spatrick #define CPSR_F_POS 6
154061da546Spatrick #define CPSR_I_POS 7
155061da546Spatrick #define CPSR_A_POS 8
156061da546Spatrick #define CPSR_E_POS 9
157061da546Spatrick #define CPSR_J_POS 24
158061da546Spatrick #define CPSR_Q_POS 27
159061da546Spatrick #define CPSR_V_POS 28
160061da546Spatrick #define CPSR_C_POS 29
161061da546Spatrick #define CPSR_Z_POS 30
162061da546Spatrick #define CPSR_N_POS 31
163061da546Spatrick
164061da546Spatrick // CPSR mode definitions
165061da546Spatrick #define CPSR_MODE_USR 0x10u
166061da546Spatrick #define CPSR_MODE_FIQ 0x11u
167061da546Spatrick #define CPSR_MODE_IRQ 0x12u
168061da546Spatrick #define CPSR_MODE_SVC 0x13u
169061da546Spatrick #define CPSR_MODE_ABT 0x17u
170061da546Spatrick #define CPSR_MODE_UND 0x1bu
171061da546Spatrick #define CPSR_MODE_SYS 0x1fu
172061da546Spatrick
173061da546Spatrick // Masks for CPSR
174061da546Spatrick #define MASK_CPSR_MODE_MASK (0x0000001fu)
175061da546Spatrick #define MASK_CPSR_IT_MASK (0x0600fc00u)
176061da546Spatrick #define MASK_CPSR_T (1u << CPSR_T_POS)
177061da546Spatrick #define MASK_CPSR_F (1u << CPSR_F_POS)
178061da546Spatrick #define MASK_CPSR_I (1u << CPSR_I_POS)
179061da546Spatrick #define MASK_CPSR_A (1u << CPSR_A_POS)
180061da546Spatrick #define MASK_CPSR_E (1u << CPSR_E_POS)
181061da546Spatrick #define MASK_CPSR_GE_MASK (0x000f0000u)
182061da546Spatrick #define MASK_CPSR_J (1u << CPSR_J_POS)
183061da546Spatrick #define MASK_CPSR_Q (1u << CPSR_Q_POS)
184061da546Spatrick #define MASK_CPSR_V (1u << CPSR_V_POS)
185061da546Spatrick #define MASK_CPSR_C (1u << CPSR_C_POS)
186061da546Spatrick #define MASK_CPSR_Z (1u << CPSR_Z_POS)
187061da546Spatrick #define MASK_CPSR_N (1u << CPSR_N_POS)
188061da546Spatrick
189061da546Spatrick } // namespace lldb_private
190061da546Spatrick
191*dda28197Spatrick #endif // LLDB_SOURCE_PLUGINS_PROCESS_UTILITY_ARMDEFINES_H
192