1*0faf1914Srobert //===----------------------------------------------------------------------===// 2f6c50668Spatrick // 3f6c50668Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4f6c50668Spatrick // See https://llvm.org/LICENSE.txt for license information. 5f6c50668Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6f6c50668Spatrick // 7f6c50668Spatrick // 8f6c50668Spatrick // Compatible with libunwind API documented at: 9f6c50668Spatrick // http://www.nongnu.org/libunwind/man/libunwind(3).html 10f6c50668Spatrick // 11f6c50668Spatrick //===----------------------------------------------------------------------===// 12f6c50668Spatrick 13f6c50668Spatrick #ifndef __LIBUNWIND__ 14f6c50668Spatrick #define __LIBUNWIND__ 15f6c50668Spatrick 16f6c50668Spatrick #include <__libunwind_config.h> 17f6c50668Spatrick 18f6c50668Spatrick #include <stdint.h> 19f6c50668Spatrick #include <stddef.h> 20f6c50668Spatrick 21f6c50668Spatrick #ifdef __APPLE__ 22f6c50668Spatrick #if __clang__ 23f6c50668Spatrick #if __has_include(<Availability.h>) 24f6c50668Spatrick #include <Availability.h> 25f6c50668Spatrick #endif 26f6c50668Spatrick #elif __ENVIRONMENT_MAC_OS_X_VERSION_MIN_REQUIRED__ >= 1050 27f6c50668Spatrick #include <Availability.h> 28f6c50668Spatrick #endif 29f6c50668Spatrick 30f6c50668Spatrick #ifdef __arm__ 31f6c50668Spatrick #define LIBUNWIND_AVAIL __attribute__((unavailable)) 32f6c50668Spatrick #elif defined(__OSX_AVAILABLE_STARTING) 33f6c50668Spatrick #define LIBUNWIND_AVAIL __OSX_AVAILABLE_STARTING(__MAC_10_6, __IPHONE_5_0) 34f6c50668Spatrick #else 35f6c50668Spatrick #include <AvailabilityMacros.h> 36f6c50668Spatrick #ifdef AVAILABLE_MAC_OS_X_VERSION_10_6_AND_LATER 37f6c50668Spatrick #define LIBUNWIND_AVAIL AVAILABLE_MAC_OS_X_VERSION_10_6_AND_LATER 38f6c50668Spatrick #else 39f6c50668Spatrick #define LIBUNWIND_AVAIL __attribute__((unavailable)) 40f6c50668Spatrick #endif 41f6c50668Spatrick #endif 42f6c50668Spatrick #else 43f6c50668Spatrick #define LIBUNWIND_AVAIL 44f6c50668Spatrick #endif 45f6c50668Spatrick 46b3056a3bSpatrick #if defined(_WIN32) && defined(__SEH__) 47b3056a3bSpatrick #define LIBUNWIND_CURSOR_ALIGNMENT_ATTR __attribute__((__aligned__(16))) 48b3056a3bSpatrick #else 49b3056a3bSpatrick #define LIBUNWIND_CURSOR_ALIGNMENT_ATTR 50b3056a3bSpatrick #endif 51b3056a3bSpatrick 52f6c50668Spatrick /* error codes */ 53f6c50668Spatrick enum { 54f6c50668Spatrick UNW_ESUCCESS = 0, /* no error */ 55f6c50668Spatrick UNW_EUNSPEC = -6540, /* unspecified (general) error */ 56f6c50668Spatrick UNW_ENOMEM = -6541, /* out of memory */ 57f6c50668Spatrick UNW_EBADREG = -6542, /* bad register number */ 58f6c50668Spatrick UNW_EREADONLYREG = -6543, /* attempt to write read-only register */ 59f6c50668Spatrick UNW_ESTOPUNWIND = -6544, /* stop unwinding */ 60f6c50668Spatrick UNW_EINVALIDIP = -6545, /* invalid IP */ 61f6c50668Spatrick UNW_EBADFRAME = -6546, /* bad frame */ 62f6c50668Spatrick UNW_EINVAL = -6547, /* unsupported operation or bad value */ 63f6c50668Spatrick UNW_EBADVERSION = -6548, /* unwind info has unsupported version */ 64f6c50668Spatrick UNW_ENOINFO = -6549 /* no unwind info found */ 65f6c50668Spatrick #if defined(_LIBUNWIND_TARGET_AARCH64) && !defined(_LIBUNWIND_IS_NATIVE_ONLY) 66f6c50668Spatrick , UNW_ECROSSRASIGNING = -6550 /* cross unwind with return address signing */ 67f6c50668Spatrick #endif 68f6c50668Spatrick }; 69f6c50668Spatrick 70f6c50668Spatrick struct unw_context_t { 71f6c50668Spatrick uint64_t data[_LIBUNWIND_CONTEXT_SIZE]; 72f6c50668Spatrick }; 73f6c50668Spatrick typedef struct unw_context_t unw_context_t; 74f6c50668Spatrick 75f6c50668Spatrick struct unw_cursor_t { 76f6c50668Spatrick uint64_t data[_LIBUNWIND_CURSOR_SIZE]; 77b3056a3bSpatrick } LIBUNWIND_CURSOR_ALIGNMENT_ATTR; 78f6c50668Spatrick typedef struct unw_cursor_t unw_cursor_t; 79f6c50668Spatrick 80f6c50668Spatrick typedef struct unw_addr_space *unw_addr_space_t; 81f6c50668Spatrick 82f6c50668Spatrick typedef int unw_regnum_t; 83f6c50668Spatrick typedef uintptr_t unw_word_t; 84*0faf1914Srobert #if defined(__arm__) && !defined(__ARM_DWARF_EH__) && !defined(__SEH__) 85f6c50668Spatrick typedef uint64_t unw_fpreg_t; 86f6c50668Spatrick #else 87f6c50668Spatrick typedef double unw_fpreg_t; 88f6c50668Spatrick #endif 89f6c50668Spatrick 90f6c50668Spatrick struct unw_proc_info_t { 91f6c50668Spatrick unw_word_t start_ip; /* start address of function */ 92f6c50668Spatrick unw_word_t end_ip; /* address after end of function */ 93f6c50668Spatrick unw_word_t lsda; /* address of language specific data area, */ 94f6c50668Spatrick /* or zero if not used */ 95f6c50668Spatrick unw_word_t handler; /* personality routine, or zero if not used */ 96f6c50668Spatrick unw_word_t gp; /* not used */ 97f6c50668Spatrick unw_word_t flags; /* not used */ 98f6c50668Spatrick uint32_t format; /* compact unwind encoding, or zero if none */ 99f6c50668Spatrick uint32_t unwind_info_size; /* size of DWARF unwind info, or zero if none */ 100f6c50668Spatrick unw_word_t unwind_info; /* address of DWARF unwind info, or zero */ 101f6c50668Spatrick unw_word_t extra; /* mach_header of mach-o image containing func */ 102f6c50668Spatrick }; 103f6c50668Spatrick typedef struct unw_proc_info_t unw_proc_info_t; 104f6c50668Spatrick 105f6c50668Spatrick #ifdef __cplusplus 106f6c50668Spatrick extern "C" { 107f6c50668Spatrick #endif 108f6c50668Spatrick 109f6c50668Spatrick extern int unw_getcontext(unw_context_t *) LIBUNWIND_AVAIL; 110f6c50668Spatrick extern int unw_init_local(unw_cursor_t *, unw_context_t *) LIBUNWIND_AVAIL; 111f6c50668Spatrick extern int unw_step(unw_cursor_t *) LIBUNWIND_AVAIL; 112f6c50668Spatrick extern int unw_get_reg(unw_cursor_t *, unw_regnum_t, unw_word_t *) LIBUNWIND_AVAIL; 113f6c50668Spatrick extern int unw_get_fpreg(unw_cursor_t *, unw_regnum_t, unw_fpreg_t *) LIBUNWIND_AVAIL; 114f6c50668Spatrick extern int unw_set_reg(unw_cursor_t *, unw_regnum_t, unw_word_t) LIBUNWIND_AVAIL; 115f6c50668Spatrick extern int unw_set_fpreg(unw_cursor_t *, unw_regnum_t, unw_fpreg_t) LIBUNWIND_AVAIL; 116f6c50668Spatrick extern int unw_resume(unw_cursor_t *) LIBUNWIND_AVAIL; 117f6c50668Spatrick 118f6c50668Spatrick #ifdef __arm__ 119f6c50668Spatrick /* Save VFP registers in FSTMX format (instead of FSTMD). */ 120f6c50668Spatrick extern void unw_save_vfp_as_X(unw_cursor_t *) LIBUNWIND_AVAIL; 121f6c50668Spatrick #endif 122f6c50668Spatrick 123*0faf1914Srobert #ifdef _AIX 124*0faf1914Srobert extern uintptr_t unw_get_data_rel_base(unw_cursor_t *) LIBUNWIND_AVAIL; 125*0faf1914Srobert #endif 126f6c50668Spatrick 127f6c50668Spatrick extern const char *unw_regname(unw_cursor_t *, unw_regnum_t) LIBUNWIND_AVAIL; 128f6c50668Spatrick extern int unw_get_proc_info(unw_cursor_t *, unw_proc_info_t *) LIBUNWIND_AVAIL; 129f6c50668Spatrick extern int unw_is_fpreg(unw_cursor_t *, unw_regnum_t) LIBUNWIND_AVAIL; 130f6c50668Spatrick extern int unw_is_signal_frame(unw_cursor_t *) LIBUNWIND_AVAIL; 131f6c50668Spatrick extern int unw_get_proc_name(unw_cursor_t *, char *, size_t, unw_word_t *) LIBUNWIND_AVAIL; 132f6c50668Spatrick //extern int unw_get_save_loc(unw_cursor_t*, int, unw_save_loc_t*); 133f6c50668Spatrick 134f6c50668Spatrick extern unw_addr_space_t unw_local_addr_space; 135f6c50668Spatrick 136f6c50668Spatrick #ifdef __cplusplus 137f6c50668Spatrick } 138f6c50668Spatrick #endif 139f6c50668Spatrick 140f6c50668Spatrick // architecture independent register numbers 141f6c50668Spatrick enum { 142f6c50668Spatrick UNW_REG_IP = -1, // instruction pointer 143f6c50668Spatrick UNW_REG_SP = -2, // stack pointer 144f6c50668Spatrick }; 145f6c50668Spatrick 146f6c50668Spatrick // 32-bit x86 registers 147f6c50668Spatrick enum { 148f6c50668Spatrick UNW_X86_EAX = 0, 149f6c50668Spatrick UNW_X86_ECX = 1, 150f6c50668Spatrick UNW_X86_EDX = 2, 151f6c50668Spatrick UNW_X86_EBX = 3, 152f6c50668Spatrick UNW_X86_EBP = 4, 153f6c50668Spatrick UNW_X86_ESP = 5, 154f6c50668Spatrick UNW_X86_ESI = 6, 155f6c50668Spatrick UNW_X86_EDI = 7 156f6c50668Spatrick }; 157f6c50668Spatrick 158f6c50668Spatrick // 64-bit x86_64 registers 159f6c50668Spatrick enum { 160f6c50668Spatrick UNW_X86_64_RAX = 0, 161f6c50668Spatrick UNW_X86_64_RDX = 1, 162f6c50668Spatrick UNW_X86_64_RCX = 2, 163f6c50668Spatrick UNW_X86_64_RBX = 3, 164f6c50668Spatrick UNW_X86_64_RSI = 4, 165f6c50668Spatrick UNW_X86_64_RDI = 5, 166f6c50668Spatrick UNW_X86_64_RBP = 6, 167f6c50668Spatrick UNW_X86_64_RSP = 7, 168f6c50668Spatrick UNW_X86_64_R8 = 8, 169f6c50668Spatrick UNW_X86_64_R9 = 9, 170f6c50668Spatrick UNW_X86_64_R10 = 10, 171f6c50668Spatrick UNW_X86_64_R11 = 11, 172f6c50668Spatrick UNW_X86_64_R12 = 12, 173f6c50668Spatrick UNW_X86_64_R13 = 13, 174f6c50668Spatrick UNW_X86_64_R14 = 14, 175f6c50668Spatrick UNW_X86_64_R15 = 15, 176f6c50668Spatrick UNW_X86_64_RIP = 16, 177f6c50668Spatrick UNW_X86_64_XMM0 = 17, 178f6c50668Spatrick UNW_X86_64_XMM1 = 18, 179f6c50668Spatrick UNW_X86_64_XMM2 = 19, 180f6c50668Spatrick UNW_X86_64_XMM3 = 20, 181f6c50668Spatrick UNW_X86_64_XMM4 = 21, 182f6c50668Spatrick UNW_X86_64_XMM5 = 22, 183f6c50668Spatrick UNW_X86_64_XMM6 = 23, 184f6c50668Spatrick UNW_X86_64_XMM7 = 24, 185f6c50668Spatrick UNW_X86_64_XMM8 = 25, 186f6c50668Spatrick UNW_X86_64_XMM9 = 26, 187f6c50668Spatrick UNW_X86_64_XMM10 = 27, 188f6c50668Spatrick UNW_X86_64_XMM11 = 28, 189f6c50668Spatrick UNW_X86_64_XMM12 = 29, 190f6c50668Spatrick UNW_X86_64_XMM13 = 30, 191f6c50668Spatrick UNW_X86_64_XMM14 = 31, 192f6c50668Spatrick UNW_X86_64_XMM15 = 32, 193f6c50668Spatrick }; 194f6c50668Spatrick 195f6c50668Spatrick 196f6c50668Spatrick // 32-bit ppc register numbers 197f6c50668Spatrick enum { 198f6c50668Spatrick UNW_PPC_R0 = 0, 199f6c50668Spatrick UNW_PPC_R1 = 1, 200f6c50668Spatrick UNW_PPC_R2 = 2, 201f6c50668Spatrick UNW_PPC_R3 = 3, 202f6c50668Spatrick UNW_PPC_R4 = 4, 203f6c50668Spatrick UNW_PPC_R5 = 5, 204f6c50668Spatrick UNW_PPC_R6 = 6, 205f6c50668Spatrick UNW_PPC_R7 = 7, 206f6c50668Spatrick UNW_PPC_R8 = 8, 207f6c50668Spatrick UNW_PPC_R9 = 9, 208f6c50668Spatrick UNW_PPC_R10 = 10, 209f6c50668Spatrick UNW_PPC_R11 = 11, 210f6c50668Spatrick UNW_PPC_R12 = 12, 211f6c50668Spatrick UNW_PPC_R13 = 13, 212f6c50668Spatrick UNW_PPC_R14 = 14, 213f6c50668Spatrick UNW_PPC_R15 = 15, 214f6c50668Spatrick UNW_PPC_R16 = 16, 215f6c50668Spatrick UNW_PPC_R17 = 17, 216f6c50668Spatrick UNW_PPC_R18 = 18, 217f6c50668Spatrick UNW_PPC_R19 = 19, 218f6c50668Spatrick UNW_PPC_R20 = 20, 219f6c50668Spatrick UNW_PPC_R21 = 21, 220f6c50668Spatrick UNW_PPC_R22 = 22, 221f6c50668Spatrick UNW_PPC_R23 = 23, 222f6c50668Spatrick UNW_PPC_R24 = 24, 223f6c50668Spatrick UNW_PPC_R25 = 25, 224f6c50668Spatrick UNW_PPC_R26 = 26, 225f6c50668Spatrick UNW_PPC_R27 = 27, 226f6c50668Spatrick UNW_PPC_R28 = 28, 227f6c50668Spatrick UNW_PPC_R29 = 29, 228f6c50668Spatrick UNW_PPC_R30 = 30, 229f6c50668Spatrick UNW_PPC_R31 = 31, 230f6c50668Spatrick UNW_PPC_F0 = 32, 231f6c50668Spatrick UNW_PPC_F1 = 33, 232f6c50668Spatrick UNW_PPC_F2 = 34, 233f6c50668Spatrick UNW_PPC_F3 = 35, 234f6c50668Spatrick UNW_PPC_F4 = 36, 235f6c50668Spatrick UNW_PPC_F5 = 37, 236f6c50668Spatrick UNW_PPC_F6 = 38, 237f6c50668Spatrick UNW_PPC_F7 = 39, 238f6c50668Spatrick UNW_PPC_F8 = 40, 239f6c50668Spatrick UNW_PPC_F9 = 41, 240f6c50668Spatrick UNW_PPC_F10 = 42, 241f6c50668Spatrick UNW_PPC_F11 = 43, 242f6c50668Spatrick UNW_PPC_F12 = 44, 243f6c50668Spatrick UNW_PPC_F13 = 45, 244f6c50668Spatrick UNW_PPC_F14 = 46, 245f6c50668Spatrick UNW_PPC_F15 = 47, 246f6c50668Spatrick UNW_PPC_F16 = 48, 247f6c50668Spatrick UNW_PPC_F17 = 49, 248f6c50668Spatrick UNW_PPC_F18 = 50, 249f6c50668Spatrick UNW_PPC_F19 = 51, 250f6c50668Spatrick UNW_PPC_F20 = 52, 251f6c50668Spatrick UNW_PPC_F21 = 53, 252f6c50668Spatrick UNW_PPC_F22 = 54, 253f6c50668Spatrick UNW_PPC_F23 = 55, 254f6c50668Spatrick UNW_PPC_F24 = 56, 255f6c50668Spatrick UNW_PPC_F25 = 57, 256f6c50668Spatrick UNW_PPC_F26 = 58, 257f6c50668Spatrick UNW_PPC_F27 = 59, 258f6c50668Spatrick UNW_PPC_F28 = 60, 259f6c50668Spatrick UNW_PPC_F29 = 61, 260f6c50668Spatrick UNW_PPC_F30 = 62, 261f6c50668Spatrick UNW_PPC_F31 = 63, 262f6c50668Spatrick UNW_PPC_MQ = 64, 263f6c50668Spatrick UNW_PPC_LR = 65, 264f6c50668Spatrick UNW_PPC_CTR = 66, 265f6c50668Spatrick UNW_PPC_AP = 67, 266f6c50668Spatrick UNW_PPC_CR0 = 68, 267f6c50668Spatrick UNW_PPC_CR1 = 69, 268f6c50668Spatrick UNW_PPC_CR2 = 70, 269f6c50668Spatrick UNW_PPC_CR3 = 71, 270f6c50668Spatrick UNW_PPC_CR4 = 72, 271f6c50668Spatrick UNW_PPC_CR5 = 73, 272f6c50668Spatrick UNW_PPC_CR6 = 74, 273f6c50668Spatrick UNW_PPC_CR7 = 75, 274f6c50668Spatrick UNW_PPC_XER = 76, 275f6c50668Spatrick UNW_PPC_V0 = 77, 276f6c50668Spatrick UNW_PPC_V1 = 78, 277f6c50668Spatrick UNW_PPC_V2 = 79, 278f6c50668Spatrick UNW_PPC_V3 = 80, 279f6c50668Spatrick UNW_PPC_V4 = 81, 280f6c50668Spatrick UNW_PPC_V5 = 82, 281f6c50668Spatrick UNW_PPC_V6 = 83, 282f6c50668Spatrick UNW_PPC_V7 = 84, 283f6c50668Spatrick UNW_PPC_V8 = 85, 284f6c50668Spatrick UNW_PPC_V9 = 86, 285f6c50668Spatrick UNW_PPC_V10 = 87, 286f6c50668Spatrick UNW_PPC_V11 = 88, 287f6c50668Spatrick UNW_PPC_V12 = 89, 288f6c50668Spatrick UNW_PPC_V13 = 90, 289f6c50668Spatrick UNW_PPC_V14 = 91, 290f6c50668Spatrick UNW_PPC_V15 = 92, 291f6c50668Spatrick UNW_PPC_V16 = 93, 292f6c50668Spatrick UNW_PPC_V17 = 94, 293f6c50668Spatrick UNW_PPC_V18 = 95, 294f6c50668Spatrick UNW_PPC_V19 = 96, 295f6c50668Spatrick UNW_PPC_V20 = 97, 296f6c50668Spatrick UNW_PPC_V21 = 98, 297f6c50668Spatrick UNW_PPC_V22 = 99, 298f6c50668Spatrick UNW_PPC_V23 = 100, 299f6c50668Spatrick UNW_PPC_V24 = 101, 300f6c50668Spatrick UNW_PPC_V25 = 102, 301f6c50668Spatrick UNW_PPC_V26 = 103, 302f6c50668Spatrick UNW_PPC_V27 = 104, 303f6c50668Spatrick UNW_PPC_V28 = 105, 304f6c50668Spatrick UNW_PPC_V29 = 106, 305f6c50668Spatrick UNW_PPC_V30 = 107, 306f6c50668Spatrick UNW_PPC_V31 = 108, 307f6c50668Spatrick UNW_PPC_VRSAVE = 109, 308f6c50668Spatrick UNW_PPC_VSCR = 110, 309f6c50668Spatrick UNW_PPC_SPE_ACC = 111, 310f6c50668Spatrick UNW_PPC_SPEFSCR = 112 311f6c50668Spatrick }; 312f6c50668Spatrick 313f6c50668Spatrick // 64-bit ppc register numbers 314f6c50668Spatrick enum { 315f6c50668Spatrick UNW_PPC64_R0 = 0, 316f6c50668Spatrick UNW_PPC64_R1 = 1, 317f6c50668Spatrick UNW_PPC64_R2 = 2, 318f6c50668Spatrick UNW_PPC64_R3 = 3, 319f6c50668Spatrick UNW_PPC64_R4 = 4, 320f6c50668Spatrick UNW_PPC64_R5 = 5, 321f6c50668Spatrick UNW_PPC64_R6 = 6, 322f6c50668Spatrick UNW_PPC64_R7 = 7, 323f6c50668Spatrick UNW_PPC64_R8 = 8, 324f6c50668Spatrick UNW_PPC64_R9 = 9, 325f6c50668Spatrick UNW_PPC64_R10 = 10, 326f6c50668Spatrick UNW_PPC64_R11 = 11, 327f6c50668Spatrick UNW_PPC64_R12 = 12, 328f6c50668Spatrick UNW_PPC64_R13 = 13, 329f6c50668Spatrick UNW_PPC64_R14 = 14, 330f6c50668Spatrick UNW_PPC64_R15 = 15, 331f6c50668Spatrick UNW_PPC64_R16 = 16, 332f6c50668Spatrick UNW_PPC64_R17 = 17, 333f6c50668Spatrick UNW_PPC64_R18 = 18, 334f6c50668Spatrick UNW_PPC64_R19 = 19, 335f6c50668Spatrick UNW_PPC64_R20 = 20, 336f6c50668Spatrick UNW_PPC64_R21 = 21, 337f6c50668Spatrick UNW_PPC64_R22 = 22, 338f6c50668Spatrick UNW_PPC64_R23 = 23, 339f6c50668Spatrick UNW_PPC64_R24 = 24, 340f6c50668Spatrick UNW_PPC64_R25 = 25, 341f6c50668Spatrick UNW_PPC64_R26 = 26, 342f6c50668Spatrick UNW_PPC64_R27 = 27, 343f6c50668Spatrick UNW_PPC64_R28 = 28, 344f6c50668Spatrick UNW_PPC64_R29 = 29, 345f6c50668Spatrick UNW_PPC64_R30 = 30, 346f6c50668Spatrick UNW_PPC64_R31 = 31, 347f6c50668Spatrick UNW_PPC64_F0 = 32, 348f6c50668Spatrick UNW_PPC64_F1 = 33, 349f6c50668Spatrick UNW_PPC64_F2 = 34, 350f6c50668Spatrick UNW_PPC64_F3 = 35, 351f6c50668Spatrick UNW_PPC64_F4 = 36, 352f6c50668Spatrick UNW_PPC64_F5 = 37, 353f6c50668Spatrick UNW_PPC64_F6 = 38, 354f6c50668Spatrick UNW_PPC64_F7 = 39, 355f6c50668Spatrick UNW_PPC64_F8 = 40, 356f6c50668Spatrick UNW_PPC64_F9 = 41, 357f6c50668Spatrick UNW_PPC64_F10 = 42, 358f6c50668Spatrick UNW_PPC64_F11 = 43, 359f6c50668Spatrick UNW_PPC64_F12 = 44, 360f6c50668Spatrick UNW_PPC64_F13 = 45, 361f6c50668Spatrick UNW_PPC64_F14 = 46, 362f6c50668Spatrick UNW_PPC64_F15 = 47, 363f6c50668Spatrick UNW_PPC64_F16 = 48, 364f6c50668Spatrick UNW_PPC64_F17 = 49, 365f6c50668Spatrick UNW_PPC64_F18 = 50, 366f6c50668Spatrick UNW_PPC64_F19 = 51, 367f6c50668Spatrick UNW_PPC64_F20 = 52, 368f6c50668Spatrick UNW_PPC64_F21 = 53, 369f6c50668Spatrick UNW_PPC64_F22 = 54, 370f6c50668Spatrick UNW_PPC64_F23 = 55, 371f6c50668Spatrick UNW_PPC64_F24 = 56, 372f6c50668Spatrick UNW_PPC64_F25 = 57, 373f6c50668Spatrick UNW_PPC64_F26 = 58, 374f6c50668Spatrick UNW_PPC64_F27 = 59, 375f6c50668Spatrick UNW_PPC64_F28 = 60, 376f6c50668Spatrick UNW_PPC64_F29 = 61, 377f6c50668Spatrick UNW_PPC64_F30 = 62, 378f6c50668Spatrick UNW_PPC64_F31 = 63, 379f6c50668Spatrick // 64: reserved 380f6c50668Spatrick UNW_PPC64_LR = 65, 381f6c50668Spatrick UNW_PPC64_CTR = 66, 382f6c50668Spatrick // 67: reserved 383f6c50668Spatrick UNW_PPC64_CR0 = 68, 384f6c50668Spatrick UNW_PPC64_CR1 = 69, 385f6c50668Spatrick UNW_PPC64_CR2 = 70, 386f6c50668Spatrick UNW_PPC64_CR3 = 71, 387f6c50668Spatrick UNW_PPC64_CR4 = 72, 388f6c50668Spatrick UNW_PPC64_CR5 = 73, 389f6c50668Spatrick UNW_PPC64_CR6 = 74, 390f6c50668Spatrick UNW_PPC64_CR7 = 75, 391f6c50668Spatrick UNW_PPC64_XER = 76, 392f6c50668Spatrick UNW_PPC64_V0 = 77, 393f6c50668Spatrick UNW_PPC64_V1 = 78, 394f6c50668Spatrick UNW_PPC64_V2 = 79, 395f6c50668Spatrick UNW_PPC64_V3 = 80, 396f6c50668Spatrick UNW_PPC64_V4 = 81, 397f6c50668Spatrick UNW_PPC64_V5 = 82, 398f6c50668Spatrick UNW_PPC64_V6 = 83, 399f6c50668Spatrick UNW_PPC64_V7 = 84, 400f6c50668Spatrick UNW_PPC64_V8 = 85, 401f6c50668Spatrick UNW_PPC64_V9 = 86, 402f6c50668Spatrick UNW_PPC64_V10 = 87, 403f6c50668Spatrick UNW_PPC64_V11 = 88, 404f6c50668Spatrick UNW_PPC64_V12 = 89, 405f6c50668Spatrick UNW_PPC64_V13 = 90, 406f6c50668Spatrick UNW_PPC64_V14 = 91, 407f6c50668Spatrick UNW_PPC64_V15 = 92, 408f6c50668Spatrick UNW_PPC64_V16 = 93, 409f6c50668Spatrick UNW_PPC64_V17 = 94, 410f6c50668Spatrick UNW_PPC64_V18 = 95, 411f6c50668Spatrick UNW_PPC64_V19 = 96, 412f6c50668Spatrick UNW_PPC64_V20 = 97, 413f6c50668Spatrick UNW_PPC64_V21 = 98, 414f6c50668Spatrick UNW_PPC64_V22 = 99, 415f6c50668Spatrick UNW_PPC64_V23 = 100, 416f6c50668Spatrick UNW_PPC64_V24 = 101, 417f6c50668Spatrick UNW_PPC64_V25 = 102, 418f6c50668Spatrick UNW_PPC64_V26 = 103, 419f6c50668Spatrick UNW_PPC64_V27 = 104, 420f6c50668Spatrick UNW_PPC64_V28 = 105, 421f6c50668Spatrick UNW_PPC64_V29 = 106, 422f6c50668Spatrick UNW_PPC64_V30 = 107, 423f6c50668Spatrick UNW_PPC64_V31 = 108, 424f6c50668Spatrick // 109, 111-113: OpenPOWER ELF V2 ABI: reserved 425f6c50668Spatrick // Borrowing VRSAVE number from PPC32. 426f6c50668Spatrick UNW_PPC64_VRSAVE = 109, 427f6c50668Spatrick UNW_PPC64_VSCR = 110, 428f6c50668Spatrick UNW_PPC64_TFHAR = 114, 429f6c50668Spatrick UNW_PPC64_TFIAR = 115, 430f6c50668Spatrick UNW_PPC64_TEXASR = 116, 431f6c50668Spatrick UNW_PPC64_VS0 = UNW_PPC64_F0, 432f6c50668Spatrick UNW_PPC64_VS1 = UNW_PPC64_F1, 433f6c50668Spatrick UNW_PPC64_VS2 = UNW_PPC64_F2, 434f6c50668Spatrick UNW_PPC64_VS3 = UNW_PPC64_F3, 435f6c50668Spatrick UNW_PPC64_VS4 = UNW_PPC64_F4, 436f6c50668Spatrick UNW_PPC64_VS5 = UNW_PPC64_F5, 437f6c50668Spatrick UNW_PPC64_VS6 = UNW_PPC64_F6, 438f6c50668Spatrick UNW_PPC64_VS7 = UNW_PPC64_F7, 439f6c50668Spatrick UNW_PPC64_VS8 = UNW_PPC64_F8, 440f6c50668Spatrick UNW_PPC64_VS9 = UNW_PPC64_F9, 441f6c50668Spatrick UNW_PPC64_VS10 = UNW_PPC64_F10, 442f6c50668Spatrick UNW_PPC64_VS11 = UNW_PPC64_F11, 443f6c50668Spatrick UNW_PPC64_VS12 = UNW_PPC64_F12, 444f6c50668Spatrick UNW_PPC64_VS13 = UNW_PPC64_F13, 445f6c50668Spatrick UNW_PPC64_VS14 = UNW_PPC64_F14, 446f6c50668Spatrick UNW_PPC64_VS15 = UNW_PPC64_F15, 447f6c50668Spatrick UNW_PPC64_VS16 = UNW_PPC64_F16, 448f6c50668Spatrick UNW_PPC64_VS17 = UNW_PPC64_F17, 449f6c50668Spatrick UNW_PPC64_VS18 = UNW_PPC64_F18, 450f6c50668Spatrick UNW_PPC64_VS19 = UNW_PPC64_F19, 451f6c50668Spatrick UNW_PPC64_VS20 = UNW_PPC64_F20, 452f6c50668Spatrick UNW_PPC64_VS21 = UNW_PPC64_F21, 453f6c50668Spatrick UNW_PPC64_VS22 = UNW_PPC64_F22, 454f6c50668Spatrick UNW_PPC64_VS23 = UNW_PPC64_F23, 455f6c50668Spatrick UNW_PPC64_VS24 = UNW_PPC64_F24, 456f6c50668Spatrick UNW_PPC64_VS25 = UNW_PPC64_F25, 457f6c50668Spatrick UNW_PPC64_VS26 = UNW_PPC64_F26, 458f6c50668Spatrick UNW_PPC64_VS27 = UNW_PPC64_F27, 459f6c50668Spatrick UNW_PPC64_VS28 = UNW_PPC64_F28, 460f6c50668Spatrick UNW_PPC64_VS29 = UNW_PPC64_F29, 461f6c50668Spatrick UNW_PPC64_VS30 = UNW_PPC64_F30, 462f6c50668Spatrick UNW_PPC64_VS31 = UNW_PPC64_F31, 463f6c50668Spatrick UNW_PPC64_VS32 = UNW_PPC64_V0, 464f6c50668Spatrick UNW_PPC64_VS33 = UNW_PPC64_V1, 465f6c50668Spatrick UNW_PPC64_VS34 = UNW_PPC64_V2, 466f6c50668Spatrick UNW_PPC64_VS35 = UNW_PPC64_V3, 467f6c50668Spatrick UNW_PPC64_VS36 = UNW_PPC64_V4, 468f6c50668Spatrick UNW_PPC64_VS37 = UNW_PPC64_V5, 469f6c50668Spatrick UNW_PPC64_VS38 = UNW_PPC64_V6, 470f6c50668Spatrick UNW_PPC64_VS39 = UNW_PPC64_V7, 471f6c50668Spatrick UNW_PPC64_VS40 = UNW_PPC64_V8, 472f6c50668Spatrick UNW_PPC64_VS41 = UNW_PPC64_V9, 473f6c50668Spatrick UNW_PPC64_VS42 = UNW_PPC64_V10, 474f6c50668Spatrick UNW_PPC64_VS43 = UNW_PPC64_V11, 475f6c50668Spatrick UNW_PPC64_VS44 = UNW_PPC64_V12, 476f6c50668Spatrick UNW_PPC64_VS45 = UNW_PPC64_V13, 477f6c50668Spatrick UNW_PPC64_VS46 = UNW_PPC64_V14, 478f6c50668Spatrick UNW_PPC64_VS47 = UNW_PPC64_V15, 479f6c50668Spatrick UNW_PPC64_VS48 = UNW_PPC64_V16, 480f6c50668Spatrick UNW_PPC64_VS49 = UNW_PPC64_V17, 481f6c50668Spatrick UNW_PPC64_VS50 = UNW_PPC64_V18, 482f6c50668Spatrick UNW_PPC64_VS51 = UNW_PPC64_V19, 483f6c50668Spatrick UNW_PPC64_VS52 = UNW_PPC64_V20, 484f6c50668Spatrick UNW_PPC64_VS53 = UNW_PPC64_V21, 485f6c50668Spatrick UNW_PPC64_VS54 = UNW_PPC64_V22, 486f6c50668Spatrick UNW_PPC64_VS55 = UNW_PPC64_V23, 487f6c50668Spatrick UNW_PPC64_VS56 = UNW_PPC64_V24, 488f6c50668Spatrick UNW_PPC64_VS57 = UNW_PPC64_V25, 489f6c50668Spatrick UNW_PPC64_VS58 = UNW_PPC64_V26, 490f6c50668Spatrick UNW_PPC64_VS59 = UNW_PPC64_V27, 491f6c50668Spatrick UNW_PPC64_VS60 = UNW_PPC64_V28, 492f6c50668Spatrick UNW_PPC64_VS61 = UNW_PPC64_V29, 493f6c50668Spatrick UNW_PPC64_VS62 = UNW_PPC64_V30, 494f6c50668Spatrick UNW_PPC64_VS63 = UNW_PPC64_V31 495f6c50668Spatrick }; 496f6c50668Spatrick 497f6c50668Spatrick // 64-bit ARM64 registers 498f6c50668Spatrick enum { 499*0faf1914Srobert UNW_AARCH64_X0 = 0, 500*0faf1914Srobert UNW_AARCH64_X1 = 1, 501*0faf1914Srobert UNW_AARCH64_X2 = 2, 502*0faf1914Srobert UNW_AARCH64_X3 = 3, 503*0faf1914Srobert UNW_AARCH64_X4 = 4, 504*0faf1914Srobert UNW_AARCH64_X5 = 5, 505*0faf1914Srobert UNW_AARCH64_X6 = 6, 506*0faf1914Srobert UNW_AARCH64_X7 = 7, 507*0faf1914Srobert UNW_AARCH64_X8 = 8, 508*0faf1914Srobert UNW_AARCH64_X9 = 9, 509*0faf1914Srobert UNW_AARCH64_X10 = 10, 510*0faf1914Srobert UNW_AARCH64_X11 = 11, 511*0faf1914Srobert UNW_AARCH64_X12 = 12, 512*0faf1914Srobert UNW_AARCH64_X13 = 13, 513*0faf1914Srobert UNW_AARCH64_X14 = 14, 514*0faf1914Srobert UNW_AARCH64_X15 = 15, 515*0faf1914Srobert UNW_AARCH64_X16 = 16, 516*0faf1914Srobert UNW_AARCH64_X17 = 17, 517*0faf1914Srobert UNW_AARCH64_X18 = 18, 518*0faf1914Srobert UNW_AARCH64_X19 = 19, 519*0faf1914Srobert UNW_AARCH64_X20 = 20, 520*0faf1914Srobert UNW_AARCH64_X21 = 21, 521*0faf1914Srobert UNW_AARCH64_X22 = 22, 522*0faf1914Srobert UNW_AARCH64_X23 = 23, 523*0faf1914Srobert UNW_AARCH64_X24 = 24, 524*0faf1914Srobert UNW_AARCH64_X25 = 25, 525*0faf1914Srobert UNW_AARCH64_X26 = 26, 526*0faf1914Srobert UNW_AARCH64_X27 = 27, 527*0faf1914Srobert UNW_AARCH64_X28 = 28, 528*0faf1914Srobert UNW_AARCH64_X29 = 29, 529*0faf1914Srobert UNW_AARCH64_FP = 29, 530*0faf1914Srobert UNW_AARCH64_X30 = 30, 531*0faf1914Srobert UNW_AARCH64_LR = 30, 532*0faf1914Srobert UNW_AARCH64_X31 = 31, 533*0faf1914Srobert UNW_AARCH64_SP = 31, 534*0faf1914Srobert UNW_AARCH64_PC = 32, 535*0faf1914Srobert 536f6c50668Spatrick // reserved block 537*0faf1914Srobert UNW_AARCH64_RA_SIGN_STATE = 34, 538*0faf1914Srobert 539*0faf1914Srobert // FP/vector registers 540*0faf1914Srobert UNW_AARCH64_V0 = 64, 541*0faf1914Srobert UNW_AARCH64_V1 = 65, 542*0faf1914Srobert UNW_AARCH64_V2 = 66, 543*0faf1914Srobert UNW_AARCH64_V3 = 67, 544*0faf1914Srobert UNW_AARCH64_V4 = 68, 545*0faf1914Srobert UNW_AARCH64_V5 = 69, 546*0faf1914Srobert UNW_AARCH64_V6 = 70, 547*0faf1914Srobert UNW_AARCH64_V7 = 71, 548*0faf1914Srobert UNW_AARCH64_V8 = 72, 549*0faf1914Srobert UNW_AARCH64_V9 = 73, 550*0faf1914Srobert UNW_AARCH64_V10 = 74, 551*0faf1914Srobert UNW_AARCH64_V11 = 75, 552*0faf1914Srobert UNW_AARCH64_V12 = 76, 553*0faf1914Srobert UNW_AARCH64_V13 = 77, 554*0faf1914Srobert UNW_AARCH64_V14 = 78, 555*0faf1914Srobert UNW_AARCH64_V15 = 79, 556*0faf1914Srobert UNW_AARCH64_V16 = 80, 557*0faf1914Srobert UNW_AARCH64_V17 = 81, 558*0faf1914Srobert UNW_AARCH64_V18 = 82, 559*0faf1914Srobert UNW_AARCH64_V19 = 83, 560*0faf1914Srobert UNW_AARCH64_V20 = 84, 561*0faf1914Srobert UNW_AARCH64_V21 = 85, 562*0faf1914Srobert UNW_AARCH64_V22 = 86, 563*0faf1914Srobert UNW_AARCH64_V23 = 87, 564*0faf1914Srobert UNW_AARCH64_V24 = 88, 565*0faf1914Srobert UNW_AARCH64_V25 = 89, 566*0faf1914Srobert UNW_AARCH64_V26 = 90, 567*0faf1914Srobert UNW_AARCH64_V27 = 91, 568*0faf1914Srobert UNW_AARCH64_V28 = 92, 569*0faf1914Srobert UNW_AARCH64_V29 = 93, 570*0faf1914Srobert UNW_AARCH64_V30 = 94, 571*0faf1914Srobert UNW_AARCH64_V31 = 95, 572*0faf1914Srobert 573*0faf1914Srobert // Compatibility aliases 574*0faf1914Srobert UNW_ARM64_X0 = UNW_AARCH64_X0, 575*0faf1914Srobert UNW_ARM64_X1 = UNW_AARCH64_X1, 576*0faf1914Srobert UNW_ARM64_X2 = UNW_AARCH64_X2, 577*0faf1914Srobert UNW_ARM64_X3 = UNW_AARCH64_X3, 578*0faf1914Srobert UNW_ARM64_X4 = UNW_AARCH64_X4, 579*0faf1914Srobert UNW_ARM64_X5 = UNW_AARCH64_X5, 580*0faf1914Srobert UNW_ARM64_X6 = UNW_AARCH64_X6, 581*0faf1914Srobert UNW_ARM64_X7 = UNW_AARCH64_X7, 582*0faf1914Srobert UNW_ARM64_X8 = UNW_AARCH64_X8, 583*0faf1914Srobert UNW_ARM64_X9 = UNW_AARCH64_X9, 584*0faf1914Srobert UNW_ARM64_X10 = UNW_AARCH64_X10, 585*0faf1914Srobert UNW_ARM64_X11 = UNW_AARCH64_X11, 586*0faf1914Srobert UNW_ARM64_X12 = UNW_AARCH64_X12, 587*0faf1914Srobert UNW_ARM64_X13 = UNW_AARCH64_X13, 588*0faf1914Srobert UNW_ARM64_X14 = UNW_AARCH64_X14, 589*0faf1914Srobert UNW_ARM64_X15 = UNW_AARCH64_X15, 590*0faf1914Srobert UNW_ARM64_X16 = UNW_AARCH64_X16, 591*0faf1914Srobert UNW_ARM64_X17 = UNW_AARCH64_X17, 592*0faf1914Srobert UNW_ARM64_X18 = UNW_AARCH64_X18, 593*0faf1914Srobert UNW_ARM64_X19 = UNW_AARCH64_X19, 594*0faf1914Srobert UNW_ARM64_X20 = UNW_AARCH64_X20, 595*0faf1914Srobert UNW_ARM64_X21 = UNW_AARCH64_X21, 596*0faf1914Srobert UNW_ARM64_X22 = UNW_AARCH64_X22, 597*0faf1914Srobert UNW_ARM64_X23 = UNW_AARCH64_X23, 598*0faf1914Srobert UNW_ARM64_X24 = UNW_AARCH64_X24, 599*0faf1914Srobert UNW_ARM64_X25 = UNW_AARCH64_X25, 600*0faf1914Srobert UNW_ARM64_X26 = UNW_AARCH64_X26, 601*0faf1914Srobert UNW_ARM64_X27 = UNW_AARCH64_X27, 602*0faf1914Srobert UNW_ARM64_X28 = UNW_AARCH64_X28, 603*0faf1914Srobert UNW_ARM64_X29 = UNW_AARCH64_X29, 604*0faf1914Srobert UNW_ARM64_FP = UNW_AARCH64_FP, 605*0faf1914Srobert UNW_ARM64_X30 = UNW_AARCH64_X30, 606*0faf1914Srobert UNW_ARM64_LR = UNW_AARCH64_LR, 607*0faf1914Srobert UNW_ARM64_X31 = UNW_AARCH64_X31, 608*0faf1914Srobert UNW_ARM64_SP = UNW_AARCH64_SP, 609*0faf1914Srobert UNW_ARM64_PC = UNW_AARCH64_PC, 610*0faf1914Srobert UNW_ARM64_RA_SIGN_STATE = UNW_AARCH64_RA_SIGN_STATE, 611*0faf1914Srobert UNW_ARM64_D0 = UNW_AARCH64_V0, 612*0faf1914Srobert UNW_ARM64_D1 = UNW_AARCH64_V1, 613*0faf1914Srobert UNW_ARM64_D2 = UNW_AARCH64_V2, 614*0faf1914Srobert UNW_ARM64_D3 = UNW_AARCH64_V3, 615*0faf1914Srobert UNW_ARM64_D4 = UNW_AARCH64_V4, 616*0faf1914Srobert UNW_ARM64_D5 = UNW_AARCH64_V5, 617*0faf1914Srobert UNW_ARM64_D6 = UNW_AARCH64_V6, 618*0faf1914Srobert UNW_ARM64_D7 = UNW_AARCH64_V7, 619*0faf1914Srobert UNW_ARM64_D8 = UNW_AARCH64_V8, 620*0faf1914Srobert UNW_ARM64_D9 = UNW_AARCH64_V9, 621*0faf1914Srobert UNW_ARM64_D10 = UNW_AARCH64_V10, 622*0faf1914Srobert UNW_ARM64_D11 = UNW_AARCH64_V11, 623*0faf1914Srobert UNW_ARM64_D12 = UNW_AARCH64_V12, 624*0faf1914Srobert UNW_ARM64_D13 = UNW_AARCH64_V13, 625*0faf1914Srobert UNW_ARM64_D14 = UNW_AARCH64_V14, 626*0faf1914Srobert UNW_ARM64_D15 = UNW_AARCH64_V15, 627*0faf1914Srobert UNW_ARM64_D16 = UNW_AARCH64_V16, 628*0faf1914Srobert UNW_ARM64_D17 = UNW_AARCH64_V17, 629*0faf1914Srobert UNW_ARM64_D18 = UNW_AARCH64_V18, 630*0faf1914Srobert UNW_ARM64_D19 = UNW_AARCH64_V19, 631*0faf1914Srobert UNW_ARM64_D20 = UNW_AARCH64_V20, 632*0faf1914Srobert UNW_ARM64_D21 = UNW_AARCH64_V21, 633*0faf1914Srobert UNW_ARM64_D22 = UNW_AARCH64_V22, 634*0faf1914Srobert UNW_ARM64_D23 = UNW_AARCH64_V23, 635*0faf1914Srobert UNW_ARM64_D24 = UNW_AARCH64_V24, 636*0faf1914Srobert UNW_ARM64_D25 = UNW_AARCH64_V25, 637*0faf1914Srobert UNW_ARM64_D26 = UNW_AARCH64_V26, 638*0faf1914Srobert UNW_ARM64_D27 = UNW_AARCH64_V27, 639*0faf1914Srobert UNW_ARM64_D28 = UNW_AARCH64_V28, 640*0faf1914Srobert UNW_ARM64_D29 = UNW_AARCH64_V29, 641*0faf1914Srobert UNW_ARM64_D30 = UNW_AARCH64_V30, 642*0faf1914Srobert UNW_ARM64_D31 = UNW_AARCH64_V31, 643f6c50668Spatrick }; 644f6c50668Spatrick 645f6c50668Spatrick // 32-bit ARM registers. Numbers match DWARF for ARM spec #3.1 Table 1. 646f6c50668Spatrick // Naming scheme uses recommendations given in Note 4 for VFP-v2 and VFP-v3. 647f6c50668Spatrick // In this scheme, even though the 64-bit floating point registers D0-D31 648f6c50668Spatrick // overlap physically with the 32-bit floating pointer registers S0-S31, 649f6c50668Spatrick // they are given a non-overlapping range of register numbers. 650f6c50668Spatrick // 651f6c50668Spatrick // Commented out ranges are not preserved during unwinding. 652f6c50668Spatrick enum { 653f6c50668Spatrick UNW_ARM_R0 = 0, 654f6c50668Spatrick UNW_ARM_R1 = 1, 655f6c50668Spatrick UNW_ARM_R2 = 2, 656f6c50668Spatrick UNW_ARM_R3 = 3, 657f6c50668Spatrick UNW_ARM_R4 = 4, 658f6c50668Spatrick UNW_ARM_R5 = 5, 659f6c50668Spatrick UNW_ARM_R6 = 6, 660f6c50668Spatrick UNW_ARM_R7 = 7, 661f6c50668Spatrick UNW_ARM_R8 = 8, 662f6c50668Spatrick UNW_ARM_R9 = 9, 663f6c50668Spatrick UNW_ARM_R10 = 10, 664f6c50668Spatrick UNW_ARM_R11 = 11, 665f6c50668Spatrick UNW_ARM_R12 = 12, 666f6c50668Spatrick UNW_ARM_SP = 13, // Logical alias for UNW_REG_SP 667f6c50668Spatrick UNW_ARM_R13 = 13, 668f6c50668Spatrick UNW_ARM_LR = 14, 669f6c50668Spatrick UNW_ARM_R14 = 14, 670f6c50668Spatrick UNW_ARM_IP = 15, // Logical alias for UNW_REG_IP 671f6c50668Spatrick UNW_ARM_R15 = 15, 672f6c50668Spatrick // 16-63 -- OBSOLETE. Used in VFP1 to represent both S0-S31 and D0-D31. 673f6c50668Spatrick UNW_ARM_S0 = 64, 674f6c50668Spatrick UNW_ARM_S1 = 65, 675f6c50668Spatrick UNW_ARM_S2 = 66, 676f6c50668Spatrick UNW_ARM_S3 = 67, 677f6c50668Spatrick UNW_ARM_S4 = 68, 678f6c50668Spatrick UNW_ARM_S5 = 69, 679f6c50668Spatrick UNW_ARM_S6 = 70, 680f6c50668Spatrick UNW_ARM_S7 = 71, 681f6c50668Spatrick UNW_ARM_S8 = 72, 682f6c50668Spatrick UNW_ARM_S9 = 73, 683f6c50668Spatrick UNW_ARM_S10 = 74, 684f6c50668Spatrick UNW_ARM_S11 = 75, 685f6c50668Spatrick UNW_ARM_S12 = 76, 686f6c50668Spatrick UNW_ARM_S13 = 77, 687f6c50668Spatrick UNW_ARM_S14 = 78, 688f6c50668Spatrick UNW_ARM_S15 = 79, 689f6c50668Spatrick UNW_ARM_S16 = 80, 690f6c50668Spatrick UNW_ARM_S17 = 81, 691f6c50668Spatrick UNW_ARM_S18 = 82, 692f6c50668Spatrick UNW_ARM_S19 = 83, 693f6c50668Spatrick UNW_ARM_S20 = 84, 694f6c50668Spatrick UNW_ARM_S21 = 85, 695f6c50668Spatrick UNW_ARM_S22 = 86, 696f6c50668Spatrick UNW_ARM_S23 = 87, 697f6c50668Spatrick UNW_ARM_S24 = 88, 698f6c50668Spatrick UNW_ARM_S25 = 89, 699f6c50668Spatrick UNW_ARM_S26 = 90, 700f6c50668Spatrick UNW_ARM_S27 = 91, 701f6c50668Spatrick UNW_ARM_S28 = 92, 702f6c50668Spatrick UNW_ARM_S29 = 93, 703f6c50668Spatrick UNW_ARM_S30 = 94, 704f6c50668Spatrick UNW_ARM_S31 = 95, 705f6c50668Spatrick // 96-103 -- OBSOLETE. F0-F7. Used by the FPA system. Superseded by VFP. 706f6c50668Spatrick // 104-111 -- wCGR0-wCGR7, ACC0-ACC7 (Intel wireless MMX) 707f6c50668Spatrick UNW_ARM_WR0 = 112, 708f6c50668Spatrick UNW_ARM_WR1 = 113, 709f6c50668Spatrick UNW_ARM_WR2 = 114, 710f6c50668Spatrick UNW_ARM_WR3 = 115, 711f6c50668Spatrick UNW_ARM_WR4 = 116, 712f6c50668Spatrick UNW_ARM_WR5 = 117, 713f6c50668Spatrick UNW_ARM_WR6 = 118, 714f6c50668Spatrick UNW_ARM_WR7 = 119, 715f6c50668Spatrick UNW_ARM_WR8 = 120, 716f6c50668Spatrick UNW_ARM_WR9 = 121, 717f6c50668Spatrick UNW_ARM_WR10 = 122, 718f6c50668Spatrick UNW_ARM_WR11 = 123, 719f6c50668Spatrick UNW_ARM_WR12 = 124, 720f6c50668Spatrick UNW_ARM_WR13 = 125, 721f6c50668Spatrick UNW_ARM_WR14 = 126, 722f6c50668Spatrick UNW_ARM_WR15 = 127, 723f6c50668Spatrick // 128-133 -- SPSR, SPSR_{FIQ|IRQ|ABT|UND|SVC} 724*0faf1914Srobert // 134-142 -- Reserved 725*0faf1914Srobert UNW_ARM_RA_AUTH_CODE = 143, 726f6c50668Spatrick // 144-150 -- R8_USR-R14_USR 727f6c50668Spatrick // 151-157 -- R8_FIQ-R14_FIQ 728f6c50668Spatrick // 158-159 -- R13_IRQ-R14_IRQ 729f6c50668Spatrick // 160-161 -- R13_ABT-R14_ABT 730f6c50668Spatrick // 162-163 -- R13_UND-R14_UND 731f6c50668Spatrick // 164-165 -- R13_SVC-R14_SVC 732f6c50668Spatrick // 166-191 -- Reserved 733f6c50668Spatrick UNW_ARM_WC0 = 192, 734f6c50668Spatrick UNW_ARM_WC1 = 193, 735f6c50668Spatrick UNW_ARM_WC2 = 194, 736f6c50668Spatrick UNW_ARM_WC3 = 195, 737f6c50668Spatrick // 196-199 -- wC4-wC7 (Intel wireless MMX control) 738f6c50668Spatrick // 200-255 -- Reserved 739f6c50668Spatrick UNW_ARM_D0 = 256, 740f6c50668Spatrick UNW_ARM_D1 = 257, 741f6c50668Spatrick UNW_ARM_D2 = 258, 742f6c50668Spatrick UNW_ARM_D3 = 259, 743f6c50668Spatrick UNW_ARM_D4 = 260, 744f6c50668Spatrick UNW_ARM_D5 = 261, 745f6c50668Spatrick UNW_ARM_D6 = 262, 746f6c50668Spatrick UNW_ARM_D7 = 263, 747f6c50668Spatrick UNW_ARM_D8 = 264, 748f6c50668Spatrick UNW_ARM_D9 = 265, 749f6c50668Spatrick UNW_ARM_D10 = 266, 750f6c50668Spatrick UNW_ARM_D11 = 267, 751f6c50668Spatrick UNW_ARM_D12 = 268, 752f6c50668Spatrick UNW_ARM_D13 = 269, 753f6c50668Spatrick UNW_ARM_D14 = 270, 754f6c50668Spatrick UNW_ARM_D15 = 271, 755f6c50668Spatrick UNW_ARM_D16 = 272, 756f6c50668Spatrick UNW_ARM_D17 = 273, 757f6c50668Spatrick UNW_ARM_D18 = 274, 758f6c50668Spatrick UNW_ARM_D19 = 275, 759f6c50668Spatrick UNW_ARM_D20 = 276, 760f6c50668Spatrick UNW_ARM_D21 = 277, 761f6c50668Spatrick UNW_ARM_D22 = 278, 762f6c50668Spatrick UNW_ARM_D23 = 279, 763f6c50668Spatrick UNW_ARM_D24 = 280, 764f6c50668Spatrick UNW_ARM_D25 = 281, 765f6c50668Spatrick UNW_ARM_D26 = 282, 766f6c50668Spatrick UNW_ARM_D27 = 283, 767f6c50668Spatrick UNW_ARM_D28 = 284, 768f6c50668Spatrick UNW_ARM_D29 = 285, 769f6c50668Spatrick UNW_ARM_D30 = 286, 770f6c50668Spatrick UNW_ARM_D31 = 287, 771f6c50668Spatrick // 288-319 -- Reserved for VFP/Neon 772f6c50668Spatrick // 320-8191 -- Reserved 773f6c50668Spatrick // 8192-16383 -- Unspecified vendor co-processor register. 774f6c50668Spatrick }; 775f6c50668Spatrick 776f6c50668Spatrick // OpenRISC1000 register numbers 777f6c50668Spatrick enum { 778f6c50668Spatrick UNW_OR1K_R0 = 0, 779f6c50668Spatrick UNW_OR1K_R1 = 1, 780f6c50668Spatrick UNW_OR1K_R2 = 2, 781f6c50668Spatrick UNW_OR1K_R3 = 3, 782f6c50668Spatrick UNW_OR1K_R4 = 4, 783f6c50668Spatrick UNW_OR1K_R5 = 5, 784f6c50668Spatrick UNW_OR1K_R6 = 6, 785f6c50668Spatrick UNW_OR1K_R7 = 7, 786f6c50668Spatrick UNW_OR1K_R8 = 8, 787f6c50668Spatrick UNW_OR1K_R9 = 9, 788f6c50668Spatrick UNW_OR1K_R10 = 10, 789f6c50668Spatrick UNW_OR1K_R11 = 11, 790f6c50668Spatrick UNW_OR1K_R12 = 12, 791f6c50668Spatrick UNW_OR1K_R13 = 13, 792f6c50668Spatrick UNW_OR1K_R14 = 14, 793f6c50668Spatrick UNW_OR1K_R15 = 15, 794f6c50668Spatrick UNW_OR1K_R16 = 16, 795f6c50668Spatrick UNW_OR1K_R17 = 17, 796f6c50668Spatrick UNW_OR1K_R18 = 18, 797f6c50668Spatrick UNW_OR1K_R19 = 19, 798f6c50668Spatrick UNW_OR1K_R20 = 20, 799f6c50668Spatrick UNW_OR1K_R21 = 21, 800f6c50668Spatrick UNW_OR1K_R22 = 22, 801f6c50668Spatrick UNW_OR1K_R23 = 23, 802f6c50668Spatrick UNW_OR1K_R24 = 24, 803f6c50668Spatrick UNW_OR1K_R25 = 25, 804f6c50668Spatrick UNW_OR1K_R26 = 26, 805f6c50668Spatrick UNW_OR1K_R27 = 27, 806f6c50668Spatrick UNW_OR1K_R28 = 28, 807f6c50668Spatrick UNW_OR1K_R29 = 29, 808f6c50668Spatrick UNW_OR1K_R30 = 30, 809f6c50668Spatrick UNW_OR1K_R31 = 31, 810f6c50668Spatrick UNW_OR1K_EPCR = 32, 811f6c50668Spatrick }; 812f6c50668Spatrick 813f6c50668Spatrick // MIPS registers 814f6c50668Spatrick enum { 815f6c50668Spatrick UNW_MIPS_R0 = 0, 816f6c50668Spatrick UNW_MIPS_R1 = 1, 817f6c50668Spatrick UNW_MIPS_R2 = 2, 818f6c50668Spatrick UNW_MIPS_R3 = 3, 819f6c50668Spatrick UNW_MIPS_R4 = 4, 820f6c50668Spatrick UNW_MIPS_R5 = 5, 821f6c50668Spatrick UNW_MIPS_R6 = 6, 822f6c50668Spatrick UNW_MIPS_R7 = 7, 823f6c50668Spatrick UNW_MIPS_R8 = 8, 824f6c50668Spatrick UNW_MIPS_R9 = 9, 825f6c50668Spatrick UNW_MIPS_R10 = 10, 826f6c50668Spatrick UNW_MIPS_R11 = 11, 827f6c50668Spatrick UNW_MIPS_R12 = 12, 828f6c50668Spatrick UNW_MIPS_R13 = 13, 829f6c50668Spatrick UNW_MIPS_R14 = 14, 830f6c50668Spatrick UNW_MIPS_R15 = 15, 831f6c50668Spatrick UNW_MIPS_R16 = 16, 832f6c50668Spatrick UNW_MIPS_R17 = 17, 833f6c50668Spatrick UNW_MIPS_R18 = 18, 834f6c50668Spatrick UNW_MIPS_R19 = 19, 835f6c50668Spatrick UNW_MIPS_R20 = 20, 836f6c50668Spatrick UNW_MIPS_R21 = 21, 837f6c50668Spatrick UNW_MIPS_R22 = 22, 838f6c50668Spatrick UNW_MIPS_R23 = 23, 839f6c50668Spatrick UNW_MIPS_R24 = 24, 840f6c50668Spatrick UNW_MIPS_R25 = 25, 841f6c50668Spatrick UNW_MIPS_R26 = 26, 842f6c50668Spatrick UNW_MIPS_R27 = 27, 843f6c50668Spatrick UNW_MIPS_R28 = 28, 844f6c50668Spatrick UNW_MIPS_R29 = 29, 845f6c50668Spatrick UNW_MIPS_R30 = 30, 846f6c50668Spatrick UNW_MIPS_R31 = 31, 847f6c50668Spatrick UNW_MIPS_F0 = 32, 848f6c50668Spatrick UNW_MIPS_F1 = 33, 849f6c50668Spatrick UNW_MIPS_F2 = 34, 850f6c50668Spatrick UNW_MIPS_F3 = 35, 851f6c50668Spatrick UNW_MIPS_F4 = 36, 852f6c50668Spatrick UNW_MIPS_F5 = 37, 853f6c50668Spatrick UNW_MIPS_F6 = 38, 854f6c50668Spatrick UNW_MIPS_F7 = 39, 855f6c50668Spatrick UNW_MIPS_F8 = 40, 856f6c50668Spatrick UNW_MIPS_F9 = 41, 857f6c50668Spatrick UNW_MIPS_F10 = 42, 858f6c50668Spatrick UNW_MIPS_F11 = 43, 859f6c50668Spatrick UNW_MIPS_F12 = 44, 860f6c50668Spatrick UNW_MIPS_F13 = 45, 861f6c50668Spatrick UNW_MIPS_F14 = 46, 862f6c50668Spatrick UNW_MIPS_F15 = 47, 863f6c50668Spatrick UNW_MIPS_F16 = 48, 864f6c50668Spatrick UNW_MIPS_F17 = 49, 865f6c50668Spatrick UNW_MIPS_F18 = 50, 866f6c50668Spatrick UNW_MIPS_F19 = 51, 867f6c50668Spatrick UNW_MIPS_F20 = 52, 868f6c50668Spatrick UNW_MIPS_F21 = 53, 869f6c50668Spatrick UNW_MIPS_F22 = 54, 870f6c50668Spatrick UNW_MIPS_F23 = 55, 871f6c50668Spatrick UNW_MIPS_F24 = 56, 872f6c50668Spatrick UNW_MIPS_F25 = 57, 873f6c50668Spatrick UNW_MIPS_F26 = 58, 874f6c50668Spatrick UNW_MIPS_F27 = 59, 875f6c50668Spatrick UNW_MIPS_F28 = 60, 876f6c50668Spatrick UNW_MIPS_F29 = 61, 877f6c50668Spatrick UNW_MIPS_F30 = 62, 878f6c50668Spatrick UNW_MIPS_F31 = 63, 879f6c50668Spatrick UNW_MIPS_HI = 64, 880f6c50668Spatrick UNW_MIPS_LO = 65, 881f6c50668Spatrick }; 882f6c50668Spatrick 883f6c50668Spatrick // SPARC registers 884f6c50668Spatrick enum { 885f6c50668Spatrick UNW_SPARC_G0 = 0, 886f6c50668Spatrick UNW_SPARC_G1 = 1, 887f6c50668Spatrick UNW_SPARC_G2 = 2, 888f6c50668Spatrick UNW_SPARC_G3 = 3, 889f6c50668Spatrick UNW_SPARC_G4 = 4, 890f6c50668Spatrick UNW_SPARC_G5 = 5, 891f6c50668Spatrick UNW_SPARC_G6 = 6, 892f6c50668Spatrick UNW_SPARC_G7 = 7, 893f6c50668Spatrick UNW_SPARC_O0 = 8, 894f6c50668Spatrick UNW_SPARC_O1 = 9, 895f6c50668Spatrick UNW_SPARC_O2 = 10, 896f6c50668Spatrick UNW_SPARC_O3 = 11, 897f6c50668Spatrick UNW_SPARC_O4 = 12, 898f6c50668Spatrick UNW_SPARC_O5 = 13, 899f6c50668Spatrick UNW_SPARC_O6 = 14, 900f6c50668Spatrick UNW_SPARC_O7 = 15, 901f6c50668Spatrick UNW_SPARC_L0 = 16, 902f6c50668Spatrick UNW_SPARC_L1 = 17, 903f6c50668Spatrick UNW_SPARC_L2 = 18, 904f6c50668Spatrick UNW_SPARC_L3 = 19, 905f6c50668Spatrick UNW_SPARC_L4 = 20, 906f6c50668Spatrick UNW_SPARC_L5 = 21, 907f6c50668Spatrick UNW_SPARC_L6 = 22, 908f6c50668Spatrick UNW_SPARC_L7 = 23, 909f6c50668Spatrick UNW_SPARC_I0 = 24, 910f6c50668Spatrick UNW_SPARC_I1 = 25, 911f6c50668Spatrick UNW_SPARC_I2 = 26, 912f6c50668Spatrick UNW_SPARC_I3 = 27, 913f6c50668Spatrick UNW_SPARC_I4 = 28, 914f6c50668Spatrick UNW_SPARC_I5 = 29, 915f6c50668Spatrick UNW_SPARC_I6 = 30, 916f6c50668Spatrick UNW_SPARC_I7 = 31, 917f6c50668Spatrick }; 918f6c50668Spatrick 919f6c50668Spatrick // Hexagon register numbers 920f6c50668Spatrick enum { 921f6c50668Spatrick UNW_HEXAGON_R0, 922f6c50668Spatrick UNW_HEXAGON_R1, 923f6c50668Spatrick UNW_HEXAGON_R2, 924f6c50668Spatrick UNW_HEXAGON_R3, 925f6c50668Spatrick UNW_HEXAGON_R4, 926f6c50668Spatrick UNW_HEXAGON_R5, 927f6c50668Spatrick UNW_HEXAGON_R6, 928f6c50668Spatrick UNW_HEXAGON_R7, 929f6c50668Spatrick UNW_HEXAGON_R8, 930f6c50668Spatrick UNW_HEXAGON_R9, 931f6c50668Spatrick UNW_HEXAGON_R10, 932f6c50668Spatrick UNW_HEXAGON_R11, 933f6c50668Spatrick UNW_HEXAGON_R12, 934f6c50668Spatrick UNW_HEXAGON_R13, 935f6c50668Spatrick UNW_HEXAGON_R14, 936f6c50668Spatrick UNW_HEXAGON_R15, 937f6c50668Spatrick UNW_HEXAGON_R16, 938f6c50668Spatrick UNW_HEXAGON_R17, 939f6c50668Spatrick UNW_HEXAGON_R18, 940f6c50668Spatrick UNW_HEXAGON_R19, 941f6c50668Spatrick UNW_HEXAGON_R20, 942f6c50668Spatrick UNW_HEXAGON_R21, 943f6c50668Spatrick UNW_HEXAGON_R22, 944f6c50668Spatrick UNW_HEXAGON_R23, 945f6c50668Spatrick UNW_HEXAGON_R24, 946f6c50668Spatrick UNW_HEXAGON_R25, 947f6c50668Spatrick UNW_HEXAGON_R26, 948f6c50668Spatrick UNW_HEXAGON_R27, 949f6c50668Spatrick UNW_HEXAGON_R28, 950f6c50668Spatrick UNW_HEXAGON_R29, 951f6c50668Spatrick UNW_HEXAGON_R30, 952f6c50668Spatrick UNW_HEXAGON_R31, 953f6c50668Spatrick UNW_HEXAGON_P3_0, 954f6c50668Spatrick UNW_HEXAGON_PC, 955f6c50668Spatrick }; 956f6c50668Spatrick 957f6c50668Spatrick // RISC-V registers. These match the DWARF register numbers defined by section 958f6c50668Spatrick // 4 of the RISC-V ELF psABI specification, which can be found at: 959f6c50668Spatrick // 960f6c50668Spatrick // https://github.com/riscv/riscv-elf-psabi-doc/blob/master/riscv-elf.md 961f6c50668Spatrick enum { 962f6c50668Spatrick UNW_RISCV_X0 = 0, 963f6c50668Spatrick UNW_RISCV_X1 = 1, 964f6c50668Spatrick UNW_RISCV_X2 = 2, 965f6c50668Spatrick UNW_RISCV_X3 = 3, 966f6c50668Spatrick UNW_RISCV_X4 = 4, 967f6c50668Spatrick UNW_RISCV_X5 = 5, 968f6c50668Spatrick UNW_RISCV_X6 = 6, 969f6c50668Spatrick UNW_RISCV_X7 = 7, 970f6c50668Spatrick UNW_RISCV_X8 = 8, 971f6c50668Spatrick UNW_RISCV_X9 = 9, 972f6c50668Spatrick UNW_RISCV_X10 = 10, 973f6c50668Spatrick UNW_RISCV_X11 = 11, 974f6c50668Spatrick UNW_RISCV_X12 = 12, 975f6c50668Spatrick UNW_RISCV_X13 = 13, 976f6c50668Spatrick UNW_RISCV_X14 = 14, 977f6c50668Spatrick UNW_RISCV_X15 = 15, 978f6c50668Spatrick UNW_RISCV_X16 = 16, 979f6c50668Spatrick UNW_RISCV_X17 = 17, 980f6c50668Spatrick UNW_RISCV_X18 = 18, 981f6c50668Spatrick UNW_RISCV_X19 = 19, 982f6c50668Spatrick UNW_RISCV_X20 = 20, 983f6c50668Spatrick UNW_RISCV_X21 = 21, 984f6c50668Spatrick UNW_RISCV_X22 = 22, 985f6c50668Spatrick UNW_RISCV_X23 = 23, 986f6c50668Spatrick UNW_RISCV_X24 = 24, 987f6c50668Spatrick UNW_RISCV_X25 = 25, 988f6c50668Spatrick UNW_RISCV_X26 = 26, 989f6c50668Spatrick UNW_RISCV_X27 = 27, 990f6c50668Spatrick UNW_RISCV_X28 = 28, 991f6c50668Spatrick UNW_RISCV_X29 = 29, 992f6c50668Spatrick UNW_RISCV_X30 = 30, 993f6c50668Spatrick UNW_RISCV_X31 = 31, 994f6c50668Spatrick UNW_RISCV_F0 = 32, 995f6c50668Spatrick UNW_RISCV_F1 = 33, 996f6c50668Spatrick UNW_RISCV_F2 = 34, 997f6c50668Spatrick UNW_RISCV_F3 = 35, 998f6c50668Spatrick UNW_RISCV_F4 = 36, 999f6c50668Spatrick UNW_RISCV_F5 = 37, 1000f6c50668Spatrick UNW_RISCV_F6 = 38, 1001f6c50668Spatrick UNW_RISCV_F7 = 39, 1002f6c50668Spatrick UNW_RISCV_F8 = 40, 1003f6c50668Spatrick UNW_RISCV_F9 = 41, 1004f6c50668Spatrick UNW_RISCV_F10 = 42, 1005f6c50668Spatrick UNW_RISCV_F11 = 43, 1006f6c50668Spatrick UNW_RISCV_F12 = 44, 1007f6c50668Spatrick UNW_RISCV_F13 = 45, 1008f6c50668Spatrick UNW_RISCV_F14 = 46, 1009f6c50668Spatrick UNW_RISCV_F15 = 47, 1010f6c50668Spatrick UNW_RISCV_F16 = 48, 1011f6c50668Spatrick UNW_RISCV_F17 = 49, 1012f6c50668Spatrick UNW_RISCV_F18 = 50, 1013f6c50668Spatrick UNW_RISCV_F19 = 51, 1014f6c50668Spatrick UNW_RISCV_F20 = 52, 1015f6c50668Spatrick UNW_RISCV_F21 = 53, 1016f6c50668Spatrick UNW_RISCV_F22 = 54, 1017f6c50668Spatrick UNW_RISCV_F23 = 55, 1018f6c50668Spatrick UNW_RISCV_F24 = 56, 1019f6c50668Spatrick UNW_RISCV_F25 = 57, 1020f6c50668Spatrick UNW_RISCV_F26 = 58, 1021f6c50668Spatrick UNW_RISCV_F27 = 59, 1022f6c50668Spatrick UNW_RISCV_F28 = 60, 1023f6c50668Spatrick UNW_RISCV_F29 = 61, 1024f6c50668Spatrick UNW_RISCV_F30 = 62, 1025f6c50668Spatrick UNW_RISCV_F31 = 63, 1026*0faf1914Srobert // 65-95 -- Reserved for future standard extensions 1027*0faf1914Srobert // 96-127 -- v0-v31 (Vector registers) 1028*0faf1914Srobert // 128-3071 -- Reserved for future standard extensions 1029*0faf1914Srobert // 3072-4095 -- Reserved for custom extensions 1030*0faf1914Srobert // 4096-8191 -- CSRs 1031*0faf1914Srobert // 1032*0faf1914Srobert // VLENB CSR number: 0xC22 -- defined by section 3 of v-spec: 1033*0faf1914Srobert // https://github.com/riscv/riscv-v-spec/blob/master/v-spec.adoc#3-vector-extension-programmers-model 1034*0faf1914Srobert // VLENB DWARF number: 0x1000 + 0xC22 1035*0faf1914Srobert UNW_RISCV_VLENB = 0x1C22, 1036f6c50668Spatrick }; 1037f6c50668Spatrick 1038b3056a3bSpatrick // VE register numbers 1039b3056a3bSpatrick enum { 1040b3056a3bSpatrick UNW_VE_S0 = 0, 1041b3056a3bSpatrick UNW_VE_S1 = 1, 1042b3056a3bSpatrick UNW_VE_S2 = 2, 1043b3056a3bSpatrick UNW_VE_S3 = 3, 1044b3056a3bSpatrick UNW_VE_S4 = 4, 1045b3056a3bSpatrick UNW_VE_S5 = 5, 1046b3056a3bSpatrick UNW_VE_S6 = 6, 1047b3056a3bSpatrick UNW_VE_S7 = 7, 1048b3056a3bSpatrick UNW_VE_S8 = 8, 1049b3056a3bSpatrick UNW_VE_S9 = 9, 1050b3056a3bSpatrick UNW_VE_S10 = 10, 1051b3056a3bSpatrick UNW_VE_S11 = 11, 1052b3056a3bSpatrick UNW_VE_S12 = 12, 1053b3056a3bSpatrick UNW_VE_S13 = 13, 1054b3056a3bSpatrick UNW_VE_S14 = 14, 1055b3056a3bSpatrick UNW_VE_S15 = 15, 1056b3056a3bSpatrick UNW_VE_S16 = 16, 1057b3056a3bSpatrick UNW_VE_S17 = 17, 1058b3056a3bSpatrick UNW_VE_S18 = 18, 1059b3056a3bSpatrick UNW_VE_S19 = 19, 1060b3056a3bSpatrick UNW_VE_S20 = 20, 1061b3056a3bSpatrick UNW_VE_S21 = 21, 1062b3056a3bSpatrick UNW_VE_S22 = 22, 1063b3056a3bSpatrick UNW_VE_S23 = 23, 1064b3056a3bSpatrick UNW_VE_S24 = 24, 1065b3056a3bSpatrick UNW_VE_S25 = 25, 1066b3056a3bSpatrick UNW_VE_S26 = 26, 1067b3056a3bSpatrick UNW_VE_S27 = 27, 1068b3056a3bSpatrick UNW_VE_S28 = 28, 1069b3056a3bSpatrick UNW_VE_S29 = 29, 1070b3056a3bSpatrick UNW_VE_S30 = 30, 1071b3056a3bSpatrick UNW_VE_S31 = 31, 1072b3056a3bSpatrick UNW_VE_S32 = 32, 1073b3056a3bSpatrick UNW_VE_S33 = 33, 1074b3056a3bSpatrick UNW_VE_S34 = 34, 1075b3056a3bSpatrick UNW_VE_S35 = 35, 1076b3056a3bSpatrick UNW_VE_S36 = 36, 1077b3056a3bSpatrick UNW_VE_S37 = 37, 1078b3056a3bSpatrick UNW_VE_S38 = 38, 1079b3056a3bSpatrick UNW_VE_S39 = 39, 1080b3056a3bSpatrick UNW_VE_S40 = 40, 1081b3056a3bSpatrick UNW_VE_S41 = 41, 1082b3056a3bSpatrick UNW_VE_S42 = 42, 1083b3056a3bSpatrick UNW_VE_S43 = 43, 1084b3056a3bSpatrick UNW_VE_S44 = 44, 1085b3056a3bSpatrick UNW_VE_S45 = 45, 1086b3056a3bSpatrick UNW_VE_S46 = 46, 1087b3056a3bSpatrick UNW_VE_S47 = 47, 1088b3056a3bSpatrick UNW_VE_S48 = 48, 1089b3056a3bSpatrick UNW_VE_S49 = 49, 1090b3056a3bSpatrick UNW_VE_S50 = 50, 1091b3056a3bSpatrick UNW_VE_S51 = 51, 1092b3056a3bSpatrick UNW_VE_S52 = 52, 1093b3056a3bSpatrick UNW_VE_S53 = 53, 1094b3056a3bSpatrick UNW_VE_S54 = 54, 1095b3056a3bSpatrick UNW_VE_S55 = 55, 1096b3056a3bSpatrick UNW_VE_S56 = 56, 1097b3056a3bSpatrick UNW_VE_S57 = 57, 1098b3056a3bSpatrick UNW_VE_S58 = 58, 1099b3056a3bSpatrick UNW_VE_S59 = 59, 1100b3056a3bSpatrick UNW_VE_S60 = 60, 1101b3056a3bSpatrick UNW_VE_S61 = 61, 1102b3056a3bSpatrick UNW_VE_S62 = 62, 1103b3056a3bSpatrick UNW_VE_S63 = 63, 1104b3056a3bSpatrick UNW_VE_V0 = 64 + 0, 1105b3056a3bSpatrick UNW_VE_V1 = 64 + 1, 1106b3056a3bSpatrick UNW_VE_V2 = 64 + 2, 1107b3056a3bSpatrick UNW_VE_V3 = 64 + 3, 1108b3056a3bSpatrick UNW_VE_V4 = 64 + 4, 1109b3056a3bSpatrick UNW_VE_V5 = 64 + 5, 1110b3056a3bSpatrick UNW_VE_V6 = 64 + 6, 1111b3056a3bSpatrick UNW_VE_V7 = 64 + 7, 1112b3056a3bSpatrick UNW_VE_V8 = 64 + 8, 1113b3056a3bSpatrick UNW_VE_V9 = 64 + 9, 1114b3056a3bSpatrick UNW_VE_V10 = 64 + 10, 1115b3056a3bSpatrick UNW_VE_V11 = 64 + 11, 1116b3056a3bSpatrick UNW_VE_V12 = 64 + 12, 1117b3056a3bSpatrick UNW_VE_V13 = 64 + 13, 1118b3056a3bSpatrick UNW_VE_V14 = 64 + 14, 1119b3056a3bSpatrick UNW_VE_V15 = 64 + 15, 1120b3056a3bSpatrick UNW_VE_V16 = 64 + 16, 1121b3056a3bSpatrick UNW_VE_V17 = 64 + 17, 1122b3056a3bSpatrick UNW_VE_V18 = 64 + 18, 1123b3056a3bSpatrick UNW_VE_V19 = 64 + 19, 1124b3056a3bSpatrick UNW_VE_V20 = 64 + 20, 1125b3056a3bSpatrick UNW_VE_V21 = 64 + 21, 1126b3056a3bSpatrick UNW_VE_V22 = 64 + 22, 1127b3056a3bSpatrick UNW_VE_V23 = 64 + 23, 1128b3056a3bSpatrick UNW_VE_V24 = 64 + 24, 1129b3056a3bSpatrick UNW_VE_V25 = 64 + 25, 1130b3056a3bSpatrick UNW_VE_V26 = 64 + 26, 1131b3056a3bSpatrick UNW_VE_V27 = 64 + 27, 1132b3056a3bSpatrick UNW_VE_V28 = 64 + 28, 1133b3056a3bSpatrick UNW_VE_V29 = 64 + 29, 1134b3056a3bSpatrick UNW_VE_V30 = 64 + 30, 1135b3056a3bSpatrick UNW_VE_V31 = 64 + 31, 1136b3056a3bSpatrick UNW_VE_V32 = 64 + 32, 1137b3056a3bSpatrick UNW_VE_V33 = 64 + 33, 1138b3056a3bSpatrick UNW_VE_V34 = 64 + 34, 1139b3056a3bSpatrick UNW_VE_V35 = 64 + 35, 1140b3056a3bSpatrick UNW_VE_V36 = 64 + 36, 1141b3056a3bSpatrick UNW_VE_V37 = 64 + 37, 1142b3056a3bSpatrick UNW_VE_V38 = 64 + 38, 1143b3056a3bSpatrick UNW_VE_V39 = 64 + 39, 1144b3056a3bSpatrick UNW_VE_V40 = 64 + 40, 1145b3056a3bSpatrick UNW_VE_V41 = 64 + 41, 1146b3056a3bSpatrick UNW_VE_V42 = 64 + 42, 1147b3056a3bSpatrick UNW_VE_V43 = 64 + 43, 1148b3056a3bSpatrick UNW_VE_V44 = 64 + 44, 1149b3056a3bSpatrick UNW_VE_V45 = 64 + 45, 1150b3056a3bSpatrick UNW_VE_V46 = 64 + 46, 1151b3056a3bSpatrick UNW_VE_V47 = 64 + 47, 1152b3056a3bSpatrick UNW_VE_V48 = 64 + 48, 1153b3056a3bSpatrick UNW_VE_V49 = 64 + 49, 1154b3056a3bSpatrick UNW_VE_V50 = 64 + 50, 1155b3056a3bSpatrick UNW_VE_V51 = 64 + 51, 1156b3056a3bSpatrick UNW_VE_V52 = 64 + 52, 1157b3056a3bSpatrick UNW_VE_V53 = 64 + 53, 1158b3056a3bSpatrick UNW_VE_V54 = 64 + 54, 1159b3056a3bSpatrick UNW_VE_V55 = 64 + 55, 1160b3056a3bSpatrick UNW_VE_V56 = 64 + 56, 1161b3056a3bSpatrick UNW_VE_V57 = 64 + 57, 1162b3056a3bSpatrick UNW_VE_V58 = 64 + 58, 1163b3056a3bSpatrick UNW_VE_V59 = 64 + 59, 1164b3056a3bSpatrick UNW_VE_V60 = 64 + 60, 1165b3056a3bSpatrick UNW_VE_V61 = 64 + 61, 1166b3056a3bSpatrick UNW_VE_V62 = 64 + 62, 1167b3056a3bSpatrick UNW_VE_V63 = 64 + 63, 1168b3056a3bSpatrick UNW_VE_VM0 = 128 + 0, 1169b3056a3bSpatrick UNW_VE_VM1 = 128 + 1, 1170b3056a3bSpatrick UNW_VE_VM2 = 128 + 2, 1171b3056a3bSpatrick UNW_VE_VM3 = 128 + 3, 1172b3056a3bSpatrick UNW_VE_VM4 = 128 + 4, 1173b3056a3bSpatrick UNW_VE_VM5 = 128 + 5, 1174b3056a3bSpatrick UNW_VE_VM6 = 128 + 6, 1175b3056a3bSpatrick UNW_VE_VM7 = 128 + 7, 1176b3056a3bSpatrick UNW_VE_VM8 = 128 + 8, 1177b3056a3bSpatrick UNW_VE_VM9 = 128 + 9, 1178b3056a3bSpatrick UNW_VE_VM10 = 128 + 10, 1179b3056a3bSpatrick UNW_VE_VM11 = 128 + 11, 1180b3056a3bSpatrick UNW_VE_VM12 = 128 + 12, 1181b3056a3bSpatrick UNW_VE_VM13 = 128 + 13, 1182b3056a3bSpatrick UNW_VE_VM14 = 128 + 14, 1183b3056a3bSpatrick UNW_VE_VM15 = 128 + 15, // = 143 1184b3056a3bSpatrick 1185b3056a3bSpatrick // Following registers don't have DWARF register numbers. 1186b3056a3bSpatrick UNW_VE_VIXR = 144, 1187b3056a3bSpatrick UNW_VE_VL = 145, 1188b3056a3bSpatrick }; 1189b3056a3bSpatrick 1190*0faf1914Srobert // s390x register numbers 1191*0faf1914Srobert enum { 1192*0faf1914Srobert UNW_S390X_R0 = 0, 1193*0faf1914Srobert UNW_S390X_R1 = 1, 1194*0faf1914Srobert UNW_S390X_R2 = 2, 1195*0faf1914Srobert UNW_S390X_R3 = 3, 1196*0faf1914Srobert UNW_S390X_R4 = 4, 1197*0faf1914Srobert UNW_S390X_R5 = 5, 1198*0faf1914Srobert UNW_S390X_R6 = 6, 1199*0faf1914Srobert UNW_S390X_R7 = 7, 1200*0faf1914Srobert UNW_S390X_R8 = 8, 1201*0faf1914Srobert UNW_S390X_R9 = 9, 1202*0faf1914Srobert UNW_S390X_R10 = 10, 1203*0faf1914Srobert UNW_S390X_R11 = 11, 1204*0faf1914Srobert UNW_S390X_R12 = 12, 1205*0faf1914Srobert UNW_S390X_R13 = 13, 1206*0faf1914Srobert UNW_S390X_R14 = 14, 1207*0faf1914Srobert UNW_S390X_R15 = 15, 1208*0faf1914Srobert UNW_S390X_F0 = 16, 1209*0faf1914Srobert UNW_S390X_F2 = 17, 1210*0faf1914Srobert UNW_S390X_F4 = 18, 1211*0faf1914Srobert UNW_S390X_F6 = 19, 1212*0faf1914Srobert UNW_S390X_F1 = 20, 1213*0faf1914Srobert UNW_S390X_F3 = 21, 1214*0faf1914Srobert UNW_S390X_F5 = 22, 1215*0faf1914Srobert UNW_S390X_F7 = 23, 1216*0faf1914Srobert UNW_S390X_F8 = 24, 1217*0faf1914Srobert UNW_S390X_F10 = 25, 1218*0faf1914Srobert UNW_S390X_F12 = 26, 1219*0faf1914Srobert UNW_S390X_F14 = 27, 1220*0faf1914Srobert UNW_S390X_F9 = 28, 1221*0faf1914Srobert UNW_S390X_F11 = 29, 1222*0faf1914Srobert UNW_S390X_F13 = 30, 1223*0faf1914Srobert UNW_S390X_F15 = 31, 1224*0faf1914Srobert // 32-47 Control Registers 1225*0faf1914Srobert // 48-63 Access Registers 1226*0faf1914Srobert UNW_S390X_PSWM = 64, 1227*0faf1914Srobert UNW_S390X_PSWA = 65, 1228*0faf1914Srobert // 66-67 Reserved 1229*0faf1914Srobert // 68-83 Vector Registers %v16-%v31 1230*0faf1914Srobert }; 1231*0faf1914Srobert 1232*0faf1914Srobert // LoongArch registers. 1233*0faf1914Srobert enum { 1234*0faf1914Srobert UNW_LOONGARCH_R0 = 0, 1235*0faf1914Srobert UNW_LOONGARCH_R1 = 1, 1236*0faf1914Srobert UNW_LOONGARCH_R2 = 2, 1237*0faf1914Srobert UNW_LOONGARCH_R3 = 3, 1238*0faf1914Srobert UNW_LOONGARCH_R4 = 4, 1239*0faf1914Srobert UNW_LOONGARCH_R5 = 5, 1240*0faf1914Srobert UNW_LOONGARCH_R6 = 6, 1241*0faf1914Srobert UNW_LOONGARCH_R7 = 7, 1242*0faf1914Srobert UNW_LOONGARCH_R8 = 8, 1243*0faf1914Srobert UNW_LOONGARCH_R9 = 9, 1244*0faf1914Srobert UNW_LOONGARCH_R10 = 10, 1245*0faf1914Srobert UNW_LOONGARCH_R11 = 11, 1246*0faf1914Srobert UNW_LOONGARCH_R12 = 12, 1247*0faf1914Srobert UNW_LOONGARCH_R13 = 13, 1248*0faf1914Srobert UNW_LOONGARCH_R14 = 14, 1249*0faf1914Srobert UNW_LOONGARCH_R15 = 15, 1250*0faf1914Srobert UNW_LOONGARCH_R16 = 16, 1251*0faf1914Srobert UNW_LOONGARCH_R17 = 17, 1252*0faf1914Srobert UNW_LOONGARCH_R18 = 18, 1253*0faf1914Srobert UNW_LOONGARCH_R19 = 19, 1254*0faf1914Srobert UNW_LOONGARCH_R20 = 20, 1255*0faf1914Srobert UNW_LOONGARCH_R21 = 21, 1256*0faf1914Srobert UNW_LOONGARCH_R22 = 22, 1257*0faf1914Srobert UNW_LOONGARCH_R23 = 23, 1258*0faf1914Srobert UNW_LOONGARCH_R24 = 24, 1259*0faf1914Srobert UNW_LOONGARCH_R25 = 25, 1260*0faf1914Srobert UNW_LOONGARCH_R26 = 26, 1261*0faf1914Srobert UNW_LOONGARCH_R27 = 27, 1262*0faf1914Srobert UNW_LOONGARCH_R28 = 28, 1263*0faf1914Srobert UNW_LOONGARCH_R29 = 29, 1264*0faf1914Srobert UNW_LOONGARCH_R30 = 30, 1265*0faf1914Srobert UNW_LOONGARCH_R31 = 31, 1266*0faf1914Srobert UNW_LOONGARCH_F0 = 32, 1267*0faf1914Srobert UNW_LOONGARCH_F1 = 33, 1268*0faf1914Srobert UNW_LOONGARCH_F2 = 34, 1269*0faf1914Srobert UNW_LOONGARCH_F3 = 35, 1270*0faf1914Srobert UNW_LOONGARCH_F4 = 36, 1271*0faf1914Srobert UNW_LOONGARCH_F5 = 37, 1272*0faf1914Srobert UNW_LOONGARCH_F6 = 38, 1273*0faf1914Srobert UNW_LOONGARCH_F7 = 39, 1274*0faf1914Srobert UNW_LOONGARCH_F8 = 40, 1275*0faf1914Srobert UNW_LOONGARCH_F9 = 41, 1276*0faf1914Srobert UNW_LOONGARCH_F10 = 42, 1277*0faf1914Srobert UNW_LOONGARCH_F11 = 43, 1278*0faf1914Srobert UNW_LOONGARCH_F12 = 44, 1279*0faf1914Srobert UNW_LOONGARCH_F13 = 45, 1280*0faf1914Srobert UNW_LOONGARCH_F14 = 46, 1281*0faf1914Srobert UNW_LOONGARCH_F15 = 47, 1282*0faf1914Srobert UNW_LOONGARCH_F16 = 48, 1283*0faf1914Srobert UNW_LOONGARCH_F17 = 49, 1284*0faf1914Srobert UNW_LOONGARCH_F18 = 50, 1285*0faf1914Srobert UNW_LOONGARCH_F19 = 51, 1286*0faf1914Srobert UNW_LOONGARCH_F20 = 52, 1287*0faf1914Srobert UNW_LOONGARCH_F21 = 53, 1288*0faf1914Srobert UNW_LOONGARCH_F22 = 54, 1289*0faf1914Srobert UNW_LOONGARCH_F23 = 55, 1290*0faf1914Srobert UNW_LOONGARCH_F24 = 56, 1291*0faf1914Srobert UNW_LOONGARCH_F25 = 57, 1292*0faf1914Srobert UNW_LOONGARCH_F26 = 58, 1293*0faf1914Srobert UNW_LOONGARCH_F27 = 59, 1294*0faf1914Srobert UNW_LOONGARCH_F28 = 60, 1295*0faf1914Srobert UNW_LOONGARCH_F29 = 61, 1296*0faf1914Srobert UNW_LOONGARCH_F30 = 62, 1297*0faf1914Srobert UNW_LOONGARCH_F31 = 63, 1298*0faf1914Srobert }; 1299*0faf1914Srobert 1300f6c50668Spatrick #endif 1301