10Sstevel@tonic-gate /*
20Sstevel@tonic-gate * CDDL HEADER START
30Sstevel@tonic-gate *
40Sstevel@tonic-gate * The contents of this file are subject to the terms of the
52241Shuah * Common Development and Distribution License (the "License").
62241Shuah * You may not use this file except in compliance with the License.
70Sstevel@tonic-gate *
80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing.
100Sstevel@tonic-gate * See the License for the specific language governing permissions
110Sstevel@tonic-gate * and limitations under the License.
120Sstevel@tonic-gate *
130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each
140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the
160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying
170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner]
180Sstevel@tonic-gate *
190Sstevel@tonic-gate * CDDL HEADER END
200Sstevel@tonic-gate */
210Sstevel@tonic-gate /*
228773SAmrita.Sadhukhan@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved.
230Sstevel@tonic-gate * Use is subject to license terms.
240Sstevel@tonic-gate */
250Sstevel@tonic-gate
260Sstevel@tonic-gate #include <sys/types.h>
270Sstevel@tonic-gate #include <sys/systm.h>
280Sstevel@tonic-gate #include <sys/archsystm.h>
290Sstevel@tonic-gate #include <sys/machparam.h>
300Sstevel@tonic-gate #include <sys/machsystm.h>
310Sstevel@tonic-gate #include <sys/cpu.h>
320Sstevel@tonic-gate #include <sys/elf_SPARC.h>
330Sstevel@tonic-gate #include <vm/hat_sfmmu.h>
347393SDonghai.Qiao@Sun.COM #include <vm/seg_kpm.h>
350Sstevel@tonic-gate #include <vm/page.h>
362991Ssusans #include <vm/vm_dep.h>
370Sstevel@tonic-gate #include <sys/cpuvar.h>
380Sstevel@tonic-gate #include <sys/spitregs.h>
390Sstevel@tonic-gate #include <sys/async.h>
400Sstevel@tonic-gate #include <sys/cmn_err.h>
410Sstevel@tonic-gate #include <sys/debug.h>
420Sstevel@tonic-gate #include <sys/dditypes.h>
430Sstevel@tonic-gate #include <sys/sunddi.h>
440Sstevel@tonic-gate #include <sys/cpu_module.h>
450Sstevel@tonic-gate #include <sys/prom_debug.h>
460Sstevel@tonic-gate #include <sys/vmsystm.h>
470Sstevel@tonic-gate #include <sys/prom_plat.h>
480Sstevel@tonic-gate #include <sys/sysmacros.h>
490Sstevel@tonic-gate #include <sys/intreg.h>
500Sstevel@tonic-gate #include <sys/machtrap.h>
510Sstevel@tonic-gate #include <sys/ontrap.h>
520Sstevel@tonic-gate #include <sys/ivintr.h>
530Sstevel@tonic-gate #include <sys/atomic.h>
540Sstevel@tonic-gate #include <sys/panic.h>
550Sstevel@tonic-gate #include <sys/ndifm.h>
560Sstevel@tonic-gate #include <sys/fm/protocol.h>
570Sstevel@tonic-gate #include <sys/fm/util.h>
580Sstevel@tonic-gate #include <sys/fm/cpu/UltraSPARC-II.h>
590Sstevel@tonic-gate #include <sys/ddi.h>
600Sstevel@tonic-gate #include <sys/ecc_kstat.h>
610Sstevel@tonic-gate #include <sys/watchpoint.h>
620Sstevel@tonic-gate #include <sys/dtrace.h>
630Sstevel@tonic-gate #include <sys/errclassify.h>
640Sstevel@tonic-gate
652241Shuah uint_t cpu_impl_dual_pgsz = 0;
660Sstevel@tonic-gate
670Sstevel@tonic-gate /*
680Sstevel@tonic-gate * Structure for the 8 byte ecache data dump and the associated AFSR state.
690Sstevel@tonic-gate * There will be 8 of these structures used to dump an ecache line (64 bytes).
700Sstevel@tonic-gate */
710Sstevel@tonic-gate typedef struct sf_ec_data_elm {
720Sstevel@tonic-gate uint64_t ec_d8;
730Sstevel@tonic-gate uint64_t ec_afsr;
740Sstevel@tonic-gate } ec_data_t;
750Sstevel@tonic-gate
760Sstevel@tonic-gate /*
770Sstevel@tonic-gate * Define spitfire (Ultra I/II) specific asynchronous error structure
780Sstevel@tonic-gate */
790Sstevel@tonic-gate typedef struct spitfire_async_flt {
800Sstevel@tonic-gate struct async_flt cmn_asyncflt; /* common - see sun4u/sys/async.h */
810Sstevel@tonic-gate ushort_t flt_type; /* types of faults - cpu specific */
820Sstevel@tonic-gate ec_data_t flt_ec_data[8]; /* for E$ or mem dump/state */
830Sstevel@tonic-gate uint64_t flt_ec_tag; /* E$ tag info */
840Sstevel@tonic-gate int flt_ec_lcnt; /* number of bad E$ lines */
850Sstevel@tonic-gate ushort_t flt_sdbh; /* UDBH reg */
860Sstevel@tonic-gate ushort_t flt_sdbl; /* UDBL reg */
870Sstevel@tonic-gate } spitf_async_flt;
880Sstevel@tonic-gate
890Sstevel@tonic-gate /*
900Sstevel@tonic-gate * Prototypes for support routines in spitfire_asm.s:
910Sstevel@tonic-gate */
920Sstevel@tonic-gate extern void flush_ecache(uint64_t physaddr, size_t size, size_t linesize);
930Sstevel@tonic-gate extern uint64_t get_lsu(void);
940Sstevel@tonic-gate extern void set_lsu(uint64_t ncc);
950Sstevel@tonic-gate extern void get_ecache_dtag(uint32_t ecache_idx, uint64_t *data, uint64_t *tag,
960Sstevel@tonic-gate uint64_t *oafsr, uint64_t *acc_afsr);
970Sstevel@tonic-gate extern uint64_t check_ecache_line(uint32_t id, uint64_t *acc_afsr);
980Sstevel@tonic-gate extern uint64_t get_ecache_tag(uint32_t id, uint64_t *nafsr,
990Sstevel@tonic-gate uint64_t *acc_afsr);
1000Sstevel@tonic-gate extern uint64_t read_and_clear_afsr();
1010Sstevel@tonic-gate extern void write_ec_tag_parity(uint32_t id);
1020Sstevel@tonic-gate extern void write_hb_ec_tag_parity(uint32_t id);
1030Sstevel@tonic-gate
1040Sstevel@tonic-gate /*
1050Sstevel@tonic-gate * Spitfire module routines:
1060Sstevel@tonic-gate */
1070Sstevel@tonic-gate static void cpu_async_log_err(void *flt);
1080Sstevel@tonic-gate /*PRINTFLIKE6*/
1090Sstevel@tonic-gate static void cpu_aflt_log(int ce_code, int tagnum, spitf_async_flt *spflt,
1100Sstevel@tonic-gate uint_t logflags, const char *endstr, const char *fmt, ...);
1110Sstevel@tonic-gate
1120Sstevel@tonic-gate static void cpu_read_paddr(struct async_flt *aflt, short verbose, short ce_err);
1130Sstevel@tonic-gate static void cpu_ce_log_status(spitf_async_flt *spf_flt, char *unum);
1140Sstevel@tonic-gate static void cpu_log_ecmem_info(spitf_async_flt *spf_flt);
1150Sstevel@tonic-gate
1160Sstevel@tonic-gate static void log_ce_err(struct async_flt *aflt, char *unum);
1170Sstevel@tonic-gate static void log_ue_err(struct async_flt *aflt, char *unum);
1180Sstevel@tonic-gate static void check_misc_err(spitf_async_flt *spf_flt);
1190Sstevel@tonic-gate static ushort_t ecc_gen(uint_t high_bytes, uint_t low_bytes);
1200Sstevel@tonic-gate static int check_ecc(struct async_flt *aflt);
1210Sstevel@tonic-gate static uint_t get_cpu_status(uint64_t arg);
1220Sstevel@tonic-gate static uint64_t clear_errors(spitf_async_flt *spf_flt, uint64_t *acc_afsr);
1230Sstevel@tonic-gate static void scan_ecache(uint64_t *afar, ec_data_t *data, uint64_t *tag,
1240Sstevel@tonic-gate int *m, uint64_t *afsr);
1250Sstevel@tonic-gate static void ecache_kstat_init(struct cpu *cp);
1260Sstevel@tonic-gate static void ecache_scrub_log(ec_data_t *ec_data, uint64_t ec_tag,
1270Sstevel@tonic-gate uint64_t paddr, int mpb, uint64_t);
1280Sstevel@tonic-gate static uint64_t ecache_scrub_misc_err(int, uint64_t);
1290Sstevel@tonic-gate static void ecache_scrub_tag_err(uint64_t, uchar_t, uint32_t);
1300Sstevel@tonic-gate static void ecache_page_retire(void *);
1310Sstevel@tonic-gate static int ecc_kstat_update(kstat_t *ksp, int rw);
1320Sstevel@tonic-gate static int ce_count_unum(int status, int len, char *unum);
1330Sstevel@tonic-gate static void add_leaky_bucket_timeout(void);
1340Sstevel@tonic-gate static int synd_to_synd_code(int synd_status, ushort_t synd);
1350Sstevel@tonic-gate
1360Sstevel@tonic-gate extern uint_t read_all_memscrub;
1370Sstevel@tonic-gate extern void memscrub_run(void);
1380Sstevel@tonic-gate
1390Sstevel@tonic-gate static uchar_t isus2i; /* set if sabre */
1400Sstevel@tonic-gate static uchar_t isus2e; /* set if hummingbird */
1410Sstevel@tonic-gate
1420Sstevel@tonic-gate /*
1430Sstevel@tonic-gate * Default ecache mask and shift settings for Spitfire. If we detect a
1440Sstevel@tonic-gate * different CPU implementation, we will modify these values at boot time.
1450Sstevel@tonic-gate */
1460Sstevel@tonic-gate static uint64_t cpu_ec_tag_mask = S_ECTAG_MASK;
1470Sstevel@tonic-gate static uint64_t cpu_ec_state_mask = S_ECSTATE_MASK;
1480Sstevel@tonic-gate static uint64_t cpu_ec_par_mask = S_ECPAR_MASK;
1490Sstevel@tonic-gate static int cpu_ec_par_shift = S_ECPAR_SHIFT;
1500Sstevel@tonic-gate static int cpu_ec_tag_shift = S_ECTAG_SHIFT;
1510Sstevel@tonic-gate static int cpu_ec_state_shift = S_ECSTATE_SHIFT;
1520Sstevel@tonic-gate static uchar_t cpu_ec_state_exl = S_ECSTATE_EXL;
1530Sstevel@tonic-gate static uchar_t cpu_ec_state_mod = S_ECSTATE_MOD;
1540Sstevel@tonic-gate static uchar_t cpu_ec_state_shr = S_ECSTATE_SHR;
1550Sstevel@tonic-gate static uchar_t cpu_ec_state_own = S_ECSTATE_OWN;
1560Sstevel@tonic-gate
1570Sstevel@tonic-gate /*
1580Sstevel@tonic-gate * Default ecache state bits for Spitfire. These individual bits indicate if
1590Sstevel@tonic-gate * the given line is in any of the valid or modified states, respectively.
1600Sstevel@tonic-gate * Again, we modify these at boot if we detect a different CPU.
1610Sstevel@tonic-gate */
1620Sstevel@tonic-gate static uchar_t cpu_ec_state_valid = S_ECSTATE_VALID;
1630Sstevel@tonic-gate static uchar_t cpu_ec_state_dirty = S_ECSTATE_DIRTY;
1640Sstevel@tonic-gate static uchar_t cpu_ec_parity = S_EC_PARITY;
1650Sstevel@tonic-gate static uchar_t cpu_ec_state_parity = S_ECSTATE_PARITY;
1660Sstevel@tonic-gate
1670Sstevel@tonic-gate /*
1680Sstevel@tonic-gate * This table is used to determine which bit(s) is(are) bad when an ECC
1690Sstevel@tonic-gate * error occurrs. The array is indexed an 8-bit syndrome. The entries
1700Sstevel@tonic-gate * of this array have the following semantics:
1710Sstevel@tonic-gate *
1720Sstevel@tonic-gate * 00-63 The number of the bad bit, when only one bit is bad.
1730Sstevel@tonic-gate * 64 ECC bit C0 is bad.
1740Sstevel@tonic-gate * 65 ECC bit C1 is bad.
1750Sstevel@tonic-gate * 66 ECC bit C2 is bad.
1760Sstevel@tonic-gate * 67 ECC bit C3 is bad.
1770Sstevel@tonic-gate * 68 ECC bit C4 is bad.
1780Sstevel@tonic-gate * 69 ECC bit C5 is bad.
1790Sstevel@tonic-gate * 70 ECC bit C6 is bad.
1800Sstevel@tonic-gate * 71 ECC bit C7 is bad.
1810Sstevel@tonic-gate * 72 Two bits are bad.
1820Sstevel@tonic-gate * 73 Three bits are bad.
1830Sstevel@tonic-gate * 74 Four bits are bad.
1840Sstevel@tonic-gate * 75 More than Four bits are bad.
1850Sstevel@tonic-gate * 76 NO bits are bad.
1860Sstevel@tonic-gate * Based on "Galaxy Memory Subsystem SPECIFICATION" rev 0.6, pg. 28.
1870Sstevel@tonic-gate */
1880Sstevel@tonic-gate
1890Sstevel@tonic-gate #define C0 64
1900Sstevel@tonic-gate #define C1 65
1910Sstevel@tonic-gate #define C2 66
1920Sstevel@tonic-gate #define C3 67
1930Sstevel@tonic-gate #define C4 68
1940Sstevel@tonic-gate #define C5 69
1950Sstevel@tonic-gate #define C6 70
1960Sstevel@tonic-gate #define C7 71
1970Sstevel@tonic-gate #define M2 72
1980Sstevel@tonic-gate #define M3 73
1990Sstevel@tonic-gate #define M4 74
2000Sstevel@tonic-gate #define MX 75
2010Sstevel@tonic-gate #define NA 76
2020Sstevel@tonic-gate
2030Sstevel@tonic-gate #define SYND_IS_SINGLE_BIT_DATA(synd_code) ((synd_code >= 0) && \
2040Sstevel@tonic-gate (synd_code < C0))
2050Sstevel@tonic-gate #define SYND_IS_SINGLE_BIT_CHK(synd_code) ((synd_code >= C0) && \
2060Sstevel@tonic-gate (synd_code <= C7))
2070Sstevel@tonic-gate
2080Sstevel@tonic-gate static char ecc_syndrome_tab[] =
2090Sstevel@tonic-gate {
2100Sstevel@tonic-gate NA, C0, C1, M2, C2, M2, M2, M3, C3, M2, M2, M3, M2, M3, M3, M4,
2110Sstevel@tonic-gate C4, M2, M2, 32, M2, 57, MX, M2, M2, 37, 49, M2, 40, M2, M2, 44,
2120Sstevel@tonic-gate C5, M2, M2, 33, M2, 61, 4, M2, M2, MX, 53, M2, 45, M2, M2, 41,
2130Sstevel@tonic-gate M2, 0, 1, M2, 10, M2, M2, MX, 15, M2, M2, MX, M2, M3, M3, M2,
2140Sstevel@tonic-gate C6, M2, M2, 42, M2, 59, 39, M2, M2, MX, 51, M2, 34, M2, M2, 46,
2150Sstevel@tonic-gate M2, 25, 29, M2, 27, M4, M2, MX, 31, M2, M4, MX, M2, MX, MX, M2,
2160Sstevel@tonic-gate M2, MX, 36, M2, 7, M2, M2, 54, MX, M2, M2, 62, M2, 48, 56, M2,
2170Sstevel@tonic-gate M3, M2, M2, MX, M2, MX, 22, M2, M2, 18, MX, M2, M3, M2, M2, MX,
2180Sstevel@tonic-gate C7, M2, M2, 47, M2, 63, MX, M2, M2, 6, 55, M2, 35, M2, M2, 43,
2190Sstevel@tonic-gate M2, 5, MX, M2, MX, M2, M2, 50, 38, M2, M2, 58, M2, 52, 60, M2,
2200Sstevel@tonic-gate M2, 17, 21, M2, 19, M4, M2, MX, 23, M2, M4, MX, M2, MX, MX, M2,
2210Sstevel@tonic-gate M3, M2, M2, MX, M2, MX, 30, M2, M2, 26, MX, M2, M3, M2, M2, MX,
2220Sstevel@tonic-gate M2, 8, 13, M2, 2, M2, M2, M3, 3, M2, M2, M3, M2, MX, MX, M2,
2230Sstevel@tonic-gate M3, M2, M2, M3, M2, MX, 16, M2, M2, 20, MX, M2, MX, M2, M2, MX,
2240Sstevel@tonic-gate M3, M2, M2, M3, M2, MX, 24, M2, M2, 28, MX, M2, MX, M2, M2, MX,
2250Sstevel@tonic-gate M4, 12, 9, M2, 14, M2, M2, MX, 11, M2, M2, MX, M2, MX, MX, M4
2260Sstevel@tonic-gate };
2270Sstevel@tonic-gate
2280Sstevel@tonic-gate #define SYND_TBL_SIZE 256
2290Sstevel@tonic-gate
2300Sstevel@tonic-gate /*
2310Sstevel@tonic-gate * Hack for determining UDBH/UDBL, for later cpu-specific error reporting.
2320Sstevel@tonic-gate * Cannot use bit 3 in afar, because it is a valid bit on a Sabre/Hummingbird.
2330Sstevel@tonic-gate */
2340Sstevel@tonic-gate #define UDBL_REG 0x8000
2350Sstevel@tonic-gate #define UDBL(synd) ((synd & UDBL_REG) >> 15)
2360Sstevel@tonic-gate #define SYND(synd) (synd & 0x7FFF)
2370Sstevel@tonic-gate
2380Sstevel@tonic-gate /*
2390Sstevel@tonic-gate * These error types are specific to Spitfire and are used internally for the
2400Sstevel@tonic-gate * spitfire fault structure flt_type field.
2410Sstevel@tonic-gate */
2420Sstevel@tonic-gate #define CPU_UE_ERR 0 /* uncorrectable errors - UEs */
2430Sstevel@tonic-gate #define CPU_EDP_LDP_ERR 1 /* LDP or EDP parity error */
2440Sstevel@tonic-gate #define CPU_WP_ERR 2 /* WP parity error */
2450Sstevel@tonic-gate #define CPU_BTO_BERR_ERR 3 /* bus timeout errors */
2460Sstevel@tonic-gate #define CPU_PANIC_CP_ERR 4 /* cp error from panic polling */
2470Sstevel@tonic-gate #define CPU_TRAPPING_CP_ERR 5 /* for sabre/hbird only, cp error */
2480Sstevel@tonic-gate #define CPU_BADLINE_CI_ERR 6 /* E$ clean_bad line when idle */
2490Sstevel@tonic-gate #define CPU_BADLINE_CB_ERR 7 /* E$ clean_bad line when busy */
2500Sstevel@tonic-gate #define CPU_BADLINE_DI_ERR 8 /* E$ dirty_bad line when idle */
2510Sstevel@tonic-gate #define CPU_BADLINE_DB_ERR 9 /* E$ dirty_bad line when busy */
2520Sstevel@tonic-gate #define CPU_ORPHAN_CP_ERR 10 /* Orphan CP error */
2530Sstevel@tonic-gate #define CPU_ECACHE_ADDR_PAR_ERR 11 /* Ecache Address parity error */
2540Sstevel@tonic-gate #define CPU_ECACHE_STATE_ERR 12 /* Ecache state error */
2550Sstevel@tonic-gate #define CPU_ECACHE_ETP_ETS_ERR 13 /* ETP set but ETS is zero */
2560Sstevel@tonic-gate #define CPU_ECACHE_TAG_ERR 14 /* Scrub the E$ tag, if state clean */
2570Sstevel@tonic-gate #define CPU_ADDITIONAL_ERR 15 /* Additional errors occurred */
2580Sstevel@tonic-gate
2590Sstevel@tonic-gate /*
2600Sstevel@tonic-gate * Macro to access the "Spitfire cpu private" data structure.
2610Sstevel@tonic-gate */
2620Sstevel@tonic-gate #define CPU_PRIVATE_PTR(cp, x) (&(((spitfire_private_t *)CPU_PRIVATE(cp))->x))
2630Sstevel@tonic-gate
2640Sstevel@tonic-gate /*
2650Sstevel@tonic-gate * set to 0 to disable automatic retiring of pages on
2660Sstevel@tonic-gate * DIMMs that have excessive soft errors
2670Sstevel@tonic-gate */
2680Sstevel@tonic-gate int automatic_page_removal = 1;
2690Sstevel@tonic-gate
2700Sstevel@tonic-gate /*
2710Sstevel@tonic-gate * Heuristic for figuring out which module to replace.
2720Sstevel@tonic-gate * Relative likelihood that this P_SYND indicates that this module is bad.
2730Sstevel@tonic-gate * We call it a "score", though, not a relative likelihood.
2740Sstevel@tonic-gate *
2750Sstevel@tonic-gate * Step 1.
2760Sstevel@tonic-gate * Assign a score to each byte of P_SYND according to the following rules:
2770Sstevel@tonic-gate * If no bits on (0x00) or all bits on (0xFF), then give it a 5.
2780Sstevel@tonic-gate * If one bit on, give it a 95.
2790Sstevel@tonic-gate * If seven bits on, give it a 10.
2800Sstevel@tonic-gate * If two bits on:
2810Sstevel@tonic-gate * in different nybbles, a 90
2820Sstevel@tonic-gate * in same nybble, but unaligned, 85
2830Sstevel@tonic-gate * in same nybble and as an aligned pair, 80
2840Sstevel@tonic-gate * If six bits on, look at the bits that are off:
2850Sstevel@tonic-gate * in same nybble and as an aligned pair, 15
2860Sstevel@tonic-gate * in same nybble, but unaligned, 20
2870Sstevel@tonic-gate * in different nybbles, a 25
2880Sstevel@tonic-gate * If three bits on:
2890Sstevel@tonic-gate * in diferent nybbles, no aligned pairs, 75
2900Sstevel@tonic-gate * in diferent nybbles, one aligned pair, 70
2910Sstevel@tonic-gate * in the same nybble, 65
2920Sstevel@tonic-gate * If five bits on, look at the bits that are off:
2930Sstevel@tonic-gate * in the same nybble, 30
2940Sstevel@tonic-gate * in diferent nybbles, one aligned pair, 35
2950Sstevel@tonic-gate * in diferent nybbles, no aligned pairs, 40
2960Sstevel@tonic-gate * If four bits on:
2970Sstevel@tonic-gate * all in one nybble, 45
2980Sstevel@tonic-gate * as two aligned pairs, 50
2990Sstevel@tonic-gate * one aligned pair, 55
3000Sstevel@tonic-gate * no aligned pairs, 60
3010Sstevel@tonic-gate *
3020Sstevel@tonic-gate * Step 2:
3030Sstevel@tonic-gate * Take the higher of the two scores (one for each byte) as the score
3040Sstevel@tonic-gate * for the module.
3050Sstevel@tonic-gate *
3060Sstevel@tonic-gate * Print the score for each module, and field service should replace the
3070Sstevel@tonic-gate * module with the highest score.
3080Sstevel@tonic-gate */
3090Sstevel@tonic-gate
3100Sstevel@tonic-gate /*
3110Sstevel@tonic-gate * In the table below, the first row/column comment indicates the
3120Sstevel@tonic-gate * number of bits on in that nybble; the second row/column comment is
3130Sstevel@tonic-gate * the hex digit.
3140Sstevel@tonic-gate */
3150Sstevel@tonic-gate
3160Sstevel@tonic-gate static int
3170Sstevel@tonic-gate p_synd_score_table[256] = {
3180Sstevel@tonic-gate /* 0 1 1 2 1 2 2 3 1 2 2 3 2 3 3 4 */
3190Sstevel@tonic-gate /* 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F */
3200Sstevel@tonic-gate /* 0 0 */ 5, 95, 95, 80, 95, 85, 85, 65, 95, 85, 85, 65, 80, 65, 65, 45,
3210Sstevel@tonic-gate /* 1 1 */ 95, 90, 90, 70, 90, 75, 75, 55, 90, 75, 75, 55, 70, 55, 55, 30,
3220Sstevel@tonic-gate /* 1 2 */ 95, 90, 90, 70, 90, 75, 75, 55, 90, 75, 75, 55, 70, 55, 55, 30,
3230Sstevel@tonic-gate /* 2 3 */ 80, 70, 70, 50, 70, 55, 55, 35, 70, 55, 55, 35, 50, 35, 35, 15,
3240Sstevel@tonic-gate /* 1 4 */ 95, 90, 90, 70, 90, 75, 75, 55, 90, 75, 75, 55, 70, 55, 55, 30,
3250Sstevel@tonic-gate /* 2 5 */ 85, 75, 75, 55, 75, 60, 60, 40, 75, 60, 60, 40, 55, 40, 40, 20,
3260Sstevel@tonic-gate /* 2 6 */ 85, 75, 75, 55, 75, 60, 60, 40, 75, 60, 60, 40, 55, 40, 40, 20,
3270Sstevel@tonic-gate /* 3 7 */ 65, 55, 55, 35, 55, 40, 40, 25, 55, 40, 40, 25, 35, 25, 25, 10,
3280Sstevel@tonic-gate /* 1 8 */ 95, 90, 90, 70, 90, 75, 75, 55, 90, 75, 75, 55, 70, 55, 55, 30,
3290Sstevel@tonic-gate /* 2 9 */ 85, 75, 75, 55, 75, 60, 60, 40, 75, 60, 60, 40, 55, 40, 40, 20,
3300Sstevel@tonic-gate /* 2 A */ 85, 75, 75, 55, 75, 60, 60, 40, 75, 60, 60, 40, 55, 40, 40, 20,
3310Sstevel@tonic-gate /* 3 B */ 65, 55, 55, 35, 55, 40, 40, 25, 55, 40, 40, 25, 35, 25, 25, 10,
3320Sstevel@tonic-gate /* 2 C */ 80, 70, 70, 50, 70, 55, 55, 35, 70, 55, 55, 35, 50, 35, 35, 15,
3330Sstevel@tonic-gate /* 3 D */ 65, 55, 55, 35, 55, 40, 40, 25, 55, 40, 40, 25, 35, 25, 25, 10,
3340Sstevel@tonic-gate /* 3 E */ 65, 55, 55, 35, 55, 40, 40, 25, 55, 40, 40, 25, 35, 25, 25, 10,
3350Sstevel@tonic-gate /* 4 F */ 45, 30, 30, 15, 30, 20, 20, 10, 30, 20, 20, 10, 15, 10, 10, 5,
3360Sstevel@tonic-gate };
3370Sstevel@tonic-gate
3380Sstevel@tonic-gate int
ecc_psynd_score(ushort_t p_synd)3390Sstevel@tonic-gate ecc_psynd_score(ushort_t p_synd)
3400Sstevel@tonic-gate {
3410Sstevel@tonic-gate int i, j, a, b;
3420Sstevel@tonic-gate
3430Sstevel@tonic-gate i = p_synd & 0xFF;
3440Sstevel@tonic-gate j = (p_synd >> 8) & 0xFF;
3450Sstevel@tonic-gate
3460Sstevel@tonic-gate a = p_synd_score_table[i];
3470Sstevel@tonic-gate b = p_synd_score_table[j];
3480Sstevel@tonic-gate
3490Sstevel@tonic-gate return (a > b ? a : b);
3500Sstevel@tonic-gate }
3510Sstevel@tonic-gate
3520Sstevel@tonic-gate /*
3530Sstevel@tonic-gate * Async Fault Logging
3540Sstevel@tonic-gate *
3550Sstevel@tonic-gate * To ease identifying, reading, and filtering async fault log messages, the
3560Sstevel@tonic-gate * label [AFT#] is now prepended to each async fault message. These messages
3570Sstevel@tonic-gate * and the logging rules are implemented by cpu_aflt_log(), below.
3580Sstevel@tonic-gate *
3590Sstevel@tonic-gate * [AFT0] - Tag for log messages that are associated with corrected ECC errors.
3600Sstevel@tonic-gate * This includes both corrected ECC memory and ecache faults.
3610Sstevel@tonic-gate *
3620Sstevel@tonic-gate * [AFT1] - Tag for log messages that are not ECC corrected (i.e. everything
3630Sstevel@tonic-gate * else except CE errors) with a priority of 1 (highest). This tag
3640Sstevel@tonic-gate * is also used for panic messages that result from an async fault.
3650Sstevel@tonic-gate *
3660Sstevel@tonic-gate * [AFT2] - These are lower priority diagnostic messages for uncorrected ECC
3670Sstevel@tonic-gate * [AFT3] or parity errors. For example, AFT2 is used for the actual dump
3680Sstevel@tonic-gate * of the E-$ data and tags.
3690Sstevel@tonic-gate *
3700Sstevel@tonic-gate * In a non-DEBUG kernel, AFT > 1 logs will be sent to the system log but not
3710Sstevel@tonic-gate * printed on the console. To send all AFT logs to both the log and the
3720Sstevel@tonic-gate * console, set aft_verbose = 1.
3730Sstevel@tonic-gate */
3740Sstevel@tonic-gate
3750Sstevel@tonic-gate #define CPU_FLTCPU 0x0001 /* print flt_inst as a CPU id */
3760Sstevel@tonic-gate #define CPU_SPACE 0x0002 /* print flt_status (data or instr) */
3770Sstevel@tonic-gate #define CPU_ERRID 0x0004 /* print flt_id */
3780Sstevel@tonic-gate #define CPU_TL 0x0008 /* print flt_tl */
3790Sstevel@tonic-gate #define CPU_ERRID_FIRST 0x0010 /* print flt_id first in message */
3800Sstevel@tonic-gate #define CPU_AFSR 0x0020 /* print flt_stat as decoded %afsr */
3810Sstevel@tonic-gate #define CPU_AFAR 0x0040 /* print flt_addr as %afar */
3820Sstevel@tonic-gate #define CPU_AF_PSYND 0x0080 /* print flt_stat %afsr.PSYND */
3830Sstevel@tonic-gate #define CPU_AF_ETS 0x0100 /* print flt_stat %afsr.ETS */
3840Sstevel@tonic-gate #define CPU_UDBH 0x0200 /* print flt_sdbh and syndrome */
3850Sstevel@tonic-gate #define CPU_UDBL 0x0400 /* print flt_sdbl and syndrome */
3860Sstevel@tonic-gate #define CPU_FAULTPC 0x0800 /* print flt_pc */
3870Sstevel@tonic-gate #define CPU_SYND 0x1000 /* print flt_synd and unum */
3880Sstevel@tonic-gate
3890Sstevel@tonic-gate #define CMN_LFLAGS (CPU_FLTCPU | CPU_SPACE | CPU_ERRID | CPU_TL | \
3900Sstevel@tonic-gate CPU_AFSR | CPU_AFAR | CPU_AF_PSYND | \
3910Sstevel@tonic-gate CPU_AF_ETS | CPU_UDBH | CPU_UDBL | \
3920Sstevel@tonic-gate CPU_FAULTPC)
3930Sstevel@tonic-gate #define UE_LFLAGS (CMN_LFLAGS | CPU_SYND)
3940Sstevel@tonic-gate #define CE_LFLAGS (UE_LFLAGS & ~CPU_UDBH & ~CPU_UDBL & ~CPU_TL & \
3950Sstevel@tonic-gate ~CPU_SPACE)
3960Sstevel@tonic-gate #define PARERR_LFLAGS (CMN_LFLAGS)
3970Sstevel@tonic-gate #define WP_LFLAGS (CMN_LFLAGS & ~CPU_SPACE & ~CPU_TL)
3980Sstevel@tonic-gate #define CP_LFLAGS (CMN_LFLAGS & ~CPU_SPACE & ~CPU_TL & \
3990Sstevel@tonic-gate ~CPU_FLTCPU & ~CPU_FAULTPC)
4000Sstevel@tonic-gate #define BERRTO_LFLAGS (CMN_LFLAGS)
4010Sstevel@tonic-gate #define NO_LFLAGS (0)
4020Sstevel@tonic-gate
4030Sstevel@tonic-gate #define AFSR_FMTSTR0 "\020\1ME"
4040Sstevel@tonic-gate #define AFSR_FMTSTR1 "\020\040PRIV\037ISAP\036ETP\035IVUE\034TO" \
4050Sstevel@tonic-gate "\033BERR\032LDP\031CP\030WP\027EDP\026UE\025CE"
4060Sstevel@tonic-gate #define UDB_FMTSTR "\020\012UE\011CE"
4070Sstevel@tonic-gate
4080Sstevel@tonic-gate /*
4090Sstevel@tonic-gate * Save the cache bootup state for use when internal
4100Sstevel@tonic-gate * caches are to be re-enabled after an error occurs.
4110Sstevel@tonic-gate */
4120Sstevel@tonic-gate uint64_t cache_boot_state = 0;
4130Sstevel@tonic-gate
4140Sstevel@tonic-gate /*
4150Sstevel@tonic-gate * PA[31:0] represent Displacement in UPA configuration space.
4160Sstevel@tonic-gate */
4170Sstevel@tonic-gate uint_t root_phys_addr_lo_mask = 0xffffffff;
4180Sstevel@tonic-gate
4190Sstevel@tonic-gate /*
4200Sstevel@tonic-gate * Spitfire legacy globals
4210Sstevel@tonic-gate */
4220Sstevel@tonic-gate int itlb_entries;
4230Sstevel@tonic-gate int dtlb_entries;
4240Sstevel@tonic-gate
4250Sstevel@tonic-gate void
cpu_setup(void)4260Sstevel@tonic-gate cpu_setup(void)
4270Sstevel@tonic-gate {
4280Sstevel@tonic-gate extern int page_retire_messages;
429917Selowe extern int page_retire_first_ue;
4300Sstevel@tonic-gate extern int at_flags;
4310Sstevel@tonic-gate #if defined(SF_ERRATA_57)
4320Sstevel@tonic-gate extern caddr_t errata57_limit;
4330Sstevel@tonic-gate #endif
4340Sstevel@tonic-gate cache |= (CACHE_VAC | CACHE_PTAG | CACHE_IOCOHERENT);
4350Sstevel@tonic-gate
4360Sstevel@tonic-gate at_flags = EF_SPARC_32PLUS | EF_SPARC_SUN_US1;
4370Sstevel@tonic-gate
4380Sstevel@tonic-gate /*
4390Sstevel@tonic-gate * Spitfire isn't currently FMA-aware, so we have to enable the
440917Selowe * page retirement messages. We also change the default policy
441917Selowe * for UE retirement to allow clearing of transient errors.
4420Sstevel@tonic-gate */
4430Sstevel@tonic-gate page_retire_messages = 1;
444917Selowe page_retire_first_ue = 0;
4450Sstevel@tonic-gate
4460Sstevel@tonic-gate /*
4470Sstevel@tonic-gate * save the cache bootup state.
4480Sstevel@tonic-gate */
4490Sstevel@tonic-gate cache_boot_state = get_lsu() & (LSU_IC | LSU_DC);
4500Sstevel@tonic-gate
4510Sstevel@tonic-gate if (use_page_coloring) {
4520Sstevel@tonic-gate do_pg_coloring = 1;
4530Sstevel@tonic-gate }
4540Sstevel@tonic-gate
4550Sstevel@tonic-gate /*
4560Sstevel@tonic-gate * Tune pp_slots to use up to 1/8th of the tlb entries.
4570Sstevel@tonic-gate */
4580Sstevel@tonic-gate pp_slots = MIN(8, MAXPP_SLOTS);
4590Sstevel@tonic-gate
4600Sstevel@tonic-gate /*
4610Sstevel@tonic-gate * Block stores invalidate all pages of the d$ so pagecopy
4620Sstevel@tonic-gate * et. al. do not need virtual translations with virtual
4630Sstevel@tonic-gate * coloring taken into consideration.
4640Sstevel@tonic-gate */
4650Sstevel@tonic-gate pp_consistent_coloring = 0;
4660Sstevel@tonic-gate
4670Sstevel@tonic-gate isa_list =
4680Sstevel@tonic-gate "sparcv9+vis sparcv9 "
4690Sstevel@tonic-gate "sparcv8plus+vis sparcv8plus "
4700Sstevel@tonic-gate "sparcv8 sparcv8-fsmuld sparcv7 sparc";
4710Sstevel@tonic-gate
4720Sstevel@tonic-gate cpu_hwcap_flags = AV_SPARC_VIS;
4730Sstevel@tonic-gate
4740Sstevel@tonic-gate /*
4750Sstevel@tonic-gate * On Spitfire, there's a hole in the address space
4760Sstevel@tonic-gate * that we must never map (the hardware only support 44-bits of
4770Sstevel@tonic-gate * virtual address). Later CPUs are expected to have wider
4780Sstevel@tonic-gate * supported address ranges.
4790Sstevel@tonic-gate *
4800Sstevel@tonic-gate * See address map on p23 of the UltraSPARC 1 user's manual.
4810Sstevel@tonic-gate */
4820Sstevel@tonic-gate hole_start = (caddr_t)0x80000000000ull;
4830Sstevel@tonic-gate hole_end = (caddr_t)0xfffff80000000000ull;
4840Sstevel@tonic-gate
4850Sstevel@tonic-gate /*
4860Sstevel@tonic-gate * A spitfire call bug requires us to be a further 4Gbytes of
4870Sstevel@tonic-gate * firewall from the spec.
4880Sstevel@tonic-gate *
4890Sstevel@tonic-gate * See Spitfire Errata #21
4900Sstevel@tonic-gate */
4910Sstevel@tonic-gate hole_start = (caddr_t)((uintptr_t)hole_start - (1ul << 32));
4920Sstevel@tonic-gate hole_end = (caddr_t)((uintptr_t)hole_end + (1ul << 32));
4930Sstevel@tonic-gate
4940Sstevel@tonic-gate /*
4950Sstevel@tonic-gate * The kpm mapping window.
4960Sstevel@tonic-gate * kpm_size:
4970Sstevel@tonic-gate * The size of a single kpm range.
4980Sstevel@tonic-gate * The overall size will be: kpm_size * vac_colors.
4990Sstevel@tonic-gate * kpm_vbase:
5000Sstevel@tonic-gate * The virtual start address of the kpm range within the kernel
5010Sstevel@tonic-gate * virtual address space. kpm_vbase has to be kpm_size aligned.
5020Sstevel@tonic-gate */
5030Sstevel@tonic-gate kpm_size = (size_t)(2ull * 1024 * 1024 * 1024 * 1024); /* 2TB */
5040Sstevel@tonic-gate kpm_size_shift = 41;
5050Sstevel@tonic-gate kpm_vbase = (caddr_t)0xfffffa0000000000ull; /* 16EB - 6TB */
5060Sstevel@tonic-gate
5077393SDonghai.Qiao@Sun.COM /*
5087393SDonghai.Qiao@Sun.COM * All UltraSPARC platforms should use small kpm page as default, as
5097393SDonghai.Qiao@Sun.COM * the KPM large page VAC conflict code has no value to maintain. The
5107393SDonghai.Qiao@Sun.COM * new generation of SPARC no longer have VAC conflict issue.
5117393SDonghai.Qiao@Sun.COM */
5127393SDonghai.Qiao@Sun.COM kpm_smallpages = 1;
5137393SDonghai.Qiao@Sun.COM
5140Sstevel@tonic-gate #if defined(SF_ERRATA_57)
5150Sstevel@tonic-gate errata57_limit = (caddr_t)0x80000000ul;
5160Sstevel@tonic-gate #endif
5170Sstevel@tonic-gate
5180Sstevel@tonic-gate /*
5192991Ssusans * Disable text by default.
5202991Ssusans * Note that the other defaults are set in sun4u/vm/mach_vm_dep.c.
5210Sstevel@tonic-gate */
5222991Ssusans max_utext_lpsize = MMU_PAGESIZE;
5230Sstevel@tonic-gate }
5240Sstevel@tonic-gate
5250Sstevel@tonic-gate static int
getintprop(pnode_t node,char * name,int deflt)526789Sahrens getintprop(pnode_t node, char *name, int deflt)
5270Sstevel@tonic-gate {
5280Sstevel@tonic-gate int value;
5290Sstevel@tonic-gate
5300Sstevel@tonic-gate switch (prom_getproplen(node, name)) {
5310Sstevel@tonic-gate case 0:
5320Sstevel@tonic-gate value = 1; /* boolean properties */
5330Sstevel@tonic-gate break;
5340Sstevel@tonic-gate
5350Sstevel@tonic-gate case sizeof (int):
5360Sstevel@tonic-gate (void) prom_getprop(node, name, (caddr_t)&value);
5370Sstevel@tonic-gate break;
5380Sstevel@tonic-gate
5390Sstevel@tonic-gate default:
5400Sstevel@tonic-gate value = deflt;
5410Sstevel@tonic-gate break;
5420Sstevel@tonic-gate }
5430Sstevel@tonic-gate
5440Sstevel@tonic-gate return (value);
5450Sstevel@tonic-gate }
5460Sstevel@tonic-gate
5470Sstevel@tonic-gate /*
5480Sstevel@tonic-gate * Set the magic constants of the implementation.
5490Sstevel@tonic-gate */
5500Sstevel@tonic-gate void
cpu_fiximp(pnode_t dnode)551789Sahrens cpu_fiximp(pnode_t dnode)
5520Sstevel@tonic-gate {
5530Sstevel@tonic-gate extern int vac_size, vac_shift;
5540Sstevel@tonic-gate extern uint_t vac_mask;
5550Sstevel@tonic-gate extern int dcache_line_mask;
5560Sstevel@tonic-gate int i, a;
5570Sstevel@tonic-gate static struct {
5580Sstevel@tonic-gate char *name;
5590Sstevel@tonic-gate int *var;
5600Sstevel@tonic-gate } prop[] = {
5610Sstevel@tonic-gate "dcache-size", &dcache_size,
5620Sstevel@tonic-gate "dcache-line-size", &dcache_linesize,
5630Sstevel@tonic-gate "icache-size", &icache_size,
5640Sstevel@tonic-gate "icache-line-size", &icache_linesize,
5650Sstevel@tonic-gate "ecache-size", &ecache_size,
5660Sstevel@tonic-gate "ecache-line-size", &ecache_alignsize,
5670Sstevel@tonic-gate "ecache-associativity", &ecache_associativity,
5680Sstevel@tonic-gate "#itlb-entries", &itlb_entries,
5690Sstevel@tonic-gate "#dtlb-entries", &dtlb_entries,
5700Sstevel@tonic-gate };
5710Sstevel@tonic-gate
5720Sstevel@tonic-gate for (i = 0; i < sizeof (prop) / sizeof (prop[0]); i++) {
5730Sstevel@tonic-gate if ((a = getintprop(dnode, prop[i].name, -1)) != -1) {
5740Sstevel@tonic-gate *prop[i].var = a;
5750Sstevel@tonic-gate }
5760Sstevel@tonic-gate }
5770Sstevel@tonic-gate
5780Sstevel@tonic-gate ecache_setsize = ecache_size / ecache_associativity;
5790Sstevel@tonic-gate
5800Sstevel@tonic-gate vac_size = S_VAC_SIZE;
5810Sstevel@tonic-gate vac_mask = MMU_PAGEMASK & (vac_size - 1);
5820Sstevel@tonic-gate i = 0; a = vac_size;
5830Sstevel@tonic-gate while (a >>= 1)
5840Sstevel@tonic-gate ++i;
5850Sstevel@tonic-gate vac_shift = i;
5860Sstevel@tonic-gate shm_alignment = vac_size;
5870Sstevel@tonic-gate vac = 1;
5880Sstevel@tonic-gate
5890Sstevel@tonic-gate dcache_line_mask = (dcache_size - 1) & ~(dcache_linesize - 1);
5900Sstevel@tonic-gate
5910Sstevel@tonic-gate /*
5920Sstevel@tonic-gate * UltraSPARC I & II have ecache sizes running
5930Sstevel@tonic-gate * as follows: .25 MB, .5 MB, 1 MB, 2 MB, 4 MB
5940Sstevel@tonic-gate * and 8 MB. Adjust the copyin/copyout limits
5950Sstevel@tonic-gate * according to the cache size. The magic number
5960Sstevel@tonic-gate * of VIS_COPY_THRESHOLD comes from the copyin/copyout code
5970Sstevel@tonic-gate * and its floor of VIS_COPY_THRESHOLD bytes before it will use
5980Sstevel@tonic-gate * VIS instructions.
5990Sstevel@tonic-gate *
6000Sstevel@tonic-gate * We assume that all CPUs on the system have the same size
6010Sstevel@tonic-gate * ecache. We're also called very early in the game.
6020Sstevel@tonic-gate * /etc/system will be parsed *after* we're called so
6030Sstevel@tonic-gate * these values can be overwritten.
6040Sstevel@tonic-gate */
6050Sstevel@tonic-gate
6060Sstevel@tonic-gate hw_copy_limit_1 = VIS_COPY_THRESHOLD;
6070Sstevel@tonic-gate if (ecache_size <= 524288) {
6080Sstevel@tonic-gate hw_copy_limit_2 = VIS_COPY_THRESHOLD;
6090Sstevel@tonic-gate hw_copy_limit_4 = VIS_COPY_THRESHOLD;
6100Sstevel@tonic-gate hw_copy_limit_8 = VIS_COPY_THRESHOLD;
6110Sstevel@tonic-gate } else if (ecache_size == 1048576) {
6120Sstevel@tonic-gate hw_copy_limit_2 = 1024;
6130Sstevel@tonic-gate hw_copy_limit_4 = 1280;
6140Sstevel@tonic-gate hw_copy_limit_8 = 1536;
6150Sstevel@tonic-gate } else if (ecache_size == 2097152) {
6160Sstevel@tonic-gate hw_copy_limit_2 = 1536;
6170Sstevel@tonic-gate hw_copy_limit_4 = 2048;
6180Sstevel@tonic-gate hw_copy_limit_8 = 2560;
6190Sstevel@tonic-gate } else if (ecache_size == 4194304) {
6200Sstevel@tonic-gate hw_copy_limit_2 = 2048;
6210Sstevel@tonic-gate hw_copy_limit_4 = 2560;
6220Sstevel@tonic-gate hw_copy_limit_8 = 3072;
6230Sstevel@tonic-gate } else {
6240Sstevel@tonic-gate hw_copy_limit_2 = 2560;
6250Sstevel@tonic-gate hw_copy_limit_4 = 3072;
6260Sstevel@tonic-gate hw_copy_limit_8 = 3584;
6270Sstevel@tonic-gate }
6280Sstevel@tonic-gate }
6290Sstevel@tonic-gate
6300Sstevel@tonic-gate /*
6310Sstevel@tonic-gate * Called by setcpudelay
6320Sstevel@tonic-gate */
6330Sstevel@tonic-gate void
cpu_init_tick_freq(void)6340Sstevel@tonic-gate cpu_init_tick_freq(void)
6350Sstevel@tonic-gate {
6360Sstevel@tonic-gate /*
6370Sstevel@tonic-gate * Determine the cpu frequency by calling
6380Sstevel@tonic-gate * tod_get_cpufrequency. Use an approximate freqency
6390Sstevel@tonic-gate * value computed by the prom if the tod module
6400Sstevel@tonic-gate * is not initialized and loaded yet.
6410Sstevel@tonic-gate */
6420Sstevel@tonic-gate if (tod_ops.tod_get_cpufrequency != NULL) {
6430Sstevel@tonic-gate mutex_enter(&tod_lock);
6440Sstevel@tonic-gate sys_tick_freq = tod_ops.tod_get_cpufrequency();
6450Sstevel@tonic-gate mutex_exit(&tod_lock);
6460Sstevel@tonic-gate } else {
6470Sstevel@tonic-gate #if defined(HUMMINGBIRD)
6480Sstevel@tonic-gate /*
6490Sstevel@tonic-gate * the hummingbird version of %stick is used as the basis for
6500Sstevel@tonic-gate * low level timing; this provides an independent constant-rate
6510Sstevel@tonic-gate * clock for general system use, and frees power mgmt to set
6520Sstevel@tonic-gate * various cpu clock speeds.
6530Sstevel@tonic-gate */
6540Sstevel@tonic-gate if (system_clock_freq == 0)
6550Sstevel@tonic-gate cmn_err(CE_PANIC, "invalid system_clock_freq 0x%lx",
6560Sstevel@tonic-gate system_clock_freq);
6570Sstevel@tonic-gate sys_tick_freq = system_clock_freq;
6580Sstevel@tonic-gate #else /* SPITFIRE */
6590Sstevel@tonic-gate sys_tick_freq = cpunodes[CPU->cpu_id].clock_freq;
6600Sstevel@tonic-gate #endif
6610Sstevel@tonic-gate }
6620Sstevel@tonic-gate }
6630Sstevel@tonic-gate
6640Sstevel@tonic-gate
6650Sstevel@tonic-gate void shipit(int upaid);
6660Sstevel@tonic-gate extern uint64_t xc_tick_limit;
6670Sstevel@tonic-gate extern uint64_t xc_tick_jump_limit;
6680Sstevel@tonic-gate
6690Sstevel@tonic-gate #ifdef SEND_MONDO_STATS
6700Sstevel@tonic-gate uint64_t x_early[NCPU][64];
6710Sstevel@tonic-gate #endif
6720Sstevel@tonic-gate
6730Sstevel@tonic-gate /*
6740Sstevel@tonic-gate * Note: A version of this function is used by the debugger via the KDI,
6750Sstevel@tonic-gate * and must be kept in sync with this version. Any changes made to this
6760Sstevel@tonic-gate * function to support new chips or to accomodate errata must also be included
6770Sstevel@tonic-gate * in the KDI-specific version. See spitfire_kdi.c.
6780Sstevel@tonic-gate */
6790Sstevel@tonic-gate void
send_one_mondo(int cpuid)6800Sstevel@tonic-gate send_one_mondo(int cpuid)
6810Sstevel@tonic-gate {
6820Sstevel@tonic-gate uint64_t idsr, starttick, endtick;
6830Sstevel@tonic-gate int upaid, busy, nack;
6840Sstevel@tonic-gate uint64_t tick, tick_prev;
6850Sstevel@tonic-gate ulong_t ticks;
6860Sstevel@tonic-gate
6870Sstevel@tonic-gate CPU_STATS_ADDQ(CPU, sys, xcalls, 1);
6880Sstevel@tonic-gate upaid = CPUID_TO_UPAID(cpuid);
6890Sstevel@tonic-gate tick = starttick = gettick();
6900Sstevel@tonic-gate shipit(upaid);
6910Sstevel@tonic-gate endtick = starttick + xc_tick_limit;
6920Sstevel@tonic-gate busy = nack = 0;
6930Sstevel@tonic-gate for (;;) {
6940Sstevel@tonic-gate idsr = getidsr();
6950Sstevel@tonic-gate if (idsr == 0)
6960Sstevel@tonic-gate break;
6970Sstevel@tonic-gate /*
6980Sstevel@tonic-gate * When we detect an irregular tick jump, we adjust
6990Sstevel@tonic-gate * the timer window to the current tick value.
7000Sstevel@tonic-gate */
7010Sstevel@tonic-gate tick_prev = tick;
7020Sstevel@tonic-gate tick = gettick();
7030Sstevel@tonic-gate ticks = tick - tick_prev;
7040Sstevel@tonic-gate if (ticks > xc_tick_jump_limit) {
7050Sstevel@tonic-gate endtick = tick + xc_tick_limit;
7060Sstevel@tonic-gate } else if (tick > endtick) {
7070Sstevel@tonic-gate if (panic_quiesce)
7080Sstevel@tonic-gate return;
7090Sstevel@tonic-gate cmn_err(CE_PANIC,
7104718Smh27603 "send mondo timeout (target 0x%x) [%d NACK %d "
7114718Smh27603 "BUSY]", upaid, nack, busy);
7120Sstevel@tonic-gate }
7130Sstevel@tonic-gate if (idsr & IDSR_BUSY) {
7140Sstevel@tonic-gate busy++;
7150Sstevel@tonic-gate continue;
7160Sstevel@tonic-gate }
7170Sstevel@tonic-gate drv_usecwait(1);
7180Sstevel@tonic-gate shipit(upaid);
7190Sstevel@tonic-gate nack++;
7200Sstevel@tonic-gate busy = 0;
7210Sstevel@tonic-gate }
7220Sstevel@tonic-gate #ifdef SEND_MONDO_STATS
7230Sstevel@tonic-gate x_early[getprocessorid()][highbit(gettick() - starttick) - 1]++;
7240Sstevel@tonic-gate #endif
7250Sstevel@tonic-gate }
7260Sstevel@tonic-gate
7270Sstevel@tonic-gate void
send_mondo_set(cpuset_t set)7280Sstevel@tonic-gate send_mondo_set(cpuset_t set)
7290Sstevel@tonic-gate {
7300Sstevel@tonic-gate int i;
7310Sstevel@tonic-gate
7320Sstevel@tonic-gate for (i = 0; i < NCPU; i++)
7330Sstevel@tonic-gate if (CPU_IN_SET(set, i)) {
7340Sstevel@tonic-gate send_one_mondo(i);
7350Sstevel@tonic-gate CPUSET_DEL(set, i);
7360Sstevel@tonic-gate if (CPUSET_ISNULL(set))
7370Sstevel@tonic-gate break;
7380Sstevel@tonic-gate }
7390Sstevel@tonic-gate }
7400Sstevel@tonic-gate
7410Sstevel@tonic-gate void
syncfpu(void)7420Sstevel@tonic-gate syncfpu(void)
7430Sstevel@tonic-gate {
7440Sstevel@tonic-gate }
7450Sstevel@tonic-gate
7460Sstevel@tonic-gate /*
7470Sstevel@tonic-gate * Determine the size of the CPU module's error structure in bytes. This is
7480Sstevel@tonic-gate * called once during boot to initialize the error queues.
7490Sstevel@tonic-gate */
7500Sstevel@tonic-gate int
cpu_aflt_size(void)7510Sstevel@tonic-gate cpu_aflt_size(void)
7520Sstevel@tonic-gate {
7530Sstevel@tonic-gate /*
7540Sstevel@tonic-gate * We need to determine whether this is a sabre, Hummingbird or a
7550Sstevel@tonic-gate * Spitfire/Blackbird impl and set the appropriate state variables for
7560Sstevel@tonic-gate * ecache tag manipulation. We can't do this in cpu_setup() as it is
7570Sstevel@tonic-gate * too early in the boot flow and the cpunodes are not initialized.
7580Sstevel@tonic-gate * This routine will be called once after cpunodes[] is ready, so do
7590Sstevel@tonic-gate * it here.
7600Sstevel@tonic-gate */
7610Sstevel@tonic-gate if (cpunodes[CPU->cpu_id].implementation == SABRE_IMPL) {
7620Sstevel@tonic-gate isus2i = 1;
7630Sstevel@tonic-gate cpu_ec_tag_mask = SB_ECTAG_MASK;
7640Sstevel@tonic-gate cpu_ec_state_mask = SB_ECSTATE_MASK;
7650Sstevel@tonic-gate cpu_ec_par_mask = SB_ECPAR_MASK;
7660Sstevel@tonic-gate cpu_ec_par_shift = SB_ECPAR_SHIFT;
7670Sstevel@tonic-gate cpu_ec_tag_shift = SB_ECTAG_SHIFT;
7680Sstevel@tonic-gate cpu_ec_state_shift = SB_ECSTATE_SHIFT;
7690Sstevel@tonic-gate cpu_ec_state_exl = SB_ECSTATE_EXL;
7700Sstevel@tonic-gate cpu_ec_state_mod = SB_ECSTATE_MOD;
7710Sstevel@tonic-gate
7720Sstevel@tonic-gate /* These states do not exist in sabre - set to 0xFF */
7730Sstevel@tonic-gate cpu_ec_state_shr = 0xFF;
7740Sstevel@tonic-gate cpu_ec_state_own = 0xFF;
7750Sstevel@tonic-gate
7760Sstevel@tonic-gate cpu_ec_state_valid = SB_ECSTATE_VALID;
7770Sstevel@tonic-gate cpu_ec_state_dirty = SB_ECSTATE_DIRTY;
7780Sstevel@tonic-gate cpu_ec_state_parity = SB_ECSTATE_PARITY;
7790Sstevel@tonic-gate cpu_ec_parity = SB_EC_PARITY;
7800Sstevel@tonic-gate } else if (cpunodes[CPU->cpu_id].implementation == HUMMBRD_IMPL) {
7810Sstevel@tonic-gate isus2e = 1;
7820Sstevel@tonic-gate cpu_ec_tag_mask = HB_ECTAG_MASK;
7830Sstevel@tonic-gate cpu_ec_state_mask = HB_ECSTATE_MASK;
7840Sstevel@tonic-gate cpu_ec_par_mask = HB_ECPAR_MASK;
7850Sstevel@tonic-gate cpu_ec_par_shift = HB_ECPAR_SHIFT;
7860Sstevel@tonic-gate cpu_ec_tag_shift = HB_ECTAG_SHIFT;
7870Sstevel@tonic-gate cpu_ec_state_shift = HB_ECSTATE_SHIFT;
7880Sstevel@tonic-gate cpu_ec_state_exl = HB_ECSTATE_EXL;
7890Sstevel@tonic-gate cpu_ec_state_mod = HB_ECSTATE_MOD;
7900Sstevel@tonic-gate
7910Sstevel@tonic-gate /* These states do not exist in hummingbird - set to 0xFF */
7920Sstevel@tonic-gate cpu_ec_state_shr = 0xFF;
7930Sstevel@tonic-gate cpu_ec_state_own = 0xFF;
7940Sstevel@tonic-gate
7950Sstevel@tonic-gate cpu_ec_state_valid = HB_ECSTATE_VALID;
7960Sstevel@tonic-gate cpu_ec_state_dirty = HB_ECSTATE_DIRTY;
7970Sstevel@tonic-gate cpu_ec_state_parity = HB_ECSTATE_PARITY;
7980Sstevel@tonic-gate cpu_ec_parity = HB_EC_PARITY;
7990Sstevel@tonic-gate }
8000Sstevel@tonic-gate
8010Sstevel@tonic-gate return (sizeof (spitf_async_flt));
8020Sstevel@tonic-gate }
8030Sstevel@tonic-gate
8040Sstevel@tonic-gate
8050Sstevel@tonic-gate /*
8060Sstevel@tonic-gate * Correctable ecc error trap handler
8070Sstevel@tonic-gate */
8080Sstevel@tonic-gate /*ARGSUSED*/
8090Sstevel@tonic-gate void
cpu_ce_error(struct regs * rp,ulong_t p_afar,ulong_t p_afsr,uint_t p_afsr_high,uint_t p_afar_high)8100Sstevel@tonic-gate cpu_ce_error(struct regs *rp, ulong_t p_afar, ulong_t p_afsr,
8110Sstevel@tonic-gate uint_t p_afsr_high, uint_t p_afar_high)
8120Sstevel@tonic-gate {
8130Sstevel@tonic-gate ushort_t sdbh, sdbl;
8140Sstevel@tonic-gate ushort_t e_syndh, e_syndl;
8150Sstevel@tonic-gate spitf_async_flt spf_flt;
8160Sstevel@tonic-gate struct async_flt *ecc;
8170Sstevel@tonic-gate int queue = 1;
8180Sstevel@tonic-gate
8190Sstevel@tonic-gate uint64_t t_afar = p_afar;
8200Sstevel@tonic-gate uint64_t t_afsr = p_afsr;
8210Sstevel@tonic-gate
8220Sstevel@tonic-gate /*
8230Sstevel@tonic-gate * Note: the Spitfire data buffer error registers
8240Sstevel@tonic-gate * (upper and lower halves) are or'ed into the upper
8250Sstevel@tonic-gate * word of the afsr by ce_err().
8260Sstevel@tonic-gate */
8270Sstevel@tonic-gate sdbh = (ushort_t)((t_afsr >> 33) & 0x3FF);
8280Sstevel@tonic-gate sdbl = (ushort_t)((t_afsr >> 43) & 0x3FF);
8290Sstevel@tonic-gate
8300Sstevel@tonic-gate e_syndh = (uchar_t)(sdbh & (uint_t)P_DER_E_SYND);
8310Sstevel@tonic-gate e_syndl = (uchar_t)(sdbl & (uint_t)P_DER_E_SYND);
8320Sstevel@tonic-gate
8330Sstevel@tonic-gate t_afsr &= S_AFSR_MASK;
8340Sstevel@tonic-gate t_afar &= SABRE_AFAR_PA; /* must use Sabre AFAR mask */
8350Sstevel@tonic-gate
8360Sstevel@tonic-gate /* Setup the async fault structure */
8370Sstevel@tonic-gate bzero(&spf_flt, sizeof (spitf_async_flt));
8380Sstevel@tonic-gate ecc = (struct async_flt *)&spf_flt;
8390Sstevel@tonic-gate ecc->flt_id = gethrtime_waitfree();
8400Sstevel@tonic-gate ecc->flt_stat = t_afsr;
8410Sstevel@tonic-gate ecc->flt_addr = t_afar;
8420Sstevel@tonic-gate ecc->flt_status = ECC_C_TRAP;
8430Sstevel@tonic-gate ecc->flt_bus_id = getprocessorid();
8440Sstevel@tonic-gate ecc->flt_inst = CPU->cpu_id;
8450Sstevel@tonic-gate ecc->flt_pc = (caddr_t)rp->r_pc;
8460Sstevel@tonic-gate ecc->flt_func = log_ce_err;
8470Sstevel@tonic-gate ecc->flt_in_memory =
8484718Smh27603 (pf_is_memory(ecc->flt_addr >> MMU_PAGESHIFT)) ? 1: 0;
8490Sstevel@tonic-gate spf_flt.flt_sdbh = sdbh;
8500Sstevel@tonic-gate spf_flt.flt_sdbl = sdbl;
8510Sstevel@tonic-gate
8520Sstevel@tonic-gate /*
8530Sstevel@tonic-gate * Check for fatal conditions.
8540Sstevel@tonic-gate */
8550Sstevel@tonic-gate check_misc_err(&spf_flt);
8560Sstevel@tonic-gate
8570Sstevel@tonic-gate /*
8580Sstevel@tonic-gate * Pananoid checks for valid AFSR and UDBs
8590Sstevel@tonic-gate */
8600Sstevel@tonic-gate if ((t_afsr & P_AFSR_CE) == 0) {
8610Sstevel@tonic-gate cpu_aflt_log(CE_PANIC, 1, &spf_flt, CMN_LFLAGS,
8624718Smh27603 "** Panic due to CE bit not set in the AFSR",
8634718Smh27603 " Corrected Memory Error on");
8640Sstevel@tonic-gate }
8650Sstevel@tonic-gate
8660Sstevel@tonic-gate /*
8670Sstevel@tonic-gate * We want to skip logging only if ALL the following
8680Sstevel@tonic-gate * conditions are true:
8690Sstevel@tonic-gate *
8700Sstevel@tonic-gate * 1. There is only one error
8710Sstevel@tonic-gate * 2. That error is a correctable memory error
8720Sstevel@tonic-gate * 3. The error is caused by the memory scrubber (in which case
8730Sstevel@tonic-gate * the error will have occurred under on_trap protection)
8740Sstevel@tonic-gate * 4. The error is on a retired page
8750Sstevel@tonic-gate *
8760Sstevel@tonic-gate * Note: OT_DATA_EC is used places other than the memory scrubber.
8770Sstevel@tonic-gate * However, none of those errors should occur on a retired page.
8780Sstevel@tonic-gate */
8790Sstevel@tonic-gate if ((ecc->flt_stat & (S_AFSR_ALL_ERRS & ~P_AFSR_ME)) == P_AFSR_CE &&
8800Sstevel@tonic-gate curthread->t_ontrap != NULL) {
8810Sstevel@tonic-gate
8820Sstevel@tonic-gate if (curthread->t_ontrap->ot_prot & OT_DATA_EC) {
883917Selowe if (page_retire_check(ecc->flt_addr, NULL) == 0) {
8840Sstevel@tonic-gate queue = 0;
8850Sstevel@tonic-gate }
8860Sstevel@tonic-gate }
8870Sstevel@tonic-gate }
8880Sstevel@tonic-gate
8890Sstevel@tonic-gate if (((sdbh & P_DER_CE) == 0) && ((sdbl & P_DER_CE) == 0)) {
8900Sstevel@tonic-gate cpu_aflt_log(CE_PANIC, 1, &spf_flt, CMN_LFLAGS,
8914718Smh27603 "** Panic due to CE bits not set in the UDBs",
8924718Smh27603 " Corrected Memory Error on");
8930Sstevel@tonic-gate }
8940Sstevel@tonic-gate
8950Sstevel@tonic-gate if ((sdbh >> 8) & 1) {
8960Sstevel@tonic-gate ecc->flt_synd = e_syndh;
8970Sstevel@tonic-gate ce_scrub(ecc);
8980Sstevel@tonic-gate if (queue) {
8990Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_CE, ecc,
9000Sstevel@tonic-gate sizeof (*ecc), ce_queue, ERRORQ_ASYNC);
9010Sstevel@tonic-gate }
9020Sstevel@tonic-gate }
9030Sstevel@tonic-gate
9040Sstevel@tonic-gate if ((sdbl >> 8) & 1) {
9050Sstevel@tonic-gate ecc->flt_addr = t_afar | 0x8; /* Sabres do not have a UDBL */
9060Sstevel@tonic-gate ecc->flt_synd = e_syndl | UDBL_REG;
9070Sstevel@tonic-gate ce_scrub(ecc);
9080Sstevel@tonic-gate if (queue) {
9090Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_CE, ecc,
9100Sstevel@tonic-gate sizeof (*ecc), ce_queue, ERRORQ_ASYNC);
9110Sstevel@tonic-gate }
9120Sstevel@tonic-gate }
9130Sstevel@tonic-gate
9140Sstevel@tonic-gate /*
9150Sstevel@tonic-gate * Re-enable all error trapping (CEEN currently cleared).
9160Sstevel@tonic-gate */
9170Sstevel@tonic-gate clr_datapath();
9180Sstevel@tonic-gate set_asyncflt(P_AFSR_CE);
9190Sstevel@tonic-gate set_error_enable(EER_ENABLE);
9200Sstevel@tonic-gate }
9210Sstevel@tonic-gate
9220Sstevel@tonic-gate /*
9230Sstevel@tonic-gate * Cpu specific CE logging routine
9240Sstevel@tonic-gate */
9250Sstevel@tonic-gate static void
log_ce_err(struct async_flt * aflt,char * unum)9260Sstevel@tonic-gate log_ce_err(struct async_flt *aflt, char *unum)
9270Sstevel@tonic-gate {
9280Sstevel@tonic-gate spitf_async_flt spf_flt;
9290Sstevel@tonic-gate
9300Sstevel@tonic-gate if ((aflt->flt_stat & P_AFSR_CE) && (ce_verbose_memory == 0)) {
9310Sstevel@tonic-gate return;
9320Sstevel@tonic-gate }
9330Sstevel@tonic-gate
9340Sstevel@tonic-gate spf_flt.cmn_asyncflt = *aflt;
9350Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &spf_flt, CE_LFLAGS, unum,
9360Sstevel@tonic-gate " Corrected Memory Error detected by");
9370Sstevel@tonic-gate }
9380Sstevel@tonic-gate
9390Sstevel@tonic-gate /*
9400Sstevel@tonic-gate * Spitfire does not perform any further CE classification refinement
9410Sstevel@tonic-gate */
9420Sstevel@tonic-gate /*ARGSUSED*/
9430Sstevel@tonic-gate int
ce_scrub_xdiag_recirc(struct async_flt * ecc,errorq_t * eqp,errorq_elem_t * eqep,size_t afltoffset)9440Sstevel@tonic-gate ce_scrub_xdiag_recirc(struct async_flt *ecc, errorq_t *eqp, errorq_elem_t *eqep,
9450Sstevel@tonic-gate size_t afltoffset)
9460Sstevel@tonic-gate {
9470Sstevel@tonic-gate return (0);
9480Sstevel@tonic-gate }
9490Sstevel@tonic-gate
9500Sstevel@tonic-gate char *
flt_to_error_type(struct async_flt * aflt)9510Sstevel@tonic-gate flt_to_error_type(struct async_flt *aflt)
9520Sstevel@tonic-gate {
9530Sstevel@tonic-gate if (aflt->flt_status & ECC_INTERMITTENT)
9540Sstevel@tonic-gate return (ERR_TYPE_DESC_INTERMITTENT);
9550Sstevel@tonic-gate if (aflt->flt_status & ECC_PERSISTENT)
9560Sstevel@tonic-gate return (ERR_TYPE_DESC_PERSISTENT);
9570Sstevel@tonic-gate if (aflt->flt_status & ECC_STICKY)
9580Sstevel@tonic-gate return (ERR_TYPE_DESC_STICKY);
9590Sstevel@tonic-gate return (ERR_TYPE_DESC_UNKNOWN);
9600Sstevel@tonic-gate }
9610Sstevel@tonic-gate
9620Sstevel@tonic-gate /*
9630Sstevel@tonic-gate * Called by correctable ecc error logging code to print out
9640Sstevel@tonic-gate * the stick/persistent/intermittent status of the error.
9650Sstevel@tonic-gate */
9660Sstevel@tonic-gate static void
cpu_ce_log_status(spitf_async_flt * spf_flt,char * unum)9670Sstevel@tonic-gate cpu_ce_log_status(spitf_async_flt *spf_flt, char *unum)
9680Sstevel@tonic-gate {
9690Sstevel@tonic-gate ushort_t status;
9700Sstevel@tonic-gate char *status1_str = "Memory";
9710Sstevel@tonic-gate char *status2_str = "Intermittent";
9720Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)spf_flt;
9730Sstevel@tonic-gate
9740Sstevel@tonic-gate status = aflt->flt_status;
9750Sstevel@tonic-gate
9760Sstevel@tonic-gate if (status & ECC_ECACHE)
9770Sstevel@tonic-gate status1_str = "Ecache";
9780Sstevel@tonic-gate
9790Sstevel@tonic-gate if (status & ECC_STICKY)
9800Sstevel@tonic-gate status2_str = "Sticky";
9810Sstevel@tonic-gate else if (status & ECC_PERSISTENT)
9820Sstevel@tonic-gate status2_str = "Persistent";
9830Sstevel@tonic-gate
9840Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, spf_flt, CPU_ERRID_FIRST,
9854718Smh27603 NULL, " Corrected %s Error on %s is %s",
9864718Smh27603 status1_str, unum, status2_str);
9870Sstevel@tonic-gate }
9880Sstevel@tonic-gate
9890Sstevel@tonic-gate /*
9900Sstevel@tonic-gate * check for a valid ce syndrome, then call the
9910Sstevel@tonic-gate * displacement flush scrubbing code, and then check the afsr to see if
9920Sstevel@tonic-gate * the error was persistent or intermittent. Reread the afar/afsr to see
9930Sstevel@tonic-gate * if the error was not scrubbed successfully, and is therefore sticky.
9940Sstevel@tonic-gate */
9950Sstevel@tonic-gate /*ARGSUSED1*/
9960Sstevel@tonic-gate void
cpu_ce_scrub_mem_err(struct async_flt * ecc,boolean_t triedcpulogout)9970Sstevel@tonic-gate cpu_ce_scrub_mem_err(struct async_flt *ecc, boolean_t triedcpulogout)
9980Sstevel@tonic-gate {
9990Sstevel@tonic-gate uint64_t eer, afsr;
10000Sstevel@tonic-gate ushort_t status;
10010Sstevel@tonic-gate
10020Sstevel@tonic-gate ASSERT(getpil() > LOCK_LEVEL);
10030Sstevel@tonic-gate
10040Sstevel@tonic-gate /*
10050Sstevel@tonic-gate * It is possible that the flt_addr is not a valid
10060Sstevel@tonic-gate * physical address. To deal with this, we disable
10070Sstevel@tonic-gate * NCEEN while we scrub that address. If this causes
10080Sstevel@tonic-gate * a TIMEOUT/BERR, we know this is an invalid
10090Sstevel@tonic-gate * memory location.
10100Sstevel@tonic-gate */
10110Sstevel@tonic-gate kpreempt_disable();
10120Sstevel@tonic-gate eer = get_error_enable();
10130Sstevel@tonic-gate if (eer & (EER_CEEN | EER_NCEEN))
10144718Smh27603 set_error_enable(eer & ~(EER_CEEN | EER_NCEEN));
10150Sstevel@tonic-gate
10160Sstevel@tonic-gate /*
10170Sstevel@tonic-gate * To check if the error detected by IO is persistent, sticky or
10180Sstevel@tonic-gate * intermittent.
10190Sstevel@tonic-gate */
10200Sstevel@tonic-gate if (ecc->flt_status & ECC_IOBUS) {
10210Sstevel@tonic-gate ecc->flt_stat = P_AFSR_CE;
10220Sstevel@tonic-gate }
10230Sstevel@tonic-gate
10240Sstevel@tonic-gate scrubphys(P2ALIGN(ecc->flt_addr, 64),
10250Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_size);
10260Sstevel@tonic-gate
10270Sstevel@tonic-gate get_asyncflt(&afsr);
10280Sstevel@tonic-gate if (afsr & (P_AFSR_TO | P_AFSR_BERR)) {
10290Sstevel@tonic-gate /*
10300Sstevel@tonic-gate * Must ensure that we don't get the TIMEOUT/BERR
10310Sstevel@tonic-gate * when we reenable NCEEN, so we clear the AFSR.
10320Sstevel@tonic-gate */
10330Sstevel@tonic-gate set_asyncflt(afsr & (P_AFSR_TO | P_AFSR_BERR));
10340Sstevel@tonic-gate if (eer & (EER_CEEN | EER_NCEEN))
10354718Smh27603 set_error_enable(eer);
10360Sstevel@tonic-gate kpreempt_enable();
10370Sstevel@tonic-gate return;
10380Sstevel@tonic-gate }
10390Sstevel@tonic-gate
10400Sstevel@tonic-gate if (eer & EER_NCEEN)
10414718Smh27603 set_error_enable(eer & ~EER_CEEN);
10420Sstevel@tonic-gate
10430Sstevel@tonic-gate /*
10440Sstevel@tonic-gate * Check and clear any ECC errors from the scrub. If the scrub did
10450Sstevel@tonic-gate * not trip over the error, mark it intermittent. If the scrub did
10460Sstevel@tonic-gate * trip the error again and it did not scrub away, mark it sticky.
10470Sstevel@tonic-gate * Otherwise mark it persistent.
10480Sstevel@tonic-gate */
10490Sstevel@tonic-gate if (check_ecc(ecc) != 0) {
10500Sstevel@tonic-gate cpu_read_paddr(ecc, 0, 1);
10510Sstevel@tonic-gate
10520Sstevel@tonic-gate if (check_ecc(ecc) != 0)
10530Sstevel@tonic-gate status = ECC_STICKY;
10540Sstevel@tonic-gate else
10550Sstevel@tonic-gate status = ECC_PERSISTENT;
10560Sstevel@tonic-gate } else
10570Sstevel@tonic-gate status = ECC_INTERMITTENT;
10580Sstevel@tonic-gate
10590Sstevel@tonic-gate if (eer & (EER_CEEN | EER_NCEEN))
10604718Smh27603 set_error_enable(eer);
10610Sstevel@tonic-gate kpreempt_enable();
10620Sstevel@tonic-gate
10630Sstevel@tonic-gate ecc->flt_status &= ~(ECC_INTERMITTENT | ECC_PERSISTENT | ECC_STICKY);
10640Sstevel@tonic-gate ecc->flt_status |= status;
10650Sstevel@tonic-gate }
10660Sstevel@tonic-gate
10670Sstevel@tonic-gate /*
10680Sstevel@tonic-gate * get the syndrome and unum, and then call the routines
10690Sstevel@tonic-gate * to check the other cpus and iobuses, and then do the error logging.
10700Sstevel@tonic-gate */
10710Sstevel@tonic-gate /*ARGSUSED1*/
10720Sstevel@tonic-gate void
cpu_ce_log_err(struct async_flt * ecc,errorq_elem_t * eqep)10730Sstevel@tonic-gate cpu_ce_log_err(struct async_flt *ecc, errorq_elem_t *eqep)
10740Sstevel@tonic-gate {
10750Sstevel@tonic-gate char unum[UNUM_NAMLEN];
10760Sstevel@tonic-gate int len = 0;
10770Sstevel@tonic-gate int ce_verbose = 0;
1078917Selowe int err;
10790Sstevel@tonic-gate
10800Sstevel@tonic-gate ASSERT(ecc->flt_func != NULL);
10810Sstevel@tonic-gate
10820Sstevel@tonic-gate /* Get the unum string for logging purposes */
10830Sstevel@tonic-gate (void) cpu_get_mem_unum_aflt(AFLT_STAT_VALID, ecc, unum,
10840Sstevel@tonic-gate UNUM_NAMLEN, &len);
10850Sstevel@tonic-gate
10860Sstevel@tonic-gate /* Call specific error logging routine */
10870Sstevel@tonic-gate (void) (*ecc->flt_func)(ecc, unum);
10880Sstevel@tonic-gate
10890Sstevel@tonic-gate /*
10900Sstevel@tonic-gate * Count errors per unum.
10910Sstevel@tonic-gate * Non-memory errors are all counted via a special unum string.
10920Sstevel@tonic-gate */
1093917Selowe if ((err = ce_count_unum(ecc->flt_status, len, unum)) != PR_OK &&
10940Sstevel@tonic-gate automatic_page_removal) {
1095917Selowe (void) page_retire(ecc->flt_addr, err);
10960Sstevel@tonic-gate }
10970Sstevel@tonic-gate
10980Sstevel@tonic-gate if (ecc->flt_panic) {
10990Sstevel@tonic-gate ce_verbose = 1;
11000Sstevel@tonic-gate } else if ((ecc->flt_class == BUS_FAULT) ||
11010Sstevel@tonic-gate (ecc->flt_stat & P_AFSR_CE)) {
11020Sstevel@tonic-gate ce_verbose = (ce_verbose_memory > 0);
11030Sstevel@tonic-gate } else {
11040Sstevel@tonic-gate ce_verbose = 1;
11050Sstevel@tonic-gate }
11060Sstevel@tonic-gate
11070Sstevel@tonic-gate if (ce_verbose) {
11080Sstevel@tonic-gate spitf_async_flt sflt;
11090Sstevel@tonic-gate int synd_code;
11100Sstevel@tonic-gate
11110Sstevel@tonic-gate sflt.cmn_asyncflt = *ecc; /* for cpu_aflt_log() */
11120Sstevel@tonic-gate
11130Sstevel@tonic-gate cpu_ce_log_status(&sflt, unum);
11140Sstevel@tonic-gate
11150Sstevel@tonic-gate synd_code = synd_to_synd_code(AFLT_STAT_VALID,
11164718Smh27603 SYND(ecc->flt_synd));
11170Sstevel@tonic-gate
11180Sstevel@tonic-gate if (SYND_IS_SINGLE_BIT_DATA(synd_code)) {
11190Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt, CPU_ERRID_FIRST,
11200Sstevel@tonic-gate NULL, " ECC Data Bit %2d was in error "
11210Sstevel@tonic-gate "and corrected", synd_code);
11220Sstevel@tonic-gate } else if (SYND_IS_SINGLE_BIT_CHK(synd_code)) {
11230Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt, CPU_ERRID_FIRST,
11240Sstevel@tonic-gate NULL, " ECC Check Bit %2d was in error "
11250Sstevel@tonic-gate "and corrected", synd_code - C0);
11260Sstevel@tonic-gate } else {
11270Sstevel@tonic-gate /*
11280Sstevel@tonic-gate * These are UE errors - we shouldn't be getting CE
11290Sstevel@tonic-gate * traps for these; handle them in case of bad h/w.
11300Sstevel@tonic-gate */
11310Sstevel@tonic-gate switch (synd_code) {
11320Sstevel@tonic-gate case M2:
11330Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt,
11340Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
11350Sstevel@tonic-gate " Two ECC Bits were in error");
11360Sstevel@tonic-gate break;
11370Sstevel@tonic-gate case M3:
11380Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt,
11390Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
11400Sstevel@tonic-gate " Three ECC Bits were in error");
11410Sstevel@tonic-gate break;
11420Sstevel@tonic-gate case M4:
11430Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt,
11440Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
11450Sstevel@tonic-gate " Four ECC Bits were in error");
11460Sstevel@tonic-gate break;
11470Sstevel@tonic-gate case MX:
11480Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt,
11490Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
11500Sstevel@tonic-gate " More than Four ECC bits were "
11510Sstevel@tonic-gate "in error");
11520Sstevel@tonic-gate break;
11530Sstevel@tonic-gate default:
11540Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &sflt,
11550Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
11560Sstevel@tonic-gate " Unknown fault syndrome %d",
11570Sstevel@tonic-gate synd_code);
11580Sstevel@tonic-gate break;
11590Sstevel@tonic-gate }
11600Sstevel@tonic-gate }
11610Sstevel@tonic-gate }
11620Sstevel@tonic-gate
11630Sstevel@tonic-gate /* Display entire cache line, if valid address */
11640Sstevel@tonic-gate if (ce_show_data && ecc->flt_addr != AFLT_INV_ADDR)
11650Sstevel@tonic-gate read_ecc_data(ecc, 1, 1);
11660Sstevel@tonic-gate }
11670Sstevel@tonic-gate
11680Sstevel@tonic-gate /*
11690Sstevel@tonic-gate * We route all errors through a single switch statement.
11700Sstevel@tonic-gate */
11710Sstevel@tonic-gate void
cpu_ue_log_err(struct async_flt * aflt)11720Sstevel@tonic-gate cpu_ue_log_err(struct async_flt *aflt)
11730Sstevel@tonic-gate {
11740Sstevel@tonic-gate
11750Sstevel@tonic-gate switch (aflt->flt_class) {
11760Sstevel@tonic-gate case CPU_FAULT:
11770Sstevel@tonic-gate cpu_async_log_err(aflt);
11780Sstevel@tonic-gate break;
11790Sstevel@tonic-gate
11800Sstevel@tonic-gate case BUS_FAULT:
11810Sstevel@tonic-gate bus_async_log_err(aflt);
11820Sstevel@tonic-gate break;
11830Sstevel@tonic-gate
11840Sstevel@tonic-gate default:
11850Sstevel@tonic-gate cmn_err(CE_WARN, "discarding async error 0x%p with invalid "
11860Sstevel@tonic-gate "fault class (0x%x)", (void *)aflt, aflt->flt_class);
11870Sstevel@tonic-gate break;
11880Sstevel@tonic-gate }
11890Sstevel@tonic-gate }
11900Sstevel@tonic-gate
11910Sstevel@tonic-gate /* Values for action variable in cpu_async_error() */
11920Sstevel@tonic-gate #define ACTION_NONE 0
11930Sstevel@tonic-gate #define ACTION_TRAMPOLINE 1
11940Sstevel@tonic-gate #define ACTION_AST_FLAGS 2
11950Sstevel@tonic-gate
11960Sstevel@tonic-gate /*
11970Sstevel@tonic-gate * Access error trap handler for asynchronous cpu errors. This routine is
11980Sstevel@tonic-gate * called to handle a data or instruction access error. All fatal errors are
11990Sstevel@tonic-gate * completely handled by this routine (by panicking). Non fatal error logging
12000Sstevel@tonic-gate * is queued for later processing either via AST or softint at a lower PIL.
12010Sstevel@tonic-gate * In case of panic, the error log queue will also be processed as part of the
12020Sstevel@tonic-gate * panic flow to ensure all errors are logged. This routine is called with all
12030Sstevel@tonic-gate * errors disabled at PIL15. The AFSR bits are cleared and the UDBL and UDBH
12040Sstevel@tonic-gate * error bits are also cleared. The hardware has also disabled the I and
12050Sstevel@tonic-gate * D-caches for us, so we must re-enable them before returning.
12060Sstevel@tonic-gate *
12070Sstevel@tonic-gate * A summary of the handling of tl=0 UE/LDP/EDP/TO/BERR/WP/CP:
12080Sstevel@tonic-gate *
12090Sstevel@tonic-gate * _______________________________________________________________
12100Sstevel@tonic-gate * | Privileged tl0 | Unprivileged |
12110Sstevel@tonic-gate * | Protected | Unprotected | Protected | Unprotected |
12120Sstevel@tonic-gate * |on_trap|lofault| | | |
12130Sstevel@tonic-gate * -------------|-------|-------+---------------+---------------+-------------|
12140Sstevel@tonic-gate * | | | | | |
12150Sstevel@tonic-gate * UE/LDP/EDP | L,T,p | L,R,p | L,P | n/a | L,R,p |
12160Sstevel@tonic-gate * | | | | | |
12170Sstevel@tonic-gate * TO/BERR | T | S | L,P | n/a | S |
12180Sstevel@tonic-gate * | | | | | |
12190Sstevel@tonic-gate * WP | L,M,p | L,M,p | L,M,p | n/a | L,M,p |
12200Sstevel@tonic-gate * | | | | | |
12210Sstevel@tonic-gate * CP (IIi/IIe) | L,P | L,P | L,P | n/a | L,P |
12220Sstevel@tonic-gate * ____________________________________________________________________________
12230Sstevel@tonic-gate *
12240Sstevel@tonic-gate *
12250Sstevel@tonic-gate * Action codes:
12260Sstevel@tonic-gate *
12270Sstevel@tonic-gate * L - log
12280Sstevel@tonic-gate * M - kick off memscrubber if flt_in_memory
12290Sstevel@tonic-gate * P - panic
12300Sstevel@tonic-gate * p - panic if US-IIi or US-IIe (Sabre); overrides R and M
12310Sstevel@tonic-gate * R - i) if aft_panic is set, panic
12320Sstevel@tonic-gate * ii) otherwise, send hwerr event to contract and SIGKILL to process
12330Sstevel@tonic-gate * S - send SIGBUS to process
12340Sstevel@tonic-gate * T - trampoline
12350Sstevel@tonic-gate *
12360Sstevel@tonic-gate * Special cases:
12370Sstevel@tonic-gate *
12380Sstevel@tonic-gate * 1) if aft_testfatal is set, all faults result in a panic regardless
12390Sstevel@tonic-gate * of type (even WP), protection (even on_trap), or privilege.
12400Sstevel@tonic-gate */
12410Sstevel@tonic-gate /*ARGSUSED*/
12420Sstevel@tonic-gate void
cpu_async_error(struct regs * rp,ulong_t p_afar,ulong_t p_afsr,uint_t p_afsr_high,uint_t p_afar_high)12430Sstevel@tonic-gate cpu_async_error(struct regs *rp, ulong_t p_afar, ulong_t p_afsr,
12440Sstevel@tonic-gate uint_t p_afsr_high, uint_t p_afar_high)
12450Sstevel@tonic-gate {
12460Sstevel@tonic-gate ushort_t sdbh, sdbl, ttype, tl;
12470Sstevel@tonic-gate spitf_async_flt spf_flt;
12480Sstevel@tonic-gate struct async_flt *aflt;
12490Sstevel@tonic-gate char pr_reason[28];
12500Sstevel@tonic-gate uint64_t oafsr;
12510Sstevel@tonic-gate uint64_t acc_afsr = 0; /* accumulated afsr */
12520Sstevel@tonic-gate int action = ACTION_NONE;
12530Sstevel@tonic-gate uint64_t t_afar = p_afar;
12540Sstevel@tonic-gate uint64_t t_afsr = p_afsr;
12550Sstevel@tonic-gate int expected = DDI_FM_ERR_UNEXPECTED;
12560Sstevel@tonic-gate ddi_acc_hdl_t *hp;
12570Sstevel@tonic-gate
12580Sstevel@tonic-gate /*
12590Sstevel@tonic-gate * We need to look at p_flag to determine if the thread detected an
12600Sstevel@tonic-gate * error while dumping core. We can't grab p_lock here, but it's ok
12610Sstevel@tonic-gate * because we just need a consistent snapshot and we know that everyone
12620Sstevel@tonic-gate * else will store a consistent set of bits while holding p_lock. We
12630Sstevel@tonic-gate * don't have to worry about a race because SDOCORE is set once prior
12640Sstevel@tonic-gate * to doing i/o from the process's address space and is never cleared.
12650Sstevel@tonic-gate */
12660Sstevel@tonic-gate uint_t pflag = ttoproc(curthread)->p_flag;
12670Sstevel@tonic-gate
12680Sstevel@tonic-gate pr_reason[0] = '\0';
12690Sstevel@tonic-gate
12700Sstevel@tonic-gate /*
12710Sstevel@tonic-gate * Note: the Spitfire data buffer error registers
12720Sstevel@tonic-gate * (upper and lower halves) are or'ed into the upper
12730Sstevel@tonic-gate * word of the afsr by async_err() if P_AFSR_UE is set.
12740Sstevel@tonic-gate */
12750Sstevel@tonic-gate sdbh = (ushort_t)((t_afsr >> 33) & 0x3FF);
12760Sstevel@tonic-gate sdbl = (ushort_t)((t_afsr >> 43) & 0x3FF);
12770Sstevel@tonic-gate
12780Sstevel@tonic-gate /*
12790Sstevel@tonic-gate * Grab the ttype encoded in <63:53> of the saved
12800Sstevel@tonic-gate * afsr passed from async_err()
12810Sstevel@tonic-gate */
12820Sstevel@tonic-gate ttype = (ushort_t)((t_afsr >> 53) & 0x1FF);
12830Sstevel@tonic-gate tl = (ushort_t)(t_afsr >> 62);
12840Sstevel@tonic-gate
12850Sstevel@tonic-gate t_afsr &= S_AFSR_MASK;
12860Sstevel@tonic-gate t_afar &= SABRE_AFAR_PA; /* must use Sabre AFAR mask */
12870Sstevel@tonic-gate
12880Sstevel@tonic-gate /*
12890Sstevel@tonic-gate * Initialize most of the common and CPU-specific structure. We derive
12900Sstevel@tonic-gate * aflt->flt_priv from %tstate, instead of from the AFSR.PRIV bit. The
12910Sstevel@tonic-gate * initial setting of aflt->flt_panic is based on TL: we must panic if
12920Sstevel@tonic-gate * the error occurred at TL > 0. We also set flt_panic if the test/demo
12930Sstevel@tonic-gate * tuneable aft_testfatal is set (not the default).
12940Sstevel@tonic-gate */
12950Sstevel@tonic-gate bzero(&spf_flt, sizeof (spitf_async_flt));
12960Sstevel@tonic-gate aflt = (struct async_flt *)&spf_flt;
12970Sstevel@tonic-gate aflt->flt_id = gethrtime_waitfree();
12980Sstevel@tonic-gate aflt->flt_stat = t_afsr;
12990Sstevel@tonic-gate aflt->flt_addr = t_afar;
13000Sstevel@tonic-gate aflt->flt_bus_id = getprocessorid();
13010Sstevel@tonic-gate aflt->flt_inst = CPU->cpu_id;
13020Sstevel@tonic-gate aflt->flt_pc = (caddr_t)rp->r_pc;
13030Sstevel@tonic-gate aflt->flt_prot = AFLT_PROT_NONE;
13040Sstevel@tonic-gate aflt->flt_class = CPU_FAULT;
13050Sstevel@tonic-gate aflt->flt_priv = (rp->r_tstate & TSTATE_PRIV) ? 1 : 0;
13060Sstevel@tonic-gate aflt->flt_tl = (uchar_t)tl;
13070Sstevel@tonic-gate aflt->flt_panic = (tl != 0 || aft_testfatal != 0);
13080Sstevel@tonic-gate aflt->flt_core = (pflag & SDOCORE) ? 1 : 0;
13090Sstevel@tonic-gate
13100Sstevel@tonic-gate /*
13110Sstevel@tonic-gate * Set flt_status based on the trap type. If we end up here as the
13120Sstevel@tonic-gate * result of a UE detected by the CE handling code, leave status 0.
13130Sstevel@tonic-gate */
13140Sstevel@tonic-gate switch (ttype) {
13150Sstevel@tonic-gate case T_DATA_ERROR:
13160Sstevel@tonic-gate aflt->flt_status = ECC_D_TRAP;
13170Sstevel@tonic-gate break;
13180Sstevel@tonic-gate case T_INSTR_ERROR:
13190Sstevel@tonic-gate aflt->flt_status = ECC_I_TRAP;
13200Sstevel@tonic-gate break;
13210Sstevel@tonic-gate }
13220Sstevel@tonic-gate
13230Sstevel@tonic-gate spf_flt.flt_sdbh = sdbh;
13240Sstevel@tonic-gate spf_flt.flt_sdbl = sdbl;
13250Sstevel@tonic-gate
13260Sstevel@tonic-gate /*
13270Sstevel@tonic-gate * Check for fatal async errors.
13280Sstevel@tonic-gate */
13290Sstevel@tonic-gate check_misc_err(&spf_flt);
13300Sstevel@tonic-gate
13310Sstevel@tonic-gate /*
13320Sstevel@tonic-gate * If the trap occurred in privileged mode at TL=0, we need to check to
13330Sstevel@tonic-gate * see if we were executing in the kernel under on_trap() or t_lofault
13340Sstevel@tonic-gate * protection. If so, modify the saved registers so that we return
13350Sstevel@tonic-gate * from the trap to the appropriate trampoline routine.
13360Sstevel@tonic-gate */
13370Sstevel@tonic-gate if (aflt->flt_priv && tl == 0) {
13380Sstevel@tonic-gate if (curthread->t_ontrap != NULL) {
13390Sstevel@tonic-gate on_trap_data_t *otp = curthread->t_ontrap;
13400Sstevel@tonic-gate
13410Sstevel@tonic-gate if (otp->ot_prot & OT_DATA_EC) {
13420Sstevel@tonic-gate aflt->flt_prot = AFLT_PROT_EC;
13430Sstevel@tonic-gate otp->ot_trap |= OT_DATA_EC;
13440Sstevel@tonic-gate rp->r_pc = otp->ot_trampoline;
13450Sstevel@tonic-gate rp->r_npc = rp->r_pc + 4;
13460Sstevel@tonic-gate action = ACTION_TRAMPOLINE;
13470Sstevel@tonic-gate }
13480Sstevel@tonic-gate
13490Sstevel@tonic-gate if ((t_afsr & (P_AFSR_TO | P_AFSR_BERR)) &&
13500Sstevel@tonic-gate (otp->ot_prot & OT_DATA_ACCESS)) {
13510Sstevel@tonic-gate aflt->flt_prot = AFLT_PROT_ACCESS;
13520Sstevel@tonic-gate otp->ot_trap |= OT_DATA_ACCESS;
13530Sstevel@tonic-gate rp->r_pc = otp->ot_trampoline;
13540Sstevel@tonic-gate rp->r_npc = rp->r_pc + 4;
13550Sstevel@tonic-gate action = ACTION_TRAMPOLINE;
13560Sstevel@tonic-gate /*
13570Sstevel@tonic-gate * for peeks and caut_gets errors are expected
13580Sstevel@tonic-gate */
13590Sstevel@tonic-gate hp = (ddi_acc_hdl_t *)otp->ot_handle;
13600Sstevel@tonic-gate if (!hp)
13610Sstevel@tonic-gate expected = DDI_FM_ERR_PEEK;
13620Sstevel@tonic-gate else if (hp->ah_acc.devacc_attr_access ==
13630Sstevel@tonic-gate DDI_CAUTIOUS_ACC)
13640Sstevel@tonic-gate expected = DDI_FM_ERR_EXPECTED;
13650Sstevel@tonic-gate }
13660Sstevel@tonic-gate
13670Sstevel@tonic-gate } else if (curthread->t_lofault) {
13680Sstevel@tonic-gate aflt->flt_prot = AFLT_PROT_COPY;
13690Sstevel@tonic-gate rp->r_g1 = EFAULT;
13700Sstevel@tonic-gate rp->r_pc = curthread->t_lofault;
13710Sstevel@tonic-gate rp->r_npc = rp->r_pc + 4;
13720Sstevel@tonic-gate action = ACTION_TRAMPOLINE;
13730Sstevel@tonic-gate }
13740Sstevel@tonic-gate }
13750Sstevel@tonic-gate
13760Sstevel@tonic-gate /*
13770Sstevel@tonic-gate * Determine if this error needs to be treated as fatal. Note that
13780Sstevel@tonic-gate * multiple errors detected upon entry to this trap handler does not
13790Sstevel@tonic-gate * necessarily warrant a panic. We only want to panic if the trap
13800Sstevel@tonic-gate * happened in privileged mode and not under t_ontrap or t_lofault
13810Sstevel@tonic-gate * protection. The exception is WP: if we *only* get WP, it is not
13820Sstevel@tonic-gate * fatal even if the trap occurred in privileged mode, except on Sabre.
13830Sstevel@tonic-gate *
13840Sstevel@tonic-gate * aft_panic, if set, effectively makes us treat usermode
13850Sstevel@tonic-gate * UE/EDP/LDP faults as if they were privileged - so we we will
13860Sstevel@tonic-gate * panic instead of sending a contract event. A lofault-protected
13870Sstevel@tonic-gate * fault will normally follow the contract event; if aft_panic is
13880Sstevel@tonic-gate * set this will be changed to a panic.
13890Sstevel@tonic-gate *
13900Sstevel@tonic-gate * For usermode BERR/BTO errors, eg from processes performing device
13910Sstevel@tonic-gate * control through mapped device memory, we need only deliver
13920Sstevel@tonic-gate * a SIGBUS to the offending process.
13930Sstevel@tonic-gate *
13940Sstevel@tonic-gate * Some additional flt_panic reasons (eg, WP on Sabre) will be
13950Sstevel@tonic-gate * checked later; for now we implement the common reasons.
13960Sstevel@tonic-gate */
13970Sstevel@tonic-gate if (aflt->flt_prot == AFLT_PROT_NONE) {
13980Sstevel@tonic-gate /*
13990Sstevel@tonic-gate * Beware - multiple bits may be set in AFSR
14000Sstevel@tonic-gate */
14010Sstevel@tonic-gate if (t_afsr & (P_AFSR_UE | P_AFSR_LDP | P_AFSR_EDP)) {
14020Sstevel@tonic-gate if (aflt->flt_priv || aft_panic)
14030Sstevel@tonic-gate aflt->flt_panic = 1;
14040Sstevel@tonic-gate }
14050Sstevel@tonic-gate
14060Sstevel@tonic-gate if (t_afsr & (P_AFSR_TO | P_AFSR_BERR)) {
14070Sstevel@tonic-gate if (aflt->flt_priv)
14080Sstevel@tonic-gate aflt->flt_panic = 1;
14090Sstevel@tonic-gate }
14100Sstevel@tonic-gate } else if (aflt->flt_prot == AFLT_PROT_COPY && aft_panic) {
14110Sstevel@tonic-gate aflt->flt_panic = 1;
14120Sstevel@tonic-gate }
14130Sstevel@tonic-gate
14140Sstevel@tonic-gate /*
14150Sstevel@tonic-gate * UE/BERR/TO: Call our bus nexus friends to check for
14160Sstevel@tonic-gate * IO errors that may have resulted in this trap.
14170Sstevel@tonic-gate */
14180Sstevel@tonic-gate if (t_afsr & (P_AFSR_TO | P_AFSR_BERR | P_AFSR_UE)) {
14190Sstevel@tonic-gate cpu_run_bus_error_handlers(aflt, expected);
14200Sstevel@tonic-gate }
14210Sstevel@tonic-gate
14220Sstevel@tonic-gate /*
14230Sstevel@tonic-gate * Handle UE: If the UE is in memory, we need to flush the bad line from
14240Sstevel@tonic-gate * the E-cache. We also need to query the bus nexus for fatal errors.
14250Sstevel@tonic-gate * For sabre, we will panic on UEs. Attempts to do diagnostic read on
14260Sstevel@tonic-gate * caches may introduce more parity errors (especially when the module
14270Sstevel@tonic-gate * is bad) and in sabre there is no guarantee that such errors
14280Sstevel@tonic-gate * (if introduced) are written back as poisoned data.
14290Sstevel@tonic-gate */
14300Sstevel@tonic-gate if (t_afsr & P_AFSR_UE) {
14310Sstevel@tonic-gate int i;
14320Sstevel@tonic-gate
14330Sstevel@tonic-gate (void) strcat(pr_reason, "UE ");
14340Sstevel@tonic-gate
14350Sstevel@tonic-gate spf_flt.flt_type = CPU_UE_ERR;
14360Sstevel@tonic-gate aflt->flt_in_memory = (pf_is_memory(aflt->flt_addr >>
14374718Smh27603 MMU_PAGESHIFT)) ? 1: 0;
14380Sstevel@tonic-gate
14390Sstevel@tonic-gate /*
14400Sstevel@tonic-gate * With UE, we have the PA of the fault.
14410Sstevel@tonic-gate * Let do a diagnostic read to get the ecache
14420Sstevel@tonic-gate * data and tag info of the bad line for logging.
14430Sstevel@tonic-gate */
14440Sstevel@tonic-gate if (aflt->flt_in_memory) {
14450Sstevel@tonic-gate uint32_t ec_set_size;
14460Sstevel@tonic-gate uchar_t state;
14470Sstevel@tonic-gate uint32_t ecache_idx;
14480Sstevel@tonic-gate uint64_t faultpa = P2ALIGN(aflt->flt_addr, 64);
14490Sstevel@tonic-gate
14500Sstevel@tonic-gate /* touch the line to put it in ecache */
14510Sstevel@tonic-gate acc_afsr |= read_and_clear_afsr();
14520Sstevel@tonic-gate (void) lddphys(faultpa);
14530Sstevel@tonic-gate acc_afsr |= (read_and_clear_afsr() &
14544718Smh27603 ~(P_AFSR_EDP | P_AFSR_UE));
14550Sstevel@tonic-gate
14560Sstevel@tonic-gate ec_set_size = cpunodes[CPU->cpu_id].ecache_size /
14570Sstevel@tonic-gate ecache_associativity;
14580Sstevel@tonic-gate
14590Sstevel@tonic-gate for (i = 0; i < ecache_associativity; i++) {
14600Sstevel@tonic-gate ecache_idx = i * ec_set_size +
14610Sstevel@tonic-gate (aflt->flt_addr % ec_set_size);
14620Sstevel@tonic-gate get_ecache_dtag(P2ALIGN(ecache_idx, 64),
14634718Smh27603 (uint64_t *)&spf_flt.flt_ec_data[0],
14644718Smh27603 &spf_flt.flt_ec_tag, &oafsr, &acc_afsr);
14650Sstevel@tonic-gate acc_afsr |= oafsr;
14660Sstevel@tonic-gate
14670Sstevel@tonic-gate state = (uchar_t)((spf_flt.flt_ec_tag &
14680Sstevel@tonic-gate cpu_ec_state_mask) >> cpu_ec_state_shift);
14690Sstevel@tonic-gate
14700Sstevel@tonic-gate if ((state & cpu_ec_state_valid) &&
14710Sstevel@tonic-gate ((spf_flt.flt_ec_tag & cpu_ec_tag_mask) ==
14720Sstevel@tonic-gate ((uint64_t)aflt->flt_addr >>
14730Sstevel@tonic-gate cpu_ec_tag_shift)))
14740Sstevel@tonic-gate break;
14750Sstevel@tonic-gate }
14760Sstevel@tonic-gate
14770Sstevel@tonic-gate /*
14780Sstevel@tonic-gate * Check to see if the ecache tag is valid for the
14790Sstevel@tonic-gate * fault PA. In the very unlikely event where the
14800Sstevel@tonic-gate * line could be victimized, no ecache info will be
14810Sstevel@tonic-gate * available. If this is the case, capture the line
14820Sstevel@tonic-gate * from memory instead.
14830Sstevel@tonic-gate */
14840Sstevel@tonic-gate if ((state & cpu_ec_state_valid) == 0 ||
14850Sstevel@tonic-gate (spf_flt.flt_ec_tag & cpu_ec_tag_mask) !=
14860Sstevel@tonic-gate ((uint64_t)aflt->flt_addr >> cpu_ec_tag_shift)) {
14870Sstevel@tonic-gate for (i = 0; i < 8; i++, faultpa += 8) {
14884718Smh27603 ec_data_t *ecdptr;
14890Sstevel@tonic-gate
14900Sstevel@tonic-gate ecdptr = &spf_flt.flt_ec_data[i];
14910Sstevel@tonic-gate acc_afsr |= read_and_clear_afsr();
14920Sstevel@tonic-gate ecdptr->ec_d8 = lddphys(faultpa);
14930Sstevel@tonic-gate acc_afsr |= (read_and_clear_afsr() &
14944718Smh27603 ~(P_AFSR_EDP | P_AFSR_UE));
14950Sstevel@tonic-gate ecdptr->ec_afsr = 0;
14960Sstevel@tonic-gate /* null afsr value */
14970Sstevel@tonic-gate }
14980Sstevel@tonic-gate
14990Sstevel@tonic-gate /*
15000Sstevel@tonic-gate * Mark tag invalid to indicate mem dump
15010Sstevel@tonic-gate * when we print out the info.
15020Sstevel@tonic-gate */
15030Sstevel@tonic-gate spf_flt.flt_ec_tag = AFLT_INV_ADDR;
15040Sstevel@tonic-gate }
15050Sstevel@tonic-gate spf_flt.flt_ec_lcnt = 1;
15060Sstevel@tonic-gate
15070Sstevel@tonic-gate /*
15080Sstevel@tonic-gate * Flush out the bad line
15090Sstevel@tonic-gate */
15100Sstevel@tonic-gate flushecacheline(P2ALIGN(aflt->flt_addr, 64),
15114718Smh27603 cpunodes[CPU->cpu_id].ecache_size);
15120Sstevel@tonic-gate
15130Sstevel@tonic-gate acc_afsr |= clear_errors(NULL, NULL);
15140Sstevel@tonic-gate }
15150Sstevel@tonic-gate
15160Sstevel@tonic-gate /*
15170Sstevel@tonic-gate * Ask our bus nexus friends if they have any fatal errors. If
15180Sstevel@tonic-gate * so, they will log appropriate error messages and panic as a
15190Sstevel@tonic-gate * result. We then queue an event for each UDB that reports a
15200Sstevel@tonic-gate * UE. Each UE reported in a UDB will have its own log message.
15210Sstevel@tonic-gate *
15220Sstevel@tonic-gate * Note from kbn: In the case where there are multiple UEs
15230Sstevel@tonic-gate * (ME bit is set) - the AFAR address is only accurate to
15240Sstevel@tonic-gate * the 16-byte granularity. One cannot tell whether the AFAR
15250Sstevel@tonic-gate * belongs to the UDBH or UDBL syndromes. In this case, we
15260Sstevel@tonic-gate * always report the AFAR address to be 16-byte aligned.
15270Sstevel@tonic-gate *
15280Sstevel@tonic-gate * If we're on a Sabre, there is no SDBL, but it will always
15290Sstevel@tonic-gate * read as zero, so the sdbl test below will safely fail.
15300Sstevel@tonic-gate */
15310Sstevel@tonic-gate if (bus_func_invoke(BF_TYPE_UE) == BF_FATAL || isus2i || isus2e)
15320Sstevel@tonic-gate aflt->flt_panic = 1;
15330Sstevel@tonic-gate
15340Sstevel@tonic-gate if (sdbh & P_DER_UE) {
15350Sstevel@tonic-gate aflt->flt_synd = sdbh & P_DER_E_SYND;
15360Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_UE,
15370Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
15380Sstevel@tonic-gate aflt->flt_panic);
15390Sstevel@tonic-gate }
15400Sstevel@tonic-gate if (sdbl & P_DER_UE) {
15410Sstevel@tonic-gate aflt->flt_synd = sdbl & P_DER_E_SYND;
15420Sstevel@tonic-gate aflt->flt_synd |= UDBL_REG; /* indicates UDBL */
15430Sstevel@tonic-gate if (!(aflt->flt_stat & P_AFSR_ME))
15440Sstevel@tonic-gate aflt->flt_addr |= 0x8;
15450Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_UE,
15460Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
15470Sstevel@tonic-gate aflt->flt_panic);
15480Sstevel@tonic-gate }
15490Sstevel@tonic-gate
15500Sstevel@tonic-gate /*
15510Sstevel@tonic-gate * We got a UE and are panicking, save the fault PA in a known
15520Sstevel@tonic-gate * location so that the platform specific panic code can check
15530Sstevel@tonic-gate * for copyback errors.
15540Sstevel@tonic-gate */
15550Sstevel@tonic-gate if (aflt->flt_panic && aflt->flt_in_memory) {
15560Sstevel@tonic-gate panic_aflt = *aflt;
15570Sstevel@tonic-gate }
15580Sstevel@tonic-gate }
15590Sstevel@tonic-gate
15600Sstevel@tonic-gate /*
15610Sstevel@tonic-gate * Handle EDP and LDP: Locate the line with bad parity and enqueue an
15620Sstevel@tonic-gate * async error for logging. For Sabre, we panic on EDP or LDP.
15630Sstevel@tonic-gate */
15640Sstevel@tonic-gate if (t_afsr & (P_AFSR_EDP | P_AFSR_LDP)) {
15650Sstevel@tonic-gate spf_flt.flt_type = CPU_EDP_LDP_ERR;
15660Sstevel@tonic-gate
15670Sstevel@tonic-gate if (t_afsr & P_AFSR_EDP)
15680Sstevel@tonic-gate (void) strcat(pr_reason, "EDP ");
15690Sstevel@tonic-gate
15700Sstevel@tonic-gate if (t_afsr & P_AFSR_LDP)
15710Sstevel@tonic-gate (void) strcat(pr_reason, "LDP ");
15720Sstevel@tonic-gate
15730Sstevel@tonic-gate /*
15740Sstevel@tonic-gate * Here we have no PA to work with.
15750Sstevel@tonic-gate * Scan each line in the ecache to look for
15760Sstevel@tonic-gate * the one with bad parity.
15770Sstevel@tonic-gate */
15780Sstevel@tonic-gate aflt->flt_addr = AFLT_INV_ADDR;
15790Sstevel@tonic-gate scan_ecache(&aflt->flt_addr, &spf_flt.flt_ec_data[0],
15804718Smh27603 &spf_flt.flt_ec_tag, &spf_flt.flt_ec_lcnt, &oafsr);
15810Sstevel@tonic-gate acc_afsr |= (oafsr & ~P_AFSR_WP);
15820Sstevel@tonic-gate
15830Sstevel@tonic-gate /*
15840Sstevel@tonic-gate * If we found a bad PA, update the state to indicate if it is
15850Sstevel@tonic-gate * memory or I/O space. This code will be important if we ever
15860Sstevel@tonic-gate * support cacheable frame buffers.
15870Sstevel@tonic-gate */
15880Sstevel@tonic-gate if (aflt->flt_addr != AFLT_INV_ADDR) {
15890Sstevel@tonic-gate aflt->flt_in_memory = (pf_is_memory(aflt->flt_addr >>
15904718Smh27603 MMU_PAGESHIFT)) ? 1 : 0;
15910Sstevel@tonic-gate }
15920Sstevel@tonic-gate
15930Sstevel@tonic-gate if (isus2i || isus2e)
15940Sstevel@tonic-gate aflt->flt_panic = 1;
15950Sstevel@tonic-gate
15960Sstevel@tonic-gate cpu_errorq_dispatch((t_afsr & P_AFSR_EDP) ?
15970Sstevel@tonic-gate FM_EREPORT_CPU_USII_EDP : FM_EREPORT_CPU_USII_LDP,
15980Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
15990Sstevel@tonic-gate aflt->flt_panic);
16000Sstevel@tonic-gate }
16010Sstevel@tonic-gate
16020Sstevel@tonic-gate /*
16030Sstevel@tonic-gate * Timeout and bus error handling. There are two cases to consider:
16040Sstevel@tonic-gate *
16050Sstevel@tonic-gate * (1) If we are in the kernel protected by ddi_peek or ddi_poke,we
16060Sstevel@tonic-gate * have already modified the saved registers so that we will return
16070Sstevel@tonic-gate * from the trap to the appropriate trampoline routine; otherwise panic.
16080Sstevel@tonic-gate *
16090Sstevel@tonic-gate * (2) In user mode, we can simply use our AST mechanism to deliver
16100Sstevel@tonic-gate * a SIGBUS. We do not log the occurence - processes performing
16110Sstevel@tonic-gate * device control would generate lots of uninteresting messages.
16120Sstevel@tonic-gate */
16130Sstevel@tonic-gate if (t_afsr & (P_AFSR_TO | P_AFSR_BERR)) {
16140Sstevel@tonic-gate if (t_afsr & P_AFSR_TO)
16150Sstevel@tonic-gate (void) strcat(pr_reason, "BTO ");
16160Sstevel@tonic-gate
16170Sstevel@tonic-gate if (t_afsr & P_AFSR_BERR)
16180Sstevel@tonic-gate (void) strcat(pr_reason, "BERR ");
16190Sstevel@tonic-gate
16200Sstevel@tonic-gate spf_flt.flt_type = CPU_BTO_BERR_ERR;
16210Sstevel@tonic-gate if (aflt->flt_priv && aflt->flt_prot == AFLT_PROT_NONE) {
16220Sstevel@tonic-gate cpu_errorq_dispatch((t_afsr & P_AFSR_TO) ?
16230Sstevel@tonic-gate FM_EREPORT_CPU_USII_TO : FM_EREPORT_CPU_USII_BERR,
16240Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
16250Sstevel@tonic-gate aflt->flt_panic);
16260Sstevel@tonic-gate }
16270Sstevel@tonic-gate }
16280Sstevel@tonic-gate
16290Sstevel@tonic-gate /*
16300Sstevel@tonic-gate * Handle WP: WP happens when the ecache is victimized and a parity
16310Sstevel@tonic-gate * error was detected on a writeback. The data in question will be
16320Sstevel@tonic-gate * poisoned as a UE will be written back. The PA is not logged and
16330Sstevel@tonic-gate * it is possible that it doesn't belong to the trapped thread. The
16340Sstevel@tonic-gate * WP trap is not fatal, but it could be fatal to someone that
16350Sstevel@tonic-gate * subsequently accesses the toxic page. We set read_all_memscrub
16360Sstevel@tonic-gate * to force the memscrubber to read all of memory when it awakens.
16370Sstevel@tonic-gate * For Sabre/Hummingbird, WP is fatal because the HW doesn't write a
16380Sstevel@tonic-gate * UE back to poison the data.
16390Sstevel@tonic-gate */
16400Sstevel@tonic-gate if (t_afsr & P_AFSR_WP) {
16410Sstevel@tonic-gate (void) strcat(pr_reason, "WP ");
16420Sstevel@tonic-gate if (isus2i || isus2e) {
16430Sstevel@tonic-gate aflt->flt_panic = 1;
16440Sstevel@tonic-gate } else {
16450Sstevel@tonic-gate read_all_memscrub = 1;
16460Sstevel@tonic-gate }
16470Sstevel@tonic-gate spf_flt.flt_type = CPU_WP_ERR;
16480Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_WP,
16490Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
16500Sstevel@tonic-gate aflt->flt_panic);
16510Sstevel@tonic-gate }
16520Sstevel@tonic-gate
16530Sstevel@tonic-gate /*
16540Sstevel@tonic-gate * Handle trapping CP error: In Sabre/Hummingbird, parity error in
16550Sstevel@tonic-gate * the ecache on a copyout due to a PCI DMA read is signaled as a CP.
16560Sstevel@tonic-gate * This is fatal.
16570Sstevel@tonic-gate */
16580Sstevel@tonic-gate
16590Sstevel@tonic-gate if (t_afsr & P_AFSR_CP) {
16600Sstevel@tonic-gate if (isus2i || isus2e) {
16610Sstevel@tonic-gate (void) strcat(pr_reason, "CP ");
16620Sstevel@tonic-gate aflt->flt_panic = 1;
16630Sstevel@tonic-gate spf_flt.flt_type = CPU_TRAPPING_CP_ERR;
16640Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_CP,
16650Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
16660Sstevel@tonic-gate aflt->flt_panic);
16670Sstevel@tonic-gate } else {
16680Sstevel@tonic-gate /*
16690Sstevel@tonic-gate * Orphan CP: Happens due to signal integrity problem
16700Sstevel@tonic-gate * on a CPU, where a CP is reported, without reporting
16710Sstevel@tonic-gate * its associated UE. This is handled by locating the
16720Sstevel@tonic-gate * bad parity line and would kick off the memscrubber
16730Sstevel@tonic-gate * to find the UE if in memory or in another's cache.
16740Sstevel@tonic-gate */
16750Sstevel@tonic-gate spf_flt.flt_type = CPU_ORPHAN_CP_ERR;
16760Sstevel@tonic-gate (void) strcat(pr_reason, "ORPHAN_CP ");
16770Sstevel@tonic-gate
16780Sstevel@tonic-gate /*
16790Sstevel@tonic-gate * Here we have no PA to work with.
16800Sstevel@tonic-gate * Scan each line in the ecache to look for
16810Sstevel@tonic-gate * the one with bad parity.
16820Sstevel@tonic-gate */
16830Sstevel@tonic-gate aflt->flt_addr = AFLT_INV_ADDR;
16840Sstevel@tonic-gate scan_ecache(&aflt->flt_addr, &spf_flt.flt_ec_data[0],
16854718Smh27603 &spf_flt.flt_ec_tag, &spf_flt.flt_ec_lcnt,
16864718Smh27603 &oafsr);
16870Sstevel@tonic-gate acc_afsr |= oafsr;
16880Sstevel@tonic-gate
16890Sstevel@tonic-gate /*
16900Sstevel@tonic-gate * If we found a bad PA, update the state to indicate
16910Sstevel@tonic-gate * if it is memory or I/O space.
16920Sstevel@tonic-gate */
16930Sstevel@tonic-gate if (aflt->flt_addr != AFLT_INV_ADDR) {
16940Sstevel@tonic-gate aflt->flt_in_memory =
16954718Smh27603 (pf_is_memory(aflt->flt_addr >>
16964718Smh27603 MMU_PAGESHIFT)) ? 1 : 0;
16970Sstevel@tonic-gate }
16980Sstevel@tonic-gate read_all_memscrub = 1;
16990Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_CP,
17000Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
17010Sstevel@tonic-gate aflt->flt_panic);
17020Sstevel@tonic-gate
17030Sstevel@tonic-gate }
17040Sstevel@tonic-gate }
17050Sstevel@tonic-gate
17060Sstevel@tonic-gate /*
17070Sstevel@tonic-gate * If we queued an error other than WP or CP and we are going to return
17080Sstevel@tonic-gate * from the trap and the error was in user mode or inside of a
17090Sstevel@tonic-gate * copy routine, set AST flag so the queue will be drained before
17100Sstevel@tonic-gate * returning to user mode.
17110Sstevel@tonic-gate *
17120Sstevel@tonic-gate * For UE/LDP/EDP, the AST processing will SIGKILL the process
17130Sstevel@tonic-gate * and send an event to its process contract.
17140Sstevel@tonic-gate *
17150Sstevel@tonic-gate * For BERR/BTO, the AST processing will SIGBUS the process. There
17160Sstevel@tonic-gate * will have been no error queued in this case.
17170Sstevel@tonic-gate */
17180Sstevel@tonic-gate if ((t_afsr &
17190Sstevel@tonic-gate (P_AFSR_UE | P_AFSR_LDP | P_AFSR_EDP | P_AFSR_BERR | P_AFSR_TO)) &&
17200Sstevel@tonic-gate (!aflt->flt_priv || aflt->flt_prot == AFLT_PROT_COPY)) {
17210Sstevel@tonic-gate int pcb_flag = 0;
17220Sstevel@tonic-gate
17230Sstevel@tonic-gate if (t_afsr & (P_AFSR_UE | P_AFSR_LDP | P_AFSR_EDP))
17240Sstevel@tonic-gate pcb_flag |= ASYNC_HWERR;
17250Sstevel@tonic-gate
17260Sstevel@tonic-gate if (t_afsr & P_AFSR_BERR)
17270Sstevel@tonic-gate pcb_flag |= ASYNC_BERR;
17280Sstevel@tonic-gate
17290Sstevel@tonic-gate if (t_afsr & P_AFSR_TO)
17300Sstevel@tonic-gate pcb_flag |= ASYNC_BTO;
17310Sstevel@tonic-gate
17320Sstevel@tonic-gate ttolwp(curthread)->lwp_pcb.pcb_flags |= pcb_flag;
17330Sstevel@tonic-gate aston(curthread);
17340Sstevel@tonic-gate action = ACTION_AST_FLAGS;
17350Sstevel@tonic-gate }
17360Sstevel@tonic-gate
17370Sstevel@tonic-gate /*
17380Sstevel@tonic-gate * In response to a deferred error, we must do one of three things:
17390Sstevel@tonic-gate * (1) set the AST flags, (2) trampoline, or (3) panic. action is
17400Sstevel@tonic-gate * set in cases (1) and (2) - check that either action is set or
17410Sstevel@tonic-gate * (3) is true.
17420Sstevel@tonic-gate *
17430Sstevel@tonic-gate * On II, the WP writes poisoned data back to memory, which will
17440Sstevel@tonic-gate * cause a UE and a panic or reboot when read. In this case, we
17450Sstevel@tonic-gate * don't need to panic at this time. On IIi and IIe,
17460Sstevel@tonic-gate * aflt->flt_panic is already set above.
17470Sstevel@tonic-gate */
17480Sstevel@tonic-gate ASSERT((aflt->flt_panic != 0) || (action != ACTION_NONE) ||
17490Sstevel@tonic-gate (t_afsr & P_AFSR_WP));
17500Sstevel@tonic-gate
17510Sstevel@tonic-gate /*
17520Sstevel@tonic-gate * Make a final sanity check to make sure we did not get any more async
17530Sstevel@tonic-gate * errors and accumulate the afsr.
17540Sstevel@tonic-gate */
17550Sstevel@tonic-gate flush_ecache(ecache_flushaddr, cpunodes[CPU->cpu_id].ecache_size * 2,
17560Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_linesize);
17570Sstevel@tonic-gate (void) clear_errors(&spf_flt, NULL);
17580Sstevel@tonic-gate
17590Sstevel@tonic-gate /*
17600Sstevel@tonic-gate * Take care of a special case: If there is a UE in the ecache flush
17610Sstevel@tonic-gate * area, we'll see it in flush_ecache(). This will trigger the
17620Sstevel@tonic-gate * CPU_ADDITIONAL_ERRORS case below.
17630Sstevel@tonic-gate *
17640Sstevel@tonic-gate * This could occur if the original error was a UE in the flush area,
17650Sstevel@tonic-gate * or if the original error was an E$ error that was flushed out of
17660Sstevel@tonic-gate * the E$ in scan_ecache().
17670Sstevel@tonic-gate *
17680Sstevel@tonic-gate * If it's at the same address that we're already logging, then it's
17690Sstevel@tonic-gate * probably one of these cases. Clear the bit so we don't trip over
17700Sstevel@tonic-gate * it on the additional errors case, which could cause an unnecessary
17710Sstevel@tonic-gate * panic.
17720Sstevel@tonic-gate */
17730Sstevel@tonic-gate if ((aflt->flt_stat & P_AFSR_UE) && aflt->flt_addr == t_afar)
17740Sstevel@tonic-gate acc_afsr |= aflt->flt_stat & ~P_AFSR_UE;
17750Sstevel@tonic-gate else
17760Sstevel@tonic-gate acc_afsr |= aflt->flt_stat;
17770Sstevel@tonic-gate
17780Sstevel@tonic-gate /*
17790Sstevel@tonic-gate * Check the acumulated afsr for the important bits.
17800Sstevel@tonic-gate * Make sure the spf_flt.flt_type value is set, and
17810Sstevel@tonic-gate * enque an error.
17820Sstevel@tonic-gate */
17830Sstevel@tonic-gate if (acc_afsr &
17840Sstevel@tonic-gate (P_AFSR_LEVEL1 | P_AFSR_IVUE | P_AFSR_ETP | P_AFSR_ISAP)) {
17850Sstevel@tonic-gate if (acc_afsr & (P_AFSR_UE | P_AFSR_EDP | P_AFSR_LDP |
17860Sstevel@tonic-gate P_AFSR_BERR | P_AFSR_TO | P_AFSR_IVUE | P_AFSR_ETP |
17870Sstevel@tonic-gate P_AFSR_ISAP))
17880Sstevel@tonic-gate aflt->flt_panic = 1;
17890Sstevel@tonic-gate
17900Sstevel@tonic-gate spf_flt.flt_type = CPU_ADDITIONAL_ERR;
17910Sstevel@tonic-gate aflt->flt_stat = acc_afsr;
17920Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_UNKNOWN,
17930Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue,
17940Sstevel@tonic-gate aflt->flt_panic);
17950Sstevel@tonic-gate }
17960Sstevel@tonic-gate
17970Sstevel@tonic-gate /*
17980Sstevel@tonic-gate * If aflt->flt_panic is set at this point, we need to panic as the
17990Sstevel@tonic-gate * result of a trap at TL > 0, or an error we determined to be fatal.
18000Sstevel@tonic-gate * We've already enqueued the error in one of the if-clauses above,
18010Sstevel@tonic-gate * and it will be dequeued and logged as part of the panic flow.
18020Sstevel@tonic-gate */
18030Sstevel@tonic-gate if (aflt->flt_panic) {
18040Sstevel@tonic-gate cpu_aflt_log(CE_PANIC, 1, &spf_flt, CPU_ERRID_FIRST,
18050Sstevel@tonic-gate "See previous message(s) for details", " %sError(s)",
18060Sstevel@tonic-gate pr_reason);
18070Sstevel@tonic-gate }
18080Sstevel@tonic-gate
18090Sstevel@tonic-gate /*
18100Sstevel@tonic-gate * Before returning, we must re-enable errors, and
18110Sstevel@tonic-gate * reset the caches to their boot-up state.
18120Sstevel@tonic-gate */
18130Sstevel@tonic-gate set_lsu(get_lsu() | cache_boot_state);
18140Sstevel@tonic-gate set_error_enable(EER_ENABLE);
18150Sstevel@tonic-gate }
18160Sstevel@tonic-gate
18170Sstevel@tonic-gate /*
18180Sstevel@tonic-gate * Check for miscellaneous fatal errors and call CE_PANIC if any are seen.
18190Sstevel@tonic-gate * This routine is shared by the CE and UE handling code.
18200Sstevel@tonic-gate */
18210Sstevel@tonic-gate static void
check_misc_err(spitf_async_flt * spf_flt)18220Sstevel@tonic-gate check_misc_err(spitf_async_flt *spf_flt)
18230Sstevel@tonic-gate {
18240Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)spf_flt;
18250Sstevel@tonic-gate char *fatal_str = NULL;
18260Sstevel@tonic-gate
18270Sstevel@tonic-gate /*
18280Sstevel@tonic-gate * The ISAP and ETP errors are supposed to cause a POR
18290Sstevel@tonic-gate * from the system, so in theory we never, ever see these messages.
18300Sstevel@tonic-gate * ISAP, ETP and IVUE are considered to be fatal.
18310Sstevel@tonic-gate */
18320Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_ISAP)
18330Sstevel@tonic-gate fatal_str = " System Address Parity Error on";
18340Sstevel@tonic-gate else if (aflt->flt_stat & P_AFSR_ETP)
18350Sstevel@tonic-gate fatal_str = " Ecache Tag Parity Error on";
18360Sstevel@tonic-gate else if (aflt->flt_stat & P_AFSR_IVUE)
18370Sstevel@tonic-gate fatal_str = " Interrupt Vector Uncorrectable Error on";
18380Sstevel@tonic-gate if (fatal_str != NULL) {
18390Sstevel@tonic-gate cpu_aflt_log(CE_PANIC, 1, spf_flt, CMN_LFLAGS,
18404718Smh27603 NULL, fatal_str);
18410Sstevel@tonic-gate }
18420Sstevel@tonic-gate }
18430Sstevel@tonic-gate
18440Sstevel@tonic-gate /*
18450Sstevel@tonic-gate * Routine to convert a syndrome into a syndrome code.
18460Sstevel@tonic-gate */
18470Sstevel@tonic-gate static int
synd_to_synd_code(int synd_status,ushort_t synd)18480Sstevel@tonic-gate synd_to_synd_code(int synd_status, ushort_t synd)
18490Sstevel@tonic-gate {
18500Sstevel@tonic-gate if (synd_status != AFLT_STAT_VALID)
18510Sstevel@tonic-gate return (-1);
18520Sstevel@tonic-gate
18530Sstevel@tonic-gate /*
18540Sstevel@tonic-gate * Use the 8-bit syndrome to index the ecc_syndrome_tab
18550Sstevel@tonic-gate * to get the code indicating which bit(s) is(are) bad.
18560Sstevel@tonic-gate */
18570Sstevel@tonic-gate if ((synd == 0) || (synd >= SYND_TBL_SIZE))
18580Sstevel@tonic-gate return (-1);
18590Sstevel@tonic-gate else
18600Sstevel@tonic-gate return (ecc_syndrome_tab[synd]);
18610Sstevel@tonic-gate }
18620Sstevel@tonic-gate
18631186Sayznaga /* ARGSUSED */
18641186Sayznaga int
cpu_get_mem_sid(char * unum,char * buf,int buflen,int * lenp)18651186Sayznaga cpu_get_mem_sid(char *unum, char *buf, int buflen, int *lenp)
18661186Sayznaga {
18671186Sayznaga return (ENOTSUP);
18681186Sayznaga }
18691186Sayznaga
18701186Sayznaga /* ARGSUSED */
18711186Sayznaga int
cpu_get_mem_offset(uint64_t flt_addr,uint64_t * offp)18721186Sayznaga cpu_get_mem_offset(uint64_t flt_addr, uint64_t *offp)
18731186Sayznaga {
18741186Sayznaga return (ENOTSUP);
18751186Sayznaga }
18761186Sayznaga
18771186Sayznaga /* ARGSUSED */
18781186Sayznaga int
cpu_get_mem_addr(char * unum,char * sid,uint64_t offset,uint64_t * addrp)18791186Sayznaga cpu_get_mem_addr(char *unum, char *sid, uint64_t offset, uint64_t *addrp)
18801186Sayznaga {
18811186Sayznaga return (ENOTSUP);
18821186Sayznaga }
18831186Sayznaga
18840Sstevel@tonic-gate /*
18850Sstevel@tonic-gate * Routine to return a string identifying the physical name
18860Sstevel@tonic-gate * associated with a memory/cache error.
18870Sstevel@tonic-gate */
18880Sstevel@tonic-gate /* ARGSUSED */
18890Sstevel@tonic-gate int
cpu_get_mem_unum(int synd_status,ushort_t synd,uint64_t afsr,uint64_t afar,int cpuid,int flt_in_memory,ushort_t flt_status,char * buf,int buflen,int * lenp)18900Sstevel@tonic-gate cpu_get_mem_unum(int synd_status, ushort_t synd, uint64_t afsr,
18910Sstevel@tonic-gate uint64_t afar, int cpuid, int flt_in_memory, ushort_t flt_status,
18920Sstevel@tonic-gate char *buf, int buflen, int *lenp)
18930Sstevel@tonic-gate {
18940Sstevel@tonic-gate short synd_code;
18950Sstevel@tonic-gate int ret;
18960Sstevel@tonic-gate
18970Sstevel@tonic-gate if (flt_in_memory) {
18980Sstevel@tonic-gate synd_code = synd_to_synd_code(synd_status, synd);
18990Sstevel@tonic-gate if (synd_code == -1) {
19000Sstevel@tonic-gate ret = EINVAL;
19010Sstevel@tonic-gate } else if (prom_get_unum(synd_code, P2ALIGN(afar, 8),
19020Sstevel@tonic-gate buf, buflen, lenp) != 0) {
19030Sstevel@tonic-gate ret = EIO;
19040Sstevel@tonic-gate } else if (*lenp <= 1) {
19050Sstevel@tonic-gate ret = EINVAL;
19060Sstevel@tonic-gate } else {
19070Sstevel@tonic-gate ret = 0;
19080Sstevel@tonic-gate }
19090Sstevel@tonic-gate } else {
19100Sstevel@tonic-gate ret = ENOTSUP;
19110Sstevel@tonic-gate }
19120Sstevel@tonic-gate
19130Sstevel@tonic-gate if (ret != 0) {
19140Sstevel@tonic-gate buf[0] = '\0';
19150Sstevel@tonic-gate *lenp = 0;
19160Sstevel@tonic-gate }
19170Sstevel@tonic-gate
19180Sstevel@tonic-gate return (ret);
19190Sstevel@tonic-gate }
19200Sstevel@tonic-gate
19210Sstevel@tonic-gate /*
19220Sstevel@tonic-gate * Wrapper for cpu_get_mem_unum() routine that takes an
19230Sstevel@tonic-gate * async_flt struct rather than explicit arguments.
19240Sstevel@tonic-gate */
19250Sstevel@tonic-gate int
cpu_get_mem_unum_aflt(int synd_status,struct async_flt * aflt,char * buf,int buflen,int * lenp)19260Sstevel@tonic-gate cpu_get_mem_unum_aflt(int synd_status, struct async_flt *aflt,
19270Sstevel@tonic-gate char *buf, int buflen, int *lenp)
19280Sstevel@tonic-gate {
19290Sstevel@tonic-gate return (cpu_get_mem_unum(synd_status, SYND(aflt->flt_synd),
19304718Smh27603 aflt->flt_stat, aflt->flt_addr, aflt->flt_bus_id,
19314718Smh27603 aflt->flt_in_memory, aflt->flt_status, buf, buflen, lenp));
19320Sstevel@tonic-gate }
19330Sstevel@tonic-gate
19340Sstevel@tonic-gate /*
19350Sstevel@tonic-gate * This routine is a more generic interface to cpu_get_mem_unum(),
19360Sstevel@tonic-gate * that may be used by other modules (e.g. mm).
19370Sstevel@tonic-gate */
19380Sstevel@tonic-gate int
cpu_get_mem_name(uint64_t synd,uint64_t * afsr,uint64_t afar,char * buf,int buflen,int * lenp)19390Sstevel@tonic-gate cpu_get_mem_name(uint64_t synd, uint64_t *afsr, uint64_t afar,
19400Sstevel@tonic-gate char *buf, int buflen, int *lenp)
19410Sstevel@tonic-gate {
19420Sstevel@tonic-gate int synd_status, flt_in_memory, ret;
19430Sstevel@tonic-gate char unum[UNUM_NAMLEN];
19440Sstevel@tonic-gate
19450Sstevel@tonic-gate /*
19460Sstevel@tonic-gate * Check for an invalid address.
19470Sstevel@tonic-gate */
19480Sstevel@tonic-gate if (afar == (uint64_t)-1)
19490Sstevel@tonic-gate return (ENXIO);
19500Sstevel@tonic-gate
19510Sstevel@tonic-gate if (synd == (uint64_t)-1)
19520Sstevel@tonic-gate synd_status = AFLT_STAT_INVALID;
19530Sstevel@tonic-gate else
19540Sstevel@tonic-gate synd_status = AFLT_STAT_VALID;
19550Sstevel@tonic-gate
19560Sstevel@tonic-gate flt_in_memory = (pf_is_memory(afar >> MMU_PAGESHIFT)) ? 1 : 0;
19570Sstevel@tonic-gate
19580Sstevel@tonic-gate if ((ret = cpu_get_mem_unum(synd_status, (ushort_t)synd, *afsr, afar,
19590Sstevel@tonic-gate CPU->cpu_id, flt_in_memory, 0, unum, UNUM_NAMLEN, lenp))
19600Sstevel@tonic-gate != 0)
19610Sstevel@tonic-gate return (ret);
19620Sstevel@tonic-gate
19630Sstevel@tonic-gate if (*lenp >= buflen)
19640Sstevel@tonic-gate return (ENAMETOOLONG);
19650Sstevel@tonic-gate
19660Sstevel@tonic-gate (void) strncpy(buf, unum, buflen);
19670Sstevel@tonic-gate
19680Sstevel@tonic-gate return (0);
19690Sstevel@tonic-gate }
19700Sstevel@tonic-gate
19710Sstevel@tonic-gate /*
19720Sstevel@tonic-gate * Routine to return memory information associated
19730Sstevel@tonic-gate * with a physical address and syndrome.
19740Sstevel@tonic-gate */
19750Sstevel@tonic-gate /* ARGSUSED */
19760Sstevel@tonic-gate int
cpu_get_mem_info(uint64_t synd,uint64_t afar,uint64_t * mem_sizep,uint64_t * seg_sizep,uint64_t * bank_sizep,int * segsp,int * banksp,int * mcidp)19770Sstevel@tonic-gate cpu_get_mem_info(uint64_t synd, uint64_t afar,
19780Sstevel@tonic-gate uint64_t *mem_sizep, uint64_t *seg_sizep, uint64_t *bank_sizep,
19790Sstevel@tonic-gate int *segsp, int *banksp, int *mcidp)
19800Sstevel@tonic-gate {
19810Sstevel@tonic-gate return (ENOTSUP);
19820Sstevel@tonic-gate }
19830Sstevel@tonic-gate
19840Sstevel@tonic-gate /*
19850Sstevel@tonic-gate * Routine to return a string identifying the physical
19860Sstevel@tonic-gate * name associated with a cpuid.
19870Sstevel@tonic-gate */
19880Sstevel@tonic-gate /* ARGSUSED */
19890Sstevel@tonic-gate int
cpu_get_cpu_unum(int cpuid,char * buf,int buflen,int * lenp)19900Sstevel@tonic-gate cpu_get_cpu_unum(int cpuid, char *buf, int buflen, int *lenp)
19910Sstevel@tonic-gate {
19920Sstevel@tonic-gate return (ENOTSUP);
19930Sstevel@tonic-gate }
19940Sstevel@tonic-gate
19950Sstevel@tonic-gate /*
19960Sstevel@tonic-gate * This routine returns the size of the kernel's FRU name buffer.
19970Sstevel@tonic-gate */
19980Sstevel@tonic-gate size_t
cpu_get_name_bufsize()19990Sstevel@tonic-gate cpu_get_name_bufsize()
20000Sstevel@tonic-gate {
20010Sstevel@tonic-gate return (UNUM_NAMLEN);
20020Sstevel@tonic-gate }
20030Sstevel@tonic-gate
20040Sstevel@tonic-gate /*
20050Sstevel@tonic-gate * Cpu specific log func for UEs.
20060Sstevel@tonic-gate */
20070Sstevel@tonic-gate static void
log_ue_err(struct async_flt * aflt,char * unum)20080Sstevel@tonic-gate log_ue_err(struct async_flt *aflt, char *unum)
20090Sstevel@tonic-gate {
20100Sstevel@tonic-gate spitf_async_flt *spf_flt = (spitf_async_flt *)aflt;
20110Sstevel@tonic-gate int len = 0;
20120Sstevel@tonic-gate
20130Sstevel@tonic-gate #ifdef DEBUG
20140Sstevel@tonic-gate int afsr_priv = (aflt->flt_stat & P_AFSR_PRIV) ? 1 : 0;
20150Sstevel@tonic-gate
20160Sstevel@tonic-gate /*
20170Sstevel@tonic-gate * Paranoid Check for priv mismatch
20180Sstevel@tonic-gate * Only applicable for UEs
20190Sstevel@tonic-gate */
20200Sstevel@tonic-gate if (afsr_priv != aflt->flt_priv) {
20210Sstevel@tonic-gate /*
20220Sstevel@tonic-gate * The priv bits in %tstate and %afsr did not match; we expect
20230Sstevel@tonic-gate * this to be very rare, so flag it with a message.
20240Sstevel@tonic-gate */
20250Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 2, spf_flt, CPU_ERRID_FIRST, NULL,
20260Sstevel@tonic-gate ": PRIV bit in TSTATE and AFSR mismatched; "
20270Sstevel@tonic-gate "TSTATE.PRIV=%d used", (aflt->flt_priv) ? 1 : 0);
20280Sstevel@tonic-gate
20290Sstevel@tonic-gate /* update saved afsr to reflect the correct priv */
20300Sstevel@tonic-gate aflt->flt_stat &= ~P_AFSR_PRIV;
20310Sstevel@tonic-gate if (aflt->flt_priv)
20320Sstevel@tonic-gate aflt->flt_stat |= P_AFSR_PRIV;
20330Sstevel@tonic-gate }
20340Sstevel@tonic-gate #endif /* DEBUG */
20350Sstevel@tonic-gate
20360Sstevel@tonic-gate (void) cpu_get_mem_unum_aflt(AFLT_STAT_VALID, aflt, unum,
20370Sstevel@tonic-gate UNUM_NAMLEN, &len);
20380Sstevel@tonic-gate
20390Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, UE_LFLAGS, unum,
20400Sstevel@tonic-gate " Uncorrectable Memory Error on");
20410Sstevel@tonic-gate
20420Sstevel@tonic-gate if (SYND(aflt->flt_synd) == 0x3) {
20430Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, CPU_ERRID_FIRST, NULL,
20440Sstevel@tonic-gate " Syndrome 0x3 indicates that this may not be a "
20450Sstevel@tonic-gate "memory module problem");
20460Sstevel@tonic-gate }
20470Sstevel@tonic-gate
20480Sstevel@tonic-gate if (aflt->flt_in_memory)
20490Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
20500Sstevel@tonic-gate }
20510Sstevel@tonic-gate
20520Sstevel@tonic-gate
20530Sstevel@tonic-gate /*
20540Sstevel@tonic-gate * The cpu_async_log_err() function is called via the ue_drain() function to
20550Sstevel@tonic-gate * handle logging for CPU events that are dequeued. As such, it can be invoked
20560Sstevel@tonic-gate * from softint context, from AST processing in the trap() flow, or from the
20570Sstevel@tonic-gate * panic flow. We decode the CPU-specific data, and log appropriate messages.
20580Sstevel@tonic-gate */
20590Sstevel@tonic-gate static void
cpu_async_log_err(void * flt)20600Sstevel@tonic-gate cpu_async_log_err(void *flt)
20610Sstevel@tonic-gate {
20620Sstevel@tonic-gate spitf_async_flt *spf_flt = (spitf_async_flt *)flt;
20630Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)flt;
20640Sstevel@tonic-gate char unum[UNUM_NAMLEN];
20650Sstevel@tonic-gate char *space;
20660Sstevel@tonic-gate char *ecache_scrub_logstr = NULL;
20670Sstevel@tonic-gate
20680Sstevel@tonic-gate switch (spf_flt->flt_type) {
20694718Smh27603 case CPU_UE_ERR:
20700Sstevel@tonic-gate /*
20710Sstevel@tonic-gate * We want to skip logging only if ALL the following
20720Sstevel@tonic-gate * conditions are true:
20730Sstevel@tonic-gate *
20740Sstevel@tonic-gate * 1. We are not panicking
20750Sstevel@tonic-gate * 2. There is only one error
20760Sstevel@tonic-gate * 3. That error is a memory error
20770Sstevel@tonic-gate * 4. The error is caused by the memory scrubber (in
20780Sstevel@tonic-gate * which case the error will have occurred under
20790Sstevel@tonic-gate * on_trap protection)
20800Sstevel@tonic-gate * 5. The error is on a retired page
20810Sstevel@tonic-gate *
20820Sstevel@tonic-gate * Note 1: AFLT_PROT_EC is used places other than the memory
20830Sstevel@tonic-gate * scrubber. However, none of those errors should occur
20840Sstevel@tonic-gate * on a retired page.
20850Sstevel@tonic-gate *
20860Sstevel@tonic-gate * Note 2: In the CE case, these errors are discarded before
20870Sstevel@tonic-gate * the errorq. In the UE case, we must wait until now --
20880Sstevel@tonic-gate * softcall() grabs a mutex, which we can't do at a high PIL.
20890Sstevel@tonic-gate */
20900Sstevel@tonic-gate if (!panicstr &&
20910Sstevel@tonic-gate (aflt->flt_stat & S_AFSR_ALL_ERRS) == P_AFSR_UE &&
20920Sstevel@tonic-gate aflt->flt_prot == AFLT_PROT_EC) {
2093917Selowe if (page_retire_check(aflt->flt_addr, NULL) == 0) {
20940Sstevel@tonic-gate /* Zero the address to clear the error */
20950Sstevel@tonic-gate softcall(ecc_page_zero, (void *)aflt->flt_addr);
20960Sstevel@tonic-gate return;
20970Sstevel@tonic-gate }
20980Sstevel@tonic-gate }
20990Sstevel@tonic-gate
21000Sstevel@tonic-gate /*
21010Sstevel@tonic-gate * Log the UE and check for causes of this UE error that
21020Sstevel@tonic-gate * don't cause a trap (Copyback error). cpu_async_error()
21030Sstevel@tonic-gate * has already checked the i/o buses for us.
21040Sstevel@tonic-gate */
21050Sstevel@tonic-gate log_ue_err(aflt, unum);
21060Sstevel@tonic-gate if (aflt->flt_in_memory)
21070Sstevel@tonic-gate cpu_check_allcpus(aflt);
21080Sstevel@tonic-gate break;
21090Sstevel@tonic-gate
21104718Smh27603 case CPU_EDP_LDP_ERR:
21110Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_EDP)
21120Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS,
21130Sstevel@tonic-gate NULL, " EDP event on");
21140Sstevel@tonic-gate
21150Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_LDP)
21160Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS,
21170Sstevel@tonic-gate NULL, " LDP event on");
21180Sstevel@tonic-gate
21190Sstevel@tonic-gate /* Log ecache info if exist */
21200Sstevel@tonic-gate if (spf_flt->flt_ec_lcnt > 0) {
21210Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
21220Sstevel@tonic-gate
21230Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, CPU_ERRID_FIRST,
21240Sstevel@tonic-gate NULL, " AFAR was derived from E$Tag");
21250Sstevel@tonic-gate } else {
21260Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, CPU_ERRID_FIRST,
21270Sstevel@tonic-gate NULL, " No error found in ecache (No fault "
21280Sstevel@tonic-gate "PA available)");
21290Sstevel@tonic-gate }
21300Sstevel@tonic-gate break;
21310Sstevel@tonic-gate
21324718Smh27603 case CPU_WP_ERR:
21330Sstevel@tonic-gate /*
21340Sstevel@tonic-gate * If the memscrub thread hasn't yet read
21350Sstevel@tonic-gate * all of memory, as we requested in the
21360Sstevel@tonic-gate * trap handler, then give it a kick to
21370Sstevel@tonic-gate * make sure it does.
21380Sstevel@tonic-gate */
21390Sstevel@tonic-gate if (!isus2i && !isus2e && read_all_memscrub)
21400Sstevel@tonic-gate memscrub_run();
21410Sstevel@tonic-gate
21420Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, WP_LFLAGS, NULL,
21430Sstevel@tonic-gate " WP event on");
21440Sstevel@tonic-gate return;
21450Sstevel@tonic-gate
21464718Smh27603 case CPU_BTO_BERR_ERR:
21470Sstevel@tonic-gate /*
21480Sstevel@tonic-gate * A bus timeout or error occurred that was in user mode or not
21490Sstevel@tonic-gate * in a protected kernel code region.
21500Sstevel@tonic-gate */
21510Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_BERR) {
21520Sstevel@tonic-gate cpu_aflt_log(CE_WARN, aflt->flt_panic ? 1 : 2,
21530Sstevel@tonic-gate spf_flt, BERRTO_LFLAGS, NULL,
21540Sstevel@tonic-gate " Bus Error on System Bus in %s mode from",
21550Sstevel@tonic-gate aflt->flt_priv ? "privileged" : "user");
21560Sstevel@tonic-gate }
21570Sstevel@tonic-gate
21580Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_TO) {
21590Sstevel@tonic-gate cpu_aflt_log(CE_WARN, aflt->flt_panic ? 1 : 2,
21600Sstevel@tonic-gate spf_flt, BERRTO_LFLAGS, NULL,
21610Sstevel@tonic-gate " Timeout on System Bus in %s mode from",
21620Sstevel@tonic-gate aflt->flt_priv ? "privileged" : "user");
21630Sstevel@tonic-gate }
21640Sstevel@tonic-gate
21650Sstevel@tonic-gate return;
21660Sstevel@tonic-gate
21674718Smh27603 case CPU_PANIC_CP_ERR:
21680Sstevel@tonic-gate /*
21690Sstevel@tonic-gate * Process the Copyback (CP) error info (if any) obtained from
21700Sstevel@tonic-gate * polling all the cpus in the panic flow. This case is only
21710Sstevel@tonic-gate * entered if we are panicking.
21720Sstevel@tonic-gate */
21730Sstevel@tonic-gate ASSERT(panicstr != NULL);
21740Sstevel@tonic-gate ASSERT(aflt->flt_id == panic_aflt.flt_id);
21750Sstevel@tonic-gate
21760Sstevel@tonic-gate /* See which space - this info may not exist */
21770Sstevel@tonic-gate if (panic_aflt.flt_status & ECC_D_TRAP)
21780Sstevel@tonic-gate space = "Data ";
21790Sstevel@tonic-gate else if (panic_aflt.flt_status & ECC_I_TRAP)
21800Sstevel@tonic-gate space = "Instruction ";
21810Sstevel@tonic-gate else
21820Sstevel@tonic-gate space = "";
21830Sstevel@tonic-gate
21840Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, CP_LFLAGS, NULL,
21850Sstevel@tonic-gate " AFAR was derived from UE report,"
21860Sstevel@tonic-gate " CP event on CPU%d (caused %saccess error on %s%d)",
21870Sstevel@tonic-gate aflt->flt_inst, space, (panic_aflt.flt_status & ECC_IOBUS) ?
21880Sstevel@tonic-gate "IOBUS" : "CPU", panic_aflt.flt_bus_id);
21890Sstevel@tonic-gate
21900Sstevel@tonic-gate if (spf_flt->flt_ec_lcnt > 0)
21910Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
21920Sstevel@tonic-gate else
21930Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 2, spf_flt, CPU_ERRID_FIRST,
21940Sstevel@tonic-gate NULL, " No cache dump available");
21950Sstevel@tonic-gate
21960Sstevel@tonic-gate return;
21970Sstevel@tonic-gate
21984718Smh27603 case CPU_TRAPPING_CP_ERR:
21990Sstevel@tonic-gate /*
22000Sstevel@tonic-gate * For sabre only. This is a copyback ecache parity error due
22010Sstevel@tonic-gate * to a PCI DMA read. We should be panicking if we get here.
22020Sstevel@tonic-gate */
22030Sstevel@tonic-gate ASSERT(panicstr != NULL);
22040Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, CP_LFLAGS, NULL,
22050Sstevel@tonic-gate " AFAR was derived from UE report,"
22060Sstevel@tonic-gate " CP event on CPU%d (caused Data access error "
22070Sstevel@tonic-gate "on PCIBus)", aflt->flt_inst);
22080Sstevel@tonic-gate return;
22090Sstevel@tonic-gate
22100Sstevel@tonic-gate /*
22110Sstevel@tonic-gate * We log the ecache lines of the following states,
22120Sstevel@tonic-gate * clean_bad_idle, clean_bad_busy, dirty_bad_idle and
22130Sstevel@tonic-gate * dirty_bad_busy if ecache_scrub_verbose is set and panic
22140Sstevel@tonic-gate * in addition to logging if ecache_scrub_panic is set.
22150Sstevel@tonic-gate */
22164718Smh27603 case CPU_BADLINE_CI_ERR:
22170Sstevel@tonic-gate ecache_scrub_logstr = "CBI";
22180Sstevel@tonic-gate /* FALLTHRU */
22190Sstevel@tonic-gate
22204718Smh27603 case CPU_BADLINE_CB_ERR:
22210Sstevel@tonic-gate if (ecache_scrub_logstr == NULL)
22220Sstevel@tonic-gate ecache_scrub_logstr = "CBB";
22230Sstevel@tonic-gate /* FALLTHRU */
22240Sstevel@tonic-gate
22254718Smh27603 case CPU_BADLINE_DI_ERR:
22260Sstevel@tonic-gate if (ecache_scrub_logstr == NULL)
22270Sstevel@tonic-gate ecache_scrub_logstr = "DBI";
22280Sstevel@tonic-gate /* FALLTHRU */
22290Sstevel@tonic-gate
22304718Smh27603 case CPU_BADLINE_DB_ERR:
22310Sstevel@tonic-gate if (ecache_scrub_logstr == NULL)
22320Sstevel@tonic-gate ecache_scrub_logstr = "DBB";
22330Sstevel@tonic-gate
22340Sstevel@tonic-gate cpu_aflt_log(CE_NOTE, 2, spf_flt,
22354718Smh27603 (CPU_ERRID_FIRST | CPU_FLTCPU), NULL,
22364718Smh27603 " %s event on", ecache_scrub_logstr);
22370Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22380Sstevel@tonic-gate
22390Sstevel@tonic-gate return;
22400Sstevel@tonic-gate
22414718Smh27603 case CPU_ORPHAN_CP_ERR:
22420Sstevel@tonic-gate /*
22430Sstevel@tonic-gate * Orphan CPs, where the CP bit is set, but when a CPU
22440Sstevel@tonic-gate * doesn't report a UE.
22450Sstevel@tonic-gate */
22460Sstevel@tonic-gate if (read_all_memscrub)
22470Sstevel@tonic-gate memscrub_run();
22480Sstevel@tonic-gate
22490Sstevel@tonic-gate cpu_aflt_log(CE_NOTE, 2, spf_flt, (CP_LFLAGS | CPU_FLTCPU),
22504718Smh27603 NULL, " Orphan CP event on");
22510Sstevel@tonic-gate
22520Sstevel@tonic-gate /* Log ecache info if exist */
22530Sstevel@tonic-gate if (spf_flt->flt_ec_lcnt > 0)
22540Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22550Sstevel@tonic-gate else
22560Sstevel@tonic-gate cpu_aflt_log(CE_NOTE, 2, spf_flt,
22574718Smh27603 (CP_LFLAGS | CPU_FLTCPU), NULL,
22584718Smh27603 " No error found in ecache (No fault "
22594718Smh27603 "PA available");
22600Sstevel@tonic-gate return;
22610Sstevel@tonic-gate
22624718Smh27603 case CPU_ECACHE_ADDR_PAR_ERR:
22630Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS, NULL,
22644718Smh27603 " E$ Tag Address Parity error on");
22650Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22660Sstevel@tonic-gate return;
22670Sstevel@tonic-gate
22684718Smh27603 case CPU_ECACHE_STATE_ERR:
22690Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS, NULL,
22704718Smh27603 " E$ Tag State Parity error on");
22710Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22720Sstevel@tonic-gate return;
22730Sstevel@tonic-gate
22744718Smh27603 case CPU_ECACHE_TAG_ERR:
22750Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS, NULL,
22764718Smh27603 " E$ Tag scrub event on");
22770Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22780Sstevel@tonic-gate return;
22790Sstevel@tonic-gate
22804718Smh27603 case CPU_ECACHE_ETP_ETS_ERR:
22810Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, PARERR_LFLAGS, NULL,
22824718Smh27603 " AFSR.ETP is set and AFSR.ETS is zero on");
22830Sstevel@tonic-gate cpu_log_ecmem_info(spf_flt);
22840Sstevel@tonic-gate return;
22850Sstevel@tonic-gate
22860Sstevel@tonic-gate
22874718Smh27603 case CPU_ADDITIONAL_ERR:
22880Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_flt, CMN_LFLAGS & ~CPU_SPACE, NULL,
22890Sstevel@tonic-gate " Additional errors detected during error processing on");
22900Sstevel@tonic-gate return;
22910Sstevel@tonic-gate
22924718Smh27603 default:
22930Sstevel@tonic-gate cmn_err(CE_WARN, "cpu_async_log_err: fault %p has unknown "
22940Sstevel@tonic-gate "fault type %x", (void *)spf_flt, spf_flt->flt_type);
22950Sstevel@tonic-gate return;
22960Sstevel@tonic-gate }
22970Sstevel@tonic-gate
22980Sstevel@tonic-gate /* ... fall through from the UE, EDP, or LDP cases */
22990Sstevel@tonic-gate
23000Sstevel@tonic-gate if (aflt->flt_addr != AFLT_INV_ADDR && aflt->flt_in_memory) {
23010Sstevel@tonic-gate if (!panicstr) {
2302917Selowe (void) page_retire(aflt->flt_addr, PR_UE);
23030Sstevel@tonic-gate } else {
23040Sstevel@tonic-gate /*
23050Sstevel@tonic-gate * Clear UEs on panic so that we don't
23060Sstevel@tonic-gate * get haunted by them during panic or
23070Sstevel@tonic-gate * after reboot
23080Sstevel@tonic-gate */
23090Sstevel@tonic-gate clearphys(P2ALIGN(aflt->flt_addr, 64),
23100Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_size,
23110Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_linesize);
23120Sstevel@tonic-gate
23130Sstevel@tonic-gate (void) clear_errors(NULL, NULL);
23140Sstevel@tonic-gate }
23150Sstevel@tonic-gate }
23160Sstevel@tonic-gate
23170Sstevel@tonic-gate /*
23180Sstevel@tonic-gate * Log final recover message
23190Sstevel@tonic-gate */
23200Sstevel@tonic-gate if (!panicstr) {
23210Sstevel@tonic-gate if (!aflt->flt_priv) {
23220Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 3, spf_flt, CPU_ERRID_FIRST,
23230Sstevel@tonic-gate NULL, " Above Error is in User Mode"
23240Sstevel@tonic-gate "\n and is fatal: "
23250Sstevel@tonic-gate "will SIGKILL process and notify contract");
23260Sstevel@tonic-gate } else if (aflt->flt_prot == AFLT_PROT_COPY && aflt->flt_core) {
23270Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 3, spf_flt, CPU_ERRID_FIRST,
23280Sstevel@tonic-gate NULL, " Above Error detected while dumping core;"
23290Sstevel@tonic-gate "\n core file will be truncated");
23300Sstevel@tonic-gate } else if (aflt->flt_prot == AFLT_PROT_COPY) {
23310Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 3, spf_flt, CPU_ERRID_FIRST,
23320Sstevel@tonic-gate NULL, " Above Error is due to Kernel access"
23330Sstevel@tonic-gate "\n to User space and is fatal: "
23340Sstevel@tonic-gate "will SIGKILL process and notify contract");
23350Sstevel@tonic-gate } else if (aflt->flt_prot == AFLT_PROT_EC) {
23360Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 3, spf_flt, CPU_ERRID_FIRST, NULL,
23370Sstevel@tonic-gate " Above Error detected by protected Kernel code"
23380Sstevel@tonic-gate "\n that will try to clear error from system");
23390Sstevel@tonic-gate }
23400Sstevel@tonic-gate }
23410Sstevel@tonic-gate }
23420Sstevel@tonic-gate
23430Sstevel@tonic-gate
23440Sstevel@tonic-gate /*
23450Sstevel@tonic-gate * Check all cpus for non-trapping UE-causing errors
23460Sstevel@tonic-gate * In Ultra I/II, we look for copyback errors (CPs)
23470Sstevel@tonic-gate */
23480Sstevel@tonic-gate void
cpu_check_allcpus(struct async_flt * aflt)23490Sstevel@tonic-gate cpu_check_allcpus(struct async_flt *aflt)
23500Sstevel@tonic-gate {
23510Sstevel@tonic-gate spitf_async_flt cp;
23520Sstevel@tonic-gate spitf_async_flt *spf_cpflt = &cp;
23530Sstevel@tonic-gate struct async_flt *cpflt = (struct async_flt *)&cp;
23540Sstevel@tonic-gate int pix;
23550Sstevel@tonic-gate
23560Sstevel@tonic-gate cpflt->flt_id = aflt->flt_id;
23570Sstevel@tonic-gate cpflt->flt_addr = aflt->flt_addr;
23580Sstevel@tonic-gate
23590Sstevel@tonic-gate for (pix = 0; pix < NCPU; pix++) {
23600Sstevel@tonic-gate if (CPU_XCALL_READY(pix)) {
23610Sstevel@tonic-gate xc_one(pix, (xcfunc_t *)get_cpu_status,
23620Sstevel@tonic-gate (uint64_t)cpflt, 0);
23630Sstevel@tonic-gate
23640Sstevel@tonic-gate if (cpflt->flt_stat & P_AFSR_CP) {
23650Sstevel@tonic-gate char *space;
23660Sstevel@tonic-gate
23670Sstevel@tonic-gate /* See which space - this info may not exist */
23680Sstevel@tonic-gate if (aflt->flt_status & ECC_D_TRAP)
23690Sstevel@tonic-gate space = "Data ";
23700Sstevel@tonic-gate else if (aflt->flt_status & ECC_I_TRAP)
23710Sstevel@tonic-gate space = "Instruction ";
23720Sstevel@tonic-gate else
23730Sstevel@tonic-gate space = "";
23740Sstevel@tonic-gate
23750Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 1, spf_cpflt, CP_LFLAGS,
23760Sstevel@tonic-gate NULL, " AFAR was derived from UE report,"
23770Sstevel@tonic-gate " CP event on CPU%d (caused %saccess "
23780Sstevel@tonic-gate "error on %s%d)", pix, space,
23790Sstevel@tonic-gate (aflt->flt_status & ECC_IOBUS) ?
23800Sstevel@tonic-gate "IOBUS" : "CPU", aflt->flt_bus_id);
23810Sstevel@tonic-gate
23820Sstevel@tonic-gate if (spf_cpflt->flt_ec_lcnt > 0)
23830Sstevel@tonic-gate cpu_log_ecmem_info(spf_cpflt);
23840Sstevel@tonic-gate else
23850Sstevel@tonic-gate cpu_aflt_log(CE_WARN, 2, spf_cpflt,
23860Sstevel@tonic-gate CPU_ERRID_FIRST, NULL,
23870Sstevel@tonic-gate " No cache dump available");
23880Sstevel@tonic-gate }
23890Sstevel@tonic-gate }
23900Sstevel@tonic-gate }
23910Sstevel@tonic-gate }
23920Sstevel@tonic-gate
23930Sstevel@tonic-gate #ifdef DEBUG
23940Sstevel@tonic-gate int test_mp_cp = 0;
23950Sstevel@tonic-gate #endif
23960Sstevel@tonic-gate
23970Sstevel@tonic-gate /*
23980Sstevel@tonic-gate * Cross-call callback routine to tell a CPU to read its own %afsr to check
23990Sstevel@tonic-gate * for copyback errors and capture relevant information.
24000Sstevel@tonic-gate */
24010Sstevel@tonic-gate static uint_t
get_cpu_status(uint64_t arg)24020Sstevel@tonic-gate get_cpu_status(uint64_t arg)
24030Sstevel@tonic-gate {
24040Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)arg;
24050Sstevel@tonic-gate spitf_async_flt *spf_flt = (spitf_async_flt *)arg;
24060Sstevel@tonic-gate uint64_t afsr;
24070Sstevel@tonic-gate uint32_t ec_idx;
24080Sstevel@tonic-gate uint64_t sdbh, sdbl;
24090Sstevel@tonic-gate int i;
24100Sstevel@tonic-gate uint32_t ec_set_size;
24110Sstevel@tonic-gate uchar_t valid;
24120Sstevel@tonic-gate ec_data_t ec_data[8];
24130Sstevel@tonic-gate uint64_t ec_tag, flt_addr_tag, oafsr;
24140Sstevel@tonic-gate uint64_t *acc_afsr = NULL;
24150Sstevel@tonic-gate
24160Sstevel@tonic-gate get_asyncflt(&afsr);
24170Sstevel@tonic-gate if (CPU_PRIVATE(CPU) != NULL) {
24180Sstevel@tonic-gate acc_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
24190Sstevel@tonic-gate afsr |= *acc_afsr;
24200Sstevel@tonic-gate *acc_afsr = 0;
24210Sstevel@tonic-gate }
24220Sstevel@tonic-gate
24230Sstevel@tonic-gate #ifdef DEBUG
24240Sstevel@tonic-gate if (test_mp_cp)
24250Sstevel@tonic-gate afsr |= P_AFSR_CP;
24260Sstevel@tonic-gate #endif
24270Sstevel@tonic-gate aflt->flt_stat = afsr;
24280Sstevel@tonic-gate
24290Sstevel@tonic-gate if (afsr & P_AFSR_CP) {
24300Sstevel@tonic-gate /*
24310Sstevel@tonic-gate * Capture the UDBs
24320Sstevel@tonic-gate */
24330Sstevel@tonic-gate get_udb_errors(&sdbh, &sdbl);
24340Sstevel@tonic-gate spf_flt->flt_sdbh = (ushort_t)(sdbh & 0x3FF);
24350Sstevel@tonic-gate spf_flt->flt_sdbl = (ushort_t)(sdbl & 0x3FF);
24360Sstevel@tonic-gate
24370Sstevel@tonic-gate /*
24380Sstevel@tonic-gate * Clear CP bit before capturing ecache data
24390Sstevel@tonic-gate * and AFSR info.
24400Sstevel@tonic-gate */
24410Sstevel@tonic-gate set_asyncflt(P_AFSR_CP);
24420Sstevel@tonic-gate
24430Sstevel@tonic-gate /*
24440Sstevel@tonic-gate * See if we can capture the ecache line for the
24450Sstevel@tonic-gate * fault PA.
24460Sstevel@tonic-gate *
24470Sstevel@tonic-gate * Return a valid matching ecache line, if any.
24480Sstevel@tonic-gate * Otherwise, return the first matching ecache
24490Sstevel@tonic-gate * line marked invalid.
24500Sstevel@tonic-gate */
24510Sstevel@tonic-gate flt_addr_tag = aflt->flt_addr >> cpu_ec_tag_shift;
24520Sstevel@tonic-gate ec_set_size = cpunodes[CPU->cpu_id].ecache_size /
24530Sstevel@tonic-gate ecache_associativity;
24540Sstevel@tonic-gate spf_flt->flt_ec_lcnt = 0;
24550Sstevel@tonic-gate
24560Sstevel@tonic-gate for (i = 0, ec_idx = (aflt->flt_addr % ec_set_size);
24570Sstevel@tonic-gate i < ecache_associativity; i++, ec_idx += ec_set_size) {
24580Sstevel@tonic-gate get_ecache_dtag(P2ALIGN(ec_idx, 64),
24594718Smh27603 (uint64_t *)&ec_data[0], &ec_tag, &oafsr,
24604718Smh27603 acc_afsr);
24610Sstevel@tonic-gate
24620Sstevel@tonic-gate if ((ec_tag & cpu_ec_tag_mask) != flt_addr_tag)
24630Sstevel@tonic-gate continue;
24640Sstevel@tonic-gate
24650Sstevel@tonic-gate valid = cpu_ec_state_valid &
24660Sstevel@tonic-gate (uchar_t)((ec_tag & cpu_ec_state_mask) >>
24670Sstevel@tonic-gate cpu_ec_state_shift);
24680Sstevel@tonic-gate
24690Sstevel@tonic-gate if (valid || spf_flt->flt_ec_lcnt == 0) {
24700Sstevel@tonic-gate spf_flt->flt_ec_tag = ec_tag;
24710Sstevel@tonic-gate bcopy(&ec_data, &spf_flt->flt_ec_data,
24720Sstevel@tonic-gate sizeof (ec_data));
24730Sstevel@tonic-gate spf_flt->flt_ec_lcnt = 1;
24740Sstevel@tonic-gate
24750Sstevel@tonic-gate if (valid)
24760Sstevel@tonic-gate break;
24770Sstevel@tonic-gate }
24780Sstevel@tonic-gate }
24790Sstevel@tonic-gate }
24800Sstevel@tonic-gate return (0);
24810Sstevel@tonic-gate }
24820Sstevel@tonic-gate
24830Sstevel@tonic-gate /*
24840Sstevel@tonic-gate * CPU-module callback for the non-panicking CPUs. This routine is invoked
24850Sstevel@tonic-gate * from panic_idle() as part of the other CPUs stopping themselves when a
24860Sstevel@tonic-gate * panic occurs. We need to be VERY careful what we do here, since panicstr
24870Sstevel@tonic-gate * is NOT set yet and we cannot blow through locks. If panic_aflt is set
24880Sstevel@tonic-gate * (panic_aflt.flt_id is non-zero), we need to read our %afsr to look for
24890Sstevel@tonic-gate * CP error information.
24900Sstevel@tonic-gate */
24910Sstevel@tonic-gate void
cpu_async_panic_callb(void)24920Sstevel@tonic-gate cpu_async_panic_callb(void)
24930Sstevel@tonic-gate {
24940Sstevel@tonic-gate spitf_async_flt cp;
24950Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)&cp;
24960Sstevel@tonic-gate uint64_t *scrub_afsr;
24970Sstevel@tonic-gate
24980Sstevel@tonic-gate if (panic_aflt.flt_id != 0) {
24990Sstevel@tonic-gate aflt->flt_addr = panic_aflt.flt_addr;
25000Sstevel@tonic-gate (void) get_cpu_status((uint64_t)aflt);
25010Sstevel@tonic-gate
25020Sstevel@tonic-gate if (CPU_PRIVATE(CPU) != NULL) {
25030Sstevel@tonic-gate scrub_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
25040Sstevel@tonic-gate if (*scrub_afsr & P_AFSR_CP) {
25050Sstevel@tonic-gate aflt->flt_stat |= *scrub_afsr;
25060Sstevel@tonic-gate *scrub_afsr = 0;
25070Sstevel@tonic-gate }
25080Sstevel@tonic-gate }
25090Sstevel@tonic-gate if (aflt->flt_stat & P_AFSR_CP) {
25100Sstevel@tonic-gate aflt->flt_id = panic_aflt.flt_id;
25110Sstevel@tonic-gate aflt->flt_panic = 1;
25120Sstevel@tonic-gate aflt->flt_inst = CPU->cpu_id;
25130Sstevel@tonic-gate aflt->flt_class = CPU_FAULT;
25140Sstevel@tonic-gate cp.flt_type = CPU_PANIC_CP_ERR;
25150Sstevel@tonic-gate cpu_errorq_dispatch(FM_EREPORT_CPU_USII_CP,
25160Sstevel@tonic-gate (void *)&cp, sizeof (cp), ue_queue,
25170Sstevel@tonic-gate aflt->flt_panic);
25180Sstevel@tonic-gate }
25190Sstevel@tonic-gate }
25200Sstevel@tonic-gate }
25210Sstevel@tonic-gate
25220Sstevel@tonic-gate /*
25230Sstevel@tonic-gate * Turn off all cpu error detection, normally only used for panics.
25240Sstevel@tonic-gate */
25250Sstevel@tonic-gate void
cpu_disable_errors(void)25260Sstevel@tonic-gate cpu_disable_errors(void)
25270Sstevel@tonic-gate {
25280Sstevel@tonic-gate xt_all(set_error_enable_tl1, EER_DISABLE, EER_SET_ABSOLUTE);
25290Sstevel@tonic-gate }
25300Sstevel@tonic-gate
25310Sstevel@tonic-gate /*
25320Sstevel@tonic-gate * Enable errors.
25330Sstevel@tonic-gate */
25340Sstevel@tonic-gate void
cpu_enable_errors(void)25350Sstevel@tonic-gate cpu_enable_errors(void)
25360Sstevel@tonic-gate {
25370Sstevel@tonic-gate xt_all(set_error_enable_tl1, EER_ENABLE, EER_SET_ABSOLUTE);
25380Sstevel@tonic-gate }
25390Sstevel@tonic-gate
25400Sstevel@tonic-gate static void
cpu_read_paddr(struct async_flt * ecc,short verbose,short ce_err)25410Sstevel@tonic-gate cpu_read_paddr(struct async_flt *ecc, short verbose, short ce_err)
25420Sstevel@tonic-gate {
25430Sstevel@tonic-gate uint64_t aligned_addr = P2ALIGN(ecc->flt_addr, 8);
25440Sstevel@tonic-gate int i, loop = 1;
25450Sstevel@tonic-gate ushort_t ecc_0;
25460Sstevel@tonic-gate uint64_t paddr;
25470Sstevel@tonic-gate uint64_t data;
25480Sstevel@tonic-gate
25490Sstevel@tonic-gate if (verbose)
25500Sstevel@tonic-gate loop = 8;
25510Sstevel@tonic-gate for (i = 0; i < loop; i++) {
25520Sstevel@tonic-gate paddr = aligned_addr + (i * 8);
25530Sstevel@tonic-gate data = lddphys(paddr);
25540Sstevel@tonic-gate if (verbose) {
25550Sstevel@tonic-gate if (ce_err) {
25564718Smh27603 ecc_0 = ecc_gen((uint32_t)(data>>32),
25574718Smh27603 (uint32_t)data);
25584718Smh27603 cpu_aflt_log(CE_CONT, 0, NULL, NO_LFLAGS,
25594718Smh27603 NULL, " Paddr 0x%" PRIx64 ", "
25604718Smh27603 "Data 0x%08x.%08x, ECC 0x%x", paddr,
25614718Smh27603 (uint32_t)(data>>32), (uint32_t)data,
25624718Smh27603 ecc_0);
25630Sstevel@tonic-gate } else {
25640Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, NULL, NO_LFLAGS,
25650Sstevel@tonic-gate NULL, " Paddr 0x%" PRIx64 ", "
25660Sstevel@tonic-gate "Data 0x%08x.%08x", paddr,
25670Sstevel@tonic-gate (uint32_t)(data>>32), (uint32_t)data);
25680Sstevel@tonic-gate }
25690Sstevel@tonic-gate }
25700Sstevel@tonic-gate }
25710Sstevel@tonic-gate }
25720Sstevel@tonic-gate
25730Sstevel@tonic-gate static struct { /* sec-ded-s4ed ecc code */
25740Sstevel@tonic-gate uint_t hi, lo;
25750Sstevel@tonic-gate } ecc_code[8] = {
25760Sstevel@tonic-gate { 0xee55de23U, 0x16161161U },
25770Sstevel@tonic-gate { 0x55eede93U, 0x61612212U },
25780Sstevel@tonic-gate { 0xbb557b8cU, 0x49494494U },
25790Sstevel@tonic-gate { 0x55bb7b6cU, 0x94948848U },
25800Sstevel@tonic-gate { 0x16161161U, 0xee55de23U },
25810Sstevel@tonic-gate { 0x61612212U, 0x55eede93U },
25820Sstevel@tonic-gate { 0x49494494U, 0xbb557b8cU },
25830Sstevel@tonic-gate { 0x94948848U, 0x55bb7b6cU }
25840Sstevel@tonic-gate };
25850Sstevel@tonic-gate
25860Sstevel@tonic-gate static ushort_t
ecc_gen(uint_t high_bytes,uint_t low_bytes)25870Sstevel@tonic-gate ecc_gen(uint_t high_bytes, uint_t low_bytes)
25880Sstevel@tonic-gate {
25890Sstevel@tonic-gate int i, j;
25900Sstevel@tonic-gate uchar_t checker, bit_mask;
25910Sstevel@tonic-gate struct {
25920Sstevel@tonic-gate uint_t hi, lo;
25930Sstevel@tonic-gate } hex_data, masked_data[8];
25940Sstevel@tonic-gate
25950Sstevel@tonic-gate hex_data.hi = high_bytes;
25960Sstevel@tonic-gate hex_data.lo = low_bytes;
25970Sstevel@tonic-gate
25980Sstevel@tonic-gate /* mask out bits according to sec-ded-s4ed ecc code */
25990Sstevel@tonic-gate for (i = 0; i < 8; i++) {
26000Sstevel@tonic-gate masked_data[i].hi = hex_data.hi & ecc_code[i].hi;
26010Sstevel@tonic-gate masked_data[i].lo = hex_data.lo & ecc_code[i].lo;
26020Sstevel@tonic-gate }
26030Sstevel@tonic-gate
26040Sstevel@tonic-gate /*
26050Sstevel@tonic-gate * xor all bits in masked_data[i] to get bit_i of checker,
26060Sstevel@tonic-gate * where i = 0 to 7
26070Sstevel@tonic-gate */
26080Sstevel@tonic-gate checker = 0;
26090Sstevel@tonic-gate for (i = 0; i < 8; i++) {
26100Sstevel@tonic-gate bit_mask = 1 << i;
26110Sstevel@tonic-gate for (j = 0; j < 32; j++) {
26120Sstevel@tonic-gate if (masked_data[i].lo & 1) checker ^= bit_mask;
26130Sstevel@tonic-gate if (masked_data[i].hi & 1) checker ^= bit_mask;
26140Sstevel@tonic-gate masked_data[i].hi >>= 1;
26150Sstevel@tonic-gate masked_data[i].lo >>= 1;
26160Sstevel@tonic-gate }
26170Sstevel@tonic-gate }
26180Sstevel@tonic-gate return (checker);
26190Sstevel@tonic-gate }
26200Sstevel@tonic-gate
26210Sstevel@tonic-gate /*
26220Sstevel@tonic-gate * Flush the entire ecache using displacement flush by reading through a
26230Sstevel@tonic-gate * physical address range as large as the ecache.
26240Sstevel@tonic-gate */
26250Sstevel@tonic-gate void
cpu_flush_ecache(void)26260Sstevel@tonic-gate cpu_flush_ecache(void)
26270Sstevel@tonic-gate {
26280Sstevel@tonic-gate flush_ecache(ecache_flushaddr, cpunodes[CPU->cpu_id].ecache_size * 2,
26290Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_linesize);
26300Sstevel@tonic-gate }
26310Sstevel@tonic-gate
26320Sstevel@tonic-gate /*
26330Sstevel@tonic-gate * read and display the data in the cache line where the
26340Sstevel@tonic-gate * original ce error occurred.
26350Sstevel@tonic-gate * This routine is mainly used for debugging new hardware.
26360Sstevel@tonic-gate */
26370Sstevel@tonic-gate void
read_ecc_data(struct async_flt * ecc,short verbose,short ce_err)26380Sstevel@tonic-gate read_ecc_data(struct async_flt *ecc, short verbose, short ce_err)
26390Sstevel@tonic-gate {
26400Sstevel@tonic-gate kpreempt_disable();
26410Sstevel@tonic-gate /* disable ECC error traps */
26420Sstevel@tonic-gate set_error_enable(EER_ECC_DISABLE);
26430Sstevel@tonic-gate
26440Sstevel@tonic-gate /*
26450Sstevel@tonic-gate * flush the ecache
26460Sstevel@tonic-gate * read the data
26470Sstevel@tonic-gate * check to see if an ECC error occured
26480Sstevel@tonic-gate */
26490Sstevel@tonic-gate flush_ecache(ecache_flushaddr, cpunodes[CPU->cpu_id].ecache_size * 2,
26500Sstevel@tonic-gate cpunodes[CPU->cpu_id].ecache_linesize);
26510Sstevel@tonic-gate set_lsu(get_lsu() | cache_boot_state);
26520Sstevel@tonic-gate cpu_read_paddr(ecc, verbose, ce_err);
26530Sstevel@tonic-gate (void) check_ecc(ecc);
26540Sstevel@tonic-gate
26550Sstevel@tonic-gate /* enable ECC error traps */
26560Sstevel@tonic-gate set_error_enable(EER_ENABLE);
26570Sstevel@tonic-gate kpreempt_enable();
26580Sstevel@tonic-gate }
26590Sstevel@tonic-gate
26600Sstevel@tonic-gate /*
26610Sstevel@tonic-gate * Check the AFSR bits for UE/CE persistence.
26620Sstevel@tonic-gate * If UE or CE errors are detected, the routine will
26630Sstevel@tonic-gate * clears all the AFSR sticky bits (except CP for
26640Sstevel@tonic-gate * spitfire/blackbird) and the UDBs.
26650Sstevel@tonic-gate * if ce_debug or ue_debug is set, log any ue/ce errors detected.
26660Sstevel@tonic-gate */
26670Sstevel@tonic-gate static int
check_ecc(struct async_flt * ecc)26680Sstevel@tonic-gate check_ecc(struct async_flt *ecc)
26690Sstevel@tonic-gate {
26700Sstevel@tonic-gate uint64_t t_afsr;
26710Sstevel@tonic-gate uint64_t t_afar;
26720Sstevel@tonic-gate uint64_t udbh;
26730Sstevel@tonic-gate uint64_t udbl;
26740Sstevel@tonic-gate ushort_t udb;
26750Sstevel@tonic-gate int persistent = 0;
26760Sstevel@tonic-gate
26770Sstevel@tonic-gate /*
26780Sstevel@tonic-gate * Capture the AFSR, AFAR and UDBs info
26790Sstevel@tonic-gate */
26800Sstevel@tonic-gate get_asyncflt(&t_afsr);
26810Sstevel@tonic-gate get_asyncaddr(&t_afar);
26820Sstevel@tonic-gate t_afar &= SABRE_AFAR_PA;
26830Sstevel@tonic-gate get_udb_errors(&udbh, &udbl);
26840Sstevel@tonic-gate
26850Sstevel@tonic-gate if ((t_afsr & P_AFSR_UE) || (t_afsr & P_AFSR_CE)) {
26860Sstevel@tonic-gate /*
26870Sstevel@tonic-gate * Clear the errors
26880Sstevel@tonic-gate */
26890Sstevel@tonic-gate clr_datapath();
26900Sstevel@tonic-gate
26910Sstevel@tonic-gate if (isus2i || isus2e)
26920Sstevel@tonic-gate set_asyncflt(t_afsr);
26930Sstevel@tonic-gate else
26940Sstevel@tonic-gate set_asyncflt(t_afsr & ~P_AFSR_CP);
26950Sstevel@tonic-gate
26960Sstevel@tonic-gate /*
26970Sstevel@tonic-gate * determine whether to check UDBH or UDBL for persistence
26980Sstevel@tonic-gate */
26990Sstevel@tonic-gate if (ecc->flt_synd & UDBL_REG) {
27000Sstevel@tonic-gate udb = (ushort_t)udbl;
27010Sstevel@tonic-gate t_afar |= 0x8;
27020Sstevel@tonic-gate } else {
27030Sstevel@tonic-gate udb = (ushort_t)udbh;
27040Sstevel@tonic-gate }
27050Sstevel@tonic-gate
27060Sstevel@tonic-gate if (ce_debug || ue_debug) {
27070Sstevel@tonic-gate spitf_async_flt spf_flt; /* for logging */
27080Sstevel@tonic-gate struct async_flt *aflt =
27094718Smh27603 (struct async_flt *)&spf_flt;
27100Sstevel@tonic-gate
27110Sstevel@tonic-gate /* Package the info nicely in the spf_flt struct */
27120Sstevel@tonic-gate bzero(&spf_flt, sizeof (spitf_async_flt));
27130Sstevel@tonic-gate aflt->flt_stat = t_afsr;
27140Sstevel@tonic-gate aflt->flt_addr = t_afar;
27150Sstevel@tonic-gate spf_flt.flt_sdbh = (ushort_t)(udbh & 0x3FF);
27160Sstevel@tonic-gate spf_flt.flt_sdbl = (ushort_t)(udbl & 0x3FF);
27170Sstevel@tonic-gate
27180Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 0, &spf_flt, (CPU_AFSR |
27190Sstevel@tonic-gate CPU_AFAR | CPU_UDBH | CPU_UDBL), NULL,
27200Sstevel@tonic-gate " check_ecc: Dumping captured error states ...");
27210Sstevel@tonic-gate }
27220Sstevel@tonic-gate
27230Sstevel@tonic-gate /*
27240Sstevel@tonic-gate * if the fault addresses don't match, not persistent
27250Sstevel@tonic-gate */
27260Sstevel@tonic-gate if (t_afar != ecc->flt_addr) {
27270Sstevel@tonic-gate return (persistent);
27280Sstevel@tonic-gate }
27290Sstevel@tonic-gate
27300Sstevel@tonic-gate /*
27310Sstevel@tonic-gate * check for UE persistence
27320Sstevel@tonic-gate * since all DIMMs in the bank are identified for a UE,
27330Sstevel@tonic-gate * there's no reason to check the syndrome
27340Sstevel@tonic-gate */
27350Sstevel@tonic-gate if ((ecc->flt_stat & P_AFSR_UE) && (t_afsr & P_AFSR_UE)) {
27360Sstevel@tonic-gate persistent = 1;
27370Sstevel@tonic-gate }
27380Sstevel@tonic-gate
27390Sstevel@tonic-gate /*
27400Sstevel@tonic-gate * check for CE persistence
27410Sstevel@tonic-gate */
27420Sstevel@tonic-gate if ((ecc->flt_stat & P_AFSR_CE) && (t_afsr & P_AFSR_CE)) {
27430Sstevel@tonic-gate if ((udb & P_DER_E_SYND) ==
27440Sstevel@tonic-gate (ecc->flt_synd & P_DER_E_SYND)) {
27450Sstevel@tonic-gate persistent = 1;
27460Sstevel@tonic-gate }
27470Sstevel@tonic-gate }
27480Sstevel@tonic-gate }
27490Sstevel@tonic-gate return (persistent);
27500Sstevel@tonic-gate }
27510Sstevel@tonic-gate
27520Sstevel@tonic-gate #ifdef HUMMINGBIRD
27530Sstevel@tonic-gate #define HB_FULL_DIV 1
27540Sstevel@tonic-gate #define HB_HALF_DIV 2
27550Sstevel@tonic-gate #define HB_LOWEST_DIV 8
27560Sstevel@tonic-gate #define HB_ECLK_INVALID 0xdeadbad
27570Sstevel@tonic-gate static uint64_t hb_eclk[HB_LOWEST_DIV + 1] = {
27580Sstevel@tonic-gate HB_ECLK_INVALID, HB_ECLK_1, HB_ECLK_2, HB_ECLK_INVALID,
27590Sstevel@tonic-gate HB_ECLK_4, HB_ECLK_INVALID, HB_ECLK_6, HB_ECLK_INVALID,
27600Sstevel@tonic-gate HB_ECLK_8 };
27610Sstevel@tonic-gate
27620Sstevel@tonic-gate #define HB_SLOW_DOWN 0
27630Sstevel@tonic-gate #define HB_SPEED_UP 1
27640Sstevel@tonic-gate
27650Sstevel@tonic-gate #define SET_ESTAR_MODE(mode) \
27660Sstevel@tonic-gate stdphysio(HB_ESTAR_MODE, (mode)); \
27670Sstevel@tonic-gate /* \
27680Sstevel@tonic-gate * PLL logic requires minimum of 16 clock \
27690Sstevel@tonic-gate * cycles to lock to the new clock speed. \
27700Sstevel@tonic-gate * Wait 1 usec to satisfy this requirement. \
27710Sstevel@tonic-gate */ \
27720Sstevel@tonic-gate drv_usecwait(1);
27730Sstevel@tonic-gate
27740Sstevel@tonic-gate #define CHANGE_REFRESH_COUNT(direction, cur_div, new_div) \
27750Sstevel@tonic-gate { \
27760Sstevel@tonic-gate volatile uint64_t data; \
27770Sstevel@tonic-gate uint64_t count, new_count; \
27780Sstevel@tonic-gate clock_t delay; \
27790Sstevel@tonic-gate data = lddphysio(HB_MEM_CNTRL0); \
27800Sstevel@tonic-gate count = (data & HB_REFRESH_COUNT_MASK) >> \
27810Sstevel@tonic-gate HB_REFRESH_COUNT_SHIFT; \
27820Sstevel@tonic-gate new_count = (HB_REFRESH_INTERVAL * \
27830Sstevel@tonic-gate cpunodes[CPU->cpu_id].clock_freq) / \
27840Sstevel@tonic-gate (HB_REFRESH_CLOCKS_PER_COUNT * (new_div) * NANOSEC);\
27850Sstevel@tonic-gate data = (data & ~HB_REFRESH_COUNT_MASK) | \
27860Sstevel@tonic-gate (new_count << HB_REFRESH_COUNT_SHIFT); \
27870Sstevel@tonic-gate stdphysio(HB_MEM_CNTRL0, data); \
27880Sstevel@tonic-gate data = lddphysio(HB_MEM_CNTRL0); \
27890Sstevel@tonic-gate /* \
27900Sstevel@tonic-gate * If we are slowing down the cpu and Memory \
27910Sstevel@tonic-gate * Self Refresh is not enabled, it is required \
27920Sstevel@tonic-gate * to wait for old refresh count to count-down and \
27930Sstevel@tonic-gate * new refresh count to go into effect (let new value \
27940Sstevel@tonic-gate * counts down once). \
27950Sstevel@tonic-gate */ \
27960Sstevel@tonic-gate if ((direction) == HB_SLOW_DOWN && \
27970Sstevel@tonic-gate (data & HB_SELF_REFRESH_MASK) == 0) { \
27980Sstevel@tonic-gate /* \
27990Sstevel@tonic-gate * Each count takes 64 cpu clock cycles \
28000Sstevel@tonic-gate * to decrement. Wait for current refresh \
28010Sstevel@tonic-gate * count plus new refresh count at current \
28020Sstevel@tonic-gate * cpu speed to count down to zero. Round \
28030Sstevel@tonic-gate * up the delay time. \
28040Sstevel@tonic-gate */ \
28050Sstevel@tonic-gate delay = ((HB_REFRESH_CLOCKS_PER_COUNT * \
28060Sstevel@tonic-gate (count + new_count) * MICROSEC * (cur_div)) /\
28070Sstevel@tonic-gate cpunodes[CPU->cpu_id].clock_freq) + 1; \
28080Sstevel@tonic-gate drv_usecwait(delay); \
28090Sstevel@tonic-gate } \
28100Sstevel@tonic-gate }
28110Sstevel@tonic-gate
28120Sstevel@tonic-gate #define SET_SELF_REFRESH(bit) \
28130Sstevel@tonic-gate { \
28140Sstevel@tonic-gate volatile uint64_t data; \
28150Sstevel@tonic-gate data = lddphysio(HB_MEM_CNTRL0); \
28160Sstevel@tonic-gate data = (data & ~HB_SELF_REFRESH_MASK) | \
28170Sstevel@tonic-gate ((bit) << HB_SELF_REFRESH_SHIFT); \
28180Sstevel@tonic-gate stdphysio(HB_MEM_CNTRL0, data); \
28190Sstevel@tonic-gate data = lddphysio(HB_MEM_CNTRL0); \
28200Sstevel@tonic-gate }
28210Sstevel@tonic-gate #endif /* HUMMINGBIRD */
28220Sstevel@tonic-gate
28230Sstevel@tonic-gate /* ARGSUSED */
28240Sstevel@tonic-gate void
cpu_change_speed(uint64_t new_divisor,uint64_t arg2)28250Sstevel@tonic-gate cpu_change_speed(uint64_t new_divisor, uint64_t arg2)
28260Sstevel@tonic-gate {
28270Sstevel@tonic-gate #ifdef HUMMINGBIRD
28280Sstevel@tonic-gate uint64_t cur_mask, cur_divisor = 0;
28290Sstevel@tonic-gate volatile uint64_t reg;
28304667Smh27603 processor_info_t *pi = &(CPU->cpu_type_info);
28310Sstevel@tonic-gate int index;
28320Sstevel@tonic-gate
28330Sstevel@tonic-gate if ((new_divisor < HB_FULL_DIV || new_divisor > HB_LOWEST_DIV) ||
28340Sstevel@tonic-gate (hb_eclk[new_divisor] == HB_ECLK_INVALID)) {
28350Sstevel@tonic-gate cmn_err(CE_WARN, "cpu_change_speed: bad divisor 0x%lx",
28360Sstevel@tonic-gate new_divisor);
28370Sstevel@tonic-gate return;
28380Sstevel@tonic-gate }
28390Sstevel@tonic-gate
28400Sstevel@tonic-gate reg = lddphysio(HB_ESTAR_MODE);
28410Sstevel@tonic-gate cur_mask = reg & HB_ECLK_MASK;
28420Sstevel@tonic-gate for (index = HB_FULL_DIV; index <= HB_LOWEST_DIV; index++) {
28430Sstevel@tonic-gate if (hb_eclk[index] == cur_mask) {
28440Sstevel@tonic-gate cur_divisor = index;
28450Sstevel@tonic-gate break;
28460Sstevel@tonic-gate }
28470Sstevel@tonic-gate }
28480Sstevel@tonic-gate
28490Sstevel@tonic-gate if (cur_divisor == 0)
28500Sstevel@tonic-gate cmn_err(CE_PANIC, "cpu_change_speed: current divisor "
28510Sstevel@tonic-gate "can't be determined!");
28520Sstevel@tonic-gate
28530Sstevel@tonic-gate /*
28540Sstevel@tonic-gate * If we are already at the requested divisor speed, just
28550Sstevel@tonic-gate * return.
28560Sstevel@tonic-gate */
28570Sstevel@tonic-gate if (cur_divisor == new_divisor)
28580Sstevel@tonic-gate return;
28590Sstevel@tonic-gate
28600Sstevel@tonic-gate if (cur_divisor == HB_FULL_DIV && new_divisor == HB_HALF_DIV) {
28610Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SLOW_DOWN, cur_divisor, new_divisor);
28620Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
28630Sstevel@tonic-gate SET_SELF_REFRESH(HB_SELF_REFRESH_ENABLE);
28640Sstevel@tonic-gate
28650Sstevel@tonic-gate } else if (cur_divisor == HB_HALF_DIV && new_divisor == HB_FULL_DIV) {
28660Sstevel@tonic-gate SET_SELF_REFRESH(HB_SELF_REFRESH_DISABLE);
28670Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
28680Sstevel@tonic-gate /* LINTED: E_FALSE_LOGICAL_EXPR */
28690Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SPEED_UP, cur_divisor, new_divisor);
28700Sstevel@tonic-gate
28710Sstevel@tonic-gate } else if (cur_divisor == HB_FULL_DIV && new_divisor > HB_HALF_DIV) {
28720Sstevel@tonic-gate /*
28730Sstevel@tonic-gate * Transition to 1/2 speed first, then to
28740Sstevel@tonic-gate * lower speed.
28750Sstevel@tonic-gate */
28760Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SLOW_DOWN, cur_divisor, HB_HALF_DIV);
28770Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[HB_HALF_DIV]);
28780Sstevel@tonic-gate SET_SELF_REFRESH(HB_SELF_REFRESH_ENABLE);
28790Sstevel@tonic-gate
28800Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SLOW_DOWN, HB_HALF_DIV, new_divisor);
28810Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
28820Sstevel@tonic-gate
28830Sstevel@tonic-gate } else if (cur_divisor > HB_HALF_DIV && new_divisor == HB_FULL_DIV) {
28840Sstevel@tonic-gate /*
28850Sstevel@tonic-gate * Transition to 1/2 speed first, then to
28860Sstevel@tonic-gate * full speed.
28870Sstevel@tonic-gate */
28880Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[HB_HALF_DIV]);
28890Sstevel@tonic-gate /* LINTED: E_FALSE_LOGICAL_EXPR */
28900Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SPEED_UP, cur_divisor, HB_HALF_DIV);
28910Sstevel@tonic-gate
28920Sstevel@tonic-gate SET_SELF_REFRESH(HB_SELF_REFRESH_DISABLE);
28930Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
28940Sstevel@tonic-gate /* LINTED: E_FALSE_LOGICAL_EXPR */
28950Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SPEED_UP, HB_HALF_DIV, new_divisor);
28960Sstevel@tonic-gate
28970Sstevel@tonic-gate } else if (cur_divisor < new_divisor) {
28980Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SLOW_DOWN, cur_divisor, new_divisor);
28990Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
29000Sstevel@tonic-gate
29010Sstevel@tonic-gate } else if (cur_divisor > new_divisor) {
29020Sstevel@tonic-gate SET_ESTAR_MODE(hb_eclk[new_divisor]);
29030Sstevel@tonic-gate /* LINTED: E_FALSE_LOGICAL_EXPR */
29040Sstevel@tonic-gate CHANGE_REFRESH_COUNT(HB_SPEED_UP, cur_divisor, new_divisor);
29050Sstevel@tonic-gate }
29060Sstevel@tonic-gate CPU->cpu_m.divisor = (uchar_t)new_divisor;
2907*8906SEric.Saxe@Sun.COM cpu_set_curr_clock(((uint64_t)pi->pi_clock * 1000000) / new_divisor);
29080Sstevel@tonic-gate #endif
29090Sstevel@tonic-gate }
29100Sstevel@tonic-gate
29110Sstevel@tonic-gate /*
29120Sstevel@tonic-gate * Clear the AFSR sticky bits and the UDBs. For Sabre/Spitfire/Blackbird,
29130Sstevel@tonic-gate * we clear all the sticky bits. If a non-null pointer to a async fault
29140Sstevel@tonic-gate * structure argument is passed in, the captured error state (AFSR, AFAR, UDBs)
29150Sstevel@tonic-gate * info will be returned in the structure. If a non-null pointer to a
29160Sstevel@tonic-gate * uint64_t is passed in, this will be updated if the CP bit is set in the
29170Sstevel@tonic-gate * AFSR. The afsr will be returned.
29180Sstevel@tonic-gate */
29190Sstevel@tonic-gate static uint64_t
clear_errors(spitf_async_flt * spf_flt,uint64_t * acc_afsr)29200Sstevel@tonic-gate clear_errors(spitf_async_flt *spf_flt, uint64_t *acc_afsr)
29210Sstevel@tonic-gate {
29220Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)spf_flt;
29230Sstevel@tonic-gate uint64_t afsr;
29240Sstevel@tonic-gate uint64_t udbh, udbl;
29250Sstevel@tonic-gate
29260Sstevel@tonic-gate get_asyncflt(&afsr);
29270Sstevel@tonic-gate
29280Sstevel@tonic-gate if ((acc_afsr != NULL) && (afsr & P_AFSR_CP))
29290Sstevel@tonic-gate *acc_afsr |= afsr;
29300Sstevel@tonic-gate
29310Sstevel@tonic-gate if (spf_flt != NULL) {
29320Sstevel@tonic-gate aflt->flt_stat = afsr;
29330Sstevel@tonic-gate get_asyncaddr(&aflt->flt_addr);
29340Sstevel@tonic-gate aflt->flt_addr &= SABRE_AFAR_PA;
29350Sstevel@tonic-gate
29360Sstevel@tonic-gate get_udb_errors(&udbh, &udbl);
29370Sstevel@tonic-gate spf_flt->flt_sdbh = (ushort_t)(udbh & 0x3FF);
29380Sstevel@tonic-gate spf_flt->flt_sdbl = (ushort_t)(udbl & 0x3FF);
29390Sstevel@tonic-gate }
29400Sstevel@tonic-gate
29410Sstevel@tonic-gate set_asyncflt(afsr); /* clear afsr */
29420Sstevel@tonic-gate clr_datapath(); /* clear udbs */
29430Sstevel@tonic-gate return (afsr);
29440Sstevel@tonic-gate }
29450Sstevel@tonic-gate
29460Sstevel@tonic-gate /*
29470Sstevel@tonic-gate * Scan the ecache to look for bad lines. If found, the afsr, afar, e$ data
29480Sstevel@tonic-gate * tag of the first bad line will be returned. We also return the old-afsr
29490Sstevel@tonic-gate * (before clearing the sticky bits). The linecnt data will be updated to
29500Sstevel@tonic-gate * indicate the number of bad lines detected.
29510Sstevel@tonic-gate */
29520Sstevel@tonic-gate static void
scan_ecache(uint64_t * t_afar,ec_data_t * ecache_data,uint64_t * ecache_tag,int * linecnt,uint64_t * t_afsr)29530Sstevel@tonic-gate scan_ecache(uint64_t *t_afar, ec_data_t *ecache_data,
29540Sstevel@tonic-gate uint64_t *ecache_tag, int *linecnt, uint64_t *t_afsr)
29550Sstevel@tonic-gate {
29560Sstevel@tonic-gate ec_data_t t_ecdata[8];
29570Sstevel@tonic-gate uint64_t t_etag, oafsr;
29580Sstevel@tonic-gate uint64_t pa = AFLT_INV_ADDR;
29590Sstevel@tonic-gate uint32_t i, j, ecache_sz;
29600Sstevel@tonic-gate uint64_t acc_afsr = 0;
29610Sstevel@tonic-gate uint64_t *cpu_afsr = NULL;
29620Sstevel@tonic-gate
29630Sstevel@tonic-gate if (CPU_PRIVATE(CPU) != NULL)
29640Sstevel@tonic-gate cpu_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
29650Sstevel@tonic-gate
29660Sstevel@tonic-gate *linecnt = 0;
29670Sstevel@tonic-gate ecache_sz = cpunodes[CPU->cpu_id].ecache_size;
29680Sstevel@tonic-gate
29690Sstevel@tonic-gate for (i = 0; i < ecache_sz; i += 64) {
29700Sstevel@tonic-gate get_ecache_dtag(i, (uint64_t *)&t_ecdata[0], &t_etag, &oafsr,
29710Sstevel@tonic-gate cpu_afsr);
29720Sstevel@tonic-gate acc_afsr |= oafsr;
29730Sstevel@tonic-gate
29740Sstevel@tonic-gate /*
29750Sstevel@tonic-gate * Scan through the whole 64 bytes line in 8 8-byte chunks
29760Sstevel@tonic-gate * looking for the first occurrence of an EDP error. The AFSR
29770Sstevel@tonic-gate * info is captured for each 8-byte chunk. Note that for
29780Sstevel@tonic-gate * Spitfire/Blackbird, the AFSR.PSYND is captured by h/w in
29790Sstevel@tonic-gate * 16-byte chunk granularity (i.e. the AFSR will be the same
29800Sstevel@tonic-gate * for the high and low 8-byte words within the 16-byte chunk).
29810Sstevel@tonic-gate * For Sabre/Hummingbird, the AFSR.PSYND is captured in 8-byte
29820Sstevel@tonic-gate * granularity and only PSYND bits [7:0] are used.
29830Sstevel@tonic-gate */
29840Sstevel@tonic-gate for (j = 0; j < 8; j++) {
29850Sstevel@tonic-gate ec_data_t *ecdptr = &t_ecdata[j];
29860Sstevel@tonic-gate
29870Sstevel@tonic-gate if (ecdptr->ec_afsr & P_AFSR_EDP) {
29880Sstevel@tonic-gate uint64_t errpa;
29890Sstevel@tonic-gate ushort_t psynd;
29900Sstevel@tonic-gate uint32_t ec_set_size = ecache_sz /
29910Sstevel@tonic-gate ecache_associativity;
29920Sstevel@tonic-gate
29930Sstevel@tonic-gate /*
29940Sstevel@tonic-gate * For Spitfire/Blackbird, we need to look at
29950Sstevel@tonic-gate * the PSYND to make sure that this 8-byte chunk
29960Sstevel@tonic-gate * is the right one. PSYND bits [15:8] belong
29970Sstevel@tonic-gate * to the upper 8-byte (even) chunk. Bits
29980Sstevel@tonic-gate * [7:0] belong to the lower 8-byte chunk (odd).
29990Sstevel@tonic-gate */
30000Sstevel@tonic-gate psynd = ecdptr->ec_afsr & P_AFSR_P_SYND;
30010Sstevel@tonic-gate if (!isus2i && !isus2e) {
30020Sstevel@tonic-gate if (j & 0x1)
30030Sstevel@tonic-gate psynd = psynd & 0xFF;
30040Sstevel@tonic-gate else
30050Sstevel@tonic-gate psynd = psynd >> 8;
30060Sstevel@tonic-gate
30070Sstevel@tonic-gate if (!psynd)
30080Sstevel@tonic-gate continue; /* wrong chunk */
30090Sstevel@tonic-gate }
30100Sstevel@tonic-gate
30110Sstevel@tonic-gate /* Construct the PA */
30120Sstevel@tonic-gate errpa = ((t_etag & cpu_ec_tag_mask) <<
30130Sstevel@tonic-gate cpu_ec_tag_shift) | ((i | (j << 3)) %
30140Sstevel@tonic-gate ec_set_size);
30150Sstevel@tonic-gate
30160Sstevel@tonic-gate /* clean up the cache line */
30170Sstevel@tonic-gate flushecacheline(P2ALIGN(errpa, 64),
30184718Smh27603 cpunodes[CPU->cpu_id].ecache_size);
30190Sstevel@tonic-gate
30200Sstevel@tonic-gate oafsr = clear_errors(NULL, cpu_afsr);
30210Sstevel@tonic-gate acc_afsr |= oafsr;
30220Sstevel@tonic-gate
30230Sstevel@tonic-gate (*linecnt)++;
30240Sstevel@tonic-gate
30250Sstevel@tonic-gate /*
30260Sstevel@tonic-gate * Capture the PA for the first bad line found.
30270Sstevel@tonic-gate * Return the ecache dump and tag info.
30280Sstevel@tonic-gate */
30290Sstevel@tonic-gate if (pa == AFLT_INV_ADDR) {
30300Sstevel@tonic-gate int k;
30310Sstevel@tonic-gate
30320Sstevel@tonic-gate pa = errpa;
30330Sstevel@tonic-gate for (k = 0; k < 8; k++)
30340Sstevel@tonic-gate ecache_data[k] = t_ecdata[k];
30350Sstevel@tonic-gate *ecache_tag = t_etag;
30360Sstevel@tonic-gate }
30370Sstevel@tonic-gate break;
30380Sstevel@tonic-gate }
30390Sstevel@tonic-gate }
30400Sstevel@tonic-gate }
30410Sstevel@tonic-gate *t_afar = pa;
30420Sstevel@tonic-gate *t_afsr = acc_afsr;
30430Sstevel@tonic-gate }
30440Sstevel@tonic-gate
30450Sstevel@tonic-gate static void
cpu_log_ecmem_info(spitf_async_flt * spf_flt)30460Sstevel@tonic-gate cpu_log_ecmem_info(spitf_async_flt *spf_flt)
30470Sstevel@tonic-gate {
30480Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)spf_flt;
30490Sstevel@tonic-gate uint64_t ecache_tag = spf_flt->flt_ec_tag;
30500Sstevel@tonic-gate char linestr[30];
30510Sstevel@tonic-gate char *state_str;
30520Sstevel@tonic-gate int i;
30530Sstevel@tonic-gate
30540Sstevel@tonic-gate /*
30550Sstevel@tonic-gate * Check the ecache tag to make sure it
30560Sstevel@tonic-gate * is valid. If invalid, a memory dump was
30570Sstevel@tonic-gate * captured instead of a ecache dump.
30580Sstevel@tonic-gate */
30590Sstevel@tonic-gate if (spf_flt->flt_ec_tag != AFLT_INV_ADDR) {
30600Sstevel@tonic-gate uchar_t eparity = (uchar_t)
30610Sstevel@tonic-gate ((ecache_tag & cpu_ec_par_mask) >> cpu_ec_par_shift);
30620Sstevel@tonic-gate
30630Sstevel@tonic-gate uchar_t estate = (uchar_t)
30640Sstevel@tonic-gate ((ecache_tag & cpu_ec_state_mask) >> cpu_ec_state_shift);
30650Sstevel@tonic-gate
30660Sstevel@tonic-gate if (estate == cpu_ec_state_shr)
30670Sstevel@tonic-gate state_str = "Shared";
30680Sstevel@tonic-gate else if (estate == cpu_ec_state_exl)
30690Sstevel@tonic-gate state_str = "Exclusive";
30700Sstevel@tonic-gate else if (estate == cpu_ec_state_own)
30710Sstevel@tonic-gate state_str = "Owner";
30720Sstevel@tonic-gate else if (estate == cpu_ec_state_mod)
30730Sstevel@tonic-gate state_str = "Modified";
30740Sstevel@tonic-gate else
30750Sstevel@tonic-gate state_str = "Invalid";
30760Sstevel@tonic-gate
30770Sstevel@tonic-gate if (spf_flt->flt_ec_lcnt > 1) {
30780Sstevel@tonic-gate (void) snprintf(linestr, sizeof (linestr),
30790Sstevel@tonic-gate "Badlines found=%d", spf_flt->flt_ec_lcnt);
30800Sstevel@tonic-gate } else {
30810Sstevel@tonic-gate linestr[0] = '\0';
30820Sstevel@tonic-gate }
30830Sstevel@tonic-gate
30840Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, CPU_ERRID_FIRST, NULL,
30850Sstevel@tonic-gate " PA=0x%08x.%08x\n E$tag 0x%08x.%08x E$State: %s "
30860Sstevel@tonic-gate "E$parity 0x%02x %s", (uint32_t)(aflt->flt_addr >> 32),
30870Sstevel@tonic-gate (uint32_t)aflt->flt_addr, (uint32_t)(ecache_tag >> 32),
30880Sstevel@tonic-gate (uint32_t)ecache_tag, state_str,
30890Sstevel@tonic-gate (uint32_t)eparity, linestr);
30900Sstevel@tonic-gate } else {
30910Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, CPU_ERRID_FIRST, NULL,
30920Sstevel@tonic-gate " E$tag != PA from AFAR; E$line was victimized"
30930Sstevel@tonic-gate "\n dumping memory from PA 0x%08x.%08x instead",
30940Sstevel@tonic-gate (uint32_t)(P2ALIGN(aflt->flt_addr, 64) >> 32),
30950Sstevel@tonic-gate (uint32_t)P2ALIGN(aflt->flt_addr, 64));
30960Sstevel@tonic-gate }
30970Sstevel@tonic-gate
30980Sstevel@tonic-gate /*
30990Sstevel@tonic-gate * Dump out all 8 8-byte ecache data captured
31000Sstevel@tonic-gate * For each 8-byte data captured, we check the
31010Sstevel@tonic-gate * captured afsr's parity syndrome to find out
31020Sstevel@tonic-gate * which 8-byte chunk is bad. For memory dump, the
31030Sstevel@tonic-gate * AFSR values were initialized to 0.
31040Sstevel@tonic-gate */
31050Sstevel@tonic-gate for (i = 0; i < 8; i++) {
31060Sstevel@tonic-gate ec_data_t *ecdptr;
31070Sstevel@tonic-gate uint_t offset;
31080Sstevel@tonic-gate ushort_t psynd;
31090Sstevel@tonic-gate ushort_t bad;
31100Sstevel@tonic-gate uint64_t edp;
31110Sstevel@tonic-gate
31120Sstevel@tonic-gate offset = i << 3; /* multiply by 8 */
31130Sstevel@tonic-gate ecdptr = &spf_flt->flt_ec_data[i];
31140Sstevel@tonic-gate psynd = ecdptr->ec_afsr & P_AFSR_P_SYND;
31150Sstevel@tonic-gate edp = ecdptr->ec_afsr & P_AFSR_EDP;
31160Sstevel@tonic-gate
31170Sstevel@tonic-gate /*
31180Sstevel@tonic-gate * For Sabre/Hummingbird, parity synd is captured only
31190Sstevel@tonic-gate * in [7:0] of AFSR.PSYND for each 8-byte chunk.
31200Sstevel@tonic-gate * For spitfire/blackbird, AFSR.PSYND is captured
31210Sstevel@tonic-gate * in 16-byte granularity. [15:8] represent
31220Sstevel@tonic-gate * the upper 8 byte and [7:0] the lower 8 byte.
31230Sstevel@tonic-gate */
31240Sstevel@tonic-gate if (isus2i || isus2e || (i & 0x1))
31250Sstevel@tonic-gate bad = (psynd & 0xFF); /* check bits [7:0] */
31260Sstevel@tonic-gate else
31270Sstevel@tonic-gate bad = (psynd & 0xFF00); /* check bits [15:8] */
31280Sstevel@tonic-gate
31290Sstevel@tonic-gate if (bad && edp) {
31300Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, NO_LFLAGS, NULL,
31310Sstevel@tonic-gate " E$Data (0x%02x): 0x%08x.%08x "
31320Sstevel@tonic-gate "*Bad* PSYND=0x%04x", offset,
31330Sstevel@tonic-gate (uint32_t)(ecdptr->ec_d8 >> 32),
31340Sstevel@tonic-gate (uint32_t)ecdptr->ec_d8, psynd);
31350Sstevel@tonic-gate } else {
31360Sstevel@tonic-gate cpu_aflt_log(CE_CONT, 2, spf_flt, NO_LFLAGS, NULL,
31370Sstevel@tonic-gate " E$Data (0x%02x): 0x%08x.%08x", offset,
31380Sstevel@tonic-gate (uint32_t)(ecdptr->ec_d8 >> 32),
31390Sstevel@tonic-gate (uint32_t)ecdptr->ec_d8);
31400Sstevel@tonic-gate }
31410Sstevel@tonic-gate }
31420Sstevel@tonic-gate }
31430Sstevel@tonic-gate
31440Sstevel@tonic-gate /*
31450Sstevel@tonic-gate * Common logging function for all cpu async errors. This function allows the
31460Sstevel@tonic-gate * caller to generate a single cmn_err() call that logs the appropriate items
31470Sstevel@tonic-gate * from the fault structure, and implements our rules for AFT logging levels.
31480Sstevel@tonic-gate *
31490Sstevel@tonic-gate * ce_code: cmn_err() code (e.g. CE_PANIC, CE_WARN, CE_CONT)
31500Sstevel@tonic-gate * tagnum: 0, 1, 2, .. generate the [AFT#] tag
31510Sstevel@tonic-gate * spflt: pointer to spitfire async fault structure
31520Sstevel@tonic-gate * logflags: bitflags indicating what to output
31530Sstevel@tonic-gate * endstr: a end string to appear at the end of this log
31540Sstevel@tonic-gate * fmt: a format string to appear at the beginning of the log
31550Sstevel@tonic-gate *
31560Sstevel@tonic-gate * The logflags allows the construction of predetermined output from the spflt
31570Sstevel@tonic-gate * structure. The individual data items always appear in a consistent order.
31580Sstevel@tonic-gate * Note that either or both of the spflt structure pointer and logflags may be
31590Sstevel@tonic-gate * NULL or zero respectively, indicating that the predetermined output
31600Sstevel@tonic-gate * substrings are not requested in this log. The output looks like this:
31610Sstevel@tonic-gate *
31620Sstevel@tonic-gate * [AFT#] <CPU_ERRID_FIRST><fmt string><CPU_FLTCPU>
31630Sstevel@tonic-gate * <CPU_SPACE><CPU_ERRID>
31640Sstevel@tonic-gate * newline+4spaces<CPU_AFSR><CPU_AFAR>
31650Sstevel@tonic-gate * newline+4spaces<CPU_AF_PSYND><CPU_AF_ETS><CPU_FAULTPC>
31660Sstevel@tonic-gate * newline+4spaces<CPU_UDBH><CPU_UDBL>
31670Sstevel@tonic-gate * newline+4spaces<CPU_SYND>
31680Sstevel@tonic-gate * newline+4spaces<endstr>
31690Sstevel@tonic-gate *
31700Sstevel@tonic-gate * Note that <endstr> may not start on a newline if we are logging <CPU_PSYND>;
31710Sstevel@tonic-gate * it is assumed that <endstr> will be the unum string in this case. The size
31720Sstevel@tonic-gate * of our intermediate formatting buf[] is based on the worst case of all flags
31730Sstevel@tonic-gate * being enabled. We pass the caller's varargs directly to vcmn_err() for
31740Sstevel@tonic-gate * formatting so we don't need additional stack space to format them here.
31750Sstevel@tonic-gate */
31760Sstevel@tonic-gate /*PRINTFLIKE6*/
31770Sstevel@tonic-gate static void
cpu_aflt_log(int ce_code,int tagnum,spitf_async_flt * spflt,uint_t logflags,const char * endstr,const char * fmt,...)31780Sstevel@tonic-gate cpu_aflt_log(int ce_code, int tagnum, spitf_async_flt *spflt, uint_t logflags,
31790Sstevel@tonic-gate const char *endstr, const char *fmt, ...)
31800Sstevel@tonic-gate {
31810Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)spflt;
31820Sstevel@tonic-gate char buf[400], *p, *q; /* see comments about buf[] size above */
31830Sstevel@tonic-gate va_list ap;
31840Sstevel@tonic-gate int console_log_flag;
31850Sstevel@tonic-gate
31860Sstevel@tonic-gate if ((aflt == NULL) || ((aflt->flt_class == CPU_FAULT) &&
31874718Smh27603 (aflt->flt_stat & P_AFSR_LEVEL1)) ||
31880Sstevel@tonic-gate (aflt->flt_panic)) {
31890Sstevel@tonic-gate console_log_flag = (tagnum < 2) || aft_verbose;
31900Sstevel@tonic-gate } else {
31910Sstevel@tonic-gate int verbose = ((aflt->flt_class == BUS_FAULT) ||
31920Sstevel@tonic-gate (aflt->flt_stat & P_AFSR_CE)) ?
31930Sstevel@tonic-gate ce_verbose_memory : ce_verbose_other;
31940Sstevel@tonic-gate
31950Sstevel@tonic-gate if (!verbose)
31960Sstevel@tonic-gate return;
31970Sstevel@tonic-gate
31980Sstevel@tonic-gate console_log_flag = (verbose > 1);
31990Sstevel@tonic-gate }
32000Sstevel@tonic-gate
32010Sstevel@tonic-gate if (console_log_flag)
32020Sstevel@tonic-gate (void) sprintf(buf, "[AFT%d]", tagnum);
32030Sstevel@tonic-gate else
32040Sstevel@tonic-gate (void) sprintf(buf, "![AFT%d]", tagnum);
32050Sstevel@tonic-gate
32060Sstevel@tonic-gate p = buf + strlen(buf); /* current buffer position */
32070Sstevel@tonic-gate q = buf + sizeof (buf); /* pointer past end of buffer */
32080Sstevel@tonic-gate
32090Sstevel@tonic-gate if (spflt != NULL && (logflags & CPU_ERRID_FIRST)) {
32100Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " errID 0x%08x.%08x",
32110Sstevel@tonic-gate (uint32_t)(aflt->flt_id >> 32), (uint32_t)aflt->flt_id);
32120Sstevel@tonic-gate p += strlen(p);
32130Sstevel@tonic-gate }
32140Sstevel@tonic-gate
32150Sstevel@tonic-gate /*
32160Sstevel@tonic-gate * Copy the caller's format string verbatim into buf[]. It will be
32170Sstevel@tonic-gate * formatted by the call to vcmn_err() at the end of this function.
32180Sstevel@tonic-gate */
32190Sstevel@tonic-gate if (fmt != NULL && p < q) {
32200Sstevel@tonic-gate (void) strncpy(p, fmt, (size_t)(q - p - 1));
32210Sstevel@tonic-gate buf[sizeof (buf) - 1] = '\0';
32220Sstevel@tonic-gate p += strlen(p);
32230Sstevel@tonic-gate }
32240Sstevel@tonic-gate
32250Sstevel@tonic-gate if (spflt != NULL) {
32260Sstevel@tonic-gate if (logflags & CPU_FLTCPU) {
32270Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " CPU%d",
32280Sstevel@tonic-gate aflt->flt_inst);
32290Sstevel@tonic-gate p += strlen(p);
32300Sstevel@tonic-gate }
32310Sstevel@tonic-gate
32320Sstevel@tonic-gate if (logflags & CPU_SPACE) {
32330Sstevel@tonic-gate if (aflt->flt_status & ECC_D_TRAP)
32340Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32350Sstevel@tonic-gate " Data access");
32360Sstevel@tonic-gate else if (aflt->flt_status & ECC_I_TRAP)
32370Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32380Sstevel@tonic-gate " Instruction access");
32390Sstevel@tonic-gate p += strlen(p);
32400Sstevel@tonic-gate }
32410Sstevel@tonic-gate
32420Sstevel@tonic-gate if (logflags & CPU_TL) {
32430Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " at TL%s",
32440Sstevel@tonic-gate aflt->flt_tl ? ">0" : "=0");
32450Sstevel@tonic-gate p += strlen(p);
32460Sstevel@tonic-gate }
32470Sstevel@tonic-gate
32480Sstevel@tonic-gate if (logflags & CPU_ERRID) {
32490Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32500Sstevel@tonic-gate ", errID 0x%08x.%08x",
32510Sstevel@tonic-gate (uint32_t)(aflt->flt_id >> 32),
32520Sstevel@tonic-gate (uint32_t)aflt->flt_id);
32530Sstevel@tonic-gate p += strlen(p);
32540Sstevel@tonic-gate }
32550Sstevel@tonic-gate
32560Sstevel@tonic-gate if (logflags & CPU_AFSR) {
32570Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32580Sstevel@tonic-gate "\n AFSR 0x%08b.%08b",
32590Sstevel@tonic-gate (uint32_t)(aflt->flt_stat >> 32), AFSR_FMTSTR0,
32600Sstevel@tonic-gate (uint32_t)aflt->flt_stat, AFSR_FMTSTR1);
32610Sstevel@tonic-gate p += strlen(p);
32620Sstevel@tonic-gate }
32630Sstevel@tonic-gate
32640Sstevel@tonic-gate if (logflags & CPU_AFAR) {
32650Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " AFAR 0x%08x.%08x",
32660Sstevel@tonic-gate (uint32_t)(aflt->flt_addr >> 32),
32670Sstevel@tonic-gate (uint32_t)aflt->flt_addr);
32680Sstevel@tonic-gate p += strlen(p);
32690Sstevel@tonic-gate }
32700Sstevel@tonic-gate
32710Sstevel@tonic-gate if (logflags & CPU_AF_PSYND) {
32720Sstevel@tonic-gate ushort_t psynd = (ushort_t)
32730Sstevel@tonic-gate (aflt->flt_stat & P_AFSR_P_SYND);
32740Sstevel@tonic-gate
32750Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32760Sstevel@tonic-gate "\n AFSR.PSYND 0x%04x(Score %02d)",
32770Sstevel@tonic-gate psynd, ecc_psynd_score(psynd));
32780Sstevel@tonic-gate p += strlen(p);
32790Sstevel@tonic-gate }
32800Sstevel@tonic-gate
32810Sstevel@tonic-gate if (logflags & CPU_AF_ETS) {
32820Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " AFSR.ETS 0x%02x",
32830Sstevel@tonic-gate (uchar_t)((aflt->flt_stat & P_AFSR_ETS) >> 16));
32840Sstevel@tonic-gate p += strlen(p);
32850Sstevel@tonic-gate }
32860Sstevel@tonic-gate
32870Sstevel@tonic-gate if (logflags & CPU_FAULTPC) {
32880Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), " Fault_PC 0x%p",
32890Sstevel@tonic-gate (void *)aflt->flt_pc);
32900Sstevel@tonic-gate p += strlen(p);
32910Sstevel@tonic-gate }
32920Sstevel@tonic-gate
32930Sstevel@tonic-gate if (logflags & CPU_UDBH) {
32940Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
32950Sstevel@tonic-gate "\n UDBH 0x%04b UDBH.ESYND 0x%02x",
32960Sstevel@tonic-gate spflt->flt_sdbh, UDB_FMTSTR,
32970Sstevel@tonic-gate spflt->flt_sdbh & 0xFF);
32980Sstevel@tonic-gate p += strlen(p);
32990Sstevel@tonic-gate }
33000Sstevel@tonic-gate
33010Sstevel@tonic-gate if (logflags & CPU_UDBL) {
33020Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
33030Sstevel@tonic-gate " UDBL 0x%04b UDBL.ESYND 0x%02x",
33040Sstevel@tonic-gate spflt->flt_sdbl, UDB_FMTSTR,
33050Sstevel@tonic-gate spflt->flt_sdbl & 0xFF);
33060Sstevel@tonic-gate p += strlen(p);
33070Sstevel@tonic-gate }
33080Sstevel@tonic-gate
33090Sstevel@tonic-gate if (logflags & CPU_SYND) {
33100Sstevel@tonic-gate ushort_t synd = SYND(aflt->flt_synd);
33110Sstevel@tonic-gate
33120Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p),
33130Sstevel@tonic-gate "\n %s Syndrome 0x%x Memory Module ",
33140Sstevel@tonic-gate UDBL(aflt->flt_synd) ? "UDBL" : "UDBH", synd);
33150Sstevel@tonic-gate p += strlen(p);
33160Sstevel@tonic-gate }
33170Sstevel@tonic-gate }
33180Sstevel@tonic-gate
33190Sstevel@tonic-gate if (endstr != NULL) {
33200Sstevel@tonic-gate if (!(logflags & CPU_SYND))
33210Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), "\n %s", endstr);
33220Sstevel@tonic-gate else
33230Sstevel@tonic-gate (void) snprintf(p, (size_t)(q - p), "%s", endstr);
33240Sstevel@tonic-gate p += strlen(p);
33250Sstevel@tonic-gate }
33260Sstevel@tonic-gate
33270Sstevel@tonic-gate if (ce_code == CE_CONT && (p < q - 1))
33280Sstevel@tonic-gate (void) strcpy(p, "\n"); /* add final \n if needed */
33290Sstevel@tonic-gate
33300Sstevel@tonic-gate va_start(ap, fmt);
33310Sstevel@tonic-gate vcmn_err(ce_code, buf, ap);
33320Sstevel@tonic-gate va_end(ap);
33330Sstevel@tonic-gate }
33340Sstevel@tonic-gate
33350Sstevel@tonic-gate /*
33360Sstevel@tonic-gate * Ecache Scrubbing
33370Sstevel@tonic-gate *
33380Sstevel@tonic-gate * The basic idea is to prevent lines from sitting in the ecache long enough
33390Sstevel@tonic-gate * to build up soft errors which can lead to ecache parity errors.
33400Sstevel@tonic-gate *
33410Sstevel@tonic-gate * The following rules are observed when flushing the ecache:
33420Sstevel@tonic-gate *
33430Sstevel@tonic-gate * 1. When the system is busy, flush bad clean lines
33440Sstevel@tonic-gate * 2. When the system is idle, flush all clean lines
33450Sstevel@tonic-gate * 3. When the system is idle, flush good dirty lines
33460Sstevel@tonic-gate * 4. Never flush bad dirty lines.
33470Sstevel@tonic-gate *
33480Sstevel@tonic-gate * modify parity busy idle
33490Sstevel@tonic-gate * ----------------------------
33500Sstevel@tonic-gate * clean good X
33510Sstevel@tonic-gate * clean bad X X
33520Sstevel@tonic-gate * dirty good X
33530Sstevel@tonic-gate * dirty bad
33540Sstevel@tonic-gate *
33550Sstevel@tonic-gate * Bad or good refers to whether a line has an E$ parity error or not.
33560Sstevel@tonic-gate * Clean or dirty refers to the state of the modified bit. We currently
33570Sstevel@tonic-gate * default the scan rate to 100 (scan 10% of the cache per second).
33580Sstevel@tonic-gate *
33590Sstevel@tonic-gate * The following are E$ states and actions.
33600Sstevel@tonic-gate *
33610Sstevel@tonic-gate * We encode our state as a 3-bit number, consisting of:
33620Sstevel@tonic-gate * ECACHE_STATE_MODIFIED (0=clean, 1=dirty)
33630Sstevel@tonic-gate * ECACHE_STATE_PARITY (0=good, 1=bad)
33640Sstevel@tonic-gate * ECACHE_STATE_BUSY (0=idle, 1=busy)
33650Sstevel@tonic-gate *
33660Sstevel@tonic-gate * We associate a flushing and a logging action with each state.
33670Sstevel@tonic-gate *
33680Sstevel@tonic-gate * E$ actions are different for Spitfire and Sabre/Hummingbird modules.
33690Sstevel@tonic-gate * MIRROR_FLUSH indicates that an E$ line will be flushed for the mirrored
33700Sstevel@tonic-gate * E$ only, in addition to value being set by ec_flush.
33710Sstevel@tonic-gate */
33720Sstevel@tonic-gate
33730Sstevel@tonic-gate #define ALWAYS_FLUSH 0x1 /* flush E$ line on all E$ types */
33740Sstevel@tonic-gate #define NEVER_FLUSH 0x0 /* never the flush the E$ line */
33750Sstevel@tonic-gate #define MIRROR_FLUSH 0xF /* flush E$ line on mirrored E$ only */
33760Sstevel@tonic-gate
33770Sstevel@tonic-gate struct {
33780Sstevel@tonic-gate char ec_flush; /* whether to flush or not */
33790Sstevel@tonic-gate char ec_log; /* ecache logging */
33800Sstevel@tonic-gate char ec_log_type; /* log type info */
33810Sstevel@tonic-gate } ec_action[] = { /* states of the E$ line in M P B */
33820Sstevel@tonic-gate { ALWAYS_FLUSH, 0, 0 }, /* 0 0 0 clean_good_idle */
33830Sstevel@tonic-gate { MIRROR_FLUSH, 0, 0 }, /* 0 0 1 clean_good_busy */
33840Sstevel@tonic-gate { ALWAYS_FLUSH, 1, CPU_BADLINE_CI_ERR }, /* 0 1 0 clean_bad_idle */
33850Sstevel@tonic-gate { ALWAYS_FLUSH, 1, CPU_BADLINE_CB_ERR }, /* 0 1 1 clean_bad_busy */
33860Sstevel@tonic-gate { ALWAYS_FLUSH, 0, 0 }, /* 1 0 0 dirty_good_idle */
33870Sstevel@tonic-gate { MIRROR_FLUSH, 0, 0 }, /* 1 0 1 dirty_good_busy */
33880Sstevel@tonic-gate { NEVER_FLUSH, 1, CPU_BADLINE_DI_ERR }, /* 1 1 0 dirty_bad_idle */
33890Sstevel@tonic-gate { NEVER_FLUSH, 1, CPU_BADLINE_DB_ERR } /* 1 1 1 dirty_bad_busy */
33900Sstevel@tonic-gate };
33910Sstevel@tonic-gate
33920Sstevel@tonic-gate /*
33930Sstevel@tonic-gate * Offsets into the ec_action[] that determines clean_good_busy and
33940Sstevel@tonic-gate * dirty_good_busy lines.
33950Sstevel@tonic-gate */
33960Sstevel@tonic-gate #define ECACHE_CGB_LINE 1 /* E$ clean_good_busy line */
33970Sstevel@tonic-gate #define ECACHE_DGB_LINE 5 /* E$ dirty_good_busy line */
33980Sstevel@tonic-gate
33990Sstevel@tonic-gate /*
34000Sstevel@tonic-gate * We are flushing lines which are Clean_Good_Busy and also the lines
34010Sstevel@tonic-gate * Dirty_Good_Busy. And we only follow it for non-mirrored E$.
34020Sstevel@tonic-gate */
34030Sstevel@tonic-gate #define CGB(x, m) (((x) == ECACHE_CGB_LINE) && (m != ECACHE_CPU_MIRROR))
34040Sstevel@tonic-gate #define DGB(x, m) (((x) == ECACHE_DGB_LINE) && (m != ECACHE_CPU_MIRROR))
34050Sstevel@tonic-gate
34060Sstevel@tonic-gate #define ECACHE_STATE_MODIFIED 0x4
34070Sstevel@tonic-gate #define ECACHE_STATE_PARITY 0x2
34080Sstevel@tonic-gate #define ECACHE_STATE_BUSY 0x1
34090Sstevel@tonic-gate
34100Sstevel@tonic-gate /*
34110Sstevel@tonic-gate * If ecache is mirrored ecache_calls_a_sec and ecache_scan_rate are reduced.
34120Sstevel@tonic-gate */
34130Sstevel@tonic-gate int ecache_calls_a_sec_mirrored = 1;
34140Sstevel@tonic-gate int ecache_lines_per_call_mirrored = 1;
34150Sstevel@tonic-gate
34160Sstevel@tonic-gate int ecache_scrub_enable = 1; /* ecache scrubbing is on by default */
34170Sstevel@tonic-gate int ecache_scrub_verbose = 1; /* prints clean and dirty lines */
34180Sstevel@tonic-gate int ecache_scrub_panic = 0; /* panics on a clean and dirty line */
34190Sstevel@tonic-gate int ecache_calls_a_sec = 100; /* scrubber calls per sec */
34200Sstevel@tonic-gate int ecache_scan_rate = 100; /* scan rate (in tenths of a percent) */
34210Sstevel@tonic-gate int ecache_idle_factor = 1; /* increase the scan rate when idle */
34220Sstevel@tonic-gate int ecache_flush_clean_good_busy = 50; /* flush rate (in percent) */
34230Sstevel@tonic-gate int ecache_flush_dirty_good_busy = 100; /* flush rate (in percent) */
34240Sstevel@tonic-gate
34250Sstevel@tonic-gate volatile int ec_timeout_calls = 1; /* timeout calls */
34260Sstevel@tonic-gate
34270Sstevel@tonic-gate /*
34280Sstevel@tonic-gate * Interrupt number and pil for ecache scrubber cross-trap calls.
34290Sstevel@tonic-gate */
34302973Sgovinda static uint64_t ecache_scrub_inum;
34310Sstevel@tonic-gate uint_t ecache_scrub_pil = PIL_9;
34320Sstevel@tonic-gate
34330Sstevel@tonic-gate /*
34340Sstevel@tonic-gate * Kstats for the E$ scrubber.
34350Sstevel@tonic-gate */
34360Sstevel@tonic-gate typedef struct ecache_kstat {
34370Sstevel@tonic-gate kstat_named_t clean_good_idle; /* # of lines scrubbed */
34380Sstevel@tonic-gate kstat_named_t clean_good_busy; /* # of lines skipped */
34390Sstevel@tonic-gate kstat_named_t clean_bad_idle; /* # of lines scrubbed */
34400Sstevel@tonic-gate kstat_named_t clean_bad_busy; /* # of lines scrubbed */
34410Sstevel@tonic-gate kstat_named_t dirty_good_idle; /* # of lines scrubbed */
34420Sstevel@tonic-gate kstat_named_t dirty_good_busy; /* # of lines skipped */
34430Sstevel@tonic-gate kstat_named_t dirty_bad_idle; /* # of lines skipped */
34440Sstevel@tonic-gate kstat_named_t dirty_bad_busy; /* # of lines skipped */
34450Sstevel@tonic-gate kstat_named_t invalid_lines; /* # of invalid lines */
34460Sstevel@tonic-gate kstat_named_t clean_good_busy_flush; /* # of lines scrubbed */
34470Sstevel@tonic-gate kstat_named_t dirty_good_busy_flush; /* # of lines scrubbed */
34480Sstevel@tonic-gate kstat_named_t tags_cleared; /* # of E$ tags cleared */
34490Sstevel@tonic-gate } ecache_kstat_t;
34500Sstevel@tonic-gate
34510Sstevel@tonic-gate static ecache_kstat_t ec_kstat_template = {
34520Sstevel@tonic-gate { "clean_good_idle", KSTAT_DATA_ULONG },
34530Sstevel@tonic-gate { "clean_good_busy", KSTAT_DATA_ULONG },
34540Sstevel@tonic-gate { "clean_bad_idle", KSTAT_DATA_ULONG },
34550Sstevel@tonic-gate { "clean_bad_busy", KSTAT_DATA_ULONG },
34560Sstevel@tonic-gate { "dirty_good_idle", KSTAT_DATA_ULONG },
34570Sstevel@tonic-gate { "dirty_good_busy", KSTAT_DATA_ULONG },
34580Sstevel@tonic-gate { "dirty_bad_idle", KSTAT_DATA_ULONG },
34590Sstevel@tonic-gate { "dirty_bad_busy", KSTAT_DATA_ULONG },
34600Sstevel@tonic-gate { "invalid_lines", KSTAT_DATA_ULONG },
34610Sstevel@tonic-gate { "clean_good_busy_flush", KSTAT_DATA_ULONG },
34620Sstevel@tonic-gate { "dirty_good_busy_flush", KSTAT_DATA_ULONG },
34630Sstevel@tonic-gate { "ecache_tags_cleared", KSTAT_DATA_ULONG }
34640Sstevel@tonic-gate };
34650Sstevel@tonic-gate
34660Sstevel@tonic-gate struct kmem_cache *sf_private_cache;
34670Sstevel@tonic-gate
34680Sstevel@tonic-gate /*
34690Sstevel@tonic-gate * Called periodically on each CPU to scan the ecache once a sec.
34700Sstevel@tonic-gate * adjusting the ecache line index appropriately
34710Sstevel@tonic-gate */
34720Sstevel@tonic-gate void
scrub_ecache_line()34730Sstevel@tonic-gate scrub_ecache_line()
34740Sstevel@tonic-gate {
34750Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(CPU, sfpr_scrub_misc);
34760Sstevel@tonic-gate int cpuid = CPU->cpu_id;
34770Sstevel@tonic-gate uint32_t index = ssmp->ecache_flush_index;
34780Sstevel@tonic-gate uint64_t ec_size = cpunodes[cpuid].ecache_size;
34790Sstevel@tonic-gate size_t ec_linesize = cpunodes[cpuid].ecache_linesize;
34800Sstevel@tonic-gate int nlines = ssmp->ecache_nlines;
34810Sstevel@tonic-gate uint32_t ec_set_size = ec_size / ecache_associativity;
34820Sstevel@tonic-gate int ec_mirror = ssmp->ecache_mirror;
34830Sstevel@tonic-gate ecache_kstat_t *ec_ksp = (ecache_kstat_t *)ssmp->ecache_ksp->ks_data;
34840Sstevel@tonic-gate
34850Sstevel@tonic-gate int line, scan_lines, flush_clean_busy = 0, flush_dirty_busy = 0;
34860Sstevel@tonic-gate int mpb; /* encode Modified, Parity, Busy for action */
34870Sstevel@tonic-gate uchar_t state;
34880Sstevel@tonic-gate uint64_t ec_tag, paddr, oafsr, tafsr, nafsr;
34890Sstevel@tonic-gate uint64_t *acc_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
34900Sstevel@tonic-gate ec_data_t ec_data[8];
34910Sstevel@tonic-gate kstat_named_t *ec_knp;
34920Sstevel@tonic-gate
34930Sstevel@tonic-gate switch (ec_mirror) {
34940Sstevel@tonic-gate default:
34950Sstevel@tonic-gate case ECACHE_CPU_NON_MIRROR:
34960Sstevel@tonic-gate /*
34970Sstevel@tonic-gate * The E$ scan rate is expressed in units of tenths of
34980Sstevel@tonic-gate * a percent. ecache_scan_rate = 1000 (100%) means the
34990Sstevel@tonic-gate * whole cache is scanned every second.
35000Sstevel@tonic-gate */
35010Sstevel@tonic-gate scan_lines = (nlines * ecache_scan_rate) /
35024718Smh27603 (1000 * ecache_calls_a_sec);
35030Sstevel@tonic-gate if (!(ssmp->ecache_busy)) {
35040Sstevel@tonic-gate if (ecache_idle_factor > 0) {
35050Sstevel@tonic-gate scan_lines *= ecache_idle_factor;
35060Sstevel@tonic-gate }
35070Sstevel@tonic-gate } else {
35080Sstevel@tonic-gate flush_clean_busy = (scan_lines *
35094718Smh27603 ecache_flush_clean_good_busy) / 100;
35100Sstevel@tonic-gate flush_dirty_busy = (scan_lines *
35114718Smh27603 ecache_flush_dirty_good_busy) / 100;
35120Sstevel@tonic-gate }
35130Sstevel@tonic-gate
35140Sstevel@tonic-gate ec_timeout_calls = (ecache_calls_a_sec ?
35154718Smh27603 ecache_calls_a_sec : 1);
35160Sstevel@tonic-gate break;
35170Sstevel@tonic-gate
35180Sstevel@tonic-gate case ECACHE_CPU_MIRROR:
35190Sstevel@tonic-gate scan_lines = ecache_lines_per_call_mirrored;
35200Sstevel@tonic-gate ec_timeout_calls = (ecache_calls_a_sec_mirrored ?
35214718Smh27603 ecache_calls_a_sec_mirrored : 1);
35220Sstevel@tonic-gate break;
35230Sstevel@tonic-gate }
35240Sstevel@tonic-gate
35250Sstevel@tonic-gate /*
35260Sstevel@tonic-gate * The ecache scrubber algorithm operates by reading and
35270Sstevel@tonic-gate * decoding the E$ tag to determine whether the corresponding E$ line
35280Sstevel@tonic-gate * can be scrubbed. There is a implicit assumption in the scrubber
35290Sstevel@tonic-gate * logic that the E$ tag is valid. Unfortunately, this assertion is
35300Sstevel@tonic-gate * flawed since the E$ tag may also be corrupted and have parity errors
35310Sstevel@tonic-gate * The scrubber logic is enhanced to check the validity of the E$ tag
35320Sstevel@tonic-gate * before scrubbing. When a parity error is detected in the E$ tag,
35330Sstevel@tonic-gate * it is possible to recover and scrub the tag under certain conditions
35340Sstevel@tonic-gate * so that a ETP error condition can be avoided.
35350Sstevel@tonic-gate */
35360Sstevel@tonic-gate
35370Sstevel@tonic-gate for (mpb = line = 0; line < scan_lines; line++, mpb = 0) {
35380Sstevel@tonic-gate /*
35390Sstevel@tonic-gate * We get the old-AFSR before clearing the AFSR sticky bits
35400Sstevel@tonic-gate * in {get_ecache_tag, check_ecache_line, get_ecache_dtag}
35410Sstevel@tonic-gate * If CP bit is set in the old-AFSR, we log an Orphan CP event.
35420Sstevel@tonic-gate */
35430Sstevel@tonic-gate ec_tag = get_ecache_tag(index, &nafsr, acc_afsr);
35440Sstevel@tonic-gate state = (uchar_t)((ec_tag & cpu_ec_state_mask) >>
35454718Smh27603 cpu_ec_state_shift);
35460Sstevel@tonic-gate
35470Sstevel@tonic-gate /*
35480Sstevel@tonic-gate * ETP is set try to scrub the ecache tag.
35490Sstevel@tonic-gate */
35500Sstevel@tonic-gate if (nafsr & P_AFSR_ETP) {
35510Sstevel@tonic-gate ecache_scrub_tag_err(nafsr, state, index);
35520Sstevel@tonic-gate } else if (state & cpu_ec_state_valid) {
35530Sstevel@tonic-gate /*
35540Sstevel@tonic-gate * ETP is not set, E$ tag is valid.
35550Sstevel@tonic-gate * Proceed with the E$ scrubbing.
35560Sstevel@tonic-gate */
35570Sstevel@tonic-gate if (state & cpu_ec_state_dirty)
35580Sstevel@tonic-gate mpb |= ECACHE_STATE_MODIFIED;
35590Sstevel@tonic-gate
35600Sstevel@tonic-gate tafsr = check_ecache_line(index, acc_afsr);
35610Sstevel@tonic-gate
35620Sstevel@tonic-gate if (tafsr & P_AFSR_EDP) {
35630Sstevel@tonic-gate mpb |= ECACHE_STATE_PARITY;
35640Sstevel@tonic-gate
35650Sstevel@tonic-gate if (ecache_scrub_verbose ||
35664718Smh27603 ecache_scrub_panic) {
35670Sstevel@tonic-gate get_ecache_dtag(P2ALIGN(index, 64),
35684718Smh27603 (uint64_t *)&ec_data[0],
35694718Smh27603 &ec_tag, &oafsr, acc_afsr);
35700Sstevel@tonic-gate }
35710Sstevel@tonic-gate }
35720Sstevel@tonic-gate
35730Sstevel@tonic-gate if (ssmp->ecache_busy)
35740Sstevel@tonic-gate mpb |= ECACHE_STATE_BUSY;
35750Sstevel@tonic-gate
35760Sstevel@tonic-gate ec_knp = (kstat_named_t *)ec_ksp + mpb;
35770Sstevel@tonic-gate ec_knp->value.ul++;
35780Sstevel@tonic-gate
35790Sstevel@tonic-gate paddr = ((ec_tag & cpu_ec_tag_mask) <<
35804718Smh27603 cpu_ec_tag_shift) | (index % ec_set_size);
35810Sstevel@tonic-gate
35820Sstevel@tonic-gate /*
35830Sstevel@tonic-gate * We flush the E$ lines depending on the ec_flush,
35840Sstevel@tonic-gate * we additionally flush clean_good_busy and
35850Sstevel@tonic-gate * dirty_good_busy lines for mirrored E$.
35860Sstevel@tonic-gate */
35870Sstevel@tonic-gate if (ec_action[mpb].ec_flush == ALWAYS_FLUSH) {
35880Sstevel@tonic-gate flushecacheline(paddr, ec_size);
35890Sstevel@tonic-gate } else if ((ec_mirror == ECACHE_CPU_MIRROR) &&
35904718Smh27603 (ec_action[mpb].ec_flush == MIRROR_FLUSH)) {
35914718Smh27603 flushecacheline(paddr, ec_size);
35920Sstevel@tonic-gate } else if (ec_action[mpb].ec_flush == NEVER_FLUSH) {
35930Sstevel@tonic-gate softcall(ecache_page_retire, (void *)paddr);
35940Sstevel@tonic-gate }
35950Sstevel@tonic-gate
35960Sstevel@tonic-gate /*
35970Sstevel@tonic-gate * Conditionally flush both the clean_good and
35980Sstevel@tonic-gate * dirty_good lines when busy.
35990Sstevel@tonic-gate */
36000Sstevel@tonic-gate if (CGB(mpb, ec_mirror) && (flush_clean_busy > 0)) {
36010Sstevel@tonic-gate flush_clean_busy--;
36020Sstevel@tonic-gate flushecacheline(paddr, ec_size);
36030Sstevel@tonic-gate ec_ksp->clean_good_busy_flush.value.ul++;
36040Sstevel@tonic-gate } else if (DGB(mpb, ec_mirror) &&
36054718Smh27603 (flush_dirty_busy > 0)) {
36060Sstevel@tonic-gate flush_dirty_busy--;
36070Sstevel@tonic-gate flushecacheline(paddr, ec_size);
36080Sstevel@tonic-gate ec_ksp->dirty_good_busy_flush.value.ul++;
36090Sstevel@tonic-gate }
36100Sstevel@tonic-gate
36110Sstevel@tonic-gate if (ec_action[mpb].ec_log && (ecache_scrub_verbose ||
36124718Smh27603 ecache_scrub_panic)) {
36130Sstevel@tonic-gate ecache_scrub_log(ec_data, ec_tag, paddr, mpb,
36144718Smh27603 tafsr);
36150Sstevel@tonic-gate }
36160Sstevel@tonic-gate
36170Sstevel@tonic-gate } else {
36180Sstevel@tonic-gate ec_ksp->invalid_lines.value.ul++;
36190Sstevel@tonic-gate }
36200Sstevel@tonic-gate
36210Sstevel@tonic-gate if ((index += ec_linesize) >= ec_size)
36220Sstevel@tonic-gate index = 0;
36230Sstevel@tonic-gate
36240Sstevel@tonic-gate }
36250Sstevel@tonic-gate
36260Sstevel@tonic-gate /*
36270Sstevel@tonic-gate * set the ecache scrub index for the next time around
36280Sstevel@tonic-gate */
36290Sstevel@tonic-gate ssmp->ecache_flush_index = index;
36300Sstevel@tonic-gate
36310Sstevel@tonic-gate if (*acc_afsr & P_AFSR_CP) {
36320Sstevel@tonic-gate uint64_t ret_afsr;
36330Sstevel@tonic-gate
36340Sstevel@tonic-gate ret_afsr = ecache_scrub_misc_err(CPU_ORPHAN_CP_ERR, *acc_afsr);
36350Sstevel@tonic-gate if ((ret_afsr & P_AFSR_CP) == 0)
36360Sstevel@tonic-gate *acc_afsr = 0;
36370Sstevel@tonic-gate }
36380Sstevel@tonic-gate }
36390Sstevel@tonic-gate
36400Sstevel@tonic-gate /*
36410Sstevel@tonic-gate * Handler for ecache_scrub_inum softint. Call scrub_ecache_line until
36420Sstevel@tonic-gate * we decrement the outstanding request count to zero.
36430Sstevel@tonic-gate */
36440Sstevel@tonic-gate
36450Sstevel@tonic-gate /*ARGSUSED*/
36460Sstevel@tonic-gate uint_t
scrub_ecache_line_intr(caddr_t arg1,caddr_t arg2)36470Sstevel@tonic-gate scrub_ecache_line_intr(caddr_t arg1, caddr_t arg2)
36480Sstevel@tonic-gate {
36490Sstevel@tonic-gate int i;
36500Sstevel@tonic-gate int outstanding;
36510Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(CPU, sfpr_scrub_misc);
36520Sstevel@tonic-gate uint32_t *countp = &ssmp->ec_scrub_outstanding;
36530Sstevel@tonic-gate
36540Sstevel@tonic-gate do {
36550Sstevel@tonic-gate outstanding = *countp;
36560Sstevel@tonic-gate ASSERT(outstanding > 0);
36570Sstevel@tonic-gate for (i = 0; i < outstanding; i++)
36580Sstevel@tonic-gate scrub_ecache_line();
36590Sstevel@tonic-gate } while (atomic_add_32_nv(countp, -outstanding));
36600Sstevel@tonic-gate
36610Sstevel@tonic-gate return (DDI_INTR_CLAIMED);
36620Sstevel@tonic-gate }
36630Sstevel@tonic-gate
36640Sstevel@tonic-gate /*
36650Sstevel@tonic-gate * force each cpu to perform an ecache scrub, called from a timeout
36660Sstevel@tonic-gate */
36670Sstevel@tonic-gate extern xcfunc_t ecache_scrubreq_tl1;
36680Sstevel@tonic-gate
36690Sstevel@tonic-gate void
do_scrub_ecache_line(void)36700Sstevel@tonic-gate do_scrub_ecache_line(void)
36710Sstevel@tonic-gate {
36720Sstevel@tonic-gate long delta;
36730Sstevel@tonic-gate
36740Sstevel@tonic-gate if (ecache_calls_a_sec > hz)
36750Sstevel@tonic-gate ecache_calls_a_sec = hz;
36760Sstevel@tonic-gate else if (ecache_calls_a_sec <= 0)
36774718Smh27603 ecache_calls_a_sec = 1;
36780Sstevel@tonic-gate
36790Sstevel@tonic-gate if (ecache_calls_a_sec_mirrored > hz)
36800Sstevel@tonic-gate ecache_calls_a_sec_mirrored = hz;
36810Sstevel@tonic-gate else if (ecache_calls_a_sec_mirrored <= 0)
36824718Smh27603 ecache_calls_a_sec_mirrored = 1;
36830Sstevel@tonic-gate
36840Sstevel@tonic-gate if (ecache_scrub_enable) {
36850Sstevel@tonic-gate xt_all(ecache_scrubreq_tl1, ecache_scrub_inum, 0);
36860Sstevel@tonic-gate delta = hz / ec_timeout_calls;
36870Sstevel@tonic-gate } else {
36880Sstevel@tonic-gate delta = hz;
36890Sstevel@tonic-gate }
36900Sstevel@tonic-gate
36910Sstevel@tonic-gate (void) realtime_timeout((void(*)(void *))do_scrub_ecache_line, 0,
36924718Smh27603 delta);
36930Sstevel@tonic-gate }
36940Sstevel@tonic-gate
36950Sstevel@tonic-gate /*
36960Sstevel@tonic-gate * initialization for ecache scrubbing
36970Sstevel@tonic-gate * This routine is called AFTER all cpus have had cpu_init_private called
36980Sstevel@tonic-gate * to initialize their private data areas.
36990Sstevel@tonic-gate */
37000Sstevel@tonic-gate void
cpu_init_cache_scrub(void)37010Sstevel@tonic-gate cpu_init_cache_scrub(void)
37020Sstevel@tonic-gate {
37030Sstevel@tonic-gate if (ecache_calls_a_sec > hz) {
37040Sstevel@tonic-gate cmn_err(CE_NOTE, "ecache_calls_a_sec set too high (%d); "
37050Sstevel@tonic-gate "resetting to hz (%d)", ecache_calls_a_sec, hz);
37060Sstevel@tonic-gate ecache_calls_a_sec = hz;
37070Sstevel@tonic-gate }
37080Sstevel@tonic-gate
37090Sstevel@tonic-gate /*
37100Sstevel@tonic-gate * Register softint for ecache scrubbing.
37110Sstevel@tonic-gate */
37120Sstevel@tonic-gate ecache_scrub_inum = add_softintr(ecache_scrub_pil,
37132973Sgovinda scrub_ecache_line_intr, NULL, SOFTINT_MT);
37140Sstevel@tonic-gate
37150Sstevel@tonic-gate /*
37160Sstevel@tonic-gate * kick off the scrubbing using realtime timeout
37170Sstevel@tonic-gate */
37180Sstevel@tonic-gate (void) realtime_timeout((void(*)(void *))do_scrub_ecache_line, 0,
37190Sstevel@tonic-gate hz / ecache_calls_a_sec);
37200Sstevel@tonic-gate }
37210Sstevel@tonic-gate
37220Sstevel@tonic-gate /*
37230Sstevel@tonic-gate * Unset the busy flag for this cpu.
37240Sstevel@tonic-gate */
37250Sstevel@tonic-gate void
cpu_idle_ecache_scrub(struct cpu * cp)37260Sstevel@tonic-gate cpu_idle_ecache_scrub(struct cpu *cp)
37270Sstevel@tonic-gate {
37280Sstevel@tonic-gate if (CPU_PRIVATE(cp) != NULL) {
37290Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(cp,
37304718Smh27603 sfpr_scrub_misc);
37310Sstevel@tonic-gate ssmp->ecache_busy = ECACHE_CPU_IDLE;
37320Sstevel@tonic-gate }
37330Sstevel@tonic-gate }
37340Sstevel@tonic-gate
37350Sstevel@tonic-gate /*
37360Sstevel@tonic-gate * Set the busy flag for this cpu.
37370Sstevel@tonic-gate */
37380Sstevel@tonic-gate void
cpu_busy_ecache_scrub(struct cpu * cp)37390Sstevel@tonic-gate cpu_busy_ecache_scrub(struct cpu *cp)
37400Sstevel@tonic-gate {
37410Sstevel@tonic-gate if (CPU_PRIVATE(cp) != NULL) {
37420Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(cp,
37434718Smh27603 sfpr_scrub_misc);
37440Sstevel@tonic-gate ssmp->ecache_busy = ECACHE_CPU_BUSY;
37450Sstevel@tonic-gate }
37460Sstevel@tonic-gate }
37470Sstevel@tonic-gate
37480Sstevel@tonic-gate /*
37490Sstevel@tonic-gate * initialize the ecache scrubber data structures
37500Sstevel@tonic-gate * The global entry point cpu_init_private replaces this entry point.
37510Sstevel@tonic-gate *
37520Sstevel@tonic-gate */
37530Sstevel@tonic-gate static void
cpu_init_ecache_scrub_dr(struct cpu * cp)37540Sstevel@tonic-gate cpu_init_ecache_scrub_dr(struct cpu *cp)
37550Sstevel@tonic-gate {
37560Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(cp, sfpr_scrub_misc);
37570Sstevel@tonic-gate int cpuid = cp->cpu_id;
37580Sstevel@tonic-gate
37590Sstevel@tonic-gate /*
37600Sstevel@tonic-gate * intialize bookkeeping for cache scrubbing
37610Sstevel@tonic-gate */
37620Sstevel@tonic-gate bzero(ssmp, sizeof (spitfire_scrub_misc_t));
37630Sstevel@tonic-gate
37640Sstevel@tonic-gate ssmp->ecache_flush_index = 0;
37650Sstevel@tonic-gate
37660Sstevel@tonic-gate ssmp->ecache_nlines =
37674718Smh27603 cpunodes[cpuid].ecache_size / cpunodes[cpuid].ecache_linesize;
37680Sstevel@tonic-gate
37690Sstevel@tonic-gate /*
37700Sstevel@tonic-gate * Determine whether we are running on mirrored SRAM
37710Sstevel@tonic-gate */
37720Sstevel@tonic-gate
37730Sstevel@tonic-gate if (cpunodes[cpuid].msram == ECACHE_CPU_MIRROR)
37740Sstevel@tonic-gate ssmp->ecache_mirror = ECACHE_CPU_MIRROR;
37750Sstevel@tonic-gate else
37760Sstevel@tonic-gate ssmp->ecache_mirror = ECACHE_CPU_NON_MIRROR;
37770Sstevel@tonic-gate
37780Sstevel@tonic-gate cpu_busy_ecache_scrub(cp);
37790Sstevel@tonic-gate
37800Sstevel@tonic-gate /*
37810Sstevel@tonic-gate * initialize the kstats
37820Sstevel@tonic-gate */
37830Sstevel@tonic-gate ecache_kstat_init(cp);
37840Sstevel@tonic-gate }
37850Sstevel@tonic-gate
37860Sstevel@tonic-gate /*
37870Sstevel@tonic-gate * uninitialize the ecache scrubber data structures
37880Sstevel@tonic-gate * The global entry point cpu_uninit_private replaces this entry point.
37890Sstevel@tonic-gate */
37900Sstevel@tonic-gate static void
cpu_uninit_ecache_scrub_dr(struct cpu * cp)37910Sstevel@tonic-gate cpu_uninit_ecache_scrub_dr(struct cpu *cp)
37920Sstevel@tonic-gate {
37930Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(cp, sfpr_scrub_misc);
37940Sstevel@tonic-gate
37950Sstevel@tonic-gate if (ssmp->ecache_ksp != NULL) {
37960Sstevel@tonic-gate kstat_delete(ssmp->ecache_ksp);
37970Sstevel@tonic-gate ssmp->ecache_ksp = NULL;
37980Sstevel@tonic-gate }
37990Sstevel@tonic-gate
38000Sstevel@tonic-gate /*
38010Sstevel@tonic-gate * un-initialize bookkeeping for cache scrubbing
38020Sstevel@tonic-gate */
38030Sstevel@tonic-gate bzero(ssmp, sizeof (spitfire_scrub_misc_t));
38040Sstevel@tonic-gate
38050Sstevel@tonic-gate cpu_idle_ecache_scrub(cp);
38060Sstevel@tonic-gate }
38070Sstevel@tonic-gate
38080Sstevel@tonic-gate struct kmem_cache *sf_private_cache;
38090Sstevel@tonic-gate
38100Sstevel@tonic-gate /*
38110Sstevel@tonic-gate * Cpu private initialization. This includes allocating the cpu_private
38120Sstevel@tonic-gate * data structure, initializing it, and initializing the scrubber for this
38130Sstevel@tonic-gate * cpu. This is called once for EVERY cpu, including CPU 0. This function
38140Sstevel@tonic-gate * calls cpu_init_ecache_scrub_dr to init the scrubber.
38150Sstevel@tonic-gate * We use kmem_cache_create for the spitfire private data structure because it
38160Sstevel@tonic-gate * needs to be allocated on a S_ECACHE_MAX_LSIZE (64) byte boundary.
38170Sstevel@tonic-gate */
38180Sstevel@tonic-gate void
cpu_init_private(struct cpu * cp)38190Sstevel@tonic-gate cpu_init_private(struct cpu *cp)
38200Sstevel@tonic-gate {
38210Sstevel@tonic-gate spitfire_private_t *sfprp;
38220Sstevel@tonic-gate
38230Sstevel@tonic-gate ASSERT(CPU_PRIVATE(cp) == NULL);
38240Sstevel@tonic-gate
38250Sstevel@tonic-gate /*
38260Sstevel@tonic-gate * If the sf_private_cache has not been created, create it.
38270Sstevel@tonic-gate */
38280Sstevel@tonic-gate if (sf_private_cache == NULL) {
38290Sstevel@tonic-gate sf_private_cache = kmem_cache_create("sf_private_cache",
38304718Smh27603 sizeof (spitfire_private_t), S_ECACHE_MAX_LSIZE, NULL,
38314718Smh27603 NULL, NULL, NULL, NULL, 0);
38320Sstevel@tonic-gate ASSERT(sf_private_cache);
38330Sstevel@tonic-gate }
38340Sstevel@tonic-gate
38350Sstevel@tonic-gate sfprp = CPU_PRIVATE(cp) = kmem_cache_alloc(sf_private_cache, KM_SLEEP);
38360Sstevel@tonic-gate
38370Sstevel@tonic-gate bzero(sfprp, sizeof (spitfire_private_t));
38380Sstevel@tonic-gate
38390Sstevel@tonic-gate cpu_init_ecache_scrub_dr(cp);
38400Sstevel@tonic-gate }
38410Sstevel@tonic-gate
38420Sstevel@tonic-gate /*
38430Sstevel@tonic-gate * Cpu private unitialization. Uninitialize the Ecache scrubber and
38440Sstevel@tonic-gate * deallocate the scrubber data structures and cpu_private data structure.
38450Sstevel@tonic-gate * For now, this function just calls cpu_unint_ecache_scrub_dr to uninit
38460Sstevel@tonic-gate * the scrubber for the specified cpu.
38470Sstevel@tonic-gate */
38480Sstevel@tonic-gate void
cpu_uninit_private(struct cpu * cp)38490Sstevel@tonic-gate cpu_uninit_private(struct cpu *cp)
38500Sstevel@tonic-gate {
38510Sstevel@tonic-gate ASSERT(CPU_PRIVATE(cp));
38520Sstevel@tonic-gate
38530Sstevel@tonic-gate cpu_uninit_ecache_scrub_dr(cp);
38540Sstevel@tonic-gate kmem_cache_free(sf_private_cache, CPU_PRIVATE(cp));
38550Sstevel@tonic-gate CPU_PRIVATE(cp) = NULL;
38560Sstevel@tonic-gate }
38570Sstevel@tonic-gate
38580Sstevel@tonic-gate /*
38590Sstevel@tonic-gate * initialize the ecache kstats for each cpu
38600Sstevel@tonic-gate */
38610Sstevel@tonic-gate static void
ecache_kstat_init(struct cpu * cp)38620Sstevel@tonic-gate ecache_kstat_init(struct cpu *cp)
38630Sstevel@tonic-gate {
38640Sstevel@tonic-gate struct kstat *ksp;
38650Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(cp, sfpr_scrub_misc);
38660Sstevel@tonic-gate
38670Sstevel@tonic-gate ASSERT(ssmp != NULL);
38680Sstevel@tonic-gate
38690Sstevel@tonic-gate if ((ksp = kstat_create("unix", cp->cpu_id, "ecache_kstat", "misc",
38700Sstevel@tonic-gate KSTAT_TYPE_NAMED,
38710Sstevel@tonic-gate sizeof (ecache_kstat_t) / sizeof (kstat_named_t),
38720Sstevel@tonic-gate KSTAT_FLAG_WRITABLE)) == NULL) {
38730Sstevel@tonic-gate ssmp->ecache_ksp = NULL;
38740Sstevel@tonic-gate cmn_err(CE_NOTE, "!ecache_kstat_init(%d) failed\n", cp->cpu_id);
38750Sstevel@tonic-gate return;
38760Sstevel@tonic-gate }
38770Sstevel@tonic-gate
38780Sstevel@tonic-gate ssmp->ecache_ksp = ksp;
38790Sstevel@tonic-gate bcopy(&ec_kstat_template, ksp->ks_data, sizeof (ecache_kstat_t));
38800Sstevel@tonic-gate kstat_install(ksp);
38810Sstevel@tonic-gate }
38820Sstevel@tonic-gate
38830Sstevel@tonic-gate /*
38840Sstevel@tonic-gate * log the bad ecache information
38850Sstevel@tonic-gate */
38860Sstevel@tonic-gate static void
ecache_scrub_log(ec_data_t * ec_data,uint64_t ec_tag,uint64_t paddr,int mpb,uint64_t afsr)38870Sstevel@tonic-gate ecache_scrub_log(ec_data_t *ec_data, uint64_t ec_tag, uint64_t paddr, int mpb,
38880Sstevel@tonic-gate uint64_t afsr)
38890Sstevel@tonic-gate {
38900Sstevel@tonic-gate spitf_async_flt spf_flt;
38910Sstevel@tonic-gate struct async_flt *aflt;
38920Sstevel@tonic-gate int i;
38930Sstevel@tonic-gate char *class;
38940Sstevel@tonic-gate
38950Sstevel@tonic-gate bzero(&spf_flt, sizeof (spitf_async_flt));
38960Sstevel@tonic-gate aflt = &spf_flt.cmn_asyncflt;
38970Sstevel@tonic-gate
38980Sstevel@tonic-gate for (i = 0; i < 8; i++) {
38990Sstevel@tonic-gate spf_flt.flt_ec_data[i] = ec_data[i];
39000Sstevel@tonic-gate }
39010Sstevel@tonic-gate
39020Sstevel@tonic-gate spf_flt.flt_ec_tag = ec_tag;
39030Sstevel@tonic-gate
39040Sstevel@tonic-gate if (mpb < (sizeof (ec_action) / sizeof (ec_action[0]))) {
39050Sstevel@tonic-gate spf_flt.flt_type = ec_action[mpb].ec_log_type;
39060Sstevel@tonic-gate } else spf_flt.flt_type = (ushort_t)mpb;
39070Sstevel@tonic-gate
39080Sstevel@tonic-gate aflt->flt_inst = CPU->cpu_id;
39090Sstevel@tonic-gate aflt->flt_class = CPU_FAULT;
39100Sstevel@tonic-gate aflt->flt_id = gethrtime_waitfree();
39110Sstevel@tonic-gate aflt->flt_addr = paddr;
39120Sstevel@tonic-gate aflt->flt_stat = afsr;
39130Sstevel@tonic-gate aflt->flt_panic = (uchar_t)ecache_scrub_panic;
39140Sstevel@tonic-gate
39150Sstevel@tonic-gate switch (mpb) {
39160Sstevel@tonic-gate case CPU_ECACHE_TAG_ERR:
39170Sstevel@tonic-gate case CPU_ECACHE_ADDR_PAR_ERR:
39180Sstevel@tonic-gate case CPU_ECACHE_ETP_ETS_ERR:
39190Sstevel@tonic-gate case CPU_ECACHE_STATE_ERR:
39200Sstevel@tonic-gate class = FM_EREPORT_CPU_USII_ESCRUB_TAG;
39210Sstevel@tonic-gate break;
39220Sstevel@tonic-gate default:
39230Sstevel@tonic-gate class = FM_EREPORT_CPU_USII_ESCRUB_DATA;
39240Sstevel@tonic-gate break;
39250Sstevel@tonic-gate }
39260Sstevel@tonic-gate
39270Sstevel@tonic-gate cpu_errorq_dispatch(class, (void *)&spf_flt, sizeof (spf_flt),
39280Sstevel@tonic-gate ue_queue, aflt->flt_panic);
39290Sstevel@tonic-gate
39300Sstevel@tonic-gate if (aflt->flt_panic)
39310Sstevel@tonic-gate cmn_err(CE_PANIC, "ecache_scrub_panic set and bad E$"
39324718Smh27603 "line detected");
39330Sstevel@tonic-gate }
39340Sstevel@tonic-gate
39350Sstevel@tonic-gate /*
39360Sstevel@tonic-gate * Process an ecache error that occured during the E$ scrubbing.
39370Sstevel@tonic-gate * We do the ecache scan to find the bad line, flush the bad line
39380Sstevel@tonic-gate * and start the memscrubber to find any UE (in memory or in another cache)
39390Sstevel@tonic-gate */
39400Sstevel@tonic-gate static uint64_t
ecache_scrub_misc_err(int type,uint64_t afsr)39410Sstevel@tonic-gate ecache_scrub_misc_err(int type, uint64_t afsr)
39420Sstevel@tonic-gate {
39430Sstevel@tonic-gate spitf_async_flt spf_flt;
39440Sstevel@tonic-gate struct async_flt *aflt;
39450Sstevel@tonic-gate uint64_t oafsr;
39460Sstevel@tonic-gate
39470Sstevel@tonic-gate bzero(&spf_flt, sizeof (spitf_async_flt));
39480Sstevel@tonic-gate aflt = &spf_flt.cmn_asyncflt;
39490Sstevel@tonic-gate
39500Sstevel@tonic-gate /*
39510Sstevel@tonic-gate * Scan each line in the cache to look for the one
39520Sstevel@tonic-gate * with bad parity
39530Sstevel@tonic-gate */
39540Sstevel@tonic-gate aflt->flt_addr = AFLT_INV_ADDR;
39550Sstevel@tonic-gate scan_ecache(&aflt->flt_addr, &spf_flt.flt_ec_data[0],
39564718Smh27603 &spf_flt.flt_ec_tag, &spf_flt.flt_ec_lcnt, &oafsr);
39570Sstevel@tonic-gate
39580Sstevel@tonic-gate if (oafsr & P_AFSR_CP) {
39590Sstevel@tonic-gate uint64_t *cp_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
39600Sstevel@tonic-gate *cp_afsr |= oafsr;
39610Sstevel@tonic-gate }
39620Sstevel@tonic-gate
39630Sstevel@tonic-gate /*
39640Sstevel@tonic-gate * If we found a bad PA, update the state to indicate if it is
39650Sstevel@tonic-gate * memory or I/O space.
39660Sstevel@tonic-gate */
39670Sstevel@tonic-gate if (aflt->flt_addr != AFLT_INV_ADDR) {
39680Sstevel@tonic-gate aflt->flt_in_memory = (pf_is_memory(aflt->flt_addr >>
39694718Smh27603 MMU_PAGESHIFT)) ? 1 : 0;
39700Sstevel@tonic-gate }
39710Sstevel@tonic-gate
39720Sstevel@tonic-gate spf_flt.flt_type = (ushort_t)type;
39730Sstevel@tonic-gate
39740Sstevel@tonic-gate aflt->flt_inst = CPU->cpu_id;
39750Sstevel@tonic-gate aflt->flt_class = CPU_FAULT;
39760Sstevel@tonic-gate aflt->flt_id = gethrtime_waitfree();
39770Sstevel@tonic-gate aflt->flt_status = afsr;
39780Sstevel@tonic-gate aflt->flt_panic = (uchar_t)ecache_scrub_panic;
39790Sstevel@tonic-gate
39800Sstevel@tonic-gate /*
39810Sstevel@tonic-gate * We have the bad line, flush that line and start
39820Sstevel@tonic-gate * the memscrubber.
39830Sstevel@tonic-gate */
39840Sstevel@tonic-gate if (spf_flt.flt_ec_lcnt > 0) {
39850Sstevel@tonic-gate flushecacheline(P2ALIGN(aflt->flt_addr, 64),
39864718Smh27603 cpunodes[CPU->cpu_id].ecache_size);
39870Sstevel@tonic-gate read_all_memscrub = 1;
39880Sstevel@tonic-gate memscrub_run();
39890Sstevel@tonic-gate }
39900Sstevel@tonic-gate
39910Sstevel@tonic-gate cpu_errorq_dispatch((type == CPU_ORPHAN_CP_ERR) ?
39920Sstevel@tonic-gate FM_EREPORT_CPU_USII_CP : FM_EREPORT_CPU_USII_UNKNOWN,
39930Sstevel@tonic-gate (void *)&spf_flt, sizeof (spf_flt), ue_queue, aflt->flt_panic);
39940Sstevel@tonic-gate
39950Sstevel@tonic-gate return (oafsr);
39960Sstevel@tonic-gate }
39970Sstevel@tonic-gate
39980Sstevel@tonic-gate static void
ecache_scrub_tag_err(uint64_t afsr,uchar_t state,uint32_t index)39990Sstevel@tonic-gate ecache_scrub_tag_err(uint64_t afsr, uchar_t state, uint32_t index)
40000Sstevel@tonic-gate {
40010Sstevel@tonic-gate ushort_t afsr_ets = (afsr & P_AFSR_ETS) >> P_AFSR_ETS_SHIFT;
40020Sstevel@tonic-gate spitfire_scrub_misc_t *ssmp = CPU_PRIVATE_PTR(CPU, sfpr_scrub_misc);
40030Sstevel@tonic-gate ecache_kstat_t *ec_ksp = (ecache_kstat_t *)ssmp->ecache_ksp->ks_data;
40040Sstevel@tonic-gate uint64_t ec_tag, paddr, oafsr;
40050Sstevel@tonic-gate ec_data_t ec_data[8];
40060Sstevel@tonic-gate int cpuid = CPU->cpu_id;
40070Sstevel@tonic-gate uint32_t ec_set_size = cpunodes[cpuid].ecache_size /
40084718Smh27603 ecache_associativity;
40090Sstevel@tonic-gate uint64_t *cpu_afsr = CPU_PRIVATE_PTR(CPU, sfpr_scrub_afsr);
40100Sstevel@tonic-gate
40110Sstevel@tonic-gate get_ecache_dtag(P2ALIGN(index, 64), (uint64_t *)&ec_data[0], &ec_tag,
40124718Smh27603 &oafsr, cpu_afsr);
40130Sstevel@tonic-gate paddr = ((ec_tag & cpu_ec_tag_mask) << cpu_ec_tag_shift) |
40144718Smh27603 (index % ec_set_size);
40150Sstevel@tonic-gate
40160Sstevel@tonic-gate /*
40170Sstevel@tonic-gate * E$ tag state has good parity
40180Sstevel@tonic-gate */
40190Sstevel@tonic-gate if ((afsr_ets & cpu_ec_state_parity) == 0) {
40200Sstevel@tonic-gate if (afsr_ets & cpu_ec_parity) {
40210Sstevel@tonic-gate /*
40220Sstevel@tonic-gate * E$ tag state bits indicate the line is clean,
40230Sstevel@tonic-gate * invalidate the E$ tag and continue.
40240Sstevel@tonic-gate */
40250Sstevel@tonic-gate if (!(state & cpu_ec_state_dirty)) {
40260Sstevel@tonic-gate /*
40270Sstevel@tonic-gate * Zero the tag and mark the state invalid
40280Sstevel@tonic-gate * with good parity for the tag.
40290Sstevel@tonic-gate */
40300Sstevel@tonic-gate if (isus2i || isus2e)
40310Sstevel@tonic-gate write_hb_ec_tag_parity(index);
40320Sstevel@tonic-gate else
40330Sstevel@tonic-gate write_ec_tag_parity(index);
40340Sstevel@tonic-gate
40350Sstevel@tonic-gate /* Sync with the dual tag */
40360Sstevel@tonic-gate flushecacheline(0,
40374718Smh27603 cpunodes[CPU->cpu_id].ecache_size);
40380Sstevel@tonic-gate ec_ksp->tags_cleared.value.ul++;
40390Sstevel@tonic-gate ecache_scrub_log(ec_data, ec_tag, paddr,
40404718Smh27603 CPU_ECACHE_TAG_ERR, afsr);
40410Sstevel@tonic-gate return;
40420Sstevel@tonic-gate } else {
40430Sstevel@tonic-gate ecache_scrub_log(ec_data, ec_tag, paddr,
40444718Smh27603 CPU_ECACHE_ADDR_PAR_ERR, afsr);
40450Sstevel@tonic-gate cmn_err(CE_PANIC, " E$ tag address has bad"
40464718Smh27603 " parity");
40470Sstevel@tonic-gate }
40480Sstevel@tonic-gate } else if ((afsr_ets & cpu_ec_parity) == 0) {
40490Sstevel@tonic-gate /*
40500Sstevel@tonic-gate * ETS is zero but ETP is set
40510Sstevel@tonic-gate */
40520Sstevel@tonic-gate ecache_scrub_log(ec_data, ec_tag, paddr,
40534718Smh27603 CPU_ECACHE_ETP_ETS_ERR, afsr);
40540Sstevel@tonic-gate cmn_err(CE_PANIC, "AFSR.ETP is set and"
40554718Smh27603 " AFSR.ETS is zero");
40560Sstevel@tonic-gate }
40570Sstevel@tonic-gate } else {
40580Sstevel@tonic-gate /*
40590Sstevel@tonic-gate * E$ tag state bit has a bad parity
40600Sstevel@tonic-gate */
40610Sstevel@tonic-gate ecache_scrub_log(ec_data, ec_tag, paddr,
40624718Smh27603 CPU_ECACHE_STATE_ERR, afsr);
40630Sstevel@tonic-gate cmn_err(CE_PANIC, "E$ tag state has bad parity");
40640Sstevel@tonic-gate }
40650Sstevel@tonic-gate }
40660Sstevel@tonic-gate
40670Sstevel@tonic-gate static void
ecache_page_retire(void * arg)40680Sstevel@tonic-gate ecache_page_retire(void *arg)
40690Sstevel@tonic-gate {
40700Sstevel@tonic-gate uint64_t paddr = (uint64_t)arg;
4071917Selowe (void) page_retire(paddr, PR_UE);
40720Sstevel@tonic-gate }
40730Sstevel@tonic-gate
40740Sstevel@tonic-gate void
sticksync_slave(void)40750Sstevel@tonic-gate sticksync_slave(void)
40760Sstevel@tonic-gate {}
40770Sstevel@tonic-gate
40780Sstevel@tonic-gate void
sticksync_master(void)40790Sstevel@tonic-gate sticksync_master(void)
40800Sstevel@tonic-gate {}
40810Sstevel@tonic-gate
40820Sstevel@tonic-gate /*ARGSUSED*/
40830Sstevel@tonic-gate void
cpu_check_ce(int flag,uint64_t pa,caddr_t va,uint_t bpp)40840Sstevel@tonic-gate cpu_check_ce(int flag, uint64_t pa, caddr_t va, uint_t bpp)
40850Sstevel@tonic-gate {}
40860Sstevel@tonic-gate
40870Sstevel@tonic-gate void
cpu_run_bus_error_handlers(struct async_flt * aflt,int expected)40880Sstevel@tonic-gate cpu_run_bus_error_handlers(struct async_flt *aflt, int expected)
40890Sstevel@tonic-gate {
40900Sstevel@tonic-gate int status;
40910Sstevel@tonic-gate ddi_fm_error_t de;
40920Sstevel@tonic-gate
40930Sstevel@tonic-gate bzero(&de, sizeof (ddi_fm_error_t));
40940Sstevel@tonic-gate
40953159Sstephh de.fme_version = DDI_FME_VERSION;
40960Sstevel@tonic-gate de.fme_ena = fm_ena_generate_cpu(aflt->flt_id, aflt->flt_inst,
40970Sstevel@tonic-gate FM_ENA_FMT1);
40980Sstevel@tonic-gate de.fme_flag = expected;
40990Sstevel@tonic-gate de.fme_bus_specific = (void *)aflt->flt_addr;
41000Sstevel@tonic-gate status = ndi_fm_handler_dispatch(ddi_root_node(), NULL, &de);
41010Sstevel@tonic-gate
41020Sstevel@tonic-gate if ((aflt->flt_prot == AFLT_PROT_NONE) && (status == DDI_FM_FATAL))
41030Sstevel@tonic-gate aflt->flt_panic = 1;
41040Sstevel@tonic-gate }
41050Sstevel@tonic-gate
41060Sstevel@tonic-gate /*ARGSUSED*/
41070Sstevel@tonic-gate void
cpu_errorq_dispatch(char * error_class,void * payload,size_t payload_sz,errorq_t * eqp,uint_t flag)41080Sstevel@tonic-gate cpu_errorq_dispatch(char *error_class, void *payload, size_t payload_sz,
41090Sstevel@tonic-gate errorq_t *eqp, uint_t flag)
41100Sstevel@tonic-gate {
41110Sstevel@tonic-gate struct async_flt *aflt = (struct async_flt *)payload;
41120Sstevel@tonic-gate
41130Sstevel@tonic-gate aflt->flt_erpt_class = error_class;
41140Sstevel@tonic-gate errorq_dispatch(eqp, payload, payload_sz, flag);
41150Sstevel@tonic-gate }
41160Sstevel@tonic-gate
41170Sstevel@tonic-gate #define MAX_SIMM 8
41180Sstevel@tonic-gate
41190Sstevel@tonic-gate struct ce_info {
41200Sstevel@tonic-gate char name[UNUM_NAMLEN];
41210Sstevel@tonic-gate uint64_t intermittent_total;
41220Sstevel@tonic-gate uint64_t persistent_total;
41230Sstevel@tonic-gate uint64_t sticky_total;
41240Sstevel@tonic-gate unsigned short leaky_bucket_cnt;
41250Sstevel@tonic-gate };
41260Sstevel@tonic-gate
41270Sstevel@tonic-gate /*
41280Sstevel@tonic-gate * Separately-defined structure for use in reporting the ce_info
41290Sstevel@tonic-gate * to SunVTS without exposing the internal layout and implementation
41300Sstevel@tonic-gate * of struct ce_info.
41310Sstevel@tonic-gate */
41320Sstevel@tonic-gate static struct ecc_error_info ecc_error_info_data = {
41330Sstevel@tonic-gate { "version", KSTAT_DATA_UINT32 },
41340Sstevel@tonic-gate { "maxcount", KSTAT_DATA_UINT32 },
41350Sstevel@tonic-gate { "count", KSTAT_DATA_UINT32 }
41360Sstevel@tonic-gate };
41370Sstevel@tonic-gate static const size_t ecc_error_info_ndata = sizeof (ecc_error_info_data) /
41380Sstevel@tonic-gate sizeof (struct kstat_named);
41390Sstevel@tonic-gate
41400Sstevel@tonic-gate #if KSTAT_CE_UNUM_NAMLEN < UNUM_NAMLEN
41410Sstevel@tonic-gate #error "Need to rev ecc_error_info version and update KSTAT_CE_UNUM_NAMLEN"
41420Sstevel@tonic-gate #endif
41430Sstevel@tonic-gate
41440Sstevel@tonic-gate struct ce_info *mem_ce_simm = NULL;
41450Sstevel@tonic-gate size_t mem_ce_simm_size = 0;
41460Sstevel@tonic-gate
41470Sstevel@tonic-gate /*
41480Sstevel@tonic-gate * Default values for the number of CE's allowed per interval.
41490Sstevel@tonic-gate * Interval is defined in minutes
41500Sstevel@tonic-gate * SOFTERR_MIN_TIMEOUT is defined in microseconds
41510Sstevel@tonic-gate */
41520Sstevel@tonic-gate #define SOFTERR_LIMIT_DEFAULT 2
41530Sstevel@tonic-gate #define SOFTERR_INTERVAL_DEFAULT 1440 /* This is 24 hours */
41540Sstevel@tonic-gate #define SOFTERR_MIN_TIMEOUT (60 * MICROSEC) /* This is 1 minute */
41550Sstevel@tonic-gate #define TIMEOUT_NONE ((timeout_id_t)0)
41560Sstevel@tonic-gate #define TIMEOUT_SET ((timeout_id_t)1)
41570Sstevel@tonic-gate
41580Sstevel@tonic-gate /*
41590Sstevel@tonic-gate * timeout identifer for leaky_bucket
41600Sstevel@tonic-gate */
41610Sstevel@tonic-gate static timeout_id_t leaky_bucket_timeout_id = TIMEOUT_NONE;
41620Sstevel@tonic-gate
41630Sstevel@tonic-gate /*
41640Sstevel@tonic-gate * Tunables for maximum number of allowed CE's in a given time
41650Sstevel@tonic-gate */
41660Sstevel@tonic-gate int ecc_softerr_limit = SOFTERR_LIMIT_DEFAULT;
41670Sstevel@tonic-gate int ecc_softerr_interval = SOFTERR_INTERVAL_DEFAULT;
41680Sstevel@tonic-gate
41690Sstevel@tonic-gate void
cpu_mp_init(void)41700Sstevel@tonic-gate cpu_mp_init(void)
41710Sstevel@tonic-gate {
41720Sstevel@tonic-gate size_t size = cpu_aflt_size();
41730Sstevel@tonic-gate size_t i;
41740Sstevel@tonic-gate kstat_t *ksp;
41750Sstevel@tonic-gate
41760Sstevel@tonic-gate /*
41770Sstevel@tonic-gate * Initialize the CE error handling buffers.
41780Sstevel@tonic-gate */
41790Sstevel@tonic-gate mem_ce_simm_size = MAX_SIMM * max_ncpus;
41800Sstevel@tonic-gate size = sizeof (struct ce_info) * mem_ce_simm_size;
41810Sstevel@tonic-gate mem_ce_simm = kmem_zalloc(size, KM_SLEEP);
41820Sstevel@tonic-gate
41830Sstevel@tonic-gate ksp = kstat_create("unix", 0, "ecc-info", "misc",
41840Sstevel@tonic-gate KSTAT_TYPE_NAMED, ecc_error_info_ndata, KSTAT_FLAG_VIRTUAL);
41850Sstevel@tonic-gate if (ksp != NULL) {
41860Sstevel@tonic-gate ksp->ks_data = (struct kstat_named *)&ecc_error_info_data;
41870Sstevel@tonic-gate ecc_error_info_data.version.value.ui32 = KSTAT_CE_INFO_VER;
41880Sstevel@tonic-gate ecc_error_info_data.maxcount.value.ui32 = mem_ce_simm_size;
41890Sstevel@tonic-gate ecc_error_info_data.count.value.ui32 = 0;
41900Sstevel@tonic-gate kstat_install(ksp);
41910Sstevel@tonic-gate }
41920Sstevel@tonic-gate
41930Sstevel@tonic-gate for (i = 0; i < mem_ce_simm_size; i++) {
41940Sstevel@tonic-gate struct kstat_ecc_mm_info *kceip;
41950Sstevel@tonic-gate
41960Sstevel@tonic-gate kceip = kmem_zalloc(sizeof (struct kstat_ecc_mm_info),
41970Sstevel@tonic-gate KM_SLEEP);
41980Sstevel@tonic-gate ksp = kstat_create("mm", i, "ecc-info", "misc",
41990Sstevel@tonic-gate KSTAT_TYPE_NAMED,
42000Sstevel@tonic-gate sizeof (struct kstat_ecc_mm_info) / sizeof (kstat_named_t),
42010Sstevel@tonic-gate KSTAT_FLAG_VIRTUAL);
42020Sstevel@tonic-gate if (ksp != NULL) {
42030Sstevel@tonic-gate /*
42040Sstevel@tonic-gate * Re-declare ks_data_size to include room for the
42050Sstevel@tonic-gate * UNUM name since we don't have KSTAT_FLAG_VAR_SIZE
42060Sstevel@tonic-gate * set.
42070Sstevel@tonic-gate */
42080Sstevel@tonic-gate ksp->ks_data_size = sizeof (struct kstat_ecc_mm_info) +
42090Sstevel@tonic-gate KSTAT_CE_UNUM_NAMLEN;
42100Sstevel@tonic-gate ksp->ks_data = kceip;
42110Sstevel@tonic-gate kstat_named_init(&kceip->name,
42120Sstevel@tonic-gate "name", KSTAT_DATA_STRING);
42130Sstevel@tonic-gate kstat_named_init(&kceip->intermittent_total,
42140Sstevel@tonic-gate "intermittent_total", KSTAT_DATA_UINT64);
42150Sstevel@tonic-gate kstat_named_init(&kceip->persistent_total,
42160Sstevel@tonic-gate "persistent_total", KSTAT_DATA_UINT64);
42170Sstevel@tonic-gate kstat_named_init(&kceip->sticky_total,
42180Sstevel@tonic-gate "sticky_total", KSTAT_DATA_UINT64);
42190Sstevel@tonic-gate /*
42200Sstevel@tonic-gate * Use the default snapshot routine as it knows how to
42210Sstevel@tonic-gate * deal with named kstats with long strings.
42220Sstevel@tonic-gate */
42230Sstevel@tonic-gate ksp->ks_update = ecc_kstat_update;
42240Sstevel@tonic-gate kstat_install(ksp);
42250Sstevel@tonic-gate } else {
42260Sstevel@tonic-gate kmem_free(kceip, sizeof (struct kstat_ecc_mm_info));
42270Sstevel@tonic-gate }
42280Sstevel@tonic-gate }
42290Sstevel@tonic-gate }
42300Sstevel@tonic-gate
42310Sstevel@tonic-gate /*ARGSUSED*/
42320Sstevel@tonic-gate static void
leaky_bucket_timeout(void * arg)42330Sstevel@tonic-gate leaky_bucket_timeout(void *arg)
42340Sstevel@tonic-gate {
42350Sstevel@tonic-gate int i;
42360Sstevel@tonic-gate struct ce_info *psimm = mem_ce_simm;
42370Sstevel@tonic-gate
42380Sstevel@tonic-gate for (i = 0; i < mem_ce_simm_size; i++) {
42390Sstevel@tonic-gate if (psimm[i].leaky_bucket_cnt > 0)
42400Sstevel@tonic-gate atomic_add_16(&psimm[i].leaky_bucket_cnt, -1);
42410Sstevel@tonic-gate }
42420Sstevel@tonic-gate add_leaky_bucket_timeout();
42430Sstevel@tonic-gate }
42440Sstevel@tonic-gate
42450Sstevel@tonic-gate static void
add_leaky_bucket_timeout(void)42460Sstevel@tonic-gate add_leaky_bucket_timeout(void)
42470Sstevel@tonic-gate {
42480Sstevel@tonic-gate long timeout_in_microsecs;
42490Sstevel@tonic-gate
42500Sstevel@tonic-gate /*
42510Sstevel@tonic-gate * create timeout for next leak.
42520Sstevel@tonic-gate *
42530Sstevel@tonic-gate * The timeout interval is calculated as follows
42540Sstevel@tonic-gate *
42550Sstevel@tonic-gate * (ecc_softerr_interval * 60 * MICROSEC) / ecc_softerr_limit
42560Sstevel@tonic-gate *
42570Sstevel@tonic-gate * ecc_softerr_interval is in minutes, so multiply this by 60 (seconds
42580Sstevel@tonic-gate * in a minute), then multiply this by MICROSEC to get the interval
42590Sstevel@tonic-gate * in microseconds. Divide this total by ecc_softerr_limit so that
42600Sstevel@tonic-gate * the timeout interval is accurate to within a few microseconds.
42610Sstevel@tonic-gate */
42620Sstevel@tonic-gate
42630Sstevel@tonic-gate if (ecc_softerr_limit <= 0)
42640Sstevel@tonic-gate ecc_softerr_limit = SOFTERR_LIMIT_DEFAULT;
42650Sstevel@tonic-gate if (ecc_softerr_interval <= 0)
42660Sstevel@tonic-gate ecc_softerr_interval = SOFTERR_INTERVAL_DEFAULT;
42670Sstevel@tonic-gate
42680Sstevel@tonic-gate timeout_in_microsecs = ((int64_t)ecc_softerr_interval * 60 * MICROSEC) /
42690Sstevel@tonic-gate ecc_softerr_limit;
42700Sstevel@tonic-gate
42710Sstevel@tonic-gate if (timeout_in_microsecs < SOFTERR_MIN_TIMEOUT)
42720Sstevel@tonic-gate timeout_in_microsecs = SOFTERR_MIN_TIMEOUT;
42730Sstevel@tonic-gate
42740Sstevel@tonic-gate leaky_bucket_timeout_id = timeout(leaky_bucket_timeout,
42750Sstevel@tonic-gate (void *)NULL, drv_usectohz((clock_t)timeout_in_microsecs));
42760Sstevel@tonic-gate }
42770Sstevel@tonic-gate
42780Sstevel@tonic-gate /*
42790Sstevel@tonic-gate * Legacy Correctable ECC Error Hash
42800Sstevel@tonic-gate *
42810Sstevel@tonic-gate * All of the code below this comment is used to implement a legacy array
42820Sstevel@tonic-gate * which counted intermittent, persistent, and sticky CE errors by unum,
42830Sstevel@tonic-gate * and then was later extended to publish the data as a kstat for SunVTS.
42840Sstevel@tonic-gate * All of this code is replaced by FMA, and remains here until such time
42850Sstevel@tonic-gate * that the UltraSPARC-I/II CPU code is converted to FMA, or is EOLed.
42860Sstevel@tonic-gate *
42870Sstevel@tonic-gate * Errors are saved in three buckets per-unum:
42880Sstevel@tonic-gate * (1) sticky - scrub was unsuccessful, cannot be scrubbed
42890Sstevel@tonic-gate * This could represent a problem, and is immediately printed out.
42900Sstevel@tonic-gate * (2) persistent - was successfully scrubbed
42910Sstevel@tonic-gate * These errors use the leaky bucket algorithm to determine
42920Sstevel@tonic-gate * if there is a serious problem.
42930Sstevel@tonic-gate * (3) intermittent - may have originated from the cpu or upa/safari bus,
42940Sstevel@tonic-gate * and does not necessarily indicate any problem with the dimm itself,
42950Sstevel@tonic-gate * is critical information for debugging new hardware.
42960Sstevel@tonic-gate * Because we do not know if it came from the dimm, it would be
42970Sstevel@tonic-gate * inappropriate to include these in the leaky bucket counts.
42980Sstevel@tonic-gate *
42990Sstevel@tonic-gate * If the E$ line was modified before the scrub operation began, then the
43000Sstevel@tonic-gate * displacement flush at the beginning of scrubphys() will cause the modified
43010Sstevel@tonic-gate * line to be written out, which will clean up the CE. Then, any subsequent
43020Sstevel@tonic-gate * read will not cause an error, which will cause persistent errors to be
43030Sstevel@tonic-gate * identified as intermittent.
43040Sstevel@tonic-gate *
43050Sstevel@tonic-gate * If a DIMM is going bad, it will produce true persistents as well as
43060Sstevel@tonic-gate * false intermittents, so these intermittents can be safely ignored.
43070Sstevel@tonic-gate *
43080Sstevel@tonic-gate * If the error count is excessive for a DIMM, this function will return
4309917Selowe * PR_MCE, and the CPU module may then decide to remove that page from use.
43100Sstevel@tonic-gate */
43110Sstevel@tonic-gate static int
ce_count_unum(int status,int len,char * unum)43120Sstevel@tonic-gate ce_count_unum(int status, int len, char *unum)
43130Sstevel@tonic-gate {
43140Sstevel@tonic-gate int i;
43150Sstevel@tonic-gate struct ce_info *psimm = mem_ce_simm;
4316917Selowe int page_status = PR_OK;
43170Sstevel@tonic-gate
43180Sstevel@tonic-gate ASSERT(psimm != NULL);
43190Sstevel@tonic-gate
43200Sstevel@tonic-gate if (len <= 0 ||
43210Sstevel@tonic-gate (status & (ECC_STICKY | ECC_PERSISTENT | ECC_INTERMITTENT)) == 0)
43220Sstevel@tonic-gate return (page_status);
43230Sstevel@tonic-gate
43240Sstevel@tonic-gate /*
43250Sstevel@tonic-gate * Initialize the leaky_bucket timeout
43260Sstevel@tonic-gate */
43270Sstevel@tonic-gate if (casptr(&leaky_bucket_timeout_id,
43280Sstevel@tonic-gate TIMEOUT_NONE, TIMEOUT_SET) == TIMEOUT_NONE)
43290Sstevel@tonic-gate add_leaky_bucket_timeout();
43300Sstevel@tonic-gate
43310Sstevel@tonic-gate for (i = 0; i < mem_ce_simm_size; i++) {
43320Sstevel@tonic-gate if (psimm[i].name[0] == '\0') {
43330Sstevel@tonic-gate /*
43340Sstevel@tonic-gate * Hit the end of the valid entries, add
43350Sstevel@tonic-gate * a new one.
43360Sstevel@tonic-gate */
43370Sstevel@tonic-gate (void) strncpy(psimm[i].name, unum, len);
43380Sstevel@tonic-gate if (status & ECC_STICKY) {
43390Sstevel@tonic-gate /*
43400Sstevel@tonic-gate * Sticky - the leaky bucket is used to track
43410Sstevel@tonic-gate * soft errors. Since a sticky error is a
43420Sstevel@tonic-gate * hard error and likely to be retired soon,
43430Sstevel@tonic-gate * we do not count it in the leaky bucket.
43440Sstevel@tonic-gate */
43450Sstevel@tonic-gate psimm[i].leaky_bucket_cnt = 0;
43460Sstevel@tonic-gate psimm[i].intermittent_total = 0;
43470Sstevel@tonic-gate psimm[i].persistent_total = 0;
43480Sstevel@tonic-gate psimm[i].sticky_total = 1;
43498773SAmrita.Sadhukhan@Sun.COM cmn_err(CE_NOTE,
43500Sstevel@tonic-gate "[AFT0] Sticky Softerror encountered "
43510Sstevel@tonic-gate "on Memory Module %s\n", unum);
4352917Selowe page_status = PR_MCE;
43530Sstevel@tonic-gate } else if (status & ECC_PERSISTENT) {
43540Sstevel@tonic-gate psimm[i].leaky_bucket_cnt = 1;
43550Sstevel@tonic-gate psimm[i].intermittent_total = 0;
43560Sstevel@tonic-gate psimm[i].persistent_total = 1;
43570Sstevel@tonic-gate psimm[i].sticky_total = 0;
43580Sstevel@tonic-gate } else {
43590Sstevel@tonic-gate /*
43600Sstevel@tonic-gate * Intermittent - Because the scrub operation
43610Sstevel@tonic-gate * cannot find the error in the DIMM, we will
43620Sstevel@tonic-gate * not count these in the leaky bucket
43630Sstevel@tonic-gate */
43640Sstevel@tonic-gate psimm[i].leaky_bucket_cnt = 0;
43650Sstevel@tonic-gate psimm[i].intermittent_total = 1;
43660Sstevel@tonic-gate psimm[i].persistent_total = 0;
43670Sstevel@tonic-gate psimm[i].sticky_total = 0;
43680Sstevel@tonic-gate }
43690Sstevel@tonic-gate ecc_error_info_data.count.value.ui32++;
43700Sstevel@tonic-gate break;
43710Sstevel@tonic-gate } else if (strncmp(unum, psimm[i].name, len) == 0) {
43720Sstevel@tonic-gate /*
43730Sstevel@tonic-gate * Found an existing entry for the current
43740Sstevel@tonic-gate * memory module, adjust the counts.
43750Sstevel@tonic-gate */
43760Sstevel@tonic-gate if (status & ECC_STICKY) {
43770Sstevel@tonic-gate psimm[i].sticky_total++;
43788773SAmrita.Sadhukhan@Sun.COM cmn_err(CE_NOTE,
43790Sstevel@tonic-gate "[AFT0] Sticky Softerror encountered "
43800Sstevel@tonic-gate "on Memory Module %s\n", unum);
4381917Selowe page_status = PR_MCE;
43820Sstevel@tonic-gate } else if (status & ECC_PERSISTENT) {
43830Sstevel@tonic-gate int new_value;
43840Sstevel@tonic-gate
43850Sstevel@tonic-gate new_value = atomic_add_16_nv(
43860Sstevel@tonic-gate &psimm[i].leaky_bucket_cnt, 1);
43870Sstevel@tonic-gate psimm[i].persistent_total++;
43880Sstevel@tonic-gate if (new_value > ecc_softerr_limit) {
43898773SAmrita.Sadhukhan@Sun.COM cmn_err(CE_NOTE, "[AFT0] Most recent %d"
43900Sstevel@tonic-gate " soft errors from Memory Module"
43910Sstevel@tonic-gate " %s exceed threshold (N=%d,"
43920Sstevel@tonic-gate " T=%dh:%02dm) triggering page"
43930Sstevel@tonic-gate " retire", new_value, unum,
43940Sstevel@tonic-gate ecc_softerr_limit,
43950Sstevel@tonic-gate ecc_softerr_interval / 60,
43960Sstevel@tonic-gate ecc_softerr_interval % 60);
43970Sstevel@tonic-gate atomic_add_16(
43980Sstevel@tonic-gate &psimm[i].leaky_bucket_cnt, -1);
4399917Selowe page_status = PR_MCE;
44000Sstevel@tonic-gate }
44010Sstevel@tonic-gate } else { /* Intermittent */
44020Sstevel@tonic-gate psimm[i].intermittent_total++;
44030Sstevel@tonic-gate }
44040Sstevel@tonic-gate break;
44050Sstevel@tonic-gate }
44060Sstevel@tonic-gate }
44070Sstevel@tonic-gate
44080Sstevel@tonic-gate if (i >= mem_ce_simm_size)
44090Sstevel@tonic-gate cmn_err(CE_CONT, "[AFT0] Softerror: mem_ce_simm[] out of "
44100Sstevel@tonic-gate "space.\n");
44110Sstevel@tonic-gate
44120Sstevel@tonic-gate return (page_status);
44130Sstevel@tonic-gate }
44140Sstevel@tonic-gate
44150Sstevel@tonic-gate /*
44160Sstevel@tonic-gate * Function to support counting of IO detected CEs.
44170Sstevel@tonic-gate */
44180Sstevel@tonic-gate void
cpu_ce_count_unum(struct async_flt * ecc,int len,char * unum)44190Sstevel@tonic-gate cpu_ce_count_unum(struct async_flt *ecc, int len, char *unum)
44200Sstevel@tonic-gate {
4421917Selowe int err;
4422917Selowe
4423917Selowe err = ce_count_unum(ecc->flt_status, len, unum);
4424917Selowe if (err != PR_OK && automatic_page_removal) {
4425917Selowe (void) page_retire(ecc->flt_addr, err);
44260Sstevel@tonic-gate }
44270Sstevel@tonic-gate }
44280Sstevel@tonic-gate
44290Sstevel@tonic-gate static int
ecc_kstat_update(kstat_t * ksp,int rw)44300Sstevel@tonic-gate ecc_kstat_update(kstat_t *ksp, int rw)
44310Sstevel@tonic-gate {
44320Sstevel@tonic-gate struct kstat_ecc_mm_info *kceip = ksp->ks_data;
44330Sstevel@tonic-gate struct ce_info *ceip = mem_ce_simm;
44340Sstevel@tonic-gate int i = ksp->ks_instance;
44350Sstevel@tonic-gate
44360Sstevel@tonic-gate if (rw == KSTAT_WRITE)
44370Sstevel@tonic-gate return (EACCES);
44380Sstevel@tonic-gate
44390Sstevel@tonic-gate ASSERT(ksp->ks_data != NULL);
44400Sstevel@tonic-gate ASSERT(i < mem_ce_simm_size && i >= 0);
44410Sstevel@tonic-gate
44420Sstevel@tonic-gate /*
44430Sstevel@tonic-gate * Since we're not using locks, make sure that we don't get partial
44440Sstevel@tonic-gate * data. The name is always copied before the counters are incremented
44450Sstevel@tonic-gate * so only do this update routine if at least one of the counters is
44460Sstevel@tonic-gate * non-zero, which ensures that ce_count_unum() is done, and the
44470Sstevel@tonic-gate * string is fully copied.
44480Sstevel@tonic-gate */
44490Sstevel@tonic-gate if (ceip[i].intermittent_total == 0 &&
44500Sstevel@tonic-gate ceip[i].persistent_total == 0 &&
44510Sstevel@tonic-gate ceip[i].sticky_total == 0) {
44520Sstevel@tonic-gate /*
44530Sstevel@tonic-gate * Uninitialized or partially initialized. Ignore.
44540Sstevel@tonic-gate * The ks_data buffer was allocated via kmem_zalloc,
44550Sstevel@tonic-gate * so no need to bzero it.
44560Sstevel@tonic-gate */
44570Sstevel@tonic-gate return (0);
44580Sstevel@tonic-gate }
44590Sstevel@tonic-gate
44600Sstevel@tonic-gate kstat_named_setstr(&kceip->name, ceip[i].name);
44610Sstevel@tonic-gate kceip->intermittent_total.value.ui64 = ceip[i].intermittent_total;
44620Sstevel@tonic-gate kceip->persistent_total.value.ui64 = ceip[i].persistent_total;
44630Sstevel@tonic-gate kceip->sticky_total.value.ui64 = ceip[i].sticky_total;
44640Sstevel@tonic-gate
44650Sstevel@tonic-gate return (0);
44660Sstevel@tonic-gate }
44670Sstevel@tonic-gate
44680Sstevel@tonic-gate #define VIS_BLOCKSIZE 64
44690Sstevel@tonic-gate
44700Sstevel@tonic-gate int
dtrace_blksuword32_err(uintptr_t addr,uint32_t * data)44710Sstevel@tonic-gate dtrace_blksuword32_err(uintptr_t addr, uint32_t *data)
44720Sstevel@tonic-gate {
44730Sstevel@tonic-gate int ret, watched;
44740Sstevel@tonic-gate
44750Sstevel@tonic-gate watched = watch_disable_addr((void *)addr, VIS_BLOCKSIZE, S_WRITE);
44760Sstevel@tonic-gate ret = dtrace_blksuword32(addr, data, 0);
44770Sstevel@tonic-gate if (watched)
44780Sstevel@tonic-gate watch_enable_addr((void *)addr, VIS_BLOCKSIZE, S_WRITE);
44790Sstevel@tonic-gate
44800Sstevel@tonic-gate return (ret);
44810Sstevel@tonic-gate }
44820Sstevel@tonic-gate
44830Sstevel@tonic-gate /*ARGSUSED*/
44840Sstevel@tonic-gate void
cpu_faulted_enter(struct cpu * cp)44850Sstevel@tonic-gate cpu_faulted_enter(struct cpu *cp)
44860Sstevel@tonic-gate {
44870Sstevel@tonic-gate }
44880Sstevel@tonic-gate
44890Sstevel@tonic-gate /*ARGSUSED*/
44900Sstevel@tonic-gate void
cpu_faulted_exit(struct cpu * cp)44910Sstevel@tonic-gate cpu_faulted_exit(struct cpu *cp)
44920Sstevel@tonic-gate {
44930Sstevel@tonic-gate }
44940Sstevel@tonic-gate
44950Sstevel@tonic-gate /*ARGSUSED*/
44960Sstevel@tonic-gate void
mmu_init_kernel_pgsz(struct hat * hat)44970Sstevel@tonic-gate mmu_init_kernel_pgsz(struct hat *hat)
44980Sstevel@tonic-gate {
44990Sstevel@tonic-gate }
45000Sstevel@tonic-gate
45010Sstevel@tonic-gate size_t
mmu_get_kernel_lpsize(size_t lpsize)45020Sstevel@tonic-gate mmu_get_kernel_lpsize(size_t lpsize)
45030Sstevel@tonic-gate {
45040Sstevel@tonic-gate uint_t tte;
45050Sstevel@tonic-gate
45060Sstevel@tonic-gate if (lpsize == 0) {
45070Sstevel@tonic-gate /* no setting for segkmem_lpsize in /etc/system: use default */
45080Sstevel@tonic-gate return (MMU_PAGESIZE4M);
45090Sstevel@tonic-gate }
45100Sstevel@tonic-gate
45110Sstevel@tonic-gate for (tte = TTE8K; tte <= TTE4M; tte++) {
45120Sstevel@tonic-gate if (lpsize == TTEBYTES(tte))
45130Sstevel@tonic-gate return (lpsize);
45140Sstevel@tonic-gate }
45150Sstevel@tonic-gate
45160Sstevel@tonic-gate return (TTEBYTES(TTE8K));
45170Sstevel@tonic-gate }
4518