xref: /onnv-gate/usr/src/uts/intel/sys/x86_archext.h (revision 13136:67d1861e02c1)
10Sstevel@tonic-gate /*
20Sstevel@tonic-gate  * CDDL HEADER START
30Sstevel@tonic-gate  *
40Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
51582Skchow  * Common Development and Distribution License (the "License").
61582Skchow  * You may not use this file except in compliance with the License.
70Sstevel@tonic-gate  *
80Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
90Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
100Sstevel@tonic-gate  * See the License for the specific language governing permissions
110Sstevel@tonic-gate  * and limitations under the License.
120Sstevel@tonic-gate  *
130Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
140Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
150Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
160Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
170Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
180Sstevel@tonic-gate  *
190Sstevel@tonic-gate  * CDDL HEADER END
200Sstevel@tonic-gate  */
210Sstevel@tonic-gate /*
2212826Skuriakose.kuruvilla@oracle.com  * Copyright (c) 1995, 2010, Oracle and/or its affiliates. All rights reserved.
230Sstevel@tonic-gate  */
249283SBill.Holler@Sun.COM /*
2513029SKrishnendu.Sadhukhan@Sun.COM  * Copyright (c) 2010, Intel Corporation.
269283SBill.Holler@Sun.COM  * All rights reserved.
279283SBill.Holler@Sun.COM  */
280Sstevel@tonic-gate 
290Sstevel@tonic-gate #ifndef _SYS_X86_ARCHEXT_H
300Sstevel@tonic-gate #define	_SYS_X86_ARCHEXT_H
310Sstevel@tonic-gate 
320Sstevel@tonic-gate #if !defined(_ASM)
330Sstevel@tonic-gate #include <sys/regset.h>
340Sstevel@tonic-gate #include <sys/processor.h>
350Sstevel@tonic-gate #include <vm/seg_enum.h>
360Sstevel@tonic-gate #include <vm/page.h>
370Sstevel@tonic-gate #endif	/* _ASM */
380Sstevel@tonic-gate 
390Sstevel@tonic-gate #ifdef	__cplusplus
400Sstevel@tonic-gate extern "C" {
410Sstevel@tonic-gate #endif
420Sstevel@tonic-gate 
430Sstevel@tonic-gate /*
440Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (standard function 1)
450Sstevel@tonic-gate  */
460Sstevel@tonic-gate 
470Sstevel@tonic-gate #define	CPUID_INTC_EDX_FPU	0x00000001	/* x87 fpu present */
480Sstevel@tonic-gate #define	CPUID_INTC_EDX_VME	0x00000002	/* virtual-8086 extension */
490Sstevel@tonic-gate #define	CPUID_INTC_EDX_DE	0x00000004	/* debugging extensions */
500Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE	0x00000008	/* page size extension */
510Sstevel@tonic-gate #define	CPUID_INTC_EDX_TSC	0x00000010	/* time stamp counter */
520Sstevel@tonic-gate #define	CPUID_INTC_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
530Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAE	0x00000040	/* physical addr extension */
540Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCE	0x00000080	/* machine check exception */
550Sstevel@tonic-gate #define	CPUID_INTC_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
560Sstevel@tonic-gate #define	CPUID_INTC_EDX_APIC	0x00000200	/* local APIC */
570Sstevel@tonic-gate 						/* 0x400 - reserved */
580Sstevel@tonic-gate #define	CPUID_INTC_EDX_SEP	0x00000800	/* sysenter and sysexit */
590Sstevel@tonic-gate #define	CPUID_INTC_EDX_MTRR	0x00001000	/* memory type range reg */
600Sstevel@tonic-gate #define	CPUID_INTC_EDX_PGE	0x00002000	/* page global enable */
610Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCA	0x00004000	/* machine check arch */
620Sstevel@tonic-gate #define	CPUID_INTC_EDX_CMOV	0x00008000	/* conditional move insns */
630Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAT	0x00010000	/* page attribute table */
640Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
650Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSN	0x00040000	/* processor serial number */
660Sstevel@tonic-gate #define	CPUID_INTC_EDX_CLFSH	0x00080000	/* clflush instruction */
670Sstevel@tonic-gate 						/* 0x100000 - reserved */
680Sstevel@tonic-gate #define	CPUID_INTC_EDX_DS	0x00200000	/* debug store exists */
690Sstevel@tonic-gate #define	CPUID_INTC_EDX_ACPI	0x00400000	/* monitoring + clock ctrl */
700Sstevel@tonic-gate #define	CPUID_INTC_EDX_MMX	0x00800000	/* MMX instructions */
710Sstevel@tonic-gate #define	CPUID_INTC_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
720Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE	0x02000000	/* streaming SIMD extensions */
730Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE2	0x04000000	/* SSE extensions */
740Sstevel@tonic-gate #define	CPUID_INTC_EDX_SS	0x08000000	/* self-snoop */
750Sstevel@tonic-gate #define	CPUID_INTC_EDX_HTT	0x10000000	/* Hyper Thread Technology */
760Sstevel@tonic-gate #define	CPUID_INTC_EDX_TM	0x20000000	/* thermal monitoring */
773446Smrj #define	CPUID_INTC_EDX_IA64	0x40000000	/* Itanium emulating IA32 */
780Sstevel@tonic-gate #define	CPUID_INTC_EDX_PBE	0x80000000	/* Pending Break Enable */
790Sstevel@tonic-gate 
803446Smrj #define	FMT_CPUID_INTC_EDX					\
813446Smrj 	"\20"							\
823446Smrj 	"\40pbe\37ia64\36tm\35htt\34ss\33sse2\32sse\31fxsr"	\
833446Smrj 	"\30mmx\27acpi\26ds\24clfsh\23psn\22pse36\21pat"	\
843446Smrj 	"\20cmov\17mca\16pge\15mtrr\14sep\12apic\11cx8"		\
850Sstevel@tonic-gate 	"\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu"
860Sstevel@tonic-gate 
870Sstevel@tonic-gate /*
880Sstevel@tonic-gate  * cpuid instruction feature flags in %ecx (standard function 1)
890Sstevel@tonic-gate  */
900Sstevel@tonic-gate 
910Sstevel@tonic-gate #define	CPUID_INTC_ECX_SSE3	0x00000001	/* Yet more SSE extensions */
929370SKuriakose.Kuruvilla@Sun.COM #define	CPUID_INTC_ECX_PCLMULQDQ 0x00000002 	/* PCLMULQDQ insn */
930Sstevel@tonic-gate 						/* 0x00000004 - reserved */
940Sstevel@tonic-gate #define	CPUID_INTC_ECX_MON	0x00000008	/* MONITOR/MWAIT */
950Sstevel@tonic-gate #define	CPUID_INTC_ECX_DSCPL	0x00000010	/* CPL-qualified debug store */
963446Smrj #define	CPUID_INTC_ECX_VMX	0x00000020	/* Hardware VM extensions */
973446Smrj #define	CPUID_INTC_ECX_SMX	0x00000040	/* Secure mode extensions */
980Sstevel@tonic-gate #define	CPUID_INTC_ECX_EST	0x00000080	/* enhanced SpeedStep */
990Sstevel@tonic-gate #define	CPUID_INTC_ECX_TM2	0x00000100	/* thermal monitoring */
1003446Smrj #define	CPUID_INTC_ECX_SSSE3	0x00000200	/* Supplemental SSE3 insns */
1010Sstevel@tonic-gate #define	CPUID_INTC_ECX_CID	0x00000400	/* L1 context ID */
1020Sstevel@tonic-gate 						/* 0x00000800 - reserved */
1030Sstevel@tonic-gate 						/* 0x00001000 - reserved */
1043446Smrj #define	CPUID_INTC_ECX_CX16	0x00002000	/* cmpxchg16 */
1053446Smrj #define	CPUID_INTC_ECX_ETPRD	0x00004000	/* extended task pri messages */
1063446Smrj 						/* 0x00008000 - reserved */
1073446Smrj 						/* 0x00010000 - reserved */
1083446Smrj 						/* 0x00020000 - reserved */
1093446Smrj #define	CPUID_INTC_ECX_DCA	0x00040000	/* direct cache access */
1105269Skk208521 #define	CPUID_INTC_ECX_SSE4_1	0x00080000	/* SSE4.1 insns */
1115269Skk208521 #define	CPUID_INTC_ECX_SSE4_2	0x00100000	/* SSE4.2 insns */
1128418SKrishnendu.Sadhukhan@Sun.COM #define	CPUID_INTC_ECX_MOVBE	0x00400000	/* MOVBE insn */
1134628Skk208521 #define	CPUID_INTC_ECX_POPCNT	0x00800000	/* POPCNT insn */
1149370SKuriakose.Kuruvilla@Sun.COM #define	CPUID_INTC_ECX_AES	0x02000000	/* AES insns */
11513134Skuriakose.kuruvilla@oracle.com #define	CPUID_INTC_ECX_XSAVE	0x04000000	/* XSAVE/XRESTOR insns */
11613134Skuriakose.kuruvilla@oracle.com #define	CPUID_INTC_ECX_OSXSAVE	0x08000000	/* OS supports XSAVE insns */
11713134Skuriakose.kuruvilla@oracle.com #define	CPUID_INTC_ECX_AVX	0x10000000	/* AVX supported */
1180Sstevel@tonic-gate 
1193446Smrj #define	FMT_CPUID_INTC_ECX					\
1203446Smrj 	"\20"							\
12113134Skuriakose.kuruvilla@oracle.com 	"\35avx\34osxsav\33xsave"				\
1229370SKuriakose.Kuruvilla@Sun.COM 	"\32aes"						\
1238418SKrishnendu.Sadhukhan@Sun.COM 	"\30popcnt\27movbe\25sse4.2\24sse4.1\23dca"		\
1243446Smrj 	"\20\17etprd\16cx16\13cid\12ssse3\11tm2"		\
1259370SKuriakose.Kuruvilla@Sun.COM 	"\10est\7smx\6vmx\5dscpl\4mon\2pclmulqdq\1sse3"
1260Sstevel@tonic-gate 
1270Sstevel@tonic-gate /*
1280Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (extended function 0x80000001)
1290Sstevel@tonic-gate  */
1300Sstevel@tonic-gate 
1310Sstevel@tonic-gate #define	CPUID_AMD_EDX_FPU	0x00000001	/* x87 fpu present */
1320Sstevel@tonic-gate #define	CPUID_AMD_EDX_VME	0x00000002	/* virtual-8086 extension */
1330Sstevel@tonic-gate #define	CPUID_AMD_EDX_DE	0x00000004	/* debugging extensions */
1340Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE	0x00000008	/* page size extensions */
1350Sstevel@tonic-gate #define	CPUID_AMD_EDX_TSC	0x00000010	/* time stamp counter */
1360Sstevel@tonic-gate #define	CPUID_AMD_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
1370Sstevel@tonic-gate #define	CPUID_AMD_EDX_PAE	0x00000040	/* physical addr extension */
1380Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCE	0x00000080	/* machine check exception */
1390Sstevel@tonic-gate #define	CPUID_AMD_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
1400Sstevel@tonic-gate #define	CPUID_AMD_EDX_APIC	0x00000200	/* local APIC */
1410Sstevel@tonic-gate 						/* 0x00000400 - sysc on K6m6 */
1420Sstevel@tonic-gate #define	CPUID_AMD_EDX_SYSC	0x00000800	/* AMD: syscall and sysret */
1430Sstevel@tonic-gate #define	CPUID_AMD_EDX_MTRR	0x00001000	/* memory type and range reg */
1440Sstevel@tonic-gate #define	CPUID_AMD_EDX_PGE	0x00002000	/* page global enable */
1450Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCA	0x00004000	/* machine check arch */
1460Sstevel@tonic-gate #define	CPUID_AMD_EDX_CMOV	0x00008000	/* conditional move insns */
1473446Smrj #define	CPUID_AMD_EDX_PAT	0x00010000	/* K7: page attribute table */
1483446Smrj #define	CPUID_AMD_EDX_FCMOV	0x00010000	/* FCMOVcc etc. */
1490Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
1500Sstevel@tonic-gate 				/* 0x00040000 - reserved */
1510Sstevel@tonic-gate 				/* 0x00080000 - reserved */
1520Sstevel@tonic-gate #define	CPUID_AMD_EDX_NX	0x00100000	/* AMD: no-execute page prot */
1530Sstevel@tonic-gate 				/* 0x00200000 - reserved */
1540Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMXamd	0x00400000	/* AMD: MMX extensions */
1550Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMX	0x00800000	/* MMX instructions */
1560Sstevel@tonic-gate #define	CPUID_AMD_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
1573446Smrj #define	CPUID_AMD_EDX_FFXSR	0x02000000	/* fast fxsave/fxrstor */
1585349Skchow #define	CPUID_AMD_EDX_1GPG	0x04000000	/* 1GB page */
1593446Smrj #define	CPUID_AMD_EDX_TSCP	0x08000000	/* rdtscp instruction */
1600Sstevel@tonic-gate 				/* 0x10000000 - reserved */
1610Sstevel@tonic-gate #define	CPUID_AMD_EDX_LM	0x20000000	/* AMD: long mode */
1620Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNowx	0x40000000	/* AMD: extensions to 3DNow! */
1630Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNow	0x80000000	/* AMD: 3DNow! instructions */
1640Sstevel@tonic-gate 
1650Sstevel@tonic-gate #define	FMT_CPUID_AMD_EDX					\
1660Sstevel@tonic-gate 	"\20"							\
1673446Smrj 	"\40a3d\37a3d+\36lm\34tscp\32ffxsr\31fxsr"		\
1680Sstevel@tonic-gate 	"\30mmx\27mmxext\25nx\22pse\21pat"			\
1690Sstevel@tonic-gate 	"\20cmov\17mca\16pge\15mtrr\14syscall\12apic\11cx8"	\
1700Sstevel@tonic-gate 	"\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu"
1710Sstevel@tonic-gate 
1723446Smrj #define	CPUID_AMD_ECX_AHF64	0x00000001	/* LAHF and SAHF in long mode */
1733446Smrj #define	CPUID_AMD_ECX_CMP_LGCY	0x00000002	/* AMD: multicore chip */
1743446Smrj #define	CPUID_AMD_ECX_SVM	0x00000004	/* AMD: secure VM */
1753446Smrj #define	CPUID_AMD_ECX_EAS	0x00000008	/* extended apic space */
1763446Smrj #define	CPUID_AMD_ECX_CR8D	0x00000010	/* AMD: 32-bit mov %cr8 */
1774628Skk208521 #define	CPUID_AMD_ECX_LZCNT	0x00000020	/* AMD: LZCNT insn */
1784628Skk208521 #define	CPUID_AMD_ECX_SSE4A	0x00000040	/* AMD: SSE4A insns */
1796691Skchow #define	CPUID_AMD_ECX_MAS	0x00000080	/* AMD: MisAlignSse mnode */
1806691Skchow #define	CPUID_AMD_ECX_3DNP	0x00000100	/* AMD: 3DNowPrefectch */
1816691Skchow #define	CPUID_AMD_ECX_OSVW	0x00000200	/* AMD: OSVW */
1826691Skchow #define	CPUID_AMD_ECX_IBS	0x00000400	/* AMD: IBS */
1836691Skchow #define	CPUID_AMD_ECX_SSE5	0x00000800	/* AMD: SSE5 */
1846691Skchow #define	CPUID_AMD_ECX_SKINIT	0x00001000	/* AMD: SKINIT */
1856691Skchow #define	CPUID_AMD_ECX_WDT	0x00002000	/* AMD: WDT */
1860Sstevel@tonic-gate 
1870Sstevel@tonic-gate #define	FMT_CPUID_AMD_ECX					\
1880Sstevel@tonic-gate 	"\20"							\
1896691Skchow 	"\14wdt\13skinit\12sse5\11ibs\10osvw\93dnp\8mas"	\
1904628Skk208521 	"\7sse4a\6lzcnt\5cr8d\3svm\2lcmplgcy\1ahf64"
1913446Smrj 
1923446Smrj /*
1933446Smrj  * Intel now seems to have claimed part of the "extended" function
1943446Smrj  * space that we previously for non-Intel implementors to use.
1953446Smrj  * More excitingly still, they've claimed bit 20 to mean LAHF/SAHF
1963446Smrj  * is available in long mode i.e. what AMD indicate using bit 0.
1973446Smrj  * On the other hand, everything else is labelled as reserved.
1983446Smrj  */
1993446Smrj #define	CPUID_INTC_ECX_AHF64	0x00100000	/* LAHF and SAHF in long mode */
2003446Smrj 
2010Sstevel@tonic-gate 
2020Sstevel@tonic-gate #define	P5_MCHADDR	0x0
2030Sstevel@tonic-gate #define	P5_CESR		0x11
2040Sstevel@tonic-gate #define	P5_CTR0		0x12
2050Sstevel@tonic-gate #define	P5_CTR1		0x13
2060Sstevel@tonic-gate 
2070Sstevel@tonic-gate #define	K5_MCHADDR	0x0
2080Sstevel@tonic-gate #define	K5_MCHTYPE	0x01
2090Sstevel@tonic-gate #define	K5_TSC		0x10
2100Sstevel@tonic-gate #define	K5_TR12		0x12
2110Sstevel@tonic-gate 
2125159Sjohnlev #define	REG_PAT		0x277
2130Sstevel@tonic-gate 
2140Sstevel@tonic-gate #define	REG_MC0_CTL		0x400
2150Sstevel@tonic-gate #define	REG_MC5_MISC		0x417
2160Sstevel@tonic-gate #define	REG_PERFCTR0		0xc1
2170Sstevel@tonic-gate #define	REG_PERFCTR1		0xc2
2180Sstevel@tonic-gate 
2190Sstevel@tonic-gate #define	REG_PERFEVNT0		0x186
2200Sstevel@tonic-gate #define	REG_PERFEVNT1		0x187
2210Sstevel@tonic-gate 
2220Sstevel@tonic-gate #define	REG_TSC			0x10	/* timestamp counter */
2230Sstevel@tonic-gate #define	REG_APIC_BASE_MSR	0x1b
2247282Smishra #define	REG_X2APIC_BASE_MSR	0x800	/* The MSR address offset of x2APIC */
2250Sstevel@tonic-gate 
2268930SBill.Holler@Sun.COM #if !defined(__xpv)
2278930SBill.Holler@Sun.COM /*
2288930SBill.Holler@Sun.COM  * AMD C1E
2298930SBill.Holler@Sun.COM  */
2308930SBill.Holler@Sun.COM #define	MSR_AMD_INT_PENDING_CMP_HALT	0xC0010055
2318930SBill.Holler@Sun.COM #define	AMD_ACTONCMPHALT_SHIFT	27
2328930SBill.Holler@Sun.COM #define	AMD_ACTONCMPHALT_MASK	3
2338930SBill.Holler@Sun.COM #endif
2348930SBill.Holler@Sun.COM 
2350Sstevel@tonic-gate #define	MSR_DEBUGCTL		0x1d9
2360Sstevel@tonic-gate 
2370Sstevel@tonic-gate #define	DEBUGCTL_LBR		0x01
2380Sstevel@tonic-gate #define	DEBUGCTL_BTF		0x02
2390Sstevel@tonic-gate 
2400Sstevel@tonic-gate /* Intel P6, AMD */
2410Sstevel@tonic-gate #define	MSR_LBR_FROM		0x1db
2420Sstevel@tonic-gate #define	MSR_LBR_TO		0x1dc
2430Sstevel@tonic-gate #define	MSR_LEX_FROM		0x1dd
2440Sstevel@tonic-gate #define	MSR_LEX_TO		0x1de
2450Sstevel@tonic-gate 
2460Sstevel@tonic-gate /* Intel P4 (pre-Prescott, non P4 M) */
2470Sstevel@tonic-gate #define	MSR_P4_LBSTK_TOS	0x1da
2480Sstevel@tonic-gate #define	MSR_P4_LBSTK_0		0x1db
2490Sstevel@tonic-gate #define	MSR_P4_LBSTK_1		0x1dc
2500Sstevel@tonic-gate #define	MSR_P4_LBSTK_2		0x1dd
2510Sstevel@tonic-gate #define	MSR_P4_LBSTK_3		0x1de
2520Sstevel@tonic-gate 
2530Sstevel@tonic-gate /* Intel Pentium M */
2540Sstevel@tonic-gate #define	MSR_P6M_LBSTK_TOS	0x1c9
2550Sstevel@tonic-gate #define	MSR_P6M_LBSTK_0		0x040
2560Sstevel@tonic-gate #define	MSR_P6M_LBSTK_1		0x041
2570Sstevel@tonic-gate #define	MSR_P6M_LBSTK_2		0x042
2580Sstevel@tonic-gate #define	MSR_P6M_LBSTK_3		0x043
2590Sstevel@tonic-gate #define	MSR_P6M_LBSTK_4		0x044
2600Sstevel@tonic-gate #define	MSR_P6M_LBSTK_5		0x045
2610Sstevel@tonic-gate #define	MSR_P6M_LBSTK_6		0x046
2620Sstevel@tonic-gate #define	MSR_P6M_LBSTK_7		0x047
2630Sstevel@tonic-gate 
2640Sstevel@tonic-gate /* Intel P4 (Prescott) */
2650Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TOS	0x1da
2660Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_0	0x680
2670Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_1	0x681
2680Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_2	0x682
2690Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_3	0x683
2700Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_4	0x684
2710Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_5	0x685
2720Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_6	0x686
2730Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_7	0x687
2740Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_8 	0x688
2750Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_9	0x689
2760Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_10	0x68a
2770Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_11 	0x68b
2780Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_12	0x68c
2790Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_13	0x68d
2800Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_14	0x68e
2810Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_15	0x68f
2820Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_0	0x6c0
2830Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_1	0x6c1
2840Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_2	0x6c2
2850Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_3	0x6c3
2860Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_4	0x6c4
2870Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_5	0x6c5
2880Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_6	0x6c6
2890Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_7	0x6c7
2900Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_8	0x6c8
2910Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_9 	0x6c9
2920Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_10	0x6ca
2930Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_11	0x6cb
2940Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_12	0x6cc
2950Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_13	0x6cd
2960Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_14	0x6ce
2970Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_15	0x6cf
2980Sstevel@tonic-gate 
2990Sstevel@tonic-gate #define	MCI_CTL_VALUE		0xffffffff
3000Sstevel@tonic-gate 
3010Sstevel@tonic-gate #define	MTRR_TYPE_UC		0
3020Sstevel@tonic-gate #define	MTRR_TYPE_WC		1
3030Sstevel@tonic-gate #define	MTRR_TYPE_WT		4
3040Sstevel@tonic-gate #define	MTRR_TYPE_WP		5
3050Sstevel@tonic-gate #define	MTRR_TYPE_WB		6
3065159Sjohnlev #define	MTRR_TYPE_UC_		7
3070Sstevel@tonic-gate 
3080Sstevel@tonic-gate /*
3095159Sjohnlev  * For Solaris we set up the page attritubute table in the following way:
3105159Sjohnlev  * PAT0	Write-Back
3110Sstevel@tonic-gate  * PAT1	Write-Through
3125159Sjohnlev  * PAT2	Unchacheable-
3130Sstevel@tonic-gate  * PAT3	Uncacheable
3145159Sjohnlev  * PAT4 Write-Back
3155159Sjohnlev  * PAT5	Write-Through
3160Sstevel@tonic-gate  * PAT6	Write-Combine
3170Sstevel@tonic-gate  * PAT7 Uncacheable
3185159Sjohnlev  * The only difference from h/w default is entry 6.
3190Sstevel@tonic-gate  */
3205159Sjohnlev #define	PAT_DEFAULT_ATTRIBUTE			\
3215159Sjohnlev 	((uint64_t)MTRR_TYPE_WB |		\
3225159Sjohnlev 	((uint64_t)MTRR_TYPE_WT << 8) |		\
3235159Sjohnlev 	((uint64_t)MTRR_TYPE_UC_ << 16) |	\
3245159Sjohnlev 	((uint64_t)MTRR_TYPE_UC << 24) |	\
3255159Sjohnlev 	((uint64_t)MTRR_TYPE_WB << 32) |	\
3265159Sjohnlev 	((uint64_t)MTRR_TYPE_WT << 40) |	\
3275159Sjohnlev 	((uint64_t)MTRR_TYPE_WC << 48) |	\
3285159Sjohnlev 	((uint64_t)MTRR_TYPE_UC << 56))
3290Sstevel@tonic-gate 
33012826Skuriakose.kuruvilla@oracle.com #define	X86FSET_LARGEPAGE	0
33112826Skuriakose.kuruvilla@oracle.com #define	X86FSET_TSC		1
33212826Skuriakose.kuruvilla@oracle.com #define	X86FSET_MSR		2
33312826Skuriakose.kuruvilla@oracle.com #define	X86FSET_MTRR		3
33412826Skuriakose.kuruvilla@oracle.com #define	X86FSET_PGE		4
33512826Skuriakose.kuruvilla@oracle.com #define	X86FSET_DE		5
33612826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CMOV		6
33712826Skuriakose.kuruvilla@oracle.com #define	X86FSET_MMX 		7
33812826Skuriakose.kuruvilla@oracle.com #define	X86FSET_MCA		8
33912826Skuriakose.kuruvilla@oracle.com #define	X86FSET_PAE		9
34012826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CX8		10
34112826Skuriakose.kuruvilla@oracle.com #define	X86FSET_PAT		11
34212826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SEP		12
34312826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE		13
34412826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE2		14
34512826Skuriakose.kuruvilla@oracle.com #define	X86FSET_HTT		15
34612826Skuriakose.kuruvilla@oracle.com #define	X86FSET_ASYSC		16
34712826Skuriakose.kuruvilla@oracle.com #define	X86FSET_NX		17
34812826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE3		18
34912826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CX16		19
35012826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CMP		20
35112826Skuriakose.kuruvilla@oracle.com #define	X86FSET_TSCP		21
35212826Skuriakose.kuruvilla@oracle.com #define	X86FSET_MWAIT		22
35312826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE4A		23
35412826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CPUID		24
35512826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSSE3		25
35612826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE4_1		26
35712826Skuriakose.kuruvilla@oracle.com #define	X86FSET_SSE4_2		27
35812826Skuriakose.kuruvilla@oracle.com #define	X86FSET_1GPG		28
35912826Skuriakose.kuruvilla@oracle.com #define	X86FSET_CLFSH		29
36012826Skuriakose.kuruvilla@oracle.com #define	X86FSET_64		30
36112826Skuriakose.kuruvilla@oracle.com #define	X86FSET_AES		31
36212826Skuriakose.kuruvilla@oracle.com #define	X86FSET_PCLMULQDQ	32
36313134Skuriakose.kuruvilla@oracle.com #define	X86FSET_XSAVE		33
36413134Skuriakose.kuruvilla@oracle.com #define	X86FSET_AVX		34
3650Sstevel@tonic-gate 
3665322Ssudheer /*
3675322Ssudheer  * flags to patch tsc_read routine.
3685322Ssudheer  */
3695322Ssudheer #define	X86_NO_TSC		0x0
3705322Ssudheer #define	X86_HAVE_TSCP		0x1
3715322Ssudheer #define	X86_TSC_MFENCE		0x2
3726642Ssudheer #define	X86_TSC_LFENCE		0x4
3735322Ssudheer 
3740Sstevel@tonic-gate /*
3758906SEric.Saxe@Sun.COM  * Intel Deep C-State invariant TSC in leaf 0x80000007.
3768906SEric.Saxe@Sun.COM  */
3778906SEric.Saxe@Sun.COM #define	CPUID_TSC_CSTATE_INVARIANCE	(0x100)
3788906SEric.Saxe@Sun.COM 
3798906SEric.Saxe@Sun.COM /*
3809283SBill.Holler@Sun.COM  * Intel Deep C-state always-running local APIC timer
3819283SBill.Holler@Sun.COM  */
3829283SBill.Holler@Sun.COM #define	CPUID_CSTATE_ARAT	(0x4)
3839283SBill.Holler@Sun.COM 
3849283SBill.Holler@Sun.COM /*
38510992Saubrey.li@intel.com  * Intel ENERGY_PERF_BIAS MSR indicated by feature bit CPUID.6.ECX[3].
38610992Saubrey.li@intel.com  */
38710992Saubrey.li@intel.com #define	CPUID_EPB_SUPPORT	(1 << 3)
38810992Saubrey.li@intel.com 
38910992Saubrey.li@intel.com /*
39013029SKrishnendu.Sadhukhan@Sun.COM  * Intel TSC deadline timer
39113029SKrishnendu.Sadhukhan@Sun.COM  */
39213029SKrishnendu.Sadhukhan@Sun.COM #define	CPUID_DEADLINE_TSC	(1 << 24)
39313029SKrishnendu.Sadhukhan@Sun.COM 
39413029SKrishnendu.Sadhukhan@Sun.COM /*
3950Sstevel@tonic-gate  * x86_type is a legacy concept; this is supplanted
39612826Skuriakose.kuruvilla@oracle.com  * for most purposes by x86_featureset; modern CPUs
3970Sstevel@tonic-gate  * should be X86_TYPE_OTHER
3980Sstevel@tonic-gate  */
3990Sstevel@tonic-gate #define	X86_TYPE_OTHER		0
4000Sstevel@tonic-gate #define	X86_TYPE_486		1
4010Sstevel@tonic-gate #define	X86_TYPE_P5		2
4020Sstevel@tonic-gate #define	X86_TYPE_P6		3
4030Sstevel@tonic-gate #define	X86_TYPE_CYRIX_486	4
4040Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86L	5
4050Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86	6
4060Sstevel@tonic-gate #define	X86_TYPE_CYRIX_GXm	7
4070Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86MX	8
4080Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MediaGX	9
4090Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MII	10
4100Sstevel@tonic-gate #define	X86_TYPE_VIA_CYRIX_III	11
4110Sstevel@tonic-gate #define	X86_TYPE_P4		12
4120Sstevel@tonic-gate 
4130Sstevel@tonic-gate /*
4140Sstevel@tonic-gate  * x86_vendor allows us to select between
4150Sstevel@tonic-gate  * implementation features and helps guide
4160Sstevel@tonic-gate  * the interpretation of the cpuid instruction.
4170Sstevel@tonic-gate  */
4187532SSean.Ye@Sun.COM #define	X86_VENDOR_Intel	0
4197532SSean.Ye@Sun.COM #define	X86_VENDORSTR_Intel	"GenuineIntel"
4207532SSean.Ye@Sun.COM 
4217532SSean.Ye@Sun.COM #define	X86_VENDOR_IntelClone	1
4227532SSean.Ye@Sun.COM 
4237532SSean.Ye@Sun.COM #define	X86_VENDOR_AMD		2
4247532SSean.Ye@Sun.COM #define	X86_VENDORSTR_AMD	"AuthenticAMD"
4257532SSean.Ye@Sun.COM 
4267532SSean.Ye@Sun.COM #define	X86_VENDOR_Cyrix	3
4277532SSean.Ye@Sun.COM #define	X86_VENDORSTR_CYRIX	"CyrixInstead"
4287532SSean.Ye@Sun.COM 
4297532SSean.Ye@Sun.COM #define	X86_VENDOR_UMC		4
4307532SSean.Ye@Sun.COM #define	X86_VENDORSTR_UMC	"UMC UMC UMC "
4317532SSean.Ye@Sun.COM 
4327532SSean.Ye@Sun.COM #define	X86_VENDOR_NexGen	5
4337532SSean.Ye@Sun.COM #define	X86_VENDORSTR_NexGen	"NexGenDriven"
4340Sstevel@tonic-gate 
4357532SSean.Ye@Sun.COM #define	X86_VENDOR_Centaur	6
4367532SSean.Ye@Sun.COM #define	X86_VENDORSTR_Centaur	"CentaurHauls"
4377532SSean.Ye@Sun.COM 
4387532SSean.Ye@Sun.COM #define	X86_VENDOR_Rise		7
4397532SSean.Ye@Sun.COM #define	X86_VENDORSTR_Rise	"RiseRiseRise"
4407532SSean.Ye@Sun.COM 
4417532SSean.Ye@Sun.COM #define	X86_VENDOR_SiS		8
4427532SSean.Ye@Sun.COM #define	X86_VENDORSTR_SiS	"SiS SiS SiS "
4437532SSean.Ye@Sun.COM 
4447532SSean.Ye@Sun.COM #define	X86_VENDOR_TM		9
4457532SSean.Ye@Sun.COM #define	X86_VENDORSTR_TM	"GenuineTMx86"
4467532SSean.Ye@Sun.COM 
4477532SSean.Ye@Sun.COM #define	X86_VENDOR_NSC		10
4487532SSean.Ye@Sun.COM #define	X86_VENDORSTR_NSC	"Geode by NSC"
4497532SSean.Ye@Sun.COM 
4507532SSean.Ye@Sun.COM /*
4517532SSean.Ye@Sun.COM  * Vendor string max len + \0
4527532SSean.Ye@Sun.COM  */
4537532SSean.Ye@Sun.COM #define	X86_VENDOR_STRLEN	13
4541414Scindi 
4552869Sgavinm /*
4562869Sgavinm  * Some vendor/family/model/stepping ranges are commonly grouped under
4572869Sgavinm  * a single identifying banner by the vendor.  The following encode
4582869Sgavinm  * that "revision" in a uint32_t with the 8 most significant bits
4592869Sgavinm  * identifying the vendor with X86_VENDOR_*, the next 8 identifying the
4602869Sgavinm  * family, and the remaining 16 typically forming a bitmask of revisions
4612869Sgavinm  * within that family with more significant bits indicating "later" revisions.
4622869Sgavinm  */
4632869Sgavinm 
4642869Sgavinm #define	_X86_CHIPREV_VENDOR_MASK	0xff000000u
4652869Sgavinm #define	_X86_CHIPREV_VENDOR_SHIFT	24
4662869Sgavinm #define	_X86_CHIPREV_FAMILY_MASK	0x00ff0000u
4672869Sgavinm #define	_X86_CHIPREV_FAMILY_SHIFT	16
4682869Sgavinm #define	_X86_CHIPREV_REV_MASK		0x0000ffffu
4692869Sgavinm 
4702869Sgavinm #define	_X86_CHIPREV_VENDOR(x) \
4712869Sgavinm 	(((x) & _X86_CHIPREV_VENDOR_MASK) >> _X86_CHIPREV_VENDOR_SHIFT)
4722869Sgavinm #define	_X86_CHIPREV_FAMILY(x) \
4732869Sgavinm 	(((x) & _X86_CHIPREV_FAMILY_MASK) >> _X86_CHIPREV_FAMILY_SHIFT)
4742869Sgavinm #define	_X86_CHIPREV_REV(x) \
4752869Sgavinm 	((x) & _X86_CHIPREV_REV_MASK)
4762869Sgavinm 
4772869Sgavinm /* True if x matches in vendor and family and if x matches the given rev mask */
4782869Sgavinm #define	X86_CHIPREV_MATCH(x, mask) \
4792869Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(mask) && \
4802869Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(mask) && \
4812869Sgavinm 	((_X86_CHIPREV_REV(x) & _X86_CHIPREV_REV(mask)) != 0))
4822869Sgavinm 
48311577SSrihari.Venkatesan@Sun.COM /* True if x matches in vendor and family, and rev is at least minx */
4842869Sgavinm #define	X86_CHIPREV_ATLEAST(x, minx) \
4852869Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
4862869Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(minx) && \
4872869Sgavinm 	_X86_CHIPREV_REV(x) >= _X86_CHIPREV_REV(minx))
4882869Sgavinm 
4892869Sgavinm #define	_X86_CHIPREV_MKREV(vendor, family, rev) \
4902869Sgavinm 	((uint32_t)(vendor) << _X86_CHIPREV_VENDOR_SHIFT | \
4912869Sgavinm 	(family) << _X86_CHIPREV_FAMILY_SHIFT | (rev))
4922869Sgavinm 
49311577SSrihari.Venkatesan@Sun.COM /* True if x matches in vendor, and family is at least minx */
49411577SSrihari.Venkatesan@Sun.COM #define	X86_CHIPFAM_ATLEAST(x, minx) \
49511577SSrihari.Venkatesan@Sun.COM 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
49611577SSrihari.Venkatesan@Sun.COM 	_X86_CHIPREV_FAMILY(x) >= _X86_CHIPREV_FAMILY(minx))
49711577SSrihari.Venkatesan@Sun.COM 
4982869Sgavinm /* Revision default */
4992869Sgavinm #define	X86_CHIPREV_UNKNOWN	0x0
5002869Sgavinm 
5012869Sgavinm /*
5025254Sgavinm  * Definitions for AMD Family 0xf. Minor revisions C0 and CG are
5035254Sgavinm  * sufficiently different that we will distinguish them; in all other
5042869Sgavinm  * case we will identify the major revision.
5052869Sgavinm  */
5062869Sgavinm #define	X86_CHIPREV_AMD_F_REV_B _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0001)
5072869Sgavinm #define	X86_CHIPREV_AMD_F_REV_C0 _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0002)
5082869Sgavinm #define	X86_CHIPREV_AMD_F_REV_CG _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0004)
5092869Sgavinm #define	X86_CHIPREV_AMD_F_REV_D _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0008)
5102869Sgavinm #define	X86_CHIPREV_AMD_F_REV_E _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0010)
5112869Sgavinm #define	X86_CHIPREV_AMD_F_REV_F _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0020)
5122869Sgavinm #define	X86_CHIPREV_AMD_F_REV_G _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0040)
5135254Sgavinm 
5145254Sgavinm /*
5155254Sgavinm  * Definitions for AMD Family 0x10.  Rev A was Engineering Samples only.
5165254Sgavinm  */
5175254Sgavinm #define	X86_CHIPREV_AMD_10_REV_A \
5185254Sgavinm 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0001)
5195248Sksadhukh #define	X86_CHIPREV_AMD_10_REV_B \
5205254Sgavinm 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0002)
5218375SKit.Chow@Sun.COM #define	X86_CHIPREV_AMD_10_REV_C \
5228375SKit.Chow@Sun.COM 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0004)
5239482SKuriakose.Kuruvilla@Sun.COM #define	X86_CHIPREV_AMD_10_REV_D \
5249482SKuriakose.Kuruvilla@Sun.COM 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0008)
5259482SKuriakose.Kuruvilla@Sun.COM 
5269482SKuriakose.Kuruvilla@Sun.COM /*
5279482SKuriakose.Kuruvilla@Sun.COM  * Definitions for AMD Family 0x11.
5289482SKuriakose.Kuruvilla@Sun.COM  */
5299482SKuriakose.Kuruvilla@Sun.COM #define	X86_CHIPREV_AMD_11 \
53010026SKuriakose.Kuruvilla@Sun.COM 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x11, 0x0001)
5319482SKuriakose.Kuruvilla@Sun.COM 
5322869Sgavinm 
5332869Sgavinm /*
5342869Sgavinm  * Various socket/package types, extended as the need to distinguish
5352869Sgavinm  * a new type arises.  The top 8 byte identfies the vendor and the
5362869Sgavinm  * remaining 24 bits describe 24 socket types.
5372869Sgavinm  */
5382869Sgavinm 
5392869Sgavinm #define	_X86_SOCKET_VENDOR_SHIFT	24
5402869Sgavinm #define	_X86_SOCKET_VENDOR(x)	((x) >> _X86_SOCKET_VENDOR_SHIFT)
5412869Sgavinm #define	_X86_SOCKET_TYPE_MASK	0x00ffffff
5422869Sgavinm #define	_X86_SOCKET_TYPE(x)		((x) & _X86_SOCKET_TYPE_MASK)
5432869Sgavinm 
5442869Sgavinm #define	_X86_SOCKET_MKVAL(vendor, bitval) \
5452869Sgavinm 	((uint32_t)(vendor) << _X86_SOCKET_VENDOR_SHIFT | (bitval))
5462869Sgavinm 
5472869Sgavinm #define	X86_SOCKET_MATCH(s, mask) \
5482869Sgavinm 	(_X86_SOCKET_VENDOR(s) == _X86_SOCKET_VENDOR(mask) && \
54910026SKuriakose.Kuruvilla@Sun.COM 	(_X86_SOCKET_TYPE(s) & _X86_SOCKET_TYPE(mask)) != 0)
5502869Sgavinm 
5512869Sgavinm #define	X86_SOCKET_UNKNOWN 0x0
5522869Sgavinm 	/*
5532869Sgavinm 	 * AMD socket types
5542869Sgavinm 	 */
5552869Sgavinm #define	X86_SOCKET_754		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000001)
5562869Sgavinm #define	X86_SOCKET_939		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000002)
5572869Sgavinm #define	X86_SOCKET_940		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000004)
5582869Sgavinm #define	X86_SOCKET_S1g1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000008)
5592869Sgavinm #define	X86_SOCKET_AM2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000010)
5602869Sgavinm #define	X86_SOCKET_F1207	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000020)
56110026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_S1g2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000040)
56210026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_S1g3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000080)
56310026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_AM		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000100)
56410026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_AM2R2	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000200)
56510026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_AM3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000400)
56610026SKuriakose.Kuruvilla@Sun.COM #define	X86_SOCKET_G34		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000800)
56710551SSrihari.Venkatesan@Sun.COM #define	X86_SOCKET_ASB2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x001000)
56810551SSrihari.Venkatesan@Sun.COM #define	X86_SOCKET_C32		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x002000)
5692869Sgavinm 
57013134Skuriakose.kuruvilla@oracle.com /*
57113134Skuriakose.kuruvilla@oracle.com  * xgetbv/xsetbv support
57213134Skuriakose.kuruvilla@oracle.com  */
57313134Skuriakose.kuruvilla@oracle.com 
57413134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_ENABLED_MASK	0x0
57513134Skuriakose.kuruvilla@oracle.com /*
57613134Skuriakose.kuruvilla@oracle.com  * XFEATURE_ENABLED_MASK values (eax)
57713134Skuriakose.kuruvilla@oracle.com  */
57813134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_LEGACY_FP	0x1
57913134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_SSE		0x2
58013134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_AVX		0x4
58113134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_MAX		XFEATURE_AVX
58213134Skuriakose.kuruvilla@oracle.com #define	XFEATURE_FP_ALL		(XFEATURE_LEGACY_FP|XFEATURE_SSE|XFEATURE_AVX)
58313134Skuriakose.kuruvilla@oracle.com 
5840Sstevel@tonic-gate #if !defined(_ASM)
5850Sstevel@tonic-gate 
5860Sstevel@tonic-gate #if defined(_KERNEL) || defined(_KMEMUSER)
5870Sstevel@tonic-gate 
588*13136Skuriakose.kuruvilla@oracle.com #define	NUM_X86_FEATURES	35
589*13136Skuriakose.kuruvilla@oracle.com extern uchar_t x86_featureset[];
59012826Skuriakose.kuruvilla@oracle.com 
59112826Skuriakose.kuruvilla@oracle.com extern void free_x86_featureset(void *featureset);
59212826Skuriakose.kuruvilla@oracle.com extern boolean_t is_x86_feature(void *featureset, uint_t feature);
59312826Skuriakose.kuruvilla@oracle.com extern void add_x86_feature(void *featureset, uint_t feature);
59412826Skuriakose.kuruvilla@oracle.com extern void remove_x86_feature(void *featureset, uint_t feature);
59512826Skuriakose.kuruvilla@oracle.com extern boolean_t compare_x86_featureset(void *setA, void *setB);
59612826Skuriakose.kuruvilla@oracle.com extern void print_x86_featureset(void *featureset);
59712826Skuriakose.kuruvilla@oracle.com 
59812826Skuriakose.kuruvilla@oracle.com 
5990Sstevel@tonic-gate extern uint_t x86_type;
6000Sstevel@tonic-gate extern uint_t x86_vendor;
6017589SVikram.Hegde@Sun.COM extern uint_t x86_clflush_size;
6020Sstevel@tonic-gate 
6030Sstevel@tonic-gate extern uint_t pentiumpro_bug4046376;
6040Sstevel@tonic-gate extern uint_t pentiumpro_bug4064495;
6050Sstevel@tonic-gate 
6060Sstevel@tonic-gate extern uint_t enable486;
6070Sstevel@tonic-gate 
6080Sstevel@tonic-gate extern const char CyrixInstead[];
6090Sstevel@tonic-gate 
6100Sstevel@tonic-gate #endif
6110Sstevel@tonic-gate 
6120Sstevel@tonic-gate #if defined(_KERNEL)
6130Sstevel@tonic-gate 
6141228Sandrei /*
6151228Sandrei  * This structure is used to pass arguments and get return values back
6161228Sandrei  * from the CPUID instruction in __cpuid_insn() routine.
6171228Sandrei  */
6181228Sandrei struct cpuid_regs {
6191228Sandrei 	uint32_t	cp_eax;
6201228Sandrei 	uint32_t	cp_ebx;
6211228Sandrei 	uint32_t	cp_ecx;
6221228Sandrei 	uint32_t	cp_edx;
6231228Sandrei };
6240Sstevel@tonic-gate 
62513134Skuriakose.kuruvilla@oracle.com /*
62613134Skuriakose.kuruvilla@oracle.com  * Utility functions to get/set extended control registers (XCR)
62713134Skuriakose.kuruvilla@oracle.com  * Initial use is to get/set the contents of the XFEATURE_ENABLED_MASK.
62813134Skuriakose.kuruvilla@oracle.com  */
62913134Skuriakose.kuruvilla@oracle.com extern uint64_t get_xcr(uint_t);
63013134Skuriakose.kuruvilla@oracle.com extern void set_xcr(uint_t, uint64_t);
63113134Skuriakose.kuruvilla@oracle.com 
632770Skucharsk extern uint64_t rdmsr(uint_t);
633770Skucharsk extern void wrmsr(uint_t, const uint64_t);
6341582Skchow extern uint64_t xrdmsr(uint_t);
6351582Skchow extern void xwrmsr(uint_t, const uint64_t);
6363446Smrj extern int checked_rdmsr(uint_t, uint64_t *);
6373446Smrj extern int checked_wrmsr(uint_t, uint64_t);
6383446Smrj 
6390Sstevel@tonic-gate extern void invalidate_cache(void);
6400Sstevel@tonic-gate extern ulong_t getcr4(void);
6410Sstevel@tonic-gate extern void setcr4(ulong_t);
6423446Smrj 
6430Sstevel@tonic-gate extern void mtrr_sync(void);
6440Sstevel@tonic-gate 
6450Sstevel@tonic-gate extern void cpu_fast_syscall_enable(void *);
6460Sstevel@tonic-gate extern void cpu_fast_syscall_disable(void *);
6470Sstevel@tonic-gate 
6480Sstevel@tonic-gate struct cpu;
6490Sstevel@tonic-gate 
6500Sstevel@tonic-gate extern int cpuid_checkpass(struct cpu *, int);
6511228Sandrei extern uint32_t cpuid_insn(struct cpu *, struct cpuid_regs *);
6521228Sandrei extern uint32_t __cpuid_insn(struct cpuid_regs *);
6530Sstevel@tonic-gate extern int cpuid_getbrandstr(struct cpu *, char *, size_t);
6540Sstevel@tonic-gate extern int cpuid_getidstr(struct cpu *, char *, size_t);
6550Sstevel@tonic-gate extern const char *cpuid_getvendorstr(struct cpu *);
6560Sstevel@tonic-gate extern uint_t cpuid_getvendor(struct cpu *);
6570Sstevel@tonic-gate extern uint_t cpuid_getfamily(struct cpu *);
6580Sstevel@tonic-gate extern uint_t cpuid_getmodel(struct cpu *);
6590Sstevel@tonic-gate extern uint_t cpuid_getstep(struct cpu *);
6604581Ssherrym extern uint_t cpuid_getsig(struct cpu *);
6610Sstevel@tonic-gate extern uint_t cpuid_get_ncpu_per_chip(struct cpu *);
6621228Sandrei extern uint_t cpuid_get_ncore_per_chip(struct cpu *);
6634606Sesaxe extern uint_t cpuid_get_ncpu_sharing_last_cache(struct cpu *);
6644606Sesaxe extern id_t cpuid_get_last_lvl_cacheid(struct cpu *);
6653434Sesaxe extern int cpuid_get_chipid(struct cpu *);
6663434Sesaxe extern id_t cpuid_get_coreid(struct cpu *);
6675870Sgavinm extern int cpuid_get_pkgcoreid(struct cpu *);
6683434Sesaxe extern int cpuid_get_clogid(struct cpu *);
66911389SAlexander.Kolbasov@Sun.COM extern int cpuid_get_cacheid(struct cpu *);
6709652SMichael.Corcoran@Sun.COM extern uint32_t cpuid_get_apicid(struct cpu *);
67110947SSrihari.Venkatesan@Sun.COM extern uint_t cpuid_get_procnodeid(struct cpu *cpu);
67210947SSrihari.Venkatesan@Sun.COM extern uint_t cpuid_get_procnodes_per_pkg(struct cpu *cpu);
6731228Sandrei extern int cpuid_is_cmt(struct cpu *);
6740Sstevel@tonic-gate extern int cpuid_syscall32_insn(struct cpu *);
6750Sstevel@tonic-gate extern int getl2cacheinfo(struct cpu *, int *, int *, int *);
6760Sstevel@tonic-gate 
6772869Sgavinm extern uint32_t cpuid_getchiprev(struct cpu *);
6782869Sgavinm extern const char *cpuid_getchiprevstr(struct cpu *);
6792869Sgavinm extern uint32_t cpuid_getsockettype(struct cpu *);
6809482SKuriakose.Kuruvilla@Sun.COM extern const char *cpuid_getsocketstr(struct cpu *);
6812869Sgavinm 
68210080SJoe.Bonasera@sun.com extern int cpuid_have_cr8access(struct cpu *);
68310080SJoe.Bonasera@sun.com 
6840Sstevel@tonic-gate extern int cpuid_opteron_erratum(struct cpu *, uint_t);
6850Sstevel@tonic-gate 
6860Sstevel@tonic-gate struct cpuid_info;
6870Sstevel@tonic-gate 
6880Sstevel@tonic-gate extern void setx86isalist(void);
6893446Smrj extern void cpuid_alloc_space(struct cpu *);
6903446Smrj extern void cpuid_free_space(struct cpu *);
691*13136Skuriakose.kuruvilla@oracle.com extern void cpuid_pass1(struct cpu *, uchar_t *);
6920Sstevel@tonic-gate extern void cpuid_pass2(struct cpu *);
6930Sstevel@tonic-gate extern void cpuid_pass3(struct cpu *);
6940Sstevel@tonic-gate extern uint_t cpuid_pass4(struct cpu *);
6959652SMichael.Corcoran@Sun.COM extern void cpuid_set_cpu_properties(void *, processorid_t,
6969652SMichael.Corcoran@Sun.COM     struct cpuid_info *);
6970Sstevel@tonic-gate 
6980Sstevel@tonic-gate extern void cpuid_get_addrsize(struct cpu *, uint_t *, uint_t *);
6990Sstevel@tonic-gate extern uint_t cpuid_get_dtlb_nent(struct cpu *, size_t);
7005084Sjohnlev 
7015084Sjohnlev #if !defined(__xpv)
7025045Sbholler extern uint32_t *cpuid_mwait_alloc(struct cpu *);
7035045Sbholler extern void cpuid_mwait_free(struct cpu *);
7048906SEric.Saxe@Sun.COM extern int cpuid_deep_cstates_supported(void);
7059283SBill.Holler@Sun.COM extern int cpuid_arat_supported(void);
70610992Saubrey.li@intel.com extern int cpuid_iepb_supported(struct cpu *);
70713029SKrishnendu.Sadhukhan@Sun.COM extern int cpuid_deadline_tsc_supported(void);
7088990SSurya.Prakki@Sun.COM extern int vmware_platform(void);
7095084Sjohnlev #endif
7100Sstevel@tonic-gate 
7114581Ssherrym struct cpu_ucode_info;
7124581Ssherrym 
7134581Ssherrym extern void ucode_alloc_space(struct cpu *);
7144581Ssherrym extern void ucode_free_space(struct cpu *);
7154581Ssherrym extern void ucode_check(struct cpu *);
7167605SMark.Johnson@Sun.COM extern void ucode_cleanup();
7174581Ssherrym 
7185322Ssudheer #if !defined(__xpv)
7195322Ssudheer extern	char _tsc_mfence_start;
7205322Ssudheer extern	char _tsc_mfence_end;
7215322Ssudheer extern	char _tscp_start;
7225322Ssudheer extern	char _tscp_end;
7235322Ssudheer extern	char _no_rdtsc_start;
7245322Ssudheer extern	char _no_rdtsc_end;
7256642Ssudheer extern	char _tsc_lfence_start;
7266642Ssudheer extern	char _tsc_lfence_end;
7275322Ssudheer #endif
7285322Ssudheer 
7298377SBill.Holler@Sun.COM #if !defined(__xpv)
7308377SBill.Holler@Sun.COM extern	char bcopy_patch_start;
7318377SBill.Holler@Sun.COM extern	char bcopy_patch_end;
7328377SBill.Holler@Sun.COM extern	char bcopy_ck_size;
7338377SBill.Holler@Sun.COM #endif
7348377SBill.Holler@Sun.COM 
7358930SBill.Holler@Sun.COM extern void post_startup_cpu_fixups(void);
7368930SBill.Holler@Sun.COM 
7370Sstevel@tonic-gate extern uint_t workaround_errata(struct cpu *);
7380Sstevel@tonic-gate 
7390Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_93)
7400Sstevel@tonic-gate extern int opteron_erratum_93;
7410Sstevel@tonic-gate #endif
7420Sstevel@tonic-gate 
7430Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_91)
7440Sstevel@tonic-gate extern int opteron_erratum_91;
7450Sstevel@tonic-gate #endif
7460Sstevel@tonic-gate 
7470Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_100)
7480Sstevel@tonic-gate extern int opteron_erratum_100;
7490Sstevel@tonic-gate #endif
7500Sstevel@tonic-gate 
7510Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_121)
7520Sstevel@tonic-gate extern int opteron_erratum_121;
7530Sstevel@tonic-gate #endif
7540Sstevel@tonic-gate 
7551582Skchow #if defined(OPTERON_WORKAROUND_6323525)
7561582Skchow extern int opteron_workaround_6323525;
7571582Skchow extern void patch_workaround_6323525(void);
7581582Skchow #endif
7591582Skchow 
7609000SStuart.Maybee@Sun.COM extern int get_hwenv(void);
7619000SStuart.Maybee@Sun.COM extern int is_controldom(void);
7629000SStuart.Maybee@Sun.COM 
76313134Skuriakose.kuruvilla@oracle.com extern void xsave_setup_msr(struct cpu *);
76413134Skuriakose.kuruvilla@oracle.com 
7659000SStuart.Maybee@Sun.COM /*
7669000SStuart.Maybee@Sun.COM  * Defined hardware environments
7679000SStuart.Maybee@Sun.COM  */
7689000SStuart.Maybee@Sun.COM #define	HW_NATIVE	0x00	/* Running on bare metal */
7699000SStuart.Maybee@Sun.COM #define	HW_XEN_PV	0x01	/* Running on Xen Hypervisor paravirutualized */
7709000SStuart.Maybee@Sun.COM #define	HW_XEN_HVM	0x02	/* Running on Xen hypervisor HVM */
7719000SStuart.Maybee@Sun.COM #define	HW_VMWARE	0x03	/* Running on VMware hypervisor */
7729000SStuart.Maybee@Sun.COM 
7730Sstevel@tonic-gate #endif	/* _KERNEL */
7740Sstevel@tonic-gate 
7750Sstevel@tonic-gate #endif
7760Sstevel@tonic-gate 
7770Sstevel@tonic-gate #ifdef	__cplusplus
7780Sstevel@tonic-gate }
7790Sstevel@tonic-gate #endif
7800Sstevel@tonic-gate 
7810Sstevel@tonic-gate #endif	/* _SYS_X86_ARCHEXT_H */
782