xref: /onnv-gate/usr/src/uts/intel/io/agpmaster/agpmaster.c (revision 5036:4879e862fff8)
13446Smrj /*
23446Smrj  * CDDL HEADER START
33446Smrj  *
43446Smrj  * The contents of this file are subject to the terms of the
53446Smrj  * Common Development and Distribution License (the "License").
63446Smrj  * You may not use this file except in compliance with the License.
73446Smrj  *
83446Smrj  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
93446Smrj  * or http://www.opensolaris.org/os/licensing.
103446Smrj  * See the License for the specific language governing permissions
113446Smrj  * and limitations under the License.
123446Smrj  *
133446Smrj  * When distributing Covered Code, include this CDDL HEADER in each
143446Smrj  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
153446Smrj  * If applicable, add the following below this CDDL HEADER, with the
163446Smrj  * fields enclosed by brackets "[]" replaced with your own identifying
173446Smrj  * information: Portions Copyright [yyyy] [name of copyright owner]
183446Smrj  *
193446Smrj  * CDDL HEADER END
203446Smrj  */
213446Smrj 
223446Smrj /*
234303Skz151634  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
243446Smrj  * Use is subject to license terms.
253446Smrj  */
263446Smrj 
273446Smrj #pragma ident	"%Z%%M%	%I%	%E% SMI"
283446Smrj 
293446Smrj /*
303446Smrj  * Misc module for AGP master device support
313446Smrj  */
323446Smrj 
333446Smrj #include <sys/modctl.h>
343446Smrj #include <sys/pci.h>
353446Smrj #include <sys/stat.h>
363446Smrj #include <sys/file.h>
373446Smrj #include <sys/types.h>
383446Smrj #include <sys/dditypes.h>
393446Smrj #include <sys/sunddi.h>
403446Smrj #include <sys/agpgart.h>
413446Smrj #include <sys/agp/agpdefs.h>
423446Smrj #include <sys/agp/agpmaster_io.h>
433446Smrj 
444478Skz151634 #define	PGTBL_CTL	0x2020	/* Page table control register */
454478Skz151634 #define	I8XX_FB_BAR	1
464478Skz151634 #define	I8XX_MMIO_BAR	2
474478Skz151634 #define	I8XX_PTE_OFFSET	0x10000
484478Skz151634 #define	I915_MMADR	1	/* mem-mapped registers BAR */
494478Skz151634 #define	I915_GMADR	3	/* graphics mem BAR */
504478Skz151634 #define	I915_GTTADDR	4	/* GTT BAR */
514478Skz151634 #define	I965_GTTMMADR	1	/* mem-mapped registers BAR + GTT */
524478Skz151634 #define	I965_GMADR	2	/* graphics mem BAR */
534478Skz151634 /* In 965 1MB GTTMMADR, GTT reside in the latter 512KB */
544478Skz151634 #define	I965_GTT_OFFSET	0x80000
554478Skz151634 #define	GTT_SIZE_MASK	0xe
564478Skz151634 #define	GTT_512KB	(0 << 1)
574478Skz151634 #define	GTT_256KB	(1 << 1)
584478Skz151634 #define	GTT_128KB	(2 << 1)
594478Skz151634 
604478Skz151634 #define	MMIO_BASE(x)	(x)->agpm_data.agpm_gtt.gtt_mmio_base
614478Skz151634 #define	MMIO_HANDLE(x)	(x)->agpm_data.agpm_gtt.gtt_mmio_handle
62*5036Skz151634 #define	GTT_HANDLE(x)	(x)->agpm_data.agpm_gtt.gtt_handle
63*5036Skz151634 /* Base address of GTT */
644478Skz151634 #define	GTT_ADDR(x)	(x)->agpm_data.agpm_gtt.gtt_addr
65*5036Skz151634 /* Graphics memory base address */
664478Skz151634 #define	APER_BASE(x)	(x)->agpm_data.agpm_gtt.gtt_info.igd_aperbase
674478Skz151634 
684478Skz151634 #define	AGPM_WRITE(x, off, val) \
694478Skz151634     ddi_put32(MMIO_HANDLE(x), (uint32_t *)(MMIO_BASE(x) + (off)), (val));
704478Skz151634 
714478Skz151634 #define	AGPM_READ(x, off) \
724478Skz151634     ddi_get32(MMIO_HANDLE(x), (uint32_t *)(MMIO_BASE(x) + (off)));
733446Smrj 
743446Smrj #ifdef DEBUG
753446Smrj #define	CONFIRM(value) ASSERT(value)
763446Smrj #else
773446Smrj #define	CONFIRM(value) if (!(value)) return (EINVAL)
783446Smrj #endif
793446Smrj 
803446Smrj int agpm_debug = 0;
813446Smrj #define	AGPM_DEBUG(args)	if (agpm_debug >= 1) cmn_err args
823446Smrj 
833446Smrj /*
843446Smrj  * Whether it is a Intel integrated graphics card
853446Smrj  */
863446Smrj #define	IS_IGD(agpmaster) ((agpmaster->agpm_dev_type == DEVICE_IS_I810) || \
874478Skz151634 	(agpmaster->agpm_dev_type == DEVICE_IS_I830))
883446Smrj 
893446Smrj 
904478Skz151634 /* Intel 915 and 945 series */
914478Skz151634 #define	IS_INTEL_915(agpmaster) ((agpmaster->agpm_id == INTEL_IGD_915) || \
924478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_915GM) || \
934478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_945) || \
944478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_945GM))
954478Skz151634 
964478Skz151634 /* Intel 965 series */
974478Skz151634 #define	IS_INTEL_965(agpmaster) ((agpmaster->agpm_id == INTEL_IGD_946GZ) || \
984478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_965G1) || \
994478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_965Q) || \
1004478Skz151634 	(agpmaster->agpm_id == INTEL_IGD_965G2) || \
1014618Skz151634 	(agpmaster->agpm_id == INTEL_IGD_965GM) || \
1024618Skz151634 	(agpmaster->agpm_id == INTEL_IGD_965GME))
1033446Smrj 
104*5036Skz151634 /* Intel G33 series */
105*5036Skz151634 #define	IS_INTEL_X33(agpmaster) ((agpmaster->agpm_id == INTEL_IGD_Q35) || \
106*5036Skz151634 	(agpmaster->agpm_id == INTEL_IGD_G33) || \
107*5036Skz151634 	(agpmaster->agpm_id == INTEL_IGD_Q33))
108*5036Skz151634 
109*5036Skz151634 
1103446Smrj static struct modlmisc modlmisc = {
1113446Smrj 	&mod_miscops, "AGP master interfaces v%I%"
1123446Smrj };
1133446Smrj 
1143446Smrj static struct modlinkage modlinkage = {
1153446Smrj 	MODREV_1, (void *)&modlmisc, NULL
1163446Smrj };
1173446Smrj 
1183446Smrj static ddi_device_acc_attr_t i8xx_dev_access = {
1193446Smrj 	DDI_DEVICE_ATTR_V0,
1203446Smrj 	DDI_NEVERSWAP_ACC,
1213446Smrj 	DDI_STRICTORDER_ACC
1223446Smrj };
1233446Smrj 
1243446Smrj static off_t agpmaster_cap_find(ddi_acc_handle_t);
1253446Smrj static int detect_i8xx_device(agp_master_softc_t *);
1263446Smrj static int detect_agp_devcice(agp_master_softc_t *, ddi_acc_handle_t);
1273446Smrj static int i8xx_add_to_gtt(gtt_impl_t *, igd_gtt_seg_t);
1283446Smrj static void i8xx_remove_from_gtt(gtt_impl_t *, igd_gtt_seg_t);
1293446Smrj 
1303446Smrj int
1313446Smrj _init(void)
1323446Smrj {
1333446Smrj 	int	err;
1343446Smrj 
1353446Smrj 	if ((err = mod_install(&modlinkage)) != 0)
1363446Smrj 		return (err);
1373446Smrj 
1383446Smrj 	return (0);
1393446Smrj }
1403446Smrj 
1413446Smrj int
1423446Smrj _fini(void)
1433446Smrj {
1443446Smrj 	int	err;
1453446Smrj 
1463446Smrj 	if ((err = mod_remove(&modlinkage)) != 0)
1473446Smrj 		return (err);
1483446Smrj 
1493446Smrj 	return (0);
1503446Smrj }
1513446Smrj 
1523446Smrj int
1533446Smrj _info(struct modinfo *modinfop)
1543446Smrj {
1553446Smrj 	return (mod_info(&modlinkage, modinfop));
1563446Smrj }
1573446Smrj 
1583446Smrj /*
1593446Smrj  * Minor node is not removed here, since the caller (xx_attach) is
1603446Smrj  * responsible for removing all nodes.
1613446Smrj  */
1623446Smrj void
1633446Smrj agpmaster_detach(agp_master_softc_t **master_softcp)
1643446Smrj {
1653446Smrj 	agp_master_softc_t *master_softc;
1663446Smrj 
1673446Smrj 	ASSERT(master_softcp);
1683446Smrj 	master_softc = *master_softcp;
1693446Smrj 
1703446Smrj 	/* intel integrated device */
171*5036Skz151634 	if (IS_IGD(master_softc) &&
172*5036Skz151634 	    ((MMIO_HANDLE(master_softc) != NULL) ||
173*5036Skz151634 	    (GTT_HANDLE(master_softc) != NULL))) {
174*5036Skz151634 		/*
175*5036Skz151634 		 * for some chipsets, mmap handle is shared between both mmio
176*5036Skz151634 		 * and GTT table.
177*5036Skz151634 		 */
178*5036Skz151634 		if ((GTT_HANDLE(master_softc) != MMIO_HANDLE(master_softc)) &&
179*5036Skz151634 		    (GTT_HANDLE(master_softc) != NULL))
180*5036Skz151634 			ddi_regs_map_free(&GTT_HANDLE(master_softc));
181*5036Skz151634 		if (MMIO_HANDLE(master_softc) != NULL)
1824478Skz151634 			ddi_regs_map_free(&MMIO_HANDLE(master_softc));
1833446Smrj 	}
1843446Smrj 
1853446Smrj 	kmem_free(master_softc, sizeof (agp_master_softc_t));
1863446Smrj 	master_softc = NULL;
1873446Smrj 
1883446Smrj 	return;
1893446Smrj 
1903446Smrj }
1913446Smrj 
1923446Smrj /*
1934478Skz151634  * 965 has a fixed GTT table size (512KB), so check to see the actual aperture
1944478Skz151634  * size. Aperture size = GTT table size * 1024.
1954478Skz151634  */
1964478Skz151634 static off_t
1974478Skz151634 i965_apersize(agp_master_softc_t *agpmaster)
1984478Skz151634 {
1994478Skz151634 	off_t apersize;
2004478Skz151634 
2014478Skz151634 	apersize = AGPM_READ(agpmaster, PGTBL_CTL);
2024478Skz151634 	AGPM_DEBUG((CE_NOTE, "i965_apersize: PGTBL_CTL = %lx", apersize));
2034478Skz151634 	switch (apersize & GTT_SIZE_MASK) {
2044478Skz151634 	case GTT_512KB:
2054478Skz151634 		apersize = 512;
2064478Skz151634 		break;
2074478Skz151634 	case GTT_256KB:
2084478Skz151634 		apersize = 256;
2094478Skz151634 		break;
2104478Skz151634 	case GTT_128KB:
2114478Skz151634 		apersize = 128;
2124478Skz151634 		break;
2134478Skz151634 	default:
214*5036Skz151634 		apersize = 0;
2154478Skz151634 		AGPM_DEBUG((CE_WARN,
2164478Skz151634 		    "i965_apersize: invalid GTT size in PGTBL_CTL"));
2174478Skz151634 	}
218*5036Skz151634 	return (apersize);
219*5036Skz151634 }
220*5036Skz151634 
221*5036Skz151634 /*
222*5036Skz151634  * For Intel 3 series, we need to get GTT size from the GGMS field in GMCH
223*5036Skz151634  * Graphics Control Register. Return aperture size in MB.
224*5036Skz151634  */
225*5036Skz151634 static off_t
226*5036Skz151634 i3XX_apersize(ddi_acc_handle_t pci_acc_hdl)
227*5036Skz151634 {
228*5036Skz151634 	uint16_t value;
229*5036Skz151634 	off_t apersize;
230*5036Skz151634 
231*5036Skz151634 	/*
232*5036Skz151634 	 * Get the value of configuration register MGGC "Mirror of Dev0 GMCH
233*5036Skz151634 	 * Graphics Control" from Internal Graphics #2 (Device2:Function0).
234*5036Skz151634 	 */
235*5036Skz151634 	value = pci_config_get16(pci_acc_hdl, I8XX_CONF_GC);
236*5036Skz151634 	AGPM_DEBUG((CE_NOTE, "i3XX_apersize: MGGC = 0x%x", value));
237*5036Skz151634 	/* computing aperture size using the pre-allocated GTT size */
238*5036Skz151634 	switch (value & IX33_GGMS_MASK) {
239*5036Skz151634 	case IX33_GGMS_1M:
240*5036Skz151634 		apersize = 1024;
241*5036Skz151634 		break;
242*5036Skz151634 	case IX33_GGMS_2M:
243*5036Skz151634 		apersize = 2048;
244*5036Skz151634 		break;
245*5036Skz151634 	default:
246*5036Skz151634 		apersize = 0;	/* no memory pre-allocated */
247*5036Skz151634 		AGPM_DEBUG((CE_WARN,
248*5036Skz151634 		    "i3XX_apersize: no memory allocated for GTT"));
249*5036Skz151634 	}
250*5036Skz151634 	AGPM_DEBUG((CE_NOTE, "i3xx_apersize: apersize = %ldM", apersize));
2514478Skz151634 	return (apersize);
2524478Skz151634 }
2534478Skz151634 
2544478Skz151634 #define	CHECK_STATUS(status)	\
2554478Skz151634     if (status != DDI_SUCCESS) { \
2564478Skz151634 	    AGPM_DEBUG((CE_WARN, \
2574478Skz151634 		"set_gtt_mmio: regs_map_setup error")); \
2584478Skz151634 	    return (-1); \
2594478Skz151634 }
2604478Skz151634 /*
2614478Skz151634  * Set gtt_addr, gtt_mmio_base, igd_apersize, igd_aperbase and igd_devid
2624478Skz151634  * according to chipset.
2634478Skz151634  */
2644478Skz151634 static int
265*5036Skz151634 set_gtt_mmio(dev_info_t *devi, agp_master_softc_t *agpmaster,
266*5036Skz151634     ddi_acc_handle_t pci_acc_hdl)
2674478Skz151634 {
268*5036Skz151634 	off_t apersize;  /* size of graphics mem (MB) == GTT size (KB) */
2694478Skz151634 	uint32_t value;
270*5036Skz151634 	off_t gmadr_off;  /* GMADR offset in PCI config space */
2714478Skz151634 	int status;
2724478Skz151634 
273*5036Skz151634 	if (IS_INTEL_X33(agpmaster)) {
274*5036Skz151634 		/* Intel 3 series are similar with 915/945 series */
2754478Skz151634 		status = ddi_regs_map_setup(devi, I915_GTTADDR,
2764478Skz151634 		    &GTT_ADDR(agpmaster), 0, 0, &i8xx_dev_access,
277*5036Skz151634 		    &GTT_HANDLE(agpmaster));
2784478Skz151634 		CHECK_STATUS(status);
2794478Skz151634 
2804478Skz151634 		status = ddi_regs_map_setup(devi, I915_MMADR,
2814478Skz151634 		    &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access,
2824478Skz151634 		    &MMIO_HANDLE(agpmaster));
2834478Skz151634 		CHECK_STATUS(status);
2844478Skz151634 
285*5036Skz151634 		/*
286*5036Skz151634 		 * Different computing method used in getting the base of gmadr
287*5036Skz151634 		 * and aperture size.
288*5036Skz151634 		 */
289*5036Skz151634 		gmadr_off = IX33_CONF_GMADR;
290*5036Skz151634 		apersize = i3XX_apersize(pci_acc_hdl);
291*5036Skz151634 	} else if (IS_INTEL_965(agpmaster)) {
292*5036Skz151634 		status = ddi_regs_map_setup(devi, I965_GTTMMADR,
293*5036Skz151634 		    &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access,
294*5036Skz151634 		    &MMIO_HANDLE(agpmaster));
295*5036Skz151634 		CHECK_STATUS(status);
296*5036Skz151634 		GTT_ADDR(agpmaster) = MMIO_BASE(agpmaster) + I965_GTT_OFFSET;
297*5036Skz151634 		GTT_HANDLE(agpmaster) = MMIO_HANDLE(agpmaster);
298*5036Skz151634 
299*5036Skz151634 		gmadr_off = I915_CONF_GMADR;
300*5036Skz151634 		apersize = i965_apersize(agpmaster);
301*5036Skz151634 	} else if (IS_INTEL_915(agpmaster)) {
302*5036Skz151634 		/* I915/945 series */
303*5036Skz151634 		status = ddi_regs_map_setup(devi, I915_GTTADDR,
304*5036Skz151634 		    &GTT_ADDR(agpmaster), 0, 0, &i8xx_dev_access,
305*5036Skz151634 		    &GTT_HANDLE(agpmaster));
306*5036Skz151634 		CHECK_STATUS(status);
307*5036Skz151634 
308*5036Skz151634 		status = ddi_regs_map_setup(devi, I915_MMADR,
309*5036Skz151634 		    &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access,
310*5036Skz151634 		    &MMIO_HANDLE(agpmaster));
311*5036Skz151634 		CHECK_STATUS(status);
312*5036Skz151634 
313*5036Skz151634 		gmadr_off = I915_CONF_GMADR;
3144478Skz151634 		status = ddi_dev_regsize(devi, I915_GMADR, &apersize);
315*5036Skz151634 		apersize = BYTES2MB(apersize);
3164478Skz151634 	} else {
3174478Skz151634 		/* I8XX series */
3184478Skz151634 		status = ddi_regs_map_setup(devi, I8XX_MMIO_BAR,
3194478Skz151634 		    &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access,
3204478Skz151634 		    &MMIO_HANDLE(agpmaster));
3214478Skz151634 		CHECK_STATUS(status);
3224478Skz151634 
3234478Skz151634 		GTT_ADDR(agpmaster) = MMIO_BASE(agpmaster) + I8XX_PTE_OFFSET;
324*5036Skz151634 		GTT_HANDLE(agpmaster) = MMIO_HANDLE(agpmaster);
325*5036Skz151634 		gmadr_off = I8XX_CONF_GMADR;
3264478Skz151634 		status = ddi_dev_regsize(devi, I8XX_FB_BAR, &apersize);
327*5036Skz151634 		apersize = BYTES2MB(apersize);
3284478Skz151634 		CHECK_STATUS(status);
3294478Skz151634 	}
3304478Skz151634 
3314478Skz151634 	/*
332*5036Skz151634 	 * If memory size is smaller than a certain value, it means
3334478Skz151634 	 * the register set number for graphics memory range might
3344478Skz151634 	 * be wrong
3354478Skz151634 	 */
336*5036Skz151634 	if (status != DDI_SUCCESS || apersize < 4) {
3374478Skz151634 		AGPM_DEBUG((CE_WARN,
338*5036Skz151634 		    "set_gtt_mmio: error in getting graphics memory"));
3394478Skz151634 		return (-1);
3404478Skz151634 	}
3414478Skz151634 
342*5036Skz151634 	agpmaster->agpm_data.agpm_gtt.gtt_info.igd_apersize = apersize;
3434478Skz151634 
344*5036Skz151634 	/* get graphics memory base address from GMADR */
345*5036Skz151634 	value = pci_config_get32(pci_acc_hdl, gmadr_off);
3464478Skz151634 	APER_BASE(agpmaster) = value & GTT_BASE_MASK;
347*5036Skz151634 	AGPM_DEBUG((CE_NOTE, "set_gtt_mmio: aperbase = 0x%x, apersize = %ldM, "
3484478Skz151634 	    "gtt_addr = %p, mmio_base = %p", APER_BASE(agpmaster), apersize,
3494478Skz151634 	    (void *)GTT_ADDR(agpmaster), (void *)MMIO_BASE(agpmaster)));
3504478Skz151634 	return (0);
3514478Skz151634 }
3524478Skz151634 
3534478Skz151634 /*
3543446Smrj  * Try to initialize agp master.
3553446Smrj  * 0 is returned if the device is successfully initialized. AGP master soft
3563446Smrj  * state is returned in master_softcp if needed.
3573446Smrj  * Otherwise -1 is returned and *master_softcp is set to NULL.
3583446Smrj  */
3593446Smrj int
3603446Smrj agpmaster_attach(dev_info_t *devi, agp_master_softc_t **master_softcp,
3613446Smrj     ddi_acc_handle_t pci_acc_hdl, minor_t minor)
3623446Smrj {
3633446Smrj 	int instance;
3643446Smrj 	int status;
3653446Smrj 	agp_master_softc_t *agpmaster;
3663446Smrj 	char buf[80];
3673446Smrj 
3683446Smrj 
3693446Smrj 	ASSERT(pci_acc_hdl);
3703446Smrj 	*master_softcp = NULL;
3713446Smrj 	agpmaster = (agp_master_softc_t *)
3723446Smrj 	    kmem_zalloc(sizeof (agp_master_softc_t), KM_SLEEP);
3733446Smrj 
3743446Smrj 	agpmaster->agpm_id =
3753446Smrj 	    pci_config_get32(pci_acc_hdl, PCI_CONF_VENID);
3763446Smrj 	agpmaster->agpm_acc_hdl = pci_acc_hdl;
3773446Smrj 
3783446Smrj 	if (!detect_i8xx_device(agpmaster)) {
3794478Skz151634 		/* Intel 8XX, 915, 945 and 965 series */
3804478Skz151634 		if (set_gtt_mmio(devi, agpmaster, pci_acc_hdl) != 0)
3813446Smrj 			goto fail;
3823446Smrj 	} else if (detect_agp_devcice(agpmaster, pci_acc_hdl)) {
3834478Skz151634 		/* non IGD or AGP devices, AMD64 gart */
3843446Smrj 		AGPM_DEBUG((CE_WARN,
3853446Smrj 		    "agpmaster_attach: neither IGD or AGP devices exists"));
3863446Smrj 		agpmaster_detach(&agpmaster);
3873446Smrj 		return (0);
3883446Smrj 	}
3893446Smrj 
390*5036Skz151634 	agpmaster->agpm_data.agpm_gtt.gtt_info.igd_devid =
391*5036Skz151634 	    agpmaster->agpm_id;
392*5036Skz151634 
3933446Smrj 	/* create minor node for IGD or AGP device */
3943446Smrj 	instance = ddi_get_instance(devi);
3953446Smrj 
3963446Smrj 	(void) sprintf(buf, "%s%d", AGPMASTER_NAME, instance);
3973446Smrj 	status = ddi_create_minor_node(devi, buf, S_IFCHR, minor,
3983446Smrj 	    DDI_NT_AGP_MASTER, 0);
3993446Smrj 
4003446Smrj 	if (status != DDI_SUCCESS) {
4013446Smrj 		AGPM_DEBUG((CE_WARN,
4023446Smrj 		    "agpmaster_attach: create agpmaster node failed"));
4033446Smrj 		goto fail;
4043446Smrj 	}
4053446Smrj 
4063446Smrj 	*master_softcp = agpmaster;
4073446Smrj 	return (0);
4083446Smrj fail:
4093446Smrj 	agpmaster_detach(&agpmaster);
4103446Smrj 	return (-1);
4113446Smrj }
4123446Smrj 
4133446Smrj /*
4143446Smrj  * Currently, it handles ioctl requests related with agp master device for
4153446Smrj  * layered driver (agpgart) only.
4163446Smrj  */
4173446Smrj /*ARGSUSED*/
4183446Smrj int
4193446Smrj agpmaster_ioctl(dev_t dev, int cmd, intptr_t data, int mode, cred_t *cred,
4203446Smrj     int *rval, agp_master_softc_t *softc)
4213446Smrj {
4223446Smrj 	uint32_t base;
4233446Smrj 	uint32_t addr;
4243446Smrj 	igd_gtt_seg_t seg;
4253446Smrj 	agp_info_t info;
4263446Smrj 	uint32_t value;
4273446Smrj 	off_t cap;
4283446Smrj 	uint32_t command;
4293446Smrj 	static char kernel_only[] =
4303446Smrj 	    "agpmaster_ioctl: %s is a kernel only ioctl";
4313446Smrj 
4323446Smrj 	CONFIRM(softc);
4333446Smrj 
4343446Smrj 	switch (cmd) {
4353446Smrj 	case DEVICE_DETECT:
4363446Smrj 		if (!(mode & FKIOCTL)) {
4373446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "DEVICE_DETECT"));
4383446Smrj 			return (ENXIO);
4393446Smrj 		}
4403446Smrj 
4413446Smrj 		if (ddi_copyout(&softc->agpm_dev_type,
4423446Smrj 		    (void *)data, sizeof (int), mode))
4433446Smrj 			return (EFAULT);
4443446Smrj 		break;
4453446Smrj 	case AGP_MASTER_SETCMD:
4463446Smrj 		if (!(mode & FKIOCTL)) {
4473446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "AGP_MASTER_SETCMD"));
4483446Smrj 			return (ENXIO);
4493446Smrj 		}
4503446Smrj 
4513446Smrj 		CONFIRM(softc->agpm_dev_type == DEVICE_IS_AGP);
4523446Smrj 		CONFIRM(softc->agpm_data.agpm_acaptr);
4533446Smrj 
4543446Smrj 		if (ddi_copyin((void *)data, &command,
4553446Smrj 		    sizeof (uint32_t), mode))
4563446Smrj 			return (EFAULT);
4573446Smrj 
4583446Smrj 		pci_config_put32(softc->agpm_acc_hdl,
4593446Smrj 		    softc->agpm_data.agpm_acaptr + AGP_CONF_COMMAND,
4603446Smrj 		    command);
4613446Smrj 		break;
4623446Smrj 	case AGP_MASTER_GETINFO:
4633446Smrj 		if (!(mode & FKIOCTL)) {
4643446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only,
4653446Smrj 			    "AGP_MASTER_GETINFO"));
4663446Smrj 			return (ENXIO);
4673446Smrj 		}
4683446Smrj 
4693446Smrj 		CONFIRM(softc->agpm_dev_type == DEVICE_IS_AGP);
4703446Smrj 		CONFIRM(softc->agpm_data.agpm_acaptr);
4713446Smrj 
4723446Smrj 		cap = softc->agpm_data.agpm_acaptr;
4733446Smrj 		value = pci_config_get32(softc->agpm_acc_hdl, cap);
4743446Smrj 		info.agpi_version.agpv_major = (uint16_t)((value >> 20) & 0xf);
4753446Smrj 		info.agpi_version.agpv_minor = (uint16_t)((value >> 16) & 0xf);
4763446Smrj 		info.agpi_devid = softc->agpm_id;
4773446Smrj 		info.agpi_mode = pci_config_get32(
4783446Smrj 		    softc->agpm_acc_hdl, cap + AGP_CONF_STATUS);
4793446Smrj 
4803446Smrj 		if (ddi_copyout(&info, (void *)data,
4813446Smrj 		    sizeof (agp_info_t), mode))
4823446Smrj 			return (EFAULT);
4833446Smrj 		break;
4843446Smrj 	case I810_SET_GTT_BASE:
4853446Smrj 		if (!(mode & FKIOCTL)) {
4863446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "I810_SET_GTT_ADDR"));
4873446Smrj 			return (ENXIO);
4883446Smrj 		}
4893446Smrj 
4903446Smrj 		CONFIRM(softc->agpm_dev_type == DEVICE_IS_I810);
4913446Smrj 
4923446Smrj 		if (ddi_copyin((void *)data, &base, sizeof (uint32_t), mode))
4933446Smrj 			return (EFAULT);
4943446Smrj 
4953446Smrj 		/* enables page table */
4963446Smrj 		addr = (base & GTT_BASE_MASK) | GTT_TABLE_VALID;
4973446Smrj 
4984478Skz151634 		AGPM_WRITE(softc, PGTBL_CTL, addr);
4993446Smrj 		break;
5003446Smrj 	case I8XX_GET_INFO:
5013446Smrj 		if (!(mode & FKIOCTL)) {
5023446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_GET_INFO"));
5033446Smrj 			return (ENXIO);
5043446Smrj 		}
5053446Smrj 
5063446Smrj 		CONFIRM(IS_IGD(softc));
5073446Smrj 
5083446Smrj 		if (ddi_copyout(&softc->agpm_data.agpm_gtt.gtt_info,
5093446Smrj 		    (void *)data, sizeof (igd_info_t), mode))
5103446Smrj 			return (EFAULT);
5113446Smrj 		break;
5123446Smrj 	case I8XX_ADD2GTT:
5133446Smrj 		if (!(mode & FKIOCTL)) {
5143446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_ADD2GTT"));
5153446Smrj 			return (ENXIO);
5163446Smrj 		}
5173446Smrj 
5183446Smrj 		CONFIRM(IS_IGD(softc));
5193446Smrj 
5203446Smrj 		if (ddi_copyin((void *)data, &seg,
5213446Smrj 		    sizeof (igd_gtt_seg_t), mode))
5223446Smrj 			return (EFAULT);
5233446Smrj 
5243446Smrj 		if (i8xx_add_to_gtt(&softc->agpm_data.agpm_gtt, seg))
5253446Smrj 			return (EINVAL);
5263446Smrj 		break;
5273446Smrj 	case I8XX_REM_GTT:
5283446Smrj 		if (!(mode & FKIOCTL)) {
5293446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_REM_GTT"));
5303446Smrj 			return (ENXIO);
5313446Smrj 		}
5323446Smrj 
5333446Smrj 		CONFIRM(IS_IGD(softc));
5343446Smrj 
5353446Smrj 		if (ddi_copyin((void *)data, &seg,
5363446Smrj 		    sizeof (igd_gtt_seg_t), mode))
5373446Smrj 			return (EFAULT);
5383446Smrj 
5393446Smrj 		i8xx_remove_from_gtt(&softc->agpm_data.agpm_gtt, seg);
5403446Smrj 		break;
5413446Smrj 	case I8XX_UNCONFIG:
5423446Smrj 		if (!(mode & FKIOCTL)) {
5433446Smrj 			AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_UNCONFIG"));
5443446Smrj 			return (ENXIO);
5453446Smrj 		}
5463446Smrj 
5473446Smrj 		CONFIRM(IS_IGD(softc));
5483446Smrj 
5493446Smrj 		if (softc->agpm_dev_type == DEVICE_IS_I810)
5504478Skz151634 			AGPM_WRITE(softc, PGTBL_CTL, 0);
5513446Smrj 		/*
5523446Smrj 		 * may need to clear all gtt entries here for i830 series,
5533446Smrj 		 * but may not be necessary
5543446Smrj 		 */
5553446Smrj 		break;
5563446Smrj 	}
5573446Smrj 	return (0);
5583446Smrj }
5593446Smrj 
5603446Smrj /*
5613446Smrj  * If AGP cap pointer is successfully found, none-zero value is returned.
5623446Smrj  * Otherwise 0 is returned.
5633446Smrj  */
5643446Smrj static off_t
5653446Smrj agpmaster_cap_find(ddi_acc_handle_t acc_handle)
5663446Smrj {
5673446Smrj 	off_t		nextcap;
5683446Smrj 	uint32_t	ncapid;
5693446Smrj 	uint8_t		value;
5703446Smrj 
5713446Smrj 	/* check if this device supports capibility pointer */
5723446Smrj 	value = (uint8_t)(pci_config_get16(acc_handle, PCI_CONF_STAT)
5734303Skz151634 	    & PCI_CONF_CAP_MASK);
5743446Smrj 
5753446Smrj 	if (!value)
5763446Smrj 		return (0);
5773446Smrj 	/* get the offset of the first capability pointer from CAPPTR */
5783446Smrj 	nextcap = (off_t)(pci_config_get8(acc_handle, AGP_CONF_CAPPTR));
5793446Smrj 
5803446Smrj 	/* check AGP capability from the first capability pointer */
5813446Smrj 	while (nextcap) {
5823446Smrj 		ncapid = pci_config_get32(acc_handle, nextcap);
5833446Smrj 		if ((ncapid & PCI_CONF_CAPID_MASK)
5843446Smrj 		    == AGP_CAP_ID) /* find AGP cap */
5853446Smrj 			break;
5863446Smrj 
5873446Smrj 		nextcap = (off_t)((ncapid & PCI_CONF_NCAPID_MASK) >> 8);
5883446Smrj 	}
5893446Smrj 
5903446Smrj 	return (nextcap);
5913446Smrj 
5923446Smrj }
5933446Smrj 
5943446Smrj /*
5953446Smrj  * If i8xx device is successfully detected, 0 is returned.
5963446Smrj  * Otherwise -1 is returned.
5973446Smrj  */
5983446Smrj static int
5993446Smrj detect_i8xx_device(agp_master_softc_t *master_softc)
6003446Smrj {
6013446Smrj 
6023446Smrj 	switch (master_softc->agpm_id) {
6033446Smrj 	case INTEL_IGD_810:
6043446Smrj 	case INTEL_IGD_810DC:
6053446Smrj 	case INTEL_IGD_810E:
6063446Smrj 	case INTEL_IGD_815:
6073446Smrj 		master_softc->agpm_dev_type = DEVICE_IS_I810;
6083446Smrj 		break;
6093446Smrj 	case INTEL_IGD_830M:
6103446Smrj 	case INTEL_IGD_845G:
6113446Smrj 	case INTEL_IGD_855GM:
6123446Smrj 	case INTEL_IGD_865G:
6134478Skz151634 	case INTEL_IGD_915:
6144478Skz151634 	case INTEL_IGD_915GM:
6153446Smrj 	case INTEL_IGD_945:
6164303Skz151634 	case INTEL_IGD_945GM:
6174478Skz151634 	case INTEL_IGD_946GZ:
6184478Skz151634 	case INTEL_IGD_965G1:
6194478Skz151634 	case INTEL_IGD_965G2:
6204478Skz151634 	case INTEL_IGD_965GM:
6214618Skz151634 	case INTEL_IGD_965GME:
6224478Skz151634 	case INTEL_IGD_965Q:
623*5036Skz151634 	case INTEL_IGD_Q35:
624*5036Skz151634 	case INTEL_IGD_G33:
625*5036Skz151634 	case INTEL_IGD_Q33:
6263446Smrj 		master_softc->agpm_dev_type = DEVICE_IS_I830;
6273446Smrj 		break;
6283446Smrj 	default:		/* unknown id */
6293446Smrj 		return (-1);
6303446Smrj 	}
6313446Smrj 
6323446Smrj 	return (0);
6333446Smrj }
6343446Smrj 
6353446Smrj /*
6363446Smrj  * If agp master is succssfully detected, 0 is returned.
6373446Smrj  * Otherwise -1 is returned.
6383446Smrj  */
6393446Smrj static int
6403446Smrj detect_agp_devcice(agp_master_softc_t *master_softc,
6413446Smrj     ddi_acc_handle_t acc_handle)
6423446Smrj {
6433446Smrj 	off_t cap;
6443446Smrj 
6453446Smrj 	cap = agpmaster_cap_find(acc_handle);
6463446Smrj 	if (cap) {
6473446Smrj 		master_softc->agpm_dev_type = DEVICE_IS_AGP;
6483446Smrj 		master_softc->agpm_data.agpm_acaptr = cap;
6493446Smrj 		return (0);
6503446Smrj 	} else {
6513446Smrj 		return (-1);
6523446Smrj 	}
6533446Smrj 
6543446Smrj }
6553446Smrj 
6563446Smrj /*
6573446Smrj  * Please refer to GART and GTT entry format table in agpdefs.h for
6583446Smrj  * intel GTT entry format.
6593446Smrj  */
6603446Smrj static int
6613446Smrj phys2entry(uint32_t type, uint32_t physaddr, uint32_t *entry)
6623446Smrj {
6633446Smrj 	uint32_t value;
6643446Smrj 
6653446Smrj 	switch (type) {
6663446Smrj 	case AGP_PHYSICAL:
6673446Smrj 	case AGP_NORMAL:
6683446Smrj 		value = (physaddr & GTT_PTE_MASK) | GTT_PTE_VALID;
6693446Smrj 		break;
6703446Smrj 	default:
6713446Smrj 		return (-1);
6723446Smrj 	}
6733446Smrj 
6743446Smrj 	*entry = value;
6753446Smrj 
6763446Smrj 	return (0);
6773446Smrj }
6783446Smrj 
6793446Smrj static int
6803446Smrj i8xx_add_to_gtt(gtt_impl_t *gtt, igd_gtt_seg_t seg)
6813446Smrj {
6823446Smrj 	int i;
6833446Smrj 	uint32_t *paddr;
6843446Smrj 	uint32_t entry;
6853446Smrj 	uint32_t maxpages;
6863446Smrj 
6873446Smrj 	maxpages = gtt->gtt_info.igd_apersize;
6883446Smrj 	maxpages = GTT_MB_TO_PAGES(maxpages);
6893446Smrj 
6903446Smrj 	paddr = seg.igs_phyaddr;
6913446Smrj 
6923446Smrj 	/* check if gtt max page number is reached */
6933446Smrj 	if ((seg.igs_pgstart + seg.igs_npage) > maxpages)
6943446Smrj 		return (-1);
6953446Smrj 
6963446Smrj 	paddr = seg.igs_phyaddr;
6973446Smrj 	for (i = seg.igs_pgstart; i < (seg.igs_pgstart + seg.igs_npage);
6983446Smrj 	    i++, paddr++) {
6993446Smrj 		if (phys2entry(seg.igs_type, *paddr, &entry))
7003446Smrj 			return (-1);
701*5036Skz151634 		ddi_put32(gtt->gtt_handle,
7023446Smrj 		    (uint32_t *)(gtt->gtt_addr + i * sizeof (uint32_t)),
7033446Smrj 		    entry);
7043446Smrj 	}
7053446Smrj 
7063446Smrj 	return (0);
7073446Smrj }
7083446Smrj 
7093446Smrj static void
7103446Smrj i8xx_remove_from_gtt(gtt_impl_t *gtt, igd_gtt_seg_t seg)
7113446Smrj {
7123446Smrj 	int i;
7133446Smrj 	uint32_t maxpages;
7143446Smrj 
7153446Smrj 	maxpages = gtt->gtt_info.igd_apersize;
7163446Smrj 	maxpages = GTT_MB_TO_PAGES(maxpages);
7173446Smrj 
7183446Smrj 	/* check if gtt max page number is reached */
7193446Smrj 	if ((seg.igs_pgstart + seg.igs_npage) > maxpages)
7203446Smrj 		return;
7213446Smrj 
7223446Smrj 	for (i = seg.igs_pgstart; i < (seg.igs_pgstart + seg.igs_npage); i++) {
723*5036Skz151634 		ddi_put32(gtt->gtt_handle,
7244478Skz151634 		    (uint32_t *)(gtt->gtt_addr + i * sizeof (uint32_t)), 0);
7253446Smrj 	}
7263446Smrj }
727