13446Smrj /* 23446Smrj * CDDL HEADER START 33446Smrj * 43446Smrj * The contents of this file are subject to the terms of the 53446Smrj * Common Development and Distribution License (the "License"). 63446Smrj * You may not use this file except in compliance with the License. 73446Smrj * 83446Smrj * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93446Smrj * or http://www.opensolaris.org/os/licensing. 103446Smrj * See the License for the specific language governing permissions 113446Smrj * and limitations under the License. 123446Smrj * 133446Smrj * When distributing Covered Code, include this CDDL HEADER in each 143446Smrj * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153446Smrj * If applicable, add the following below this CDDL HEADER, with the 163446Smrj * fields enclosed by brackets "[]" replaced with your own identifying 173446Smrj * information: Portions Copyright [yyyy] [name of copyright owner] 183446Smrj * 193446Smrj * CDDL HEADER END 203446Smrj */ 213446Smrj 223446Smrj /* 234303Skz151634 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 243446Smrj * Use is subject to license terms. 253446Smrj */ 263446Smrj 273446Smrj #pragma ident "%Z%%M% %I% %E% SMI" 283446Smrj 293446Smrj /* 303446Smrj * Misc module for AGP master device support 313446Smrj */ 323446Smrj 333446Smrj #include <sys/modctl.h> 343446Smrj #include <sys/pci.h> 353446Smrj #include <sys/stat.h> 363446Smrj #include <sys/file.h> 373446Smrj #include <sys/types.h> 383446Smrj #include <sys/dditypes.h> 393446Smrj #include <sys/sunddi.h> 403446Smrj #include <sys/agpgart.h> 413446Smrj #include <sys/agp/agpdefs.h> 423446Smrj #include <sys/agp/agpmaster_io.h> 433446Smrj 444478Skz151634 #define PGTBL_CTL 0x2020 /* Page table control register */ 454478Skz151634 #define I8XX_FB_BAR 1 464478Skz151634 #define I8XX_MMIO_BAR 2 474478Skz151634 #define I8XX_PTE_OFFSET 0x10000 484478Skz151634 #define I915_MMADR 1 /* mem-mapped registers BAR */ 494478Skz151634 #define I915_GMADR 3 /* graphics mem BAR */ 504478Skz151634 #define I915_GTTADDR 4 /* GTT BAR */ 514478Skz151634 #define I965_GTTMMADR 1 /* mem-mapped registers BAR + GTT */ 524478Skz151634 #define I965_GMADR 2 /* graphics mem BAR */ 534478Skz151634 /* In 965 1MB GTTMMADR, GTT reside in the latter 512KB */ 544478Skz151634 #define I965_GTT_OFFSET 0x80000 554478Skz151634 #define GTT_SIZE_MASK 0xe 564478Skz151634 #define GTT_512KB (0 << 1) 574478Skz151634 #define GTT_256KB (1 << 1) 584478Skz151634 #define GTT_128KB (2 << 1) 594478Skz151634 604478Skz151634 #define MMIO_BASE(x) (x)->agpm_data.agpm_gtt.gtt_mmio_base 614478Skz151634 #define MMIO_HANDLE(x) (x)->agpm_data.agpm_gtt.gtt_mmio_handle 624478Skz151634 #define GTT_ADDR(x) (x)->agpm_data.agpm_gtt.gtt_addr 634478Skz151634 #define APER_BASE(x) (x)->agpm_data.agpm_gtt.gtt_info.igd_aperbase 644478Skz151634 654478Skz151634 #define AGPM_WRITE(x, off, val) \ 664478Skz151634 ddi_put32(MMIO_HANDLE(x), (uint32_t *)(MMIO_BASE(x) + (off)), (val)); 674478Skz151634 684478Skz151634 #define AGPM_READ(x, off) \ 694478Skz151634 ddi_get32(MMIO_HANDLE(x), (uint32_t *)(MMIO_BASE(x) + (off))); 703446Smrj 713446Smrj #ifdef DEBUG 723446Smrj #define CONFIRM(value) ASSERT(value) 733446Smrj #else 743446Smrj #define CONFIRM(value) if (!(value)) return (EINVAL) 753446Smrj #endif 763446Smrj 773446Smrj int agpm_debug = 0; 783446Smrj #define AGPM_DEBUG(args) if (agpm_debug >= 1) cmn_err args 793446Smrj 803446Smrj /* 813446Smrj * Whether it is a Intel integrated graphics card 823446Smrj */ 833446Smrj #define IS_IGD(agpmaster) ((agpmaster->agpm_dev_type == DEVICE_IS_I810) || \ 844478Skz151634 (agpmaster->agpm_dev_type == DEVICE_IS_I830)) 853446Smrj 863446Smrj 874478Skz151634 /* Intel 915 and 945 series */ 884478Skz151634 #define IS_INTEL_915(agpmaster) ((agpmaster->agpm_id == INTEL_IGD_915) || \ 894478Skz151634 (agpmaster->agpm_id == INTEL_IGD_915GM) || \ 904478Skz151634 (agpmaster->agpm_id == INTEL_IGD_945) || \ 914478Skz151634 (agpmaster->agpm_id == INTEL_IGD_945GM)) 924478Skz151634 934478Skz151634 /* Intel 965 series */ 944478Skz151634 #define IS_INTEL_965(agpmaster) ((agpmaster->agpm_id == INTEL_IGD_946GZ) || \ 954478Skz151634 (agpmaster->agpm_id == INTEL_IGD_965G1) || \ 964478Skz151634 (agpmaster->agpm_id == INTEL_IGD_965Q) || \ 974478Skz151634 (agpmaster->agpm_id == INTEL_IGD_965G2) || \ 98*4618Skz151634 (agpmaster->agpm_id == INTEL_IGD_965GM) || \ 99*4618Skz151634 (agpmaster->agpm_id == INTEL_IGD_965GME)) 1003446Smrj 1013446Smrj static struct modlmisc modlmisc = { 1023446Smrj &mod_miscops, "AGP master interfaces v%I%" 1033446Smrj }; 1043446Smrj 1053446Smrj static struct modlinkage modlinkage = { 1063446Smrj MODREV_1, (void *)&modlmisc, NULL 1073446Smrj }; 1083446Smrj 1093446Smrj static ddi_device_acc_attr_t i8xx_dev_access = { 1103446Smrj DDI_DEVICE_ATTR_V0, 1113446Smrj DDI_NEVERSWAP_ACC, 1123446Smrj DDI_STRICTORDER_ACC 1133446Smrj }; 1143446Smrj 1153446Smrj static off_t agpmaster_cap_find(ddi_acc_handle_t); 1163446Smrj static int detect_i8xx_device(agp_master_softc_t *); 1173446Smrj static int detect_agp_devcice(agp_master_softc_t *, ddi_acc_handle_t); 1183446Smrj static int i8xx_add_to_gtt(gtt_impl_t *, igd_gtt_seg_t); 1193446Smrj static void i8xx_remove_from_gtt(gtt_impl_t *, igd_gtt_seg_t); 1203446Smrj 1213446Smrj int 1223446Smrj _init(void) 1233446Smrj { 1243446Smrj int err; 1253446Smrj 1263446Smrj if ((err = mod_install(&modlinkage)) != 0) 1273446Smrj return (err); 1283446Smrj 1293446Smrj return (0); 1303446Smrj } 1313446Smrj 1323446Smrj int 1333446Smrj _fini(void) 1343446Smrj { 1353446Smrj int err; 1363446Smrj 1373446Smrj if ((err = mod_remove(&modlinkage)) != 0) 1383446Smrj return (err); 1393446Smrj 1403446Smrj return (0); 1413446Smrj } 1423446Smrj 1433446Smrj int 1443446Smrj _info(struct modinfo *modinfop) 1453446Smrj { 1463446Smrj return (mod_info(&modlinkage, modinfop)); 1473446Smrj } 1483446Smrj 1493446Smrj /* 1503446Smrj * Minor node is not removed here, since the caller (xx_attach) is 1513446Smrj * responsible for removing all nodes. 1523446Smrj */ 1533446Smrj void 1543446Smrj agpmaster_detach(agp_master_softc_t **master_softcp) 1553446Smrj { 1563446Smrj agp_master_softc_t *master_softc; 1573446Smrj 1583446Smrj ASSERT(master_softcp); 1593446Smrj master_softc = *master_softcp; 1603446Smrj 1613446Smrj /* intel integrated device */ 1623446Smrj if (IS_IGD(master_softc)) { 1634478Skz151634 if (MMIO_HANDLE(master_softc) != NULL) { 1644478Skz151634 ddi_regs_map_free(&MMIO_HANDLE(master_softc)); 1653446Smrj } 1663446Smrj } 1673446Smrj 1683446Smrj kmem_free(master_softc, sizeof (agp_master_softc_t)); 1693446Smrj master_softc = NULL; 1703446Smrj 1713446Smrj return; 1723446Smrj 1733446Smrj } 1743446Smrj 1753446Smrj /* 1764478Skz151634 * 965 has a fixed GTT table size (512KB), so check to see the actual aperture 1774478Skz151634 * size. Aperture size = GTT table size * 1024. 1784478Skz151634 */ 1794478Skz151634 static off_t 1804478Skz151634 i965_apersize(agp_master_softc_t *agpmaster) 1814478Skz151634 { 1824478Skz151634 off_t apersize; 1834478Skz151634 1844478Skz151634 apersize = AGPM_READ(agpmaster, PGTBL_CTL); 1854478Skz151634 AGPM_DEBUG((CE_NOTE, "i965_apersize: PGTBL_CTL = %lx", apersize)); 1864478Skz151634 switch (apersize & GTT_SIZE_MASK) { 1874478Skz151634 case GTT_512KB: 1884478Skz151634 apersize = 512; 1894478Skz151634 break; 1904478Skz151634 case GTT_256KB: 1914478Skz151634 apersize = 256; 1924478Skz151634 break; 1934478Skz151634 case GTT_128KB: 1944478Skz151634 apersize = 128; 1954478Skz151634 break; 1964478Skz151634 default: 1974478Skz151634 AGPM_DEBUG((CE_WARN, 1984478Skz151634 "i965_apersize: invalid GTT size in PGTBL_CTL")); 1994478Skz151634 } 2004478Skz151634 apersize = MB2BYTES(apersize); 2014478Skz151634 return (apersize); 2024478Skz151634 } 2034478Skz151634 2044478Skz151634 #define CHECK_STATUS(status) \ 2054478Skz151634 if (status != DDI_SUCCESS) { \ 2064478Skz151634 AGPM_DEBUG((CE_WARN, \ 2074478Skz151634 "set_gtt_mmio: regs_map_setup error")); \ 2084478Skz151634 return (-1); \ 2094478Skz151634 } 2104478Skz151634 /* 2114478Skz151634 * Set gtt_addr, gtt_mmio_base, igd_apersize, igd_aperbase and igd_devid 2124478Skz151634 * according to chipset. 2134478Skz151634 */ 2144478Skz151634 static int 2154478Skz151634 set_gtt_mmio(dev_info_t *devi, agp_master_softc_t *agpmaster, ddi_acc_handle_t 2164478Skz151634 pci_acc_hdl) 2174478Skz151634 { 2184478Skz151634 off_t apersize; 2194478Skz151634 uint32_t value; 2204478Skz151634 off_t conf_off; /* offset in PCI conf space for aperture */ 2214478Skz151634 int status; 2224478Skz151634 2234478Skz151634 if (IS_INTEL_965(agpmaster)) { 2244478Skz151634 status = ddi_regs_map_setup(devi, I965_GTTMMADR, 2254478Skz151634 &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access, 2264478Skz151634 &MMIO_HANDLE(agpmaster)); 2274478Skz151634 CHECK_STATUS(status); 2284478Skz151634 GTT_ADDR(agpmaster) = MMIO_BASE(agpmaster) + I965_GTT_OFFSET; 2294478Skz151634 2304478Skz151634 conf_off = I915_CONF_GMADR; 2314478Skz151634 apersize = i965_apersize(agpmaster); 2324478Skz151634 /* make this the last line, to clear follow-up status check */ 2334478Skz151634 status = DDI_SUCCESS; 2344478Skz151634 2354478Skz151634 } else if (IS_INTEL_915(agpmaster)) { 2364478Skz151634 status = ddi_regs_map_setup(devi, I915_GTTADDR, 2374478Skz151634 >T_ADDR(agpmaster), 0, 0, &i8xx_dev_access, 2384478Skz151634 &MMIO_HANDLE(agpmaster)); 2394478Skz151634 CHECK_STATUS(status); 2404478Skz151634 2414478Skz151634 status = ddi_regs_map_setup(devi, I915_MMADR, 2424478Skz151634 &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access, 2434478Skz151634 &MMIO_HANDLE(agpmaster)); 2444478Skz151634 CHECK_STATUS(status); 2454478Skz151634 2464478Skz151634 conf_off = I915_CONF_GMADR; 2474478Skz151634 status = ddi_dev_regsize(devi, I915_GMADR, &apersize); 2484478Skz151634 } else { 2494478Skz151634 /* I8XX series */ 2504478Skz151634 status = ddi_regs_map_setup(devi, I8XX_MMIO_BAR, 2514478Skz151634 &MMIO_BASE(agpmaster), 0, 0, &i8xx_dev_access, 2524478Skz151634 &MMIO_HANDLE(agpmaster)); 2534478Skz151634 CHECK_STATUS(status); 2544478Skz151634 2554478Skz151634 GTT_ADDR(agpmaster) = MMIO_BASE(agpmaster) + I8XX_PTE_OFFSET; 2564478Skz151634 conf_off = I8XX_CONF_GMADR; 2574478Skz151634 status = ddi_dev_regsize(devi, I8XX_FB_BAR, &apersize); 2584478Skz151634 CHECK_STATUS(status); 2594478Skz151634 } 2604478Skz151634 2614478Skz151634 /* 2624478Skz151634 * if memory size is smaller than a certain value, it means 2634478Skz151634 * the register set number for graphics memory range might 2644478Skz151634 * be wrong 2654478Skz151634 */ 2664478Skz151634 if (status != DDI_SUCCESS || apersize < 0x400000) { 2674478Skz151634 AGPM_DEBUG((CE_WARN, 2684478Skz151634 "set_gtt_mmio: ddi_dev_regsize error")); 2694478Skz151634 return (-1); 2704478Skz151634 } 2714478Skz151634 2724478Skz151634 agpmaster->agpm_data.agpm_gtt.gtt_info.igd_apersize = 2734478Skz151634 BYTES2MB(apersize); 2744478Skz151634 2754478Skz151634 /* get GTT base */ 2764478Skz151634 value = pci_config_get32(pci_acc_hdl, conf_off); 2774478Skz151634 2784478Skz151634 APER_BASE(agpmaster) = value & GTT_BASE_MASK; 2794478Skz151634 agpmaster->agpm_data.agpm_gtt.gtt_info.igd_devid = 2804478Skz151634 agpmaster->agpm_id; 2814478Skz151634 AGPM_DEBUG((CE_NOTE, "set_gtt_mmio: aperbase = %x, apersize = %lx, " 2824478Skz151634 "gtt_addr = %p, mmio_base = %p", APER_BASE(agpmaster), apersize, 2834478Skz151634 (void *)GTT_ADDR(agpmaster), (void *)MMIO_BASE(agpmaster))); 2844478Skz151634 return (0); 2854478Skz151634 } 2864478Skz151634 2874478Skz151634 /* 2883446Smrj * Try to initialize agp master. 2893446Smrj * 0 is returned if the device is successfully initialized. AGP master soft 2903446Smrj * state is returned in master_softcp if needed. 2913446Smrj * Otherwise -1 is returned and *master_softcp is set to NULL. 2923446Smrj */ 2933446Smrj int 2943446Smrj agpmaster_attach(dev_info_t *devi, agp_master_softc_t **master_softcp, 2953446Smrj ddi_acc_handle_t pci_acc_hdl, minor_t minor) 2963446Smrj { 2973446Smrj int instance; 2983446Smrj int status; 2993446Smrj agp_master_softc_t *agpmaster; 3003446Smrj char buf[80]; 3013446Smrj 3023446Smrj 3033446Smrj ASSERT(pci_acc_hdl); 3043446Smrj *master_softcp = NULL; 3053446Smrj agpmaster = (agp_master_softc_t *) 3063446Smrj kmem_zalloc(sizeof (agp_master_softc_t), KM_SLEEP); 3073446Smrj 3083446Smrj agpmaster->agpm_id = 3093446Smrj pci_config_get32(pci_acc_hdl, PCI_CONF_VENID); 3103446Smrj agpmaster->agpm_acc_hdl = pci_acc_hdl; 3113446Smrj 3123446Smrj if (!detect_i8xx_device(agpmaster)) { 3134478Skz151634 /* Intel 8XX, 915, 945 and 965 series */ 3144478Skz151634 if (set_gtt_mmio(devi, agpmaster, pci_acc_hdl) != 0) 3153446Smrj goto fail; 3163446Smrj } else if (detect_agp_devcice(agpmaster, pci_acc_hdl)) { 3174478Skz151634 /* non IGD or AGP devices, AMD64 gart */ 3183446Smrj AGPM_DEBUG((CE_WARN, 3193446Smrj "agpmaster_attach: neither IGD or AGP devices exists")); 3203446Smrj agpmaster_detach(&agpmaster); 3213446Smrj return (0); 3223446Smrj } 3233446Smrj 3243446Smrj /* create minor node for IGD or AGP device */ 3253446Smrj instance = ddi_get_instance(devi); 3263446Smrj 3273446Smrj (void) sprintf(buf, "%s%d", AGPMASTER_NAME, instance); 3283446Smrj status = ddi_create_minor_node(devi, buf, S_IFCHR, minor, 3293446Smrj DDI_NT_AGP_MASTER, 0); 3303446Smrj 3313446Smrj if (status != DDI_SUCCESS) { 3323446Smrj AGPM_DEBUG((CE_WARN, 3333446Smrj "agpmaster_attach: create agpmaster node failed")); 3343446Smrj goto fail; 3353446Smrj } 3363446Smrj 3373446Smrj *master_softcp = agpmaster; 3383446Smrj return (0); 3393446Smrj fail: 3403446Smrj agpmaster_detach(&agpmaster); 3413446Smrj return (-1); 3423446Smrj } 3433446Smrj 3443446Smrj /* 3453446Smrj * Currently, it handles ioctl requests related with agp master device for 3463446Smrj * layered driver (agpgart) only. 3473446Smrj */ 3483446Smrj /*ARGSUSED*/ 3493446Smrj int 3503446Smrj agpmaster_ioctl(dev_t dev, int cmd, intptr_t data, int mode, cred_t *cred, 3513446Smrj int *rval, agp_master_softc_t *softc) 3523446Smrj { 3533446Smrj uint32_t base; 3543446Smrj uint32_t addr; 3553446Smrj igd_gtt_seg_t seg; 3563446Smrj agp_info_t info; 3573446Smrj uint32_t value; 3583446Smrj off_t cap; 3593446Smrj uint32_t command; 3603446Smrj static char kernel_only[] = 3613446Smrj "agpmaster_ioctl: %s is a kernel only ioctl"; 3623446Smrj 3633446Smrj CONFIRM(softc); 3643446Smrj 3653446Smrj switch (cmd) { 3663446Smrj case DEVICE_DETECT: 3673446Smrj if (!(mode & FKIOCTL)) { 3683446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "DEVICE_DETECT")); 3693446Smrj return (ENXIO); 3703446Smrj } 3713446Smrj 3723446Smrj if (ddi_copyout(&softc->agpm_dev_type, 3733446Smrj (void *)data, sizeof (int), mode)) 3743446Smrj return (EFAULT); 3753446Smrj break; 3763446Smrj case AGP_MASTER_SETCMD: 3773446Smrj if (!(mode & FKIOCTL)) { 3783446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "AGP_MASTER_SETCMD")); 3793446Smrj return (ENXIO); 3803446Smrj } 3813446Smrj 3823446Smrj CONFIRM(softc->agpm_dev_type == DEVICE_IS_AGP); 3833446Smrj CONFIRM(softc->agpm_data.agpm_acaptr); 3843446Smrj 3853446Smrj if (ddi_copyin((void *)data, &command, 3863446Smrj sizeof (uint32_t), mode)) 3873446Smrj return (EFAULT); 3883446Smrj 3893446Smrj pci_config_put32(softc->agpm_acc_hdl, 3903446Smrj softc->agpm_data.agpm_acaptr + AGP_CONF_COMMAND, 3913446Smrj command); 3923446Smrj break; 3933446Smrj case AGP_MASTER_GETINFO: 3943446Smrj if (!(mode & FKIOCTL)) { 3953446Smrj AGPM_DEBUG((CE_CONT, kernel_only, 3963446Smrj "AGP_MASTER_GETINFO")); 3973446Smrj return (ENXIO); 3983446Smrj } 3993446Smrj 4003446Smrj CONFIRM(softc->agpm_dev_type == DEVICE_IS_AGP); 4013446Smrj CONFIRM(softc->agpm_data.agpm_acaptr); 4023446Smrj 4033446Smrj cap = softc->agpm_data.agpm_acaptr; 4043446Smrj value = pci_config_get32(softc->agpm_acc_hdl, cap); 4053446Smrj info.agpi_version.agpv_major = (uint16_t)((value >> 20) & 0xf); 4063446Smrj info.agpi_version.agpv_minor = (uint16_t)((value >> 16) & 0xf); 4073446Smrj info.agpi_devid = softc->agpm_id; 4083446Smrj info.agpi_mode = pci_config_get32( 4093446Smrj softc->agpm_acc_hdl, cap + AGP_CONF_STATUS); 4103446Smrj 4113446Smrj if (ddi_copyout(&info, (void *)data, 4123446Smrj sizeof (agp_info_t), mode)) 4133446Smrj return (EFAULT); 4143446Smrj break; 4153446Smrj case I810_SET_GTT_BASE: 4163446Smrj if (!(mode & FKIOCTL)) { 4173446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "I810_SET_GTT_ADDR")); 4183446Smrj return (ENXIO); 4193446Smrj } 4203446Smrj 4213446Smrj CONFIRM(softc->agpm_dev_type == DEVICE_IS_I810); 4223446Smrj 4233446Smrj if (ddi_copyin((void *)data, &base, sizeof (uint32_t), mode)) 4243446Smrj return (EFAULT); 4253446Smrj 4263446Smrj /* enables page table */ 4273446Smrj addr = (base & GTT_BASE_MASK) | GTT_TABLE_VALID; 4283446Smrj 4294478Skz151634 AGPM_WRITE(softc, PGTBL_CTL, addr); 4303446Smrj break; 4313446Smrj case I8XX_GET_INFO: 4323446Smrj if (!(mode & FKIOCTL)) { 4333446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_GET_INFO")); 4343446Smrj return (ENXIO); 4353446Smrj } 4363446Smrj 4373446Smrj CONFIRM(IS_IGD(softc)); 4383446Smrj 4393446Smrj if (ddi_copyout(&softc->agpm_data.agpm_gtt.gtt_info, 4403446Smrj (void *)data, sizeof (igd_info_t), mode)) 4413446Smrj return (EFAULT); 4423446Smrj break; 4433446Smrj case I8XX_ADD2GTT: 4443446Smrj if (!(mode & FKIOCTL)) { 4453446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_ADD2GTT")); 4463446Smrj return (ENXIO); 4473446Smrj } 4483446Smrj 4493446Smrj CONFIRM(IS_IGD(softc)); 4503446Smrj 4513446Smrj if (ddi_copyin((void *)data, &seg, 4523446Smrj sizeof (igd_gtt_seg_t), mode)) 4533446Smrj return (EFAULT); 4543446Smrj 4553446Smrj if (i8xx_add_to_gtt(&softc->agpm_data.agpm_gtt, seg)) 4563446Smrj return (EINVAL); 4573446Smrj break; 4583446Smrj case I8XX_REM_GTT: 4593446Smrj if (!(mode & FKIOCTL)) { 4603446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_REM_GTT")); 4613446Smrj return (ENXIO); 4623446Smrj } 4633446Smrj 4643446Smrj CONFIRM(IS_IGD(softc)); 4653446Smrj 4663446Smrj if (ddi_copyin((void *)data, &seg, 4673446Smrj sizeof (igd_gtt_seg_t), mode)) 4683446Smrj return (EFAULT); 4693446Smrj 4703446Smrj i8xx_remove_from_gtt(&softc->agpm_data.agpm_gtt, seg); 4713446Smrj break; 4723446Smrj case I8XX_UNCONFIG: 4733446Smrj if (!(mode & FKIOCTL)) { 4743446Smrj AGPM_DEBUG((CE_CONT, kernel_only, "I8XX_UNCONFIG")); 4753446Smrj return (ENXIO); 4763446Smrj } 4773446Smrj 4783446Smrj CONFIRM(IS_IGD(softc)); 4793446Smrj 4803446Smrj if (softc->agpm_dev_type == DEVICE_IS_I810) 4814478Skz151634 AGPM_WRITE(softc, PGTBL_CTL, 0); 4823446Smrj /* 4833446Smrj * may need to clear all gtt entries here for i830 series, 4843446Smrj * but may not be necessary 4853446Smrj */ 4863446Smrj break; 4873446Smrj } 4883446Smrj return (0); 4893446Smrj } 4903446Smrj 4913446Smrj /* 4923446Smrj * If AGP cap pointer is successfully found, none-zero value is returned. 4933446Smrj * Otherwise 0 is returned. 4943446Smrj */ 4953446Smrj static off_t 4963446Smrj agpmaster_cap_find(ddi_acc_handle_t acc_handle) 4973446Smrj { 4983446Smrj off_t nextcap; 4993446Smrj uint32_t ncapid; 5003446Smrj uint8_t value; 5013446Smrj 5023446Smrj /* check if this device supports capibility pointer */ 5033446Smrj value = (uint8_t)(pci_config_get16(acc_handle, PCI_CONF_STAT) 5044303Skz151634 & PCI_CONF_CAP_MASK); 5053446Smrj 5063446Smrj if (!value) 5073446Smrj return (0); 5083446Smrj /* get the offset of the first capability pointer from CAPPTR */ 5093446Smrj nextcap = (off_t)(pci_config_get8(acc_handle, AGP_CONF_CAPPTR)); 5103446Smrj 5113446Smrj /* check AGP capability from the first capability pointer */ 5123446Smrj while (nextcap) { 5133446Smrj ncapid = pci_config_get32(acc_handle, nextcap); 5143446Smrj if ((ncapid & PCI_CONF_CAPID_MASK) 5153446Smrj == AGP_CAP_ID) /* find AGP cap */ 5163446Smrj break; 5173446Smrj 5183446Smrj nextcap = (off_t)((ncapid & PCI_CONF_NCAPID_MASK) >> 8); 5193446Smrj } 5203446Smrj 5213446Smrj return (nextcap); 5223446Smrj 5233446Smrj } 5243446Smrj 5253446Smrj /* 5263446Smrj * If i8xx device is successfully detected, 0 is returned. 5273446Smrj * Otherwise -1 is returned. 5283446Smrj */ 5293446Smrj static int 5303446Smrj detect_i8xx_device(agp_master_softc_t *master_softc) 5313446Smrj { 5323446Smrj 5333446Smrj switch (master_softc->agpm_id) { 5343446Smrj case INTEL_IGD_810: 5353446Smrj case INTEL_IGD_810DC: 5363446Smrj case INTEL_IGD_810E: 5373446Smrj case INTEL_IGD_815: 5383446Smrj master_softc->agpm_dev_type = DEVICE_IS_I810; 5393446Smrj break; 5403446Smrj case INTEL_IGD_830M: 5413446Smrj case INTEL_IGD_845G: 5423446Smrj case INTEL_IGD_855GM: 5433446Smrj case INTEL_IGD_865G: 5444478Skz151634 case INTEL_IGD_915: 5454478Skz151634 case INTEL_IGD_915GM: 5463446Smrj case INTEL_IGD_945: 5474303Skz151634 case INTEL_IGD_945GM: 5484478Skz151634 case INTEL_IGD_946GZ: 5494478Skz151634 case INTEL_IGD_965G1: 5504478Skz151634 case INTEL_IGD_965G2: 5514478Skz151634 case INTEL_IGD_965GM: 552*4618Skz151634 case INTEL_IGD_965GME: 5534478Skz151634 case INTEL_IGD_965Q: 5543446Smrj master_softc->agpm_dev_type = DEVICE_IS_I830; 5553446Smrj break; 5563446Smrj default: /* unknown id */ 5573446Smrj return (-1); 5583446Smrj } 5593446Smrj 5603446Smrj return (0); 5613446Smrj } 5623446Smrj 5633446Smrj /* 5643446Smrj * If agp master is succssfully detected, 0 is returned. 5653446Smrj * Otherwise -1 is returned. 5663446Smrj */ 5673446Smrj static int 5683446Smrj detect_agp_devcice(agp_master_softc_t *master_softc, 5693446Smrj ddi_acc_handle_t acc_handle) 5703446Smrj { 5713446Smrj off_t cap; 5723446Smrj 5733446Smrj cap = agpmaster_cap_find(acc_handle); 5743446Smrj if (cap) { 5753446Smrj master_softc->agpm_dev_type = DEVICE_IS_AGP; 5763446Smrj master_softc->agpm_data.agpm_acaptr = cap; 5773446Smrj return (0); 5783446Smrj } else { 5793446Smrj return (-1); 5803446Smrj } 5813446Smrj 5823446Smrj } 5833446Smrj 5843446Smrj /* 5853446Smrj * Please refer to GART and GTT entry format table in agpdefs.h for 5863446Smrj * intel GTT entry format. 5873446Smrj */ 5883446Smrj static int 5893446Smrj phys2entry(uint32_t type, uint32_t physaddr, uint32_t *entry) 5903446Smrj { 5913446Smrj uint32_t value; 5923446Smrj 5933446Smrj switch (type) { 5943446Smrj case AGP_PHYSICAL: 5953446Smrj case AGP_NORMAL: 5963446Smrj value = (physaddr & GTT_PTE_MASK) | GTT_PTE_VALID; 5973446Smrj break; 5983446Smrj default: 5993446Smrj return (-1); 6003446Smrj } 6013446Smrj 6023446Smrj *entry = value; 6033446Smrj 6043446Smrj return (0); 6053446Smrj } 6063446Smrj 6073446Smrj static int 6083446Smrj i8xx_add_to_gtt(gtt_impl_t *gtt, igd_gtt_seg_t seg) 6093446Smrj { 6103446Smrj int i; 6113446Smrj uint32_t *paddr; 6123446Smrj uint32_t entry; 6133446Smrj uint32_t maxpages; 6143446Smrj 6153446Smrj maxpages = gtt->gtt_info.igd_apersize; 6163446Smrj maxpages = GTT_MB_TO_PAGES(maxpages); 6173446Smrj 6183446Smrj paddr = seg.igs_phyaddr; 6193446Smrj 6203446Smrj /* check if gtt max page number is reached */ 6213446Smrj if ((seg.igs_pgstart + seg.igs_npage) > maxpages) 6223446Smrj return (-1); 6233446Smrj 6243446Smrj paddr = seg.igs_phyaddr; 6253446Smrj for (i = seg.igs_pgstart; i < (seg.igs_pgstart + seg.igs_npage); 6263446Smrj i++, paddr++) { 6273446Smrj if (phys2entry(seg.igs_type, *paddr, &entry)) 6283446Smrj return (-1); 6293446Smrj ddi_put32(gtt->gtt_mmio_handle, 6303446Smrj (uint32_t *)(gtt->gtt_addr + i * sizeof (uint32_t)), 6313446Smrj entry); 6323446Smrj } 6333446Smrj 6343446Smrj return (0); 6353446Smrj } 6363446Smrj 6373446Smrj static void 6383446Smrj i8xx_remove_from_gtt(gtt_impl_t *gtt, igd_gtt_seg_t seg) 6393446Smrj { 6403446Smrj int i; 6413446Smrj uint32_t maxpages; 6423446Smrj 6433446Smrj maxpages = gtt->gtt_info.igd_apersize; 6443446Smrj maxpages = GTT_MB_TO_PAGES(maxpages); 6453446Smrj 6463446Smrj /* check if gtt max page number is reached */ 6473446Smrj if ((seg.igs_pgstart + seg.igs_npage) > maxpages) 6483446Smrj return; 6493446Smrj 6503446Smrj for (i = seg.igs_pgstart; i < (seg.igs_pgstart + seg.igs_npage); i++) { 6513446Smrj ddi_put32(gtt->gtt_mmio_handle, 6524478Skz151634 (uint32_t *)(gtt->gtt_addr + i * sizeof (uint32_t)), 0); 6533446Smrj } 6543446Smrj } 655