14478Skz151634 /*
24478Skz151634  * CDDL HEADER START
34478Skz151634  *
44478Skz151634  * The contents of this file are subject to the terms of the
54478Skz151634  * Common Development and Distribution License (the "License").
64478Skz151634  * You may not use this file except in compliance with the License.
74478Skz151634  *
84478Skz151634  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
94478Skz151634  * or http://www.opensolaris.org/os/licensing.
104478Skz151634  * See the License for the specific language governing permissions
114478Skz151634  * and limitations under the License.
124478Skz151634  *
134478Skz151634  * When distributing Covered Code, include this CDDL HEADER in each
144478Skz151634  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
154478Skz151634  * If applicable, add the following below this CDDL HEADER, with the
164478Skz151634  * fields enclosed by brackets "[]" replaced with your own identifying
174478Skz151634  * information: Portions Copyright [yyyy] [name of copyright owner]
184478Skz151634  *
194478Skz151634  * CDDL HEADER END
204478Skz151634  */
214478Skz151634 
223446Smrj /*
233527Sms148562  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
243446Smrj  * Use is subject to license terms.
253446Smrj  */
263446Smrj 
273446Smrj #pragma ident	"%Z%%M%	%I%	%E% SMI"
283446Smrj 
293446Smrj #include <sys/systm.h>
303446Smrj #include <sys/conf.h>
313446Smrj #include <sys/modctl.h>
323446Smrj #include <sys/file.h>
333446Smrj #include <sys/stat.h>
343446Smrj #include <sys/ddi.h>
353446Smrj #include <sys/sunddi.h>
363446Smrj #include <sys/modctl.h>
373446Smrj #include <sys/sunldi.h>
383446Smrj #include <sys/pci.h>
393446Smrj #include <sys/agpgart.h>
403446Smrj #include <sys/agp/agpdefs.h>
413446Smrj #include <sys/agp/agptarget_io.h>
423446Smrj 
433446Smrj int agptarget_debug_var = 0;
443446Smrj #define	TARGETDB_PRINT2(fmt)	if (agptarget_debug_var >= 1) cmn_err fmt
453446Smrj #define	INST2NODENUM(inst)	(inst)
463446Smrj #define	DEV2INST(dev)		(getminor(dev))
473446Smrj 
483446Smrj typedef struct agp_target_softstate {
493446Smrj 	dev_info_t		*tsoft_dip;
503446Smrj 	ddi_acc_handle_t	tsoft_pcihdl;
513446Smrj 	uint32_t		tsoft_devid;
523446Smrj 	/* The offset of the ACAPID register */
533446Smrj 	off_t			tsoft_acaptr;
543446Smrj 	kmutex_t		tsoft_lock;
553446Smrj }agp_target_softstate_t;
563446Smrj 
575036Skz151634 /*
585036Skz151634  * To get the pre-allocated graphics mem size using Graphics Mode Select
595036Skz151634  * (GMS) value.
605036Skz151634  */
615036Skz151634 typedef struct gms_mode {
625036Skz151634 	uint32_t	gm_devid;	/* bridge vendor + device id */
635036Skz151634 	off_t		gm_regoff;	/* mode selection register offset */
645036Skz151634 	uint32_t	gm_mask;	/* GMS mask */
655036Skz151634 	uint32_t	gm_num;		/* number of modes in gm_vec */
665036Skz151634 	int 		*gm_vec;	/* modes array */
675036Skz151634 } gms_mode_t;
685036Skz151634 
693446Smrj static void *agptarget_glob_soft_handle;
703446Smrj 
713446Smrj #define	GETSOFTC(instance)	((agp_target_softstate_t *)	\
723446Smrj     ddi_get_soft_state(agptarget_glob_soft_handle, instance));
733446Smrj 
743446Smrj /*
753446Smrj  * The AMD8151 bridge is the only supported 64 bit hardware
763446Smrj  */
773446Smrj static int
783446Smrj is_64bit_aper(agp_target_softstate_t *softstate)
793446Smrj {
803446Smrj 	return (softstate->tsoft_devid == AMD_BR_8151);
813446Smrj }
82*5131Sms148562 /*
83*5131Sms148562  * Check if it is an intel bridge
84*5131Sms148562  */
85*5131Sms148562 static int
86*5131Sms148562 is_intel_br(agp_target_softstate_t *softstate)
87*5131Sms148562 {
88*5131Sms148562 	return ((softstate->tsoft_devid & VENDOR_ID_MASK) ==
89*5131Sms148562 	    INTEL_VENDOR_ID);
90*5131Sms148562 }
913446Smrj 
923446Smrj /*
933446Smrj  * agp_target_cap_find()
943446Smrj  *
953446Smrj  * Description:
963446Smrj  * 	This function searches the linked capability list to find the offset
973446Smrj  * 	of the AGP capability register. When it was not found, return 0.
983446Smrj  * 	This works for standard AGP chipsets, but not for some Intel chipsets,
993446Smrj  * 	like the I830M/I830MP/I852PM/I852GME/I855GME. It will return 0 for
1003446Smrj  * 	these chipsets even if AGP is supported. So the offset of acapid
1013446Smrj  * 	should be set manually in thoses cases.
1023446Smrj  *
1033446Smrj  * Arguments:
1043446Smrj  * 	pci_handle		ddi acc handle of pci config
1053446Smrj  *
1063446Smrj  * Returns:
1073446Smrj  * 	0			No capability pointer register found
1083446Smrj  * 	nexcap			The AGP capability pointer register offset
1093446Smrj  */
1103446Smrj static off_t
1113446Smrj agp_target_cap_find(ddi_acc_handle_t pci_handle)
1123446Smrj {
1133446Smrj 	off_t		nextcap = 0;
1143446Smrj 	uint32_t	ncapid = 0;
1153446Smrj 	uint8_t		value = 0;
1163446Smrj 
1173446Smrj 	/* Check if this device supports the capability pointer */
1183446Smrj 	value = (uint8_t)(pci_config_get16(pci_handle, PCI_CONF_STAT)
1193446Smrj 	    & PCI_CONF_CAP_MASK);
1203446Smrj 
1213446Smrj 	if (!value)
1223446Smrj 		return (0);
1233446Smrj 	/* Get the offset of the first capability pointer from CAPPTR */
1243446Smrj 	nextcap = (off_t)(pci_config_get8(pci_handle, AGP_CONF_CAPPTR));
1253446Smrj 
1263446Smrj 	/* Check the AGP capability from the first capability pointer */
1273446Smrj 	while (nextcap) {
1283446Smrj 		ncapid = pci_config_get32(pci_handle, nextcap);
1293446Smrj 		/*
1303446Smrj 		 * AGP3.0 rev1.0 127  the capid was assigned by the PCI SIG,
1313446Smrj 		 * 845 data sheet page 69
1323446Smrj 		 */
1333446Smrj 		if ((ncapid & PCI_CONF_CAPID_MASK) ==
1343446Smrj 		    AGP_CAP_ID) /* The AGP cap was found */
1353446Smrj 			break;
1363446Smrj 
1373446Smrj 		nextcap = (off_t)((ncapid & PCI_CONF_NCAPID_MASK) >> 8);
1383446Smrj 	}
1393446Smrj 
1403446Smrj 	return (nextcap);
1413446Smrj 
1423446Smrj }
1433446Smrj 
1443446Smrj /*
1453446Smrj  * agp_target_get_aperbase()
1463446Smrj  *
1473446Smrj  * Description:
1483446Smrj  * 	This function gets the AGP aperture base address from the AGP target
1493446Smrj  *	register, the AGP aperture base register was programmed by the BIOS.
1503446Smrj  *
1513446Smrj  * Arguments:
1523446Smrj  * 	softstate		driver soft state pointer
1533446Smrj  *
1543446Smrj  * Returns:
1553446Smrj  * 	aper_base 		AGP aperture base address
1563446Smrj  *
1573446Smrj  * Notes:
1583446Smrj  * 	If a 64bit bridge device is available, the AGP aperture base address
1593446Smrj  * 	can be 64 bit.
1603446Smrj  */
1613446Smrj static uint64_t
1623446Smrj agp_target_get_apbase(agp_target_softstate_t *softstate)
1633446Smrj {
1643446Smrj 	uint64_t aper_base;
1653446Smrj 
166*5131Sms148562 	if (is_intel_br(softstate)) {
1673446Smrj 		aper_base = pci_config_get32(softstate->tsoft_pcihdl,
1683446Smrj 		    AGP_CONF_APERBASE) & AGP_32_APERBASE_MASK;
169*5131Sms148562 	} else if (is_64bit_aper(softstate)) {
1703446Smrj 		aper_base = pci_config_get64(softstate->tsoft_pcihdl,
1713446Smrj 		    AGP_CONF_APERBASE);
1723446Smrj 		/* 32-bit or 64-bit aperbase base pointer */
1733446Smrj 		if ((aper_base & AGP_APER_TYPE_MASK) == 0)
1743446Smrj 			aper_base &= AGP_32_APERBASE_MASK;
1753446Smrj 		else
1763446Smrj 			aper_base &= AGP_64_APERBASE_MASK;
1773446Smrj 	}
178*5131Sms148562 
1793446Smrj 	return (aper_base);
1803446Smrj }
1813446Smrj 
1823446Smrj /*
1833446Smrj  * agp_target_get_apsize()
1843446Smrj  *
1853446Smrj  * Description:
1863446Smrj  * 	This function gets the AGP aperture size by reading the AGP aperture
1873446Smrj  * 	size register.
1883446Smrj  * Arguments:
1893446Smrj  * 	softstate		driver soft state pointer
1903446Smrj  *
1913446Smrj  * Return:
1923446Smrj  * 	size		The AGP aperture size in megabytes
1933446Smrj  * 	0		an unexpected error
1943446Smrj  */
1953446Smrj static size_t
1963446Smrj agp_target_get_apsize(agp_target_softstate_t *softstate)
1973446Smrj {
1983446Smrj 	off_t cap;
1993446Smrj 	uint16_t value;
2003446Smrj 	size_t size, regsize;
2013446Smrj 
2023446Smrj 	ASSERT(softstate->tsoft_acaptr);
2033446Smrj 	cap = softstate->tsoft_acaptr;
2043446Smrj 
205*5131Sms148562 	if (is_intel_br(softstate)) {
2063446Smrj 		/* extend this value to 16 bit for later tests */
2073446Smrj 		value = (uint16_t)pci_config_get8(softstate->tsoft_pcihdl,
2083446Smrj 		    cap + AGP_CONF_APERSIZE) | AGP_APER_SIZE_MASK;
209*5131Sms148562 	} else if (is_64bit_aper(softstate)) {
2103446Smrj 		value = pci_config_get16(softstate->tsoft_pcihdl,
2113446Smrj 		    cap + AGP_CONF_APERSIZE);
2123446Smrj 	}
2133446Smrj 
2143446Smrj 	if (value & AGP_APER_128M_MASK) {
2153446Smrj 		switch (value & AGP_APER_128M_MASK) {
2163446Smrj 			case AGP_APER_4M:
2173446Smrj 				size = 4; /* 4M */
2183446Smrj 				break;
2193446Smrj 			case AGP_APER_8M:
2203446Smrj 				size = 8; /* 8M */
2213446Smrj 				break;
2223446Smrj 			case AGP_APER_16M:
2233446Smrj 				size = 16; /* 16M */
2243446Smrj 				break;
2253446Smrj 			case AGP_APER_32M:
2263446Smrj 				size = 32; /* 32M */
2273446Smrj 				break;
2283446Smrj 			case AGP_APER_64M:
2293446Smrj 				size = 64; /* 64M */
2303446Smrj 				break;
2313446Smrj 			case AGP_APER_128M:
2323446Smrj 				size = 128; /* 128M */
2333446Smrj 				break;
2343446Smrj 			default:
2353446Smrj 				size = 0; /* not true */
2363446Smrj 		}
2373446Smrj 	} else {
2383446Smrj 		switch (value & AGP_APER_4G_MASK) {
2393446Smrj 			case AGP_APER_256M:
2403446Smrj 				size = 256; /* 256 M */
2413446Smrj 				break;
2423446Smrj 			case AGP_APER_512M:
2433446Smrj 				size = 512; /* 512 M */
2443446Smrj 				break;
2453446Smrj 			case AGP_APER_1024M:
2463446Smrj 				size = 1024; /* 1024 M */
2473446Smrj 				break;
2483446Smrj 			case AGP_APER_2048M:
2493446Smrj 				size = 2048; /* 2048 M */
2503446Smrj 				break;
2513446Smrj 			case AGP_APER_4G:
2523446Smrj 				size = 4096; /* 4096 M */
2533446Smrj 				break;
2543446Smrj 			default:
2553446Smrj 				size = 0; /* not true */
2563446Smrj 		}
2573446Smrj 	}
2583446Smrj 	/*
2593446Smrj 	 * In some cases, there is no APSIZE register, so the size value
2603446Smrj 	 * of 256M could be wrong. Check the value by reading the size of
2613446Smrj 	 * the first register which was set in the PCI configuration space.
2623446Smrj 	 */
2633446Smrj 	if (size == 256) {
2643446Smrj 		if (ddi_dev_regsize(softstate->tsoft_dip,
2653446Smrj 		    AGP_TARGET_BAR1, (off_t *)&regsize) == DDI_FAILURE)
2663446Smrj 			return (0);
2673446Smrj 
2683446Smrj 		if (MB2BYTES(size) != regsize) {
2693446Smrj 			TARGETDB_PRINT2((CE_WARN,
2703446Smrj 			    "APSIZE 256M doesn't match regsize %lx",
2713446Smrj 			    regsize));
2723446Smrj 			TARGETDB_PRINT2((CE_WARN, "Use regsize instead"));
2733446Smrj 			size = BYTES2MB(regsize);
2743446Smrj 		}
2753446Smrj 	}
2763446Smrj 
2773446Smrj 	return (size);
2783446Smrj }
2793446Smrj 
2803446Smrj static void
2813446Smrj agp_target_set_gartaddr(agp_target_softstate_t *softstate, uint32_t gartaddr)
2823446Smrj {
2833446Smrj 	ASSERT(softstate->tsoft_acaptr);
2843446Smrj 
2853446Smrj 	/* Disable the GTLB for Intel chipsets */
2863446Smrj 	pci_config_put16(softstate->tsoft_pcihdl,
2873446Smrj 	    softstate->tsoft_acaptr + AGP_CONF_CONTROL, 0x0000);
2883446Smrj 
2893446Smrj 	pci_config_put32(softstate->tsoft_pcihdl,
2903446Smrj 	    softstate->tsoft_acaptr + AGP_CONF_ATTBASE,
2913446Smrj 	    gartaddr & AGP_ATTBASE_MASK);
2923446Smrj }
2933446Smrj 
2945036Skz151634 /*
2955036Skz151634  * Pre-allocated graphics memory for every type of Intel north bridge, mem size
2965036Skz151634  * are specified in kbytes.
2975036Skz151634  */
2985036Skz151634 #define	GMS_MB(n) 	((n) * 1024)
2995036Skz151634 #define	GMS_SHIFT 	4
3005036Skz151634 #define	GMS_SIZE(a)	(sizeof (a) / sizeof (int))
3015036Skz151634 
3025036Skz151634 /*
3035036Skz151634  * Since value zero always means "No memory pre-allocated", value of (GMS - 1)
3045036Skz151634  * is used to index these arrays, i.e. gms_xxx[1] contains the mem size (in kb)
3055036Skz151634  * that GMS value 0x1 corresponding to.
3065036Skz151634  *
3075036Skz151634  * Assuming all "reserved" GMS value as zero bytes of pre-allocated graphics
3085036Skz151634  * memory, unless some special BIOS settings exist.
3095036Skz151634  */
3105036Skz151634 static int gms_810[12] = {0, 0, 0, 0, 0, 0, 0, 512, 0, 0, 0, GMS_MB(1)};
3115036Skz151634 static int gms_830_845[4] = {0, 512, GMS_MB(1), GMS_MB(8)};
3125036Skz151634 static int gms_855GM[5] = {GMS_MB(1), GMS_MB(4), GMS_MB(8), GMS_MB(16),
3135036Skz151634 	GMS_MB(32)};
3145036Skz151634 /* There is no modes for 16M in datasheet, but some BIOS add it. */
3155036Skz151634 static int gms_865_915GM[4] = {GMS_MB(1), 0, GMS_MB(8), GMS_MB(16)};
3165036Skz151634 static int gms_915_945_965[3] = {GMS_MB(1), 0, GMS_MB(8)};
3175036Skz151634 static int gms_965GM[7] = {GMS_MB(1), GMS_MB(4), GMS_MB(8), GMS_MB(16),
3185036Skz151634 	GMS_MB(32), GMS_MB(48), GMS_MB(64)};
3195036Skz151634 static int gms_X33[9] = {GMS_MB(1), GMS_MB(4), GMS_MB(8), GMS_MB(16),
3205036Skz151634 	GMS_MB(32), GMS_MB(48), GMS_MB(64), GMS_MB(128), GMS_MB(256)};
3215036Skz151634 
3225036Skz151634 static gms_mode_t gms_modes[] = {
3235036Skz151634 	{INTEL_BR_810, I810_CONF_SMRAM, I810_GMS_MASK,
3245036Skz151634 		GMS_SIZE(gms_810), gms_810},
3255036Skz151634 	{INTEL_BR_810DC, I810_CONF_SMRAM, I810_GMS_MASK,
3265036Skz151634 		GMS_SIZE(gms_810), gms_810},
3275036Skz151634 	{INTEL_BR_810E, I810_CONF_SMRAM, I810_GMS_MASK,
3285036Skz151634 		GMS_SIZE(gms_810), gms_810},
3295036Skz151634 	{INTEL_BR_830M, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3305036Skz151634 		GMS_SIZE(gms_830_845), gms_830_845},
3315036Skz151634 	{INTEL_BR_845, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3325036Skz151634 		GMS_SIZE(gms_830_845), gms_830_845},
3335036Skz151634 	{INTEL_BR_855GM, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3345036Skz151634 		GMS_SIZE(gms_855GM), gms_855GM},
3355036Skz151634 	{INTEL_BR_865, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3365036Skz151634 		GMS_SIZE(gms_865_915GM), gms_865_915GM},
3375036Skz151634 	{INTEL_BR_915GM, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3385036Skz151634 		GMS_SIZE(gms_865_915GM), gms_865_915GM},
3395036Skz151634 	{INTEL_BR_915, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3405036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3415036Skz151634 	{INTEL_BR_945, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3425036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3435036Skz151634 	{INTEL_BR_945GM, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3445036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3455036Skz151634 	{INTEL_BR_946GZ, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3465036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3475036Skz151634 	{INTEL_BR_965G1, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3485036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3495036Skz151634 	{INTEL_BR_965G2, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3505036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3515036Skz151634 	{INTEL_BR_965Q, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3525036Skz151634 		GMS_SIZE(gms_915_945_965), gms_915_945_965},
3535036Skz151634 	{INTEL_BR_965GM, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3545036Skz151634 		GMS_SIZE(gms_965GM), gms_965GM},
3555036Skz151634 	{INTEL_BR_965GME, I8XX_CONF_GC, I8XX_GC_MODE_MASK,
3565036Skz151634 		GMS_SIZE(gms_965GM), gms_965GM},
3575036Skz151634 	{INTEL_BR_Q35, I8XX_CONF_GC, IX33_GC_MODE_MASK,
3585036Skz151634 		GMS_SIZE(gms_X33), gms_X33},
3595036Skz151634 	{INTEL_BR_G33, I8XX_CONF_GC, IX33_GC_MODE_MASK,
3605036Skz151634 		GMS_SIZE(gms_X33), gms_X33},
3615036Skz151634 	{INTEL_BR_Q33, I8XX_CONF_GC, IX33_GC_MODE_MASK,
3625036Skz151634 		GMS_SIZE(gms_X33), gms_X33}
3635036Skz151634 };
3645036Skz151634 
3655036Skz151634 /* Returns the size (kbytes) of pre-allocated graphics memory */
3663446Smrj static size_t
3673446Smrj i8xx_biosmem_detect(agp_target_softstate_t *softstate)
3683446Smrj {
3693446Smrj 	uint8_t memval;
3703446Smrj 	size_t kbytes;
3715036Skz151634 	int i;
3725036Skz151634 	int num_modes;
3733446Smrj 
3745036Skz151634 	kbytes = 0;
3755036Skz151634 	/* get GMS modes list entry */
3765036Skz151634 	num_modes = (sizeof (gms_modes) / sizeof (gms_mode_t));
3775036Skz151634 	for (i = 0; i < num_modes; i++) {
3785036Skz151634 		if (gms_modes[i].gm_devid == softstate->tsoft_devid)
3793446Smrj 			break;
3803446Smrj 	}
3815036Skz151634 	if (i ==  num_modes)
3825036Skz151634 		goto done;
3835036Skz151634 	/* fetch the GMS value from DRAM controller */
3845036Skz151634 	memval = pci_config_get8(softstate->tsoft_pcihdl,
3855036Skz151634 	    gms_modes[i].gm_regoff);
3865036Skz151634 	TARGETDB_PRINT2((CE_NOTE, "i8xx_biosmem_detect: memval = %x", memval));
3875036Skz151634 	memval = (memval & gms_modes[i].gm_mask) >> GMS_SHIFT;
3885036Skz151634 	/* assuming zero byte for 0 or "reserved" GMS values */
3895036Skz151634 	if (memval == 0 || memval > gms_modes[i].gm_num) {
3905036Skz151634 		TARGETDB_PRINT2((CE_WARN, "i8xx_biosmem_detect: "
3915036Skz151634 		    "devid = %x, GMS = %x. assuming zero byte of "
3925036Skz151634 		    "pre-allocated memory", gms_modes[i].gm_devid, memval));
3935036Skz151634 		goto done;
3945036Skz151634 	}
3955036Skz151634 	memval--;	/* use (GMS_value - 1) as index */
3965036Skz151634 	kbytes = (gms_modes[i].gm_vec)[memval];
3973446Smrj 
3985036Skz151634 done:
3994478Skz151634 	TARGETDB_PRINT2((CE_NOTE,
4004478Skz151634 	    "i8xx_biosmem_detect: %ldKB BIOS pre-allocated memory detected",
4014478Skz151634 	    kbytes));
4023446Smrj 	return (kbytes);
4033446Smrj }
4043446Smrj 
4053446Smrj /*ARGSUSED*/
4063446Smrj static int agptarget_getinfo(dev_info_t *dip, ddi_info_cmd_t cmd,
4073446Smrj     void *arg, void **resultp)
4083446Smrj {
4093446Smrj 	agp_target_softstate_t *st;
4103446Smrj 	int instance, rval = DDI_FAILURE;
4113446Smrj 	dev_t dev;
4123446Smrj 
4133446Smrj 	switch (cmd) {
4143446Smrj 	case DDI_INFO_DEVT2DEVINFO:
4153446Smrj 		dev = (dev_t)arg;
4163446Smrj 		instance = DEV2INST(dev);
4173446Smrj 		st = ddi_get_soft_state(agptarget_glob_soft_handle, instance);
4183446Smrj 		if (st != NULL) {
4193446Smrj 			mutex_enter(&st->tsoft_lock);
4203446Smrj 			*resultp = st->tsoft_dip;
4213446Smrj 			mutex_exit(&st->tsoft_lock);
4223446Smrj 			rval = DDI_SUCCESS;
4233446Smrj 		} else
4243446Smrj 			*resultp = NULL;
4253446Smrj 
4263446Smrj 		break;
4273446Smrj 	case DDI_INFO_DEVT2INSTANCE:
4283446Smrj 		dev = (dev_t)arg;
4293446Smrj 		instance = DEV2INST(dev);
4303446Smrj 		*resultp = (void *)(uintptr_t)instance;
4313446Smrj 		rval = DDI_SUCCESS;
4323446Smrj 	default:
4333446Smrj 		break;
4343446Smrj 	}
4353446Smrj 
4363446Smrj 	return (rval);
4373446Smrj }
4383446Smrj 
4393446Smrj static int
4403446Smrj agp_target_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
4413446Smrj {
4423446Smrj 	agp_target_softstate_t *softstate;
4433446Smrj 	int instance;
4443446Smrj 	int status;
4453446Smrj 
4463446Smrj 	if (cmd != DDI_ATTACH)
4473446Smrj 		return (DDI_FAILURE);
4483446Smrj 
4493446Smrj 	instance = ddi_get_instance(dip);
4503446Smrj 
4513446Smrj 	if (ddi_soft_state_zalloc(agptarget_glob_soft_handle, instance) !=
4523446Smrj 	    DDI_SUCCESS)
4533446Smrj 		return (DDI_FAILURE);
4543446Smrj 
4553446Smrj 	softstate = ddi_get_soft_state(agptarget_glob_soft_handle, instance);
4563446Smrj 	mutex_init(&softstate->tsoft_lock, NULL, MUTEX_DRIVER, NULL);
4573446Smrj 	softstate->tsoft_dip = dip;
4583446Smrj 	status = pci_config_setup(dip, &softstate->tsoft_pcihdl);
4593446Smrj 	if (status != DDI_SUCCESS) {
4603446Smrj 		ddi_soft_state_free(agptarget_glob_soft_handle, instance);
4613446Smrj 		return (DDI_FAILURE);
4623446Smrj 	}
4633446Smrj 
4643446Smrj 	softstate->tsoft_devid = pci_config_get32(softstate->tsoft_pcihdl,
4653446Smrj 	    PCI_CONF_VENID);
4663446Smrj 	softstate->tsoft_acaptr = agp_target_cap_find(softstate->tsoft_pcihdl);
4673446Smrj 	if (softstate->tsoft_acaptr == 0) {
4683446Smrj 		/* Make a correction for some Intel chipsets */
469*5131Sms148562 		if (is_intel_br(softstate))
4703446Smrj 			softstate->tsoft_acaptr = AGP_CAP_OFF_DEF;
4713446Smrj 		else
4723446Smrj 			return (DDI_FAILURE);
4733446Smrj 	}
4743446Smrj 
4753446Smrj 	status = ddi_create_minor_node(dip, AGPTARGET_NAME, S_IFCHR,
4763446Smrj 	    INST2NODENUM(instance), DDI_NT_AGP_TARGET, 0);
4773446Smrj 
4783446Smrj 	if (status != DDI_SUCCESS) {
4793446Smrj 		pci_config_teardown(&softstate->tsoft_pcihdl);
4803446Smrj 		ddi_soft_state_free(agptarget_glob_soft_handle, instance);
4813446Smrj 		return (DDI_FAILURE);
4823446Smrj 	}
4833446Smrj 
4843446Smrj 	return (DDI_SUCCESS);
4853446Smrj }
4863446Smrj 
4873446Smrj /*ARGSUSED*/
4883446Smrj static int
4893446Smrj agp_target_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
4903446Smrj {
4913446Smrj 	int instance;
4923446Smrj 	agp_target_softstate_t *softstate;
4933446Smrj 
4943446Smrj 	if (cmd != DDI_DETACH)
4953446Smrj 		return (DDI_FAILURE);
4963446Smrj 
4973446Smrj 	instance = ddi_get_instance(dip);
4983446Smrj 
4993446Smrj 	softstate = ddi_get_soft_state(agptarget_glob_soft_handle, instance);
5003446Smrj 
5013446Smrj 	ddi_remove_minor_node(dip, AGPTARGET_NAME);
5023446Smrj 	pci_config_teardown(&softstate->tsoft_pcihdl);
5033446Smrj 	mutex_destroy(&softstate->tsoft_lock);
5043446Smrj 	ddi_soft_state_free(agptarget_glob_soft_handle, instance);
5053446Smrj 	return (DDI_SUCCESS);
5063446Smrj }
5073446Smrj 
5083446Smrj /*ARGSUSED*/
5093446Smrj static int
5103446Smrj agp_target_ioctl(dev_t dev, int cmd, intptr_t data, int mode,
5113446Smrj     cred_t *cred, int *rval)
5123446Smrj {
5133446Smrj 	int instance = DEV2INST(dev);
5143446Smrj 	agp_target_softstate_t *st;
5153446Smrj 	static char kernel_only[] =
5163446Smrj 	    "amd64_gart_ioctl: is a kernel only ioctl";
5173446Smrj 
5183446Smrj 	if (!(mode & FKIOCTL)) {
5193446Smrj 		TARGETDB_PRINT2((CE_CONT, kernel_only));
5203446Smrj 		return (ENXIO);
5213446Smrj 	}
5223446Smrj 	st = GETSOFTC(instance);
5233446Smrj 
5243446Smrj 	if (st == NULL)
5253446Smrj 		return (ENXIO);
5263446Smrj 
5273446Smrj 	mutex_enter(&st->tsoft_lock);
5283446Smrj 
5293446Smrj 	switch (cmd) {
5303446Smrj 	case CHIP_DETECT:
5313446Smrj 	{
532*5131Sms148562 		int type = 0;
533*5131Sms148562 
534*5131Sms148562 		if (is_intel_br(st))
5353446Smrj 			type = CHIP_IS_INTEL;
536*5131Sms148562 		else if (is_64bit_aper(st))
5373446Smrj 			type = CHIP_IS_AMD;
538*5131Sms148562 		else {
5393446Smrj 			type = 0;
540*5131Sms148562 			TARGETDB_PRINT2((CE_WARN, "Unknown bridge!"));
5413446Smrj 		}
542*5131Sms148562 
5433446Smrj 		if (ddi_copyout(&type, (void *)data, sizeof (int), mode)) {
5443446Smrj 			mutex_exit(&st->tsoft_lock);
5453446Smrj 			return (EFAULT);
5463446Smrj 		}
5473446Smrj 
5483446Smrj 		break;
5493446Smrj 	}
5503446Smrj 	case I8XX_GET_PREALLOC_SIZE:
5513446Smrj 	{
5523446Smrj 		size_t prealloc_size;
5533446Smrj 
554*5131Sms148562 		if (!is_intel_br(st)) {
5553446Smrj 			mutex_exit(&st->tsoft_lock);
5563446Smrj 			return (EINVAL);
5573446Smrj 		}
5583446Smrj 
5593446Smrj 		prealloc_size = i8xx_biosmem_detect(st);
5603446Smrj 		if (ddi_copyout(&prealloc_size, (void *)data,
5613446Smrj 		    sizeof (size_t), mode)) {
5623446Smrj 			mutex_exit(&st->tsoft_lock);
5633446Smrj 			return (EFAULT);
5643446Smrj 		}
5653446Smrj 
5663446Smrj 		break;
5673446Smrj 	}
5683446Smrj 	case AGP_TARGET_GETINFO:
5693446Smrj 	{
5703446Smrj 		i_agp_info_t info;
5713446Smrj 		uint32_t value;
5723446Smrj 		off_t cap;
5733446Smrj 
5743446Smrj 		ASSERT(st->tsoft_acaptr);
5753446Smrj 
5763446Smrj 		cap = st->tsoft_acaptr;
5773446Smrj 		value = pci_config_get32(st->tsoft_pcihdl, cap);
5783446Smrj 		info.iagp_ver.agpv_major = (uint16_t)((value >> 20) & 0xf);
5793446Smrj 		info.iagp_ver.agpv_minor = (uint16_t)((value >> 16) & 0xf);
5803446Smrj 		info.iagp_devid = st->tsoft_devid;
5813446Smrj 		info.iagp_mode = pci_config_get32(st->tsoft_pcihdl,
5824303Skz151634 		    cap + AGP_CONF_STATUS);
5833446Smrj 		info.iagp_aperbase = agp_target_get_apbase(st);
5843446Smrj 		info.iagp_apersize = agp_target_get_apsize(st);
5853446Smrj 
5863446Smrj 		if (ddi_copyout(&info, (void *)data,
5873446Smrj 		    sizeof (i_agp_info_t), mode)) {
5883446Smrj 			mutex_exit(&st->tsoft_lock);
5893446Smrj 			return (EFAULT);
5903446Smrj 		}
5913446Smrj 		break;
5923446Smrj 
5933446Smrj 	}
5943446Smrj 	/*
5953446Smrj 	 * This ioctl is only for Intel AGP chipsets.
5963446Smrj 	 * It is not necessary for the AMD8151 AGP bridge, because
5973446Smrj 	 * this register in the AMD8151 does not control any hardware.
5983446Smrj 	 * It is only provided for compatibility with an Intel AGP bridge.
5993446Smrj 	 * Please refer to the <<AMD8151 data sheet>> page 24,
6003446Smrj 	 * AGP device GART pointer.
6013446Smrj 	 */
6023446Smrj 	case AGP_TARGET_SET_GATTADDR:
6033446Smrj 	{
6043446Smrj 		uint32_t gartaddr;
6053446Smrj 
6063446Smrj 		if (ddi_copyin((void *)data, &gartaddr,
6073446Smrj 		    sizeof (uint32_t), mode)) {
6083446Smrj 			mutex_exit(&st->tsoft_lock);
6093446Smrj 			return (EFAULT);
6103446Smrj 		}
6113446Smrj 
6123446Smrj 		agp_target_set_gartaddr(st, gartaddr);
6133446Smrj 		break;
6143446Smrj 	}
6153446Smrj 	case AGP_TARGET_SETCMD:
6163446Smrj 	{
6173446Smrj 		uint32_t command;
6183446Smrj 
6193446Smrj 		if (ddi_copyin((void *)data, &command,
6203446Smrj 		    sizeof (uint32_t), mode)) {
6213446Smrj 			mutex_exit(&st->tsoft_lock);
6223446Smrj 			return (EFAULT);
6233446Smrj 		}
6243446Smrj 
6253446Smrj 		ASSERT(st->tsoft_acaptr);
6263446Smrj 
6273446Smrj 		pci_config_put32(st->tsoft_pcihdl,
6283446Smrj 		    st->tsoft_acaptr + AGP_CONF_COMMAND,
6293446Smrj 		    command);
6303446Smrj 		break;
6313446Smrj 
6323446Smrj 	}
6333446Smrj 	case AGP_TARGET_FLUSH_GTLB:
6343446Smrj 	{
6353446Smrj 		uint16_t value;
6363446Smrj 
6373446Smrj 		ASSERT(st->tsoft_acaptr);
6383446Smrj 
6393446Smrj 		value = pci_config_get16(st->tsoft_pcihdl,
6403446Smrj 		    st->tsoft_acaptr + AGP_CONF_CONTROL);
6413446Smrj 		value &= ~AGPCTRL_GTLBEN;
6423446Smrj 		pci_config_put16(st->tsoft_pcihdl,
6433446Smrj 		    st->tsoft_acaptr + AGP_CONF_CONTROL, value);
6443446Smrj 		value |= AGPCTRL_GTLBEN;
6453446Smrj 		pci_config_put16(st->tsoft_pcihdl,
6463446Smrj 		    st->tsoft_acaptr + AGP_CONF_CONTROL, value);
6473446Smrj 
6483446Smrj 		break;
6493446Smrj 	}
6503446Smrj 	case AGP_TARGET_CONFIGURE:
6513446Smrj 	{
6523446Smrj 		uint8_t value;
6533446Smrj 
6543446Smrj 		ASSERT(st->tsoft_acaptr);
6553446Smrj 
656*5131Sms148562 		/*
657*5131Sms148562 		 * In Intel agp bridges, agp misc register offset
658*5131Sms148562 		 * is indexed from 0 instead of capability register.
659*5131Sms148562 		 * AMD agp bridges have no such misc register
660*5131Sms148562 		 * to control the aperture access, and they have
661*5131Sms148562 		 * similar regsiters in CPU gart devices instead.
662*5131Sms148562 		 */
663*5131Sms148562 
664*5131Sms148562 		if (is_intel_br(st)) {
665*5131Sms148562 			value = pci_config_get8(st->tsoft_pcihdl,
666*5131Sms148562 			    st->tsoft_acaptr + AGP_CONF_MISC);
667*5131Sms148562 			value |= AGP_MISC_APEN;
668*5131Sms148562 			pci_config_put8(st->tsoft_pcihdl,
669*5131Sms148562 			    st->tsoft_acaptr + AGP_CONF_MISC, value);
670*5131Sms148562 		}
6713446Smrj 		break;
6723446Smrj 
6733446Smrj 	}
6743446Smrj 	case AGP_TARGET_UNCONFIG:
6753446Smrj 	{
6763446Smrj 		uint32_t value1;
6773446Smrj 		uint8_t value2;
6783446Smrj 
6793446Smrj 		ASSERT(st->tsoft_acaptr);
6803446Smrj 
6813446Smrj 		pci_config_put16(st->tsoft_pcihdl,
6823446Smrj 		    st->tsoft_acaptr + AGP_CONF_CONTROL, 0x0);
6833446Smrj 
684*5131Sms148562 		if (is_intel_br(st)) {
685*5131Sms148562 			value2 = pci_config_get8(st->tsoft_pcihdl,
686*5131Sms148562 			    st->tsoft_acaptr + AGP_CONF_MISC);
687*5131Sms148562 			value2 &= ~AGP_MISC_APEN;
688*5131Sms148562 			pci_config_put8(st->tsoft_pcihdl,
689*5131Sms148562 			    st->tsoft_acaptr + AGP_CONF_MISC, value2);
690*5131Sms148562 		}
6913446Smrj 
6923446Smrj 		value1 = pci_config_get32(st->tsoft_pcihdl,
6933446Smrj 		    st->tsoft_acaptr + AGP_CONF_COMMAND);
6943446Smrj 		value1 &= ~AGPCMD_AGPEN;
6953446Smrj 		pci_config_put32(st->tsoft_pcihdl,
6963446Smrj 		    st->tsoft_acaptr + AGP_CONF_COMMAND,
6973446Smrj 		    value1);
6983446Smrj 
6993446Smrj 		pci_config_put32(st->tsoft_pcihdl,
7003446Smrj 		    st->tsoft_acaptr + AGP_CONF_ATTBASE, 0x0);
7013446Smrj 
7023446Smrj 		break;
7033446Smrj 	}
7043446Smrj 
7053446Smrj 	default:
7063446Smrj 		mutex_exit(&st->tsoft_lock);
7073446Smrj 		return (ENXIO);
7083446Smrj 	} /* end switch */
7093446Smrj 
7103446Smrj 	mutex_exit(&st->tsoft_lock);
7113446Smrj 
7123446Smrj 	return (0);
7133446Smrj }
7143446Smrj 
7153446Smrj /*ARGSUSED*/
7163446Smrj static int
7173446Smrj agp_target_open(dev_t *devp, int flag, int otyp, cred_t *cred)
7183446Smrj {
7193446Smrj 	int instance = DEV2INST(*devp);
7203446Smrj 	agp_target_softstate_t *st;
7213446Smrj 
7223446Smrj 	if (!(flag & FKLYR))
7233446Smrj 		return (ENXIO);
7243446Smrj 
7253446Smrj 	st = GETSOFTC(instance);
7263446Smrj 
7273446Smrj 	if (st == NULL)
7283446Smrj 		return (ENXIO);
7293446Smrj 
7303446Smrj 	return (0);
7313446Smrj }
7323446Smrj 
7333446Smrj /*ARGSUSED*/
7343446Smrj static int
7353446Smrj agp_target_close(dev_t dev, int flag, int otyp, cred_t *cred)
7363446Smrj {
7373446Smrj 	int instance = DEV2INST(dev);
7383446Smrj 	agp_target_softstate_t *st;
7393446Smrj 
7403446Smrj 	st = GETSOFTC(instance);
7413446Smrj 
7423446Smrj 	if (st == NULL)
7433446Smrj 		return (ENXIO);
7443446Smrj 
7453446Smrj 	return (0);
7463446Smrj }
7473446Smrj 
7483446Smrj static  struct  cb_ops  agp_target_cb_ops = {
7493446Smrj 	agp_target_open,		/* cb_open */
7503446Smrj 	agp_target_close,		/* cb_close */
7513446Smrj 	nodev,				/* cb_strategy */
7523446Smrj 	nodev,				/* cb_print */
7533446Smrj 	nodev,				/* cb_dump */
7543446Smrj 	nodev,				/* cb_read() */
7553446Smrj 	nodev,				/* cb_write() */
7563446Smrj 	agp_target_ioctl,		/* cb_ioctl */
7573446Smrj 	nodev,				/* cb_devmap */
7583446Smrj 	nodev,				/* cb_mmap */
7593446Smrj 	nodev,				/* cb_segmap */
7603446Smrj 	nochpoll,			/* cb_chpoll */
7613446Smrj 	ddi_prop_op,			/* cb_prop_op */
7623446Smrj 	0,				/* cb_stream */
7633446Smrj 	D_NEW | D_MP, 			/* cb_flag */
7643446Smrj 	CB_REV,				/* cb_ops version? */
7653446Smrj 	nodev,				/* cb_aread() */
7663446Smrj 	nodev,				/* cb_awrite() */
7673446Smrj };
7683446Smrj 
7693446Smrj /* device operations */
7703446Smrj static struct dev_ops agp_target_ops = {
7713446Smrj 	DEVO_REV,		/* devo_rev */
7723446Smrj 	0,			/* devo_refcnt */
7733446Smrj 	agptarget_getinfo, 	/* devo_getinfo */
7743446Smrj 	nulldev,		/* devo_identify */
7753446Smrj 	nulldev,		/* devo_probe */
7763446Smrj 	agp_target_attach,	/* devo_attach */
7773446Smrj 	agp_target_detach,	/* devo_detach */
7783446Smrj 	nodev,			/* devo_reset */
7793446Smrj 	&agp_target_cb_ops,	/* devo_cb_ops */
7803446Smrj 	0,			/* devo_bus_ops */
7813446Smrj 	0,			/* devo_power */
7823446Smrj };
7833446Smrj 
7843446Smrj static  struct modldrv modldrv = {
7853446Smrj 	&mod_driverops,
7863446Smrj 	"AGP target driver v%I%",
7873446Smrj 	&agp_target_ops,
7883446Smrj };
7893446Smrj 
7903446Smrj static  struct modlinkage modlinkage = {
7913446Smrj 	MODREV_1,		/* MODREV_1 is indicated by manual */
7923446Smrj 	{&modldrv, NULL, NULL, NULL}
7933446Smrj };
7943446Smrj 
7953446Smrj int
7963446Smrj _init(void)
7973446Smrj {
7983446Smrj 	int ret;
7993446Smrj 
8003446Smrj 	ret = ddi_soft_state_init(&agptarget_glob_soft_handle,
8013446Smrj 	    sizeof (agp_target_softstate_t), 1);
8023446Smrj 
8033446Smrj 	if (ret)
8043446Smrj 		goto err1;
8053446Smrj 
8063446Smrj 	if ((ret = mod_install(&modlinkage)) != 0) {
8073446Smrj 		goto err2;
8083446Smrj 	}
8093446Smrj 
8103446Smrj 	return (DDI_SUCCESS);
8113446Smrj err2:
8123446Smrj 	ddi_soft_state_fini(&agptarget_glob_soft_handle);
8133446Smrj err1:
8143446Smrj 	return (ret);
8153446Smrj }
8163446Smrj 
8173446Smrj int
8183446Smrj _info(struct  modinfo *modinfop)
8193446Smrj {
8203446Smrj 	return (mod_info(&modlinkage, modinfop));
8213446Smrj }
8223446Smrj 
8233446Smrj int
8243446Smrj _fini(void)
8253446Smrj {
8263446Smrj 	int	ret;
8273446Smrj 
8283446Smrj 	if ((ret = mod_remove(&modlinkage)) == 0) {
8293446Smrj 		ddi_soft_state_fini(&agptarget_glob_soft_handle);
8303446Smrj 	}
8313446Smrj 	return (ret);
8323446Smrj }
833