10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51455Sandrei * Common Development and Distribution License (the "License"). 61455Sandrei * You may not use this file except in compliance with the License. 70Sstevel@tonic-gate * 80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 100Sstevel@tonic-gate * See the License for the specific language governing permissions 110Sstevel@tonic-gate * and limitations under the License. 120Sstevel@tonic-gate * 130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 180Sstevel@tonic-gate * 190Sstevel@tonic-gate * CDDL HEADER END 200Sstevel@tonic-gate */ 213446Smrj 220Sstevel@tonic-gate /* 235893Sesaxe * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 240Sstevel@tonic-gate * Use is subject to license terms. 250Sstevel@tonic-gate */ 260Sstevel@tonic-gate 270Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 280Sstevel@tonic-gate 290Sstevel@tonic-gate #include <sys/types.h> 300Sstevel@tonic-gate #include <sys/thread.h> 310Sstevel@tonic-gate #include <sys/cpuvar.h> 320Sstevel@tonic-gate #include <sys/t_lock.h> 330Sstevel@tonic-gate #include <sys/param.h> 340Sstevel@tonic-gate #include <sys/proc.h> 350Sstevel@tonic-gate #include <sys/disp.h> 360Sstevel@tonic-gate #include <sys/class.h> 370Sstevel@tonic-gate #include <sys/cmn_err.h> 380Sstevel@tonic-gate #include <sys/debug.h> 390Sstevel@tonic-gate #include <sys/asm_linkage.h> 400Sstevel@tonic-gate #include <sys/x_call.h> 410Sstevel@tonic-gate #include <sys/systm.h> 420Sstevel@tonic-gate #include <sys/var.h> 430Sstevel@tonic-gate #include <sys/vtrace.h> 440Sstevel@tonic-gate #include <vm/hat.h> 450Sstevel@tonic-gate #include <vm/as.h> 460Sstevel@tonic-gate #include <vm/seg_kmem.h> 473446Smrj #include <vm/seg_kp.h> 480Sstevel@tonic-gate #include <sys/segments.h> 490Sstevel@tonic-gate #include <sys/kmem.h> 500Sstevel@tonic-gate #include <sys/stack.h> 510Sstevel@tonic-gate #include <sys/smp_impldefs.h> 520Sstevel@tonic-gate #include <sys/x86_archext.h> 530Sstevel@tonic-gate #include <sys/machsystm.h> 540Sstevel@tonic-gate #include <sys/traptrace.h> 550Sstevel@tonic-gate #include <sys/clock.h> 560Sstevel@tonic-gate #include <sys/cpc_impl.h> 573434Sesaxe #include <sys/pg.h> 583434Sesaxe #include <sys/cmt.h> 590Sstevel@tonic-gate #include <sys/dtrace.h> 600Sstevel@tonic-gate #include <sys/archsystm.h> 610Sstevel@tonic-gate #include <sys/fp.h> 620Sstevel@tonic-gate #include <sys/reboot.h> 633446Smrj #include <sys/kdi_machimpl.h> 640Sstevel@tonic-gate #include <vm/hat_i86.h> 650Sstevel@tonic-gate #include <sys/memnode.h> 66938Sesaxe #include <sys/pci_cfgspace.h> 673446Smrj #include <sys/mach_mmu.h> 683446Smrj #include <sys/sysmacros.h> 695084Sjohnlev #if defined(__xpv) 705084Sjohnlev #include <sys/hypervisor.h> 715084Sjohnlev #endif 721414Scindi #include <sys/cpu_module.h> 730Sstevel@tonic-gate 740Sstevel@tonic-gate struct cpu cpus[1]; /* CPU data */ 750Sstevel@tonic-gate struct cpu *cpu[NCPU] = {&cpus[0]}; /* pointers to all CPUs */ 760Sstevel@tonic-gate cpu_core_t cpu_core[NCPU]; /* cpu_core structures */ 770Sstevel@tonic-gate 780Sstevel@tonic-gate /* 793446Smrj * Useful for disabling MP bring-up on a MP capable system. 800Sstevel@tonic-gate */ 810Sstevel@tonic-gate int use_mp = 1; 820Sstevel@tonic-gate 832006Sandrei /* 843446Smrj * to be set by a PSM to indicate what cpus 853446Smrj * are sitting around on the system. 862006Sandrei */ 873446Smrj cpuset_t mp_cpus; 880Sstevel@tonic-gate 890Sstevel@tonic-gate /* 900Sstevel@tonic-gate * This variable is used by the hat layer to decide whether or not 910Sstevel@tonic-gate * critical sections are needed to prevent race conditions. For sun4m, 920Sstevel@tonic-gate * this variable is set once enough MP initialization has been done in 930Sstevel@tonic-gate * order to allow cross calls. 940Sstevel@tonic-gate */ 953446Smrj int flushes_require_xcalls; 966336Sbholler 976336Sbholler cpuset_t cpu_ready_set; /* initialized in startup() */ 980Sstevel@tonic-gate 990Sstevel@tonic-gate static void mp_startup(void); 1000Sstevel@tonic-gate 1010Sstevel@tonic-gate static void cpu_sep_enable(void); 1020Sstevel@tonic-gate static void cpu_sep_disable(void); 1030Sstevel@tonic-gate static void cpu_asysc_enable(void); 1040Sstevel@tonic-gate static void cpu_asysc_disable(void); 1050Sstevel@tonic-gate 1060Sstevel@tonic-gate /* 1070Sstevel@tonic-gate * Init CPU info - get CPU type info for processor_info system call. 1080Sstevel@tonic-gate */ 1090Sstevel@tonic-gate void 1100Sstevel@tonic-gate init_cpu_info(struct cpu *cp) 1110Sstevel@tonic-gate { 1120Sstevel@tonic-gate processor_info_t *pi = &cp->cpu_type_info; 1130Sstevel@tonic-gate char buf[CPU_IDSTRLEN]; 1140Sstevel@tonic-gate 1150Sstevel@tonic-gate /* 1160Sstevel@tonic-gate * Get clock-frequency property for the CPU. 1170Sstevel@tonic-gate */ 1180Sstevel@tonic-gate pi->pi_clock = cpu_freq; 1190Sstevel@tonic-gate 1204667Smh27603 /* 1214667Smh27603 * Current frequency in Hz. 1224667Smh27603 */ 1234718Smh27603 cp->cpu_curr_clock = cpu_freq_hz; 1244667Smh27603 1254877Smh27603 /* 1264877Smh27603 * Supported frequencies. 1274877Smh27603 */ 1284877Smh27603 cpu_set_supp_freqs(cp, NULL); 1294877Smh27603 1300Sstevel@tonic-gate (void) strcpy(pi->pi_processor_type, "i386"); 1310Sstevel@tonic-gate if (fpu_exists) 1320Sstevel@tonic-gate (void) strcpy(pi->pi_fputypes, "i387 compatible"); 1330Sstevel@tonic-gate 1340Sstevel@tonic-gate (void) cpuid_getidstr(cp, buf, sizeof (buf)); 1350Sstevel@tonic-gate 1360Sstevel@tonic-gate cp->cpu_idstr = kmem_alloc(strlen(buf) + 1, KM_SLEEP); 1370Sstevel@tonic-gate (void) strcpy(cp->cpu_idstr, buf); 1380Sstevel@tonic-gate 1390Sstevel@tonic-gate cmn_err(CE_CONT, "?cpu%d: %s\n", cp->cpu_id, cp->cpu_idstr); 1400Sstevel@tonic-gate 1410Sstevel@tonic-gate (void) cpuid_getbrandstr(cp, buf, sizeof (buf)); 1420Sstevel@tonic-gate cp->cpu_brandstr = kmem_alloc(strlen(buf) + 1, KM_SLEEP); 1430Sstevel@tonic-gate (void) strcpy(cp->cpu_brandstr, buf); 1440Sstevel@tonic-gate 1450Sstevel@tonic-gate cmn_err(CE_CONT, "?cpu%d: %s\n", cp->cpu_id, cp->cpu_brandstr); 1460Sstevel@tonic-gate } 1470Sstevel@tonic-gate 1480Sstevel@tonic-gate /* 1490Sstevel@tonic-gate * Configure syscall support on this CPU. 1500Sstevel@tonic-gate */ 1510Sstevel@tonic-gate /*ARGSUSED*/ 1525295Srandyf void 1530Sstevel@tonic-gate init_cpu_syscall(struct cpu *cp) 1540Sstevel@tonic-gate { 1550Sstevel@tonic-gate kpreempt_disable(); 1560Sstevel@tonic-gate 1570Sstevel@tonic-gate #if defined(__amd64) 1583446Smrj if ((x86_feature & (X86_MSR | X86_ASYSC)) == (X86_MSR | X86_ASYSC)) { 1590Sstevel@tonic-gate 1600Sstevel@tonic-gate #if !defined(__lint) 1610Sstevel@tonic-gate /* 1620Sstevel@tonic-gate * The syscall instruction imposes a certain ordering on 1630Sstevel@tonic-gate * segment selectors, so we double-check that ordering 1640Sstevel@tonic-gate * here. 1650Sstevel@tonic-gate */ 1660Sstevel@tonic-gate ASSERT(KDS_SEL == KCS_SEL + 8); 1670Sstevel@tonic-gate ASSERT(UDS_SEL == U32CS_SEL + 8); 1680Sstevel@tonic-gate ASSERT(UCS_SEL == U32CS_SEL + 16); 1690Sstevel@tonic-gate #endif 1700Sstevel@tonic-gate /* 1710Sstevel@tonic-gate * Turn syscall/sysret extensions on. 1720Sstevel@tonic-gate */ 1730Sstevel@tonic-gate cpu_asysc_enable(); 1740Sstevel@tonic-gate 1750Sstevel@tonic-gate /* 1760Sstevel@tonic-gate * Program the magic registers .. 1770Sstevel@tonic-gate */ 1783446Smrj wrmsr(MSR_AMD_STAR, 1793446Smrj ((uint64_t)(U32CS_SEL << 16 | KCS_SEL)) << 32); 180770Skucharsk wrmsr(MSR_AMD_LSTAR, (uint64_t)(uintptr_t)sys_syscall); 181770Skucharsk wrmsr(MSR_AMD_CSTAR, (uint64_t)(uintptr_t)sys_syscall32); 1820Sstevel@tonic-gate 1830Sstevel@tonic-gate /* 1840Sstevel@tonic-gate * This list of flags is masked off the incoming 1850Sstevel@tonic-gate * %rfl when we enter the kernel. 1860Sstevel@tonic-gate */ 187770Skucharsk wrmsr(MSR_AMD_SFMASK, (uint64_t)(uintptr_t)(PS_IE | PS_T)); 1880Sstevel@tonic-gate } 1890Sstevel@tonic-gate #endif 1900Sstevel@tonic-gate 1910Sstevel@tonic-gate /* 1920Sstevel@tonic-gate * On 32-bit kernels, we use sysenter/sysexit because it's too 1930Sstevel@tonic-gate * hard to use syscall/sysret, and it is more portable anyway. 1940Sstevel@tonic-gate * 1950Sstevel@tonic-gate * On 64-bit kernels on Nocona machines, the 32-bit syscall 1960Sstevel@tonic-gate * variant isn't available to 32-bit applications, but sysenter is. 1970Sstevel@tonic-gate */ 1983446Smrj if ((x86_feature & (X86_MSR | X86_SEP)) == (X86_MSR | X86_SEP)) { 1990Sstevel@tonic-gate 2000Sstevel@tonic-gate #if !defined(__lint) 2010Sstevel@tonic-gate /* 2020Sstevel@tonic-gate * The sysenter instruction imposes a certain ordering on 2030Sstevel@tonic-gate * segment selectors, so we double-check that ordering 2040Sstevel@tonic-gate * here. See "sysenter" in Intel document 245471-012, "IA-32 2050Sstevel@tonic-gate * Intel Architecture Software Developer's Manual Volume 2: 2060Sstevel@tonic-gate * Instruction Set Reference" 2070Sstevel@tonic-gate */ 2080Sstevel@tonic-gate ASSERT(KDS_SEL == KCS_SEL + 8); 2090Sstevel@tonic-gate 2100Sstevel@tonic-gate ASSERT32(UCS_SEL == ((KCS_SEL + 16) | 3)); 2110Sstevel@tonic-gate ASSERT32(UDS_SEL == UCS_SEL + 8); 2120Sstevel@tonic-gate 2130Sstevel@tonic-gate ASSERT64(U32CS_SEL == ((KCS_SEL + 16) | 3)); 2140Sstevel@tonic-gate ASSERT64(UDS_SEL == U32CS_SEL + 8); 2150Sstevel@tonic-gate #endif 2160Sstevel@tonic-gate 2170Sstevel@tonic-gate cpu_sep_enable(); 2180Sstevel@tonic-gate 2190Sstevel@tonic-gate /* 2200Sstevel@tonic-gate * resume() sets this value to the base of the threads stack 2210Sstevel@tonic-gate * via a context handler. 2220Sstevel@tonic-gate */ 2233446Smrj wrmsr(MSR_INTC_SEP_ESP, 0); 224770Skucharsk wrmsr(MSR_INTC_SEP_EIP, (uint64_t)(uintptr_t)sys_sysenter); 2250Sstevel@tonic-gate } 2260Sstevel@tonic-gate 2270Sstevel@tonic-gate kpreempt_enable(); 2280Sstevel@tonic-gate } 2290Sstevel@tonic-gate 2300Sstevel@tonic-gate /* 2310Sstevel@tonic-gate * Multiprocessor initialization. 2320Sstevel@tonic-gate * 2330Sstevel@tonic-gate * Allocate and initialize the cpu structure, TRAPTRACE buffer, and the 2340Sstevel@tonic-gate * startup and idle threads for the specified CPU. 2350Sstevel@tonic-gate */ 2363446Smrj struct cpu * 2370Sstevel@tonic-gate mp_startup_init(int cpun) 2380Sstevel@tonic-gate { 2390Sstevel@tonic-gate struct cpu *cp; 2400Sstevel@tonic-gate kthread_id_t tp; 2410Sstevel@tonic-gate caddr_t sp; 2420Sstevel@tonic-gate proc_t *procp; 2435084Sjohnlev #if !defined(__xpv) 2445045Sbholler extern int idle_cpu_prefer_mwait; 2455084Sjohnlev #endif 2460Sstevel@tonic-gate extern void idle(); 2470Sstevel@tonic-gate 2480Sstevel@tonic-gate #ifdef TRAPTRACE 2490Sstevel@tonic-gate trap_trace_ctl_t *ttc = &trap_trace_ctl[cpun]; 2500Sstevel@tonic-gate #endif 2510Sstevel@tonic-gate 2520Sstevel@tonic-gate ASSERT(cpun < NCPU && cpu[cpun] == NULL); 2530Sstevel@tonic-gate 2543446Smrj cp = kmem_zalloc(sizeof (*cp), KM_SLEEP); 2555084Sjohnlev #if !defined(__xpv) 2565045Sbholler if ((x86_feature & X86_MWAIT) && idle_cpu_prefer_mwait) 2575045Sbholler cp->cpu_m.mcpu_mwait = cpuid_mwait_alloc(CPU); 2585084Sjohnlev #endif 2594481Sbholler 2600Sstevel@tonic-gate procp = curthread->t_procp; 2610Sstevel@tonic-gate 2620Sstevel@tonic-gate mutex_enter(&cpu_lock); 2630Sstevel@tonic-gate /* 2640Sstevel@tonic-gate * Initialize the dispatcher first. 2650Sstevel@tonic-gate */ 2660Sstevel@tonic-gate disp_cpu_init(cp); 2670Sstevel@tonic-gate mutex_exit(&cpu_lock); 2680Sstevel@tonic-gate 269414Skchow cpu_vm_data_init(cp); 270414Skchow 2710Sstevel@tonic-gate /* 2720Sstevel@tonic-gate * Allocate and initialize the startup thread for this CPU. 2730Sstevel@tonic-gate * Interrupt and process switch stacks get allocated later 2740Sstevel@tonic-gate * when the CPU starts running. 2750Sstevel@tonic-gate */ 2760Sstevel@tonic-gate tp = thread_create(NULL, 0, NULL, NULL, 0, procp, 2770Sstevel@tonic-gate TS_STOPPED, maxclsyspri); 2780Sstevel@tonic-gate 2790Sstevel@tonic-gate /* 2800Sstevel@tonic-gate * Set state to TS_ONPROC since this thread will start running 2810Sstevel@tonic-gate * as soon as the CPU comes online. 2820Sstevel@tonic-gate * 2830Sstevel@tonic-gate * All the other fields of the thread structure are setup by 2840Sstevel@tonic-gate * thread_create(). 2850Sstevel@tonic-gate */ 2860Sstevel@tonic-gate THREAD_ONPROC(tp, cp); 2870Sstevel@tonic-gate tp->t_preempt = 1; 2880Sstevel@tonic-gate tp->t_bound_cpu = cp; 2890Sstevel@tonic-gate tp->t_affinitycnt = 1; 2900Sstevel@tonic-gate tp->t_cpu = cp; 2910Sstevel@tonic-gate tp->t_disp_queue = cp->cpu_disp; 2920Sstevel@tonic-gate 2930Sstevel@tonic-gate /* 2940Sstevel@tonic-gate * Setup thread to start in mp_startup. 2950Sstevel@tonic-gate */ 2960Sstevel@tonic-gate sp = tp->t_stk; 2970Sstevel@tonic-gate tp->t_pc = (uintptr_t)mp_startup; 2980Sstevel@tonic-gate tp->t_sp = (uintptr_t)(sp - MINFRAME); 2993446Smrj #if defined(__amd64) 3003446Smrj tp->t_sp -= STACK_ENTRY_ALIGN; /* fake a call */ 3013446Smrj #endif 3020Sstevel@tonic-gate 3030Sstevel@tonic-gate cp->cpu_id = cpun; 3040Sstevel@tonic-gate cp->cpu_self = cp; 3050Sstevel@tonic-gate cp->cpu_thread = tp; 3060Sstevel@tonic-gate cp->cpu_lwp = NULL; 3070Sstevel@tonic-gate cp->cpu_dispthread = tp; 3080Sstevel@tonic-gate cp->cpu_dispatch_pri = DISP_PRIO(tp); 3090Sstevel@tonic-gate 3100Sstevel@tonic-gate /* 3111482Ssethg * cpu_base_spl must be set explicitly here to prevent any blocking 3121482Ssethg * operations in mp_startup from causing the spl of the cpu to drop 3131482Ssethg * to 0 (allowing device interrupts before we're ready) in resume(). 3141482Ssethg * cpu_base_spl MUST remain at LOCK_LEVEL until the cpu is CPU_READY. 3151482Ssethg * As an extra bit of security on DEBUG kernels, this is enforced with 3161482Ssethg * an assertion in mp_startup() -- before cpu_base_spl is set to its 3171482Ssethg * proper value. 3181482Ssethg */ 3191482Ssethg cp->cpu_base_spl = ipltospl(LOCK_LEVEL); 3201482Ssethg 3211482Ssethg /* 3220Sstevel@tonic-gate * Now, initialize per-CPU idle thread for this CPU. 3230Sstevel@tonic-gate */ 3240Sstevel@tonic-gate tp = thread_create(NULL, PAGESIZE, idle, NULL, 0, procp, TS_ONPROC, -1); 3250Sstevel@tonic-gate 3260Sstevel@tonic-gate cp->cpu_idle_thread = tp; 3270Sstevel@tonic-gate 3280Sstevel@tonic-gate tp->t_preempt = 1; 3290Sstevel@tonic-gate tp->t_bound_cpu = cp; 3300Sstevel@tonic-gate tp->t_affinitycnt = 1; 3310Sstevel@tonic-gate tp->t_cpu = cp; 3320Sstevel@tonic-gate tp->t_disp_queue = cp->cpu_disp; 3330Sstevel@tonic-gate 3340Sstevel@tonic-gate /* 3353434Sesaxe * Bootstrap the CPU's PG data 33660Sesaxe */ 3373434Sesaxe pg_cpu_bootstrap(cp); 33860Sesaxe 33960Sesaxe /* 3403446Smrj * Perform CPC initialization on the new CPU. 3410Sstevel@tonic-gate */ 3420Sstevel@tonic-gate kcpc_hw_init(cp); 3430Sstevel@tonic-gate 3440Sstevel@tonic-gate /* 3450Sstevel@tonic-gate * Allocate virtual addresses for cpu_caddr1 and cpu_caddr2 3460Sstevel@tonic-gate * for each CPU. 3470Sstevel@tonic-gate */ 3480Sstevel@tonic-gate setup_vaddr_for_ppcopy(cp); 3490Sstevel@tonic-gate 3500Sstevel@tonic-gate /* 3513446Smrj * Allocate page for new GDT and initialize from current GDT. 3520Sstevel@tonic-gate */ 3533446Smrj #if !defined(__lint) 3543446Smrj ASSERT((sizeof (*cp->cpu_gdt) * NGDT) <= PAGESIZE); 3553446Smrj #endif 3565460Sjosephb cp->cpu_gdt = kmem_zalloc(PAGESIZE, KM_SLEEP); 3575460Sjosephb bcopy(CPU->cpu_gdt, cp->cpu_gdt, (sizeof (*cp->cpu_gdt) * NGDT)); 3581626Srab 3593446Smrj #if defined(__i386) 3600Sstevel@tonic-gate /* 3610Sstevel@tonic-gate * setup kernel %gs. 3620Sstevel@tonic-gate */ 3630Sstevel@tonic-gate set_usegd(&cp->cpu_gdt[GDT_GS], cp, sizeof (struct cpu) -1, SDT_MEMRWA, 3640Sstevel@tonic-gate SEL_KPL, 0, 1); 3653446Smrj #endif 3660Sstevel@tonic-gate 3670Sstevel@tonic-gate /* 3680Sstevel@tonic-gate * If we have more than one node, each cpu gets a copy of IDT 3690Sstevel@tonic-gate * local to its node. If this is a Pentium box, we use cpu 0's 3700Sstevel@tonic-gate * IDT. cpu 0's IDT has been made read-only to workaround the 3710Sstevel@tonic-gate * cmpxchgl register bug 3720Sstevel@tonic-gate */ 3730Sstevel@tonic-gate if (system_hardware.hd_nodes && x86_type != X86_TYPE_P5) { 3745460Sjosephb #if !defined(__lint) 3755460Sjosephb ASSERT((sizeof (*CPU->cpu_idt) * NIDT) <= PAGESIZE); 3765460Sjosephb #endif 3775460Sjosephb cp->cpu_idt = kmem_zalloc(PAGESIZE, KM_SLEEP); 3785460Sjosephb bcopy(CPU->cpu_idt, cp->cpu_idt, PAGESIZE); 3793446Smrj } else { 3805460Sjosephb cp->cpu_idt = CPU->cpu_idt; 3810Sstevel@tonic-gate } 3820Sstevel@tonic-gate 3830Sstevel@tonic-gate /* 3843446Smrj * Get interrupt priority data from cpu 0. 3850Sstevel@tonic-gate */ 3860Sstevel@tonic-gate cp->cpu_pri_data = CPU->cpu_pri_data; 3870Sstevel@tonic-gate 3883446Smrj /* 3893446Smrj * alloc space for cpuid info 3903446Smrj */ 3913446Smrj cpuid_alloc_space(cp); 3923446Smrj 3935084Sjohnlev #if !defined(__xpv) 3944581Ssherrym /* 3954581Ssherrym * alloc space for ucode_info 3964581Ssherrym */ 3974581Ssherrym ucode_alloc_space(cp); 3985084Sjohnlev #endif 3994581Ssherrym 4000Sstevel@tonic-gate hat_cpu_online(cp); 4010Sstevel@tonic-gate 4020Sstevel@tonic-gate #ifdef TRAPTRACE 4030Sstevel@tonic-gate /* 4043446Smrj * If this is a TRAPTRACE kernel, allocate TRAPTRACE buffers 4050Sstevel@tonic-gate */ 4060Sstevel@tonic-gate ttc->ttc_first = (uintptr_t)kmem_zalloc(trap_trace_bufsize, KM_SLEEP); 4070Sstevel@tonic-gate ttc->ttc_next = ttc->ttc_first; 4080Sstevel@tonic-gate ttc->ttc_limit = ttc->ttc_first + trap_trace_bufsize; 4090Sstevel@tonic-gate #endif 4100Sstevel@tonic-gate /* 4110Sstevel@tonic-gate * Record that we have another CPU. 4120Sstevel@tonic-gate */ 4130Sstevel@tonic-gate mutex_enter(&cpu_lock); 4140Sstevel@tonic-gate /* 4150Sstevel@tonic-gate * Initialize the interrupt threads for this CPU 4160Sstevel@tonic-gate */ 4171455Sandrei cpu_intr_alloc(cp, NINTR_THREADS); 4180Sstevel@tonic-gate /* 4190Sstevel@tonic-gate * Add CPU to list of available CPUs. It'll be on the active list 4200Sstevel@tonic-gate * after mp_startup(). 4210Sstevel@tonic-gate */ 4220Sstevel@tonic-gate cpu_add_unit(cp); 4230Sstevel@tonic-gate mutex_exit(&cpu_lock); 4243446Smrj 4253446Smrj return (cp); 4263446Smrj } 4273446Smrj 4283446Smrj /* 4293446Smrj * Undo what was done in mp_startup_init 4303446Smrj */ 4313446Smrj static void 4323446Smrj mp_startup_fini(struct cpu *cp, int error) 4333446Smrj { 4343446Smrj mutex_enter(&cpu_lock); 4353446Smrj 4363446Smrj /* 4373446Smrj * Remove the CPU from the list of available CPUs. 4383446Smrj */ 4393446Smrj cpu_del_unit(cp->cpu_id); 4403446Smrj 4413446Smrj if (error == ETIMEDOUT) { 4423446Smrj /* 4433446Smrj * The cpu was started, but never *seemed* to run any 4443446Smrj * code in the kernel; it's probably off spinning in its 4453446Smrj * own private world, though with potential references to 4463446Smrj * our kmem-allocated IDTs and GDTs (for example). 4473446Smrj * 4483446Smrj * Worse still, it may actually wake up some time later, 4493446Smrj * so rather than guess what it might or might not do, we 4503446Smrj * leave the fundamental data structures intact. 4513446Smrj */ 4523446Smrj cp->cpu_flags = 0; 4533446Smrj mutex_exit(&cpu_lock); 4543446Smrj return; 4553446Smrj } 4563446Smrj 4573446Smrj /* 4583446Smrj * At this point, the only threads bound to this CPU should 4593446Smrj * special per-cpu threads: it's idle thread, it's pause threads, 4603446Smrj * and it's interrupt threads. Clean these up. 4613446Smrj */ 4623446Smrj cpu_destroy_bound_threads(cp); 4633446Smrj cp->cpu_idle_thread = NULL; 4643446Smrj 4653446Smrj /* 4663446Smrj * Free the interrupt stack. 4673446Smrj */ 4683446Smrj segkp_release(segkp, 4693446Smrj cp->cpu_intr_stack - (INTR_STACK_SIZE - SA(MINFRAME))); 4703446Smrj 4713446Smrj mutex_exit(&cpu_lock); 4723446Smrj 4733446Smrj #ifdef TRAPTRACE 4743446Smrj /* 4753446Smrj * Discard the trap trace buffer 4763446Smrj */ 4773446Smrj { 4783446Smrj trap_trace_ctl_t *ttc = &trap_trace_ctl[cp->cpu_id]; 4793446Smrj 4803446Smrj kmem_free((void *)ttc->ttc_first, trap_trace_bufsize); 4813446Smrj ttc->ttc_first = NULL; 4823446Smrj } 4833446Smrj #endif 4843446Smrj 4853446Smrj hat_cpu_offline(cp); 4863446Smrj 4873446Smrj cpuid_free_space(cp); 4883446Smrj 4895084Sjohnlev #if !defined(__xpv) 4904581Ssherrym ucode_free_space(cp); 4915084Sjohnlev #endif 4924581Ssherrym 4935460Sjosephb if (cp->cpu_idt != CPU->cpu_idt) 4945460Sjosephb kmem_free(cp->cpu_idt, PAGESIZE); 4955460Sjosephb cp->cpu_idt = NULL; 4963446Smrj 4975460Sjosephb kmem_free(cp->cpu_gdt, PAGESIZE); 4985460Sjosephb cp->cpu_gdt = NULL; 4993446Smrj 5003446Smrj teardown_vaddr_for_ppcopy(cp); 5013446Smrj 5023446Smrj kcpc_hw_fini(cp); 5033446Smrj 5043446Smrj cp->cpu_dispthread = NULL; 5053446Smrj cp->cpu_thread = NULL; /* discarded by cpu_destroy_bound_threads() */ 5063446Smrj 5073446Smrj cpu_vm_data_destroy(cp); 5083446Smrj 5093446Smrj mutex_enter(&cpu_lock); 5103446Smrj disp_cpu_fini(cp); 5113446Smrj mutex_exit(&cpu_lock); 5123446Smrj 5135084Sjohnlev #if !defined(__xpv) 5145045Sbholler if (cp->cpu_m.mcpu_mwait != NULL) 5155045Sbholler cpuid_mwait_free(cp); 5165084Sjohnlev #endif 5173446Smrj kmem_free(cp, sizeof (*cp)); 5180Sstevel@tonic-gate } 5190Sstevel@tonic-gate 5200Sstevel@tonic-gate /* 5210Sstevel@tonic-gate * Apply workarounds for known errata, and warn about those that are absent. 5220Sstevel@tonic-gate * 5230Sstevel@tonic-gate * System vendors occasionally create configurations which contain different 5240Sstevel@tonic-gate * revisions of the CPUs that are almost but not exactly the same. At the 5250Sstevel@tonic-gate * time of writing, this meant that their clock rates were the same, their 5260Sstevel@tonic-gate * feature sets were the same, but the required workaround were -not- 5270Sstevel@tonic-gate * necessarily the same. So, this routine is invoked on -every- CPU soon 5280Sstevel@tonic-gate * after starting to make sure that the resulting system contains the most 5290Sstevel@tonic-gate * pessimal set of workarounds needed to cope with *any* of the CPUs in the 5300Sstevel@tonic-gate * system. 5310Sstevel@tonic-gate * 532938Sesaxe * workaround_errata is invoked early in mlsetup() for CPU 0, and in 533938Sesaxe * mp_startup() for all slave CPUs. Slaves process workaround_errata prior 534938Sesaxe * to acknowledging their readiness to the master, so this routine will 535938Sesaxe * never be executed by multiple CPUs in parallel, thus making updates to 536938Sesaxe * global data safe. 537938Sesaxe * 538359Skucharsk * These workarounds are based on Rev 3.57 of the Revision Guide for 539359Skucharsk * AMD Athlon(tm) 64 and AMD Opteron(tm) Processors, August 2005. 5400Sstevel@tonic-gate */ 5410Sstevel@tonic-gate 5423446Smrj #if defined(OPTERON_ERRATUM_88) 5433446Smrj int opteron_erratum_88; /* if non-zero -> at least one cpu has it */ 5443446Smrj #endif 5453446Smrj 5460Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_91) 5470Sstevel@tonic-gate int opteron_erratum_91; /* if non-zero -> at least one cpu has it */ 5480Sstevel@tonic-gate #endif 5490Sstevel@tonic-gate 5500Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_93) 5510Sstevel@tonic-gate int opteron_erratum_93; /* if non-zero -> at least one cpu has it */ 5520Sstevel@tonic-gate #endif 5530Sstevel@tonic-gate 5543446Smrj #if defined(OPTERON_ERRATUM_95) 5553446Smrj int opteron_erratum_95; /* if non-zero -> at least one cpu has it */ 5563446Smrj #endif 5573446Smrj 5580Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_100) 5590Sstevel@tonic-gate int opteron_erratum_100; /* if non-zero -> at least one cpu has it */ 5600Sstevel@tonic-gate #endif 5610Sstevel@tonic-gate 5623446Smrj #if defined(OPTERON_ERRATUM_108) 5633446Smrj int opteron_erratum_108; /* if non-zero -> at least one cpu has it */ 5643446Smrj #endif 5653446Smrj 5660Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_109) 5670Sstevel@tonic-gate int opteron_erratum_109; /* if non-zero -> at least one cpu has it */ 5680Sstevel@tonic-gate #endif 5690Sstevel@tonic-gate 5700Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_121) 5710Sstevel@tonic-gate int opteron_erratum_121; /* if non-zero -> at least one cpu has it */ 5720Sstevel@tonic-gate #endif 5730Sstevel@tonic-gate 5740Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_122) 5750Sstevel@tonic-gate int opteron_erratum_122; /* if non-zero -> at least one cpu has it */ 5760Sstevel@tonic-gate #endif 5770Sstevel@tonic-gate 5780Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_123) 5790Sstevel@tonic-gate int opteron_erratum_123; /* if non-zero -> at least one cpu has it */ 5800Sstevel@tonic-gate #endif 5810Sstevel@tonic-gate 582359Skucharsk #if defined(OPTERON_ERRATUM_131) 583359Skucharsk int opteron_erratum_131; /* if non-zero -> at least one cpu has it */ 584359Skucharsk #endif 5850Sstevel@tonic-gate 586938Sesaxe #if defined(OPTERON_WORKAROUND_6336786) 587938Sesaxe int opteron_workaround_6336786; /* non-zero -> WA relevant and applied */ 588938Sesaxe int opteron_workaround_6336786_UP = 0; /* Not needed for UP */ 589938Sesaxe #endif 590938Sesaxe 5911582Skchow #if defined(OPTERON_WORKAROUND_6323525) 5921582Skchow int opteron_workaround_6323525; /* if non-zero -> at least one cpu has it */ 5931582Skchow #endif 5941582Skchow 5953446Smrj static void 5963446Smrj workaround_warning(cpu_t *cp, uint_t erratum) 5973446Smrj { 5983446Smrj cmn_err(CE_WARN, "cpu%d: no workaround for erratum %u", 5993446Smrj cp->cpu_id, erratum); 6003446Smrj } 6013446Smrj 6023446Smrj static void 6033446Smrj workaround_applied(uint_t erratum) 6043446Smrj { 6053446Smrj if (erratum > 1000000) 6063446Smrj cmn_err(CE_CONT, "?workaround applied for cpu issue #%d\n", 6073446Smrj erratum); 6083446Smrj else 6093446Smrj cmn_err(CE_CONT, "?workaround applied for cpu erratum #%d\n", 6103446Smrj erratum); 6113446Smrj } 6123446Smrj 6133446Smrj static void 6143446Smrj msr_warning(cpu_t *cp, const char *rw, uint_t msr, int error) 6153446Smrj { 6163446Smrj cmn_err(CE_WARN, "cpu%d: couldn't %smsr 0x%x, error %d", 6173446Smrj cp->cpu_id, rw, msr, error); 6183446Smrj } 6190Sstevel@tonic-gate 6205893Sesaxe /* 6215893Sesaxe * Determine the number of nodes in an Opteron / Greyhound family system. 6225893Sesaxe */ 6235893Sesaxe static uint_t 6245893Sesaxe opteron_get_nnodes(void) 6255893Sesaxe { 6265893Sesaxe static uint_t nnodes = 0; 6275893Sesaxe 6285893Sesaxe #ifdef DEBUG 6295893Sesaxe uint_t family; 6305893Sesaxe 6315893Sesaxe family = cpuid_getfamily(CPU); 6325893Sesaxe ASSERT(family == 0xf || family == 0x10); 6335893Sesaxe #endif /* DEBUG */ 6345893Sesaxe 6355893Sesaxe if (nnodes == 0) { 6365893Sesaxe /* 6375893Sesaxe * Obtain the number of nodes in the system from 6385893Sesaxe * bits [6:4] of the Node ID register on node 0. 6395893Sesaxe * 6405893Sesaxe * The actual node count is NodeID[6:4] + 1 6415893Sesaxe * 6425893Sesaxe * The Node ID register is accessed via function 0, 6435893Sesaxe * offset 0x60. Node 0 is device 24. 6445893Sesaxe */ 6455893Sesaxe nnodes = ((pci_getl_func(0, 24, 0, 0x60) & 0x70) >> 4) + 1; 6465893Sesaxe } 6475893Sesaxe return (nnodes); 6485893Sesaxe } 6495893Sesaxe 6505084Sjohnlev #if defined(__xpv) 6515084Sjohnlev 6525084Sjohnlev /* 6535084Sjohnlev * On dom0, we can determine the number of physical cpus on the machine. 6545084Sjohnlev * This number is important when figuring out what workarounds are 6555084Sjohnlev * appropriate, so compute it now. 6565084Sjohnlev */ 657*6670Stariq uint_t 6585084Sjohnlev xen_get_nphyscpus(void) 6595084Sjohnlev { 6605084Sjohnlev static uint_t nphyscpus = 0; 6615084Sjohnlev 6625084Sjohnlev ASSERT(DOMAIN_IS_INITDOMAIN(xen_info)); 6635084Sjohnlev 6645084Sjohnlev if (nphyscpus == 0) { 6655084Sjohnlev xen_sysctl_t op; 6665084Sjohnlev xen_sysctl_physinfo_t *pi = &op.u.physinfo; 6675084Sjohnlev 6685084Sjohnlev op.cmd = XEN_SYSCTL_physinfo; 6695084Sjohnlev op.interface_version = XEN_SYSCTL_INTERFACE_VERSION; 6705084Sjohnlev if (HYPERVISOR_sysctl(&op) == 0) 6715084Sjohnlev nphyscpus = pi->threads_per_core * 6725084Sjohnlev pi->cores_per_socket * pi->sockets_per_node * 6735084Sjohnlev pi->nr_nodes; 6745084Sjohnlev } 6755084Sjohnlev return (nphyscpus); 6765084Sjohnlev } 6775084Sjohnlev #endif 6785084Sjohnlev 6790Sstevel@tonic-gate uint_t 6800Sstevel@tonic-gate workaround_errata(struct cpu *cpu) 6810Sstevel@tonic-gate { 6820Sstevel@tonic-gate uint_t missing = 0; 6830Sstevel@tonic-gate 6840Sstevel@tonic-gate ASSERT(cpu == CPU); 6850Sstevel@tonic-gate 6860Sstevel@tonic-gate /*LINTED*/ 6870Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 88) > 0) { 6880Sstevel@tonic-gate /* 6890Sstevel@tonic-gate * SWAPGS May Fail To Read Correct GS Base 6900Sstevel@tonic-gate */ 6910Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_88) 6920Sstevel@tonic-gate /* 6930Sstevel@tonic-gate * The workaround is an mfence in the relevant assembler code 6940Sstevel@tonic-gate */ 6953446Smrj opteron_erratum_88++; 6960Sstevel@tonic-gate #else 6973446Smrj workaround_warning(cpu, 88); 6980Sstevel@tonic-gate missing++; 6990Sstevel@tonic-gate #endif 7000Sstevel@tonic-gate } 7010Sstevel@tonic-gate 7020Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 91) > 0) { 7030Sstevel@tonic-gate /* 7040Sstevel@tonic-gate * Software Prefetches May Report A Page Fault 7050Sstevel@tonic-gate */ 7060Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_91) 7070Sstevel@tonic-gate /* 7080Sstevel@tonic-gate * fix is in trap.c 7090Sstevel@tonic-gate */ 7100Sstevel@tonic-gate opteron_erratum_91++; 7110Sstevel@tonic-gate #else 7123446Smrj workaround_warning(cpu, 91); 7130Sstevel@tonic-gate missing++; 7140Sstevel@tonic-gate #endif 7150Sstevel@tonic-gate } 7160Sstevel@tonic-gate 7170Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 93) > 0) { 7180Sstevel@tonic-gate /* 7190Sstevel@tonic-gate * RSM Auto-Halt Restart Returns to Incorrect RIP 7200Sstevel@tonic-gate */ 7210Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_93) 7220Sstevel@tonic-gate /* 7230Sstevel@tonic-gate * fix is in trap.c 7240Sstevel@tonic-gate */ 7250Sstevel@tonic-gate opteron_erratum_93++; 7260Sstevel@tonic-gate #else 7273446Smrj workaround_warning(cpu, 93); 7280Sstevel@tonic-gate missing++; 7290Sstevel@tonic-gate #endif 7300Sstevel@tonic-gate } 7310Sstevel@tonic-gate 7320Sstevel@tonic-gate /*LINTED*/ 7330Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 95) > 0) { 7340Sstevel@tonic-gate /* 7350Sstevel@tonic-gate * RET Instruction May Return to Incorrect EIP 7360Sstevel@tonic-gate */ 7370Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_95) 7380Sstevel@tonic-gate #if defined(_LP64) 7390Sstevel@tonic-gate /* 7400Sstevel@tonic-gate * Workaround this by ensuring that 32-bit user code and 7410Sstevel@tonic-gate * 64-bit kernel code never occupy the same address 7420Sstevel@tonic-gate * range mod 4G. 7430Sstevel@tonic-gate */ 7440Sstevel@tonic-gate if (_userlimit32 > 0xc0000000ul) 7450Sstevel@tonic-gate *(uintptr_t *)&_userlimit32 = 0xc0000000ul; 7460Sstevel@tonic-gate 7470Sstevel@tonic-gate /*LINTED*/ 7480Sstevel@tonic-gate ASSERT((uint32_t)COREHEAP_BASE == 0xc0000000u); 7493446Smrj opteron_erratum_95++; 7500Sstevel@tonic-gate #endif /* _LP64 */ 7510Sstevel@tonic-gate #else 7523446Smrj workaround_warning(cpu, 95); 7530Sstevel@tonic-gate missing++; 7543446Smrj #endif 7550Sstevel@tonic-gate } 7560Sstevel@tonic-gate 7570Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 100) > 0) { 7580Sstevel@tonic-gate /* 7590Sstevel@tonic-gate * Compatibility Mode Branches Transfer to Illegal Address 7600Sstevel@tonic-gate */ 7610Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_100) 7620Sstevel@tonic-gate /* 7630Sstevel@tonic-gate * fix is in trap.c 7640Sstevel@tonic-gate */ 7650Sstevel@tonic-gate opteron_erratum_100++; 7660Sstevel@tonic-gate #else 7673446Smrj workaround_warning(cpu, 100); 7680Sstevel@tonic-gate missing++; 7690Sstevel@tonic-gate #endif 7700Sstevel@tonic-gate } 7710Sstevel@tonic-gate 7720Sstevel@tonic-gate /*LINTED*/ 7730Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 108) > 0) { 7740Sstevel@tonic-gate /* 7750Sstevel@tonic-gate * CPUID Instruction May Return Incorrect Model Number In 7760Sstevel@tonic-gate * Some Processors 7770Sstevel@tonic-gate */ 7780Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 7790Sstevel@tonic-gate /* 7800Sstevel@tonic-gate * (Our cpuid-handling code corrects the model number on 7810Sstevel@tonic-gate * those processors) 7820Sstevel@tonic-gate */ 7830Sstevel@tonic-gate #else 7843446Smrj workaround_warning(cpu, 108); 7850Sstevel@tonic-gate missing++; 7860Sstevel@tonic-gate #endif 7870Sstevel@tonic-gate } 7880Sstevel@tonic-gate 7890Sstevel@tonic-gate /*LINTED*/ 7903446Smrj if (cpuid_opteron_erratum(cpu, 109) > 0) do { 7910Sstevel@tonic-gate /* 7920Sstevel@tonic-gate * Certain Reverse REP MOVS May Produce Unpredictable Behaviour 7930Sstevel@tonic-gate */ 7940Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_109) 7953446Smrj /* 7963446Smrj * The "workaround" is to print a warning to upgrade the BIOS 7973446Smrj */ 7983446Smrj uint64_t value; 7993446Smrj const uint_t msr = MSR_AMD_PATCHLEVEL; 8003446Smrj int err; 8010Sstevel@tonic-gate 8023446Smrj if ((err = checked_rdmsr(msr, &value)) != 0) { 8033446Smrj msr_warning(cpu, "rd", msr, err); 8043446Smrj workaround_warning(cpu, 109); 8053446Smrj missing++; 8063446Smrj } 8073446Smrj if (value == 0) 8080Sstevel@tonic-gate opteron_erratum_109++; 8090Sstevel@tonic-gate #else 8103446Smrj workaround_warning(cpu, 109); 8110Sstevel@tonic-gate missing++; 8120Sstevel@tonic-gate #endif 8133446Smrj /*CONSTANTCONDITION*/ 8143446Smrj } while (0); 8153446Smrj 8160Sstevel@tonic-gate /*LINTED*/ 8170Sstevel@tonic-gate if (cpuid_opteron_erratum(cpu, 121) > 0) { 8180Sstevel@tonic-gate /* 8190Sstevel@tonic-gate * Sequential Execution Across Non_Canonical Boundary Caused 8200Sstevel@tonic-gate * Processor Hang 8210Sstevel@tonic-gate */ 8220Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_121) 8233446Smrj #if defined(_LP64) 8240Sstevel@tonic-gate /* 8250Sstevel@tonic-gate * Erratum 121 is only present in long (64 bit) mode. 8260Sstevel@tonic-gate * Workaround is to include the page immediately before the 8270Sstevel@tonic-gate * va hole to eliminate the possibility of system hangs due to 8280Sstevel@tonic-gate * sequential execution across the va hole boundary. 8290Sstevel@tonic-gate */ 8303446Smrj if (opteron_erratum_121) 8313446Smrj opteron_erratum_121++; 8323446Smrj else { 8333446Smrj if (hole_start) { 8343446Smrj hole_start -= PAGESIZE; 8353446Smrj } else { 8363446Smrj /* 8373446Smrj * hole_start not yet initialized by 8383446Smrj * mmu_init. Initialize hole_start 8393446Smrj * with value to be subtracted. 8403446Smrj */ 8413446Smrj hole_start = PAGESIZE; 8420Sstevel@tonic-gate } 8433446Smrj opteron_erratum_121++; 8440Sstevel@tonic-gate } 8453446Smrj #endif /* _LP64 */ 8460Sstevel@tonic-gate #else 8473446Smrj workaround_warning(cpu, 121); 8480Sstevel@tonic-gate missing++; 8490Sstevel@tonic-gate #endif 8500Sstevel@tonic-gate } 8510Sstevel@tonic-gate 8520Sstevel@tonic-gate /*LINTED*/ 8533446Smrj if (cpuid_opteron_erratum(cpu, 122) > 0) do { 8540Sstevel@tonic-gate /* 8553446Smrj * TLB Flush Filter May Cause Coherency Problem in 8560Sstevel@tonic-gate * Multiprocessor Systems 8570Sstevel@tonic-gate */ 8580Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_122) 8593446Smrj uint64_t value; 8603446Smrj const uint_t msr = MSR_AMD_HWCR; 8613446Smrj int error; 8623446Smrj 8630Sstevel@tonic-gate /* 8640Sstevel@tonic-gate * Erratum 122 is only present in MP configurations (multi-core 8650Sstevel@tonic-gate * or multi-processor). 8660Sstevel@tonic-gate */ 8675084Sjohnlev #if defined(__xpv) 8685084Sjohnlev if (!DOMAIN_IS_INITDOMAIN(xen_info)) 8695084Sjohnlev break; 8705084Sjohnlev if (!opteron_erratum_122 && xen_get_nphyscpus() == 1) 8715084Sjohnlev break; 8725084Sjohnlev #else 8735893Sesaxe if (!opteron_erratum_122 && opteron_get_nnodes() == 1 && 8743446Smrj cpuid_get_ncpu_per_chip(cpu) == 1) 8753446Smrj break; 8765084Sjohnlev #endif 8773446Smrj /* disable TLB Flush Filter */ 8783446Smrj 8793446Smrj if ((error = checked_rdmsr(msr, &value)) != 0) { 8803446Smrj msr_warning(cpu, "rd", msr, error); 8813446Smrj workaround_warning(cpu, 122); 8823446Smrj missing++; 8833446Smrj } else { 8843446Smrj value |= (uint64_t)AMD_HWCR_FFDIS; 8853446Smrj if ((error = checked_wrmsr(msr, value)) != 0) { 8863446Smrj msr_warning(cpu, "wr", msr, error); 8873446Smrj workaround_warning(cpu, 122); 8883446Smrj missing++; 8893446Smrj } 8900Sstevel@tonic-gate } 8913446Smrj opteron_erratum_122++; 8920Sstevel@tonic-gate #else 8933446Smrj workaround_warning(cpu, 122); 8940Sstevel@tonic-gate missing++; 8950Sstevel@tonic-gate #endif 8963446Smrj /*CONSTANTCONDITION*/ 8973446Smrj } while (0); 898302Skchow 8990Sstevel@tonic-gate /*LINTED*/ 9003446Smrj if (cpuid_opteron_erratum(cpu, 123) > 0) do { 9010Sstevel@tonic-gate /* 9020Sstevel@tonic-gate * Bypassed Reads May Cause Data Corruption of System Hang in 9030Sstevel@tonic-gate * Dual Core Processors 9040Sstevel@tonic-gate */ 9053446Smrj #if defined(OPTERON_ERRATUM_123) 9063446Smrj uint64_t value; 9073446Smrj const uint_t msr = MSR_AMD_PATCHLEVEL; 9083446Smrj int err; 9093446Smrj 9100Sstevel@tonic-gate /* 9110Sstevel@tonic-gate * Erratum 123 applies only to multi-core cpus. 9120Sstevel@tonic-gate */ 9133446Smrj if (cpuid_get_ncpu_per_chip(cpu) < 2) 9143446Smrj break; 9155084Sjohnlev #if defined(__xpv) 9165084Sjohnlev if (!DOMAIN_IS_INITDOMAIN(xen_info)) 9175084Sjohnlev break; 9185084Sjohnlev #endif 9193446Smrj /* 9203446Smrj * The "workaround" is to print a warning to upgrade the BIOS 9213446Smrj */ 9223446Smrj if ((err = checked_rdmsr(msr, &value)) != 0) { 9233446Smrj msr_warning(cpu, "rd", msr, err); 9243446Smrj workaround_warning(cpu, 123); 9253446Smrj missing++; 9260Sstevel@tonic-gate } 9273446Smrj if (value == 0) 9283446Smrj opteron_erratum_123++; 9293446Smrj #else 9303446Smrj workaround_warning(cpu, 123); 9313446Smrj missing++; 932359Skucharsk 9333446Smrj #endif 9343446Smrj /*CONSTANTCONDITION*/ 9353446Smrj } while (0); 9363446Smrj 937359Skucharsk /*LINTED*/ 9383446Smrj if (cpuid_opteron_erratum(cpu, 131) > 0) do { 939359Skucharsk /* 940359Skucharsk * Multiprocessor Systems with Four or More Cores May Deadlock 941359Skucharsk * Waiting for a Probe Response 942359Skucharsk */ 9433446Smrj #if defined(OPTERON_ERRATUM_131) 9443446Smrj uint64_t nbcfg; 9453446Smrj const uint_t msr = MSR_AMD_NB_CFG; 9463446Smrj const uint64_t wabits = 9473446Smrj AMD_NB_CFG_SRQ_HEARTBEAT | AMD_NB_CFG_SRQ_SPR; 9483446Smrj int error; 9493446Smrj 950359Skucharsk /* 951359Skucharsk * Erratum 131 applies to any system with four or more cores. 952359Skucharsk */ 9533446Smrj if (opteron_erratum_131) 9543446Smrj break; 9555084Sjohnlev #if defined(__xpv) 9565084Sjohnlev if (!DOMAIN_IS_INITDOMAIN(xen_info)) 9575084Sjohnlev break; 9585084Sjohnlev if (xen_get_nphyscpus() < 4) 9595084Sjohnlev break; 9605084Sjohnlev #else 9615893Sesaxe if (opteron_get_nnodes() * cpuid_get_ncpu_per_chip(cpu) < 4) 9623446Smrj break; 9635084Sjohnlev #endif 9643446Smrj /* 9653446Smrj * Print a warning if neither of the workarounds for 9663446Smrj * erratum 131 is present. 9673446Smrj */ 9683446Smrj if ((error = checked_rdmsr(msr, &nbcfg)) != 0) { 9693446Smrj msr_warning(cpu, "rd", msr, error); 9703446Smrj workaround_warning(cpu, 131); 9713446Smrj missing++; 9723446Smrj } else if ((nbcfg & wabits) == 0) { 9733446Smrj opteron_erratum_131++; 9743446Smrj } else { 9753446Smrj /* cannot have both workarounds set */ 9763446Smrj ASSERT((nbcfg & wabits) != wabits); 977359Skucharsk } 9783446Smrj #else 9793446Smrj workaround_warning(cpu, 131); 9803446Smrj missing++; 981359Skucharsk #endif 9823446Smrj /*CONSTANTCONDITION*/ 9833446Smrj } while (0); 984938Sesaxe 985938Sesaxe /* 9863446Smrj * This isn't really an erratum, but for convenience the 987938Sesaxe * detection/workaround code lives here and in cpuid_opteron_erratum. 988938Sesaxe */ 989938Sesaxe if (cpuid_opteron_erratum(cpu, 6336786) > 0) { 9903446Smrj #if defined(OPTERON_WORKAROUND_6336786) 991938Sesaxe /* 992938Sesaxe * Disable C1-Clock ramping on multi-core/multi-processor 993938Sesaxe * K8 platforms to guard against TSC drift. 994938Sesaxe */ 995938Sesaxe if (opteron_workaround_6336786) { 996938Sesaxe opteron_workaround_6336786++; 9975084Sjohnlev #if defined(__xpv) 9985084Sjohnlev } else if ((DOMAIN_IS_INITDOMAIN(xen_info) && 9995084Sjohnlev xen_get_nphyscpus() > 1) || 10005084Sjohnlev opteron_workaround_6336786_UP) { 10015084Sjohnlev /* 10025893Sesaxe * XXPV Hmm. We can't walk the Northbridges on 10035084Sjohnlev * the hypervisor; so just complain and drive 10045084Sjohnlev * on. This probably needs to be fixed in 10055084Sjohnlev * the hypervisor itself. 10065084Sjohnlev */ 10075084Sjohnlev opteron_workaround_6336786++; 10085084Sjohnlev workaround_warning(cpu, 6336786); 10095084Sjohnlev #else /* __xpv */ 10105893Sesaxe } else if ((opteron_get_nnodes() * 10115894Sesaxe cpuid_get_ncpu_per_chip(cpu) > 1) || 1012938Sesaxe opteron_workaround_6336786_UP) { 10135893Sesaxe 10145893Sesaxe uint_t node, nnodes; 10153446Smrj uint8_t data; 10163446Smrj 10175893Sesaxe nnodes = opteron_get_nnodes(); 10185893Sesaxe for (node = 0; node < nnodes; node++) { 1019938Sesaxe /* 1020938Sesaxe * Clear PMM7[1:0] (function 3, offset 0x87) 1021938Sesaxe * Northbridge device is the node id + 24. 1022938Sesaxe */ 1023938Sesaxe data = pci_getb_func(0, node + 24, 3, 0x87); 1024938Sesaxe data &= 0xFC; 1025938Sesaxe pci_putb_func(0, node + 24, 3, 0x87, data); 1026938Sesaxe } 1027938Sesaxe opteron_workaround_6336786++; 10285084Sjohnlev #endif /* __xpv */ 1029938Sesaxe } 10303446Smrj #else 10313446Smrj workaround_warning(cpu, 6336786); 10323446Smrj missing++; 1033938Sesaxe #endif 10343446Smrj } 10351582Skchow 10361582Skchow /*LINTED*/ 10371582Skchow /* 10381582Skchow * Mutex primitives don't work as expected. 10391582Skchow */ 10401582Skchow if (cpuid_opteron_erratum(cpu, 6323525) > 0) { 10413446Smrj #if defined(OPTERON_WORKAROUND_6323525) 10421582Skchow /* 10433446Smrj * This problem only occurs with 2 or more cores. If bit in 10441582Skchow * MSR_BU_CFG set, then not applicable. The workaround 10451582Skchow * is to patch the semaphone routines with the lfence 10461582Skchow * instruction to provide necessary load memory barrier with 10471582Skchow * possible subsequent read-modify-write ops. 10481582Skchow * 10491582Skchow * It is too early in boot to call the patch routine so 10501582Skchow * set erratum variable to be done in startup_end(). 10511582Skchow */ 10521582Skchow if (opteron_workaround_6323525) { 10531582Skchow opteron_workaround_6323525++; 10545084Sjohnlev #if defined(__xpv) 10555084Sjohnlev } else if (x86_feature & X86_SSE2) { 10565084Sjohnlev if (DOMAIN_IS_INITDOMAIN(xen_info)) { 10575084Sjohnlev /* 10585084Sjohnlev * XXPV Use dom0_msr here when extended 10595084Sjohnlev * operations are supported? 10605084Sjohnlev */ 10615084Sjohnlev if (xen_get_nphyscpus() > 1) 10625084Sjohnlev opteron_workaround_6323525++; 10635084Sjohnlev } else { 10645084Sjohnlev /* 10655084Sjohnlev * We have no way to tell how many physical 10665084Sjohnlev * cpus there are, or even if this processor 10675084Sjohnlev * has the problem, so enable the workaround 10685084Sjohnlev * unconditionally (at some performance cost). 10695084Sjohnlev */ 10705084Sjohnlev opteron_workaround_6323525++; 10715084Sjohnlev } 10725084Sjohnlev #else /* __xpv */ 10735893Sesaxe } else if ((x86_feature & X86_SSE2) && ((opteron_get_nnodes() * 10743446Smrj cpuid_get_ncpu_per_chip(cpu)) > 1)) { 10751582Skchow if ((xrdmsr(MSR_BU_CFG) & 0x02) == 0) 10761582Skchow opteron_workaround_6323525++; 10775084Sjohnlev #endif /* __xpv */ 10781582Skchow } 10793446Smrj #else 10803446Smrj workaround_warning(cpu, 6323525); 10813446Smrj missing++; 10823446Smrj #endif 10831582Skchow } 10843446Smrj 10855084Sjohnlev #ifdef __xpv 10865084Sjohnlev return (0); 10875084Sjohnlev #else 10880Sstevel@tonic-gate return (missing); 10895084Sjohnlev #endif 10900Sstevel@tonic-gate } 10910Sstevel@tonic-gate 10920Sstevel@tonic-gate void 10930Sstevel@tonic-gate workaround_errata_end() 10940Sstevel@tonic-gate { 10953446Smrj #if defined(OPTERON_ERRATUM_88) 10963446Smrj if (opteron_erratum_88) 10973446Smrj workaround_applied(88); 10983446Smrj #endif 10993446Smrj #if defined(OPTERON_ERRATUM_91) 11003446Smrj if (opteron_erratum_91) 11013446Smrj workaround_applied(91); 11023446Smrj #endif 11033446Smrj #if defined(OPTERON_ERRATUM_93) 11043446Smrj if (opteron_erratum_93) 11053446Smrj workaround_applied(93); 11063446Smrj #endif 11073446Smrj #if defined(OPTERON_ERRATUM_95) 11083446Smrj if (opteron_erratum_95) 11093446Smrj workaround_applied(95); 11103446Smrj #endif 11113446Smrj #if defined(OPTERON_ERRATUM_100) 11123446Smrj if (opteron_erratum_100) 11133446Smrj workaround_applied(100); 11143446Smrj #endif 11153446Smrj #if defined(OPTERON_ERRATUM_108) 11163446Smrj if (opteron_erratum_108) 11173446Smrj workaround_applied(108); 11183446Smrj #endif 11190Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_109) 11200Sstevel@tonic-gate if (opteron_erratum_109) { 1121359Skucharsk cmn_err(CE_WARN, 1122359Skucharsk "BIOS microcode patch for AMD Athlon(tm) 64/Opteron(tm)" 1123359Skucharsk " processor\nerratum 109 was not detected; updating your" 1124359Skucharsk " system's BIOS to a version\ncontaining this" 1125359Skucharsk " microcode patch is HIGHLY recommended or erroneous" 1126359Skucharsk " system\noperation may occur.\n"); 11270Sstevel@tonic-gate } 11283446Smrj #endif 11293446Smrj #if defined(OPTERON_ERRATUM_121) 11303446Smrj if (opteron_erratum_121) 11313446Smrj workaround_applied(121); 11323446Smrj #endif 11333446Smrj #if defined(OPTERON_ERRATUM_122) 11343446Smrj if (opteron_erratum_122) 11353446Smrj workaround_applied(122); 11363446Smrj #endif 11370Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_123) 11380Sstevel@tonic-gate if (opteron_erratum_123) { 1139359Skucharsk cmn_err(CE_WARN, 1140359Skucharsk "BIOS microcode patch for AMD Athlon(tm) 64/Opteron(tm)" 1141359Skucharsk " processor\nerratum 123 was not detected; updating your" 1142359Skucharsk " system's BIOS to a version\ncontaining this" 1143359Skucharsk " microcode patch is HIGHLY recommended or erroneous" 1144359Skucharsk " system\noperation may occur.\n"); 11450Sstevel@tonic-gate } 11463446Smrj #endif 1147359Skucharsk #if defined(OPTERON_ERRATUM_131) 1148359Skucharsk if (opteron_erratum_131) { 1149359Skucharsk cmn_err(CE_WARN, 1150359Skucharsk "BIOS microcode patch for AMD Athlon(tm) 64/Opteron(tm)" 1151359Skucharsk " processor\nerratum 131 was not detected; updating your" 1152359Skucharsk " system's BIOS to a version\ncontaining this" 1153359Skucharsk " microcode patch is HIGHLY recommended or erroneous" 1154359Skucharsk " system\noperation may occur.\n"); 1155359Skucharsk } 11563446Smrj #endif 11573446Smrj #if defined(OPTERON_WORKAROUND_6336786) 11583446Smrj if (opteron_workaround_6336786) 11593446Smrj workaround_applied(6336786); 11603446Smrj #endif 11613446Smrj #if defined(OPTERON_WORKAROUND_6323525) 11623446Smrj if (opteron_workaround_6323525) 11633446Smrj workaround_applied(6323525); 11643446Smrj #endif 11650Sstevel@tonic-gate } 11660Sstevel@tonic-gate 11673446Smrj static cpuset_t procset; 11683446Smrj 11693446Smrj /* 11703446Smrj * Start a single cpu, assuming that the kernel context is available 11713446Smrj * to successfully start another cpu. 11723446Smrj * 11733446Smrj * (For example, real mode code is mapped into the right place 11743446Smrj * in memory and is ready to be run.) 11753446Smrj */ 11763446Smrj int 11773446Smrj start_cpu(processorid_t who) 11783446Smrj { 11793446Smrj void *ctx; 11803446Smrj cpu_t *cp; 11813446Smrj int delays; 11823446Smrj int error = 0; 11833446Smrj 11843446Smrj ASSERT(who != 0); 11853446Smrj 11863446Smrj /* 11873446Smrj * Check if there's at least a Mbyte of kmem available 11883446Smrj * before attempting to start the cpu. 11893446Smrj */ 11903446Smrj if (kmem_avail() < 1024 * 1024) { 11913446Smrj /* 11923446Smrj * Kick off a reap in case that helps us with 11933446Smrj * later attempts .. 11943446Smrj */ 11953446Smrj kmem_reap(); 11963446Smrj return (ENOMEM); 11973446Smrj } 11983446Smrj 11993446Smrj cp = mp_startup_init(who); 12003446Smrj if ((ctx = mach_cpucontext_alloc(cp)) == NULL || 12013446Smrj (error = mach_cpu_start(cp, ctx)) != 0) { 12023446Smrj 12033446Smrj /* 12043446Smrj * Something went wrong before we even started it 12053446Smrj */ 12063446Smrj if (ctx) 12073446Smrj cmn_err(CE_WARN, 12083446Smrj "cpu%d: failed to start error %d", 12093446Smrj cp->cpu_id, error); 12103446Smrj else 12113446Smrj cmn_err(CE_WARN, 12123446Smrj "cpu%d: failed to allocate context", cp->cpu_id); 12130Sstevel@tonic-gate 12143446Smrj if (ctx) 12153446Smrj mach_cpucontext_free(cp, ctx, error); 12163446Smrj else 12173446Smrj error = EAGAIN; /* hmm. */ 12183446Smrj mp_startup_fini(cp, error); 12193446Smrj return (error); 12203446Smrj } 12213446Smrj 12223446Smrj for (delays = 0; !CPU_IN_SET(procset, who); delays++) { 12233446Smrj if (delays == 500) { 12243446Smrj /* 12253446Smrj * After five seconds, things are probably looking 12263446Smrj * a bit bleak - explain the hang. 12273446Smrj */ 12283446Smrj cmn_err(CE_NOTE, "cpu%d: started, " 12293446Smrj "but not running in the kernel yet", who); 12303446Smrj } else if (delays > 2000) { 12313446Smrj /* 12323446Smrj * We waited at least 20 seconds, bail .. 12333446Smrj */ 12343446Smrj error = ETIMEDOUT; 12353446Smrj cmn_err(CE_WARN, "cpu%d: timed out", who); 12363446Smrj mach_cpucontext_free(cp, ctx, error); 12373446Smrj mp_startup_fini(cp, error); 12383446Smrj return (error); 12393446Smrj } 12403446Smrj 12413446Smrj /* 12423446Smrj * wait at least 10ms, then check again.. 12433446Smrj */ 12443446Smrj delay(USEC_TO_TICK_ROUNDUP(10000)); 12453446Smrj } 12463446Smrj 12473446Smrj mach_cpucontext_free(cp, ctx, 0); 12483446Smrj 12495084Sjohnlev #ifndef __xpv 12503446Smrj if (tsc_gethrtime_enable) 12513446Smrj tsc_sync_master(who); 12525084Sjohnlev #endif 12533446Smrj 12543446Smrj if (dtrace_cpu_init != NULL) { 12553446Smrj /* 12563446Smrj * DTrace CPU initialization expects cpu_lock to be held. 12573446Smrj */ 12583446Smrj mutex_enter(&cpu_lock); 12593446Smrj (*dtrace_cpu_init)(who); 12603446Smrj mutex_exit(&cpu_lock); 12613446Smrj } 12623446Smrj 12633446Smrj while (!CPU_IN_SET(cpu_ready_set, who)) 12643446Smrj delay(1); 12653446Smrj 12663446Smrj return (0); 12673446Smrj } 12683446Smrj 12692006Sandrei 12700Sstevel@tonic-gate /*ARGSUSED*/ 12710Sstevel@tonic-gate void 12720Sstevel@tonic-gate start_other_cpus(int cprboot) 12730Sstevel@tonic-gate { 12743446Smrj uint_t who; 12753446Smrj uint_t skipped = 0; 12763446Smrj uint_t bootcpuid = 0; 12770Sstevel@tonic-gate 12780Sstevel@tonic-gate /* 12790Sstevel@tonic-gate * Initialize our own cpu_info. 12800Sstevel@tonic-gate */ 12810Sstevel@tonic-gate init_cpu_info(CPU); 12820Sstevel@tonic-gate 12830Sstevel@tonic-gate /* 12840Sstevel@tonic-gate * Initialize our syscall handlers 12850Sstevel@tonic-gate */ 12860Sstevel@tonic-gate init_cpu_syscall(CPU); 12870Sstevel@tonic-gate 12880Sstevel@tonic-gate /* 12893446Smrj * Take the boot cpu out of the mp_cpus set because we know 12903446Smrj * it's already running. Add it to the cpu_ready_set for 12913446Smrj * precisely the same reason. 12923446Smrj */ 12933446Smrj CPUSET_DEL(mp_cpus, bootcpuid); 12943446Smrj CPUSET_ADD(cpu_ready_set, bootcpuid); 12953446Smrj 12963446Smrj /* 12970Sstevel@tonic-gate * if only 1 cpu or not using MP, skip the rest of this 12980Sstevel@tonic-gate */ 12993446Smrj if (CPUSET_ISNULL(mp_cpus) || use_mp == 0) { 13000Sstevel@tonic-gate if (use_mp == 0) 13010Sstevel@tonic-gate cmn_err(CE_CONT, "?***** Not in MP mode\n"); 13020Sstevel@tonic-gate goto done; 13030Sstevel@tonic-gate } 13040Sstevel@tonic-gate 13050Sstevel@tonic-gate /* 13060Sstevel@tonic-gate * perform such initialization as is needed 13070Sstevel@tonic-gate * to be able to take CPUs on- and off-line. 13080Sstevel@tonic-gate */ 13090Sstevel@tonic-gate cpu_pause_init(); 13100Sstevel@tonic-gate 13110Sstevel@tonic-gate xc_init(); /* initialize processor crosscalls */ 13120Sstevel@tonic-gate 13133446Smrj if (mach_cpucontext_init() != 0) 13140Sstevel@tonic-gate goto done; 13150Sstevel@tonic-gate 13160Sstevel@tonic-gate flushes_require_xcalls = 1; 13170Sstevel@tonic-gate 13182575Snf202958 /* 13192575Snf202958 * We lock our affinity to the master CPU to ensure that all slave CPUs 13202575Snf202958 * do their TSC syncs with the same CPU. 13212575Snf202958 */ 13220Sstevel@tonic-gate affinity_set(CPU_CURRENT); 13230Sstevel@tonic-gate 13240Sstevel@tonic-gate for (who = 0; who < NCPU; who++) { 13252575Snf202958 13262006Sandrei if (!CPU_IN_SET(mp_cpus, who)) 13272006Sandrei continue; 13283446Smrj ASSERT(who != bootcpuid); 13292006Sandrei if (ncpus >= max_ncpus) { 13302006Sandrei skipped = who; 13310Sstevel@tonic-gate continue; 13322006Sandrei } 13333446Smrj if (start_cpu(who) != 0) 13343446Smrj CPUSET_DEL(mp_cpus, who); 13350Sstevel@tonic-gate } 13360Sstevel@tonic-gate 13375084Sjohnlev #if !defined(__xpv) 13384581Ssherrym /* Free the space allocated to hold the microcode file */ 13394581Ssherrym ucode_free(); 13405084Sjohnlev #endif 13414581Ssherrym 13420Sstevel@tonic-gate affinity_clear(); 13430Sstevel@tonic-gate 13442006Sandrei if (skipped) { 13452006Sandrei cmn_err(CE_NOTE, 13463446Smrj "System detected %d cpus, but " 13473446Smrj "only %d cpu(s) were enabled during boot.", 13482006Sandrei skipped + 1, ncpus); 13492006Sandrei cmn_err(CE_NOTE, 13502006Sandrei "Use \"boot-ncpus\" parameter to enable more CPU(s). " 13512006Sandrei "See eeprom(1M)."); 13522006Sandrei } 13532006Sandrei 13540Sstevel@tonic-gate done: 13550Sstevel@tonic-gate workaround_errata_end(); 13563446Smrj mach_cpucontext_fini(); 13571642Sgavinm 13581642Sgavinm cmi_post_mpstartup(); 13590Sstevel@tonic-gate } 13600Sstevel@tonic-gate 13610Sstevel@tonic-gate /* 13620Sstevel@tonic-gate * Dummy functions - no i86pc platforms support dynamic cpu allocation. 13630Sstevel@tonic-gate */ 13640Sstevel@tonic-gate /*ARGSUSED*/ 13650Sstevel@tonic-gate int 13660Sstevel@tonic-gate mp_cpu_configure(int cpuid) 13670Sstevel@tonic-gate { 13680Sstevel@tonic-gate return (ENOTSUP); /* not supported */ 13690Sstevel@tonic-gate } 13700Sstevel@tonic-gate 13710Sstevel@tonic-gate /*ARGSUSED*/ 13720Sstevel@tonic-gate int 13730Sstevel@tonic-gate mp_cpu_unconfigure(int cpuid) 13740Sstevel@tonic-gate { 13750Sstevel@tonic-gate return (ENOTSUP); /* not supported */ 13760Sstevel@tonic-gate } 13770Sstevel@tonic-gate 13780Sstevel@tonic-gate /* 13790Sstevel@tonic-gate * Startup function for 'other' CPUs (besides boot cpu). 13802985Sdmick * Called from real_mode_start. 13811251Skchow * 13821251Skchow * WARNING: until CPU_READY is set, mp_startup and routines called by 13831251Skchow * mp_startup should not call routines (e.g. kmem_free) that could call 13841251Skchow * hat_unload which requires CPU_READY to be set. 13850Sstevel@tonic-gate */ 13860Sstevel@tonic-gate void 13870Sstevel@tonic-gate mp_startup(void) 13880Sstevel@tonic-gate { 13890Sstevel@tonic-gate struct cpu *cp = CPU; 13900Sstevel@tonic-gate uint_t new_x86_feature; 13910Sstevel@tonic-gate 13922985Sdmick /* 13933021Sdmick * We need to get TSC on this proc synced (i.e., any delta 13943021Sdmick * from cpu0 accounted for) as soon as we can, because many 13953021Sdmick * many things use gethrtime/pc_gethrestime, including 13963021Sdmick * interrupts, cmn_err, etc. 13973021Sdmick */ 13983021Sdmick 13993021Sdmick /* Let cpu0 continue into tsc_sync_master() */ 14003021Sdmick CPUSET_ATOMIC_ADD(procset, cp->cpu_id); 14013021Sdmick 14025084Sjohnlev #ifndef __xpv 14033021Sdmick if (tsc_gethrtime_enable) 14043021Sdmick tsc_sync_slave(); 14055084Sjohnlev #endif 14063021Sdmick 14073021Sdmick /* 14082985Sdmick * Once this was done from assembly, but it's safer here; if 14092985Sdmick * it blocks, we need to be able to swtch() to and from, and 14102985Sdmick * since we get here by calling t_pc, we need to do that call 14112985Sdmick * before swtch() overwrites it. 14122985Sdmick */ 14132985Sdmick 14142985Sdmick (void) (*ap_mlsetup)(); 14152985Sdmick 14160Sstevel@tonic-gate new_x86_feature = cpuid_pass1(cp); 14170Sstevel@tonic-gate 14185084Sjohnlev #ifndef __xpv 14190Sstevel@tonic-gate /* 14205159Sjohnlev * Program this cpu's PAT 14210Sstevel@tonic-gate */ 14225159Sjohnlev if (x86_feature & X86_PAT) 14235159Sjohnlev pat_sync(); 14245084Sjohnlev #endif 14250Sstevel@tonic-gate 14260Sstevel@tonic-gate /* 14273446Smrj * Set up TSC_AUX to contain the cpuid for this processor 14283446Smrj * for the rdtscp instruction. 14293446Smrj */ 14303446Smrj if (x86_feature & X86_TSCP) 14313446Smrj (void) wrmsr(MSR_AMD_TSCAUX, cp->cpu_id); 14323446Smrj 14333446Smrj /* 14340Sstevel@tonic-gate * Initialize this CPU's syscall handlers 14350Sstevel@tonic-gate */ 14360Sstevel@tonic-gate init_cpu_syscall(cp); 14370Sstevel@tonic-gate 14380Sstevel@tonic-gate /* 14390Sstevel@tonic-gate * Enable interrupts with spl set to LOCK_LEVEL. LOCK_LEVEL is the 14400Sstevel@tonic-gate * highest level at which a routine is permitted to block on 14410Sstevel@tonic-gate * an adaptive mutex (allows for cpu poke interrupt in case 14420Sstevel@tonic-gate * the cpu is blocked on a mutex and halts). Setting LOCK_LEVEL blocks 14430Sstevel@tonic-gate * device interrupts that may end up in the hat layer issuing cross 14440Sstevel@tonic-gate * calls before CPU_READY is set. 14450Sstevel@tonic-gate */ 14463446Smrj splx(ipltospl(LOCK_LEVEL)); 14473446Smrj sti(); 14480Sstevel@tonic-gate 14490Sstevel@tonic-gate /* 14500Sstevel@tonic-gate * Do a sanity check to make sure this new CPU is a sane thing 14510Sstevel@tonic-gate * to add to the collection of processors running this system. 14520Sstevel@tonic-gate * 14530Sstevel@tonic-gate * XXX Clearly this needs to get more sophisticated, if x86 14540Sstevel@tonic-gate * systems start to get built out of heterogenous CPUs; as is 14550Sstevel@tonic-gate * likely to happen once the number of processors in a configuration 14560Sstevel@tonic-gate * gets large enough. 14570Sstevel@tonic-gate */ 14580Sstevel@tonic-gate if ((x86_feature & new_x86_feature) != x86_feature) { 14590Sstevel@tonic-gate cmn_err(CE_CONT, "?cpu%d: %b\n", 14600Sstevel@tonic-gate cp->cpu_id, new_x86_feature, FMT_X86_FEATURE); 14610Sstevel@tonic-gate cmn_err(CE_WARN, "cpu%d feature mismatch", cp->cpu_id); 14620Sstevel@tonic-gate } 14630Sstevel@tonic-gate 14640Sstevel@tonic-gate /* 14654481Sbholler * We do not support cpus with mixed monitor/mwait support if the 14664481Sbholler * boot cpu supports monitor/mwait. 14674481Sbholler */ 14684481Sbholler if ((x86_feature & ~new_x86_feature) & X86_MWAIT) 14694481Sbholler panic("unsupported mixed cpu monitor/mwait support detected"); 14704481Sbholler 14714481Sbholler /* 14720Sstevel@tonic-gate * We could be more sophisticated here, and just mark the CPU 14730Sstevel@tonic-gate * as "faulted" but at this point we'll opt for the easier 14740Sstevel@tonic-gate * answer of dieing horribly. Provided the boot cpu is ok, 14750Sstevel@tonic-gate * the system can be recovered by booting with use_mp set to zero. 14760Sstevel@tonic-gate */ 14770Sstevel@tonic-gate if (workaround_errata(cp) != 0) 14780Sstevel@tonic-gate panic("critical workaround(s) missing for cpu%d", cp->cpu_id); 14790Sstevel@tonic-gate 14800Sstevel@tonic-gate cpuid_pass2(cp); 14810Sstevel@tonic-gate cpuid_pass3(cp); 14820Sstevel@tonic-gate (void) cpuid_pass4(cp); 14830Sstevel@tonic-gate 14840Sstevel@tonic-gate init_cpu_info(cp); 14850Sstevel@tonic-gate 14860Sstevel@tonic-gate mutex_enter(&cpu_lock); 14870Sstevel@tonic-gate /* 14883434Sesaxe * Processor group initialization for this CPU is dependent on the 14893434Sesaxe * cpuid probing, which must be done in the context of the current 14903434Sesaxe * CPU. 14910Sstevel@tonic-gate */ 14923434Sesaxe pghw_physid_create(cp); 14933434Sesaxe pg_cpu_init(cp); 14943434Sesaxe pg_cmt_cpu_startup(cp); 14950Sstevel@tonic-gate 14960Sstevel@tonic-gate cp->cpu_flags |= CPU_RUNNING | CPU_READY | CPU_ENABLE | CPU_EXISTS; 14970Sstevel@tonic-gate cpu_add_active(cp); 14982575Snf202958 14992575Snf202958 if (dtrace_cpu_init != NULL) { 15002575Snf202958 (*dtrace_cpu_init)(cp->cpu_id); 15012575Snf202958 } 15022575Snf202958 15035084Sjohnlev #if !defined(__xpv) 15044581Ssherrym /* 15054581Ssherrym * Fill out cpu_ucode_info. Update microcode if necessary. 15064581Ssherrym */ 15074581Ssherrym ucode_check(cp); 15085084Sjohnlev #endif 15094581Ssherrym 15100Sstevel@tonic-gate mutex_exit(&cpu_lock); 15110Sstevel@tonic-gate 15123029Ssethg /* 15133029Ssethg * Enable preemption here so that contention for any locks acquired 15143029Ssethg * later in mp_startup may be preempted if the thread owning those 15153029Ssethg * locks is continously executing on other CPUs (for example, this 15163029Ssethg * CPU must be preemptible to allow other CPUs to pause it during their 15173029Ssethg * startup phases). It's safe to enable preemption here because the 15183029Ssethg * CPU state is pretty-much fully constructed. 15193029Ssethg */ 15203029Ssethg curthread->t_preempt = 0; 15213029Ssethg 15221251Skchow add_cpunode2devtree(cp->cpu_id, cp->cpu_m.mcpu_cpi); 15231251Skchow 15241482Ssethg /* The base spl should still be at LOCK LEVEL here */ 15251482Ssethg ASSERT(cp->cpu_base_spl == ipltospl(LOCK_LEVEL)); 15261482Ssethg set_base_spl(); /* Restore the spl to its proper value */ 15271482Ssethg 15280Sstevel@tonic-gate (void) spl0(); /* enable interrupts */ 15290Sstevel@tonic-gate 15305254Sgavinm #ifndef __xpv 15315254Sgavinm { 15325254Sgavinm /* 15335254Sgavinm * Set up the CPU module for this CPU. This can't be done 15345254Sgavinm * before this CPU is made CPU_READY, because we may (in 15355254Sgavinm * heterogeneous systems) need to go load another CPU module. 15365254Sgavinm * The act of attempting to load a module may trigger a 15375254Sgavinm * cross-call, which will ASSERT unless this cpu is CPU_READY. 15385254Sgavinm */ 15395254Sgavinm cmi_hdl_t hdl; 15401414Scindi 15415254Sgavinm if ((hdl = cmi_init(CMI_HDL_NATIVE, cmi_ntv_hwchipid(CPU), 15425254Sgavinm cmi_ntv_hwcoreid(CPU), cmi_ntv_hwstrandid(CPU))) != NULL) { 15435254Sgavinm if (x86_feature & X86_MCA) 15445254Sgavinm cmi_mca_init(hdl); 15455254Sgavinm } 15465254Sgavinm } 15475254Sgavinm #endif /* __xpv */ 15481414Scindi 15490Sstevel@tonic-gate if (boothowto & RB_DEBUG) 15503446Smrj kdi_cpu_init(); 15510Sstevel@tonic-gate 15520Sstevel@tonic-gate /* 15530Sstevel@tonic-gate * Setting the bit in cpu_ready_set must be the last operation in 15540Sstevel@tonic-gate * processor initialization; the boot CPU will continue to boot once 15550Sstevel@tonic-gate * it sees this bit set for all active CPUs. 15560Sstevel@tonic-gate */ 15570Sstevel@tonic-gate CPUSET_ATOMIC_ADD(cpu_ready_set, cp->cpu_id); 15580Sstevel@tonic-gate 15590Sstevel@tonic-gate /* 15600Sstevel@tonic-gate * Because mp_startup() gets fired off after init() starts, we 15610Sstevel@tonic-gate * can't use the '?' trick to do 'boot -v' printing - so we 15620Sstevel@tonic-gate * always direct the 'cpu .. online' messages to the log. 15630Sstevel@tonic-gate */ 15640Sstevel@tonic-gate cmn_err(CE_CONT, "!cpu%d initialization complete - online\n", 15650Sstevel@tonic-gate cp->cpu_id); 15660Sstevel@tonic-gate 15670Sstevel@tonic-gate /* 15680Sstevel@tonic-gate * Now we are done with the startup thread, so free it up. 15690Sstevel@tonic-gate */ 15700Sstevel@tonic-gate thread_exit(); 15710Sstevel@tonic-gate panic("mp_startup: cannot return"); 15720Sstevel@tonic-gate /*NOTREACHED*/ 15730Sstevel@tonic-gate } 15740Sstevel@tonic-gate 15750Sstevel@tonic-gate 15760Sstevel@tonic-gate /* 15770Sstevel@tonic-gate * Start CPU on user request. 15780Sstevel@tonic-gate */ 15790Sstevel@tonic-gate /* ARGSUSED */ 15800Sstevel@tonic-gate int 15810Sstevel@tonic-gate mp_cpu_start(struct cpu *cp) 15820Sstevel@tonic-gate { 15830Sstevel@tonic-gate ASSERT(MUTEX_HELD(&cpu_lock)); 15840Sstevel@tonic-gate return (0); 15850Sstevel@tonic-gate } 15860Sstevel@tonic-gate 15870Sstevel@tonic-gate /* 15880Sstevel@tonic-gate * Stop CPU on user request. 15890Sstevel@tonic-gate */ 15900Sstevel@tonic-gate /* ARGSUSED */ 15910Sstevel@tonic-gate int 15920Sstevel@tonic-gate mp_cpu_stop(struct cpu *cp) 15930Sstevel@tonic-gate { 15941389Sdmick extern int cbe_psm_timer_mode; 15950Sstevel@tonic-gate ASSERT(MUTEX_HELD(&cpu_lock)); 15961389Sdmick 15975084Sjohnlev #ifdef __xpv 15985084Sjohnlev /* 15995084Sjohnlev * We can't offline vcpu0. 16005084Sjohnlev */ 16015084Sjohnlev if (cp->cpu_id == 0) 16025084Sjohnlev return (EBUSY); 16035084Sjohnlev #endif 16045084Sjohnlev 16051389Sdmick /* 16061389Sdmick * If TIMER_PERIODIC mode is used, CPU0 is the one running it; 16071389Sdmick * can't stop it. (This is true only for machines with no TSC.) 16081389Sdmick */ 16091389Sdmick 16101389Sdmick if ((cbe_psm_timer_mode == TIMER_PERIODIC) && (cp->cpu_id == 0)) 16115084Sjohnlev return (EBUSY); 16120Sstevel@tonic-gate 16130Sstevel@tonic-gate return (0); 16140Sstevel@tonic-gate } 16150Sstevel@tonic-gate 16160Sstevel@tonic-gate /* 16170Sstevel@tonic-gate * Take the specified CPU out of participation in interrupts. 16180Sstevel@tonic-gate */ 16190Sstevel@tonic-gate int 16200Sstevel@tonic-gate cpu_disable_intr(struct cpu *cp) 16210Sstevel@tonic-gate { 16220Sstevel@tonic-gate if (psm_disable_intr(cp->cpu_id) != DDI_SUCCESS) 16230Sstevel@tonic-gate return (EBUSY); 16240Sstevel@tonic-gate 16250Sstevel@tonic-gate cp->cpu_flags &= ~CPU_ENABLE; 16260Sstevel@tonic-gate return (0); 16270Sstevel@tonic-gate } 16280Sstevel@tonic-gate 16290Sstevel@tonic-gate /* 16300Sstevel@tonic-gate * Allow the specified CPU to participate in interrupts. 16310Sstevel@tonic-gate */ 16320Sstevel@tonic-gate void 16330Sstevel@tonic-gate cpu_enable_intr(struct cpu *cp) 16340Sstevel@tonic-gate { 16350Sstevel@tonic-gate ASSERT(MUTEX_HELD(&cpu_lock)); 16360Sstevel@tonic-gate cp->cpu_flags |= CPU_ENABLE; 16370Sstevel@tonic-gate psm_enable_intr(cp->cpu_id); 16380Sstevel@tonic-gate } 16390Sstevel@tonic-gate 16400Sstevel@tonic-gate 16415254Sgavinm /*ARGSUSED*/ 16420Sstevel@tonic-gate void 16430Sstevel@tonic-gate mp_cpu_faulted_enter(struct cpu *cp) 16441414Scindi { 16455254Sgavinm #ifndef __xpv 16465254Sgavinm cmi_hdl_t hdl = cmi_hdl_lookup(CMI_HDL_NATIVE, cmi_ntv_hwchipid(cp), 16475254Sgavinm cmi_ntv_hwcoreid(cp), cmi_ntv_hwstrandid(cp)); 16485254Sgavinm 16495254Sgavinm if (hdl != NULL) { 16505254Sgavinm cmi_faulted_enter(hdl); 16515254Sgavinm cmi_hdl_rele(hdl); 16525254Sgavinm } 16535254Sgavinm #endif 16541414Scindi } 16550Sstevel@tonic-gate 16565254Sgavinm /*ARGSUSED*/ 16570Sstevel@tonic-gate void 16580Sstevel@tonic-gate mp_cpu_faulted_exit(struct cpu *cp) 16591414Scindi { 16605254Sgavinm #ifndef __xpv 16615254Sgavinm cmi_hdl_t hdl = cmi_hdl_lookup(CMI_HDL_NATIVE, cmi_ntv_hwchipid(cp), 16625254Sgavinm cmi_ntv_hwcoreid(cp), cmi_ntv_hwstrandid(cp)); 16635254Sgavinm 16645254Sgavinm if (hdl != NULL) { 16655254Sgavinm cmi_faulted_exit(hdl); 16665254Sgavinm cmi_hdl_rele(hdl); 16675254Sgavinm } 16685254Sgavinm #endif 16691414Scindi } 16700Sstevel@tonic-gate 16710Sstevel@tonic-gate /* 16720Sstevel@tonic-gate * The following two routines are used as context operators on threads belonging 16730Sstevel@tonic-gate * to processes with a private LDT (see sysi86). Due to the rarity of such 16740Sstevel@tonic-gate * processes, these routines are currently written for best code readability and 16750Sstevel@tonic-gate * organization rather than speed. We could avoid checking x86_feature at every 16760Sstevel@tonic-gate * context switch by installing different context ops, depending on the 16770Sstevel@tonic-gate * x86_feature flags, at LDT creation time -- one for each combination of fast 16780Sstevel@tonic-gate * syscall feature flags. 16790Sstevel@tonic-gate */ 16800Sstevel@tonic-gate 16810Sstevel@tonic-gate /*ARGSUSED*/ 16820Sstevel@tonic-gate void 16830Sstevel@tonic-gate cpu_fast_syscall_disable(void *arg) 16840Sstevel@tonic-gate { 16853446Smrj if ((x86_feature & (X86_MSR | X86_SEP)) == (X86_MSR | X86_SEP)) 16860Sstevel@tonic-gate cpu_sep_disable(); 16873446Smrj if ((x86_feature & (X86_MSR | X86_ASYSC)) == (X86_MSR | X86_ASYSC)) 16880Sstevel@tonic-gate cpu_asysc_disable(); 16890Sstevel@tonic-gate } 16900Sstevel@tonic-gate 16910Sstevel@tonic-gate /*ARGSUSED*/ 16920Sstevel@tonic-gate void 16930Sstevel@tonic-gate cpu_fast_syscall_enable(void *arg) 16940Sstevel@tonic-gate { 16953446Smrj if ((x86_feature & (X86_MSR | X86_SEP)) == (X86_MSR | X86_SEP)) 16960Sstevel@tonic-gate cpu_sep_enable(); 16973446Smrj if ((x86_feature & (X86_MSR | X86_ASYSC)) == (X86_MSR | X86_ASYSC)) 16980Sstevel@tonic-gate cpu_asysc_enable(); 16990Sstevel@tonic-gate } 17000Sstevel@tonic-gate 17010Sstevel@tonic-gate static void 17020Sstevel@tonic-gate cpu_sep_enable(void) 17030Sstevel@tonic-gate { 17040Sstevel@tonic-gate ASSERT(x86_feature & X86_SEP); 17050Sstevel@tonic-gate ASSERT(curthread->t_preempt || getpil() >= LOCK_LEVEL); 17060Sstevel@tonic-gate 1707770Skucharsk wrmsr(MSR_INTC_SEP_CS, (uint64_t)(uintptr_t)KCS_SEL); 17080Sstevel@tonic-gate } 17090Sstevel@tonic-gate 17100Sstevel@tonic-gate static void 17110Sstevel@tonic-gate cpu_sep_disable(void) 17120Sstevel@tonic-gate { 17130Sstevel@tonic-gate ASSERT(x86_feature & X86_SEP); 17140Sstevel@tonic-gate ASSERT(curthread->t_preempt || getpil() >= LOCK_LEVEL); 17150Sstevel@tonic-gate 17160Sstevel@tonic-gate /* 17170Sstevel@tonic-gate * Setting the SYSENTER_CS_MSR register to 0 causes software executing 17180Sstevel@tonic-gate * the sysenter or sysexit instruction to trigger a #gp fault. 17190Sstevel@tonic-gate */ 17203446Smrj wrmsr(MSR_INTC_SEP_CS, 0); 17210Sstevel@tonic-gate } 17220Sstevel@tonic-gate 17230Sstevel@tonic-gate static void 17240Sstevel@tonic-gate cpu_asysc_enable(void) 17250Sstevel@tonic-gate { 17260Sstevel@tonic-gate ASSERT(x86_feature & X86_ASYSC); 17270Sstevel@tonic-gate ASSERT(curthread->t_preempt || getpil() >= LOCK_LEVEL); 17280Sstevel@tonic-gate 1729770Skucharsk wrmsr(MSR_AMD_EFER, rdmsr(MSR_AMD_EFER) | 1730770Skucharsk (uint64_t)(uintptr_t)AMD_EFER_SCE); 17310Sstevel@tonic-gate } 17320Sstevel@tonic-gate 17330Sstevel@tonic-gate static void 17340Sstevel@tonic-gate cpu_asysc_disable(void) 17350Sstevel@tonic-gate { 17360Sstevel@tonic-gate ASSERT(x86_feature & X86_ASYSC); 17370Sstevel@tonic-gate ASSERT(curthread->t_preempt || getpil() >= LOCK_LEVEL); 17380Sstevel@tonic-gate 17390Sstevel@tonic-gate /* 17400Sstevel@tonic-gate * Turn off the SCE (syscall enable) bit in the EFER register. Software 17410Sstevel@tonic-gate * executing syscall or sysret with this bit off will incur a #ud trap. 17420Sstevel@tonic-gate */ 1743770Skucharsk wrmsr(MSR_AMD_EFER, rdmsr(MSR_AMD_EFER) & 1744770Skucharsk ~((uint64_t)(uintptr_t)AMD_EFER_SCE)); 17450Sstevel@tonic-gate } 1746