10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 52006Sandrei * Common Development and Distribution License (the "License"). 62006Sandrei * You may not use this file except in compliance with the License. 70Sstevel@tonic-gate * 80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 100Sstevel@tonic-gate * See the License for the specific language governing permissions 110Sstevel@tonic-gate * and limitations under the License. 120Sstevel@tonic-gate * 130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 180Sstevel@tonic-gate * 190Sstevel@tonic-gate * CDDL HEADER END 200Sstevel@tonic-gate */ 210Sstevel@tonic-gate /* 226298Sakolb * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 230Sstevel@tonic-gate * Use is subject to license terms. 240Sstevel@tonic-gate */ 250Sstevel@tonic-gate 260Sstevel@tonic-gate #include <sys/types.h> 273446Smrj #include <sys/sysmacros.h> 280Sstevel@tonic-gate #include <sys/disp.h> 290Sstevel@tonic-gate #include <sys/promif.h> 300Sstevel@tonic-gate #include <sys/clock.h> 310Sstevel@tonic-gate #include <sys/cpuvar.h> 320Sstevel@tonic-gate #include <sys/stack.h> 330Sstevel@tonic-gate #include <vm/as.h> 340Sstevel@tonic-gate #include <vm/hat.h> 350Sstevel@tonic-gate #include <sys/reboot.h> 360Sstevel@tonic-gate #include <sys/avintr.h> 370Sstevel@tonic-gate #include <sys/vtrace.h> 380Sstevel@tonic-gate #include <sys/proc.h> 390Sstevel@tonic-gate #include <sys/thread.h> 400Sstevel@tonic-gate #include <sys/cpupart.h> 410Sstevel@tonic-gate #include <sys/pset.h> 420Sstevel@tonic-gate #include <sys/copyops.h> 433434Sesaxe #include <sys/pg.h> 440Sstevel@tonic-gate #include <sys/disp.h> 450Sstevel@tonic-gate #include <sys/debug.h> 460Sstevel@tonic-gate #include <sys/sunddi.h> 470Sstevel@tonic-gate #include <sys/x86_archext.h> 480Sstevel@tonic-gate #include <sys/privregs.h> 490Sstevel@tonic-gate #include <sys/machsystm.h> 500Sstevel@tonic-gate #include <sys/ontrap.h> 510Sstevel@tonic-gate #include <sys/bootconf.h> 523446Smrj #include <sys/kdi_machimpl.h> 530Sstevel@tonic-gate #include <sys/archsystm.h> 540Sstevel@tonic-gate #include <sys/promif.h> 550Sstevel@tonic-gate #include <sys/bootconf.h> 560Sstevel@tonic-gate #include <sys/kobj.h> 570Sstevel@tonic-gate #include <sys/kobj_lex.h> 58748Sdmick #include <sys/pci_cfgspace.h> 595084Sjohnlev #ifdef __xpv 605084Sjohnlev #include <sys/hypervisor.h> 615084Sjohnlev #endif 620Sstevel@tonic-gate 630Sstevel@tonic-gate /* 640Sstevel@tonic-gate * some globals for patching the result of cpuid 650Sstevel@tonic-gate * to solve problems w/ creative cpu vendors 660Sstevel@tonic-gate */ 670Sstevel@tonic-gate 680Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_include; 690Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_exclude; 700Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_include; 710Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_exclude; 720Sstevel@tonic-gate 730Sstevel@tonic-gate /* 74783Sdmick * Dummy spl priority masks 75783Sdmick */ 763446Smrj static unsigned char dummy_cpu_pri[MAXIPL + 1] = { 77783Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 78783Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf 79783Sdmick }; 80783Sdmick 810Sstevel@tonic-gate 820Sstevel@tonic-gate static uint32_t 832006Sandrei bootprop_getval(char *name) 840Sstevel@tonic-gate { 850Sstevel@tonic-gate char prop[32]; 860Sstevel@tonic-gate u_longlong_t ll; 870Sstevel@tonic-gate extern struct bootops *bootops; 880Sstevel@tonic-gate if ((BOP_GETPROPLEN(bootops, name) > sizeof (prop)) || 890Sstevel@tonic-gate (BOP_GETPROP(bootops, name, prop) < 0) || 900Sstevel@tonic-gate (kobj_getvalue(prop, &ll) == -1)) 910Sstevel@tonic-gate return (0); 920Sstevel@tonic-gate return ((uint32_t)ll); 930Sstevel@tonic-gate } 940Sstevel@tonic-gate 950Sstevel@tonic-gate /* 960Sstevel@tonic-gate * Setup routine called right before main(). Interposing this function 970Sstevel@tonic-gate * before main() allows us to call it in a machine-independent fashion. 980Sstevel@tonic-gate */ 990Sstevel@tonic-gate void 1000Sstevel@tonic-gate mlsetup(struct regs *rp) 1010Sstevel@tonic-gate { 1020Sstevel@tonic-gate extern struct classfuncs sys_classfuncs; 1030Sstevel@tonic-gate extern disp_t cpu0_disp; 1040Sstevel@tonic-gate extern char t0stack[]; 1055741Smrj #if !defined(__xpv) 1065741Smrj extern int xpv_is_hvm; 1075741Smrj #endif 1080Sstevel@tonic-gate 1090Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 1100Sstevel@tonic-gate 1110Sstevel@tonic-gate /* 1120Sstevel@tonic-gate * initialize cpu_self 1130Sstevel@tonic-gate */ 1140Sstevel@tonic-gate cpu[0]->cpu_self = cpu[0]; 1150Sstevel@tonic-gate 1165084Sjohnlev #if defined(__xpv) 1175084Sjohnlev /* 1185084Sjohnlev * Point at the hypervisor's virtual cpu structure 1195084Sjohnlev */ 1205084Sjohnlev cpu[0]->cpu_m.mcpu_vcpu_info = &HYPERVISOR_shared_info->vcpu_info[0]; 1215084Sjohnlev #endif 1225084Sjohnlev 1230Sstevel@tonic-gate /* 124783Sdmick * Set up dummy cpu_pri_data values till psm spl code is 125783Sdmick * installed. This allows splx() to work on amd64. 126783Sdmick */ 127783Sdmick 128783Sdmick cpu[0]->cpu_pri_data = dummy_cpu_pri; 129783Sdmick 130783Sdmick /* 1310Sstevel@tonic-gate * check if we've got special bits to clear or set 1320Sstevel@tonic-gate * when checking cpu features 1330Sstevel@tonic-gate */ 1340Sstevel@tonic-gate 1350Sstevel@tonic-gate cpuid_feature_ecx_include = 1362006Sandrei bootprop_getval("cpuid_feature_ecx_include"); 1370Sstevel@tonic-gate cpuid_feature_ecx_exclude = 1382006Sandrei bootprop_getval("cpuid_feature_ecx_exclude"); 1390Sstevel@tonic-gate cpuid_feature_edx_include = 1402006Sandrei bootprop_getval("cpuid_feature_edx_include"); 1410Sstevel@tonic-gate cpuid_feature_edx_exclude = 1422006Sandrei bootprop_getval("cpuid_feature_edx_exclude"); 1430Sstevel@tonic-gate 1440Sstevel@tonic-gate /* 1450Sstevel@tonic-gate * The first lightweight pass (pass0) through the cpuid data 1460Sstevel@tonic-gate * was done in locore before mlsetup was called. Do the next 1470Sstevel@tonic-gate * pass in C code. 1480Sstevel@tonic-gate * 1490Sstevel@tonic-gate * The x86_feature bits are set here on the basis of the capabilities 1500Sstevel@tonic-gate * of the boot CPU. Note that if we choose to support CPUs that have 1510Sstevel@tonic-gate * different feature sets (at which point we would almost certainly 1520Sstevel@tonic-gate * want to set the feature bits to correspond to the feature 1530Sstevel@tonic-gate * minimum) this value may be altered. 1540Sstevel@tonic-gate */ 1550Sstevel@tonic-gate x86_feature = cpuid_pass1(cpu[0]); 1560Sstevel@tonic-gate 1570Sstevel@tonic-gate /* 1580Sstevel@tonic-gate * Initialize idt0, gdt0, ldt0_default, ktss0 and dftss. 1590Sstevel@tonic-gate */ 1603446Smrj init_desctbls(); 1610Sstevel@tonic-gate 1625322Ssudheer #if !defined(__xpv) 1635322Ssudheer 1645322Ssudheer /* 1655322Ssudheer * Patch the tsc_read routine with appropriate set of instructions, 1665322Ssudheer * depending on the processor family and architecure, to read the 1675322Ssudheer * time-stamp counter while ensuring no out-of-order execution. 1685322Ssudheer * Patch it while the kernel text is still writable. 1695322Ssudheer * 1705322Ssudheer * Note: tsc_read is not patched for intel processors whose family 1715322Ssudheer * is >6 and for amd whose family >f (in case they don't support rdtscp 1725322Ssudheer * instruction, unlikely). By default tsc_read will use cpuid for 1735322Ssudheer * serialization in such cases. The following code needs to be 1745322Ssudheer * revisited if intel processors of family >= f retains the 1755322Ssudheer * instruction serialization nature of mfence instruction. 1765338Ssudheer * Note: tsc_read is not patched for x86 processors which do 1775338Ssudheer * not support "mfence". By default tsc_read will use cpuid for 1785338Ssudheer * serialization in such cases. 1795741Smrj * 1805741Smrj * The Xen hypervisor does not correctly report whether rdtscp is 1815741Smrj * supported or not, so we must assume that it is not. 1825322Ssudheer */ 1835741Smrj if (xpv_is_hvm == 0 && (x86_feature & X86_TSCP)) 1845322Ssudheer patch_tsc_read(X86_HAVE_TSCP); 1855322Ssudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_AMD && 1865338Ssudheer cpuid_getfamily(CPU) <= 0xf && (x86_feature & X86_SSE2) != 0) 1875322Ssudheer patch_tsc_read(X86_TSC_MFENCE); 1885322Ssudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_Intel && 1895338Ssudheer cpuid_getfamily(CPU) <= 6 && (x86_feature & X86_SSE2) != 0) 1906642Ssudheer patch_tsc_read(X86_TSC_LFENCE); 1915322Ssudheer 1925322Ssudheer #endif /* !__xpv */ 1930Sstevel@tonic-gate 1945084Sjohnlev #if defined(__i386) && !defined(__xpv) 1950Sstevel@tonic-gate /* 1960Sstevel@tonic-gate * Some i386 processors do not implement the rdtsc instruction, 1975322Ssudheer * or at least they do not implement it correctly. Patch them to 1985322Ssudheer * return 0. 1990Sstevel@tonic-gate */ 2005322Ssudheer if ((x86_feature & X86_TSC) == 0) 2015322Ssudheer patch_tsc_read(X86_NO_TSC); 2025084Sjohnlev #endif /* __i386 && !__xpv */ 2035084Sjohnlev 204*8377SBill.Holler@Sun.COM #if defined(__amd64) && !defined(__xpv) 205*8377SBill.Holler@Sun.COM patch_memops(cpuid_getvendor(CPU)); 206*8377SBill.Holler@Sun.COM #endif /* __amd64 && !__xpv */ 207*8377SBill.Holler@Sun.COM 2085084Sjohnlev #if !defined(__xpv) 2095084Sjohnlev /* XXPV what, if anything, should be dorked with here under xen? */ 2103446Smrj 2113446Smrj /* 2123446Smrj * While we're thinking about the TSC, let's set up %cr4 so that 2133446Smrj * userland can issue rdtsc, and initialize the TSC_AUX value 2143446Smrj * (the cpuid) for the rdtscp instruction on appropriately 2153446Smrj * capable hardware. 2163446Smrj */ 2173446Smrj if (x86_feature & X86_TSC) 2183446Smrj setcr4(getcr4() & ~CR4_TSD); 2193446Smrj 2203446Smrj if (x86_feature & X86_TSCP) 2213446Smrj (void) wrmsr(MSR_AMD_TSCAUX, 0); 2223446Smrj 2233446Smrj if (x86_feature & X86_DE) 2243446Smrj setcr4(getcr4() | CR4_DE); 2255084Sjohnlev #endif /* __xpv */ 2260Sstevel@tonic-gate 2270Sstevel@tonic-gate /* 2280Sstevel@tonic-gate * initialize t0 2290Sstevel@tonic-gate */ 2300Sstevel@tonic-gate t0.t_stk = (caddr_t)rp - MINFRAME; 2310Sstevel@tonic-gate t0.t_stkbase = t0stack; 2320Sstevel@tonic-gate t0.t_pri = maxclsyspri - 3; 2330Sstevel@tonic-gate t0.t_schedflag = TS_LOAD | TS_DONT_SWAP; 2340Sstevel@tonic-gate t0.t_procp = &p0; 2350Sstevel@tonic-gate t0.t_plockp = &p0lock.pl_lock; 2360Sstevel@tonic-gate t0.t_lwp = &lwp0; 2370Sstevel@tonic-gate t0.t_forw = &t0; 2380Sstevel@tonic-gate t0.t_back = &t0; 2390Sstevel@tonic-gate t0.t_next = &t0; 2400Sstevel@tonic-gate t0.t_prev = &t0; 2410Sstevel@tonic-gate t0.t_cpu = cpu[0]; 2420Sstevel@tonic-gate t0.t_disp_queue = &cpu0_disp; 2430Sstevel@tonic-gate t0.t_bind_cpu = PBIND_NONE; 2440Sstevel@tonic-gate t0.t_bind_pset = PS_NONE; 2456298Sakolb t0.t_bindflag = (uchar_t)default_binding_mode; 2460Sstevel@tonic-gate t0.t_cpupart = &cp_default; 2470Sstevel@tonic-gate t0.t_clfuncs = &sys_classfuncs.thread; 2480Sstevel@tonic-gate t0.t_copyops = NULL; 2490Sstevel@tonic-gate THREAD_ONPROC(&t0, CPU); 2500Sstevel@tonic-gate 2510Sstevel@tonic-gate lwp0.lwp_thread = &t0; 2523446Smrj lwp0.lwp_regs = (void *)rp; 2530Sstevel@tonic-gate lwp0.lwp_procp = &p0; 2540Sstevel@tonic-gate t0.t_tid = p0.p_lwpcnt = p0.p_lwprcnt = p0.p_lwpid = 1; 2550Sstevel@tonic-gate 2560Sstevel@tonic-gate p0.p_exec = NULL; 2570Sstevel@tonic-gate p0.p_stat = SRUN; 2580Sstevel@tonic-gate p0.p_flag = SSYS; 2590Sstevel@tonic-gate p0.p_tlist = &t0; 2600Sstevel@tonic-gate p0.p_stksize = 2*PAGESIZE; 2610Sstevel@tonic-gate p0.p_stkpageszc = 0; 2620Sstevel@tonic-gate p0.p_as = &kas; 2630Sstevel@tonic-gate p0.p_lockp = &p0lock; 2640Sstevel@tonic-gate p0.p_brkpageszc = 0; 2654426Saguzovsk p0.p_t1_lgrpid = LGRP_NONE; 2664426Saguzovsk p0.p_tr_lgrpid = LGRP_NONE; 2670Sstevel@tonic-gate sigorset(&p0.p_ignore, &ignoredefault); 2680Sstevel@tonic-gate 2690Sstevel@tonic-gate CPU->cpu_thread = &t0; 2700Sstevel@tonic-gate bzero(&cpu0_disp, sizeof (disp_t)); 2710Sstevel@tonic-gate CPU->cpu_disp = &cpu0_disp; 2720Sstevel@tonic-gate CPU->cpu_disp->disp_cpu = CPU; 2730Sstevel@tonic-gate CPU->cpu_dispthread = &t0; 2740Sstevel@tonic-gate CPU->cpu_idle_thread = &t0; 2750Sstevel@tonic-gate CPU->cpu_flags = CPU_READY | CPU_RUNNING | CPU_EXISTS | CPU_ENABLE; 2760Sstevel@tonic-gate CPU->cpu_dispatch_pri = t0.t_pri; 2770Sstevel@tonic-gate 2780Sstevel@tonic-gate CPU->cpu_id = 0; 2790Sstevel@tonic-gate 2800Sstevel@tonic-gate CPU->cpu_pri = 12; /* initial PIL for the boot CPU */ 2810Sstevel@tonic-gate 2820Sstevel@tonic-gate /* 2831217Srab * The kernel doesn't use LDTs unless a process explicitly requests one. 2840Sstevel@tonic-gate */ 2855084Sjohnlev p0.p_ldt_desc = null_sdesc; 2860Sstevel@tonic-gate 2870Sstevel@tonic-gate /* 2883446Smrj * Initialize thread/cpu microstate accounting 2890Sstevel@tonic-gate */ 2900Sstevel@tonic-gate init_mstate(&t0, LMS_SYSTEM); 2910Sstevel@tonic-gate init_cpu_mstate(CPU, CMS_SYSTEM); 2920Sstevel@tonic-gate 2930Sstevel@tonic-gate /* 2940Sstevel@tonic-gate * Initialize lists of available and active CPUs. 2950Sstevel@tonic-gate */ 2960Sstevel@tonic-gate cpu_list_init(CPU); 2970Sstevel@tonic-gate 2983446Smrj /* 2993446Smrj * Now that we have taken over the GDT, IDT and have initialized 3003446Smrj * active CPU list it's time to inform kmdb if present. 3013446Smrj */ 3023446Smrj if (boothowto & RB_DEBUG) 3033446Smrj kdi_idt_sync(); 3043446Smrj 3053446Smrj /* 3063446Smrj * If requested (boot -d) drop into kmdb. 3073446Smrj * 3083446Smrj * This must be done after cpu_list_init() on the 64-bit kernel 3093446Smrj * since taking a trap requires that we re-compute gsbase based 3103446Smrj * on the cpu list. 3113446Smrj */ 3123446Smrj if (boothowto & RB_DEBUGENTER) 3133446Smrj kmdb_enter(); 3143446Smrj 315414Skchow cpu_vm_data_init(CPU); 316414Skchow 317748Sdmick /* lgrp_init() needs PCI config space access */ 3185084Sjohnlev #if defined(__xpv) 3195084Sjohnlev if (DOMAIN_IS_INITDOMAIN(xen_info)) 3205084Sjohnlev pci_cfgspace_init(); 3215084Sjohnlev #else 322748Sdmick pci_cfgspace_init(); 3235084Sjohnlev #endif 324748Sdmick 3250Sstevel@tonic-gate rp->r_fp = 0; /* terminate kernel stack traces! */ 3260Sstevel@tonic-gate 3270Sstevel@tonic-gate prom_init("kernel", (void *)NULL); 3280Sstevel@tonic-gate 3292006Sandrei boot_ncpus = bootprop_getval("boot-ncpus"); 3302006Sandrei 3312006Sandrei if (boot_ncpus <= 0 || boot_ncpus > NCPU) 3323446Smrj boot_ncpus = NCPU; 3332006Sandrei 3342006Sandrei max_ncpus = boot_max_ncpus = boot_ncpus; 3352006Sandrei 3366445Sjjc /* 3376445Sjjc * Initialize the lgrp framework 3386445Sjjc */ 3396445Sjjc lgrp_init(); 3406445Sjjc 3410Sstevel@tonic-gate if (boothowto & RB_HALT) { 3420Sstevel@tonic-gate prom_printf("unix: kernel halted by -h flag\n"); 3430Sstevel@tonic-gate prom_enter_mon(); 3440Sstevel@tonic-gate } 3450Sstevel@tonic-gate 3460Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 3470Sstevel@tonic-gate 3484581Ssherrym /* 3494581Ssherrym * Fill out cpu_ucode_info. Update microcode if necessary. 3504581Ssherrym */ 3514581Ssherrym ucode_check(CPU); 3524581Ssherrym 3530Sstevel@tonic-gate if (workaround_errata(CPU) != 0) 3540Sstevel@tonic-gate panic("critical workaround(s) missing for boot cpu"); 3550Sstevel@tonic-gate } 3565648Ssetje 3575648Ssetje 3585648Ssetje void 3595648Ssetje mach_modpath(char *path, const char *filename) 3605648Ssetje { 3615648Ssetje /* 3625648Ssetje * Construct the directory path from the filename. 3635648Ssetje */ 3645648Ssetje 3655648Ssetje int len; 3665648Ssetje char *p; 3675648Ssetje const char isastr[] = "/amd64"; 3685648Ssetje size_t isalen = strlen(isastr); 3695648Ssetje 3705648Ssetje if ((p = strrchr(filename, '/')) == NULL) 3715648Ssetje return; 3725648Ssetje 3735648Ssetje while (p > filename && *(p - 1) == '/') 3745648Ssetje p--; /* remove trailing '/' characters */ 3755648Ssetje if (p == filename) 3765648Ssetje p++; /* so "/" -is- the modpath in this case */ 3775648Ssetje 3785648Ssetje /* 3795648Ssetje * Remove optional isa-dependent directory name - the module 3805648Ssetje * subsystem will put this back again (!) 3815648Ssetje */ 3825648Ssetje len = p - filename; 3835648Ssetje if (len > isalen && 3845648Ssetje strncmp(&filename[len - isalen], isastr, isalen) == 0) 3855648Ssetje p -= isalen; 3865648Ssetje 3875648Ssetje /* 3885648Ssetje * "/platform/mumblefrotz" + " " + MOD_DEFPATH 3895648Ssetje */ 3905648Ssetje len += (p - filename) + 1 + strlen(MOD_DEFPATH) + 1; 3915648Ssetje (void) strncpy(path, filename, p - filename); 3925648Ssetje } 393