10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51582Skchow * Common Development and Distribution License (the "License"). 61582Skchow * You may not use this file except in compliance with the License. 70Sstevel@tonic-gate * 80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 100Sstevel@tonic-gate * See the License for the specific language governing permissions 110Sstevel@tonic-gate * and limitations under the License. 120Sstevel@tonic-gate * 130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 180Sstevel@tonic-gate * 190Sstevel@tonic-gate * CDDL HEADER END 200Sstevel@tonic-gate */ 210Sstevel@tonic-gate /* 228906SEric.Saxe@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 230Sstevel@tonic-gate * Use is subject to license terms. 240Sstevel@tonic-gate */ 259283SBill.Holler@Sun.COM /* 269283SBill.Holler@Sun.COM * Copyright (c) 2009, Intel Corporation. 279283SBill.Holler@Sun.COM * All rights reserved. 289283SBill.Holler@Sun.COM */ 290Sstevel@tonic-gate 300Sstevel@tonic-gate /* 310Sstevel@tonic-gate * Various routines to handle identification 320Sstevel@tonic-gate * and classification of x86 processors. 330Sstevel@tonic-gate */ 340Sstevel@tonic-gate 350Sstevel@tonic-gate #include <sys/types.h> 360Sstevel@tonic-gate #include <sys/archsystm.h> 370Sstevel@tonic-gate #include <sys/x86_archext.h> 380Sstevel@tonic-gate #include <sys/kmem.h> 390Sstevel@tonic-gate #include <sys/systm.h> 400Sstevel@tonic-gate #include <sys/cmn_err.h> 410Sstevel@tonic-gate #include <sys/sunddi.h> 420Sstevel@tonic-gate #include <sys/sunndi.h> 430Sstevel@tonic-gate #include <sys/cpuvar.h> 440Sstevel@tonic-gate #include <sys/processor.h> 455045Sbholler #include <sys/sysmacros.h> 463434Sesaxe #include <sys/pg.h> 470Sstevel@tonic-gate #include <sys/fp.h> 480Sstevel@tonic-gate #include <sys/controlregs.h> 490Sstevel@tonic-gate #include <sys/auxv_386.h> 500Sstevel@tonic-gate #include <sys/bitmap.h> 510Sstevel@tonic-gate #include <sys/memnode.h> 520Sstevel@tonic-gate 537532SSean.Ye@Sun.COM #ifdef __xpv 547532SSean.Ye@Sun.COM #include <sys/hypervisor.h> 558930SBill.Holler@Sun.COM #else 568930SBill.Holler@Sun.COM #include <sys/ontrap.h> 577532SSean.Ye@Sun.COM #endif 587532SSean.Ye@Sun.COM 590Sstevel@tonic-gate /* 600Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 610Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 620Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 630Sstevel@tonic-gate * in pass 1. 640Sstevel@tonic-gate * 650Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 660Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 670Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 680Sstevel@tonic-gate * CPU. 690Sstevel@tonic-gate * 700Sstevel@tonic-gate * Pass 1 includes: 710Sstevel@tonic-gate * 720Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 730Sstevel@tonic-gate * x86_vendor accordingly. 740Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 750Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 760Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 770Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 780Sstevel@tonic-gate * again while applying specific processor knowledge. 790Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 800Sstevel@tonic-gate * 810Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 820Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 830Sstevel@tonic-gate * system support the same features. 840Sstevel@tonic-gate * 850Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 860Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 870Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 880Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 890Sstevel@tonic-gate * simple feature processing done in pass1. 900Sstevel@tonic-gate * 910Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 920Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 930Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 940Sstevel@tonic-gate * 950Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 960Sstevel@tonic-gate * the support infrastructure for various hardware features has been 970Sstevel@tonic-gate * initialized. It determines which processor features will be reported 980Sstevel@tonic-gate * to userland via the aux vector. 990Sstevel@tonic-gate * 1000Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 1010Sstevel@tonic-gate * features the kernel will use. 1020Sstevel@tonic-gate * 1030Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 1040Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 1050Sstevel@tonic-gate * 1060Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1070Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1080Sstevel@tonic-gate * to the accessor code. 1090Sstevel@tonic-gate */ 1100Sstevel@tonic-gate 1110Sstevel@tonic-gate uint_t x86_feature = 0; 1120Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1130Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1147589SVikram.Hegde@Sun.COM uint_t x86_clflush_size = 0; 1150Sstevel@tonic-gate 1160Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1170Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1180Sstevel@tonic-gate 1190Sstevel@tonic-gate uint_t enable486; 1208990SSurya.Prakki@Sun.COM /* 1219000SStuart.Maybee@Sun.COM * This is set to platform type Solaris is running on. 1228990SSurya.Prakki@Sun.COM */ 1239000SStuart.Maybee@Sun.COM static int platform_type = HW_NATIVE; 1240Sstevel@tonic-gate 1250Sstevel@tonic-gate /* 1264481Sbholler * monitor/mwait info. 1275045Sbholler * 1285045Sbholler * size_actual and buf_actual are the real address and size allocated to get 1295045Sbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1305045Sbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1315045Sbholler * processor cache-line alignment, but this is not guarantied in the furture. 1324481Sbholler */ 1334481Sbholler struct mwait_info { 1344481Sbholler size_t mon_min; /* min size to avoid missed wakeups */ 1354481Sbholler size_t mon_max; /* size to avoid false wakeups */ 1365045Sbholler size_t size_actual; /* size actually allocated */ 1375045Sbholler void *buf_actual; /* memory actually allocated */ 1384481Sbholler uint32_t support; /* processor support of monitor/mwait */ 1394481Sbholler }; 1404481Sbholler 1414481Sbholler /* 1420Sstevel@tonic-gate * These constants determine how many of the elements of the 1430Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1440Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1450Sstevel@tonic-gate */ 1460Sstevel@tonic-gate 1470Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1480Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1490Sstevel@tonic-gate 1500Sstevel@tonic-gate struct cpuid_info { 1510Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1520Sstevel@tonic-gate /* 1530Sstevel@tonic-gate * standard function information 1540Sstevel@tonic-gate */ 1550Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1560Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1570Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1580Sstevel@tonic-gate 1590Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1600Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1610Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1620Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1630Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1640Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1651228Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1660Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1670Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1684606Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 1694606Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 1704606Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 1714606Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1721228Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1730Sstevel@tonic-gate /* 1740Sstevel@tonic-gate * extended function information 1750Sstevel@tonic-gate */ 1760Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1770Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1780Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1790Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1801228Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1815870Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 1825870Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1831228Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1841228Sandrei /* Intel: fn 4: %eax[31-26] */ 1850Sstevel@tonic-gate /* 1860Sstevel@tonic-gate * supported feature information 1870Sstevel@tonic-gate */ 1883446Smrj uint32_t cpi_support[5]; 1890Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1900Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1910Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1920Sstevel@tonic-gate #define STD_ECX_FEATURES 3 1933446Smrj #define AMD_ECX_FEATURES 4 1942869Sgavinm /* 1952869Sgavinm * Synthesized information, where known. 1962869Sgavinm */ 1972869Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1982869Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1992869Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 2004481Sbholler 2014481Sbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 2027282Smishra uint32_t cpi_apicid; 2030Sstevel@tonic-gate }; 2040Sstevel@tonic-gate 2050Sstevel@tonic-gate 2060Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 2070Sstevel@tonic-gate 2080Sstevel@tonic-gate /* 2090Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2100Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2110Sstevel@tonic-gate */ 2120Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2130Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2140Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2150Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2160Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2170Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2180Sstevel@tonic-gate 2190Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2200Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2210Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2220Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2230Sstevel@tonic-gate 2240Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2250Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2260Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2270Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2280Sstevel@tonic-gate 2290Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2300Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 2314606Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 2327282Smishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 2334606Sesaxe 2344606Sesaxe /* 2354606Sesaxe * Function 4 (Deterministic Cache Parameters) macros 2364606Sesaxe * Defined by Intel Application Note AP-485 2374606Sesaxe */ 2384606Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 2394606Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 2404606Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 2414606Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 2424606Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 2434606Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 2447282Smishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 2454606Sesaxe 2464606Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 2474606Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 2484606Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 2494606Sesaxe 2504606Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 2514606Sesaxe 2524606Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 2534606Sesaxe 2540Sstevel@tonic-gate 2550Sstevel@tonic-gate /* 2561975Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2571975Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2581975Sdmick * (loosely defined as "pre-Pentium-4"): 2591975Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2601975Sdmick */ 2611975Sdmick 2621975Sdmick #define IS_LEGACY_P6(cpi) ( \ 2631975Sdmick cpi->cpi_family == 6 && \ 2641975Sdmick (cpi->cpi_model == 1 || \ 2651975Sdmick cpi->cpi_model == 3 || \ 2661975Sdmick cpi->cpi_model == 5 || \ 2671975Sdmick cpi->cpi_model == 6 || \ 2681975Sdmick cpi->cpi_model == 7 || \ 2691975Sdmick cpi->cpi_model == 8 || \ 2701975Sdmick cpi->cpi_model == 0xA || \ 2711975Sdmick cpi->cpi_model == 0xB) \ 2721975Sdmick ) 2731975Sdmick 2741975Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2751975Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2761975Sdmick 2774855Sksadhukh /* Extended family/model support */ 2784855Sksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 2794855Sksadhukh cpi->cpi_family >= 0xf) 2804855Sksadhukh 2811975Sdmick /* 2824481Sbholler * Info for monitor/mwait idle loop. 2834481Sbholler * 2844481Sbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 2854481Sbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 2864481Sbholler * 2006. 2874481Sbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 2884481Sbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 2894481Sbholler */ 2904481Sbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 2914481Sbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 2924481Sbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 2934481Sbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 2944481Sbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 2954481Sbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 2964481Sbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 2974481Sbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 2984481Sbholler /* 2994481Sbholler * Number of sub-cstates for a given c-state. 3004481Sbholler */ 3014481Sbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 3024481Sbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 3034481Sbholler 3047532SSean.Ye@Sun.COM /* 3057532SSean.Ye@Sun.COM * Functions we consune from cpuid_subr.c; don't publish these in a header 3067532SSean.Ye@Sun.COM * file to try and keep people using the expected cpuid_* interfaces. 3077532SSean.Ye@Sun.COM */ 3087532SSean.Ye@Sun.COM extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 3097532SSean.Ye@Sun.COM extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 3107532SSean.Ye@Sun.COM extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 3117532SSean.Ye@Sun.COM extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3122869Sgavinm 3132869Sgavinm /* 3143446Smrj * Apply up various platform-dependent restrictions where the 3153446Smrj * underlying platform restrictions mean the CPU can be marked 3163446Smrj * as less capable than its cpuid instruction would imply. 3173446Smrj */ 3185084Sjohnlev #if defined(__xpv) 3195084Sjohnlev static void 3205084Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 3215084Sjohnlev { 3225084Sjohnlev switch (eax) { 3237532SSean.Ye@Sun.COM case 1: { 3247532SSean.Ye@Sun.COM uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 3257532SSean.Ye@Sun.COM 0 : CPUID_INTC_EDX_MCA; 3265084Sjohnlev cp->cp_edx &= 3277532SSean.Ye@Sun.COM ~(mcamask | 3287532SSean.Ye@Sun.COM CPUID_INTC_EDX_PSE | 3295084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 3305084Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 3315084Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 3325084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 3335084Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 3345084Sjohnlev break; 3357532SSean.Ye@Sun.COM } 3365084Sjohnlev 3375084Sjohnlev case 0x80000001: 3385084Sjohnlev cp->cp_edx &= 3395084Sjohnlev ~(CPUID_AMD_EDX_PSE | 3405084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 3415084Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 3425084Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 3435084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 3445084Sjohnlev CPUID_AMD_EDX_TSCP); 3455084Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 3465084Sjohnlev break; 3475084Sjohnlev default: 3485084Sjohnlev break; 3495084Sjohnlev } 3505084Sjohnlev 3515084Sjohnlev switch (vendor) { 3525084Sjohnlev case X86_VENDOR_Intel: 3535084Sjohnlev switch (eax) { 3545084Sjohnlev case 4: 3555084Sjohnlev /* 3565084Sjohnlev * Zero out the (ncores-per-chip - 1) field 3575084Sjohnlev */ 3585084Sjohnlev cp->cp_eax &= 0x03fffffff; 3595084Sjohnlev break; 3605084Sjohnlev default: 3615084Sjohnlev break; 3625084Sjohnlev } 3635084Sjohnlev break; 3645084Sjohnlev case X86_VENDOR_AMD: 3655084Sjohnlev switch (eax) { 3665084Sjohnlev case 0x80000008: 3675084Sjohnlev /* 3685084Sjohnlev * Zero out the (ncores-per-chip - 1) field 3695084Sjohnlev */ 3705084Sjohnlev cp->cp_ecx &= 0xffffff00; 3715084Sjohnlev break; 3725084Sjohnlev default: 3735084Sjohnlev break; 3745084Sjohnlev } 3755084Sjohnlev break; 3765084Sjohnlev default: 3775084Sjohnlev break; 3785084Sjohnlev } 3795084Sjohnlev } 3805084Sjohnlev #else 3813446Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 3825084Sjohnlev #endif 3833446Smrj 3843446Smrj /* 3850Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3860Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3870Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3880Sstevel@tonic-gate * via settings in eeprom. 3890Sstevel@tonic-gate */ 3900Sstevel@tonic-gate 3910Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3920Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3930Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3940Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3950Sstevel@tonic-gate 3963446Smrj void 3973446Smrj cpuid_alloc_space(cpu_t *cpu) 3983446Smrj { 3993446Smrj /* 4003446Smrj * By convention, cpu0 is the boot cpu, which is set up 4013446Smrj * before memory allocation is available. All other cpus get 4023446Smrj * their cpuid_info struct allocated here. 4033446Smrj */ 4043446Smrj ASSERT(cpu->cpu_id != 0); 4053446Smrj cpu->cpu_m.mcpu_cpi = 4063446Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 4073446Smrj } 4083446Smrj 4093446Smrj void 4103446Smrj cpuid_free_space(cpu_t *cpu) 4113446Smrj { 4124606Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 4134606Sesaxe int i; 4144606Sesaxe 4153446Smrj ASSERT(cpu->cpu_id != 0); 4164606Sesaxe 4174606Sesaxe /* 4184606Sesaxe * Free up any function 4 related dynamic storage 4194606Sesaxe */ 4204606Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 4214606Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 4224606Sesaxe if (cpi->cpi_std_4_size > 0) 4234606Sesaxe kmem_free(cpi->cpi_std_4, 4244606Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 4254606Sesaxe 4263446Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 4273446Smrj } 4283446Smrj 4295741Smrj #if !defined(__xpv) 4305741Smrj 4315741Smrj static void 4329000SStuart.Maybee@Sun.COM determine_platform() 4335741Smrj { 4345741Smrj struct cpuid_regs cp; 4355741Smrj char *xen_str; 4365741Smrj uint32_t xen_signature[4]; 4375741Smrj 4385741Smrj /* 4395741Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 4405741Smrj * 0x40000000 returns a string representing the Xen signature in 4415741Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 4425741Smrj * function. 4435741Smrj */ 4445741Smrj cp.cp_eax = 0x40000000; 4455741Smrj (void) __cpuid_insn(&cp); 4465741Smrj xen_signature[0] = cp.cp_ebx; 4475741Smrj xen_signature[1] = cp.cp_ecx; 4485741Smrj xen_signature[2] = cp.cp_edx; 4495741Smrj xen_signature[3] = 0; 4505741Smrj xen_str = (char *)xen_signature; 4519000SStuart.Maybee@Sun.COM if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) { 4529000SStuart.Maybee@Sun.COM platform_type = HW_XEN_HVM; 4539000SStuart.Maybee@Sun.COM } else if (vmware_platform()) { /* running under vmware hypervisor? */ 4549000SStuart.Maybee@Sun.COM platform_type = HW_VMWARE; 4559000SStuart.Maybee@Sun.COM } 4569000SStuart.Maybee@Sun.COM } 4579000SStuart.Maybee@Sun.COM 4589000SStuart.Maybee@Sun.COM int 4599000SStuart.Maybee@Sun.COM get_hwenv(void) 4609000SStuart.Maybee@Sun.COM { 4619000SStuart.Maybee@Sun.COM return (platform_type); 4625741Smrj } 4639000SStuart.Maybee@Sun.COM 4649000SStuart.Maybee@Sun.COM int 4659000SStuart.Maybee@Sun.COM is_controldom(void) 4669000SStuart.Maybee@Sun.COM { 4679000SStuart.Maybee@Sun.COM return (0); 4689000SStuart.Maybee@Sun.COM } 4699000SStuart.Maybee@Sun.COM 4709000SStuart.Maybee@Sun.COM #else 4719000SStuart.Maybee@Sun.COM 4729000SStuart.Maybee@Sun.COM int 4739000SStuart.Maybee@Sun.COM get_hwenv(void) 4749000SStuart.Maybee@Sun.COM { 4759000SStuart.Maybee@Sun.COM return (HW_XEN_PV); 4769000SStuart.Maybee@Sun.COM } 4779000SStuart.Maybee@Sun.COM 4789000SStuart.Maybee@Sun.COM int 4799000SStuart.Maybee@Sun.COM is_controldom(void) 4809000SStuart.Maybee@Sun.COM { 4819000SStuart.Maybee@Sun.COM return (DOMAIN_IS_INITDOMAIN(xen_info)); 4829000SStuart.Maybee@Sun.COM } 4839000SStuart.Maybee@Sun.COM 4845741Smrj #endif /* __xpv */ 4855741Smrj 4860Sstevel@tonic-gate uint_t 4870Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4880Sstevel@tonic-gate { 4890Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4900Sstevel@tonic-gate uint_t feature = X86_CPUID; 4910Sstevel@tonic-gate struct cpuid_info *cpi; 4921228Sandrei struct cpuid_regs *cp; 4930Sstevel@tonic-gate int xcpuid; 4945084Sjohnlev #if !defined(__xpv) 4955045Sbholler extern int idle_cpu_prefer_mwait; 4965084Sjohnlev #endif 4973446Smrj 4980Sstevel@tonic-gate /* 4993446Smrj * Space statically allocated for cpu0, ensure pointer is set 5000Sstevel@tonic-gate */ 5010Sstevel@tonic-gate if (cpu->cpu_id == 0) 5023446Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 5033446Smrj cpi = cpu->cpu_m.mcpu_cpi; 5043446Smrj ASSERT(cpi != NULL); 5050Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 5061228Sandrei cp->cp_eax = 0; 5071228Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 5080Sstevel@tonic-gate { 5090Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 5100Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 5110Sstevel@tonic-gate *iptr++ = cp->cp_edx; 5120Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 5130Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 5140Sstevel@tonic-gate } 5150Sstevel@tonic-gate 5167532SSean.Ye@Sun.COM cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 5170Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 5180Sstevel@tonic-gate 5190Sstevel@tonic-gate /* 5200Sstevel@tonic-gate * Limit the range in case of weird hardware 5210Sstevel@tonic-gate */ 5220Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 5230Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 5240Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5250Sstevel@tonic-gate goto pass1_done; 5260Sstevel@tonic-gate 5270Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5281228Sandrei cp->cp_eax = 1; 5291228Sandrei (void) __cpuid_insn(cp); 5300Sstevel@tonic-gate 5310Sstevel@tonic-gate /* 5320Sstevel@tonic-gate * Extract identifying constants for easy access. 5330Sstevel@tonic-gate */ 5340Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5350Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5360Sstevel@tonic-gate 5371975Sdmick if (cpi->cpi_family == 0xf) 5380Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5391975Sdmick 5402001Sdmick /* 5414265Skchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 5422001Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 5432001Sdmick * one would expect (max value means possible overflow). Sigh. 5442001Sdmick */ 5452001Sdmick 5462001Sdmick switch (cpi->cpi_vendor) { 5474855Sksadhukh case X86_VENDOR_Intel: 5484855Sksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 5494855Sksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5504858Sksadhukh break; 5512001Sdmick case X86_VENDOR_AMD: 5524265Skchow if (CPI_FAMILY(cpi) == 0xf) 5532001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5542001Sdmick break; 5552001Sdmick default: 5562001Sdmick if (cpi->cpi_model == 0xf) 5572001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5582001Sdmick break; 5592001Sdmick } 5600Sstevel@tonic-gate 5610Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5620Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5630Sstevel@tonic-gate 5640Sstevel@tonic-gate /* 5650Sstevel@tonic-gate * *default* assumptions: 5660Sstevel@tonic-gate * - believe %edx feature word 5670Sstevel@tonic-gate * - ignore %ecx feature word 5680Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5690Sstevel@tonic-gate */ 5700Sstevel@tonic-gate mask_edx = 0xffffffff; 5710Sstevel@tonic-gate mask_ecx = 0; 5720Sstevel@tonic-gate 5730Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5740Sstevel@tonic-gate 5750Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5760Sstevel@tonic-gate case X86_VENDOR_Intel: 5770Sstevel@tonic-gate if (cpi->cpi_family == 5) 5780Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5791975Sdmick else if (IS_LEGACY_P6(cpi)) { 5800Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5810Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5820Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5830Sstevel@tonic-gate /* 5840Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5850Sstevel@tonic-gate */ 5860Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5870Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5881975Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5890Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5900Sstevel@tonic-gate /* 5910Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5920Sstevel@tonic-gate * features until Prescott, so we'll only check 5930Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5940Sstevel@tonic-gate * that idea later. 5950Sstevel@tonic-gate */ 5960Sstevel@tonic-gate mask_ecx = 0xffffffff; 5970Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5980Sstevel@tonic-gate mask_ecx = 0xffffffff; 5994636Sbholler /* 6004636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6014636Sbholler * to obtain the monitor linesize. 6024636Sbholler */ 6034636Sbholler if (cpi->cpi_maxeax < 5) 6044636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6050Sstevel@tonic-gate break; 6060Sstevel@tonic-gate case X86_VENDOR_IntelClone: 6070Sstevel@tonic-gate default: 6080Sstevel@tonic-gate break; 6090Sstevel@tonic-gate case X86_VENDOR_AMD: 6100Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 6110Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 6120Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 6130Sstevel@tonic-gate cpi->cpi_model = 0xc; 6140Sstevel@tonic-gate } else 6150Sstevel@tonic-gate #endif 6160Sstevel@tonic-gate if (cpi->cpi_family == 5) { 6170Sstevel@tonic-gate /* 6180Sstevel@tonic-gate * AMD K5 and K6 6190Sstevel@tonic-gate * 6200Sstevel@tonic-gate * These CPUs have an incomplete implementation 6210Sstevel@tonic-gate * of MCA/MCE which we mask away. 6220Sstevel@tonic-gate */ 6231228Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 6241228Sandrei 6251228Sandrei /* 6261228Sandrei * Model 0 uses the wrong (APIC) bit 6271228Sandrei * to indicate PGE. Fix it here. 6281228Sandrei */ 6290Sstevel@tonic-gate if (cpi->cpi_model == 0) { 6300Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6310Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6320Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6330Sstevel@tonic-gate } 6341228Sandrei } 6351228Sandrei 6361228Sandrei /* 6371228Sandrei * Early models had problems w/ MMX; disable. 6381228Sandrei */ 6391228Sandrei if (cpi->cpi_model < 6) 6401228Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6411228Sandrei } 6421228Sandrei 6431228Sandrei /* 6441228Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6451228Sandrei * enable all 6461228Sandrei */ 6471228Sandrei if (cpi->cpi_family >= 0xf) 648771Sdmick mask_ecx = 0xffffffff; 6494636Sbholler /* 6504636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6514636Sbholler * to obtain the monitor linesize. 6524636Sbholler */ 6534636Sbholler if (cpi->cpi_maxeax < 5) 6544636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6555045Sbholler 6565084Sjohnlev #if !defined(__xpv) 6575045Sbholler /* 6585045Sbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6595045Sbholler * processors. AMD does not intend MWAIT to be used in the cpu 6605045Sbholler * idle loop on current and future processors. 10h and future 6615045Sbholler * AMD processors use more power in MWAIT than HLT. 6625045Sbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6635045Sbholler */ 6645045Sbholler idle_cpu_prefer_mwait = 0; 6655084Sjohnlev #endif 6665045Sbholler 6670Sstevel@tonic-gate break; 6680Sstevel@tonic-gate case X86_VENDOR_TM: 6690Sstevel@tonic-gate /* 6700Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6710Sstevel@tonic-gate */ 6720Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6730Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6740Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6750Sstevel@tonic-gate break; 6760Sstevel@tonic-gate case X86_VENDOR_Centaur: 6770Sstevel@tonic-gate /* 6780Sstevel@tonic-gate * workaround the NT workarounds again 6790Sstevel@tonic-gate */ 6800Sstevel@tonic-gate if (cpi->cpi_family == 6) 6810Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6820Sstevel@tonic-gate break; 6830Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6840Sstevel@tonic-gate /* 6850Sstevel@tonic-gate * We rely heavily on the probing in locore 6860Sstevel@tonic-gate * to actually figure out what parts, if any, 6870Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6880Sstevel@tonic-gate */ 6890Sstevel@tonic-gate switch (x86_type) { 6900Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6910Sstevel@tonic-gate mask_edx = 0; 6920Sstevel@tonic-gate break; 6930Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6940Sstevel@tonic-gate mask_edx = 0; 6950Sstevel@tonic-gate break; 6960Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6970Sstevel@tonic-gate mask_edx = 6980Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6990Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 7000Sstevel@tonic-gate break; 7010Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 7020Sstevel@tonic-gate mask_edx = 7030Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7040Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7050Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7060Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7070Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7080Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7090Sstevel@tonic-gate break; 7100Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 7110Sstevel@tonic-gate mask_edx = 7120Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7130Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7140Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7150Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7160Sstevel@tonic-gate break; 7170Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 7180Sstevel@tonic-gate break; 7190Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 7200Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 7210Sstevel@tonic-gate mask_edx = 7220Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7230Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 7240Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7250Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7260Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7270Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7280Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7290Sstevel@tonic-gate break; 7300Sstevel@tonic-gate default: 7310Sstevel@tonic-gate break; 7320Sstevel@tonic-gate } 7330Sstevel@tonic-gate break; 7340Sstevel@tonic-gate } 7350Sstevel@tonic-gate 7365084Sjohnlev #if defined(__xpv) 7375084Sjohnlev /* 7385084Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 7395084Sjohnlev */ 7405084Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 7415084Sjohnlev #endif /* __xpv */ 7425084Sjohnlev 7430Sstevel@tonic-gate /* 7440Sstevel@tonic-gate * Now we've figured out the masks that determine 7450Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7460Sstevel@tonic-gate * to the feature words, then map the kernel's view 7470Sstevel@tonic-gate * of these feature words into its feature word. 7480Sstevel@tonic-gate */ 7490Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7500Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7510Sstevel@tonic-gate 7520Sstevel@tonic-gate /* 7533446Smrj * apply any platform restrictions (we don't call this 7543446Smrj * immediately after __cpuid_insn here, because we need the 7553446Smrj * workarounds applied above first) 7560Sstevel@tonic-gate */ 7573446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7580Sstevel@tonic-gate 7593446Smrj /* 7603446Smrj * fold in overrides from the "eeprom" mechanism 7613446Smrj */ 7620Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7630Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7640Sstevel@tonic-gate 7650Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7660Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7670Sstevel@tonic-gate 7680Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7690Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7700Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7710Sstevel@tonic-gate feature |= X86_TSC; 7720Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7730Sstevel@tonic-gate feature |= X86_MSR; 7740Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7750Sstevel@tonic-gate feature |= X86_MTRR; 7760Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7770Sstevel@tonic-gate feature |= X86_PGE; 7780Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7790Sstevel@tonic-gate feature |= X86_CMOV; 7800Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7810Sstevel@tonic-gate feature |= X86_MMX; 7820Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7830Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7840Sstevel@tonic-gate feature |= X86_MCA; 7850Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7860Sstevel@tonic-gate feature |= X86_PAE; 7870Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7880Sstevel@tonic-gate feature |= X86_CX8; 7890Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7900Sstevel@tonic-gate feature |= X86_CX16; 7910Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7920Sstevel@tonic-gate feature |= X86_PAT; 7930Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7940Sstevel@tonic-gate feature |= X86_SEP; 7950Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7960Sstevel@tonic-gate /* 7970Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7980Sstevel@tonic-gate * are prerequisites before we'll even 7990Sstevel@tonic-gate * try and do SSE things. 8000Sstevel@tonic-gate */ 8010Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 8020Sstevel@tonic-gate feature |= X86_SSE; 8030Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 8040Sstevel@tonic-gate feature |= X86_SSE2; 8050Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 8060Sstevel@tonic-gate feature |= X86_SSE3; 8075269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 8085269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 8095269Skk208521 feature |= X86_SSSE3; 8105269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 8115269Skk208521 feature |= X86_SSE4_1; 8125269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 8135269Skk208521 feature |= X86_SSE4_2; 814*9370SKuriakose.Kuruvilla@Sun.COM if (cp->cp_ecx & CPUID_INTC_ECX_AES) 815*9370SKuriakose.Kuruvilla@Sun.COM feature |= X86_AES; 8165269Skk208521 } 8170Sstevel@tonic-gate } 8180Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 8193446Smrj feature |= X86_DE; 8207716SBill.Holler@Sun.COM #if !defined(__xpv) 8214481Sbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 8227716SBill.Holler@Sun.COM 8237716SBill.Holler@Sun.COM /* 8247716SBill.Holler@Sun.COM * We require the CLFLUSH instruction for erratum workaround 8257716SBill.Holler@Sun.COM * to use MONITOR/MWAIT. 8267716SBill.Holler@Sun.COM */ 8277716SBill.Holler@Sun.COM if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 8287716SBill.Holler@Sun.COM cpi->cpi_mwait.support |= MWAIT_SUPPORT; 8297716SBill.Holler@Sun.COM feature |= X86_MWAIT; 8307716SBill.Holler@Sun.COM } else { 8317716SBill.Holler@Sun.COM extern int idle_cpu_assert_cflush_monitor; 8327716SBill.Holler@Sun.COM 8337716SBill.Holler@Sun.COM /* 8347716SBill.Holler@Sun.COM * All processors we are aware of which have 8357716SBill.Holler@Sun.COM * MONITOR/MWAIT also have CLFLUSH. 8367716SBill.Holler@Sun.COM */ 8377716SBill.Holler@Sun.COM if (idle_cpu_assert_cflush_monitor) { 8387716SBill.Holler@Sun.COM ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 8397716SBill.Holler@Sun.COM (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 8407716SBill.Holler@Sun.COM } 8417716SBill.Holler@Sun.COM } 8424481Sbholler } 8437716SBill.Holler@Sun.COM #endif /* __xpv */ 8440Sstevel@tonic-gate 8457589SVikram.Hegde@Sun.COM /* 8467589SVikram.Hegde@Sun.COM * Only need it first time, rest of the cpus would follow suite. 8477589SVikram.Hegde@Sun.COM * we only capture this for the bootcpu. 8487589SVikram.Hegde@Sun.COM */ 8497589SVikram.Hegde@Sun.COM if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 8507589SVikram.Hegde@Sun.COM feature |= X86_CLFSH; 8517589SVikram.Hegde@Sun.COM x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 8527589SVikram.Hegde@Sun.COM } 8537589SVikram.Hegde@Sun.COM 8540Sstevel@tonic-gate if (feature & X86_PAE) 8550Sstevel@tonic-gate cpi->cpi_pabits = 36; 8560Sstevel@tonic-gate 8570Sstevel@tonic-gate /* 8580Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8590Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8600Sstevel@tonic-gate * 8610Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8620Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8630Sstevel@tonic-gate * takes a bit more work to figure out what's really going 8643446Smrj * on ... see the handling of the CMP_LGCY bit below) 8650Sstevel@tonic-gate */ 8660Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8670Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8680Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8690Sstevel@tonic-gate feature |= X86_HTT; 8701228Sandrei } else { 8711228Sandrei cpi->cpi_ncpu_per_chip = 1; 8720Sstevel@tonic-gate } 8730Sstevel@tonic-gate 8740Sstevel@tonic-gate /* 8750Sstevel@tonic-gate * Work on the "extended" feature information, doing 8760Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8770Sstevel@tonic-gate */ 8780Sstevel@tonic-gate xcpuid = 0; 8790Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8800Sstevel@tonic-gate case X86_VENDOR_Intel: 8811975Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8820Sstevel@tonic-gate xcpuid++; 8830Sstevel@tonic-gate break; 8840Sstevel@tonic-gate case X86_VENDOR_AMD: 8850Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8860Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8870Sstevel@tonic-gate xcpuid++; 8880Sstevel@tonic-gate break; 8890Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8900Sstevel@tonic-gate /* 8910Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8920Sstevel@tonic-gate * extended cpuid operations. 8930Sstevel@tonic-gate */ 8940Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8950Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8960Sstevel@tonic-gate xcpuid++; 8970Sstevel@tonic-gate break; 8980Sstevel@tonic-gate case X86_VENDOR_Centaur: 8990Sstevel@tonic-gate case X86_VENDOR_TM: 9000Sstevel@tonic-gate default: 9010Sstevel@tonic-gate xcpuid++; 9020Sstevel@tonic-gate break; 9030Sstevel@tonic-gate } 9040Sstevel@tonic-gate 9050Sstevel@tonic-gate if (xcpuid) { 9060Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 9071228Sandrei cp->cp_eax = 0x80000000; 9081228Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 9090Sstevel@tonic-gate } 9100Sstevel@tonic-gate 9110Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 9120Sstevel@tonic-gate 9130Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 9140Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 9150Sstevel@tonic-gate 9160Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9170Sstevel@tonic-gate case X86_VENDOR_Intel: 9180Sstevel@tonic-gate case X86_VENDOR_AMD: 9190Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 9200Sstevel@tonic-gate break; 9210Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 9221228Sandrei cp->cp_eax = 0x80000001; 9231228Sandrei (void) __cpuid_insn(cp); 9243446Smrj 9250Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9260Sstevel@tonic-gate cpi->cpi_family == 5 && 9270Sstevel@tonic-gate cpi->cpi_model == 6 && 9280Sstevel@tonic-gate cpi->cpi_step == 6) { 9290Sstevel@tonic-gate /* 9300Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 9310Sstevel@tonic-gate * Later models use bit 11. Fix it here. 9320Sstevel@tonic-gate */ 9330Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 9340Sstevel@tonic-gate cp->cp_edx &= ~0x400; 9350Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 9360Sstevel@tonic-gate } 9370Sstevel@tonic-gate } 9380Sstevel@tonic-gate 9393446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 9403446Smrj 9410Sstevel@tonic-gate /* 9420Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9430Sstevel@tonic-gate */ 9440Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9450Sstevel@tonic-gate feature |= X86_NX; 9460Sstevel@tonic-gate 9477656SSherry.Moore@Sun.COM /* 9487656SSherry.Moore@Sun.COM * Regardless whether or not we boot 64-bit, 9497656SSherry.Moore@Sun.COM * we should have a way to identify whether 9507656SSherry.Moore@Sun.COM * the CPU is capable of running 64-bit. 9517656SSherry.Moore@Sun.COM */ 9527656SSherry.Moore@Sun.COM if (cp->cp_edx & CPUID_AMD_EDX_LM) 9537656SSherry.Moore@Sun.COM feature |= X86_64; 9547656SSherry.Moore@Sun.COM 9555349Skchow #if defined(__amd64) 9565349Skchow /* 1 GB large page - enable only for 64 bit kernel */ 9575349Skchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 9585349Skchow feature |= X86_1GPG; 9595349Skchow #endif 9605349Skchow 9614628Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 9624628Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 9634628Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 9644628Skk208521 feature |= X86_SSE4A; 9654628Skk208521 9660Sstevel@tonic-gate /* 9673446Smrj * If both the HTT and CMP_LGCY bits are set, 9681228Sandrei * then we're not actually HyperThreaded. Read 9691228Sandrei * "AMD CPUID Specification" for more details. 9700Sstevel@tonic-gate */ 9710Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9721228Sandrei (feature & X86_HTT) && 9733446Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9740Sstevel@tonic-gate feature &= ~X86_HTT; 9751228Sandrei feature |= X86_CMP; 9761228Sandrei } 9773446Smrj #if defined(__amd64) 9780Sstevel@tonic-gate /* 9790Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9800Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9810Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9820Sstevel@tonic-gate * better. 9830Sstevel@tonic-gate */ 9840Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9850Sstevel@tonic-gate feature |= X86_ASYSC; 9860Sstevel@tonic-gate 9870Sstevel@tonic-gate /* 9880Sstevel@tonic-gate * While we're thinking about system calls, note 9890Sstevel@tonic-gate * that AMD processors don't support sysenter 9900Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9910Sstevel@tonic-gate */ 9920Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9930Sstevel@tonic-gate feature &= ~X86_SEP; 9940Sstevel@tonic-gate #endif 9956657Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 9963446Smrj feature |= X86_TSCP; 9970Sstevel@tonic-gate break; 9980Sstevel@tonic-gate default: 9990Sstevel@tonic-gate break; 10000Sstevel@tonic-gate } 10010Sstevel@tonic-gate 10021228Sandrei /* 10031228Sandrei * Get CPUID data about processor cores and hyperthreads. 10041228Sandrei */ 10050Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10060Sstevel@tonic-gate case X86_VENDOR_Intel: 10071228Sandrei if (cpi->cpi_maxeax >= 4) { 10081228Sandrei cp = &cpi->cpi_std[4]; 10091228Sandrei cp->cp_eax = 4; 10101228Sandrei cp->cp_ecx = 0; 10111228Sandrei (void) __cpuid_insn(cp); 10123446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 10131228Sandrei } 10141228Sandrei /*FALLTHROUGH*/ 10150Sstevel@tonic-gate case X86_VENDOR_AMD: 10160Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 10170Sstevel@tonic-gate break; 10180Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 10191228Sandrei cp->cp_eax = 0x80000008; 10201228Sandrei (void) __cpuid_insn(cp); 10213446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 10223446Smrj 10230Sstevel@tonic-gate /* 10240Sstevel@tonic-gate * Virtual and physical address limits from 10250Sstevel@tonic-gate * cpuid override previously guessed values. 10260Sstevel@tonic-gate */ 10270Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10280Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10290Sstevel@tonic-gate break; 10300Sstevel@tonic-gate default: 10310Sstevel@tonic-gate break; 10320Sstevel@tonic-gate } 10331228Sandrei 10344606Sesaxe /* 10354606Sesaxe * Derive the number of cores per chip 10364606Sesaxe */ 10371228Sandrei switch (cpi->cpi_vendor) { 10381228Sandrei case X86_VENDOR_Intel: 10391228Sandrei if (cpi->cpi_maxeax < 4) { 10401228Sandrei cpi->cpi_ncore_per_chip = 1; 10411228Sandrei break; 10421228Sandrei } else { 10431228Sandrei cpi->cpi_ncore_per_chip = 10441228Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10451228Sandrei } 10461228Sandrei break; 10471228Sandrei case X86_VENDOR_AMD: 10481228Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10491228Sandrei cpi->cpi_ncore_per_chip = 1; 10501228Sandrei break; 10511228Sandrei } else { 10525870Sgavinm /* 10535870Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 10545870Sgavinm * 1 less than the number of physical cores on 10555870Sgavinm * the chip. In family 0x10 this value can 10565870Sgavinm * be affected by "downcoring" - it reflects 10575870Sgavinm * 1 less than the number of cores actually 10585870Sgavinm * enabled on this node. 10595870Sgavinm */ 10601228Sandrei cpi->cpi_ncore_per_chip = 10611228Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10621228Sandrei } 10631228Sandrei break; 10641228Sandrei default: 10651228Sandrei cpi->cpi_ncore_per_chip = 1; 10661228Sandrei break; 10671228Sandrei } 10688906SEric.Saxe@Sun.COM 10698906SEric.Saxe@Sun.COM /* 10708906SEric.Saxe@Sun.COM * Get CPUID data about TSC Invariance in Deep C-State. 10718906SEric.Saxe@Sun.COM */ 10728906SEric.Saxe@Sun.COM switch (cpi->cpi_vendor) { 10738906SEric.Saxe@Sun.COM case X86_VENDOR_Intel: 10748906SEric.Saxe@Sun.COM if (cpi->cpi_maxeax >= 7) { 10758906SEric.Saxe@Sun.COM cp = &cpi->cpi_extd[7]; 10768906SEric.Saxe@Sun.COM cp->cp_eax = 0x80000007; 10778906SEric.Saxe@Sun.COM cp->cp_ecx = 0; 10788906SEric.Saxe@Sun.COM (void) __cpuid_insn(cp); 10798906SEric.Saxe@Sun.COM } 10808906SEric.Saxe@Sun.COM break; 10818906SEric.Saxe@Sun.COM default: 10828906SEric.Saxe@Sun.COM break; 10838906SEric.Saxe@Sun.COM } 10845284Sgavinm } else { 10855284Sgavinm cpi->cpi_ncore_per_chip = 1; 10860Sstevel@tonic-gate } 10870Sstevel@tonic-gate 10881228Sandrei /* 10891228Sandrei * If more than one core, then this processor is CMP. 10901228Sandrei */ 10911228Sandrei if (cpi->cpi_ncore_per_chip > 1) 10921228Sandrei feature |= X86_CMP; 10933446Smrj 10941228Sandrei /* 10951228Sandrei * If the number of cores is the same as the number 10961228Sandrei * of CPUs, then we cannot have HyperThreading. 10971228Sandrei */ 10981228Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10991228Sandrei feature &= ~X86_HTT; 11001228Sandrei 11010Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 11021228Sandrei /* 11031228Sandrei * Single-core single-threaded processors. 11041228Sandrei */ 11050Sstevel@tonic-gate cpi->cpi_chipid = -1; 11060Sstevel@tonic-gate cpi->cpi_clogid = 0; 11071228Sandrei cpi->cpi_coreid = cpu->cpu_id; 11085870Sgavinm cpi->cpi_pkgcoreid = 0; 11090Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11101228Sandrei uint_t i; 11111228Sandrei uint_t chipid_shift = 0; 11121228Sandrei uint_t coreid_shift = 0; 11131228Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11141228Sandrei 11151228Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 11161228Sandrei chipid_shift++; 11171228Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 11181228Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 11190Sstevel@tonic-gate 11201228Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 11211228Sandrei if (feature & X86_CMP) { 11221228Sandrei /* 11231228Sandrei * Multi-core (and possibly multi-threaded) 11241228Sandrei * processors. 11251228Sandrei */ 11261228Sandrei uint_t ncpu_per_core; 11271228Sandrei if (cpi->cpi_ncore_per_chip == 1) 11281228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11291228Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11301228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11311228Sandrei cpi->cpi_ncore_per_chip; 11321228Sandrei /* 11331228Sandrei * 8bit APIC IDs on dual core Pentiums 11341228Sandrei * look like this: 11351228Sandrei * 11361228Sandrei * +-----------------------+------+------+ 11371228Sandrei * | Physical Package ID | MC | HT | 11381228Sandrei * +-----------------------+------+------+ 11391228Sandrei * <------- chipid --------> 11401228Sandrei * <------- coreid ---------------> 11411228Sandrei * <--- clogid --> 11425870Sgavinm * <------> 11435870Sgavinm * pkgcoreid 11441228Sandrei * 11451228Sandrei * Where the number of bits necessary to 11461228Sandrei * represent MC and HT fields together equals 11471228Sandrei * to the minimum number of bits necessary to 11481228Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11491228Sandrei * Of those bits, the MC part uses the number 11501228Sandrei * of bits necessary to store the value of 11511228Sandrei * cpi->cpi_ncore_per_chip. 11521228Sandrei */ 11531228Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11541228Sandrei coreid_shift++; 11551727Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 11565870Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 11575870Sgavinm coreid_shift; 11581228Sandrei } else if (feature & X86_HTT) { 11591228Sandrei /* 11601228Sandrei * Single-core multi-threaded processors. 11611228Sandrei */ 11621228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 11635870Sgavinm cpi->cpi_pkgcoreid = 0; 11641228Sandrei } 11651228Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11661228Sandrei /* 11675870Sgavinm * AMD CMP chips currently have a single thread per 11685870Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 11695870Sgavinm * cores on family 0x10. 11705870Sgavinm * 11715870Sgavinm * Since no two cpus share a core we must assign a 11725870Sgavinm * distinct coreid per cpu, and we do this by using 11735870Sgavinm * the cpu_id. This scheme does not, however, 11745870Sgavinm * guarantee that sibling cores of a chip will have 11755870Sgavinm * sequential coreids starting at a multiple of the 11765870Sgavinm * number of cores per chip - that is usually the 11775870Sgavinm * case, but if the ACPI MADT table is presented 11785870Sgavinm * in a different order then we need to perform a 11795870Sgavinm * few more gymnastics for the pkgcoreid. 11805870Sgavinm * 11815870Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 11825870Sgavinm * present - no mixing of single and dual core parts. 11835870Sgavinm * 11845870Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 11855870Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 11865870Sgavinm * many least-significant bits in the ApicId 11875870Sgavinm * are used to represent the core number 11885870Sgavinm * within the node. Cores are always 11895870Sgavinm * numbered sequentially from 0 regardless 11905870Sgavinm * of how many or which are disabled, and 11915870Sgavinm * there seems to be no way to discover the 11925870Sgavinm * real core id when some are disabled. 11931228Sandrei */ 11941228Sandrei cpi->cpi_coreid = cpu->cpu_id; 11955870Sgavinm 11965870Sgavinm if (cpi->cpi_family == 0x10 && 11975870Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 11985870Sgavinm int coreidsz = 11995870Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 12005870Sgavinm 12015870Sgavinm cpi->cpi_pkgcoreid = 12025870Sgavinm apic_id & ((1 << coreidsz) - 1); 12035870Sgavinm } else { 12045870Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 12055870Sgavinm } 12061228Sandrei } else { 12071228Sandrei /* 12081228Sandrei * All other processors are currently 12091228Sandrei * assumed to have single cores. 12101228Sandrei */ 12111228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 12125870Sgavinm cpi->cpi_pkgcoreid = 0; 12131228Sandrei } 12140Sstevel@tonic-gate } 12150Sstevel@tonic-gate 12167282Smishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 12177282Smishra 12182869Sgavinm /* 12192869Sgavinm * Synthesize chip "revision" and socket type 12202869Sgavinm */ 12217532SSean.Ye@Sun.COM cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 12227532SSean.Ye@Sun.COM cpi->cpi_model, cpi->cpi_step); 12237532SSean.Ye@Sun.COM cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 12247532SSean.Ye@Sun.COM cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 12257532SSean.Ye@Sun.COM cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 12267532SSean.Ye@Sun.COM cpi->cpi_model, cpi->cpi_step); 12272869Sgavinm 12280Sstevel@tonic-gate pass1_done: 12295741Smrj #if !defined(__xpv) 12309000SStuart.Maybee@Sun.COM determine_platform(); 12315741Smrj #endif 12320Sstevel@tonic-gate cpi->cpi_pass = 1; 12330Sstevel@tonic-gate return (feature); 12340Sstevel@tonic-gate } 12350Sstevel@tonic-gate 12360Sstevel@tonic-gate /* 12370Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12380Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12390Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12400Sstevel@tonic-gate * later export to userland, and in part so we can look at 12410Sstevel@tonic-gate * this stuff in a crash dump. 12420Sstevel@tonic-gate */ 12430Sstevel@tonic-gate 12440Sstevel@tonic-gate /*ARGSUSED*/ 12450Sstevel@tonic-gate void 12460Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12470Sstevel@tonic-gate { 12480Sstevel@tonic-gate uint_t n, nmax; 12490Sstevel@tonic-gate int i; 12501228Sandrei struct cpuid_regs *cp; 12510Sstevel@tonic-gate uint8_t *dp; 12520Sstevel@tonic-gate uint32_t *iptr; 12530Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12540Sstevel@tonic-gate 12550Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12560Sstevel@tonic-gate 12570Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12580Sstevel@tonic-gate goto pass2_done; 12590Sstevel@tonic-gate 12600Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12610Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12620Sstevel@tonic-gate /* 12630Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12640Sstevel@tonic-gate */ 12650Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12661228Sandrei cp->cp_eax = n; 12674606Sesaxe 12684606Sesaxe /* 12694606Sesaxe * CPUID function 4 expects %ecx to be initialized 12704606Sesaxe * with an index which indicates which cache to return 12714606Sesaxe * information about. The OS is expected to call function 4 12724606Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 12734606Sesaxe * EAX[4:0] set to 0, which indicates there are no more 12744606Sesaxe * caches. 12754606Sesaxe * 12764606Sesaxe * Here, populate cpi_std[4] with the information returned by 12774606Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 12784606Sesaxe * when dynamic memory allocation becomes available. 12794606Sesaxe * 12804606Sesaxe * Note: we need to explicitly initialize %ecx here, since 12814606Sesaxe * function 4 may have been previously invoked. 12824606Sesaxe */ 12834606Sesaxe if (n == 4) 12844606Sesaxe cp->cp_ecx = 0; 12854606Sesaxe 12861228Sandrei (void) __cpuid_insn(cp); 12873446Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12880Sstevel@tonic-gate switch (n) { 12890Sstevel@tonic-gate case 2: 12900Sstevel@tonic-gate /* 12910Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12920Sstevel@tonic-gate * contain a value that identifies the number 12930Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12940Sstevel@tonic-gate * executed to obtain a complete image of the 12950Sstevel@tonic-gate * processor's caching systems." 12960Sstevel@tonic-gate * 12970Sstevel@tonic-gate * How *do* they make this stuff up? 12980Sstevel@tonic-gate */ 12990Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 13000Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 13010Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 13020Sstevel@tonic-gate break; 13030Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 13040Sstevel@tonic-gate 13050Sstevel@tonic-gate /* 13060Sstevel@tonic-gate * Well, for now, rather than attempt to implement 13070Sstevel@tonic-gate * this slightly dubious algorithm, we just look 13080Sstevel@tonic-gate * at the first 15 .. 13090Sstevel@tonic-gate */ 13100Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13110Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13120Sstevel@tonic-gate 13130Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13140Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13150Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 13166317Skk208521 for (i = 1; i < 4; i++) 13170Sstevel@tonic-gate if (p[i] != 0) 13180Sstevel@tonic-gate *dp++ = p[i]; 13190Sstevel@tonic-gate } 13200Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13210Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13220Sstevel@tonic-gate for (i = 0; i < 4; i++) 13230Sstevel@tonic-gate if (p[i] != 0) 13240Sstevel@tonic-gate *dp++ = p[i]; 13250Sstevel@tonic-gate } 13260Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13270Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13280Sstevel@tonic-gate for (i = 0; i < 4; i++) 13290Sstevel@tonic-gate if (p[i] != 0) 13300Sstevel@tonic-gate *dp++ = p[i]; 13310Sstevel@tonic-gate } 13320Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13330Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13340Sstevel@tonic-gate for (i = 0; i < 4; i++) 13350Sstevel@tonic-gate if (p[i] != 0) 13360Sstevel@tonic-gate *dp++ = p[i]; 13370Sstevel@tonic-gate } 13380Sstevel@tonic-gate break; 13394481Sbholler 13400Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 13414481Sbholler break; 13424481Sbholler 13430Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 13444481Sbholler break; 13454481Sbholler 13460Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13475045Sbholler { 13485045Sbholler size_t mwait_size; 13494481Sbholler 13504481Sbholler /* 13514481Sbholler * check cpi_mwait.support which was set in cpuid_pass1 13524481Sbholler */ 13534481Sbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 13544481Sbholler break; 13554481Sbholler 13565045Sbholler /* 13575045Sbholler * Protect ourself from insane mwait line size. 13585045Sbholler * Workaround for incomplete hardware emulator(s). 13595045Sbholler */ 13605045Sbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13615045Sbholler if (mwait_size < sizeof (uint32_t) || 13625045Sbholler !ISP2(mwait_size)) { 13635045Sbholler #if DEBUG 13645045Sbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13657798SSaurabh.Mishra@Sun.COM "size %ld", cpu->cpu_id, (long)mwait_size); 13665045Sbholler #endif 13675045Sbholler break; 13685045Sbholler } 13695045Sbholler 13704481Sbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13715045Sbholler cpi->cpi_mwait.mon_max = mwait_size; 13724481Sbholler if (MWAIT_EXTENSION(cpi)) { 13734481Sbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 13744481Sbholler if (MWAIT_INT_ENABLE(cpi)) 13754481Sbholler cpi->cpi_mwait.support |= 13764481Sbholler MWAIT_ECX_INT_ENABLE; 13774481Sbholler } 13784481Sbholler break; 13795045Sbholler } 13800Sstevel@tonic-gate default: 13810Sstevel@tonic-gate break; 13820Sstevel@tonic-gate } 13830Sstevel@tonic-gate } 13840Sstevel@tonic-gate 13857282Smishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13867798SSaurabh.Mishra@Sun.COM struct cpuid_regs regs; 13877798SSaurabh.Mishra@Sun.COM 13887798SSaurabh.Mishra@Sun.COM cp = ®s; 13897282Smishra cp->cp_eax = 0xB; 13907798SSaurabh.Mishra@Sun.COM cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 13917282Smishra 13927282Smishra (void) __cpuid_insn(cp); 13937282Smishra 13947282Smishra /* 13957282Smishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 13967282Smishra * indicates that the extended topology enumeration leaf is 13977282Smishra * available. 13987282Smishra */ 13997282Smishra if (cp->cp_ebx) { 14007282Smishra uint32_t x2apic_id; 14017282Smishra uint_t coreid_shift = 0; 14027282Smishra uint_t ncpu_per_core = 1; 14037282Smishra uint_t chipid_shift = 0; 14047282Smishra uint_t ncpu_per_chip = 1; 14057282Smishra uint_t i; 14067282Smishra uint_t level; 14077282Smishra 14087282Smishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 14097282Smishra cp->cp_eax = 0xB; 14107282Smishra cp->cp_ecx = i; 14117282Smishra 14127282Smishra (void) __cpuid_insn(cp); 14137282Smishra level = CPI_CPU_LEVEL_TYPE(cp); 14147282Smishra 14157282Smishra if (level == 1) { 14167282Smishra x2apic_id = cp->cp_edx; 14177282Smishra coreid_shift = BITX(cp->cp_eax, 4, 0); 14187282Smishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 14197282Smishra } else if (level == 2) { 14207282Smishra x2apic_id = cp->cp_edx; 14217282Smishra chipid_shift = BITX(cp->cp_eax, 4, 0); 14227282Smishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 14237282Smishra } 14247282Smishra } 14257282Smishra 14267282Smishra cpi->cpi_apicid = x2apic_id; 14277282Smishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 14287282Smishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 14297282Smishra ncpu_per_core; 14307282Smishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 14317282Smishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 14327282Smishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 14337282Smishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 14347282Smishra } 14357798SSaurabh.Mishra@Sun.COM 14367798SSaurabh.Mishra@Sun.COM /* Make cp NULL so that we don't stumble on others */ 14377798SSaurabh.Mishra@Sun.COM cp = NULL; 14387282Smishra } 14397282Smishra 14400Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14410Sstevel@tonic-gate goto pass2_done; 14420Sstevel@tonic-gate 14430Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14440Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14450Sstevel@tonic-gate /* 14460Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14470Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14480Sstevel@tonic-gate */ 14490Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14500Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14511228Sandrei cp->cp_eax = 0x80000000 + n; 14521228Sandrei (void) __cpuid_insn(cp); 14533446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14540Sstevel@tonic-gate switch (n) { 14550Sstevel@tonic-gate case 2: 14560Sstevel@tonic-gate case 3: 14570Sstevel@tonic-gate case 4: 14580Sstevel@tonic-gate /* 14590Sstevel@tonic-gate * Extract the brand string 14600Sstevel@tonic-gate */ 14610Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14620Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14630Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14640Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14650Sstevel@tonic-gate break; 14660Sstevel@tonic-gate case 5: 14670Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14680Sstevel@tonic-gate case X86_VENDOR_AMD: 14690Sstevel@tonic-gate /* 14700Sstevel@tonic-gate * The Athlon and Duron were the first 14710Sstevel@tonic-gate * parts to report the sizes of the 14720Sstevel@tonic-gate * TLB for large pages. Before then, 14730Sstevel@tonic-gate * we don't trust the data. 14740Sstevel@tonic-gate */ 14750Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14760Sstevel@tonic-gate (cpi->cpi_family == 6 && 14770Sstevel@tonic-gate cpi->cpi_model < 1)) 14780Sstevel@tonic-gate cp->cp_eax = 0; 14790Sstevel@tonic-gate break; 14800Sstevel@tonic-gate default: 14810Sstevel@tonic-gate break; 14820Sstevel@tonic-gate } 14830Sstevel@tonic-gate break; 14840Sstevel@tonic-gate case 6: 14850Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14860Sstevel@tonic-gate case X86_VENDOR_AMD: 14870Sstevel@tonic-gate /* 14880Sstevel@tonic-gate * The Athlon and Duron were the first 14890Sstevel@tonic-gate * AMD parts with L2 TLB's. 14900Sstevel@tonic-gate * Before then, don't trust the data. 14910Sstevel@tonic-gate */ 14920Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14930Sstevel@tonic-gate cpi->cpi_family == 6 && 14940Sstevel@tonic-gate cpi->cpi_model < 1) 14950Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14960Sstevel@tonic-gate /* 14970Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14980Sstevel@tonic-gate * cache size incorrectly as 1K 14990Sstevel@tonic-gate * when it is really 64K 15000Sstevel@tonic-gate */ 15010Sstevel@tonic-gate if (cpi->cpi_family == 6 && 15020Sstevel@tonic-gate cpi->cpi_model == 3 && 15030Sstevel@tonic-gate cpi->cpi_step == 0) { 15040Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 15050Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 15060Sstevel@tonic-gate } 15070Sstevel@tonic-gate break; 15080Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 15090Sstevel@tonic-gate /* 15100Sstevel@tonic-gate * VIA C3 processors are a bit messed 15110Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 15120Sstevel@tonic-gate */ 15130Sstevel@tonic-gate if (cpi->cpi_family != 6) 15140Sstevel@tonic-gate break; 15150Sstevel@tonic-gate /* 15160Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 15170Sstevel@tonic-gate * 15180Sstevel@tonic-gate * xxx is model 8 really broken? 15190Sstevel@tonic-gate */ 15200Sstevel@tonic-gate if (cpi->cpi_model == 7 || 15210Sstevel@tonic-gate cpi->cpi_model == 8) 15220Sstevel@tonic-gate cp->cp_ecx = 15230Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 15240Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 15250Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 15260Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15270Sstevel@tonic-gate /* 15280Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15290Sstevel@tonic-gate */ 15300Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15310Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15320Sstevel@tonic-gate break; 15330Sstevel@tonic-gate case X86_VENDOR_Intel: 15340Sstevel@tonic-gate /* 15350Sstevel@tonic-gate * Extended L2 Cache features function. 15360Sstevel@tonic-gate * First appeared on Prescott. 15370Sstevel@tonic-gate */ 15380Sstevel@tonic-gate default: 15390Sstevel@tonic-gate break; 15400Sstevel@tonic-gate } 15410Sstevel@tonic-gate break; 15420Sstevel@tonic-gate default: 15430Sstevel@tonic-gate break; 15440Sstevel@tonic-gate } 15450Sstevel@tonic-gate } 15460Sstevel@tonic-gate 15470Sstevel@tonic-gate pass2_done: 15480Sstevel@tonic-gate cpi->cpi_pass = 2; 15490Sstevel@tonic-gate } 15500Sstevel@tonic-gate 15510Sstevel@tonic-gate static const char * 15520Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15530Sstevel@tonic-gate { 15540Sstevel@tonic-gate int i; 15550Sstevel@tonic-gate 15560Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15570Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15580Sstevel@tonic-gate return ("i486"); 15590Sstevel@tonic-gate 15600Sstevel@tonic-gate switch (cpi->cpi_family) { 15610Sstevel@tonic-gate case 5: 15620Sstevel@tonic-gate return ("Intel Pentium(r)"); 15630Sstevel@tonic-gate case 6: 15640Sstevel@tonic-gate switch (cpi->cpi_model) { 15650Sstevel@tonic-gate uint_t celeron, xeon; 15661228Sandrei const struct cpuid_regs *cp; 15670Sstevel@tonic-gate case 0: 15680Sstevel@tonic-gate case 1: 15690Sstevel@tonic-gate case 2: 15700Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15710Sstevel@tonic-gate case 3: 15720Sstevel@tonic-gate case 4: 15730Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15740Sstevel@tonic-gate case 6: 15750Sstevel@tonic-gate return ("Intel Celeron(r)"); 15760Sstevel@tonic-gate case 5: 15770Sstevel@tonic-gate case 7: 15780Sstevel@tonic-gate celeron = xeon = 0; 15790Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15800Sstevel@tonic-gate 15816317Skk208521 for (i = 1; i < 4; i++) { 15820Sstevel@tonic-gate uint_t tmp; 15830Sstevel@tonic-gate 15840Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15850Sstevel@tonic-gate if (tmp == 0x40) 15860Sstevel@tonic-gate celeron++; 15870Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15880Sstevel@tonic-gate xeon++; 15890Sstevel@tonic-gate } 15900Sstevel@tonic-gate 15910Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15920Sstevel@tonic-gate uint_t tmp; 15930Sstevel@tonic-gate 15940Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15950Sstevel@tonic-gate if (tmp == 0x40) 15960Sstevel@tonic-gate celeron++; 15970Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15980Sstevel@tonic-gate xeon++; 15990Sstevel@tonic-gate } 16000Sstevel@tonic-gate 16010Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16020Sstevel@tonic-gate uint_t tmp; 16030Sstevel@tonic-gate 16040Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 16050Sstevel@tonic-gate if (tmp == 0x40) 16060Sstevel@tonic-gate celeron++; 16070Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16080Sstevel@tonic-gate xeon++; 16090Sstevel@tonic-gate } 16100Sstevel@tonic-gate 16110Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16120Sstevel@tonic-gate uint_t tmp; 16130Sstevel@tonic-gate 16140Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 16150Sstevel@tonic-gate if (tmp == 0x40) 16160Sstevel@tonic-gate celeron++; 16170Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16180Sstevel@tonic-gate xeon++; 16190Sstevel@tonic-gate } 16200Sstevel@tonic-gate 16210Sstevel@tonic-gate if (celeron) 16220Sstevel@tonic-gate return ("Intel Celeron(r)"); 16230Sstevel@tonic-gate if (xeon) 16240Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16250Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 16260Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16270Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16280Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16290Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16300Sstevel@tonic-gate default: 16310Sstevel@tonic-gate break; 16320Sstevel@tonic-gate } 16330Sstevel@tonic-gate default: 16340Sstevel@tonic-gate break; 16350Sstevel@tonic-gate } 16360Sstevel@tonic-gate 16371975Sdmick /* BrandID is present if the field is nonzero */ 16381975Sdmick if (cpi->cpi_brandid != 0) { 16390Sstevel@tonic-gate static const struct { 16400Sstevel@tonic-gate uint_t bt_bid; 16410Sstevel@tonic-gate const char *bt_str; 16420Sstevel@tonic-gate } brand_tbl[] = { 16430Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16440Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16450Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16460Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16470Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16480Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16490Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16500Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16510Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16520Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16530Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16540Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16551975Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16561975Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16571975Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16581975Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16591975Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16601975Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16611975Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16621975Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16630Sstevel@tonic-gate }; 16640Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16650Sstevel@tonic-gate uint_t sgn; 16660Sstevel@tonic-gate 16670Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16680Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16690Sstevel@tonic-gate 16700Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16710Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16720Sstevel@tonic-gate break; 16730Sstevel@tonic-gate if (i < btblmax) { 16740Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16750Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16760Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16770Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16780Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16790Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16800Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16810Sstevel@tonic-gate } 16820Sstevel@tonic-gate } 16830Sstevel@tonic-gate 16840Sstevel@tonic-gate return (NULL); 16850Sstevel@tonic-gate } 16860Sstevel@tonic-gate 16870Sstevel@tonic-gate static const char * 16880Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16890Sstevel@tonic-gate { 16900Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16910Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16920Sstevel@tonic-gate return ("i486 compatible"); 16930Sstevel@tonic-gate 16940Sstevel@tonic-gate switch (cpi->cpi_family) { 16950Sstevel@tonic-gate case 5: 16960Sstevel@tonic-gate switch (cpi->cpi_model) { 16970Sstevel@tonic-gate case 0: 16980Sstevel@tonic-gate case 1: 16990Sstevel@tonic-gate case 2: 17000Sstevel@tonic-gate case 3: 17010Sstevel@tonic-gate case 4: 17020Sstevel@tonic-gate case 5: 17030Sstevel@tonic-gate return ("AMD-K5(r)"); 17040Sstevel@tonic-gate case 6: 17050Sstevel@tonic-gate case 7: 17060Sstevel@tonic-gate return ("AMD-K6(r)"); 17070Sstevel@tonic-gate case 8: 17080Sstevel@tonic-gate return ("AMD-K6(r)-2"); 17090Sstevel@tonic-gate case 9: 17100Sstevel@tonic-gate return ("AMD-K6(r)-III"); 17110Sstevel@tonic-gate default: 17120Sstevel@tonic-gate return ("AMD (family 5)"); 17130Sstevel@tonic-gate } 17140Sstevel@tonic-gate case 6: 17150Sstevel@tonic-gate switch (cpi->cpi_model) { 17160Sstevel@tonic-gate case 1: 17170Sstevel@tonic-gate return ("AMD-K7(tm)"); 17180Sstevel@tonic-gate case 0: 17190Sstevel@tonic-gate case 2: 17200Sstevel@tonic-gate case 4: 17210Sstevel@tonic-gate return ("AMD Athlon(tm)"); 17220Sstevel@tonic-gate case 3: 17230Sstevel@tonic-gate case 7: 17240Sstevel@tonic-gate return ("AMD Duron(tm)"); 17250Sstevel@tonic-gate case 6: 17260Sstevel@tonic-gate case 8: 17270Sstevel@tonic-gate case 10: 17280Sstevel@tonic-gate /* 17290Sstevel@tonic-gate * Use the L2 cache size to distinguish 17300Sstevel@tonic-gate */ 17310Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17320Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17330Sstevel@tonic-gate default: 17340Sstevel@tonic-gate return ("AMD (family 6)"); 17350Sstevel@tonic-gate } 17360Sstevel@tonic-gate default: 17370Sstevel@tonic-gate break; 17380Sstevel@tonic-gate } 17390Sstevel@tonic-gate 17400Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17410Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17420Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17430Sstevel@tonic-gate case 3: 17440Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17450Sstevel@tonic-gate case 4: 17460Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17470Sstevel@tonic-gate case 5: 17480Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17490Sstevel@tonic-gate default: 17500Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17510Sstevel@tonic-gate } 17520Sstevel@tonic-gate } 17530Sstevel@tonic-gate 17540Sstevel@tonic-gate return (NULL); 17550Sstevel@tonic-gate } 17560Sstevel@tonic-gate 17570Sstevel@tonic-gate static const char * 17580Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17590Sstevel@tonic-gate { 17600Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17610Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17620Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17630Sstevel@tonic-gate return ("i486 compatible"); 17640Sstevel@tonic-gate 17650Sstevel@tonic-gate switch (type) { 17660Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17670Sstevel@tonic-gate return ("Cyrix 6x86"); 17680Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17690Sstevel@tonic-gate return ("Cyrix 6x86L"); 17700Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17710Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17720Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17730Sstevel@tonic-gate return ("Cyrix GXm"); 17740Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17750Sstevel@tonic-gate return ("Cyrix MediaGX"); 17760Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17770Sstevel@tonic-gate return ("Cyrix M2"); 17780Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17790Sstevel@tonic-gate return ("VIA Cyrix M3"); 17800Sstevel@tonic-gate default: 17810Sstevel@tonic-gate /* 17820Sstevel@tonic-gate * Have another wild guess .. 17830Sstevel@tonic-gate */ 17840Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17850Sstevel@tonic-gate return ("Cyrix 5x86"); 17860Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17870Sstevel@tonic-gate switch (cpi->cpi_model) { 17880Sstevel@tonic-gate case 2: 17890Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17900Sstevel@tonic-gate case 4: 17910Sstevel@tonic-gate return ("Cyrix MediaGX"); 17920Sstevel@tonic-gate default: 17930Sstevel@tonic-gate break; 17940Sstevel@tonic-gate } 17950Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17960Sstevel@tonic-gate switch (cpi->cpi_model) { 17970Sstevel@tonic-gate case 0: 17980Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17990Sstevel@tonic-gate case 5: 18000Sstevel@tonic-gate case 6: 18010Sstevel@tonic-gate case 7: 18020Sstevel@tonic-gate case 8: 18030Sstevel@tonic-gate case 9: 18040Sstevel@tonic-gate return ("VIA C3"); 18050Sstevel@tonic-gate default: 18060Sstevel@tonic-gate break; 18070Sstevel@tonic-gate } 18080Sstevel@tonic-gate } 18090Sstevel@tonic-gate break; 18100Sstevel@tonic-gate } 18110Sstevel@tonic-gate return (NULL); 18120Sstevel@tonic-gate } 18130Sstevel@tonic-gate 18140Sstevel@tonic-gate /* 18150Sstevel@tonic-gate * This only gets called in the case that the CPU extended 18160Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 18170Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 18180Sstevel@tonic-gate */ 18190Sstevel@tonic-gate static void 18200Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 18210Sstevel@tonic-gate { 18220Sstevel@tonic-gate const char *brand = NULL; 18230Sstevel@tonic-gate 18240Sstevel@tonic-gate switch (cpi->cpi_vendor) { 18250Sstevel@tonic-gate case X86_VENDOR_Intel: 18260Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18270Sstevel@tonic-gate break; 18280Sstevel@tonic-gate case X86_VENDOR_AMD: 18290Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18300Sstevel@tonic-gate break; 18310Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18320Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18330Sstevel@tonic-gate break; 18340Sstevel@tonic-gate case X86_VENDOR_NexGen: 18350Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18360Sstevel@tonic-gate brand = "NexGen Nx586"; 18370Sstevel@tonic-gate break; 18380Sstevel@tonic-gate case X86_VENDOR_Centaur: 18390Sstevel@tonic-gate if (cpi->cpi_family == 5) 18400Sstevel@tonic-gate switch (cpi->cpi_model) { 18410Sstevel@tonic-gate case 4: 18420Sstevel@tonic-gate brand = "Centaur C6"; 18430Sstevel@tonic-gate break; 18440Sstevel@tonic-gate case 8: 18450Sstevel@tonic-gate brand = "Centaur C2"; 18460Sstevel@tonic-gate break; 18470Sstevel@tonic-gate case 9: 18480Sstevel@tonic-gate brand = "Centaur C3"; 18490Sstevel@tonic-gate break; 18500Sstevel@tonic-gate default: 18510Sstevel@tonic-gate break; 18520Sstevel@tonic-gate } 18530Sstevel@tonic-gate break; 18540Sstevel@tonic-gate case X86_VENDOR_Rise: 18550Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18560Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18570Sstevel@tonic-gate brand = "Rise mP6"; 18580Sstevel@tonic-gate break; 18590Sstevel@tonic-gate case X86_VENDOR_SiS: 18600Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18610Sstevel@tonic-gate brand = "SiS 55x"; 18620Sstevel@tonic-gate break; 18630Sstevel@tonic-gate case X86_VENDOR_TM: 18640Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18650Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18660Sstevel@tonic-gate break; 18670Sstevel@tonic-gate case X86_VENDOR_NSC: 18680Sstevel@tonic-gate case X86_VENDOR_UMC: 18690Sstevel@tonic-gate default: 18700Sstevel@tonic-gate break; 18710Sstevel@tonic-gate } 18720Sstevel@tonic-gate if (brand) { 18730Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18740Sstevel@tonic-gate return; 18750Sstevel@tonic-gate } 18760Sstevel@tonic-gate 18770Sstevel@tonic-gate /* 18780Sstevel@tonic-gate * If all else fails ... 18790Sstevel@tonic-gate */ 18800Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18810Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18820Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18830Sstevel@tonic-gate } 18840Sstevel@tonic-gate 18850Sstevel@tonic-gate /* 18860Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18870Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18880Sstevel@tonic-gate * the other cpus. 18890Sstevel@tonic-gate * 18904606Sesaxe * Fixup the brand string, and collect any information from cpuid 18914606Sesaxe * that requires dynamicically allocated storage to represent. 18920Sstevel@tonic-gate */ 18930Sstevel@tonic-gate /*ARGSUSED*/ 18940Sstevel@tonic-gate void 18950Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18960Sstevel@tonic-gate { 18974606Sesaxe int i, max, shft, level, size; 18984606Sesaxe struct cpuid_regs regs; 18994606Sesaxe struct cpuid_regs *cp; 19000Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 19010Sstevel@tonic-gate 19020Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 19030Sstevel@tonic-gate 19044606Sesaxe /* 19054606Sesaxe * Function 4: Deterministic cache parameters 19064606Sesaxe * 19074606Sesaxe * Take this opportunity to detect the number of threads 19084606Sesaxe * sharing the last level cache, and construct a corresponding 19094606Sesaxe * cache id. The respective cpuid_info members are initialized 19104606Sesaxe * to the default case of "no last level cache sharing". 19114606Sesaxe */ 19124606Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 19134606Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 19144606Sesaxe 19154606Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 19164606Sesaxe 19174606Sesaxe /* 19184606Sesaxe * Find the # of elements (size) returned by fn 4, and along 19194606Sesaxe * the way detect last level cache sharing details. 19204606Sesaxe */ 19214606Sesaxe bzero(®s, sizeof (regs)); 19224606Sesaxe cp = ®s; 19234606Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 19244606Sesaxe cp->cp_eax = 4; 19254606Sesaxe cp->cp_ecx = i; 19264606Sesaxe 19274606Sesaxe (void) __cpuid_insn(cp); 19284606Sesaxe 19294606Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 19304606Sesaxe break; 19314606Sesaxe level = CPI_CACHE_LVL(cp); 19324606Sesaxe if (level > max) { 19334606Sesaxe max = level; 19344606Sesaxe cpi->cpi_ncpu_shr_last_cache = 19354606Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 19364606Sesaxe } 19374606Sesaxe } 19384606Sesaxe cpi->cpi_std_4_size = size = i; 19394606Sesaxe 19404606Sesaxe /* 19414606Sesaxe * Allocate the cpi_std_4 array. The first element 19424606Sesaxe * references the regs for fn 4, %ecx == 0, which 19434606Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 19444606Sesaxe */ 19454606Sesaxe if (size > 0) { 19464606Sesaxe cpi->cpi_std_4 = 19474606Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 19484606Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 19494606Sesaxe 19504606Sesaxe /* 19514606Sesaxe * Allocate storage to hold the additional regs 19524606Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 19534606Sesaxe * 19544606Sesaxe * The regs for fn 4, %ecx == 0 has already 19554606Sesaxe * been allocated as indicated above. 19564606Sesaxe */ 19574606Sesaxe for (i = 1; i < size; i++) { 19584606Sesaxe cp = cpi->cpi_std_4[i] = 19594606Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 19604606Sesaxe cp->cp_eax = 4; 19614606Sesaxe cp->cp_ecx = i; 19624606Sesaxe 19634606Sesaxe (void) __cpuid_insn(cp); 19644606Sesaxe } 19654606Sesaxe } 19664606Sesaxe /* 19674606Sesaxe * Determine the number of bits needed to represent 19684606Sesaxe * the number of CPUs sharing the last level cache. 19694606Sesaxe * 19704606Sesaxe * Shift off that number of bits from the APIC id to 19714606Sesaxe * derive the cache id. 19724606Sesaxe */ 19734606Sesaxe shft = 0; 19744606Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 19754606Sesaxe shft++; 19767282Smishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 19770Sstevel@tonic-gate } 19780Sstevel@tonic-gate 19790Sstevel@tonic-gate /* 19804606Sesaxe * Now fixup the brand string 19810Sstevel@tonic-gate */ 19824606Sesaxe if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19834606Sesaxe fabricate_brandstr(cpi); 19844606Sesaxe } else { 19850Sstevel@tonic-gate 19860Sstevel@tonic-gate /* 19874606Sesaxe * If we successfully extracted a brand string from the cpuid 19884606Sesaxe * instruction, clean it up by removing leading spaces and 19894606Sesaxe * similar junk. 19900Sstevel@tonic-gate */ 19914606Sesaxe if (cpi->cpi_brandstr[0]) { 19924606Sesaxe size_t maxlen = sizeof (cpi->cpi_brandstr); 19934606Sesaxe char *src, *dst; 19944606Sesaxe 19954606Sesaxe dst = src = (char *)cpi->cpi_brandstr; 19964606Sesaxe src[maxlen - 1] = '\0'; 19974606Sesaxe /* 19984606Sesaxe * strip leading spaces 19994606Sesaxe */ 20004606Sesaxe while (*src == ' ') 20014606Sesaxe src++; 20024606Sesaxe /* 20034606Sesaxe * Remove any 'Genuine' or "Authentic" prefixes 20044606Sesaxe */ 20054606Sesaxe if (strncmp(src, "Genuine ", 8) == 0) 20064606Sesaxe src += 8; 20074606Sesaxe if (strncmp(src, "Authentic ", 10) == 0) 20084606Sesaxe src += 10; 20094606Sesaxe 20104606Sesaxe /* 20114606Sesaxe * Now do an in-place copy. 20124606Sesaxe * Map (R) to (r) and (TM) to (tm). 20134606Sesaxe * The era of teletypes is long gone, and there's 20144606Sesaxe * -really- no need to shout. 20154606Sesaxe */ 20164606Sesaxe while (*src != '\0') { 20174606Sesaxe if (src[0] == '(') { 20184606Sesaxe if (strncmp(src + 1, "R)", 2) == 0) { 20194606Sesaxe (void) strncpy(dst, "(r)", 3); 20204606Sesaxe src += 3; 20214606Sesaxe dst += 3; 20224606Sesaxe continue; 20234606Sesaxe } 20244606Sesaxe if (strncmp(src + 1, "TM)", 3) == 0) { 20254606Sesaxe (void) strncpy(dst, "(tm)", 4); 20264606Sesaxe src += 4; 20274606Sesaxe dst += 4; 20284606Sesaxe continue; 20294606Sesaxe } 20300Sstevel@tonic-gate } 20314606Sesaxe *dst++ = *src++; 20320Sstevel@tonic-gate } 20334606Sesaxe *dst = '\0'; 20344606Sesaxe 20354606Sesaxe /* 20364606Sesaxe * Finally, remove any trailing spaces 20374606Sesaxe */ 20384606Sesaxe while (--dst > cpi->cpi_brandstr) 20394606Sesaxe if (*dst == ' ') 20404606Sesaxe *dst = '\0'; 20414606Sesaxe else 20424606Sesaxe break; 20434606Sesaxe } else 20444606Sesaxe fabricate_brandstr(cpi); 20454606Sesaxe } 20460Sstevel@tonic-gate cpi->cpi_pass = 3; 20470Sstevel@tonic-gate } 20480Sstevel@tonic-gate 20490Sstevel@tonic-gate /* 20500Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20510Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20520Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20530Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20540Sstevel@tonic-gate */ 20550Sstevel@tonic-gate uint_t 20560Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20570Sstevel@tonic-gate { 20580Sstevel@tonic-gate struct cpuid_info *cpi; 20590Sstevel@tonic-gate uint_t hwcap_flags = 0; 20600Sstevel@tonic-gate 20610Sstevel@tonic-gate if (cpu == NULL) 20620Sstevel@tonic-gate cpu = CPU; 20630Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20640Sstevel@tonic-gate 20650Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20660Sstevel@tonic-gate 20670Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20680Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20690Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20700Sstevel@tonic-gate 20710Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20720Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20730Sstevel@tonic-gate 20740Sstevel@tonic-gate /* 20750Sstevel@tonic-gate * [these require explicit kernel support] 20760Sstevel@tonic-gate */ 20770Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20780Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20790Sstevel@tonic-gate 20800Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20810Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20820Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20830Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20840Sstevel@tonic-gate 20850Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20860Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20870Sstevel@tonic-gate 20880Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20890Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20900Sstevel@tonic-gate 20915269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 20925269Skk208521 if ((x86_feature & X86_SSSE3) == 0) 20935269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 20945269Skk208521 if ((x86_feature & X86_SSE4_1) == 0) 20955269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 20965269Skk208521 if ((x86_feature & X86_SSE4_2) == 0) 20975269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2098*9370SKuriakose.Kuruvilla@Sun.COM if ((x86_feature & X86_AES) == 0) 2099*9370SKuriakose.Kuruvilla@Sun.COM *ecx &= ~CPUID_INTC_ECX_AES; 21005269Skk208521 } 21015269Skk208521 21020Sstevel@tonic-gate /* 21030Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 21040Sstevel@tonic-gate */ 21050Sstevel@tonic-gate if (!fpu_exists) 21060Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 21070Sstevel@tonic-gate 21080Sstevel@tonic-gate /* 21090Sstevel@tonic-gate * Now map the supported feature vector to things that we 21100Sstevel@tonic-gate * think userland will care about. 21110Sstevel@tonic-gate */ 21120Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 21130Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 21140Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 21150Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 21160Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 21170Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 21180Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 21190Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 21205269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 21215269Skk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 21225269Skk208521 hwcap_flags |= AV_386_SSSE3; 21235269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 21245269Skk208521 hwcap_flags |= AV_386_SSE4_1; 21255269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 21265269Skk208521 hwcap_flags |= AV_386_SSE4_2; 21278418SKrishnendu.Sadhukhan@Sun.COM if (*ecx & CPUID_INTC_ECX_MOVBE) 21288418SKrishnendu.Sadhukhan@Sun.COM hwcap_flags |= AV_386_MOVBE; 2129*9370SKuriakose.Kuruvilla@Sun.COM if (*ecx & CPUID_INTC_ECX_AES) 2130*9370SKuriakose.Kuruvilla@Sun.COM hwcap_flags |= AV_386_AES; 2131*9370SKuriakose.Kuruvilla@Sun.COM if (*ecx & CPUID_INTC_ECX_PCLMULQDQ) 2132*9370SKuriakose.Kuruvilla@Sun.COM hwcap_flags |= AV_386_PCLMULQDQ; 21335269Skk208521 } 21344628Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 21354628Skk208521 hwcap_flags |= AV_386_POPCNT; 21360Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21370Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21380Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21390Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21400Sstevel@tonic-gate 21410Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21420Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21430Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21440Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21450Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21460Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21470Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21480Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21490Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21500Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21510Sstevel@tonic-gate } 21520Sstevel@tonic-gate 21531228Sandrei if (x86_feature & X86_HTT) 21540Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21550Sstevel@tonic-gate 21560Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21570Sstevel@tonic-gate goto pass4_done; 21580Sstevel@tonic-gate 21590Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21601228Sandrei struct cpuid_regs cp; 21613446Smrj uint32_t *edx, *ecx; 21620Sstevel@tonic-gate 21633446Smrj case X86_VENDOR_Intel: 21643446Smrj /* 21653446Smrj * Seems like Intel duplicated what we necessary 21663446Smrj * here to make the initial crop of 64-bit OS's work. 21673446Smrj * Hopefully, those are the only "extended" bits 21683446Smrj * they'll add. 21693446Smrj */ 21703446Smrj /*FALLTHROUGH*/ 21713446Smrj 21720Sstevel@tonic-gate case X86_VENDOR_AMD: 21730Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 21743446Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21750Sstevel@tonic-gate 21760Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 21773446Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 21783446Smrj 21793446Smrj /* 21803446Smrj * [these features require explicit kernel support] 21813446Smrj */ 21823446Smrj switch (cpi->cpi_vendor) { 21833446Smrj case X86_VENDOR_Intel: 21846657Ssudheer if ((x86_feature & X86_TSCP) == 0) 21856657Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 21863446Smrj break; 21873446Smrj 21883446Smrj case X86_VENDOR_AMD: 21893446Smrj if ((x86_feature & X86_TSCP) == 0) 21903446Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 21914628Skk208521 if ((x86_feature & X86_SSE4A) == 0) 21924628Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 21933446Smrj break; 21943446Smrj 21953446Smrj default: 21963446Smrj break; 21973446Smrj } 21980Sstevel@tonic-gate 21990Sstevel@tonic-gate /* 22000Sstevel@tonic-gate * [no explicit support required beyond 22010Sstevel@tonic-gate * x87 fp context and exception handlers] 22020Sstevel@tonic-gate */ 22030Sstevel@tonic-gate if (!fpu_exists) 22040Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 22050Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 22060Sstevel@tonic-gate 22070Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 22080Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 22093446Smrj #if !defined(__amd64) 22100Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 22110Sstevel@tonic-gate #endif 22120Sstevel@tonic-gate /* 22130Sstevel@tonic-gate * Now map the supported feature vector to 22140Sstevel@tonic-gate * things that we think userland will care about. 22150Sstevel@tonic-gate */ 22163446Smrj #if defined(__amd64) 22170Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 22180Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 22193446Smrj #endif 22200Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 22210Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 22220Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 22230Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 22240Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 22250Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 22263446Smrj 22273446Smrj switch (cpi->cpi_vendor) { 22283446Smrj case X86_VENDOR_AMD: 22293446Smrj if (*edx & CPUID_AMD_EDX_TSCP) 22303446Smrj hwcap_flags |= AV_386_TSCP; 22313446Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 22323446Smrj hwcap_flags |= AV_386_AHF; 22334628Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 22344628Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 22354628Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 22364628Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 22373446Smrj break; 22383446Smrj 22393446Smrj case X86_VENDOR_Intel: 22406657Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 22416657Ssudheer hwcap_flags |= AV_386_TSCP; 22423446Smrj /* 22433446Smrj * Aarrgh. 22443446Smrj * Intel uses a different bit in the same word. 22453446Smrj */ 22463446Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 22473446Smrj hwcap_flags |= AV_386_AHF; 22483446Smrj break; 22493446Smrj 22503446Smrj default: 22513446Smrj break; 22523446Smrj } 22530Sstevel@tonic-gate break; 22540Sstevel@tonic-gate 22550Sstevel@tonic-gate case X86_VENDOR_TM: 22561228Sandrei cp.cp_eax = 0x80860001; 22571228Sandrei (void) __cpuid_insn(&cp); 22581228Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22590Sstevel@tonic-gate break; 22600Sstevel@tonic-gate 22610Sstevel@tonic-gate default: 22620Sstevel@tonic-gate break; 22630Sstevel@tonic-gate } 22640Sstevel@tonic-gate 22650Sstevel@tonic-gate pass4_done: 22660Sstevel@tonic-gate cpi->cpi_pass = 4; 22670Sstevel@tonic-gate return (hwcap_flags); 22680Sstevel@tonic-gate } 22690Sstevel@tonic-gate 22700Sstevel@tonic-gate 22710Sstevel@tonic-gate /* 22720Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22730Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22740Sstevel@tonic-gate * about the hardware, independently of kernel support. 22750Sstevel@tonic-gate */ 22760Sstevel@tonic-gate uint32_t 22771228Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22780Sstevel@tonic-gate { 22790Sstevel@tonic-gate struct cpuid_info *cpi; 22801228Sandrei struct cpuid_regs *xcp; 22810Sstevel@tonic-gate 22820Sstevel@tonic-gate if (cpu == NULL) 22830Sstevel@tonic-gate cpu = CPU; 22840Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22850Sstevel@tonic-gate 22860Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22870Sstevel@tonic-gate 22880Sstevel@tonic-gate /* 22890Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22900Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22910Sstevel@tonic-gate */ 22921228Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22931228Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22941228Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22951228Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22961228Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22970Sstevel@tonic-gate else 22980Sstevel@tonic-gate /* 22990Sstevel@tonic-gate * The caller is asking for data from an input parameter which 23000Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 23010Sstevel@tonic-gate * the hardware and return the data directly to the user. 23020Sstevel@tonic-gate */ 23031228Sandrei return (__cpuid_insn(cp)); 23041228Sandrei 23051228Sandrei cp->cp_eax = xcp->cp_eax; 23061228Sandrei cp->cp_ebx = xcp->cp_ebx; 23071228Sandrei cp->cp_ecx = xcp->cp_ecx; 23081228Sandrei cp->cp_edx = xcp->cp_edx; 23090Sstevel@tonic-gate return (cp->cp_eax); 23100Sstevel@tonic-gate } 23110Sstevel@tonic-gate 23120Sstevel@tonic-gate int 23130Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 23140Sstevel@tonic-gate { 23150Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 23160Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 23170Sstevel@tonic-gate } 23180Sstevel@tonic-gate 23190Sstevel@tonic-gate int 23200Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 23210Sstevel@tonic-gate { 23220Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23230Sstevel@tonic-gate 23240Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 23250Sstevel@tonic-gate } 23260Sstevel@tonic-gate 23270Sstevel@tonic-gate int 23281228Sandrei cpuid_is_cmt(cpu_t *cpu) 23290Sstevel@tonic-gate { 23300Sstevel@tonic-gate if (cpu == NULL) 23310Sstevel@tonic-gate cpu = CPU; 23320Sstevel@tonic-gate 23330Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23340Sstevel@tonic-gate 23350Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23360Sstevel@tonic-gate } 23370Sstevel@tonic-gate 23380Sstevel@tonic-gate /* 23390Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23400Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23410Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23420Sstevel@tonic-gate * 23430Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23440Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23450Sstevel@tonic-gate * to test that subtlety here. 23465084Sjohnlev * 23475084Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 23485084Sjohnlev * even in the case where the hardware would in fact support it. 23490Sstevel@tonic-gate */ 23500Sstevel@tonic-gate /*ARGSUSED*/ 23510Sstevel@tonic-gate int 23520Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23530Sstevel@tonic-gate { 23540Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23550Sstevel@tonic-gate 23565084Sjohnlev #if !defined(__xpv) 23573446Smrj if (cpu == NULL) 23583446Smrj cpu = CPU; 23593446Smrj 23603446Smrj /*CSTYLED*/ 23613446Smrj { 23623446Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23633446Smrj 23643446Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 23653446Smrj cpi->cpi_xmaxeax >= 0x80000001 && 23663446Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 23673446Smrj return (1); 23683446Smrj } 23695084Sjohnlev #endif 23700Sstevel@tonic-gate return (0); 23710Sstevel@tonic-gate } 23720Sstevel@tonic-gate 23730Sstevel@tonic-gate int 23740Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23750Sstevel@tonic-gate { 23760Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23770Sstevel@tonic-gate 23780Sstevel@tonic-gate static const char fmt[] = 23793779Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23800Sstevel@tonic-gate static const char fmt_ht[] = 23813779Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23820Sstevel@tonic-gate 23830Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23840Sstevel@tonic-gate 23851228Sandrei if (cpuid_is_cmt(cpu)) 23860Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 23873779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23883779Sdmick cpi->cpi_family, cpi->cpi_model, 23890Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23900Sstevel@tonic-gate return (snprintf(s, n, fmt, 23913779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23923779Sdmick cpi->cpi_family, cpi->cpi_model, 23930Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23940Sstevel@tonic-gate } 23950Sstevel@tonic-gate 23960Sstevel@tonic-gate const char * 23970Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23980Sstevel@tonic-gate { 23990Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24000Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 24010Sstevel@tonic-gate } 24020Sstevel@tonic-gate 24030Sstevel@tonic-gate uint_t 24040Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 24050Sstevel@tonic-gate { 24060Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24070Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 24080Sstevel@tonic-gate } 24090Sstevel@tonic-gate 24100Sstevel@tonic-gate uint_t 24110Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 24120Sstevel@tonic-gate { 24130Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24140Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 24150Sstevel@tonic-gate } 24160Sstevel@tonic-gate 24170Sstevel@tonic-gate uint_t 24180Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 24190Sstevel@tonic-gate { 24200Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24210Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 24220Sstevel@tonic-gate } 24230Sstevel@tonic-gate 24240Sstevel@tonic-gate uint_t 24250Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 24260Sstevel@tonic-gate { 24270Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24280Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 24290Sstevel@tonic-gate } 24300Sstevel@tonic-gate 24310Sstevel@tonic-gate uint_t 24321228Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24331228Sandrei { 24341228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24351228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24361228Sandrei } 24371228Sandrei 24381228Sandrei uint_t 24394606Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 24404606Sesaxe { 24414606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 24424606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 24434606Sesaxe } 24444606Sesaxe 24454606Sesaxe id_t 24464606Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 24474606Sesaxe { 24484606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 24494606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 24504606Sesaxe } 24514606Sesaxe 24524606Sesaxe uint_t 24530Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24540Sstevel@tonic-gate { 24550Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24560Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24570Sstevel@tonic-gate } 24580Sstevel@tonic-gate 24594581Ssherrym uint_t 24604581Ssherrym cpuid_getsig(struct cpu *cpu) 24614581Ssherrym { 24624581Ssherrym ASSERT(cpuid_checkpass(cpu, 1)); 24634581Ssherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24644581Ssherrym } 24654581Ssherrym 24662869Sgavinm uint32_t 24672869Sgavinm cpuid_getchiprev(struct cpu *cpu) 24682869Sgavinm { 24692869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24702869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24712869Sgavinm } 24722869Sgavinm 24732869Sgavinm const char * 24742869Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24752869Sgavinm { 24762869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24772869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24782869Sgavinm } 24792869Sgavinm 24802869Sgavinm uint32_t 24812869Sgavinm cpuid_getsockettype(struct cpu *cpu) 24822869Sgavinm { 24832869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24842869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24852869Sgavinm } 24862869Sgavinm 24873434Sesaxe int 24883434Sesaxe cpuid_get_chipid(cpu_t *cpu) 24890Sstevel@tonic-gate { 24900Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24910Sstevel@tonic-gate 24921228Sandrei if (cpuid_is_cmt(cpu)) 24930Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24940Sstevel@tonic-gate return (cpu->cpu_id); 24950Sstevel@tonic-gate } 24960Sstevel@tonic-gate 24971228Sandrei id_t 24983434Sesaxe cpuid_get_coreid(cpu_t *cpu) 24991228Sandrei { 25001228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 25011228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 25021228Sandrei } 25031228Sandrei 25040Sstevel@tonic-gate int 25055870Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 25065870Sgavinm { 25075870Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 25085870Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 25095870Sgavinm } 25105870Sgavinm 25115870Sgavinm int 25123434Sesaxe cpuid_get_clogid(cpu_t *cpu) 25130Sstevel@tonic-gate { 25140Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25150Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 25160Sstevel@tonic-gate } 25170Sstevel@tonic-gate 25180Sstevel@tonic-gate void 25190Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 25200Sstevel@tonic-gate { 25210Sstevel@tonic-gate struct cpuid_info *cpi; 25220Sstevel@tonic-gate 25230Sstevel@tonic-gate if (cpu == NULL) 25240Sstevel@tonic-gate cpu = CPU; 25250Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25260Sstevel@tonic-gate 25270Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25280Sstevel@tonic-gate 25290Sstevel@tonic-gate if (pabits) 25300Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 25310Sstevel@tonic-gate if (vabits) 25320Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25330Sstevel@tonic-gate } 25340Sstevel@tonic-gate 25350Sstevel@tonic-gate /* 25360Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25370Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25380Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25390Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25400Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25410Sstevel@tonic-gate */ 25420Sstevel@tonic-gate uint_t 25430Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25440Sstevel@tonic-gate { 25450Sstevel@tonic-gate struct cpuid_info *cpi; 25460Sstevel@tonic-gate uint_t dtlb_nent = 0; 25470Sstevel@tonic-gate 25480Sstevel@tonic-gate if (cpu == NULL) 25490Sstevel@tonic-gate cpu = CPU; 25500Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25510Sstevel@tonic-gate 25520Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25530Sstevel@tonic-gate 25540Sstevel@tonic-gate /* 25550Sstevel@tonic-gate * Check the L2 TLB info 25560Sstevel@tonic-gate */ 25570Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25581228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25590Sstevel@tonic-gate 25600Sstevel@tonic-gate switch (pagesize) { 25610Sstevel@tonic-gate 25620Sstevel@tonic-gate case 4 * 1024: 25630Sstevel@tonic-gate /* 25640Sstevel@tonic-gate * All zero in the top 16 bits of the register 25650Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25660Sstevel@tonic-gate */ 25670Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25680Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25690Sstevel@tonic-gate else 25700Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25710Sstevel@tonic-gate break; 25720Sstevel@tonic-gate 25730Sstevel@tonic-gate case 2 * 1024 * 1024: 25740Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25750Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25760Sstevel@tonic-gate else 25770Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25780Sstevel@tonic-gate break; 25790Sstevel@tonic-gate 25800Sstevel@tonic-gate default: 25810Sstevel@tonic-gate panic("unknown L2 pagesize"); 25820Sstevel@tonic-gate /*NOTREACHED*/ 25830Sstevel@tonic-gate } 25840Sstevel@tonic-gate } 25850Sstevel@tonic-gate 25860Sstevel@tonic-gate if (dtlb_nent != 0) 25870Sstevel@tonic-gate return (dtlb_nent); 25880Sstevel@tonic-gate 25890Sstevel@tonic-gate /* 25900Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25910Sstevel@tonic-gate */ 25920Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25931228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25940Sstevel@tonic-gate 25950Sstevel@tonic-gate switch (pagesize) { 25960Sstevel@tonic-gate case 4 * 1024: 25970Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25980Sstevel@tonic-gate break; 25990Sstevel@tonic-gate case 2 * 1024 * 1024: 26000Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 26010Sstevel@tonic-gate break; 26020Sstevel@tonic-gate default: 26030Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 26040Sstevel@tonic-gate /*NOTREACHED*/ 26050Sstevel@tonic-gate } 26060Sstevel@tonic-gate } 26070Sstevel@tonic-gate 26080Sstevel@tonic-gate return (dtlb_nent); 26090Sstevel@tonic-gate } 26100Sstevel@tonic-gate 26110Sstevel@tonic-gate /* 26120Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 26130Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 26140Sstevel@tonic-gate * 26150Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 2616359Skucharsk * Processors" #25759, Rev 3.57, August 2005 26170Sstevel@tonic-gate */ 26180Sstevel@tonic-gate int 26190Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 26200Sstevel@tonic-gate { 26210Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 26221228Sandrei uint_t eax; 26230Sstevel@tonic-gate 26242584Ssethg /* 26252584Ssethg * Bail out if this CPU isn't an AMD CPU, or if it's 26262584Ssethg * a legacy (32-bit) AMD CPU. 26272584Ssethg */ 26282584Ssethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 26294265Skchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 26304265Skchow cpi->cpi_family == 6) 26312869Sgavinm 26320Sstevel@tonic-gate return (0); 26330Sstevel@tonic-gate 26340Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26350Sstevel@tonic-gate 26360Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26370Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 26381582Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26390Sstevel@tonic-gate 26400Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26410Sstevel@tonic-gate 26420Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26430Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26440Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 26451582Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26460Sstevel@tonic-gate 26470Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26480Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26490Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 26501582Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26510Sstevel@tonic-gate 26520Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26530Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26540Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26550Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26560Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26570Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26580Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26590Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 26601582Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 26611582Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 26621582Skchow DH_E6(eax) || JH_E6(eax)) 26630Sstevel@tonic-gate 26646691Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 26656691Skchow #define DR_B0(eax) (eax == 0x100f20) 26666691Skchow #define DR_B1(eax) (eax == 0x100f21) 26676691Skchow #define DR_BA(eax) (eax == 0x100f2a) 26686691Skchow #define DR_B2(eax) (eax == 0x100f22) 26696691Skchow #define DR_B3(eax) (eax == 0x100f23) 26706691Skchow #define RB_C0(eax) (eax == 0x100f40) 26716691Skchow 26720Sstevel@tonic-gate switch (erratum) { 26730Sstevel@tonic-gate case 1: 26744265Skchow return (cpi->cpi_family < 0x10); 26750Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26760Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26770Sstevel@tonic-gate case 52: 26780Sstevel@tonic-gate return (B(eax)); 26790Sstevel@tonic-gate case 57: 26806691Skchow return (cpi->cpi_family <= 0x11); 26810Sstevel@tonic-gate case 58: 26820Sstevel@tonic-gate return (B(eax)); 26830Sstevel@tonic-gate case 60: 26846691Skchow return (cpi->cpi_family <= 0x11); 26850Sstevel@tonic-gate case 61: 26860Sstevel@tonic-gate case 62: 26870Sstevel@tonic-gate case 63: 26880Sstevel@tonic-gate case 64: 26890Sstevel@tonic-gate case 65: 26900Sstevel@tonic-gate case 66: 26910Sstevel@tonic-gate case 68: 26920Sstevel@tonic-gate case 69: 26930Sstevel@tonic-gate case 70: 26940Sstevel@tonic-gate case 71: 26950Sstevel@tonic-gate return (B(eax)); 26960Sstevel@tonic-gate case 72: 26970Sstevel@tonic-gate return (SH_B0(eax)); 26980Sstevel@tonic-gate case 74: 26990Sstevel@tonic-gate return (B(eax)); 27000Sstevel@tonic-gate case 75: 27014265Skchow return (cpi->cpi_family < 0x10); 27020Sstevel@tonic-gate case 76: 27030Sstevel@tonic-gate return (B(eax)); 27040Sstevel@tonic-gate case 77: 27056691Skchow return (cpi->cpi_family <= 0x11); 27060Sstevel@tonic-gate case 78: 27070Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27080Sstevel@tonic-gate case 79: 27090Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27100Sstevel@tonic-gate case 80: 27110Sstevel@tonic-gate case 81: 27120Sstevel@tonic-gate case 82: 27130Sstevel@tonic-gate return (B(eax)); 27140Sstevel@tonic-gate case 83: 27150Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27160Sstevel@tonic-gate case 85: 27174265Skchow return (cpi->cpi_family < 0x10); 27180Sstevel@tonic-gate case 86: 27190Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27200Sstevel@tonic-gate case 88: 27210Sstevel@tonic-gate #if !defined(__amd64) 27220Sstevel@tonic-gate return (0); 27230Sstevel@tonic-gate #else 27240Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27250Sstevel@tonic-gate #endif 27260Sstevel@tonic-gate case 89: 27274265Skchow return (cpi->cpi_family < 0x10); 27280Sstevel@tonic-gate case 90: 27290Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27300Sstevel@tonic-gate case 91: 27310Sstevel@tonic-gate case 92: 27320Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27330Sstevel@tonic-gate case 93: 27340Sstevel@tonic-gate return (SH_C0(eax)); 27350Sstevel@tonic-gate case 94: 27360Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27370Sstevel@tonic-gate case 95: 27380Sstevel@tonic-gate #if !defined(__amd64) 27390Sstevel@tonic-gate return (0); 27400Sstevel@tonic-gate #else 27410Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27420Sstevel@tonic-gate #endif 27430Sstevel@tonic-gate case 96: 27440Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27450Sstevel@tonic-gate case 97: 27460Sstevel@tonic-gate case 98: 27470Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27480Sstevel@tonic-gate case 99: 27490Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27500Sstevel@tonic-gate case 100: 27510Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27520Sstevel@tonic-gate case 101: 27530Sstevel@tonic-gate case 103: 27540Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27550Sstevel@tonic-gate case 104: 27560Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27570Sstevel@tonic-gate case 105: 27580Sstevel@tonic-gate case 106: 27590Sstevel@tonic-gate case 107: 27600Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27610Sstevel@tonic-gate case 108: 27620Sstevel@tonic-gate return (DH_CG(eax)); 27630Sstevel@tonic-gate case 109: 27640Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27650Sstevel@tonic-gate case 110: 27660Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27670Sstevel@tonic-gate case 111: 27680Sstevel@tonic-gate return (CG(eax)); 27690Sstevel@tonic-gate case 112: 27700Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27710Sstevel@tonic-gate case 113: 27720Sstevel@tonic-gate return (eax == 0x20fc0); 27730Sstevel@tonic-gate case 114: 27740Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27750Sstevel@tonic-gate case 115: 27760Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27770Sstevel@tonic-gate case 116: 27780Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27790Sstevel@tonic-gate case 117: 27800Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27810Sstevel@tonic-gate case 118: 27820Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27830Sstevel@tonic-gate JH_E6(eax)); 27840Sstevel@tonic-gate case 121: 27850Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27860Sstevel@tonic-gate case 122: 27876691Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 27880Sstevel@tonic-gate case 123: 27890Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 2790359Skucharsk case 131: 27914265Skchow return (cpi->cpi_family < 0x10); 2792938Sesaxe case 6336786: 2793938Sesaxe /* 2794938Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 27954265Skchow * if this is a K8 family or newer processor 2796938Sesaxe */ 2797938Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27981228Sandrei struct cpuid_regs regs; 27991228Sandrei regs.cp_eax = 0x80000007; 28001228Sandrei (void) __cpuid_insn(®s); 28011228Sandrei return (!(regs.cp_edx & 0x100)); 2802938Sesaxe } 2803938Sesaxe return (0); 28041582Skchow case 6323525: 28051582Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 28061582Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 28071582Skchow 28086691Skchow case 6671130: 28096691Skchow /* 28106691Skchow * check for processors (pre-Shanghai) that do not provide 28116691Skchow * optimal management of 1gb ptes in its tlb. 28126691Skchow */ 28136691Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 28146691Skchow 28156691Skchow case 298: 28166691Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 28176691Skchow DR_B2(eax) || RB_C0(eax)); 28186691Skchow 28196691Skchow default: 28206691Skchow return (-1); 28216691Skchow 28226691Skchow } 28236691Skchow } 28246691Skchow 28256691Skchow /* 28266691Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 28276691Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 28286691Skchow */ 28296691Skchow int 28306691Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 28316691Skchow { 28326691Skchow struct cpuid_info *cpi; 28336691Skchow uint_t osvwid; 28346691Skchow static int osvwfeature = -1; 28356691Skchow uint64_t osvwlength; 28366691Skchow 28376691Skchow 28386691Skchow cpi = cpu->cpu_m.mcpu_cpi; 28396691Skchow 28406691Skchow /* confirm OSVW supported */ 28416691Skchow if (osvwfeature == -1) { 28426691Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 28436691Skchow } else { 28446691Skchow /* assert that osvw feature setting is consistent on all cpus */ 28456691Skchow ASSERT(osvwfeature == 28466691Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 28476691Skchow } 28486691Skchow if (!osvwfeature) 28496691Skchow return (-1); 28506691Skchow 28516691Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 28526691Skchow 28536691Skchow switch (erratum) { 28546691Skchow case 298: /* osvwid is 0 */ 28556691Skchow osvwid = 0; 28566691Skchow if (osvwlength <= (uint64_t)osvwid) { 28576691Skchow /* osvwid 0 is unknown */ 28586691Skchow return (-1); 28596691Skchow } 28606691Skchow 28616691Skchow /* 28626691Skchow * Check the OSVW STATUS MSR to determine the state 28636691Skchow * of the erratum where: 28646691Skchow * 0 - fixed by HW 28656691Skchow * 1 - BIOS has applied the workaround when BIOS 28666691Skchow * workaround is available. (Or for other errata, 28676691Skchow * OS workaround is required.) 28686691Skchow * For a value of 1, caller will confirm that the 28696691Skchow * erratum 298 workaround has indeed been applied by BIOS. 28706691Skchow * 28716691Skchow * A 1 may be set in cpus that have a HW fix 28726691Skchow * in a mixed cpu system. Regarding erratum 298: 28736691Skchow * In a multiprocessor platform, the workaround above 28746691Skchow * should be applied to all processors regardless of 28756691Skchow * silicon revision when an affected processor is 28766691Skchow * present. 28776691Skchow */ 28786691Skchow 28796691Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 28806691Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 28816691Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 28826691Skchow 28830Sstevel@tonic-gate default: 28840Sstevel@tonic-gate return (-1); 28850Sstevel@tonic-gate } 28860Sstevel@tonic-gate } 28870Sstevel@tonic-gate 28880Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 28890Sstevel@tonic-gate static const char line_str[] = "line-size"; 28900Sstevel@tonic-gate static const char size_str[] = "size"; 28910Sstevel@tonic-gate 28920Sstevel@tonic-gate static void 28930Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 28940Sstevel@tonic-gate uint32_t val) 28950Sstevel@tonic-gate { 28960Sstevel@tonic-gate char buf[128]; 28970Sstevel@tonic-gate 28980Sstevel@tonic-gate /* 28990Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 29000Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 29010Sstevel@tonic-gate */ 29020Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 29030Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 29040Sstevel@tonic-gate } 29050Sstevel@tonic-gate 29060Sstevel@tonic-gate /* 29070Sstevel@tonic-gate * Intel-style cache/tlb description 29080Sstevel@tonic-gate * 29090Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 29100Sstevel@tonic-gate * selection of tags that index into a table that describes 29110Sstevel@tonic-gate * cache and tlb properties. 29120Sstevel@tonic-gate */ 29130Sstevel@tonic-gate 29140Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 29150Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 29160Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 29173446Smrj static const char l3_cache_str[] = "l3-cache"; 29180Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 29190Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 29206964Svd224797 static const char itlb2M_str[] = "itlb-2M"; 29210Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 29220Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 29236334Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 29240Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 29256334Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 29260Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 29270Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 29280Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 29290Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 29300Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 29316334Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 29320Sstevel@tonic-gate 29330Sstevel@tonic-gate static const struct cachetab { 29340Sstevel@tonic-gate uint8_t ct_code; 29350Sstevel@tonic-gate uint8_t ct_assoc; 29360Sstevel@tonic-gate uint16_t ct_line_size; 29370Sstevel@tonic-gate size_t ct_size; 29380Sstevel@tonic-gate const char *ct_label; 29390Sstevel@tonic-gate } intel_ctab[] = { 29406964Svd224797 /* 29416964Svd224797 * maintain descending order! 29426964Svd224797 * 29436964Svd224797 * Codes ignored - Reason 29446964Svd224797 * ---------------------- 29456964Svd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 29466964Svd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 29476964Svd224797 */ 29486334Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 29496334Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 29506334Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 29516334Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 29526334Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 29536334Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 29546334Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 29556334Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 29566334Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 29576334Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 29586334Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 29596334Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 29606334Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 29616964Svd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 29626964Svd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 29633446Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29640Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 29656334Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29660Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29670Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29680Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29690Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29700Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29710Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29720Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 29736964Svd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29740Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29750Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29760Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29770Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29780Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29790Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29800Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 29813446Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29820Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29830Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29840Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 29850Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 29860Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 29870Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 29880Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 29890Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 29900Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 29910Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 29926334Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 29936964Svd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 29946964Svd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 29956964Svd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 29966334Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 29970Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 29980Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 29990Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 30006964Svd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 30016964Svd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 30023446Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 30033446Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 30043446Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 30053446Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 30063446Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 30076964Svd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 30083446Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 30093446Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 30100Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 30110Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 30120Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 30130Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 30140Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 30153446Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 30163446Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 30170Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 30180Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 30193446Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 30200Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 30210Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 30220Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 30230Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 30240Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 30250Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 30260Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 30276964Svd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 30286334Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 30290Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 30303446Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 30310Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 30320Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30330Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 30346964Svd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30350Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30360Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30370Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30380Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30390Sstevel@tonic-gate { 0 } 30400Sstevel@tonic-gate }; 30410Sstevel@tonic-gate 30420Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30430Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30440Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30450Sstevel@tonic-gate { 0 } 30460Sstevel@tonic-gate }; 30470Sstevel@tonic-gate 30480Sstevel@tonic-gate /* 30490Sstevel@tonic-gate * Search a cache table for a matching entry 30500Sstevel@tonic-gate */ 30510Sstevel@tonic-gate static const struct cachetab * 30520Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30530Sstevel@tonic-gate { 30540Sstevel@tonic-gate if (code != 0) { 30550Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30560Sstevel@tonic-gate if (ct->ct_code <= code) 30570Sstevel@tonic-gate break; 30580Sstevel@tonic-gate if (ct->ct_code == code) 30590Sstevel@tonic-gate return (ct); 30600Sstevel@tonic-gate } 30610Sstevel@tonic-gate return (NULL); 30620Sstevel@tonic-gate } 30630Sstevel@tonic-gate 30640Sstevel@tonic-gate /* 30655438Sksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30665438Sksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30675438Sksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30685438Sksadhukh * information is found. 30695438Sksadhukh */ 30705438Sksadhukh static int 30715438Sksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30725438Sksadhukh { 30735438Sksadhukh uint32_t level, i; 30745438Sksadhukh int ret = 0; 30755438Sksadhukh 30765438Sksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30775438Sksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30785438Sksadhukh 30795438Sksadhukh if (level == 2 || level == 3) { 30805438Sksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30815438Sksadhukh ct->ct_line_size = 30825438Sksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30835438Sksadhukh ct->ct_size = ct->ct_assoc * 30845438Sksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 30855438Sksadhukh ct->ct_line_size * 30865438Sksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 30875438Sksadhukh 30885438Sksadhukh if (level == 2) { 30895438Sksadhukh ct->ct_label = l2_cache_str; 30905438Sksadhukh } else if (level == 3) { 30915438Sksadhukh ct->ct_label = l3_cache_str; 30925438Sksadhukh } 30935438Sksadhukh ret = 1; 30945438Sksadhukh } 30955438Sksadhukh } 30965438Sksadhukh 30975438Sksadhukh return (ret); 30985438Sksadhukh } 30995438Sksadhukh 31005438Sksadhukh /* 31010Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 31020Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 31030Sstevel@tonic-gate */ 31040Sstevel@tonic-gate static void 31050Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 31060Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31070Sstevel@tonic-gate { 31080Sstevel@tonic-gate const struct cachetab *ct; 31096964Svd224797 struct cachetab des_49_ct, des_b1_ct; 31100Sstevel@tonic-gate uint8_t *dp; 31110Sstevel@tonic-gate int i; 31120Sstevel@tonic-gate 31130Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31140Sstevel@tonic-gate return; 31154797Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31164797Sksadhukh /* 31174797Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 31185438Sksadhukh * if supported by the current processor, to create 31194797Sksadhukh * cache information. 31206964Svd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 31216964Svd224797 * to disambiguate the cache information. 31224797Sksadhukh */ 31235438Sksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 31245438Sksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 31255438Sksadhukh ct = &des_49_ct; 31266964Svd224797 } else if (*dp == 0xb1) { 31276964Svd224797 des_b1_ct.ct_code = 0xb1; 31286964Svd224797 des_b1_ct.ct_assoc = 4; 31296964Svd224797 des_b1_ct.ct_line_size = 0; 31306964Svd224797 if (x86_feature & X86_PAE) { 31316964Svd224797 des_b1_ct.ct_size = 8; 31326964Svd224797 des_b1_ct.ct_label = itlb2M_str; 31336964Svd224797 } else { 31346964Svd224797 des_b1_ct.ct_size = 4; 31356964Svd224797 des_b1_ct.ct_label = itlb4M_str; 31366964Svd224797 } 31376964Svd224797 ct = &des_b1_ct; 31385438Sksadhukh } else { 31395438Sksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 31405438Sksadhukh continue; 31415438Sksadhukh } 31424797Sksadhukh } 31434797Sksadhukh 31445438Sksadhukh if (func(arg, ct) != 0) { 31455438Sksadhukh break; 31460Sstevel@tonic-gate } 31474797Sksadhukh } 31480Sstevel@tonic-gate } 31490Sstevel@tonic-gate 31500Sstevel@tonic-gate /* 31510Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31520Sstevel@tonic-gate */ 31530Sstevel@tonic-gate static void 31540Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31550Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31560Sstevel@tonic-gate { 31570Sstevel@tonic-gate const struct cachetab *ct; 31580Sstevel@tonic-gate uint8_t *dp; 31590Sstevel@tonic-gate int i; 31600Sstevel@tonic-gate 31610Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31620Sstevel@tonic-gate return; 31630Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31640Sstevel@tonic-gate /* 31650Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31660Sstevel@tonic-gate */ 31670Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31680Sstevel@tonic-gate if (func(arg, ct) != 0) 31690Sstevel@tonic-gate break; 31700Sstevel@tonic-gate continue; 31710Sstevel@tonic-gate } 31720Sstevel@tonic-gate /* 31730Sstevel@tonic-gate * .. else fall back to the Intel one 31740Sstevel@tonic-gate */ 31750Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31760Sstevel@tonic-gate if (func(arg, ct) != 0) 31770Sstevel@tonic-gate break; 31780Sstevel@tonic-gate continue; 31790Sstevel@tonic-gate } 31800Sstevel@tonic-gate } 31810Sstevel@tonic-gate } 31820Sstevel@tonic-gate 31830Sstevel@tonic-gate /* 31840Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 31850Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 31860Sstevel@tonic-gate */ 31870Sstevel@tonic-gate static int 31880Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 31890Sstevel@tonic-gate { 31900Sstevel@tonic-gate dev_info_t *devi = arg; 31910Sstevel@tonic-gate 31920Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 31930Sstevel@tonic-gate if (ct->ct_line_size != 0) 31940Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 31950Sstevel@tonic-gate ct->ct_line_size); 31960Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 31970Sstevel@tonic-gate return (0); 31980Sstevel@tonic-gate } 31990Sstevel@tonic-gate 32004797Sksadhukh 32010Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 32020Sstevel@tonic-gate 32030Sstevel@tonic-gate /* 32040Sstevel@tonic-gate * AMD style cache/tlb description 32050Sstevel@tonic-gate * 32060Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 32070Sstevel@tonic-gate * tlbs and various cache levels. 32080Sstevel@tonic-gate */ 32090Sstevel@tonic-gate static void 32100Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32110Sstevel@tonic-gate { 32120Sstevel@tonic-gate switch (assoc) { 32130Sstevel@tonic-gate case 0: /* reserved; ignore */ 32140Sstevel@tonic-gate break; 32150Sstevel@tonic-gate default: 32160Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32170Sstevel@tonic-gate break; 32180Sstevel@tonic-gate case 0xff: 32190Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32200Sstevel@tonic-gate break; 32210Sstevel@tonic-gate } 32220Sstevel@tonic-gate } 32230Sstevel@tonic-gate 32240Sstevel@tonic-gate static void 32250Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32260Sstevel@tonic-gate { 32270Sstevel@tonic-gate if (size == 0) 32280Sstevel@tonic-gate return; 32290Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32300Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32310Sstevel@tonic-gate } 32320Sstevel@tonic-gate 32330Sstevel@tonic-gate static void 32340Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32350Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32360Sstevel@tonic-gate { 32370Sstevel@tonic-gate if (size == 0 || line_size == 0) 32380Sstevel@tonic-gate return; 32390Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32400Sstevel@tonic-gate /* 32410Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32420Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32430Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32440Sstevel@tonic-gate * size of 2 cache lines per tag. 32450Sstevel@tonic-gate */ 32460Sstevel@tonic-gate if (lines_per_tag != 0) 32470Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32480Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32490Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32500Sstevel@tonic-gate } 32510Sstevel@tonic-gate 32520Sstevel@tonic-gate static void 32530Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32540Sstevel@tonic-gate { 32550Sstevel@tonic-gate switch (assoc) { 32560Sstevel@tonic-gate case 0: /* off */ 32570Sstevel@tonic-gate break; 32580Sstevel@tonic-gate case 1: 32590Sstevel@tonic-gate case 2: 32600Sstevel@tonic-gate case 4: 32610Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32620Sstevel@tonic-gate break; 32630Sstevel@tonic-gate case 6: 32640Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32650Sstevel@tonic-gate break; 32660Sstevel@tonic-gate case 8: 32670Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32680Sstevel@tonic-gate break; 32690Sstevel@tonic-gate case 0xf: 32700Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32710Sstevel@tonic-gate break; 32720Sstevel@tonic-gate default: /* reserved; ignore */ 32730Sstevel@tonic-gate break; 32740Sstevel@tonic-gate } 32750Sstevel@tonic-gate } 32760Sstevel@tonic-gate 32770Sstevel@tonic-gate static void 32780Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32790Sstevel@tonic-gate { 32800Sstevel@tonic-gate if (size == 0 || assoc == 0) 32810Sstevel@tonic-gate return; 32820Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32830Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32840Sstevel@tonic-gate } 32850Sstevel@tonic-gate 32860Sstevel@tonic-gate static void 32870Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 32880Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32890Sstevel@tonic-gate { 32900Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 32910Sstevel@tonic-gate return; 32920Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32930Sstevel@tonic-gate if (lines_per_tag != 0) 32940Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32950Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32960Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32970Sstevel@tonic-gate } 32980Sstevel@tonic-gate 32990Sstevel@tonic-gate static void 33000Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 33010Sstevel@tonic-gate { 33021228Sandrei struct cpuid_regs *cp; 33030Sstevel@tonic-gate 33040Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 33050Sstevel@tonic-gate return; 33060Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 33070Sstevel@tonic-gate 33080Sstevel@tonic-gate /* 33090Sstevel@tonic-gate * 4M/2M L1 TLB configuration 33100Sstevel@tonic-gate * 33110Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 33120Sstevel@tonic-gate * TLB entries for one 4M page. 33130Sstevel@tonic-gate */ 33140Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 33150Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 33160Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 33170Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 33180Sstevel@tonic-gate 33190Sstevel@tonic-gate /* 33200Sstevel@tonic-gate * 4K L1 TLB configuration 33210Sstevel@tonic-gate */ 33220Sstevel@tonic-gate 33230Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33240Sstevel@tonic-gate uint_t nentries; 33250Sstevel@tonic-gate case X86_VENDOR_TM: 33260Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 33270Sstevel@tonic-gate /* 33280Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 33290Sstevel@tonic-gate * cpuid data format constrains them to only 33300Sstevel@tonic-gate * reporting 255 of them. 33310Sstevel@tonic-gate */ 33320Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33330Sstevel@tonic-gate nentries = 256; 33340Sstevel@tonic-gate /* 33350Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33360Sstevel@tonic-gate */ 33370Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33380Sstevel@tonic-gate nentries); 33390Sstevel@tonic-gate break; 33400Sstevel@tonic-gate } 33410Sstevel@tonic-gate /*FALLTHROUGH*/ 33420Sstevel@tonic-gate default: 33430Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33440Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33450Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33460Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33470Sstevel@tonic-gate break; 33480Sstevel@tonic-gate } 33490Sstevel@tonic-gate 33500Sstevel@tonic-gate /* 33510Sstevel@tonic-gate * data L1 cache configuration 33520Sstevel@tonic-gate */ 33530Sstevel@tonic-gate 33540Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33550Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33560Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33570Sstevel@tonic-gate 33580Sstevel@tonic-gate /* 33590Sstevel@tonic-gate * code L1 cache configuration 33600Sstevel@tonic-gate */ 33610Sstevel@tonic-gate 33620Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33630Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33640Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33650Sstevel@tonic-gate 33660Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33670Sstevel@tonic-gate return; 33680Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33690Sstevel@tonic-gate 33700Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33710Sstevel@tonic-gate 33720Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33730Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33740Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33750Sstevel@tonic-gate else { 33760Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33770Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33780Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33790Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33800Sstevel@tonic-gate } 33810Sstevel@tonic-gate 33820Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33830Sstevel@tonic-gate 33840Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 33850Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 33860Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33870Sstevel@tonic-gate } else { 33880Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 33890Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33900Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 33910Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33920Sstevel@tonic-gate } 33930Sstevel@tonic-gate 33940Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 33950Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 33960Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 33970Sstevel@tonic-gate } 33980Sstevel@tonic-gate 33990Sstevel@tonic-gate /* 34000Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 34010Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 34020Sstevel@tonic-gate * 34030Sstevel@tonic-gate * Return which flavor of cache architecture we should use 34040Sstevel@tonic-gate */ 34050Sstevel@tonic-gate static int 34060Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 34070Sstevel@tonic-gate { 34080Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34090Sstevel@tonic-gate case X86_VENDOR_Intel: 34100Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 34110Sstevel@tonic-gate return (X86_VENDOR_Intel); 34120Sstevel@tonic-gate break; 34130Sstevel@tonic-gate case X86_VENDOR_AMD: 34140Sstevel@tonic-gate /* 34150Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 34160Sstevel@tonic-gate * cache sizes via extended cpuid functions. 34170Sstevel@tonic-gate */ 34180Sstevel@tonic-gate if (cpi->cpi_family > 5 || 34190Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 34200Sstevel@tonic-gate return (X86_VENDOR_AMD); 34210Sstevel@tonic-gate break; 34220Sstevel@tonic-gate case X86_VENDOR_TM: 34230Sstevel@tonic-gate if (cpi->cpi_family >= 5) 34240Sstevel@tonic-gate return (X86_VENDOR_AMD); 34250Sstevel@tonic-gate /*FALLTHROUGH*/ 34260Sstevel@tonic-gate default: 34270Sstevel@tonic-gate /* 34280Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 34290Sstevel@tonic-gate * then we assume they have AMD-format cache 34300Sstevel@tonic-gate * information. 34310Sstevel@tonic-gate * 34320Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34330Sstevel@tonic-gate * then try our-Cyrix specific handler. 34340Sstevel@tonic-gate * 34350Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34360Sstevel@tonic-gate * table-driven format instead. 34370Sstevel@tonic-gate */ 34380Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34390Sstevel@tonic-gate return (X86_VENDOR_AMD); 34400Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34410Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34420Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34430Sstevel@tonic-gate return (X86_VENDOR_Intel); 34440Sstevel@tonic-gate break; 34450Sstevel@tonic-gate } 34460Sstevel@tonic-gate return (-1); 34470Sstevel@tonic-gate } 34480Sstevel@tonic-gate 34490Sstevel@tonic-gate /* 34500Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34510Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34520Sstevel@tonic-gate */ 34530Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34540Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34550Sstevel@tonic-gate 34560Sstevel@tonic-gate /* 34570Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34580Sstevel@tonic-gate */ 34590Sstevel@tonic-gate void 34600Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34610Sstevel@tonic-gate { 34620Sstevel@tonic-gate dev_info_t *cpu_devi; 34630Sstevel@tonic-gate int create; 34640Sstevel@tonic-gate 34650Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34660Sstevel@tonic-gate 34670Sstevel@tonic-gate /* 34680Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34690Sstevel@tonic-gate * the root node. 34700Sstevel@tonic-gate */ 34710Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34720Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3473789Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34740Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34750Sstevel@tonic-gate return; 34760Sstevel@tonic-gate } 34770Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34780Sstevel@tonic-gate } 34790Sstevel@tonic-gate 34800Sstevel@tonic-gate /* 34810Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34820Sstevel@tonic-gate */ 34830Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34844481Sbholler cpu_id); 34850Sstevel@tonic-gate if (cpu_devi == NULL) { 34860Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34870Sstevel@tonic-gate return; 34880Sstevel@tonic-gate } 34890Sstevel@tonic-gate 34900Sstevel@tonic-gate /* device_type */ 34910Sstevel@tonic-gate 34920Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34930Sstevel@tonic-gate "device_type", "cpu"); 34940Sstevel@tonic-gate 34950Sstevel@tonic-gate /* reg */ 34960Sstevel@tonic-gate 34970Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34980Sstevel@tonic-gate "reg", cpu_id); 34990Sstevel@tonic-gate 35000Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 35010Sstevel@tonic-gate 35020Sstevel@tonic-gate if (cpu_freq > 0) { 35030Sstevel@tonic-gate long long mul; 35040Sstevel@tonic-gate 35050Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35060Sstevel@tonic-gate "cpu-mhz", cpu_freq); 35070Sstevel@tonic-gate 35080Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 35090Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35100Sstevel@tonic-gate "clock-frequency", (int)mul); 35110Sstevel@tonic-gate } 35120Sstevel@tonic-gate 35130Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 35140Sstevel@tonic-gate 35150Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 35160Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35170Sstevel@tonic-gate return; 35180Sstevel@tonic-gate } 35190Sstevel@tonic-gate 35200Sstevel@tonic-gate /* vendor-id */ 35210Sstevel@tonic-gate 35220Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35234481Sbholler "vendor-id", cpi->cpi_vendorstr); 35240Sstevel@tonic-gate 35250Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 35260Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35270Sstevel@tonic-gate return; 35280Sstevel@tonic-gate } 35290Sstevel@tonic-gate 35300Sstevel@tonic-gate /* 35310Sstevel@tonic-gate * family, model, and step 35320Sstevel@tonic-gate */ 35330Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35344481Sbholler "family", CPI_FAMILY(cpi)); 35350Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35364481Sbholler "cpu-model", CPI_MODEL(cpi)); 35370Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35384481Sbholler "stepping-id", CPI_STEP(cpi)); 35390Sstevel@tonic-gate 35400Sstevel@tonic-gate /* type */ 35410Sstevel@tonic-gate 35420Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35430Sstevel@tonic-gate case X86_VENDOR_Intel: 35440Sstevel@tonic-gate create = 1; 35450Sstevel@tonic-gate break; 35460Sstevel@tonic-gate default: 35470Sstevel@tonic-gate create = 0; 35480Sstevel@tonic-gate break; 35490Sstevel@tonic-gate } 35500Sstevel@tonic-gate if (create) 35510Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35524481Sbholler "type", CPI_TYPE(cpi)); 35530Sstevel@tonic-gate 35540Sstevel@tonic-gate /* ext-family */ 35550Sstevel@tonic-gate 35560Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35570Sstevel@tonic-gate case X86_VENDOR_Intel: 35580Sstevel@tonic-gate case X86_VENDOR_AMD: 35590Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35600Sstevel@tonic-gate break; 35610Sstevel@tonic-gate default: 35620Sstevel@tonic-gate create = 0; 35630Sstevel@tonic-gate break; 35640Sstevel@tonic-gate } 35650Sstevel@tonic-gate if (create) 35660Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35670Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35680Sstevel@tonic-gate 35690Sstevel@tonic-gate /* ext-model */ 35700Sstevel@tonic-gate 35710Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35720Sstevel@tonic-gate case X86_VENDOR_Intel: 35736317Skk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 35742001Sdmick break; 35750Sstevel@tonic-gate case X86_VENDOR_AMD: 35761582Skchow create = CPI_FAMILY(cpi) == 0xf; 35770Sstevel@tonic-gate break; 35780Sstevel@tonic-gate default: 35790Sstevel@tonic-gate create = 0; 35800Sstevel@tonic-gate break; 35810Sstevel@tonic-gate } 35820Sstevel@tonic-gate if (create) 35830Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35844481Sbholler "ext-model", CPI_MODEL_XTD(cpi)); 35850Sstevel@tonic-gate 35860Sstevel@tonic-gate /* generation */ 35870Sstevel@tonic-gate 35880Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35890Sstevel@tonic-gate case X86_VENDOR_AMD: 35900Sstevel@tonic-gate /* 35910Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35920Sstevel@tonic-gate */ 35930Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35940Sstevel@tonic-gate break; 35950Sstevel@tonic-gate default: 35960Sstevel@tonic-gate create = 0; 35970Sstevel@tonic-gate break; 35980Sstevel@tonic-gate } 35990Sstevel@tonic-gate if (create) 36000Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36010Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 36020Sstevel@tonic-gate 36030Sstevel@tonic-gate /* brand-id */ 36040Sstevel@tonic-gate 36050Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36060Sstevel@tonic-gate case X86_VENDOR_Intel: 36070Sstevel@tonic-gate /* 36080Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 36090Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 36100Sstevel@tonic-gate */ 36110Sstevel@tonic-gate create = cpi->cpi_family > 6 || 36120Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 36130Sstevel@tonic-gate break; 36140Sstevel@tonic-gate case X86_VENDOR_AMD: 36150Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36160Sstevel@tonic-gate break; 36170Sstevel@tonic-gate default: 36180Sstevel@tonic-gate create = 0; 36190Sstevel@tonic-gate break; 36200Sstevel@tonic-gate } 36210Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 36220Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36230Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 36240Sstevel@tonic-gate } 36250Sstevel@tonic-gate 36260Sstevel@tonic-gate /* chunks, and apic-id */ 36270Sstevel@tonic-gate 36280Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36290Sstevel@tonic-gate /* 36300Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 36310Sstevel@tonic-gate */ 36321975Sdmick case X86_VENDOR_Intel: 36331975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36341975Sdmick break; 36351975Sdmick case X86_VENDOR_AMD: 36360Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36370Sstevel@tonic-gate break; 36380Sstevel@tonic-gate default: 36390Sstevel@tonic-gate create = 0; 36400Sstevel@tonic-gate break; 36410Sstevel@tonic-gate } 36420Sstevel@tonic-gate if (create) { 36430Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36444481Sbholler "chunks", CPI_CHUNKS(cpi)); 36450Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36467282Smishra "apic-id", cpi->cpi_apicid); 36471414Scindi if (cpi->cpi_chipid >= 0) { 36480Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36490Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36501414Scindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36511414Scindi "clog#", cpi->cpi_clogid); 36521414Scindi } 36530Sstevel@tonic-gate } 36540Sstevel@tonic-gate 36550Sstevel@tonic-gate /* cpuid-features */ 36560Sstevel@tonic-gate 36570Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36580Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36590Sstevel@tonic-gate 36600Sstevel@tonic-gate 36610Sstevel@tonic-gate /* cpuid-features-ecx */ 36620Sstevel@tonic-gate 36630Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36640Sstevel@tonic-gate case X86_VENDOR_Intel: 36651975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36660Sstevel@tonic-gate break; 36670Sstevel@tonic-gate default: 36680Sstevel@tonic-gate create = 0; 36690Sstevel@tonic-gate break; 36700Sstevel@tonic-gate } 36710Sstevel@tonic-gate if (create) 36720Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36730Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36740Sstevel@tonic-gate 36750Sstevel@tonic-gate /* ext-cpuid-features */ 36760Sstevel@tonic-gate 36770Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36781975Sdmick case X86_VENDOR_Intel: 36790Sstevel@tonic-gate case X86_VENDOR_AMD: 36800Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36810Sstevel@tonic-gate case X86_VENDOR_TM: 36820Sstevel@tonic-gate case X86_VENDOR_Centaur: 36830Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36840Sstevel@tonic-gate break; 36850Sstevel@tonic-gate default: 36860Sstevel@tonic-gate create = 0; 36870Sstevel@tonic-gate break; 36880Sstevel@tonic-gate } 36891975Sdmick if (create) { 36900Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36914481Sbholler "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36921975Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36934481Sbholler "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36941975Sdmick } 36950Sstevel@tonic-gate 36960Sstevel@tonic-gate /* 36970Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36980Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36990Sstevel@tonic-gate * simulate something similar .. so this string should always 37000Sstevel@tonic-gate * same -something- about the processor, however lame. 37010Sstevel@tonic-gate */ 37020Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 37030Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 37040Sstevel@tonic-gate 37050Sstevel@tonic-gate /* 37060Sstevel@tonic-gate * Finally, cache and tlb information 37070Sstevel@tonic-gate */ 37080Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37090Sstevel@tonic-gate case X86_VENDOR_Intel: 37100Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37110Sstevel@tonic-gate break; 37120Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37130Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37140Sstevel@tonic-gate break; 37150Sstevel@tonic-gate case X86_VENDOR_AMD: 37160Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 37170Sstevel@tonic-gate break; 37180Sstevel@tonic-gate default: 37190Sstevel@tonic-gate break; 37200Sstevel@tonic-gate } 37210Sstevel@tonic-gate 37220Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 37230Sstevel@tonic-gate } 37240Sstevel@tonic-gate 37250Sstevel@tonic-gate struct l2info { 37260Sstevel@tonic-gate int *l2i_csz; 37270Sstevel@tonic-gate int *l2i_lsz; 37280Sstevel@tonic-gate int *l2i_assoc; 37290Sstevel@tonic-gate int l2i_ret; 37300Sstevel@tonic-gate }; 37310Sstevel@tonic-gate 37320Sstevel@tonic-gate /* 37330Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37340Sstevel@tonic-gate * of the L2 cache 37350Sstevel@tonic-gate */ 37360Sstevel@tonic-gate static int 37370Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37380Sstevel@tonic-gate { 37390Sstevel@tonic-gate struct l2info *l2i = arg; 37400Sstevel@tonic-gate int *ip; 37410Sstevel@tonic-gate 37420Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37430Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37440Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37450Sstevel@tonic-gate 37460Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37470Sstevel@tonic-gate *ip = ct->ct_size; 37480Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37490Sstevel@tonic-gate *ip = ct->ct_line_size; 37500Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37510Sstevel@tonic-gate *ip = ct->ct_assoc; 37520Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37530Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37540Sstevel@tonic-gate } 37550Sstevel@tonic-gate 37565070Skchow /* 37575070Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 37585070Skchow * 37595070Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 37605070Skchow * value is the associativity, the associativity for the L2 cache and 37615070Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 37625070Skchow * an index into the amd_afd[] array to determine the associativity. 37635070Skchow * -1 is undefined. 0 is fully associative. 37645070Skchow */ 37655070Skchow 37665070Skchow static int amd_afd[] = 37675070Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 37685070Skchow 37690Sstevel@tonic-gate static void 37700Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37710Sstevel@tonic-gate { 37721228Sandrei struct cpuid_regs *cp; 37730Sstevel@tonic-gate uint_t size, assoc; 37745070Skchow int i; 37750Sstevel@tonic-gate int *ip; 37760Sstevel@tonic-gate 37770Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37780Sstevel@tonic-gate return; 37790Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37800Sstevel@tonic-gate 37815070Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37820Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37830Sstevel@tonic-gate uint_t cachesz = size * 1024; 37845070Skchow assoc = amd_afd[i]; 37855070Skchow 37865070Skchow ASSERT(assoc != -1); 37870Sstevel@tonic-gate 37880Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37890Sstevel@tonic-gate *ip = cachesz; 37900Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37910Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37920Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37930Sstevel@tonic-gate *ip = assoc; 37940Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37950Sstevel@tonic-gate } 37960Sstevel@tonic-gate } 37970Sstevel@tonic-gate 37980Sstevel@tonic-gate int 37990Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 38000Sstevel@tonic-gate { 38010Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 38020Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 38030Sstevel@tonic-gate 38040Sstevel@tonic-gate l2i->l2i_csz = csz; 38050Sstevel@tonic-gate l2i->l2i_lsz = lsz; 38060Sstevel@tonic-gate l2i->l2i_assoc = assoc; 38070Sstevel@tonic-gate l2i->l2i_ret = -1; 38080Sstevel@tonic-gate 38090Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 38100Sstevel@tonic-gate case X86_VENDOR_Intel: 38110Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38120Sstevel@tonic-gate break; 38130Sstevel@tonic-gate case X86_VENDOR_Cyrix: 38140Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38150Sstevel@tonic-gate break; 38160Sstevel@tonic-gate case X86_VENDOR_AMD: 38170Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 38180Sstevel@tonic-gate break; 38190Sstevel@tonic-gate default: 38200Sstevel@tonic-gate break; 38210Sstevel@tonic-gate } 38220Sstevel@tonic-gate return (l2i->l2i_ret); 38230Sstevel@tonic-gate } 38244481Sbholler 38255084Sjohnlev #if !defined(__xpv) 38265084Sjohnlev 38275045Sbholler uint32_t * 38285045Sbholler cpuid_mwait_alloc(cpu_t *cpu) 38295045Sbholler { 38305045Sbholler uint32_t *ret; 38315045Sbholler size_t mwait_size; 38325045Sbholler 38335045Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 38345045Sbholler 38355045Sbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38365045Sbholler if (mwait_size == 0) 38375045Sbholler return (NULL); 38385045Sbholler 38395045Sbholler /* 38405045Sbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38415045Sbholler * allocations. mwait_size is currently cache line sized. Neither 38425045Sbholler * of these implementation details are guarantied to be true in the 38435045Sbholler * future. 38445045Sbholler * 38455045Sbholler * First try allocating mwait_size as kmem_alloc() currently returns 38465045Sbholler * correctly aligned memory. If kmem_alloc() does not return 38475045Sbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38485045Sbholler * 38495045Sbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38505045Sbholler * decide to free this memory. 38515045Sbholler */ 38525045Sbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38535045Sbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38545045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38555045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38565045Sbholler *ret = MWAIT_RUNNING; 38575045Sbholler return (ret); 38585045Sbholler } else { 38595045Sbholler kmem_free(ret, mwait_size); 38605045Sbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38615045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38625045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38635045Sbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38645045Sbholler *ret = MWAIT_RUNNING; 38655045Sbholler return (ret); 38665045Sbholler } 38675045Sbholler } 38685045Sbholler 38695045Sbholler void 38705045Sbholler cpuid_mwait_free(cpu_t *cpu) 38714481Sbholler { 38724481Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 38735045Sbholler 38745045Sbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38755045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38765045Sbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38775045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38785045Sbholler } 38795045Sbholler 38805045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38815045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 38824481Sbholler } 38835084Sjohnlev 38845322Ssudheer void 38855322Ssudheer patch_tsc_read(int flag) 38865322Ssudheer { 38875322Ssudheer size_t cnt; 38887532SSean.Ye@Sun.COM 38895322Ssudheer switch (flag) { 38905322Ssudheer case X86_NO_TSC: 38915322Ssudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38925338Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 38935322Ssudheer break; 38945322Ssudheer case X86_HAVE_TSCP: 38955322Ssudheer cnt = &_tscp_end - &_tscp_start; 38965338Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 38975322Ssudheer break; 38985322Ssudheer case X86_TSC_MFENCE: 38995322Ssudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 39005338Ssudheer (void) memcpy((void *)tsc_read, 39015338Ssudheer (void *)&_tsc_mfence_start, cnt); 39025322Ssudheer break; 39036642Ssudheer case X86_TSC_LFENCE: 39046642Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 39056642Ssudheer (void) memcpy((void *)tsc_read, 39066642Ssudheer (void *)&_tsc_lfence_start, cnt); 39076642Ssudheer break; 39085322Ssudheer default: 39095322Ssudheer break; 39105322Ssudheer } 39115322Ssudheer } 39125322Ssudheer 39138906SEric.Saxe@Sun.COM int 39148906SEric.Saxe@Sun.COM cpuid_deep_cstates_supported(void) 39158906SEric.Saxe@Sun.COM { 39168906SEric.Saxe@Sun.COM struct cpuid_info *cpi; 39178906SEric.Saxe@Sun.COM struct cpuid_regs regs; 39188906SEric.Saxe@Sun.COM 39198906SEric.Saxe@Sun.COM ASSERT(cpuid_checkpass(CPU, 1)); 39208906SEric.Saxe@Sun.COM 39218906SEric.Saxe@Sun.COM cpi = CPU->cpu_m.mcpu_cpi; 39228906SEric.Saxe@Sun.COM 39238906SEric.Saxe@Sun.COM if (!(x86_feature & X86_CPUID)) 39248906SEric.Saxe@Sun.COM return (0); 39258906SEric.Saxe@Sun.COM 39268906SEric.Saxe@Sun.COM switch (cpi->cpi_vendor) { 39278906SEric.Saxe@Sun.COM case X86_VENDOR_Intel: 39288906SEric.Saxe@Sun.COM if (cpi->cpi_xmaxeax < 0x80000007) 39298906SEric.Saxe@Sun.COM return (0); 39308906SEric.Saxe@Sun.COM 39318906SEric.Saxe@Sun.COM /* 39328906SEric.Saxe@Sun.COM * TSC run at a constant rate in all ACPI C-states? 39338906SEric.Saxe@Sun.COM */ 39348906SEric.Saxe@Sun.COM regs.cp_eax = 0x80000007; 39358906SEric.Saxe@Sun.COM (void) __cpuid_insn(®s); 39368906SEric.Saxe@Sun.COM return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 39378906SEric.Saxe@Sun.COM 39388906SEric.Saxe@Sun.COM default: 39398906SEric.Saxe@Sun.COM return (0); 39408906SEric.Saxe@Sun.COM } 39418906SEric.Saxe@Sun.COM } 39428906SEric.Saxe@Sun.COM 39438930SBill.Holler@Sun.COM #endif /* !__xpv */ 39448930SBill.Holler@Sun.COM 39458930SBill.Holler@Sun.COM void 39468930SBill.Holler@Sun.COM post_startup_cpu_fixups(void) 39478930SBill.Holler@Sun.COM { 39488930SBill.Holler@Sun.COM #ifndef __xpv 39498930SBill.Holler@Sun.COM /* 39508930SBill.Holler@Sun.COM * Some AMD processors support C1E state. Entering this state will 39518930SBill.Holler@Sun.COM * cause the local APIC timer to stop, which we can't deal with at 39528930SBill.Holler@Sun.COM * this time. 39538930SBill.Holler@Sun.COM */ 39548930SBill.Holler@Sun.COM if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) { 39558930SBill.Holler@Sun.COM on_trap_data_t otd; 39568930SBill.Holler@Sun.COM uint64_t reg; 39578930SBill.Holler@Sun.COM 39588930SBill.Holler@Sun.COM if (!on_trap(&otd, OT_DATA_ACCESS)) { 39598930SBill.Holler@Sun.COM reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT); 39608930SBill.Holler@Sun.COM /* Disable C1E state if it is enabled by BIOS */ 39618930SBill.Holler@Sun.COM if ((reg >> AMD_ACTONCMPHALT_SHIFT) & 39628930SBill.Holler@Sun.COM AMD_ACTONCMPHALT_MASK) { 39638930SBill.Holler@Sun.COM reg &= ~(AMD_ACTONCMPHALT_MASK << 39648930SBill.Holler@Sun.COM AMD_ACTONCMPHALT_SHIFT); 39658930SBill.Holler@Sun.COM wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg); 39668930SBill.Holler@Sun.COM } 39678930SBill.Holler@Sun.COM } 39688930SBill.Holler@Sun.COM no_trap(); 39698930SBill.Holler@Sun.COM } 39708930SBill.Holler@Sun.COM #endif /* !__xpv */ 39718930SBill.Holler@Sun.COM } 39728930SBill.Holler@Sun.COM 39739283SBill.Holler@Sun.COM /* 39749283SBill.Holler@Sun.COM * Starting with the Westmere processor the local 39759283SBill.Holler@Sun.COM * APIC timer will continue running in all C-states, 39769283SBill.Holler@Sun.COM * including the deepest C-states. 39779283SBill.Holler@Sun.COM */ 39789283SBill.Holler@Sun.COM int 39799283SBill.Holler@Sun.COM cpuid_arat_supported(void) 39809283SBill.Holler@Sun.COM { 39819283SBill.Holler@Sun.COM struct cpuid_info *cpi; 39829283SBill.Holler@Sun.COM struct cpuid_regs regs; 39839283SBill.Holler@Sun.COM 39849283SBill.Holler@Sun.COM ASSERT(cpuid_checkpass(CPU, 1)); 39859283SBill.Holler@Sun.COM ASSERT(x86_feature & X86_CPUID); 39869283SBill.Holler@Sun.COM 39879283SBill.Holler@Sun.COM cpi = CPU->cpu_m.mcpu_cpi; 39889283SBill.Holler@Sun.COM 39899283SBill.Holler@Sun.COM switch (cpi->cpi_vendor) { 39909283SBill.Holler@Sun.COM case X86_VENDOR_Intel: 39919283SBill.Holler@Sun.COM /* 39929283SBill.Holler@Sun.COM * Always-running Local APIC Timer is 39939283SBill.Holler@Sun.COM * indicated by CPUID.6.EAX[2]. 39949283SBill.Holler@Sun.COM */ 39959283SBill.Holler@Sun.COM if (cpi->cpi_maxeax >= 6) { 39969283SBill.Holler@Sun.COM regs.cp_eax = 6; 39979283SBill.Holler@Sun.COM (void) cpuid_insn(NULL, ®s); 39989283SBill.Holler@Sun.COM return (regs.cp_eax & CPUID_CSTATE_ARAT); 39999283SBill.Holler@Sun.COM } else { 40009283SBill.Holler@Sun.COM return (0); 40019283SBill.Holler@Sun.COM } 40029283SBill.Holler@Sun.COM default: 40039283SBill.Holler@Sun.COM return (0); 40049283SBill.Holler@Sun.COM } 40059283SBill.Holler@Sun.COM } 40069283SBill.Holler@Sun.COM 40078377SBill.Holler@Sun.COM #if defined(__amd64) && !defined(__xpv) 40088377SBill.Holler@Sun.COM /* 40098377SBill.Holler@Sun.COM * Patch in versions of bcopy for high performance Intel Nhm processors 40108377SBill.Holler@Sun.COM * and later... 40118377SBill.Holler@Sun.COM */ 40128377SBill.Holler@Sun.COM void 40138377SBill.Holler@Sun.COM patch_memops(uint_t vendor) 40148377SBill.Holler@Sun.COM { 40158377SBill.Holler@Sun.COM size_t cnt, i; 40168377SBill.Holler@Sun.COM caddr_t to, from; 40178377SBill.Holler@Sun.COM 40188377SBill.Holler@Sun.COM if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 40198377SBill.Holler@Sun.COM cnt = &bcopy_patch_end - &bcopy_patch_start; 40208377SBill.Holler@Sun.COM to = &bcopy_ck_size; 40218377SBill.Holler@Sun.COM from = &bcopy_patch_start; 40228377SBill.Holler@Sun.COM for (i = 0; i < cnt; i++) { 40238377SBill.Holler@Sun.COM *to++ = *from++; 40248377SBill.Holler@Sun.COM } 40258377SBill.Holler@Sun.COM } 40268377SBill.Holler@Sun.COM } 40278377SBill.Holler@Sun.COM #endif /* __amd64 && !__xpv */ 4028