xref: /onnv-gate/usr/src/uts/i86pc/os/cpuid.c (revision 9283:2ee48b3d20ef)
10Sstevel@tonic-gate /*
20Sstevel@tonic-gate  * CDDL HEADER START
30Sstevel@tonic-gate  *
40Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
51582Skchow  * Common Development and Distribution License (the "License").
61582Skchow  * You may not use this file except in compliance with the License.
70Sstevel@tonic-gate  *
80Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
90Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
100Sstevel@tonic-gate  * See the License for the specific language governing permissions
110Sstevel@tonic-gate  * and limitations under the License.
120Sstevel@tonic-gate  *
130Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
140Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
150Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
160Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
170Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
180Sstevel@tonic-gate  *
190Sstevel@tonic-gate  * CDDL HEADER END
200Sstevel@tonic-gate  */
210Sstevel@tonic-gate /*
228906SEric.Saxe@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
230Sstevel@tonic-gate  * Use is subject to license terms.
240Sstevel@tonic-gate  */
25*9283SBill.Holler@Sun.COM /*
26*9283SBill.Holler@Sun.COM  * Copyright (c) 2009, Intel Corporation.
27*9283SBill.Holler@Sun.COM  * All rights reserved.
28*9283SBill.Holler@Sun.COM  */
290Sstevel@tonic-gate 
300Sstevel@tonic-gate /*
310Sstevel@tonic-gate  * Various routines to handle identification
320Sstevel@tonic-gate  * and classification of x86 processors.
330Sstevel@tonic-gate  */
340Sstevel@tonic-gate 
350Sstevel@tonic-gate #include <sys/types.h>
360Sstevel@tonic-gate #include <sys/archsystm.h>
370Sstevel@tonic-gate #include <sys/x86_archext.h>
380Sstevel@tonic-gate #include <sys/kmem.h>
390Sstevel@tonic-gate #include <sys/systm.h>
400Sstevel@tonic-gate #include <sys/cmn_err.h>
410Sstevel@tonic-gate #include <sys/sunddi.h>
420Sstevel@tonic-gate #include <sys/sunndi.h>
430Sstevel@tonic-gate #include <sys/cpuvar.h>
440Sstevel@tonic-gate #include <sys/processor.h>
455045Sbholler #include <sys/sysmacros.h>
463434Sesaxe #include <sys/pg.h>
470Sstevel@tonic-gate #include <sys/fp.h>
480Sstevel@tonic-gate #include <sys/controlregs.h>
490Sstevel@tonic-gate #include <sys/auxv_386.h>
500Sstevel@tonic-gate #include <sys/bitmap.h>
510Sstevel@tonic-gate #include <sys/memnode.h>
520Sstevel@tonic-gate 
537532SSean.Ye@Sun.COM #ifdef __xpv
547532SSean.Ye@Sun.COM #include <sys/hypervisor.h>
558930SBill.Holler@Sun.COM #else
568930SBill.Holler@Sun.COM #include <sys/ontrap.h>
577532SSean.Ye@Sun.COM #endif
587532SSean.Ye@Sun.COM 
590Sstevel@tonic-gate /*
600Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
610Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
620Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
630Sstevel@tonic-gate  * in pass 1.
640Sstevel@tonic-gate  *
650Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
660Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
670Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
680Sstevel@tonic-gate  * CPU.
690Sstevel@tonic-gate  *
700Sstevel@tonic-gate  * Pass 1 includes:
710Sstevel@tonic-gate  *
720Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
730Sstevel@tonic-gate  *	  x86_vendor accordingly.
740Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
750Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
760Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
770Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
780Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
790Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
800Sstevel@tonic-gate  *
810Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
820Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
830Sstevel@tonic-gate  * system support the same features.
840Sstevel@tonic-gate  *
850Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
860Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
870Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
880Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
890Sstevel@tonic-gate  * simple feature processing done in pass1.
900Sstevel@tonic-gate  *
910Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
920Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
930Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
940Sstevel@tonic-gate  *
950Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
960Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
970Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
980Sstevel@tonic-gate  * to userland via the aux vector.
990Sstevel@tonic-gate  *
1000Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
1010Sstevel@tonic-gate  * features the kernel will use.
1020Sstevel@tonic-gate  *
1030Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
1040Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
1050Sstevel@tonic-gate  *
1060Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
1070Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1080Sstevel@tonic-gate  * to the accessor code.
1090Sstevel@tonic-gate  */
1100Sstevel@tonic-gate 
1110Sstevel@tonic-gate uint_t x86_feature = 0;
1120Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1130Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
1147589SVikram.Hegde@Sun.COM uint_t x86_clflush_size = 0;
1150Sstevel@tonic-gate 
1160Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1170Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1180Sstevel@tonic-gate 
1190Sstevel@tonic-gate uint_t enable486;
1208990SSurya.Prakki@Sun.COM /*
1219000SStuart.Maybee@Sun.COM  * This is set to platform type Solaris is running on.
1228990SSurya.Prakki@Sun.COM  */
1239000SStuart.Maybee@Sun.COM static int platform_type = HW_NATIVE;
1240Sstevel@tonic-gate 
1250Sstevel@tonic-gate /*
1264481Sbholler  * monitor/mwait info.
1275045Sbholler  *
1285045Sbholler  * size_actual and buf_actual are the real address and size allocated to get
1295045Sbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
1305045Sbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
1315045Sbholler  * processor cache-line alignment, but this is not guarantied in the furture.
1324481Sbholler  */
1334481Sbholler struct mwait_info {
1344481Sbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
1354481Sbholler 	size_t		mon_max;	/* size to avoid false wakeups */
1365045Sbholler 	size_t		size_actual;	/* size actually allocated */
1375045Sbholler 	void		*buf_actual;	/* memory actually allocated */
1384481Sbholler 	uint32_t	support;	/* processor support of monitor/mwait */
1394481Sbholler };
1404481Sbholler 
1414481Sbholler /*
1420Sstevel@tonic-gate  * These constants determine how many of the elements of the
1430Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1440Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1450Sstevel@tonic-gate  */
1460Sstevel@tonic-gate 
1470Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1480Sstevel@tonic-gate #define	NMAX_CPI_EXTD	9		/* eax = 0x80000000 .. 0x80000008 */
1490Sstevel@tonic-gate 
1500Sstevel@tonic-gate struct cpuid_info {
1510Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1520Sstevel@tonic-gate 	/*
1530Sstevel@tonic-gate 	 * standard function information
1540Sstevel@tonic-gate 	 */
1550Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1560Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1570Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1580Sstevel@tonic-gate 
1590Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1600Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1610Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1620Sstevel@tonic-gate 	chipid_t cpi_chipid;		/* fn 1: %ebx: chip # on ht cpus */
1630Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1640Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1651228Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1660Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1670Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
1684606Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
1694606Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
1704606Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
1714606Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
1721228Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
1730Sstevel@tonic-gate 	/*
1740Sstevel@tonic-gate 	 * extended function information
1750Sstevel@tonic-gate 	 */
1760Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
1770Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
1780Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
1790Sstevel@tonic-gate 	uint8_t cpi_vabits;		/* fn 0x80000006: %eax */
1801228Sandrei 	struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */
1815870Sgavinm 	id_t cpi_coreid;		/* same coreid => strands share core */
1825870Sgavinm 	int cpi_pkgcoreid;		/* core number within single package */
1831228Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
1841228Sandrei 					/* Intel: fn 4: %eax[31-26] */
1850Sstevel@tonic-gate 	/*
1860Sstevel@tonic-gate 	 * supported feature information
1870Sstevel@tonic-gate 	 */
1883446Smrj 	uint32_t cpi_support[5];
1890Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
1900Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
1910Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
1920Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
1933446Smrj #define	AMD_ECX_FEATURES	4
1942869Sgavinm 	/*
1952869Sgavinm 	 * Synthesized information, where known.
1962869Sgavinm 	 */
1972869Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
1982869Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
1992869Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
2004481Sbholler 
2014481Sbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
2027282Smishra 	uint32_t cpi_apicid;
2030Sstevel@tonic-gate };
2040Sstevel@tonic-gate 
2050Sstevel@tonic-gate 
2060Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
2070Sstevel@tonic-gate 
2080Sstevel@tonic-gate /*
2090Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
2100Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
2110Sstevel@tonic-gate  */
2120Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
2130Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
2140Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
2150Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
2160Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
2170Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
2180Sstevel@tonic-gate 
2190Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
2200Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
2210Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
2220Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
2230Sstevel@tonic-gate 
2240Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
2250Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
2260Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
2270Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
2280Sstevel@tonic-gate 
2290Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
2300Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
2314606Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
2327282Smishra #define	CPI_FNB_ECX_MAX		0x20		/* sanity: max fn B levels */
2334606Sesaxe 
2344606Sesaxe /*
2354606Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
2364606Sesaxe  * Defined by Intel Application Note AP-485
2374606Sesaxe  */
2384606Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
2394606Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
2404606Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
2414606Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
2424606Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
2434606Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
2447282Smishra #define	CPI_CPU_LEVEL_TYPE(regs)	BITX((regs)->cp_ecx, 15, 8)
2454606Sesaxe 
2464606Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
2474606Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
2484606Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
2494606Sesaxe 
2504606Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
2514606Sesaxe 
2524606Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
2534606Sesaxe 
2540Sstevel@tonic-gate 
2550Sstevel@tonic-gate /*
2561975Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2571975Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2581975Sdmick  * (loosely defined as "pre-Pentium-4"):
2591975Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2601975Sdmick  */
2611975Sdmick 
2621975Sdmick #define	IS_LEGACY_P6(cpi) (			\
2631975Sdmick 	cpi->cpi_family == 6 && 		\
2641975Sdmick 		(cpi->cpi_model == 1 ||		\
2651975Sdmick 		cpi->cpi_model == 3 ||		\
2661975Sdmick 		cpi->cpi_model == 5 ||		\
2671975Sdmick 		cpi->cpi_model == 6 ||		\
2681975Sdmick 		cpi->cpi_model == 7 ||		\
2691975Sdmick 		cpi->cpi_model == 8 ||		\
2701975Sdmick 		cpi->cpi_model == 0xA ||	\
2711975Sdmick 		cpi->cpi_model == 0xB)		\
2721975Sdmick )
2731975Sdmick 
2741975Sdmick /* A "new F6" is everything with family 6 that's not the above */
2751975Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
2761975Sdmick 
2774855Sksadhukh /* Extended family/model support */
2784855Sksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
2794855Sksadhukh 	cpi->cpi_family >= 0xf)
2804855Sksadhukh 
2811975Sdmick /*
2824481Sbholler  * Info for monitor/mwait idle loop.
2834481Sbholler  *
2844481Sbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
2854481Sbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
2864481Sbholler  * 2006.
2874481Sbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
2884481Sbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
2894481Sbholler  */
2904481Sbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
2914481Sbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
2924481Sbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
2934481Sbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
2944481Sbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
2954481Sbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
2964481Sbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
2974481Sbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
2984481Sbholler /*
2994481Sbholler  * Number of sub-cstates for a given c-state.
3004481Sbholler  */
3014481Sbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
3024481Sbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
3034481Sbholler 
3047532SSean.Ye@Sun.COM /*
3057532SSean.Ye@Sun.COM  * Functions we consune from cpuid_subr.c;  don't publish these in a header
3067532SSean.Ye@Sun.COM  * file to try and keep people using the expected cpuid_* interfaces.
3077532SSean.Ye@Sun.COM  */
3087532SSean.Ye@Sun.COM extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t);
3097532SSean.Ye@Sun.COM extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t);
3107532SSean.Ye@Sun.COM extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t);
3117532SSean.Ye@Sun.COM extern uint_t _cpuid_vendorstr_to_vendorcode(char *);
3122869Sgavinm 
3132869Sgavinm /*
3143446Smrj  * Apply up various platform-dependent restrictions where the
3153446Smrj  * underlying platform restrictions mean the CPU can be marked
3163446Smrj  * as less capable than its cpuid instruction would imply.
3173446Smrj  */
3185084Sjohnlev #if defined(__xpv)
3195084Sjohnlev static void
3205084Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
3215084Sjohnlev {
3225084Sjohnlev 	switch (eax) {
3237532SSean.Ye@Sun.COM 	case 1: {
3247532SSean.Ye@Sun.COM 		uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ?
3257532SSean.Ye@Sun.COM 		    0 : CPUID_INTC_EDX_MCA;
3265084Sjohnlev 		cp->cp_edx &=
3277532SSean.Ye@Sun.COM 		    ~(mcamask |
3287532SSean.Ye@Sun.COM 		    CPUID_INTC_EDX_PSE |
3295084Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
3305084Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
3315084Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
3325084Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
3335084Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
3345084Sjohnlev 		break;
3357532SSean.Ye@Sun.COM 	}
3365084Sjohnlev 
3375084Sjohnlev 	case 0x80000001:
3385084Sjohnlev 		cp->cp_edx &=
3395084Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
3405084Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
3415084Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
3425084Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
3435084Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
3445084Sjohnlev 		    CPUID_AMD_EDX_TSCP);
3455084Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
3465084Sjohnlev 		break;
3475084Sjohnlev 	default:
3485084Sjohnlev 		break;
3495084Sjohnlev 	}
3505084Sjohnlev 
3515084Sjohnlev 	switch (vendor) {
3525084Sjohnlev 	case X86_VENDOR_Intel:
3535084Sjohnlev 		switch (eax) {
3545084Sjohnlev 		case 4:
3555084Sjohnlev 			/*
3565084Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
3575084Sjohnlev 			 */
3585084Sjohnlev 			cp->cp_eax &= 0x03fffffff;
3595084Sjohnlev 			break;
3605084Sjohnlev 		default:
3615084Sjohnlev 			break;
3625084Sjohnlev 		}
3635084Sjohnlev 		break;
3645084Sjohnlev 	case X86_VENDOR_AMD:
3655084Sjohnlev 		switch (eax) {
3665084Sjohnlev 		case 0x80000008:
3675084Sjohnlev 			/*
3685084Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
3695084Sjohnlev 			 */
3705084Sjohnlev 			cp->cp_ecx &= 0xffffff00;
3715084Sjohnlev 			break;
3725084Sjohnlev 		default:
3735084Sjohnlev 			break;
3745084Sjohnlev 		}
3755084Sjohnlev 		break;
3765084Sjohnlev 	default:
3775084Sjohnlev 		break;
3785084Sjohnlev 	}
3795084Sjohnlev }
3805084Sjohnlev #else
3813446Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
3825084Sjohnlev #endif
3833446Smrj 
3843446Smrj /*
3850Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
3860Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
3870Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
3880Sstevel@tonic-gate  *  via settings in eeprom.
3890Sstevel@tonic-gate  */
3900Sstevel@tonic-gate 
3910Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
3920Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
3930Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
3940Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
3950Sstevel@tonic-gate 
3963446Smrj void
3973446Smrj cpuid_alloc_space(cpu_t *cpu)
3983446Smrj {
3993446Smrj 	/*
4003446Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
4013446Smrj 	 * before memory allocation is available.  All other cpus get
4023446Smrj 	 * their cpuid_info struct allocated here.
4033446Smrj 	 */
4043446Smrj 	ASSERT(cpu->cpu_id != 0);
4053446Smrj 	cpu->cpu_m.mcpu_cpi =
4063446Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
4073446Smrj }
4083446Smrj 
4093446Smrj void
4103446Smrj cpuid_free_space(cpu_t *cpu)
4113446Smrj {
4124606Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
4134606Sesaxe 	int i;
4144606Sesaxe 
4153446Smrj 	ASSERT(cpu->cpu_id != 0);
4164606Sesaxe 
4174606Sesaxe 	/*
4184606Sesaxe 	 * Free up any function 4 related dynamic storage
4194606Sesaxe 	 */
4204606Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
4214606Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
4224606Sesaxe 	if (cpi->cpi_std_4_size > 0)
4234606Sesaxe 		kmem_free(cpi->cpi_std_4,
4244606Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
4254606Sesaxe 
4263446Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
4273446Smrj }
4283446Smrj 
4295741Smrj #if !defined(__xpv)
4305741Smrj 
4315741Smrj static void
4329000SStuart.Maybee@Sun.COM determine_platform()
4335741Smrj {
4345741Smrj 	struct cpuid_regs cp;
4355741Smrj 	char *xen_str;
4365741Smrj 	uint32_t xen_signature[4];
4375741Smrj 
4385741Smrj 	/*
4395741Smrj 	 * In a fully virtualized domain, Xen's pseudo-cpuid function
4405741Smrj 	 * 0x40000000 returns a string representing the Xen signature in
4415741Smrj 	 * %ebx, %ecx, and %edx.  %eax contains the maximum supported cpuid
4425741Smrj 	 * function.
4435741Smrj 	 */
4445741Smrj 	cp.cp_eax = 0x40000000;
4455741Smrj 	(void) __cpuid_insn(&cp);
4465741Smrj 	xen_signature[0] = cp.cp_ebx;
4475741Smrj 	xen_signature[1] = cp.cp_ecx;
4485741Smrj 	xen_signature[2] = cp.cp_edx;
4495741Smrj 	xen_signature[3] = 0;
4505741Smrj 	xen_str = (char *)xen_signature;
4519000SStuart.Maybee@Sun.COM 	if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) {
4529000SStuart.Maybee@Sun.COM 		platform_type = HW_XEN_HVM;
4539000SStuart.Maybee@Sun.COM 	} else if (vmware_platform()) { /* running under vmware hypervisor? */
4549000SStuart.Maybee@Sun.COM 		platform_type = HW_VMWARE;
4559000SStuart.Maybee@Sun.COM 	}
4569000SStuart.Maybee@Sun.COM }
4579000SStuart.Maybee@Sun.COM 
4589000SStuart.Maybee@Sun.COM int
4599000SStuart.Maybee@Sun.COM get_hwenv(void)
4609000SStuart.Maybee@Sun.COM {
4619000SStuart.Maybee@Sun.COM 	return (platform_type);
4625741Smrj }
4639000SStuart.Maybee@Sun.COM 
4649000SStuart.Maybee@Sun.COM int
4659000SStuart.Maybee@Sun.COM is_controldom(void)
4669000SStuart.Maybee@Sun.COM {
4679000SStuart.Maybee@Sun.COM 	return (0);
4689000SStuart.Maybee@Sun.COM }
4699000SStuart.Maybee@Sun.COM 
4709000SStuart.Maybee@Sun.COM #else
4719000SStuart.Maybee@Sun.COM 
4729000SStuart.Maybee@Sun.COM int
4739000SStuart.Maybee@Sun.COM get_hwenv(void)
4749000SStuart.Maybee@Sun.COM {
4759000SStuart.Maybee@Sun.COM 	return (HW_XEN_PV);
4769000SStuart.Maybee@Sun.COM }
4779000SStuart.Maybee@Sun.COM 
4789000SStuart.Maybee@Sun.COM int
4799000SStuart.Maybee@Sun.COM is_controldom(void)
4809000SStuart.Maybee@Sun.COM {
4819000SStuart.Maybee@Sun.COM 	return (DOMAIN_IS_INITDOMAIN(xen_info));
4829000SStuart.Maybee@Sun.COM }
4839000SStuart.Maybee@Sun.COM 
4845741Smrj #endif	/* __xpv */
4855741Smrj 
4860Sstevel@tonic-gate uint_t
4870Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
4880Sstevel@tonic-gate {
4890Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
4900Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
4910Sstevel@tonic-gate 	struct cpuid_info *cpi;
4921228Sandrei 	struct cpuid_regs *cp;
4930Sstevel@tonic-gate 	int xcpuid;
4945084Sjohnlev #if !defined(__xpv)
4955045Sbholler 	extern int idle_cpu_prefer_mwait;
4965084Sjohnlev #endif
4973446Smrj 
4980Sstevel@tonic-gate 	/*
4993446Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
5000Sstevel@tonic-gate 	 */
5010Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
5023446Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
5033446Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
5043446Smrj 	ASSERT(cpi != NULL);
5050Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
5061228Sandrei 	cp->cp_eax = 0;
5071228Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
5080Sstevel@tonic-gate 	{
5090Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
5100Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
5110Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
5120Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
5130Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
5140Sstevel@tonic-gate 	}
5150Sstevel@tonic-gate 
5167532SSean.Ye@Sun.COM 	cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr);
5170Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
5180Sstevel@tonic-gate 
5190Sstevel@tonic-gate 	/*
5200Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
5210Sstevel@tonic-gate 	 */
5220Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
5230Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
5240Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
5250Sstevel@tonic-gate 		goto pass1_done;
5260Sstevel@tonic-gate 
5270Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
5281228Sandrei 	cp->cp_eax = 1;
5291228Sandrei 	(void) __cpuid_insn(cp);
5300Sstevel@tonic-gate 
5310Sstevel@tonic-gate 	/*
5320Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
5330Sstevel@tonic-gate 	 */
5340Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
5350Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
5360Sstevel@tonic-gate 
5371975Sdmick 	if (cpi->cpi_family == 0xf)
5380Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
5391975Sdmick 
5402001Sdmick 	/*
5414265Skchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
5422001Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
5432001Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
5442001Sdmick 	 */
5452001Sdmick 
5462001Sdmick 	switch (cpi->cpi_vendor) {
5474855Sksadhukh 	case X86_VENDOR_Intel:
5484855Sksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
5494855Sksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
5504858Sksadhukh 		break;
5512001Sdmick 	case X86_VENDOR_AMD:
5524265Skchow 		if (CPI_FAMILY(cpi) == 0xf)
5532001Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
5542001Sdmick 		break;
5552001Sdmick 	default:
5562001Sdmick 		if (cpi->cpi_model == 0xf)
5572001Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
5582001Sdmick 		break;
5592001Sdmick 	}
5600Sstevel@tonic-gate 
5610Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
5620Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
5630Sstevel@tonic-gate 
5640Sstevel@tonic-gate 	/*
5650Sstevel@tonic-gate 	 * *default* assumptions:
5660Sstevel@tonic-gate 	 * - believe %edx feature word
5670Sstevel@tonic-gate 	 * - ignore %ecx feature word
5680Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
5690Sstevel@tonic-gate 	 */
5700Sstevel@tonic-gate 	mask_edx = 0xffffffff;
5710Sstevel@tonic-gate 	mask_ecx = 0;
5720Sstevel@tonic-gate 
5730Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
5740Sstevel@tonic-gate 
5750Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
5760Sstevel@tonic-gate 	case X86_VENDOR_Intel:
5770Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
5780Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
5791975Sdmick 		else if (IS_LEGACY_P6(cpi)) {
5800Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
5810Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
5820Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
5830Sstevel@tonic-gate 			/*
5840Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
5850Sstevel@tonic-gate 			 */
5860Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
5870Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
5881975Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
5890Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
5900Sstevel@tonic-gate 			/*
5910Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
5920Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
5930Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
5940Sstevel@tonic-gate 			 * that idea later.
5950Sstevel@tonic-gate 			 */
5960Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5970Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
5980Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5994636Sbholler 		/*
6004636Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
6014636Sbholler 		 * to obtain the monitor linesize.
6024636Sbholler 		 */
6034636Sbholler 		if (cpi->cpi_maxeax < 5)
6044636Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
6050Sstevel@tonic-gate 		break;
6060Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
6070Sstevel@tonic-gate 	default:
6080Sstevel@tonic-gate 		break;
6090Sstevel@tonic-gate 	case X86_VENDOR_AMD:
6100Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
6110Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
6120Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
6130Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
6140Sstevel@tonic-gate 		} else
6150Sstevel@tonic-gate #endif
6160Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
6170Sstevel@tonic-gate 			/*
6180Sstevel@tonic-gate 			 * AMD K5 and K6
6190Sstevel@tonic-gate 			 *
6200Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
6210Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
6220Sstevel@tonic-gate 			 */
6231228Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
6241228Sandrei 
6251228Sandrei 			/*
6261228Sandrei 			 * Model 0 uses the wrong (APIC) bit
6271228Sandrei 			 * to indicate PGE.  Fix it here.
6281228Sandrei 			 */
6290Sstevel@tonic-gate 			if (cpi->cpi_model == 0) {
6300Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
6310Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
6320Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
6330Sstevel@tonic-gate 				}
6341228Sandrei 			}
6351228Sandrei 
6361228Sandrei 			/*
6371228Sandrei 			 * Early models had problems w/ MMX; disable.
6381228Sandrei 			 */
6391228Sandrei 			if (cpi->cpi_model < 6)
6401228Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
6411228Sandrei 		}
6421228Sandrei 
6431228Sandrei 		/*
6441228Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
6451228Sandrei 		 * enable all
6461228Sandrei 		 */
6471228Sandrei 		if (cpi->cpi_family >= 0xf)
648771Sdmick 			mask_ecx = 0xffffffff;
6494636Sbholler 		/*
6504636Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
6514636Sbholler 		 * to obtain the monitor linesize.
6524636Sbholler 		 */
6534636Sbholler 		if (cpi->cpi_maxeax < 5)
6544636Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
6555045Sbholler 
6565084Sjohnlev #if !defined(__xpv)
6575045Sbholler 		/*
6585045Sbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
6595045Sbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
6605045Sbholler 		 * idle loop on current and future processors.  10h and future
6615045Sbholler 		 * AMD processors use more power in MWAIT than HLT.
6625045Sbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
6635045Sbholler 		 */
6645045Sbholler 		idle_cpu_prefer_mwait = 0;
6655084Sjohnlev #endif
6665045Sbholler 
6670Sstevel@tonic-gate 		break;
6680Sstevel@tonic-gate 	case X86_VENDOR_TM:
6690Sstevel@tonic-gate 		/*
6700Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
6710Sstevel@tonic-gate 		 */
6720Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
6730Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
6740Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
6750Sstevel@tonic-gate 		break;
6760Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
6770Sstevel@tonic-gate 		/*
6780Sstevel@tonic-gate 		 * workaround the NT workarounds again
6790Sstevel@tonic-gate 		 */
6800Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
6810Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
6820Sstevel@tonic-gate 		break;
6830Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
6840Sstevel@tonic-gate 		/*
6850Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
6860Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
6870Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
6880Sstevel@tonic-gate 		 */
6890Sstevel@tonic-gate 		switch (x86_type) {
6900Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
6910Sstevel@tonic-gate 			mask_edx = 0;
6920Sstevel@tonic-gate 			break;
6930Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
6940Sstevel@tonic-gate 			mask_edx = 0;
6950Sstevel@tonic-gate 			break;
6960Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
6970Sstevel@tonic-gate 			mask_edx =
6980Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
6990Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
7000Sstevel@tonic-gate 			break;
7010Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
7020Sstevel@tonic-gate 			mask_edx =
7030Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
7040Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
7050Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
7060Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
7070Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
7080Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
7090Sstevel@tonic-gate 			break;
7100Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
7110Sstevel@tonic-gate 			mask_edx =
7120Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
7130Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
7140Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
7150Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
7160Sstevel@tonic-gate 			break;
7170Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
7180Sstevel@tonic-gate 			break;
7190Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
7200Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
7210Sstevel@tonic-gate 			mask_edx =
7220Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
7230Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
7240Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
7250Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
7260Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
7270Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
7280Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
7290Sstevel@tonic-gate 			break;
7300Sstevel@tonic-gate 		default:
7310Sstevel@tonic-gate 			break;
7320Sstevel@tonic-gate 		}
7330Sstevel@tonic-gate 		break;
7340Sstevel@tonic-gate 	}
7350Sstevel@tonic-gate 
7365084Sjohnlev #if defined(__xpv)
7375084Sjohnlev 	/*
7385084Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
7395084Sjohnlev 	 */
7405084Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
7415084Sjohnlev #endif	/* __xpv */
7425084Sjohnlev 
7430Sstevel@tonic-gate 	/*
7440Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
7450Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
7460Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
7470Sstevel@tonic-gate 	 * of these feature words into its feature word.
7480Sstevel@tonic-gate 	 */
7490Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
7500Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
7510Sstevel@tonic-gate 
7520Sstevel@tonic-gate 	/*
7533446Smrj 	 * apply any platform restrictions (we don't call this
7543446Smrj 	 * immediately after __cpuid_insn here, because we need the
7553446Smrj 	 * workarounds applied above first)
7560Sstevel@tonic-gate 	 */
7573446Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
7580Sstevel@tonic-gate 
7593446Smrj 	/*
7603446Smrj 	 * fold in overrides from the "eeprom" mechanism
7613446Smrj 	 */
7620Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
7630Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
7640Sstevel@tonic-gate 
7650Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
7660Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
7670Sstevel@tonic-gate 
7680Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
7690Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
7700Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
7710Sstevel@tonic-gate 		feature |= X86_TSC;
7720Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
7730Sstevel@tonic-gate 		feature |= X86_MSR;
7740Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
7750Sstevel@tonic-gate 		feature |= X86_MTRR;
7760Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
7770Sstevel@tonic-gate 		feature |= X86_PGE;
7780Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
7790Sstevel@tonic-gate 		feature |= X86_CMOV;
7800Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
7810Sstevel@tonic-gate 		feature |= X86_MMX;
7820Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
7830Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
7840Sstevel@tonic-gate 		feature |= X86_MCA;
7850Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
7860Sstevel@tonic-gate 		feature |= X86_PAE;
7870Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
7880Sstevel@tonic-gate 		feature |= X86_CX8;
7890Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
7900Sstevel@tonic-gate 		feature |= X86_CX16;
7910Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
7920Sstevel@tonic-gate 		feature |= X86_PAT;
7930Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
7940Sstevel@tonic-gate 		feature |= X86_SEP;
7950Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
7960Sstevel@tonic-gate 		/*
7970Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
7980Sstevel@tonic-gate 		 * are prerequisites before we'll even
7990Sstevel@tonic-gate 		 * try and do SSE things.
8000Sstevel@tonic-gate 		 */
8010Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
8020Sstevel@tonic-gate 			feature |= X86_SSE;
8030Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
8040Sstevel@tonic-gate 			feature |= X86_SSE2;
8050Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
8060Sstevel@tonic-gate 			feature |= X86_SSE3;
8075269Skk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
8085269Skk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3)
8095269Skk208521 				feature |= X86_SSSE3;
8105269Skk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1)
8115269Skk208521 				feature |= X86_SSE4_1;
8125269Skk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2)
8135269Skk208521 				feature |= X86_SSE4_2;
8145269Skk208521 		}
8150Sstevel@tonic-gate 	}
8160Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
8173446Smrj 		feature |= X86_DE;
8187716SBill.Holler@Sun.COM #if !defined(__xpv)
8194481Sbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
8207716SBill.Holler@Sun.COM 
8217716SBill.Holler@Sun.COM 		/*
8227716SBill.Holler@Sun.COM 		 * We require the CLFLUSH instruction for erratum workaround
8237716SBill.Holler@Sun.COM 		 * to use MONITOR/MWAIT.
8247716SBill.Holler@Sun.COM 		 */
8257716SBill.Holler@Sun.COM 		if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
8267716SBill.Holler@Sun.COM 			cpi->cpi_mwait.support |= MWAIT_SUPPORT;
8277716SBill.Holler@Sun.COM 			feature |= X86_MWAIT;
8287716SBill.Holler@Sun.COM 		} else {
8297716SBill.Holler@Sun.COM 			extern int idle_cpu_assert_cflush_monitor;
8307716SBill.Holler@Sun.COM 
8317716SBill.Holler@Sun.COM 			/*
8327716SBill.Holler@Sun.COM 			 * All processors we are aware of which have
8337716SBill.Holler@Sun.COM 			 * MONITOR/MWAIT also have CLFLUSH.
8347716SBill.Holler@Sun.COM 			 */
8357716SBill.Holler@Sun.COM 			if (idle_cpu_assert_cflush_monitor) {
8367716SBill.Holler@Sun.COM 				ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) &&
8377716SBill.Holler@Sun.COM 				    (cp->cp_edx & CPUID_INTC_EDX_CLFSH));
8387716SBill.Holler@Sun.COM 			}
8397716SBill.Holler@Sun.COM 		}
8404481Sbholler 	}
8417716SBill.Holler@Sun.COM #endif	/* __xpv */
8420Sstevel@tonic-gate 
8437589SVikram.Hegde@Sun.COM 	/*
8447589SVikram.Hegde@Sun.COM 	 * Only need it first time, rest of the cpus would follow suite.
8457589SVikram.Hegde@Sun.COM 	 * we only capture this for the bootcpu.
8467589SVikram.Hegde@Sun.COM 	 */
8477589SVikram.Hegde@Sun.COM 	if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
8487589SVikram.Hegde@Sun.COM 		feature |= X86_CLFSH;
8497589SVikram.Hegde@Sun.COM 		x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8);
8507589SVikram.Hegde@Sun.COM 	}
8517589SVikram.Hegde@Sun.COM 
8520Sstevel@tonic-gate 	if (feature & X86_PAE)
8530Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
8540Sstevel@tonic-gate 
8550Sstevel@tonic-gate 	/*
8560Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
8570Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
8580Sstevel@tonic-gate 	 *
8590Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
8600Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
8610Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
8623446Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
8630Sstevel@tonic-gate 	 */
8640Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
8650Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
8660Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
8670Sstevel@tonic-gate 			feature |= X86_HTT;
8681228Sandrei 	} else {
8691228Sandrei 		cpi->cpi_ncpu_per_chip = 1;
8700Sstevel@tonic-gate 	}
8710Sstevel@tonic-gate 
8720Sstevel@tonic-gate 	/*
8730Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
8740Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
8750Sstevel@tonic-gate 	 */
8760Sstevel@tonic-gate 	xcpuid = 0;
8770Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
8780Sstevel@tonic-gate 	case X86_VENDOR_Intel:
8791975Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
8800Sstevel@tonic-gate 			xcpuid++;
8810Sstevel@tonic-gate 		break;
8820Sstevel@tonic-gate 	case X86_VENDOR_AMD:
8830Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
8840Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
8850Sstevel@tonic-gate 			xcpuid++;
8860Sstevel@tonic-gate 		break;
8870Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
8880Sstevel@tonic-gate 		/*
8890Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
8900Sstevel@tonic-gate 		 * extended cpuid operations.
8910Sstevel@tonic-gate 		 */
8920Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
8930Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
8940Sstevel@tonic-gate 			xcpuid++;
8950Sstevel@tonic-gate 		break;
8960Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
8970Sstevel@tonic-gate 	case X86_VENDOR_TM:
8980Sstevel@tonic-gate 	default:
8990Sstevel@tonic-gate 		xcpuid++;
9000Sstevel@tonic-gate 		break;
9010Sstevel@tonic-gate 	}
9020Sstevel@tonic-gate 
9030Sstevel@tonic-gate 	if (xcpuid) {
9040Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
9051228Sandrei 		cp->cp_eax = 0x80000000;
9061228Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
9070Sstevel@tonic-gate 	}
9080Sstevel@tonic-gate 
9090Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
9100Sstevel@tonic-gate 
9110Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
9120Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
9130Sstevel@tonic-gate 
9140Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
9150Sstevel@tonic-gate 		case X86_VENDOR_Intel:
9160Sstevel@tonic-gate 		case X86_VENDOR_AMD:
9170Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
9180Sstevel@tonic-gate 				break;
9190Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
9201228Sandrei 			cp->cp_eax = 0x80000001;
9211228Sandrei 			(void) __cpuid_insn(cp);
9223446Smrj 
9230Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
9240Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
9250Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
9260Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
9270Sstevel@tonic-gate 				/*
9280Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
9290Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
9300Sstevel@tonic-gate 				 */
9310Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
9320Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
9330Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
9340Sstevel@tonic-gate 				}
9350Sstevel@tonic-gate 			}
9360Sstevel@tonic-gate 
9373446Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
9383446Smrj 
9390Sstevel@tonic-gate 			/*
9400Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
9410Sstevel@tonic-gate 			 */
9420Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
9430Sstevel@tonic-gate 				feature |= X86_NX;
9440Sstevel@tonic-gate 
9457656SSherry.Moore@Sun.COM 			/*
9467656SSherry.Moore@Sun.COM 			 * Regardless whether or not we boot 64-bit,
9477656SSherry.Moore@Sun.COM 			 * we should have a way to identify whether
9487656SSherry.Moore@Sun.COM 			 * the CPU is capable of running 64-bit.
9497656SSherry.Moore@Sun.COM 			 */
9507656SSherry.Moore@Sun.COM 			if (cp->cp_edx & CPUID_AMD_EDX_LM)
9517656SSherry.Moore@Sun.COM 				feature |= X86_64;
9527656SSherry.Moore@Sun.COM 
9535349Skchow #if defined(__amd64)
9545349Skchow 			/* 1 GB large page - enable only for 64 bit kernel */
9555349Skchow 			if (cp->cp_edx & CPUID_AMD_EDX_1GPG)
9565349Skchow 				feature |= X86_1GPG;
9575349Skchow #endif
9585349Skchow 
9594628Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
9604628Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
9614628Skk208521 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A))
9624628Skk208521 				feature |= X86_SSE4A;
9634628Skk208521 
9640Sstevel@tonic-gate 			/*
9653446Smrj 			 * If both the HTT and CMP_LGCY bits are set,
9661228Sandrei 			 * then we're not actually HyperThreaded.  Read
9671228Sandrei 			 * "AMD CPUID Specification" for more details.
9680Sstevel@tonic-gate 			 */
9690Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
9701228Sandrei 			    (feature & X86_HTT) &&
9713446Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
9720Sstevel@tonic-gate 				feature &= ~X86_HTT;
9731228Sandrei 				feature |= X86_CMP;
9741228Sandrei 			}
9753446Smrj #if defined(__amd64)
9760Sstevel@tonic-gate 			/*
9770Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
9780Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
9790Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
9800Sstevel@tonic-gate 			 * better.
9810Sstevel@tonic-gate 			 */
9820Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
9830Sstevel@tonic-gate 				feature |= X86_ASYSC;
9840Sstevel@tonic-gate 
9850Sstevel@tonic-gate 			/*
9860Sstevel@tonic-gate 			 * While we're thinking about system calls, note
9870Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
9880Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
9890Sstevel@tonic-gate 			 */
9900Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
9910Sstevel@tonic-gate 				feature &= ~X86_SEP;
9920Sstevel@tonic-gate #endif
9936657Ssudheer 			if (cp->cp_edx & CPUID_AMD_EDX_TSCP)
9943446Smrj 				feature |= X86_TSCP;
9950Sstevel@tonic-gate 			break;
9960Sstevel@tonic-gate 		default:
9970Sstevel@tonic-gate 			break;
9980Sstevel@tonic-gate 		}
9990Sstevel@tonic-gate 
10001228Sandrei 		/*
10011228Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
10021228Sandrei 		 */
10030Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
10040Sstevel@tonic-gate 		case X86_VENDOR_Intel:
10051228Sandrei 			if (cpi->cpi_maxeax >= 4) {
10061228Sandrei 				cp = &cpi->cpi_std[4];
10071228Sandrei 				cp->cp_eax = 4;
10081228Sandrei 				cp->cp_ecx = 0;
10091228Sandrei 				(void) __cpuid_insn(cp);
10103446Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
10111228Sandrei 			}
10121228Sandrei 			/*FALLTHROUGH*/
10130Sstevel@tonic-gate 		case X86_VENDOR_AMD:
10140Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
10150Sstevel@tonic-gate 				break;
10160Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
10171228Sandrei 			cp->cp_eax = 0x80000008;
10181228Sandrei 			(void) __cpuid_insn(cp);
10193446Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
10203446Smrj 
10210Sstevel@tonic-gate 			/*
10220Sstevel@tonic-gate 			 * Virtual and physical address limits from
10230Sstevel@tonic-gate 			 * cpuid override previously guessed values.
10240Sstevel@tonic-gate 			 */
10250Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
10260Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
10270Sstevel@tonic-gate 			break;
10280Sstevel@tonic-gate 		default:
10290Sstevel@tonic-gate 			break;
10300Sstevel@tonic-gate 		}
10311228Sandrei 
10324606Sesaxe 		/*
10334606Sesaxe 		 * Derive the number of cores per chip
10344606Sesaxe 		 */
10351228Sandrei 		switch (cpi->cpi_vendor) {
10361228Sandrei 		case X86_VENDOR_Intel:
10371228Sandrei 			if (cpi->cpi_maxeax < 4) {
10381228Sandrei 				cpi->cpi_ncore_per_chip = 1;
10391228Sandrei 				break;
10401228Sandrei 			} else {
10411228Sandrei 				cpi->cpi_ncore_per_chip =
10421228Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
10431228Sandrei 			}
10441228Sandrei 			break;
10451228Sandrei 		case X86_VENDOR_AMD:
10461228Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
10471228Sandrei 				cpi->cpi_ncore_per_chip = 1;
10481228Sandrei 				break;
10491228Sandrei 			} else {
10505870Sgavinm 				/*
10515870Sgavinm 				 * On family 0xf cpuid fn 2 ECX[7:0] "NC" is
10525870Sgavinm 				 * 1 less than the number of physical cores on
10535870Sgavinm 				 * the chip.  In family 0x10 this value can
10545870Sgavinm 				 * be affected by "downcoring" - it reflects
10555870Sgavinm 				 * 1 less than the number of cores actually
10565870Sgavinm 				 * enabled on this node.
10575870Sgavinm 				 */
10581228Sandrei 				cpi->cpi_ncore_per_chip =
10591228Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
10601228Sandrei 			}
10611228Sandrei 			break;
10621228Sandrei 		default:
10631228Sandrei 			cpi->cpi_ncore_per_chip = 1;
10641228Sandrei 			break;
10651228Sandrei 		}
10668906SEric.Saxe@Sun.COM 
10678906SEric.Saxe@Sun.COM 		/*
10688906SEric.Saxe@Sun.COM 		 * Get CPUID data about TSC Invariance in Deep C-State.
10698906SEric.Saxe@Sun.COM 		 */
10708906SEric.Saxe@Sun.COM 		switch (cpi->cpi_vendor) {
10718906SEric.Saxe@Sun.COM 		case X86_VENDOR_Intel:
10728906SEric.Saxe@Sun.COM 			if (cpi->cpi_maxeax >= 7) {
10738906SEric.Saxe@Sun.COM 				cp = &cpi->cpi_extd[7];
10748906SEric.Saxe@Sun.COM 				cp->cp_eax = 0x80000007;
10758906SEric.Saxe@Sun.COM 				cp->cp_ecx = 0;
10768906SEric.Saxe@Sun.COM 				(void) __cpuid_insn(cp);
10778906SEric.Saxe@Sun.COM 			}
10788906SEric.Saxe@Sun.COM 			break;
10798906SEric.Saxe@Sun.COM 		default:
10808906SEric.Saxe@Sun.COM 			break;
10818906SEric.Saxe@Sun.COM 		}
10825284Sgavinm 	} else {
10835284Sgavinm 		cpi->cpi_ncore_per_chip = 1;
10840Sstevel@tonic-gate 	}
10850Sstevel@tonic-gate 
10861228Sandrei 	/*
10871228Sandrei 	 * If more than one core, then this processor is CMP.
10881228Sandrei 	 */
10891228Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
10901228Sandrei 		feature |= X86_CMP;
10913446Smrj 
10921228Sandrei 	/*
10931228Sandrei 	 * If the number of cores is the same as the number
10941228Sandrei 	 * of CPUs, then we cannot have HyperThreading.
10951228Sandrei 	 */
10961228Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
10971228Sandrei 		feature &= ~X86_HTT;
10981228Sandrei 
10990Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
11001228Sandrei 		/*
11011228Sandrei 		 * Single-core single-threaded processors.
11021228Sandrei 		 */
11030Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
11040Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
11051228Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
11065870Sgavinm 		cpi->cpi_pkgcoreid = 0;
11070Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
11081228Sandrei 		uint_t i;
11091228Sandrei 		uint_t chipid_shift = 0;
11101228Sandrei 		uint_t coreid_shift = 0;
11111228Sandrei 		uint_t apic_id = CPI_APIC_ID(cpi);
11121228Sandrei 
11131228Sandrei 		for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
11141228Sandrei 			chipid_shift++;
11151228Sandrei 		cpi->cpi_chipid = apic_id >> chipid_shift;
11161228Sandrei 		cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1);
11170Sstevel@tonic-gate 
11181228Sandrei 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
11191228Sandrei 			if (feature & X86_CMP) {
11201228Sandrei 				/*
11211228Sandrei 				 * Multi-core (and possibly multi-threaded)
11221228Sandrei 				 * processors.
11231228Sandrei 				 */
11241228Sandrei 				uint_t ncpu_per_core;
11251228Sandrei 				if (cpi->cpi_ncore_per_chip == 1)
11261228Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip;
11271228Sandrei 				else if (cpi->cpi_ncore_per_chip > 1)
11281228Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip /
11291228Sandrei 					    cpi->cpi_ncore_per_chip;
11301228Sandrei 				/*
11311228Sandrei 				 * 8bit APIC IDs on dual core Pentiums
11321228Sandrei 				 * look like this:
11331228Sandrei 				 *
11341228Sandrei 				 * +-----------------------+------+------+
11351228Sandrei 				 * | Physical Package ID   |  MC  |  HT  |
11361228Sandrei 				 * +-----------------------+------+------+
11371228Sandrei 				 * <------- chipid -------->
11381228Sandrei 				 * <------- coreid --------------->
11391228Sandrei 				 *			   <--- clogid -->
11405870Sgavinm 				 *			   <------>
11415870Sgavinm 				 *			   pkgcoreid
11421228Sandrei 				 *
11431228Sandrei 				 * Where the number of bits necessary to
11441228Sandrei 				 * represent MC and HT fields together equals
11451228Sandrei 				 * to the minimum number of bits necessary to
11461228Sandrei 				 * store the value of cpi->cpi_ncpu_per_chip.
11471228Sandrei 				 * Of those bits, the MC part uses the number
11481228Sandrei 				 * of bits necessary to store the value of
11491228Sandrei 				 * cpi->cpi_ncore_per_chip.
11501228Sandrei 				 */
11511228Sandrei 				for (i = 1; i < ncpu_per_core; i <<= 1)
11521228Sandrei 					coreid_shift++;
11531727Sandrei 				cpi->cpi_coreid = apic_id >> coreid_shift;
11545870Sgavinm 				cpi->cpi_pkgcoreid = cpi->cpi_clogid >>
11555870Sgavinm 				    coreid_shift;
11561228Sandrei 			} else if (feature & X86_HTT) {
11571228Sandrei 				/*
11581228Sandrei 				 * Single-core multi-threaded processors.
11591228Sandrei 				 */
11601228Sandrei 				cpi->cpi_coreid = cpi->cpi_chipid;
11615870Sgavinm 				cpi->cpi_pkgcoreid = 0;
11621228Sandrei 			}
11631228Sandrei 		} else if (cpi->cpi_vendor == X86_VENDOR_AMD) {
11641228Sandrei 			/*
11655870Sgavinm 			 * AMD CMP chips currently have a single thread per
11665870Sgavinm 			 * core, with 2 cores on family 0xf and 2, 3 or 4
11675870Sgavinm 			 * cores on family 0x10.
11685870Sgavinm 			 *
11695870Sgavinm 			 * Since no two cpus share a core we must assign a
11705870Sgavinm 			 * distinct coreid per cpu, and we do this by using
11715870Sgavinm 			 * the cpu_id.  This scheme does not, however,
11725870Sgavinm 			 * guarantee that sibling cores of a chip will have
11735870Sgavinm 			 * sequential coreids starting at a multiple of the
11745870Sgavinm 			 * number of cores per chip - that is usually the
11755870Sgavinm 			 * case, but if the ACPI MADT table is presented
11765870Sgavinm 			 * in a different order then we need to perform a
11775870Sgavinm 			 * few more gymnastics for the pkgcoreid.
11785870Sgavinm 			 *
11795870Sgavinm 			 * In family 0xf CMPs there are 2 cores on all nodes
11805870Sgavinm 			 * present - no mixing of single and dual core parts.
11815870Sgavinm 			 *
11825870Sgavinm 			 * In family 0x10 CMPs cpuid fn 2 ECX[15:12]
11835870Sgavinm 			 * "ApicIdCoreIdSize[3:0]" tells us how
11845870Sgavinm 			 * many least-significant bits in the ApicId
11855870Sgavinm 			 * are used to represent the core number
11865870Sgavinm 			 * within the node.  Cores are always
11875870Sgavinm 			 * numbered sequentially from 0 regardless
11885870Sgavinm 			 * of how many or which are disabled, and
11895870Sgavinm 			 * there seems to be no way to discover the
11905870Sgavinm 			 * real core id when some are disabled.
11911228Sandrei 			 */
11921228Sandrei 			cpi->cpi_coreid = cpu->cpu_id;
11935870Sgavinm 
11945870Sgavinm 			if (cpi->cpi_family == 0x10 &&
11955870Sgavinm 			    cpi->cpi_xmaxeax >= 0x80000008) {
11965870Sgavinm 				int coreidsz =
11975870Sgavinm 				    BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12);
11985870Sgavinm 
11995870Sgavinm 				cpi->cpi_pkgcoreid =
12005870Sgavinm 				    apic_id & ((1 << coreidsz) - 1);
12015870Sgavinm 			} else {
12025870Sgavinm 				cpi->cpi_pkgcoreid = cpi->cpi_clogid;
12035870Sgavinm 			}
12041228Sandrei 		} else {
12051228Sandrei 			/*
12061228Sandrei 			 * All other processors are currently
12071228Sandrei 			 * assumed to have single cores.
12081228Sandrei 			 */
12091228Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
12105870Sgavinm 			cpi->cpi_pkgcoreid = 0;
12111228Sandrei 		}
12120Sstevel@tonic-gate 	}
12130Sstevel@tonic-gate 
12147282Smishra 	cpi->cpi_apicid = CPI_APIC_ID(cpi);
12157282Smishra 
12162869Sgavinm 	/*
12172869Sgavinm 	 * Synthesize chip "revision" and socket type
12182869Sgavinm 	 */
12197532SSean.Ye@Sun.COM 	cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family,
12207532SSean.Ye@Sun.COM 	    cpi->cpi_model, cpi->cpi_step);
12217532SSean.Ye@Sun.COM 	cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor,
12227532SSean.Ye@Sun.COM 	    cpi->cpi_family, cpi->cpi_model, cpi->cpi_step);
12237532SSean.Ye@Sun.COM 	cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family,
12247532SSean.Ye@Sun.COM 	    cpi->cpi_model, cpi->cpi_step);
12252869Sgavinm 
12260Sstevel@tonic-gate pass1_done:
12275741Smrj #if !defined(__xpv)
12289000SStuart.Maybee@Sun.COM 	determine_platform();
12295741Smrj #endif
12300Sstevel@tonic-gate 	cpi->cpi_pass = 1;
12310Sstevel@tonic-gate 	return (feature);
12320Sstevel@tonic-gate }
12330Sstevel@tonic-gate 
12340Sstevel@tonic-gate /*
12350Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
12360Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
12370Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
12380Sstevel@tonic-gate  * later export to userland, and in part so we can look at
12390Sstevel@tonic-gate  * this stuff in a crash dump.
12400Sstevel@tonic-gate  */
12410Sstevel@tonic-gate 
12420Sstevel@tonic-gate /*ARGSUSED*/
12430Sstevel@tonic-gate void
12440Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
12450Sstevel@tonic-gate {
12460Sstevel@tonic-gate 	uint_t n, nmax;
12470Sstevel@tonic-gate 	int i;
12481228Sandrei 	struct cpuid_regs *cp;
12490Sstevel@tonic-gate 	uint8_t *dp;
12500Sstevel@tonic-gate 	uint32_t *iptr;
12510Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
12520Sstevel@tonic-gate 
12530Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
12540Sstevel@tonic-gate 
12550Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
12560Sstevel@tonic-gate 		goto pass2_done;
12570Sstevel@tonic-gate 
12580Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
12590Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
12600Sstevel@tonic-gate 	/*
12610Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
12620Sstevel@tonic-gate 	 */
12630Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
12641228Sandrei 		cp->cp_eax = n;
12654606Sesaxe 
12664606Sesaxe 		/*
12674606Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
12684606Sesaxe 		 * with an index which indicates which cache to return
12694606Sesaxe 		 * information about. The OS is expected to call function 4
12704606Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
12714606Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
12724606Sesaxe 		 * caches.
12734606Sesaxe 		 *
12744606Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
12754606Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
12764606Sesaxe 		 * when dynamic memory allocation becomes available.
12774606Sesaxe 		 *
12784606Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
12794606Sesaxe 		 * function 4 may have been previously invoked.
12804606Sesaxe 		 */
12814606Sesaxe 		if (n == 4)
12824606Sesaxe 			cp->cp_ecx = 0;
12834606Sesaxe 
12841228Sandrei 		(void) __cpuid_insn(cp);
12853446Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
12860Sstevel@tonic-gate 		switch (n) {
12870Sstevel@tonic-gate 		case 2:
12880Sstevel@tonic-gate 			/*
12890Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
12900Sstevel@tonic-gate 			 * contain a value that identifies the number
12910Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
12920Sstevel@tonic-gate 			 * executed to obtain a complete image of the
12930Sstevel@tonic-gate 			 * processor's caching systems."
12940Sstevel@tonic-gate 			 *
12950Sstevel@tonic-gate 			 * How *do* they make this stuff up?
12960Sstevel@tonic-gate 			 */
12970Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
12980Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
12990Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
13000Sstevel@tonic-gate 				break;
13010Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
13020Sstevel@tonic-gate 
13030Sstevel@tonic-gate 			/*
13040Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
13050Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
13060Sstevel@tonic-gate 			 * at the first 15 ..
13070Sstevel@tonic-gate 			 */
13080Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
13090Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
13100Sstevel@tonic-gate 
13110Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
13120Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
13130Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
13146317Skk208521 				for (i = 1; i < 4; i++)
13150Sstevel@tonic-gate 					if (p[i] != 0)
13160Sstevel@tonic-gate 						*dp++ = p[i];
13170Sstevel@tonic-gate 			}
13180Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
13190Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
13200Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13210Sstevel@tonic-gate 					if (p[i] != 0)
13220Sstevel@tonic-gate 						*dp++ = p[i];
13230Sstevel@tonic-gate 			}
13240Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
13250Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
13260Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13270Sstevel@tonic-gate 					if (p[i] != 0)
13280Sstevel@tonic-gate 						*dp++ = p[i];
13290Sstevel@tonic-gate 			}
13300Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
13310Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
13320Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13330Sstevel@tonic-gate 					if (p[i] != 0)
13340Sstevel@tonic-gate 						*dp++ = p[i];
13350Sstevel@tonic-gate 			}
13360Sstevel@tonic-gate 			break;
13374481Sbholler 
13380Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
13394481Sbholler 			break;
13404481Sbholler 
13410Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
13424481Sbholler 			break;
13434481Sbholler 
13440Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
13455045Sbholler 		{
13465045Sbholler 			size_t mwait_size;
13474481Sbholler 
13484481Sbholler 			/*
13494481Sbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
13504481Sbholler 			 */
13514481Sbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
13524481Sbholler 				break;
13534481Sbholler 
13545045Sbholler 			/*
13555045Sbholler 			 * Protect ourself from insane mwait line size.
13565045Sbholler 			 * Workaround for incomplete hardware emulator(s).
13575045Sbholler 			 */
13585045Sbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
13595045Sbholler 			if (mwait_size < sizeof (uint32_t) ||
13605045Sbholler 			    !ISP2(mwait_size)) {
13615045Sbholler #if DEBUG
13625045Sbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
13637798SSaurabh.Mishra@Sun.COM 				    "size %ld", cpu->cpu_id, (long)mwait_size);
13645045Sbholler #endif
13655045Sbholler 				break;
13665045Sbholler 			}
13675045Sbholler 
13684481Sbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
13695045Sbholler 			cpi->cpi_mwait.mon_max = mwait_size;
13704481Sbholler 			if (MWAIT_EXTENSION(cpi)) {
13714481Sbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
13724481Sbholler 				if (MWAIT_INT_ENABLE(cpi))
13734481Sbholler 					cpi->cpi_mwait.support |=
13744481Sbholler 					    MWAIT_ECX_INT_ENABLE;
13754481Sbholler 			}
13764481Sbholler 			break;
13775045Sbholler 		}
13780Sstevel@tonic-gate 		default:
13790Sstevel@tonic-gate 			break;
13800Sstevel@tonic-gate 		}
13810Sstevel@tonic-gate 	}
13820Sstevel@tonic-gate 
13837282Smishra 	if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) {
13847798SSaurabh.Mishra@Sun.COM 		struct cpuid_regs regs;
13857798SSaurabh.Mishra@Sun.COM 
13867798SSaurabh.Mishra@Sun.COM 		cp = &regs;
13877282Smishra 		cp->cp_eax = 0xB;
13887798SSaurabh.Mishra@Sun.COM 		cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0;
13897282Smishra 
13907282Smishra 		(void) __cpuid_insn(cp);
13917282Smishra 
13927282Smishra 		/*
13937282Smishra 		 * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which
13947282Smishra 		 * indicates that the extended topology enumeration leaf is
13957282Smishra 		 * available.
13967282Smishra 		 */
13977282Smishra 		if (cp->cp_ebx) {
13987282Smishra 			uint32_t x2apic_id;
13997282Smishra 			uint_t coreid_shift = 0;
14007282Smishra 			uint_t ncpu_per_core = 1;
14017282Smishra 			uint_t chipid_shift = 0;
14027282Smishra 			uint_t ncpu_per_chip = 1;
14037282Smishra 			uint_t i;
14047282Smishra 			uint_t level;
14057282Smishra 
14067282Smishra 			for (i = 0; i < CPI_FNB_ECX_MAX; i++) {
14077282Smishra 				cp->cp_eax = 0xB;
14087282Smishra 				cp->cp_ecx = i;
14097282Smishra 
14107282Smishra 				(void) __cpuid_insn(cp);
14117282Smishra 				level = CPI_CPU_LEVEL_TYPE(cp);
14127282Smishra 
14137282Smishra 				if (level == 1) {
14147282Smishra 					x2apic_id = cp->cp_edx;
14157282Smishra 					coreid_shift = BITX(cp->cp_eax, 4, 0);
14167282Smishra 					ncpu_per_core = BITX(cp->cp_ebx, 15, 0);
14177282Smishra 				} else if (level == 2) {
14187282Smishra 					x2apic_id = cp->cp_edx;
14197282Smishra 					chipid_shift = BITX(cp->cp_eax, 4, 0);
14207282Smishra 					ncpu_per_chip = BITX(cp->cp_ebx, 15, 0);
14217282Smishra 				}
14227282Smishra 			}
14237282Smishra 
14247282Smishra 			cpi->cpi_apicid = x2apic_id;
14257282Smishra 			cpi->cpi_ncpu_per_chip = ncpu_per_chip;
14267282Smishra 			cpi->cpi_ncore_per_chip = ncpu_per_chip /
14277282Smishra 			    ncpu_per_core;
14287282Smishra 			cpi->cpi_chipid = x2apic_id >> chipid_shift;
14297282Smishra 			cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1);
14307282Smishra 			cpi->cpi_coreid = x2apic_id >> coreid_shift;
14317282Smishra 			cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
14327282Smishra 		}
14337798SSaurabh.Mishra@Sun.COM 
14347798SSaurabh.Mishra@Sun.COM 		/* Make cp NULL so that we don't stumble on others */
14357798SSaurabh.Mishra@Sun.COM 		cp = NULL;
14367282Smishra 	}
14377282Smishra 
14380Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
14390Sstevel@tonic-gate 		goto pass2_done;
14400Sstevel@tonic-gate 
14410Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
14420Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
14430Sstevel@tonic-gate 	/*
14440Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
14450Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
14460Sstevel@tonic-gate 	 */
14470Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
14480Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
14491228Sandrei 		cp->cp_eax = 0x80000000 + n;
14501228Sandrei 		(void) __cpuid_insn(cp);
14513446Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
14520Sstevel@tonic-gate 		switch (n) {
14530Sstevel@tonic-gate 		case 2:
14540Sstevel@tonic-gate 		case 3:
14550Sstevel@tonic-gate 		case 4:
14560Sstevel@tonic-gate 			/*
14570Sstevel@tonic-gate 			 * Extract the brand string
14580Sstevel@tonic-gate 			 */
14590Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
14600Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
14610Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
14620Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
14630Sstevel@tonic-gate 			break;
14640Sstevel@tonic-gate 		case 5:
14650Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14660Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14670Sstevel@tonic-gate 				/*
14680Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14690Sstevel@tonic-gate 				 * parts to report the sizes of the
14700Sstevel@tonic-gate 				 * TLB for large pages. Before then,
14710Sstevel@tonic-gate 				 * we don't trust the data.
14720Sstevel@tonic-gate 				 */
14730Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14740Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
14750Sstevel@tonic-gate 				    cpi->cpi_model < 1))
14760Sstevel@tonic-gate 					cp->cp_eax = 0;
14770Sstevel@tonic-gate 				break;
14780Sstevel@tonic-gate 			default:
14790Sstevel@tonic-gate 				break;
14800Sstevel@tonic-gate 			}
14810Sstevel@tonic-gate 			break;
14820Sstevel@tonic-gate 		case 6:
14830Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14840Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14850Sstevel@tonic-gate 				/*
14860Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14870Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
14880Sstevel@tonic-gate 				 * Before then, don't trust the data.
14890Sstevel@tonic-gate 				 */
14900Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14910Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
14920Sstevel@tonic-gate 				    cpi->cpi_model < 1)
14930Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
14940Sstevel@tonic-gate 				/*
14950Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
14960Sstevel@tonic-gate 				 * cache size incorrectly as 1K
14970Sstevel@tonic-gate 				 * when it is really 64K
14980Sstevel@tonic-gate 				 */
14990Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
15000Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
15010Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
15020Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
15030Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
15040Sstevel@tonic-gate 				}
15050Sstevel@tonic-gate 				break;
15060Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
15070Sstevel@tonic-gate 				/*
15080Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
15090Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
15100Sstevel@tonic-gate 				 */
15110Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
15120Sstevel@tonic-gate 					break;
15130Sstevel@tonic-gate 				/*
15140Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
15150Sstevel@tonic-gate 				 *
15160Sstevel@tonic-gate 				 * xxx is model 8 really broken?
15170Sstevel@tonic-gate 				 */
15180Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
15190Sstevel@tonic-gate 				    cpi->cpi_model == 8)
15200Sstevel@tonic-gate 					cp->cp_ecx =
15210Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
15220Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
15230Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
15240Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
15250Sstevel@tonic-gate 				/*
15260Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
15270Sstevel@tonic-gate 				 */
15280Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
15290Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
15300Sstevel@tonic-gate 				break;
15310Sstevel@tonic-gate 			case X86_VENDOR_Intel:
15320Sstevel@tonic-gate 				/*
15330Sstevel@tonic-gate 				 * Extended L2 Cache features function.
15340Sstevel@tonic-gate 				 * First appeared on Prescott.
15350Sstevel@tonic-gate 				 */
15360Sstevel@tonic-gate 			default:
15370Sstevel@tonic-gate 				break;
15380Sstevel@tonic-gate 			}
15390Sstevel@tonic-gate 			break;
15400Sstevel@tonic-gate 		default:
15410Sstevel@tonic-gate 			break;
15420Sstevel@tonic-gate 		}
15430Sstevel@tonic-gate 	}
15440Sstevel@tonic-gate 
15450Sstevel@tonic-gate pass2_done:
15460Sstevel@tonic-gate 	cpi->cpi_pass = 2;
15470Sstevel@tonic-gate }
15480Sstevel@tonic-gate 
15490Sstevel@tonic-gate static const char *
15500Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
15510Sstevel@tonic-gate {
15520Sstevel@tonic-gate 	int i;
15530Sstevel@tonic-gate 
15540Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
15550Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
15560Sstevel@tonic-gate 		return ("i486");
15570Sstevel@tonic-gate 
15580Sstevel@tonic-gate 	switch (cpi->cpi_family) {
15590Sstevel@tonic-gate 	case 5:
15600Sstevel@tonic-gate 		return ("Intel Pentium(r)");
15610Sstevel@tonic-gate 	case 6:
15620Sstevel@tonic-gate 		switch (cpi->cpi_model) {
15630Sstevel@tonic-gate 			uint_t celeron, xeon;
15641228Sandrei 			const struct cpuid_regs *cp;
15650Sstevel@tonic-gate 		case 0:
15660Sstevel@tonic-gate 		case 1:
15670Sstevel@tonic-gate 		case 2:
15680Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
15690Sstevel@tonic-gate 		case 3:
15700Sstevel@tonic-gate 		case 4:
15710Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
15720Sstevel@tonic-gate 		case 6:
15730Sstevel@tonic-gate 			return ("Intel Celeron(r)");
15740Sstevel@tonic-gate 		case 5:
15750Sstevel@tonic-gate 		case 7:
15760Sstevel@tonic-gate 			celeron = xeon = 0;
15770Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
15780Sstevel@tonic-gate 
15796317Skk208521 			for (i = 1; i < 4; i++) {
15800Sstevel@tonic-gate 				uint_t tmp;
15810Sstevel@tonic-gate 
15820Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
15830Sstevel@tonic-gate 				if (tmp == 0x40)
15840Sstevel@tonic-gate 					celeron++;
15850Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
15860Sstevel@tonic-gate 					xeon++;
15870Sstevel@tonic-gate 			}
15880Sstevel@tonic-gate 
15890Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
15900Sstevel@tonic-gate 				uint_t tmp;
15910Sstevel@tonic-gate 
15920Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
15930Sstevel@tonic-gate 				if (tmp == 0x40)
15940Sstevel@tonic-gate 					celeron++;
15950Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15960Sstevel@tonic-gate 					xeon++;
15970Sstevel@tonic-gate 			}
15980Sstevel@tonic-gate 
15990Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
16000Sstevel@tonic-gate 				uint_t tmp;
16010Sstevel@tonic-gate 
16020Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
16030Sstevel@tonic-gate 				if (tmp == 0x40)
16040Sstevel@tonic-gate 					celeron++;
16050Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
16060Sstevel@tonic-gate 					xeon++;
16070Sstevel@tonic-gate 			}
16080Sstevel@tonic-gate 
16090Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
16100Sstevel@tonic-gate 				uint_t tmp;
16110Sstevel@tonic-gate 
16120Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
16130Sstevel@tonic-gate 				if (tmp == 0x40)
16140Sstevel@tonic-gate 					celeron++;
16150Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
16160Sstevel@tonic-gate 					xeon++;
16170Sstevel@tonic-gate 			}
16180Sstevel@tonic-gate 
16190Sstevel@tonic-gate 			if (celeron)
16200Sstevel@tonic-gate 				return ("Intel Celeron(r)");
16210Sstevel@tonic-gate 			if (xeon)
16220Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
16230Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
16240Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
16250Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
16260Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
16270Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
16280Sstevel@tonic-gate 		default:
16290Sstevel@tonic-gate 			break;
16300Sstevel@tonic-gate 		}
16310Sstevel@tonic-gate 	default:
16320Sstevel@tonic-gate 		break;
16330Sstevel@tonic-gate 	}
16340Sstevel@tonic-gate 
16351975Sdmick 	/* BrandID is present if the field is nonzero */
16361975Sdmick 	if (cpi->cpi_brandid != 0) {
16370Sstevel@tonic-gate 		static const struct {
16380Sstevel@tonic-gate 			uint_t bt_bid;
16390Sstevel@tonic-gate 			const char *bt_str;
16400Sstevel@tonic-gate 		} brand_tbl[] = {
16410Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
16420Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
16430Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
16440Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
16450Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
16460Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
16470Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
16480Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
16490Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
16500Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
16510Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
16520Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
16531975Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
16541975Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
16551975Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
16561975Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
16571975Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
16581975Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
16591975Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
16601975Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
16610Sstevel@tonic-gate 		};
16620Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
16630Sstevel@tonic-gate 		uint_t sgn;
16640Sstevel@tonic-gate 
16650Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
16660Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
16670Sstevel@tonic-gate 
16680Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
16690Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
16700Sstevel@tonic-gate 				break;
16710Sstevel@tonic-gate 		if (i < btblmax) {
16720Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
16730Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
16740Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
16750Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
16760Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
16770Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
16780Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
16790Sstevel@tonic-gate 		}
16800Sstevel@tonic-gate 	}
16810Sstevel@tonic-gate 
16820Sstevel@tonic-gate 	return (NULL);
16830Sstevel@tonic-gate }
16840Sstevel@tonic-gate 
16850Sstevel@tonic-gate static const char *
16860Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
16870Sstevel@tonic-gate {
16880Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16890Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
16900Sstevel@tonic-gate 		return ("i486 compatible");
16910Sstevel@tonic-gate 
16920Sstevel@tonic-gate 	switch (cpi->cpi_family) {
16930Sstevel@tonic-gate 	case 5:
16940Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16950Sstevel@tonic-gate 		case 0:
16960Sstevel@tonic-gate 		case 1:
16970Sstevel@tonic-gate 		case 2:
16980Sstevel@tonic-gate 		case 3:
16990Sstevel@tonic-gate 		case 4:
17000Sstevel@tonic-gate 		case 5:
17010Sstevel@tonic-gate 			return ("AMD-K5(r)");
17020Sstevel@tonic-gate 		case 6:
17030Sstevel@tonic-gate 		case 7:
17040Sstevel@tonic-gate 			return ("AMD-K6(r)");
17050Sstevel@tonic-gate 		case 8:
17060Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
17070Sstevel@tonic-gate 		case 9:
17080Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
17090Sstevel@tonic-gate 		default:
17100Sstevel@tonic-gate 			return ("AMD (family 5)");
17110Sstevel@tonic-gate 		}
17120Sstevel@tonic-gate 	case 6:
17130Sstevel@tonic-gate 		switch (cpi->cpi_model) {
17140Sstevel@tonic-gate 		case 1:
17150Sstevel@tonic-gate 			return ("AMD-K7(tm)");
17160Sstevel@tonic-gate 		case 0:
17170Sstevel@tonic-gate 		case 2:
17180Sstevel@tonic-gate 		case 4:
17190Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
17200Sstevel@tonic-gate 		case 3:
17210Sstevel@tonic-gate 		case 7:
17220Sstevel@tonic-gate 			return ("AMD Duron(tm)");
17230Sstevel@tonic-gate 		case 6:
17240Sstevel@tonic-gate 		case 8:
17250Sstevel@tonic-gate 		case 10:
17260Sstevel@tonic-gate 			/*
17270Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
17280Sstevel@tonic-gate 			 */
17290Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
17300Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
17310Sstevel@tonic-gate 		default:
17320Sstevel@tonic-gate 			return ("AMD (family 6)");
17330Sstevel@tonic-gate 		}
17340Sstevel@tonic-gate 	default:
17350Sstevel@tonic-gate 		break;
17360Sstevel@tonic-gate 	}
17370Sstevel@tonic-gate 
17380Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
17390Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
17400Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
17410Sstevel@tonic-gate 		case 3:
17420Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
17430Sstevel@tonic-gate 		case 4:
17440Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
17450Sstevel@tonic-gate 		case 5:
17460Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
17470Sstevel@tonic-gate 		default:
17480Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
17490Sstevel@tonic-gate 		}
17500Sstevel@tonic-gate 	}
17510Sstevel@tonic-gate 
17520Sstevel@tonic-gate 	return (NULL);
17530Sstevel@tonic-gate }
17540Sstevel@tonic-gate 
17550Sstevel@tonic-gate static const char *
17560Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
17570Sstevel@tonic-gate {
17580Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
17590Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
17600Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
17610Sstevel@tonic-gate 		return ("i486 compatible");
17620Sstevel@tonic-gate 
17630Sstevel@tonic-gate 	switch (type) {
17640Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
17650Sstevel@tonic-gate 		return ("Cyrix 6x86");
17660Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
17670Sstevel@tonic-gate 		return ("Cyrix 6x86L");
17680Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
17690Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
17700Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
17710Sstevel@tonic-gate 		return ("Cyrix GXm");
17720Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
17730Sstevel@tonic-gate 		return ("Cyrix MediaGX");
17740Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
17750Sstevel@tonic-gate 		return ("Cyrix M2");
17760Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
17770Sstevel@tonic-gate 		return ("VIA Cyrix M3");
17780Sstevel@tonic-gate 	default:
17790Sstevel@tonic-gate 		/*
17800Sstevel@tonic-gate 		 * Have another wild guess ..
17810Sstevel@tonic-gate 		 */
17820Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
17830Sstevel@tonic-gate 			return ("Cyrix 5x86");
17840Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
17850Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17860Sstevel@tonic-gate 			case 2:
17870Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
17880Sstevel@tonic-gate 			case 4:
17890Sstevel@tonic-gate 				return ("Cyrix MediaGX");
17900Sstevel@tonic-gate 			default:
17910Sstevel@tonic-gate 				break;
17920Sstevel@tonic-gate 			}
17930Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
17940Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17950Sstevel@tonic-gate 			case 0:
17960Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
17970Sstevel@tonic-gate 			case 5:
17980Sstevel@tonic-gate 			case 6:
17990Sstevel@tonic-gate 			case 7:
18000Sstevel@tonic-gate 			case 8:
18010Sstevel@tonic-gate 			case 9:
18020Sstevel@tonic-gate 				return ("VIA C3");
18030Sstevel@tonic-gate 			default:
18040Sstevel@tonic-gate 				break;
18050Sstevel@tonic-gate 			}
18060Sstevel@tonic-gate 		}
18070Sstevel@tonic-gate 		break;
18080Sstevel@tonic-gate 	}
18090Sstevel@tonic-gate 	return (NULL);
18100Sstevel@tonic-gate }
18110Sstevel@tonic-gate 
18120Sstevel@tonic-gate /*
18130Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
18140Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
18150Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
18160Sstevel@tonic-gate  */
18170Sstevel@tonic-gate static void
18180Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
18190Sstevel@tonic-gate {
18200Sstevel@tonic-gate 	const char *brand = NULL;
18210Sstevel@tonic-gate 
18220Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
18230Sstevel@tonic-gate 	case X86_VENDOR_Intel:
18240Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
18250Sstevel@tonic-gate 		break;
18260Sstevel@tonic-gate 	case X86_VENDOR_AMD:
18270Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
18280Sstevel@tonic-gate 		break;
18290Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
18300Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
18310Sstevel@tonic-gate 		break;
18320Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
18330Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
18340Sstevel@tonic-gate 			brand = "NexGen Nx586";
18350Sstevel@tonic-gate 		break;
18360Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
18370Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
18380Sstevel@tonic-gate 			switch (cpi->cpi_model) {
18390Sstevel@tonic-gate 			case 4:
18400Sstevel@tonic-gate 				brand = "Centaur C6";
18410Sstevel@tonic-gate 				break;
18420Sstevel@tonic-gate 			case 8:
18430Sstevel@tonic-gate 				brand = "Centaur C2";
18440Sstevel@tonic-gate 				break;
18450Sstevel@tonic-gate 			case 9:
18460Sstevel@tonic-gate 				brand = "Centaur C3";
18470Sstevel@tonic-gate 				break;
18480Sstevel@tonic-gate 			default:
18490Sstevel@tonic-gate 				break;
18500Sstevel@tonic-gate 			}
18510Sstevel@tonic-gate 		break;
18520Sstevel@tonic-gate 	case X86_VENDOR_Rise:
18530Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
18540Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
18550Sstevel@tonic-gate 			brand = "Rise mP6";
18560Sstevel@tonic-gate 		break;
18570Sstevel@tonic-gate 	case X86_VENDOR_SiS:
18580Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
18590Sstevel@tonic-gate 			brand = "SiS 55x";
18600Sstevel@tonic-gate 		break;
18610Sstevel@tonic-gate 	case X86_VENDOR_TM:
18620Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
18630Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
18640Sstevel@tonic-gate 		break;
18650Sstevel@tonic-gate 	case X86_VENDOR_NSC:
18660Sstevel@tonic-gate 	case X86_VENDOR_UMC:
18670Sstevel@tonic-gate 	default:
18680Sstevel@tonic-gate 		break;
18690Sstevel@tonic-gate 	}
18700Sstevel@tonic-gate 	if (brand) {
18710Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
18720Sstevel@tonic-gate 		return;
18730Sstevel@tonic-gate 	}
18740Sstevel@tonic-gate 
18750Sstevel@tonic-gate 	/*
18760Sstevel@tonic-gate 	 * If all else fails ...
18770Sstevel@tonic-gate 	 */
18780Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
18790Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
18800Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
18810Sstevel@tonic-gate }
18820Sstevel@tonic-gate 
18830Sstevel@tonic-gate /*
18840Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
18850Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
18860Sstevel@tonic-gate  * the other cpus.
18870Sstevel@tonic-gate  *
18884606Sesaxe  * Fixup the brand string, and collect any information from cpuid
18894606Sesaxe  * that requires dynamicically allocated storage to represent.
18900Sstevel@tonic-gate  */
18910Sstevel@tonic-gate /*ARGSUSED*/
18920Sstevel@tonic-gate void
18930Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
18940Sstevel@tonic-gate {
18954606Sesaxe 	int	i, max, shft, level, size;
18964606Sesaxe 	struct cpuid_regs regs;
18974606Sesaxe 	struct cpuid_regs *cp;
18980Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
18990Sstevel@tonic-gate 
19000Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
19010Sstevel@tonic-gate 
19024606Sesaxe 	/*
19034606Sesaxe 	 * Function 4: Deterministic cache parameters
19044606Sesaxe 	 *
19054606Sesaxe 	 * Take this opportunity to detect the number of threads
19064606Sesaxe 	 * sharing the last level cache, and construct a corresponding
19074606Sesaxe 	 * cache id. The respective cpuid_info members are initialized
19084606Sesaxe 	 * to the default case of "no last level cache sharing".
19094606Sesaxe 	 */
19104606Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
19114606Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
19124606Sesaxe 
19134606Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
19144606Sesaxe 
19154606Sesaxe 		/*
19164606Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
19174606Sesaxe 		 * the way detect last level cache sharing details.
19184606Sesaxe 		 */
19194606Sesaxe 		bzero(&regs, sizeof (regs));
19204606Sesaxe 		cp = &regs;
19214606Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
19224606Sesaxe 			cp->cp_eax = 4;
19234606Sesaxe 			cp->cp_ecx = i;
19244606Sesaxe 
19254606Sesaxe 			(void) __cpuid_insn(cp);
19264606Sesaxe 
19274606Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
19284606Sesaxe 				break;
19294606Sesaxe 			level = CPI_CACHE_LVL(cp);
19304606Sesaxe 			if (level > max) {
19314606Sesaxe 				max = level;
19324606Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
19334606Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
19344606Sesaxe 			}
19354606Sesaxe 		}
19364606Sesaxe 		cpi->cpi_std_4_size = size = i;
19374606Sesaxe 
19384606Sesaxe 		/*
19394606Sesaxe 		 * Allocate the cpi_std_4 array. The first element
19404606Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
19414606Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
19424606Sesaxe 		 */
19434606Sesaxe 		if (size > 0) {
19444606Sesaxe 			cpi->cpi_std_4 =
19454606Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
19464606Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
19474606Sesaxe 
19484606Sesaxe 			/*
19494606Sesaxe 			 * Allocate storage to hold the additional regs
19504606Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
19514606Sesaxe 			 *
19524606Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
19534606Sesaxe 			 * been allocated as indicated above.
19544606Sesaxe 			 */
19554606Sesaxe 			for (i = 1; i < size; i++) {
19564606Sesaxe 				cp = cpi->cpi_std_4[i] =
19574606Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
19584606Sesaxe 				cp->cp_eax = 4;
19594606Sesaxe 				cp->cp_ecx = i;
19604606Sesaxe 
19614606Sesaxe 				(void) __cpuid_insn(cp);
19624606Sesaxe 			}
19634606Sesaxe 		}
19644606Sesaxe 		/*
19654606Sesaxe 		 * Determine the number of bits needed to represent
19664606Sesaxe 		 * the number of CPUs sharing the last level cache.
19674606Sesaxe 		 *
19684606Sesaxe 		 * Shift off that number of bits from the APIC id to
19694606Sesaxe 		 * derive the cache id.
19704606Sesaxe 		 */
19714606Sesaxe 		shft = 0;
19724606Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
19734606Sesaxe 			shft++;
19747282Smishra 		cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft;
19750Sstevel@tonic-gate 	}
19760Sstevel@tonic-gate 
19770Sstevel@tonic-gate 	/*
19784606Sesaxe 	 * Now fixup the brand string
19790Sstevel@tonic-gate 	 */
19804606Sesaxe 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
19814606Sesaxe 		fabricate_brandstr(cpi);
19824606Sesaxe 	} else {
19830Sstevel@tonic-gate 
19840Sstevel@tonic-gate 		/*
19854606Sesaxe 		 * If we successfully extracted a brand string from the cpuid
19864606Sesaxe 		 * instruction, clean it up by removing leading spaces and
19874606Sesaxe 		 * similar junk.
19880Sstevel@tonic-gate 		 */
19894606Sesaxe 		if (cpi->cpi_brandstr[0]) {
19904606Sesaxe 			size_t maxlen = sizeof (cpi->cpi_brandstr);
19914606Sesaxe 			char *src, *dst;
19924606Sesaxe 
19934606Sesaxe 			dst = src = (char *)cpi->cpi_brandstr;
19944606Sesaxe 			src[maxlen - 1] = '\0';
19954606Sesaxe 			/*
19964606Sesaxe 			 * strip leading spaces
19974606Sesaxe 			 */
19984606Sesaxe 			while (*src == ' ')
19994606Sesaxe 				src++;
20004606Sesaxe 			/*
20014606Sesaxe 			 * Remove any 'Genuine' or "Authentic" prefixes
20024606Sesaxe 			 */
20034606Sesaxe 			if (strncmp(src, "Genuine ", 8) == 0)
20044606Sesaxe 				src += 8;
20054606Sesaxe 			if (strncmp(src, "Authentic ", 10) == 0)
20064606Sesaxe 				src += 10;
20074606Sesaxe 
20084606Sesaxe 			/*
20094606Sesaxe 			 * Now do an in-place copy.
20104606Sesaxe 			 * Map (R) to (r) and (TM) to (tm).
20114606Sesaxe 			 * The era of teletypes is long gone, and there's
20124606Sesaxe 			 * -really- no need to shout.
20134606Sesaxe 			 */
20144606Sesaxe 			while (*src != '\0') {
20154606Sesaxe 				if (src[0] == '(') {
20164606Sesaxe 					if (strncmp(src + 1, "R)", 2) == 0) {
20174606Sesaxe 						(void) strncpy(dst, "(r)", 3);
20184606Sesaxe 						src += 3;
20194606Sesaxe 						dst += 3;
20204606Sesaxe 						continue;
20214606Sesaxe 					}
20224606Sesaxe 					if (strncmp(src + 1, "TM)", 3) == 0) {
20234606Sesaxe 						(void) strncpy(dst, "(tm)", 4);
20244606Sesaxe 						src += 4;
20254606Sesaxe 						dst += 4;
20264606Sesaxe 						continue;
20274606Sesaxe 					}
20280Sstevel@tonic-gate 				}
20294606Sesaxe 				*dst++ = *src++;
20300Sstevel@tonic-gate 			}
20314606Sesaxe 			*dst = '\0';
20324606Sesaxe 
20334606Sesaxe 			/*
20344606Sesaxe 			 * Finally, remove any trailing spaces
20354606Sesaxe 			 */
20364606Sesaxe 			while (--dst > cpi->cpi_brandstr)
20374606Sesaxe 				if (*dst == ' ')
20384606Sesaxe 					*dst = '\0';
20394606Sesaxe 				else
20404606Sesaxe 					break;
20414606Sesaxe 		} else
20424606Sesaxe 			fabricate_brandstr(cpi);
20434606Sesaxe 	}
20440Sstevel@tonic-gate 	cpi->cpi_pass = 3;
20450Sstevel@tonic-gate }
20460Sstevel@tonic-gate 
20470Sstevel@tonic-gate /*
20480Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
20490Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
20500Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
20510Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
20520Sstevel@tonic-gate  */
20530Sstevel@tonic-gate uint_t
20540Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
20550Sstevel@tonic-gate {
20560Sstevel@tonic-gate 	struct cpuid_info *cpi;
20570Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
20580Sstevel@tonic-gate 
20590Sstevel@tonic-gate 	if (cpu == NULL)
20600Sstevel@tonic-gate 		cpu = CPU;
20610Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
20620Sstevel@tonic-gate 
20630Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
20640Sstevel@tonic-gate 
20650Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
20660Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
20670Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
20680Sstevel@tonic-gate 
20690Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
20700Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
20710Sstevel@tonic-gate 
20720Sstevel@tonic-gate 		/*
20730Sstevel@tonic-gate 		 * [these require explicit kernel support]
20740Sstevel@tonic-gate 		 */
20750Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
20760Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
20770Sstevel@tonic-gate 
20780Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
20790Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
20800Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
20810Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
20820Sstevel@tonic-gate 
20830Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
20840Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
20850Sstevel@tonic-gate 
20860Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
20870Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
20880Sstevel@tonic-gate 
20895269Skk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
20905269Skk208521 			if ((x86_feature & X86_SSSE3) == 0)
20915269Skk208521 				*ecx &= ~CPUID_INTC_ECX_SSSE3;
20925269Skk208521 			if ((x86_feature & X86_SSE4_1) == 0)
20935269Skk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_1;
20945269Skk208521 			if ((x86_feature & X86_SSE4_2) == 0)
20955269Skk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_2;
20965269Skk208521 		}
20975269Skk208521 
20980Sstevel@tonic-gate 		/*
20990Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
21000Sstevel@tonic-gate 		 */
21010Sstevel@tonic-gate 		if (!fpu_exists)
21020Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
21030Sstevel@tonic-gate 
21040Sstevel@tonic-gate 		/*
21050Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
21060Sstevel@tonic-gate 		 * think userland will care about.
21070Sstevel@tonic-gate 		 */
21080Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
21090Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
21100Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
21110Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
21120Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
21130Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
21140Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
21150Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
21165269Skk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
21175269Skk208521 			if (*ecx & CPUID_INTC_ECX_SSSE3)
21185269Skk208521 				hwcap_flags |= AV_386_SSSE3;
21195269Skk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_1)
21205269Skk208521 				hwcap_flags |= AV_386_SSE4_1;
21215269Skk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_2)
21225269Skk208521 				hwcap_flags |= AV_386_SSE4_2;
21238418SKrishnendu.Sadhukhan@Sun.COM 			if (*ecx & CPUID_INTC_ECX_MOVBE)
21248418SKrishnendu.Sadhukhan@Sun.COM 				hwcap_flags |= AV_386_MOVBE;
21255269Skk208521 		}
21264628Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
21274628Skk208521 			hwcap_flags |= AV_386_POPCNT;
21280Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
21290Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
21300Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
21310Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
21320Sstevel@tonic-gate 
21330Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
21340Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
21350Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
21360Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
21370Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
21380Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
21390Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_MON)
21400Sstevel@tonic-gate 			hwcap_flags |= AV_386_MON;
21410Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
21420Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
21430Sstevel@tonic-gate 	}
21440Sstevel@tonic-gate 
21451228Sandrei 	if (x86_feature & X86_HTT)
21460Sstevel@tonic-gate 		hwcap_flags |= AV_386_PAUSE;
21470Sstevel@tonic-gate 
21480Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
21490Sstevel@tonic-gate 		goto pass4_done;
21500Sstevel@tonic-gate 
21510Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
21521228Sandrei 		struct cpuid_regs cp;
21533446Smrj 		uint32_t *edx, *ecx;
21540Sstevel@tonic-gate 
21553446Smrj 	case X86_VENDOR_Intel:
21563446Smrj 		/*
21573446Smrj 		 * Seems like Intel duplicated what we necessary
21583446Smrj 		 * here to make the initial crop of 64-bit OS's work.
21593446Smrj 		 * Hopefully, those are the only "extended" bits
21603446Smrj 		 * they'll add.
21613446Smrj 		 */
21623446Smrj 		/*FALLTHROUGH*/
21633446Smrj 
21640Sstevel@tonic-gate 	case X86_VENDOR_AMD:
21650Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
21663446Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
21670Sstevel@tonic-gate 
21680Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
21693446Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
21703446Smrj 
21713446Smrj 		/*
21723446Smrj 		 * [these features require explicit kernel support]
21733446Smrj 		 */
21743446Smrj 		switch (cpi->cpi_vendor) {
21753446Smrj 		case X86_VENDOR_Intel:
21766657Ssudheer 			if ((x86_feature & X86_TSCP) == 0)
21776657Ssudheer 				*edx &= ~CPUID_AMD_EDX_TSCP;
21783446Smrj 			break;
21793446Smrj 
21803446Smrj 		case X86_VENDOR_AMD:
21813446Smrj 			if ((x86_feature & X86_TSCP) == 0)
21823446Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
21834628Skk208521 			if ((x86_feature & X86_SSE4A) == 0)
21844628Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
21853446Smrj 			break;
21863446Smrj 
21873446Smrj 		default:
21883446Smrj 			break;
21893446Smrj 		}
21900Sstevel@tonic-gate 
21910Sstevel@tonic-gate 		/*
21920Sstevel@tonic-gate 		 * [no explicit support required beyond
21930Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
21940Sstevel@tonic-gate 		 */
21950Sstevel@tonic-gate 		if (!fpu_exists)
21960Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
21970Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
21980Sstevel@tonic-gate 
21990Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
22000Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
22013446Smrj #if !defined(__amd64)
22020Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
22030Sstevel@tonic-gate #endif
22040Sstevel@tonic-gate 		/*
22050Sstevel@tonic-gate 		 * Now map the supported feature vector to
22060Sstevel@tonic-gate 		 * things that we think userland will care about.
22070Sstevel@tonic-gate 		 */
22083446Smrj #if defined(__amd64)
22090Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
22100Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
22113446Smrj #endif
22120Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
22130Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
22140Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
22150Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
22160Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
22170Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
22183446Smrj 
22193446Smrj 		switch (cpi->cpi_vendor) {
22203446Smrj 		case X86_VENDOR_AMD:
22213446Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
22223446Smrj 				hwcap_flags |= AV_386_TSCP;
22233446Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
22243446Smrj 				hwcap_flags |= AV_386_AHF;
22254628Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
22264628Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
22274628Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
22284628Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
22293446Smrj 			break;
22303446Smrj 
22313446Smrj 		case X86_VENDOR_Intel:
22326657Ssudheer 			if (*edx & CPUID_AMD_EDX_TSCP)
22336657Ssudheer 				hwcap_flags |= AV_386_TSCP;
22343446Smrj 			/*
22353446Smrj 			 * Aarrgh.
22363446Smrj 			 * Intel uses a different bit in the same word.
22373446Smrj 			 */
22383446Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
22393446Smrj 				hwcap_flags |= AV_386_AHF;
22403446Smrj 			break;
22413446Smrj 
22423446Smrj 		default:
22433446Smrj 			break;
22443446Smrj 		}
22450Sstevel@tonic-gate 		break;
22460Sstevel@tonic-gate 
22470Sstevel@tonic-gate 	case X86_VENDOR_TM:
22481228Sandrei 		cp.cp_eax = 0x80860001;
22491228Sandrei 		(void) __cpuid_insn(&cp);
22501228Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
22510Sstevel@tonic-gate 		break;
22520Sstevel@tonic-gate 
22530Sstevel@tonic-gate 	default:
22540Sstevel@tonic-gate 		break;
22550Sstevel@tonic-gate 	}
22560Sstevel@tonic-gate 
22570Sstevel@tonic-gate pass4_done:
22580Sstevel@tonic-gate 	cpi->cpi_pass = 4;
22590Sstevel@tonic-gate 	return (hwcap_flags);
22600Sstevel@tonic-gate }
22610Sstevel@tonic-gate 
22620Sstevel@tonic-gate 
22630Sstevel@tonic-gate /*
22640Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
22650Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
22660Sstevel@tonic-gate  * about the hardware, independently of kernel support.
22670Sstevel@tonic-gate  */
22680Sstevel@tonic-gate uint32_t
22691228Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
22700Sstevel@tonic-gate {
22710Sstevel@tonic-gate 	struct cpuid_info *cpi;
22721228Sandrei 	struct cpuid_regs *xcp;
22730Sstevel@tonic-gate 
22740Sstevel@tonic-gate 	if (cpu == NULL)
22750Sstevel@tonic-gate 		cpu = CPU;
22760Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
22770Sstevel@tonic-gate 
22780Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22790Sstevel@tonic-gate 
22800Sstevel@tonic-gate 	/*
22810Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
22820Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
22830Sstevel@tonic-gate 	 */
22841228Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
22851228Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
22861228Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
22871228Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
22881228Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
22890Sstevel@tonic-gate 	else
22900Sstevel@tonic-gate 		/*
22910Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
22920Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
22930Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
22940Sstevel@tonic-gate 		 */
22951228Sandrei 		return (__cpuid_insn(cp));
22961228Sandrei 
22971228Sandrei 	cp->cp_eax = xcp->cp_eax;
22981228Sandrei 	cp->cp_ebx = xcp->cp_ebx;
22991228Sandrei 	cp->cp_ecx = xcp->cp_ecx;
23001228Sandrei 	cp->cp_edx = xcp->cp_edx;
23010Sstevel@tonic-gate 	return (cp->cp_eax);
23020Sstevel@tonic-gate }
23030Sstevel@tonic-gate 
23040Sstevel@tonic-gate int
23050Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
23060Sstevel@tonic-gate {
23070Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
23080Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
23090Sstevel@tonic-gate }
23100Sstevel@tonic-gate 
23110Sstevel@tonic-gate int
23120Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
23130Sstevel@tonic-gate {
23140Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
23150Sstevel@tonic-gate 
23160Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
23170Sstevel@tonic-gate }
23180Sstevel@tonic-gate 
23190Sstevel@tonic-gate int
23201228Sandrei cpuid_is_cmt(cpu_t *cpu)
23210Sstevel@tonic-gate {
23220Sstevel@tonic-gate 	if (cpu == NULL)
23230Sstevel@tonic-gate 		cpu = CPU;
23240Sstevel@tonic-gate 
23250Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23260Sstevel@tonic-gate 
23270Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
23280Sstevel@tonic-gate }
23290Sstevel@tonic-gate 
23300Sstevel@tonic-gate /*
23310Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
23320Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
23330Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
23340Sstevel@tonic-gate  *
23350Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
23360Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
23370Sstevel@tonic-gate  * to test that subtlety here.
23385084Sjohnlev  *
23395084Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
23405084Sjohnlev  *	even in the case where the hardware would in fact support it.
23410Sstevel@tonic-gate  */
23420Sstevel@tonic-gate /*ARGSUSED*/
23430Sstevel@tonic-gate int
23440Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
23450Sstevel@tonic-gate {
23460Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
23470Sstevel@tonic-gate 
23485084Sjohnlev #if !defined(__xpv)
23493446Smrj 	if (cpu == NULL)
23503446Smrj 		cpu = CPU;
23513446Smrj 
23523446Smrj 	/*CSTYLED*/
23533446Smrj 	{
23543446Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
23553446Smrj 
23563446Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
23573446Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
23583446Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
23593446Smrj 			return (1);
23603446Smrj 	}
23615084Sjohnlev #endif
23620Sstevel@tonic-gate 	return (0);
23630Sstevel@tonic-gate }
23640Sstevel@tonic-gate 
23650Sstevel@tonic-gate int
23660Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
23670Sstevel@tonic-gate {
23680Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
23690Sstevel@tonic-gate 
23700Sstevel@tonic-gate 	static const char fmt[] =
23713779Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
23720Sstevel@tonic-gate 	static const char fmt_ht[] =
23733779Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
23740Sstevel@tonic-gate 
23750Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23760Sstevel@tonic-gate 
23771228Sandrei 	if (cpuid_is_cmt(cpu))
23780Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
23793779Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
23803779Sdmick 		    cpi->cpi_family, cpi->cpi_model,
23810Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23820Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
23833779Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
23843779Sdmick 	    cpi->cpi_family, cpi->cpi_model,
23850Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23860Sstevel@tonic-gate }
23870Sstevel@tonic-gate 
23880Sstevel@tonic-gate const char *
23890Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
23900Sstevel@tonic-gate {
23910Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23920Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
23930Sstevel@tonic-gate }
23940Sstevel@tonic-gate 
23950Sstevel@tonic-gate uint_t
23960Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
23970Sstevel@tonic-gate {
23980Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23990Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
24000Sstevel@tonic-gate }
24010Sstevel@tonic-gate 
24020Sstevel@tonic-gate uint_t
24030Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
24040Sstevel@tonic-gate {
24050Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24060Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
24070Sstevel@tonic-gate }
24080Sstevel@tonic-gate 
24090Sstevel@tonic-gate uint_t
24100Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
24110Sstevel@tonic-gate {
24120Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24130Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
24140Sstevel@tonic-gate }
24150Sstevel@tonic-gate 
24160Sstevel@tonic-gate uint_t
24170Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
24180Sstevel@tonic-gate {
24190Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24200Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
24210Sstevel@tonic-gate }
24220Sstevel@tonic-gate 
24230Sstevel@tonic-gate uint_t
24241228Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
24251228Sandrei {
24261228Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
24271228Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
24281228Sandrei }
24291228Sandrei 
24301228Sandrei uint_t
24314606Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
24324606Sesaxe {
24334606Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
24344606Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
24354606Sesaxe }
24364606Sesaxe 
24374606Sesaxe id_t
24384606Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
24394606Sesaxe {
24404606Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
24414606Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
24424606Sesaxe }
24434606Sesaxe 
24444606Sesaxe uint_t
24450Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
24460Sstevel@tonic-gate {
24470Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24480Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
24490Sstevel@tonic-gate }
24500Sstevel@tonic-gate 
24514581Ssherrym uint_t
24524581Ssherrym cpuid_getsig(struct cpu *cpu)
24534581Ssherrym {
24544581Ssherrym 	ASSERT(cpuid_checkpass(cpu, 1));
24554581Ssherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
24564581Ssherrym }
24574581Ssherrym 
24582869Sgavinm uint32_t
24592869Sgavinm cpuid_getchiprev(struct cpu *cpu)
24602869Sgavinm {
24612869Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24622869Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
24632869Sgavinm }
24642869Sgavinm 
24652869Sgavinm const char *
24662869Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
24672869Sgavinm {
24682869Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24692869Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
24702869Sgavinm }
24712869Sgavinm 
24722869Sgavinm uint32_t
24732869Sgavinm cpuid_getsockettype(struct cpu *cpu)
24742869Sgavinm {
24752869Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24762869Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
24772869Sgavinm }
24782869Sgavinm 
24793434Sesaxe int
24803434Sesaxe cpuid_get_chipid(cpu_t *cpu)
24810Sstevel@tonic-gate {
24820Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24830Sstevel@tonic-gate 
24841228Sandrei 	if (cpuid_is_cmt(cpu))
24850Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
24860Sstevel@tonic-gate 	return (cpu->cpu_id);
24870Sstevel@tonic-gate }
24880Sstevel@tonic-gate 
24891228Sandrei id_t
24903434Sesaxe cpuid_get_coreid(cpu_t *cpu)
24911228Sandrei {
24921228Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
24931228Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
24941228Sandrei }
24951228Sandrei 
24960Sstevel@tonic-gate int
24975870Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu)
24985870Sgavinm {
24995870Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
25005870Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid);
25015870Sgavinm }
25025870Sgavinm 
25035870Sgavinm int
25043434Sesaxe cpuid_get_clogid(cpu_t *cpu)
25050Sstevel@tonic-gate {
25060Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25070Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
25080Sstevel@tonic-gate }
25090Sstevel@tonic-gate 
25100Sstevel@tonic-gate void
25110Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
25120Sstevel@tonic-gate {
25130Sstevel@tonic-gate 	struct cpuid_info *cpi;
25140Sstevel@tonic-gate 
25150Sstevel@tonic-gate 	if (cpu == NULL)
25160Sstevel@tonic-gate 		cpu = CPU;
25170Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
25180Sstevel@tonic-gate 
25190Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25200Sstevel@tonic-gate 
25210Sstevel@tonic-gate 	if (pabits)
25220Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
25230Sstevel@tonic-gate 	if (vabits)
25240Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
25250Sstevel@tonic-gate }
25260Sstevel@tonic-gate 
25270Sstevel@tonic-gate /*
25280Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
25290Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
25300Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
25310Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
25320Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
25330Sstevel@tonic-gate  */
25340Sstevel@tonic-gate uint_t
25350Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
25360Sstevel@tonic-gate {
25370Sstevel@tonic-gate 	struct cpuid_info *cpi;
25380Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
25390Sstevel@tonic-gate 
25400Sstevel@tonic-gate 	if (cpu == NULL)
25410Sstevel@tonic-gate 		cpu = CPU;
25420Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
25430Sstevel@tonic-gate 
25440Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25450Sstevel@tonic-gate 
25460Sstevel@tonic-gate 	/*
25470Sstevel@tonic-gate 	 * Check the L2 TLB info
25480Sstevel@tonic-gate 	 */
25490Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
25501228Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
25510Sstevel@tonic-gate 
25520Sstevel@tonic-gate 		switch (pagesize) {
25530Sstevel@tonic-gate 
25540Sstevel@tonic-gate 		case 4 * 1024:
25550Sstevel@tonic-gate 			/*
25560Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
25570Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
25580Sstevel@tonic-gate 			 */
25590Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
25600Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
25610Sstevel@tonic-gate 			else
25620Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
25630Sstevel@tonic-gate 			break;
25640Sstevel@tonic-gate 
25650Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25660Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
25670Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
25680Sstevel@tonic-gate 			else
25690Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
25700Sstevel@tonic-gate 			break;
25710Sstevel@tonic-gate 
25720Sstevel@tonic-gate 		default:
25730Sstevel@tonic-gate 			panic("unknown L2 pagesize");
25740Sstevel@tonic-gate 			/*NOTREACHED*/
25750Sstevel@tonic-gate 		}
25760Sstevel@tonic-gate 	}
25770Sstevel@tonic-gate 
25780Sstevel@tonic-gate 	if (dtlb_nent != 0)
25790Sstevel@tonic-gate 		return (dtlb_nent);
25800Sstevel@tonic-gate 
25810Sstevel@tonic-gate 	/*
25820Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
25830Sstevel@tonic-gate 	 */
25840Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
25851228Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
25860Sstevel@tonic-gate 
25870Sstevel@tonic-gate 		switch (pagesize) {
25880Sstevel@tonic-gate 		case 4 * 1024:
25890Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
25900Sstevel@tonic-gate 			break;
25910Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25920Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
25930Sstevel@tonic-gate 			break;
25940Sstevel@tonic-gate 		default:
25950Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
25960Sstevel@tonic-gate 			/*NOTREACHED*/
25970Sstevel@tonic-gate 		}
25980Sstevel@tonic-gate 	}
25990Sstevel@tonic-gate 
26000Sstevel@tonic-gate 	return (dtlb_nent);
26010Sstevel@tonic-gate }
26020Sstevel@tonic-gate 
26030Sstevel@tonic-gate /*
26040Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
26050Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
26060Sstevel@tonic-gate  *
26070Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
2608359Skucharsk  * Processors" #25759, Rev 3.57, August 2005
26090Sstevel@tonic-gate  */
26100Sstevel@tonic-gate int
26110Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
26120Sstevel@tonic-gate {
26130Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
26141228Sandrei 	uint_t eax;
26150Sstevel@tonic-gate 
26162584Ssethg 	/*
26172584Ssethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
26182584Ssethg 	 * a legacy (32-bit) AMD CPU.
26192584Ssethg 	 */
26202584Ssethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
26214265Skchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
26224265Skchow 	    cpi->cpi_family == 6)
26232869Sgavinm 
26240Sstevel@tonic-gate 		return (0);
26250Sstevel@tonic-gate 
26260Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
26270Sstevel@tonic-gate 
26280Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
26290Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
26301582Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
26310Sstevel@tonic-gate 
26320Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
26330Sstevel@tonic-gate 
26340Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
26350Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
26360Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
26371582Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
26380Sstevel@tonic-gate 
26390Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
26400Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
26410Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
26421582Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
26430Sstevel@tonic-gate 
26440Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
26450Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
26460Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
26470Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
26480Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
26490Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
26500Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
26510Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
26521582Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
26531582Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
26541582Skchow 			    DH_E6(eax) || JH_E6(eax))
26550Sstevel@tonic-gate 
26566691Skchow #define	DR_AX(eax)	(eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02)
26576691Skchow #define	DR_B0(eax)	(eax == 0x100f20)
26586691Skchow #define	DR_B1(eax)	(eax == 0x100f21)
26596691Skchow #define	DR_BA(eax)	(eax == 0x100f2a)
26606691Skchow #define	DR_B2(eax)	(eax == 0x100f22)
26616691Skchow #define	DR_B3(eax)	(eax == 0x100f23)
26626691Skchow #define	RB_C0(eax)	(eax == 0x100f40)
26636691Skchow 
26640Sstevel@tonic-gate 	switch (erratum) {
26650Sstevel@tonic-gate 	case 1:
26664265Skchow 		return (cpi->cpi_family < 0x10);
26670Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
26680Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26690Sstevel@tonic-gate 	case 52:
26700Sstevel@tonic-gate 		return (B(eax));
26710Sstevel@tonic-gate 	case 57:
26726691Skchow 		return (cpi->cpi_family <= 0x11);
26730Sstevel@tonic-gate 	case 58:
26740Sstevel@tonic-gate 		return (B(eax));
26750Sstevel@tonic-gate 	case 60:
26766691Skchow 		return (cpi->cpi_family <= 0x11);
26770Sstevel@tonic-gate 	case 61:
26780Sstevel@tonic-gate 	case 62:
26790Sstevel@tonic-gate 	case 63:
26800Sstevel@tonic-gate 	case 64:
26810Sstevel@tonic-gate 	case 65:
26820Sstevel@tonic-gate 	case 66:
26830Sstevel@tonic-gate 	case 68:
26840Sstevel@tonic-gate 	case 69:
26850Sstevel@tonic-gate 	case 70:
26860Sstevel@tonic-gate 	case 71:
26870Sstevel@tonic-gate 		return (B(eax));
26880Sstevel@tonic-gate 	case 72:
26890Sstevel@tonic-gate 		return (SH_B0(eax));
26900Sstevel@tonic-gate 	case 74:
26910Sstevel@tonic-gate 		return (B(eax));
26920Sstevel@tonic-gate 	case 75:
26934265Skchow 		return (cpi->cpi_family < 0x10);
26940Sstevel@tonic-gate 	case 76:
26950Sstevel@tonic-gate 		return (B(eax));
26960Sstevel@tonic-gate 	case 77:
26976691Skchow 		return (cpi->cpi_family <= 0x11);
26980Sstevel@tonic-gate 	case 78:
26990Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27000Sstevel@tonic-gate 	case 79:
27010Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
27020Sstevel@tonic-gate 	case 80:
27030Sstevel@tonic-gate 	case 81:
27040Sstevel@tonic-gate 	case 82:
27050Sstevel@tonic-gate 		return (B(eax));
27060Sstevel@tonic-gate 	case 83:
27070Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
27080Sstevel@tonic-gate 	case 85:
27094265Skchow 		return (cpi->cpi_family < 0x10);
27100Sstevel@tonic-gate 	case 86:
27110Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
27120Sstevel@tonic-gate 	case 88:
27130Sstevel@tonic-gate #if !defined(__amd64)
27140Sstevel@tonic-gate 		return (0);
27150Sstevel@tonic-gate #else
27160Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27170Sstevel@tonic-gate #endif
27180Sstevel@tonic-gate 	case 89:
27194265Skchow 		return (cpi->cpi_family < 0x10);
27200Sstevel@tonic-gate 	case 90:
27210Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
27220Sstevel@tonic-gate 	case 91:
27230Sstevel@tonic-gate 	case 92:
27240Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27250Sstevel@tonic-gate 	case 93:
27260Sstevel@tonic-gate 		return (SH_C0(eax));
27270Sstevel@tonic-gate 	case 94:
27280Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
27290Sstevel@tonic-gate 	case 95:
27300Sstevel@tonic-gate #if !defined(__amd64)
27310Sstevel@tonic-gate 		return (0);
27320Sstevel@tonic-gate #else
27330Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27340Sstevel@tonic-gate #endif
27350Sstevel@tonic-gate 	case 96:
27360Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
27370Sstevel@tonic-gate 	case 97:
27380Sstevel@tonic-gate 	case 98:
27390Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
27400Sstevel@tonic-gate 	case 99:
27410Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27420Sstevel@tonic-gate 	case 100:
27430Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27440Sstevel@tonic-gate 	case 101:
27450Sstevel@tonic-gate 	case 103:
27460Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27470Sstevel@tonic-gate 	case 104:
27480Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
27490Sstevel@tonic-gate 	case 105:
27500Sstevel@tonic-gate 	case 106:
27510Sstevel@tonic-gate 	case 107:
27520Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27530Sstevel@tonic-gate 	case 108:
27540Sstevel@tonic-gate 		return (DH_CG(eax));
27550Sstevel@tonic-gate 	case 109:
27560Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
27570Sstevel@tonic-gate 	case 110:
27580Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
27590Sstevel@tonic-gate 	case 111:
27600Sstevel@tonic-gate 		return (CG(eax));
27610Sstevel@tonic-gate 	case 112:
27620Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
27630Sstevel@tonic-gate 	case 113:
27640Sstevel@tonic-gate 		return (eax == 0x20fc0);
27650Sstevel@tonic-gate 	case 114:
27660Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
27670Sstevel@tonic-gate 	case 115:
27680Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
27690Sstevel@tonic-gate 	case 116:
27700Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
27710Sstevel@tonic-gate 	case 117:
27720Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27730Sstevel@tonic-gate 	case 118:
27740Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
27750Sstevel@tonic-gate 		    JH_E6(eax));
27760Sstevel@tonic-gate 	case 121:
27770Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
27780Sstevel@tonic-gate 	case 122:
27796691Skchow 		return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11);
27800Sstevel@tonic-gate 	case 123:
27810Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
2782359Skucharsk 	case 131:
27834265Skchow 		return (cpi->cpi_family < 0x10);
2784938Sesaxe 	case 6336786:
2785938Sesaxe 		/*
2786938Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
27874265Skchow 		 * if this is a K8 family or newer processor
2788938Sesaxe 		 */
2789938Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
27901228Sandrei 			struct cpuid_regs regs;
27911228Sandrei 			regs.cp_eax = 0x80000007;
27921228Sandrei 			(void) __cpuid_insn(&regs);
27931228Sandrei 			return (!(regs.cp_edx & 0x100));
2794938Sesaxe 		}
2795938Sesaxe 		return (0);
27961582Skchow 	case 6323525:
27971582Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
27981582Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
27991582Skchow 
28006691Skchow 	case 6671130:
28016691Skchow 		/*
28026691Skchow 		 * check for processors (pre-Shanghai) that do not provide
28036691Skchow 		 * optimal management of 1gb ptes in its tlb.
28046691Skchow 		 */
28056691Skchow 		return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4);
28066691Skchow 
28076691Skchow 	case 298:
28086691Skchow 		return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) ||
28096691Skchow 		    DR_B2(eax) || RB_C0(eax));
28106691Skchow 
28116691Skchow 	default:
28126691Skchow 		return (-1);
28136691Skchow 
28146691Skchow 	}
28156691Skchow }
28166691Skchow 
28176691Skchow /*
28186691Skchow  * Determine if specified erratum is present via OSVW (OS Visible Workaround).
28196691Skchow  * Return 1 if erratum is present, 0 if not present and -1 if indeterminate.
28206691Skchow  */
28216691Skchow int
28226691Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum)
28236691Skchow {
28246691Skchow 	struct cpuid_info	*cpi;
28256691Skchow 	uint_t			osvwid;
28266691Skchow 	static int		osvwfeature = -1;
28276691Skchow 	uint64_t		osvwlength;
28286691Skchow 
28296691Skchow 
28306691Skchow 	cpi = cpu->cpu_m.mcpu_cpi;
28316691Skchow 
28326691Skchow 	/* confirm OSVW supported */
28336691Skchow 	if (osvwfeature == -1) {
28346691Skchow 		osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW;
28356691Skchow 	} else {
28366691Skchow 		/* assert that osvw feature setting is consistent on all cpus */
28376691Skchow 		ASSERT(osvwfeature ==
28386691Skchow 		    (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW));
28396691Skchow 	}
28406691Skchow 	if (!osvwfeature)
28416691Skchow 		return (-1);
28426691Skchow 
28436691Skchow 	osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK;
28446691Skchow 
28456691Skchow 	switch (erratum) {
28466691Skchow 	case 298:	/* osvwid is 0 */
28476691Skchow 		osvwid = 0;
28486691Skchow 		if (osvwlength <= (uint64_t)osvwid) {
28496691Skchow 			/* osvwid 0 is unknown */
28506691Skchow 			return (-1);
28516691Skchow 		}
28526691Skchow 
28536691Skchow 		/*
28546691Skchow 		 * Check the OSVW STATUS MSR to determine the state
28556691Skchow 		 * of the erratum where:
28566691Skchow 		 *   0 - fixed by HW
28576691Skchow 		 *   1 - BIOS has applied the workaround when BIOS
28586691Skchow 		 *   workaround is available. (Or for other errata,
28596691Skchow 		 *   OS workaround is required.)
28606691Skchow 		 * For a value of 1, caller will confirm that the
28616691Skchow 		 * erratum 298 workaround has indeed been applied by BIOS.
28626691Skchow 		 *
28636691Skchow 		 * A 1 may be set in cpus that have a HW fix
28646691Skchow 		 * in a mixed cpu system. Regarding erratum 298:
28656691Skchow 		 *   In a multiprocessor platform, the workaround above
28666691Skchow 		 *   should be applied to all processors regardless of
28676691Skchow 		 *   silicon revision when an affected processor is
28686691Skchow 		 *   present.
28696691Skchow 		 */
28706691Skchow 
28716691Skchow 		return (rdmsr(MSR_AMD_OSVW_STATUS +
28726691Skchow 		    (osvwid / OSVW_ID_CNT_PER_MSR)) &
28736691Skchow 		    (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR)));
28746691Skchow 
28750Sstevel@tonic-gate 	default:
28760Sstevel@tonic-gate 		return (-1);
28770Sstevel@tonic-gate 	}
28780Sstevel@tonic-gate }
28790Sstevel@tonic-gate 
28800Sstevel@tonic-gate static const char assoc_str[] = "associativity";
28810Sstevel@tonic-gate static const char line_str[] = "line-size";
28820Sstevel@tonic-gate static const char size_str[] = "size";
28830Sstevel@tonic-gate 
28840Sstevel@tonic-gate static void
28850Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
28860Sstevel@tonic-gate     uint32_t val)
28870Sstevel@tonic-gate {
28880Sstevel@tonic-gate 	char buf[128];
28890Sstevel@tonic-gate 
28900Sstevel@tonic-gate 	/*
28910Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
28920Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
28930Sstevel@tonic-gate 	 */
28940Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
28950Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
28960Sstevel@tonic-gate }
28970Sstevel@tonic-gate 
28980Sstevel@tonic-gate /*
28990Sstevel@tonic-gate  * Intel-style cache/tlb description
29000Sstevel@tonic-gate  *
29010Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
29020Sstevel@tonic-gate  * selection of tags that index into a table that describes
29030Sstevel@tonic-gate  * cache and tlb properties.
29040Sstevel@tonic-gate  */
29050Sstevel@tonic-gate 
29060Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
29070Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
29080Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
29093446Smrj static const char l3_cache_str[] = "l3-cache";
29100Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
29110Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
29126964Svd224797 static const char itlb2M_str[] = "itlb-2M";
29130Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
29140Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
29156334Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M";
29160Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
29176334Sksadhukh static const char itlb24_str[] = "itlb-2M-4M";
29180Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
29190Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
29200Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
29210Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
29220Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
29236334Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k";
29240Sstevel@tonic-gate 
29250Sstevel@tonic-gate static const struct cachetab {
29260Sstevel@tonic-gate 	uint8_t 	ct_code;
29270Sstevel@tonic-gate 	uint8_t		ct_assoc;
29280Sstevel@tonic-gate 	uint16_t 	ct_line_size;
29290Sstevel@tonic-gate 	size_t		ct_size;
29300Sstevel@tonic-gate 	const char	*ct_label;
29310Sstevel@tonic-gate } intel_ctab[] = {
29326964Svd224797 	/*
29336964Svd224797 	 * maintain descending order!
29346964Svd224797 	 *
29356964Svd224797 	 * Codes ignored - Reason
29366964Svd224797 	 * ----------------------
29376964Svd224797 	 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache
29386964Svd224797 	 * f0H/f1H - Currently we do not interpret prefetch size by design
29396964Svd224797 	 */
29406334Sksadhukh 	{ 0xe4, 16, 64, 8*1024*1024, l3_cache_str},
29416334Sksadhukh 	{ 0xe3, 16, 64, 4*1024*1024, l3_cache_str},
29426334Sksadhukh 	{ 0xe2, 16, 64, 2*1024*1024, l3_cache_str},
29436334Sksadhukh 	{ 0xde, 12, 64, 6*1024*1024, l3_cache_str},
29446334Sksadhukh 	{ 0xdd, 12, 64, 3*1024*1024, l3_cache_str},
29456334Sksadhukh 	{ 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str},
29466334Sksadhukh 	{ 0xd8, 8, 64, 4*1024*1024, l3_cache_str},
29476334Sksadhukh 	{ 0xd7, 8, 64, 2*1024*1024, l3_cache_str},
29486334Sksadhukh 	{ 0xd6, 8, 64, 1*1024*1024, l3_cache_str},
29496334Sksadhukh 	{ 0xd2, 4, 64, 2*1024*1024, l3_cache_str},
29506334Sksadhukh 	{ 0xd1, 4, 64, 1*1024*1024, l3_cache_str},
29516334Sksadhukh 	{ 0xd0, 4, 64, 512*1024, l3_cache_str},
29526334Sksadhukh 	{ 0xca, 4, 0, 512, sh_l2_tlb4k_str},
29536964Svd224797 	{ 0xc0, 4, 0, 8, dtlb44_str },
29546964Svd224797 	{ 0xba, 4, 0, 64, dtlb4k_str },
29553446Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
29560Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
29576334Sksadhukh 	{ 0xb2, 4, 0, 64, itlb4k_str },
29580Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
29590Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
29600Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
29610Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
29620Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
29630Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
29640Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
29656964Svd224797 	{ 0x80, 8, 64, 512*1024, l2_cache_str},
29660Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
29670Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
29680Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
29690Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
29700Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
29710Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
29720Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
29733446Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
29740Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
29750Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
29760Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
29770Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
29780Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
29790Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
29800Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
29810Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
29820Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
29830Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
29846334Sksadhukh 	{ 0x5a, 4, 0, 32, dtlb24_str},
29856964Svd224797 	{ 0x59, 0, 0, 16, dtlb4k_str},
29866964Svd224797 	{ 0x57, 4, 0, 16, dtlb4k_str},
29876964Svd224797 	{ 0x56, 4, 0, 16, dtlb4M_str},
29886334Sksadhukh 	{ 0x55, 0, 0, 7, itlb24_str},
29890Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
29900Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
29910Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
29926964Svd224797 	{ 0x4f, 0, 0, 32, itlb4k_str},
29936964Svd224797 	{ 0x4e, 24, 64, 6*1024*1024, l2_cache_str},
29943446Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
29953446Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
29963446Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
29973446Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
29983446Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
29996964Svd224797 	{ 0x48, 12, 64, 3*1024*1024, l2_cache_str},
30003446Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
30013446Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
30020Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
30030Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
30040Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
30050Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
30060Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
30073446Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
30083446Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
30090Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
30100Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
30113446Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
30120Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
30130Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
30140Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
30150Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
30160Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
30170Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
30180Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
30196964Svd224797 	{ 0x0e, 6, 64, 24*1024, l1_dcache_str},
30206334Sksadhukh 	{ 0x0d, 4, 32, 16*1024, l1_dcache_str},
30210Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
30223446Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
30230Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
30240Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
30250Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
30266964Svd224797 	{ 0x05, 4, 0, 32, dtlb4M_str},
30270Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
30280Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
30290Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
30300Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
30310Sstevel@tonic-gate 	{ 0 }
30320Sstevel@tonic-gate };
30330Sstevel@tonic-gate 
30340Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
30350Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
30360Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
30370Sstevel@tonic-gate 	{ 0 }
30380Sstevel@tonic-gate };
30390Sstevel@tonic-gate 
30400Sstevel@tonic-gate /*
30410Sstevel@tonic-gate  * Search a cache table for a matching entry
30420Sstevel@tonic-gate  */
30430Sstevel@tonic-gate static const struct cachetab *
30440Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
30450Sstevel@tonic-gate {
30460Sstevel@tonic-gate 	if (code != 0) {
30470Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
30480Sstevel@tonic-gate 			if (ct->ct_code <= code)
30490Sstevel@tonic-gate 				break;
30500Sstevel@tonic-gate 		if (ct->ct_code == code)
30510Sstevel@tonic-gate 			return (ct);
30520Sstevel@tonic-gate 	}
30530Sstevel@tonic-gate 	return (NULL);
30540Sstevel@tonic-gate }
30550Sstevel@tonic-gate 
30560Sstevel@tonic-gate /*
30575438Sksadhukh  * Populate cachetab entry with L2 or L3 cache-information using
30585438Sksadhukh  * cpuid function 4. This function is called from intel_walk_cacheinfo()
30595438Sksadhukh  * when descriptor 0x49 is encountered. It returns 0 if no such cache
30605438Sksadhukh  * information is found.
30615438Sksadhukh  */
30625438Sksadhukh static int
30635438Sksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi)
30645438Sksadhukh {
30655438Sksadhukh 	uint32_t level, i;
30665438Sksadhukh 	int ret = 0;
30675438Sksadhukh 
30685438Sksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
30695438Sksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
30705438Sksadhukh 
30715438Sksadhukh 		if (level == 2 || level == 3) {
30725438Sksadhukh 			ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
30735438Sksadhukh 			ct->ct_line_size =
30745438Sksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
30755438Sksadhukh 			ct->ct_size = ct->ct_assoc *
30765438Sksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
30775438Sksadhukh 			    ct->ct_line_size *
30785438Sksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
30795438Sksadhukh 
30805438Sksadhukh 			if (level == 2) {
30815438Sksadhukh 				ct->ct_label = l2_cache_str;
30825438Sksadhukh 			} else if (level == 3) {
30835438Sksadhukh 				ct->ct_label = l3_cache_str;
30845438Sksadhukh 			}
30855438Sksadhukh 			ret = 1;
30865438Sksadhukh 		}
30875438Sksadhukh 	}
30885438Sksadhukh 
30895438Sksadhukh 	return (ret);
30905438Sksadhukh }
30915438Sksadhukh 
30925438Sksadhukh /*
30930Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
30940Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
30950Sstevel@tonic-gate  */
30960Sstevel@tonic-gate static void
30970Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
30980Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
30990Sstevel@tonic-gate {
31000Sstevel@tonic-gate 	const struct cachetab *ct;
31016964Svd224797 	struct cachetab des_49_ct, des_b1_ct;
31020Sstevel@tonic-gate 	uint8_t *dp;
31030Sstevel@tonic-gate 	int i;
31040Sstevel@tonic-gate 
31050Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
31060Sstevel@tonic-gate 		return;
31074797Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
31084797Sksadhukh 		/*
31094797Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
31105438Sksadhukh 		 * if supported by the current processor, to create
31114797Sksadhukh 		 * cache information.
31126964Svd224797 		 * For overloaded descriptor 0xb1 we use X86_PAE flag
31136964Svd224797 		 * to disambiguate the cache information.
31144797Sksadhukh 		 */
31155438Sksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 &&
31165438Sksadhukh 		    intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) {
31175438Sksadhukh 				ct = &des_49_ct;
31186964Svd224797 		} else if (*dp == 0xb1) {
31196964Svd224797 			des_b1_ct.ct_code = 0xb1;
31206964Svd224797 			des_b1_ct.ct_assoc = 4;
31216964Svd224797 			des_b1_ct.ct_line_size = 0;
31226964Svd224797 			if (x86_feature & X86_PAE) {
31236964Svd224797 				des_b1_ct.ct_size = 8;
31246964Svd224797 				des_b1_ct.ct_label = itlb2M_str;
31256964Svd224797 			} else {
31266964Svd224797 				des_b1_ct.ct_size = 4;
31276964Svd224797 				des_b1_ct.ct_label = itlb4M_str;
31286964Svd224797 			}
31296964Svd224797 			ct = &des_b1_ct;
31305438Sksadhukh 		} else {
31315438Sksadhukh 			if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) {
31325438Sksadhukh 				continue;
31335438Sksadhukh 			}
31344797Sksadhukh 		}
31354797Sksadhukh 
31365438Sksadhukh 		if (func(arg, ct) != 0) {
31375438Sksadhukh 			break;
31380Sstevel@tonic-gate 		}
31394797Sksadhukh 	}
31400Sstevel@tonic-gate }
31410Sstevel@tonic-gate 
31420Sstevel@tonic-gate /*
31430Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
31440Sstevel@tonic-gate  */
31450Sstevel@tonic-gate static void
31460Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
31470Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
31480Sstevel@tonic-gate {
31490Sstevel@tonic-gate 	const struct cachetab *ct;
31500Sstevel@tonic-gate 	uint8_t *dp;
31510Sstevel@tonic-gate 	int i;
31520Sstevel@tonic-gate 
31530Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
31540Sstevel@tonic-gate 		return;
31550Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
31560Sstevel@tonic-gate 		/*
31570Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
31580Sstevel@tonic-gate 		 */
31590Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
31600Sstevel@tonic-gate 			if (func(arg, ct) != 0)
31610Sstevel@tonic-gate 				break;
31620Sstevel@tonic-gate 			continue;
31630Sstevel@tonic-gate 		}
31640Sstevel@tonic-gate 		/*
31650Sstevel@tonic-gate 		 * .. else fall back to the Intel one
31660Sstevel@tonic-gate 		 */
31670Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
31680Sstevel@tonic-gate 			if (func(arg, ct) != 0)
31690Sstevel@tonic-gate 				break;
31700Sstevel@tonic-gate 			continue;
31710Sstevel@tonic-gate 		}
31720Sstevel@tonic-gate 	}
31730Sstevel@tonic-gate }
31740Sstevel@tonic-gate 
31750Sstevel@tonic-gate /*
31760Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
31770Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
31780Sstevel@tonic-gate  */
31790Sstevel@tonic-gate static int
31800Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
31810Sstevel@tonic-gate {
31820Sstevel@tonic-gate 	dev_info_t *devi = arg;
31830Sstevel@tonic-gate 
31840Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
31850Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
31860Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
31870Sstevel@tonic-gate 		    ct->ct_line_size);
31880Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
31890Sstevel@tonic-gate 	return (0);
31900Sstevel@tonic-gate }
31910Sstevel@tonic-gate 
31924797Sksadhukh 
31930Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
31940Sstevel@tonic-gate 
31950Sstevel@tonic-gate /*
31960Sstevel@tonic-gate  * AMD style cache/tlb description
31970Sstevel@tonic-gate  *
31980Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
31990Sstevel@tonic-gate  * tlbs and various cache levels.
32000Sstevel@tonic-gate  */
32010Sstevel@tonic-gate static void
32020Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
32030Sstevel@tonic-gate {
32040Sstevel@tonic-gate 	switch (assoc) {
32050Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
32060Sstevel@tonic-gate 		break;
32070Sstevel@tonic-gate 	default:
32080Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
32090Sstevel@tonic-gate 		break;
32100Sstevel@tonic-gate 	case 0xff:
32110Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
32120Sstevel@tonic-gate 		break;
32130Sstevel@tonic-gate 	}
32140Sstevel@tonic-gate }
32150Sstevel@tonic-gate 
32160Sstevel@tonic-gate static void
32170Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
32180Sstevel@tonic-gate {
32190Sstevel@tonic-gate 	if (size == 0)
32200Sstevel@tonic-gate 		return;
32210Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
32220Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
32230Sstevel@tonic-gate }
32240Sstevel@tonic-gate 
32250Sstevel@tonic-gate static void
32260Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
32270Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
32280Sstevel@tonic-gate {
32290Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
32300Sstevel@tonic-gate 		return;
32310Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
32320Sstevel@tonic-gate 	/*
32330Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
32340Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
32350Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
32360Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
32370Sstevel@tonic-gate 	 */
32380Sstevel@tonic-gate 	if (lines_per_tag != 0)
32390Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
32400Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
32410Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
32420Sstevel@tonic-gate }
32430Sstevel@tonic-gate 
32440Sstevel@tonic-gate static void
32450Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
32460Sstevel@tonic-gate {
32470Sstevel@tonic-gate 	switch (assoc) {
32480Sstevel@tonic-gate 	case 0:	/* off */
32490Sstevel@tonic-gate 		break;
32500Sstevel@tonic-gate 	case 1:
32510Sstevel@tonic-gate 	case 2:
32520Sstevel@tonic-gate 	case 4:
32530Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
32540Sstevel@tonic-gate 		break;
32550Sstevel@tonic-gate 	case 6:
32560Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
32570Sstevel@tonic-gate 		break;
32580Sstevel@tonic-gate 	case 8:
32590Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
32600Sstevel@tonic-gate 		break;
32610Sstevel@tonic-gate 	case 0xf:
32620Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
32630Sstevel@tonic-gate 		break;
32640Sstevel@tonic-gate 	default: /* reserved; ignore */
32650Sstevel@tonic-gate 		break;
32660Sstevel@tonic-gate 	}
32670Sstevel@tonic-gate }
32680Sstevel@tonic-gate 
32690Sstevel@tonic-gate static void
32700Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
32710Sstevel@tonic-gate {
32720Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
32730Sstevel@tonic-gate 		return;
32740Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
32750Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
32760Sstevel@tonic-gate }
32770Sstevel@tonic-gate 
32780Sstevel@tonic-gate static void
32790Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
32800Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
32810Sstevel@tonic-gate {
32820Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
32830Sstevel@tonic-gate 		return;
32840Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
32850Sstevel@tonic-gate 	if (lines_per_tag != 0)
32860Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
32870Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
32880Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
32890Sstevel@tonic-gate }
32900Sstevel@tonic-gate 
32910Sstevel@tonic-gate static void
32920Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
32930Sstevel@tonic-gate {
32941228Sandrei 	struct cpuid_regs *cp;
32950Sstevel@tonic-gate 
32960Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
32970Sstevel@tonic-gate 		return;
32980Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
32990Sstevel@tonic-gate 
33000Sstevel@tonic-gate 	/*
33010Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
33020Sstevel@tonic-gate 	 *
33030Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
33040Sstevel@tonic-gate 	 * TLB entries for one 4M page.
33050Sstevel@tonic-gate 	 */
33060Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
33070Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
33080Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
33090Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
33100Sstevel@tonic-gate 
33110Sstevel@tonic-gate 	/*
33120Sstevel@tonic-gate 	 * 4K L1 TLB configuration
33130Sstevel@tonic-gate 	 */
33140Sstevel@tonic-gate 
33150Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33160Sstevel@tonic-gate 		uint_t nentries;
33170Sstevel@tonic-gate 	case X86_VENDOR_TM:
33180Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
33190Sstevel@tonic-gate 			/*
33200Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
33210Sstevel@tonic-gate 			 * cpuid data format constrains them to only
33220Sstevel@tonic-gate 			 * reporting 255 of them.
33230Sstevel@tonic-gate 			 */
33240Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
33250Sstevel@tonic-gate 				nentries = 256;
33260Sstevel@tonic-gate 			/*
33270Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
33280Sstevel@tonic-gate 			 */
33290Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
33300Sstevel@tonic-gate 			    nentries);
33310Sstevel@tonic-gate 			break;
33320Sstevel@tonic-gate 		}
33330Sstevel@tonic-gate 		/*FALLTHROUGH*/
33340Sstevel@tonic-gate 	default:
33350Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
33360Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
33370Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
33380Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
33390Sstevel@tonic-gate 		break;
33400Sstevel@tonic-gate 	}
33410Sstevel@tonic-gate 
33420Sstevel@tonic-gate 	/*
33430Sstevel@tonic-gate 	 * data L1 cache configuration
33440Sstevel@tonic-gate 	 */
33450Sstevel@tonic-gate 
33460Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
33470Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
33480Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
33490Sstevel@tonic-gate 
33500Sstevel@tonic-gate 	/*
33510Sstevel@tonic-gate 	 * code L1 cache configuration
33520Sstevel@tonic-gate 	 */
33530Sstevel@tonic-gate 
33540Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
33550Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
33560Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
33570Sstevel@tonic-gate 
33580Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
33590Sstevel@tonic-gate 		return;
33600Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
33610Sstevel@tonic-gate 
33620Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
33630Sstevel@tonic-gate 
33640Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
33650Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
33660Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
33670Sstevel@tonic-gate 	else {
33680Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
33690Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
33700Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
33710Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
33720Sstevel@tonic-gate 	}
33730Sstevel@tonic-gate 
33740Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
33750Sstevel@tonic-gate 
33760Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
33770Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
33780Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
33790Sstevel@tonic-gate 	} else {
33800Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
33810Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
33820Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
33830Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
33840Sstevel@tonic-gate 	}
33850Sstevel@tonic-gate 
33860Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
33870Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
33880Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
33890Sstevel@tonic-gate }
33900Sstevel@tonic-gate 
33910Sstevel@tonic-gate /*
33920Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
33930Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
33940Sstevel@tonic-gate  *
33950Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
33960Sstevel@tonic-gate  */
33970Sstevel@tonic-gate static int
33980Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
33990Sstevel@tonic-gate {
34000Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34010Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34020Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
34030Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
34040Sstevel@tonic-gate 		break;
34050Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34060Sstevel@tonic-gate 		/*
34070Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
34080Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
34090Sstevel@tonic-gate 		 */
34100Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
34110Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
34120Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
34130Sstevel@tonic-gate 		break;
34140Sstevel@tonic-gate 	case X86_VENDOR_TM:
34150Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
34160Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
34170Sstevel@tonic-gate 		/*FALLTHROUGH*/
34180Sstevel@tonic-gate 	default:
34190Sstevel@tonic-gate 		/*
34200Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
34210Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
34220Sstevel@tonic-gate 		 * information.
34230Sstevel@tonic-gate 		 *
34240Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
34250Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
34260Sstevel@tonic-gate 		 *
34270Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
34280Sstevel@tonic-gate 		 * table-driven format instead.
34290Sstevel@tonic-gate 		 */
34300Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
34310Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
34320Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
34330Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
34340Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
34350Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
34360Sstevel@tonic-gate 		break;
34370Sstevel@tonic-gate 	}
34380Sstevel@tonic-gate 	return (-1);
34390Sstevel@tonic-gate }
34400Sstevel@tonic-gate 
34410Sstevel@tonic-gate /*
34420Sstevel@tonic-gate  * create a node for the given cpu under the prom root node.
34430Sstevel@tonic-gate  * Also, create a cpu node in the device tree.
34440Sstevel@tonic-gate  */
34450Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL;
34460Sstevel@tonic-gate static kmutex_t cpu_node_lock;
34470Sstevel@tonic-gate 
34480Sstevel@tonic-gate /*
34490Sstevel@tonic-gate  * Called from post_startup() and mp_startup()
34500Sstevel@tonic-gate  */
34510Sstevel@tonic-gate void
34520Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi)
34530Sstevel@tonic-gate {
34540Sstevel@tonic-gate 	dev_info_t *cpu_devi;
34550Sstevel@tonic-gate 	int create;
34560Sstevel@tonic-gate 
34570Sstevel@tonic-gate 	mutex_enter(&cpu_node_lock);
34580Sstevel@tonic-gate 
34590Sstevel@tonic-gate 	/*
34600Sstevel@tonic-gate 	 * create a nexus node for all cpus identified as 'cpu_id' under
34610Sstevel@tonic-gate 	 * the root node.
34620Sstevel@tonic-gate 	 */
34630Sstevel@tonic-gate 	if (cpu_nex_devi == NULL) {
34640Sstevel@tonic-gate 		if (ndi_devi_alloc(ddi_root_node(), "cpus",
3465789Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) {
34660Sstevel@tonic-gate 			mutex_exit(&cpu_node_lock);
34670Sstevel@tonic-gate 			return;
34680Sstevel@tonic-gate 		}
34690Sstevel@tonic-gate 		(void) ndi_devi_online(cpu_nex_devi, 0);
34700Sstevel@tonic-gate 	}
34710Sstevel@tonic-gate 
34720Sstevel@tonic-gate 	/*
34730Sstevel@tonic-gate 	 * create a child node for cpu identified as 'cpu_id'
34740Sstevel@tonic-gate 	 */
34750Sstevel@tonic-gate 	cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID,
34764481Sbholler 	    cpu_id);
34770Sstevel@tonic-gate 	if (cpu_devi == NULL) {
34780Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
34790Sstevel@tonic-gate 		return;
34800Sstevel@tonic-gate 	}
34810Sstevel@tonic-gate 
34820Sstevel@tonic-gate 	/* device_type */
34830Sstevel@tonic-gate 
34840Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
34850Sstevel@tonic-gate 	    "device_type", "cpu");
34860Sstevel@tonic-gate 
34870Sstevel@tonic-gate 	/* reg */
34880Sstevel@tonic-gate 
34890Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34900Sstevel@tonic-gate 	    "reg", cpu_id);
34910Sstevel@tonic-gate 
34920Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
34930Sstevel@tonic-gate 
34940Sstevel@tonic-gate 	if (cpu_freq > 0) {
34950Sstevel@tonic-gate 		long long mul;
34960Sstevel@tonic-gate 
34970Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34980Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
34990Sstevel@tonic-gate 
35000Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
35010Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35020Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
35030Sstevel@tonic-gate 	}
35040Sstevel@tonic-gate 
35050Sstevel@tonic-gate 	(void) ndi_devi_online(cpu_devi, 0);
35060Sstevel@tonic-gate 
35070Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
35080Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
35090Sstevel@tonic-gate 		return;
35100Sstevel@tonic-gate 	}
35110Sstevel@tonic-gate 
35120Sstevel@tonic-gate 	/* vendor-id */
35130Sstevel@tonic-gate 
35140Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
35154481Sbholler 	    "vendor-id", cpi->cpi_vendorstr);
35160Sstevel@tonic-gate 
35170Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
35180Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
35190Sstevel@tonic-gate 		return;
35200Sstevel@tonic-gate 	}
35210Sstevel@tonic-gate 
35220Sstevel@tonic-gate 	/*
35230Sstevel@tonic-gate 	 * family, model, and step
35240Sstevel@tonic-gate 	 */
35250Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35264481Sbholler 	    "family", CPI_FAMILY(cpi));
35270Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35284481Sbholler 	    "cpu-model", CPI_MODEL(cpi));
35290Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35304481Sbholler 	    "stepping-id", CPI_STEP(cpi));
35310Sstevel@tonic-gate 
35320Sstevel@tonic-gate 	/* type */
35330Sstevel@tonic-gate 
35340Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35350Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35360Sstevel@tonic-gate 		create = 1;
35370Sstevel@tonic-gate 		break;
35380Sstevel@tonic-gate 	default:
35390Sstevel@tonic-gate 		create = 0;
35400Sstevel@tonic-gate 		break;
35410Sstevel@tonic-gate 	}
35420Sstevel@tonic-gate 	if (create)
35430Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35444481Sbholler 		    "type", CPI_TYPE(cpi));
35450Sstevel@tonic-gate 
35460Sstevel@tonic-gate 	/* ext-family */
35470Sstevel@tonic-gate 
35480Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35490Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35500Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35510Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
35520Sstevel@tonic-gate 		break;
35530Sstevel@tonic-gate 	default:
35540Sstevel@tonic-gate 		create = 0;
35550Sstevel@tonic-gate 		break;
35560Sstevel@tonic-gate 	}
35570Sstevel@tonic-gate 	if (create)
35580Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35590Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
35600Sstevel@tonic-gate 
35610Sstevel@tonic-gate 	/* ext-model */
35620Sstevel@tonic-gate 
35630Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35640Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35656317Skk208521 		create = IS_EXTENDED_MODEL_INTEL(cpi);
35662001Sdmick 		break;
35670Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35681582Skchow 		create = CPI_FAMILY(cpi) == 0xf;
35690Sstevel@tonic-gate 		break;
35700Sstevel@tonic-gate 	default:
35710Sstevel@tonic-gate 		create = 0;
35720Sstevel@tonic-gate 		break;
35730Sstevel@tonic-gate 	}
35740Sstevel@tonic-gate 	if (create)
35750Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35764481Sbholler 		    "ext-model", CPI_MODEL_XTD(cpi));
35770Sstevel@tonic-gate 
35780Sstevel@tonic-gate 	/* generation */
35790Sstevel@tonic-gate 
35800Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35810Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35820Sstevel@tonic-gate 		/*
35830Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
35840Sstevel@tonic-gate 		 */
35850Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
35860Sstevel@tonic-gate 		break;
35870Sstevel@tonic-gate 	default:
35880Sstevel@tonic-gate 		create = 0;
35890Sstevel@tonic-gate 		break;
35900Sstevel@tonic-gate 	}
35910Sstevel@tonic-gate 	if (create)
35920Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35930Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
35940Sstevel@tonic-gate 
35950Sstevel@tonic-gate 	/* brand-id */
35960Sstevel@tonic-gate 
35970Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35980Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35990Sstevel@tonic-gate 		/*
36000Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
36010Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
36020Sstevel@tonic-gate 		 */
36030Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
36040Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
36050Sstevel@tonic-gate 		break;
36060Sstevel@tonic-gate 	case X86_VENDOR_AMD:
36070Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
36080Sstevel@tonic-gate 		break;
36090Sstevel@tonic-gate 	default:
36100Sstevel@tonic-gate 		create = 0;
36110Sstevel@tonic-gate 		break;
36120Sstevel@tonic-gate 	}
36130Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
36140Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36150Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
36160Sstevel@tonic-gate 	}
36170Sstevel@tonic-gate 
36180Sstevel@tonic-gate 	/* chunks, and apic-id */
36190Sstevel@tonic-gate 
36200Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
36210Sstevel@tonic-gate 		/*
36220Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
36230Sstevel@tonic-gate 		 */
36241975Sdmick 	case X86_VENDOR_Intel:
36251975Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
36261975Sdmick 		break;
36271975Sdmick 	case X86_VENDOR_AMD:
36280Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
36290Sstevel@tonic-gate 		break;
36300Sstevel@tonic-gate 	default:
36310Sstevel@tonic-gate 		create = 0;
36320Sstevel@tonic-gate 		break;
36330Sstevel@tonic-gate 	}
36340Sstevel@tonic-gate 	if (create) {
36350Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36364481Sbholler 		    "chunks", CPI_CHUNKS(cpi));
36370Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36387282Smishra 		    "apic-id", cpi->cpi_apicid);
36391414Scindi 		if (cpi->cpi_chipid >= 0) {
36400Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36410Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
36421414Scindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36431414Scindi 			    "clog#", cpi->cpi_clogid);
36441414Scindi 		}
36450Sstevel@tonic-gate 	}
36460Sstevel@tonic-gate 
36470Sstevel@tonic-gate 	/* cpuid-features */
36480Sstevel@tonic-gate 
36490Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36500Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
36510Sstevel@tonic-gate 
36520Sstevel@tonic-gate 
36530Sstevel@tonic-gate 	/* cpuid-features-ecx */
36540Sstevel@tonic-gate 
36550Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
36560Sstevel@tonic-gate 	case X86_VENDOR_Intel:
36571975Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
36580Sstevel@tonic-gate 		break;
36590Sstevel@tonic-gate 	default:
36600Sstevel@tonic-gate 		create = 0;
36610Sstevel@tonic-gate 		break;
36620Sstevel@tonic-gate 	}
36630Sstevel@tonic-gate 	if (create)
36640Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36650Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
36660Sstevel@tonic-gate 
36670Sstevel@tonic-gate 	/* ext-cpuid-features */
36680Sstevel@tonic-gate 
36690Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
36701975Sdmick 	case X86_VENDOR_Intel:
36710Sstevel@tonic-gate 	case X86_VENDOR_AMD:
36720Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
36730Sstevel@tonic-gate 	case X86_VENDOR_TM:
36740Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
36750Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
36760Sstevel@tonic-gate 		break;
36770Sstevel@tonic-gate 	default:
36780Sstevel@tonic-gate 		create = 0;
36790Sstevel@tonic-gate 		break;
36800Sstevel@tonic-gate 	}
36811975Sdmick 	if (create) {
36820Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36834481Sbholler 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
36841975Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36854481Sbholler 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
36861975Sdmick 	}
36870Sstevel@tonic-gate 
36880Sstevel@tonic-gate 	/*
36890Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
36900Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
36910Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
36920Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
36930Sstevel@tonic-gate 	 */
36940Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
36950Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
36960Sstevel@tonic-gate 
36970Sstevel@tonic-gate 	/*
36980Sstevel@tonic-gate 	 * Finally, cache and tlb information
36990Sstevel@tonic-gate 	 */
37000Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
37010Sstevel@tonic-gate 	case X86_VENDOR_Intel:
37020Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
37030Sstevel@tonic-gate 		break;
37040Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
37050Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
37060Sstevel@tonic-gate 		break;
37070Sstevel@tonic-gate 	case X86_VENDOR_AMD:
37080Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
37090Sstevel@tonic-gate 		break;
37100Sstevel@tonic-gate 	default:
37110Sstevel@tonic-gate 		break;
37120Sstevel@tonic-gate 	}
37130Sstevel@tonic-gate 
37140Sstevel@tonic-gate 	mutex_exit(&cpu_node_lock);
37150Sstevel@tonic-gate }
37160Sstevel@tonic-gate 
37170Sstevel@tonic-gate struct l2info {
37180Sstevel@tonic-gate 	int *l2i_csz;
37190Sstevel@tonic-gate 	int *l2i_lsz;
37200Sstevel@tonic-gate 	int *l2i_assoc;
37210Sstevel@tonic-gate 	int l2i_ret;
37220Sstevel@tonic-gate };
37230Sstevel@tonic-gate 
37240Sstevel@tonic-gate /*
37250Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
37260Sstevel@tonic-gate  * of the L2 cache
37270Sstevel@tonic-gate  */
37280Sstevel@tonic-gate static int
37290Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
37300Sstevel@tonic-gate {
37310Sstevel@tonic-gate 	struct l2info *l2i = arg;
37320Sstevel@tonic-gate 	int *ip;
37330Sstevel@tonic-gate 
37340Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
37350Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
37360Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
37370Sstevel@tonic-gate 
37380Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
37390Sstevel@tonic-gate 		*ip = ct->ct_size;
37400Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
37410Sstevel@tonic-gate 		*ip = ct->ct_line_size;
37420Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
37430Sstevel@tonic-gate 		*ip = ct->ct_assoc;
37440Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
37450Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
37460Sstevel@tonic-gate }
37470Sstevel@tonic-gate 
37485070Skchow /*
37495070Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
37505070Skchow  *
37515070Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
37525070Skchow  *	value is the associativity, the associativity for the L2 cache and
37535070Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
37545070Skchow  *	an index into the amd_afd[] array to determine the associativity.
37555070Skchow  *	-1 is undefined. 0 is fully associative.
37565070Skchow  */
37575070Skchow 
37585070Skchow static int amd_afd[] =
37595070Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
37605070Skchow 
37610Sstevel@tonic-gate static void
37620Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
37630Sstevel@tonic-gate {
37641228Sandrei 	struct cpuid_regs *cp;
37650Sstevel@tonic-gate 	uint_t size, assoc;
37665070Skchow 	int i;
37670Sstevel@tonic-gate 	int *ip;
37680Sstevel@tonic-gate 
37690Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
37700Sstevel@tonic-gate 		return;
37710Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
37720Sstevel@tonic-gate 
37735070Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
37740Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
37750Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
37765070Skchow 		assoc = amd_afd[i];
37775070Skchow 
37785070Skchow 		ASSERT(assoc != -1);
37790Sstevel@tonic-gate 
37800Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
37810Sstevel@tonic-gate 			*ip = cachesz;
37820Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
37830Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
37840Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
37850Sstevel@tonic-gate 			*ip = assoc;
37860Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
37870Sstevel@tonic-gate 	}
37880Sstevel@tonic-gate }
37890Sstevel@tonic-gate 
37900Sstevel@tonic-gate int
37910Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
37920Sstevel@tonic-gate {
37930Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
37940Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
37950Sstevel@tonic-gate 
37960Sstevel@tonic-gate 	l2i->l2i_csz = csz;
37970Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
37980Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
37990Sstevel@tonic-gate 	l2i->l2i_ret = -1;
38000Sstevel@tonic-gate 
38010Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
38020Sstevel@tonic-gate 	case X86_VENDOR_Intel:
38030Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
38040Sstevel@tonic-gate 		break;
38050Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
38060Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
38070Sstevel@tonic-gate 		break;
38080Sstevel@tonic-gate 	case X86_VENDOR_AMD:
38090Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
38100Sstevel@tonic-gate 		break;
38110Sstevel@tonic-gate 	default:
38120Sstevel@tonic-gate 		break;
38130Sstevel@tonic-gate 	}
38140Sstevel@tonic-gate 	return (l2i->l2i_ret);
38150Sstevel@tonic-gate }
38164481Sbholler 
38175084Sjohnlev #if !defined(__xpv)
38185084Sjohnlev 
38195045Sbholler uint32_t *
38205045Sbholler cpuid_mwait_alloc(cpu_t *cpu)
38215045Sbholler {
38225045Sbholler 	uint32_t	*ret;
38235045Sbholler 	size_t		mwait_size;
38245045Sbholler 
38255045Sbholler 	ASSERT(cpuid_checkpass(cpu, 2));
38265045Sbholler 
38275045Sbholler 	mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
38285045Sbholler 	if (mwait_size == 0)
38295045Sbholler 		return (NULL);
38305045Sbholler 
38315045Sbholler 	/*
38325045Sbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
38335045Sbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
38345045Sbholler 	 * of these implementation details are guarantied to be true in the
38355045Sbholler 	 * future.
38365045Sbholler 	 *
38375045Sbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
38385045Sbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
38395045Sbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
38405045Sbholler 	 *
38415045Sbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
38425045Sbholler 	 * decide to free this memory.
38435045Sbholler 	 */
38445045Sbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
38455045Sbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
38465045Sbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
38475045Sbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
38485045Sbholler 		*ret = MWAIT_RUNNING;
38495045Sbholler 		return (ret);
38505045Sbholler 	} else {
38515045Sbholler 		kmem_free(ret, mwait_size);
38525045Sbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
38535045Sbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
38545045Sbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
38555045Sbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
38565045Sbholler 		*ret = MWAIT_RUNNING;
38575045Sbholler 		return (ret);
38585045Sbholler 	}
38595045Sbholler }
38605045Sbholler 
38615045Sbholler void
38625045Sbholler cpuid_mwait_free(cpu_t *cpu)
38634481Sbholler {
38644481Sbholler 	ASSERT(cpuid_checkpass(cpu, 2));
38655045Sbholler 
38665045Sbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
38675045Sbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
38685045Sbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
38695045Sbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
38705045Sbholler 	}
38715045Sbholler 
38725045Sbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
38735045Sbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
38744481Sbholler }
38755084Sjohnlev 
38765322Ssudheer void
38775322Ssudheer patch_tsc_read(int flag)
38785322Ssudheer {
38795322Ssudheer 	size_t cnt;
38807532SSean.Ye@Sun.COM 
38815322Ssudheer 	switch (flag) {
38825322Ssudheer 	case X86_NO_TSC:
38835322Ssudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
38845338Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
38855322Ssudheer 		break;
38865322Ssudheer 	case X86_HAVE_TSCP:
38875322Ssudheer 		cnt = &_tscp_end - &_tscp_start;
38885338Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
38895322Ssudheer 		break;
38905322Ssudheer 	case X86_TSC_MFENCE:
38915322Ssudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
38925338Ssudheer 		(void) memcpy((void *)tsc_read,
38935338Ssudheer 		    (void *)&_tsc_mfence_start, cnt);
38945322Ssudheer 		break;
38956642Ssudheer 	case X86_TSC_LFENCE:
38966642Ssudheer 		cnt = &_tsc_lfence_end - &_tsc_lfence_start;
38976642Ssudheer 		(void) memcpy((void *)tsc_read,
38986642Ssudheer 		    (void *)&_tsc_lfence_start, cnt);
38996642Ssudheer 		break;
39005322Ssudheer 	default:
39015322Ssudheer 		break;
39025322Ssudheer 	}
39035322Ssudheer }
39045322Ssudheer 
39058906SEric.Saxe@Sun.COM int
39068906SEric.Saxe@Sun.COM cpuid_deep_cstates_supported(void)
39078906SEric.Saxe@Sun.COM {
39088906SEric.Saxe@Sun.COM 	struct cpuid_info *cpi;
39098906SEric.Saxe@Sun.COM 	struct cpuid_regs regs;
39108906SEric.Saxe@Sun.COM 
39118906SEric.Saxe@Sun.COM 	ASSERT(cpuid_checkpass(CPU, 1));
39128906SEric.Saxe@Sun.COM 
39138906SEric.Saxe@Sun.COM 	cpi = CPU->cpu_m.mcpu_cpi;
39148906SEric.Saxe@Sun.COM 
39158906SEric.Saxe@Sun.COM 	if (!(x86_feature & X86_CPUID))
39168906SEric.Saxe@Sun.COM 		return (0);
39178906SEric.Saxe@Sun.COM 
39188906SEric.Saxe@Sun.COM 	switch (cpi->cpi_vendor) {
39198906SEric.Saxe@Sun.COM 	case X86_VENDOR_Intel:
39208906SEric.Saxe@Sun.COM 		if (cpi->cpi_xmaxeax < 0x80000007)
39218906SEric.Saxe@Sun.COM 			return (0);
39228906SEric.Saxe@Sun.COM 
39238906SEric.Saxe@Sun.COM 		/*
39248906SEric.Saxe@Sun.COM 		 * TSC run at a constant rate in all ACPI C-states?
39258906SEric.Saxe@Sun.COM 		 */
39268906SEric.Saxe@Sun.COM 		regs.cp_eax = 0x80000007;
39278906SEric.Saxe@Sun.COM 		(void) __cpuid_insn(&regs);
39288906SEric.Saxe@Sun.COM 		return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE);
39298906SEric.Saxe@Sun.COM 
39308906SEric.Saxe@Sun.COM 	default:
39318906SEric.Saxe@Sun.COM 		return (0);
39328906SEric.Saxe@Sun.COM 	}
39338906SEric.Saxe@Sun.COM }
39348906SEric.Saxe@Sun.COM 
39358930SBill.Holler@Sun.COM #endif	/* !__xpv */
39368930SBill.Holler@Sun.COM 
39378930SBill.Holler@Sun.COM void
39388930SBill.Holler@Sun.COM post_startup_cpu_fixups(void)
39398930SBill.Holler@Sun.COM {
39408930SBill.Holler@Sun.COM #ifndef __xpv
39418930SBill.Holler@Sun.COM 	/*
39428930SBill.Holler@Sun.COM 	 * Some AMD processors support C1E state. Entering this state will
39438930SBill.Holler@Sun.COM 	 * cause the local APIC timer to stop, which we can't deal with at
39448930SBill.Holler@Sun.COM 	 * this time.
39458930SBill.Holler@Sun.COM 	 */
39468930SBill.Holler@Sun.COM 	if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) {
39478930SBill.Holler@Sun.COM 		on_trap_data_t otd;
39488930SBill.Holler@Sun.COM 		uint64_t reg;
39498930SBill.Holler@Sun.COM 
39508930SBill.Holler@Sun.COM 		if (!on_trap(&otd, OT_DATA_ACCESS)) {
39518930SBill.Holler@Sun.COM 			reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT);
39528930SBill.Holler@Sun.COM 			/* Disable C1E state if it is enabled by BIOS */
39538930SBill.Holler@Sun.COM 			if ((reg >> AMD_ACTONCMPHALT_SHIFT) &
39548930SBill.Holler@Sun.COM 			    AMD_ACTONCMPHALT_MASK) {
39558930SBill.Holler@Sun.COM 				reg &= ~(AMD_ACTONCMPHALT_MASK <<
39568930SBill.Holler@Sun.COM 				    AMD_ACTONCMPHALT_SHIFT);
39578930SBill.Holler@Sun.COM 				wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg);
39588930SBill.Holler@Sun.COM 			}
39598930SBill.Holler@Sun.COM 		}
39608930SBill.Holler@Sun.COM 		no_trap();
39618930SBill.Holler@Sun.COM 	}
39628930SBill.Holler@Sun.COM #endif	/* !__xpv */
39638930SBill.Holler@Sun.COM }
39648930SBill.Holler@Sun.COM 
3965*9283SBill.Holler@Sun.COM /*
3966*9283SBill.Holler@Sun.COM  * Starting with the Westmere processor the local
3967*9283SBill.Holler@Sun.COM  * APIC timer will continue running in all C-states,
3968*9283SBill.Holler@Sun.COM  * including the deepest C-states.
3969*9283SBill.Holler@Sun.COM  */
3970*9283SBill.Holler@Sun.COM int
3971*9283SBill.Holler@Sun.COM cpuid_arat_supported(void)
3972*9283SBill.Holler@Sun.COM {
3973*9283SBill.Holler@Sun.COM 	struct cpuid_info *cpi;
3974*9283SBill.Holler@Sun.COM 	struct cpuid_regs regs;
3975*9283SBill.Holler@Sun.COM 
3976*9283SBill.Holler@Sun.COM 	ASSERT(cpuid_checkpass(CPU, 1));
3977*9283SBill.Holler@Sun.COM 	ASSERT(x86_feature & X86_CPUID);
3978*9283SBill.Holler@Sun.COM 
3979*9283SBill.Holler@Sun.COM 	cpi = CPU->cpu_m.mcpu_cpi;
3980*9283SBill.Holler@Sun.COM 
3981*9283SBill.Holler@Sun.COM 	switch (cpi->cpi_vendor) {
3982*9283SBill.Holler@Sun.COM 	case X86_VENDOR_Intel:
3983*9283SBill.Holler@Sun.COM 		/*
3984*9283SBill.Holler@Sun.COM 		 * Always-running Local APIC Timer is
3985*9283SBill.Holler@Sun.COM 		 * indicated by CPUID.6.EAX[2].
3986*9283SBill.Holler@Sun.COM 		 */
3987*9283SBill.Holler@Sun.COM 		if (cpi->cpi_maxeax >= 6) {
3988*9283SBill.Holler@Sun.COM 			regs.cp_eax = 6;
3989*9283SBill.Holler@Sun.COM 			(void) cpuid_insn(NULL, &regs);
3990*9283SBill.Holler@Sun.COM 			return (regs.cp_eax & CPUID_CSTATE_ARAT);
3991*9283SBill.Holler@Sun.COM 		} else {
3992*9283SBill.Holler@Sun.COM 			return (0);
3993*9283SBill.Holler@Sun.COM 		}
3994*9283SBill.Holler@Sun.COM 	default:
3995*9283SBill.Holler@Sun.COM 		return (0);
3996*9283SBill.Holler@Sun.COM 	}
3997*9283SBill.Holler@Sun.COM }
3998*9283SBill.Holler@Sun.COM 
39998377SBill.Holler@Sun.COM #if defined(__amd64) && !defined(__xpv)
40008377SBill.Holler@Sun.COM /*
40018377SBill.Holler@Sun.COM  * Patch in versions of bcopy for high performance Intel Nhm processors
40028377SBill.Holler@Sun.COM  * and later...
40038377SBill.Holler@Sun.COM  */
40048377SBill.Holler@Sun.COM void
40058377SBill.Holler@Sun.COM patch_memops(uint_t vendor)
40068377SBill.Holler@Sun.COM {
40078377SBill.Holler@Sun.COM 	size_t cnt, i;
40088377SBill.Holler@Sun.COM 	caddr_t to, from;
40098377SBill.Holler@Sun.COM 
40108377SBill.Holler@Sun.COM 	if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) {
40118377SBill.Holler@Sun.COM 		cnt = &bcopy_patch_end - &bcopy_patch_start;
40128377SBill.Holler@Sun.COM 		to = &bcopy_ck_size;
40138377SBill.Holler@Sun.COM 		from = &bcopy_patch_start;
40148377SBill.Holler@Sun.COM 		for (i = 0; i < cnt; i++) {
40158377SBill.Holler@Sun.COM 			*to++ = *from++;
40168377SBill.Holler@Sun.COM 		}
40178377SBill.Holler@Sun.COM 	}
40188377SBill.Holler@Sun.COM }
40198377SBill.Holler@Sun.COM #endif  /* __amd64 && !__xpv */
4020