10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51582Skchow * Common Development and Distribution License (the "License"). 61582Skchow * You may not use this file except in compliance with the License. 70Sstevel@tonic-gate * 80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 100Sstevel@tonic-gate * See the License for the specific language governing permissions 110Sstevel@tonic-gate * and limitations under the License. 120Sstevel@tonic-gate * 130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 180Sstevel@tonic-gate * 190Sstevel@tonic-gate * CDDL HEADER END 200Sstevel@tonic-gate */ 210Sstevel@tonic-gate /* 228906SEric.Saxe@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 230Sstevel@tonic-gate * Use is subject to license terms. 240Sstevel@tonic-gate */ 250Sstevel@tonic-gate 260Sstevel@tonic-gate /* 270Sstevel@tonic-gate * Various routines to handle identification 280Sstevel@tonic-gate * and classification of x86 processors. 290Sstevel@tonic-gate */ 300Sstevel@tonic-gate 310Sstevel@tonic-gate #include <sys/types.h> 320Sstevel@tonic-gate #include <sys/archsystm.h> 330Sstevel@tonic-gate #include <sys/x86_archext.h> 340Sstevel@tonic-gate #include <sys/kmem.h> 350Sstevel@tonic-gate #include <sys/systm.h> 360Sstevel@tonic-gate #include <sys/cmn_err.h> 370Sstevel@tonic-gate #include <sys/sunddi.h> 380Sstevel@tonic-gate #include <sys/sunndi.h> 390Sstevel@tonic-gate #include <sys/cpuvar.h> 400Sstevel@tonic-gate #include <sys/processor.h> 415045Sbholler #include <sys/sysmacros.h> 423434Sesaxe #include <sys/pg.h> 430Sstevel@tonic-gate #include <sys/fp.h> 440Sstevel@tonic-gate #include <sys/controlregs.h> 450Sstevel@tonic-gate #include <sys/auxv_386.h> 460Sstevel@tonic-gate #include <sys/bitmap.h> 470Sstevel@tonic-gate #include <sys/memnode.h> 480Sstevel@tonic-gate 497532SSean.Ye@Sun.COM #ifdef __xpv 507532SSean.Ye@Sun.COM #include <sys/hypervisor.h> 518930SBill.Holler@Sun.COM #else 528930SBill.Holler@Sun.COM #include <sys/ontrap.h> 537532SSean.Ye@Sun.COM #endif 547532SSean.Ye@Sun.COM 550Sstevel@tonic-gate /* 560Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 570Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 580Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 590Sstevel@tonic-gate * in pass 1. 600Sstevel@tonic-gate * 610Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 620Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 630Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 640Sstevel@tonic-gate * CPU. 650Sstevel@tonic-gate * 660Sstevel@tonic-gate * Pass 1 includes: 670Sstevel@tonic-gate * 680Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 690Sstevel@tonic-gate * x86_vendor accordingly. 700Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 710Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 720Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 730Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 740Sstevel@tonic-gate * again while applying specific processor knowledge. 750Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 760Sstevel@tonic-gate * 770Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 780Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 790Sstevel@tonic-gate * system support the same features. 800Sstevel@tonic-gate * 810Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 820Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 830Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 840Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 850Sstevel@tonic-gate * simple feature processing done in pass1. 860Sstevel@tonic-gate * 870Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 880Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 890Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 900Sstevel@tonic-gate * 910Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 920Sstevel@tonic-gate * the support infrastructure for various hardware features has been 930Sstevel@tonic-gate * initialized. It determines which processor features will be reported 940Sstevel@tonic-gate * to userland via the aux vector. 950Sstevel@tonic-gate * 960Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 970Sstevel@tonic-gate * features the kernel will use. 980Sstevel@tonic-gate * 990Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 1000Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 1010Sstevel@tonic-gate * 1020Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1030Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1040Sstevel@tonic-gate * to the accessor code. 1050Sstevel@tonic-gate */ 1060Sstevel@tonic-gate 1070Sstevel@tonic-gate uint_t x86_feature = 0; 1080Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1090Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1107589SVikram.Hegde@Sun.COM uint_t x86_clflush_size = 0; 1110Sstevel@tonic-gate 1120Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1130Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1140Sstevel@tonic-gate 1150Sstevel@tonic-gate uint_t enable486; 1168990SSurya.Prakki@Sun.COM /* 117*9000SStuart.Maybee@Sun.COM * This is set to platform type Solaris is running on. 1188990SSurya.Prakki@Sun.COM */ 119*9000SStuart.Maybee@Sun.COM static int platform_type = HW_NATIVE; 1200Sstevel@tonic-gate 1210Sstevel@tonic-gate /* 1224481Sbholler * monitor/mwait info. 1235045Sbholler * 1245045Sbholler * size_actual and buf_actual are the real address and size allocated to get 1255045Sbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1265045Sbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1275045Sbholler * processor cache-line alignment, but this is not guarantied in the furture. 1284481Sbholler */ 1294481Sbholler struct mwait_info { 1304481Sbholler size_t mon_min; /* min size to avoid missed wakeups */ 1314481Sbholler size_t mon_max; /* size to avoid false wakeups */ 1325045Sbholler size_t size_actual; /* size actually allocated */ 1335045Sbholler void *buf_actual; /* memory actually allocated */ 1344481Sbholler uint32_t support; /* processor support of monitor/mwait */ 1354481Sbholler }; 1364481Sbholler 1374481Sbholler /* 1380Sstevel@tonic-gate * These constants determine how many of the elements of the 1390Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1400Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1410Sstevel@tonic-gate */ 1420Sstevel@tonic-gate 1430Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1440Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1450Sstevel@tonic-gate 1460Sstevel@tonic-gate struct cpuid_info { 1470Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1480Sstevel@tonic-gate /* 1490Sstevel@tonic-gate * standard function information 1500Sstevel@tonic-gate */ 1510Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1520Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1530Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1540Sstevel@tonic-gate 1550Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1560Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1570Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1580Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1590Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1600Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1611228Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1620Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1630Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1644606Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 1654606Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 1664606Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 1674606Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1681228Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1690Sstevel@tonic-gate /* 1700Sstevel@tonic-gate * extended function information 1710Sstevel@tonic-gate */ 1720Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1730Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1740Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1750Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1761228Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1775870Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 1785870Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1791228Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1801228Sandrei /* Intel: fn 4: %eax[31-26] */ 1810Sstevel@tonic-gate /* 1820Sstevel@tonic-gate * supported feature information 1830Sstevel@tonic-gate */ 1843446Smrj uint32_t cpi_support[5]; 1850Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1860Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1870Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1880Sstevel@tonic-gate #define STD_ECX_FEATURES 3 1893446Smrj #define AMD_ECX_FEATURES 4 1902869Sgavinm /* 1912869Sgavinm * Synthesized information, where known. 1922869Sgavinm */ 1932869Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1942869Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1952869Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 1964481Sbholler 1974481Sbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 1987282Smishra uint32_t cpi_apicid; 1990Sstevel@tonic-gate }; 2000Sstevel@tonic-gate 2010Sstevel@tonic-gate 2020Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 2030Sstevel@tonic-gate 2040Sstevel@tonic-gate /* 2050Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2060Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2070Sstevel@tonic-gate */ 2080Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2090Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2100Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2110Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2120Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2130Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2140Sstevel@tonic-gate 2150Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2160Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2170Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2180Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2190Sstevel@tonic-gate 2200Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2210Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2220Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2230Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2240Sstevel@tonic-gate 2250Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2260Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 2274606Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 2287282Smishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 2294606Sesaxe 2304606Sesaxe /* 2314606Sesaxe * Function 4 (Deterministic Cache Parameters) macros 2324606Sesaxe * Defined by Intel Application Note AP-485 2334606Sesaxe */ 2344606Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 2354606Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 2364606Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 2374606Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 2384606Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 2394606Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 2407282Smishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 2414606Sesaxe 2424606Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 2434606Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 2444606Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 2454606Sesaxe 2464606Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 2474606Sesaxe 2484606Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 2494606Sesaxe 2500Sstevel@tonic-gate 2510Sstevel@tonic-gate /* 2521975Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2531975Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2541975Sdmick * (loosely defined as "pre-Pentium-4"): 2551975Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2561975Sdmick */ 2571975Sdmick 2581975Sdmick #define IS_LEGACY_P6(cpi) ( \ 2591975Sdmick cpi->cpi_family == 6 && \ 2601975Sdmick (cpi->cpi_model == 1 || \ 2611975Sdmick cpi->cpi_model == 3 || \ 2621975Sdmick cpi->cpi_model == 5 || \ 2631975Sdmick cpi->cpi_model == 6 || \ 2641975Sdmick cpi->cpi_model == 7 || \ 2651975Sdmick cpi->cpi_model == 8 || \ 2661975Sdmick cpi->cpi_model == 0xA || \ 2671975Sdmick cpi->cpi_model == 0xB) \ 2681975Sdmick ) 2691975Sdmick 2701975Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2711975Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2721975Sdmick 2734855Sksadhukh /* Extended family/model support */ 2744855Sksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 2754855Sksadhukh cpi->cpi_family >= 0xf) 2764855Sksadhukh 2771975Sdmick /* 2784481Sbholler * Info for monitor/mwait idle loop. 2794481Sbholler * 2804481Sbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 2814481Sbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 2824481Sbholler * 2006. 2834481Sbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 2844481Sbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 2854481Sbholler */ 2864481Sbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 2874481Sbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 2884481Sbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 2894481Sbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 2904481Sbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 2914481Sbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 2924481Sbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 2934481Sbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 2944481Sbholler /* 2954481Sbholler * Number of sub-cstates for a given c-state. 2964481Sbholler */ 2974481Sbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 2984481Sbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 2994481Sbholler 3007532SSean.Ye@Sun.COM /* 3017532SSean.Ye@Sun.COM * Functions we consune from cpuid_subr.c; don't publish these in a header 3027532SSean.Ye@Sun.COM * file to try and keep people using the expected cpuid_* interfaces. 3037532SSean.Ye@Sun.COM */ 3047532SSean.Ye@Sun.COM extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 3057532SSean.Ye@Sun.COM extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 3067532SSean.Ye@Sun.COM extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 3077532SSean.Ye@Sun.COM extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3082869Sgavinm 3092869Sgavinm /* 3103446Smrj * Apply up various platform-dependent restrictions where the 3113446Smrj * underlying platform restrictions mean the CPU can be marked 3123446Smrj * as less capable than its cpuid instruction would imply. 3133446Smrj */ 3145084Sjohnlev #if defined(__xpv) 3155084Sjohnlev static void 3165084Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 3175084Sjohnlev { 3185084Sjohnlev switch (eax) { 3197532SSean.Ye@Sun.COM case 1: { 3207532SSean.Ye@Sun.COM uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 3217532SSean.Ye@Sun.COM 0 : CPUID_INTC_EDX_MCA; 3225084Sjohnlev cp->cp_edx &= 3237532SSean.Ye@Sun.COM ~(mcamask | 3247532SSean.Ye@Sun.COM CPUID_INTC_EDX_PSE | 3255084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 3265084Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 3275084Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 3285084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 3295084Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 3305084Sjohnlev break; 3317532SSean.Ye@Sun.COM } 3325084Sjohnlev 3335084Sjohnlev case 0x80000001: 3345084Sjohnlev cp->cp_edx &= 3355084Sjohnlev ~(CPUID_AMD_EDX_PSE | 3365084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 3375084Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 3385084Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 3395084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 3405084Sjohnlev CPUID_AMD_EDX_TSCP); 3415084Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 3425084Sjohnlev break; 3435084Sjohnlev default: 3445084Sjohnlev break; 3455084Sjohnlev } 3465084Sjohnlev 3475084Sjohnlev switch (vendor) { 3485084Sjohnlev case X86_VENDOR_Intel: 3495084Sjohnlev switch (eax) { 3505084Sjohnlev case 4: 3515084Sjohnlev /* 3525084Sjohnlev * Zero out the (ncores-per-chip - 1) field 3535084Sjohnlev */ 3545084Sjohnlev cp->cp_eax &= 0x03fffffff; 3555084Sjohnlev break; 3565084Sjohnlev default: 3575084Sjohnlev break; 3585084Sjohnlev } 3595084Sjohnlev break; 3605084Sjohnlev case X86_VENDOR_AMD: 3615084Sjohnlev switch (eax) { 3625084Sjohnlev case 0x80000008: 3635084Sjohnlev /* 3645084Sjohnlev * Zero out the (ncores-per-chip - 1) field 3655084Sjohnlev */ 3665084Sjohnlev cp->cp_ecx &= 0xffffff00; 3675084Sjohnlev break; 3685084Sjohnlev default: 3695084Sjohnlev break; 3705084Sjohnlev } 3715084Sjohnlev break; 3725084Sjohnlev default: 3735084Sjohnlev break; 3745084Sjohnlev } 3755084Sjohnlev } 3765084Sjohnlev #else 3773446Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 3785084Sjohnlev #endif 3793446Smrj 3803446Smrj /* 3810Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3820Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3830Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3840Sstevel@tonic-gate * via settings in eeprom. 3850Sstevel@tonic-gate */ 3860Sstevel@tonic-gate 3870Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3880Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3890Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3900Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3910Sstevel@tonic-gate 3923446Smrj void 3933446Smrj cpuid_alloc_space(cpu_t *cpu) 3943446Smrj { 3953446Smrj /* 3963446Smrj * By convention, cpu0 is the boot cpu, which is set up 3973446Smrj * before memory allocation is available. All other cpus get 3983446Smrj * their cpuid_info struct allocated here. 3993446Smrj */ 4003446Smrj ASSERT(cpu->cpu_id != 0); 4013446Smrj cpu->cpu_m.mcpu_cpi = 4023446Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 4033446Smrj } 4043446Smrj 4053446Smrj void 4063446Smrj cpuid_free_space(cpu_t *cpu) 4073446Smrj { 4084606Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 4094606Sesaxe int i; 4104606Sesaxe 4113446Smrj ASSERT(cpu->cpu_id != 0); 4124606Sesaxe 4134606Sesaxe /* 4144606Sesaxe * Free up any function 4 related dynamic storage 4154606Sesaxe */ 4164606Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 4174606Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 4184606Sesaxe if (cpi->cpi_std_4_size > 0) 4194606Sesaxe kmem_free(cpi->cpi_std_4, 4204606Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 4214606Sesaxe 4223446Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 4233446Smrj } 4243446Smrj 4255741Smrj #if !defined(__xpv) 4265741Smrj 4275741Smrj static void 428*9000SStuart.Maybee@Sun.COM determine_platform() 4295741Smrj { 4305741Smrj struct cpuid_regs cp; 4315741Smrj char *xen_str; 4325741Smrj uint32_t xen_signature[4]; 4335741Smrj 4345741Smrj /* 4355741Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 4365741Smrj * 0x40000000 returns a string representing the Xen signature in 4375741Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 4385741Smrj * function. 4395741Smrj */ 4405741Smrj cp.cp_eax = 0x40000000; 4415741Smrj (void) __cpuid_insn(&cp); 4425741Smrj xen_signature[0] = cp.cp_ebx; 4435741Smrj xen_signature[1] = cp.cp_ecx; 4445741Smrj xen_signature[2] = cp.cp_edx; 4455741Smrj xen_signature[3] = 0; 4465741Smrj xen_str = (char *)xen_signature; 447*9000SStuart.Maybee@Sun.COM if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) { 448*9000SStuart.Maybee@Sun.COM platform_type = HW_XEN_HVM; 449*9000SStuart.Maybee@Sun.COM } else if (vmware_platform()) { /* running under vmware hypervisor? */ 450*9000SStuart.Maybee@Sun.COM platform_type = HW_VMWARE; 451*9000SStuart.Maybee@Sun.COM } 452*9000SStuart.Maybee@Sun.COM } 453*9000SStuart.Maybee@Sun.COM 454*9000SStuart.Maybee@Sun.COM int 455*9000SStuart.Maybee@Sun.COM get_hwenv(void) 456*9000SStuart.Maybee@Sun.COM { 457*9000SStuart.Maybee@Sun.COM return (platform_type); 4585741Smrj } 459*9000SStuart.Maybee@Sun.COM 460*9000SStuart.Maybee@Sun.COM int 461*9000SStuart.Maybee@Sun.COM is_controldom(void) 462*9000SStuart.Maybee@Sun.COM { 463*9000SStuart.Maybee@Sun.COM return (0); 464*9000SStuart.Maybee@Sun.COM } 465*9000SStuart.Maybee@Sun.COM 466*9000SStuart.Maybee@Sun.COM #else 467*9000SStuart.Maybee@Sun.COM 468*9000SStuart.Maybee@Sun.COM int 469*9000SStuart.Maybee@Sun.COM get_hwenv(void) 470*9000SStuart.Maybee@Sun.COM { 471*9000SStuart.Maybee@Sun.COM return (HW_XEN_PV); 472*9000SStuart.Maybee@Sun.COM } 473*9000SStuart.Maybee@Sun.COM 474*9000SStuart.Maybee@Sun.COM int 475*9000SStuart.Maybee@Sun.COM is_controldom(void) 476*9000SStuart.Maybee@Sun.COM { 477*9000SStuart.Maybee@Sun.COM return (DOMAIN_IS_INITDOMAIN(xen_info)); 478*9000SStuart.Maybee@Sun.COM } 479*9000SStuart.Maybee@Sun.COM 4805741Smrj #endif /* __xpv */ 4815741Smrj 4820Sstevel@tonic-gate uint_t 4830Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4840Sstevel@tonic-gate { 4850Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4860Sstevel@tonic-gate uint_t feature = X86_CPUID; 4870Sstevel@tonic-gate struct cpuid_info *cpi; 4881228Sandrei struct cpuid_regs *cp; 4890Sstevel@tonic-gate int xcpuid; 4905084Sjohnlev #if !defined(__xpv) 4915045Sbholler extern int idle_cpu_prefer_mwait; 4925084Sjohnlev #endif 4933446Smrj 4940Sstevel@tonic-gate /* 4953446Smrj * Space statically allocated for cpu0, ensure pointer is set 4960Sstevel@tonic-gate */ 4970Sstevel@tonic-gate if (cpu->cpu_id == 0) 4983446Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 4993446Smrj cpi = cpu->cpu_m.mcpu_cpi; 5003446Smrj ASSERT(cpi != NULL); 5010Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 5021228Sandrei cp->cp_eax = 0; 5031228Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 5040Sstevel@tonic-gate { 5050Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 5060Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 5070Sstevel@tonic-gate *iptr++ = cp->cp_edx; 5080Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 5090Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 5100Sstevel@tonic-gate } 5110Sstevel@tonic-gate 5127532SSean.Ye@Sun.COM cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 5130Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 5140Sstevel@tonic-gate 5150Sstevel@tonic-gate /* 5160Sstevel@tonic-gate * Limit the range in case of weird hardware 5170Sstevel@tonic-gate */ 5180Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 5190Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 5200Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5210Sstevel@tonic-gate goto pass1_done; 5220Sstevel@tonic-gate 5230Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5241228Sandrei cp->cp_eax = 1; 5251228Sandrei (void) __cpuid_insn(cp); 5260Sstevel@tonic-gate 5270Sstevel@tonic-gate /* 5280Sstevel@tonic-gate * Extract identifying constants for easy access. 5290Sstevel@tonic-gate */ 5300Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5310Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5320Sstevel@tonic-gate 5331975Sdmick if (cpi->cpi_family == 0xf) 5340Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5351975Sdmick 5362001Sdmick /* 5374265Skchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 5382001Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 5392001Sdmick * one would expect (max value means possible overflow). Sigh. 5402001Sdmick */ 5412001Sdmick 5422001Sdmick switch (cpi->cpi_vendor) { 5434855Sksadhukh case X86_VENDOR_Intel: 5444855Sksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 5454855Sksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5464858Sksadhukh break; 5472001Sdmick case X86_VENDOR_AMD: 5484265Skchow if (CPI_FAMILY(cpi) == 0xf) 5492001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5502001Sdmick break; 5512001Sdmick default: 5522001Sdmick if (cpi->cpi_model == 0xf) 5532001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 5542001Sdmick break; 5552001Sdmick } 5560Sstevel@tonic-gate 5570Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5580Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5590Sstevel@tonic-gate 5600Sstevel@tonic-gate /* 5610Sstevel@tonic-gate * *default* assumptions: 5620Sstevel@tonic-gate * - believe %edx feature word 5630Sstevel@tonic-gate * - ignore %ecx feature word 5640Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5650Sstevel@tonic-gate */ 5660Sstevel@tonic-gate mask_edx = 0xffffffff; 5670Sstevel@tonic-gate mask_ecx = 0; 5680Sstevel@tonic-gate 5690Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5700Sstevel@tonic-gate 5710Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5720Sstevel@tonic-gate case X86_VENDOR_Intel: 5730Sstevel@tonic-gate if (cpi->cpi_family == 5) 5740Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5751975Sdmick else if (IS_LEGACY_P6(cpi)) { 5760Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5770Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5780Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5790Sstevel@tonic-gate /* 5800Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5810Sstevel@tonic-gate */ 5820Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5830Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5841975Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5850Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5860Sstevel@tonic-gate /* 5870Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5880Sstevel@tonic-gate * features until Prescott, so we'll only check 5890Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5900Sstevel@tonic-gate * that idea later. 5910Sstevel@tonic-gate */ 5920Sstevel@tonic-gate mask_ecx = 0xffffffff; 5930Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5940Sstevel@tonic-gate mask_ecx = 0xffffffff; 5954636Sbholler /* 5964636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 5974636Sbholler * to obtain the monitor linesize. 5984636Sbholler */ 5994636Sbholler if (cpi->cpi_maxeax < 5) 6004636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6010Sstevel@tonic-gate break; 6020Sstevel@tonic-gate case X86_VENDOR_IntelClone: 6030Sstevel@tonic-gate default: 6040Sstevel@tonic-gate break; 6050Sstevel@tonic-gate case X86_VENDOR_AMD: 6060Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 6070Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 6080Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 6090Sstevel@tonic-gate cpi->cpi_model = 0xc; 6100Sstevel@tonic-gate } else 6110Sstevel@tonic-gate #endif 6120Sstevel@tonic-gate if (cpi->cpi_family == 5) { 6130Sstevel@tonic-gate /* 6140Sstevel@tonic-gate * AMD K5 and K6 6150Sstevel@tonic-gate * 6160Sstevel@tonic-gate * These CPUs have an incomplete implementation 6170Sstevel@tonic-gate * of MCA/MCE which we mask away. 6180Sstevel@tonic-gate */ 6191228Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 6201228Sandrei 6211228Sandrei /* 6221228Sandrei * Model 0 uses the wrong (APIC) bit 6231228Sandrei * to indicate PGE. Fix it here. 6241228Sandrei */ 6250Sstevel@tonic-gate if (cpi->cpi_model == 0) { 6260Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6270Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6280Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6290Sstevel@tonic-gate } 6301228Sandrei } 6311228Sandrei 6321228Sandrei /* 6331228Sandrei * Early models had problems w/ MMX; disable. 6341228Sandrei */ 6351228Sandrei if (cpi->cpi_model < 6) 6361228Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6371228Sandrei } 6381228Sandrei 6391228Sandrei /* 6401228Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6411228Sandrei * enable all 6421228Sandrei */ 6431228Sandrei if (cpi->cpi_family >= 0xf) 644771Sdmick mask_ecx = 0xffffffff; 6454636Sbholler /* 6464636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6474636Sbholler * to obtain the monitor linesize. 6484636Sbholler */ 6494636Sbholler if (cpi->cpi_maxeax < 5) 6504636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6515045Sbholler 6525084Sjohnlev #if !defined(__xpv) 6535045Sbholler /* 6545045Sbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6555045Sbholler * processors. AMD does not intend MWAIT to be used in the cpu 6565045Sbholler * idle loop on current and future processors. 10h and future 6575045Sbholler * AMD processors use more power in MWAIT than HLT. 6585045Sbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6595045Sbholler */ 6605045Sbholler idle_cpu_prefer_mwait = 0; 6615084Sjohnlev #endif 6625045Sbholler 6630Sstevel@tonic-gate break; 6640Sstevel@tonic-gate case X86_VENDOR_TM: 6650Sstevel@tonic-gate /* 6660Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6670Sstevel@tonic-gate */ 6680Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6690Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6700Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6710Sstevel@tonic-gate break; 6720Sstevel@tonic-gate case X86_VENDOR_Centaur: 6730Sstevel@tonic-gate /* 6740Sstevel@tonic-gate * workaround the NT workarounds again 6750Sstevel@tonic-gate */ 6760Sstevel@tonic-gate if (cpi->cpi_family == 6) 6770Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6780Sstevel@tonic-gate break; 6790Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6800Sstevel@tonic-gate /* 6810Sstevel@tonic-gate * We rely heavily on the probing in locore 6820Sstevel@tonic-gate * to actually figure out what parts, if any, 6830Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6840Sstevel@tonic-gate */ 6850Sstevel@tonic-gate switch (x86_type) { 6860Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6870Sstevel@tonic-gate mask_edx = 0; 6880Sstevel@tonic-gate break; 6890Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6900Sstevel@tonic-gate mask_edx = 0; 6910Sstevel@tonic-gate break; 6920Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6930Sstevel@tonic-gate mask_edx = 6940Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6950Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 6960Sstevel@tonic-gate break; 6970Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 6980Sstevel@tonic-gate mask_edx = 6990Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7000Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7010Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7020Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7030Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7040Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7050Sstevel@tonic-gate break; 7060Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 7070Sstevel@tonic-gate mask_edx = 7080Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7090Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7100Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7110Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7120Sstevel@tonic-gate break; 7130Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 7140Sstevel@tonic-gate break; 7150Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 7160Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 7170Sstevel@tonic-gate mask_edx = 7180Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7190Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 7200Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7210Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7220Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7230Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7240Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7250Sstevel@tonic-gate break; 7260Sstevel@tonic-gate default: 7270Sstevel@tonic-gate break; 7280Sstevel@tonic-gate } 7290Sstevel@tonic-gate break; 7300Sstevel@tonic-gate } 7310Sstevel@tonic-gate 7325084Sjohnlev #if defined(__xpv) 7335084Sjohnlev /* 7345084Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 7355084Sjohnlev */ 7365084Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 7375084Sjohnlev #endif /* __xpv */ 7385084Sjohnlev 7390Sstevel@tonic-gate /* 7400Sstevel@tonic-gate * Now we've figured out the masks that determine 7410Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7420Sstevel@tonic-gate * to the feature words, then map the kernel's view 7430Sstevel@tonic-gate * of these feature words into its feature word. 7440Sstevel@tonic-gate */ 7450Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7460Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7470Sstevel@tonic-gate 7480Sstevel@tonic-gate /* 7493446Smrj * apply any platform restrictions (we don't call this 7503446Smrj * immediately after __cpuid_insn here, because we need the 7513446Smrj * workarounds applied above first) 7520Sstevel@tonic-gate */ 7533446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7540Sstevel@tonic-gate 7553446Smrj /* 7563446Smrj * fold in overrides from the "eeprom" mechanism 7573446Smrj */ 7580Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7590Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7600Sstevel@tonic-gate 7610Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7620Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7630Sstevel@tonic-gate 7640Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7650Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7660Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7670Sstevel@tonic-gate feature |= X86_TSC; 7680Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7690Sstevel@tonic-gate feature |= X86_MSR; 7700Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7710Sstevel@tonic-gate feature |= X86_MTRR; 7720Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7730Sstevel@tonic-gate feature |= X86_PGE; 7740Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7750Sstevel@tonic-gate feature |= X86_CMOV; 7760Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7770Sstevel@tonic-gate feature |= X86_MMX; 7780Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7790Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7800Sstevel@tonic-gate feature |= X86_MCA; 7810Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7820Sstevel@tonic-gate feature |= X86_PAE; 7830Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7840Sstevel@tonic-gate feature |= X86_CX8; 7850Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7860Sstevel@tonic-gate feature |= X86_CX16; 7870Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7880Sstevel@tonic-gate feature |= X86_PAT; 7890Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7900Sstevel@tonic-gate feature |= X86_SEP; 7910Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7920Sstevel@tonic-gate /* 7930Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7940Sstevel@tonic-gate * are prerequisites before we'll even 7950Sstevel@tonic-gate * try and do SSE things. 7960Sstevel@tonic-gate */ 7970Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 7980Sstevel@tonic-gate feature |= X86_SSE; 7990Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 8000Sstevel@tonic-gate feature |= X86_SSE2; 8010Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 8020Sstevel@tonic-gate feature |= X86_SSE3; 8035269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 8045269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 8055269Skk208521 feature |= X86_SSSE3; 8065269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 8075269Skk208521 feature |= X86_SSE4_1; 8085269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 8095269Skk208521 feature |= X86_SSE4_2; 8105269Skk208521 } 8110Sstevel@tonic-gate } 8120Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 8133446Smrj feature |= X86_DE; 8147716SBill.Holler@Sun.COM #if !defined(__xpv) 8154481Sbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 8167716SBill.Holler@Sun.COM 8177716SBill.Holler@Sun.COM /* 8187716SBill.Holler@Sun.COM * We require the CLFLUSH instruction for erratum workaround 8197716SBill.Holler@Sun.COM * to use MONITOR/MWAIT. 8207716SBill.Holler@Sun.COM */ 8217716SBill.Holler@Sun.COM if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 8227716SBill.Holler@Sun.COM cpi->cpi_mwait.support |= MWAIT_SUPPORT; 8237716SBill.Holler@Sun.COM feature |= X86_MWAIT; 8247716SBill.Holler@Sun.COM } else { 8257716SBill.Holler@Sun.COM extern int idle_cpu_assert_cflush_monitor; 8267716SBill.Holler@Sun.COM 8277716SBill.Holler@Sun.COM /* 8287716SBill.Holler@Sun.COM * All processors we are aware of which have 8297716SBill.Holler@Sun.COM * MONITOR/MWAIT also have CLFLUSH. 8307716SBill.Holler@Sun.COM */ 8317716SBill.Holler@Sun.COM if (idle_cpu_assert_cflush_monitor) { 8327716SBill.Holler@Sun.COM ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 8337716SBill.Holler@Sun.COM (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 8347716SBill.Holler@Sun.COM } 8357716SBill.Holler@Sun.COM } 8364481Sbholler } 8377716SBill.Holler@Sun.COM #endif /* __xpv */ 8380Sstevel@tonic-gate 8397589SVikram.Hegde@Sun.COM /* 8407589SVikram.Hegde@Sun.COM * Only need it first time, rest of the cpus would follow suite. 8417589SVikram.Hegde@Sun.COM * we only capture this for the bootcpu. 8427589SVikram.Hegde@Sun.COM */ 8437589SVikram.Hegde@Sun.COM if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 8447589SVikram.Hegde@Sun.COM feature |= X86_CLFSH; 8457589SVikram.Hegde@Sun.COM x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 8467589SVikram.Hegde@Sun.COM } 8477589SVikram.Hegde@Sun.COM 8480Sstevel@tonic-gate if (feature & X86_PAE) 8490Sstevel@tonic-gate cpi->cpi_pabits = 36; 8500Sstevel@tonic-gate 8510Sstevel@tonic-gate /* 8520Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8530Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8540Sstevel@tonic-gate * 8550Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8560Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8570Sstevel@tonic-gate * takes a bit more work to figure out what's really going 8583446Smrj * on ... see the handling of the CMP_LGCY bit below) 8590Sstevel@tonic-gate */ 8600Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8610Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8620Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8630Sstevel@tonic-gate feature |= X86_HTT; 8641228Sandrei } else { 8651228Sandrei cpi->cpi_ncpu_per_chip = 1; 8660Sstevel@tonic-gate } 8670Sstevel@tonic-gate 8680Sstevel@tonic-gate /* 8690Sstevel@tonic-gate * Work on the "extended" feature information, doing 8700Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8710Sstevel@tonic-gate */ 8720Sstevel@tonic-gate xcpuid = 0; 8730Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8740Sstevel@tonic-gate case X86_VENDOR_Intel: 8751975Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8760Sstevel@tonic-gate xcpuid++; 8770Sstevel@tonic-gate break; 8780Sstevel@tonic-gate case X86_VENDOR_AMD: 8790Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8800Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8810Sstevel@tonic-gate xcpuid++; 8820Sstevel@tonic-gate break; 8830Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8840Sstevel@tonic-gate /* 8850Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8860Sstevel@tonic-gate * extended cpuid operations. 8870Sstevel@tonic-gate */ 8880Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8890Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8900Sstevel@tonic-gate xcpuid++; 8910Sstevel@tonic-gate break; 8920Sstevel@tonic-gate case X86_VENDOR_Centaur: 8930Sstevel@tonic-gate case X86_VENDOR_TM: 8940Sstevel@tonic-gate default: 8950Sstevel@tonic-gate xcpuid++; 8960Sstevel@tonic-gate break; 8970Sstevel@tonic-gate } 8980Sstevel@tonic-gate 8990Sstevel@tonic-gate if (xcpuid) { 9000Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 9011228Sandrei cp->cp_eax = 0x80000000; 9021228Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 9030Sstevel@tonic-gate } 9040Sstevel@tonic-gate 9050Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 9060Sstevel@tonic-gate 9070Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 9080Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 9090Sstevel@tonic-gate 9100Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9110Sstevel@tonic-gate case X86_VENDOR_Intel: 9120Sstevel@tonic-gate case X86_VENDOR_AMD: 9130Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 9140Sstevel@tonic-gate break; 9150Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 9161228Sandrei cp->cp_eax = 0x80000001; 9171228Sandrei (void) __cpuid_insn(cp); 9183446Smrj 9190Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9200Sstevel@tonic-gate cpi->cpi_family == 5 && 9210Sstevel@tonic-gate cpi->cpi_model == 6 && 9220Sstevel@tonic-gate cpi->cpi_step == 6) { 9230Sstevel@tonic-gate /* 9240Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 9250Sstevel@tonic-gate * Later models use bit 11. Fix it here. 9260Sstevel@tonic-gate */ 9270Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 9280Sstevel@tonic-gate cp->cp_edx &= ~0x400; 9290Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 9300Sstevel@tonic-gate } 9310Sstevel@tonic-gate } 9320Sstevel@tonic-gate 9333446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 9343446Smrj 9350Sstevel@tonic-gate /* 9360Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9370Sstevel@tonic-gate */ 9380Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9390Sstevel@tonic-gate feature |= X86_NX; 9400Sstevel@tonic-gate 9417656SSherry.Moore@Sun.COM /* 9427656SSherry.Moore@Sun.COM * Regardless whether or not we boot 64-bit, 9437656SSherry.Moore@Sun.COM * we should have a way to identify whether 9447656SSherry.Moore@Sun.COM * the CPU is capable of running 64-bit. 9457656SSherry.Moore@Sun.COM */ 9467656SSherry.Moore@Sun.COM if (cp->cp_edx & CPUID_AMD_EDX_LM) 9477656SSherry.Moore@Sun.COM feature |= X86_64; 9487656SSherry.Moore@Sun.COM 9495349Skchow #if defined(__amd64) 9505349Skchow /* 1 GB large page - enable only for 64 bit kernel */ 9515349Skchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 9525349Skchow feature |= X86_1GPG; 9535349Skchow #endif 9545349Skchow 9554628Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 9564628Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 9574628Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 9584628Skk208521 feature |= X86_SSE4A; 9594628Skk208521 9600Sstevel@tonic-gate /* 9613446Smrj * If both the HTT and CMP_LGCY bits are set, 9621228Sandrei * then we're not actually HyperThreaded. Read 9631228Sandrei * "AMD CPUID Specification" for more details. 9640Sstevel@tonic-gate */ 9650Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9661228Sandrei (feature & X86_HTT) && 9673446Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9680Sstevel@tonic-gate feature &= ~X86_HTT; 9691228Sandrei feature |= X86_CMP; 9701228Sandrei } 9713446Smrj #if defined(__amd64) 9720Sstevel@tonic-gate /* 9730Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9740Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9750Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9760Sstevel@tonic-gate * better. 9770Sstevel@tonic-gate */ 9780Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9790Sstevel@tonic-gate feature |= X86_ASYSC; 9800Sstevel@tonic-gate 9810Sstevel@tonic-gate /* 9820Sstevel@tonic-gate * While we're thinking about system calls, note 9830Sstevel@tonic-gate * that AMD processors don't support sysenter 9840Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9850Sstevel@tonic-gate */ 9860Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9870Sstevel@tonic-gate feature &= ~X86_SEP; 9880Sstevel@tonic-gate #endif 9896657Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 9903446Smrj feature |= X86_TSCP; 9910Sstevel@tonic-gate break; 9920Sstevel@tonic-gate default: 9930Sstevel@tonic-gate break; 9940Sstevel@tonic-gate } 9950Sstevel@tonic-gate 9961228Sandrei /* 9971228Sandrei * Get CPUID data about processor cores and hyperthreads. 9981228Sandrei */ 9990Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10000Sstevel@tonic-gate case X86_VENDOR_Intel: 10011228Sandrei if (cpi->cpi_maxeax >= 4) { 10021228Sandrei cp = &cpi->cpi_std[4]; 10031228Sandrei cp->cp_eax = 4; 10041228Sandrei cp->cp_ecx = 0; 10051228Sandrei (void) __cpuid_insn(cp); 10063446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 10071228Sandrei } 10081228Sandrei /*FALLTHROUGH*/ 10090Sstevel@tonic-gate case X86_VENDOR_AMD: 10100Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 10110Sstevel@tonic-gate break; 10120Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 10131228Sandrei cp->cp_eax = 0x80000008; 10141228Sandrei (void) __cpuid_insn(cp); 10153446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 10163446Smrj 10170Sstevel@tonic-gate /* 10180Sstevel@tonic-gate * Virtual and physical address limits from 10190Sstevel@tonic-gate * cpuid override previously guessed values. 10200Sstevel@tonic-gate */ 10210Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10220Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10230Sstevel@tonic-gate break; 10240Sstevel@tonic-gate default: 10250Sstevel@tonic-gate break; 10260Sstevel@tonic-gate } 10271228Sandrei 10284606Sesaxe /* 10294606Sesaxe * Derive the number of cores per chip 10304606Sesaxe */ 10311228Sandrei switch (cpi->cpi_vendor) { 10321228Sandrei case X86_VENDOR_Intel: 10331228Sandrei if (cpi->cpi_maxeax < 4) { 10341228Sandrei cpi->cpi_ncore_per_chip = 1; 10351228Sandrei break; 10361228Sandrei } else { 10371228Sandrei cpi->cpi_ncore_per_chip = 10381228Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10391228Sandrei } 10401228Sandrei break; 10411228Sandrei case X86_VENDOR_AMD: 10421228Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10431228Sandrei cpi->cpi_ncore_per_chip = 1; 10441228Sandrei break; 10451228Sandrei } else { 10465870Sgavinm /* 10475870Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 10485870Sgavinm * 1 less than the number of physical cores on 10495870Sgavinm * the chip. In family 0x10 this value can 10505870Sgavinm * be affected by "downcoring" - it reflects 10515870Sgavinm * 1 less than the number of cores actually 10525870Sgavinm * enabled on this node. 10535870Sgavinm */ 10541228Sandrei cpi->cpi_ncore_per_chip = 10551228Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10561228Sandrei } 10571228Sandrei break; 10581228Sandrei default: 10591228Sandrei cpi->cpi_ncore_per_chip = 1; 10601228Sandrei break; 10611228Sandrei } 10628906SEric.Saxe@Sun.COM 10638906SEric.Saxe@Sun.COM /* 10648906SEric.Saxe@Sun.COM * Get CPUID data about TSC Invariance in Deep C-State. 10658906SEric.Saxe@Sun.COM */ 10668906SEric.Saxe@Sun.COM switch (cpi->cpi_vendor) { 10678906SEric.Saxe@Sun.COM case X86_VENDOR_Intel: 10688906SEric.Saxe@Sun.COM if (cpi->cpi_maxeax >= 7) { 10698906SEric.Saxe@Sun.COM cp = &cpi->cpi_extd[7]; 10708906SEric.Saxe@Sun.COM cp->cp_eax = 0x80000007; 10718906SEric.Saxe@Sun.COM cp->cp_ecx = 0; 10728906SEric.Saxe@Sun.COM (void) __cpuid_insn(cp); 10738906SEric.Saxe@Sun.COM } 10748906SEric.Saxe@Sun.COM break; 10758906SEric.Saxe@Sun.COM default: 10768906SEric.Saxe@Sun.COM break; 10778906SEric.Saxe@Sun.COM } 10785284Sgavinm } else { 10795284Sgavinm cpi->cpi_ncore_per_chip = 1; 10800Sstevel@tonic-gate } 10810Sstevel@tonic-gate 10821228Sandrei /* 10831228Sandrei * If more than one core, then this processor is CMP. 10841228Sandrei */ 10851228Sandrei if (cpi->cpi_ncore_per_chip > 1) 10861228Sandrei feature |= X86_CMP; 10873446Smrj 10881228Sandrei /* 10891228Sandrei * If the number of cores is the same as the number 10901228Sandrei * of CPUs, then we cannot have HyperThreading. 10911228Sandrei */ 10921228Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10931228Sandrei feature &= ~X86_HTT; 10941228Sandrei 10950Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 10961228Sandrei /* 10971228Sandrei * Single-core single-threaded processors. 10981228Sandrei */ 10990Sstevel@tonic-gate cpi->cpi_chipid = -1; 11000Sstevel@tonic-gate cpi->cpi_clogid = 0; 11011228Sandrei cpi->cpi_coreid = cpu->cpu_id; 11025870Sgavinm cpi->cpi_pkgcoreid = 0; 11030Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11041228Sandrei uint_t i; 11051228Sandrei uint_t chipid_shift = 0; 11061228Sandrei uint_t coreid_shift = 0; 11071228Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11081228Sandrei 11091228Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 11101228Sandrei chipid_shift++; 11111228Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 11121228Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 11130Sstevel@tonic-gate 11141228Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 11151228Sandrei if (feature & X86_CMP) { 11161228Sandrei /* 11171228Sandrei * Multi-core (and possibly multi-threaded) 11181228Sandrei * processors. 11191228Sandrei */ 11201228Sandrei uint_t ncpu_per_core; 11211228Sandrei if (cpi->cpi_ncore_per_chip == 1) 11221228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11231228Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11241228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11251228Sandrei cpi->cpi_ncore_per_chip; 11261228Sandrei /* 11271228Sandrei * 8bit APIC IDs on dual core Pentiums 11281228Sandrei * look like this: 11291228Sandrei * 11301228Sandrei * +-----------------------+------+------+ 11311228Sandrei * | Physical Package ID | MC | HT | 11321228Sandrei * +-----------------------+------+------+ 11331228Sandrei * <------- chipid --------> 11341228Sandrei * <------- coreid ---------------> 11351228Sandrei * <--- clogid --> 11365870Sgavinm * <------> 11375870Sgavinm * pkgcoreid 11381228Sandrei * 11391228Sandrei * Where the number of bits necessary to 11401228Sandrei * represent MC and HT fields together equals 11411228Sandrei * to the minimum number of bits necessary to 11421228Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11431228Sandrei * Of those bits, the MC part uses the number 11441228Sandrei * of bits necessary to store the value of 11451228Sandrei * cpi->cpi_ncore_per_chip. 11461228Sandrei */ 11471228Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11481228Sandrei coreid_shift++; 11491727Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 11505870Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 11515870Sgavinm coreid_shift; 11521228Sandrei } else if (feature & X86_HTT) { 11531228Sandrei /* 11541228Sandrei * Single-core multi-threaded processors. 11551228Sandrei */ 11561228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 11575870Sgavinm cpi->cpi_pkgcoreid = 0; 11581228Sandrei } 11591228Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11601228Sandrei /* 11615870Sgavinm * AMD CMP chips currently have a single thread per 11625870Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 11635870Sgavinm * cores on family 0x10. 11645870Sgavinm * 11655870Sgavinm * Since no two cpus share a core we must assign a 11665870Sgavinm * distinct coreid per cpu, and we do this by using 11675870Sgavinm * the cpu_id. This scheme does not, however, 11685870Sgavinm * guarantee that sibling cores of a chip will have 11695870Sgavinm * sequential coreids starting at a multiple of the 11705870Sgavinm * number of cores per chip - that is usually the 11715870Sgavinm * case, but if the ACPI MADT table is presented 11725870Sgavinm * in a different order then we need to perform a 11735870Sgavinm * few more gymnastics for the pkgcoreid. 11745870Sgavinm * 11755870Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 11765870Sgavinm * present - no mixing of single and dual core parts. 11775870Sgavinm * 11785870Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 11795870Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 11805870Sgavinm * many least-significant bits in the ApicId 11815870Sgavinm * are used to represent the core number 11825870Sgavinm * within the node. Cores are always 11835870Sgavinm * numbered sequentially from 0 regardless 11845870Sgavinm * of how many or which are disabled, and 11855870Sgavinm * there seems to be no way to discover the 11865870Sgavinm * real core id when some are disabled. 11871228Sandrei */ 11881228Sandrei cpi->cpi_coreid = cpu->cpu_id; 11895870Sgavinm 11905870Sgavinm if (cpi->cpi_family == 0x10 && 11915870Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 11925870Sgavinm int coreidsz = 11935870Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 11945870Sgavinm 11955870Sgavinm cpi->cpi_pkgcoreid = 11965870Sgavinm apic_id & ((1 << coreidsz) - 1); 11975870Sgavinm } else { 11985870Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 11995870Sgavinm } 12001228Sandrei } else { 12011228Sandrei /* 12021228Sandrei * All other processors are currently 12031228Sandrei * assumed to have single cores. 12041228Sandrei */ 12051228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 12065870Sgavinm cpi->cpi_pkgcoreid = 0; 12071228Sandrei } 12080Sstevel@tonic-gate } 12090Sstevel@tonic-gate 12107282Smishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 12117282Smishra 12122869Sgavinm /* 12132869Sgavinm * Synthesize chip "revision" and socket type 12142869Sgavinm */ 12157532SSean.Ye@Sun.COM cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 12167532SSean.Ye@Sun.COM cpi->cpi_model, cpi->cpi_step); 12177532SSean.Ye@Sun.COM cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 12187532SSean.Ye@Sun.COM cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 12197532SSean.Ye@Sun.COM cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 12207532SSean.Ye@Sun.COM cpi->cpi_model, cpi->cpi_step); 12212869Sgavinm 12220Sstevel@tonic-gate pass1_done: 12235741Smrj #if !defined(__xpv) 1224*9000SStuart.Maybee@Sun.COM determine_platform(); 12255741Smrj #endif 12260Sstevel@tonic-gate cpi->cpi_pass = 1; 12270Sstevel@tonic-gate return (feature); 12280Sstevel@tonic-gate } 12290Sstevel@tonic-gate 12300Sstevel@tonic-gate /* 12310Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12320Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12330Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12340Sstevel@tonic-gate * later export to userland, and in part so we can look at 12350Sstevel@tonic-gate * this stuff in a crash dump. 12360Sstevel@tonic-gate */ 12370Sstevel@tonic-gate 12380Sstevel@tonic-gate /*ARGSUSED*/ 12390Sstevel@tonic-gate void 12400Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12410Sstevel@tonic-gate { 12420Sstevel@tonic-gate uint_t n, nmax; 12430Sstevel@tonic-gate int i; 12441228Sandrei struct cpuid_regs *cp; 12450Sstevel@tonic-gate uint8_t *dp; 12460Sstevel@tonic-gate uint32_t *iptr; 12470Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12480Sstevel@tonic-gate 12490Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12500Sstevel@tonic-gate 12510Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12520Sstevel@tonic-gate goto pass2_done; 12530Sstevel@tonic-gate 12540Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12550Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12560Sstevel@tonic-gate /* 12570Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12580Sstevel@tonic-gate */ 12590Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12601228Sandrei cp->cp_eax = n; 12614606Sesaxe 12624606Sesaxe /* 12634606Sesaxe * CPUID function 4 expects %ecx to be initialized 12644606Sesaxe * with an index which indicates which cache to return 12654606Sesaxe * information about. The OS is expected to call function 4 12664606Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 12674606Sesaxe * EAX[4:0] set to 0, which indicates there are no more 12684606Sesaxe * caches. 12694606Sesaxe * 12704606Sesaxe * Here, populate cpi_std[4] with the information returned by 12714606Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 12724606Sesaxe * when dynamic memory allocation becomes available. 12734606Sesaxe * 12744606Sesaxe * Note: we need to explicitly initialize %ecx here, since 12754606Sesaxe * function 4 may have been previously invoked. 12764606Sesaxe */ 12774606Sesaxe if (n == 4) 12784606Sesaxe cp->cp_ecx = 0; 12794606Sesaxe 12801228Sandrei (void) __cpuid_insn(cp); 12813446Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12820Sstevel@tonic-gate switch (n) { 12830Sstevel@tonic-gate case 2: 12840Sstevel@tonic-gate /* 12850Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12860Sstevel@tonic-gate * contain a value that identifies the number 12870Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12880Sstevel@tonic-gate * executed to obtain a complete image of the 12890Sstevel@tonic-gate * processor's caching systems." 12900Sstevel@tonic-gate * 12910Sstevel@tonic-gate * How *do* they make this stuff up? 12920Sstevel@tonic-gate */ 12930Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 12940Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 12950Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 12960Sstevel@tonic-gate break; 12970Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 12980Sstevel@tonic-gate 12990Sstevel@tonic-gate /* 13000Sstevel@tonic-gate * Well, for now, rather than attempt to implement 13010Sstevel@tonic-gate * this slightly dubious algorithm, we just look 13020Sstevel@tonic-gate * at the first 15 .. 13030Sstevel@tonic-gate */ 13040Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13050Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13060Sstevel@tonic-gate 13070Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13080Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13090Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 13106317Skk208521 for (i = 1; i < 4; i++) 13110Sstevel@tonic-gate if (p[i] != 0) 13120Sstevel@tonic-gate *dp++ = p[i]; 13130Sstevel@tonic-gate } 13140Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13150Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13160Sstevel@tonic-gate for (i = 0; i < 4; i++) 13170Sstevel@tonic-gate if (p[i] != 0) 13180Sstevel@tonic-gate *dp++ = p[i]; 13190Sstevel@tonic-gate } 13200Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13210Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13220Sstevel@tonic-gate for (i = 0; i < 4; i++) 13230Sstevel@tonic-gate if (p[i] != 0) 13240Sstevel@tonic-gate *dp++ = p[i]; 13250Sstevel@tonic-gate } 13260Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13270Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13280Sstevel@tonic-gate for (i = 0; i < 4; i++) 13290Sstevel@tonic-gate if (p[i] != 0) 13300Sstevel@tonic-gate *dp++ = p[i]; 13310Sstevel@tonic-gate } 13320Sstevel@tonic-gate break; 13334481Sbholler 13340Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 13354481Sbholler break; 13364481Sbholler 13370Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 13384481Sbholler break; 13394481Sbholler 13400Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13415045Sbholler { 13425045Sbholler size_t mwait_size; 13434481Sbholler 13444481Sbholler /* 13454481Sbholler * check cpi_mwait.support which was set in cpuid_pass1 13464481Sbholler */ 13474481Sbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 13484481Sbholler break; 13494481Sbholler 13505045Sbholler /* 13515045Sbholler * Protect ourself from insane mwait line size. 13525045Sbholler * Workaround for incomplete hardware emulator(s). 13535045Sbholler */ 13545045Sbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13555045Sbholler if (mwait_size < sizeof (uint32_t) || 13565045Sbholler !ISP2(mwait_size)) { 13575045Sbholler #if DEBUG 13585045Sbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13597798SSaurabh.Mishra@Sun.COM "size %ld", cpu->cpu_id, (long)mwait_size); 13605045Sbholler #endif 13615045Sbholler break; 13625045Sbholler } 13635045Sbholler 13644481Sbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13655045Sbholler cpi->cpi_mwait.mon_max = mwait_size; 13664481Sbholler if (MWAIT_EXTENSION(cpi)) { 13674481Sbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 13684481Sbholler if (MWAIT_INT_ENABLE(cpi)) 13694481Sbholler cpi->cpi_mwait.support |= 13704481Sbholler MWAIT_ECX_INT_ENABLE; 13714481Sbholler } 13724481Sbholler break; 13735045Sbholler } 13740Sstevel@tonic-gate default: 13750Sstevel@tonic-gate break; 13760Sstevel@tonic-gate } 13770Sstevel@tonic-gate } 13780Sstevel@tonic-gate 13797282Smishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13807798SSaurabh.Mishra@Sun.COM struct cpuid_regs regs; 13817798SSaurabh.Mishra@Sun.COM 13827798SSaurabh.Mishra@Sun.COM cp = ®s; 13837282Smishra cp->cp_eax = 0xB; 13847798SSaurabh.Mishra@Sun.COM cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 13857282Smishra 13867282Smishra (void) __cpuid_insn(cp); 13877282Smishra 13887282Smishra /* 13897282Smishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 13907282Smishra * indicates that the extended topology enumeration leaf is 13917282Smishra * available. 13927282Smishra */ 13937282Smishra if (cp->cp_ebx) { 13947282Smishra uint32_t x2apic_id; 13957282Smishra uint_t coreid_shift = 0; 13967282Smishra uint_t ncpu_per_core = 1; 13977282Smishra uint_t chipid_shift = 0; 13987282Smishra uint_t ncpu_per_chip = 1; 13997282Smishra uint_t i; 14007282Smishra uint_t level; 14017282Smishra 14027282Smishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 14037282Smishra cp->cp_eax = 0xB; 14047282Smishra cp->cp_ecx = i; 14057282Smishra 14067282Smishra (void) __cpuid_insn(cp); 14077282Smishra level = CPI_CPU_LEVEL_TYPE(cp); 14087282Smishra 14097282Smishra if (level == 1) { 14107282Smishra x2apic_id = cp->cp_edx; 14117282Smishra coreid_shift = BITX(cp->cp_eax, 4, 0); 14127282Smishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 14137282Smishra } else if (level == 2) { 14147282Smishra x2apic_id = cp->cp_edx; 14157282Smishra chipid_shift = BITX(cp->cp_eax, 4, 0); 14167282Smishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 14177282Smishra } 14187282Smishra } 14197282Smishra 14207282Smishra cpi->cpi_apicid = x2apic_id; 14217282Smishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 14227282Smishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 14237282Smishra ncpu_per_core; 14247282Smishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 14257282Smishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 14267282Smishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 14277282Smishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 14287282Smishra } 14297798SSaurabh.Mishra@Sun.COM 14307798SSaurabh.Mishra@Sun.COM /* Make cp NULL so that we don't stumble on others */ 14317798SSaurabh.Mishra@Sun.COM cp = NULL; 14327282Smishra } 14337282Smishra 14340Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14350Sstevel@tonic-gate goto pass2_done; 14360Sstevel@tonic-gate 14370Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14380Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14390Sstevel@tonic-gate /* 14400Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14410Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14420Sstevel@tonic-gate */ 14430Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14440Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14451228Sandrei cp->cp_eax = 0x80000000 + n; 14461228Sandrei (void) __cpuid_insn(cp); 14473446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14480Sstevel@tonic-gate switch (n) { 14490Sstevel@tonic-gate case 2: 14500Sstevel@tonic-gate case 3: 14510Sstevel@tonic-gate case 4: 14520Sstevel@tonic-gate /* 14530Sstevel@tonic-gate * Extract the brand string 14540Sstevel@tonic-gate */ 14550Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14560Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14570Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14580Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14590Sstevel@tonic-gate break; 14600Sstevel@tonic-gate case 5: 14610Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14620Sstevel@tonic-gate case X86_VENDOR_AMD: 14630Sstevel@tonic-gate /* 14640Sstevel@tonic-gate * The Athlon and Duron were the first 14650Sstevel@tonic-gate * parts to report the sizes of the 14660Sstevel@tonic-gate * TLB for large pages. Before then, 14670Sstevel@tonic-gate * we don't trust the data. 14680Sstevel@tonic-gate */ 14690Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14700Sstevel@tonic-gate (cpi->cpi_family == 6 && 14710Sstevel@tonic-gate cpi->cpi_model < 1)) 14720Sstevel@tonic-gate cp->cp_eax = 0; 14730Sstevel@tonic-gate break; 14740Sstevel@tonic-gate default: 14750Sstevel@tonic-gate break; 14760Sstevel@tonic-gate } 14770Sstevel@tonic-gate break; 14780Sstevel@tonic-gate case 6: 14790Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14800Sstevel@tonic-gate case X86_VENDOR_AMD: 14810Sstevel@tonic-gate /* 14820Sstevel@tonic-gate * The Athlon and Duron were the first 14830Sstevel@tonic-gate * AMD parts with L2 TLB's. 14840Sstevel@tonic-gate * Before then, don't trust the data. 14850Sstevel@tonic-gate */ 14860Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14870Sstevel@tonic-gate cpi->cpi_family == 6 && 14880Sstevel@tonic-gate cpi->cpi_model < 1) 14890Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14900Sstevel@tonic-gate /* 14910Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14920Sstevel@tonic-gate * cache size incorrectly as 1K 14930Sstevel@tonic-gate * when it is really 64K 14940Sstevel@tonic-gate */ 14950Sstevel@tonic-gate if (cpi->cpi_family == 6 && 14960Sstevel@tonic-gate cpi->cpi_model == 3 && 14970Sstevel@tonic-gate cpi->cpi_step == 0) { 14980Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 14990Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 15000Sstevel@tonic-gate } 15010Sstevel@tonic-gate break; 15020Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 15030Sstevel@tonic-gate /* 15040Sstevel@tonic-gate * VIA C3 processors are a bit messed 15050Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 15060Sstevel@tonic-gate */ 15070Sstevel@tonic-gate if (cpi->cpi_family != 6) 15080Sstevel@tonic-gate break; 15090Sstevel@tonic-gate /* 15100Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 15110Sstevel@tonic-gate * 15120Sstevel@tonic-gate * xxx is model 8 really broken? 15130Sstevel@tonic-gate */ 15140Sstevel@tonic-gate if (cpi->cpi_model == 7 || 15150Sstevel@tonic-gate cpi->cpi_model == 8) 15160Sstevel@tonic-gate cp->cp_ecx = 15170Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 15180Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 15190Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 15200Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15210Sstevel@tonic-gate /* 15220Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15230Sstevel@tonic-gate */ 15240Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15250Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15260Sstevel@tonic-gate break; 15270Sstevel@tonic-gate case X86_VENDOR_Intel: 15280Sstevel@tonic-gate /* 15290Sstevel@tonic-gate * Extended L2 Cache features function. 15300Sstevel@tonic-gate * First appeared on Prescott. 15310Sstevel@tonic-gate */ 15320Sstevel@tonic-gate default: 15330Sstevel@tonic-gate break; 15340Sstevel@tonic-gate } 15350Sstevel@tonic-gate break; 15360Sstevel@tonic-gate default: 15370Sstevel@tonic-gate break; 15380Sstevel@tonic-gate } 15390Sstevel@tonic-gate } 15400Sstevel@tonic-gate 15410Sstevel@tonic-gate pass2_done: 15420Sstevel@tonic-gate cpi->cpi_pass = 2; 15430Sstevel@tonic-gate } 15440Sstevel@tonic-gate 15450Sstevel@tonic-gate static const char * 15460Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15470Sstevel@tonic-gate { 15480Sstevel@tonic-gate int i; 15490Sstevel@tonic-gate 15500Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15510Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15520Sstevel@tonic-gate return ("i486"); 15530Sstevel@tonic-gate 15540Sstevel@tonic-gate switch (cpi->cpi_family) { 15550Sstevel@tonic-gate case 5: 15560Sstevel@tonic-gate return ("Intel Pentium(r)"); 15570Sstevel@tonic-gate case 6: 15580Sstevel@tonic-gate switch (cpi->cpi_model) { 15590Sstevel@tonic-gate uint_t celeron, xeon; 15601228Sandrei const struct cpuid_regs *cp; 15610Sstevel@tonic-gate case 0: 15620Sstevel@tonic-gate case 1: 15630Sstevel@tonic-gate case 2: 15640Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15650Sstevel@tonic-gate case 3: 15660Sstevel@tonic-gate case 4: 15670Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15680Sstevel@tonic-gate case 6: 15690Sstevel@tonic-gate return ("Intel Celeron(r)"); 15700Sstevel@tonic-gate case 5: 15710Sstevel@tonic-gate case 7: 15720Sstevel@tonic-gate celeron = xeon = 0; 15730Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15740Sstevel@tonic-gate 15756317Skk208521 for (i = 1; i < 4; i++) { 15760Sstevel@tonic-gate uint_t tmp; 15770Sstevel@tonic-gate 15780Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15790Sstevel@tonic-gate if (tmp == 0x40) 15800Sstevel@tonic-gate celeron++; 15810Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15820Sstevel@tonic-gate xeon++; 15830Sstevel@tonic-gate } 15840Sstevel@tonic-gate 15850Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15860Sstevel@tonic-gate uint_t tmp; 15870Sstevel@tonic-gate 15880Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15890Sstevel@tonic-gate if (tmp == 0x40) 15900Sstevel@tonic-gate celeron++; 15910Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15920Sstevel@tonic-gate xeon++; 15930Sstevel@tonic-gate } 15940Sstevel@tonic-gate 15950Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15960Sstevel@tonic-gate uint_t tmp; 15970Sstevel@tonic-gate 15980Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 15990Sstevel@tonic-gate if (tmp == 0x40) 16000Sstevel@tonic-gate celeron++; 16010Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16020Sstevel@tonic-gate xeon++; 16030Sstevel@tonic-gate } 16040Sstevel@tonic-gate 16050Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16060Sstevel@tonic-gate uint_t tmp; 16070Sstevel@tonic-gate 16080Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 16090Sstevel@tonic-gate if (tmp == 0x40) 16100Sstevel@tonic-gate celeron++; 16110Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16120Sstevel@tonic-gate xeon++; 16130Sstevel@tonic-gate } 16140Sstevel@tonic-gate 16150Sstevel@tonic-gate if (celeron) 16160Sstevel@tonic-gate return ("Intel Celeron(r)"); 16170Sstevel@tonic-gate if (xeon) 16180Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16190Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 16200Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16210Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16220Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16230Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16240Sstevel@tonic-gate default: 16250Sstevel@tonic-gate break; 16260Sstevel@tonic-gate } 16270Sstevel@tonic-gate default: 16280Sstevel@tonic-gate break; 16290Sstevel@tonic-gate } 16300Sstevel@tonic-gate 16311975Sdmick /* BrandID is present if the field is nonzero */ 16321975Sdmick if (cpi->cpi_brandid != 0) { 16330Sstevel@tonic-gate static const struct { 16340Sstevel@tonic-gate uint_t bt_bid; 16350Sstevel@tonic-gate const char *bt_str; 16360Sstevel@tonic-gate } brand_tbl[] = { 16370Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16380Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16390Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16400Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16410Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16420Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16430Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16440Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16450Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16460Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16470Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16480Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16491975Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16501975Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16511975Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16521975Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16531975Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16541975Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16551975Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16561975Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16570Sstevel@tonic-gate }; 16580Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16590Sstevel@tonic-gate uint_t sgn; 16600Sstevel@tonic-gate 16610Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16620Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16630Sstevel@tonic-gate 16640Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16650Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16660Sstevel@tonic-gate break; 16670Sstevel@tonic-gate if (i < btblmax) { 16680Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16690Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16700Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16710Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16720Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16730Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16740Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16750Sstevel@tonic-gate } 16760Sstevel@tonic-gate } 16770Sstevel@tonic-gate 16780Sstevel@tonic-gate return (NULL); 16790Sstevel@tonic-gate } 16800Sstevel@tonic-gate 16810Sstevel@tonic-gate static const char * 16820Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16830Sstevel@tonic-gate { 16840Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16850Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16860Sstevel@tonic-gate return ("i486 compatible"); 16870Sstevel@tonic-gate 16880Sstevel@tonic-gate switch (cpi->cpi_family) { 16890Sstevel@tonic-gate case 5: 16900Sstevel@tonic-gate switch (cpi->cpi_model) { 16910Sstevel@tonic-gate case 0: 16920Sstevel@tonic-gate case 1: 16930Sstevel@tonic-gate case 2: 16940Sstevel@tonic-gate case 3: 16950Sstevel@tonic-gate case 4: 16960Sstevel@tonic-gate case 5: 16970Sstevel@tonic-gate return ("AMD-K5(r)"); 16980Sstevel@tonic-gate case 6: 16990Sstevel@tonic-gate case 7: 17000Sstevel@tonic-gate return ("AMD-K6(r)"); 17010Sstevel@tonic-gate case 8: 17020Sstevel@tonic-gate return ("AMD-K6(r)-2"); 17030Sstevel@tonic-gate case 9: 17040Sstevel@tonic-gate return ("AMD-K6(r)-III"); 17050Sstevel@tonic-gate default: 17060Sstevel@tonic-gate return ("AMD (family 5)"); 17070Sstevel@tonic-gate } 17080Sstevel@tonic-gate case 6: 17090Sstevel@tonic-gate switch (cpi->cpi_model) { 17100Sstevel@tonic-gate case 1: 17110Sstevel@tonic-gate return ("AMD-K7(tm)"); 17120Sstevel@tonic-gate case 0: 17130Sstevel@tonic-gate case 2: 17140Sstevel@tonic-gate case 4: 17150Sstevel@tonic-gate return ("AMD Athlon(tm)"); 17160Sstevel@tonic-gate case 3: 17170Sstevel@tonic-gate case 7: 17180Sstevel@tonic-gate return ("AMD Duron(tm)"); 17190Sstevel@tonic-gate case 6: 17200Sstevel@tonic-gate case 8: 17210Sstevel@tonic-gate case 10: 17220Sstevel@tonic-gate /* 17230Sstevel@tonic-gate * Use the L2 cache size to distinguish 17240Sstevel@tonic-gate */ 17250Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17260Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17270Sstevel@tonic-gate default: 17280Sstevel@tonic-gate return ("AMD (family 6)"); 17290Sstevel@tonic-gate } 17300Sstevel@tonic-gate default: 17310Sstevel@tonic-gate break; 17320Sstevel@tonic-gate } 17330Sstevel@tonic-gate 17340Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17350Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17360Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17370Sstevel@tonic-gate case 3: 17380Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17390Sstevel@tonic-gate case 4: 17400Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17410Sstevel@tonic-gate case 5: 17420Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17430Sstevel@tonic-gate default: 17440Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17450Sstevel@tonic-gate } 17460Sstevel@tonic-gate } 17470Sstevel@tonic-gate 17480Sstevel@tonic-gate return (NULL); 17490Sstevel@tonic-gate } 17500Sstevel@tonic-gate 17510Sstevel@tonic-gate static const char * 17520Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17530Sstevel@tonic-gate { 17540Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17550Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17560Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17570Sstevel@tonic-gate return ("i486 compatible"); 17580Sstevel@tonic-gate 17590Sstevel@tonic-gate switch (type) { 17600Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17610Sstevel@tonic-gate return ("Cyrix 6x86"); 17620Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17630Sstevel@tonic-gate return ("Cyrix 6x86L"); 17640Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17650Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17660Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17670Sstevel@tonic-gate return ("Cyrix GXm"); 17680Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17690Sstevel@tonic-gate return ("Cyrix MediaGX"); 17700Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17710Sstevel@tonic-gate return ("Cyrix M2"); 17720Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17730Sstevel@tonic-gate return ("VIA Cyrix M3"); 17740Sstevel@tonic-gate default: 17750Sstevel@tonic-gate /* 17760Sstevel@tonic-gate * Have another wild guess .. 17770Sstevel@tonic-gate */ 17780Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17790Sstevel@tonic-gate return ("Cyrix 5x86"); 17800Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17810Sstevel@tonic-gate switch (cpi->cpi_model) { 17820Sstevel@tonic-gate case 2: 17830Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17840Sstevel@tonic-gate case 4: 17850Sstevel@tonic-gate return ("Cyrix MediaGX"); 17860Sstevel@tonic-gate default: 17870Sstevel@tonic-gate break; 17880Sstevel@tonic-gate } 17890Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17900Sstevel@tonic-gate switch (cpi->cpi_model) { 17910Sstevel@tonic-gate case 0: 17920Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17930Sstevel@tonic-gate case 5: 17940Sstevel@tonic-gate case 6: 17950Sstevel@tonic-gate case 7: 17960Sstevel@tonic-gate case 8: 17970Sstevel@tonic-gate case 9: 17980Sstevel@tonic-gate return ("VIA C3"); 17990Sstevel@tonic-gate default: 18000Sstevel@tonic-gate break; 18010Sstevel@tonic-gate } 18020Sstevel@tonic-gate } 18030Sstevel@tonic-gate break; 18040Sstevel@tonic-gate } 18050Sstevel@tonic-gate return (NULL); 18060Sstevel@tonic-gate } 18070Sstevel@tonic-gate 18080Sstevel@tonic-gate /* 18090Sstevel@tonic-gate * This only gets called in the case that the CPU extended 18100Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 18110Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 18120Sstevel@tonic-gate */ 18130Sstevel@tonic-gate static void 18140Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 18150Sstevel@tonic-gate { 18160Sstevel@tonic-gate const char *brand = NULL; 18170Sstevel@tonic-gate 18180Sstevel@tonic-gate switch (cpi->cpi_vendor) { 18190Sstevel@tonic-gate case X86_VENDOR_Intel: 18200Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18210Sstevel@tonic-gate break; 18220Sstevel@tonic-gate case X86_VENDOR_AMD: 18230Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18240Sstevel@tonic-gate break; 18250Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18260Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18270Sstevel@tonic-gate break; 18280Sstevel@tonic-gate case X86_VENDOR_NexGen: 18290Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18300Sstevel@tonic-gate brand = "NexGen Nx586"; 18310Sstevel@tonic-gate break; 18320Sstevel@tonic-gate case X86_VENDOR_Centaur: 18330Sstevel@tonic-gate if (cpi->cpi_family == 5) 18340Sstevel@tonic-gate switch (cpi->cpi_model) { 18350Sstevel@tonic-gate case 4: 18360Sstevel@tonic-gate brand = "Centaur C6"; 18370Sstevel@tonic-gate break; 18380Sstevel@tonic-gate case 8: 18390Sstevel@tonic-gate brand = "Centaur C2"; 18400Sstevel@tonic-gate break; 18410Sstevel@tonic-gate case 9: 18420Sstevel@tonic-gate brand = "Centaur C3"; 18430Sstevel@tonic-gate break; 18440Sstevel@tonic-gate default: 18450Sstevel@tonic-gate break; 18460Sstevel@tonic-gate } 18470Sstevel@tonic-gate break; 18480Sstevel@tonic-gate case X86_VENDOR_Rise: 18490Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18500Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18510Sstevel@tonic-gate brand = "Rise mP6"; 18520Sstevel@tonic-gate break; 18530Sstevel@tonic-gate case X86_VENDOR_SiS: 18540Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18550Sstevel@tonic-gate brand = "SiS 55x"; 18560Sstevel@tonic-gate break; 18570Sstevel@tonic-gate case X86_VENDOR_TM: 18580Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18590Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18600Sstevel@tonic-gate break; 18610Sstevel@tonic-gate case X86_VENDOR_NSC: 18620Sstevel@tonic-gate case X86_VENDOR_UMC: 18630Sstevel@tonic-gate default: 18640Sstevel@tonic-gate break; 18650Sstevel@tonic-gate } 18660Sstevel@tonic-gate if (brand) { 18670Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18680Sstevel@tonic-gate return; 18690Sstevel@tonic-gate } 18700Sstevel@tonic-gate 18710Sstevel@tonic-gate /* 18720Sstevel@tonic-gate * If all else fails ... 18730Sstevel@tonic-gate */ 18740Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18750Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18760Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18770Sstevel@tonic-gate } 18780Sstevel@tonic-gate 18790Sstevel@tonic-gate /* 18800Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18810Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18820Sstevel@tonic-gate * the other cpus. 18830Sstevel@tonic-gate * 18844606Sesaxe * Fixup the brand string, and collect any information from cpuid 18854606Sesaxe * that requires dynamicically allocated storage to represent. 18860Sstevel@tonic-gate */ 18870Sstevel@tonic-gate /*ARGSUSED*/ 18880Sstevel@tonic-gate void 18890Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18900Sstevel@tonic-gate { 18914606Sesaxe int i, max, shft, level, size; 18924606Sesaxe struct cpuid_regs regs; 18934606Sesaxe struct cpuid_regs *cp; 18940Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18950Sstevel@tonic-gate 18960Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 18970Sstevel@tonic-gate 18984606Sesaxe /* 18994606Sesaxe * Function 4: Deterministic cache parameters 19004606Sesaxe * 19014606Sesaxe * Take this opportunity to detect the number of threads 19024606Sesaxe * sharing the last level cache, and construct a corresponding 19034606Sesaxe * cache id. The respective cpuid_info members are initialized 19044606Sesaxe * to the default case of "no last level cache sharing". 19054606Sesaxe */ 19064606Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 19074606Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 19084606Sesaxe 19094606Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 19104606Sesaxe 19114606Sesaxe /* 19124606Sesaxe * Find the # of elements (size) returned by fn 4, and along 19134606Sesaxe * the way detect last level cache sharing details. 19144606Sesaxe */ 19154606Sesaxe bzero(®s, sizeof (regs)); 19164606Sesaxe cp = ®s; 19174606Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 19184606Sesaxe cp->cp_eax = 4; 19194606Sesaxe cp->cp_ecx = i; 19204606Sesaxe 19214606Sesaxe (void) __cpuid_insn(cp); 19224606Sesaxe 19234606Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 19244606Sesaxe break; 19254606Sesaxe level = CPI_CACHE_LVL(cp); 19264606Sesaxe if (level > max) { 19274606Sesaxe max = level; 19284606Sesaxe cpi->cpi_ncpu_shr_last_cache = 19294606Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 19304606Sesaxe } 19314606Sesaxe } 19324606Sesaxe cpi->cpi_std_4_size = size = i; 19334606Sesaxe 19344606Sesaxe /* 19354606Sesaxe * Allocate the cpi_std_4 array. The first element 19364606Sesaxe * references the regs for fn 4, %ecx == 0, which 19374606Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 19384606Sesaxe */ 19394606Sesaxe if (size > 0) { 19404606Sesaxe cpi->cpi_std_4 = 19414606Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 19424606Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 19434606Sesaxe 19444606Sesaxe /* 19454606Sesaxe * Allocate storage to hold the additional regs 19464606Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 19474606Sesaxe * 19484606Sesaxe * The regs for fn 4, %ecx == 0 has already 19494606Sesaxe * been allocated as indicated above. 19504606Sesaxe */ 19514606Sesaxe for (i = 1; i < size; i++) { 19524606Sesaxe cp = cpi->cpi_std_4[i] = 19534606Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 19544606Sesaxe cp->cp_eax = 4; 19554606Sesaxe cp->cp_ecx = i; 19564606Sesaxe 19574606Sesaxe (void) __cpuid_insn(cp); 19584606Sesaxe } 19594606Sesaxe } 19604606Sesaxe /* 19614606Sesaxe * Determine the number of bits needed to represent 19624606Sesaxe * the number of CPUs sharing the last level cache. 19634606Sesaxe * 19644606Sesaxe * Shift off that number of bits from the APIC id to 19654606Sesaxe * derive the cache id. 19664606Sesaxe */ 19674606Sesaxe shft = 0; 19684606Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 19694606Sesaxe shft++; 19707282Smishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 19710Sstevel@tonic-gate } 19720Sstevel@tonic-gate 19730Sstevel@tonic-gate /* 19744606Sesaxe * Now fixup the brand string 19750Sstevel@tonic-gate */ 19764606Sesaxe if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19774606Sesaxe fabricate_brandstr(cpi); 19784606Sesaxe } else { 19790Sstevel@tonic-gate 19800Sstevel@tonic-gate /* 19814606Sesaxe * If we successfully extracted a brand string from the cpuid 19824606Sesaxe * instruction, clean it up by removing leading spaces and 19834606Sesaxe * similar junk. 19840Sstevel@tonic-gate */ 19854606Sesaxe if (cpi->cpi_brandstr[0]) { 19864606Sesaxe size_t maxlen = sizeof (cpi->cpi_brandstr); 19874606Sesaxe char *src, *dst; 19884606Sesaxe 19894606Sesaxe dst = src = (char *)cpi->cpi_brandstr; 19904606Sesaxe src[maxlen - 1] = '\0'; 19914606Sesaxe /* 19924606Sesaxe * strip leading spaces 19934606Sesaxe */ 19944606Sesaxe while (*src == ' ') 19954606Sesaxe src++; 19964606Sesaxe /* 19974606Sesaxe * Remove any 'Genuine' or "Authentic" prefixes 19984606Sesaxe */ 19994606Sesaxe if (strncmp(src, "Genuine ", 8) == 0) 20004606Sesaxe src += 8; 20014606Sesaxe if (strncmp(src, "Authentic ", 10) == 0) 20024606Sesaxe src += 10; 20034606Sesaxe 20044606Sesaxe /* 20054606Sesaxe * Now do an in-place copy. 20064606Sesaxe * Map (R) to (r) and (TM) to (tm). 20074606Sesaxe * The era of teletypes is long gone, and there's 20084606Sesaxe * -really- no need to shout. 20094606Sesaxe */ 20104606Sesaxe while (*src != '\0') { 20114606Sesaxe if (src[0] == '(') { 20124606Sesaxe if (strncmp(src + 1, "R)", 2) == 0) { 20134606Sesaxe (void) strncpy(dst, "(r)", 3); 20144606Sesaxe src += 3; 20154606Sesaxe dst += 3; 20164606Sesaxe continue; 20174606Sesaxe } 20184606Sesaxe if (strncmp(src + 1, "TM)", 3) == 0) { 20194606Sesaxe (void) strncpy(dst, "(tm)", 4); 20204606Sesaxe src += 4; 20214606Sesaxe dst += 4; 20224606Sesaxe continue; 20234606Sesaxe } 20240Sstevel@tonic-gate } 20254606Sesaxe *dst++ = *src++; 20260Sstevel@tonic-gate } 20274606Sesaxe *dst = '\0'; 20284606Sesaxe 20294606Sesaxe /* 20304606Sesaxe * Finally, remove any trailing spaces 20314606Sesaxe */ 20324606Sesaxe while (--dst > cpi->cpi_brandstr) 20334606Sesaxe if (*dst == ' ') 20344606Sesaxe *dst = '\0'; 20354606Sesaxe else 20364606Sesaxe break; 20374606Sesaxe } else 20384606Sesaxe fabricate_brandstr(cpi); 20394606Sesaxe } 20400Sstevel@tonic-gate cpi->cpi_pass = 3; 20410Sstevel@tonic-gate } 20420Sstevel@tonic-gate 20430Sstevel@tonic-gate /* 20440Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20450Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20460Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20470Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20480Sstevel@tonic-gate */ 20490Sstevel@tonic-gate uint_t 20500Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20510Sstevel@tonic-gate { 20520Sstevel@tonic-gate struct cpuid_info *cpi; 20530Sstevel@tonic-gate uint_t hwcap_flags = 0; 20540Sstevel@tonic-gate 20550Sstevel@tonic-gate if (cpu == NULL) 20560Sstevel@tonic-gate cpu = CPU; 20570Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20580Sstevel@tonic-gate 20590Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20600Sstevel@tonic-gate 20610Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20620Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20630Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20640Sstevel@tonic-gate 20650Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20660Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20670Sstevel@tonic-gate 20680Sstevel@tonic-gate /* 20690Sstevel@tonic-gate * [these require explicit kernel support] 20700Sstevel@tonic-gate */ 20710Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20720Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20730Sstevel@tonic-gate 20740Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20750Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20760Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20770Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20780Sstevel@tonic-gate 20790Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20800Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20810Sstevel@tonic-gate 20820Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20830Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20840Sstevel@tonic-gate 20855269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 20865269Skk208521 if ((x86_feature & X86_SSSE3) == 0) 20875269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 20885269Skk208521 if ((x86_feature & X86_SSE4_1) == 0) 20895269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 20905269Skk208521 if ((x86_feature & X86_SSE4_2) == 0) 20915269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 20925269Skk208521 } 20935269Skk208521 20940Sstevel@tonic-gate /* 20950Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 20960Sstevel@tonic-gate */ 20970Sstevel@tonic-gate if (!fpu_exists) 20980Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 20990Sstevel@tonic-gate 21000Sstevel@tonic-gate /* 21010Sstevel@tonic-gate * Now map the supported feature vector to things that we 21020Sstevel@tonic-gate * think userland will care about. 21030Sstevel@tonic-gate */ 21040Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 21050Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 21060Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 21070Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 21080Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 21090Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 21100Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 21110Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 21125269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 21135269Skk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 21145269Skk208521 hwcap_flags |= AV_386_SSSE3; 21155269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 21165269Skk208521 hwcap_flags |= AV_386_SSE4_1; 21175269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 21185269Skk208521 hwcap_flags |= AV_386_SSE4_2; 21198418SKrishnendu.Sadhukhan@Sun.COM if (*ecx & CPUID_INTC_ECX_MOVBE) 21208418SKrishnendu.Sadhukhan@Sun.COM hwcap_flags |= AV_386_MOVBE; 21215269Skk208521 } 21224628Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 21234628Skk208521 hwcap_flags |= AV_386_POPCNT; 21240Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21250Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21260Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21270Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21280Sstevel@tonic-gate 21290Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21300Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21310Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21320Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21330Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21340Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21350Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21360Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21370Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21380Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21390Sstevel@tonic-gate } 21400Sstevel@tonic-gate 21411228Sandrei if (x86_feature & X86_HTT) 21420Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21430Sstevel@tonic-gate 21440Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21450Sstevel@tonic-gate goto pass4_done; 21460Sstevel@tonic-gate 21470Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21481228Sandrei struct cpuid_regs cp; 21493446Smrj uint32_t *edx, *ecx; 21500Sstevel@tonic-gate 21513446Smrj case X86_VENDOR_Intel: 21523446Smrj /* 21533446Smrj * Seems like Intel duplicated what we necessary 21543446Smrj * here to make the initial crop of 64-bit OS's work. 21553446Smrj * Hopefully, those are the only "extended" bits 21563446Smrj * they'll add. 21573446Smrj */ 21583446Smrj /*FALLTHROUGH*/ 21593446Smrj 21600Sstevel@tonic-gate case X86_VENDOR_AMD: 21610Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 21623446Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21630Sstevel@tonic-gate 21640Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 21653446Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 21663446Smrj 21673446Smrj /* 21683446Smrj * [these features require explicit kernel support] 21693446Smrj */ 21703446Smrj switch (cpi->cpi_vendor) { 21713446Smrj case X86_VENDOR_Intel: 21726657Ssudheer if ((x86_feature & X86_TSCP) == 0) 21736657Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 21743446Smrj break; 21753446Smrj 21763446Smrj case X86_VENDOR_AMD: 21773446Smrj if ((x86_feature & X86_TSCP) == 0) 21783446Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 21794628Skk208521 if ((x86_feature & X86_SSE4A) == 0) 21804628Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 21813446Smrj break; 21823446Smrj 21833446Smrj default: 21843446Smrj break; 21853446Smrj } 21860Sstevel@tonic-gate 21870Sstevel@tonic-gate /* 21880Sstevel@tonic-gate * [no explicit support required beyond 21890Sstevel@tonic-gate * x87 fp context and exception handlers] 21900Sstevel@tonic-gate */ 21910Sstevel@tonic-gate if (!fpu_exists) 21920Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 21930Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 21940Sstevel@tonic-gate 21950Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 21960Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 21973446Smrj #if !defined(__amd64) 21980Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 21990Sstevel@tonic-gate #endif 22000Sstevel@tonic-gate /* 22010Sstevel@tonic-gate * Now map the supported feature vector to 22020Sstevel@tonic-gate * things that we think userland will care about. 22030Sstevel@tonic-gate */ 22043446Smrj #if defined(__amd64) 22050Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 22060Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 22073446Smrj #endif 22080Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 22090Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 22100Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 22110Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 22120Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 22130Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 22143446Smrj 22153446Smrj switch (cpi->cpi_vendor) { 22163446Smrj case X86_VENDOR_AMD: 22173446Smrj if (*edx & CPUID_AMD_EDX_TSCP) 22183446Smrj hwcap_flags |= AV_386_TSCP; 22193446Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 22203446Smrj hwcap_flags |= AV_386_AHF; 22214628Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 22224628Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 22234628Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 22244628Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 22253446Smrj break; 22263446Smrj 22273446Smrj case X86_VENDOR_Intel: 22286657Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 22296657Ssudheer hwcap_flags |= AV_386_TSCP; 22303446Smrj /* 22313446Smrj * Aarrgh. 22323446Smrj * Intel uses a different bit in the same word. 22333446Smrj */ 22343446Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 22353446Smrj hwcap_flags |= AV_386_AHF; 22363446Smrj break; 22373446Smrj 22383446Smrj default: 22393446Smrj break; 22403446Smrj } 22410Sstevel@tonic-gate break; 22420Sstevel@tonic-gate 22430Sstevel@tonic-gate case X86_VENDOR_TM: 22441228Sandrei cp.cp_eax = 0x80860001; 22451228Sandrei (void) __cpuid_insn(&cp); 22461228Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22470Sstevel@tonic-gate break; 22480Sstevel@tonic-gate 22490Sstevel@tonic-gate default: 22500Sstevel@tonic-gate break; 22510Sstevel@tonic-gate } 22520Sstevel@tonic-gate 22530Sstevel@tonic-gate pass4_done: 22540Sstevel@tonic-gate cpi->cpi_pass = 4; 22550Sstevel@tonic-gate return (hwcap_flags); 22560Sstevel@tonic-gate } 22570Sstevel@tonic-gate 22580Sstevel@tonic-gate 22590Sstevel@tonic-gate /* 22600Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22610Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22620Sstevel@tonic-gate * about the hardware, independently of kernel support. 22630Sstevel@tonic-gate */ 22640Sstevel@tonic-gate uint32_t 22651228Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22660Sstevel@tonic-gate { 22670Sstevel@tonic-gate struct cpuid_info *cpi; 22681228Sandrei struct cpuid_regs *xcp; 22690Sstevel@tonic-gate 22700Sstevel@tonic-gate if (cpu == NULL) 22710Sstevel@tonic-gate cpu = CPU; 22720Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22730Sstevel@tonic-gate 22740Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22750Sstevel@tonic-gate 22760Sstevel@tonic-gate /* 22770Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22780Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22790Sstevel@tonic-gate */ 22801228Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22811228Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22821228Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22831228Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22841228Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22850Sstevel@tonic-gate else 22860Sstevel@tonic-gate /* 22870Sstevel@tonic-gate * The caller is asking for data from an input parameter which 22880Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 22890Sstevel@tonic-gate * the hardware and return the data directly to the user. 22900Sstevel@tonic-gate */ 22911228Sandrei return (__cpuid_insn(cp)); 22921228Sandrei 22931228Sandrei cp->cp_eax = xcp->cp_eax; 22941228Sandrei cp->cp_ebx = xcp->cp_ebx; 22951228Sandrei cp->cp_ecx = xcp->cp_ecx; 22961228Sandrei cp->cp_edx = xcp->cp_edx; 22970Sstevel@tonic-gate return (cp->cp_eax); 22980Sstevel@tonic-gate } 22990Sstevel@tonic-gate 23000Sstevel@tonic-gate int 23010Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 23020Sstevel@tonic-gate { 23030Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 23040Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 23050Sstevel@tonic-gate } 23060Sstevel@tonic-gate 23070Sstevel@tonic-gate int 23080Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 23090Sstevel@tonic-gate { 23100Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23110Sstevel@tonic-gate 23120Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 23130Sstevel@tonic-gate } 23140Sstevel@tonic-gate 23150Sstevel@tonic-gate int 23161228Sandrei cpuid_is_cmt(cpu_t *cpu) 23170Sstevel@tonic-gate { 23180Sstevel@tonic-gate if (cpu == NULL) 23190Sstevel@tonic-gate cpu = CPU; 23200Sstevel@tonic-gate 23210Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23220Sstevel@tonic-gate 23230Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23240Sstevel@tonic-gate } 23250Sstevel@tonic-gate 23260Sstevel@tonic-gate /* 23270Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23280Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23290Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23300Sstevel@tonic-gate * 23310Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23320Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23330Sstevel@tonic-gate * to test that subtlety here. 23345084Sjohnlev * 23355084Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 23365084Sjohnlev * even in the case where the hardware would in fact support it. 23370Sstevel@tonic-gate */ 23380Sstevel@tonic-gate /*ARGSUSED*/ 23390Sstevel@tonic-gate int 23400Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23410Sstevel@tonic-gate { 23420Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23430Sstevel@tonic-gate 23445084Sjohnlev #if !defined(__xpv) 23453446Smrj if (cpu == NULL) 23463446Smrj cpu = CPU; 23473446Smrj 23483446Smrj /*CSTYLED*/ 23493446Smrj { 23503446Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23513446Smrj 23523446Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 23533446Smrj cpi->cpi_xmaxeax >= 0x80000001 && 23543446Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 23553446Smrj return (1); 23563446Smrj } 23575084Sjohnlev #endif 23580Sstevel@tonic-gate return (0); 23590Sstevel@tonic-gate } 23600Sstevel@tonic-gate 23610Sstevel@tonic-gate int 23620Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23630Sstevel@tonic-gate { 23640Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23650Sstevel@tonic-gate 23660Sstevel@tonic-gate static const char fmt[] = 23673779Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23680Sstevel@tonic-gate static const char fmt_ht[] = 23693779Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23700Sstevel@tonic-gate 23710Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23720Sstevel@tonic-gate 23731228Sandrei if (cpuid_is_cmt(cpu)) 23740Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 23753779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23763779Sdmick cpi->cpi_family, cpi->cpi_model, 23770Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23780Sstevel@tonic-gate return (snprintf(s, n, fmt, 23793779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23803779Sdmick cpi->cpi_family, cpi->cpi_model, 23810Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23820Sstevel@tonic-gate } 23830Sstevel@tonic-gate 23840Sstevel@tonic-gate const char * 23850Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23860Sstevel@tonic-gate { 23870Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23880Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 23890Sstevel@tonic-gate } 23900Sstevel@tonic-gate 23910Sstevel@tonic-gate uint_t 23920Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 23930Sstevel@tonic-gate { 23940Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23950Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 23960Sstevel@tonic-gate } 23970Sstevel@tonic-gate 23980Sstevel@tonic-gate uint_t 23990Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 24000Sstevel@tonic-gate { 24010Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24020Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 24030Sstevel@tonic-gate } 24040Sstevel@tonic-gate 24050Sstevel@tonic-gate uint_t 24060Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 24070Sstevel@tonic-gate { 24080Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24090Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 24100Sstevel@tonic-gate } 24110Sstevel@tonic-gate 24120Sstevel@tonic-gate uint_t 24130Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 24140Sstevel@tonic-gate { 24150Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24160Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 24170Sstevel@tonic-gate } 24180Sstevel@tonic-gate 24190Sstevel@tonic-gate uint_t 24201228Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24211228Sandrei { 24221228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24231228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24241228Sandrei } 24251228Sandrei 24261228Sandrei uint_t 24274606Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 24284606Sesaxe { 24294606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 24304606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 24314606Sesaxe } 24324606Sesaxe 24334606Sesaxe id_t 24344606Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 24354606Sesaxe { 24364606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 24374606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 24384606Sesaxe } 24394606Sesaxe 24404606Sesaxe uint_t 24410Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24420Sstevel@tonic-gate { 24430Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24440Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24450Sstevel@tonic-gate } 24460Sstevel@tonic-gate 24474581Ssherrym uint_t 24484581Ssherrym cpuid_getsig(struct cpu *cpu) 24494581Ssherrym { 24504581Ssherrym ASSERT(cpuid_checkpass(cpu, 1)); 24514581Ssherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24524581Ssherrym } 24534581Ssherrym 24542869Sgavinm uint32_t 24552869Sgavinm cpuid_getchiprev(struct cpu *cpu) 24562869Sgavinm { 24572869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24582869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24592869Sgavinm } 24602869Sgavinm 24612869Sgavinm const char * 24622869Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24632869Sgavinm { 24642869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24652869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24662869Sgavinm } 24672869Sgavinm 24682869Sgavinm uint32_t 24692869Sgavinm cpuid_getsockettype(struct cpu *cpu) 24702869Sgavinm { 24712869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24722869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24732869Sgavinm } 24742869Sgavinm 24753434Sesaxe int 24763434Sesaxe cpuid_get_chipid(cpu_t *cpu) 24770Sstevel@tonic-gate { 24780Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24790Sstevel@tonic-gate 24801228Sandrei if (cpuid_is_cmt(cpu)) 24810Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24820Sstevel@tonic-gate return (cpu->cpu_id); 24830Sstevel@tonic-gate } 24840Sstevel@tonic-gate 24851228Sandrei id_t 24863434Sesaxe cpuid_get_coreid(cpu_t *cpu) 24871228Sandrei { 24881228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24891228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 24901228Sandrei } 24911228Sandrei 24920Sstevel@tonic-gate int 24935870Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 24945870Sgavinm { 24955870Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24965870Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 24975870Sgavinm } 24985870Sgavinm 24995870Sgavinm int 25003434Sesaxe cpuid_get_clogid(cpu_t *cpu) 25010Sstevel@tonic-gate { 25020Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25030Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 25040Sstevel@tonic-gate } 25050Sstevel@tonic-gate 25060Sstevel@tonic-gate void 25070Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 25080Sstevel@tonic-gate { 25090Sstevel@tonic-gate struct cpuid_info *cpi; 25100Sstevel@tonic-gate 25110Sstevel@tonic-gate if (cpu == NULL) 25120Sstevel@tonic-gate cpu = CPU; 25130Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25140Sstevel@tonic-gate 25150Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25160Sstevel@tonic-gate 25170Sstevel@tonic-gate if (pabits) 25180Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 25190Sstevel@tonic-gate if (vabits) 25200Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25210Sstevel@tonic-gate } 25220Sstevel@tonic-gate 25230Sstevel@tonic-gate /* 25240Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25250Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25260Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25270Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25280Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25290Sstevel@tonic-gate */ 25300Sstevel@tonic-gate uint_t 25310Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25320Sstevel@tonic-gate { 25330Sstevel@tonic-gate struct cpuid_info *cpi; 25340Sstevel@tonic-gate uint_t dtlb_nent = 0; 25350Sstevel@tonic-gate 25360Sstevel@tonic-gate if (cpu == NULL) 25370Sstevel@tonic-gate cpu = CPU; 25380Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25390Sstevel@tonic-gate 25400Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25410Sstevel@tonic-gate 25420Sstevel@tonic-gate /* 25430Sstevel@tonic-gate * Check the L2 TLB info 25440Sstevel@tonic-gate */ 25450Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25461228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25470Sstevel@tonic-gate 25480Sstevel@tonic-gate switch (pagesize) { 25490Sstevel@tonic-gate 25500Sstevel@tonic-gate case 4 * 1024: 25510Sstevel@tonic-gate /* 25520Sstevel@tonic-gate * All zero in the top 16 bits of the register 25530Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25540Sstevel@tonic-gate */ 25550Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25560Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25570Sstevel@tonic-gate else 25580Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25590Sstevel@tonic-gate break; 25600Sstevel@tonic-gate 25610Sstevel@tonic-gate case 2 * 1024 * 1024: 25620Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25630Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25640Sstevel@tonic-gate else 25650Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25660Sstevel@tonic-gate break; 25670Sstevel@tonic-gate 25680Sstevel@tonic-gate default: 25690Sstevel@tonic-gate panic("unknown L2 pagesize"); 25700Sstevel@tonic-gate /*NOTREACHED*/ 25710Sstevel@tonic-gate } 25720Sstevel@tonic-gate } 25730Sstevel@tonic-gate 25740Sstevel@tonic-gate if (dtlb_nent != 0) 25750Sstevel@tonic-gate return (dtlb_nent); 25760Sstevel@tonic-gate 25770Sstevel@tonic-gate /* 25780Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25790Sstevel@tonic-gate */ 25800Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25811228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25820Sstevel@tonic-gate 25830Sstevel@tonic-gate switch (pagesize) { 25840Sstevel@tonic-gate case 4 * 1024: 25850Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25860Sstevel@tonic-gate break; 25870Sstevel@tonic-gate case 2 * 1024 * 1024: 25880Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 25890Sstevel@tonic-gate break; 25900Sstevel@tonic-gate default: 25910Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 25920Sstevel@tonic-gate /*NOTREACHED*/ 25930Sstevel@tonic-gate } 25940Sstevel@tonic-gate } 25950Sstevel@tonic-gate 25960Sstevel@tonic-gate return (dtlb_nent); 25970Sstevel@tonic-gate } 25980Sstevel@tonic-gate 25990Sstevel@tonic-gate /* 26000Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 26010Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 26020Sstevel@tonic-gate * 26030Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 2604359Skucharsk * Processors" #25759, Rev 3.57, August 2005 26050Sstevel@tonic-gate */ 26060Sstevel@tonic-gate int 26070Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 26080Sstevel@tonic-gate { 26090Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 26101228Sandrei uint_t eax; 26110Sstevel@tonic-gate 26122584Ssethg /* 26132584Ssethg * Bail out if this CPU isn't an AMD CPU, or if it's 26142584Ssethg * a legacy (32-bit) AMD CPU. 26152584Ssethg */ 26162584Ssethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 26174265Skchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 26184265Skchow cpi->cpi_family == 6) 26192869Sgavinm 26200Sstevel@tonic-gate return (0); 26210Sstevel@tonic-gate 26220Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26230Sstevel@tonic-gate 26240Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26250Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 26261582Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26270Sstevel@tonic-gate 26280Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26290Sstevel@tonic-gate 26300Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26310Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26320Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 26331582Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26340Sstevel@tonic-gate 26350Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26360Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26370Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 26381582Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26390Sstevel@tonic-gate 26400Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26410Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26420Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26430Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26440Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26450Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26460Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26470Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 26481582Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 26491582Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 26501582Skchow DH_E6(eax) || JH_E6(eax)) 26510Sstevel@tonic-gate 26526691Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 26536691Skchow #define DR_B0(eax) (eax == 0x100f20) 26546691Skchow #define DR_B1(eax) (eax == 0x100f21) 26556691Skchow #define DR_BA(eax) (eax == 0x100f2a) 26566691Skchow #define DR_B2(eax) (eax == 0x100f22) 26576691Skchow #define DR_B3(eax) (eax == 0x100f23) 26586691Skchow #define RB_C0(eax) (eax == 0x100f40) 26596691Skchow 26600Sstevel@tonic-gate switch (erratum) { 26610Sstevel@tonic-gate case 1: 26624265Skchow return (cpi->cpi_family < 0x10); 26630Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26640Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26650Sstevel@tonic-gate case 52: 26660Sstevel@tonic-gate return (B(eax)); 26670Sstevel@tonic-gate case 57: 26686691Skchow return (cpi->cpi_family <= 0x11); 26690Sstevel@tonic-gate case 58: 26700Sstevel@tonic-gate return (B(eax)); 26710Sstevel@tonic-gate case 60: 26726691Skchow return (cpi->cpi_family <= 0x11); 26730Sstevel@tonic-gate case 61: 26740Sstevel@tonic-gate case 62: 26750Sstevel@tonic-gate case 63: 26760Sstevel@tonic-gate case 64: 26770Sstevel@tonic-gate case 65: 26780Sstevel@tonic-gate case 66: 26790Sstevel@tonic-gate case 68: 26800Sstevel@tonic-gate case 69: 26810Sstevel@tonic-gate case 70: 26820Sstevel@tonic-gate case 71: 26830Sstevel@tonic-gate return (B(eax)); 26840Sstevel@tonic-gate case 72: 26850Sstevel@tonic-gate return (SH_B0(eax)); 26860Sstevel@tonic-gate case 74: 26870Sstevel@tonic-gate return (B(eax)); 26880Sstevel@tonic-gate case 75: 26894265Skchow return (cpi->cpi_family < 0x10); 26900Sstevel@tonic-gate case 76: 26910Sstevel@tonic-gate return (B(eax)); 26920Sstevel@tonic-gate case 77: 26936691Skchow return (cpi->cpi_family <= 0x11); 26940Sstevel@tonic-gate case 78: 26950Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26960Sstevel@tonic-gate case 79: 26970Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26980Sstevel@tonic-gate case 80: 26990Sstevel@tonic-gate case 81: 27000Sstevel@tonic-gate case 82: 27010Sstevel@tonic-gate return (B(eax)); 27020Sstevel@tonic-gate case 83: 27030Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27040Sstevel@tonic-gate case 85: 27054265Skchow return (cpi->cpi_family < 0x10); 27060Sstevel@tonic-gate case 86: 27070Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27080Sstevel@tonic-gate case 88: 27090Sstevel@tonic-gate #if !defined(__amd64) 27100Sstevel@tonic-gate return (0); 27110Sstevel@tonic-gate #else 27120Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27130Sstevel@tonic-gate #endif 27140Sstevel@tonic-gate case 89: 27154265Skchow return (cpi->cpi_family < 0x10); 27160Sstevel@tonic-gate case 90: 27170Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27180Sstevel@tonic-gate case 91: 27190Sstevel@tonic-gate case 92: 27200Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27210Sstevel@tonic-gate case 93: 27220Sstevel@tonic-gate return (SH_C0(eax)); 27230Sstevel@tonic-gate case 94: 27240Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27250Sstevel@tonic-gate case 95: 27260Sstevel@tonic-gate #if !defined(__amd64) 27270Sstevel@tonic-gate return (0); 27280Sstevel@tonic-gate #else 27290Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27300Sstevel@tonic-gate #endif 27310Sstevel@tonic-gate case 96: 27320Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27330Sstevel@tonic-gate case 97: 27340Sstevel@tonic-gate case 98: 27350Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27360Sstevel@tonic-gate case 99: 27370Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27380Sstevel@tonic-gate case 100: 27390Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27400Sstevel@tonic-gate case 101: 27410Sstevel@tonic-gate case 103: 27420Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27430Sstevel@tonic-gate case 104: 27440Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27450Sstevel@tonic-gate case 105: 27460Sstevel@tonic-gate case 106: 27470Sstevel@tonic-gate case 107: 27480Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27490Sstevel@tonic-gate case 108: 27500Sstevel@tonic-gate return (DH_CG(eax)); 27510Sstevel@tonic-gate case 109: 27520Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27530Sstevel@tonic-gate case 110: 27540Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27550Sstevel@tonic-gate case 111: 27560Sstevel@tonic-gate return (CG(eax)); 27570Sstevel@tonic-gate case 112: 27580Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27590Sstevel@tonic-gate case 113: 27600Sstevel@tonic-gate return (eax == 0x20fc0); 27610Sstevel@tonic-gate case 114: 27620Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27630Sstevel@tonic-gate case 115: 27640Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27650Sstevel@tonic-gate case 116: 27660Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27670Sstevel@tonic-gate case 117: 27680Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27690Sstevel@tonic-gate case 118: 27700Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27710Sstevel@tonic-gate JH_E6(eax)); 27720Sstevel@tonic-gate case 121: 27730Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27740Sstevel@tonic-gate case 122: 27756691Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 27760Sstevel@tonic-gate case 123: 27770Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 2778359Skucharsk case 131: 27794265Skchow return (cpi->cpi_family < 0x10); 2780938Sesaxe case 6336786: 2781938Sesaxe /* 2782938Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 27834265Skchow * if this is a K8 family or newer processor 2784938Sesaxe */ 2785938Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27861228Sandrei struct cpuid_regs regs; 27871228Sandrei regs.cp_eax = 0x80000007; 27881228Sandrei (void) __cpuid_insn(®s); 27891228Sandrei return (!(regs.cp_edx & 0x100)); 2790938Sesaxe } 2791938Sesaxe return (0); 27921582Skchow case 6323525: 27931582Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 27941582Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 27951582Skchow 27966691Skchow case 6671130: 27976691Skchow /* 27986691Skchow * check for processors (pre-Shanghai) that do not provide 27996691Skchow * optimal management of 1gb ptes in its tlb. 28006691Skchow */ 28016691Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 28026691Skchow 28036691Skchow case 298: 28046691Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 28056691Skchow DR_B2(eax) || RB_C0(eax)); 28066691Skchow 28076691Skchow default: 28086691Skchow return (-1); 28096691Skchow 28106691Skchow } 28116691Skchow } 28126691Skchow 28136691Skchow /* 28146691Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 28156691Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 28166691Skchow */ 28176691Skchow int 28186691Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 28196691Skchow { 28206691Skchow struct cpuid_info *cpi; 28216691Skchow uint_t osvwid; 28226691Skchow static int osvwfeature = -1; 28236691Skchow uint64_t osvwlength; 28246691Skchow 28256691Skchow 28266691Skchow cpi = cpu->cpu_m.mcpu_cpi; 28276691Skchow 28286691Skchow /* confirm OSVW supported */ 28296691Skchow if (osvwfeature == -1) { 28306691Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 28316691Skchow } else { 28326691Skchow /* assert that osvw feature setting is consistent on all cpus */ 28336691Skchow ASSERT(osvwfeature == 28346691Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 28356691Skchow } 28366691Skchow if (!osvwfeature) 28376691Skchow return (-1); 28386691Skchow 28396691Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 28406691Skchow 28416691Skchow switch (erratum) { 28426691Skchow case 298: /* osvwid is 0 */ 28436691Skchow osvwid = 0; 28446691Skchow if (osvwlength <= (uint64_t)osvwid) { 28456691Skchow /* osvwid 0 is unknown */ 28466691Skchow return (-1); 28476691Skchow } 28486691Skchow 28496691Skchow /* 28506691Skchow * Check the OSVW STATUS MSR to determine the state 28516691Skchow * of the erratum where: 28526691Skchow * 0 - fixed by HW 28536691Skchow * 1 - BIOS has applied the workaround when BIOS 28546691Skchow * workaround is available. (Or for other errata, 28556691Skchow * OS workaround is required.) 28566691Skchow * For a value of 1, caller will confirm that the 28576691Skchow * erratum 298 workaround has indeed been applied by BIOS. 28586691Skchow * 28596691Skchow * A 1 may be set in cpus that have a HW fix 28606691Skchow * in a mixed cpu system. Regarding erratum 298: 28616691Skchow * In a multiprocessor platform, the workaround above 28626691Skchow * should be applied to all processors regardless of 28636691Skchow * silicon revision when an affected processor is 28646691Skchow * present. 28656691Skchow */ 28666691Skchow 28676691Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 28686691Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 28696691Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 28706691Skchow 28710Sstevel@tonic-gate default: 28720Sstevel@tonic-gate return (-1); 28730Sstevel@tonic-gate } 28740Sstevel@tonic-gate } 28750Sstevel@tonic-gate 28760Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 28770Sstevel@tonic-gate static const char line_str[] = "line-size"; 28780Sstevel@tonic-gate static const char size_str[] = "size"; 28790Sstevel@tonic-gate 28800Sstevel@tonic-gate static void 28810Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 28820Sstevel@tonic-gate uint32_t val) 28830Sstevel@tonic-gate { 28840Sstevel@tonic-gate char buf[128]; 28850Sstevel@tonic-gate 28860Sstevel@tonic-gate /* 28870Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 28880Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 28890Sstevel@tonic-gate */ 28900Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 28910Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 28920Sstevel@tonic-gate } 28930Sstevel@tonic-gate 28940Sstevel@tonic-gate /* 28950Sstevel@tonic-gate * Intel-style cache/tlb description 28960Sstevel@tonic-gate * 28970Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 28980Sstevel@tonic-gate * selection of tags that index into a table that describes 28990Sstevel@tonic-gate * cache and tlb properties. 29000Sstevel@tonic-gate */ 29010Sstevel@tonic-gate 29020Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 29030Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 29040Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 29053446Smrj static const char l3_cache_str[] = "l3-cache"; 29060Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 29070Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 29086964Svd224797 static const char itlb2M_str[] = "itlb-2M"; 29090Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 29100Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 29116334Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 29120Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 29136334Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 29140Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 29150Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 29160Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 29170Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 29180Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 29196334Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 29200Sstevel@tonic-gate 29210Sstevel@tonic-gate static const struct cachetab { 29220Sstevel@tonic-gate uint8_t ct_code; 29230Sstevel@tonic-gate uint8_t ct_assoc; 29240Sstevel@tonic-gate uint16_t ct_line_size; 29250Sstevel@tonic-gate size_t ct_size; 29260Sstevel@tonic-gate const char *ct_label; 29270Sstevel@tonic-gate } intel_ctab[] = { 29286964Svd224797 /* 29296964Svd224797 * maintain descending order! 29306964Svd224797 * 29316964Svd224797 * Codes ignored - Reason 29326964Svd224797 * ---------------------- 29336964Svd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 29346964Svd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 29356964Svd224797 */ 29366334Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 29376334Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 29386334Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 29396334Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 29406334Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 29416334Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 29426334Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 29436334Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 29446334Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 29456334Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 29466334Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 29476334Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 29486334Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 29496964Svd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 29506964Svd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 29513446Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29520Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 29536334Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29540Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29550Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29560Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29570Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29580Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29590Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29600Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 29616964Svd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29620Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29630Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29640Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29650Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29660Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29670Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29680Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 29693446Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29700Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29710Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29720Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 29730Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 29740Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 29750Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 29760Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 29770Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 29780Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 29790Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 29806334Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 29816964Svd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 29826964Svd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 29836964Svd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 29846334Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 29850Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 29860Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 29870Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 29886964Svd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 29896964Svd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 29903446Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 29913446Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 29923446Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 29933446Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 29943446Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 29956964Svd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 29963446Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 29973446Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 29980Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 29990Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 30000Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 30010Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 30020Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 30033446Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 30043446Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 30050Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 30060Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 30073446Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 30080Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 30090Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 30100Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 30110Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 30120Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 30130Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 30140Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 30156964Svd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 30166334Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 30170Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 30183446Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 30190Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 30200Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30210Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 30226964Svd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30230Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30240Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30250Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30260Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30270Sstevel@tonic-gate { 0 } 30280Sstevel@tonic-gate }; 30290Sstevel@tonic-gate 30300Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30310Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30320Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30330Sstevel@tonic-gate { 0 } 30340Sstevel@tonic-gate }; 30350Sstevel@tonic-gate 30360Sstevel@tonic-gate /* 30370Sstevel@tonic-gate * Search a cache table for a matching entry 30380Sstevel@tonic-gate */ 30390Sstevel@tonic-gate static const struct cachetab * 30400Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30410Sstevel@tonic-gate { 30420Sstevel@tonic-gate if (code != 0) { 30430Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30440Sstevel@tonic-gate if (ct->ct_code <= code) 30450Sstevel@tonic-gate break; 30460Sstevel@tonic-gate if (ct->ct_code == code) 30470Sstevel@tonic-gate return (ct); 30480Sstevel@tonic-gate } 30490Sstevel@tonic-gate return (NULL); 30500Sstevel@tonic-gate } 30510Sstevel@tonic-gate 30520Sstevel@tonic-gate /* 30535438Sksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30545438Sksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30555438Sksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30565438Sksadhukh * information is found. 30575438Sksadhukh */ 30585438Sksadhukh static int 30595438Sksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30605438Sksadhukh { 30615438Sksadhukh uint32_t level, i; 30625438Sksadhukh int ret = 0; 30635438Sksadhukh 30645438Sksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30655438Sksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30665438Sksadhukh 30675438Sksadhukh if (level == 2 || level == 3) { 30685438Sksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30695438Sksadhukh ct->ct_line_size = 30705438Sksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30715438Sksadhukh ct->ct_size = ct->ct_assoc * 30725438Sksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 30735438Sksadhukh ct->ct_line_size * 30745438Sksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 30755438Sksadhukh 30765438Sksadhukh if (level == 2) { 30775438Sksadhukh ct->ct_label = l2_cache_str; 30785438Sksadhukh } else if (level == 3) { 30795438Sksadhukh ct->ct_label = l3_cache_str; 30805438Sksadhukh } 30815438Sksadhukh ret = 1; 30825438Sksadhukh } 30835438Sksadhukh } 30845438Sksadhukh 30855438Sksadhukh return (ret); 30865438Sksadhukh } 30875438Sksadhukh 30885438Sksadhukh /* 30890Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 30900Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 30910Sstevel@tonic-gate */ 30920Sstevel@tonic-gate static void 30930Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 30940Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 30950Sstevel@tonic-gate { 30960Sstevel@tonic-gate const struct cachetab *ct; 30976964Svd224797 struct cachetab des_49_ct, des_b1_ct; 30980Sstevel@tonic-gate uint8_t *dp; 30990Sstevel@tonic-gate int i; 31000Sstevel@tonic-gate 31010Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31020Sstevel@tonic-gate return; 31034797Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31044797Sksadhukh /* 31054797Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 31065438Sksadhukh * if supported by the current processor, to create 31074797Sksadhukh * cache information. 31086964Svd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 31096964Svd224797 * to disambiguate the cache information. 31104797Sksadhukh */ 31115438Sksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 31125438Sksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 31135438Sksadhukh ct = &des_49_ct; 31146964Svd224797 } else if (*dp == 0xb1) { 31156964Svd224797 des_b1_ct.ct_code = 0xb1; 31166964Svd224797 des_b1_ct.ct_assoc = 4; 31176964Svd224797 des_b1_ct.ct_line_size = 0; 31186964Svd224797 if (x86_feature & X86_PAE) { 31196964Svd224797 des_b1_ct.ct_size = 8; 31206964Svd224797 des_b1_ct.ct_label = itlb2M_str; 31216964Svd224797 } else { 31226964Svd224797 des_b1_ct.ct_size = 4; 31236964Svd224797 des_b1_ct.ct_label = itlb4M_str; 31246964Svd224797 } 31256964Svd224797 ct = &des_b1_ct; 31265438Sksadhukh } else { 31275438Sksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 31285438Sksadhukh continue; 31295438Sksadhukh } 31304797Sksadhukh } 31314797Sksadhukh 31325438Sksadhukh if (func(arg, ct) != 0) { 31335438Sksadhukh break; 31340Sstevel@tonic-gate } 31354797Sksadhukh } 31360Sstevel@tonic-gate } 31370Sstevel@tonic-gate 31380Sstevel@tonic-gate /* 31390Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31400Sstevel@tonic-gate */ 31410Sstevel@tonic-gate static void 31420Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31430Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31440Sstevel@tonic-gate { 31450Sstevel@tonic-gate const struct cachetab *ct; 31460Sstevel@tonic-gate uint8_t *dp; 31470Sstevel@tonic-gate int i; 31480Sstevel@tonic-gate 31490Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31500Sstevel@tonic-gate return; 31510Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31520Sstevel@tonic-gate /* 31530Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31540Sstevel@tonic-gate */ 31550Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31560Sstevel@tonic-gate if (func(arg, ct) != 0) 31570Sstevel@tonic-gate break; 31580Sstevel@tonic-gate continue; 31590Sstevel@tonic-gate } 31600Sstevel@tonic-gate /* 31610Sstevel@tonic-gate * .. else fall back to the Intel one 31620Sstevel@tonic-gate */ 31630Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31640Sstevel@tonic-gate if (func(arg, ct) != 0) 31650Sstevel@tonic-gate break; 31660Sstevel@tonic-gate continue; 31670Sstevel@tonic-gate } 31680Sstevel@tonic-gate } 31690Sstevel@tonic-gate } 31700Sstevel@tonic-gate 31710Sstevel@tonic-gate /* 31720Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 31730Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 31740Sstevel@tonic-gate */ 31750Sstevel@tonic-gate static int 31760Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 31770Sstevel@tonic-gate { 31780Sstevel@tonic-gate dev_info_t *devi = arg; 31790Sstevel@tonic-gate 31800Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 31810Sstevel@tonic-gate if (ct->ct_line_size != 0) 31820Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 31830Sstevel@tonic-gate ct->ct_line_size); 31840Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 31850Sstevel@tonic-gate return (0); 31860Sstevel@tonic-gate } 31870Sstevel@tonic-gate 31884797Sksadhukh 31890Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 31900Sstevel@tonic-gate 31910Sstevel@tonic-gate /* 31920Sstevel@tonic-gate * AMD style cache/tlb description 31930Sstevel@tonic-gate * 31940Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 31950Sstevel@tonic-gate * tlbs and various cache levels. 31960Sstevel@tonic-gate */ 31970Sstevel@tonic-gate static void 31980Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 31990Sstevel@tonic-gate { 32000Sstevel@tonic-gate switch (assoc) { 32010Sstevel@tonic-gate case 0: /* reserved; ignore */ 32020Sstevel@tonic-gate break; 32030Sstevel@tonic-gate default: 32040Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32050Sstevel@tonic-gate break; 32060Sstevel@tonic-gate case 0xff: 32070Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32080Sstevel@tonic-gate break; 32090Sstevel@tonic-gate } 32100Sstevel@tonic-gate } 32110Sstevel@tonic-gate 32120Sstevel@tonic-gate static void 32130Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32140Sstevel@tonic-gate { 32150Sstevel@tonic-gate if (size == 0) 32160Sstevel@tonic-gate return; 32170Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32180Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32190Sstevel@tonic-gate } 32200Sstevel@tonic-gate 32210Sstevel@tonic-gate static void 32220Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32230Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32240Sstevel@tonic-gate { 32250Sstevel@tonic-gate if (size == 0 || line_size == 0) 32260Sstevel@tonic-gate return; 32270Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32280Sstevel@tonic-gate /* 32290Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32300Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32310Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32320Sstevel@tonic-gate * size of 2 cache lines per tag. 32330Sstevel@tonic-gate */ 32340Sstevel@tonic-gate if (lines_per_tag != 0) 32350Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32360Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32370Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32380Sstevel@tonic-gate } 32390Sstevel@tonic-gate 32400Sstevel@tonic-gate static void 32410Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32420Sstevel@tonic-gate { 32430Sstevel@tonic-gate switch (assoc) { 32440Sstevel@tonic-gate case 0: /* off */ 32450Sstevel@tonic-gate break; 32460Sstevel@tonic-gate case 1: 32470Sstevel@tonic-gate case 2: 32480Sstevel@tonic-gate case 4: 32490Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32500Sstevel@tonic-gate break; 32510Sstevel@tonic-gate case 6: 32520Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32530Sstevel@tonic-gate break; 32540Sstevel@tonic-gate case 8: 32550Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32560Sstevel@tonic-gate break; 32570Sstevel@tonic-gate case 0xf: 32580Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32590Sstevel@tonic-gate break; 32600Sstevel@tonic-gate default: /* reserved; ignore */ 32610Sstevel@tonic-gate break; 32620Sstevel@tonic-gate } 32630Sstevel@tonic-gate } 32640Sstevel@tonic-gate 32650Sstevel@tonic-gate static void 32660Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32670Sstevel@tonic-gate { 32680Sstevel@tonic-gate if (size == 0 || assoc == 0) 32690Sstevel@tonic-gate return; 32700Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32710Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32720Sstevel@tonic-gate } 32730Sstevel@tonic-gate 32740Sstevel@tonic-gate static void 32750Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 32760Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32770Sstevel@tonic-gate { 32780Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 32790Sstevel@tonic-gate return; 32800Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32810Sstevel@tonic-gate if (lines_per_tag != 0) 32820Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32830Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32840Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32850Sstevel@tonic-gate } 32860Sstevel@tonic-gate 32870Sstevel@tonic-gate static void 32880Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 32890Sstevel@tonic-gate { 32901228Sandrei struct cpuid_regs *cp; 32910Sstevel@tonic-gate 32920Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 32930Sstevel@tonic-gate return; 32940Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 32950Sstevel@tonic-gate 32960Sstevel@tonic-gate /* 32970Sstevel@tonic-gate * 4M/2M L1 TLB configuration 32980Sstevel@tonic-gate * 32990Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 33000Sstevel@tonic-gate * TLB entries for one 4M page. 33010Sstevel@tonic-gate */ 33020Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 33030Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 33040Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 33050Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 33060Sstevel@tonic-gate 33070Sstevel@tonic-gate /* 33080Sstevel@tonic-gate * 4K L1 TLB configuration 33090Sstevel@tonic-gate */ 33100Sstevel@tonic-gate 33110Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33120Sstevel@tonic-gate uint_t nentries; 33130Sstevel@tonic-gate case X86_VENDOR_TM: 33140Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 33150Sstevel@tonic-gate /* 33160Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 33170Sstevel@tonic-gate * cpuid data format constrains them to only 33180Sstevel@tonic-gate * reporting 255 of them. 33190Sstevel@tonic-gate */ 33200Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33210Sstevel@tonic-gate nentries = 256; 33220Sstevel@tonic-gate /* 33230Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33240Sstevel@tonic-gate */ 33250Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33260Sstevel@tonic-gate nentries); 33270Sstevel@tonic-gate break; 33280Sstevel@tonic-gate } 33290Sstevel@tonic-gate /*FALLTHROUGH*/ 33300Sstevel@tonic-gate default: 33310Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33320Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33330Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33340Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33350Sstevel@tonic-gate break; 33360Sstevel@tonic-gate } 33370Sstevel@tonic-gate 33380Sstevel@tonic-gate /* 33390Sstevel@tonic-gate * data L1 cache configuration 33400Sstevel@tonic-gate */ 33410Sstevel@tonic-gate 33420Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33430Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33440Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33450Sstevel@tonic-gate 33460Sstevel@tonic-gate /* 33470Sstevel@tonic-gate * code L1 cache configuration 33480Sstevel@tonic-gate */ 33490Sstevel@tonic-gate 33500Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33510Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33520Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33530Sstevel@tonic-gate 33540Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33550Sstevel@tonic-gate return; 33560Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33570Sstevel@tonic-gate 33580Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33590Sstevel@tonic-gate 33600Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33610Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33620Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33630Sstevel@tonic-gate else { 33640Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33650Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33660Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33670Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33680Sstevel@tonic-gate } 33690Sstevel@tonic-gate 33700Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33710Sstevel@tonic-gate 33720Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 33730Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 33740Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33750Sstevel@tonic-gate } else { 33760Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 33770Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33780Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 33790Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33800Sstevel@tonic-gate } 33810Sstevel@tonic-gate 33820Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 33830Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 33840Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 33850Sstevel@tonic-gate } 33860Sstevel@tonic-gate 33870Sstevel@tonic-gate /* 33880Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 33890Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 33900Sstevel@tonic-gate * 33910Sstevel@tonic-gate * Return which flavor of cache architecture we should use 33920Sstevel@tonic-gate */ 33930Sstevel@tonic-gate static int 33940Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 33950Sstevel@tonic-gate { 33960Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33970Sstevel@tonic-gate case X86_VENDOR_Intel: 33980Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 33990Sstevel@tonic-gate return (X86_VENDOR_Intel); 34000Sstevel@tonic-gate break; 34010Sstevel@tonic-gate case X86_VENDOR_AMD: 34020Sstevel@tonic-gate /* 34030Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 34040Sstevel@tonic-gate * cache sizes via extended cpuid functions. 34050Sstevel@tonic-gate */ 34060Sstevel@tonic-gate if (cpi->cpi_family > 5 || 34070Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 34080Sstevel@tonic-gate return (X86_VENDOR_AMD); 34090Sstevel@tonic-gate break; 34100Sstevel@tonic-gate case X86_VENDOR_TM: 34110Sstevel@tonic-gate if (cpi->cpi_family >= 5) 34120Sstevel@tonic-gate return (X86_VENDOR_AMD); 34130Sstevel@tonic-gate /*FALLTHROUGH*/ 34140Sstevel@tonic-gate default: 34150Sstevel@tonic-gate /* 34160Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 34170Sstevel@tonic-gate * then we assume they have AMD-format cache 34180Sstevel@tonic-gate * information. 34190Sstevel@tonic-gate * 34200Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34210Sstevel@tonic-gate * then try our-Cyrix specific handler. 34220Sstevel@tonic-gate * 34230Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34240Sstevel@tonic-gate * table-driven format instead. 34250Sstevel@tonic-gate */ 34260Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34270Sstevel@tonic-gate return (X86_VENDOR_AMD); 34280Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34290Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34300Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34310Sstevel@tonic-gate return (X86_VENDOR_Intel); 34320Sstevel@tonic-gate break; 34330Sstevel@tonic-gate } 34340Sstevel@tonic-gate return (-1); 34350Sstevel@tonic-gate } 34360Sstevel@tonic-gate 34370Sstevel@tonic-gate /* 34380Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34390Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34400Sstevel@tonic-gate */ 34410Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34420Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34430Sstevel@tonic-gate 34440Sstevel@tonic-gate /* 34450Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34460Sstevel@tonic-gate */ 34470Sstevel@tonic-gate void 34480Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34490Sstevel@tonic-gate { 34500Sstevel@tonic-gate dev_info_t *cpu_devi; 34510Sstevel@tonic-gate int create; 34520Sstevel@tonic-gate 34530Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34540Sstevel@tonic-gate 34550Sstevel@tonic-gate /* 34560Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34570Sstevel@tonic-gate * the root node. 34580Sstevel@tonic-gate */ 34590Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34600Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3461789Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34620Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34630Sstevel@tonic-gate return; 34640Sstevel@tonic-gate } 34650Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34660Sstevel@tonic-gate } 34670Sstevel@tonic-gate 34680Sstevel@tonic-gate /* 34690Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34700Sstevel@tonic-gate */ 34710Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34724481Sbholler cpu_id); 34730Sstevel@tonic-gate if (cpu_devi == NULL) { 34740Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34750Sstevel@tonic-gate return; 34760Sstevel@tonic-gate } 34770Sstevel@tonic-gate 34780Sstevel@tonic-gate /* device_type */ 34790Sstevel@tonic-gate 34800Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34810Sstevel@tonic-gate "device_type", "cpu"); 34820Sstevel@tonic-gate 34830Sstevel@tonic-gate /* reg */ 34840Sstevel@tonic-gate 34850Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34860Sstevel@tonic-gate "reg", cpu_id); 34870Sstevel@tonic-gate 34880Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 34890Sstevel@tonic-gate 34900Sstevel@tonic-gate if (cpu_freq > 0) { 34910Sstevel@tonic-gate long long mul; 34920Sstevel@tonic-gate 34930Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34940Sstevel@tonic-gate "cpu-mhz", cpu_freq); 34950Sstevel@tonic-gate 34960Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 34970Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34980Sstevel@tonic-gate "clock-frequency", (int)mul); 34990Sstevel@tonic-gate } 35000Sstevel@tonic-gate 35010Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 35020Sstevel@tonic-gate 35030Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 35040Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35050Sstevel@tonic-gate return; 35060Sstevel@tonic-gate } 35070Sstevel@tonic-gate 35080Sstevel@tonic-gate /* vendor-id */ 35090Sstevel@tonic-gate 35100Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35114481Sbholler "vendor-id", cpi->cpi_vendorstr); 35120Sstevel@tonic-gate 35130Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 35140Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35150Sstevel@tonic-gate return; 35160Sstevel@tonic-gate } 35170Sstevel@tonic-gate 35180Sstevel@tonic-gate /* 35190Sstevel@tonic-gate * family, model, and step 35200Sstevel@tonic-gate */ 35210Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35224481Sbholler "family", CPI_FAMILY(cpi)); 35230Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35244481Sbholler "cpu-model", CPI_MODEL(cpi)); 35250Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35264481Sbholler "stepping-id", CPI_STEP(cpi)); 35270Sstevel@tonic-gate 35280Sstevel@tonic-gate /* type */ 35290Sstevel@tonic-gate 35300Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35310Sstevel@tonic-gate case X86_VENDOR_Intel: 35320Sstevel@tonic-gate create = 1; 35330Sstevel@tonic-gate break; 35340Sstevel@tonic-gate default: 35350Sstevel@tonic-gate create = 0; 35360Sstevel@tonic-gate break; 35370Sstevel@tonic-gate } 35380Sstevel@tonic-gate if (create) 35390Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35404481Sbholler "type", CPI_TYPE(cpi)); 35410Sstevel@tonic-gate 35420Sstevel@tonic-gate /* ext-family */ 35430Sstevel@tonic-gate 35440Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35450Sstevel@tonic-gate case X86_VENDOR_Intel: 35460Sstevel@tonic-gate case X86_VENDOR_AMD: 35470Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35480Sstevel@tonic-gate break; 35490Sstevel@tonic-gate default: 35500Sstevel@tonic-gate create = 0; 35510Sstevel@tonic-gate break; 35520Sstevel@tonic-gate } 35530Sstevel@tonic-gate if (create) 35540Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35550Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35560Sstevel@tonic-gate 35570Sstevel@tonic-gate /* ext-model */ 35580Sstevel@tonic-gate 35590Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35600Sstevel@tonic-gate case X86_VENDOR_Intel: 35616317Skk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 35622001Sdmick break; 35630Sstevel@tonic-gate case X86_VENDOR_AMD: 35641582Skchow create = CPI_FAMILY(cpi) == 0xf; 35650Sstevel@tonic-gate break; 35660Sstevel@tonic-gate default: 35670Sstevel@tonic-gate create = 0; 35680Sstevel@tonic-gate break; 35690Sstevel@tonic-gate } 35700Sstevel@tonic-gate if (create) 35710Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35724481Sbholler "ext-model", CPI_MODEL_XTD(cpi)); 35730Sstevel@tonic-gate 35740Sstevel@tonic-gate /* generation */ 35750Sstevel@tonic-gate 35760Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35770Sstevel@tonic-gate case X86_VENDOR_AMD: 35780Sstevel@tonic-gate /* 35790Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35800Sstevel@tonic-gate */ 35810Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35820Sstevel@tonic-gate break; 35830Sstevel@tonic-gate default: 35840Sstevel@tonic-gate create = 0; 35850Sstevel@tonic-gate break; 35860Sstevel@tonic-gate } 35870Sstevel@tonic-gate if (create) 35880Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35890Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 35900Sstevel@tonic-gate 35910Sstevel@tonic-gate /* brand-id */ 35920Sstevel@tonic-gate 35930Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35940Sstevel@tonic-gate case X86_VENDOR_Intel: 35950Sstevel@tonic-gate /* 35960Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 35970Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 35980Sstevel@tonic-gate */ 35990Sstevel@tonic-gate create = cpi->cpi_family > 6 || 36000Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 36010Sstevel@tonic-gate break; 36020Sstevel@tonic-gate case X86_VENDOR_AMD: 36030Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36040Sstevel@tonic-gate break; 36050Sstevel@tonic-gate default: 36060Sstevel@tonic-gate create = 0; 36070Sstevel@tonic-gate break; 36080Sstevel@tonic-gate } 36090Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 36100Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36110Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 36120Sstevel@tonic-gate } 36130Sstevel@tonic-gate 36140Sstevel@tonic-gate /* chunks, and apic-id */ 36150Sstevel@tonic-gate 36160Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36170Sstevel@tonic-gate /* 36180Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 36190Sstevel@tonic-gate */ 36201975Sdmick case X86_VENDOR_Intel: 36211975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36221975Sdmick break; 36231975Sdmick case X86_VENDOR_AMD: 36240Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36250Sstevel@tonic-gate break; 36260Sstevel@tonic-gate default: 36270Sstevel@tonic-gate create = 0; 36280Sstevel@tonic-gate break; 36290Sstevel@tonic-gate } 36300Sstevel@tonic-gate if (create) { 36310Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36324481Sbholler "chunks", CPI_CHUNKS(cpi)); 36330Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36347282Smishra "apic-id", cpi->cpi_apicid); 36351414Scindi if (cpi->cpi_chipid >= 0) { 36360Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36370Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36381414Scindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36391414Scindi "clog#", cpi->cpi_clogid); 36401414Scindi } 36410Sstevel@tonic-gate } 36420Sstevel@tonic-gate 36430Sstevel@tonic-gate /* cpuid-features */ 36440Sstevel@tonic-gate 36450Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36460Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36470Sstevel@tonic-gate 36480Sstevel@tonic-gate 36490Sstevel@tonic-gate /* cpuid-features-ecx */ 36500Sstevel@tonic-gate 36510Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36520Sstevel@tonic-gate case X86_VENDOR_Intel: 36531975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36540Sstevel@tonic-gate break; 36550Sstevel@tonic-gate default: 36560Sstevel@tonic-gate create = 0; 36570Sstevel@tonic-gate break; 36580Sstevel@tonic-gate } 36590Sstevel@tonic-gate if (create) 36600Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36610Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36620Sstevel@tonic-gate 36630Sstevel@tonic-gate /* ext-cpuid-features */ 36640Sstevel@tonic-gate 36650Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36661975Sdmick case X86_VENDOR_Intel: 36670Sstevel@tonic-gate case X86_VENDOR_AMD: 36680Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36690Sstevel@tonic-gate case X86_VENDOR_TM: 36700Sstevel@tonic-gate case X86_VENDOR_Centaur: 36710Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36720Sstevel@tonic-gate break; 36730Sstevel@tonic-gate default: 36740Sstevel@tonic-gate create = 0; 36750Sstevel@tonic-gate break; 36760Sstevel@tonic-gate } 36771975Sdmick if (create) { 36780Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36794481Sbholler "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36801975Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36814481Sbholler "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36821975Sdmick } 36830Sstevel@tonic-gate 36840Sstevel@tonic-gate /* 36850Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36860Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36870Sstevel@tonic-gate * simulate something similar .. so this string should always 36880Sstevel@tonic-gate * same -something- about the processor, however lame. 36890Sstevel@tonic-gate */ 36900Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 36910Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 36920Sstevel@tonic-gate 36930Sstevel@tonic-gate /* 36940Sstevel@tonic-gate * Finally, cache and tlb information 36950Sstevel@tonic-gate */ 36960Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 36970Sstevel@tonic-gate case X86_VENDOR_Intel: 36980Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36990Sstevel@tonic-gate break; 37000Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37010Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37020Sstevel@tonic-gate break; 37030Sstevel@tonic-gate case X86_VENDOR_AMD: 37040Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 37050Sstevel@tonic-gate break; 37060Sstevel@tonic-gate default: 37070Sstevel@tonic-gate break; 37080Sstevel@tonic-gate } 37090Sstevel@tonic-gate 37100Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 37110Sstevel@tonic-gate } 37120Sstevel@tonic-gate 37130Sstevel@tonic-gate struct l2info { 37140Sstevel@tonic-gate int *l2i_csz; 37150Sstevel@tonic-gate int *l2i_lsz; 37160Sstevel@tonic-gate int *l2i_assoc; 37170Sstevel@tonic-gate int l2i_ret; 37180Sstevel@tonic-gate }; 37190Sstevel@tonic-gate 37200Sstevel@tonic-gate /* 37210Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37220Sstevel@tonic-gate * of the L2 cache 37230Sstevel@tonic-gate */ 37240Sstevel@tonic-gate static int 37250Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37260Sstevel@tonic-gate { 37270Sstevel@tonic-gate struct l2info *l2i = arg; 37280Sstevel@tonic-gate int *ip; 37290Sstevel@tonic-gate 37300Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37310Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37320Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37330Sstevel@tonic-gate 37340Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37350Sstevel@tonic-gate *ip = ct->ct_size; 37360Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37370Sstevel@tonic-gate *ip = ct->ct_line_size; 37380Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37390Sstevel@tonic-gate *ip = ct->ct_assoc; 37400Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37410Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37420Sstevel@tonic-gate } 37430Sstevel@tonic-gate 37445070Skchow /* 37455070Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 37465070Skchow * 37475070Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 37485070Skchow * value is the associativity, the associativity for the L2 cache and 37495070Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 37505070Skchow * an index into the amd_afd[] array to determine the associativity. 37515070Skchow * -1 is undefined. 0 is fully associative. 37525070Skchow */ 37535070Skchow 37545070Skchow static int amd_afd[] = 37555070Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 37565070Skchow 37570Sstevel@tonic-gate static void 37580Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37590Sstevel@tonic-gate { 37601228Sandrei struct cpuid_regs *cp; 37610Sstevel@tonic-gate uint_t size, assoc; 37625070Skchow int i; 37630Sstevel@tonic-gate int *ip; 37640Sstevel@tonic-gate 37650Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37660Sstevel@tonic-gate return; 37670Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37680Sstevel@tonic-gate 37695070Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37700Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37710Sstevel@tonic-gate uint_t cachesz = size * 1024; 37725070Skchow assoc = amd_afd[i]; 37735070Skchow 37745070Skchow ASSERT(assoc != -1); 37750Sstevel@tonic-gate 37760Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37770Sstevel@tonic-gate *ip = cachesz; 37780Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37790Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37800Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37810Sstevel@tonic-gate *ip = assoc; 37820Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37830Sstevel@tonic-gate } 37840Sstevel@tonic-gate } 37850Sstevel@tonic-gate 37860Sstevel@tonic-gate int 37870Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 37880Sstevel@tonic-gate { 37890Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 37900Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 37910Sstevel@tonic-gate 37920Sstevel@tonic-gate l2i->l2i_csz = csz; 37930Sstevel@tonic-gate l2i->l2i_lsz = lsz; 37940Sstevel@tonic-gate l2i->l2i_assoc = assoc; 37950Sstevel@tonic-gate l2i->l2i_ret = -1; 37960Sstevel@tonic-gate 37970Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37980Sstevel@tonic-gate case X86_VENDOR_Intel: 37990Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38000Sstevel@tonic-gate break; 38010Sstevel@tonic-gate case X86_VENDOR_Cyrix: 38020Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38030Sstevel@tonic-gate break; 38040Sstevel@tonic-gate case X86_VENDOR_AMD: 38050Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 38060Sstevel@tonic-gate break; 38070Sstevel@tonic-gate default: 38080Sstevel@tonic-gate break; 38090Sstevel@tonic-gate } 38100Sstevel@tonic-gate return (l2i->l2i_ret); 38110Sstevel@tonic-gate } 38124481Sbholler 38135084Sjohnlev #if !defined(__xpv) 38145084Sjohnlev 38155045Sbholler uint32_t * 38165045Sbholler cpuid_mwait_alloc(cpu_t *cpu) 38175045Sbholler { 38185045Sbholler uint32_t *ret; 38195045Sbholler size_t mwait_size; 38205045Sbholler 38215045Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 38225045Sbholler 38235045Sbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38245045Sbholler if (mwait_size == 0) 38255045Sbholler return (NULL); 38265045Sbholler 38275045Sbholler /* 38285045Sbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38295045Sbholler * allocations. mwait_size is currently cache line sized. Neither 38305045Sbholler * of these implementation details are guarantied to be true in the 38315045Sbholler * future. 38325045Sbholler * 38335045Sbholler * First try allocating mwait_size as kmem_alloc() currently returns 38345045Sbholler * correctly aligned memory. If kmem_alloc() does not return 38355045Sbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38365045Sbholler * 38375045Sbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38385045Sbholler * decide to free this memory. 38395045Sbholler */ 38405045Sbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38415045Sbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38425045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38435045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38445045Sbholler *ret = MWAIT_RUNNING; 38455045Sbholler return (ret); 38465045Sbholler } else { 38475045Sbholler kmem_free(ret, mwait_size); 38485045Sbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38495045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38505045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38515045Sbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38525045Sbholler *ret = MWAIT_RUNNING; 38535045Sbholler return (ret); 38545045Sbholler } 38555045Sbholler } 38565045Sbholler 38575045Sbholler void 38585045Sbholler cpuid_mwait_free(cpu_t *cpu) 38594481Sbholler { 38604481Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 38615045Sbholler 38625045Sbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38635045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38645045Sbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38655045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38665045Sbholler } 38675045Sbholler 38685045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38695045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 38704481Sbholler } 38715084Sjohnlev 38725322Ssudheer void 38735322Ssudheer patch_tsc_read(int flag) 38745322Ssudheer { 38755322Ssudheer size_t cnt; 38767532SSean.Ye@Sun.COM 38775322Ssudheer switch (flag) { 38785322Ssudheer case X86_NO_TSC: 38795322Ssudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38805338Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 38815322Ssudheer break; 38825322Ssudheer case X86_HAVE_TSCP: 38835322Ssudheer cnt = &_tscp_end - &_tscp_start; 38845338Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 38855322Ssudheer break; 38865322Ssudheer case X86_TSC_MFENCE: 38875322Ssudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 38885338Ssudheer (void) memcpy((void *)tsc_read, 38895338Ssudheer (void *)&_tsc_mfence_start, cnt); 38905322Ssudheer break; 38916642Ssudheer case X86_TSC_LFENCE: 38926642Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 38936642Ssudheer (void) memcpy((void *)tsc_read, 38946642Ssudheer (void *)&_tsc_lfence_start, cnt); 38956642Ssudheer break; 38965322Ssudheer default: 38975322Ssudheer break; 38985322Ssudheer } 38995322Ssudheer } 39005322Ssudheer 39018906SEric.Saxe@Sun.COM int 39028906SEric.Saxe@Sun.COM cpuid_deep_cstates_supported(void) 39038906SEric.Saxe@Sun.COM { 39048906SEric.Saxe@Sun.COM struct cpuid_info *cpi; 39058906SEric.Saxe@Sun.COM struct cpuid_regs regs; 39068906SEric.Saxe@Sun.COM 39078906SEric.Saxe@Sun.COM ASSERT(cpuid_checkpass(CPU, 1)); 39088906SEric.Saxe@Sun.COM 39098906SEric.Saxe@Sun.COM cpi = CPU->cpu_m.mcpu_cpi; 39108906SEric.Saxe@Sun.COM 39118906SEric.Saxe@Sun.COM if (!(x86_feature & X86_CPUID)) 39128906SEric.Saxe@Sun.COM return (0); 39138906SEric.Saxe@Sun.COM 39148906SEric.Saxe@Sun.COM switch (cpi->cpi_vendor) { 39158906SEric.Saxe@Sun.COM case X86_VENDOR_Intel: 39168906SEric.Saxe@Sun.COM if (cpi->cpi_xmaxeax < 0x80000007) 39178906SEric.Saxe@Sun.COM return (0); 39188906SEric.Saxe@Sun.COM 39198906SEric.Saxe@Sun.COM /* 39208906SEric.Saxe@Sun.COM * TSC run at a constant rate in all ACPI C-states? 39218906SEric.Saxe@Sun.COM */ 39228906SEric.Saxe@Sun.COM regs.cp_eax = 0x80000007; 39238906SEric.Saxe@Sun.COM (void) __cpuid_insn(®s); 39248906SEric.Saxe@Sun.COM return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 39258906SEric.Saxe@Sun.COM 39268906SEric.Saxe@Sun.COM default: 39278906SEric.Saxe@Sun.COM return (0); 39288906SEric.Saxe@Sun.COM } 39298906SEric.Saxe@Sun.COM } 39308906SEric.Saxe@Sun.COM 39318930SBill.Holler@Sun.COM #endif /* !__xpv */ 39328930SBill.Holler@Sun.COM 39338930SBill.Holler@Sun.COM void 39348930SBill.Holler@Sun.COM post_startup_cpu_fixups(void) 39358930SBill.Holler@Sun.COM { 39368930SBill.Holler@Sun.COM #ifndef __xpv 39378930SBill.Holler@Sun.COM /* 39388930SBill.Holler@Sun.COM * Some AMD processors support C1E state. Entering this state will 39398930SBill.Holler@Sun.COM * cause the local APIC timer to stop, which we can't deal with at 39408930SBill.Holler@Sun.COM * this time. 39418930SBill.Holler@Sun.COM */ 39428930SBill.Holler@Sun.COM if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) { 39438930SBill.Holler@Sun.COM on_trap_data_t otd; 39448930SBill.Holler@Sun.COM uint64_t reg; 39458930SBill.Holler@Sun.COM 39468930SBill.Holler@Sun.COM if (!on_trap(&otd, OT_DATA_ACCESS)) { 39478930SBill.Holler@Sun.COM reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT); 39488930SBill.Holler@Sun.COM /* Disable C1E state if it is enabled by BIOS */ 39498930SBill.Holler@Sun.COM if ((reg >> AMD_ACTONCMPHALT_SHIFT) & 39508930SBill.Holler@Sun.COM AMD_ACTONCMPHALT_MASK) { 39518930SBill.Holler@Sun.COM reg &= ~(AMD_ACTONCMPHALT_MASK << 39528930SBill.Holler@Sun.COM AMD_ACTONCMPHALT_SHIFT); 39538930SBill.Holler@Sun.COM wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg); 39548930SBill.Holler@Sun.COM } 39558930SBill.Holler@Sun.COM } 39568930SBill.Holler@Sun.COM no_trap(); 39578930SBill.Holler@Sun.COM } 39588930SBill.Holler@Sun.COM #endif /* !__xpv */ 39598930SBill.Holler@Sun.COM } 39608930SBill.Holler@Sun.COM 39618377SBill.Holler@Sun.COM #if defined(__amd64) && !defined(__xpv) 39628377SBill.Holler@Sun.COM /* 39638377SBill.Holler@Sun.COM * Patch in versions of bcopy for high performance Intel Nhm processors 39648377SBill.Holler@Sun.COM * and later... 39658377SBill.Holler@Sun.COM */ 39668377SBill.Holler@Sun.COM void 39678377SBill.Holler@Sun.COM patch_memops(uint_t vendor) 39688377SBill.Holler@Sun.COM { 39698377SBill.Holler@Sun.COM size_t cnt, i; 39708377SBill.Holler@Sun.COM caddr_t to, from; 39718377SBill.Holler@Sun.COM 39728377SBill.Holler@Sun.COM if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 39738377SBill.Holler@Sun.COM cnt = &bcopy_patch_end - &bcopy_patch_start; 39748377SBill.Holler@Sun.COM to = &bcopy_ck_size; 39758377SBill.Holler@Sun.COM from = &bcopy_patch_start; 39768377SBill.Holler@Sun.COM for (i = 0; i < cnt; i++) { 39778377SBill.Holler@Sun.COM *to++ = *from++; 39788377SBill.Holler@Sun.COM } 39798377SBill.Holler@Sun.COM } 39808377SBill.Holler@Sun.COM } 39818377SBill.Holler@Sun.COM #endif /* __amd64 && !__xpv */ 3982