10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 51582Skchow * Common Development and Distribution License (the "License"). 61582Skchow * You may not use this file except in compliance with the License. 70Sstevel@tonic-gate * 80Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 90Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 100Sstevel@tonic-gate * See the License for the specific language governing permissions 110Sstevel@tonic-gate * and limitations under the License. 120Sstevel@tonic-gate * 130Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 140Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 150Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 160Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 170Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 180Sstevel@tonic-gate * 190Sstevel@tonic-gate * CDDL HEADER END 200Sstevel@tonic-gate */ 210Sstevel@tonic-gate /* 223434Sesaxe * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 230Sstevel@tonic-gate * Use is subject to license terms. 240Sstevel@tonic-gate */ 250Sstevel@tonic-gate 260Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 270Sstevel@tonic-gate 280Sstevel@tonic-gate /* 290Sstevel@tonic-gate * Various routines to handle identification 300Sstevel@tonic-gate * and classification of x86 processors. 310Sstevel@tonic-gate */ 320Sstevel@tonic-gate 330Sstevel@tonic-gate #include <sys/types.h> 340Sstevel@tonic-gate #include <sys/archsystm.h> 350Sstevel@tonic-gate #include <sys/x86_archext.h> 360Sstevel@tonic-gate #include <sys/kmem.h> 370Sstevel@tonic-gate #include <sys/systm.h> 380Sstevel@tonic-gate #include <sys/cmn_err.h> 390Sstevel@tonic-gate #include <sys/sunddi.h> 400Sstevel@tonic-gate #include <sys/sunndi.h> 410Sstevel@tonic-gate #include <sys/cpuvar.h> 420Sstevel@tonic-gate #include <sys/processor.h> 435045Sbholler #include <sys/sysmacros.h> 443434Sesaxe #include <sys/pg.h> 450Sstevel@tonic-gate #include <sys/fp.h> 460Sstevel@tonic-gate #include <sys/controlregs.h> 470Sstevel@tonic-gate #include <sys/auxv_386.h> 480Sstevel@tonic-gate #include <sys/bitmap.h> 490Sstevel@tonic-gate #include <sys/memnode.h> 500Sstevel@tonic-gate 510Sstevel@tonic-gate /* 520Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 530Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 540Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 550Sstevel@tonic-gate * in pass 1. 560Sstevel@tonic-gate * 570Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 580Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 590Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 600Sstevel@tonic-gate * CPU. 610Sstevel@tonic-gate * 620Sstevel@tonic-gate * Pass 1 includes: 630Sstevel@tonic-gate * 640Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 650Sstevel@tonic-gate * x86_vendor accordingly. 660Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 670Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 680Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 690Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 700Sstevel@tonic-gate * again while applying specific processor knowledge. 710Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 720Sstevel@tonic-gate * 730Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 740Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 750Sstevel@tonic-gate * system support the same features. 760Sstevel@tonic-gate * 770Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 780Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 790Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 800Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 810Sstevel@tonic-gate * simple feature processing done in pass1. 820Sstevel@tonic-gate * 830Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 840Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 850Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 860Sstevel@tonic-gate * 870Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 880Sstevel@tonic-gate * the support infrastructure for various hardware features has been 890Sstevel@tonic-gate * initialized. It determines which processor features will be reported 900Sstevel@tonic-gate * to userland via the aux vector. 910Sstevel@tonic-gate * 920Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 930Sstevel@tonic-gate * features the kernel will use. 940Sstevel@tonic-gate * 950Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 960Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 970Sstevel@tonic-gate * 980Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 990Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1000Sstevel@tonic-gate * to the accessor code. 1010Sstevel@tonic-gate */ 1020Sstevel@tonic-gate 1030Sstevel@tonic-gate uint_t x86_feature = 0; 1040Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1050Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1060Sstevel@tonic-gate 1070Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1080Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1090Sstevel@tonic-gate 1100Sstevel@tonic-gate uint_t enable486; 1110Sstevel@tonic-gate 1120Sstevel@tonic-gate /* 1130Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1140Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1150Sstevel@tonic-gate */ 1160Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1170Sstevel@tonic-gate 1180Sstevel@tonic-gate /* 1194481Sbholler * monitor/mwait info. 1205045Sbholler * 1215045Sbholler * size_actual and buf_actual are the real address and size allocated to get 1225045Sbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1235045Sbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1245045Sbholler * processor cache-line alignment, but this is not guarantied in the furture. 1254481Sbholler */ 1264481Sbholler struct mwait_info { 1274481Sbholler size_t mon_min; /* min size to avoid missed wakeups */ 1284481Sbholler size_t mon_max; /* size to avoid false wakeups */ 1295045Sbholler size_t size_actual; /* size actually allocated */ 1305045Sbholler void *buf_actual; /* memory actually allocated */ 1314481Sbholler uint32_t support; /* processor support of monitor/mwait */ 1324481Sbholler }; 1334481Sbholler 1344481Sbholler /* 1350Sstevel@tonic-gate * These constants determine how many of the elements of the 1360Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1370Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1380Sstevel@tonic-gate */ 1390Sstevel@tonic-gate 1400Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1410Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1420Sstevel@tonic-gate 1430Sstevel@tonic-gate struct cpuid_info { 1440Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1450Sstevel@tonic-gate /* 1460Sstevel@tonic-gate * standard function information 1470Sstevel@tonic-gate */ 1480Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1490Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1500Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1510Sstevel@tonic-gate 1520Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1530Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1540Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1550Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1560Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1570Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1581228Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1590Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1600Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 1614606Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 1624606Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 1634606Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 1644606Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1651228Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1660Sstevel@tonic-gate /* 1670Sstevel@tonic-gate * extended function information 1680Sstevel@tonic-gate */ 1690Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1700Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1710Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1720Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1731228Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1741228Sandrei id_t cpi_coreid; 1751228Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1761228Sandrei /* Intel: fn 4: %eax[31-26] */ 1770Sstevel@tonic-gate /* 1780Sstevel@tonic-gate * supported feature information 1790Sstevel@tonic-gate */ 1803446Smrj uint32_t cpi_support[5]; 1810Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1820Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1830Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1840Sstevel@tonic-gate #define STD_ECX_FEATURES 3 1853446Smrj #define AMD_ECX_FEATURES 4 1862869Sgavinm /* 1872869Sgavinm * Synthesized information, where known. 1882869Sgavinm */ 1892869Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1902869Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1912869Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 1924481Sbholler 1934481Sbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 1940Sstevel@tonic-gate }; 1950Sstevel@tonic-gate 1960Sstevel@tonic-gate 1970Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1980Sstevel@tonic-gate 1990Sstevel@tonic-gate /* 2000Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2010Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2020Sstevel@tonic-gate */ 2030Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2040Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2050Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2060Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2070Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2080Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2090Sstevel@tonic-gate 2100Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2110Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2120Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2130Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2140Sstevel@tonic-gate 2150Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2160Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2170Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2180Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2190Sstevel@tonic-gate 2200Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2210Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 2224606Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 2234606Sesaxe 2244606Sesaxe /* 2254606Sesaxe * Function 4 (Deterministic Cache Parameters) macros 2264606Sesaxe * Defined by Intel Application Note AP-485 2274606Sesaxe */ 2284606Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 2294606Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 2304606Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 2314606Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 2324606Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 2334606Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 2344606Sesaxe 2354606Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 2364606Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 2374606Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 2384606Sesaxe 2394606Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 2404606Sesaxe 2414606Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 2424606Sesaxe 2430Sstevel@tonic-gate 2440Sstevel@tonic-gate /* 2451975Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2461975Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2471975Sdmick * (loosely defined as "pre-Pentium-4"): 2481975Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2491975Sdmick */ 2501975Sdmick 2511975Sdmick #define IS_LEGACY_P6(cpi) ( \ 2521975Sdmick cpi->cpi_family == 6 && \ 2531975Sdmick (cpi->cpi_model == 1 || \ 2541975Sdmick cpi->cpi_model == 3 || \ 2551975Sdmick cpi->cpi_model == 5 || \ 2561975Sdmick cpi->cpi_model == 6 || \ 2571975Sdmick cpi->cpi_model == 7 || \ 2581975Sdmick cpi->cpi_model == 8 || \ 2591975Sdmick cpi->cpi_model == 0xA || \ 2601975Sdmick cpi->cpi_model == 0xB) \ 2611975Sdmick ) 2621975Sdmick 2631975Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2641975Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2651975Sdmick 2664855Sksadhukh /* Extended family/model support */ 2674855Sksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 2684855Sksadhukh cpi->cpi_family >= 0xf) 2694855Sksadhukh 2701975Sdmick /* 2715248Sksadhukh * AMD family 0xf and family 0x10 socket types. 2725248Sksadhukh * First index : 2735248Sksadhukh * 0 for family 0xf, revs B thru E 2745248Sksadhukh * 1 for family 0xf, revs F and G 2755248Sksadhukh * 2 for family 0x10, rev B 2762869Sgavinm * Second index by (model & 0x3) 2772869Sgavinm */ 2785248Sksadhukh static uint32_t amd_skts[3][4] = { 2795254Sgavinm /* 2805254Sgavinm * Family 0xf revisions B through E 2815254Sgavinm */ 2825254Sgavinm #define A_SKTS_0 0 2832869Sgavinm { 2842869Sgavinm X86_SOCKET_754, /* 0b00 */ 2852869Sgavinm X86_SOCKET_940, /* 0b01 */ 2862869Sgavinm X86_SOCKET_754, /* 0b10 */ 2872869Sgavinm X86_SOCKET_939 /* 0b11 */ 2882869Sgavinm }, 2895254Sgavinm /* 2905254Sgavinm * Family 0xf revisions F and G 2915254Sgavinm */ 2925254Sgavinm #define A_SKTS_1 1 2932869Sgavinm { 2942869Sgavinm X86_SOCKET_S1g1, /* 0b00 */ 2952869Sgavinm X86_SOCKET_F1207, /* 0b01 */ 2962869Sgavinm X86_SOCKET_UNKNOWN, /* 0b10 */ 2972869Sgavinm X86_SOCKET_AM2 /* 0b11 */ 2985248Sksadhukh }, 2995254Sgavinm /* 3005254Sgavinm * Family 0x10 revisions A and B 3015254Sgavinm * It is not clear whether, as new sockets release, that 3025254Sgavinm * model & 0x3 will id socket for this family 3035254Sgavinm */ 3045254Sgavinm #define A_SKTS_2 2 3055248Sksadhukh { 3065248Sksadhukh X86_SOCKET_F1207, /* 0b00 */ 3075248Sksadhukh X86_SOCKET_F1207, /* 0b01 */ 3085248Sksadhukh X86_SOCKET_F1207, /* 0b10 */ 3095254Sgavinm X86_SOCKET_F1207, /* 0b11 */ 3102869Sgavinm } 3112869Sgavinm }; 3122869Sgavinm 3132869Sgavinm /* 3145248Sksadhukh * Table for mapping AMD Family 0xf and AMD Family 0x10 model/stepping 3155248Sksadhukh * combination to chip "revision" and socket type. 3162869Sgavinm * 3172869Sgavinm * The first member of this array that matches a given family, extended model 3182869Sgavinm * plus model range, and stepping range will be considered a match. 3192869Sgavinm */ 3202869Sgavinm static const struct amd_rev_mapent { 3212869Sgavinm uint_t rm_family; 3222869Sgavinm uint_t rm_modello; 3232869Sgavinm uint_t rm_modelhi; 3242869Sgavinm uint_t rm_steplo; 3252869Sgavinm uint_t rm_stephi; 3262869Sgavinm uint32_t rm_chiprev; 3272869Sgavinm const char *rm_chiprevstr; 3282869Sgavinm int rm_sktidx; 3292869Sgavinm } amd_revmap[] = { 3302869Sgavinm /* 3315254Sgavinm * =============== AuthenticAMD Family 0xf =============== 3325254Sgavinm */ 3335254Sgavinm 3345254Sgavinm /* 3352869Sgavinm * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1. 3362869Sgavinm */ 3375254Sgavinm { 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 }, 3385254Sgavinm { 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 }, 3392869Sgavinm /* 3402869Sgavinm * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8 3412869Sgavinm */ 3425254Sgavinm { 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", A_SKTS_0 }, 3432869Sgavinm /* 3442869Sgavinm * Rev CG is the rest of extended model 0x0 - i.e., everything 3452869Sgavinm * but the rev B and C0 combinations covered above. 3462869Sgavinm */ 3475254Sgavinm { 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", A_SKTS_0 }, 3482869Sgavinm /* 3492869Sgavinm * Rev D has extended model 0x1. 3502869Sgavinm */ 3515254Sgavinm { 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", A_SKTS_0 }, 3522869Sgavinm /* 3532869Sgavinm * Rev E has extended model 0x2. 3542869Sgavinm * Extended model 0x3 is unused but available to grow into. 3552869Sgavinm */ 3565254Sgavinm { 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", A_SKTS_0 }, 3572869Sgavinm /* 3582869Sgavinm * Rev F has extended models 0x4 and 0x5. 3592869Sgavinm */ 3605254Sgavinm { 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", A_SKTS_1 }, 3612869Sgavinm /* 3622869Sgavinm * Rev G has extended model 0x6. 3632869Sgavinm */ 3645254Sgavinm { 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", A_SKTS_1 }, 3655254Sgavinm 3665254Sgavinm /* 3675254Sgavinm * =============== AuthenticAMD Family 0x10 =============== 3685254Sgavinm */ 3695254Sgavinm 3705248Sksadhukh /* 3715254Sgavinm * Rev A has model 0 and stepping 0/1/2 for DR-{A0,A1,A2}. 3725254Sgavinm * Give all of model 0 stepping range to rev A. 3735248Sksadhukh */ 3745254Sgavinm { 0x10, 0x00, 0x00, 0x0, 0x2, X86_CHIPREV_AMD_10_REV_A, "A", A_SKTS_2 }, 3755254Sgavinm 3765254Sgavinm /* 3775254Sgavinm * Rev B has model 2 and steppings 0/1/0xa/2 for DR-{B0,B1,BA,B2}. 3785254Sgavinm * Give all of model 2 stepping range to rev B. 3795254Sgavinm */ 3805254Sgavinm { 0x10, 0x02, 0x02, 0x0, 0xf, X86_CHIPREV_AMD_10_REV_B, "B", A_SKTS_2 }, 3812869Sgavinm }; 3822869Sgavinm 3834481Sbholler /* 3844481Sbholler * Info for monitor/mwait idle loop. 3854481Sbholler * 3864481Sbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 3874481Sbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 3884481Sbholler * 2006. 3894481Sbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 3904481Sbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 3914481Sbholler */ 3924481Sbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 3934481Sbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 3944481Sbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 3954481Sbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 3964481Sbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 3974481Sbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 3984481Sbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 3994481Sbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 4004481Sbholler /* 4014481Sbholler * Number of sub-cstates for a given c-state. 4024481Sbholler */ 4034481Sbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 4044481Sbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 4054481Sbholler 4064797Sksadhukh static void intel_cpuid_4_cache_info(void *, struct cpuid_info *); 4074797Sksadhukh 4082869Sgavinm static void 4092869Sgavinm synth_amd_info(struct cpuid_info *cpi) 4102869Sgavinm { 4112869Sgavinm const struct amd_rev_mapent *rmp; 4122869Sgavinm uint_t family, model, step; 4132869Sgavinm int i; 4142869Sgavinm 4152869Sgavinm /* 4165248Sksadhukh * Currently only AMD family 0xf and family 0x10 use these fields. 4172869Sgavinm */ 4185248Sksadhukh if (cpi->cpi_family != 0xf && cpi->cpi_family != 0x10) 4192869Sgavinm return; 4202869Sgavinm 4212869Sgavinm family = cpi->cpi_family; 4222869Sgavinm model = cpi->cpi_model; 4232869Sgavinm step = cpi->cpi_step; 4242869Sgavinm 4252869Sgavinm for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp); 4262869Sgavinm i++, rmp++) { 4272869Sgavinm if (family == rmp->rm_family && 4282869Sgavinm model >= rmp->rm_modello && model <= rmp->rm_modelhi && 4292869Sgavinm step >= rmp->rm_steplo && step <= rmp->rm_stephi) { 4302869Sgavinm cpi->cpi_chiprev = rmp->rm_chiprev; 4312869Sgavinm cpi->cpi_chiprevstr = rmp->rm_chiprevstr; 4322869Sgavinm cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3]; 4332869Sgavinm return; 4342869Sgavinm } 4352869Sgavinm } 4362869Sgavinm } 4372869Sgavinm 4382869Sgavinm static void 4392869Sgavinm synth_info(struct cpuid_info *cpi) 4402869Sgavinm { 4412869Sgavinm cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN; 4422869Sgavinm cpi->cpi_chiprevstr = "Unknown"; 4432869Sgavinm cpi->cpi_socket = X86_SOCKET_UNKNOWN; 4442869Sgavinm 4452869Sgavinm switch (cpi->cpi_vendor) { 4462869Sgavinm case X86_VENDOR_AMD: 4472869Sgavinm synth_amd_info(cpi); 4482869Sgavinm break; 4492869Sgavinm 4502869Sgavinm default: 4512869Sgavinm break; 4522869Sgavinm 4532869Sgavinm } 4542869Sgavinm } 4552869Sgavinm 4562869Sgavinm /* 4573446Smrj * Apply up various platform-dependent restrictions where the 4583446Smrj * underlying platform restrictions mean the CPU can be marked 4593446Smrj * as less capable than its cpuid instruction would imply. 4603446Smrj */ 4615084Sjohnlev #if defined(__xpv) 4625084Sjohnlev static void 4635084Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 4645084Sjohnlev { 4655084Sjohnlev switch (eax) { 4665084Sjohnlev case 1: 4675084Sjohnlev cp->cp_edx &= 4685084Sjohnlev ~(CPUID_INTC_EDX_PSE | 4695084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 4705084Sjohnlev CPUID_INTC_EDX_MCA | /* XXPV true on dom0? */ 4715084Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 4725084Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 4735084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 4745084Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 4755084Sjohnlev break; 4765084Sjohnlev 4775084Sjohnlev case 0x80000001: 4785084Sjohnlev cp->cp_edx &= 4795084Sjohnlev ~(CPUID_AMD_EDX_PSE | 4805084Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 4815084Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 4825084Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 4835084Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 4845084Sjohnlev CPUID_AMD_EDX_TSCP); 4855084Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 4865084Sjohnlev break; 4875084Sjohnlev default: 4885084Sjohnlev break; 4895084Sjohnlev } 4905084Sjohnlev 4915084Sjohnlev switch (vendor) { 4925084Sjohnlev case X86_VENDOR_Intel: 4935084Sjohnlev switch (eax) { 4945084Sjohnlev case 4: 4955084Sjohnlev /* 4965084Sjohnlev * Zero out the (ncores-per-chip - 1) field 4975084Sjohnlev */ 4985084Sjohnlev cp->cp_eax &= 0x03fffffff; 4995084Sjohnlev break; 5005084Sjohnlev default: 5015084Sjohnlev break; 5025084Sjohnlev } 5035084Sjohnlev break; 5045084Sjohnlev case X86_VENDOR_AMD: 5055084Sjohnlev switch (eax) { 5065084Sjohnlev case 0x80000008: 5075084Sjohnlev /* 5085084Sjohnlev * Zero out the (ncores-per-chip - 1) field 5095084Sjohnlev */ 5105084Sjohnlev cp->cp_ecx &= 0xffffff00; 5115084Sjohnlev break; 5125084Sjohnlev default: 5135084Sjohnlev break; 5145084Sjohnlev } 5155084Sjohnlev break; 5165084Sjohnlev default: 5175084Sjohnlev break; 5185084Sjohnlev } 5195084Sjohnlev } 5205084Sjohnlev #else 5213446Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 5225084Sjohnlev #endif 5233446Smrj 5243446Smrj /* 5250Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 5260Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 5270Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 5280Sstevel@tonic-gate * via settings in eeprom. 5290Sstevel@tonic-gate */ 5300Sstevel@tonic-gate 5310Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 5320Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 5330Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 5340Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 5350Sstevel@tonic-gate 5363446Smrj void 5373446Smrj cpuid_alloc_space(cpu_t *cpu) 5383446Smrj { 5393446Smrj /* 5403446Smrj * By convention, cpu0 is the boot cpu, which is set up 5413446Smrj * before memory allocation is available. All other cpus get 5423446Smrj * their cpuid_info struct allocated here. 5433446Smrj */ 5443446Smrj ASSERT(cpu->cpu_id != 0); 5453446Smrj cpu->cpu_m.mcpu_cpi = 5463446Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 5473446Smrj } 5483446Smrj 5493446Smrj void 5503446Smrj cpuid_free_space(cpu_t *cpu) 5513446Smrj { 5524606Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 5534606Sesaxe int i; 5544606Sesaxe 5553446Smrj ASSERT(cpu->cpu_id != 0); 5564606Sesaxe 5574606Sesaxe /* 5584606Sesaxe * Free up any function 4 related dynamic storage 5594606Sesaxe */ 5604606Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 5614606Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 5624606Sesaxe if (cpi->cpi_std_4_size > 0) 5634606Sesaxe kmem_free(cpi->cpi_std_4, 5644606Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 5654606Sesaxe 5663446Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 5673446Smrj } 5683446Smrj 5690Sstevel@tonic-gate uint_t 5700Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 5710Sstevel@tonic-gate { 5720Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 5730Sstevel@tonic-gate uint_t feature = X86_CPUID; 5740Sstevel@tonic-gate struct cpuid_info *cpi; 5751228Sandrei struct cpuid_regs *cp; 5760Sstevel@tonic-gate int xcpuid; 5775084Sjohnlev #if !defined(__xpv) 5785045Sbholler extern int idle_cpu_prefer_mwait; 5795084Sjohnlev #endif 5803446Smrj 5810Sstevel@tonic-gate /* 5823446Smrj * Space statically allocated for cpu0, ensure pointer is set 5830Sstevel@tonic-gate */ 5840Sstevel@tonic-gate if (cpu->cpu_id == 0) 5853446Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 5863446Smrj cpi = cpu->cpu_m.mcpu_cpi; 5873446Smrj ASSERT(cpi != NULL); 5880Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 5891228Sandrei cp->cp_eax = 0; 5901228Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 5910Sstevel@tonic-gate { 5920Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 5930Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 5940Sstevel@tonic-gate *iptr++ = cp->cp_edx; 5950Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 5960Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 5970Sstevel@tonic-gate } 5980Sstevel@tonic-gate 5990Sstevel@tonic-gate /* 6000Sstevel@tonic-gate * Map the vendor string to a type code 6010Sstevel@tonic-gate */ 6020Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 6030Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 6040Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 6050Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 6060Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 6070Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 6080Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 6090Sstevel@tonic-gate /* 6100Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 6110Sstevel@tonic-gate * in locore. 6120Sstevel@tonic-gate */ 6130Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 6140Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 6150Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 6160Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 6170Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 6180Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 6190Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 6200Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 6210Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 6220Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 6230Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 6240Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 6250Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 6260Sstevel@tonic-gate else 6270Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 6280Sstevel@tonic-gate 6290Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 6300Sstevel@tonic-gate 6310Sstevel@tonic-gate /* 6320Sstevel@tonic-gate * Limit the range in case of weird hardware 6330Sstevel@tonic-gate */ 6340Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 6350Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 6360Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 6370Sstevel@tonic-gate goto pass1_done; 6380Sstevel@tonic-gate 6390Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 6401228Sandrei cp->cp_eax = 1; 6411228Sandrei (void) __cpuid_insn(cp); 6420Sstevel@tonic-gate 6430Sstevel@tonic-gate /* 6440Sstevel@tonic-gate * Extract identifying constants for easy access. 6450Sstevel@tonic-gate */ 6460Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 6470Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 6480Sstevel@tonic-gate 6491975Sdmick if (cpi->cpi_family == 0xf) 6500Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 6511975Sdmick 6522001Sdmick /* 6534265Skchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 6542001Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 6552001Sdmick * one would expect (max value means possible overflow). Sigh. 6562001Sdmick */ 6572001Sdmick 6582001Sdmick switch (cpi->cpi_vendor) { 6594855Sksadhukh case X86_VENDOR_Intel: 6604855Sksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 6614855Sksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 6624858Sksadhukh break; 6632001Sdmick case X86_VENDOR_AMD: 6644265Skchow if (CPI_FAMILY(cpi) == 0xf) 6652001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 6662001Sdmick break; 6672001Sdmick default: 6682001Sdmick if (cpi->cpi_model == 0xf) 6692001Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 6702001Sdmick break; 6712001Sdmick } 6720Sstevel@tonic-gate 6730Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 6740Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 6750Sstevel@tonic-gate 6760Sstevel@tonic-gate /* 6770Sstevel@tonic-gate * *default* assumptions: 6780Sstevel@tonic-gate * - believe %edx feature word 6790Sstevel@tonic-gate * - ignore %ecx feature word 6800Sstevel@tonic-gate * - 32-bit virtual and physical addressing 6810Sstevel@tonic-gate */ 6820Sstevel@tonic-gate mask_edx = 0xffffffff; 6830Sstevel@tonic-gate mask_ecx = 0; 6840Sstevel@tonic-gate 6850Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 6860Sstevel@tonic-gate 6870Sstevel@tonic-gate switch (cpi->cpi_vendor) { 6880Sstevel@tonic-gate case X86_VENDOR_Intel: 6890Sstevel@tonic-gate if (cpi->cpi_family == 5) 6900Sstevel@tonic-gate x86_type = X86_TYPE_P5; 6911975Sdmick else if (IS_LEGACY_P6(cpi)) { 6920Sstevel@tonic-gate x86_type = X86_TYPE_P6; 6930Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 6940Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 6950Sstevel@tonic-gate /* 6960Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 6970Sstevel@tonic-gate */ 6980Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 6990Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 7001975Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 7010Sstevel@tonic-gate x86_type = X86_TYPE_P4; 7020Sstevel@tonic-gate /* 7030Sstevel@tonic-gate * We don't currently depend on any of the %ecx 7040Sstevel@tonic-gate * features until Prescott, so we'll only check 7050Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 7060Sstevel@tonic-gate * that idea later. 7070Sstevel@tonic-gate */ 7080Sstevel@tonic-gate mask_ecx = 0xffffffff; 7090Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 7100Sstevel@tonic-gate mask_ecx = 0xffffffff; 7114636Sbholler /* 7124636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 7134636Sbholler * to obtain the monitor linesize. 7144636Sbholler */ 7154636Sbholler if (cpi->cpi_maxeax < 5) 7164636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 7170Sstevel@tonic-gate break; 7180Sstevel@tonic-gate case X86_VENDOR_IntelClone: 7190Sstevel@tonic-gate default: 7200Sstevel@tonic-gate break; 7210Sstevel@tonic-gate case X86_VENDOR_AMD: 7220Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 7230Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 7240Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 7250Sstevel@tonic-gate cpi->cpi_model = 0xc; 7260Sstevel@tonic-gate } else 7270Sstevel@tonic-gate #endif 7280Sstevel@tonic-gate if (cpi->cpi_family == 5) { 7290Sstevel@tonic-gate /* 7300Sstevel@tonic-gate * AMD K5 and K6 7310Sstevel@tonic-gate * 7320Sstevel@tonic-gate * These CPUs have an incomplete implementation 7330Sstevel@tonic-gate * of MCA/MCE which we mask away. 7340Sstevel@tonic-gate */ 7351228Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 7361228Sandrei 7371228Sandrei /* 7381228Sandrei * Model 0 uses the wrong (APIC) bit 7391228Sandrei * to indicate PGE. Fix it here. 7401228Sandrei */ 7410Sstevel@tonic-gate if (cpi->cpi_model == 0) { 7420Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 7430Sstevel@tonic-gate cp->cp_edx &= ~0x200; 7440Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 7450Sstevel@tonic-gate } 7461228Sandrei } 7471228Sandrei 7481228Sandrei /* 7491228Sandrei * Early models had problems w/ MMX; disable. 7501228Sandrei */ 7511228Sandrei if (cpi->cpi_model < 6) 7521228Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 7531228Sandrei } 7541228Sandrei 7551228Sandrei /* 7561228Sandrei * For newer families, SSE3 and CX16, at least, are valid; 7571228Sandrei * enable all 7581228Sandrei */ 7591228Sandrei if (cpi->cpi_family >= 0xf) 760771Sdmick mask_ecx = 0xffffffff; 7614636Sbholler /* 7624636Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 7634636Sbholler * to obtain the monitor linesize. 7644636Sbholler */ 7654636Sbholler if (cpi->cpi_maxeax < 5) 7664636Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 7675045Sbholler 7685084Sjohnlev #if !defined(__xpv) 7695045Sbholler /* 7705045Sbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 7715045Sbholler * processors. AMD does not intend MWAIT to be used in the cpu 7725045Sbholler * idle loop on current and future processors. 10h and future 7735045Sbholler * AMD processors use more power in MWAIT than HLT. 7745045Sbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 7755045Sbholler */ 7765045Sbholler idle_cpu_prefer_mwait = 0; 7775084Sjohnlev #endif 7785045Sbholler 7790Sstevel@tonic-gate break; 7800Sstevel@tonic-gate case X86_VENDOR_TM: 7810Sstevel@tonic-gate /* 7820Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 7830Sstevel@tonic-gate */ 7840Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 7850Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 7860Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 7870Sstevel@tonic-gate break; 7880Sstevel@tonic-gate case X86_VENDOR_Centaur: 7890Sstevel@tonic-gate /* 7900Sstevel@tonic-gate * workaround the NT workarounds again 7910Sstevel@tonic-gate */ 7920Sstevel@tonic-gate if (cpi->cpi_family == 6) 7930Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 7940Sstevel@tonic-gate break; 7950Sstevel@tonic-gate case X86_VENDOR_Cyrix: 7960Sstevel@tonic-gate /* 7970Sstevel@tonic-gate * We rely heavily on the probing in locore 7980Sstevel@tonic-gate * to actually figure out what parts, if any, 7990Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 8000Sstevel@tonic-gate */ 8010Sstevel@tonic-gate switch (x86_type) { 8020Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 8030Sstevel@tonic-gate mask_edx = 0; 8040Sstevel@tonic-gate break; 8050Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 8060Sstevel@tonic-gate mask_edx = 0; 8070Sstevel@tonic-gate break; 8080Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 8090Sstevel@tonic-gate mask_edx = 8100Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8110Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 8120Sstevel@tonic-gate break; 8130Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 8140Sstevel@tonic-gate mask_edx = 8150Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8160Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8170Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8180Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 8190Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8200Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8210Sstevel@tonic-gate break; 8220Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 8230Sstevel@tonic-gate mask_edx = 8240Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8250Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8260Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8270Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8280Sstevel@tonic-gate break; 8290Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 8300Sstevel@tonic-gate break; 8310Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 8320Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 8330Sstevel@tonic-gate mask_edx = 8340Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8350Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 8360Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8370Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8380Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 8390Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8400Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8410Sstevel@tonic-gate break; 8420Sstevel@tonic-gate default: 8430Sstevel@tonic-gate break; 8440Sstevel@tonic-gate } 8450Sstevel@tonic-gate break; 8460Sstevel@tonic-gate } 8470Sstevel@tonic-gate 8485084Sjohnlev #if defined(__xpv) 8495084Sjohnlev /* 8505084Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 8515084Sjohnlev */ 8525084Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 8535084Sjohnlev #endif /* __xpv */ 8545084Sjohnlev 8550Sstevel@tonic-gate /* 8560Sstevel@tonic-gate * Now we've figured out the masks that determine 8570Sstevel@tonic-gate * which bits we choose to believe, apply the masks 8580Sstevel@tonic-gate * to the feature words, then map the kernel's view 8590Sstevel@tonic-gate * of these feature words into its feature word. 8600Sstevel@tonic-gate */ 8610Sstevel@tonic-gate cp->cp_edx &= mask_edx; 8620Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 8630Sstevel@tonic-gate 8640Sstevel@tonic-gate /* 8653446Smrj * apply any platform restrictions (we don't call this 8663446Smrj * immediately after __cpuid_insn here, because we need the 8673446Smrj * workarounds applied above first) 8680Sstevel@tonic-gate */ 8693446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 8700Sstevel@tonic-gate 8713446Smrj /* 8723446Smrj * fold in overrides from the "eeprom" mechanism 8733446Smrj */ 8740Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 8750Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 8760Sstevel@tonic-gate 8770Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 8780Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 8790Sstevel@tonic-gate 8800Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 8810Sstevel@tonic-gate feature |= X86_LARGEPAGE; 8820Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 8830Sstevel@tonic-gate feature |= X86_TSC; 8840Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 8850Sstevel@tonic-gate feature |= X86_MSR; 8860Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 8870Sstevel@tonic-gate feature |= X86_MTRR; 8880Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 8890Sstevel@tonic-gate feature |= X86_PGE; 8900Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 8910Sstevel@tonic-gate feature |= X86_CMOV; 8920Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 8930Sstevel@tonic-gate feature |= X86_MMX; 8940Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 8950Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 8960Sstevel@tonic-gate feature |= X86_MCA; 8970Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 8980Sstevel@tonic-gate feature |= X86_PAE; 8990Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 9000Sstevel@tonic-gate feature |= X86_CX8; 9010Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 9020Sstevel@tonic-gate feature |= X86_CX16; 9030Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 9040Sstevel@tonic-gate feature |= X86_PAT; 9050Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 9060Sstevel@tonic-gate feature |= X86_SEP; 9070Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 9080Sstevel@tonic-gate /* 9090Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 9100Sstevel@tonic-gate * are prerequisites before we'll even 9110Sstevel@tonic-gate * try and do SSE things. 9120Sstevel@tonic-gate */ 9130Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 9140Sstevel@tonic-gate feature |= X86_SSE; 9150Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 9160Sstevel@tonic-gate feature |= X86_SSE2; 9170Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 9180Sstevel@tonic-gate feature |= X86_SSE3; 919*5269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 920*5269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 921*5269Skk208521 feature |= X86_SSSE3; 922*5269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 923*5269Skk208521 feature |= X86_SSE4_1; 924*5269Skk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 925*5269Skk208521 feature |= X86_SSE4_2; 926*5269Skk208521 } 9270Sstevel@tonic-gate } 9280Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 9293446Smrj feature |= X86_DE; 9304481Sbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 9314481Sbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 9324481Sbholler feature |= X86_MWAIT; 9334481Sbholler } 9340Sstevel@tonic-gate 9350Sstevel@tonic-gate if (feature & X86_PAE) 9360Sstevel@tonic-gate cpi->cpi_pabits = 36; 9370Sstevel@tonic-gate 9380Sstevel@tonic-gate /* 9390Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 9400Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 9410Sstevel@tonic-gate * 9420Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 9430Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 9440Sstevel@tonic-gate * takes a bit more work to figure out what's really going 9453446Smrj * on ... see the handling of the CMP_LGCY bit below) 9460Sstevel@tonic-gate */ 9470Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 9480Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 9490Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 9500Sstevel@tonic-gate feature |= X86_HTT; 9511228Sandrei } else { 9521228Sandrei cpi->cpi_ncpu_per_chip = 1; 9530Sstevel@tonic-gate } 9540Sstevel@tonic-gate 9550Sstevel@tonic-gate /* 9560Sstevel@tonic-gate * Work on the "extended" feature information, doing 9570Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 9580Sstevel@tonic-gate */ 9590Sstevel@tonic-gate xcpuid = 0; 9600Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9610Sstevel@tonic-gate case X86_VENDOR_Intel: 9621975Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 9630Sstevel@tonic-gate xcpuid++; 9640Sstevel@tonic-gate break; 9650Sstevel@tonic-gate case X86_VENDOR_AMD: 9660Sstevel@tonic-gate if (cpi->cpi_family > 5 || 9670Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 9680Sstevel@tonic-gate xcpuid++; 9690Sstevel@tonic-gate break; 9700Sstevel@tonic-gate case X86_VENDOR_Cyrix: 9710Sstevel@tonic-gate /* 9720Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 9730Sstevel@tonic-gate * extended cpuid operations. 9740Sstevel@tonic-gate */ 9750Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 9760Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 9770Sstevel@tonic-gate xcpuid++; 9780Sstevel@tonic-gate break; 9790Sstevel@tonic-gate case X86_VENDOR_Centaur: 9800Sstevel@tonic-gate case X86_VENDOR_TM: 9810Sstevel@tonic-gate default: 9820Sstevel@tonic-gate xcpuid++; 9830Sstevel@tonic-gate break; 9840Sstevel@tonic-gate } 9850Sstevel@tonic-gate 9860Sstevel@tonic-gate if (xcpuid) { 9870Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 9881228Sandrei cp->cp_eax = 0x80000000; 9891228Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 9900Sstevel@tonic-gate } 9910Sstevel@tonic-gate 9920Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 9930Sstevel@tonic-gate 9940Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 9950Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 9960Sstevel@tonic-gate 9970Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9980Sstevel@tonic-gate case X86_VENDOR_Intel: 9990Sstevel@tonic-gate case X86_VENDOR_AMD: 10000Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 10010Sstevel@tonic-gate break; 10020Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 10031228Sandrei cp->cp_eax = 0x80000001; 10041228Sandrei (void) __cpuid_insn(cp); 10053446Smrj 10060Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 10070Sstevel@tonic-gate cpi->cpi_family == 5 && 10080Sstevel@tonic-gate cpi->cpi_model == 6 && 10090Sstevel@tonic-gate cpi->cpi_step == 6) { 10100Sstevel@tonic-gate /* 10110Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 10120Sstevel@tonic-gate * Later models use bit 11. Fix it here. 10130Sstevel@tonic-gate */ 10140Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 10150Sstevel@tonic-gate cp->cp_edx &= ~0x400; 10160Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 10170Sstevel@tonic-gate } 10180Sstevel@tonic-gate } 10190Sstevel@tonic-gate 10203446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 10213446Smrj 10220Sstevel@tonic-gate /* 10230Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 10240Sstevel@tonic-gate */ 10250Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 10260Sstevel@tonic-gate feature |= X86_NX; 10270Sstevel@tonic-gate 10284628Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 10294628Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 10304628Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 10314628Skk208521 feature |= X86_SSE4A; 10324628Skk208521 10330Sstevel@tonic-gate /* 10343446Smrj * If both the HTT and CMP_LGCY bits are set, 10351228Sandrei * then we're not actually HyperThreaded. Read 10361228Sandrei * "AMD CPUID Specification" for more details. 10370Sstevel@tonic-gate */ 10380Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 10391228Sandrei (feature & X86_HTT) && 10403446Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 10410Sstevel@tonic-gate feature &= ~X86_HTT; 10421228Sandrei feature |= X86_CMP; 10431228Sandrei } 10443446Smrj #if defined(__amd64) 10450Sstevel@tonic-gate /* 10460Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 10470Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 10480Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 10490Sstevel@tonic-gate * better. 10500Sstevel@tonic-gate */ 10510Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 10520Sstevel@tonic-gate feature |= X86_ASYSC; 10530Sstevel@tonic-gate 10540Sstevel@tonic-gate /* 10550Sstevel@tonic-gate * While we're thinking about system calls, note 10560Sstevel@tonic-gate * that AMD processors don't support sysenter 10570Sstevel@tonic-gate * in long mode at all, so don't try to program them. 10580Sstevel@tonic-gate */ 10590Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 10600Sstevel@tonic-gate feature &= ~X86_SEP; 10610Sstevel@tonic-gate #endif 10623446Smrj if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 10633446Smrj feature |= X86_TSCP; 10640Sstevel@tonic-gate break; 10650Sstevel@tonic-gate default: 10660Sstevel@tonic-gate break; 10670Sstevel@tonic-gate } 10680Sstevel@tonic-gate 10691228Sandrei /* 10701228Sandrei * Get CPUID data about processor cores and hyperthreads. 10711228Sandrei */ 10720Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10730Sstevel@tonic-gate case X86_VENDOR_Intel: 10741228Sandrei if (cpi->cpi_maxeax >= 4) { 10751228Sandrei cp = &cpi->cpi_std[4]; 10761228Sandrei cp->cp_eax = 4; 10771228Sandrei cp->cp_ecx = 0; 10781228Sandrei (void) __cpuid_insn(cp); 10793446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 10801228Sandrei } 10811228Sandrei /*FALLTHROUGH*/ 10820Sstevel@tonic-gate case X86_VENDOR_AMD: 10830Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 10840Sstevel@tonic-gate break; 10850Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 10861228Sandrei cp->cp_eax = 0x80000008; 10871228Sandrei (void) __cpuid_insn(cp); 10883446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 10893446Smrj 10900Sstevel@tonic-gate /* 10910Sstevel@tonic-gate * Virtual and physical address limits from 10920Sstevel@tonic-gate * cpuid override previously guessed values. 10930Sstevel@tonic-gate */ 10940Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 10950Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 10960Sstevel@tonic-gate break; 10970Sstevel@tonic-gate default: 10980Sstevel@tonic-gate break; 10990Sstevel@tonic-gate } 11001228Sandrei 11014606Sesaxe /* 11024606Sesaxe * Derive the number of cores per chip 11034606Sesaxe */ 11041228Sandrei switch (cpi->cpi_vendor) { 11051228Sandrei case X86_VENDOR_Intel: 11061228Sandrei if (cpi->cpi_maxeax < 4) { 11071228Sandrei cpi->cpi_ncore_per_chip = 1; 11081228Sandrei break; 11091228Sandrei } else { 11101228Sandrei cpi->cpi_ncore_per_chip = 11111228Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 11121228Sandrei } 11131228Sandrei break; 11141228Sandrei case X86_VENDOR_AMD: 11151228Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 11161228Sandrei cpi->cpi_ncore_per_chip = 1; 11171228Sandrei break; 11181228Sandrei } else { 11191228Sandrei cpi->cpi_ncore_per_chip = 11201228Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 11211228Sandrei } 11221228Sandrei break; 11231228Sandrei default: 11241228Sandrei cpi->cpi_ncore_per_chip = 1; 11251228Sandrei break; 11261228Sandrei } 11270Sstevel@tonic-gate } 11280Sstevel@tonic-gate 11291228Sandrei /* 11301228Sandrei * If more than one core, then this processor is CMP. 11311228Sandrei */ 11321228Sandrei if (cpi->cpi_ncore_per_chip > 1) 11331228Sandrei feature |= X86_CMP; 11343446Smrj 11351228Sandrei /* 11361228Sandrei * If the number of cores is the same as the number 11371228Sandrei * of CPUs, then we cannot have HyperThreading. 11381228Sandrei */ 11391228Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 11401228Sandrei feature &= ~X86_HTT; 11411228Sandrei 11420Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 11431228Sandrei /* 11441228Sandrei * Single-core single-threaded processors. 11451228Sandrei */ 11460Sstevel@tonic-gate cpi->cpi_chipid = -1; 11470Sstevel@tonic-gate cpi->cpi_clogid = 0; 11481228Sandrei cpi->cpi_coreid = cpu->cpu_id; 11490Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11501228Sandrei uint_t i; 11511228Sandrei uint_t chipid_shift = 0; 11521228Sandrei uint_t coreid_shift = 0; 11531228Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11541228Sandrei 11551228Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 11561228Sandrei chipid_shift++; 11571228Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 11581228Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 11590Sstevel@tonic-gate 11601228Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 11611228Sandrei if (feature & X86_CMP) { 11621228Sandrei /* 11631228Sandrei * Multi-core (and possibly multi-threaded) 11641228Sandrei * processors. 11651228Sandrei */ 11661228Sandrei uint_t ncpu_per_core; 11671228Sandrei if (cpi->cpi_ncore_per_chip == 1) 11681228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 11691228Sandrei else if (cpi->cpi_ncore_per_chip > 1) 11701228Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 11711228Sandrei cpi->cpi_ncore_per_chip; 11721228Sandrei /* 11731228Sandrei * 8bit APIC IDs on dual core Pentiums 11741228Sandrei * look like this: 11751228Sandrei * 11761228Sandrei * +-----------------------+------+------+ 11771228Sandrei * | Physical Package ID | MC | HT | 11781228Sandrei * +-----------------------+------+------+ 11791228Sandrei * <------- chipid --------> 11801228Sandrei * <------- coreid ---------------> 11811228Sandrei * <--- clogid --> 11821228Sandrei * 11831228Sandrei * Where the number of bits necessary to 11841228Sandrei * represent MC and HT fields together equals 11851228Sandrei * to the minimum number of bits necessary to 11861228Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11871228Sandrei * Of those bits, the MC part uses the number 11881228Sandrei * of bits necessary to store the value of 11891228Sandrei * cpi->cpi_ncore_per_chip. 11901228Sandrei */ 11911228Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11921228Sandrei coreid_shift++; 11931727Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 11941228Sandrei } else if (feature & X86_HTT) { 11951228Sandrei /* 11961228Sandrei * Single-core multi-threaded processors. 11971228Sandrei */ 11981228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 11991228Sandrei } 12001228Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 12011228Sandrei /* 12021228Sandrei * AMD currently only has dual-core processors with 12031228Sandrei * single-threaded cores. If they ever release 12041228Sandrei * multi-threaded processors, then this code 12051228Sandrei * will have to be updated. 12061228Sandrei */ 12071228Sandrei cpi->cpi_coreid = cpu->cpu_id; 12081228Sandrei } else { 12091228Sandrei /* 12101228Sandrei * All other processors are currently 12111228Sandrei * assumed to have single cores. 12121228Sandrei */ 12131228Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 12141228Sandrei } 12150Sstevel@tonic-gate } 12160Sstevel@tonic-gate 12172869Sgavinm /* 12182869Sgavinm * Synthesize chip "revision" and socket type 12192869Sgavinm */ 12202869Sgavinm synth_info(cpi); 12212869Sgavinm 12220Sstevel@tonic-gate pass1_done: 12230Sstevel@tonic-gate cpi->cpi_pass = 1; 12240Sstevel@tonic-gate return (feature); 12250Sstevel@tonic-gate } 12260Sstevel@tonic-gate 12270Sstevel@tonic-gate /* 12280Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 12290Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 12300Sstevel@tonic-gate * one place to correct any of it, in part for ease of 12310Sstevel@tonic-gate * later export to userland, and in part so we can look at 12320Sstevel@tonic-gate * this stuff in a crash dump. 12330Sstevel@tonic-gate */ 12340Sstevel@tonic-gate 12350Sstevel@tonic-gate /*ARGSUSED*/ 12360Sstevel@tonic-gate void 12370Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12380Sstevel@tonic-gate { 12390Sstevel@tonic-gate uint_t n, nmax; 12400Sstevel@tonic-gate int i; 12411228Sandrei struct cpuid_regs *cp; 12420Sstevel@tonic-gate uint8_t *dp; 12430Sstevel@tonic-gate uint32_t *iptr; 12440Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12450Sstevel@tonic-gate 12460Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12470Sstevel@tonic-gate 12480Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12490Sstevel@tonic-gate goto pass2_done; 12500Sstevel@tonic-gate 12510Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12520Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12530Sstevel@tonic-gate /* 12540Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12550Sstevel@tonic-gate */ 12560Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12571228Sandrei cp->cp_eax = n; 12584606Sesaxe 12594606Sesaxe /* 12604606Sesaxe * CPUID function 4 expects %ecx to be initialized 12614606Sesaxe * with an index which indicates which cache to return 12624606Sesaxe * information about. The OS is expected to call function 4 12634606Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 12644606Sesaxe * EAX[4:0] set to 0, which indicates there are no more 12654606Sesaxe * caches. 12664606Sesaxe * 12674606Sesaxe * Here, populate cpi_std[4] with the information returned by 12684606Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 12694606Sesaxe * when dynamic memory allocation becomes available. 12704606Sesaxe * 12714606Sesaxe * Note: we need to explicitly initialize %ecx here, since 12724606Sesaxe * function 4 may have been previously invoked. 12734606Sesaxe */ 12744606Sesaxe if (n == 4) 12754606Sesaxe cp->cp_ecx = 0; 12764606Sesaxe 12771228Sandrei (void) __cpuid_insn(cp); 12783446Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12790Sstevel@tonic-gate switch (n) { 12800Sstevel@tonic-gate case 2: 12810Sstevel@tonic-gate /* 12820Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12830Sstevel@tonic-gate * contain a value that identifies the number 12840Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12850Sstevel@tonic-gate * executed to obtain a complete image of the 12860Sstevel@tonic-gate * processor's caching systems." 12870Sstevel@tonic-gate * 12880Sstevel@tonic-gate * How *do* they make this stuff up? 12890Sstevel@tonic-gate */ 12900Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 12910Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 12920Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 12930Sstevel@tonic-gate break; 12940Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 12950Sstevel@tonic-gate 12960Sstevel@tonic-gate /* 12970Sstevel@tonic-gate * Well, for now, rather than attempt to implement 12980Sstevel@tonic-gate * this slightly dubious algorithm, we just look 12990Sstevel@tonic-gate * at the first 15 .. 13000Sstevel@tonic-gate */ 13010Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13020Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13030Sstevel@tonic-gate 13040Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13050Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13060Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 13070Sstevel@tonic-gate for (i = 1; i < 3; i++) 13080Sstevel@tonic-gate if (p[i] != 0) 13090Sstevel@tonic-gate *dp++ = p[i]; 13100Sstevel@tonic-gate } 13110Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13120Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13130Sstevel@tonic-gate for (i = 0; i < 4; i++) 13140Sstevel@tonic-gate if (p[i] != 0) 13150Sstevel@tonic-gate *dp++ = p[i]; 13160Sstevel@tonic-gate } 13170Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 13180Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 13190Sstevel@tonic-gate for (i = 0; i < 4; i++) 13200Sstevel@tonic-gate if (p[i] != 0) 13210Sstevel@tonic-gate *dp++ = p[i]; 13220Sstevel@tonic-gate } 13230Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 13240Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 13250Sstevel@tonic-gate for (i = 0; i < 4; i++) 13260Sstevel@tonic-gate if (p[i] != 0) 13270Sstevel@tonic-gate *dp++ = p[i]; 13280Sstevel@tonic-gate } 13290Sstevel@tonic-gate break; 13304481Sbholler 13310Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 13324481Sbholler break; 13334481Sbholler 13340Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 13354481Sbholler break; 13364481Sbholler 13370Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13385045Sbholler { 13395045Sbholler size_t mwait_size; 13404481Sbholler 13414481Sbholler /* 13424481Sbholler * check cpi_mwait.support which was set in cpuid_pass1 13434481Sbholler */ 13444481Sbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 13454481Sbholler break; 13464481Sbholler 13475045Sbholler /* 13485045Sbholler * Protect ourself from insane mwait line size. 13495045Sbholler * Workaround for incomplete hardware emulator(s). 13505045Sbholler */ 13515045Sbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13525045Sbholler if (mwait_size < sizeof (uint32_t) || 13535045Sbholler !ISP2(mwait_size)) { 13545045Sbholler #if DEBUG 13555045Sbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13565045Sbholler "size %ld", 13575045Sbholler cpu->cpu_id, (long)mwait_size); 13585045Sbholler #endif 13595045Sbholler break; 13605045Sbholler } 13615045Sbholler 13624481Sbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13635045Sbholler cpi->cpi_mwait.mon_max = mwait_size; 13644481Sbholler if (MWAIT_EXTENSION(cpi)) { 13654481Sbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 13664481Sbholler if (MWAIT_INT_ENABLE(cpi)) 13674481Sbholler cpi->cpi_mwait.support |= 13684481Sbholler MWAIT_ECX_INT_ENABLE; 13694481Sbholler } 13704481Sbholler break; 13715045Sbholler } 13720Sstevel@tonic-gate default: 13730Sstevel@tonic-gate break; 13740Sstevel@tonic-gate } 13750Sstevel@tonic-gate } 13760Sstevel@tonic-gate 13770Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 13780Sstevel@tonic-gate goto pass2_done; 13790Sstevel@tonic-gate 13800Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 13810Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 13820Sstevel@tonic-gate /* 13830Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 13840Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 13850Sstevel@tonic-gate */ 13860Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 13870Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 13881228Sandrei cp->cp_eax = 0x80000000 + n; 13891228Sandrei (void) __cpuid_insn(cp); 13903446Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 13910Sstevel@tonic-gate switch (n) { 13920Sstevel@tonic-gate case 2: 13930Sstevel@tonic-gate case 3: 13940Sstevel@tonic-gate case 4: 13950Sstevel@tonic-gate /* 13960Sstevel@tonic-gate * Extract the brand string 13970Sstevel@tonic-gate */ 13980Sstevel@tonic-gate *iptr++ = cp->cp_eax; 13990Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14000Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14010Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14020Sstevel@tonic-gate break; 14030Sstevel@tonic-gate case 5: 14040Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14050Sstevel@tonic-gate case X86_VENDOR_AMD: 14060Sstevel@tonic-gate /* 14070Sstevel@tonic-gate * The Athlon and Duron were the first 14080Sstevel@tonic-gate * parts to report the sizes of the 14090Sstevel@tonic-gate * TLB for large pages. Before then, 14100Sstevel@tonic-gate * we don't trust the data. 14110Sstevel@tonic-gate */ 14120Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14130Sstevel@tonic-gate (cpi->cpi_family == 6 && 14140Sstevel@tonic-gate cpi->cpi_model < 1)) 14150Sstevel@tonic-gate cp->cp_eax = 0; 14160Sstevel@tonic-gate break; 14170Sstevel@tonic-gate default: 14180Sstevel@tonic-gate break; 14190Sstevel@tonic-gate } 14200Sstevel@tonic-gate break; 14210Sstevel@tonic-gate case 6: 14220Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14230Sstevel@tonic-gate case X86_VENDOR_AMD: 14240Sstevel@tonic-gate /* 14250Sstevel@tonic-gate * The Athlon and Duron were the first 14260Sstevel@tonic-gate * AMD parts with L2 TLB's. 14270Sstevel@tonic-gate * Before then, don't trust the data. 14280Sstevel@tonic-gate */ 14290Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14300Sstevel@tonic-gate cpi->cpi_family == 6 && 14310Sstevel@tonic-gate cpi->cpi_model < 1) 14320Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14330Sstevel@tonic-gate /* 14340Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14350Sstevel@tonic-gate * cache size incorrectly as 1K 14360Sstevel@tonic-gate * when it is really 64K 14370Sstevel@tonic-gate */ 14380Sstevel@tonic-gate if (cpi->cpi_family == 6 && 14390Sstevel@tonic-gate cpi->cpi_model == 3 && 14400Sstevel@tonic-gate cpi->cpi_step == 0) { 14410Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 14420Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 14430Sstevel@tonic-gate } 14440Sstevel@tonic-gate break; 14450Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 14460Sstevel@tonic-gate /* 14470Sstevel@tonic-gate * VIA C3 processors are a bit messed 14480Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 14490Sstevel@tonic-gate */ 14500Sstevel@tonic-gate if (cpi->cpi_family != 6) 14510Sstevel@tonic-gate break; 14520Sstevel@tonic-gate /* 14530Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 14540Sstevel@tonic-gate * 14550Sstevel@tonic-gate * xxx is model 8 really broken? 14560Sstevel@tonic-gate */ 14570Sstevel@tonic-gate if (cpi->cpi_model == 7 || 14580Sstevel@tonic-gate cpi->cpi_model == 8) 14590Sstevel@tonic-gate cp->cp_ecx = 14600Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 14610Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 14620Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 14630Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 14640Sstevel@tonic-gate /* 14650Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 14660Sstevel@tonic-gate */ 14670Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 14680Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 14690Sstevel@tonic-gate break; 14700Sstevel@tonic-gate case X86_VENDOR_Intel: 14710Sstevel@tonic-gate /* 14720Sstevel@tonic-gate * Extended L2 Cache features function. 14730Sstevel@tonic-gate * First appeared on Prescott. 14740Sstevel@tonic-gate */ 14750Sstevel@tonic-gate default: 14760Sstevel@tonic-gate break; 14770Sstevel@tonic-gate } 14780Sstevel@tonic-gate break; 14790Sstevel@tonic-gate default: 14800Sstevel@tonic-gate break; 14810Sstevel@tonic-gate } 14820Sstevel@tonic-gate } 14830Sstevel@tonic-gate 14840Sstevel@tonic-gate pass2_done: 14850Sstevel@tonic-gate cpi->cpi_pass = 2; 14860Sstevel@tonic-gate } 14870Sstevel@tonic-gate 14880Sstevel@tonic-gate static const char * 14890Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 14900Sstevel@tonic-gate { 14910Sstevel@tonic-gate int i; 14920Sstevel@tonic-gate 14930Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 14940Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 14950Sstevel@tonic-gate return ("i486"); 14960Sstevel@tonic-gate 14970Sstevel@tonic-gate switch (cpi->cpi_family) { 14980Sstevel@tonic-gate case 5: 14990Sstevel@tonic-gate return ("Intel Pentium(r)"); 15000Sstevel@tonic-gate case 6: 15010Sstevel@tonic-gate switch (cpi->cpi_model) { 15020Sstevel@tonic-gate uint_t celeron, xeon; 15031228Sandrei const struct cpuid_regs *cp; 15040Sstevel@tonic-gate case 0: 15050Sstevel@tonic-gate case 1: 15060Sstevel@tonic-gate case 2: 15070Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15080Sstevel@tonic-gate case 3: 15090Sstevel@tonic-gate case 4: 15100Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15110Sstevel@tonic-gate case 6: 15120Sstevel@tonic-gate return ("Intel Celeron(r)"); 15130Sstevel@tonic-gate case 5: 15140Sstevel@tonic-gate case 7: 15150Sstevel@tonic-gate celeron = xeon = 0; 15160Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15170Sstevel@tonic-gate 15180Sstevel@tonic-gate for (i = 1; i < 3; i++) { 15190Sstevel@tonic-gate uint_t tmp; 15200Sstevel@tonic-gate 15210Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15220Sstevel@tonic-gate if (tmp == 0x40) 15230Sstevel@tonic-gate celeron++; 15240Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15250Sstevel@tonic-gate xeon++; 15260Sstevel@tonic-gate } 15270Sstevel@tonic-gate 15280Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15290Sstevel@tonic-gate uint_t tmp; 15300Sstevel@tonic-gate 15310Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15320Sstevel@tonic-gate if (tmp == 0x40) 15330Sstevel@tonic-gate celeron++; 15340Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15350Sstevel@tonic-gate xeon++; 15360Sstevel@tonic-gate } 15370Sstevel@tonic-gate 15380Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15390Sstevel@tonic-gate uint_t tmp; 15400Sstevel@tonic-gate 15410Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 15420Sstevel@tonic-gate if (tmp == 0x40) 15430Sstevel@tonic-gate celeron++; 15440Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15450Sstevel@tonic-gate xeon++; 15460Sstevel@tonic-gate } 15470Sstevel@tonic-gate 15480Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15490Sstevel@tonic-gate uint_t tmp; 15500Sstevel@tonic-gate 15510Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 15520Sstevel@tonic-gate if (tmp == 0x40) 15530Sstevel@tonic-gate celeron++; 15540Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15550Sstevel@tonic-gate xeon++; 15560Sstevel@tonic-gate } 15570Sstevel@tonic-gate 15580Sstevel@tonic-gate if (celeron) 15590Sstevel@tonic-gate return ("Intel Celeron(r)"); 15600Sstevel@tonic-gate if (xeon) 15610Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 15620Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 15630Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 15640Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 15650Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 15660Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 15670Sstevel@tonic-gate default: 15680Sstevel@tonic-gate break; 15690Sstevel@tonic-gate } 15700Sstevel@tonic-gate default: 15710Sstevel@tonic-gate break; 15720Sstevel@tonic-gate } 15730Sstevel@tonic-gate 15741975Sdmick /* BrandID is present if the field is nonzero */ 15751975Sdmick if (cpi->cpi_brandid != 0) { 15760Sstevel@tonic-gate static const struct { 15770Sstevel@tonic-gate uint_t bt_bid; 15780Sstevel@tonic-gate const char *bt_str; 15790Sstevel@tonic-gate } brand_tbl[] = { 15800Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 15810Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 15820Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 15830Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 15840Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 15850Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 15860Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 15870Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 15880Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 15890Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 15900Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 15910Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 15921975Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 15931975Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 15941975Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 15951975Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 15961975Sdmick { 0x14, "Intel(r) Celeron(r)" }, 15971975Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 15981975Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 15991975Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16000Sstevel@tonic-gate }; 16010Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16020Sstevel@tonic-gate uint_t sgn; 16030Sstevel@tonic-gate 16040Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16050Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16060Sstevel@tonic-gate 16070Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16080Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16090Sstevel@tonic-gate break; 16100Sstevel@tonic-gate if (i < btblmax) { 16110Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16120Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16130Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16140Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16150Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16160Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16170Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16180Sstevel@tonic-gate } 16190Sstevel@tonic-gate } 16200Sstevel@tonic-gate 16210Sstevel@tonic-gate return (NULL); 16220Sstevel@tonic-gate } 16230Sstevel@tonic-gate 16240Sstevel@tonic-gate static const char * 16250Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16260Sstevel@tonic-gate { 16270Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16280Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16290Sstevel@tonic-gate return ("i486 compatible"); 16300Sstevel@tonic-gate 16310Sstevel@tonic-gate switch (cpi->cpi_family) { 16320Sstevel@tonic-gate case 5: 16330Sstevel@tonic-gate switch (cpi->cpi_model) { 16340Sstevel@tonic-gate case 0: 16350Sstevel@tonic-gate case 1: 16360Sstevel@tonic-gate case 2: 16370Sstevel@tonic-gate case 3: 16380Sstevel@tonic-gate case 4: 16390Sstevel@tonic-gate case 5: 16400Sstevel@tonic-gate return ("AMD-K5(r)"); 16410Sstevel@tonic-gate case 6: 16420Sstevel@tonic-gate case 7: 16430Sstevel@tonic-gate return ("AMD-K6(r)"); 16440Sstevel@tonic-gate case 8: 16450Sstevel@tonic-gate return ("AMD-K6(r)-2"); 16460Sstevel@tonic-gate case 9: 16470Sstevel@tonic-gate return ("AMD-K6(r)-III"); 16480Sstevel@tonic-gate default: 16490Sstevel@tonic-gate return ("AMD (family 5)"); 16500Sstevel@tonic-gate } 16510Sstevel@tonic-gate case 6: 16520Sstevel@tonic-gate switch (cpi->cpi_model) { 16530Sstevel@tonic-gate case 1: 16540Sstevel@tonic-gate return ("AMD-K7(tm)"); 16550Sstevel@tonic-gate case 0: 16560Sstevel@tonic-gate case 2: 16570Sstevel@tonic-gate case 4: 16580Sstevel@tonic-gate return ("AMD Athlon(tm)"); 16590Sstevel@tonic-gate case 3: 16600Sstevel@tonic-gate case 7: 16610Sstevel@tonic-gate return ("AMD Duron(tm)"); 16620Sstevel@tonic-gate case 6: 16630Sstevel@tonic-gate case 8: 16640Sstevel@tonic-gate case 10: 16650Sstevel@tonic-gate /* 16660Sstevel@tonic-gate * Use the L2 cache size to distinguish 16670Sstevel@tonic-gate */ 16680Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 16690Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 16700Sstevel@tonic-gate default: 16710Sstevel@tonic-gate return ("AMD (family 6)"); 16720Sstevel@tonic-gate } 16730Sstevel@tonic-gate default: 16740Sstevel@tonic-gate break; 16750Sstevel@tonic-gate } 16760Sstevel@tonic-gate 16770Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 16780Sstevel@tonic-gate cpi->cpi_brandid != 0) { 16790Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 16800Sstevel@tonic-gate case 3: 16810Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 16820Sstevel@tonic-gate case 4: 16830Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 16840Sstevel@tonic-gate case 5: 16850Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 16860Sstevel@tonic-gate default: 16870Sstevel@tonic-gate return ("AMD Opteron(tm)"); 16880Sstevel@tonic-gate } 16890Sstevel@tonic-gate } 16900Sstevel@tonic-gate 16910Sstevel@tonic-gate return (NULL); 16920Sstevel@tonic-gate } 16930Sstevel@tonic-gate 16940Sstevel@tonic-gate static const char * 16950Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 16960Sstevel@tonic-gate { 16970Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16980Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 16990Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17000Sstevel@tonic-gate return ("i486 compatible"); 17010Sstevel@tonic-gate 17020Sstevel@tonic-gate switch (type) { 17030Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17040Sstevel@tonic-gate return ("Cyrix 6x86"); 17050Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17060Sstevel@tonic-gate return ("Cyrix 6x86L"); 17070Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17080Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17090Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17100Sstevel@tonic-gate return ("Cyrix GXm"); 17110Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17120Sstevel@tonic-gate return ("Cyrix MediaGX"); 17130Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17140Sstevel@tonic-gate return ("Cyrix M2"); 17150Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17160Sstevel@tonic-gate return ("VIA Cyrix M3"); 17170Sstevel@tonic-gate default: 17180Sstevel@tonic-gate /* 17190Sstevel@tonic-gate * Have another wild guess .. 17200Sstevel@tonic-gate */ 17210Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17220Sstevel@tonic-gate return ("Cyrix 5x86"); 17230Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17240Sstevel@tonic-gate switch (cpi->cpi_model) { 17250Sstevel@tonic-gate case 2: 17260Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17270Sstevel@tonic-gate case 4: 17280Sstevel@tonic-gate return ("Cyrix MediaGX"); 17290Sstevel@tonic-gate default: 17300Sstevel@tonic-gate break; 17310Sstevel@tonic-gate } 17320Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17330Sstevel@tonic-gate switch (cpi->cpi_model) { 17340Sstevel@tonic-gate case 0: 17350Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17360Sstevel@tonic-gate case 5: 17370Sstevel@tonic-gate case 6: 17380Sstevel@tonic-gate case 7: 17390Sstevel@tonic-gate case 8: 17400Sstevel@tonic-gate case 9: 17410Sstevel@tonic-gate return ("VIA C3"); 17420Sstevel@tonic-gate default: 17430Sstevel@tonic-gate break; 17440Sstevel@tonic-gate } 17450Sstevel@tonic-gate } 17460Sstevel@tonic-gate break; 17470Sstevel@tonic-gate } 17480Sstevel@tonic-gate return (NULL); 17490Sstevel@tonic-gate } 17500Sstevel@tonic-gate 17510Sstevel@tonic-gate /* 17520Sstevel@tonic-gate * This only gets called in the case that the CPU extended 17530Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 17540Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 17550Sstevel@tonic-gate */ 17560Sstevel@tonic-gate static void 17570Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 17580Sstevel@tonic-gate { 17590Sstevel@tonic-gate const char *brand = NULL; 17600Sstevel@tonic-gate 17610Sstevel@tonic-gate switch (cpi->cpi_vendor) { 17620Sstevel@tonic-gate case X86_VENDOR_Intel: 17630Sstevel@tonic-gate brand = intel_cpubrand(cpi); 17640Sstevel@tonic-gate break; 17650Sstevel@tonic-gate case X86_VENDOR_AMD: 17660Sstevel@tonic-gate brand = amd_cpubrand(cpi); 17670Sstevel@tonic-gate break; 17680Sstevel@tonic-gate case X86_VENDOR_Cyrix: 17690Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 17700Sstevel@tonic-gate break; 17710Sstevel@tonic-gate case X86_VENDOR_NexGen: 17720Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 17730Sstevel@tonic-gate brand = "NexGen Nx586"; 17740Sstevel@tonic-gate break; 17750Sstevel@tonic-gate case X86_VENDOR_Centaur: 17760Sstevel@tonic-gate if (cpi->cpi_family == 5) 17770Sstevel@tonic-gate switch (cpi->cpi_model) { 17780Sstevel@tonic-gate case 4: 17790Sstevel@tonic-gate brand = "Centaur C6"; 17800Sstevel@tonic-gate break; 17810Sstevel@tonic-gate case 8: 17820Sstevel@tonic-gate brand = "Centaur C2"; 17830Sstevel@tonic-gate break; 17840Sstevel@tonic-gate case 9: 17850Sstevel@tonic-gate brand = "Centaur C3"; 17860Sstevel@tonic-gate break; 17870Sstevel@tonic-gate default: 17880Sstevel@tonic-gate break; 17890Sstevel@tonic-gate } 17900Sstevel@tonic-gate break; 17910Sstevel@tonic-gate case X86_VENDOR_Rise: 17920Sstevel@tonic-gate if (cpi->cpi_family == 5 && 17930Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 17940Sstevel@tonic-gate brand = "Rise mP6"; 17950Sstevel@tonic-gate break; 17960Sstevel@tonic-gate case X86_VENDOR_SiS: 17970Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 17980Sstevel@tonic-gate brand = "SiS 55x"; 17990Sstevel@tonic-gate break; 18000Sstevel@tonic-gate case X86_VENDOR_TM: 18010Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18020Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18030Sstevel@tonic-gate break; 18040Sstevel@tonic-gate case X86_VENDOR_NSC: 18050Sstevel@tonic-gate case X86_VENDOR_UMC: 18060Sstevel@tonic-gate default: 18070Sstevel@tonic-gate break; 18080Sstevel@tonic-gate } 18090Sstevel@tonic-gate if (brand) { 18100Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18110Sstevel@tonic-gate return; 18120Sstevel@tonic-gate } 18130Sstevel@tonic-gate 18140Sstevel@tonic-gate /* 18150Sstevel@tonic-gate * If all else fails ... 18160Sstevel@tonic-gate */ 18170Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18180Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18190Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18200Sstevel@tonic-gate } 18210Sstevel@tonic-gate 18220Sstevel@tonic-gate /* 18230Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18240Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18250Sstevel@tonic-gate * the other cpus. 18260Sstevel@tonic-gate * 18274606Sesaxe * Fixup the brand string, and collect any information from cpuid 18284606Sesaxe * that requires dynamicically allocated storage to represent. 18290Sstevel@tonic-gate */ 18300Sstevel@tonic-gate /*ARGSUSED*/ 18310Sstevel@tonic-gate void 18320Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18330Sstevel@tonic-gate { 18344606Sesaxe int i, max, shft, level, size; 18354606Sesaxe struct cpuid_regs regs; 18364606Sesaxe struct cpuid_regs *cp; 18370Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18380Sstevel@tonic-gate 18390Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 18400Sstevel@tonic-gate 18414606Sesaxe /* 18424606Sesaxe * Function 4: Deterministic cache parameters 18434606Sesaxe * 18444606Sesaxe * Take this opportunity to detect the number of threads 18454606Sesaxe * sharing the last level cache, and construct a corresponding 18464606Sesaxe * cache id. The respective cpuid_info members are initialized 18474606Sesaxe * to the default case of "no last level cache sharing". 18484606Sesaxe */ 18494606Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 18504606Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 18514606Sesaxe 18524606Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 18534606Sesaxe 18544606Sesaxe /* 18554606Sesaxe * Find the # of elements (size) returned by fn 4, and along 18564606Sesaxe * the way detect last level cache sharing details. 18574606Sesaxe */ 18584606Sesaxe bzero(®s, sizeof (regs)); 18594606Sesaxe cp = ®s; 18604606Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 18614606Sesaxe cp->cp_eax = 4; 18624606Sesaxe cp->cp_ecx = i; 18634606Sesaxe 18644606Sesaxe (void) __cpuid_insn(cp); 18654606Sesaxe 18664606Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 18674606Sesaxe break; 18684606Sesaxe level = CPI_CACHE_LVL(cp); 18694606Sesaxe if (level > max) { 18704606Sesaxe max = level; 18714606Sesaxe cpi->cpi_ncpu_shr_last_cache = 18724606Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 18734606Sesaxe } 18744606Sesaxe } 18754606Sesaxe cpi->cpi_std_4_size = size = i; 18764606Sesaxe 18774606Sesaxe /* 18784606Sesaxe * Allocate the cpi_std_4 array. The first element 18794606Sesaxe * references the regs for fn 4, %ecx == 0, which 18804606Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 18814606Sesaxe */ 18824606Sesaxe if (size > 0) { 18834606Sesaxe cpi->cpi_std_4 = 18844606Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 18854606Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 18864606Sesaxe 18874606Sesaxe /* 18884606Sesaxe * Allocate storage to hold the additional regs 18894606Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 18904606Sesaxe * 18914606Sesaxe * The regs for fn 4, %ecx == 0 has already 18924606Sesaxe * been allocated as indicated above. 18934606Sesaxe */ 18944606Sesaxe for (i = 1; i < size; i++) { 18954606Sesaxe cp = cpi->cpi_std_4[i] = 18964606Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 18974606Sesaxe cp->cp_eax = 4; 18984606Sesaxe cp->cp_ecx = i; 18994606Sesaxe 19004606Sesaxe (void) __cpuid_insn(cp); 19014606Sesaxe } 19024606Sesaxe } 19034606Sesaxe /* 19044606Sesaxe * Determine the number of bits needed to represent 19054606Sesaxe * the number of CPUs sharing the last level cache. 19064606Sesaxe * 19074606Sesaxe * Shift off that number of bits from the APIC id to 19084606Sesaxe * derive the cache id. 19094606Sesaxe */ 19104606Sesaxe shft = 0; 19114606Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 19124606Sesaxe shft++; 19134606Sesaxe cpi->cpi_last_lvl_cacheid = CPI_APIC_ID(cpi) >> shft; 19140Sstevel@tonic-gate } 19150Sstevel@tonic-gate 19160Sstevel@tonic-gate /* 19174606Sesaxe * Now fixup the brand string 19180Sstevel@tonic-gate */ 19194606Sesaxe if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19204606Sesaxe fabricate_brandstr(cpi); 19214606Sesaxe } else { 19220Sstevel@tonic-gate 19230Sstevel@tonic-gate /* 19244606Sesaxe * If we successfully extracted a brand string from the cpuid 19254606Sesaxe * instruction, clean it up by removing leading spaces and 19264606Sesaxe * similar junk. 19270Sstevel@tonic-gate */ 19284606Sesaxe if (cpi->cpi_brandstr[0]) { 19294606Sesaxe size_t maxlen = sizeof (cpi->cpi_brandstr); 19304606Sesaxe char *src, *dst; 19314606Sesaxe 19324606Sesaxe dst = src = (char *)cpi->cpi_brandstr; 19334606Sesaxe src[maxlen - 1] = '\0'; 19344606Sesaxe /* 19354606Sesaxe * strip leading spaces 19364606Sesaxe */ 19374606Sesaxe while (*src == ' ') 19384606Sesaxe src++; 19394606Sesaxe /* 19404606Sesaxe * Remove any 'Genuine' or "Authentic" prefixes 19414606Sesaxe */ 19424606Sesaxe if (strncmp(src, "Genuine ", 8) == 0) 19434606Sesaxe src += 8; 19444606Sesaxe if (strncmp(src, "Authentic ", 10) == 0) 19454606Sesaxe src += 10; 19464606Sesaxe 19474606Sesaxe /* 19484606Sesaxe * Now do an in-place copy. 19494606Sesaxe * Map (R) to (r) and (TM) to (tm). 19504606Sesaxe * The era of teletypes is long gone, and there's 19514606Sesaxe * -really- no need to shout. 19524606Sesaxe */ 19534606Sesaxe while (*src != '\0') { 19544606Sesaxe if (src[0] == '(') { 19554606Sesaxe if (strncmp(src + 1, "R)", 2) == 0) { 19564606Sesaxe (void) strncpy(dst, "(r)", 3); 19574606Sesaxe src += 3; 19584606Sesaxe dst += 3; 19594606Sesaxe continue; 19604606Sesaxe } 19614606Sesaxe if (strncmp(src + 1, "TM)", 3) == 0) { 19624606Sesaxe (void) strncpy(dst, "(tm)", 4); 19634606Sesaxe src += 4; 19644606Sesaxe dst += 4; 19654606Sesaxe continue; 19664606Sesaxe } 19670Sstevel@tonic-gate } 19684606Sesaxe *dst++ = *src++; 19690Sstevel@tonic-gate } 19704606Sesaxe *dst = '\0'; 19714606Sesaxe 19724606Sesaxe /* 19734606Sesaxe * Finally, remove any trailing spaces 19744606Sesaxe */ 19754606Sesaxe while (--dst > cpi->cpi_brandstr) 19764606Sesaxe if (*dst == ' ') 19774606Sesaxe *dst = '\0'; 19784606Sesaxe else 19794606Sesaxe break; 19804606Sesaxe } else 19814606Sesaxe fabricate_brandstr(cpi); 19824606Sesaxe } 19830Sstevel@tonic-gate cpi->cpi_pass = 3; 19840Sstevel@tonic-gate } 19850Sstevel@tonic-gate 19860Sstevel@tonic-gate /* 19870Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 19880Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 19890Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 19900Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 19910Sstevel@tonic-gate */ 19920Sstevel@tonic-gate uint_t 19930Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 19940Sstevel@tonic-gate { 19950Sstevel@tonic-gate struct cpuid_info *cpi; 19960Sstevel@tonic-gate uint_t hwcap_flags = 0; 19970Sstevel@tonic-gate 19980Sstevel@tonic-gate if (cpu == NULL) 19990Sstevel@tonic-gate cpu = CPU; 20000Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20010Sstevel@tonic-gate 20020Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20030Sstevel@tonic-gate 20040Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20050Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20060Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20070Sstevel@tonic-gate 20080Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20090Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20100Sstevel@tonic-gate 20110Sstevel@tonic-gate /* 20120Sstevel@tonic-gate * [these require explicit kernel support] 20130Sstevel@tonic-gate */ 20140Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20150Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20160Sstevel@tonic-gate 20170Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20180Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20190Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20200Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20210Sstevel@tonic-gate 20220Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20230Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20240Sstevel@tonic-gate 20250Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20260Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20270Sstevel@tonic-gate 2028*5269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2029*5269Skk208521 if ((x86_feature & X86_SSSE3) == 0) 2030*5269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2031*5269Skk208521 if ((x86_feature & X86_SSE4_1) == 0) 2032*5269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2033*5269Skk208521 if ((x86_feature & X86_SSE4_2) == 0) 2034*5269Skk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2035*5269Skk208521 } 2036*5269Skk208521 20370Sstevel@tonic-gate /* 20380Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 20390Sstevel@tonic-gate */ 20400Sstevel@tonic-gate if (!fpu_exists) 20410Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 20420Sstevel@tonic-gate 20430Sstevel@tonic-gate /* 20440Sstevel@tonic-gate * Now map the supported feature vector to things that we 20450Sstevel@tonic-gate * think userland will care about. 20460Sstevel@tonic-gate */ 20470Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 20480Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 20490Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 20500Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 20510Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 20520Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 20530Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 20540Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2055*5269Skk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2056*5269Skk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2057*5269Skk208521 hwcap_flags |= AV_386_SSSE3; 2058*5269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2059*5269Skk208521 hwcap_flags |= AV_386_SSE4_1; 2060*5269Skk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2061*5269Skk208521 hwcap_flags |= AV_386_SSE4_2; 2062*5269Skk208521 } 20634628Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 20644628Skk208521 hwcap_flags |= AV_386_POPCNT; 20650Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 20660Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 20670Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 20680Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 20690Sstevel@tonic-gate 20700Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 20710Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 20720Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 20730Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 20740Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 20750Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 20760Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 20770Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 20780Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 20790Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 20800Sstevel@tonic-gate } 20810Sstevel@tonic-gate 20821228Sandrei if (x86_feature & X86_HTT) 20830Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 20840Sstevel@tonic-gate 20850Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 20860Sstevel@tonic-gate goto pass4_done; 20870Sstevel@tonic-gate 20880Sstevel@tonic-gate switch (cpi->cpi_vendor) { 20891228Sandrei struct cpuid_regs cp; 20903446Smrj uint32_t *edx, *ecx; 20910Sstevel@tonic-gate 20923446Smrj case X86_VENDOR_Intel: 20933446Smrj /* 20943446Smrj * Seems like Intel duplicated what we necessary 20953446Smrj * here to make the initial crop of 64-bit OS's work. 20963446Smrj * Hopefully, those are the only "extended" bits 20973446Smrj * they'll add. 20983446Smrj */ 20993446Smrj /*FALLTHROUGH*/ 21003446Smrj 21010Sstevel@tonic-gate case X86_VENDOR_AMD: 21020Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 21033446Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21040Sstevel@tonic-gate 21050Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 21063446Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 21073446Smrj 21083446Smrj /* 21093446Smrj * [these features require explicit kernel support] 21103446Smrj */ 21113446Smrj switch (cpi->cpi_vendor) { 21123446Smrj case X86_VENDOR_Intel: 21133446Smrj break; 21143446Smrj 21153446Smrj case X86_VENDOR_AMD: 21163446Smrj if ((x86_feature & X86_TSCP) == 0) 21173446Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 21184628Skk208521 if ((x86_feature & X86_SSE4A) == 0) 21194628Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 21203446Smrj break; 21213446Smrj 21223446Smrj default: 21233446Smrj break; 21243446Smrj } 21250Sstevel@tonic-gate 21260Sstevel@tonic-gate /* 21270Sstevel@tonic-gate * [no explicit support required beyond 21280Sstevel@tonic-gate * x87 fp context and exception handlers] 21290Sstevel@tonic-gate */ 21300Sstevel@tonic-gate if (!fpu_exists) 21310Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 21320Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 21330Sstevel@tonic-gate 21340Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 21350Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 21363446Smrj #if !defined(__amd64) 21370Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 21380Sstevel@tonic-gate #endif 21390Sstevel@tonic-gate /* 21400Sstevel@tonic-gate * Now map the supported feature vector to 21410Sstevel@tonic-gate * things that we think userland will care about. 21420Sstevel@tonic-gate */ 21433446Smrj #if defined(__amd64) 21440Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 21450Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 21463446Smrj #endif 21470Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 21480Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 21490Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 21500Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 21510Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 21520Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 21533446Smrj 21543446Smrj switch (cpi->cpi_vendor) { 21553446Smrj case X86_VENDOR_AMD: 21563446Smrj if (*edx & CPUID_AMD_EDX_TSCP) 21573446Smrj hwcap_flags |= AV_386_TSCP; 21583446Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 21593446Smrj hwcap_flags |= AV_386_AHF; 21604628Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 21614628Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 21624628Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 21634628Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 21643446Smrj break; 21653446Smrj 21663446Smrj case X86_VENDOR_Intel: 21673446Smrj /* 21683446Smrj * Aarrgh. 21693446Smrj * Intel uses a different bit in the same word. 21703446Smrj */ 21713446Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 21723446Smrj hwcap_flags |= AV_386_AHF; 21733446Smrj break; 21743446Smrj 21753446Smrj default: 21763446Smrj break; 21773446Smrj } 21780Sstevel@tonic-gate break; 21790Sstevel@tonic-gate 21800Sstevel@tonic-gate case X86_VENDOR_TM: 21811228Sandrei cp.cp_eax = 0x80860001; 21821228Sandrei (void) __cpuid_insn(&cp); 21831228Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 21840Sstevel@tonic-gate break; 21850Sstevel@tonic-gate 21860Sstevel@tonic-gate default: 21870Sstevel@tonic-gate break; 21880Sstevel@tonic-gate } 21890Sstevel@tonic-gate 21900Sstevel@tonic-gate pass4_done: 21910Sstevel@tonic-gate cpi->cpi_pass = 4; 21920Sstevel@tonic-gate return (hwcap_flags); 21930Sstevel@tonic-gate } 21940Sstevel@tonic-gate 21950Sstevel@tonic-gate 21960Sstevel@tonic-gate /* 21970Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 21980Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 21990Sstevel@tonic-gate * about the hardware, independently of kernel support. 22000Sstevel@tonic-gate */ 22010Sstevel@tonic-gate uint32_t 22021228Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22030Sstevel@tonic-gate { 22040Sstevel@tonic-gate struct cpuid_info *cpi; 22051228Sandrei struct cpuid_regs *xcp; 22060Sstevel@tonic-gate 22070Sstevel@tonic-gate if (cpu == NULL) 22080Sstevel@tonic-gate cpu = CPU; 22090Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22100Sstevel@tonic-gate 22110Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22120Sstevel@tonic-gate 22130Sstevel@tonic-gate /* 22140Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22150Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22160Sstevel@tonic-gate */ 22171228Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22181228Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22191228Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22201228Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22211228Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22220Sstevel@tonic-gate else 22230Sstevel@tonic-gate /* 22240Sstevel@tonic-gate * The caller is asking for data from an input parameter which 22250Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 22260Sstevel@tonic-gate * the hardware and return the data directly to the user. 22270Sstevel@tonic-gate */ 22281228Sandrei return (__cpuid_insn(cp)); 22291228Sandrei 22301228Sandrei cp->cp_eax = xcp->cp_eax; 22311228Sandrei cp->cp_ebx = xcp->cp_ebx; 22321228Sandrei cp->cp_ecx = xcp->cp_ecx; 22331228Sandrei cp->cp_edx = xcp->cp_edx; 22340Sstevel@tonic-gate return (cp->cp_eax); 22350Sstevel@tonic-gate } 22360Sstevel@tonic-gate 22370Sstevel@tonic-gate int 22380Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 22390Sstevel@tonic-gate { 22400Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 22410Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 22420Sstevel@tonic-gate } 22430Sstevel@tonic-gate 22440Sstevel@tonic-gate int 22450Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 22460Sstevel@tonic-gate { 22470Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22480Sstevel@tonic-gate 22490Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 22500Sstevel@tonic-gate } 22510Sstevel@tonic-gate 22520Sstevel@tonic-gate int 22531228Sandrei cpuid_is_cmt(cpu_t *cpu) 22540Sstevel@tonic-gate { 22550Sstevel@tonic-gate if (cpu == NULL) 22560Sstevel@tonic-gate cpu = CPU; 22570Sstevel@tonic-gate 22580Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22590Sstevel@tonic-gate 22600Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 22610Sstevel@tonic-gate } 22620Sstevel@tonic-gate 22630Sstevel@tonic-gate /* 22640Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 22650Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 22660Sstevel@tonic-gate * cpuid currently says "yes, we support this". 22670Sstevel@tonic-gate * 22680Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 22690Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 22700Sstevel@tonic-gate * to test that subtlety here. 22715084Sjohnlev * 22725084Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 22735084Sjohnlev * even in the case where the hardware would in fact support it. 22740Sstevel@tonic-gate */ 22750Sstevel@tonic-gate /*ARGSUSED*/ 22760Sstevel@tonic-gate int 22770Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 22780Sstevel@tonic-gate { 22790Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 22800Sstevel@tonic-gate 22815084Sjohnlev #if !defined(__xpv) 22823446Smrj if (cpu == NULL) 22833446Smrj cpu = CPU; 22843446Smrj 22853446Smrj /*CSTYLED*/ 22863446Smrj { 22873446Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 22883446Smrj 22893446Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 22903446Smrj cpi->cpi_xmaxeax >= 0x80000001 && 22913446Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 22923446Smrj return (1); 22933446Smrj } 22945084Sjohnlev #endif 22950Sstevel@tonic-gate return (0); 22960Sstevel@tonic-gate } 22970Sstevel@tonic-gate 22980Sstevel@tonic-gate int 22990Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23000Sstevel@tonic-gate { 23010Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23020Sstevel@tonic-gate 23030Sstevel@tonic-gate static const char fmt[] = 23043779Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23050Sstevel@tonic-gate static const char fmt_ht[] = 23063779Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23070Sstevel@tonic-gate 23080Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23090Sstevel@tonic-gate 23101228Sandrei if (cpuid_is_cmt(cpu)) 23110Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 23123779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23133779Sdmick cpi->cpi_family, cpi->cpi_model, 23140Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23150Sstevel@tonic-gate return (snprintf(s, n, fmt, 23163779Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 23173779Sdmick cpi->cpi_family, cpi->cpi_model, 23180Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23190Sstevel@tonic-gate } 23200Sstevel@tonic-gate 23210Sstevel@tonic-gate const char * 23220Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23230Sstevel@tonic-gate { 23240Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23250Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 23260Sstevel@tonic-gate } 23270Sstevel@tonic-gate 23280Sstevel@tonic-gate uint_t 23290Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 23300Sstevel@tonic-gate { 23310Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23320Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 23330Sstevel@tonic-gate } 23340Sstevel@tonic-gate 23350Sstevel@tonic-gate uint_t 23360Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 23370Sstevel@tonic-gate { 23380Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23390Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 23400Sstevel@tonic-gate } 23410Sstevel@tonic-gate 23420Sstevel@tonic-gate uint_t 23430Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 23440Sstevel@tonic-gate { 23450Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23460Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 23470Sstevel@tonic-gate } 23480Sstevel@tonic-gate 23490Sstevel@tonic-gate uint_t 23500Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 23510Sstevel@tonic-gate { 23520Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23530Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 23540Sstevel@tonic-gate } 23550Sstevel@tonic-gate 23560Sstevel@tonic-gate uint_t 23571228Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 23581228Sandrei { 23591228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 23601228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 23611228Sandrei } 23621228Sandrei 23631228Sandrei uint_t 23644606Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 23654606Sesaxe { 23664606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 23674606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 23684606Sesaxe } 23694606Sesaxe 23704606Sesaxe id_t 23714606Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 23724606Sesaxe { 23734606Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 23744606Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 23754606Sesaxe } 23764606Sesaxe 23774606Sesaxe uint_t 23780Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 23790Sstevel@tonic-gate { 23800Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23810Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 23820Sstevel@tonic-gate } 23830Sstevel@tonic-gate 23844581Ssherrym uint_t 23854581Ssherrym cpuid_getsig(struct cpu *cpu) 23864581Ssherrym { 23874581Ssherrym ASSERT(cpuid_checkpass(cpu, 1)); 23884581Ssherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 23894581Ssherrym } 23904581Ssherrym 23912869Sgavinm uint32_t 23922869Sgavinm cpuid_getchiprev(struct cpu *cpu) 23932869Sgavinm { 23942869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 23952869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 23962869Sgavinm } 23972869Sgavinm 23982869Sgavinm const char * 23992869Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24002869Sgavinm { 24012869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24022869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24032869Sgavinm } 24042869Sgavinm 24052869Sgavinm uint32_t 24062869Sgavinm cpuid_getsockettype(struct cpu *cpu) 24072869Sgavinm { 24082869Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24092869Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24102869Sgavinm } 24112869Sgavinm 24123434Sesaxe int 24133434Sesaxe cpuid_get_chipid(cpu_t *cpu) 24140Sstevel@tonic-gate { 24150Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24160Sstevel@tonic-gate 24171228Sandrei if (cpuid_is_cmt(cpu)) 24180Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24190Sstevel@tonic-gate return (cpu->cpu_id); 24200Sstevel@tonic-gate } 24210Sstevel@tonic-gate 24221228Sandrei id_t 24233434Sesaxe cpuid_get_coreid(cpu_t *cpu) 24241228Sandrei { 24251228Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24261228Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 24271228Sandrei } 24281228Sandrei 24290Sstevel@tonic-gate int 24303434Sesaxe cpuid_get_clogid(cpu_t *cpu) 24310Sstevel@tonic-gate { 24320Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24330Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 24340Sstevel@tonic-gate } 24350Sstevel@tonic-gate 24360Sstevel@tonic-gate void 24370Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 24380Sstevel@tonic-gate { 24390Sstevel@tonic-gate struct cpuid_info *cpi; 24400Sstevel@tonic-gate 24410Sstevel@tonic-gate if (cpu == NULL) 24420Sstevel@tonic-gate cpu = CPU; 24430Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 24440Sstevel@tonic-gate 24450Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24460Sstevel@tonic-gate 24470Sstevel@tonic-gate if (pabits) 24480Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 24490Sstevel@tonic-gate if (vabits) 24500Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 24510Sstevel@tonic-gate } 24520Sstevel@tonic-gate 24530Sstevel@tonic-gate /* 24540Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 24550Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 24560Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 24570Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 24580Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 24590Sstevel@tonic-gate */ 24600Sstevel@tonic-gate uint_t 24610Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 24620Sstevel@tonic-gate { 24630Sstevel@tonic-gate struct cpuid_info *cpi; 24640Sstevel@tonic-gate uint_t dtlb_nent = 0; 24650Sstevel@tonic-gate 24660Sstevel@tonic-gate if (cpu == NULL) 24670Sstevel@tonic-gate cpu = CPU; 24680Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 24690Sstevel@tonic-gate 24700Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24710Sstevel@tonic-gate 24720Sstevel@tonic-gate /* 24730Sstevel@tonic-gate * Check the L2 TLB info 24740Sstevel@tonic-gate */ 24750Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 24761228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 24770Sstevel@tonic-gate 24780Sstevel@tonic-gate switch (pagesize) { 24790Sstevel@tonic-gate 24800Sstevel@tonic-gate case 4 * 1024: 24810Sstevel@tonic-gate /* 24820Sstevel@tonic-gate * All zero in the top 16 bits of the register 24830Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 24840Sstevel@tonic-gate */ 24850Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 24860Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 24870Sstevel@tonic-gate else 24880Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 24890Sstevel@tonic-gate break; 24900Sstevel@tonic-gate 24910Sstevel@tonic-gate case 2 * 1024 * 1024: 24920Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 24930Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 24940Sstevel@tonic-gate else 24950Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 24960Sstevel@tonic-gate break; 24970Sstevel@tonic-gate 24980Sstevel@tonic-gate default: 24990Sstevel@tonic-gate panic("unknown L2 pagesize"); 25000Sstevel@tonic-gate /*NOTREACHED*/ 25010Sstevel@tonic-gate } 25020Sstevel@tonic-gate } 25030Sstevel@tonic-gate 25040Sstevel@tonic-gate if (dtlb_nent != 0) 25050Sstevel@tonic-gate return (dtlb_nent); 25060Sstevel@tonic-gate 25070Sstevel@tonic-gate /* 25080Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25090Sstevel@tonic-gate */ 25100Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25111228Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25120Sstevel@tonic-gate 25130Sstevel@tonic-gate switch (pagesize) { 25140Sstevel@tonic-gate case 4 * 1024: 25150Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25160Sstevel@tonic-gate break; 25170Sstevel@tonic-gate case 2 * 1024 * 1024: 25180Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 25190Sstevel@tonic-gate break; 25200Sstevel@tonic-gate default: 25210Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 25220Sstevel@tonic-gate /*NOTREACHED*/ 25230Sstevel@tonic-gate } 25240Sstevel@tonic-gate } 25250Sstevel@tonic-gate 25260Sstevel@tonic-gate return (dtlb_nent); 25270Sstevel@tonic-gate } 25280Sstevel@tonic-gate 25290Sstevel@tonic-gate /* 25300Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 25310Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 25320Sstevel@tonic-gate * 25330Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 2534359Skucharsk * Processors" #25759, Rev 3.57, August 2005 25350Sstevel@tonic-gate */ 25360Sstevel@tonic-gate int 25370Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 25380Sstevel@tonic-gate { 25390Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 25401228Sandrei uint_t eax; 25410Sstevel@tonic-gate 25422584Ssethg /* 25432584Ssethg * Bail out if this CPU isn't an AMD CPU, or if it's 25442584Ssethg * a legacy (32-bit) AMD CPU. 25452584Ssethg */ 25462584Ssethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 25474265Skchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 25484265Skchow cpi->cpi_family == 6) 25492869Sgavinm 25500Sstevel@tonic-gate return (0); 25510Sstevel@tonic-gate 25520Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 25530Sstevel@tonic-gate 25540Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 25550Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 25561582Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 25570Sstevel@tonic-gate 25580Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 25590Sstevel@tonic-gate 25600Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 25610Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 25620Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 25631582Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 25640Sstevel@tonic-gate 25650Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 25660Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 25670Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 25681582Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 25690Sstevel@tonic-gate 25700Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 25710Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 25720Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 25730Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 25740Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 25750Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 25760Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 25770Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 25781582Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 25791582Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 25801582Skchow DH_E6(eax) || JH_E6(eax)) 25810Sstevel@tonic-gate 25820Sstevel@tonic-gate switch (erratum) { 25830Sstevel@tonic-gate case 1: 25844265Skchow return (cpi->cpi_family < 0x10); 25850Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 25860Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 25870Sstevel@tonic-gate case 52: 25880Sstevel@tonic-gate return (B(eax)); 25890Sstevel@tonic-gate case 57: 25904265Skchow return (cpi->cpi_family <= 0x10); 25910Sstevel@tonic-gate case 58: 25920Sstevel@tonic-gate return (B(eax)); 25930Sstevel@tonic-gate case 60: 25944265Skchow return (cpi->cpi_family <= 0x10); 25950Sstevel@tonic-gate case 61: 25960Sstevel@tonic-gate case 62: 25970Sstevel@tonic-gate case 63: 25980Sstevel@tonic-gate case 64: 25990Sstevel@tonic-gate case 65: 26000Sstevel@tonic-gate case 66: 26010Sstevel@tonic-gate case 68: 26020Sstevel@tonic-gate case 69: 26030Sstevel@tonic-gate case 70: 26040Sstevel@tonic-gate case 71: 26050Sstevel@tonic-gate return (B(eax)); 26060Sstevel@tonic-gate case 72: 26070Sstevel@tonic-gate return (SH_B0(eax)); 26080Sstevel@tonic-gate case 74: 26090Sstevel@tonic-gate return (B(eax)); 26100Sstevel@tonic-gate case 75: 26114265Skchow return (cpi->cpi_family < 0x10); 26120Sstevel@tonic-gate case 76: 26130Sstevel@tonic-gate return (B(eax)); 26140Sstevel@tonic-gate case 77: 26154265Skchow return (cpi->cpi_family <= 0x10); 26160Sstevel@tonic-gate case 78: 26170Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26180Sstevel@tonic-gate case 79: 26190Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26200Sstevel@tonic-gate case 80: 26210Sstevel@tonic-gate case 81: 26220Sstevel@tonic-gate case 82: 26230Sstevel@tonic-gate return (B(eax)); 26240Sstevel@tonic-gate case 83: 26250Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26260Sstevel@tonic-gate case 85: 26274265Skchow return (cpi->cpi_family < 0x10); 26280Sstevel@tonic-gate case 86: 26290Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 26300Sstevel@tonic-gate case 88: 26310Sstevel@tonic-gate #if !defined(__amd64) 26320Sstevel@tonic-gate return (0); 26330Sstevel@tonic-gate #else 26340Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26350Sstevel@tonic-gate #endif 26360Sstevel@tonic-gate case 89: 26374265Skchow return (cpi->cpi_family < 0x10); 26380Sstevel@tonic-gate case 90: 26390Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26400Sstevel@tonic-gate case 91: 26410Sstevel@tonic-gate case 92: 26420Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26430Sstevel@tonic-gate case 93: 26440Sstevel@tonic-gate return (SH_C0(eax)); 26450Sstevel@tonic-gate case 94: 26460Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26470Sstevel@tonic-gate case 95: 26480Sstevel@tonic-gate #if !defined(__amd64) 26490Sstevel@tonic-gate return (0); 26500Sstevel@tonic-gate #else 26510Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26520Sstevel@tonic-gate #endif 26530Sstevel@tonic-gate case 96: 26540Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26550Sstevel@tonic-gate case 97: 26560Sstevel@tonic-gate case 98: 26570Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 26580Sstevel@tonic-gate case 99: 26590Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 26600Sstevel@tonic-gate case 100: 26610Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26620Sstevel@tonic-gate case 101: 26630Sstevel@tonic-gate case 103: 26640Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 26650Sstevel@tonic-gate case 104: 26660Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 26670Sstevel@tonic-gate case 105: 26680Sstevel@tonic-gate case 106: 26690Sstevel@tonic-gate case 107: 26700Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 26710Sstevel@tonic-gate case 108: 26720Sstevel@tonic-gate return (DH_CG(eax)); 26730Sstevel@tonic-gate case 109: 26740Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 26750Sstevel@tonic-gate case 110: 26760Sstevel@tonic-gate return (D0(eax) || EX(eax)); 26770Sstevel@tonic-gate case 111: 26780Sstevel@tonic-gate return (CG(eax)); 26790Sstevel@tonic-gate case 112: 26800Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26810Sstevel@tonic-gate case 113: 26820Sstevel@tonic-gate return (eax == 0x20fc0); 26830Sstevel@tonic-gate case 114: 26840Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 26850Sstevel@tonic-gate case 115: 26860Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 26870Sstevel@tonic-gate case 116: 26880Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 26890Sstevel@tonic-gate case 117: 26900Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 26910Sstevel@tonic-gate case 118: 26920Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 26930Sstevel@tonic-gate JH_E6(eax)); 26940Sstevel@tonic-gate case 121: 26950Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26960Sstevel@tonic-gate case 122: 26974265Skchow return (cpi->cpi_family < 0x10); 26980Sstevel@tonic-gate case 123: 26990Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 2700359Skucharsk case 131: 27014265Skchow return (cpi->cpi_family < 0x10); 2702938Sesaxe case 6336786: 2703938Sesaxe /* 2704938Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 27054265Skchow * if this is a K8 family or newer processor 2706938Sesaxe */ 2707938Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27081228Sandrei struct cpuid_regs regs; 27091228Sandrei regs.cp_eax = 0x80000007; 27101228Sandrei (void) __cpuid_insn(®s); 27111228Sandrei return (!(regs.cp_edx & 0x100)); 2712938Sesaxe } 2713938Sesaxe return (0); 27141582Skchow case 6323525: 27151582Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 27161582Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 27171582Skchow 27180Sstevel@tonic-gate default: 27190Sstevel@tonic-gate return (-1); 27200Sstevel@tonic-gate } 27210Sstevel@tonic-gate } 27220Sstevel@tonic-gate 27230Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 27240Sstevel@tonic-gate static const char line_str[] = "line-size"; 27250Sstevel@tonic-gate static const char size_str[] = "size"; 27260Sstevel@tonic-gate 27270Sstevel@tonic-gate static void 27280Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 27290Sstevel@tonic-gate uint32_t val) 27300Sstevel@tonic-gate { 27310Sstevel@tonic-gate char buf[128]; 27320Sstevel@tonic-gate 27330Sstevel@tonic-gate /* 27340Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 27350Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 27360Sstevel@tonic-gate */ 27370Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 27380Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 27390Sstevel@tonic-gate } 27400Sstevel@tonic-gate 27410Sstevel@tonic-gate /* 27420Sstevel@tonic-gate * Intel-style cache/tlb description 27430Sstevel@tonic-gate * 27440Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 27450Sstevel@tonic-gate * selection of tags that index into a table that describes 27460Sstevel@tonic-gate * cache and tlb properties. 27470Sstevel@tonic-gate */ 27480Sstevel@tonic-gate 27490Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 27500Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 27510Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 27523446Smrj static const char l3_cache_str[] = "l3-cache"; 27530Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 27540Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 27550Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 27560Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 27570Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 27580Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 27590Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 27600Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 27610Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 27620Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 27630Sstevel@tonic-gate 27640Sstevel@tonic-gate static const struct cachetab { 27650Sstevel@tonic-gate uint8_t ct_code; 27660Sstevel@tonic-gate uint8_t ct_assoc; 27670Sstevel@tonic-gate uint16_t ct_line_size; 27680Sstevel@tonic-gate size_t ct_size; 27690Sstevel@tonic-gate const char *ct_label; 27700Sstevel@tonic-gate } intel_ctab[] = { 27710Sstevel@tonic-gate /* maintain descending order! */ 27723446Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 27730Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 27740Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 27750Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 27760Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 27770Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 27780Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 27790Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 27800Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 27810Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 27820Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 27830Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 27840Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 27850Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 27860Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 27870Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 27883446Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 27890Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 27900Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 27910Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 27920Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 27930Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 27940Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 27950Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 27960Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 27970Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 27980Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 27990Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 28000Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 28010Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 28023446Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 28033446Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 28043446Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 28053446Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 28063446Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 28073446Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 28083446Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 28090Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 28100Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 28110Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 28120Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 28130Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 28143446Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 28153446Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 28160Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 28170Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 28183446Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 28190Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 28200Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 28210Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 28220Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 28230Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 28240Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 28250Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 28260Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 28273446Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 28280Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 28290Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 28300Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 28310Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 28320Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 28330Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 28340Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 28350Sstevel@tonic-gate { 0 } 28360Sstevel@tonic-gate }; 28370Sstevel@tonic-gate 28380Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 28390Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 28400Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 28410Sstevel@tonic-gate { 0 } 28420Sstevel@tonic-gate }; 28430Sstevel@tonic-gate 28440Sstevel@tonic-gate /* 28450Sstevel@tonic-gate * Search a cache table for a matching entry 28460Sstevel@tonic-gate */ 28470Sstevel@tonic-gate static const struct cachetab * 28480Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 28490Sstevel@tonic-gate { 28500Sstevel@tonic-gate if (code != 0) { 28510Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 28520Sstevel@tonic-gate if (ct->ct_code <= code) 28530Sstevel@tonic-gate break; 28540Sstevel@tonic-gate if (ct->ct_code == code) 28550Sstevel@tonic-gate return (ct); 28560Sstevel@tonic-gate } 28570Sstevel@tonic-gate return (NULL); 28580Sstevel@tonic-gate } 28590Sstevel@tonic-gate 28600Sstevel@tonic-gate /* 28610Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 28620Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 28630Sstevel@tonic-gate */ 28640Sstevel@tonic-gate static void 28650Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 28660Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 28670Sstevel@tonic-gate { 28680Sstevel@tonic-gate const struct cachetab *ct; 28690Sstevel@tonic-gate uint8_t *dp; 28700Sstevel@tonic-gate int i; 28710Sstevel@tonic-gate 28720Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 28730Sstevel@tonic-gate return; 28744797Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 28754797Sksadhukh /* 28764797Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 28774797Sksadhukh * if supported by the current processor, to update 28784797Sksadhukh * cache information. 28794797Sksadhukh */ 28804797Sksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4) { 28814797Sksadhukh intel_cpuid_4_cache_info(arg, cpi); 28824797Sksadhukh continue; 28834797Sksadhukh } 28844797Sksadhukh 28850Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 28860Sstevel@tonic-gate if (func(arg, ct) != 0) 28870Sstevel@tonic-gate break; 28880Sstevel@tonic-gate } 28894797Sksadhukh } 28900Sstevel@tonic-gate } 28910Sstevel@tonic-gate 28920Sstevel@tonic-gate /* 28930Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 28940Sstevel@tonic-gate */ 28950Sstevel@tonic-gate static void 28960Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 28970Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 28980Sstevel@tonic-gate { 28990Sstevel@tonic-gate const struct cachetab *ct; 29000Sstevel@tonic-gate uint8_t *dp; 29010Sstevel@tonic-gate int i; 29020Sstevel@tonic-gate 29030Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 29040Sstevel@tonic-gate return; 29050Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 29060Sstevel@tonic-gate /* 29070Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 29080Sstevel@tonic-gate */ 29090Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 29100Sstevel@tonic-gate if (func(arg, ct) != 0) 29110Sstevel@tonic-gate break; 29120Sstevel@tonic-gate continue; 29130Sstevel@tonic-gate } 29140Sstevel@tonic-gate /* 29150Sstevel@tonic-gate * .. else fall back to the Intel one 29160Sstevel@tonic-gate */ 29170Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 29180Sstevel@tonic-gate if (func(arg, ct) != 0) 29190Sstevel@tonic-gate break; 29200Sstevel@tonic-gate continue; 29210Sstevel@tonic-gate } 29220Sstevel@tonic-gate } 29230Sstevel@tonic-gate } 29240Sstevel@tonic-gate 29250Sstevel@tonic-gate /* 29260Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 29270Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 29280Sstevel@tonic-gate */ 29290Sstevel@tonic-gate static int 29300Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 29310Sstevel@tonic-gate { 29320Sstevel@tonic-gate dev_info_t *devi = arg; 29330Sstevel@tonic-gate 29340Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 29350Sstevel@tonic-gate if (ct->ct_line_size != 0) 29360Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 29370Sstevel@tonic-gate ct->ct_line_size); 29380Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 29390Sstevel@tonic-gate return (0); 29400Sstevel@tonic-gate } 29410Sstevel@tonic-gate 29424797Sksadhukh /* 29434797Sksadhukh * Add L2 or L3 cache-information using cpuid function 4. This 29444797Sksadhukh * function is called from intel_walk_cacheinfo() when descriptor 29454797Sksadhukh * 0x49 is encountered. 29464797Sksadhukh */ 29474797Sksadhukh static void 29484797Sksadhukh intel_cpuid_4_cache_info(void *arg, struct cpuid_info *cpi) 29494797Sksadhukh { 29504797Sksadhukh uint32_t level, i; 29514797Sksadhukh 29524797Sksadhukh struct cachetab ct; 29534797Sksadhukh 29544797Sksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 29554797Sksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 29564797Sksadhukh 29574797Sksadhukh if (level == 2 || level == 3) { 29584797Sksadhukh ct.ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 29594797Sksadhukh ct.ct_line_size = 29604797Sksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 29614797Sksadhukh ct.ct_size = ct.ct_assoc * 29624797Sksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 29634797Sksadhukh ct.ct_line_size * 29644797Sksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 29654797Sksadhukh 29664797Sksadhukh if (level == 2) { 29674797Sksadhukh ct.ct_label = l2_cache_str; 29684797Sksadhukh } else if (level == 3) { 29694797Sksadhukh ct.ct_label = l3_cache_str; 29704797Sksadhukh } 29714797Sksadhukh 29724797Sksadhukh (void) add_cacheent_props(arg, 29734797Sksadhukh (const struct cachetab *) (&ct)); 29744797Sksadhukh } 29754797Sksadhukh } 29764797Sksadhukh } 29774797Sksadhukh 29780Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 29790Sstevel@tonic-gate 29800Sstevel@tonic-gate /* 29810Sstevel@tonic-gate * AMD style cache/tlb description 29820Sstevel@tonic-gate * 29830Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 29840Sstevel@tonic-gate * tlbs and various cache levels. 29850Sstevel@tonic-gate */ 29860Sstevel@tonic-gate static void 29870Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 29880Sstevel@tonic-gate { 29890Sstevel@tonic-gate switch (assoc) { 29900Sstevel@tonic-gate case 0: /* reserved; ignore */ 29910Sstevel@tonic-gate break; 29920Sstevel@tonic-gate default: 29930Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 29940Sstevel@tonic-gate break; 29950Sstevel@tonic-gate case 0xff: 29960Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 29970Sstevel@tonic-gate break; 29980Sstevel@tonic-gate } 29990Sstevel@tonic-gate } 30000Sstevel@tonic-gate 30010Sstevel@tonic-gate static void 30020Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 30030Sstevel@tonic-gate { 30040Sstevel@tonic-gate if (size == 0) 30050Sstevel@tonic-gate return; 30060Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 30070Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 30080Sstevel@tonic-gate } 30090Sstevel@tonic-gate 30100Sstevel@tonic-gate static void 30110Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 30120Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 30130Sstevel@tonic-gate { 30140Sstevel@tonic-gate if (size == 0 || line_size == 0) 30150Sstevel@tonic-gate return; 30160Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 30170Sstevel@tonic-gate /* 30180Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 30190Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 30200Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 30210Sstevel@tonic-gate * size of 2 cache lines per tag. 30220Sstevel@tonic-gate */ 30230Sstevel@tonic-gate if (lines_per_tag != 0) 30240Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 30250Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 30260Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 30270Sstevel@tonic-gate } 30280Sstevel@tonic-gate 30290Sstevel@tonic-gate static void 30300Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 30310Sstevel@tonic-gate { 30320Sstevel@tonic-gate switch (assoc) { 30330Sstevel@tonic-gate case 0: /* off */ 30340Sstevel@tonic-gate break; 30350Sstevel@tonic-gate case 1: 30360Sstevel@tonic-gate case 2: 30370Sstevel@tonic-gate case 4: 30380Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 30390Sstevel@tonic-gate break; 30400Sstevel@tonic-gate case 6: 30410Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 30420Sstevel@tonic-gate break; 30430Sstevel@tonic-gate case 8: 30440Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 30450Sstevel@tonic-gate break; 30460Sstevel@tonic-gate case 0xf: 30470Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 30480Sstevel@tonic-gate break; 30490Sstevel@tonic-gate default: /* reserved; ignore */ 30500Sstevel@tonic-gate break; 30510Sstevel@tonic-gate } 30520Sstevel@tonic-gate } 30530Sstevel@tonic-gate 30540Sstevel@tonic-gate static void 30550Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 30560Sstevel@tonic-gate { 30570Sstevel@tonic-gate if (size == 0 || assoc == 0) 30580Sstevel@tonic-gate return; 30590Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 30600Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 30610Sstevel@tonic-gate } 30620Sstevel@tonic-gate 30630Sstevel@tonic-gate static void 30640Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 30650Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 30660Sstevel@tonic-gate { 30670Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 30680Sstevel@tonic-gate return; 30690Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 30700Sstevel@tonic-gate if (lines_per_tag != 0) 30710Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 30720Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 30730Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 30740Sstevel@tonic-gate } 30750Sstevel@tonic-gate 30760Sstevel@tonic-gate static void 30770Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 30780Sstevel@tonic-gate { 30791228Sandrei struct cpuid_regs *cp; 30800Sstevel@tonic-gate 30810Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 30820Sstevel@tonic-gate return; 30830Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 30840Sstevel@tonic-gate 30850Sstevel@tonic-gate /* 30860Sstevel@tonic-gate * 4M/2M L1 TLB configuration 30870Sstevel@tonic-gate * 30880Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 30890Sstevel@tonic-gate * TLB entries for one 4M page. 30900Sstevel@tonic-gate */ 30910Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 30920Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 30930Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 30940Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 30950Sstevel@tonic-gate 30960Sstevel@tonic-gate /* 30970Sstevel@tonic-gate * 4K L1 TLB configuration 30980Sstevel@tonic-gate */ 30990Sstevel@tonic-gate 31000Sstevel@tonic-gate switch (cpi->cpi_vendor) { 31010Sstevel@tonic-gate uint_t nentries; 31020Sstevel@tonic-gate case X86_VENDOR_TM: 31030Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 31040Sstevel@tonic-gate /* 31050Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 31060Sstevel@tonic-gate * cpuid data format constrains them to only 31070Sstevel@tonic-gate * reporting 255 of them. 31080Sstevel@tonic-gate */ 31090Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 31100Sstevel@tonic-gate nentries = 256; 31110Sstevel@tonic-gate /* 31120Sstevel@tonic-gate * Crusoe processors also have a unified TLB 31130Sstevel@tonic-gate */ 31140Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 31150Sstevel@tonic-gate nentries); 31160Sstevel@tonic-gate break; 31170Sstevel@tonic-gate } 31180Sstevel@tonic-gate /*FALLTHROUGH*/ 31190Sstevel@tonic-gate default: 31200Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 31210Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 31220Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 31230Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 31240Sstevel@tonic-gate break; 31250Sstevel@tonic-gate } 31260Sstevel@tonic-gate 31270Sstevel@tonic-gate /* 31280Sstevel@tonic-gate * data L1 cache configuration 31290Sstevel@tonic-gate */ 31300Sstevel@tonic-gate 31310Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 31320Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 31330Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 31340Sstevel@tonic-gate 31350Sstevel@tonic-gate /* 31360Sstevel@tonic-gate * code L1 cache configuration 31370Sstevel@tonic-gate */ 31380Sstevel@tonic-gate 31390Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 31400Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 31410Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 31420Sstevel@tonic-gate 31430Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 31440Sstevel@tonic-gate return; 31450Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 31460Sstevel@tonic-gate 31470Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 31480Sstevel@tonic-gate 31490Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 31500Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 31510Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 31520Sstevel@tonic-gate else { 31530Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 31540Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 31550Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 31560Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 31570Sstevel@tonic-gate } 31580Sstevel@tonic-gate 31590Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 31600Sstevel@tonic-gate 31610Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 31620Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 31630Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 31640Sstevel@tonic-gate } else { 31650Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 31660Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 31670Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 31680Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 31690Sstevel@tonic-gate } 31700Sstevel@tonic-gate 31710Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 31720Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 31730Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 31740Sstevel@tonic-gate } 31750Sstevel@tonic-gate 31760Sstevel@tonic-gate /* 31770Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 31780Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 31790Sstevel@tonic-gate * 31800Sstevel@tonic-gate * Return which flavor of cache architecture we should use 31810Sstevel@tonic-gate */ 31820Sstevel@tonic-gate static int 31830Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 31840Sstevel@tonic-gate { 31850Sstevel@tonic-gate switch (cpi->cpi_vendor) { 31860Sstevel@tonic-gate case X86_VENDOR_Intel: 31870Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 31880Sstevel@tonic-gate return (X86_VENDOR_Intel); 31890Sstevel@tonic-gate break; 31900Sstevel@tonic-gate case X86_VENDOR_AMD: 31910Sstevel@tonic-gate /* 31920Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 31930Sstevel@tonic-gate * cache sizes via extended cpuid functions. 31940Sstevel@tonic-gate */ 31950Sstevel@tonic-gate if (cpi->cpi_family > 5 || 31960Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 31970Sstevel@tonic-gate return (X86_VENDOR_AMD); 31980Sstevel@tonic-gate break; 31990Sstevel@tonic-gate case X86_VENDOR_TM: 32000Sstevel@tonic-gate if (cpi->cpi_family >= 5) 32010Sstevel@tonic-gate return (X86_VENDOR_AMD); 32020Sstevel@tonic-gate /*FALLTHROUGH*/ 32030Sstevel@tonic-gate default: 32040Sstevel@tonic-gate /* 32050Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 32060Sstevel@tonic-gate * then we assume they have AMD-format cache 32070Sstevel@tonic-gate * information. 32080Sstevel@tonic-gate * 32090Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 32100Sstevel@tonic-gate * then try our-Cyrix specific handler. 32110Sstevel@tonic-gate * 32120Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 32130Sstevel@tonic-gate * table-driven format instead. 32140Sstevel@tonic-gate */ 32150Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 32160Sstevel@tonic-gate return (X86_VENDOR_AMD); 32170Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 32180Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 32190Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 32200Sstevel@tonic-gate return (X86_VENDOR_Intel); 32210Sstevel@tonic-gate break; 32220Sstevel@tonic-gate } 32230Sstevel@tonic-gate return (-1); 32240Sstevel@tonic-gate } 32250Sstevel@tonic-gate 32260Sstevel@tonic-gate /* 32270Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 32280Sstevel@tonic-gate * Also, create a cpu node in the device tree. 32290Sstevel@tonic-gate */ 32300Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 32310Sstevel@tonic-gate static kmutex_t cpu_node_lock; 32320Sstevel@tonic-gate 32330Sstevel@tonic-gate /* 32340Sstevel@tonic-gate * Called from post_startup() and mp_startup() 32350Sstevel@tonic-gate */ 32360Sstevel@tonic-gate void 32370Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 32380Sstevel@tonic-gate { 32390Sstevel@tonic-gate dev_info_t *cpu_devi; 32400Sstevel@tonic-gate int create; 32410Sstevel@tonic-gate 32420Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 32430Sstevel@tonic-gate 32440Sstevel@tonic-gate /* 32450Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 32460Sstevel@tonic-gate * the root node. 32470Sstevel@tonic-gate */ 32480Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 32490Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3250789Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 32510Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 32520Sstevel@tonic-gate return; 32530Sstevel@tonic-gate } 32540Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 32550Sstevel@tonic-gate } 32560Sstevel@tonic-gate 32570Sstevel@tonic-gate /* 32580Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 32590Sstevel@tonic-gate */ 32600Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 32614481Sbholler cpu_id); 32620Sstevel@tonic-gate if (cpu_devi == NULL) { 32630Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 32640Sstevel@tonic-gate return; 32650Sstevel@tonic-gate } 32660Sstevel@tonic-gate 32670Sstevel@tonic-gate /* device_type */ 32680Sstevel@tonic-gate 32690Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 32700Sstevel@tonic-gate "device_type", "cpu"); 32710Sstevel@tonic-gate 32720Sstevel@tonic-gate /* reg */ 32730Sstevel@tonic-gate 32740Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32750Sstevel@tonic-gate "reg", cpu_id); 32760Sstevel@tonic-gate 32770Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 32780Sstevel@tonic-gate 32790Sstevel@tonic-gate if (cpu_freq > 0) { 32800Sstevel@tonic-gate long long mul; 32810Sstevel@tonic-gate 32820Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32830Sstevel@tonic-gate "cpu-mhz", cpu_freq); 32840Sstevel@tonic-gate 32850Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 32860Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32870Sstevel@tonic-gate "clock-frequency", (int)mul); 32880Sstevel@tonic-gate } 32890Sstevel@tonic-gate 32900Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 32910Sstevel@tonic-gate 32920Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 32930Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 32940Sstevel@tonic-gate return; 32950Sstevel@tonic-gate } 32960Sstevel@tonic-gate 32970Sstevel@tonic-gate /* vendor-id */ 32980Sstevel@tonic-gate 32990Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 33004481Sbholler "vendor-id", cpi->cpi_vendorstr); 33010Sstevel@tonic-gate 33020Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 33030Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 33040Sstevel@tonic-gate return; 33050Sstevel@tonic-gate } 33060Sstevel@tonic-gate 33070Sstevel@tonic-gate /* 33080Sstevel@tonic-gate * family, model, and step 33090Sstevel@tonic-gate */ 33100Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33114481Sbholler "family", CPI_FAMILY(cpi)); 33120Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33134481Sbholler "cpu-model", CPI_MODEL(cpi)); 33140Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33154481Sbholler "stepping-id", CPI_STEP(cpi)); 33160Sstevel@tonic-gate 33170Sstevel@tonic-gate /* type */ 33180Sstevel@tonic-gate 33190Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33200Sstevel@tonic-gate case X86_VENDOR_Intel: 33210Sstevel@tonic-gate create = 1; 33220Sstevel@tonic-gate break; 33230Sstevel@tonic-gate default: 33240Sstevel@tonic-gate create = 0; 33250Sstevel@tonic-gate break; 33260Sstevel@tonic-gate } 33270Sstevel@tonic-gate if (create) 33280Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33294481Sbholler "type", CPI_TYPE(cpi)); 33300Sstevel@tonic-gate 33310Sstevel@tonic-gate /* ext-family */ 33320Sstevel@tonic-gate 33330Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33340Sstevel@tonic-gate case X86_VENDOR_Intel: 33350Sstevel@tonic-gate case X86_VENDOR_AMD: 33360Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 33370Sstevel@tonic-gate break; 33380Sstevel@tonic-gate default: 33390Sstevel@tonic-gate create = 0; 33400Sstevel@tonic-gate break; 33410Sstevel@tonic-gate } 33420Sstevel@tonic-gate if (create) 33430Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33440Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 33450Sstevel@tonic-gate 33460Sstevel@tonic-gate /* ext-model */ 33470Sstevel@tonic-gate 33480Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33490Sstevel@tonic-gate case X86_VENDOR_Intel: 33502001Sdmick create = CPI_MODEL(cpi) == 0xf; 33512001Sdmick break; 33520Sstevel@tonic-gate case X86_VENDOR_AMD: 33531582Skchow create = CPI_FAMILY(cpi) == 0xf; 33540Sstevel@tonic-gate break; 33550Sstevel@tonic-gate default: 33560Sstevel@tonic-gate create = 0; 33570Sstevel@tonic-gate break; 33580Sstevel@tonic-gate } 33590Sstevel@tonic-gate if (create) 33600Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33614481Sbholler "ext-model", CPI_MODEL_XTD(cpi)); 33620Sstevel@tonic-gate 33630Sstevel@tonic-gate /* generation */ 33640Sstevel@tonic-gate 33650Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33660Sstevel@tonic-gate case X86_VENDOR_AMD: 33670Sstevel@tonic-gate /* 33680Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 33690Sstevel@tonic-gate */ 33700Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 33710Sstevel@tonic-gate break; 33720Sstevel@tonic-gate default: 33730Sstevel@tonic-gate create = 0; 33740Sstevel@tonic-gate break; 33750Sstevel@tonic-gate } 33760Sstevel@tonic-gate if (create) 33770Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33780Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 33790Sstevel@tonic-gate 33800Sstevel@tonic-gate /* brand-id */ 33810Sstevel@tonic-gate 33820Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33830Sstevel@tonic-gate case X86_VENDOR_Intel: 33840Sstevel@tonic-gate /* 33850Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 33860Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 33870Sstevel@tonic-gate */ 33880Sstevel@tonic-gate create = cpi->cpi_family > 6 || 33890Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 33900Sstevel@tonic-gate break; 33910Sstevel@tonic-gate case X86_VENDOR_AMD: 33920Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 33930Sstevel@tonic-gate break; 33940Sstevel@tonic-gate default: 33950Sstevel@tonic-gate create = 0; 33960Sstevel@tonic-gate break; 33970Sstevel@tonic-gate } 33980Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 33990Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34000Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 34010Sstevel@tonic-gate } 34020Sstevel@tonic-gate 34030Sstevel@tonic-gate /* chunks, and apic-id */ 34040Sstevel@tonic-gate 34050Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34060Sstevel@tonic-gate /* 34070Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 34080Sstevel@tonic-gate */ 34091975Sdmick case X86_VENDOR_Intel: 34101975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 34111975Sdmick break; 34121975Sdmick case X86_VENDOR_AMD: 34130Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 34140Sstevel@tonic-gate break; 34150Sstevel@tonic-gate default: 34160Sstevel@tonic-gate create = 0; 34170Sstevel@tonic-gate break; 34180Sstevel@tonic-gate } 34190Sstevel@tonic-gate if (create) { 34200Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34214481Sbholler "chunks", CPI_CHUNKS(cpi)); 34220Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34234481Sbholler "apic-id", CPI_APIC_ID(cpi)); 34241414Scindi if (cpi->cpi_chipid >= 0) { 34250Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34260Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 34271414Scindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34281414Scindi "clog#", cpi->cpi_clogid); 34291414Scindi } 34300Sstevel@tonic-gate } 34310Sstevel@tonic-gate 34320Sstevel@tonic-gate /* cpuid-features */ 34330Sstevel@tonic-gate 34340Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34350Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 34360Sstevel@tonic-gate 34370Sstevel@tonic-gate 34380Sstevel@tonic-gate /* cpuid-features-ecx */ 34390Sstevel@tonic-gate 34400Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34410Sstevel@tonic-gate case X86_VENDOR_Intel: 34421975Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 34430Sstevel@tonic-gate break; 34440Sstevel@tonic-gate default: 34450Sstevel@tonic-gate create = 0; 34460Sstevel@tonic-gate break; 34470Sstevel@tonic-gate } 34480Sstevel@tonic-gate if (create) 34490Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34500Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 34510Sstevel@tonic-gate 34520Sstevel@tonic-gate /* ext-cpuid-features */ 34530Sstevel@tonic-gate 34540Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34551975Sdmick case X86_VENDOR_Intel: 34560Sstevel@tonic-gate case X86_VENDOR_AMD: 34570Sstevel@tonic-gate case X86_VENDOR_Cyrix: 34580Sstevel@tonic-gate case X86_VENDOR_TM: 34590Sstevel@tonic-gate case X86_VENDOR_Centaur: 34600Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 34610Sstevel@tonic-gate break; 34620Sstevel@tonic-gate default: 34630Sstevel@tonic-gate create = 0; 34640Sstevel@tonic-gate break; 34650Sstevel@tonic-gate } 34661975Sdmick if (create) { 34670Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34684481Sbholler "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 34691975Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34704481Sbholler "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 34711975Sdmick } 34720Sstevel@tonic-gate 34730Sstevel@tonic-gate /* 34740Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 34750Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 34760Sstevel@tonic-gate * simulate something similar .. so this string should always 34770Sstevel@tonic-gate * same -something- about the processor, however lame. 34780Sstevel@tonic-gate */ 34790Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34800Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 34810Sstevel@tonic-gate 34820Sstevel@tonic-gate /* 34830Sstevel@tonic-gate * Finally, cache and tlb information 34840Sstevel@tonic-gate */ 34850Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 34860Sstevel@tonic-gate case X86_VENDOR_Intel: 34870Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 34880Sstevel@tonic-gate break; 34890Sstevel@tonic-gate case X86_VENDOR_Cyrix: 34900Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 34910Sstevel@tonic-gate break; 34920Sstevel@tonic-gate case X86_VENDOR_AMD: 34930Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 34940Sstevel@tonic-gate break; 34950Sstevel@tonic-gate default: 34960Sstevel@tonic-gate break; 34970Sstevel@tonic-gate } 34980Sstevel@tonic-gate 34990Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35000Sstevel@tonic-gate } 35010Sstevel@tonic-gate 35020Sstevel@tonic-gate struct l2info { 35030Sstevel@tonic-gate int *l2i_csz; 35040Sstevel@tonic-gate int *l2i_lsz; 35050Sstevel@tonic-gate int *l2i_assoc; 35060Sstevel@tonic-gate int l2i_ret; 35070Sstevel@tonic-gate }; 35080Sstevel@tonic-gate 35090Sstevel@tonic-gate /* 35100Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 35110Sstevel@tonic-gate * of the L2 cache 35120Sstevel@tonic-gate */ 35130Sstevel@tonic-gate static int 35140Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 35150Sstevel@tonic-gate { 35160Sstevel@tonic-gate struct l2info *l2i = arg; 35170Sstevel@tonic-gate int *ip; 35180Sstevel@tonic-gate 35190Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 35200Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 35210Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 35220Sstevel@tonic-gate 35230Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 35240Sstevel@tonic-gate *ip = ct->ct_size; 35250Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 35260Sstevel@tonic-gate *ip = ct->ct_line_size; 35270Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 35280Sstevel@tonic-gate *ip = ct->ct_assoc; 35290Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 35300Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 35310Sstevel@tonic-gate } 35320Sstevel@tonic-gate 35335070Skchow /* 35345070Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 35355070Skchow * 35365070Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 35375070Skchow * value is the associativity, the associativity for the L2 cache and 35385070Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 35395070Skchow * an index into the amd_afd[] array to determine the associativity. 35405070Skchow * -1 is undefined. 0 is fully associative. 35415070Skchow */ 35425070Skchow 35435070Skchow static int amd_afd[] = 35445070Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 35455070Skchow 35460Sstevel@tonic-gate static void 35470Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 35480Sstevel@tonic-gate { 35491228Sandrei struct cpuid_regs *cp; 35500Sstevel@tonic-gate uint_t size, assoc; 35515070Skchow int i; 35520Sstevel@tonic-gate int *ip; 35530Sstevel@tonic-gate 35540Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 35550Sstevel@tonic-gate return; 35560Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 35570Sstevel@tonic-gate 35585070Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 35590Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 35600Sstevel@tonic-gate uint_t cachesz = size * 1024; 35615070Skchow assoc = amd_afd[i]; 35625070Skchow 35635070Skchow ASSERT(assoc != -1); 35640Sstevel@tonic-gate 35650Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 35660Sstevel@tonic-gate *ip = cachesz; 35670Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 35680Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 35690Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 35700Sstevel@tonic-gate *ip = assoc; 35710Sstevel@tonic-gate l2i->l2i_ret = cachesz; 35720Sstevel@tonic-gate } 35730Sstevel@tonic-gate } 35740Sstevel@tonic-gate 35750Sstevel@tonic-gate int 35760Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 35770Sstevel@tonic-gate { 35780Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 35790Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 35800Sstevel@tonic-gate 35810Sstevel@tonic-gate l2i->l2i_csz = csz; 35820Sstevel@tonic-gate l2i->l2i_lsz = lsz; 35830Sstevel@tonic-gate l2i->l2i_assoc = assoc; 35840Sstevel@tonic-gate l2i->l2i_ret = -1; 35850Sstevel@tonic-gate 35860Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 35870Sstevel@tonic-gate case X86_VENDOR_Intel: 35880Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 35890Sstevel@tonic-gate break; 35900Sstevel@tonic-gate case X86_VENDOR_Cyrix: 35910Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 35920Sstevel@tonic-gate break; 35930Sstevel@tonic-gate case X86_VENDOR_AMD: 35940Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 35950Sstevel@tonic-gate break; 35960Sstevel@tonic-gate default: 35970Sstevel@tonic-gate break; 35980Sstevel@tonic-gate } 35990Sstevel@tonic-gate return (l2i->l2i_ret); 36000Sstevel@tonic-gate } 36014481Sbholler 36025084Sjohnlev #if !defined(__xpv) 36035084Sjohnlev 36045045Sbholler uint32_t * 36055045Sbholler cpuid_mwait_alloc(cpu_t *cpu) 36065045Sbholler { 36075045Sbholler uint32_t *ret; 36085045Sbholler size_t mwait_size; 36095045Sbholler 36105045Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 36115045Sbholler 36125045Sbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 36135045Sbholler if (mwait_size == 0) 36145045Sbholler return (NULL); 36155045Sbholler 36165045Sbholler /* 36175045Sbholler * kmem_alloc() returns cache line size aligned data for mwait_size 36185045Sbholler * allocations. mwait_size is currently cache line sized. Neither 36195045Sbholler * of these implementation details are guarantied to be true in the 36205045Sbholler * future. 36215045Sbholler * 36225045Sbholler * First try allocating mwait_size as kmem_alloc() currently returns 36235045Sbholler * correctly aligned memory. If kmem_alloc() does not return 36245045Sbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 36255045Sbholler * 36265045Sbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 36275045Sbholler * decide to free this memory. 36285045Sbholler */ 36295045Sbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 36305045Sbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 36315045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 36325045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 36335045Sbholler *ret = MWAIT_RUNNING; 36345045Sbholler return (ret); 36355045Sbholler } else { 36365045Sbholler kmem_free(ret, mwait_size); 36375045Sbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 36385045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 36395045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 36405045Sbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 36415045Sbholler *ret = MWAIT_RUNNING; 36425045Sbholler return (ret); 36435045Sbholler } 36445045Sbholler } 36455045Sbholler 36465045Sbholler void 36475045Sbholler cpuid_mwait_free(cpu_t *cpu) 36484481Sbholler { 36494481Sbholler ASSERT(cpuid_checkpass(cpu, 2)); 36505045Sbholler 36515045Sbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 36525045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 36535045Sbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 36545045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 36555045Sbholler } 36565045Sbholler 36575045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 36585045Sbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 36594481Sbholler } 36605084Sjohnlev 36615084Sjohnlev #endif /* !__xpv */ 3662