xref: /onnv-gate/usr/src/uts/i86pc/io/pcplusmp/apic.c (revision 7656:2621e50fdf4a)
10Sstevel@tonic-gate /*
20Sstevel@tonic-gate  * CDDL HEADER START
30Sstevel@tonic-gate  *
40Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
51456Sdmick  * Common Development and Distribution License (the "License").
61456Sdmick  * You may not use this file except in compliance with the License.
70Sstevel@tonic-gate  *
80Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
90Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
100Sstevel@tonic-gate  * See the License for the specific language governing permissions
110Sstevel@tonic-gate  * and limitations under the License.
120Sstevel@tonic-gate  *
130Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
140Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
150Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
160Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
170Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
180Sstevel@tonic-gate  *
190Sstevel@tonic-gate  * CDDL HEADER END
200Sstevel@tonic-gate  */
213446Smrj 
220Sstevel@tonic-gate /*
236749Ssherrym  * Copyright 2008 Sun Microsystems, Inc.  All rights reserved.
240Sstevel@tonic-gate  * Use is subject to license terms.
250Sstevel@tonic-gate  */
260Sstevel@tonic-gate 
270Sstevel@tonic-gate /*
280Sstevel@tonic-gate  * PSMI 1.1 extensions are supported only in 2.6 and later versions.
290Sstevel@tonic-gate  * PSMI 1.2 extensions are supported only in 2.7 and later versions.
300Sstevel@tonic-gate  * PSMI 1.3 and 1.4 extensions are supported in Solaris 10.
310Sstevel@tonic-gate  * PSMI 1.5 extensions are supported in Solaris Nevada.
325295Srandyf  * PSMI 1.6 extensions are supported in Solaris Nevada.
330Sstevel@tonic-gate  */
345295Srandyf #define	PSMI_1_6
350Sstevel@tonic-gate 
360Sstevel@tonic-gate #include <sys/processor.h>
370Sstevel@tonic-gate #include <sys/time.h>
380Sstevel@tonic-gate #include <sys/psm.h>
390Sstevel@tonic-gate #include <sys/smp_impldefs.h>
400Sstevel@tonic-gate #include <sys/cram.h>
410Sstevel@tonic-gate #include <sys/acpi/acpi.h>
420Sstevel@tonic-gate #include <sys/acpica.h>
430Sstevel@tonic-gate #include <sys/psm_common.h>
443446Smrj #include <sys/apic.h>
450Sstevel@tonic-gate #include <sys/pit.h>
460Sstevel@tonic-gate #include <sys/ddi.h>
470Sstevel@tonic-gate #include <sys/sunddi.h>
480Sstevel@tonic-gate #include <sys/ddi_impldefs.h>
490Sstevel@tonic-gate #include <sys/pci.h>
500Sstevel@tonic-gate #include <sys/promif.h>
510Sstevel@tonic-gate #include <sys/x86_archext.h>
520Sstevel@tonic-gate #include <sys/cpc_impl.h>
530Sstevel@tonic-gate #include <sys/uadmin.h>
540Sstevel@tonic-gate #include <sys/panic.h>
550Sstevel@tonic-gate #include <sys/debug.h>
560Sstevel@tonic-gate #include <sys/archsystm.h>
570Sstevel@tonic-gate #include <sys/trap.h>
580Sstevel@tonic-gate #include <sys/machsystm.h>
593446Smrj #include <sys/sysmacros.h>
600Sstevel@tonic-gate #include <sys/cpuvar.h>
610Sstevel@tonic-gate #include <sys/rm_platter.h>
620Sstevel@tonic-gate #include <sys/privregs.h>
630Sstevel@tonic-gate #include <sys/note.h>
640Sstevel@tonic-gate #include <sys/pci_intr_lib.h>
653446Smrj #include <sys/spl.h>
665084Sjohnlev #include <sys/clock.h>
675107Seota #include <sys/dditypes.h>
685107Seota #include <sys/sunddi.h>
697349SAdrian.Frost@Sun.COM #include <sys/x_call.h>
700Sstevel@tonic-gate 
710Sstevel@tonic-gate /*
720Sstevel@tonic-gate  *	Local Function Prototypes
730Sstevel@tonic-gate  */
740Sstevel@tonic-gate static void apic_init_intr();
755084Sjohnlev static void apic_nmi_intr(caddr_t arg, struct regs *rp);
760Sstevel@tonic-gate 
770Sstevel@tonic-gate /*
780Sstevel@tonic-gate  *	standard MP entries
790Sstevel@tonic-gate  */
800Sstevel@tonic-gate static int	apic_probe();
810Sstevel@tonic-gate static int	apic_clkinit();
820Sstevel@tonic-gate static int	apic_getclkirq(int ipl);
830Sstevel@tonic-gate static uint_t	apic_calibrate(volatile uint32_t *addr,
840Sstevel@tonic-gate     uint16_t *pit_ticks_adj);
850Sstevel@tonic-gate static hrtime_t apic_gettime();
860Sstevel@tonic-gate static hrtime_t apic_gethrtime();
870Sstevel@tonic-gate static void	apic_init();
880Sstevel@tonic-gate static void	apic_picinit(void);
893446Smrj static int	apic_cpu_start(processorid_t, caddr_t);
900Sstevel@tonic-gate static int	apic_post_cpu_start(void);
910Sstevel@tonic-gate static void	apic_send_ipi(int cpun, int ipl);
920Sstevel@tonic-gate static void	apic_set_idlecpu(processorid_t cpun);
930Sstevel@tonic-gate static void	apic_unset_idlecpu(processorid_t cpun);
940Sstevel@tonic-gate static int	apic_intr_enter(int ipl, int *vect);
950Sstevel@tonic-gate static void	apic_setspl(int ipl);
967282Smishra static void	x2apic_setspl(int ipl);
970Sstevel@tonic-gate static int	apic_addspl(int ipl, int vector, int min_ipl, int max_ipl);
980Sstevel@tonic-gate static int	apic_delspl(int ipl, int vector, int min_ipl, int max_ipl);
990Sstevel@tonic-gate static void	apic_shutdown(int cmd, int fcn);
1000Sstevel@tonic-gate static void	apic_preshutdown(int cmd, int fcn);
1010Sstevel@tonic-gate static int	apic_disable_intr(processorid_t cpun);
1020Sstevel@tonic-gate static void	apic_enable_intr(processorid_t cpun);
1030Sstevel@tonic-gate static processorid_t	apic_get_next_processorid(processorid_t cpun);
1040Sstevel@tonic-gate static int		apic_get_ipivect(int ipl, int type);
1050Sstevel@tonic-gate static void	apic_timer_reprogram(hrtime_t time);
1060Sstevel@tonic-gate static void	apic_timer_enable(void);
1070Sstevel@tonic-gate static void	apic_timer_disable(void);
1080Sstevel@tonic-gate static void	apic_post_cyclic_setup(void *arg);
1090Sstevel@tonic-gate 
1100Sstevel@tonic-gate static int	apic_oneshot = 0;
1110Sstevel@tonic-gate int	apic_oneshot_enable = 1; /* to allow disabling one-shot capability */
1120Sstevel@tonic-gate 
1133446Smrj /* Now the ones for Dynamic Interrupt distribution */
1143446Smrj int	apic_enable_dynamic_migration = 0;
1153446Smrj 
1163446Smrj 
1170Sstevel@tonic-gate /*
1180Sstevel@tonic-gate  * These variables are frequently accessed in apic_intr_enter(),
1190Sstevel@tonic-gate  * apic_intr_exit and apic_setspl, so group them together
1200Sstevel@tonic-gate  */
1210Sstevel@tonic-gate volatile uint32_t *apicadr =  NULL;	/* virtual addr of local APIC	*/
1220Sstevel@tonic-gate int apic_setspl_delay = 1;		/* apic_setspl - delay enable	*/
1230Sstevel@tonic-gate int apic_clkvect;
1240Sstevel@tonic-gate 
1250Sstevel@tonic-gate /* vector at which error interrupts come in */
1260Sstevel@tonic-gate int apic_errvect;
1270Sstevel@tonic-gate int apic_enable_error_intr = 1;
1280Sstevel@tonic-gate int apic_error_display_delay = 100;
1290Sstevel@tonic-gate 
1300Sstevel@tonic-gate /* vector at which performance counter overflow interrupts come in */
1310Sstevel@tonic-gate int apic_cpcovf_vect;
1320Sstevel@tonic-gate int apic_enable_cpcovf_intr = 1;
1330Sstevel@tonic-gate 
1347349SAdrian.Frost@Sun.COM /* vector at which CMCI interrupts come in */
1357349SAdrian.Frost@Sun.COM int apic_cmci_vect;
1367349SAdrian.Frost@Sun.COM extern int cmi_enable_cmci;
1377349SAdrian.Frost@Sun.COM extern void cmi_cmci_trap(void);
1387349SAdrian.Frost@Sun.COM 
1397349SAdrian.Frost@Sun.COM static kmutex_t cmci_cpu_setup_lock;	/* protects cmci_cpu_setup_registered */
1407349SAdrian.Frost@Sun.COM static int cmci_cpu_setup_registered;
1417349SAdrian.Frost@Sun.COM 
1420Sstevel@tonic-gate /*
1430Sstevel@tonic-gate  * The following vector assignments influence the value of ipltopri and
1440Sstevel@tonic-gate  * vectortoipl. Note that vectors 0 - 0x1f are not used. We can program
1453745Ssethg  * idle to 0 and IPL 0 to 0xf to differentiate idle in case
1460Sstevel@tonic-gate  * we care to do so in future. Note some IPLs which are rarely used
1470Sstevel@tonic-gate  * will share the vector ranges and heavily used IPLs (5 and 6) have
1480Sstevel@tonic-gate  * a wide range.
1493745Ssethg  *
1503745Ssethg  * This array is used to initialize apic_ipls[] (in apic_init()).
1513745Ssethg  *
1520Sstevel@tonic-gate  *	IPL		Vector range.		as passed to intr_enter
1530Sstevel@tonic-gate  *	0		none.
1540Sstevel@tonic-gate  *	1,2,3		0x20-0x2f		0x0-0xf
1550Sstevel@tonic-gate  *	4		0x30-0x3f		0x10-0x1f
1560Sstevel@tonic-gate  *	5		0x40-0x5f		0x20-0x3f
1570Sstevel@tonic-gate  *	6		0x60-0x7f		0x40-0x5f
1580Sstevel@tonic-gate  *	7,8,9		0x80-0x8f		0x60-0x6f
1590Sstevel@tonic-gate  *	10		0x90-0x9f		0x70-0x7f
1600Sstevel@tonic-gate  *	11		0xa0-0xaf		0x80-0x8f
1610Sstevel@tonic-gate  *	...		...
1623745Ssethg  *	15		0xe0-0xef		0xc0-0xcf
1633745Ssethg  *	15		0xf0-0xff		0xd0-0xdf
1640Sstevel@tonic-gate  */
1650Sstevel@tonic-gate uchar_t apic_vectortoipl[APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL] = {
1663745Ssethg 	3, 4, 5, 5, 6, 6, 9, 10, 11, 12, 13, 14, 15, 15
1670Sstevel@tonic-gate };
1680Sstevel@tonic-gate 	/*
1693745Ssethg 	 * The ipl of an ISR at vector X is apic_vectortoipl[X>>4]
1700Sstevel@tonic-gate 	 * NOTE that this is vector as passed into intr_enter which is
1710Sstevel@tonic-gate 	 * programmed vector - 0x20 (APIC_BASE_VECT)
1720Sstevel@tonic-gate 	 */
1730Sstevel@tonic-gate 
1740Sstevel@tonic-gate uchar_t	apic_ipltopri[MAXIPL + 1];	/* unix ipl to apic pri	*/
1750Sstevel@tonic-gate 	/* The taskpri to be programmed into apic to mask given ipl */
1760Sstevel@tonic-gate 
1770Sstevel@tonic-gate #if defined(__amd64)
1780Sstevel@tonic-gate uchar_t	apic_cr8pri[MAXIPL + 1];	/* unix ipl to cr8 pri	*/
1790Sstevel@tonic-gate #endif
1800Sstevel@tonic-gate 
1810Sstevel@tonic-gate /*
1823745Ssethg  * Correlation of the hardware vector to the IPL in use, initialized
1833745Ssethg  * from apic_vectortoipl[] in apic_init().  The final IPLs may not correlate
1843745Ssethg  * to the IPLs in apic_vectortoipl on some systems that share interrupt lines
1853745Ssethg  * connected to errata-stricken IOAPICs
1863745Ssethg  */
1873745Ssethg uchar_t apic_ipls[APIC_AVAIL_VECTOR];
1883745Ssethg 
1893745Ssethg /*
1900Sstevel@tonic-gate  * Patchable global variables.
1910Sstevel@tonic-gate  */
1920Sstevel@tonic-gate int	apic_forceload = 0;
1930Sstevel@tonic-gate 
1940Sstevel@tonic-gate int	apic_coarse_hrtime = 1;		/* 0 - use accurate slow gethrtime() */
1950Sstevel@tonic-gate 					/* 1 - use gettime() for performance */
1960Sstevel@tonic-gate int	apic_flat_model = 0;		/* 0 - clustered. 1 - flat */
1970Sstevel@tonic-gate int	apic_enable_hwsoftint = 0;	/* 0 - disable, 1 - enable	*/
1980Sstevel@tonic-gate int	apic_enable_bind_log = 1;	/* 1 - display interrupt binding log */
1990Sstevel@tonic-gate int	apic_panic_on_nmi = 0;
2000Sstevel@tonic-gate int	apic_panic_on_apic_error = 0;
2010Sstevel@tonic-gate 
2020Sstevel@tonic-gate int	apic_verbose = 0;
2030Sstevel@tonic-gate 
2040Sstevel@tonic-gate /* minimum number of timer ticks to program to */
2050Sstevel@tonic-gate int apic_min_timer_ticks = 1;
2060Sstevel@tonic-gate /*
2070Sstevel@tonic-gate  *	Local static data
2080Sstevel@tonic-gate  */
2090Sstevel@tonic-gate static struct	psm_ops apic_ops = {
2100Sstevel@tonic-gate 	apic_probe,
2110Sstevel@tonic-gate 
2120Sstevel@tonic-gate 	apic_init,
2130Sstevel@tonic-gate 	apic_picinit,
2140Sstevel@tonic-gate 	apic_intr_enter,
2150Sstevel@tonic-gate 	apic_intr_exit,
2160Sstevel@tonic-gate 	apic_setspl,
2170Sstevel@tonic-gate 	apic_addspl,
2180Sstevel@tonic-gate 	apic_delspl,
2190Sstevel@tonic-gate 	apic_disable_intr,
2200Sstevel@tonic-gate 	apic_enable_intr,
2214652Scwb 	(int (*)(int))NULL,		/* psm_softlvl_to_irq */
2224652Scwb 	(void (*)(int))NULL,		/* psm_set_softintr */
2230Sstevel@tonic-gate 
2240Sstevel@tonic-gate 	apic_set_idlecpu,
2250Sstevel@tonic-gate 	apic_unset_idlecpu,
2260Sstevel@tonic-gate 
2270Sstevel@tonic-gate 	apic_clkinit,
2280Sstevel@tonic-gate 	apic_getclkirq,
2290Sstevel@tonic-gate 	(void (*)(void))NULL,		/* psm_hrtimeinit */
2300Sstevel@tonic-gate 	apic_gethrtime,
2310Sstevel@tonic-gate 
2320Sstevel@tonic-gate 	apic_get_next_processorid,
2330Sstevel@tonic-gate 	apic_cpu_start,
2340Sstevel@tonic-gate 	apic_post_cpu_start,
2350Sstevel@tonic-gate 	apic_shutdown,
2360Sstevel@tonic-gate 	apic_get_ipivect,
2370Sstevel@tonic-gate 	apic_send_ipi,
2380Sstevel@tonic-gate 
2390Sstevel@tonic-gate 	(int (*)(dev_info_t *, int))NULL,	/* psm_translate_irq */
2400Sstevel@tonic-gate 	(void (*)(int, char *))NULL,	/* psm_notify_error */
2410Sstevel@tonic-gate 	(void (*)(int))NULL,		/* psm_notify_func */
2420Sstevel@tonic-gate 	apic_timer_reprogram,
2430Sstevel@tonic-gate 	apic_timer_enable,
2440Sstevel@tonic-gate 	apic_timer_disable,
2450Sstevel@tonic-gate 	apic_post_cyclic_setup,
2460Sstevel@tonic-gate 	apic_preshutdown,
2475295Srandyf 	apic_intr_ops,			/* Advanced DDI Interrupt framework */
2485295Srandyf 	apic_state,			/* save, restore apic state for S3 */
2490Sstevel@tonic-gate };
2500Sstevel@tonic-gate 
2510Sstevel@tonic-gate 
2520Sstevel@tonic-gate static struct	psm_info apic_psm_info = {
2535295Srandyf 	PSM_INFO_VER01_6,			/* version */
2540Sstevel@tonic-gate 	PSM_OWN_EXCLUSIVE,			/* ownership */
2550Sstevel@tonic-gate 	(struct psm_ops *)&apic_ops,		/* operation */
2564397Sschwartz 	APIC_PCPLUSMP_NAME,			/* machine name */
2576896Sdmick 	"pcplusmp v1.4 compatible",
2580Sstevel@tonic-gate };
2590Sstevel@tonic-gate 
2600Sstevel@tonic-gate static void *apic_hdlp;
2610Sstevel@tonic-gate 
2620Sstevel@tonic-gate #ifdef DEBUG
2630Sstevel@tonic-gate int	apic_debug = 0;
2640Sstevel@tonic-gate int	apic_restrict_vector = 0;
2650Sstevel@tonic-gate 
2660Sstevel@tonic-gate int	apic_debug_msgbuf[APIC_DEBUG_MSGBUFSIZE];
2670Sstevel@tonic-gate int	apic_debug_msgbufindex = 0;
2680Sstevel@tonic-gate 
2690Sstevel@tonic-gate #endif /* DEBUG */
2700Sstevel@tonic-gate 
2710Sstevel@tonic-gate apic_cpus_info_t	*apic_cpus;
2720Sstevel@tonic-gate 
2733446Smrj cpuset_t	apic_cpumask;
2745084Sjohnlev uint_t	apic_picinit_called;
2750Sstevel@tonic-gate 
2760Sstevel@tonic-gate /* Flag to indicate that we need to shut down all processors */
2770Sstevel@tonic-gate static uint_t	apic_shutdown_processors;
2780Sstevel@tonic-gate 
2790Sstevel@tonic-gate uint_t apic_nsec_per_intr = 0;
2800Sstevel@tonic-gate 
2810Sstevel@tonic-gate /*
2820Sstevel@tonic-gate  * apic_let_idle_redistribute can have the following values:
2830Sstevel@tonic-gate  * 0 - If clock decremented it from 1 to 0, clock has to call redistribute.
2840Sstevel@tonic-gate  * apic_redistribute_lock prevents multiple idle cpus from redistributing
2850Sstevel@tonic-gate  */
2860Sstevel@tonic-gate int	apic_num_idle_redistributions = 0;
2870Sstevel@tonic-gate static	int apic_let_idle_redistribute = 0;
2880Sstevel@tonic-gate static	uint_t apic_nticks = 0;
2890Sstevel@tonic-gate static	uint_t apic_skipped_redistribute = 0;
2900Sstevel@tonic-gate 
2910Sstevel@tonic-gate /* to gather intr data and redistribute */
2920Sstevel@tonic-gate static void apic_redistribute_compute(void);
2930Sstevel@tonic-gate 
2940Sstevel@tonic-gate static	uint_t last_count_read = 0;
2950Sstevel@tonic-gate static	lock_t	apic_gethrtime_lock;
2960Sstevel@tonic-gate volatile int	apic_hrtime_stamp = 0;
2970Sstevel@tonic-gate volatile hrtime_t apic_nsec_since_boot = 0;
2982992Sdmick static uint_t apic_hertz_count;
2992992Sdmick 
3002992Sdmick uint64_t apic_ticks_per_SFnsecs;	/* # of ticks in SF nsecs */
3012992Sdmick 
3020Sstevel@tonic-gate static hrtime_t apic_nsec_max;
3030Sstevel@tonic-gate 
3040Sstevel@tonic-gate static	hrtime_t	apic_last_hrtime = 0;
3050Sstevel@tonic-gate int		apic_hrtime_error = 0;
3060Sstevel@tonic-gate int		apic_remote_hrterr = 0;
3070Sstevel@tonic-gate int		apic_num_nmis = 0;
3080Sstevel@tonic-gate int		apic_apic_error = 0;
3090Sstevel@tonic-gate int		apic_num_apic_errors = 0;
3100Sstevel@tonic-gate int		apic_num_cksum_errors = 0;
3110Sstevel@tonic-gate 
3123446Smrj int	apic_error = 0;
3130Sstevel@tonic-gate static	int	apic_cmos_ssb_set = 0;
3140Sstevel@tonic-gate 
3150Sstevel@tonic-gate /* use to make sure only one cpu handles the nmi */
3160Sstevel@tonic-gate static	lock_t	apic_nmi_lock;
3170Sstevel@tonic-gate /* use to make sure only one cpu handles the error interrupt */
3180Sstevel@tonic-gate static	lock_t	apic_error_lock;
3190Sstevel@tonic-gate 
3200Sstevel@tonic-gate static	struct {
3210Sstevel@tonic-gate 	uchar_t	cntl;
3220Sstevel@tonic-gate 	uchar_t	data;
3230Sstevel@tonic-gate } aspen_bmc[] = {
3240Sstevel@tonic-gate 	{ CC_SMS_WR_START,	0x18 },		/* NetFn/LUN */
3250Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x24 },		/* Cmd SET_WATCHDOG_TIMER */
3260Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x84 },		/* DataByte 1: SMS/OS no log */
3270Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x2 },		/* DataByte 2: Power Down */
3280Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x0 },		/* DataByte 3: no pre-timeout */
3290Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x0 },		/* DataByte 4: timer expir. */
3300Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0xa },		/* DataByte 5: init countdown */
3310Sstevel@tonic-gate 	{ CC_SMS_WR_END,	0x0 },		/* DataByte 6: init countdown */
3320Sstevel@tonic-gate 
3330Sstevel@tonic-gate 	{ CC_SMS_WR_START,	0x18 },		/* NetFn/LUN */
3340Sstevel@tonic-gate 	{ CC_SMS_WR_END,	0x22 }		/* Cmd RESET_WATCHDOG_TIMER */
3350Sstevel@tonic-gate };
3360Sstevel@tonic-gate 
3370Sstevel@tonic-gate static	struct {
3380Sstevel@tonic-gate 	int	port;
3390Sstevel@tonic-gate 	uchar_t	data;
3400Sstevel@tonic-gate } sitka_bmc[] = {
3410Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_START },
3420Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x18 },		/* NetFn/LUN */
3430Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x24 },		/* Cmd SET_WATCHDOG_TIMER */
3440Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x84 },		/* DataByte 1: SMS/OS no log */
3450Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x2 },		/* DataByte 2: Power Down */
3460Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 3: no pre-timeout */
3470Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 4: timer expir. */
3480Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0xa },		/* DataByte 5: init countdown */
3490Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_END },
3500Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 6: init countdown */
3510Sstevel@tonic-gate 
3520Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_START },
3530Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x18 },		/* NetFn/LUN */
3540Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_END },
3550Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x22 }		/* Cmd RESET_WATCHDOG_TIMER */
3560Sstevel@tonic-gate };
3570Sstevel@tonic-gate 
3580Sstevel@tonic-gate /* Patchable global variables. */
3590Sstevel@tonic-gate int		apic_kmdb_on_nmi = 0;		/* 0 - no, 1 - yes enter kmdb */
3602992Sdmick uint32_t	apic_divide_reg_init = 0;	/* 0 - divide by 2 */
3610Sstevel@tonic-gate 
3620Sstevel@tonic-gate /*
3630Sstevel@tonic-gate  *	This is the loadable module wrapper
3640Sstevel@tonic-gate  */
3650Sstevel@tonic-gate 
3660Sstevel@tonic-gate int
3670Sstevel@tonic-gate _init(void)
3680Sstevel@tonic-gate {
3690Sstevel@tonic-gate 	if (apic_coarse_hrtime)
3700Sstevel@tonic-gate 		apic_ops.psm_gethrtime = &apic_gettime;
3710Sstevel@tonic-gate 	return (psm_mod_init(&apic_hdlp, &apic_psm_info));
3720Sstevel@tonic-gate }
3730Sstevel@tonic-gate 
3740Sstevel@tonic-gate int
3750Sstevel@tonic-gate _fini(void)
3760Sstevel@tonic-gate {
3770Sstevel@tonic-gate 	return (psm_mod_fini(&apic_hdlp, &apic_psm_info));
3780Sstevel@tonic-gate }
3790Sstevel@tonic-gate 
3800Sstevel@tonic-gate int
3810Sstevel@tonic-gate _info(struct modinfo *modinfop)
3820Sstevel@tonic-gate {
3830Sstevel@tonic-gate 	return (psm_mod_info(&apic_hdlp, &apic_psm_info, modinfop));
3840Sstevel@tonic-gate }
3850Sstevel@tonic-gate 
3860Sstevel@tonic-gate 
3870Sstevel@tonic-gate static int
3880Sstevel@tonic-gate apic_probe()
3890Sstevel@tonic-gate {
3903446Smrj 	return (apic_probe_common(apic_psm_info.p_mach_idstring));
3910Sstevel@tonic-gate }
3920Sstevel@tonic-gate 
3930Sstevel@tonic-gate void
3940Sstevel@tonic-gate apic_init()
3950Sstevel@tonic-gate {
3963446Smrj 	int i;
3973446Smrj 	int	j = 1;
3980Sstevel@tonic-gate 
3990Sstevel@tonic-gate 	apic_ipltopri[0] = APIC_VECTOR_PER_IPL; /* leave 0 for idle */
4000Sstevel@tonic-gate 	for (i = 0; i < (APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL); i++) {
4010Sstevel@tonic-gate 		if ((i < ((APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL) - 1)) &&
4020Sstevel@tonic-gate 		    (apic_vectortoipl[i + 1] == apic_vectortoipl[i]))
4030Sstevel@tonic-gate 			/* get to highest vector at the same ipl */
4040Sstevel@tonic-gate 			continue;
4050Sstevel@tonic-gate 		for (; j <= apic_vectortoipl[i]; j++) {
4060Sstevel@tonic-gate 			apic_ipltopri[j] = (i << APIC_IPL_SHIFT) +
4070Sstevel@tonic-gate 			    APIC_BASE_VECT;
4080Sstevel@tonic-gate 		}
4090Sstevel@tonic-gate 	}
4100Sstevel@tonic-gate 	for (; j < MAXIPL + 1; j++)
4110Sstevel@tonic-gate 		/* fill up any empty ipltopri slots */
4120Sstevel@tonic-gate 		apic_ipltopri[j] = (i << APIC_IPL_SHIFT) + APIC_BASE_VECT;
4133446Smrj 	apic_init_common();
4140Sstevel@tonic-gate #if defined(__amd64)
4150Sstevel@tonic-gate 	/*
4160Sstevel@tonic-gate 	 * Make cpu-specific interrupt info point to cr8pri vector
4170Sstevel@tonic-gate 	 */
4180Sstevel@tonic-gate 	for (i = 0; i <= MAXIPL; i++)
4190Sstevel@tonic-gate 		apic_cr8pri[i] = apic_ipltopri[i] >> APIC_IPL_SHIFT;
4200Sstevel@tonic-gate 	CPU->cpu_pri_data = apic_cr8pri;
4210Sstevel@tonic-gate #endif	/* __amd64 */
4220Sstevel@tonic-gate }
4230Sstevel@tonic-gate 
4240Sstevel@tonic-gate /*
4250Sstevel@tonic-gate  * handler for APIC Error interrupt. Just print a warning and continue
4260Sstevel@tonic-gate  */
4270Sstevel@tonic-gate static int
4280Sstevel@tonic-gate apic_error_intr()
4290Sstevel@tonic-gate {
4300Sstevel@tonic-gate 	uint_t	error0, error1, error;
4310Sstevel@tonic-gate 	uint_t	i;
4320Sstevel@tonic-gate 
4330Sstevel@tonic-gate 	/*
4340Sstevel@tonic-gate 	 * We need to write before read as per 7.4.17 of system prog manual.
4350Sstevel@tonic-gate 	 * We do both and or the results to be safe
4360Sstevel@tonic-gate 	 */
4377282Smishra 	error0 = apic_reg_ops->apic_read(APIC_ERROR_STATUS);
4387282Smishra 	apic_reg_ops->apic_write(APIC_ERROR_STATUS, 0);
4397282Smishra 	error1 = apic_reg_ops->apic_read(APIC_ERROR_STATUS);
4400Sstevel@tonic-gate 	error = error0 | error1;
4410Sstevel@tonic-gate 
4420Sstevel@tonic-gate 	/*
443846Ssethg 	 * Clear the APIC error status (do this on all cpus that enter here)
444846Ssethg 	 * (two writes are required due to the semantics of accessing the
445846Ssethg 	 * error status register.)
446846Ssethg 	 */
4477282Smishra 	apic_reg_ops->apic_write(APIC_ERROR_STATUS, 0);
4487282Smishra 	apic_reg_ops->apic_write(APIC_ERROR_STATUS, 0);
449846Ssethg 
450846Ssethg 	/*
4510Sstevel@tonic-gate 	 * Prevent more than 1 CPU from handling error interrupt causing
4520Sstevel@tonic-gate 	 * double printing (interleave of characters from multiple
4530Sstevel@tonic-gate 	 * CPU's when using prom_printf)
4540Sstevel@tonic-gate 	 */
4550Sstevel@tonic-gate 	if (lock_try(&apic_error_lock) == 0)
4560Sstevel@tonic-gate 		return (error ? DDI_INTR_CLAIMED : DDI_INTR_UNCLAIMED);
4570Sstevel@tonic-gate 	if (error) {
4580Sstevel@tonic-gate #if	DEBUG
4590Sstevel@tonic-gate 		if (apic_debug)
4600Sstevel@tonic-gate 			debug_enter("pcplusmp: APIC Error interrupt received");
4610Sstevel@tonic-gate #endif /* DEBUG */
4620Sstevel@tonic-gate 		if (apic_panic_on_apic_error)
4630Sstevel@tonic-gate 			cmn_err(CE_PANIC,
4640Sstevel@tonic-gate 			    "APIC Error interrupt on CPU %d. Status = %x\n",
4650Sstevel@tonic-gate 			    psm_get_cpu_id(), error);
4660Sstevel@tonic-gate 		else {
4670Sstevel@tonic-gate 			if ((error & ~APIC_CS_ERRORS) == 0) {
4680Sstevel@tonic-gate 				/* cksum error only */
4690Sstevel@tonic-gate 				apic_error |= APIC_ERR_APIC_ERROR;
4700Sstevel@tonic-gate 				apic_apic_error |= error;
4710Sstevel@tonic-gate 				apic_num_apic_errors++;
4720Sstevel@tonic-gate 				apic_num_cksum_errors++;
4730Sstevel@tonic-gate 			} else {
4740Sstevel@tonic-gate 				/*
4750Sstevel@tonic-gate 				 * prom_printf is the best shot we have of
4760Sstevel@tonic-gate 				 * something which is problem free from
4770Sstevel@tonic-gate 				 * high level/NMI type of interrupts
4780Sstevel@tonic-gate 				 */
4790Sstevel@tonic-gate 				prom_printf("APIC Error interrupt on CPU %d. "
4800Sstevel@tonic-gate 				    "Status 0 = %x, Status 1 = %x\n",
4810Sstevel@tonic-gate 				    psm_get_cpu_id(), error0, error1);
4820Sstevel@tonic-gate 				apic_error |= APIC_ERR_APIC_ERROR;
4830Sstevel@tonic-gate 				apic_apic_error |= error;
4840Sstevel@tonic-gate 				apic_num_apic_errors++;
4850Sstevel@tonic-gate 				for (i = 0; i < apic_error_display_delay; i++) {
4860Sstevel@tonic-gate 					tenmicrosec();
4870Sstevel@tonic-gate 				}
4880Sstevel@tonic-gate 				/*
4890Sstevel@tonic-gate 				 * provide more delay next time limited to
4900Sstevel@tonic-gate 				 * roughly 1 clock tick time
4910Sstevel@tonic-gate 				 */
4920Sstevel@tonic-gate 				if (apic_error_display_delay < 500)
4930Sstevel@tonic-gate 					apic_error_display_delay *= 2;
4940Sstevel@tonic-gate 			}
4950Sstevel@tonic-gate 		}
4960Sstevel@tonic-gate 		lock_clear(&apic_error_lock);
4970Sstevel@tonic-gate 		return (DDI_INTR_CLAIMED);
4980Sstevel@tonic-gate 	} else {
4990Sstevel@tonic-gate 		lock_clear(&apic_error_lock);
5000Sstevel@tonic-gate 		return (DDI_INTR_UNCLAIMED);
5010Sstevel@tonic-gate 	}
5020Sstevel@tonic-gate 	/* NOTREACHED */
5030Sstevel@tonic-gate }
5040Sstevel@tonic-gate 
5050Sstevel@tonic-gate /*
5060Sstevel@tonic-gate  * Turn off the mask bit in the performance counter Local Vector Table entry.
5070Sstevel@tonic-gate  */
5080Sstevel@tonic-gate static void
5090Sstevel@tonic-gate apic_cpcovf_mask_clear(void)
5100Sstevel@tonic-gate {
5117282Smishra 	apic_reg_ops->apic_write(APIC_PCINT_VECT,
5127282Smishra 	    (apic_reg_ops->apic_read(APIC_PCINT_VECT) & ~APIC_LVT_MASK));
5130Sstevel@tonic-gate }
5140Sstevel@tonic-gate 
5157349SAdrian.Frost@Sun.COM /*ARGSUSED*/
5167349SAdrian.Frost@Sun.COM static int
5177349SAdrian.Frost@Sun.COM apic_cmci_enable(xc_arg_t arg1, xc_arg_t arg2, xc_arg_t arg3)
5187349SAdrian.Frost@Sun.COM {
5197349SAdrian.Frost@Sun.COM 	apic_reg_ops->apic_write(APIC_CMCI_VECT, apic_cmci_vect);
5207349SAdrian.Frost@Sun.COM 	return (0);
5217349SAdrian.Frost@Sun.COM }
5227349SAdrian.Frost@Sun.COM 
5237349SAdrian.Frost@Sun.COM /*ARGSUSED*/
5247349SAdrian.Frost@Sun.COM static int
5257349SAdrian.Frost@Sun.COM apic_cmci_disable(xc_arg_t arg1, xc_arg_t arg2, xc_arg_t arg3)
5267349SAdrian.Frost@Sun.COM {
5277349SAdrian.Frost@Sun.COM 	apic_reg_ops->apic_write(APIC_CMCI_VECT, apic_cmci_vect | AV_MASK);
5287349SAdrian.Frost@Sun.COM 	return (0);
5297349SAdrian.Frost@Sun.COM }
5307349SAdrian.Frost@Sun.COM 
5317349SAdrian.Frost@Sun.COM /*ARGSUSED*/
5327349SAdrian.Frost@Sun.COM static int
5337349SAdrian.Frost@Sun.COM cmci_cpu_setup(cpu_setup_t what, int cpuid, void *arg)
5347349SAdrian.Frost@Sun.COM {
5357349SAdrian.Frost@Sun.COM 	cpuset_t	cpu_set;
5367349SAdrian.Frost@Sun.COM 
5377349SAdrian.Frost@Sun.COM 	CPUSET_ONLY(cpu_set, cpuid);
5387349SAdrian.Frost@Sun.COM 
5397349SAdrian.Frost@Sun.COM 	switch (what) {
5407349SAdrian.Frost@Sun.COM 		case CPU_ON:
5417349SAdrian.Frost@Sun.COM 			xc_call(NULL, NULL, NULL, X_CALL_HIPRI, cpu_set,
5427349SAdrian.Frost@Sun.COM 			    (xc_func_t)apic_cmci_enable);
5437349SAdrian.Frost@Sun.COM 			break;
5447349SAdrian.Frost@Sun.COM 
5457349SAdrian.Frost@Sun.COM 		case CPU_OFF:
5467349SAdrian.Frost@Sun.COM 			xc_call(NULL, NULL, NULL, X_CALL_HIPRI, cpu_set,
5477349SAdrian.Frost@Sun.COM 			    (xc_func_t)apic_cmci_disable);
5487349SAdrian.Frost@Sun.COM 			break;
5497349SAdrian.Frost@Sun.COM 
5507349SAdrian.Frost@Sun.COM 		default:
5517349SAdrian.Frost@Sun.COM 			break;
5527349SAdrian.Frost@Sun.COM 	}
5537349SAdrian.Frost@Sun.COM 
5547349SAdrian.Frost@Sun.COM 	return (0);
5557349SAdrian.Frost@Sun.COM }
5567349SAdrian.Frost@Sun.COM 
5570Sstevel@tonic-gate static void
5580Sstevel@tonic-gate apic_init_intr()
5590Sstevel@tonic-gate {
5600Sstevel@tonic-gate 	processorid_t	cpun = psm_get_cpu_id();
5616896Sdmick 	uint_t nlvt;
5627282Smishra 	uint32_t svr = AV_UNIT_ENABLE | APIC_SPUR_INTR;
5630Sstevel@tonic-gate 
5647282Smishra 	/*
5657282Smishra 	 * On BSP we would have enabled x2apic, if supported by processor,
5667282Smishra 	 * in acpi_probe(), but on AP we do it here.
5677282Smishra 	 */
5687282Smishra 	if (apic_detect_x2apic()) {
5697282Smishra 		apic_enable_x2apic();
5707282Smishra 	}
5717282Smishra 
5727282Smishra 	apic_reg_ops->apic_write_task_reg(APIC_MASK_ALL);
5730Sstevel@tonic-gate 
5747282Smishra 	if (apic_mode == LOCAL_APIC) {
5757282Smishra 		/*
5767282Smishra 		 * We are running APIC in MMIO mode.
5777282Smishra 		 */
5787282Smishra 		if (apic_flat_model) {
5797282Smishra 			apic_reg_ops->apic_write(APIC_FORMAT_REG,
5807282Smishra 			    APIC_FLAT_MODEL);
5817282Smishra 		} else {
5827282Smishra 			apic_reg_ops->apic_write(APIC_FORMAT_REG,
5837282Smishra 			    APIC_CLUSTER_MODEL);
5847282Smishra 		}
5857282Smishra 
5867282Smishra 		apic_reg_ops->apic_write(APIC_DEST_REG,
5877282Smishra 		    AV_HIGH_ORDER >> cpun);
5887282Smishra 	}
5897282Smishra 
5907282Smishra 	if (apic_direct_EOI) {
5917282Smishra 		/*
5927282Smishra 		 * Set 12th bit in Spurious Interrupt Vector
5937282Smishra 		 * Register to support level triggered interrupt
5947282Smishra 		 * directed EOI.
5957282Smishra 		 */
5967282Smishra 		svr |= (0x1 << APIC_SVR);
5977282Smishra 	}
5980Sstevel@tonic-gate 
5990Sstevel@tonic-gate 	/* need to enable APIC before unmasking NMI */
6007282Smishra 	apic_reg_ops->apic_write(APIC_SPUR_INT_REG, svr);
6010Sstevel@tonic-gate 
6026896Sdmick 	/*
6036896Sdmick 	 * Presence of an invalid vector with delivery mode AV_FIXED can
6046896Sdmick 	 * cause an error interrupt, even if the entry is masked...so
6056896Sdmick 	 * write a valid vector to LVT entries along with the mask bit
6066896Sdmick 	 */
6076896Sdmick 
6086896Sdmick 	/* All APICs have timer and LINT0/1 */
6097282Smishra 	apic_reg_ops->apic_write(APIC_LOCAL_TIMER, AV_MASK|APIC_RESV_IRQ);
6107282Smishra 	apic_reg_ops->apic_write(APIC_INT_VECT0, AV_MASK|APIC_RESV_IRQ);
6117282Smishra 	apic_reg_ops->apic_write(APIC_INT_VECT1, AV_NMI);	/* enable NMI */
6120Sstevel@tonic-gate 
6136896Sdmick 	/*
6146896Sdmick 	 * On integrated APICs, the number of LVT entries is
6156896Sdmick 	 * 'Max LVT entry' + 1; on 82489DX's (non-integrated
6166896Sdmick 	 * APICs), nlvt is "3" (LINT0, LINT1, and timer)
6176896Sdmick 	 */
6180Sstevel@tonic-gate 
6196896Sdmick 	if (apic_cpus[cpun].aci_local_ver < APIC_INTEGRATED_VERS) {
6206896Sdmick 		nlvt = 3;
6216896Sdmick 	} else {
6226896Sdmick 		nlvt = ((apicadr[APIC_VERS_REG] >> 16) & 0xFF) + 1;
6236896Sdmick 	}
6246896Sdmick 
6256896Sdmick 	if (nlvt >= 5) {
6266896Sdmick 		/* Enable performance counter overflow interrupt */
6276896Sdmick 
6286896Sdmick 		if ((x86_feature & X86_MSR) != X86_MSR)
6296896Sdmick 			apic_enable_cpcovf_intr = 0;
6306896Sdmick 		if (apic_enable_cpcovf_intr) {
6316896Sdmick 			if (apic_cpcovf_vect == 0) {
6326896Sdmick 				int ipl = APIC_PCINT_IPL;
6336896Sdmick 				int irq = apic_get_ipivect(ipl, -1);
6340Sstevel@tonic-gate 
6356896Sdmick 				ASSERT(irq != -1);
6366896Sdmick 				apic_cpcovf_vect =
6376896Sdmick 				    apic_irq_table[irq]->airq_vector;
6386896Sdmick 				ASSERT(apic_cpcovf_vect);
6396896Sdmick 				(void) add_avintr(NULL, ipl,
6406896Sdmick 				    (avfunc)kcpc_hw_overflow_intr,
6416896Sdmick 				    "apic pcint", irq, NULL, NULL, NULL, NULL);
6426896Sdmick 				kcpc_hw_overflow_intr_installed = 1;
6436896Sdmick 				kcpc_hw_enable_cpc_intr =
6446896Sdmick 				    apic_cpcovf_mask_clear;
6456896Sdmick 			}
6467282Smishra 			apic_reg_ops->apic_write(APIC_PCINT_VECT,
6477282Smishra 			    apic_cpcovf_vect);
6486896Sdmick 		}
6496896Sdmick 	}
6500Sstevel@tonic-gate 
6516896Sdmick 	if (nlvt >= 6) {
6526896Sdmick 		/* Only mask TM intr if the BIOS apparently doesn't use it */
6536896Sdmick 
6546896Sdmick 		uint32_t lvtval;
6556896Sdmick 
6567282Smishra 		lvtval = apic_reg_ops->apic_read(APIC_THERM_VECT);
6576896Sdmick 		if (((lvtval & AV_MASK) == AV_MASK) ||
6586896Sdmick 		    ((lvtval & AV_DELIV_MODE) != AV_SMI)) {
6597282Smishra 			apic_reg_ops->apic_write(APIC_THERM_VECT,
6607282Smishra 			    AV_MASK|APIC_RESV_IRQ);
6610Sstevel@tonic-gate 		}
6620Sstevel@tonic-gate 	}
6630Sstevel@tonic-gate 
6640Sstevel@tonic-gate 	/* Enable error interrupt */
6650Sstevel@tonic-gate 
6666896Sdmick 	if (nlvt >= 4 && apic_enable_error_intr) {
6670Sstevel@tonic-gate 		if (apic_errvect == 0) {
6680Sstevel@tonic-gate 			int ipl = 0xf;	/* get highest priority intr */
6690Sstevel@tonic-gate 			int irq = apic_get_ipivect(ipl, -1);
6700Sstevel@tonic-gate 
6710Sstevel@tonic-gate 			ASSERT(irq != -1);
6720Sstevel@tonic-gate 			apic_errvect = apic_irq_table[irq]->airq_vector;
6730Sstevel@tonic-gate 			ASSERT(apic_errvect);
6740Sstevel@tonic-gate 			/*
6750Sstevel@tonic-gate 			 * Not PSMI compliant, but we are going to merge
6760Sstevel@tonic-gate 			 * with ON anyway
6770Sstevel@tonic-gate 			 */
6780Sstevel@tonic-gate 			(void) add_avintr((void *)NULL, ipl,
6790Sstevel@tonic-gate 			    (avfunc)apic_error_intr, "apic error intr",
680916Sschwartz 			    irq, NULL, NULL, NULL, NULL);
6810Sstevel@tonic-gate 		}
6827282Smishra 		apic_reg_ops->apic_write(APIC_ERR_VECT, apic_errvect);
6837282Smishra 		apic_reg_ops->apic_write(APIC_ERROR_STATUS, 0);
6847282Smishra 		apic_reg_ops->apic_write(APIC_ERROR_STATUS, 0);
6850Sstevel@tonic-gate 	}
6866896Sdmick 
6877349SAdrian.Frost@Sun.COM 	/* Enable CMCI interrupt */
6887349SAdrian.Frost@Sun.COM 	if (cmi_enable_cmci) {
6897349SAdrian.Frost@Sun.COM 
6907349SAdrian.Frost@Sun.COM 		mutex_enter(&cmci_cpu_setup_lock);
6917349SAdrian.Frost@Sun.COM 		if (cmci_cpu_setup_registered == 0) {
6927349SAdrian.Frost@Sun.COM 			mutex_enter(&cpu_lock);
6937349SAdrian.Frost@Sun.COM 			register_cpu_setup_func(cmci_cpu_setup, NULL);
6947349SAdrian.Frost@Sun.COM 			mutex_exit(&cpu_lock);
6957349SAdrian.Frost@Sun.COM 			cmci_cpu_setup_registered = 1;
6967349SAdrian.Frost@Sun.COM 		}
6977349SAdrian.Frost@Sun.COM 		mutex_exit(&cmci_cpu_setup_lock);
6987349SAdrian.Frost@Sun.COM 
6997349SAdrian.Frost@Sun.COM 		if (apic_cmci_vect == 0) {
7007349SAdrian.Frost@Sun.COM 			int ipl = 0x2;
7017349SAdrian.Frost@Sun.COM 			int irq = apic_get_ipivect(ipl, -1);
7027349SAdrian.Frost@Sun.COM 
7037349SAdrian.Frost@Sun.COM 			ASSERT(irq != -1);
7047349SAdrian.Frost@Sun.COM 			apic_cmci_vect = apic_irq_table[irq]->airq_vector;
7057349SAdrian.Frost@Sun.COM 			ASSERT(apic_cmci_vect);
7067349SAdrian.Frost@Sun.COM 
7077349SAdrian.Frost@Sun.COM 			(void) add_avintr(NULL, ipl,
7087349SAdrian.Frost@Sun.COM 			    (avfunc)cmi_cmci_trap,
7097349SAdrian.Frost@Sun.COM 			    "apic cmci intr", irq, NULL, NULL, NULL, NULL);
7107349SAdrian.Frost@Sun.COM 		}
7117349SAdrian.Frost@Sun.COM 		apic_reg_ops->apic_write(APIC_CMCI_VECT, apic_cmci_vect);
7127349SAdrian.Frost@Sun.COM 	}
7137349SAdrian.Frost@Sun.COM 
7140Sstevel@tonic-gate }
7150Sstevel@tonic-gate 
7160Sstevel@tonic-gate static void
7170Sstevel@tonic-gate apic_disable_local_apic()
7180Sstevel@tonic-gate {
7197282Smishra 	apic_reg_ops->apic_write_task_reg(APIC_MASK_ALL);
7207282Smishra 	apic_reg_ops->apic_write(APIC_LOCAL_TIMER, AV_MASK);
7217282Smishra 
7227282Smishra 	/* local intr reg 0 */
7237282Smishra 	apic_reg_ops->apic_write(APIC_INT_VECT0, AV_MASK);
7247282Smishra 
7257282Smishra 	/* disable NMI */
7267282Smishra 	apic_reg_ops->apic_write(APIC_INT_VECT1, AV_MASK);
7277282Smishra 
7287282Smishra 	/* and error interrupt */
7297282Smishra 	apic_reg_ops->apic_write(APIC_ERR_VECT, AV_MASK);
7307282Smishra 
7317282Smishra 	/* and perf counter intr */
7327282Smishra 	apic_reg_ops->apic_write(APIC_PCINT_VECT, AV_MASK);
7337282Smishra 
7347282Smishra 	apic_reg_ops->apic_write(APIC_SPUR_INT_REG, APIC_SPUR_INTR);
7350Sstevel@tonic-gate }
7360Sstevel@tonic-gate 
7370Sstevel@tonic-gate static void
7380Sstevel@tonic-gate apic_picinit(void)
7390Sstevel@tonic-gate {
7403446Smrj 	int i, j;
7410Sstevel@tonic-gate 	uint_t isr;
7427282Smishra 	uint32_t ver;
7430Sstevel@tonic-gate 
7440Sstevel@tonic-gate 	/*
7450Sstevel@tonic-gate 	 * On UniSys Model 6520, the BIOS leaves vector 0x20 isr
7460Sstevel@tonic-gate 	 * bit on without clearing it with EOI.  Since softint
7470Sstevel@tonic-gate 	 * uses vector 0x20 to interrupt itself, so softint will
7480Sstevel@tonic-gate 	 * not work on this machine.  In order to fix this problem
7490Sstevel@tonic-gate 	 * a check is made to verify all the isr bits are clear.
7500Sstevel@tonic-gate 	 * If not, EOIs are issued to clear the bits.
7510Sstevel@tonic-gate 	 */
7520Sstevel@tonic-gate 	for (i = 7; i >= 1; i--) {
7537282Smishra 		isr = apic_reg_ops->apic_read(APIC_ISR_REG + (i * 4));
7547282Smishra 		if (isr != 0)
7550Sstevel@tonic-gate 			for (j = 0; ((j < 32) && (isr != 0)); j++)
7560Sstevel@tonic-gate 				if (isr & (1 << j)) {
7577282Smishra 					apic_reg_ops->apic_write(
7587282Smishra 					    APIC_EOI_REG, 0);
7590Sstevel@tonic-gate 					isr &= ~(1 << j);
7600Sstevel@tonic-gate 					apic_error |= APIC_ERR_BOOT_EOI;
7610Sstevel@tonic-gate 				}
7620Sstevel@tonic-gate 	}
7630Sstevel@tonic-gate 
7640Sstevel@tonic-gate 	/* set a flag so we know we have run apic_picinit() */
7655084Sjohnlev 	apic_picinit_called = 1;
7660Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_gethrtime_lock);
7670Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_ioapic_lock);
7680Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_error_lock);
7690Sstevel@tonic-gate 
7700Sstevel@tonic-gate 	picsetup();	 /* initialise the 8259 */
7710Sstevel@tonic-gate 
7720Sstevel@tonic-gate 	/* add nmi handler - least priority nmi handler */
7730Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_nmi_lock);
7740Sstevel@tonic-gate 
7750Sstevel@tonic-gate 	if (!psm_add_nmintr(0, (avfunc) apic_nmi_intr,
7760Sstevel@tonic-gate 	    "pcplusmp NMI handler", (caddr_t)NULL))
7770Sstevel@tonic-gate 		cmn_err(CE_WARN, "pcplusmp: Unable to add nmi handler");
7780Sstevel@tonic-gate 
7797282Smishra 	ver = apic_reg_ops->apic_read(APIC_VERS_REG);
7807282Smishra 	/*
7817282Smishra 	 * In order to determine support for Directed EOI capability,
7827282Smishra 	 * we check for 24th bit in Local APIC Version Register.
7837282Smishra 	 */
7847282Smishra 	if (ver & (0x1 << APIC_DIRECTED_EOI)) {
7857282Smishra 		apic_direct_EOI = 1;
7867282Smishra 		apic_change_eoi();
7877282Smishra 	}
7887282Smishra 
7890Sstevel@tonic-gate 	apic_init_intr();
7900Sstevel@tonic-gate 
7910Sstevel@tonic-gate 	/* enable apic mode if imcr present */
7920Sstevel@tonic-gate 	if (apic_imcrp) {
7930Sstevel@tonic-gate 		outb(APIC_IMCR_P1, (uchar_t)APIC_IMCR_SELECT);
7940Sstevel@tonic-gate 		outb(APIC_IMCR_P2, (uchar_t)APIC_IMCR_APIC);
7950Sstevel@tonic-gate 	}
7960Sstevel@tonic-gate 
7973446Smrj 	ioapic_init_intr(IOAPIC_MASK);
7980Sstevel@tonic-gate }
7990Sstevel@tonic-gate 
8000Sstevel@tonic-gate 
8013446Smrj /*ARGSUSED1*/
8023446Smrj static int
8033446Smrj apic_cpu_start(processorid_t cpun, caddr_t arg)
8040Sstevel@tonic-gate {
8050Sstevel@tonic-gate 	int		loop_count;
8060Sstevel@tonic-gate 	uint32_t	vector;
8073446Smrj 	uint_t		cpu_id;
8083446Smrj 	ulong_t		iflag;
8090Sstevel@tonic-gate 
8107282Smishra 	cpu_id =  apic_cpus[cpun].aci_local_id;
8110Sstevel@tonic-gate 
8120Sstevel@tonic-gate 	apic_cmos_ssb_set = 1;
8130Sstevel@tonic-gate 
8140Sstevel@tonic-gate 	/*
8150Sstevel@tonic-gate 	 * Interrupts on BSP cpu will be disabled during these startup
8160Sstevel@tonic-gate 	 * steps in order to avoid unwanted side effects from
8170Sstevel@tonic-gate 	 * executing interrupt handlers on a problematic BIOS.
8180Sstevel@tonic-gate 	 */
8190Sstevel@tonic-gate 
8200Sstevel@tonic-gate 	iflag = intr_clear();
8210Sstevel@tonic-gate 	outb(CMOS_ADDR, SSB);
8220Sstevel@tonic-gate 	outb(CMOS_DATA, BIOS_SHUTDOWN);
8230Sstevel@tonic-gate 
8247282Smishra 	while (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
8250Sstevel@tonic-gate 		apic_ret();
8260Sstevel@tonic-gate 
8270Sstevel@tonic-gate 	/* for integrated - make sure there is one INIT IPI in buffer */
8280Sstevel@tonic-gate 	/* for external - it will wake up the cpu */
8297282Smishra 	apic_reg_ops->apic_write_int_cmd(cpu_id, AV_ASSERT | AV_RESET);
8300Sstevel@tonic-gate 
8310Sstevel@tonic-gate 	/* If only 1 CPU is installed, PENDING bit will not go low */
8320Sstevel@tonic-gate 	for (loop_count = 0x1000; loop_count; loop_count--)
8337282Smishra 		if (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
8340Sstevel@tonic-gate 			apic_ret();
8350Sstevel@tonic-gate 		else
8360Sstevel@tonic-gate 			break;
8370Sstevel@tonic-gate 
8387282Smishra 	apic_reg_ops->apic_write_int_cmd(cpu_id, AV_DEASSERT | AV_RESET);
8390Sstevel@tonic-gate 
8400Sstevel@tonic-gate 	drv_usecwait(20000);		/* 20 milli sec */
8410Sstevel@tonic-gate 
8420Sstevel@tonic-gate 	if (apic_cpus[cpun].aci_local_ver >= APIC_INTEGRATED_VERS) {
8430Sstevel@tonic-gate 		/* integrated apic */
8440Sstevel@tonic-gate 
8450Sstevel@tonic-gate 		vector = (rm_platter_pa >> MMU_PAGESHIFT) &
8460Sstevel@tonic-gate 		    (APIC_VECTOR_MASK | APIC_IPL_MASK);
8470Sstevel@tonic-gate 
8480Sstevel@tonic-gate 		/* to offset the INIT IPI queue up in the buffer */
8497282Smishra 		apic_reg_ops->apic_write_int_cmd(cpu_id, vector | AV_STARTUP);
8500Sstevel@tonic-gate 
8510Sstevel@tonic-gate 		drv_usecwait(200);		/* 20 micro sec */
8520Sstevel@tonic-gate 
8537282Smishra 		apic_reg_ops->apic_write_int_cmd(cpu_id, vector | AV_STARTUP);
8540Sstevel@tonic-gate 
8550Sstevel@tonic-gate 		drv_usecwait(200);		/* 20 micro sec */
8560Sstevel@tonic-gate 	}
8570Sstevel@tonic-gate 	intr_restore(iflag);
8583446Smrj 	return (0);
8590Sstevel@tonic-gate }
8600Sstevel@tonic-gate 
8610Sstevel@tonic-gate 
8620Sstevel@tonic-gate #ifdef	DEBUG
8630Sstevel@tonic-gate int	apic_break_on_cpu = 9;
8640Sstevel@tonic-gate int	apic_stretch_interrupts = 0;
8650Sstevel@tonic-gate int	apic_stretch_ISR = 1 << 3;	/* IPL of 3 matches nothing now */
8660Sstevel@tonic-gate 
8670Sstevel@tonic-gate void
8680Sstevel@tonic-gate apic_break()
8690Sstevel@tonic-gate {
8700Sstevel@tonic-gate }
8710Sstevel@tonic-gate #endif /* DEBUG */
8720Sstevel@tonic-gate 
8730Sstevel@tonic-gate /*
8740Sstevel@tonic-gate  * platform_intr_enter
8750Sstevel@tonic-gate  *
8760Sstevel@tonic-gate  *	Called at the beginning of the interrupt service routine to
8770Sstevel@tonic-gate  *	mask all level equal to and below the interrupt priority
8780Sstevel@tonic-gate  *	of the interrupting vector.  An EOI should be given to
8790Sstevel@tonic-gate  *	the interrupt controller to enable other HW interrupts.
8800Sstevel@tonic-gate  *
8810Sstevel@tonic-gate  *	Return -1 for spurious interrupts
8820Sstevel@tonic-gate  *
8830Sstevel@tonic-gate  */
8840Sstevel@tonic-gate /*ARGSUSED*/
8850Sstevel@tonic-gate static int
8860Sstevel@tonic-gate apic_intr_enter(int ipl, int *vectorp)
8870Sstevel@tonic-gate {
8880Sstevel@tonic-gate 	uchar_t vector;
8890Sstevel@tonic-gate 	int nipl;
8903446Smrj 	int irq;
8913446Smrj 	ulong_t iflag;
8920Sstevel@tonic-gate 	apic_cpus_info_t *cpu_infop;
8930Sstevel@tonic-gate 
8940Sstevel@tonic-gate 	/*
8953745Ssethg 	 * The real vector delivered is (*vectorp + 0x20), but our caller
8963745Ssethg 	 * subtracts 0x20 from the vector before passing it to us.
8973745Ssethg 	 * (That's why APIC_BASE_VECT is 0x20.)
8980Sstevel@tonic-gate 	 */
8990Sstevel@tonic-gate 	vector = (uchar_t)*vectorp;
9000Sstevel@tonic-gate 
9010Sstevel@tonic-gate 	/* if interrupted by the clock, increment apic_nsec_since_boot */
9020Sstevel@tonic-gate 	if (vector == apic_clkvect) {
9030Sstevel@tonic-gate 		if (!apic_oneshot) {
9040Sstevel@tonic-gate 			/* NOTE: this is not MT aware */
9050Sstevel@tonic-gate 			apic_hrtime_stamp++;
9060Sstevel@tonic-gate 			apic_nsec_since_boot += apic_nsec_per_intr;
9070Sstevel@tonic-gate 			apic_hrtime_stamp++;
9080Sstevel@tonic-gate 			last_count_read = apic_hertz_count;
9090Sstevel@tonic-gate 			apic_redistribute_compute();
9100Sstevel@tonic-gate 		}
9110Sstevel@tonic-gate 
9120Sstevel@tonic-gate 		/* We will avoid all the book keeping overhead for clock */
9133745Ssethg 		nipl = apic_ipls[vector];
9143745Ssethg 
9157282Smishra 		*vectorp = apic_vector_to_irq[vector + APIC_BASE_VECT];
9167282Smishra 		if (apic_mode == LOCAL_APIC) {
9170Sstevel@tonic-gate #if defined(__amd64)
9187282Smishra 			setcr8((ulong_t)(apic_ipltopri[nipl] >>
9197282Smishra 			    APIC_IPL_SHIFT));
9200Sstevel@tonic-gate #else
9217282Smishra 			LOCAL_APIC_WRITE_REG(APIC_TASK_REG,
9227282Smishra 			    (uint32_t)apic_ipltopri[nipl]);
9230Sstevel@tonic-gate #endif
9247282Smishra 			LOCAL_APIC_WRITE_REG(APIC_EOI_REG, 0);
9257282Smishra 		} else {
9267282Smishra 			X2APIC_WRITE(APIC_TASK_REG, apic_ipltopri[nipl]);
9277282Smishra 			X2APIC_WRITE(APIC_EOI_REG, 0);
9287282Smishra 		}
9297282Smishra 
9300Sstevel@tonic-gate 		return (nipl);
9310Sstevel@tonic-gate 	}
9320Sstevel@tonic-gate 
9330Sstevel@tonic-gate 	cpu_infop = &apic_cpus[psm_get_cpu_id()];
9340Sstevel@tonic-gate 
9350Sstevel@tonic-gate 	if (vector == (APIC_SPUR_INTR - APIC_BASE_VECT)) {
9360Sstevel@tonic-gate 		cpu_infop->aci_spur_cnt++;
9370Sstevel@tonic-gate 		return (APIC_INT_SPURIOUS);
9380Sstevel@tonic-gate 	}
9390Sstevel@tonic-gate 
9400Sstevel@tonic-gate 	/* Check if the vector we got is really what we need */
9410Sstevel@tonic-gate 	if (apic_revector_pending) {
9420Sstevel@tonic-gate 		/*
9430Sstevel@tonic-gate 		 * Disable interrupts for the duration of
9440Sstevel@tonic-gate 		 * the vector translation to prevent a self-race for
9450Sstevel@tonic-gate 		 * the apic_revector_lock.  This cannot be done
9460Sstevel@tonic-gate 		 * in apic_xlate_vector because it is recursive and
9470Sstevel@tonic-gate 		 * we want the vector translation to be atomic with
9480Sstevel@tonic-gate 		 * respect to other (higher-priority) interrupts.
9490Sstevel@tonic-gate 		 */
9500Sstevel@tonic-gate 		iflag = intr_clear();
9510Sstevel@tonic-gate 		vector = apic_xlate_vector(vector + APIC_BASE_VECT) -
9520Sstevel@tonic-gate 		    APIC_BASE_VECT;
9530Sstevel@tonic-gate 		intr_restore(iflag);
9540Sstevel@tonic-gate 	}
9550Sstevel@tonic-gate 
9563745Ssethg 	nipl = apic_ipls[vector];
9570Sstevel@tonic-gate 	*vectorp = irq = apic_vector_to_irq[vector + APIC_BASE_VECT];
9580Sstevel@tonic-gate 
9597282Smishra 	if (apic_mode == LOCAL_APIC) {
9600Sstevel@tonic-gate #if defined(__amd64)
9617282Smishra 		setcr8((ulong_t)(apic_ipltopri[nipl] >> APIC_IPL_SHIFT));
9620Sstevel@tonic-gate #else
9637282Smishra 		LOCAL_APIC_WRITE_REG(APIC_TASK_REG,
9647282Smishra 		    (uint32_t)apic_ipltopri[nipl]);
9650Sstevel@tonic-gate #endif
9667282Smishra 	} else {
9677282Smishra 		X2APIC_WRITE(APIC_TASK_REG, apic_ipltopri[nipl]);
9687282Smishra 	}
9690Sstevel@tonic-gate 
9700Sstevel@tonic-gate 	cpu_infop->aci_current[nipl] = (uchar_t)irq;
9710Sstevel@tonic-gate 	cpu_infop->aci_curipl = (uchar_t)nipl;
9720Sstevel@tonic-gate 	cpu_infop->aci_ISR_in_progress |= 1 << nipl;
9730Sstevel@tonic-gate 
9740Sstevel@tonic-gate 	/*
9750Sstevel@tonic-gate 	 * apic_level_intr could have been assimilated into the irq struct.
9760Sstevel@tonic-gate 	 * but, having it as a character array is more efficient in terms of
9770Sstevel@tonic-gate 	 * cache usage. So, we leave it as is.
9780Sstevel@tonic-gate 	 */
9797282Smishra 	if (!apic_level_intr[irq]) {
9807282Smishra 		if (apic_mode == LOCAL_APIC)
9817282Smishra 			LOCAL_APIC_WRITE_REG(APIC_EOI_REG, 0);
9827282Smishra 		else
9837282Smishra 			X2APIC_WRITE(APIC_EOI_REG, 0);
9847282Smishra 	}
9850Sstevel@tonic-gate 
9860Sstevel@tonic-gate #ifdef	DEBUG
9870Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(vector);
9880Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(irq);
9890Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(nipl);
9900Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(psm_get_cpu_id());
9910Sstevel@tonic-gate 	if ((apic_stretch_interrupts) && (apic_stretch_ISR & (1 << nipl)))
9920Sstevel@tonic-gate 		drv_usecwait(apic_stretch_interrupts);
9930Sstevel@tonic-gate 
9940Sstevel@tonic-gate 	if (apic_break_on_cpu == psm_get_cpu_id())
9950Sstevel@tonic-gate 		apic_break();
9960Sstevel@tonic-gate #endif /* DEBUG */
9970Sstevel@tonic-gate 	return (nipl);
9980Sstevel@tonic-gate }
9990Sstevel@tonic-gate 
10007282Smishra /*
10017282Smishra  * This macro is a common code used by MMIO local apic and x2apic
10027282Smishra  * local apic.
10037282Smishra  */
10047282Smishra #define	APIC_INTR_EXIT() \
10057282Smishra { \
10067282Smishra 	cpu_infop = &apic_cpus[psm_get_cpu_id()]; \
10077282Smishra 	if (apic_level_intr[irq]) \
10087282Smishra 		apic_reg_ops->apic_send_eoi(irq); \
10097282Smishra 	cpu_infop->aci_curipl = (uchar_t)prev_ipl; \
10107282Smishra 	/* ISR above current pri could not be in progress */ \
10117282Smishra 	cpu_infop->aci_ISR_in_progress &= (2 << prev_ipl) - 1; \
10127282Smishra }
10137282Smishra 
10147282Smishra /*
10157282Smishra  * Any changes made to this function must also change x2apic
10167282Smishra  * version of intr_exit.
10177282Smishra  */
10183446Smrj void
10190Sstevel@tonic-gate apic_intr_exit(int prev_ipl, int irq)
10200Sstevel@tonic-gate {
10210Sstevel@tonic-gate 	apic_cpus_info_t *cpu_infop;
10220Sstevel@tonic-gate 
10230Sstevel@tonic-gate #if defined(__amd64)
10240Sstevel@tonic-gate 	setcr8((ulong_t)apic_cr8pri[prev_ipl]);
10250Sstevel@tonic-gate #else
10260Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = apic_ipltopri[prev_ipl];
10270Sstevel@tonic-gate #endif
10280Sstevel@tonic-gate 
10297282Smishra 	APIC_INTR_EXIT();
10307282Smishra }
10310Sstevel@tonic-gate 
10327282Smishra /*
10337282Smishra  * Same as apic_intr_exit() except it uses MSR rather than MMIO
10347282Smishra  * to access local apic registers.
10357282Smishra  */
10367282Smishra void
10377282Smishra x2apic_intr_exit(int prev_ipl, int irq)
10387282Smishra {
10397282Smishra 	apic_cpus_info_t *cpu_infop;
10407282Smishra 
10417282Smishra 	X2APIC_WRITE(APIC_TASK_REG, apic_ipltopri[prev_ipl]);
10427282Smishra 	APIC_INTR_EXIT();
10430Sstevel@tonic-gate }
10440Sstevel@tonic-gate 
10455084Sjohnlev intr_exit_fn_t
10465084Sjohnlev psm_intr_exit_fn(void)
10475084Sjohnlev {
10487282Smishra 	if (apic_mode == LOCAL_X2APIC)
10497282Smishra 		return (x2apic_intr_exit);
10507282Smishra 
10515084Sjohnlev 	return (apic_intr_exit);
10525084Sjohnlev }
10535084Sjohnlev 
10540Sstevel@tonic-gate /*
10557282Smishra  * Mask all interrupts below or equal to the given IPL.
10567282Smishra  * Any changes made to this function must also change x2apic
10577282Smishra  * version of setspl.
10580Sstevel@tonic-gate  */
10590Sstevel@tonic-gate static void
10600Sstevel@tonic-gate apic_setspl(int ipl)
10610Sstevel@tonic-gate {
10620Sstevel@tonic-gate 
10630Sstevel@tonic-gate #if defined(__amd64)
10640Sstevel@tonic-gate 	setcr8((ulong_t)apic_cr8pri[ipl]);
10650Sstevel@tonic-gate #else
10660Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = apic_ipltopri[ipl];
10670Sstevel@tonic-gate #endif
10680Sstevel@tonic-gate 
10690Sstevel@tonic-gate 	/* interrupts at ipl above this cannot be in progress */
10700Sstevel@tonic-gate 	apic_cpus[psm_get_cpu_id()].aci_ISR_in_progress &= (2 << ipl) - 1;
10710Sstevel@tonic-gate 	/*
10720Sstevel@tonic-gate 	 * this is a patch fix for the ALR QSMP P5 machine, so that interrupts
10730Sstevel@tonic-gate 	 * have enough time to come in before the priority is raised again
10740Sstevel@tonic-gate 	 * during the idle() loop.
10750Sstevel@tonic-gate 	 */
10760Sstevel@tonic-gate 	if (apic_setspl_delay)
10777282Smishra 		(void) apic_reg_ops->apic_get_pri();
10787282Smishra }
10797282Smishra 
10807282Smishra /*
10817282Smishra  * x2apic version of setspl.
10827282Smishra  * Mask all interrupts below or equal to the given IPL
10837282Smishra  */
10847282Smishra static void
10857282Smishra x2apic_setspl(int ipl)
10867282Smishra {
10877282Smishra 	X2APIC_WRITE(APIC_TASK_REG, apic_ipltopri[ipl]);
10887282Smishra 
10897282Smishra 	/* interrupts at ipl above this cannot be in progress */
10907282Smishra 	apic_cpus[psm_get_cpu_id()].aci_ISR_in_progress &= (2 << ipl) - 1;
10910Sstevel@tonic-gate }
10920Sstevel@tonic-gate 
10930Sstevel@tonic-gate /*
10940Sstevel@tonic-gate  * generates an interprocessor interrupt to another CPU
10950Sstevel@tonic-gate  */
10960Sstevel@tonic-gate static void
10970Sstevel@tonic-gate apic_send_ipi(int cpun, int ipl)
10980Sstevel@tonic-gate {
10990Sstevel@tonic-gate 	int vector;
11003446Smrj 	ulong_t flag;
11010Sstevel@tonic-gate 
11020Sstevel@tonic-gate 	vector = apic_resv_vector[ipl];
11030Sstevel@tonic-gate 
11046896Sdmick 	ASSERT((vector >= APIC_BASE_VECT) && (vector <= APIC_SPUR_INTR));
11056896Sdmick 
11060Sstevel@tonic-gate 	flag = intr_clear();
11070Sstevel@tonic-gate 
11087282Smishra 	while (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
11090Sstevel@tonic-gate 		apic_ret();
11100Sstevel@tonic-gate 
11117282Smishra 	apic_reg_ops->apic_write_int_cmd(apic_cpus[cpun].aci_local_id,
11127282Smishra 	    vector);
11130Sstevel@tonic-gate 
11140Sstevel@tonic-gate 	intr_restore(flag);
11150Sstevel@tonic-gate }
11160Sstevel@tonic-gate 
11170Sstevel@tonic-gate 
11180Sstevel@tonic-gate /*ARGSUSED*/
11190Sstevel@tonic-gate static void
11200Sstevel@tonic-gate apic_set_idlecpu(processorid_t cpun)
11210Sstevel@tonic-gate {
11220Sstevel@tonic-gate }
11230Sstevel@tonic-gate 
11240Sstevel@tonic-gate /*ARGSUSED*/
11250Sstevel@tonic-gate static void
11260Sstevel@tonic-gate apic_unset_idlecpu(processorid_t cpun)
11270Sstevel@tonic-gate {
11280Sstevel@tonic-gate }
11290Sstevel@tonic-gate 
11300Sstevel@tonic-gate 
11317282Smishra void
11320Sstevel@tonic-gate apic_ret()
11330Sstevel@tonic-gate {
11340Sstevel@tonic-gate }
11350Sstevel@tonic-gate 
11360Sstevel@tonic-gate /*
11370Sstevel@tonic-gate  * If apic_coarse_time == 1, then apic_gettime() is used instead of
11380Sstevel@tonic-gate  * apic_gethrtime().  This is used for performance instead of accuracy.
11390Sstevel@tonic-gate  */
11400Sstevel@tonic-gate 
11410Sstevel@tonic-gate static hrtime_t
11420Sstevel@tonic-gate apic_gettime()
11430Sstevel@tonic-gate {
11440Sstevel@tonic-gate 	int old_hrtime_stamp;
11450Sstevel@tonic-gate 	hrtime_t temp;
11460Sstevel@tonic-gate 
11470Sstevel@tonic-gate 	/*
11480Sstevel@tonic-gate 	 * In one-shot mode, we do not keep time, so if anyone
11490Sstevel@tonic-gate 	 * calls psm_gettime() directly, we vector over to
11500Sstevel@tonic-gate 	 * gethrtime().
11510Sstevel@tonic-gate 	 * one-shot mode MUST NOT be enabled if this psm is the source of
11520Sstevel@tonic-gate 	 * hrtime.
11530Sstevel@tonic-gate 	 */
11540Sstevel@tonic-gate 
11550Sstevel@tonic-gate 	if (apic_oneshot)
11560Sstevel@tonic-gate 		return (gethrtime());
11570Sstevel@tonic-gate 
11580Sstevel@tonic-gate 
11590Sstevel@tonic-gate gettime_again:
11600Sstevel@tonic-gate 	while ((old_hrtime_stamp = apic_hrtime_stamp) & 1)
11610Sstevel@tonic-gate 		apic_ret();
11620Sstevel@tonic-gate 
11630Sstevel@tonic-gate 	temp = apic_nsec_since_boot;
11640Sstevel@tonic-gate 
11650Sstevel@tonic-gate 	if (apic_hrtime_stamp != old_hrtime_stamp) {	/* got an interrupt */
11660Sstevel@tonic-gate 		goto gettime_again;
11670Sstevel@tonic-gate 	}
11680Sstevel@tonic-gate 	return (temp);
11690Sstevel@tonic-gate }
11700Sstevel@tonic-gate 
11710Sstevel@tonic-gate /*
11720Sstevel@tonic-gate  * Here we return the number of nanoseconds since booting.  Note every
11730Sstevel@tonic-gate  * clock interrupt increments apic_nsec_since_boot by the appropriate
11740Sstevel@tonic-gate  * amount.
11750Sstevel@tonic-gate  */
11760Sstevel@tonic-gate static hrtime_t
11770Sstevel@tonic-gate apic_gethrtime()
11780Sstevel@tonic-gate {
11793446Smrj 	int curr_timeval, countval, elapsed_ticks;
11800Sstevel@tonic-gate 	int old_hrtime_stamp, status;
11810Sstevel@tonic-gate 	hrtime_t temp;
11827282Smishra 	uint32_t cpun;
11833446Smrj 	ulong_t oflags;
11840Sstevel@tonic-gate 
11850Sstevel@tonic-gate 	/*
11860Sstevel@tonic-gate 	 * In one-shot mode, we do not keep time, so if anyone
11870Sstevel@tonic-gate 	 * calls psm_gethrtime() directly, we vector over to
11880Sstevel@tonic-gate 	 * gethrtime().
11890Sstevel@tonic-gate 	 * one-shot mode MUST NOT be enabled if this psm is the source of
11900Sstevel@tonic-gate 	 * hrtime.
11910Sstevel@tonic-gate 	 */
11920Sstevel@tonic-gate 
11930Sstevel@tonic-gate 	if (apic_oneshot)
11940Sstevel@tonic-gate 		return (gethrtime());
11950Sstevel@tonic-gate 
11960Sstevel@tonic-gate 	oflags = intr_clear();	/* prevent migration */
11970Sstevel@tonic-gate 
11987282Smishra 	cpun = apic_reg_ops->apic_read(APIC_LID_REG);
11997282Smishra 	if (apic_mode == LOCAL_APIC)
12007282Smishra 		cpun >>= APIC_ID_BIT_OFFSET;
12010Sstevel@tonic-gate 
12020Sstevel@tonic-gate 	lock_set(&apic_gethrtime_lock);
12030Sstevel@tonic-gate 
12040Sstevel@tonic-gate gethrtime_again:
12050Sstevel@tonic-gate 	while ((old_hrtime_stamp = apic_hrtime_stamp) & 1)
12060Sstevel@tonic-gate 		apic_ret();
12070Sstevel@tonic-gate 
12080Sstevel@tonic-gate 	/*
12090Sstevel@tonic-gate 	 * Check to see which CPU we are on.  Note the time is kept on
12100Sstevel@tonic-gate 	 * the local APIC of CPU 0.  If on CPU 0, simply read the current
12110Sstevel@tonic-gate 	 * counter.  If on another CPU, issue a remote read command to CPU 0.
12120Sstevel@tonic-gate 	 */
12130Sstevel@tonic-gate 	if (cpun == apic_cpus[0].aci_local_id) {
12147282Smishra 		countval = apic_reg_ops->apic_read(APIC_CURR_COUNT);
12150Sstevel@tonic-gate 	} else {
12167282Smishra 		while (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
12170Sstevel@tonic-gate 			apic_ret();
12180Sstevel@tonic-gate 
12197282Smishra 		apic_reg_ops->apic_write_int_cmd(
12207282Smishra 		    apic_cpus[0].aci_local_id, APIC_CURR_ADD | AV_REMOTE);
12210Sstevel@tonic-gate 
12227282Smishra 		while ((status = apic_reg_ops->apic_read(APIC_INT_CMD1))
12237282Smishra 		    & AV_READ_PENDING) {
12240Sstevel@tonic-gate 			apic_ret();
12257282Smishra 		}
12260Sstevel@tonic-gate 
12270Sstevel@tonic-gate 		if (status & AV_REMOTE_STATUS)	/* 1 = valid */
12287282Smishra 			countval = apic_reg_ops->apic_read(APIC_REMOTE_READ);
12290Sstevel@tonic-gate 		else {	/* 0 = invalid */
12300Sstevel@tonic-gate 			apic_remote_hrterr++;
12310Sstevel@tonic-gate 			/*
12320Sstevel@tonic-gate 			 * return last hrtime right now, will need more
12330Sstevel@tonic-gate 			 * testing if change to retry
12340Sstevel@tonic-gate 			 */
12350Sstevel@tonic-gate 			temp = apic_last_hrtime;
12360Sstevel@tonic-gate 
12370Sstevel@tonic-gate 			lock_clear(&apic_gethrtime_lock);
12380Sstevel@tonic-gate 
12390Sstevel@tonic-gate 			intr_restore(oflags);
12400Sstevel@tonic-gate 
12410Sstevel@tonic-gate 			return (temp);
12420Sstevel@tonic-gate 		}
12430Sstevel@tonic-gate 	}
12440Sstevel@tonic-gate 	if (countval > last_count_read)
12450Sstevel@tonic-gate 		countval = 0;
12460Sstevel@tonic-gate 	else
12470Sstevel@tonic-gate 		last_count_read = countval;
12480Sstevel@tonic-gate 
12490Sstevel@tonic-gate 	elapsed_ticks = apic_hertz_count - countval;
12500Sstevel@tonic-gate 
12512992Sdmick 	curr_timeval = APIC_TICKS_TO_NSECS(elapsed_ticks);
12520Sstevel@tonic-gate 	temp = apic_nsec_since_boot + curr_timeval;
12530Sstevel@tonic-gate 
12540Sstevel@tonic-gate 	if (apic_hrtime_stamp != old_hrtime_stamp) {	/* got an interrupt */
12550Sstevel@tonic-gate 		/* we might have clobbered last_count_read. Restore it */
12560Sstevel@tonic-gate 		last_count_read = apic_hertz_count;
12570Sstevel@tonic-gate 		goto gethrtime_again;
12580Sstevel@tonic-gate 	}
12590Sstevel@tonic-gate 
12600Sstevel@tonic-gate 	if (temp < apic_last_hrtime) {
12610Sstevel@tonic-gate 		/* return last hrtime if error occurs */
12620Sstevel@tonic-gate 		apic_hrtime_error++;
12630Sstevel@tonic-gate 		temp = apic_last_hrtime;
12640Sstevel@tonic-gate 	}
12650Sstevel@tonic-gate 	else
12660Sstevel@tonic-gate 		apic_last_hrtime = temp;
12670Sstevel@tonic-gate 
12680Sstevel@tonic-gate 	lock_clear(&apic_gethrtime_lock);
12690Sstevel@tonic-gate 	intr_restore(oflags);
12700Sstevel@tonic-gate 
12710Sstevel@tonic-gate 	return (temp);
12720Sstevel@tonic-gate }
12730Sstevel@tonic-gate 
12740Sstevel@tonic-gate /* apic NMI handler */
12750Sstevel@tonic-gate /*ARGSUSED*/
12760Sstevel@tonic-gate static void
12775084Sjohnlev apic_nmi_intr(caddr_t arg, struct regs *rp)
12780Sstevel@tonic-gate {
12790Sstevel@tonic-gate 	if (apic_shutdown_processors) {
12800Sstevel@tonic-gate 		apic_disable_local_apic();
12810Sstevel@tonic-gate 		return;
12820Sstevel@tonic-gate 	}
12830Sstevel@tonic-gate 
12845084Sjohnlev 	apic_error |= APIC_ERR_NMI;
12855084Sjohnlev 
12865084Sjohnlev 	if (!lock_try(&apic_nmi_lock))
12875084Sjohnlev 		return;
12885084Sjohnlev 	apic_num_nmis++;
12895084Sjohnlev 
12905084Sjohnlev 	if (apic_kmdb_on_nmi && psm_debugger()) {
12915084Sjohnlev 		debug_enter("NMI received: entering kmdb\n");
12925084Sjohnlev 	} else if (apic_panic_on_nmi) {
12935084Sjohnlev 		/* Keep panic from entering kmdb. */
12945084Sjohnlev 		nopanicdebug = 1;
12955084Sjohnlev 		panic("NMI received\n");
12965084Sjohnlev 	} else {
12975084Sjohnlev 		/*
12985084Sjohnlev 		 * prom_printf is the best shot we have of something which is
12995084Sjohnlev 		 * problem free from high level/NMI type of interrupts
13005084Sjohnlev 		 */
13015084Sjohnlev 		prom_printf("NMI received\n");
13020Sstevel@tonic-gate 	}
13035084Sjohnlev 
13045084Sjohnlev 	lock_clear(&apic_nmi_lock);
13050Sstevel@tonic-gate }
13060Sstevel@tonic-gate 
13070Sstevel@tonic-gate /*ARGSUSED*/
13080Sstevel@tonic-gate static int
13090Sstevel@tonic-gate apic_addspl(int irqno, int ipl, int min_ipl, int max_ipl)
13100Sstevel@tonic-gate {
13113446Smrj 	return (apic_addspl_common(irqno, ipl, min_ipl, max_ipl));
13120Sstevel@tonic-gate }
13130Sstevel@tonic-gate 
13140Sstevel@tonic-gate static int
13150Sstevel@tonic-gate apic_delspl(int irqno, int ipl, int min_ipl, int max_ipl)
13160Sstevel@tonic-gate {
13173446Smrj 	return (apic_delspl_common(irqno, ipl, min_ipl,  max_ipl));
13180Sstevel@tonic-gate }
13190Sstevel@tonic-gate 
13200Sstevel@tonic-gate static int
13210Sstevel@tonic-gate apic_post_cpu_start()
13220Sstevel@tonic-gate {
13236749Ssherrym 	int cpun;
13240Sstevel@tonic-gate 
13250Sstevel@tonic-gate 	apic_init_intr();
13260Sstevel@tonic-gate 
13270Sstevel@tonic-gate 	/*
13280Sstevel@tonic-gate 	 * since some systems don't enable the internal cache on the non-boot
13290Sstevel@tonic-gate 	 * cpus, so we have to enable them here
13300Sstevel@tonic-gate 	 */
13313446Smrj 	setcr0(getcr0() & ~(CR0_CD | CR0_NW));
13320Sstevel@tonic-gate 
13337282Smishra 	while (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
13340Sstevel@tonic-gate 		apic_ret();
13350Sstevel@tonic-gate 
13367113Sbholler 	/*
13377113Sbholler 	 * We may be booting, or resuming from suspend; aci_status will
13387113Sbholler 	 * be APIC_CPU_INTR_ENABLE if coming from suspend, so we add the
13397113Sbholler 	 * APIC_CPU_ONLINE flag here rather than setting aci_status completely.
13407113Sbholler 	 */
13410Sstevel@tonic-gate 	cpun = psm_get_cpu_id();
13427113Sbholler 	apic_cpus[cpun].aci_status |= APIC_CPU_ONLINE;
13430Sstevel@tonic-gate 
13447282Smishra 	apic_reg_ops->apic_write(APIC_DIVIDE_REG, apic_divide_reg_init);
13450Sstevel@tonic-gate 	return (PSM_SUCCESS);
13460Sstevel@tonic-gate }
13470Sstevel@tonic-gate 
13480Sstevel@tonic-gate processorid_t
13490Sstevel@tonic-gate apic_get_next_processorid(processorid_t cpu_id)
13500Sstevel@tonic-gate {
13510Sstevel@tonic-gate 
13520Sstevel@tonic-gate 	int i;
13530Sstevel@tonic-gate 
13540Sstevel@tonic-gate 	if (cpu_id == -1)
13550Sstevel@tonic-gate 		return ((processorid_t)0);
13560Sstevel@tonic-gate 
13570Sstevel@tonic-gate 	for (i = cpu_id + 1; i < NCPU; i++) {
13582006Sandrei 		if (CPU_IN_SET(apic_cpumask, i))
13590Sstevel@tonic-gate 			return (i);
13600Sstevel@tonic-gate 	}
13610Sstevel@tonic-gate 
13620Sstevel@tonic-gate 	return ((processorid_t)-1);
13630Sstevel@tonic-gate }
13640Sstevel@tonic-gate 
13650Sstevel@tonic-gate 
13660Sstevel@tonic-gate /*
13670Sstevel@tonic-gate  * type == -1 indicates it is an internal request. Do not change
13680Sstevel@tonic-gate  * resv_vector for these requests
13690Sstevel@tonic-gate  */
13700Sstevel@tonic-gate static int
13710Sstevel@tonic-gate apic_get_ipivect(int ipl, int type)
13720Sstevel@tonic-gate {
13730Sstevel@tonic-gate 	uchar_t vector;
13740Sstevel@tonic-gate 	int irq;
13750Sstevel@tonic-gate 
13760Sstevel@tonic-gate 	if (irq = apic_allocate_irq(APIC_VECTOR(ipl))) {
13770Sstevel@tonic-gate 		if (vector = apic_allocate_vector(ipl, irq, 1)) {
13780Sstevel@tonic-gate 			apic_irq_table[irq]->airq_mps_intr_index =
13790Sstevel@tonic-gate 			    RESERVE_INDEX;
13800Sstevel@tonic-gate 			apic_irq_table[irq]->airq_vector = vector;
13810Sstevel@tonic-gate 			if (type != -1) {
13820Sstevel@tonic-gate 				apic_resv_vector[ipl] = vector;
13830Sstevel@tonic-gate 			}
13840Sstevel@tonic-gate 			return (irq);
13850Sstevel@tonic-gate 		}
13860Sstevel@tonic-gate 	}
13870Sstevel@tonic-gate 	apic_error |= APIC_ERR_GET_IPIVECT_FAIL;
13880Sstevel@tonic-gate 	return (-1);	/* shouldn't happen */
13890Sstevel@tonic-gate }
13900Sstevel@tonic-gate 
13910Sstevel@tonic-gate static int
13920Sstevel@tonic-gate apic_getclkirq(int ipl)
13930Sstevel@tonic-gate {
13940Sstevel@tonic-gate 	int	irq;
13950Sstevel@tonic-gate 
13960Sstevel@tonic-gate 	if ((irq = apic_get_ipivect(ipl, -1)) == -1)
13970Sstevel@tonic-gate 		return (-1);
13980Sstevel@tonic-gate 	/*
13990Sstevel@tonic-gate 	 * Note the vector in apic_clkvect for per clock handling.
14000Sstevel@tonic-gate 	 */
14010Sstevel@tonic-gate 	apic_clkvect = apic_irq_table[irq]->airq_vector - APIC_BASE_VECT;
14020Sstevel@tonic-gate 	APIC_VERBOSE_IOAPIC((CE_NOTE, "get_clkirq: vector = %x\n",
14030Sstevel@tonic-gate 	    apic_clkvect));
14040Sstevel@tonic-gate 	return (irq);
14050Sstevel@tonic-gate }
14060Sstevel@tonic-gate 
14072992Sdmick 
14080Sstevel@tonic-gate /*
14090Sstevel@tonic-gate  * Return the number of APIC clock ticks elapsed for 8245 to decrement
14100Sstevel@tonic-gate  * (APIC_TIME_COUNT + pit_ticks_adj) ticks.
14110Sstevel@tonic-gate  */
14120Sstevel@tonic-gate static uint_t
14130Sstevel@tonic-gate apic_calibrate(volatile uint32_t *addr, uint16_t *pit_ticks_adj)
14140Sstevel@tonic-gate {
14150Sstevel@tonic-gate 	uint8_t		pit_tick_lo;
14160Sstevel@tonic-gate 	uint16_t	pit_tick, target_pit_tick;
14170Sstevel@tonic-gate 	uint32_t	start_apic_tick, end_apic_tick;
14183446Smrj 	ulong_t		iflag;
14197282Smishra 	uint32_t	reg;
14200Sstevel@tonic-gate 
14217282Smishra 	reg = addr + APIC_CURR_COUNT - apicadr;
14220Sstevel@tonic-gate 
14230Sstevel@tonic-gate 	iflag = intr_clear();
14240Sstevel@tonic-gate 
14250Sstevel@tonic-gate 	do {
14260Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
14270Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
14280Sstevel@tonic-gate 	} while (pit_tick < APIC_TIME_MIN ||
14290Sstevel@tonic-gate 	    pit_tick_lo <= APIC_LB_MIN || pit_tick_lo >= APIC_LB_MAX);
14300Sstevel@tonic-gate 
14310Sstevel@tonic-gate 	/*
14320Sstevel@tonic-gate 	 * Wait for the 8254 to decrement by 5 ticks to ensure
14330Sstevel@tonic-gate 	 * we didn't start in the middle of a tick.
14340Sstevel@tonic-gate 	 * Compare with 0x10 for the wrap around case.
14350Sstevel@tonic-gate 	 */
14360Sstevel@tonic-gate 	target_pit_tick = pit_tick - 5;
14370Sstevel@tonic-gate 	do {
14380Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
14390Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
14400Sstevel@tonic-gate 	} while (pit_tick > target_pit_tick || pit_tick_lo < 0x10);
14410Sstevel@tonic-gate 
14427282Smishra 	start_apic_tick = apic_reg_ops->apic_read(reg);
14430Sstevel@tonic-gate 
14440Sstevel@tonic-gate 	/*
14450Sstevel@tonic-gate 	 * Wait for the 8254 to decrement by
14460Sstevel@tonic-gate 	 * (APIC_TIME_COUNT + pit_ticks_adj) ticks
14470Sstevel@tonic-gate 	 */
14480Sstevel@tonic-gate 	target_pit_tick = pit_tick - APIC_TIME_COUNT;
14490Sstevel@tonic-gate 	do {
14500Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
14510Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
14520Sstevel@tonic-gate 	} while (pit_tick > target_pit_tick || pit_tick_lo < 0x10);
14530Sstevel@tonic-gate 
14547282Smishra 	end_apic_tick = apic_reg_ops->apic_read(reg);
14550Sstevel@tonic-gate 
14560Sstevel@tonic-gate 	*pit_ticks_adj = target_pit_tick - pit_tick;
14570Sstevel@tonic-gate 
14580Sstevel@tonic-gate 	intr_restore(iflag);
14590Sstevel@tonic-gate 
14600Sstevel@tonic-gate 	return (start_apic_tick - end_apic_tick);
14610Sstevel@tonic-gate }
14620Sstevel@tonic-gate 
14630Sstevel@tonic-gate /*
14640Sstevel@tonic-gate  * Initialise the APIC timer on the local APIC of CPU 0 to the desired
14650Sstevel@tonic-gate  * frequency.  Note at this stage in the boot sequence, the boot processor
14660Sstevel@tonic-gate  * is the only active processor.
14670Sstevel@tonic-gate  * hertz value of 0 indicates a one-shot mode request.  In this case
14680Sstevel@tonic-gate  * the function returns the resolution (in nanoseconds) for the hardware
14690Sstevel@tonic-gate  * timer interrupt.  If one-shot mode capability is not available,
14700Sstevel@tonic-gate  * the return value will be 0. apic_enable_oneshot is a global switch
14710Sstevel@tonic-gate  * for disabling the functionality.
14720Sstevel@tonic-gate  * A non-zero positive value for hertz indicates a periodic mode request.
14730Sstevel@tonic-gate  * In this case the hardware will be programmed to generate clock interrupts
14740Sstevel@tonic-gate  * at hertz frequency and returns the resolution of interrupts in
14750Sstevel@tonic-gate  * nanosecond.
14760Sstevel@tonic-gate  */
14770Sstevel@tonic-gate 
14780Sstevel@tonic-gate static int
14790Sstevel@tonic-gate apic_clkinit(int hertz)
14800Sstevel@tonic-gate {
14810Sstevel@tonic-gate 	uint_t		apic_ticks = 0;
14822992Sdmick 	uint_t		pit_ticks;
14830Sstevel@tonic-gate 	int		ret;
14840Sstevel@tonic-gate 	uint16_t	pit_ticks_adj;
14850Sstevel@tonic-gate 	static int	firsttime = 1;
14860Sstevel@tonic-gate 
14870Sstevel@tonic-gate 	if (firsttime) {
14882992Sdmick 		/* first time calibrate on CPU0 only */
14892992Sdmick 
14907282Smishra 		apic_reg_ops->apic_write(APIC_DIVIDE_REG, apic_divide_reg_init);
14917282Smishra 		apic_reg_ops->apic_write(APIC_INIT_COUNT, APIC_MAXVAL);
14920Sstevel@tonic-gate 		apic_ticks = apic_calibrate(apicadr, &pit_ticks_adj);
14930Sstevel@tonic-gate 
14942992Sdmick 		/* total number of PIT ticks corresponding to apic_ticks */
14952992Sdmick 		pit_ticks = APIC_TIME_COUNT + pit_ticks_adj;
14960Sstevel@tonic-gate 
14970Sstevel@tonic-gate 		/*
14980Sstevel@tonic-gate 		 * Determine the number of nanoseconds per APIC clock tick
14990Sstevel@tonic-gate 		 * and then determine how many APIC ticks to interrupt at the
15000Sstevel@tonic-gate 		 * desired frequency
15012992Sdmick 		 * apic_ticks / (pitticks / PIT_HZ) = apic_ticks_per_s
15022992Sdmick 		 * (apic_ticks * PIT_HZ) / pitticks = apic_ticks_per_s
15032992Sdmick 		 * apic_ticks_per_ns = (apic_ticks * PIT_HZ) / (pitticks * 10^9)
15043446Smrj 		 * pic_ticks_per_SFns =
15052992Sdmick 		 *   (SF * apic_ticks * PIT_HZ) / (pitticks * 10^9)
15060Sstevel@tonic-gate 		 */
15072992Sdmick 		apic_ticks_per_SFnsecs =
15082992Sdmick 		    ((SF * apic_ticks * PIT_HZ) /
15092992Sdmick 		    ((uint64_t)pit_ticks * NANOSEC));
15100Sstevel@tonic-gate 
15110Sstevel@tonic-gate 		/* the interval timer initial count is 32 bit max */
15122992Sdmick 		apic_nsec_max = APIC_TICKS_TO_NSECS(APIC_MAXVAL);
15130Sstevel@tonic-gate 		firsttime = 0;
15140Sstevel@tonic-gate 	}
15150Sstevel@tonic-gate 
15160Sstevel@tonic-gate 	if (hertz != 0) {
15170Sstevel@tonic-gate 		/* periodic */
15180Sstevel@tonic-gate 		apic_nsec_per_intr = NANOSEC / hertz;
15192992Sdmick 		apic_hertz_count = APIC_NSECS_TO_TICKS(apic_nsec_per_intr);
15200Sstevel@tonic-gate 	}
15210Sstevel@tonic-gate 
15220Sstevel@tonic-gate 	apic_int_busy_mark = (apic_int_busy_mark *
15230Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
15240Sstevel@tonic-gate 	apic_int_free_mark = (apic_int_free_mark *
15250Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
15260Sstevel@tonic-gate 	apic_diff_for_redistribution = (apic_diff_for_redistribution *
15270Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
15280Sstevel@tonic-gate 
15290Sstevel@tonic-gate 	if (hertz == 0) {
15300Sstevel@tonic-gate 		/* requested one_shot */
15315084Sjohnlev 		if (!tsc_gethrtime_enable || !apic_oneshot_enable)
15320Sstevel@tonic-gate 			return (0);
15330Sstevel@tonic-gate 		apic_oneshot = 1;
15342992Sdmick 		ret = (int)APIC_TICKS_TO_NSECS(1);
15350Sstevel@tonic-gate 	} else {
15360Sstevel@tonic-gate 		/* program the local APIC to interrupt at the given frequency */
15377282Smishra 		apic_reg_ops->apic_write(APIC_INIT_COUNT, apic_hertz_count);
15387282Smishra 		apic_reg_ops->apic_write(APIC_LOCAL_TIMER,
15397282Smishra 		    (apic_clkvect + APIC_BASE_VECT) | AV_TIME);
15400Sstevel@tonic-gate 		apic_oneshot = 0;
15410Sstevel@tonic-gate 		ret = NANOSEC / hertz;
15420Sstevel@tonic-gate 	}
15430Sstevel@tonic-gate 
15440Sstevel@tonic-gate 	return (ret);
15450Sstevel@tonic-gate 
15460Sstevel@tonic-gate }
15470Sstevel@tonic-gate 
15480Sstevel@tonic-gate /*
15490Sstevel@tonic-gate  * apic_preshutdown:
15500Sstevel@tonic-gate  * Called early in shutdown whilst we can still access filesystems to do
15510Sstevel@tonic-gate  * things like loading modules which will be required to complete shutdown
15520Sstevel@tonic-gate  * after filesystems are all unmounted.
15530Sstevel@tonic-gate  */
15540Sstevel@tonic-gate static void
15550Sstevel@tonic-gate apic_preshutdown(int cmd, int fcn)
15560Sstevel@tonic-gate {
15570Sstevel@tonic-gate 	APIC_VERBOSE_POWEROFF(("apic_preshutdown(%d,%d); m=%d a=%d\n",
15580Sstevel@tonic-gate 	    cmd, fcn, apic_poweroff_method, apic_enable_acpi));
15590Sstevel@tonic-gate 
15605295Srandyf 	if ((cmd != A_SHUTDOWN) || (fcn != AD_POWEROFF)) {
15615295Srandyf 		return;
15625295Srandyf 	}
15630Sstevel@tonic-gate }
15640Sstevel@tonic-gate 
15650Sstevel@tonic-gate static void
15660Sstevel@tonic-gate apic_shutdown(int cmd, int fcn)
15670Sstevel@tonic-gate {
15683446Smrj 	int restarts, attempts;
15693446Smrj 	int i;
15700Sstevel@tonic-gate 	uchar_t	byte;
15713446Smrj 	ulong_t iflag;
15720Sstevel@tonic-gate 
15730Sstevel@tonic-gate 	/* Send NMI to all CPUs except self to do per processor shutdown */
15740Sstevel@tonic-gate 	iflag = intr_clear();
15757282Smishra 	while (apic_reg_ops->apic_read(APIC_INT_CMD1) & AV_PENDING)
15760Sstevel@tonic-gate 		apic_ret();
15770Sstevel@tonic-gate 	apic_shutdown_processors = 1;
15787282Smishra 	apic_reg_ops->apic_write(APIC_INT_CMD1,
15797282Smishra 	    AV_NMI | AV_LEVEL | AV_SH_ALL_EXCSELF);
15800Sstevel@tonic-gate 
15810Sstevel@tonic-gate 	/* restore cmos shutdown byte before reboot */
15820Sstevel@tonic-gate 	if (apic_cmos_ssb_set) {
15830Sstevel@tonic-gate 		outb(CMOS_ADDR, SSB);
15840Sstevel@tonic-gate 		outb(CMOS_DATA, 0);
15850Sstevel@tonic-gate 	}
15863446Smrj 
15873446Smrj 	ioapic_disable_redirection();
15880Sstevel@tonic-gate 
15890Sstevel@tonic-gate 	/*	disable apic mode if imcr present	*/
15900Sstevel@tonic-gate 	if (apic_imcrp) {
15910Sstevel@tonic-gate 		outb(APIC_IMCR_P1, (uchar_t)APIC_IMCR_SELECT);
15920Sstevel@tonic-gate 		outb(APIC_IMCR_P2, (uchar_t)APIC_IMCR_PIC);
15930Sstevel@tonic-gate 	}
15940Sstevel@tonic-gate 
15950Sstevel@tonic-gate 	apic_disable_local_apic();
15960Sstevel@tonic-gate 
15970Sstevel@tonic-gate 	intr_restore(iflag);
15980Sstevel@tonic-gate 
15993472Smyers 	/* remainder of function is for shutdown cases only */
16003472Smyers 	if (cmd != A_SHUTDOWN)
16010Sstevel@tonic-gate 		return;
16023472Smyers 
16034189Smyers 	/*
16044189Smyers 	 * Switch system back into Legacy-Mode if using ACPI and
16054189Smyers 	 * not powering-off.  Some BIOSes need to remain in ACPI-mode
16064189Smyers 	 * for power-off to succeed (Dell Dimension 4600)
1607*7656SSherry.Moore@Sun.COM 	 * Do not disable ACPI while doing fastreboot
16084189Smyers 	 */
1609*7656SSherry.Moore@Sun.COM 	if (apic_enable_acpi && fcn != AD_POWEROFF && fcn != AD_FASTREBOOT)
16103472Smyers 		(void) AcpiDisable();
16113472Smyers 
1612*7656SSherry.Moore@Sun.COM 	if (fcn == AD_FASTREBOOT) {
1613*7656SSherry.Moore@Sun.COM 		apicadr[APIC_INT_CMD1] = AV_ASSERT | AV_RESET |
1614*7656SSherry.Moore@Sun.COM 		    AV_SH_ALL_EXCSELF;
1615*7656SSherry.Moore@Sun.COM 	}
1616*7656SSherry.Moore@Sun.COM 
16173472Smyers 	/* remainder of function is for shutdown+poweroff case only */
16183472Smyers 	if (fcn != AD_POWEROFF)
16193472Smyers 		return;
16200Sstevel@tonic-gate 
16210Sstevel@tonic-gate 	switch (apic_poweroff_method) {
16220Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_RTC:
16230Sstevel@tonic-gate 
16240Sstevel@tonic-gate 			/* select the extended NVRAM bank in the RTC */
16250Sstevel@tonic-gate 			outb(CMOS_ADDR, RTC_REGA);
16260Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
16270Sstevel@tonic-gate 			outb(CMOS_DATA, (byte | EXT_BANK));
16280Sstevel@tonic-gate 
16290Sstevel@tonic-gate 			outb(CMOS_ADDR, PFR_REG);
16300Sstevel@tonic-gate 
16310Sstevel@tonic-gate 			/* for Predator must toggle the PAB bit */
16320Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
16330Sstevel@tonic-gate 
16340Sstevel@tonic-gate 			/*
16350Sstevel@tonic-gate 			 * clear power active bar, wakeup alarm and
16360Sstevel@tonic-gate 			 * kickstart
16370Sstevel@tonic-gate 			 */
16380Sstevel@tonic-gate 			byte &= ~(PAB_CBIT | WF_FLAG | KS_FLAG);
16390Sstevel@tonic-gate 			outb(CMOS_DATA, byte);
16400Sstevel@tonic-gate 
16410Sstevel@tonic-gate 			/* delay before next write */
16420Sstevel@tonic-gate 			drv_usecwait(1000);
16430Sstevel@tonic-gate 
16440Sstevel@tonic-gate 			/* for S40 the following would suffice */
16450Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
16460Sstevel@tonic-gate 
16470Sstevel@tonic-gate 			/* power active bar control bit */
16480Sstevel@tonic-gate 			byte |= PAB_CBIT;
16490Sstevel@tonic-gate 			outb(CMOS_DATA, byte);
16500Sstevel@tonic-gate 
16510Sstevel@tonic-gate 			break;
16520Sstevel@tonic-gate 
16530Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_ASPEN_BMC:
16540Sstevel@tonic-gate 			restarts = 0;
16550Sstevel@tonic-gate restart_aspen_bmc:
16560Sstevel@tonic-gate 			if (++restarts == 3)
16570Sstevel@tonic-gate 				break;
16580Sstevel@tonic-gate 			attempts = 0;
16590Sstevel@tonic-gate 			do {
16600Sstevel@tonic-gate 				byte = inb(MISMIC_FLAG_REGISTER);
16610Sstevel@tonic-gate 				byte &= MISMIC_BUSY_MASK;
16620Sstevel@tonic-gate 				if (byte != 0) {
16630Sstevel@tonic-gate 					drv_usecwait(1000);
16640Sstevel@tonic-gate 					if (attempts >= 3)
16650Sstevel@tonic-gate 						goto restart_aspen_bmc;
16660Sstevel@tonic-gate 					++attempts;
16670Sstevel@tonic-gate 				}
16680Sstevel@tonic-gate 			} while (byte != 0);
16690Sstevel@tonic-gate 			outb(MISMIC_CNTL_REGISTER, CC_SMS_GET_STATUS);
16700Sstevel@tonic-gate 			byte = inb(MISMIC_FLAG_REGISTER);
16710Sstevel@tonic-gate 			byte |= 0x1;
16720Sstevel@tonic-gate 			outb(MISMIC_FLAG_REGISTER, byte);
16730Sstevel@tonic-gate 			i = 0;
16740Sstevel@tonic-gate 			for (; i < (sizeof (aspen_bmc)/sizeof (aspen_bmc[0]));
16750Sstevel@tonic-gate 			    i++) {
16760Sstevel@tonic-gate 				attempts = 0;
16770Sstevel@tonic-gate 				do {
16780Sstevel@tonic-gate 					byte = inb(MISMIC_FLAG_REGISTER);
16790Sstevel@tonic-gate 					byte &= MISMIC_BUSY_MASK;
16800Sstevel@tonic-gate 					if (byte != 0) {
16810Sstevel@tonic-gate 						drv_usecwait(1000);
16820Sstevel@tonic-gate 						if (attempts >= 3)
16830Sstevel@tonic-gate 							goto restart_aspen_bmc;
16840Sstevel@tonic-gate 						++attempts;
16850Sstevel@tonic-gate 					}
16860Sstevel@tonic-gate 				} while (byte != 0);
16870Sstevel@tonic-gate 				outb(MISMIC_CNTL_REGISTER, aspen_bmc[i].cntl);
16880Sstevel@tonic-gate 				outb(MISMIC_DATA_REGISTER, aspen_bmc[i].data);
16890Sstevel@tonic-gate 				byte = inb(MISMIC_FLAG_REGISTER);
16900Sstevel@tonic-gate 				byte |= 0x1;
16910Sstevel@tonic-gate 				outb(MISMIC_FLAG_REGISTER, byte);
16920Sstevel@tonic-gate 			}
16930Sstevel@tonic-gate 			break;
16940Sstevel@tonic-gate 
16950Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_SITKA_BMC:
16960Sstevel@tonic-gate 			restarts = 0;
16970Sstevel@tonic-gate restart_sitka_bmc:
16980Sstevel@tonic-gate 			if (++restarts == 3)
16990Sstevel@tonic-gate 				break;
17000Sstevel@tonic-gate 			attempts = 0;
17010Sstevel@tonic-gate 			do {
17020Sstevel@tonic-gate 				byte = inb(SMS_STATUS_REGISTER);
17030Sstevel@tonic-gate 				byte &= SMS_STATE_MASK;
17040Sstevel@tonic-gate 				if ((byte == SMS_READ_STATE) ||
17050Sstevel@tonic-gate 				    (byte == SMS_WRITE_STATE)) {
17060Sstevel@tonic-gate 					drv_usecwait(1000);
17070Sstevel@tonic-gate 					if (attempts >= 3)
17080Sstevel@tonic-gate 						goto restart_sitka_bmc;
17090Sstevel@tonic-gate 					++attempts;
17100Sstevel@tonic-gate 				}
17110Sstevel@tonic-gate 			} while ((byte == SMS_READ_STATE) ||
17120Sstevel@tonic-gate 			    (byte == SMS_WRITE_STATE));
17130Sstevel@tonic-gate 			outb(SMS_COMMAND_REGISTER, SMS_GET_STATUS);
17140Sstevel@tonic-gate 			i = 0;
17150Sstevel@tonic-gate 			for (; i < (sizeof (sitka_bmc)/sizeof (sitka_bmc[0]));
17160Sstevel@tonic-gate 			    i++) {
17170Sstevel@tonic-gate 				attempts = 0;
17180Sstevel@tonic-gate 				do {
17190Sstevel@tonic-gate 					byte = inb(SMS_STATUS_REGISTER);
17200Sstevel@tonic-gate 					byte &= SMS_IBF_MASK;
17210Sstevel@tonic-gate 					if (byte != 0) {
17220Sstevel@tonic-gate 						drv_usecwait(1000);
17230Sstevel@tonic-gate 						if (attempts >= 3)
17240Sstevel@tonic-gate 							goto restart_sitka_bmc;
17250Sstevel@tonic-gate 						++attempts;
17260Sstevel@tonic-gate 					}
17270Sstevel@tonic-gate 				} while (byte != 0);
17280Sstevel@tonic-gate 				outb(sitka_bmc[i].port, sitka_bmc[i].data);
17290Sstevel@tonic-gate 			}
17300Sstevel@tonic-gate 			break;
17310Sstevel@tonic-gate 
17320Sstevel@tonic-gate 		case APIC_POWEROFF_NONE:
17330Sstevel@tonic-gate 
17340Sstevel@tonic-gate 			/* If no APIC direct method, we will try using ACPI */
17350Sstevel@tonic-gate 			if (apic_enable_acpi) {
17360Sstevel@tonic-gate 				if (acpi_poweroff() == 1)
17370Sstevel@tonic-gate 					return;
17380Sstevel@tonic-gate 			} else
17390Sstevel@tonic-gate 				return;
17400Sstevel@tonic-gate 
17410Sstevel@tonic-gate 			break;
17420Sstevel@tonic-gate 	}
17430Sstevel@tonic-gate 	/*
17440Sstevel@tonic-gate 	 * Wait a limited time here for power to go off.
17450Sstevel@tonic-gate 	 * If the power does not go off, then there was a
17460Sstevel@tonic-gate 	 * problem and we should continue to the halt which
17470Sstevel@tonic-gate 	 * prints a message for the user to press a key to
17480Sstevel@tonic-gate 	 * reboot.
17490Sstevel@tonic-gate 	 */
17500Sstevel@tonic-gate 	drv_usecwait(7000000); /* wait seven seconds */
17510Sstevel@tonic-gate 
17520Sstevel@tonic-gate }
17530Sstevel@tonic-gate 
17540Sstevel@tonic-gate /*
17550Sstevel@tonic-gate  * Try and disable all interrupts. We just assign interrupts to other
17560Sstevel@tonic-gate  * processors based on policy. If any were bound by user request, we
17570Sstevel@tonic-gate  * let them continue and return failure. We do not bother to check
17580Sstevel@tonic-gate  * for cache affinity while rebinding.
17590Sstevel@tonic-gate  */
17600Sstevel@tonic-gate 
17610Sstevel@tonic-gate static int
17620Sstevel@tonic-gate apic_disable_intr(processorid_t cpun)
17630Sstevel@tonic-gate {
17643446Smrj 	int bind_cpu = 0, i, hardbound = 0;
17650Sstevel@tonic-gate 	apic_irq_t *irq_ptr;
17663446Smrj 	ulong_t iflag;
17670Sstevel@tonic-gate 
17680Sstevel@tonic-gate 	iflag = intr_clear();
17690Sstevel@tonic-gate 	lock_set(&apic_ioapic_lock);
17703139Ssethg 
17713139Ssethg 	for (i = 0; i <= APIC_MAX_VECTOR; i++) {
17723139Ssethg 		if (apic_reprogram_info[i].done == B_FALSE) {
17733139Ssethg 			if (apic_reprogram_info[i].bindcpu == cpun) {
17743139Ssethg 				/*
17753139Ssethg 				 * CPU is busy -- it's the target of
17763139Ssethg 				 * a pending reprogramming attempt
17773139Ssethg 				 */
17783139Ssethg 				lock_clear(&apic_ioapic_lock);
17793139Ssethg 				intr_restore(iflag);
17803139Ssethg 				return (PSM_FAILURE);
17813139Ssethg 			}
17823139Ssethg 		}
17833139Ssethg 	}
17843139Ssethg 
17850Sstevel@tonic-gate 	apic_cpus[cpun].aci_status &= ~APIC_CPU_INTR_ENABLE;
17863139Ssethg 
17870Sstevel@tonic-gate 	apic_cpus[cpun].aci_curipl = 0;
17883139Ssethg 
17890Sstevel@tonic-gate 	i = apic_min_device_irq;
17900Sstevel@tonic-gate 	for (; i <= apic_max_device_irq; i++) {
17910Sstevel@tonic-gate 		/*
17920Sstevel@tonic-gate 		 * If there are bound interrupts on this cpu, then
17930Sstevel@tonic-gate 		 * rebind them to other processors.
17940Sstevel@tonic-gate 		 */
17950Sstevel@tonic-gate 		if ((irq_ptr = apic_irq_table[i]) != NULL) {
17960Sstevel@tonic-gate 			ASSERT((irq_ptr->airq_temp_cpu == IRQ_UNBOUND) ||
17970Sstevel@tonic-gate 			    (irq_ptr->airq_temp_cpu == IRQ_UNINIT) ||
17980Sstevel@tonic-gate 			    ((irq_ptr->airq_temp_cpu & ~IRQ_USER_BOUND) <
17990Sstevel@tonic-gate 			    apic_nproc));
18000Sstevel@tonic-gate 
18010Sstevel@tonic-gate 			if (irq_ptr->airq_temp_cpu == (cpun | IRQ_USER_BOUND)) {
18020Sstevel@tonic-gate 				hardbound = 1;
18030Sstevel@tonic-gate 				continue;
18040Sstevel@tonic-gate 			}
18050Sstevel@tonic-gate 
18060Sstevel@tonic-gate 			if (irq_ptr->airq_temp_cpu == cpun) {
18070Sstevel@tonic-gate 				do {
18083446Smrj 					bind_cpu = apic_next_bind_cpu++;
18090Sstevel@tonic-gate 					if (bind_cpu >= apic_nproc) {
18100Sstevel@tonic-gate 						apic_next_bind_cpu = 1;
18110Sstevel@tonic-gate 						bind_cpu = 0;
18120Sstevel@tonic-gate 
18130Sstevel@tonic-gate 					}
18143139Ssethg 				} while (apic_rebind_all(irq_ptr, bind_cpu));
18150Sstevel@tonic-gate 			}
18160Sstevel@tonic-gate 		}
18170Sstevel@tonic-gate 	}
18183139Ssethg 
18193139Ssethg 	lock_clear(&apic_ioapic_lock);
18203139Ssethg 	intr_restore(iflag);
18213139Ssethg 
18220Sstevel@tonic-gate 	if (hardbound) {
18230Sstevel@tonic-gate 		cmn_err(CE_WARN, "Could not disable interrupts on %d"
18240Sstevel@tonic-gate 		    "due to user bound interrupts", cpun);
18250Sstevel@tonic-gate 		return (PSM_FAILURE);
18260Sstevel@tonic-gate 	}
18270Sstevel@tonic-gate 	else
18280Sstevel@tonic-gate 		return (PSM_SUCCESS);
18290Sstevel@tonic-gate }
18300Sstevel@tonic-gate 
18317113Sbholler /*
18327113Sbholler  * Bind interrupts to the CPU's local APIC.
18337113Sbholler  * Interrupts should not be bound to a CPU's local APIC until the CPU
18347113Sbholler  * is ready to receive interrupts.
18357113Sbholler  */
18360Sstevel@tonic-gate static void
18370Sstevel@tonic-gate apic_enable_intr(processorid_t cpun)
18380Sstevel@tonic-gate {
18393446Smrj 	int	i;
18400Sstevel@tonic-gate 	apic_irq_t *irq_ptr;
18413446Smrj 	ulong_t iflag;
18420Sstevel@tonic-gate 
18430Sstevel@tonic-gate 	iflag = intr_clear();
18440Sstevel@tonic-gate 	lock_set(&apic_ioapic_lock);
18453139Ssethg 
18460Sstevel@tonic-gate 	apic_cpus[cpun].aci_status |= APIC_CPU_INTR_ENABLE;
18470Sstevel@tonic-gate 
18480Sstevel@tonic-gate 	i = apic_min_device_irq;
18490Sstevel@tonic-gate 	for (i = apic_min_device_irq; i <= apic_max_device_irq; i++) {
18500Sstevel@tonic-gate 		if ((irq_ptr = apic_irq_table[i]) != NULL) {
18510Sstevel@tonic-gate 			if ((irq_ptr->airq_cpu & ~IRQ_USER_BOUND) == cpun) {
18520Sstevel@tonic-gate 				(void) apic_rebind_all(irq_ptr,
18533139Ssethg 				    irq_ptr->airq_cpu);
18540Sstevel@tonic-gate 			}
18550Sstevel@tonic-gate 		}
18560Sstevel@tonic-gate 	}
18573139Ssethg 
18583139Ssethg 	lock_clear(&apic_ioapic_lock);
18593139Ssethg 	intr_restore(iflag);
18600Sstevel@tonic-gate }
18610Sstevel@tonic-gate 
18620Sstevel@tonic-gate 
18630Sstevel@tonic-gate /*
18640Sstevel@tonic-gate  * This function will reprogram the timer.
18650Sstevel@tonic-gate  *
18660Sstevel@tonic-gate  * When in oneshot mode the argument is the absolute time in future to
18670Sstevel@tonic-gate  * generate the interrupt at.
18680Sstevel@tonic-gate  *
18690Sstevel@tonic-gate  * When in periodic mode, the argument is the interval at which the
18700Sstevel@tonic-gate  * interrupts should be generated. There is no need to support the periodic
18710Sstevel@tonic-gate  * mode timer change at this time.
18720Sstevel@tonic-gate  */
18730Sstevel@tonic-gate static void
18740Sstevel@tonic-gate apic_timer_reprogram(hrtime_t time)
18750Sstevel@tonic-gate {
18760Sstevel@tonic-gate 	hrtime_t now;
18770Sstevel@tonic-gate 	uint_t ticks;
18783446Smrj 	int64_t delta;
18790Sstevel@tonic-gate 
18800Sstevel@tonic-gate 	/*
18810Sstevel@tonic-gate 	 * We should be called from high PIL context (CBE_HIGH_PIL),
18820Sstevel@tonic-gate 	 * so kpreempt is disabled.
18830Sstevel@tonic-gate 	 */
18840Sstevel@tonic-gate 
18850Sstevel@tonic-gate 	if (!apic_oneshot) {
18860Sstevel@tonic-gate 		/* time is the interval for periodic mode */
18872992Sdmick 		ticks = APIC_NSECS_TO_TICKS(time);
18880Sstevel@tonic-gate 	} else {
18890Sstevel@tonic-gate 		/* one shot mode */
18900Sstevel@tonic-gate 
18910Sstevel@tonic-gate 		now = gethrtime();
18922992Sdmick 		delta = time - now;
18932992Sdmick 
18942992Sdmick 		if (delta <= 0) {
18950Sstevel@tonic-gate 			/*
18960Sstevel@tonic-gate 			 * requested to generate an interrupt in the past
18970Sstevel@tonic-gate 			 * generate an interrupt as soon as possible
18980Sstevel@tonic-gate 			 */
18990Sstevel@tonic-gate 			ticks = apic_min_timer_ticks;
19002992Sdmick 		} else if (delta > apic_nsec_max) {
19010Sstevel@tonic-gate 			/*
19020Sstevel@tonic-gate 			 * requested to generate an interrupt at a time
19030Sstevel@tonic-gate 			 * further than what we are capable of. Set to max
19040Sstevel@tonic-gate 			 * the hardware can handle
19050Sstevel@tonic-gate 			 */
19060Sstevel@tonic-gate 
19070Sstevel@tonic-gate 			ticks = APIC_MAXVAL;
19080Sstevel@tonic-gate #ifdef DEBUG
19090Sstevel@tonic-gate 			cmn_err(CE_CONT, "apic_timer_reprogram, request at"
19100Sstevel@tonic-gate 			    "  %lld  too far in future, current time"
19110Sstevel@tonic-gate 			    "  %lld \n", time, now);
19122992Sdmick #endif
19130Sstevel@tonic-gate 		} else
19142992Sdmick 			ticks = APIC_NSECS_TO_TICKS(delta);
19150Sstevel@tonic-gate 	}
19160Sstevel@tonic-gate 
19170Sstevel@tonic-gate 	if (ticks < apic_min_timer_ticks)
19180Sstevel@tonic-gate 		ticks = apic_min_timer_ticks;
19190Sstevel@tonic-gate 
19207282Smishra 	apic_reg_ops->apic_write(APIC_INIT_COUNT, ticks);
19210Sstevel@tonic-gate }
19220Sstevel@tonic-gate 
19230Sstevel@tonic-gate /*
19240Sstevel@tonic-gate  * This function will enable timer interrupts.
19250Sstevel@tonic-gate  */
19260Sstevel@tonic-gate static void
19270Sstevel@tonic-gate apic_timer_enable(void)
19280Sstevel@tonic-gate {
19290Sstevel@tonic-gate 	/*
19300Sstevel@tonic-gate 	 * We should be Called from high PIL context (CBE_HIGH_PIL),
19310Sstevel@tonic-gate 	 * so kpreempt is disabled.
19320Sstevel@tonic-gate 	 */
19330Sstevel@tonic-gate 
19347282Smishra 	if (!apic_oneshot) {
19357282Smishra 		apic_reg_ops->apic_write(APIC_LOCAL_TIMER,
19367282Smishra 		    (apic_clkvect + APIC_BASE_VECT) | AV_TIME);
19377282Smishra 	} else {
19380Sstevel@tonic-gate 		/* one shot */
19397282Smishra 		apic_reg_ops->apic_write(APIC_LOCAL_TIMER,
19407282Smishra 		    (apic_clkvect + APIC_BASE_VECT));
19410Sstevel@tonic-gate 	}
19420Sstevel@tonic-gate }
19430Sstevel@tonic-gate 
19440Sstevel@tonic-gate /*
19450Sstevel@tonic-gate  * This function will disable timer interrupts.
19460Sstevel@tonic-gate  */
19470Sstevel@tonic-gate static void
19480Sstevel@tonic-gate apic_timer_disable(void)
19490Sstevel@tonic-gate {
19500Sstevel@tonic-gate 	/*
19510Sstevel@tonic-gate 	 * We should be Called from high PIL context (CBE_HIGH_PIL),
19520Sstevel@tonic-gate 	 * so kpreempt is disabled.
19530Sstevel@tonic-gate 	 */
19547282Smishra 	apic_reg_ops->apic_write(APIC_LOCAL_TIMER,
19557282Smishra 	    (apic_clkvect + APIC_BASE_VECT) | AV_MASK);
19560Sstevel@tonic-gate }
19570Sstevel@tonic-gate 
19580Sstevel@tonic-gate 
19595107Seota ddi_periodic_t apic_periodic_id;
19600Sstevel@tonic-gate 
19610Sstevel@tonic-gate /*
19625107Seota  * If this module needs a periodic handler for the interrupt distribution, it
19635107Seota  * can be added here. The argument to the periodic handler is not currently
19645107Seota  * used, but is reserved for future.
19650Sstevel@tonic-gate  */
19660Sstevel@tonic-gate static void
19670Sstevel@tonic-gate apic_post_cyclic_setup(void *arg)
19680Sstevel@tonic-gate {
19690Sstevel@tonic-gate _NOTE(ARGUNUSED(arg))
19700Sstevel@tonic-gate 	/* cpu_lock is held */
19715107Seota 	/* set up a periodic handler for intr redistribution */
19720Sstevel@tonic-gate 
19730Sstevel@tonic-gate 	/*
19740Sstevel@tonic-gate 	 * In peridoc mode intr redistribution processing is done in
19750Sstevel@tonic-gate 	 * apic_intr_enter during clk intr processing
19760Sstevel@tonic-gate 	 */
19770Sstevel@tonic-gate 	if (!apic_oneshot)
19780Sstevel@tonic-gate 		return;
19795107Seota 	/*
19805107Seota 	 * Register a periodical handler for the redistribution processing.
19815107Seota 	 * On X86, CY_LOW_LEVEL is mapped to the level 2 interrupt, so
19825107Seota 	 * DDI_IPL_2 should be passed to ddi_periodic_add() here.
19835107Seota 	 */
19845107Seota 	apic_periodic_id = ddi_periodic_add(
19855107Seota 	    (void (*)(void *))apic_redistribute_compute, NULL,
19865107Seota 	    apic_redistribute_sample_interval, DDI_IPL_2);
19870Sstevel@tonic-gate }
19880Sstevel@tonic-gate 
19890Sstevel@tonic-gate static void
19900Sstevel@tonic-gate apic_redistribute_compute(void)
19910Sstevel@tonic-gate {
19920Sstevel@tonic-gate 	int	i, j, max_busy;
19930Sstevel@tonic-gate 
19940Sstevel@tonic-gate 	if (apic_enable_dynamic_migration) {
19950Sstevel@tonic-gate 		if (++apic_nticks == apic_sample_factor_redistribution) {
19960Sstevel@tonic-gate 			/*
19970Sstevel@tonic-gate 			 * Time to call apic_intr_redistribute().
19980Sstevel@tonic-gate 			 * reset apic_nticks. This will cause max_busy
19990Sstevel@tonic-gate 			 * to be calculated below and if it is more than
20000Sstevel@tonic-gate 			 * apic_int_busy, we will do the whole thing
20010Sstevel@tonic-gate 			 */
20020Sstevel@tonic-gate 			apic_nticks = 0;
20030Sstevel@tonic-gate 		}
20040Sstevel@tonic-gate 		max_busy = 0;
20050Sstevel@tonic-gate 		for (i = 0; i < apic_nproc; i++) {
20060Sstevel@tonic-gate 
20070Sstevel@tonic-gate 			/*
20080Sstevel@tonic-gate 			 * Check if curipl is non zero & if ISR is in
20090Sstevel@tonic-gate 			 * progress
20100Sstevel@tonic-gate 			 */
20110Sstevel@tonic-gate 			if (((j = apic_cpus[i].aci_curipl) != 0) &&
20120Sstevel@tonic-gate 			    (apic_cpus[i].aci_ISR_in_progress & (1 << j))) {
20130Sstevel@tonic-gate 
20140Sstevel@tonic-gate 				int	irq;
20150Sstevel@tonic-gate 				apic_cpus[i].aci_busy++;
20160Sstevel@tonic-gate 				irq = apic_cpus[i].aci_current[j];
20170Sstevel@tonic-gate 				apic_irq_table[irq]->airq_busy++;
20180Sstevel@tonic-gate 			}
20190Sstevel@tonic-gate 
20200Sstevel@tonic-gate 			if (!apic_nticks &&
20210Sstevel@tonic-gate 			    (apic_cpus[i].aci_busy > max_busy))
20220Sstevel@tonic-gate 				max_busy = apic_cpus[i].aci_busy;
20230Sstevel@tonic-gate 		}
20240Sstevel@tonic-gate 		if (!apic_nticks) {
20250Sstevel@tonic-gate 			if (max_busy > apic_int_busy_mark) {
20260Sstevel@tonic-gate 			/*
20270Sstevel@tonic-gate 			 * We could make the following check be
20280Sstevel@tonic-gate 			 * skipped > 1 in which case, we get a
20290Sstevel@tonic-gate 			 * redistribution at half the busy mark (due to
20300Sstevel@tonic-gate 			 * double interval). Need to be able to collect
20310Sstevel@tonic-gate 			 * more empirical data to decide if that is a
20320Sstevel@tonic-gate 			 * good strategy. Punt for now.
20330Sstevel@tonic-gate 			 */
20343446Smrj 				if (apic_skipped_redistribute) {
20350Sstevel@tonic-gate 					apic_cleanup_busy();
20363446Smrj 					apic_skipped_redistribute = 0;
20373446Smrj 				} else {
20380Sstevel@tonic-gate 					apic_intr_redistribute();
20393446Smrj 				}
20400Sstevel@tonic-gate 			} else
20410Sstevel@tonic-gate 				apic_skipped_redistribute++;
20420Sstevel@tonic-gate 		}
20430Sstevel@tonic-gate 	}
20440Sstevel@tonic-gate }
20450Sstevel@tonic-gate 
20460Sstevel@tonic-gate 
20473446Smrj /*
20483446Smrj  * The following functions are in the platform specific file so that they
20493446Smrj  * can be different functions depending on whether we are running on
20503446Smrj  * bare metal or a hypervisor.
20513446Smrj  */
20520Sstevel@tonic-gate 
20533446Smrj /*
20543446Smrj  * map an apic for memory-mapped access
20553446Smrj  */
20563446Smrj uint32_t *
20573446Smrj mapin_apic(uint32_t addr, size_t len, int flags)
20583446Smrj {
20593446Smrj 	/*LINTED: pointer cast may result in improper alignment */
20603446Smrj 	return ((uint32_t *)psm_map_phys(addr, len, flags));
20613446Smrj }
20620Sstevel@tonic-gate 
20633446Smrj uint32_t *
20643446Smrj mapin_ioapic(uint32_t addr, size_t len, int flags)
20653446Smrj {
20663446Smrj 	return (mapin_apic(addr, len, flags));
20670Sstevel@tonic-gate }
20680Sstevel@tonic-gate 
20690Sstevel@tonic-gate /*
20703446Smrj  * unmap an apic
20713139Ssethg  */
20723446Smrj void
20733446Smrj mapout_apic(caddr_t addr, size_t len)
20743139Ssethg {
20753446Smrj 	psm_unmap_phys(addr, len);
20763139Ssethg }
20773139Ssethg 
20783446Smrj void
20793446Smrj mapout_ioapic(caddr_t addr, size_t len)
20803139Ssethg {
20813446Smrj 	mapout_apic(addr, len);
20823139Ssethg }
20833139Ssethg 
20843139Ssethg /*
20854937Sjohnny  * Check to make sure there are enough irq slots
20863139Ssethg  */
20873446Smrj int
20884937Sjohnny apic_check_free_irqs(int count)
20894937Sjohnny {
20904937Sjohnny 	int i, avail;
20914937Sjohnny 
20924937Sjohnny 	avail = 0;
20934937Sjohnny 	for (i = APIC_FIRST_FREE_IRQ; i < APIC_RESV_IRQ; i++) {
20944937Sjohnny 		if ((apic_irq_table[i] == NULL) ||
20954937Sjohnny 		    apic_irq_table[i]->airq_mps_intr_index == FREE_INDEX) {
20964937Sjohnny 			if (++avail >= count)
20974937Sjohnny 				return (PSM_SUCCESS);
20984937Sjohnny 		}
20994937Sjohnny 	}
21004937Sjohnny 	return (PSM_FAILURE);
21014937Sjohnny }
21024937Sjohnny 
21034937Sjohnny /*
21044937Sjohnny  * This function allocates "count" MSI vector(s) for the given "dip/pri/type"
21054937Sjohnny  */
21064937Sjohnny int
21074937Sjohnny apic_alloc_msi_vectors(dev_info_t *dip, int inum, int count, int pri,
21083446Smrj     int behavior)
21093139Ssethg {
21103446Smrj 	int	rcount, i;
21117282Smishra 	uchar_t	start, irqno;
21127282Smishra 	uint32_t cpu;
21133446Smrj 	major_t	major;
21143446Smrj 	apic_irq_t	*irqptr;
21153139Ssethg 
21164937Sjohnny 	DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msi_vectors: dip=0x%p "
21173446Smrj 	    "inum=0x%x  pri=0x%x count=0x%x behavior=%d\n",
21184937Sjohnny 	    (void *)dip, inum, pri, count, behavior));
21193139Ssethg 
21203446Smrj 	if (count > 1) {
21213446Smrj 		if (behavior == DDI_INTR_ALLOC_STRICT &&
21223446Smrj 		    (apic_multi_msi_enable == 0 || count > apic_multi_msi_max))
21233446Smrj 			return (0);
21243139Ssethg 
21253446Smrj 		if (apic_multi_msi_enable == 0)
21263446Smrj 			count = 1;
21273446Smrj 		else if (count > apic_multi_msi_max)
21283446Smrj 			count = apic_multi_msi_max;
21293446Smrj 	}
21303139Ssethg 
21313446Smrj 	if ((rcount = apic_navail_vector(dip, pri)) > count)
21323446Smrj 		rcount = count;
21333446Smrj 	else if (rcount == 0 || (rcount < count &&
21343446Smrj 	    behavior == DDI_INTR_ALLOC_STRICT))
21353446Smrj 		return (0);
21363139Ssethg 
21373446Smrj 	/* if not ISP2, then round it down */
21383446Smrj 	if (!ISP2(rcount))
21393446Smrj 		rcount = 1 << (highbit(rcount) - 1);
21403139Ssethg 
21413446Smrj 	mutex_enter(&airq_mutex);
21423446Smrj 
21433446Smrj 	for (start = 0; rcount > 0; rcount >>= 1) {
21443446Smrj 		if ((start = apic_find_multi_vectors(pri, rcount)) != 0 ||
21453446Smrj 		    behavior == DDI_INTR_ALLOC_STRICT)
21463446Smrj 			break;
21473139Ssethg 	}
21483139Ssethg 
21493446Smrj 	if (start == 0) {
21503446Smrj 		/* no vector available */
21513446Smrj 		mutex_exit(&airq_mutex);
21523446Smrj 		return (0);
21533446Smrj 	}
21543446Smrj 
21554937Sjohnny 	if (apic_check_free_irqs(rcount) == PSM_FAILURE) {
21564937Sjohnny 		/* not enough free irq slots available */
21574937Sjohnny 		mutex_exit(&airq_mutex);
21584937Sjohnny 		return (0);
21594937Sjohnny 	}
21604937Sjohnny 
21613446Smrj 	major = (dip != NULL) ? ddi_name_to_major(ddi_get_name(dip)) : 0;
21623446Smrj 	for (i = 0; i < rcount; i++) {
21633446Smrj 		if ((irqno = apic_allocate_irq(apic_first_avail_irq)) ==
21643446Smrj 		    (uchar_t)-1) {
21654937Sjohnny 			/*
21664937Sjohnny 			 * shouldn't happen because of the
21674937Sjohnny 			 * apic_check_free_irqs() check earlier
21684937Sjohnny 			 */
21693446Smrj 			mutex_exit(&airq_mutex);
21704937Sjohnny 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msi_vectors: "
21713446Smrj 			    "apic_allocate_irq failed\n"));
21723446Smrj 			return (i);
21733446Smrj 		}
21743446Smrj 		apic_max_device_irq = max(irqno, apic_max_device_irq);
21753446Smrj 		apic_min_device_irq = min(irqno, apic_min_device_irq);
21763446Smrj 		irqptr = apic_irq_table[irqno];
21773446Smrj #ifdef	DEBUG
21783446Smrj 		if (apic_vector_to_irq[start + i] != APIC_RESV_IRQ)
21794937Sjohnny 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msi_vectors: "
21803446Smrj 			    "apic_vector_to_irq is not APIC_RESV_IRQ\n"));
21813446Smrj #endif
21823446Smrj 		apic_vector_to_irq[start + i] = (uchar_t)irqno;
21833446Smrj 
21843446Smrj 		irqptr->airq_vector = (uchar_t)(start + i);
21853446Smrj 		irqptr->airq_ioapicindex = (uchar_t)inum;	/* start */
21863446Smrj 		irqptr->airq_intin_no = (uchar_t)rcount;
21873446Smrj 		irqptr->airq_ipl = pri;
21883446Smrj 		irqptr->airq_vector = start + i;
21893446Smrj 		irqptr->airq_origirq = (uchar_t)(inum + i);
21903446Smrj 		irqptr->airq_share_id = 0;
21913446Smrj 		irqptr->airq_mps_intr_index = MSI_INDEX;
21923446Smrj 		irqptr->airq_dip = dip;
21933446Smrj 		irqptr->airq_major = major;
21943446Smrj 		if (i == 0) /* they all bound to the same cpu */
21953446Smrj 			cpu = irqptr->airq_cpu = apic_bind_intr(dip, irqno,
21964397Sschwartz 			    0xff, 0xff);
21973446Smrj 		else
21983446Smrj 			irqptr->airq_cpu = cpu;
21994937Sjohnny 		DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msi_vectors: irq=0x%x "
22003446Smrj 		    "dip=0x%p vector=0x%x origirq=0x%x pri=0x%x\n", irqno,
22013446Smrj 		    (void *)irqptr->airq_dip, irqptr->airq_vector,
22023446Smrj 		    irqptr->airq_origirq, pri));
22033446Smrj 	}
22043446Smrj 	mutex_exit(&airq_mutex);
22053446Smrj 	return (rcount);
22063139Ssethg }
22073139Ssethg 
22083139Ssethg /*
22094937Sjohnny  * This function allocates "count" MSI-X vector(s) for the given "dip/pri/type"
22104937Sjohnny  */
22114937Sjohnny int
22124937Sjohnny apic_alloc_msix_vectors(dev_info_t *dip, int inum, int count, int pri,
22134937Sjohnny     int behavior)
22144937Sjohnny {
22154937Sjohnny 	int	rcount, i;
22164937Sjohnny 	major_t	major;
22174937Sjohnny 
22184937Sjohnny 	if (count > 1) {
22194937Sjohnny 		if (behavior == DDI_INTR_ALLOC_STRICT) {
22204937Sjohnny 			if (count > apic_msix_max)
22214937Sjohnny 				return (0);
22224937Sjohnny 		} else if (count > apic_msix_max)
22234937Sjohnny 			count = apic_msix_max;
22244937Sjohnny 	}
22254937Sjohnny 
22264937Sjohnny 	mutex_enter(&airq_mutex);
22274937Sjohnny 
22284937Sjohnny 	if ((rcount = apic_navail_vector(dip, pri)) > count)
22294937Sjohnny 		rcount = count;
22304937Sjohnny 	else if (rcount == 0 || (rcount < count &&
22314937Sjohnny 	    behavior == DDI_INTR_ALLOC_STRICT)) {
22324937Sjohnny 		rcount = 0;
22334937Sjohnny 		goto out;
22344937Sjohnny 	}
22354937Sjohnny 
22364937Sjohnny 	if (apic_check_free_irqs(rcount) == PSM_FAILURE) {
22374937Sjohnny 		/* not enough free irq slots available */
22384937Sjohnny 		rcount = 0;
22394937Sjohnny 		goto out;
22404937Sjohnny 	}
22414937Sjohnny 
22424937Sjohnny 	major = (dip != NULL) ? ddi_name_to_major(ddi_get_name(dip)) : 0;
22434937Sjohnny 	for (i = 0; i < rcount; i++) {
22444937Sjohnny 		uchar_t	vector, irqno;
22454937Sjohnny 		apic_irq_t	*irqptr;
22464937Sjohnny 
22474937Sjohnny 		if ((irqno = apic_allocate_irq(apic_first_avail_irq)) ==
22484937Sjohnny 		    (uchar_t)-1) {
22494937Sjohnny 			/*
22504937Sjohnny 			 * shouldn't happen because of the
22514937Sjohnny 			 * apic_check_free_irqs() check earlier
22524937Sjohnny 			 */
22534937Sjohnny 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msix_vectors: "
22544937Sjohnny 			    "apic_allocate_irq failed\n"));
22554937Sjohnny 			rcount = i;
22564937Sjohnny 			goto out;
22574937Sjohnny 		}
22584937Sjohnny 		if ((vector = apic_allocate_vector(pri, irqno, 1)) == 0) {
22594937Sjohnny 			/*
22604937Sjohnny 			 * shouldn't happen because of the
22614937Sjohnny 			 * apic_navail_vector() call earlier
22624937Sjohnny 			 */
22634937Sjohnny 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_msix_vectors: "
22644937Sjohnny 			    "apic_allocate_vector failed\n"));
22654937Sjohnny 			rcount = i;
22664937Sjohnny 			goto out;
22674937Sjohnny 		}
22684937Sjohnny 		apic_max_device_irq = max(irqno, apic_max_device_irq);
22694937Sjohnny 		apic_min_device_irq = min(irqno, apic_min_device_irq);
22704937Sjohnny 		irqptr = apic_irq_table[irqno];
22714937Sjohnny 		irqptr->airq_vector = (uchar_t)vector;
22724937Sjohnny 		irqptr->airq_ipl = pri;
22734937Sjohnny 		irqptr->airq_origirq = (uchar_t)(inum + i);
22744937Sjohnny 		irqptr->airq_share_id = 0;
22754937Sjohnny 		irqptr->airq_mps_intr_index = MSIX_INDEX;
22764937Sjohnny 		irqptr->airq_dip = dip;
22774937Sjohnny 		irqptr->airq_major = major;
22784937Sjohnny 		irqptr->airq_cpu = apic_bind_intr(dip, irqno, 0xff, 0xff);
22794937Sjohnny 	}
22804937Sjohnny out:
22814937Sjohnny 	mutex_exit(&airq_mutex);
22824937Sjohnny 	return (rcount);
22834937Sjohnny }
22844937Sjohnny 
22854937Sjohnny /*
22863446Smrj  * Allocate a free vector for irq at ipl. Takes care of merging of multiple
22873446Smrj  * IPLs into a single APIC level as well as stretching some IPLs onto multiple
22883446Smrj  * levels. APIC_HI_PRI_VECTS interrupts are reserved for high priority
22893446Smrj  * requests and allocated only when pri is set.
22900Sstevel@tonic-gate  */
22913446Smrj uchar_t
22923446Smrj apic_allocate_vector(int ipl, int irq, int pri)
22930Sstevel@tonic-gate {
22943446Smrj 	int	lowest, highest, i;
22950Sstevel@tonic-gate 
22963446Smrj 	highest = apic_ipltopri[ipl] + APIC_VECTOR_MASK;
22973446Smrj 	lowest = apic_ipltopri[ipl - 1] + APIC_VECTOR_PER_IPL;
22980Sstevel@tonic-gate 
22993446Smrj 	if (highest < lowest) /* Both ipl and ipl - 1 map to same pri */
23003446Smrj 		lowest -= APIC_VECTOR_PER_IPL;
23013139Ssethg 
23023446Smrj #ifdef	DEBUG
23033446Smrj 	if (apic_restrict_vector)	/* for testing shared interrupt logic */
23043446Smrj 		highest = lowest + apic_restrict_vector + APIC_HI_PRI_VECTS;
23053446Smrj #endif /* DEBUG */
23063446Smrj 	if (pri == 0)
23073446Smrj 		highest -= APIC_HI_PRI_VECTS;
23083139Ssethg 
23093446Smrj 	for (i = lowest; i < highest; i++) {
23103446Smrj 		if (APIC_CHECK_RESERVE_VECTORS(i))
23113446Smrj 			continue;
23123446Smrj 		if (apic_vector_to_irq[i] == APIC_RESV_IRQ) {
23133446Smrj 			apic_vector_to_irq[i] = (uchar_t)irq;
23143446Smrj 			return (i);
23150Sstevel@tonic-gate 		}
23160Sstevel@tonic-gate 	}
23170Sstevel@tonic-gate 
23183446Smrj 	return (0);
23193446Smrj }
23203446Smrj 
23213446Smrj /* Mark vector as not being used by any irq */
23223446Smrj void
23233446Smrj apic_free_vector(uchar_t vector)
23243446Smrj {
23253446Smrj 	apic_vector_to_irq[vector] = APIC_RESV_IRQ;
23263446Smrj }
23273446Smrj 
23283446Smrj uint32_t
23293446Smrj ioapic_read(int ioapic_ix, uint32_t reg)
23303446Smrj {
23313446Smrj 	volatile uint32_t *ioapic;
23323446Smrj 
23333446Smrj 	ioapic = apicioadr[ioapic_ix];
23343446Smrj 	ioapic[APIC_IO_REG] = reg;
23353446Smrj 	return (ioapic[APIC_IO_DATA]);
23363446Smrj }
23373139Ssethg 
23383446Smrj void
23393446Smrj ioapic_write(int ioapic_ix, uint32_t reg, uint32_t value)
23403446Smrj {
23413446Smrj 	volatile uint32_t *ioapic;
23423446Smrj 
23433446Smrj 	ioapic = apicioadr[ioapic_ix];
23443446Smrj 	ioapic[APIC_IO_REG] = reg;
23453446Smrj 	ioapic[APIC_IO_DATA] = value;
23463446Smrj }
23473446Smrj 
23487282Smishra void
23497282Smishra ioapic_write_eoi(int ioapic_ix, uint32_t value)
23507282Smishra {
23517282Smishra 	volatile uint32_t *ioapic;
23527282Smishra 
23537282Smishra 	ioapic = apicioadr[ioapic_ix];
23547282Smishra 	ioapic[APIC_IO_EOI] = value;
23557282Smishra }
23567282Smishra 
23573446Smrj static processorid_t
23583446Smrj apic_find_cpu(int flag)
23593446Smrj {
23603446Smrj 	processorid_t acid = 0;
23613446Smrj 	int i;
23623446Smrj 
23633446Smrj 	/* Find the first CPU with the passed-in flag set */
23643446Smrj 	for (i = 0; i < apic_nproc; i++) {
23653446Smrj 		if (apic_cpus[i].aci_status & flag) {
23663446Smrj 			acid = i;
23673446Smrj 			break;
23683446Smrj 		}
23693446Smrj 	}
23703446Smrj 
23713446Smrj 	ASSERT((apic_cpus[acid].aci_status & flag) != 0);
23723446Smrj 	return (acid);
23733446Smrj }
23743139Ssethg 
23753446Smrj /*
23763446Smrj  * Call rebind to do the actual programming.
23773446Smrj  * Must be called with interrupts disabled and apic_ioapic_lock held
23783446Smrj  * 'p' is polymorphic -- if this function is called to process a deferred
23793446Smrj  * reprogramming, p is of type 'struct ioapic_reprogram_data *', from which
23803446Smrj  * the irq pointer is retrieved.  If not doing deferred reprogramming,
23813446Smrj  * p is of the type 'apic_irq_t *'.
23823446Smrj  *
23833446Smrj  * apic_ioapic_lock must be held across this call, as it protects apic_rebind
23843446Smrj  * and it protects apic_find_cpu() from a race in which a CPU can be taken
23853446Smrj  * offline after a cpu is selected, but before apic_rebind is called to
23863446Smrj  * bind interrupts to it.
23873446Smrj  */
23883446Smrj int
23893446Smrj apic_setup_io_intr(void *p, int irq, boolean_t deferred)
23903446Smrj {
23913446Smrj 	apic_irq_t *irqptr;
23923446Smrj 	struct ioapic_reprogram_data *drep = NULL;
23933446Smrj 	int rv;
23943446Smrj 
23953446Smrj 	if (deferred) {
23963446Smrj 		drep = (struct ioapic_reprogram_data *)p;
23973446Smrj 		ASSERT(drep != NULL);
23983446Smrj 		irqptr = drep->irqp;
23993446Smrj 	} else
24003446Smrj 		irqptr = (apic_irq_t *)p;
24013446Smrj 
24023446Smrj 	ASSERT(irqptr != NULL);
24033446Smrj 
24043446Smrj 	rv = apic_rebind(irqptr, apic_irq_table[irq]->airq_cpu, drep);
24053446Smrj 	if (rv) {
24063446Smrj 		/*
24073446Smrj 		 * CPU is not up or interrupts are disabled. Fall back to
24083446Smrj 		 * the first available CPU
24093446Smrj 		 */
24103446Smrj 		rv = apic_rebind(irqptr, apic_find_cpu(APIC_CPU_INTR_ENABLE),
24113446Smrj 		    drep);
24123446Smrj 	}
24133446Smrj 
24143446Smrj 	return (rv);
24150Sstevel@tonic-gate }
24163446Smrj 
24173446Smrj 
24183446Smrj uchar_t
24193446Smrj apic_modify_vector(uchar_t vector, int irq)
24203446Smrj {
24213446Smrj 	apic_vector_to_irq[vector] = (uchar_t)irq;
24223446Smrj 	return (vector);
24233446Smrj }
24244397Sschwartz 
24254397Sschwartz char *
24264397Sschwartz apic_get_apic_type()
24274397Sschwartz {
24284397Sschwartz 	return (apic_psm_info.p_mach_idstring);
24294397Sschwartz }
24307282Smishra 
24317282Smishra void
24327282Smishra x2apic_update_psm()
24337282Smishra {
24347282Smishra 	struct psm_ops *pops = &apic_ops;
24357282Smishra 
24367282Smishra 	ASSERT(pops != NULL);
24377282Smishra 
24387282Smishra 	pops->psm_send_ipi =  x2apic_send_ipi;
24397282Smishra 	pops->psm_intr_exit = x2apic_intr_exit;
24407282Smishra 	pops->psm_setspl = x2apic_setspl;
24417282Smishra 
24427282Smishra 	/* global functions */
24437282Smishra 	send_dirintf = pops->psm_send_ipi;
24447282Smishra }
2445