xref: /onnv-gate/usr/src/uts/i86pc/io/pcplusmp/apic.c (revision 3472:089cf1ebaa85)
10Sstevel@tonic-gate /*
20Sstevel@tonic-gate  * CDDL HEADER START
30Sstevel@tonic-gate  *
40Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
51456Sdmick  * Common Development and Distribution License (the "License").
61456Sdmick  * You may not use this file except in compliance with the License.
70Sstevel@tonic-gate  *
80Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
90Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
100Sstevel@tonic-gate  * See the License for the specific language governing permissions
110Sstevel@tonic-gate  * and limitations under the License.
120Sstevel@tonic-gate  *
130Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
140Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
150Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
160Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
170Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
180Sstevel@tonic-gate  *
190Sstevel@tonic-gate  * CDDL HEADER END
200Sstevel@tonic-gate  */
213446Smrj 
220Sstevel@tonic-gate /*
233446Smrj  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
240Sstevel@tonic-gate  * Use is subject to license terms.
250Sstevel@tonic-gate  */
260Sstevel@tonic-gate 
270Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
280Sstevel@tonic-gate 
290Sstevel@tonic-gate /*
300Sstevel@tonic-gate  * PSMI 1.1 extensions are supported only in 2.6 and later versions.
310Sstevel@tonic-gate  * PSMI 1.2 extensions are supported only in 2.7 and later versions.
320Sstevel@tonic-gate  * PSMI 1.3 and 1.4 extensions are supported in Solaris 10.
330Sstevel@tonic-gate  * PSMI 1.5 extensions are supported in Solaris Nevada.
340Sstevel@tonic-gate  */
350Sstevel@tonic-gate #define	PSMI_1_5
360Sstevel@tonic-gate 
370Sstevel@tonic-gate #include <sys/processor.h>
380Sstevel@tonic-gate #include <sys/time.h>
390Sstevel@tonic-gate #include <sys/psm.h>
400Sstevel@tonic-gate #include <sys/smp_impldefs.h>
410Sstevel@tonic-gate #include <sys/cram.h>
420Sstevel@tonic-gate #include <sys/acpi/acpi.h>
430Sstevel@tonic-gate #include <sys/acpica.h>
440Sstevel@tonic-gate #include <sys/psm_common.h>
453446Smrj #include <sys/apic.h>
460Sstevel@tonic-gate #include <sys/pit.h>
470Sstevel@tonic-gate #include <sys/ddi.h>
480Sstevel@tonic-gate #include <sys/sunddi.h>
490Sstevel@tonic-gate #include <sys/ddi_impldefs.h>
500Sstevel@tonic-gate #include <sys/pci.h>
510Sstevel@tonic-gate #include <sys/promif.h>
520Sstevel@tonic-gate #include <sys/x86_archext.h>
530Sstevel@tonic-gate #include <sys/cpc_impl.h>
540Sstevel@tonic-gate #include <sys/uadmin.h>
550Sstevel@tonic-gate #include <sys/panic.h>
560Sstevel@tonic-gate #include <sys/debug.h>
570Sstevel@tonic-gate #include <sys/archsystm.h>
580Sstevel@tonic-gate #include <sys/trap.h>
590Sstevel@tonic-gate #include <sys/machsystm.h>
603446Smrj #include <sys/sysmacros.h>
610Sstevel@tonic-gate #include <sys/cpuvar.h>
620Sstevel@tonic-gate #include <sys/rm_platter.h>
630Sstevel@tonic-gate #include <sys/privregs.h>
640Sstevel@tonic-gate #include <sys/cyclic.h>
650Sstevel@tonic-gate #include <sys/note.h>
660Sstevel@tonic-gate #include <sys/pci_intr_lib.h>
673446Smrj #include <sys/spl.h>
680Sstevel@tonic-gate 
690Sstevel@tonic-gate /*
700Sstevel@tonic-gate  *	Local Function Prototypes
710Sstevel@tonic-gate  */
720Sstevel@tonic-gate static void apic_init_intr();
730Sstevel@tonic-gate static void apic_ret();
740Sstevel@tonic-gate static int get_apic_cmd1();
750Sstevel@tonic-gate static int get_apic_pri();
760Sstevel@tonic-gate static void apic_nmi_intr(caddr_t arg);
770Sstevel@tonic-gate 
780Sstevel@tonic-gate /*
790Sstevel@tonic-gate  *	standard MP entries
800Sstevel@tonic-gate  */
810Sstevel@tonic-gate static int	apic_probe();
820Sstevel@tonic-gate static int	apic_clkinit();
830Sstevel@tonic-gate static int	apic_getclkirq(int ipl);
840Sstevel@tonic-gate static uint_t	apic_calibrate(volatile uint32_t *addr,
850Sstevel@tonic-gate     uint16_t *pit_ticks_adj);
860Sstevel@tonic-gate static hrtime_t apic_gettime();
870Sstevel@tonic-gate static hrtime_t apic_gethrtime();
880Sstevel@tonic-gate static void	apic_init();
890Sstevel@tonic-gate static void	apic_picinit(void);
903446Smrj static int	apic_cpu_start(processorid_t, caddr_t);
910Sstevel@tonic-gate static int	apic_post_cpu_start(void);
920Sstevel@tonic-gate static void	apic_send_ipi(int cpun, int ipl);
930Sstevel@tonic-gate static void	apic_set_softintr(int softintr);
940Sstevel@tonic-gate static void	apic_set_idlecpu(processorid_t cpun);
950Sstevel@tonic-gate static void	apic_unset_idlecpu(processorid_t cpun);
960Sstevel@tonic-gate static int	apic_softlvl_to_irq(int ipl);
970Sstevel@tonic-gate static int	apic_intr_enter(int ipl, int *vect);
980Sstevel@tonic-gate static void	apic_setspl(int ipl);
990Sstevel@tonic-gate static int	apic_addspl(int ipl, int vector, int min_ipl, int max_ipl);
1000Sstevel@tonic-gate static int	apic_delspl(int ipl, int vector, int min_ipl, int max_ipl);
1010Sstevel@tonic-gate static void	apic_shutdown(int cmd, int fcn);
1020Sstevel@tonic-gate static void	apic_preshutdown(int cmd, int fcn);
1030Sstevel@tonic-gate static int	apic_disable_intr(processorid_t cpun);
1040Sstevel@tonic-gate static void	apic_enable_intr(processorid_t cpun);
1050Sstevel@tonic-gate static processorid_t	apic_get_next_processorid(processorid_t cpun);
1060Sstevel@tonic-gate static int		apic_get_ipivect(int ipl, int type);
1070Sstevel@tonic-gate static void	apic_timer_reprogram(hrtime_t time);
1080Sstevel@tonic-gate static void	apic_timer_enable(void);
1090Sstevel@tonic-gate static void	apic_timer_disable(void);
1100Sstevel@tonic-gate static void	apic_post_cyclic_setup(void *arg);
1110Sstevel@tonic-gate 
1120Sstevel@tonic-gate static int	apic_oneshot = 0;
1130Sstevel@tonic-gate int	apic_oneshot_enable = 1; /* to allow disabling one-shot capability */
1140Sstevel@tonic-gate 
1153446Smrj /* Now the ones for Dynamic Interrupt distribution */
1163446Smrj int	apic_enable_dynamic_migration = 0;
1173446Smrj 
1183446Smrj 
1190Sstevel@tonic-gate /*
1200Sstevel@tonic-gate  * These variables are frequently accessed in apic_intr_enter(),
1210Sstevel@tonic-gate  * apic_intr_exit and apic_setspl, so group them together
1220Sstevel@tonic-gate  */
1230Sstevel@tonic-gate volatile uint32_t *apicadr =  NULL;	/* virtual addr of local APIC	*/
1240Sstevel@tonic-gate int apic_setspl_delay = 1;		/* apic_setspl - delay enable	*/
1250Sstevel@tonic-gate int apic_clkvect;
1260Sstevel@tonic-gate 
1270Sstevel@tonic-gate /* vector at which error interrupts come in */
1280Sstevel@tonic-gate int apic_errvect;
1290Sstevel@tonic-gate int apic_enable_error_intr = 1;
1300Sstevel@tonic-gate int apic_error_display_delay = 100;
1310Sstevel@tonic-gate 
1320Sstevel@tonic-gate /* vector at which performance counter overflow interrupts come in */
1330Sstevel@tonic-gate int apic_cpcovf_vect;
1340Sstevel@tonic-gate int apic_enable_cpcovf_intr = 1;
1350Sstevel@tonic-gate 
1360Sstevel@tonic-gate /*
1370Sstevel@tonic-gate  * The following vector assignments influence the value of ipltopri and
1380Sstevel@tonic-gate  * vectortoipl. Note that vectors 0 - 0x1f are not used. We can program
1390Sstevel@tonic-gate  * idle to 0 and IPL 0 to 0x10 to differentiate idle in case
1400Sstevel@tonic-gate  * we care to do so in future. Note some IPLs which are rarely used
1410Sstevel@tonic-gate  * will share the vector ranges and heavily used IPLs (5 and 6) have
1420Sstevel@tonic-gate  * a wide range.
1430Sstevel@tonic-gate  *	IPL		Vector range.		as passed to intr_enter
1440Sstevel@tonic-gate  *	0		none.
1450Sstevel@tonic-gate  *	1,2,3		0x20-0x2f		0x0-0xf
1460Sstevel@tonic-gate  *	4		0x30-0x3f		0x10-0x1f
1470Sstevel@tonic-gate  *	5		0x40-0x5f		0x20-0x3f
1480Sstevel@tonic-gate  *	6		0x60-0x7f		0x40-0x5f
1490Sstevel@tonic-gate  *	7,8,9		0x80-0x8f		0x60-0x6f
1500Sstevel@tonic-gate  *	10		0x90-0x9f		0x70-0x7f
1510Sstevel@tonic-gate  *	11		0xa0-0xaf		0x80-0x8f
1520Sstevel@tonic-gate  *	...		...
1530Sstevel@tonic-gate  *	16		0xf0-0xff		0xd0-0xdf
1540Sstevel@tonic-gate  */
1550Sstevel@tonic-gate uchar_t apic_vectortoipl[APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL] = {
1560Sstevel@tonic-gate 	3, 4, 5, 5, 6, 6, 9, 10, 11, 12, 13, 14, 15, 16
1570Sstevel@tonic-gate };
1580Sstevel@tonic-gate 	/*
1590Sstevel@tonic-gate 	 * The ipl of an ISR at vector X is apic_vectortoipl[X<<4]
1600Sstevel@tonic-gate 	 * NOTE that this is vector as passed into intr_enter which is
1610Sstevel@tonic-gate 	 * programmed vector - 0x20 (APIC_BASE_VECT)
1620Sstevel@tonic-gate 	 */
1630Sstevel@tonic-gate 
1640Sstevel@tonic-gate uchar_t	apic_ipltopri[MAXIPL + 1];	/* unix ipl to apic pri	*/
1650Sstevel@tonic-gate 	/* The taskpri to be programmed into apic to mask given ipl */
1660Sstevel@tonic-gate 
1670Sstevel@tonic-gate #if defined(__amd64)
1680Sstevel@tonic-gate uchar_t	apic_cr8pri[MAXIPL + 1];	/* unix ipl to cr8 pri	*/
1690Sstevel@tonic-gate #endif
1700Sstevel@tonic-gate 
1710Sstevel@tonic-gate /*
1720Sstevel@tonic-gate  * Patchable global variables.
1730Sstevel@tonic-gate  */
1740Sstevel@tonic-gate int	apic_forceload = 0;
1750Sstevel@tonic-gate 
1760Sstevel@tonic-gate int	apic_coarse_hrtime = 1;		/* 0 - use accurate slow gethrtime() */
1770Sstevel@tonic-gate 					/* 1 - use gettime() for performance */
1780Sstevel@tonic-gate int	apic_flat_model = 0;		/* 0 - clustered. 1 - flat */
1790Sstevel@tonic-gate int	apic_enable_hwsoftint = 0;	/* 0 - disable, 1 - enable	*/
1800Sstevel@tonic-gate int	apic_enable_bind_log = 1;	/* 1 - display interrupt binding log */
1810Sstevel@tonic-gate int	apic_panic_on_nmi = 0;
1820Sstevel@tonic-gate int	apic_panic_on_apic_error = 0;
1830Sstevel@tonic-gate 
1840Sstevel@tonic-gate int	apic_verbose = 0;
1850Sstevel@tonic-gate 
1860Sstevel@tonic-gate /* minimum number of timer ticks to program to */
1870Sstevel@tonic-gate int apic_min_timer_ticks = 1;
1880Sstevel@tonic-gate /*
1890Sstevel@tonic-gate  *	Local static data
1900Sstevel@tonic-gate  */
1910Sstevel@tonic-gate static struct	psm_ops apic_ops = {
1920Sstevel@tonic-gate 	apic_probe,
1930Sstevel@tonic-gate 
1940Sstevel@tonic-gate 	apic_init,
1950Sstevel@tonic-gate 	apic_picinit,
1960Sstevel@tonic-gate 	apic_intr_enter,
1970Sstevel@tonic-gate 	apic_intr_exit,
1980Sstevel@tonic-gate 	apic_setspl,
1990Sstevel@tonic-gate 	apic_addspl,
2000Sstevel@tonic-gate 	apic_delspl,
2010Sstevel@tonic-gate 	apic_disable_intr,
2020Sstevel@tonic-gate 	apic_enable_intr,
2030Sstevel@tonic-gate 	apic_softlvl_to_irq,
2040Sstevel@tonic-gate 	apic_set_softintr,
2050Sstevel@tonic-gate 
2060Sstevel@tonic-gate 	apic_set_idlecpu,
2070Sstevel@tonic-gate 	apic_unset_idlecpu,
2080Sstevel@tonic-gate 
2090Sstevel@tonic-gate 	apic_clkinit,
2100Sstevel@tonic-gate 	apic_getclkirq,
2110Sstevel@tonic-gate 	(void (*)(void))NULL,		/* psm_hrtimeinit */
2120Sstevel@tonic-gate 	apic_gethrtime,
2130Sstevel@tonic-gate 
2140Sstevel@tonic-gate 	apic_get_next_processorid,
2150Sstevel@tonic-gate 	apic_cpu_start,
2160Sstevel@tonic-gate 	apic_post_cpu_start,
2170Sstevel@tonic-gate 	apic_shutdown,
2180Sstevel@tonic-gate 	apic_get_ipivect,
2190Sstevel@tonic-gate 	apic_send_ipi,
2200Sstevel@tonic-gate 
2210Sstevel@tonic-gate 	(int (*)(dev_info_t *, int))NULL,	/* psm_translate_irq */
2220Sstevel@tonic-gate 	(void (*)(int, char *))NULL,	/* psm_notify_error */
2230Sstevel@tonic-gate 	(void (*)(int))NULL,		/* psm_notify_func */
2240Sstevel@tonic-gate 	apic_timer_reprogram,
2250Sstevel@tonic-gate 	apic_timer_enable,
2260Sstevel@tonic-gate 	apic_timer_disable,
2270Sstevel@tonic-gate 	apic_post_cyclic_setup,
2280Sstevel@tonic-gate 	apic_preshutdown,
2290Sstevel@tonic-gate 	apic_intr_ops			/* Advanced DDI Interrupt framework */
2300Sstevel@tonic-gate };
2310Sstevel@tonic-gate 
2320Sstevel@tonic-gate 
2330Sstevel@tonic-gate static struct	psm_info apic_psm_info = {
2340Sstevel@tonic-gate 	PSM_INFO_VER01_5,			/* version */
2350Sstevel@tonic-gate 	PSM_OWN_EXCLUSIVE,			/* ownership */
2360Sstevel@tonic-gate 	(struct psm_ops *)&apic_ops,		/* operation */
2370Sstevel@tonic-gate 	"pcplusmp",				/* machine name */
2380Sstevel@tonic-gate 	"pcplusmp v1.4 compatible %I%",
2390Sstevel@tonic-gate };
2400Sstevel@tonic-gate 
2410Sstevel@tonic-gate static void *apic_hdlp;
2420Sstevel@tonic-gate 
2430Sstevel@tonic-gate #ifdef DEBUG
2440Sstevel@tonic-gate int	apic_debug = 0;
2450Sstevel@tonic-gate int	apic_restrict_vector = 0;
2460Sstevel@tonic-gate 
2470Sstevel@tonic-gate int	apic_debug_msgbuf[APIC_DEBUG_MSGBUFSIZE];
2480Sstevel@tonic-gate int	apic_debug_msgbufindex = 0;
2490Sstevel@tonic-gate 
2500Sstevel@tonic-gate #endif /* DEBUG */
2510Sstevel@tonic-gate 
2520Sstevel@tonic-gate apic_cpus_info_t	*apic_cpus;
2530Sstevel@tonic-gate 
2543446Smrj cpuset_t	apic_cpumask;
2553446Smrj uint_t	apic_flag;
2560Sstevel@tonic-gate 
2570Sstevel@tonic-gate /* Flag to indicate that we need to shut down all processors */
2580Sstevel@tonic-gate static uint_t	apic_shutdown_processors;
2590Sstevel@tonic-gate 
2600Sstevel@tonic-gate uint_t apic_nsec_per_intr = 0;
2610Sstevel@tonic-gate 
2620Sstevel@tonic-gate /*
2630Sstevel@tonic-gate  * apic_let_idle_redistribute can have the following values:
2640Sstevel@tonic-gate  * 0 - If clock decremented it from 1 to 0, clock has to call redistribute.
2650Sstevel@tonic-gate  * apic_redistribute_lock prevents multiple idle cpus from redistributing
2660Sstevel@tonic-gate  */
2670Sstevel@tonic-gate int	apic_num_idle_redistributions = 0;
2680Sstevel@tonic-gate static	int apic_let_idle_redistribute = 0;
2690Sstevel@tonic-gate static	uint_t apic_nticks = 0;
2700Sstevel@tonic-gate static	uint_t apic_skipped_redistribute = 0;
2710Sstevel@tonic-gate 
2720Sstevel@tonic-gate /* to gather intr data and redistribute */
2730Sstevel@tonic-gate static void apic_redistribute_compute(void);
2740Sstevel@tonic-gate 
2750Sstevel@tonic-gate static	uint_t last_count_read = 0;
2760Sstevel@tonic-gate static	lock_t	apic_gethrtime_lock;
2770Sstevel@tonic-gate volatile int	apic_hrtime_stamp = 0;
2780Sstevel@tonic-gate volatile hrtime_t apic_nsec_since_boot = 0;
2792992Sdmick static uint_t apic_hertz_count;
2802992Sdmick 
2812992Sdmick uint64_t apic_ticks_per_SFnsecs;	/* # of ticks in SF nsecs */
2822992Sdmick 
2830Sstevel@tonic-gate static hrtime_t apic_nsec_max;
2840Sstevel@tonic-gate 
2850Sstevel@tonic-gate static	hrtime_t	apic_last_hrtime = 0;
2860Sstevel@tonic-gate int		apic_hrtime_error = 0;
2870Sstevel@tonic-gate int		apic_remote_hrterr = 0;
2880Sstevel@tonic-gate int		apic_num_nmis = 0;
2890Sstevel@tonic-gate int		apic_apic_error = 0;
2900Sstevel@tonic-gate int		apic_num_apic_errors = 0;
2910Sstevel@tonic-gate int		apic_num_cksum_errors = 0;
2920Sstevel@tonic-gate 
2933446Smrj int	apic_error = 0;
2940Sstevel@tonic-gate static	int	apic_cmos_ssb_set = 0;
2950Sstevel@tonic-gate 
2960Sstevel@tonic-gate /* use to make sure only one cpu handles the nmi */
2970Sstevel@tonic-gate static	lock_t	apic_nmi_lock;
2980Sstevel@tonic-gate /* use to make sure only one cpu handles the error interrupt */
2990Sstevel@tonic-gate static	lock_t	apic_error_lock;
3000Sstevel@tonic-gate 
3010Sstevel@tonic-gate static	struct {
3020Sstevel@tonic-gate 	uchar_t	cntl;
3030Sstevel@tonic-gate 	uchar_t	data;
3040Sstevel@tonic-gate } aspen_bmc[] = {
3050Sstevel@tonic-gate 	{ CC_SMS_WR_START,	0x18 },		/* NetFn/LUN */
3060Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x24 },		/* Cmd SET_WATCHDOG_TIMER */
3070Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x84 },		/* DataByte 1: SMS/OS no log */
3080Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x2 },		/* DataByte 2: Power Down */
3090Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x0 },		/* DataByte 3: no pre-timeout */
3100Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0x0 },		/* DataByte 4: timer expir. */
3110Sstevel@tonic-gate 	{ CC_SMS_WR_NEXT,	0xa },		/* DataByte 5: init countdown */
3120Sstevel@tonic-gate 	{ CC_SMS_WR_END,	0x0 },		/* DataByte 6: init countdown */
3130Sstevel@tonic-gate 
3140Sstevel@tonic-gate 	{ CC_SMS_WR_START,	0x18 },		/* NetFn/LUN */
3150Sstevel@tonic-gate 	{ CC_SMS_WR_END,	0x22 }		/* Cmd RESET_WATCHDOG_TIMER */
3160Sstevel@tonic-gate };
3170Sstevel@tonic-gate 
3180Sstevel@tonic-gate static	struct {
3190Sstevel@tonic-gate 	int	port;
3200Sstevel@tonic-gate 	uchar_t	data;
3210Sstevel@tonic-gate } sitka_bmc[] = {
3220Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_START },
3230Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x18 },		/* NetFn/LUN */
3240Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x24 },		/* Cmd SET_WATCHDOG_TIMER */
3250Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x84 },		/* DataByte 1: SMS/OS no log */
3260Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x2 },		/* DataByte 2: Power Down */
3270Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 3: no pre-timeout */
3280Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 4: timer expir. */
3290Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0xa },		/* DataByte 5: init countdown */
3300Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_END },
3310Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x0 },		/* DataByte 6: init countdown */
3320Sstevel@tonic-gate 
3330Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_START },
3340Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x18 },		/* NetFn/LUN */
3350Sstevel@tonic-gate 	{ SMS_COMMAND_REGISTER,	SMS_WRITE_END },
3360Sstevel@tonic-gate 	{ SMS_DATA_REGISTER,	0x22 }		/* Cmd RESET_WATCHDOG_TIMER */
3370Sstevel@tonic-gate };
3380Sstevel@tonic-gate 
3390Sstevel@tonic-gate /* Patchable global variables. */
3400Sstevel@tonic-gate int		apic_kmdb_on_nmi = 0;		/* 0 - no, 1 - yes enter kmdb */
3412992Sdmick uint32_t	apic_divide_reg_init = 0;	/* 0 - divide by 2 */
3420Sstevel@tonic-gate 
3430Sstevel@tonic-gate /*
3440Sstevel@tonic-gate  *	This is the loadable module wrapper
3450Sstevel@tonic-gate  */
3460Sstevel@tonic-gate 
3470Sstevel@tonic-gate int
3480Sstevel@tonic-gate _init(void)
3490Sstevel@tonic-gate {
3500Sstevel@tonic-gate 	if (apic_coarse_hrtime)
3510Sstevel@tonic-gate 		apic_ops.psm_gethrtime = &apic_gettime;
3520Sstevel@tonic-gate 	return (psm_mod_init(&apic_hdlp, &apic_psm_info));
3530Sstevel@tonic-gate }
3540Sstevel@tonic-gate 
3550Sstevel@tonic-gate int
3560Sstevel@tonic-gate _fini(void)
3570Sstevel@tonic-gate {
3580Sstevel@tonic-gate 	return (psm_mod_fini(&apic_hdlp, &apic_psm_info));
3590Sstevel@tonic-gate }
3600Sstevel@tonic-gate 
3610Sstevel@tonic-gate int
3620Sstevel@tonic-gate _info(struct modinfo *modinfop)
3630Sstevel@tonic-gate {
3640Sstevel@tonic-gate 	return (psm_mod_info(&apic_hdlp, &apic_psm_info, modinfop));
3650Sstevel@tonic-gate }
3660Sstevel@tonic-gate 
3670Sstevel@tonic-gate 
3680Sstevel@tonic-gate static int
3690Sstevel@tonic-gate apic_probe()
3700Sstevel@tonic-gate {
3713446Smrj 	return (apic_probe_common(apic_psm_info.p_mach_idstring));
3720Sstevel@tonic-gate }
3730Sstevel@tonic-gate 
3740Sstevel@tonic-gate void
3750Sstevel@tonic-gate apic_init()
3760Sstevel@tonic-gate {
3773446Smrj 	int i;
3783446Smrj 	int	j = 1;
3790Sstevel@tonic-gate 
3800Sstevel@tonic-gate 	apic_ipltopri[0] = APIC_VECTOR_PER_IPL; /* leave 0 for idle */
3810Sstevel@tonic-gate 	for (i = 0; i < (APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL); i++) {
3820Sstevel@tonic-gate 		if ((i < ((APIC_AVAIL_VECTOR / APIC_VECTOR_PER_IPL) - 1)) &&
3830Sstevel@tonic-gate 		    (apic_vectortoipl[i + 1] == apic_vectortoipl[i]))
3840Sstevel@tonic-gate 			/* get to highest vector at the same ipl */
3850Sstevel@tonic-gate 			continue;
3860Sstevel@tonic-gate 		for (; j <= apic_vectortoipl[i]; j++) {
3870Sstevel@tonic-gate 			apic_ipltopri[j] = (i << APIC_IPL_SHIFT) +
3880Sstevel@tonic-gate 			    APIC_BASE_VECT;
3890Sstevel@tonic-gate 		}
3900Sstevel@tonic-gate 	}
3910Sstevel@tonic-gate 	for (; j < MAXIPL + 1; j++)
3920Sstevel@tonic-gate 		/* fill up any empty ipltopri slots */
3930Sstevel@tonic-gate 		apic_ipltopri[j] = (i << APIC_IPL_SHIFT) + APIC_BASE_VECT;
3943446Smrj 	apic_init_common();
3950Sstevel@tonic-gate #if defined(__amd64)
3960Sstevel@tonic-gate 	/*
3970Sstevel@tonic-gate 	 * Make cpu-specific interrupt info point to cr8pri vector
3980Sstevel@tonic-gate 	 */
3990Sstevel@tonic-gate 	for (i = 0; i <= MAXIPL; i++)
4000Sstevel@tonic-gate 		apic_cr8pri[i] = apic_ipltopri[i] >> APIC_IPL_SHIFT;
4010Sstevel@tonic-gate 	CPU->cpu_pri_data = apic_cr8pri;
4020Sstevel@tonic-gate #endif	/* __amd64 */
4030Sstevel@tonic-gate }
4040Sstevel@tonic-gate 
4050Sstevel@tonic-gate /*
4060Sstevel@tonic-gate  * handler for APIC Error interrupt. Just print a warning and continue
4070Sstevel@tonic-gate  */
4080Sstevel@tonic-gate static int
4090Sstevel@tonic-gate apic_error_intr()
4100Sstevel@tonic-gate {
4110Sstevel@tonic-gate 	uint_t	error0, error1, error;
4120Sstevel@tonic-gate 	uint_t	i;
4130Sstevel@tonic-gate 
4140Sstevel@tonic-gate 	/*
4150Sstevel@tonic-gate 	 * We need to write before read as per 7.4.17 of system prog manual.
4160Sstevel@tonic-gate 	 * We do both and or the results to be safe
4170Sstevel@tonic-gate 	 */
4180Sstevel@tonic-gate 	error0 = apicadr[APIC_ERROR_STATUS];
4190Sstevel@tonic-gate 	apicadr[APIC_ERROR_STATUS] = 0;
4200Sstevel@tonic-gate 	error1 = apicadr[APIC_ERROR_STATUS];
4210Sstevel@tonic-gate 	error = error0 | error1;
4220Sstevel@tonic-gate 
4230Sstevel@tonic-gate 	/*
424846Ssethg 	 * Clear the APIC error status (do this on all cpus that enter here)
425846Ssethg 	 * (two writes are required due to the semantics of accessing the
426846Ssethg 	 * error status register.)
427846Ssethg 	 */
428846Ssethg 	apicadr[APIC_ERROR_STATUS] = 0;
429846Ssethg 	apicadr[APIC_ERROR_STATUS] = 0;
430846Ssethg 
431846Ssethg 	/*
4320Sstevel@tonic-gate 	 * Prevent more than 1 CPU from handling error interrupt causing
4330Sstevel@tonic-gate 	 * double printing (interleave of characters from multiple
4340Sstevel@tonic-gate 	 * CPU's when using prom_printf)
4350Sstevel@tonic-gate 	 */
4360Sstevel@tonic-gate 	if (lock_try(&apic_error_lock) == 0)
4370Sstevel@tonic-gate 		return (error ? DDI_INTR_CLAIMED : DDI_INTR_UNCLAIMED);
4380Sstevel@tonic-gate 	if (error) {
4390Sstevel@tonic-gate #if	DEBUG
4400Sstevel@tonic-gate 		if (apic_debug)
4410Sstevel@tonic-gate 			debug_enter("pcplusmp: APIC Error interrupt received");
4420Sstevel@tonic-gate #endif /* DEBUG */
4430Sstevel@tonic-gate 		if (apic_panic_on_apic_error)
4440Sstevel@tonic-gate 			cmn_err(CE_PANIC,
4450Sstevel@tonic-gate 			    "APIC Error interrupt on CPU %d. Status = %x\n",
4460Sstevel@tonic-gate 			    psm_get_cpu_id(), error);
4470Sstevel@tonic-gate 		else {
4480Sstevel@tonic-gate 			if ((error & ~APIC_CS_ERRORS) == 0) {
4490Sstevel@tonic-gate 				/* cksum error only */
4500Sstevel@tonic-gate 				apic_error |= APIC_ERR_APIC_ERROR;
4510Sstevel@tonic-gate 				apic_apic_error |= error;
4520Sstevel@tonic-gate 				apic_num_apic_errors++;
4530Sstevel@tonic-gate 				apic_num_cksum_errors++;
4540Sstevel@tonic-gate 			} else {
4550Sstevel@tonic-gate 				/*
4560Sstevel@tonic-gate 				 * prom_printf is the best shot we have of
4570Sstevel@tonic-gate 				 * something which is problem free from
4580Sstevel@tonic-gate 				 * high level/NMI type of interrupts
4590Sstevel@tonic-gate 				 */
4600Sstevel@tonic-gate 				prom_printf("APIC Error interrupt on CPU %d. "
4610Sstevel@tonic-gate 				    "Status 0 = %x, Status 1 = %x\n",
4620Sstevel@tonic-gate 				    psm_get_cpu_id(), error0, error1);
4630Sstevel@tonic-gate 				apic_error |= APIC_ERR_APIC_ERROR;
4640Sstevel@tonic-gate 				apic_apic_error |= error;
4650Sstevel@tonic-gate 				apic_num_apic_errors++;
4660Sstevel@tonic-gate 				for (i = 0; i < apic_error_display_delay; i++) {
4670Sstevel@tonic-gate 					tenmicrosec();
4680Sstevel@tonic-gate 				}
4690Sstevel@tonic-gate 				/*
4700Sstevel@tonic-gate 				 * provide more delay next time limited to
4710Sstevel@tonic-gate 				 * roughly 1 clock tick time
4720Sstevel@tonic-gate 				 */
4730Sstevel@tonic-gate 				if (apic_error_display_delay < 500)
4740Sstevel@tonic-gate 					apic_error_display_delay *= 2;
4750Sstevel@tonic-gate 			}
4760Sstevel@tonic-gate 		}
4770Sstevel@tonic-gate 		lock_clear(&apic_error_lock);
4780Sstevel@tonic-gate 		return (DDI_INTR_CLAIMED);
4790Sstevel@tonic-gate 	} else {
4800Sstevel@tonic-gate 		lock_clear(&apic_error_lock);
4810Sstevel@tonic-gate 		return (DDI_INTR_UNCLAIMED);
4820Sstevel@tonic-gate 	}
4830Sstevel@tonic-gate 	/* NOTREACHED */
4840Sstevel@tonic-gate }
4850Sstevel@tonic-gate 
4860Sstevel@tonic-gate /*
4870Sstevel@tonic-gate  * Turn off the mask bit in the performance counter Local Vector Table entry.
4880Sstevel@tonic-gate  */
4890Sstevel@tonic-gate static void
4900Sstevel@tonic-gate apic_cpcovf_mask_clear(void)
4910Sstevel@tonic-gate {
4920Sstevel@tonic-gate 	apicadr[APIC_PCINT_VECT] &= ~APIC_LVT_MASK;
4930Sstevel@tonic-gate }
4940Sstevel@tonic-gate 
4950Sstevel@tonic-gate static void
4960Sstevel@tonic-gate apic_init_intr()
4970Sstevel@tonic-gate {
4980Sstevel@tonic-gate 	processorid_t	cpun = psm_get_cpu_id();
4990Sstevel@tonic-gate 
5000Sstevel@tonic-gate #if defined(__amd64)
5010Sstevel@tonic-gate 	setcr8((ulong_t)(APIC_MASK_ALL >> APIC_IPL_SHIFT));
5020Sstevel@tonic-gate #else
5030Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = APIC_MASK_ALL;
5040Sstevel@tonic-gate #endif
5050Sstevel@tonic-gate 
5060Sstevel@tonic-gate 	if (apic_flat_model)
5070Sstevel@tonic-gate 		apicadr[APIC_FORMAT_REG] = APIC_FLAT_MODEL;
5080Sstevel@tonic-gate 	else
5090Sstevel@tonic-gate 		apicadr[APIC_FORMAT_REG] = APIC_CLUSTER_MODEL;
5100Sstevel@tonic-gate 	apicadr[APIC_DEST_REG] = AV_HIGH_ORDER >> cpun;
5110Sstevel@tonic-gate 
5120Sstevel@tonic-gate 	/* need to enable APIC before unmasking NMI */
5130Sstevel@tonic-gate 	apicadr[APIC_SPUR_INT_REG] = AV_UNIT_ENABLE | APIC_SPUR_INTR;
5140Sstevel@tonic-gate 
5150Sstevel@tonic-gate 	apicadr[APIC_LOCAL_TIMER] = AV_MASK;
5160Sstevel@tonic-gate 	apicadr[APIC_INT_VECT0]	= AV_MASK;	/* local intr reg 0 */
5170Sstevel@tonic-gate 	apicadr[APIC_INT_VECT1] = AV_NMI;	/* enable NMI */
5180Sstevel@tonic-gate 
5190Sstevel@tonic-gate 	if (apic_cpus[cpun].aci_local_ver < APIC_INTEGRATED_VERS)
5200Sstevel@tonic-gate 		return;
5210Sstevel@tonic-gate 
5220Sstevel@tonic-gate 	/* Enable performance counter overflow interrupt */
5230Sstevel@tonic-gate 
5240Sstevel@tonic-gate 	if ((x86_feature & X86_MSR) != X86_MSR)
5250Sstevel@tonic-gate 		apic_enable_cpcovf_intr = 0;
5260Sstevel@tonic-gate 	if (apic_enable_cpcovf_intr) {
5270Sstevel@tonic-gate 		if (apic_cpcovf_vect == 0) {
5280Sstevel@tonic-gate 			int ipl = APIC_PCINT_IPL;
5290Sstevel@tonic-gate 			int irq = apic_get_ipivect(ipl, -1);
5300Sstevel@tonic-gate 
5310Sstevel@tonic-gate 			ASSERT(irq != -1);
5320Sstevel@tonic-gate 			apic_cpcovf_vect = apic_irq_table[irq]->airq_vector;
5330Sstevel@tonic-gate 			ASSERT(apic_cpcovf_vect);
5340Sstevel@tonic-gate 			(void) add_avintr(NULL, ipl,
5350Sstevel@tonic-gate 			    (avfunc)kcpc_hw_overflow_intr,
536916Sschwartz 			    "apic pcint", irq, NULL, NULL, NULL, NULL);
5370Sstevel@tonic-gate 			kcpc_hw_overflow_intr_installed = 1;
5380Sstevel@tonic-gate 			kcpc_hw_enable_cpc_intr = apic_cpcovf_mask_clear;
5390Sstevel@tonic-gate 		}
5400Sstevel@tonic-gate 		apicadr[APIC_PCINT_VECT] = apic_cpcovf_vect;
5410Sstevel@tonic-gate 	}
5420Sstevel@tonic-gate 
5430Sstevel@tonic-gate 	/* Enable error interrupt */
5440Sstevel@tonic-gate 
5450Sstevel@tonic-gate 	if (apic_enable_error_intr) {
5460Sstevel@tonic-gate 		if (apic_errvect == 0) {
5470Sstevel@tonic-gate 			int ipl = 0xf;	/* get highest priority intr */
5480Sstevel@tonic-gate 			int irq = apic_get_ipivect(ipl, -1);
5490Sstevel@tonic-gate 
5500Sstevel@tonic-gate 			ASSERT(irq != -1);
5510Sstevel@tonic-gate 			apic_errvect = apic_irq_table[irq]->airq_vector;
5520Sstevel@tonic-gate 			ASSERT(apic_errvect);
5530Sstevel@tonic-gate 			/*
5540Sstevel@tonic-gate 			 * Not PSMI compliant, but we are going to merge
5550Sstevel@tonic-gate 			 * with ON anyway
5560Sstevel@tonic-gate 			 */
5570Sstevel@tonic-gate 			(void) add_avintr((void *)NULL, ipl,
5580Sstevel@tonic-gate 			    (avfunc)apic_error_intr, "apic error intr",
559916Sschwartz 			    irq, NULL, NULL, NULL, NULL);
5600Sstevel@tonic-gate 		}
5610Sstevel@tonic-gate 		apicadr[APIC_ERR_VECT] = apic_errvect;
5620Sstevel@tonic-gate 		apicadr[APIC_ERROR_STATUS] = 0;
5630Sstevel@tonic-gate 		apicadr[APIC_ERROR_STATUS] = 0;
5640Sstevel@tonic-gate 	}
5650Sstevel@tonic-gate }
5660Sstevel@tonic-gate 
5670Sstevel@tonic-gate static void
5680Sstevel@tonic-gate apic_disable_local_apic()
5690Sstevel@tonic-gate {
5700Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = APIC_MASK_ALL;
5710Sstevel@tonic-gate 	apicadr[APIC_LOCAL_TIMER] = AV_MASK;
5720Sstevel@tonic-gate 	apicadr[APIC_INT_VECT0] = AV_MASK;	/* local intr reg 0 */
5730Sstevel@tonic-gate 	apicadr[APIC_INT_VECT1] = AV_MASK;	/* disable NMI */
5740Sstevel@tonic-gate 	apicadr[APIC_ERR_VECT] = AV_MASK;	/* and error interrupt */
5750Sstevel@tonic-gate 	apicadr[APIC_PCINT_VECT] = AV_MASK;	/* and perf counter intr */
5760Sstevel@tonic-gate 	apicadr[APIC_SPUR_INT_REG] = APIC_SPUR_INTR;
5770Sstevel@tonic-gate }
5780Sstevel@tonic-gate 
5790Sstevel@tonic-gate static void
5800Sstevel@tonic-gate apic_picinit(void)
5810Sstevel@tonic-gate {
5823446Smrj 	int i, j;
5830Sstevel@tonic-gate 	uint_t isr;
5840Sstevel@tonic-gate 
5850Sstevel@tonic-gate 	/*
5860Sstevel@tonic-gate 	 * On UniSys Model 6520, the BIOS leaves vector 0x20 isr
5870Sstevel@tonic-gate 	 * bit on without clearing it with EOI.  Since softint
5880Sstevel@tonic-gate 	 * uses vector 0x20 to interrupt itself, so softint will
5890Sstevel@tonic-gate 	 * not work on this machine.  In order to fix this problem
5900Sstevel@tonic-gate 	 * a check is made to verify all the isr bits are clear.
5910Sstevel@tonic-gate 	 * If not, EOIs are issued to clear the bits.
5920Sstevel@tonic-gate 	 */
5930Sstevel@tonic-gate 	for (i = 7; i >= 1; i--) {
5940Sstevel@tonic-gate 		if ((isr = apicadr[APIC_ISR_REG + (i * 4)]) != 0)
5950Sstevel@tonic-gate 			for (j = 0; ((j < 32) && (isr != 0)); j++)
5960Sstevel@tonic-gate 				if (isr & (1 << j)) {
5970Sstevel@tonic-gate 					apicadr[APIC_EOI_REG] = 0;
5980Sstevel@tonic-gate 					isr &= ~(1 << j);
5990Sstevel@tonic-gate 					apic_error |= APIC_ERR_BOOT_EOI;
6000Sstevel@tonic-gate 				}
6010Sstevel@tonic-gate 	}
6020Sstevel@tonic-gate 
6030Sstevel@tonic-gate 	/* set a flag so we know we have run apic_picinit() */
6040Sstevel@tonic-gate 	apic_flag = 1;
6050Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_gethrtime_lock);
6060Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_ioapic_lock);
6070Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_error_lock);
6080Sstevel@tonic-gate 
6090Sstevel@tonic-gate 	picsetup();	 /* initialise the 8259 */
6100Sstevel@tonic-gate 
6110Sstevel@tonic-gate 	/* add nmi handler - least priority nmi handler */
6120Sstevel@tonic-gate 	LOCK_INIT_CLEAR(&apic_nmi_lock);
6130Sstevel@tonic-gate 
6140Sstevel@tonic-gate 	if (!psm_add_nmintr(0, (avfunc) apic_nmi_intr,
6150Sstevel@tonic-gate 	    "pcplusmp NMI handler", (caddr_t)NULL))
6160Sstevel@tonic-gate 		cmn_err(CE_WARN, "pcplusmp: Unable to add nmi handler");
6170Sstevel@tonic-gate 
6180Sstevel@tonic-gate 	apic_init_intr();
6190Sstevel@tonic-gate 
6200Sstevel@tonic-gate 	/* enable apic mode if imcr present */
6210Sstevel@tonic-gate 	if (apic_imcrp) {
6220Sstevel@tonic-gate 		outb(APIC_IMCR_P1, (uchar_t)APIC_IMCR_SELECT);
6230Sstevel@tonic-gate 		outb(APIC_IMCR_P2, (uchar_t)APIC_IMCR_APIC);
6240Sstevel@tonic-gate 	}
6250Sstevel@tonic-gate 
6263446Smrj 	ioapic_init_intr(IOAPIC_MASK);
6270Sstevel@tonic-gate }
6280Sstevel@tonic-gate 
6290Sstevel@tonic-gate 
6303446Smrj /*ARGSUSED1*/
6313446Smrj static int
6323446Smrj apic_cpu_start(processorid_t cpun, caddr_t arg)
6330Sstevel@tonic-gate {
6340Sstevel@tonic-gate 	int		loop_count;
6350Sstevel@tonic-gate 	uint32_t	vector;
6363446Smrj 	uint_t		cpu_id;
6373446Smrj 	ulong_t		iflag;
6380Sstevel@tonic-gate 
6390Sstevel@tonic-gate 	cpu_id = apic_cpus[cpun].aci_local_id;
6400Sstevel@tonic-gate 
6410Sstevel@tonic-gate 	apic_cmos_ssb_set = 1;
6420Sstevel@tonic-gate 
6430Sstevel@tonic-gate 	/*
6440Sstevel@tonic-gate 	 * Interrupts on BSP cpu will be disabled during these startup
6450Sstevel@tonic-gate 	 * steps in order to avoid unwanted side effects from
6460Sstevel@tonic-gate 	 * executing interrupt handlers on a problematic BIOS.
6470Sstevel@tonic-gate 	 */
6480Sstevel@tonic-gate 
6490Sstevel@tonic-gate 	iflag = intr_clear();
6500Sstevel@tonic-gate 	outb(CMOS_ADDR, SSB);
6510Sstevel@tonic-gate 	outb(CMOS_DATA, BIOS_SHUTDOWN);
6520Sstevel@tonic-gate 
6530Sstevel@tonic-gate 	while (get_apic_cmd1() & AV_PENDING)
6540Sstevel@tonic-gate 		apic_ret();
6550Sstevel@tonic-gate 
6560Sstevel@tonic-gate 	/* for integrated - make sure there is one INIT IPI in buffer */
6570Sstevel@tonic-gate 	/* for external - it will wake up the cpu */
6580Sstevel@tonic-gate 	apicadr[APIC_INT_CMD2] = cpu_id << APIC_ICR_ID_BIT_OFFSET;
6590Sstevel@tonic-gate 	apicadr[APIC_INT_CMD1] = AV_ASSERT | AV_RESET;
6600Sstevel@tonic-gate 
6610Sstevel@tonic-gate 	/* If only 1 CPU is installed, PENDING bit will not go low */
6620Sstevel@tonic-gate 	for (loop_count = 0x1000; loop_count; loop_count--)
6630Sstevel@tonic-gate 		if (get_apic_cmd1() & AV_PENDING)
6640Sstevel@tonic-gate 			apic_ret();
6650Sstevel@tonic-gate 		else
6660Sstevel@tonic-gate 			break;
6670Sstevel@tonic-gate 
6680Sstevel@tonic-gate 	apicadr[APIC_INT_CMD2] = cpu_id << APIC_ICR_ID_BIT_OFFSET;
6690Sstevel@tonic-gate 	apicadr[APIC_INT_CMD1] = AV_DEASSERT | AV_RESET;
6700Sstevel@tonic-gate 
6710Sstevel@tonic-gate 	drv_usecwait(20000);		/* 20 milli sec */
6720Sstevel@tonic-gate 
6730Sstevel@tonic-gate 	if (apic_cpus[cpun].aci_local_ver >= APIC_INTEGRATED_VERS) {
6740Sstevel@tonic-gate 		/* integrated apic */
6750Sstevel@tonic-gate 
6760Sstevel@tonic-gate 		vector = (rm_platter_pa >> MMU_PAGESHIFT) &
6770Sstevel@tonic-gate 		    (APIC_VECTOR_MASK | APIC_IPL_MASK);
6780Sstevel@tonic-gate 
6790Sstevel@tonic-gate 		/* to offset the INIT IPI queue up in the buffer */
6800Sstevel@tonic-gate 		apicadr[APIC_INT_CMD2] = cpu_id << APIC_ICR_ID_BIT_OFFSET;
6810Sstevel@tonic-gate 		apicadr[APIC_INT_CMD1] = vector | AV_STARTUP;
6820Sstevel@tonic-gate 
6830Sstevel@tonic-gate 		drv_usecwait(200);		/* 20 micro sec */
6840Sstevel@tonic-gate 
6850Sstevel@tonic-gate 		apicadr[APIC_INT_CMD2] = cpu_id << APIC_ICR_ID_BIT_OFFSET;
6860Sstevel@tonic-gate 		apicadr[APIC_INT_CMD1] = vector | AV_STARTUP;
6870Sstevel@tonic-gate 
6880Sstevel@tonic-gate 		drv_usecwait(200);		/* 20 micro sec */
6890Sstevel@tonic-gate 	}
6900Sstevel@tonic-gate 	intr_restore(iflag);
6913446Smrj 	return (0);
6920Sstevel@tonic-gate }
6930Sstevel@tonic-gate 
6940Sstevel@tonic-gate 
6950Sstevel@tonic-gate #ifdef	DEBUG
6960Sstevel@tonic-gate int	apic_break_on_cpu = 9;
6970Sstevel@tonic-gate int	apic_stretch_interrupts = 0;
6980Sstevel@tonic-gate int	apic_stretch_ISR = 1 << 3;	/* IPL of 3 matches nothing now */
6990Sstevel@tonic-gate 
7000Sstevel@tonic-gate void
7010Sstevel@tonic-gate apic_break()
7020Sstevel@tonic-gate {
7030Sstevel@tonic-gate }
7040Sstevel@tonic-gate #endif /* DEBUG */
7050Sstevel@tonic-gate 
7060Sstevel@tonic-gate /*
7070Sstevel@tonic-gate  * platform_intr_enter
7080Sstevel@tonic-gate  *
7090Sstevel@tonic-gate  *	Called at the beginning of the interrupt service routine to
7100Sstevel@tonic-gate  *	mask all level equal to and below the interrupt priority
7110Sstevel@tonic-gate  *	of the interrupting vector.  An EOI should be given to
7120Sstevel@tonic-gate  *	the interrupt controller to enable other HW interrupts.
7130Sstevel@tonic-gate  *
7140Sstevel@tonic-gate  *	Return -1 for spurious interrupts
7150Sstevel@tonic-gate  *
7160Sstevel@tonic-gate  */
7170Sstevel@tonic-gate /*ARGSUSED*/
7180Sstevel@tonic-gate static int
7190Sstevel@tonic-gate apic_intr_enter(int ipl, int *vectorp)
7200Sstevel@tonic-gate {
7210Sstevel@tonic-gate 	uchar_t vector;
7220Sstevel@tonic-gate 	int nipl;
7233446Smrj 	int irq;
7243446Smrj 	ulong_t iflag;
7250Sstevel@tonic-gate 	apic_cpus_info_t *cpu_infop;
7260Sstevel@tonic-gate 
7270Sstevel@tonic-gate 	/*
7280Sstevel@tonic-gate 	 * The real vector programmed in APIC is *vectorp + 0x20
7290Sstevel@tonic-gate 	 * But, cmnint code subtracts 0x20 before pushing it.
7300Sstevel@tonic-gate 	 * Hence APIC_BASE_VECT is 0x20.
7310Sstevel@tonic-gate 	 */
7320Sstevel@tonic-gate 
7330Sstevel@tonic-gate 	vector = (uchar_t)*vectorp;
7340Sstevel@tonic-gate 
7350Sstevel@tonic-gate 	/* if interrupted by the clock, increment apic_nsec_since_boot */
7360Sstevel@tonic-gate 	if (vector == apic_clkvect) {
7370Sstevel@tonic-gate 		if (!apic_oneshot) {
7380Sstevel@tonic-gate 			/* NOTE: this is not MT aware */
7390Sstevel@tonic-gate 			apic_hrtime_stamp++;
7400Sstevel@tonic-gate 			apic_nsec_since_boot += apic_nsec_per_intr;
7410Sstevel@tonic-gate 			apic_hrtime_stamp++;
7420Sstevel@tonic-gate 			last_count_read = apic_hertz_count;
7430Sstevel@tonic-gate 			apic_redistribute_compute();
7440Sstevel@tonic-gate 		}
7450Sstevel@tonic-gate 
7460Sstevel@tonic-gate 		/* We will avoid all the book keeping overhead for clock */
7470Sstevel@tonic-gate 		nipl = apic_vectortoipl[vector >> APIC_IPL_SHIFT];
7480Sstevel@tonic-gate #if defined(__amd64)
7490Sstevel@tonic-gate 		setcr8((ulong_t)apic_cr8pri[nipl]);
7500Sstevel@tonic-gate #else
7510Sstevel@tonic-gate 		apicadr[APIC_TASK_REG] = apic_ipltopri[nipl];
7520Sstevel@tonic-gate #endif
7530Sstevel@tonic-gate 		*vectorp = apic_vector_to_irq[vector + APIC_BASE_VECT];
7540Sstevel@tonic-gate 		apicadr[APIC_EOI_REG] = 0;
7550Sstevel@tonic-gate 		return (nipl);
7560Sstevel@tonic-gate 	}
7570Sstevel@tonic-gate 
7580Sstevel@tonic-gate 	cpu_infop = &apic_cpus[psm_get_cpu_id()];
7590Sstevel@tonic-gate 
7600Sstevel@tonic-gate 	if (vector == (APIC_SPUR_INTR - APIC_BASE_VECT)) {
7610Sstevel@tonic-gate 		cpu_infop->aci_spur_cnt++;
7620Sstevel@tonic-gate 		return (APIC_INT_SPURIOUS);
7630Sstevel@tonic-gate 	}
7640Sstevel@tonic-gate 
7650Sstevel@tonic-gate 	/* Check if the vector we got is really what we need */
7660Sstevel@tonic-gate 	if (apic_revector_pending) {
7670Sstevel@tonic-gate 		/*
7680Sstevel@tonic-gate 		 * Disable interrupts for the duration of
7690Sstevel@tonic-gate 		 * the vector translation to prevent a self-race for
7700Sstevel@tonic-gate 		 * the apic_revector_lock.  This cannot be done
7710Sstevel@tonic-gate 		 * in apic_xlate_vector because it is recursive and
7720Sstevel@tonic-gate 		 * we want the vector translation to be atomic with
7730Sstevel@tonic-gate 		 * respect to other (higher-priority) interrupts.
7740Sstevel@tonic-gate 		 */
7750Sstevel@tonic-gate 		iflag = intr_clear();
7760Sstevel@tonic-gate 		vector = apic_xlate_vector(vector + APIC_BASE_VECT) -
7770Sstevel@tonic-gate 		    APIC_BASE_VECT;
7780Sstevel@tonic-gate 		intr_restore(iflag);
7790Sstevel@tonic-gate 	}
7800Sstevel@tonic-gate 
7810Sstevel@tonic-gate 	nipl = apic_vectortoipl[vector >> APIC_IPL_SHIFT];
7820Sstevel@tonic-gate 	*vectorp = irq = apic_vector_to_irq[vector + APIC_BASE_VECT];
7830Sstevel@tonic-gate 
7840Sstevel@tonic-gate #if defined(__amd64)
7850Sstevel@tonic-gate 	setcr8((ulong_t)apic_cr8pri[nipl]);
7860Sstevel@tonic-gate #else
7870Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = apic_ipltopri[nipl];
7880Sstevel@tonic-gate #endif
7890Sstevel@tonic-gate 
7900Sstevel@tonic-gate 	cpu_infop->aci_current[nipl] = (uchar_t)irq;
7910Sstevel@tonic-gate 	cpu_infop->aci_curipl = (uchar_t)nipl;
7920Sstevel@tonic-gate 	cpu_infop->aci_ISR_in_progress |= 1 << nipl;
7930Sstevel@tonic-gate 
7940Sstevel@tonic-gate 	/*
7950Sstevel@tonic-gate 	 * apic_level_intr could have been assimilated into the irq struct.
7960Sstevel@tonic-gate 	 * but, having it as a character array is more efficient in terms of
7970Sstevel@tonic-gate 	 * cache usage. So, we leave it as is.
7980Sstevel@tonic-gate 	 */
7990Sstevel@tonic-gate 	if (!apic_level_intr[irq])
8000Sstevel@tonic-gate 		apicadr[APIC_EOI_REG] = 0;
8010Sstevel@tonic-gate 
8020Sstevel@tonic-gate #ifdef	DEBUG
8030Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(vector);
8040Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(irq);
8050Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(nipl);
8060Sstevel@tonic-gate 	APIC_DEBUG_BUF_PUT(psm_get_cpu_id());
8070Sstevel@tonic-gate 	if ((apic_stretch_interrupts) && (apic_stretch_ISR & (1 << nipl)))
8080Sstevel@tonic-gate 		drv_usecwait(apic_stretch_interrupts);
8090Sstevel@tonic-gate 
8100Sstevel@tonic-gate 	if (apic_break_on_cpu == psm_get_cpu_id())
8110Sstevel@tonic-gate 		apic_break();
8120Sstevel@tonic-gate #endif /* DEBUG */
8130Sstevel@tonic-gate 	return (nipl);
8140Sstevel@tonic-gate }
8150Sstevel@tonic-gate 
8163446Smrj void
8170Sstevel@tonic-gate apic_intr_exit(int prev_ipl, int irq)
8180Sstevel@tonic-gate {
8190Sstevel@tonic-gate 	apic_cpus_info_t *cpu_infop;
8200Sstevel@tonic-gate 
8210Sstevel@tonic-gate #if defined(__amd64)
8220Sstevel@tonic-gate 	setcr8((ulong_t)apic_cr8pri[prev_ipl]);
8230Sstevel@tonic-gate #else
8240Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = apic_ipltopri[prev_ipl];
8250Sstevel@tonic-gate #endif
8260Sstevel@tonic-gate 
8270Sstevel@tonic-gate 	cpu_infop = &apic_cpus[psm_get_cpu_id()];
8280Sstevel@tonic-gate 	if (apic_level_intr[irq])
8290Sstevel@tonic-gate 		apicadr[APIC_EOI_REG] = 0;
8300Sstevel@tonic-gate 
8310Sstevel@tonic-gate 	cpu_infop->aci_curipl = (uchar_t)prev_ipl;
8320Sstevel@tonic-gate 	/* ISR above current pri could not be in progress */
8330Sstevel@tonic-gate 	cpu_infop->aci_ISR_in_progress &= (2 << prev_ipl) - 1;
8340Sstevel@tonic-gate }
8350Sstevel@tonic-gate 
8360Sstevel@tonic-gate /*
8370Sstevel@tonic-gate  * Mask all interrupts below or equal to the given IPL
8380Sstevel@tonic-gate  */
8390Sstevel@tonic-gate static void
8400Sstevel@tonic-gate apic_setspl(int ipl)
8410Sstevel@tonic-gate {
8420Sstevel@tonic-gate 
8430Sstevel@tonic-gate #if defined(__amd64)
8440Sstevel@tonic-gate 	setcr8((ulong_t)apic_cr8pri[ipl]);
8450Sstevel@tonic-gate #else
8460Sstevel@tonic-gate 	apicadr[APIC_TASK_REG] = apic_ipltopri[ipl];
8470Sstevel@tonic-gate #endif
8480Sstevel@tonic-gate 
8490Sstevel@tonic-gate 	/* interrupts at ipl above this cannot be in progress */
8500Sstevel@tonic-gate 	apic_cpus[psm_get_cpu_id()].aci_ISR_in_progress &= (2 << ipl) - 1;
8510Sstevel@tonic-gate 	/*
8520Sstevel@tonic-gate 	 * this is a patch fix for the ALR QSMP P5 machine, so that interrupts
8530Sstevel@tonic-gate 	 * have enough time to come in before the priority is raised again
8540Sstevel@tonic-gate 	 * during the idle() loop.
8550Sstevel@tonic-gate 	 */
8560Sstevel@tonic-gate 	if (apic_setspl_delay)
8570Sstevel@tonic-gate 		(void) get_apic_pri();
8580Sstevel@tonic-gate }
8590Sstevel@tonic-gate 
8600Sstevel@tonic-gate /*
8610Sstevel@tonic-gate  * trigger a software interrupt at the given IPL
8620Sstevel@tonic-gate  */
8630Sstevel@tonic-gate static void
8640Sstevel@tonic-gate apic_set_softintr(int ipl)
8650Sstevel@tonic-gate {
8660Sstevel@tonic-gate 	int vector;
8673446Smrj 	ulong_t flag;
8680Sstevel@tonic-gate 
8690Sstevel@tonic-gate 	vector = apic_resv_vector[ipl];
8700Sstevel@tonic-gate 
8710Sstevel@tonic-gate 	flag = intr_clear();
8720Sstevel@tonic-gate 
8730Sstevel@tonic-gate 	while (get_apic_cmd1() & AV_PENDING)
8740Sstevel@tonic-gate 		apic_ret();
8750Sstevel@tonic-gate 
8760Sstevel@tonic-gate 	/* generate interrupt at vector on itself only */
8770Sstevel@tonic-gate 	apicadr[APIC_INT_CMD1] = AV_SH_SELF | vector;
8780Sstevel@tonic-gate 
8790Sstevel@tonic-gate 	intr_restore(flag);
8800Sstevel@tonic-gate }
8810Sstevel@tonic-gate 
8820Sstevel@tonic-gate /*
8830Sstevel@tonic-gate  * generates an interprocessor interrupt to another CPU
8840Sstevel@tonic-gate  */
8850Sstevel@tonic-gate static void
8860Sstevel@tonic-gate apic_send_ipi(int cpun, int ipl)
8870Sstevel@tonic-gate {
8880Sstevel@tonic-gate 	int vector;
8893446Smrj 	ulong_t flag;
8900Sstevel@tonic-gate 
8910Sstevel@tonic-gate 	vector = apic_resv_vector[ipl];
8920Sstevel@tonic-gate 
8930Sstevel@tonic-gate 	flag = intr_clear();
8940Sstevel@tonic-gate 
8950Sstevel@tonic-gate 	while (get_apic_cmd1() & AV_PENDING)
8960Sstevel@tonic-gate 		apic_ret();
8970Sstevel@tonic-gate 
8980Sstevel@tonic-gate 	apicadr[APIC_INT_CMD2] =
8990Sstevel@tonic-gate 	    apic_cpus[cpun].aci_local_id << APIC_ICR_ID_BIT_OFFSET;
9000Sstevel@tonic-gate 	apicadr[APIC_INT_CMD1] = vector;
9010Sstevel@tonic-gate 
9020Sstevel@tonic-gate 	intr_restore(flag);
9030Sstevel@tonic-gate }
9040Sstevel@tonic-gate 
9050Sstevel@tonic-gate 
9060Sstevel@tonic-gate /*ARGSUSED*/
9070Sstevel@tonic-gate static void
9080Sstevel@tonic-gate apic_set_idlecpu(processorid_t cpun)
9090Sstevel@tonic-gate {
9100Sstevel@tonic-gate }
9110Sstevel@tonic-gate 
9120Sstevel@tonic-gate /*ARGSUSED*/
9130Sstevel@tonic-gate static void
9140Sstevel@tonic-gate apic_unset_idlecpu(processorid_t cpun)
9150Sstevel@tonic-gate {
9160Sstevel@tonic-gate }
9170Sstevel@tonic-gate 
9180Sstevel@tonic-gate 
9190Sstevel@tonic-gate static void
9200Sstevel@tonic-gate apic_ret()
9210Sstevel@tonic-gate {
9220Sstevel@tonic-gate }
9230Sstevel@tonic-gate 
9240Sstevel@tonic-gate static int
9250Sstevel@tonic-gate get_apic_cmd1()
9260Sstevel@tonic-gate {
9270Sstevel@tonic-gate 	return (apicadr[APIC_INT_CMD1]);
9280Sstevel@tonic-gate }
9290Sstevel@tonic-gate 
9300Sstevel@tonic-gate static int
9310Sstevel@tonic-gate get_apic_pri()
9320Sstevel@tonic-gate {
9330Sstevel@tonic-gate #if defined(__amd64)
9340Sstevel@tonic-gate 	return ((int)getcr8());
9350Sstevel@tonic-gate #else
9360Sstevel@tonic-gate 	return (apicadr[APIC_TASK_REG]);
9370Sstevel@tonic-gate #endif
9380Sstevel@tonic-gate }
9390Sstevel@tonic-gate 
9400Sstevel@tonic-gate /*
9410Sstevel@tonic-gate  * If apic_coarse_time == 1, then apic_gettime() is used instead of
9420Sstevel@tonic-gate  * apic_gethrtime().  This is used for performance instead of accuracy.
9430Sstevel@tonic-gate  */
9440Sstevel@tonic-gate 
9450Sstevel@tonic-gate static hrtime_t
9460Sstevel@tonic-gate apic_gettime()
9470Sstevel@tonic-gate {
9480Sstevel@tonic-gate 	int old_hrtime_stamp;
9490Sstevel@tonic-gate 	hrtime_t temp;
9500Sstevel@tonic-gate 
9510Sstevel@tonic-gate 	/*
9520Sstevel@tonic-gate 	 * In one-shot mode, we do not keep time, so if anyone
9530Sstevel@tonic-gate 	 * calls psm_gettime() directly, we vector over to
9540Sstevel@tonic-gate 	 * gethrtime().
9550Sstevel@tonic-gate 	 * one-shot mode MUST NOT be enabled if this psm is the source of
9560Sstevel@tonic-gate 	 * hrtime.
9570Sstevel@tonic-gate 	 */
9580Sstevel@tonic-gate 
9590Sstevel@tonic-gate 	if (apic_oneshot)
9600Sstevel@tonic-gate 		return (gethrtime());
9610Sstevel@tonic-gate 
9620Sstevel@tonic-gate 
9630Sstevel@tonic-gate gettime_again:
9640Sstevel@tonic-gate 	while ((old_hrtime_stamp = apic_hrtime_stamp) & 1)
9650Sstevel@tonic-gate 		apic_ret();
9660Sstevel@tonic-gate 
9670Sstevel@tonic-gate 	temp = apic_nsec_since_boot;
9680Sstevel@tonic-gate 
9690Sstevel@tonic-gate 	if (apic_hrtime_stamp != old_hrtime_stamp) {	/* got an interrupt */
9700Sstevel@tonic-gate 		goto gettime_again;
9710Sstevel@tonic-gate 	}
9720Sstevel@tonic-gate 	return (temp);
9730Sstevel@tonic-gate }
9740Sstevel@tonic-gate 
9750Sstevel@tonic-gate /*
9760Sstevel@tonic-gate  * Here we return the number of nanoseconds since booting.  Note every
9770Sstevel@tonic-gate  * clock interrupt increments apic_nsec_since_boot by the appropriate
9780Sstevel@tonic-gate  * amount.
9790Sstevel@tonic-gate  */
9800Sstevel@tonic-gate static hrtime_t
9810Sstevel@tonic-gate apic_gethrtime()
9820Sstevel@tonic-gate {
9833446Smrj 	int curr_timeval, countval, elapsed_ticks;
9840Sstevel@tonic-gate 	int old_hrtime_stamp, status;
9850Sstevel@tonic-gate 	hrtime_t temp;
9860Sstevel@tonic-gate 	uchar_t	cpun;
9873446Smrj 	ulong_t oflags;
9880Sstevel@tonic-gate 
9890Sstevel@tonic-gate 	/*
9900Sstevel@tonic-gate 	 * In one-shot mode, we do not keep time, so if anyone
9910Sstevel@tonic-gate 	 * calls psm_gethrtime() directly, we vector over to
9920Sstevel@tonic-gate 	 * gethrtime().
9930Sstevel@tonic-gate 	 * one-shot mode MUST NOT be enabled if this psm is the source of
9940Sstevel@tonic-gate 	 * hrtime.
9950Sstevel@tonic-gate 	 */
9960Sstevel@tonic-gate 
9970Sstevel@tonic-gate 	if (apic_oneshot)
9980Sstevel@tonic-gate 		return (gethrtime());
9990Sstevel@tonic-gate 
10000Sstevel@tonic-gate 	oflags = intr_clear();	/* prevent migration */
10010Sstevel@tonic-gate 
10020Sstevel@tonic-gate 	cpun = (uchar_t)((uint_t)apicadr[APIC_LID_REG] >> APIC_ID_BIT_OFFSET);
10030Sstevel@tonic-gate 
10040Sstevel@tonic-gate 	lock_set(&apic_gethrtime_lock);
10050Sstevel@tonic-gate 
10060Sstevel@tonic-gate gethrtime_again:
10070Sstevel@tonic-gate 	while ((old_hrtime_stamp = apic_hrtime_stamp) & 1)
10080Sstevel@tonic-gate 		apic_ret();
10090Sstevel@tonic-gate 
10100Sstevel@tonic-gate 	/*
10110Sstevel@tonic-gate 	 * Check to see which CPU we are on.  Note the time is kept on
10120Sstevel@tonic-gate 	 * the local APIC of CPU 0.  If on CPU 0, simply read the current
10130Sstevel@tonic-gate 	 * counter.  If on another CPU, issue a remote read command to CPU 0.
10140Sstevel@tonic-gate 	 */
10150Sstevel@tonic-gate 	if (cpun == apic_cpus[0].aci_local_id) {
10160Sstevel@tonic-gate 		countval = apicadr[APIC_CURR_COUNT];
10170Sstevel@tonic-gate 	} else {
10180Sstevel@tonic-gate 		while (get_apic_cmd1() & AV_PENDING)
10190Sstevel@tonic-gate 			apic_ret();
10200Sstevel@tonic-gate 
10210Sstevel@tonic-gate 		apicadr[APIC_INT_CMD2] =
10220Sstevel@tonic-gate 		    apic_cpus[0].aci_local_id << APIC_ICR_ID_BIT_OFFSET;
10230Sstevel@tonic-gate 		apicadr[APIC_INT_CMD1] = APIC_CURR_ADD|AV_REMOTE;
10240Sstevel@tonic-gate 
10250Sstevel@tonic-gate 		while ((status = get_apic_cmd1()) & AV_READ_PENDING)
10260Sstevel@tonic-gate 			apic_ret();
10270Sstevel@tonic-gate 
10280Sstevel@tonic-gate 		if (status & AV_REMOTE_STATUS)	/* 1 = valid */
10290Sstevel@tonic-gate 			countval = apicadr[APIC_REMOTE_READ];
10300Sstevel@tonic-gate 		else {	/* 0 = invalid */
10310Sstevel@tonic-gate 			apic_remote_hrterr++;
10320Sstevel@tonic-gate 			/*
10330Sstevel@tonic-gate 			 * return last hrtime right now, will need more
10340Sstevel@tonic-gate 			 * testing if change to retry
10350Sstevel@tonic-gate 			 */
10360Sstevel@tonic-gate 			temp = apic_last_hrtime;
10370Sstevel@tonic-gate 
10380Sstevel@tonic-gate 			lock_clear(&apic_gethrtime_lock);
10390Sstevel@tonic-gate 
10400Sstevel@tonic-gate 			intr_restore(oflags);
10410Sstevel@tonic-gate 
10420Sstevel@tonic-gate 			return (temp);
10430Sstevel@tonic-gate 		}
10440Sstevel@tonic-gate 	}
10450Sstevel@tonic-gate 	if (countval > last_count_read)
10460Sstevel@tonic-gate 		countval = 0;
10470Sstevel@tonic-gate 	else
10480Sstevel@tonic-gate 		last_count_read = countval;
10490Sstevel@tonic-gate 
10500Sstevel@tonic-gate 	elapsed_ticks = apic_hertz_count - countval;
10510Sstevel@tonic-gate 
10522992Sdmick 	curr_timeval = APIC_TICKS_TO_NSECS(elapsed_ticks);
10530Sstevel@tonic-gate 	temp = apic_nsec_since_boot + curr_timeval;
10540Sstevel@tonic-gate 
10550Sstevel@tonic-gate 	if (apic_hrtime_stamp != old_hrtime_stamp) {	/* got an interrupt */
10560Sstevel@tonic-gate 		/* we might have clobbered last_count_read. Restore it */
10570Sstevel@tonic-gate 		last_count_read = apic_hertz_count;
10580Sstevel@tonic-gate 		goto gethrtime_again;
10590Sstevel@tonic-gate 	}
10600Sstevel@tonic-gate 
10610Sstevel@tonic-gate 	if (temp < apic_last_hrtime) {
10620Sstevel@tonic-gate 		/* return last hrtime if error occurs */
10630Sstevel@tonic-gate 		apic_hrtime_error++;
10640Sstevel@tonic-gate 		temp = apic_last_hrtime;
10650Sstevel@tonic-gate 	}
10660Sstevel@tonic-gate 	else
10670Sstevel@tonic-gate 		apic_last_hrtime = temp;
10680Sstevel@tonic-gate 
10690Sstevel@tonic-gate 	lock_clear(&apic_gethrtime_lock);
10700Sstevel@tonic-gate 	intr_restore(oflags);
10710Sstevel@tonic-gate 
10720Sstevel@tonic-gate 	return (temp);
10730Sstevel@tonic-gate }
10740Sstevel@tonic-gate 
10750Sstevel@tonic-gate /* apic NMI handler */
10760Sstevel@tonic-gate /*ARGSUSED*/
10770Sstevel@tonic-gate static void
10780Sstevel@tonic-gate apic_nmi_intr(caddr_t arg)
10790Sstevel@tonic-gate {
10800Sstevel@tonic-gate 	if (apic_shutdown_processors) {
10810Sstevel@tonic-gate 		apic_disable_local_apic();
10820Sstevel@tonic-gate 		return;
10830Sstevel@tonic-gate 	}
10840Sstevel@tonic-gate 
10850Sstevel@tonic-gate 	if (lock_try(&apic_nmi_lock)) {
10860Sstevel@tonic-gate 		if (apic_kmdb_on_nmi) {
10870Sstevel@tonic-gate 			if (psm_debugger() == 0) {
10880Sstevel@tonic-gate 				cmn_err(CE_PANIC,
10890Sstevel@tonic-gate 				    "NMI detected, kmdb is not available.");
10900Sstevel@tonic-gate 			} else {
10910Sstevel@tonic-gate 				debug_enter("\nNMI detected, entering kmdb.\n");
10920Sstevel@tonic-gate 			}
10930Sstevel@tonic-gate 		} else {
10940Sstevel@tonic-gate 			if (apic_panic_on_nmi) {
10950Sstevel@tonic-gate 				/* Keep panic from entering kmdb. */
10960Sstevel@tonic-gate 				nopanicdebug = 1;
10970Sstevel@tonic-gate 				cmn_err(CE_PANIC, "pcplusmp: NMI received");
10980Sstevel@tonic-gate 			} else {
10990Sstevel@tonic-gate 				/*
11000Sstevel@tonic-gate 				 * prom_printf is the best shot we have
11010Sstevel@tonic-gate 				 * of something which is problem free from
11020Sstevel@tonic-gate 				 * high level/NMI type of interrupts
11030Sstevel@tonic-gate 				 */
11040Sstevel@tonic-gate 				prom_printf("pcplusmp: NMI received\n");
11050Sstevel@tonic-gate 				apic_error |= APIC_ERR_NMI;
11060Sstevel@tonic-gate 				apic_num_nmis++;
11070Sstevel@tonic-gate 			}
11080Sstevel@tonic-gate 		}
11090Sstevel@tonic-gate 		lock_clear(&apic_nmi_lock);
11100Sstevel@tonic-gate 	}
11110Sstevel@tonic-gate }
11120Sstevel@tonic-gate 
11130Sstevel@tonic-gate /*ARGSUSED*/
11140Sstevel@tonic-gate static int
11150Sstevel@tonic-gate apic_addspl(int irqno, int ipl, int min_ipl, int max_ipl)
11160Sstevel@tonic-gate {
11173446Smrj 	return (apic_addspl_common(irqno, ipl, min_ipl, max_ipl));
11180Sstevel@tonic-gate }
11190Sstevel@tonic-gate 
11200Sstevel@tonic-gate static int
11210Sstevel@tonic-gate apic_delspl(int irqno, int ipl, int min_ipl, int max_ipl)
11220Sstevel@tonic-gate {
11233446Smrj 	return (apic_delspl_common(irqno, ipl, min_ipl,  max_ipl));
11240Sstevel@tonic-gate }
11250Sstevel@tonic-gate 
11260Sstevel@tonic-gate /*
11270Sstevel@tonic-gate  * Return HW interrupt number corresponding to the given IPL
11280Sstevel@tonic-gate  */
11290Sstevel@tonic-gate /*ARGSUSED*/
11300Sstevel@tonic-gate static int
11310Sstevel@tonic-gate apic_softlvl_to_irq(int ipl)
11320Sstevel@tonic-gate {
11330Sstevel@tonic-gate 	/*
11340Sstevel@tonic-gate 	 * Do not use apic to trigger soft interrupt.
11350Sstevel@tonic-gate 	 * It will cause the system to hang when 2 hardware interrupts
11360Sstevel@tonic-gate 	 * at the same priority with the softint are already accepted
11370Sstevel@tonic-gate 	 * by the apic.  Cause the AV_PENDING bit will not be cleared
11380Sstevel@tonic-gate 	 * until one of the hardware interrupt is eoi'ed.  If we need
11390Sstevel@tonic-gate 	 * to send an ipi at this time, we will end up looping forever
11400Sstevel@tonic-gate 	 * to wait for the AV_PENDING bit to clear.
11410Sstevel@tonic-gate 	 */
11420Sstevel@tonic-gate 	return (PSM_SV_SOFTWARE);
11430Sstevel@tonic-gate }
11440Sstevel@tonic-gate 
11450Sstevel@tonic-gate static int
11460Sstevel@tonic-gate apic_post_cpu_start()
11470Sstevel@tonic-gate {
11483446Smrj 	int i, cpun;
11493446Smrj 	ulong_t iflag;
11500Sstevel@tonic-gate 	apic_irq_t *irq_ptr;
11510Sstevel@tonic-gate 
11523446Smrj 	splx(ipltospl(LOCK_LEVEL));
11530Sstevel@tonic-gate 	apic_init_intr();
11540Sstevel@tonic-gate 
11550Sstevel@tonic-gate 	/*
11560Sstevel@tonic-gate 	 * since some systems don't enable the internal cache on the non-boot
11570Sstevel@tonic-gate 	 * cpus, so we have to enable them here
11580Sstevel@tonic-gate 	 */
11593446Smrj 	setcr0(getcr0() & ~(CR0_CD | CR0_NW));
11600Sstevel@tonic-gate 
11610Sstevel@tonic-gate 	while (get_apic_cmd1() & AV_PENDING)
11620Sstevel@tonic-gate 		apic_ret();
11630Sstevel@tonic-gate 
11640Sstevel@tonic-gate 	cpun = psm_get_cpu_id();
11650Sstevel@tonic-gate 	apic_cpus[cpun].aci_status = APIC_CPU_ONLINE | APIC_CPU_INTR_ENABLE;
11660Sstevel@tonic-gate 
11670Sstevel@tonic-gate 	for (i = apic_min_device_irq; i <= apic_max_device_irq; i++) {
11680Sstevel@tonic-gate 		irq_ptr = apic_irq_table[i];
11690Sstevel@tonic-gate 		if ((irq_ptr == NULL) ||
11700Sstevel@tonic-gate 		    ((irq_ptr->airq_cpu & ~IRQ_USER_BOUND) != cpun))
11710Sstevel@tonic-gate 			continue;
11720Sstevel@tonic-gate 
11730Sstevel@tonic-gate 		while (irq_ptr) {
11743139Ssethg 			if (irq_ptr->airq_temp_cpu != IRQ_UNINIT) {
11753139Ssethg 				iflag = intr_clear();
11763139Ssethg 				lock_set(&apic_ioapic_lock);
11773139Ssethg 
11783139Ssethg 				(void) apic_rebind(irq_ptr, cpun, NULL);
11793139Ssethg 
11803139Ssethg 				lock_clear(&apic_ioapic_lock);
11813139Ssethg 				intr_restore(iflag);
11823139Ssethg 			}
11830Sstevel@tonic-gate 			irq_ptr = irq_ptr->airq_next;
11840Sstevel@tonic-gate 		}
11850Sstevel@tonic-gate 	}
11860Sstevel@tonic-gate 
11872992Sdmick 	apicadr[APIC_DIVIDE_REG] = apic_divide_reg_init;
11880Sstevel@tonic-gate 	return (PSM_SUCCESS);
11890Sstevel@tonic-gate }
11900Sstevel@tonic-gate 
11910Sstevel@tonic-gate processorid_t
11920Sstevel@tonic-gate apic_get_next_processorid(processorid_t cpu_id)
11930Sstevel@tonic-gate {
11940Sstevel@tonic-gate 
11950Sstevel@tonic-gate 	int i;
11960Sstevel@tonic-gate 
11970Sstevel@tonic-gate 	if (cpu_id == -1)
11980Sstevel@tonic-gate 		return ((processorid_t)0);
11990Sstevel@tonic-gate 
12000Sstevel@tonic-gate 	for (i = cpu_id + 1; i < NCPU; i++) {
12012006Sandrei 		if (CPU_IN_SET(apic_cpumask, i))
12020Sstevel@tonic-gate 			return (i);
12030Sstevel@tonic-gate 	}
12040Sstevel@tonic-gate 
12050Sstevel@tonic-gate 	return ((processorid_t)-1);
12060Sstevel@tonic-gate }
12070Sstevel@tonic-gate 
12080Sstevel@tonic-gate 
12090Sstevel@tonic-gate /*
12100Sstevel@tonic-gate  * type == -1 indicates it is an internal request. Do not change
12110Sstevel@tonic-gate  * resv_vector for these requests
12120Sstevel@tonic-gate  */
12130Sstevel@tonic-gate static int
12140Sstevel@tonic-gate apic_get_ipivect(int ipl, int type)
12150Sstevel@tonic-gate {
12160Sstevel@tonic-gate 	uchar_t vector;
12170Sstevel@tonic-gate 	int irq;
12180Sstevel@tonic-gate 
12190Sstevel@tonic-gate 	if (irq = apic_allocate_irq(APIC_VECTOR(ipl))) {
12200Sstevel@tonic-gate 		if (vector = apic_allocate_vector(ipl, irq, 1)) {
12210Sstevel@tonic-gate 			apic_irq_table[irq]->airq_mps_intr_index =
12220Sstevel@tonic-gate 			    RESERVE_INDEX;
12230Sstevel@tonic-gate 			apic_irq_table[irq]->airq_vector = vector;
12240Sstevel@tonic-gate 			if (type != -1) {
12250Sstevel@tonic-gate 				apic_resv_vector[ipl] = vector;
12260Sstevel@tonic-gate 			}
12270Sstevel@tonic-gate 			return (irq);
12280Sstevel@tonic-gate 		}
12290Sstevel@tonic-gate 	}
12300Sstevel@tonic-gate 	apic_error |= APIC_ERR_GET_IPIVECT_FAIL;
12310Sstevel@tonic-gate 	return (-1);	/* shouldn't happen */
12320Sstevel@tonic-gate }
12330Sstevel@tonic-gate 
12340Sstevel@tonic-gate static int
12350Sstevel@tonic-gate apic_getclkirq(int ipl)
12360Sstevel@tonic-gate {
12370Sstevel@tonic-gate 	int	irq;
12380Sstevel@tonic-gate 
12390Sstevel@tonic-gate 	if ((irq = apic_get_ipivect(ipl, -1)) == -1)
12400Sstevel@tonic-gate 		return (-1);
12410Sstevel@tonic-gate 	/*
12420Sstevel@tonic-gate 	 * Note the vector in apic_clkvect for per clock handling.
12430Sstevel@tonic-gate 	 */
12440Sstevel@tonic-gate 	apic_clkvect = apic_irq_table[irq]->airq_vector - APIC_BASE_VECT;
12450Sstevel@tonic-gate 	APIC_VERBOSE_IOAPIC((CE_NOTE, "get_clkirq: vector = %x\n",
12460Sstevel@tonic-gate 	    apic_clkvect));
12470Sstevel@tonic-gate 	return (irq);
12480Sstevel@tonic-gate }
12490Sstevel@tonic-gate 
12502992Sdmick 
12510Sstevel@tonic-gate /*
12520Sstevel@tonic-gate  * Return the number of APIC clock ticks elapsed for 8245 to decrement
12530Sstevel@tonic-gate  * (APIC_TIME_COUNT + pit_ticks_adj) ticks.
12540Sstevel@tonic-gate  */
12550Sstevel@tonic-gate static uint_t
12560Sstevel@tonic-gate apic_calibrate(volatile uint32_t *addr, uint16_t *pit_ticks_adj)
12570Sstevel@tonic-gate {
12580Sstevel@tonic-gate 	uint8_t		pit_tick_lo;
12590Sstevel@tonic-gate 	uint16_t	pit_tick, target_pit_tick;
12600Sstevel@tonic-gate 	uint32_t	start_apic_tick, end_apic_tick;
12613446Smrj 	ulong_t		iflag;
12620Sstevel@tonic-gate 
12630Sstevel@tonic-gate 	addr += APIC_CURR_COUNT;
12640Sstevel@tonic-gate 
12650Sstevel@tonic-gate 	iflag = intr_clear();
12660Sstevel@tonic-gate 
12670Sstevel@tonic-gate 	do {
12680Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
12690Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
12700Sstevel@tonic-gate 	} while (pit_tick < APIC_TIME_MIN ||
12710Sstevel@tonic-gate 	    pit_tick_lo <= APIC_LB_MIN || pit_tick_lo >= APIC_LB_MAX);
12720Sstevel@tonic-gate 
12730Sstevel@tonic-gate 	/*
12740Sstevel@tonic-gate 	 * Wait for the 8254 to decrement by 5 ticks to ensure
12750Sstevel@tonic-gate 	 * we didn't start in the middle of a tick.
12760Sstevel@tonic-gate 	 * Compare with 0x10 for the wrap around case.
12770Sstevel@tonic-gate 	 */
12780Sstevel@tonic-gate 	target_pit_tick = pit_tick - 5;
12790Sstevel@tonic-gate 	do {
12800Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
12810Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
12820Sstevel@tonic-gate 	} while (pit_tick > target_pit_tick || pit_tick_lo < 0x10);
12830Sstevel@tonic-gate 
12840Sstevel@tonic-gate 	start_apic_tick = *addr;
12850Sstevel@tonic-gate 
12860Sstevel@tonic-gate 	/*
12870Sstevel@tonic-gate 	 * Wait for the 8254 to decrement by
12880Sstevel@tonic-gate 	 * (APIC_TIME_COUNT + pit_ticks_adj) ticks
12890Sstevel@tonic-gate 	 */
12900Sstevel@tonic-gate 	target_pit_tick = pit_tick - APIC_TIME_COUNT;
12910Sstevel@tonic-gate 	do {
12920Sstevel@tonic-gate 		pit_tick_lo = inb(PITCTR0_PORT);
12930Sstevel@tonic-gate 		pit_tick = (inb(PITCTR0_PORT) << 8) | pit_tick_lo;
12940Sstevel@tonic-gate 	} while (pit_tick > target_pit_tick || pit_tick_lo < 0x10);
12950Sstevel@tonic-gate 
12960Sstevel@tonic-gate 	end_apic_tick = *addr;
12970Sstevel@tonic-gate 
12980Sstevel@tonic-gate 	*pit_ticks_adj = target_pit_tick - pit_tick;
12990Sstevel@tonic-gate 
13000Sstevel@tonic-gate 	intr_restore(iflag);
13010Sstevel@tonic-gate 
13020Sstevel@tonic-gate 	return (start_apic_tick - end_apic_tick);
13030Sstevel@tonic-gate }
13040Sstevel@tonic-gate 
13050Sstevel@tonic-gate /*
13060Sstevel@tonic-gate  * Initialise the APIC timer on the local APIC of CPU 0 to the desired
13070Sstevel@tonic-gate  * frequency.  Note at this stage in the boot sequence, the boot processor
13080Sstevel@tonic-gate  * is the only active processor.
13090Sstevel@tonic-gate  * hertz value of 0 indicates a one-shot mode request.  In this case
13100Sstevel@tonic-gate  * the function returns the resolution (in nanoseconds) for the hardware
13110Sstevel@tonic-gate  * timer interrupt.  If one-shot mode capability is not available,
13120Sstevel@tonic-gate  * the return value will be 0. apic_enable_oneshot is a global switch
13130Sstevel@tonic-gate  * for disabling the functionality.
13140Sstevel@tonic-gate  * A non-zero positive value for hertz indicates a periodic mode request.
13150Sstevel@tonic-gate  * In this case the hardware will be programmed to generate clock interrupts
13160Sstevel@tonic-gate  * at hertz frequency and returns the resolution of interrupts in
13170Sstevel@tonic-gate  * nanosecond.
13180Sstevel@tonic-gate  */
13190Sstevel@tonic-gate 
13200Sstevel@tonic-gate static int
13210Sstevel@tonic-gate apic_clkinit(int hertz)
13220Sstevel@tonic-gate {
13230Sstevel@tonic-gate 
13240Sstevel@tonic-gate 	uint_t		apic_ticks = 0;
13252992Sdmick 	uint_t		pit_ticks;
13260Sstevel@tonic-gate 	int		ret;
13270Sstevel@tonic-gate 	uint16_t	pit_ticks_adj;
13280Sstevel@tonic-gate 	static int	firsttime = 1;
13290Sstevel@tonic-gate 
13300Sstevel@tonic-gate 	if (firsttime) {
13312992Sdmick 		/* first time calibrate on CPU0 only */
13322992Sdmick 
13332992Sdmick 		apicadr[APIC_DIVIDE_REG] = apic_divide_reg_init;
13343446Smrj 		apicadr[APIC_INIT_COUNT] = APIC_MAXVAL;
13350Sstevel@tonic-gate 		apic_ticks = apic_calibrate(apicadr, &pit_ticks_adj);
13360Sstevel@tonic-gate 
13372992Sdmick 		/* total number of PIT ticks corresponding to apic_ticks */
13382992Sdmick 		pit_ticks = APIC_TIME_COUNT + pit_ticks_adj;
13390Sstevel@tonic-gate 
13400Sstevel@tonic-gate 		/*
13410Sstevel@tonic-gate 		 * Determine the number of nanoseconds per APIC clock tick
13420Sstevel@tonic-gate 		 * and then determine how many APIC ticks to interrupt at the
13430Sstevel@tonic-gate 		 * desired frequency
13442992Sdmick 		 * apic_ticks / (pitticks / PIT_HZ) = apic_ticks_per_s
13452992Sdmick 		 * (apic_ticks * PIT_HZ) / pitticks = apic_ticks_per_s
13462992Sdmick 		 * apic_ticks_per_ns = (apic_ticks * PIT_HZ) / (pitticks * 10^9)
13473446Smrj 		 * pic_ticks_per_SFns =
13482992Sdmick 		 *   (SF * apic_ticks * PIT_HZ) / (pitticks * 10^9)
13490Sstevel@tonic-gate 		 */
13502992Sdmick 		apic_ticks_per_SFnsecs =
13512992Sdmick 		    ((SF * apic_ticks * PIT_HZ) /
13522992Sdmick 		    ((uint64_t)pit_ticks * NANOSEC));
13530Sstevel@tonic-gate 
13540Sstevel@tonic-gate 		/* the interval timer initial count is 32 bit max */
13552992Sdmick 		apic_nsec_max = APIC_TICKS_TO_NSECS(APIC_MAXVAL);
13560Sstevel@tonic-gate 		firsttime = 0;
13570Sstevel@tonic-gate 	}
13580Sstevel@tonic-gate 
13590Sstevel@tonic-gate 	if (hertz != 0) {
13600Sstevel@tonic-gate 		/* periodic */
13610Sstevel@tonic-gate 		apic_nsec_per_intr = NANOSEC / hertz;
13622992Sdmick 		apic_hertz_count = APIC_NSECS_TO_TICKS(apic_nsec_per_intr);
13630Sstevel@tonic-gate 	}
13640Sstevel@tonic-gate 
13650Sstevel@tonic-gate 	apic_int_busy_mark = (apic_int_busy_mark *
13660Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
13670Sstevel@tonic-gate 	apic_int_free_mark = (apic_int_free_mark *
13680Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
13690Sstevel@tonic-gate 	apic_diff_for_redistribution = (apic_diff_for_redistribution *
13700Sstevel@tonic-gate 	    apic_sample_factor_redistribution) / 100;
13710Sstevel@tonic-gate 
13720Sstevel@tonic-gate 	if (hertz == 0) {
13730Sstevel@tonic-gate 		/* requested one_shot */
13740Sstevel@tonic-gate 		if (!apic_oneshot_enable)
13750Sstevel@tonic-gate 			return (0);
13760Sstevel@tonic-gate 		apic_oneshot = 1;
13772992Sdmick 		ret = (int)APIC_TICKS_TO_NSECS(1);
13780Sstevel@tonic-gate 	} else {
13790Sstevel@tonic-gate 		/* program the local APIC to interrupt at the given frequency */
13800Sstevel@tonic-gate 		apicadr[APIC_INIT_COUNT] = apic_hertz_count;
13810Sstevel@tonic-gate 		apicadr[APIC_LOCAL_TIMER] =
13820Sstevel@tonic-gate 		    (apic_clkvect + APIC_BASE_VECT) | AV_TIME;
13830Sstevel@tonic-gate 		apic_oneshot = 0;
13840Sstevel@tonic-gate 		ret = NANOSEC / hertz;
13850Sstevel@tonic-gate 	}
13860Sstevel@tonic-gate 
13870Sstevel@tonic-gate 	return (ret);
13880Sstevel@tonic-gate 
13890Sstevel@tonic-gate }
13900Sstevel@tonic-gate 
13910Sstevel@tonic-gate /*
13920Sstevel@tonic-gate  * apic_preshutdown:
13930Sstevel@tonic-gate  * Called early in shutdown whilst we can still access filesystems to do
13940Sstevel@tonic-gate  * things like loading modules which will be required to complete shutdown
13950Sstevel@tonic-gate  * after filesystems are all unmounted.
13960Sstevel@tonic-gate  */
13970Sstevel@tonic-gate static void
13980Sstevel@tonic-gate apic_preshutdown(int cmd, int fcn)
13990Sstevel@tonic-gate {
14000Sstevel@tonic-gate 	APIC_VERBOSE_POWEROFF(("apic_preshutdown(%d,%d); m=%d a=%d\n",
14010Sstevel@tonic-gate 	    cmd, fcn, apic_poweroff_method, apic_enable_acpi));
14020Sstevel@tonic-gate 
14030Sstevel@tonic-gate }
14040Sstevel@tonic-gate 
14050Sstevel@tonic-gate static void
14060Sstevel@tonic-gate apic_shutdown(int cmd, int fcn)
14070Sstevel@tonic-gate {
14083446Smrj 	int restarts, attempts;
14093446Smrj 	int i;
14100Sstevel@tonic-gate 	uchar_t	byte;
14113446Smrj 	ulong_t iflag;
14120Sstevel@tonic-gate 
14130Sstevel@tonic-gate 	/* Send NMI to all CPUs except self to do per processor shutdown */
14140Sstevel@tonic-gate 	iflag = intr_clear();
14150Sstevel@tonic-gate 	while (get_apic_cmd1() & AV_PENDING)
14160Sstevel@tonic-gate 		apic_ret();
14170Sstevel@tonic-gate 	apic_shutdown_processors = 1;
14180Sstevel@tonic-gate 	apicadr[APIC_INT_CMD1] = AV_NMI | AV_LEVEL | AV_SH_ALL_EXCSELF;
14190Sstevel@tonic-gate 
14200Sstevel@tonic-gate 	/* restore cmos shutdown byte before reboot */
14210Sstevel@tonic-gate 	if (apic_cmos_ssb_set) {
14220Sstevel@tonic-gate 		outb(CMOS_ADDR, SSB);
14230Sstevel@tonic-gate 		outb(CMOS_DATA, 0);
14240Sstevel@tonic-gate 	}
14253446Smrj 
14263446Smrj 	ioapic_disable_redirection();
14270Sstevel@tonic-gate 
14280Sstevel@tonic-gate 	/*	disable apic mode if imcr present	*/
14290Sstevel@tonic-gate 	if (apic_imcrp) {
14300Sstevel@tonic-gate 		outb(APIC_IMCR_P1, (uchar_t)APIC_IMCR_SELECT);
14310Sstevel@tonic-gate 		outb(APIC_IMCR_P2, (uchar_t)APIC_IMCR_PIC);
14320Sstevel@tonic-gate 	}
14330Sstevel@tonic-gate 
14340Sstevel@tonic-gate 	apic_disable_local_apic();
14350Sstevel@tonic-gate 
14360Sstevel@tonic-gate 	intr_restore(iflag);
14370Sstevel@tonic-gate 
1438*3472Smyers 	/* remainder of function is for shutdown cases only */
1439*3472Smyers 	if (cmd != A_SHUTDOWN)
14400Sstevel@tonic-gate 		return;
1441*3472Smyers 
1442*3472Smyers 	/* switch system back into Legacy Mode if using ACPI */
1443*3472Smyers 	if (apic_enable_acpi)
1444*3472Smyers 		(void) AcpiDisable();
1445*3472Smyers 
1446*3472Smyers 	/* remainder of function is for shutdown+poweroff case only */
1447*3472Smyers 	if (fcn != AD_POWEROFF)
1448*3472Smyers 		return;
14490Sstevel@tonic-gate 
14500Sstevel@tonic-gate 	switch (apic_poweroff_method) {
14510Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_RTC:
14520Sstevel@tonic-gate 
14530Sstevel@tonic-gate 			/* select the extended NVRAM bank in the RTC */
14540Sstevel@tonic-gate 			outb(CMOS_ADDR, RTC_REGA);
14550Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
14560Sstevel@tonic-gate 			outb(CMOS_DATA, (byte | EXT_BANK));
14570Sstevel@tonic-gate 
14580Sstevel@tonic-gate 			outb(CMOS_ADDR, PFR_REG);
14590Sstevel@tonic-gate 
14600Sstevel@tonic-gate 			/* for Predator must toggle the PAB bit */
14610Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
14620Sstevel@tonic-gate 
14630Sstevel@tonic-gate 			/*
14640Sstevel@tonic-gate 			 * clear power active bar, wakeup alarm and
14650Sstevel@tonic-gate 			 * kickstart
14660Sstevel@tonic-gate 			 */
14670Sstevel@tonic-gate 			byte &= ~(PAB_CBIT | WF_FLAG | KS_FLAG);
14680Sstevel@tonic-gate 			outb(CMOS_DATA, byte);
14690Sstevel@tonic-gate 
14700Sstevel@tonic-gate 			/* delay before next write */
14710Sstevel@tonic-gate 			drv_usecwait(1000);
14720Sstevel@tonic-gate 
14730Sstevel@tonic-gate 			/* for S40 the following would suffice */
14740Sstevel@tonic-gate 			byte = inb(CMOS_DATA);
14750Sstevel@tonic-gate 
14760Sstevel@tonic-gate 			/* power active bar control bit */
14770Sstevel@tonic-gate 			byte |= PAB_CBIT;
14780Sstevel@tonic-gate 			outb(CMOS_DATA, byte);
14790Sstevel@tonic-gate 
14800Sstevel@tonic-gate 			break;
14810Sstevel@tonic-gate 
14820Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_ASPEN_BMC:
14830Sstevel@tonic-gate 			restarts = 0;
14840Sstevel@tonic-gate restart_aspen_bmc:
14850Sstevel@tonic-gate 			if (++restarts == 3)
14860Sstevel@tonic-gate 				break;
14870Sstevel@tonic-gate 			attempts = 0;
14880Sstevel@tonic-gate 			do {
14890Sstevel@tonic-gate 				byte = inb(MISMIC_FLAG_REGISTER);
14900Sstevel@tonic-gate 				byte &= MISMIC_BUSY_MASK;
14910Sstevel@tonic-gate 				if (byte != 0) {
14920Sstevel@tonic-gate 					drv_usecwait(1000);
14930Sstevel@tonic-gate 					if (attempts >= 3)
14940Sstevel@tonic-gate 						goto restart_aspen_bmc;
14950Sstevel@tonic-gate 					++attempts;
14960Sstevel@tonic-gate 				}
14970Sstevel@tonic-gate 			} while (byte != 0);
14980Sstevel@tonic-gate 			outb(MISMIC_CNTL_REGISTER, CC_SMS_GET_STATUS);
14990Sstevel@tonic-gate 			byte = inb(MISMIC_FLAG_REGISTER);
15000Sstevel@tonic-gate 			byte |= 0x1;
15010Sstevel@tonic-gate 			outb(MISMIC_FLAG_REGISTER, byte);
15020Sstevel@tonic-gate 			i = 0;
15030Sstevel@tonic-gate 			for (; i < (sizeof (aspen_bmc)/sizeof (aspen_bmc[0]));
15040Sstevel@tonic-gate 			    i++) {
15050Sstevel@tonic-gate 				attempts = 0;
15060Sstevel@tonic-gate 				do {
15070Sstevel@tonic-gate 					byte = inb(MISMIC_FLAG_REGISTER);
15080Sstevel@tonic-gate 					byte &= MISMIC_BUSY_MASK;
15090Sstevel@tonic-gate 					if (byte != 0) {
15100Sstevel@tonic-gate 						drv_usecwait(1000);
15110Sstevel@tonic-gate 						if (attempts >= 3)
15120Sstevel@tonic-gate 							goto restart_aspen_bmc;
15130Sstevel@tonic-gate 						++attempts;
15140Sstevel@tonic-gate 					}
15150Sstevel@tonic-gate 				} while (byte != 0);
15160Sstevel@tonic-gate 				outb(MISMIC_CNTL_REGISTER, aspen_bmc[i].cntl);
15170Sstevel@tonic-gate 				outb(MISMIC_DATA_REGISTER, aspen_bmc[i].data);
15180Sstevel@tonic-gate 				byte = inb(MISMIC_FLAG_REGISTER);
15190Sstevel@tonic-gate 				byte |= 0x1;
15200Sstevel@tonic-gate 				outb(MISMIC_FLAG_REGISTER, byte);
15210Sstevel@tonic-gate 			}
15220Sstevel@tonic-gate 			break;
15230Sstevel@tonic-gate 
15240Sstevel@tonic-gate 		case APIC_POWEROFF_VIA_SITKA_BMC:
15250Sstevel@tonic-gate 			restarts = 0;
15260Sstevel@tonic-gate restart_sitka_bmc:
15270Sstevel@tonic-gate 			if (++restarts == 3)
15280Sstevel@tonic-gate 				break;
15290Sstevel@tonic-gate 			attempts = 0;
15300Sstevel@tonic-gate 			do {
15310Sstevel@tonic-gate 				byte = inb(SMS_STATUS_REGISTER);
15320Sstevel@tonic-gate 				byte &= SMS_STATE_MASK;
15330Sstevel@tonic-gate 				if ((byte == SMS_READ_STATE) ||
15340Sstevel@tonic-gate 				    (byte == SMS_WRITE_STATE)) {
15350Sstevel@tonic-gate 					drv_usecwait(1000);
15360Sstevel@tonic-gate 					if (attempts >= 3)
15370Sstevel@tonic-gate 						goto restart_sitka_bmc;
15380Sstevel@tonic-gate 					++attempts;
15390Sstevel@tonic-gate 				}
15400Sstevel@tonic-gate 			} while ((byte == SMS_READ_STATE) ||
15410Sstevel@tonic-gate 			    (byte == SMS_WRITE_STATE));
15420Sstevel@tonic-gate 			outb(SMS_COMMAND_REGISTER, SMS_GET_STATUS);
15430Sstevel@tonic-gate 			i = 0;
15440Sstevel@tonic-gate 			for (; i < (sizeof (sitka_bmc)/sizeof (sitka_bmc[0]));
15450Sstevel@tonic-gate 			    i++) {
15460Sstevel@tonic-gate 				attempts = 0;
15470Sstevel@tonic-gate 				do {
15480Sstevel@tonic-gate 					byte = inb(SMS_STATUS_REGISTER);
15490Sstevel@tonic-gate 					byte &= SMS_IBF_MASK;
15500Sstevel@tonic-gate 					if (byte != 0) {
15510Sstevel@tonic-gate 						drv_usecwait(1000);
15520Sstevel@tonic-gate 						if (attempts >= 3)
15530Sstevel@tonic-gate 							goto restart_sitka_bmc;
15540Sstevel@tonic-gate 						++attempts;
15550Sstevel@tonic-gate 					}
15560Sstevel@tonic-gate 				} while (byte != 0);
15570Sstevel@tonic-gate 				outb(sitka_bmc[i].port, sitka_bmc[i].data);
15580Sstevel@tonic-gate 			}
15590Sstevel@tonic-gate 			break;
15600Sstevel@tonic-gate 
15610Sstevel@tonic-gate 		case APIC_POWEROFF_NONE:
15620Sstevel@tonic-gate 
15630Sstevel@tonic-gate 			/* If no APIC direct method, we will try using ACPI */
15640Sstevel@tonic-gate 			if (apic_enable_acpi) {
15650Sstevel@tonic-gate 				if (acpi_poweroff() == 1)
15660Sstevel@tonic-gate 					return;
15670Sstevel@tonic-gate 			} else
15680Sstevel@tonic-gate 				return;
15690Sstevel@tonic-gate 
15700Sstevel@tonic-gate 			break;
15710Sstevel@tonic-gate 	}
15720Sstevel@tonic-gate 	/*
15730Sstevel@tonic-gate 	 * Wait a limited time here for power to go off.
15740Sstevel@tonic-gate 	 * If the power does not go off, then there was a
15750Sstevel@tonic-gate 	 * problem and we should continue to the halt which
15760Sstevel@tonic-gate 	 * prints a message for the user to press a key to
15770Sstevel@tonic-gate 	 * reboot.
15780Sstevel@tonic-gate 	 */
15790Sstevel@tonic-gate 	drv_usecwait(7000000); /* wait seven seconds */
15800Sstevel@tonic-gate 
15810Sstevel@tonic-gate }
15820Sstevel@tonic-gate 
15830Sstevel@tonic-gate /*
15840Sstevel@tonic-gate  * Try and disable all interrupts. We just assign interrupts to other
15850Sstevel@tonic-gate  * processors based on policy. If any were bound by user request, we
15860Sstevel@tonic-gate  * let them continue and return failure. We do not bother to check
15870Sstevel@tonic-gate  * for cache affinity while rebinding.
15880Sstevel@tonic-gate  */
15890Sstevel@tonic-gate 
15900Sstevel@tonic-gate static int
15910Sstevel@tonic-gate apic_disable_intr(processorid_t cpun)
15920Sstevel@tonic-gate {
15933446Smrj 	int bind_cpu = 0, i, hardbound = 0;
15940Sstevel@tonic-gate 	apic_irq_t *irq_ptr;
15953446Smrj 	ulong_t iflag;
15960Sstevel@tonic-gate 
15970Sstevel@tonic-gate 	iflag = intr_clear();
15980Sstevel@tonic-gate 	lock_set(&apic_ioapic_lock);
15993139Ssethg 
16003139Ssethg 	for (i = 0; i <= APIC_MAX_VECTOR; i++) {
16013139Ssethg 		if (apic_reprogram_info[i].done == B_FALSE) {
16023139Ssethg 			if (apic_reprogram_info[i].bindcpu == cpun) {
16033139Ssethg 				/*
16043139Ssethg 				 * CPU is busy -- it's the target of
16053139Ssethg 				 * a pending reprogramming attempt
16063139Ssethg 				 */
16073139Ssethg 				lock_clear(&apic_ioapic_lock);
16083139Ssethg 				intr_restore(iflag);
16093139Ssethg 				return (PSM_FAILURE);
16103139Ssethg 			}
16113139Ssethg 		}
16123139Ssethg 	}
16133139Ssethg 
16140Sstevel@tonic-gate 	apic_cpus[cpun].aci_status &= ~APIC_CPU_INTR_ENABLE;
16153139Ssethg 
16160Sstevel@tonic-gate 	apic_cpus[cpun].aci_curipl = 0;
16173139Ssethg 
16180Sstevel@tonic-gate 	i = apic_min_device_irq;
16190Sstevel@tonic-gate 	for (; i <= apic_max_device_irq; i++) {
16200Sstevel@tonic-gate 		/*
16210Sstevel@tonic-gate 		 * If there are bound interrupts on this cpu, then
16220Sstevel@tonic-gate 		 * rebind them to other processors.
16230Sstevel@tonic-gate 		 */
16240Sstevel@tonic-gate 		if ((irq_ptr = apic_irq_table[i]) != NULL) {
16250Sstevel@tonic-gate 			ASSERT((irq_ptr->airq_temp_cpu == IRQ_UNBOUND) ||
16260Sstevel@tonic-gate 			    (irq_ptr->airq_temp_cpu == IRQ_UNINIT) ||
16270Sstevel@tonic-gate 			    ((irq_ptr->airq_temp_cpu & ~IRQ_USER_BOUND) <
16280Sstevel@tonic-gate 			    apic_nproc));
16290Sstevel@tonic-gate 
16300Sstevel@tonic-gate 			if (irq_ptr->airq_temp_cpu == (cpun | IRQ_USER_BOUND)) {
16310Sstevel@tonic-gate 				hardbound = 1;
16320Sstevel@tonic-gate 				continue;
16330Sstevel@tonic-gate 			}
16340Sstevel@tonic-gate 
16350Sstevel@tonic-gate 			if (irq_ptr->airq_temp_cpu == cpun) {
16360Sstevel@tonic-gate 				do {
16373446Smrj 					bind_cpu = apic_next_bind_cpu++;
16380Sstevel@tonic-gate 					if (bind_cpu >= apic_nproc) {
16390Sstevel@tonic-gate 						apic_next_bind_cpu = 1;
16400Sstevel@tonic-gate 						bind_cpu = 0;
16410Sstevel@tonic-gate 
16420Sstevel@tonic-gate 					}
16433139Ssethg 				} while (apic_rebind_all(irq_ptr, bind_cpu));
16440Sstevel@tonic-gate 			}
16450Sstevel@tonic-gate 		}
16460Sstevel@tonic-gate 	}
16473139Ssethg 
16483139Ssethg 	lock_clear(&apic_ioapic_lock);
16493139Ssethg 	intr_restore(iflag);
16503139Ssethg 
16510Sstevel@tonic-gate 	if (hardbound) {
16520Sstevel@tonic-gate 		cmn_err(CE_WARN, "Could not disable interrupts on %d"
16530Sstevel@tonic-gate 		    "due to user bound interrupts", cpun);
16540Sstevel@tonic-gate 		return (PSM_FAILURE);
16550Sstevel@tonic-gate 	}
16560Sstevel@tonic-gate 	else
16570Sstevel@tonic-gate 		return (PSM_SUCCESS);
16580Sstevel@tonic-gate }
16590Sstevel@tonic-gate 
16600Sstevel@tonic-gate static void
16610Sstevel@tonic-gate apic_enable_intr(processorid_t cpun)
16620Sstevel@tonic-gate {
16633446Smrj 	int	i;
16640Sstevel@tonic-gate 	apic_irq_t *irq_ptr;
16653446Smrj 	ulong_t iflag;
16660Sstevel@tonic-gate 
16670Sstevel@tonic-gate 	iflag = intr_clear();
16680Sstevel@tonic-gate 	lock_set(&apic_ioapic_lock);
16693139Ssethg 
16700Sstevel@tonic-gate 	apic_cpus[cpun].aci_status |= APIC_CPU_INTR_ENABLE;
16710Sstevel@tonic-gate 
16720Sstevel@tonic-gate 	i = apic_min_device_irq;
16730Sstevel@tonic-gate 	for (i = apic_min_device_irq; i <= apic_max_device_irq; i++) {
16740Sstevel@tonic-gate 		if ((irq_ptr = apic_irq_table[i]) != NULL) {
16750Sstevel@tonic-gate 			if ((irq_ptr->airq_cpu & ~IRQ_USER_BOUND) == cpun) {
16760Sstevel@tonic-gate 				(void) apic_rebind_all(irq_ptr,
16773139Ssethg 				    irq_ptr->airq_cpu);
16780Sstevel@tonic-gate 			}
16790Sstevel@tonic-gate 		}
16800Sstevel@tonic-gate 	}
16813139Ssethg 
16823139Ssethg 	lock_clear(&apic_ioapic_lock);
16833139Ssethg 	intr_restore(iflag);
16840Sstevel@tonic-gate }
16850Sstevel@tonic-gate 
16860Sstevel@tonic-gate 
16870Sstevel@tonic-gate /*
16880Sstevel@tonic-gate  * This function will reprogram the timer.
16890Sstevel@tonic-gate  *
16900Sstevel@tonic-gate  * When in oneshot mode the argument is the absolute time in future to
16910Sstevel@tonic-gate  * generate the interrupt at.
16920Sstevel@tonic-gate  *
16930Sstevel@tonic-gate  * When in periodic mode, the argument is the interval at which the
16940Sstevel@tonic-gate  * interrupts should be generated. There is no need to support the periodic
16950Sstevel@tonic-gate  * mode timer change at this time.
16960Sstevel@tonic-gate  */
16970Sstevel@tonic-gate static void
16980Sstevel@tonic-gate apic_timer_reprogram(hrtime_t time)
16990Sstevel@tonic-gate {
17000Sstevel@tonic-gate 	hrtime_t now;
17010Sstevel@tonic-gate 	uint_t ticks;
17023446Smrj 	int64_t delta;
17030Sstevel@tonic-gate 
17040Sstevel@tonic-gate 	/*
17050Sstevel@tonic-gate 	 * We should be called from high PIL context (CBE_HIGH_PIL),
17060Sstevel@tonic-gate 	 * so kpreempt is disabled.
17070Sstevel@tonic-gate 	 */
17080Sstevel@tonic-gate 
17090Sstevel@tonic-gate 	if (!apic_oneshot) {
17100Sstevel@tonic-gate 		/* time is the interval for periodic mode */
17112992Sdmick 		ticks = APIC_NSECS_TO_TICKS(time);
17120Sstevel@tonic-gate 	} else {
17130Sstevel@tonic-gate 		/* one shot mode */
17140Sstevel@tonic-gate 
17150Sstevel@tonic-gate 		now = gethrtime();
17162992Sdmick 		delta = time - now;
17172992Sdmick 
17182992Sdmick 		if (delta <= 0) {
17190Sstevel@tonic-gate 			/*
17200Sstevel@tonic-gate 			 * requested to generate an interrupt in the past
17210Sstevel@tonic-gate 			 * generate an interrupt as soon as possible
17220Sstevel@tonic-gate 			 */
17230Sstevel@tonic-gate 			ticks = apic_min_timer_ticks;
17242992Sdmick 		} else if (delta > apic_nsec_max) {
17250Sstevel@tonic-gate 			/*
17260Sstevel@tonic-gate 			 * requested to generate an interrupt at a time
17270Sstevel@tonic-gate 			 * further than what we are capable of. Set to max
17280Sstevel@tonic-gate 			 * the hardware can handle
17290Sstevel@tonic-gate 			 */
17300Sstevel@tonic-gate 
17310Sstevel@tonic-gate 			ticks = APIC_MAXVAL;
17320Sstevel@tonic-gate #ifdef DEBUG
17330Sstevel@tonic-gate 			cmn_err(CE_CONT, "apic_timer_reprogram, request at"
17340Sstevel@tonic-gate 			    "  %lld  too far in future, current time"
17350Sstevel@tonic-gate 			    "  %lld \n", time, now);
17362992Sdmick #endif
17370Sstevel@tonic-gate 		} else
17382992Sdmick 			ticks = APIC_NSECS_TO_TICKS(delta);
17390Sstevel@tonic-gate 	}
17400Sstevel@tonic-gate 
17410Sstevel@tonic-gate 	if (ticks < apic_min_timer_ticks)
17420Sstevel@tonic-gate 		ticks = apic_min_timer_ticks;
17430Sstevel@tonic-gate 
17440Sstevel@tonic-gate 	apicadr[APIC_INIT_COUNT] = ticks;
17450Sstevel@tonic-gate 
17460Sstevel@tonic-gate }
17470Sstevel@tonic-gate 
17480Sstevel@tonic-gate /*
17490Sstevel@tonic-gate  * This function will enable timer interrupts.
17500Sstevel@tonic-gate  */
17510Sstevel@tonic-gate static void
17520Sstevel@tonic-gate apic_timer_enable(void)
17530Sstevel@tonic-gate {
17540Sstevel@tonic-gate 	/*
17550Sstevel@tonic-gate 	 * We should be Called from high PIL context (CBE_HIGH_PIL),
17560Sstevel@tonic-gate 	 * so kpreempt is disabled.
17570Sstevel@tonic-gate 	 */
17580Sstevel@tonic-gate 
17590Sstevel@tonic-gate 	if (!apic_oneshot)
17600Sstevel@tonic-gate 		apicadr[APIC_LOCAL_TIMER] =
17610Sstevel@tonic-gate 		    (apic_clkvect + APIC_BASE_VECT) | AV_TIME;
17620Sstevel@tonic-gate 	else {
17630Sstevel@tonic-gate 		/* one shot */
17640Sstevel@tonic-gate 		apicadr[APIC_LOCAL_TIMER] = (apic_clkvect + APIC_BASE_VECT);
17650Sstevel@tonic-gate 	}
17660Sstevel@tonic-gate }
17670Sstevel@tonic-gate 
17680Sstevel@tonic-gate /*
17690Sstevel@tonic-gate  * This function will disable timer interrupts.
17700Sstevel@tonic-gate  */
17710Sstevel@tonic-gate static void
17720Sstevel@tonic-gate apic_timer_disable(void)
17730Sstevel@tonic-gate {
17740Sstevel@tonic-gate 	/*
17750Sstevel@tonic-gate 	 * We should be Called from high PIL context (CBE_HIGH_PIL),
17760Sstevel@tonic-gate 	 * so kpreempt is disabled.
17770Sstevel@tonic-gate 	 */
17780Sstevel@tonic-gate 
17790Sstevel@tonic-gate 	apicadr[APIC_LOCAL_TIMER] = (apic_clkvect + APIC_BASE_VECT) | AV_MASK;
17800Sstevel@tonic-gate }
17810Sstevel@tonic-gate 
17820Sstevel@tonic-gate 
17830Sstevel@tonic-gate cyclic_id_t apic_cyclic_id;
17840Sstevel@tonic-gate 
17850Sstevel@tonic-gate /*
17860Sstevel@tonic-gate  * If this module needs to be a consumer of cyclic subsystem, they
17870Sstevel@tonic-gate  * can be added here, since at this time kernel cyclic subsystem is initialized
17880Sstevel@tonic-gate  * argument is not currently used, and is reserved for future.
17890Sstevel@tonic-gate  */
17900Sstevel@tonic-gate static void
17910Sstevel@tonic-gate apic_post_cyclic_setup(void *arg)
17920Sstevel@tonic-gate {
17930Sstevel@tonic-gate _NOTE(ARGUNUSED(arg))
17940Sstevel@tonic-gate 	cyc_handler_t hdlr;
17950Sstevel@tonic-gate 	cyc_time_t when;
17960Sstevel@tonic-gate 
17970Sstevel@tonic-gate 	/* cpu_lock is held */
17980Sstevel@tonic-gate 
17990Sstevel@tonic-gate 	/* set up cyclics for intr redistribution */
18000Sstevel@tonic-gate 
18010Sstevel@tonic-gate 	/*
18020Sstevel@tonic-gate 	 * In peridoc mode intr redistribution processing is done in
18030Sstevel@tonic-gate 	 * apic_intr_enter during clk intr processing
18040Sstevel@tonic-gate 	 */
18050Sstevel@tonic-gate 	if (!apic_oneshot)
18060Sstevel@tonic-gate 		return;
18070Sstevel@tonic-gate 
18080Sstevel@tonic-gate 	hdlr.cyh_level = CY_LOW_LEVEL;
18090Sstevel@tonic-gate 	hdlr.cyh_func = (cyc_func_t)apic_redistribute_compute;
18100Sstevel@tonic-gate 	hdlr.cyh_arg = NULL;
18110Sstevel@tonic-gate 
18120Sstevel@tonic-gate 	when.cyt_when = 0;
18130Sstevel@tonic-gate 	when.cyt_interval = apic_redistribute_sample_interval;
18140Sstevel@tonic-gate 	apic_cyclic_id = cyclic_add(&hdlr, &when);
18150Sstevel@tonic-gate 
18160Sstevel@tonic-gate 
18170Sstevel@tonic-gate }
18180Sstevel@tonic-gate 
18190Sstevel@tonic-gate static void
18200Sstevel@tonic-gate apic_redistribute_compute(void)
18210Sstevel@tonic-gate {
18220Sstevel@tonic-gate 	int	i, j, max_busy;
18230Sstevel@tonic-gate 
18240Sstevel@tonic-gate 	if (apic_enable_dynamic_migration) {
18250Sstevel@tonic-gate 		if (++apic_nticks == apic_sample_factor_redistribution) {
18260Sstevel@tonic-gate 			/*
18270Sstevel@tonic-gate 			 * Time to call apic_intr_redistribute().
18280Sstevel@tonic-gate 			 * reset apic_nticks. This will cause max_busy
18290Sstevel@tonic-gate 			 * to be calculated below and if it is more than
18300Sstevel@tonic-gate 			 * apic_int_busy, we will do the whole thing
18310Sstevel@tonic-gate 			 */
18320Sstevel@tonic-gate 			apic_nticks = 0;
18330Sstevel@tonic-gate 		}
18340Sstevel@tonic-gate 		max_busy = 0;
18350Sstevel@tonic-gate 		for (i = 0; i < apic_nproc; i++) {
18360Sstevel@tonic-gate 
18370Sstevel@tonic-gate 			/*
18380Sstevel@tonic-gate 			 * Check if curipl is non zero & if ISR is in
18390Sstevel@tonic-gate 			 * progress
18400Sstevel@tonic-gate 			 */
18410Sstevel@tonic-gate 			if (((j = apic_cpus[i].aci_curipl) != 0) &&
18420Sstevel@tonic-gate 			    (apic_cpus[i].aci_ISR_in_progress & (1 << j))) {
18430Sstevel@tonic-gate 
18440Sstevel@tonic-gate 				int	irq;
18450Sstevel@tonic-gate 				apic_cpus[i].aci_busy++;
18460Sstevel@tonic-gate 				irq = apic_cpus[i].aci_current[j];
18470Sstevel@tonic-gate 				apic_irq_table[irq]->airq_busy++;
18480Sstevel@tonic-gate 			}
18490Sstevel@tonic-gate 
18500Sstevel@tonic-gate 			if (!apic_nticks &&
18510Sstevel@tonic-gate 			    (apic_cpus[i].aci_busy > max_busy))
18520Sstevel@tonic-gate 				max_busy = apic_cpus[i].aci_busy;
18530Sstevel@tonic-gate 		}
18540Sstevel@tonic-gate 		if (!apic_nticks) {
18550Sstevel@tonic-gate 			if (max_busy > apic_int_busy_mark) {
18560Sstevel@tonic-gate 			/*
18570Sstevel@tonic-gate 			 * We could make the following check be
18580Sstevel@tonic-gate 			 * skipped > 1 in which case, we get a
18590Sstevel@tonic-gate 			 * redistribution at half the busy mark (due to
18600Sstevel@tonic-gate 			 * double interval). Need to be able to collect
18610Sstevel@tonic-gate 			 * more empirical data to decide if that is a
18620Sstevel@tonic-gate 			 * good strategy. Punt for now.
18630Sstevel@tonic-gate 			 */
18643446Smrj 				if (apic_skipped_redistribute) {
18650Sstevel@tonic-gate 					apic_cleanup_busy();
18663446Smrj 					apic_skipped_redistribute = 0;
18673446Smrj 				} else {
18680Sstevel@tonic-gate 					apic_intr_redistribute();
18693446Smrj 				}
18700Sstevel@tonic-gate 			} else
18710Sstevel@tonic-gate 				apic_skipped_redistribute++;
18720Sstevel@tonic-gate 		}
18730Sstevel@tonic-gate 	}
18740Sstevel@tonic-gate }
18750Sstevel@tonic-gate 
18760Sstevel@tonic-gate 
18773446Smrj /*
18783446Smrj  * The following functions are in the platform specific file so that they
18793446Smrj  * can be different functions depending on whether we are running on
18803446Smrj  * bare metal or a hypervisor.
18813446Smrj  */
18820Sstevel@tonic-gate 
18833446Smrj /*
18843446Smrj  * map an apic for memory-mapped access
18853446Smrj  */
18863446Smrj uint32_t *
18873446Smrj mapin_apic(uint32_t addr, size_t len, int flags)
18883446Smrj {
18893446Smrj 	/*LINTED: pointer cast may result in improper alignment */
18903446Smrj 	return ((uint32_t *)psm_map_phys(addr, len, flags));
18913446Smrj }
18920Sstevel@tonic-gate 
18933446Smrj uint32_t *
18943446Smrj mapin_ioapic(uint32_t addr, size_t len, int flags)
18953446Smrj {
18963446Smrj 	return (mapin_apic(addr, len, flags));
18970Sstevel@tonic-gate }
18980Sstevel@tonic-gate 
18990Sstevel@tonic-gate /*
19003446Smrj  * unmap an apic
19013139Ssethg  */
19023446Smrj void
19033446Smrj mapout_apic(caddr_t addr, size_t len)
19043139Ssethg {
19053446Smrj 	psm_unmap_phys(addr, len);
19063139Ssethg }
19073139Ssethg 
19083446Smrj void
19093446Smrj mapout_ioapic(caddr_t addr, size_t len)
19103139Ssethg {
19113446Smrj 	mapout_apic(addr, len);
19123139Ssethg }
19133139Ssethg 
19143139Ssethg /*
19153446Smrj  * This function allocate "count" vector(s) for the given "dip/pri/type"
19163139Ssethg  */
19173446Smrj int
19183446Smrj apic_alloc_vectors(dev_info_t *dip, int inum, int count, int pri, int type,
19193446Smrj     int behavior)
19203139Ssethg {
19213446Smrj 	int	rcount, i;
19223446Smrj 	uchar_t	start, irqno, cpu;
19233446Smrj 	major_t	major;
19243446Smrj 	apic_irq_t	*irqptr;
19253139Ssethg 
19263446Smrj 	/* only supports MSI at the moment, will add MSI-X support later */
19273446Smrj 	if (type != DDI_INTR_TYPE_MSI)
19283446Smrj 		return (0);
19293139Ssethg 
19303446Smrj 	DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_vectors: dip=0x%p type=%d "
19313446Smrj 	    "inum=0x%x  pri=0x%x count=0x%x behavior=%d\n",
19323446Smrj 	    (void *)dip, type, inum, pri, count, behavior));
19333139Ssethg 
19343446Smrj 	if (count > 1) {
19353446Smrj 		if (behavior == DDI_INTR_ALLOC_STRICT &&
19363446Smrj 		    (apic_multi_msi_enable == 0 || count > apic_multi_msi_max))
19373446Smrj 			return (0);
19383139Ssethg 
19393446Smrj 		if (apic_multi_msi_enable == 0)
19403446Smrj 			count = 1;
19413446Smrj 		else if (count > apic_multi_msi_max)
19423446Smrj 			count = apic_multi_msi_max;
19433446Smrj 	}
19443139Ssethg 
19453446Smrj 	if ((rcount = apic_navail_vector(dip, pri)) > count)
19463446Smrj 		rcount = count;
19473446Smrj 	else if (rcount == 0 || (rcount < count &&
19483446Smrj 	    behavior == DDI_INTR_ALLOC_STRICT))
19493446Smrj 		return (0);
19503139Ssethg 
19513446Smrj 	/* if not ISP2, then round it down */
19523446Smrj 	if (!ISP2(rcount))
19533446Smrj 		rcount = 1 << (highbit(rcount) - 1);
19543139Ssethg 
19553446Smrj 	mutex_enter(&airq_mutex);
19563446Smrj 
19573446Smrj 	for (start = 0; rcount > 0; rcount >>= 1) {
19583446Smrj 		if ((start = apic_find_multi_vectors(pri, rcount)) != 0 ||
19593446Smrj 		    behavior == DDI_INTR_ALLOC_STRICT)
19603446Smrj 			break;
19613139Ssethg 	}
19623139Ssethg 
19633446Smrj 	if (start == 0) {
19643446Smrj 		/* no vector available */
19653446Smrj 		mutex_exit(&airq_mutex);
19663446Smrj 		return (0);
19673446Smrj 	}
19683446Smrj 
19693446Smrj 	major = (dip != NULL) ? ddi_name_to_major(ddi_get_name(dip)) : 0;
19703446Smrj 	for (i = 0; i < rcount; i++) {
19713446Smrj 		if ((irqno = apic_allocate_irq(apic_first_avail_irq)) ==
19723446Smrj 		    (uchar_t)-1) {
19733446Smrj 			mutex_exit(&airq_mutex);
19743446Smrj 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_vectors: "
19753446Smrj 			    "apic_allocate_irq failed\n"));
19763446Smrj 			return (i);
19773446Smrj 		}
19783446Smrj 		apic_max_device_irq = max(irqno, apic_max_device_irq);
19793446Smrj 		apic_min_device_irq = min(irqno, apic_min_device_irq);
19803446Smrj 		irqptr = apic_irq_table[irqno];
19813446Smrj #ifdef	DEBUG
19823446Smrj 		if (apic_vector_to_irq[start + i] != APIC_RESV_IRQ)
19833446Smrj 			DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_vectors: "
19843446Smrj 			    "apic_vector_to_irq is not APIC_RESV_IRQ\n"));
19853446Smrj #endif
19863446Smrj 		apic_vector_to_irq[start + i] = (uchar_t)irqno;
19873446Smrj 
19883446Smrj 		irqptr->airq_vector = (uchar_t)(start + i);
19893446Smrj 		irqptr->airq_ioapicindex = (uchar_t)inum;	/* start */
19903446Smrj 		irqptr->airq_intin_no = (uchar_t)rcount;
19913446Smrj 		irqptr->airq_ipl = pri;
19923446Smrj 		irqptr->airq_vector = start + i;
19933446Smrj 		irqptr->airq_origirq = (uchar_t)(inum + i);
19943446Smrj 		irqptr->airq_share_id = 0;
19953446Smrj 		irqptr->airq_mps_intr_index = MSI_INDEX;
19963446Smrj 		irqptr->airq_dip = dip;
19973446Smrj 		irqptr->airq_major = major;
19983446Smrj 		if (i == 0) /* they all bound to the same cpu */
19993446Smrj 			cpu = irqptr->airq_cpu = apic_bind_intr(dip, irqno,
20003446Smrj 				0xff, 0xff);
20013446Smrj 		else
20023446Smrj 			irqptr->airq_cpu = cpu;
20033446Smrj 		DDI_INTR_IMPLDBG((CE_CONT, "apic_alloc_vectors: irq=0x%x "
20043446Smrj 		    "dip=0x%p vector=0x%x origirq=0x%x pri=0x%x\n", irqno,
20053446Smrj 		    (void *)irqptr->airq_dip, irqptr->airq_vector,
20063446Smrj 		    irqptr->airq_origirq, pri));
20073446Smrj 	}
20083446Smrj 	mutex_exit(&airq_mutex);
20093446Smrj 	return (rcount);
20103139Ssethg }
20113139Ssethg 
20123139Ssethg /*
20133446Smrj  * Allocate a free vector for irq at ipl. Takes care of merging of multiple
20143446Smrj  * IPLs into a single APIC level as well as stretching some IPLs onto multiple
20153446Smrj  * levels. APIC_HI_PRI_VECTS interrupts are reserved for high priority
20163446Smrj  * requests and allocated only when pri is set.
20170Sstevel@tonic-gate  */
20183446Smrj uchar_t
20193446Smrj apic_allocate_vector(int ipl, int irq, int pri)
20200Sstevel@tonic-gate {
20213446Smrj 	int	lowest, highest, i;
20220Sstevel@tonic-gate 
20233446Smrj 	highest = apic_ipltopri[ipl] + APIC_VECTOR_MASK;
20243446Smrj 	lowest = apic_ipltopri[ipl - 1] + APIC_VECTOR_PER_IPL;
20250Sstevel@tonic-gate 
20263446Smrj 	if (highest < lowest) /* Both ipl and ipl - 1 map to same pri */
20273446Smrj 		lowest -= APIC_VECTOR_PER_IPL;
20283139Ssethg 
20293446Smrj #ifdef	DEBUG
20303446Smrj 	if (apic_restrict_vector)	/* for testing shared interrupt logic */
20313446Smrj 		highest = lowest + apic_restrict_vector + APIC_HI_PRI_VECTS;
20323446Smrj #endif /* DEBUG */
20333446Smrj 	if (pri == 0)
20343446Smrj 		highest -= APIC_HI_PRI_VECTS;
20353139Ssethg 
20363446Smrj 	for (i = lowest; i < highest; i++) {
20373446Smrj 		if (APIC_CHECK_RESERVE_VECTORS(i))
20383446Smrj 			continue;
20393446Smrj 		if (apic_vector_to_irq[i] == APIC_RESV_IRQ) {
20403446Smrj 			apic_vector_to_irq[i] = (uchar_t)irq;
20413446Smrj 			return (i);
20420Sstevel@tonic-gate 		}
20430Sstevel@tonic-gate 	}
20440Sstevel@tonic-gate 
20453446Smrj 	return (0);
20463446Smrj }
20473446Smrj 
20483446Smrj /* Mark vector as not being used by any irq */
20493446Smrj void
20503446Smrj apic_free_vector(uchar_t vector)
20513446Smrj {
20523446Smrj 	apic_vector_to_irq[vector] = APIC_RESV_IRQ;
20533446Smrj }
20543446Smrj 
20553446Smrj uint32_t
20563446Smrj ioapic_read(int ioapic_ix, uint32_t reg)
20573446Smrj {
20583446Smrj 	volatile uint32_t *ioapic;
20593446Smrj 
20603446Smrj 	ioapic = apicioadr[ioapic_ix];
20613446Smrj 	ioapic[APIC_IO_REG] = reg;
20623446Smrj 	return (ioapic[APIC_IO_DATA]);
20633446Smrj }
20643139Ssethg 
20653446Smrj void
20663446Smrj ioapic_write(int ioapic_ix, uint32_t reg, uint32_t value)
20673446Smrj {
20683446Smrj 	volatile uint32_t *ioapic;
20693446Smrj 
20703446Smrj 	ioapic = apicioadr[ioapic_ix];
20713446Smrj 	ioapic[APIC_IO_REG] = reg;
20723446Smrj 	ioapic[APIC_IO_DATA] = value;
20733446Smrj }
20743446Smrj 
20753446Smrj static processorid_t
20763446Smrj apic_find_cpu(int flag)
20773446Smrj {
20783446Smrj 	processorid_t acid = 0;
20793446Smrj 	int i;
20803446Smrj 
20813446Smrj 	/* Find the first CPU with the passed-in flag set */
20823446Smrj 	for (i = 0; i < apic_nproc; i++) {
20833446Smrj 		if (apic_cpus[i].aci_status & flag) {
20843446Smrj 			acid = i;
20853446Smrj 			break;
20863446Smrj 		}
20873446Smrj 	}
20883446Smrj 
20893446Smrj 	ASSERT((apic_cpus[acid].aci_status & flag) != 0);
20903446Smrj 	return (acid);
20913446Smrj }
20923139Ssethg 
20933446Smrj /*
20943446Smrj  * Call rebind to do the actual programming.
20953446Smrj  * Must be called with interrupts disabled and apic_ioapic_lock held
20963446Smrj  * 'p' is polymorphic -- if this function is called to process a deferred
20973446Smrj  * reprogramming, p is of type 'struct ioapic_reprogram_data *', from which
20983446Smrj  * the irq pointer is retrieved.  If not doing deferred reprogramming,
20993446Smrj  * p is of the type 'apic_irq_t *'.
21003446Smrj  *
21013446Smrj  * apic_ioapic_lock must be held across this call, as it protects apic_rebind
21023446Smrj  * and it protects apic_find_cpu() from a race in which a CPU can be taken
21033446Smrj  * offline after a cpu is selected, but before apic_rebind is called to
21043446Smrj  * bind interrupts to it.
21053446Smrj  */
21063446Smrj int
21073446Smrj apic_setup_io_intr(void *p, int irq, boolean_t deferred)
21083446Smrj {
21093446Smrj 	apic_irq_t *irqptr;
21103446Smrj 	struct ioapic_reprogram_data *drep = NULL;
21113446Smrj 	int rv;
21123446Smrj 
21133446Smrj 	if (deferred) {
21143446Smrj 		drep = (struct ioapic_reprogram_data *)p;
21153446Smrj 		ASSERT(drep != NULL);
21163446Smrj 		irqptr = drep->irqp;
21173446Smrj 	} else
21183446Smrj 		irqptr = (apic_irq_t *)p;
21193446Smrj 
21203446Smrj 	ASSERT(irqptr != NULL);
21213446Smrj 
21223446Smrj 	rv = apic_rebind(irqptr, apic_irq_table[irq]->airq_cpu, drep);
21233446Smrj 	if (rv) {
21243446Smrj 		/*
21253446Smrj 		 * CPU is not up or interrupts are disabled. Fall back to
21263446Smrj 		 * the first available CPU
21273446Smrj 		 */
21283446Smrj 		rv = apic_rebind(irqptr, apic_find_cpu(APIC_CPU_INTR_ENABLE),
21293446Smrj 		    drep);
21303446Smrj 	}
21313446Smrj 
21323446Smrj 	return (rv);
21330Sstevel@tonic-gate }
21343446Smrj 
21353446Smrj 
21363446Smrj uchar_t
21373446Smrj apic_modify_vector(uchar_t vector, int irq)
21383446Smrj {
21393446Smrj 	apic_vector_to_irq[vector] = (uchar_t)irq;
21403446Smrj 	return (vector);
21413446Smrj }
2142