xref: /onnv-gate/usr/src/uts/common/sys/nxge/nxge_impl.h (revision 4185:f1a68afd98ff)
13859Sml29623 /*
23859Sml29623  * CDDL HEADER START
33859Sml29623  *
43859Sml29623  * The contents of this file are subject to the terms of the
53859Sml29623  * Common Development and Distribution License (the "License").
63859Sml29623  * You may not use this file except in compliance with the License.
73859Sml29623  *
83859Sml29623  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
93859Sml29623  * or http://www.opensolaris.org/os/licensing.
103859Sml29623  * See the License for the specific language governing permissions
113859Sml29623  * and limitations under the License.
123859Sml29623  *
133859Sml29623  * When distributing Covered Code, include this CDDL HEADER in each
143859Sml29623  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
153859Sml29623  * If applicable, add the following below this CDDL HEADER, with the
163859Sml29623  * fields enclosed by brackets "[]" replaced with your own identifying
173859Sml29623  * information: Portions Copyright [yyyy] [name of copyright owner]
183859Sml29623  *
193859Sml29623  * CDDL HEADER END
203859Sml29623  */
213859Sml29623 /*
223859Sml29623  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
233859Sml29623  * Use is subject to license terms.
243859Sml29623  */
253859Sml29623 
263859Sml29623 #ifndef	_SYS_NXGE_NXGE_IMPL_H
273859Sml29623 #define	_SYS_NXGE_NXGE_IMPL_H
283859Sml29623 
293859Sml29623 #pragma ident	"%Z%%M%	%I%	%E% SMI"
303859Sml29623 
313859Sml29623 #ifdef	__cplusplus
323859Sml29623 extern "C" {
333859Sml29623 #endif
343859Sml29623 
353859Sml29623 /*
363859Sml29623  * NIU HV API version definitions.
373859Sml29623  */
383859Sml29623 #define	NIU_MAJOR_VER		1
393859Sml29623 #define	NIU_MINOR_VER		1
403859Sml29623 
413859Sml29623 /*
423859Sml29623  * NIU HV API v1.0 definitions
433859Sml29623  */
443859Sml29623 #define	N2NIU_RX_LP_CONF		0x142
453859Sml29623 #define	N2NIU_RX_LP_INFO		0x143
463859Sml29623 #define	N2NIU_TX_LP_CONF		0x144
473859Sml29623 #define	N2NIU_TX_LP_INFO		0x145
483859Sml29623 
493859Sml29623 #ifndef _ASM
503859Sml29623 
513859Sml29623 #include	<sys/types.h>
523859Sml29623 #include	<sys/byteorder.h>
533859Sml29623 #include	<sys/debug.h>
543859Sml29623 #include	<sys/stropts.h>
553859Sml29623 #include	<sys/stream.h>
563859Sml29623 #include	<sys/strlog.h>
573859Sml29623 #ifndef	COSIM
583859Sml29623 #include	<sys/strsubr.h>
593859Sml29623 #endif
603859Sml29623 #include	<sys/cmn_err.h>
613859Sml29623 #include	<sys/vtrace.h>
623859Sml29623 #include	<sys/kmem.h>
633859Sml29623 #include	<sys/ddi.h>
643859Sml29623 #include	<sys/sunddi.h>
653859Sml29623 #include	<sys/strsun.h>
663859Sml29623 #include	<sys/stat.h>
673859Sml29623 #include	<sys/cpu.h>
683859Sml29623 #include	<sys/kstat.h>
693859Sml29623 #include	<inet/common.h>
703859Sml29623 #include	<inet/ip.h>
713859Sml29623 #include	<sys/dlpi.h>
723859Sml29623 #include	<inet/nd.h>
733859Sml29623 #include	<netinet/in.h>
743859Sml29623 #include	<sys/ethernet.h>
753859Sml29623 #include	<sys/vlan.h>
763859Sml29623 #include	<sys/pci.h>
773859Sml29623 #include	<sys/taskq.h>
783859Sml29623 #include	<sys/atomic.h>
793859Sml29623 
803859Sml29623 #include 	<sys/nxge/nxge_defs.h>
813859Sml29623 #include 	<sys/nxge/nxge_hw.h>
823859Sml29623 #include 	<sys/nxge/nxge_mac.h>
833859Sml29623 #include	<sys/nxge/nxge_mii.h>
843859Sml29623 #include	<sys/nxge/nxge_fm.h>
853859Sml29623 #if !defined(IODIAG)
863859Sml29623 #include	<sys/netlb.h>
873859Sml29623 #endif
883859Sml29623 
893859Sml29623 #include	<sys/ddi_intr.h>
903859Sml29623 
913859Sml29623 #if	defined(_KERNEL)
923859Sml29623 #include 	<sys/mac.h>
933859Sml29623 #include	<sys/mac_impl.h>
943859Sml29623 #include	<sys/mac_ether.h>
953859Sml29623 #endif
963859Sml29623 
973859Sml29623 #if	defined(sun4v)
983859Sml29623 #include	<sys/hypervisor_api.h>
993859Sml29623 #include 	<sys/machsystm.h>
1003859Sml29623 #include 	<sys/hsvc.h>
1013859Sml29623 #endif
1023859Sml29623 
1033859Sml29623 /*
1043859Sml29623  * Handy macros (taken from bge driver)
1053859Sml29623  */
1063859Sml29623 #define	RBR_SIZE			4
1073859Sml29623 #define	DMA_COMMON_CHANNEL(area)	((area.dma_channel))
1083859Sml29623 #define	DMA_COMMON_VPTR(area)		((area.kaddrp))
1093859Sml29623 #define	DMA_COMMON_VPTR_INDEX(area, index)	\
1103859Sml29623 					(((char *)(area.kaddrp)) + \
1113859Sml29623 					(index * RBR_SIZE))
1123859Sml29623 #define	DMA_COMMON_HANDLE(area)		((area.dma_handle))
1133859Sml29623 #define	DMA_COMMON_ACC_HANDLE(area)	((area.acc_handle))
1143859Sml29623 #define	DMA_COMMON_IOADDR(area)		((area.dma_cookie.dmac_laddress))
1153859Sml29623 #define	DMA_COMMON_IOADDR_INDEX(area, index)	\
1163859Sml29623 					((area.dma_cookie.dmac_laddress) + \
1173859Sml29623 						(index * RBR_SIZE))
1183859Sml29623 
1193859Sml29623 #define	DMA_NPI_HANDLE(area)		((area.npi_handle)
1203859Sml29623 
1213859Sml29623 #define	DMA_COMMON_SYNC(area, flag)	((void) ddi_dma_sync((area).dma_handle,\
1223859Sml29623 						(area).offset, (area).alength, \
1233859Sml29623 						(flag)))
1243859Sml29623 #define	DMA_COMMON_SYNC_OFFSET(area, bufoffset, len, flag)	\
1253859Sml29623 					((void) ddi_dma_sync((area).dma_handle,\
1263859Sml29623 					(area.offset + bufoffset), len, \
1273859Sml29623 					(flag)))
1283859Sml29623 
1293859Sml29623 #define	DMA_COMMON_SYNC_RBR_DESC(area, index, flag)	\
1303859Sml29623 				((void) ddi_dma_sync((area).dma_handle,\
1313859Sml29623 				(index * RBR_SIZE), RBR_SIZE,	\
1323859Sml29623 				(flag)))
1333859Sml29623 
1343859Sml29623 #define	DMA_COMMON_SYNC_RBR_DESC_MULTI(area, index, count, flag)	\
1353859Sml29623 			((void) ddi_dma_sync((area).dma_handle,\
1363859Sml29623 			(index * RBR_SIZE), count * RBR_SIZE,	\
1373859Sml29623 				(flag)))
1383859Sml29623 #define	DMA_COMMON_SYNC_ENTRY(area, index, flag)	\
1393859Sml29623 				((void) ddi_dma_sync((area).dma_handle,\
1403859Sml29623 				(index * (area).block_size),	\
1413859Sml29623 				(area).block_size, \
1423859Sml29623 				(flag)))
1433859Sml29623 
1443859Sml29623 #define	NEXT_ENTRY(index, wrap)		((index + 1) & wrap)
1453859Sml29623 #define	NEXT_ENTRY_PTR(ptr, first, last)	\
1463859Sml29623 					((ptr == last) ? first : (ptr + 1))
1473859Sml29623 
1483859Sml29623 /*
1493859Sml29623  * NPI related macros
1503859Sml29623  */
1513859Sml29623 #define	NXGE_DEV_NPI_HANDLE(nxgep)	(nxgep->npi_handle)
1523859Sml29623 
1533859Sml29623 #define	NPI_PCI_ACC_HANDLE_SET(nxgep, ah) (nxgep->npi_pci_handle.regh = ah)
1543859Sml29623 #define	NPI_PCI_ADD_HANDLE_SET(nxgep, ap) (nxgep->npi_pci_handle.regp = ap)
1553859Sml29623 
1563859Sml29623 #define	NPI_ACC_HANDLE_SET(nxgep, ah)	(nxgep->npi_handle.regh = ah)
1573859Sml29623 #define	NPI_ADD_HANDLE_SET(nxgep, ap)	\
1583859Sml29623 		nxgep->npi_handle.is_vraddr = B_FALSE;	\
1593859Sml29623 		nxgep->npi_handle.function.instance = nxgep->instance;   \
1603859Sml29623 		nxgep->npi_handle.function.function = nxgep->function_num;   \
1613859Sml29623 		nxgep->npi_handle.nxgep = (void *) nxgep;   \
1623859Sml29623 		nxgep->npi_handle.regp = ap;
1633859Sml29623 
1643859Sml29623 #define	NPI_REG_ACC_HANDLE_SET(nxgep, ah) (nxgep->npi_reg_handle.regh = ah)
1653859Sml29623 #define	NPI_REG_ADD_HANDLE_SET(nxgep, ap)	\
1663859Sml29623 		nxgep->npi_reg_handle.is_vraddr = B_FALSE;	\
1673859Sml29623 		nxgep->npi_handle.function.instance = nxgep->instance;   \
1683859Sml29623 		nxgep->npi_handle.function.function = nxgep->function_num;   \
1693859Sml29623 		nxgep->npi_reg_handle.nxgep = (void *) nxgep;   \
1703859Sml29623 		nxgep->npi_reg_handle.regp = ap;
1713859Sml29623 
1723859Sml29623 #define	NPI_MSI_ACC_HANDLE_SET(nxgep, ah) (nxgep->npi_msi_handle.regh = ah)
1733859Sml29623 #define	NPI_MSI_ADD_HANDLE_SET(nxgep, ap) (nxgep->npi_msi_handle.regp = ap)
1743859Sml29623 
1753859Sml29623 #define	NPI_VREG_ACC_HANDLE_SET(nxgep, ah) (nxgep->npi_vreg_handle.regh = ah)
1763859Sml29623 #define	NPI_VREG_ADD_HANDLE_SET(nxgep, ap)	\
1773859Sml29623 		nxgep->npi_vreg_handle.is_vraddr = B_TRUE; \
1783859Sml29623 		nxgep->npi_handle.function.instance = nxgep->instance;   \
1793859Sml29623 		nxgep->npi_handle.function.function = nxgep->function_num;   \
1803859Sml29623 		nxgep->npi_vreg_handle.nxgep = (void *) nxgep;   \
1813859Sml29623 		nxgep->npi_vreg_handle.regp = ap;
1823859Sml29623 
1833859Sml29623 #define	NPI_V2REG_ACC_HANDLE_SET(nxgep, ah) (nxgep->npi_v2reg_handle.regh = ah)
1843859Sml29623 #define	NPI_V2REG_ADD_HANDLE_SET(nxgep, ap)	\
1853859Sml29623 		nxgep->npi_v2reg_handle.is_vraddr = B_TRUE; \
1863859Sml29623 		nxgep->npi_handle.function.instance = nxgep->instance;   \
1873859Sml29623 		nxgep->npi_handle.function.function = nxgep->function_num;   \
1883859Sml29623 		nxgep->npi_v2reg_handle.nxgep = (void *) nxgep;   \
1893859Sml29623 		nxgep->npi_v2reg_handle.regp = ap;
1903859Sml29623 
1913859Sml29623 #define	NPI_PCI_ACC_HANDLE_GET(nxgep) (nxgep->npi_pci_handle.regh)
1923859Sml29623 #define	NPI_PCI_ADD_HANDLE_GET(nxgep) (nxgep->npi_pci_handle.regp)
1933859Sml29623 #define	NPI_ACC_HANDLE_GET(nxgep) (nxgep->npi_handle.regh)
1943859Sml29623 #define	NPI_ADD_HANDLE_GET(nxgep) (nxgep->npi_handle.regp)
1953859Sml29623 #define	NPI_REG_ACC_HANDLE_GET(nxgep) (nxgep->npi_reg_handle.regh)
1963859Sml29623 #define	NPI_REG_ADD_HANDLE_GET(nxgep) (nxgep->npi_reg_handle.regp)
1973859Sml29623 #define	NPI_MSI_ACC_HANDLE_GET(nxgep) (nxgep->npi_msi_handle.regh)
1983859Sml29623 #define	NPI_MSI_ADD_HANDLE_GET(nxgep) (nxgep->npi_msi_handle.regp)
1993859Sml29623 #define	NPI_VREG_ACC_HANDLE_GET(nxgep) (nxgep->npi_vreg_handle.regh)
2003859Sml29623 #define	NPI_VREG_ADD_HANDLE_GET(nxgep) (nxgep->npi_vreg_handle.regp)
2013859Sml29623 #define	NPI_V2REG_ACC_HANDLE_GET(nxgep) (nxgep->npi_v2reg_handle.regh)
2023859Sml29623 #define	NPI_V2REG_ADD_HANDLE_GET(nxgep) (nxgep->npi_v2reg_handle.regp)
2033859Sml29623 
2043859Sml29623 #define	NPI_DMA_ACC_HANDLE_SET(dmap, ah) (dmap->npi_handle.regh = ah)
2053859Sml29623 #define	NPI_DMA_ACC_HANDLE_GET(dmap) 	(dmap->npi_handle.regh)
2063859Sml29623 
2073859Sml29623 /*
2083859Sml29623  * DMA handles.
2093859Sml29623  */
2103859Sml29623 #define	NXGE_DESC_D_HANDLE_GET(desc)	(desc.dma_handle)
2113859Sml29623 #define	NXGE_DESC_D_IOADD_GET(desc)	(desc.dma_cookie.dmac_laddress)
2123859Sml29623 #define	NXGE_DMA_IOADD_GET(dma_cookie) (dma_cookie.dmac_laddress)
2133859Sml29623 #define	NXGE_DMA_AREA_IOADD_GET(dma_area) (dma_area.dma_cookie.dmac_laddress)
2143859Sml29623 
2153859Sml29623 #define	LDV_ON(ldv, vector)	((vector >> ldv) & 0x1)
2163859Sml29623 #define	LDV2_ON_1(ldv, vector)	((vector >> (ldv - 64)) & 0x1)
2173859Sml29623 #define	LDV2_ON_2(ldv, vector)	(((vector >> 5) >> (ldv - 64)) & 0x1)
2183859Sml29623 
2193859Sml29623 typedef uint32_t		nxge_status_t;
2203859Sml29623 
2213859Sml29623 typedef enum  {
2223859Sml29623 	IDLE,
2233859Sml29623 	PROGRESS,
2243859Sml29623 	CONFIGURED
2253859Sml29623 } dev_func_shared_t;
2263859Sml29623 
2273859Sml29623 typedef enum  {
2283859Sml29623 	DVMA,
2293859Sml29623 	DMA,
2303859Sml29623 	SDMA
2313859Sml29623 } dma_method_t;
2323859Sml29623 
2333859Sml29623 typedef enum  {
2343859Sml29623 	BKSIZE_4K,
2353859Sml29623 	BKSIZE_8K,
2363859Sml29623 	BKSIZE_16K,
2373859Sml29623 	BKSIZE_32K
2383859Sml29623 } nxge_rx_block_size_t;
2393859Sml29623 
2403859Sml29623 #ifdef TX_ONE_BUF
2413859Sml29623 #define	TX_BCOPY_MAX 1514
2423859Sml29623 #else
2433859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
2443859Sml29623 #define	TX_BCOPY_MAX	4096
2453859Sml29623 #define	TX_BCOPY_SIZE	4096
2463859Sml29623 #else
2473859Sml29623 #define	TX_BCOPY_MAX	2048
2483859Sml29623 #define	TX_BCOPY_SIZE	2048
2493859Sml29623 #endif
2503859Sml29623 #endif
2513859Sml29623 
2523859Sml29623 #define	TX_STREAM_MIN 512
2533859Sml29623 #define	TX_FASTDVMA_MIN 1024
2543859Sml29623 
2553859Sml29623 #define	NXGE_ERROR_SHOW_MAX	0
2563859Sml29623 
2573859Sml29623 /*
2583859Sml29623  * Defaults
2593859Sml29623  */
2603859Sml29623 #define	NXGE_RDC_RCR_THRESHOLD		8
2613859Sml29623 #define	NXGE_RDC_RCR_TIMEOUT		16
2623859Sml29623 
2633859Sml29623 #define	NXGE_RDC_RCR_THRESHOLD_MAX	1024
2643859Sml29623 #define	NXGE_RDC_RCR_TIMEOUT_MAX	64
2653859Sml29623 #define	NXGE_RDC_RCR_THRESHOLD_MIN	1
2663859Sml29623 #define	NXGE_RDC_RCR_TIMEOUT_MIN	1
2673859Sml29623 #define	NXGE_RCR_FULL_HEADER		1
2683859Sml29623 
2693859Sml29623 #define	NXGE_IS_VLAN_PACKET(ptr)				\
2703859Sml29623 	((((struct ether_vlan_header *)ptr)->ether_tpid) ==	\
2713859Sml29623 	htons(VLAN_ETHERTYPE))
2723859Sml29623 
2733859Sml29623 typedef enum {
2743859Sml29623 	NONE,
2753859Sml29623 	SMALL,
2763859Sml29623 	MEDIUM,
2773859Sml29623 	LARGE
2783859Sml29623 } dma_size_t;
2793859Sml29623 
2803859Sml29623 typedef enum {
2813859Sml29623 	USE_NONE,
2823859Sml29623 	USE_BCOPY,
2833859Sml29623 	USE_DVMA,
2843859Sml29623 	USE_DMA,
2853859Sml29623 	USE_SDMA
2863859Sml29623 } dma_type_t;
2873859Sml29623 
2883859Sml29623 typedef enum {
2893859Sml29623 	NOT_IN_USE,
2903859Sml29623 	HDR_BUF,
2913859Sml29623 	MTU_BUF,
2923859Sml29623 	RE_ASSEMBLY_BUF,
2933859Sml29623 	FREE_BUF
2943859Sml29623 } rx_page_state_t;
2953859Sml29623 
2963859Sml29623 struct _nxge_block_mv_t {
2973859Sml29623 	uint32_t msg_type;
2983859Sml29623 	dma_type_t dma_type;
2993859Sml29623 };
3003859Sml29623 
3013859Sml29623 typedef struct _nxge_block_mv_t nxge_block_mv_t, *p_nxge_block_mv_t;
3023859Sml29623 
3033859Sml29623 typedef enum {
3043859Sml29623 	NEPTUNE,	/* 4 ports */
3053859Sml29623 	NEPTUNE_2,	/* 2 ports */
3063859Sml29623 	N2_NIU		/* N2/NIU 2 ports */
3073859Sml29623 } niu_type_t;
3083859Sml29623 
3093859Sml29623 typedef enum {
3103859Sml29623 	CFG_DEFAULT = 0,	/* default cfg */
3113859Sml29623 	CFG_EQUAL,	/* Equal */
3123859Sml29623 	CFG_FAIR,	/* Equal */
3133859Sml29623 	CFG_CLASSIFY,
3143859Sml29623 	CFG_L2_CLASSIFY,
3153859Sml29623 	CFG_L3_CLASSIFY,
3163859Sml29623 	CFG_L3_DISTRIBUTE,
3173859Sml29623 	CFG_L3_WEB,
3183859Sml29623 	CFG_L3_TCAM,
3193859Sml29623 	CFG_NOT_SPECIFIED,
3203859Sml29623 	CFG_CUSTOM	/* Custom */
3213859Sml29623 } cfg_type_t;
3223859Sml29623 
3233859Sml29623 typedef enum {
3243859Sml29623 	NO_MSG = 0x0,		/* No message output or storage. */
3253859Sml29623 	CONSOLE = 0x1,		/* Messages are go to the console. */
3263859Sml29623 	BUFFER = 0x2,		/* Messages are go to the system buffer. */
3273859Sml29623 	CON_BUF = 0x3,		/* Messages are go to the console and */
3283859Sml29623 				/* system buffer. */
3293859Sml29623 	VERBOSE = 0x4		/* Messages are go out only in VERBOSE node. */
3303859Sml29623 } out_msg_t, *p_out_msg_t;
3313859Sml29623 
3323859Sml29623 typedef enum {
3333859Sml29623 	DBG_NO_MSG = 0x0,	/* No message output or storage. */
3343859Sml29623 	DBG_CONSOLE = 0x1,	/* Messages are go to the console. */
3353859Sml29623 	DBG_BUFFER = 0x2,	/* Messages are go to the system buffer. */
3363859Sml29623 	DBG_CON_BUF = 0x3,	/* Messages are go to the console and */
3373859Sml29623 				/* system buffer. */
3383859Sml29623 	STR_LOG = 4		/* Sessage sent to streams logging driver. */
3393859Sml29623 } out_dbgmsg_t, *p_out_dbgmsg_t;
3403859Sml29623 
3413859Sml29623 
3423859Sml29623 
3433859Sml29623 #if defined(_KERNEL) || defined(COSIM)
3443859Sml29623 
3453859Sml29623 typedef struct ether_addr ether_addr_st, *p_ether_addr_t;
3463859Sml29623 typedef struct ether_header ether_header_t, *p_ether_header_t;
3473859Sml29623 typedef queue_t *p_queue_t;
3483859Sml29623 
3493859Sml29623 #if !defined(IODIAG)
3503859Sml29623 typedef mblk_t *p_mblk_t;
3513859Sml29623 #endif
3523859Sml29623 
3533859Sml29623 /*
3543859Sml29623  * Common DMA data elements.
3553859Sml29623  */
3563859Sml29623 struct _nxge_dma_common_t {
3573859Sml29623 	uint16_t		dma_channel;
3583859Sml29623 	void			*kaddrp;
3593859Sml29623 	void			*first_kaddrp;
3603859Sml29623 	void			*last_kaddrp;
3613859Sml29623 	void			*ioaddr_pp;
3623859Sml29623 	void			*first_ioaddr_pp;
3633859Sml29623 	void			*last_ioaddr_pp;
3643859Sml29623 	ddi_dma_cookie_t 	dma_cookie;
3653859Sml29623 	uint32_t		ncookies;
3663859Sml29623 
3673859Sml29623 	nxge_block_mv_t		msg_dma_flags;
3683859Sml29623 	ddi_dma_handle_t	dma_handle;
3693859Sml29623 	nxge_os_acc_handle_t	acc_handle;
3703859Sml29623 	npi_handle_t		npi_handle;
3713859Sml29623 
3723859Sml29623 	size_t			block_size;
3733859Sml29623 	uint32_t		nblocks;
3743859Sml29623 	size_t			alength;
3753859Sml29623 	uint_t			offset;
3763859Sml29623 	uint_t			dma_chunk_index;
3773859Sml29623 	void			*orig_ioaddr_pp;
3783859Sml29623 	uint64_t		orig_vatopa;
3793859Sml29623 	void			*orig_kaddrp;
3803859Sml29623 	size_t			orig_alength;
3813859Sml29623 	boolean_t		contig_alloc_type;
3823859Sml29623 };
3833859Sml29623 
3843859Sml29623 typedef struct _nxge_t nxge_t, *p_nxge_t;
3853859Sml29623 typedef struct _nxge_dma_common_t nxge_dma_common_t, *p_nxge_dma_common_t;
3863859Sml29623 
3873859Sml29623 typedef struct _nxge_dma_pool_t {
3883859Sml29623 	p_nxge_dma_common_t	*dma_buf_pool_p;
3893859Sml29623 	uint32_t		ndmas;
3903859Sml29623 	uint32_t		*num_chunks;
3913859Sml29623 	boolean_t		buf_allocated;
3923859Sml29623 } nxge_dma_pool_t, *p_nxge_dma_pool_t;
3933859Sml29623 
3943859Sml29623 /*
3953859Sml29623  * Each logical device (69):
3963859Sml29623  *	- LDG #
3973859Sml29623  *	- flag bits
3983859Sml29623  *	- masks.
3993859Sml29623  *	- interrupt handler function.
4003859Sml29623  *
4013859Sml29623  * Generic system interrupt handler with two arguments:
4023859Sml29623  *	(nxge_sys_intr_t)
4033859Sml29623  *	Per device instance data structure
4043859Sml29623  *	Logical group data structure.
4053859Sml29623  *
4063859Sml29623  * Logical device interrupt handler with two arguments:
4073859Sml29623  *	(nxge_ldv_intr_t)
4083859Sml29623  *	Per device instance data structure
4093859Sml29623  *	Logical device number
4103859Sml29623  */
4113859Sml29623 typedef struct	_nxge_ldg_t nxge_ldg_t, *p_nxge_ldg_t;
4123859Sml29623 typedef struct	_nxge_ldv_t nxge_ldv_t, *p_nxge_ldv_t;
4133859Sml29623 typedef uint_t	(*nxge_sys_intr_t)(void *arg1, void *arg2);
4143859Sml29623 typedef uint_t	(*nxge_ldv_intr_t)(void *arg1, void *arg2);
4153859Sml29623 
4163859Sml29623 /*
4173859Sml29623  * Each logical device Group (64) needs to have the following
4183859Sml29623  * configurations:
4193859Sml29623  *	- timer counter (6 bits)
4203859Sml29623  *	- timer resolution (20 bits, number of system clocks)
4213859Sml29623  *	- system data (7 bits)
4223859Sml29623  */
4233859Sml29623 struct _nxge_ldg_t {
4243859Sml29623 	uint8_t			ldg;		/* logical group number */
4253859Sml29623 	uint8_t			vldg_index;
4263859Sml29623 	boolean_t		arm;
4273859Sml29623 	boolean_t		interrupted;
4283859Sml29623 	uint16_t		ldg_timer;	/* counter */
4293859Sml29623 	uint8_t			func;
4303859Sml29623 	uint8_t			vector;
4313859Sml29623 	uint8_t			intdata;
4323859Sml29623 	uint8_t			nldvs;
4333859Sml29623 	p_nxge_ldv_t		ldvp;
4343859Sml29623 	nxge_sys_intr_t		sys_intr_handler;
4353859Sml29623 	uint_t			(*ih_cb_func)(caddr_t, caddr_t);
4363859Sml29623 	p_nxge_t		nxgep;
4373859Sml29623 };
4383859Sml29623 
4393859Sml29623 struct _nxge_ldv_t {
4403859Sml29623 	uint8_t			ldg_assigned;
4413859Sml29623 	uint8_t			ldv;
4423859Sml29623 	boolean_t		is_rxdma;
4433859Sml29623 	boolean_t		is_txdma;
4443859Sml29623 	boolean_t		is_mif;
4453859Sml29623 	boolean_t		is_mac;
4463859Sml29623 	boolean_t		is_syserr;
4473859Sml29623 	boolean_t		use_timer;
4483859Sml29623 	uint8_t			channel;
4493859Sml29623 	uint8_t			vdma_index;
4503859Sml29623 	uint8_t			func;
4513859Sml29623 	p_nxge_ldg_t		ldgp;
4523859Sml29623 	uint8_t			ldv_flags;
4533859Sml29623 	boolean_t		is_leve;
4543859Sml29623 	boolean_t		is_edge;
4553859Sml29623 	uint8_t			ldv_ldf_masks;
4563859Sml29623 	nxge_ldv_intr_t		ldv_intr_handler;
4573859Sml29623 	uint_t			(*ih_cb_func)(caddr_t, caddr_t);
4583859Sml29623 	p_nxge_t		nxgep;
4593859Sml29623 };
4603859Sml29623 #endif
4613859Sml29623 
4623859Sml29623 typedef struct _nxge_logical_page_t {
4633859Sml29623 	uint16_t		dma;
4643859Sml29623 	uint16_t		page;
4653859Sml29623 	boolean_t		valid;
4663859Sml29623 	uint64_t		mask;
4673859Sml29623 	uint64_t		value;
4683859Sml29623 	uint64_t		reloc;
4693859Sml29623 	uint32_t		handle;
4703859Sml29623 } nxge_logical_page_t, *p_nxge_logical_page_t;
4713859Sml29623 
4723859Sml29623 /*
4733859Sml29623  * (Internal) return values from ioctl subroutines.
4743859Sml29623  */
4753859Sml29623 enum nxge_ioc_reply {
4763859Sml29623 	IOC_INVAL = -1,				/* bad, NAK with EINVAL	*/
4773859Sml29623 	IOC_DONE,				/* OK, reply sent	*/
4783859Sml29623 	IOC_ACK,				/* OK, just send ACK	*/
4793859Sml29623 	IOC_REPLY,				/* OK, just send reply	*/
4803859Sml29623 	IOC_RESTART_ACK,			/* OK, restart & ACK	*/
4813859Sml29623 	IOC_RESTART_REPLY			/* OK, restart & reply	*/
4823859Sml29623 };
4833859Sml29623 
4843859Sml29623 typedef struct _pci_cfg_t {
4853859Sml29623 	uint16_t vendorid;
4863859Sml29623 	uint16_t devid;
4873859Sml29623 	uint16_t command;
4883859Sml29623 	uint16_t status;
4893859Sml29623 	uint8_t  revid;
4903859Sml29623 	uint8_t  res0;
4913859Sml29623 	uint16_t junk1;
4923859Sml29623 	uint8_t  cache_line;
4933859Sml29623 	uint8_t  latency;
4943859Sml29623 	uint8_t  header;
4953859Sml29623 	uint8_t  bist;
4963859Sml29623 	uint32_t base;
4973859Sml29623 	uint32_t base14;
4983859Sml29623 	uint32_t base18;
4993859Sml29623 	uint32_t base1c;
5003859Sml29623 	uint32_t base20;
5013859Sml29623 	uint32_t base24;
5023859Sml29623 	uint32_t base28;
5033859Sml29623 	uint32_t base2c;
5043859Sml29623 	uint32_t base30;
5053859Sml29623 	uint32_t res1[2];
5063859Sml29623 	uint8_t int_line;
5073859Sml29623 	uint8_t int_pin;
5083859Sml29623 	uint8_t	min_gnt;
5093859Sml29623 	uint8_t max_lat;
5103859Sml29623 } pci_cfg_t, *p_pci_cfg_t;
5113859Sml29623 
5123859Sml29623 #if defined(_KERNEL) || defined(COSIM)
5133859Sml29623 
5143859Sml29623 typedef struct _dev_regs_t {
5153859Sml29623 	nxge_os_acc_handle_t	nxge_pciregh;	/* PCI config DDI IO handle */
5163859Sml29623 	p_pci_cfg_t		nxge_pciregp;	/* mapped PCI registers */
5173859Sml29623 
5183859Sml29623 	nxge_os_acc_handle_t	nxge_regh;	/* device DDI IO (BAR 0) */
5193859Sml29623 	void			*nxge_regp;	/* mapped device registers */
5203859Sml29623 
5213859Sml29623 	nxge_os_acc_handle_t	nxge_msix_regh;	/* MSI/X DDI handle (BAR 2) */
5223859Sml29623 	void 			*nxge_msix_regp; /* MSI/X register */
5233859Sml29623 
5243859Sml29623 	nxge_os_acc_handle_t	nxge_vir_regh;	/* virtualization (BAR 4) */
5253859Sml29623 	unsigned char		*nxge_vir_regp;	/* virtualization register */
5263859Sml29623 
5273859Sml29623 	nxge_os_acc_handle_t	nxge_vir2_regh;	/* second virtualization */
5283859Sml29623 	unsigned char		*nxge_vir2_regp; /* second virtualization */
5293859Sml29623 
5303859Sml29623 	nxge_os_acc_handle_t	nxge_romh;	/* fcode rom handle */
5313859Sml29623 	unsigned char		*nxge_romp;	/* fcode pointer */
5323859Sml29623 } dev_regs_t, *p_dev_regs_t;
5333859Sml29623 
5343859Sml29623 
5353859Sml29623 typedef struct _nxge_mac_addr_t {
5363859Sml29623 	ether_addr_t	addr;
5373859Sml29623 	uint_t		flags;
5383859Sml29623 } nxge_mac_addr_t;
5393859Sml29623 
5403859Sml29623 /*
5413859Sml29623  * The hardware supports 1 unique MAC and 16 alternate MACs (num_mmac)
5423859Sml29623  * for each XMAC port and supports 1 unique MAC and 7 alternate MACs
5433859Sml29623  * for each BMAC port.  The number of MACs assigned by the factory is
5443859Sml29623  * different and is as follows,
5453859Sml29623  * 	BMAC port:		   num_factory_mmac = num_mmac = 7
5463859Sml29623  *	XMAC port on a 2-port NIC: num_factory_mmac = num_mmac - 1 = 15
5473859Sml29623  *	XMAC port on a 4-port NIC: num_factory_mmac = 7
5483859Sml29623  * So num_factory_mmac is smaller than num_mmac.  nxge_m_mmac_add uses
5493859Sml29623  * num_mmac and nxge_m_mmac_reserve uses num_factory_mmac.
5503859Sml29623  *
5513859Sml29623  * total_factory_macs is the total number of factory MACs, including
5523859Sml29623  * the unique MAC, assigned to a Neptune based NIC card, it is 32.
5533859Sml29623  */
5543859Sml29623 typedef struct _nxge_mmac_t {
5553859Sml29623 	uint8_t		total_factory_macs;
5563859Sml29623 	uint8_t		num_mmac;
5573859Sml29623 	uint8_t		num_factory_mmac;
5583859Sml29623 	nxge_mac_addr_t	mac_pool[XMAC_MAX_ADDR_ENTRY];
5593859Sml29623 	ether_addr_t	factory_mac_pool[XMAC_MAX_ADDR_ENTRY];
5603859Sml29623 	uint8_t		naddrfree;  /* number of alt mac addr available */
5613859Sml29623 } nxge_mmac_t;
5623859Sml29623 
5633859Sml29623 /*
5643859Sml29623  * mmac stats structure
5653859Sml29623  */
5663859Sml29623 typedef struct _nxge_mmac_stats_t {
5673859Sml29623 	uint8_t mmac_max_cnt;
5683859Sml29623 	uint8_t	mmac_avail_cnt;
5693859Sml29623 	struct ether_addr mmac_avail_pool[16];
5703859Sml29623 } nxge_mmac_stats_t, *p_nxge_mmac_stats_t;
5713859Sml29623 
5723859Sml29623 #define	NXGE_MAX_MMAC_ADDRS	32
5733859Sml29623 #define	NXGE_NUM_MMAC_ADDRS	8
574*4185Sspeer #define	NXGE_NUM_OF_PORTS_QUAD	4
575*4185Sspeer #define	NXGE_NUM_OF_PORTS_DUAL	2
576*4185Sspeer 
577*4185Sspeer #define	NXGE_QGC_LP_BM_STR		"501-7606"
578*4185Sspeer #define	NXGE_2XGF_LP_BM_STR		"501-7283"
579*4185Sspeer #define	NXGE_QGC_PEM_BM_STR		"501-7765"
580*4185Sspeer #define	NXGE_2XGF_PEM_BM_STR		"501-7626"
581*4185Sspeer #define	NXGE_EROM_LEN			1048576
5823859Sml29623 
5833859Sml29623 #endif
5843859Sml29623 
5853859Sml29623 #include 	<sys/nxge/nxge_common_impl.h>
5863859Sml29623 #include 	<sys/nxge/nxge_common.h>
5873859Sml29623 #include	<sys/nxge/nxge_txc.h>
5883859Sml29623 #include	<sys/nxge/nxge_rxdma.h>
5893859Sml29623 #include	<sys/nxge/nxge_txdma.h>
5903859Sml29623 #include	<sys/nxge/nxge_fflp.h>
5913859Sml29623 #include	<sys/nxge/nxge_ipp.h>
5923859Sml29623 #include	<sys/nxge/nxge_zcp.h>
5933859Sml29623 #include	<sys/nxge/nxge_fzc.h>
5943859Sml29623 #include	<sys/nxge/nxge_flow.h>
5953859Sml29623 #include	<sys/nxge/nxge_virtual.h>
5963859Sml29623 
597*4185Sspeer #include	<npi_espc.h>
598*4185Sspeer #include	<npi_vir.h>
599*4185Sspeer 
6003859Sml29623 #include 	<sys/nxge/nxge.h>
6013859Sml29623 
6023859Sml29623 #include	<sys/modctl.h>
6033859Sml29623 #include	<sys/pattr.h>
6043859Sml29623 
6053859Sml29623 extern int secpolicy_net_config(const cred_t *, boolean_t);
6063859Sml29623 extern void nxge_fm_report_error(p_nxge_t, uint8_t,
6073859Sml29623 			uint8_t, nxge_fm_ereport_id_t);
6083859Sml29623 extern int fm_check_acc_handle(ddi_acc_handle_t);
6093859Sml29623 extern int fm_check_dma_handle(ddi_dma_handle_t);
6103859Sml29623 
6113859Sml29623 /* nxge_classify.c */
6123859Sml29623 nxge_status_t nxge_classify_init(p_nxge_t);
6133859Sml29623 nxge_status_t nxge_classify_uninit(p_nxge_t);
6143859Sml29623 nxge_status_t nxge_set_hw_classify_config(p_nxge_t);
6153859Sml29623 nxge_status_t nxge_classify_exit_sw(p_nxge_t);
6163859Sml29623 
6173859Sml29623 /* nxge_fflp.c */
6183859Sml29623 void nxge_put_tcam(p_nxge_t, p_mblk_t);
6193859Sml29623 void nxge_get_tcam(p_nxge_t, p_mblk_t);
6203859Sml29623 nxge_status_t nxge_classify_init_hw(p_nxge_t);
6213859Sml29623 nxge_status_t nxge_classify_init_sw(p_nxge_t);
6223859Sml29623 nxge_status_t nxge_fflp_ip_class_config_all(p_nxge_t);
6233859Sml29623 nxge_status_t nxge_fflp_ip_class_config(p_nxge_t, tcam_class_t,
6243859Sml29623 				    uint32_t);
6253859Sml29623 
6263859Sml29623 nxge_status_t nxge_fflp_ip_class_config_get(p_nxge_t,
6273859Sml29623 				    tcam_class_t,
6283859Sml29623 				    uint32_t *);
6293859Sml29623 
6303859Sml29623 nxge_status_t nxge_cfg_ip_cls_flow_key(p_nxge_t, tcam_class_t,
6313859Sml29623 				    uint32_t);
6323859Sml29623 
6333859Sml29623 nxge_status_t nxge_fflp_ip_usr_class_config(p_nxge_t, tcam_class_t,
6343859Sml29623 				    uint32_t);
6353859Sml29623 
6363859Sml29623 uint64_t nxge_classify_get_cfg_value(p_nxge_t, uint8_t, uint8_t);
6373859Sml29623 nxge_status_t nxge_add_flow(p_nxge_t, flow_resource_t *);
6383859Sml29623 nxge_status_t nxge_fflp_config_tcam_enable(p_nxge_t);
6393859Sml29623 nxge_status_t nxge_fflp_config_tcam_disable(p_nxge_t);
6403859Sml29623 
6413859Sml29623 nxge_status_t nxge_fflp_config_hash_lookup_enable(p_nxge_t);
6423859Sml29623 nxge_status_t nxge_fflp_config_hash_lookup_disable(p_nxge_t);
6433859Sml29623 
6443859Sml29623 nxge_status_t nxge_fflp_config_llc_snap_enable(p_nxge_t);
6453859Sml29623 nxge_status_t nxge_fflp_config_llc_snap_disable(p_nxge_t);
6463859Sml29623 
6473859Sml29623 nxge_status_t nxge_logical_mac_assign_rdc_table(p_nxge_t, uint8_t);
6483859Sml29623 nxge_status_t nxge_fflp_config_vlan_table(p_nxge_t, uint16_t);
6493859Sml29623 
6503859Sml29623 nxge_status_t nxge_fflp_set_hash1(p_nxge_t, uint32_t);
6513859Sml29623 
6523859Sml29623 nxge_status_t nxge_fflp_set_hash2(p_nxge_t, uint16_t);
6533859Sml29623 
6543859Sml29623 nxge_status_t nxge_fflp_init_hostinfo(p_nxge_t);
6553859Sml29623 
6563859Sml29623 void nxge_handle_tcam_fragment_bug(p_nxge_t);
6573859Sml29623 nxge_status_t nxge_fflp_hw_reset(p_nxge_t);
6583859Sml29623 nxge_status_t nxge_fflp_handle_sys_errors(p_nxge_t);
6593859Sml29623 nxge_status_t nxge_zcp_handle_sys_errors(p_nxge_t);
6603859Sml29623 
6613859Sml29623 /* nxge_kstats.c */
6623859Sml29623 void nxge_init_statsp(p_nxge_t);
6633859Sml29623 void nxge_setup_kstats(p_nxge_t);
6643859Sml29623 void nxge_destroy_kstats(p_nxge_t);
6653859Sml29623 int nxge_port_kstat_update(kstat_t *, int);
6663859Sml29623 void nxge_save_cntrs(p_nxge_t);
6673859Sml29623 
6683859Sml29623 int nxge_m_stat(void *arg, uint_t, uint64_t *);
6693859Sml29623 
6703859Sml29623 /* nxge_hw.c */
6713859Sml29623 void
6723859Sml29623 nxge_hw_ioctl(p_nxge_t, queue_t *, mblk_t *, struct iocblk *);
6733859Sml29623 void nxge_loopback_ioctl(p_nxge_t, queue_t *, mblk_t *, struct iocblk *);
6743859Sml29623 void nxge_global_reset(p_nxge_t);
6753859Sml29623 uint_t nxge_intr(void *, void *);
6763859Sml29623 void nxge_intr_enable(p_nxge_t);
6773859Sml29623 void nxge_intr_disable(p_nxge_t);
6783859Sml29623 void nxge_hw_blank(void *arg, time_t, uint_t);
6793859Sml29623 void nxge_hw_id_init(p_nxge_t);
6803859Sml29623 void nxge_hw_init_niu_common(p_nxge_t);
6813859Sml29623 void nxge_intr_hw_enable(p_nxge_t);
6823859Sml29623 void nxge_intr_hw_disable(p_nxge_t);
6833859Sml29623 void nxge_hw_stop(p_nxge_t);
6843859Sml29623 void nxge_global_reset(p_nxge_t);
6853859Sml29623 void nxge_check_hw_state(p_nxge_t);
6863859Sml29623 
6873859Sml29623 void nxge_rxdma_channel_put64(nxge_os_acc_handle_t,
6883859Sml29623 	void *, uint32_t, uint16_t,
6893859Sml29623 	uint64_t);
6903859Sml29623 uint64_t nxge_rxdma_channel_get64(nxge_os_acc_handle_t, void *,
6913859Sml29623 	uint32_t, uint16_t);
6923859Sml29623 
6933859Sml29623 
6943859Sml29623 void nxge_get32(p_nxge_t, p_mblk_t);
6953859Sml29623 void nxge_put32(p_nxge_t, p_mblk_t);
6963859Sml29623 
6973859Sml29623 void nxge_hw_set_mac_modes(p_nxge_t);
6983859Sml29623 
6993859Sml29623 /* nxge_send.c. */
7003859Sml29623 uint_t nxge_reschedule(caddr_t);
7013859Sml29623 
7023859Sml29623 /* nxge_rxdma.c */
7033859Sml29623 nxge_status_t nxge_rxdma_cfg_rdcgrp_default_rdc(p_nxge_t,
7043859Sml29623 					    uint8_t, uint8_t);
7053859Sml29623 
7063859Sml29623 nxge_status_t nxge_rxdma_cfg_port_default_rdc(p_nxge_t,
7073859Sml29623 				    uint8_t, uint8_t);
7083859Sml29623 nxge_status_t nxge_rxdma_cfg_rcr_threshold(p_nxge_t, uint8_t,
7093859Sml29623 				    uint16_t);
7103859Sml29623 nxge_status_t nxge_rxdma_cfg_rcr_timeout(p_nxge_t, uint8_t,
7113859Sml29623 				    uint16_t, uint8_t);
7123859Sml29623 
7133859Sml29623 /* nxge_ndd.c */
7143859Sml29623 void nxge_get_param_soft_properties(p_nxge_t);
7153859Sml29623 void nxge_copy_hw_default_to_param(p_nxge_t);
7163859Sml29623 void nxge_copy_param_hw_to_config(p_nxge_t);
7173859Sml29623 void nxge_setup_param(p_nxge_t);
7183859Sml29623 void nxge_init_param(p_nxge_t);
7193859Sml29623 void nxge_destroy_param(p_nxge_t);
7203859Sml29623 boolean_t nxge_check_rxdma_rdcgrp_member(p_nxge_t, uint8_t, uint8_t);
7213859Sml29623 boolean_t nxge_check_rxdma_port_member(p_nxge_t, uint8_t);
7223859Sml29623 boolean_t nxge_check_rdcgrp_port_member(p_nxge_t, uint8_t);
7233859Sml29623 
7243859Sml29623 boolean_t nxge_check_txdma_port_member(p_nxge_t, uint8_t);
7253859Sml29623 
7263859Sml29623 int nxge_param_get_generic(p_nxge_t, queue_t *, mblk_t *, caddr_t);
7273859Sml29623 int nxge_param_set_generic(p_nxge_t, queue_t *, mblk_t *, char *, caddr_t);
7283859Sml29623 int nxge_get_default(p_nxge_t, queue_t *, p_mblk_t, caddr_t);
7293859Sml29623 int nxge_set_default(p_nxge_t, queue_t *, p_mblk_t, char *, caddr_t);
7303859Sml29623 int nxge_nd_get_names(p_nxge_t, queue_t *, p_mblk_t, caddr_t);
7313859Sml29623 int nxge_mk_mblk_tail_space(p_mblk_t, p_mblk_t *, size_t);
7323859Sml29623 long nxge_strtol(char *, char **, int);
7333859Sml29623 boolean_t nxge_param_get_instance(queue_t *, mblk_t *);
7343859Sml29623 void nxge_param_ioctl(p_nxge_t, queue_t *, mblk_t *, struct iocblk *);
7353859Sml29623 boolean_t nxge_nd_load(caddr_t *, char *, pfi_t, pfi_t, caddr_t);
7363859Sml29623 void nxge_nd_free(caddr_t *);
7373859Sml29623 int nxge_nd_getset(p_nxge_t, queue_t *, caddr_t, p_mblk_t);
7383859Sml29623 
7393859Sml29623 void nxge_set_lb_normal(p_nxge_t);
7403859Sml29623 boolean_t nxge_set_lb(p_nxge_t, queue_t *, p_mblk_t);
7413859Sml29623 
7423859Sml29623 /* nxge_virtual.c */
7433859Sml29623 nxge_status_t nxge_cntlops(dev_info_t *, nxge_ctl_enum_t, void *, void *);
7443859Sml29623 void nxge_common_lock_get(p_nxge_t);
7453859Sml29623 void nxge_common_lock_free(p_nxge_t);
7463859Sml29623 
7473859Sml29623 nxge_status_t nxge_get_config_properties(p_nxge_t);
7483859Sml29623 void nxge_get_xcvr_properties(p_nxge_t);
7493859Sml29623 void nxge_init_vlan_config(p_nxge_t);
7503859Sml29623 void nxge_init_mac_config(p_nxge_t);
7513859Sml29623 
7523859Sml29623 
7533859Sml29623 void nxge_init_logical_devs(p_nxge_t);
7543859Sml29623 int nxge_init_ldg_intrs(p_nxge_t);
7553859Sml29623 
7563859Sml29623 void nxge_set_ldgimgmt(p_nxge_t, uint32_t, boolean_t,
7573859Sml29623 	uint32_t);
7583859Sml29623 
7593859Sml29623 void nxge_init_fzc_txdma_channels(p_nxge_t);
7603859Sml29623 
7613859Sml29623 nxge_status_t nxge_init_fzc_txdma_channel(p_nxge_t, uint16_t,
7623859Sml29623 	p_tx_ring_t, p_tx_mbox_t);
7633859Sml29623 nxge_status_t nxge_init_fzc_txdma_port(p_nxge_t);
7643859Sml29623 
7653859Sml29623 nxge_status_t nxge_init_fzc_rxdma_channel(p_nxge_t, uint16_t,
7663859Sml29623 	p_rx_rbr_ring_t, p_rx_rcr_ring_t, p_rx_mbox_t);
7673859Sml29623 
7683859Sml29623 nxge_status_t nxge_init_fzc_rdc_tbl(p_nxge_t);
7693859Sml29623 nxge_status_t nxge_init_fzc_rx_common(p_nxge_t);
7703859Sml29623 nxge_status_t nxge_init_fzc_rxdma_port(p_nxge_t);
7713859Sml29623 
7723859Sml29623 nxge_status_t nxge_init_fzc_rxdma_channel_pages(p_nxge_t,
7733859Sml29623 	uint16_t, p_rx_rbr_ring_t);
7743859Sml29623 nxge_status_t nxge_init_fzc_rxdma_channel_red(p_nxge_t,
7753859Sml29623 	uint16_t, p_rx_rcr_ring_t);
7763859Sml29623 
7773859Sml29623 nxge_status_t nxge_init_fzc_rxdma_channel_clrlog(p_nxge_t,
7783859Sml29623 	uint16_t, p_rx_rbr_ring_t);
7793859Sml29623 
7803859Sml29623 
7813859Sml29623 nxge_status_t nxge_init_fzc_txdma_channel_pages(p_nxge_t,
7823859Sml29623 	uint16_t, p_tx_ring_t);
7833859Sml29623 
7843859Sml29623 nxge_status_t nxge_init_fzc_txdma_channel_drr(p_nxge_t, uint16_t,
7853859Sml29623 	p_tx_ring_t);
7863859Sml29623 
7873859Sml29623 nxge_status_t nxge_init_fzc_txdma_port(p_nxge_t);
7883859Sml29623 
7893859Sml29623 void nxge_init_fzc_ldg_num(p_nxge_t);
7903859Sml29623 void nxge_init_fzc_sys_int_data(p_nxge_t);
7913859Sml29623 void nxge_init_fzc_ldg_int_timer(p_nxge_t);
7923859Sml29623 nxge_status_t nxge_intr_mask_mgmt_set(p_nxge_t, boolean_t on);
7933859Sml29623 
7943859Sml29623 /* MAC functions */
7953859Sml29623 nxge_status_t nxge_mac_init(p_nxge_t);
7963859Sml29623 nxge_status_t nxge_link_init(p_nxge_t);
7973859Sml29623 nxge_status_t nxge_xif_init(p_nxge_t);
7983859Sml29623 nxge_status_t nxge_pcs_init(p_nxge_t);
7993859Sml29623 nxge_status_t nxge_serdes_init(p_nxge_t);
8003859Sml29623 nxge_status_t nxge_n2_serdes_init(p_nxge_t);
8013859Sml29623 nxge_status_t nxge_neptune_serdes_init(p_nxge_t);
8023859Sml29623 nxge_status_t nxge_xcvr_find(p_nxge_t);
8033859Sml29623 nxge_status_t nxge_get_xcvr_type(p_nxge_t);
8043859Sml29623 nxge_status_t nxge_xcvr_init(p_nxge_t);
8053859Sml29623 nxge_status_t nxge_tx_mac_init(p_nxge_t);
8063859Sml29623 nxge_status_t nxge_rx_mac_init(p_nxge_t);
8073859Sml29623 nxge_status_t nxge_tx_mac_enable(p_nxge_t);
8083859Sml29623 nxge_status_t nxge_tx_mac_disable(p_nxge_t);
8093859Sml29623 nxge_status_t nxge_rx_mac_enable(p_nxge_t);
8103859Sml29623 nxge_status_t nxge_rx_mac_disable(p_nxge_t);
8113859Sml29623 nxge_status_t nxge_tx_mac_reset(p_nxge_t);
8123859Sml29623 nxge_status_t nxge_rx_mac_reset(p_nxge_t);
8133859Sml29623 nxge_status_t nxge_link_intr(p_nxge_t, link_intr_enable_t);
8143859Sml29623 nxge_status_t nxge_mii_xcvr_init(p_nxge_t);
8153859Sml29623 nxge_status_t nxge_mii_read(p_nxge_t, uint8_t,
8163859Sml29623 			uint8_t, uint16_t *);
8173859Sml29623 nxge_status_t nxge_mii_write(p_nxge_t, uint8_t,
8183859Sml29623 			uint8_t, uint16_t);
8193859Sml29623 nxge_status_t nxge_mdio_read(p_nxge_t, uint8_t, uint8_t,
8203859Sml29623 			uint16_t, uint16_t *);
8213859Sml29623 nxge_status_t nxge_mdio_write(p_nxge_t, uint8_t,
8223859Sml29623 			uint8_t, uint16_t, uint16_t);
8233859Sml29623 nxge_status_t nxge_mii_check(p_nxge_t, mii_bmsr_t,
8243859Sml29623 			mii_bmsr_t, nxge_link_state_t *);
8253859Sml29623 nxge_status_t nxge_add_mcast_addr(p_nxge_t, struct ether_addr *);
8263859Sml29623 nxge_status_t nxge_del_mcast_addr(p_nxge_t, struct ether_addr *);
8273859Sml29623 nxge_status_t nxge_set_mac_addr(p_nxge_t, struct ether_addr *);
8283859Sml29623 nxge_status_t nxge_check_mii_link(p_nxge_t);
8293859Sml29623 nxge_status_t nxge_check_10g_link(p_nxge_t);
8303859Sml29623 nxge_status_t nxge_check_serdes_link(p_nxge_t);
8313859Sml29623 nxge_status_t nxge_check_bcm8704_link(p_nxge_t, boolean_t *);
8323859Sml29623 void nxge_link_is_down(p_nxge_t);
8333859Sml29623 void nxge_link_is_up(p_nxge_t);
8343859Sml29623 nxge_status_t nxge_link_monitor(p_nxge_t, link_mon_enable_t);
8353859Sml29623 uint32_t crc32_mchash(p_ether_addr_t);
8363859Sml29623 nxge_status_t nxge_set_promisc(p_nxge_t, boolean_t);
8373859Sml29623 nxge_status_t nxge_mac_handle_sys_errors(p_nxge_t);
8383859Sml29623 nxge_status_t nxge_10g_link_led_on(p_nxge_t);
8393859Sml29623 nxge_status_t nxge_10g_link_led_off(p_nxge_t);
840*4185Sspeer boolean_t nxge_is_valid_local_mac(ether_addr_st);
8413859Sml29623 
8423859Sml29623 /* espc (sprom) prototypes */
8433859Sml29623 nxge_status_t nxge_espc_mac_addrs_get(p_nxge_t);
8443859Sml29623 nxge_status_t nxge_espc_num_macs_get(p_nxge_t, uint8_t *);
8453859Sml29623 nxge_status_t nxge_espc_num_ports_get(p_nxge_t);
8463859Sml29623 nxge_status_t nxge_espc_phy_type_get(p_nxge_t);
847*4185Sspeer void nxge_espc_get_next_mac_addr(uint8_t *, uint8_t, struct ether_addr *);
848*4185Sspeer nxge_status_t nxge_vpd_info_get(p_nxge_t);
8493859Sml29623 
8503859Sml29623 
8513859Sml29623 void nxge_debug_msg(p_nxge_t, uint64_t, char *, ...);
8523859Sml29623 
8533859Sml29623 uint64_t hv_niu_rx_logical_page_conf(uint64_t, uint64_t,
8543859Sml29623 	uint64_t, uint64_t);
8553859Sml29623 #pragma weak	hv_niu_rx_logical_page_conf
8563859Sml29623 
8573859Sml29623 uint64_t hv_niu_rx_logical_page_info(uint64_t, uint64_t,
8583859Sml29623 	uint64_t *, uint64_t *);
8593859Sml29623 #pragma weak	hv_niu_rx_logical_page_info
8603859Sml29623 
8613859Sml29623 uint64_t hv_niu_tx_logical_page_conf(uint64_t, uint64_t,
8623859Sml29623 	uint64_t, uint64_t);
8633859Sml29623 #pragma weak	hv_niu_tx_logical_page_conf
8643859Sml29623 
8653859Sml29623 uint64_t hv_niu_tx_logical_page_info(uint64_t, uint64_t,
8663859Sml29623 	uint64_t *, uint64_t *);
8673859Sml29623 #pragma weak	hv_niu_tx_logical_page_info
8683859Sml29623 
8693859Sml29623 #ifdef NXGE_DEBUG
8703859Sml29623 char *nxge_dump_packet(char *, int);
8713859Sml29623 #endif
8723859Sml29623 
8733859Sml29623 #endif	/* !_ASM */
8743859Sml29623 
8753859Sml29623 #ifdef	__cplusplus
8763859Sml29623 }
8773859Sml29623 #endif
8783859Sml29623 
8793859Sml29623 #endif	/* _SYS_NXGE_NXGE_IMPL_H */
880