10Sstevel@tonic-gate /* 20Sstevel@tonic-gate * CDDL HEADER START 30Sstevel@tonic-gate * 40Sstevel@tonic-gate * The contents of this file are subject to the terms of the 50Sstevel@tonic-gate * Common Development and Distribution License, Version 1.0 only 60Sstevel@tonic-gate * (the "License"). You may not use this file except in compliance 70Sstevel@tonic-gate * with the License. 80Sstevel@tonic-gate * 90Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 100Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 110Sstevel@tonic-gate * See the License for the specific language governing permissions 120Sstevel@tonic-gate * and limitations under the License. 130Sstevel@tonic-gate * 140Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 150Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 160Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 170Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 180Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 190Sstevel@tonic-gate * 200Sstevel@tonic-gate * CDDL HEADER END 210Sstevel@tonic-gate */ 220Sstevel@tonic-gate /* 230Sstevel@tonic-gate * Copyright 2005 Sun Microsystems, Inc. All rights reserved. 240Sstevel@tonic-gate * Use is subject to license terms. 250Sstevel@tonic-gate */ 260Sstevel@tonic-gate 270Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 280Sstevel@tonic-gate 290Sstevel@tonic-gate #include <sys/note.h> 300Sstevel@tonic-gate #include <sys/sysmacros.h> 310Sstevel@tonic-gate #include <sys/types.h> 320Sstevel@tonic-gate #include <sys/param.h> 330Sstevel@tonic-gate #include <sys/systm.h> 340Sstevel@tonic-gate #include <sys/kmem.h> 350Sstevel@tonic-gate #include <sys/cmn_err.h> 360Sstevel@tonic-gate #include <sys/debug.h> 370Sstevel@tonic-gate #include <sys/avintr.h> 380Sstevel@tonic-gate #include <sys/autoconf.h> 390Sstevel@tonic-gate #include <sys/sunndi.h> 400Sstevel@tonic-gate #include <sys/ndi_impldefs.h> /* include prototypes */ 410Sstevel@tonic-gate 420Sstevel@tonic-gate /* 430Sstevel@tonic-gate * New DDI interrupt framework 440Sstevel@tonic-gate */ 450Sstevel@tonic-gate 460Sstevel@tonic-gate /* 470Sstevel@tonic-gate * MSI/X allocation limit. 480Sstevel@tonic-gate * This limit will change with Resource Management support. 490Sstevel@tonic-gate */ 500Sstevel@tonic-gate uint_t ddi_msix_alloc_limit = 2; 510Sstevel@tonic-gate 520Sstevel@tonic-gate /* 530Sstevel@tonic-gate * ddi_intr_get_supported_types: 540Sstevel@tonic-gate * Return, as a bit mask, the hardware interrupt types supported by 550Sstevel@tonic-gate * both the device and by the host in the integer pointed 560Sstevel@tonic-gate * to be the 'typesp' argument. 570Sstevel@tonic-gate */ 580Sstevel@tonic-gate int 590Sstevel@tonic-gate ddi_intr_get_supported_types(dev_info_t *dip, int *typesp) 600Sstevel@tonic-gate { 610Sstevel@tonic-gate int ret; 620Sstevel@tonic-gate ddi_intr_handle_impl_t hdl; 630Sstevel@tonic-gate 640Sstevel@tonic-gate if (dip == NULL) 650Sstevel@tonic-gate return (DDI_EINVAL); 660Sstevel@tonic-gate 670Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_supported_types: dip %p\n", 680Sstevel@tonic-gate (void *)dip)); 690Sstevel@tonic-gate 700Sstevel@tonic-gate if (*typesp = i_ddi_intr_get_supported_types(dip)) 710Sstevel@tonic-gate return (DDI_SUCCESS); 720Sstevel@tonic-gate 730Sstevel@tonic-gate bzero(&hdl, sizeof (ddi_intr_handle_impl_t)); 740Sstevel@tonic-gate hdl.ih_dip = dip; 750Sstevel@tonic-gate 76*693Sgovinda ret = i_ddi_intr_ops(dip, dip, DDI_INTROP_SUPPORTED_TYPES, &hdl, 770Sstevel@tonic-gate (void *)typesp); 780Sstevel@tonic-gate 790Sstevel@tonic-gate if (ret != DDI_SUCCESS) 800Sstevel@tonic-gate return (DDI_INTR_NOTFOUND); 810Sstevel@tonic-gate 820Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_supported_types: types %x\n", 830Sstevel@tonic-gate *typesp)); 840Sstevel@tonic-gate 850Sstevel@tonic-gate return (ret); 860Sstevel@tonic-gate } 870Sstevel@tonic-gate 880Sstevel@tonic-gate 890Sstevel@tonic-gate /* 900Sstevel@tonic-gate * ddi_intr_get_nintrs: 910Sstevel@tonic-gate * Return as an integer in the integer pointed to by the argument 920Sstevel@tonic-gate * *nintrsp*, the number of interrupts the device supports for the 930Sstevel@tonic-gate * given interrupt type. 940Sstevel@tonic-gate */ 950Sstevel@tonic-gate int 960Sstevel@tonic-gate ddi_intr_get_nintrs(dev_info_t *dip, int type, int *nintrsp) 970Sstevel@tonic-gate { 980Sstevel@tonic-gate int ret; 990Sstevel@tonic-gate ddi_intr_handle_impl_t hdl; 1000Sstevel@tonic-gate 101*693Sgovinda DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_nintrs: dip %p, type: %d\n", 102*693Sgovinda (void *)dip, type)); 1030Sstevel@tonic-gate 104*693Sgovinda if ((dip == NULL) || (type & ~(DDI_INTR_SUP_TYPES))) { 105*693Sgovinda *nintrsp = 0; 106*693Sgovinda return (DDI_EINVAL); 107*693Sgovinda } 1080Sstevel@tonic-gate 109*693Sgovinda if (!(i_ddi_intr_get_supported_types(dip) & type)) { 110*693Sgovinda *nintrsp = 0; 1110Sstevel@tonic-gate return (DDI_EINVAL); 112*693Sgovinda } 1130Sstevel@tonic-gate 1140Sstevel@tonic-gate if (*nintrsp = i_ddi_intr_get_supported_nintrs(dip, type)) 1150Sstevel@tonic-gate return (DDI_SUCCESS); 1160Sstevel@tonic-gate 1170Sstevel@tonic-gate bzero(&hdl, sizeof (ddi_intr_handle_impl_t)); 1180Sstevel@tonic-gate hdl.ih_dip = dip; 1190Sstevel@tonic-gate hdl.ih_type = type; 1200Sstevel@tonic-gate 121*693Sgovinda ret = i_ddi_intr_ops(dip, dip, DDI_INTROP_NINTRS, &hdl, 1220Sstevel@tonic-gate (void *)nintrsp); 1230Sstevel@tonic-gate 1240Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_nintrs:: nintrs %x\n", 1250Sstevel@tonic-gate *nintrsp)); 1260Sstevel@tonic-gate 1270Sstevel@tonic-gate return (ret); 1280Sstevel@tonic-gate } 1290Sstevel@tonic-gate 1300Sstevel@tonic-gate 1310Sstevel@tonic-gate /* 1320Sstevel@tonic-gate * ddi_intr_get_navail: 1330Sstevel@tonic-gate * Bus nexus driver will return availble interrupt count value for 1340Sstevel@tonic-gate * a given interrupt type. 1350Sstevel@tonic-gate * 1360Sstevel@tonic-gate * Return as an integer in the integer pointed to by the argument 1370Sstevel@tonic-gate * *navailp*, the number of interrupts currently available for the 1380Sstevel@tonic-gate * given interrupt type. 1390Sstevel@tonic-gate */ 1400Sstevel@tonic-gate int 1410Sstevel@tonic-gate ddi_intr_get_navail(dev_info_t *dip, int type, int *navailp) 1420Sstevel@tonic-gate { 1430Sstevel@tonic-gate int ret; 1440Sstevel@tonic-gate ddi_intr_handle_impl_t hdl; 1450Sstevel@tonic-gate 146*693Sgovinda DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_navail: dip %p, type: %d\n", 147*693Sgovinda (void *)dip, type)); 1480Sstevel@tonic-gate 149*693Sgovinda if ((dip == NULL) || (type & ~(DDI_INTR_SUP_TYPES))) { 150*693Sgovinda *navailp = 0; 1510Sstevel@tonic-gate return (DDI_EINVAL); 152*693Sgovinda } 1530Sstevel@tonic-gate 154*693Sgovinda if (!(i_ddi_intr_get_supported_types(dip) & type)) { 155*693Sgovinda *navailp = 0; 1560Sstevel@tonic-gate return (DDI_EINVAL); 157*693Sgovinda } 1580Sstevel@tonic-gate 1590Sstevel@tonic-gate /* 1600Sstevel@tonic-gate * In future, this interface implementation will change 1610Sstevel@tonic-gate * with Resource Management support. 1620Sstevel@tonic-gate */ 1630Sstevel@tonic-gate bzero(&hdl, sizeof (ddi_intr_handle_impl_t)); 1640Sstevel@tonic-gate hdl.ih_dip = dip; 1650Sstevel@tonic-gate hdl.ih_type = type; 1660Sstevel@tonic-gate 167*693Sgovinda ret = i_ddi_intr_ops(dip, dip, DDI_INTROP_NAVAIL, &hdl, 168*693Sgovinda (void *)navailp); 1690Sstevel@tonic-gate 1700Sstevel@tonic-gate return (ret == DDI_SUCCESS ? DDI_SUCCESS : DDI_INTR_NOTFOUND); 1710Sstevel@tonic-gate } 1720Sstevel@tonic-gate 1730Sstevel@tonic-gate 1740Sstevel@tonic-gate /* 1750Sstevel@tonic-gate * Interrupt allocate/free functions 1760Sstevel@tonic-gate */ 1770Sstevel@tonic-gate int 1780Sstevel@tonic-gate ddi_intr_alloc(dev_info_t *dip, ddi_intr_handle_t *h_array, int type, int inum, 1790Sstevel@tonic-gate int count, int *actualp, int behavior) 1800Sstevel@tonic-gate { 1810Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp, tmp_hdl; 1820Sstevel@tonic-gate int i, ret, cap = 0, intr_type, nintrs = 0; 1830Sstevel@tonic-gate uint_t pri; 1840Sstevel@tonic-gate 1850Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: name %s dip 0x%p " 1860Sstevel@tonic-gate "type %x inum %x count %x behavior %x\n", ddi_driver_name(dip), 1870Sstevel@tonic-gate (void *)dip, type, inum, count, behavior)); 1880Sstevel@tonic-gate 1890Sstevel@tonic-gate /* Validate parameters */ 1900Sstevel@tonic-gate if (dip == NULL || h_array == NULL || count < 1) { 1910Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: Invalid args\n")); 1920Sstevel@tonic-gate return (DDI_EINVAL); 1930Sstevel@tonic-gate } 1940Sstevel@tonic-gate 1950Sstevel@tonic-gate /* Validate interrupt type */ 1960Sstevel@tonic-gate if (!(i_ddi_intr_get_supported_types(dip) & type)) { 1970Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: type %x not " 1980Sstevel@tonic-gate "supported\n", type)); 1990Sstevel@tonic-gate return (DDI_EINVAL); 2000Sstevel@tonic-gate } 2010Sstevel@tonic-gate 2020Sstevel@tonic-gate /* First, get how many interrupts the device supports */ 2030Sstevel@tonic-gate if (!(nintrs = i_ddi_intr_get_supported_nintrs(dip, type))) { 2040Sstevel@tonic-gate if (ddi_intr_get_nintrs(dip, type, &nintrs) != DDI_SUCCESS) { 2050Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: no " 2060Sstevel@tonic-gate "interrupts found of type %d\n", type)); 2070Sstevel@tonic-gate return (DDI_INTR_NOTFOUND); 2080Sstevel@tonic-gate } 2090Sstevel@tonic-gate } 2100Sstevel@tonic-gate 2110Sstevel@tonic-gate /* Is this function invoked with more interrupt than device supports? */ 2120Sstevel@tonic-gate if (count > nintrs) { 2130Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: no of interrupts " 2140Sstevel@tonic-gate "requested %d is more than supported %d\n", count, nintrs)); 2150Sstevel@tonic-gate return (DDI_EINVAL); 2160Sstevel@tonic-gate } 2170Sstevel@tonic-gate 2180Sstevel@tonic-gate /* 2190Sstevel@tonic-gate * Check if requested interrupt type is not same as interrupt 2200Sstevel@tonic-gate * type is in use if any. 2210Sstevel@tonic-gate */ 2220Sstevel@tonic-gate if (((intr_type = i_ddi_intr_get_current_type(dip)) != 0) && 2230Sstevel@tonic-gate (intr_type != type)) { 2240Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: Requested " 2250Sstevel@tonic-gate "interrupt type %x is different from interrupt type %x" 2260Sstevel@tonic-gate "already in use\n", type, intr_type)); 2270Sstevel@tonic-gate 2280Sstevel@tonic-gate return (DDI_EINVAL); 2290Sstevel@tonic-gate } 2300Sstevel@tonic-gate 2310Sstevel@tonic-gate /* 2320Sstevel@tonic-gate * Check if requested interrupt type is in use and requested number 2330Sstevel@tonic-gate * of interrupts and number of interrupts already in use exceeds the 2340Sstevel@tonic-gate * number of interrupts supported by this device. 2350Sstevel@tonic-gate */ 2360Sstevel@tonic-gate if (intr_type) { 2370Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: type %x " 2380Sstevel@tonic-gate "is already being used\n", type)); 2390Sstevel@tonic-gate 2400Sstevel@tonic-gate if ((count + i_ddi_intr_get_current_nintrs(dip)) > nintrs) { 2410Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: count %d " 2420Sstevel@tonic-gate "+ intrs in use %d exceeds supported %d intrs\n", 2430Sstevel@tonic-gate count, i_ddi_intr_get_current_nintrs(dip), nintrs)); 2440Sstevel@tonic-gate return (DDI_EINVAL); 2450Sstevel@tonic-gate } 2460Sstevel@tonic-gate } 2470Sstevel@tonic-gate 2480Sstevel@tonic-gate /* 2490Sstevel@tonic-gate * For MSI, ensure that the requested interrupt count is a power of 2 2500Sstevel@tonic-gate */ 2510Sstevel@tonic-gate if (type == DDI_INTR_TYPE_MSI && !ISP2(count)) { 2520Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: " 2530Sstevel@tonic-gate "MSI count %d is not a power of two\n", count)); 2540Sstevel@tonic-gate return (DDI_EINVAL); 2550Sstevel@tonic-gate } 2560Sstevel@tonic-gate 2570Sstevel@tonic-gate /* 2580Sstevel@tonic-gate * Limit max MSI/X allocation to ddi_msix_alloc_limit. 2590Sstevel@tonic-gate * This limit will change with Resource Management support. 2600Sstevel@tonic-gate */ 2610Sstevel@tonic-gate if (DDI_INTR_IS_MSI_OR_MSIX(type) && (count > ddi_msix_alloc_limit)) { 2620Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: Requested MSI/Xs %d" 2630Sstevel@tonic-gate "Max MSI/Xs limit %d\n", count, ddi_msix_alloc_limit)); 2640Sstevel@tonic-gate 2650Sstevel@tonic-gate if (behavior == DDI_INTR_ALLOC_STRICT) { 2660Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: " 2670Sstevel@tonic-gate "DDI_INTR_ALLOC_STRICT flag is passed, " 2680Sstevel@tonic-gate "return failure\n")); 2690Sstevel@tonic-gate 2700Sstevel@tonic-gate return (DDI_EAGAIN); 2710Sstevel@tonic-gate } 2720Sstevel@tonic-gate 2730Sstevel@tonic-gate count = ddi_msix_alloc_limit; 2740Sstevel@tonic-gate } 2750Sstevel@tonic-gate 2760Sstevel@tonic-gate /* Now allocate required number of interrupts */ 2770Sstevel@tonic-gate bzero(&tmp_hdl, sizeof (ddi_intr_handle_impl_t)); 2780Sstevel@tonic-gate tmp_hdl.ih_type = type; 2790Sstevel@tonic-gate tmp_hdl.ih_inum = inum; 2800Sstevel@tonic-gate tmp_hdl.ih_scratch1 = count; 2810Sstevel@tonic-gate tmp_hdl.ih_scratch2 = behavior; 2820Sstevel@tonic-gate tmp_hdl.ih_dip = dip; 2830Sstevel@tonic-gate 284*693Sgovinda if (i_ddi_intr_ops(dip, dip, DDI_INTROP_ALLOC, 2850Sstevel@tonic-gate &tmp_hdl, (void *)actualp) != DDI_SUCCESS) { 2860Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: allocation " 2870Sstevel@tonic-gate "failed\n")); 2880Sstevel@tonic-gate return (*actualp ? DDI_EAGAIN : DDI_INTR_NOTFOUND); 2890Sstevel@tonic-gate } 2900Sstevel@tonic-gate 291*693Sgovinda if ((ret = i_ddi_intr_ops(dip, dip, DDI_INTROP_GETPRI, 2920Sstevel@tonic-gate &tmp_hdl, (void *)&pri)) != DDI_SUCCESS) { 2930Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: get priority " 2940Sstevel@tonic-gate "failed\n")); 2950Sstevel@tonic-gate return (ret); 2960Sstevel@tonic-gate } 2970Sstevel@tonic-gate 2980Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: getting capability\n")); 2990Sstevel@tonic-gate 300*693Sgovinda if ((ret = i_ddi_intr_ops(dip, dip, DDI_INTROP_GETCAP, 3010Sstevel@tonic-gate &tmp_hdl, (void *)&cap)) != DDI_SUCCESS) { 3020Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: get capability " 3030Sstevel@tonic-gate "failed\n")); 3040Sstevel@tonic-gate return (ret); 3050Sstevel@tonic-gate } 3060Sstevel@tonic-gate 3070Sstevel@tonic-gate /* Save current interrupt type, supported and current intr count */ 3080Sstevel@tonic-gate i_ddi_intr_devi_init(dip); 3090Sstevel@tonic-gate i_ddi_intr_set_current_type(dip, type); 3100Sstevel@tonic-gate i_ddi_intr_set_supported_nintrs(dip, nintrs); 3110Sstevel@tonic-gate i_ddi_intr_set_current_nintrs(dip, 3120Sstevel@tonic-gate i_ddi_intr_get_current_nintrs(dip) + *actualp); 3130Sstevel@tonic-gate 3140Sstevel@tonic-gate /* Now, go and handle each "handle" */ 3150Sstevel@tonic-gate for (i = 0; i < *actualp; i++) { 3160Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)kmem_zalloc( 3170Sstevel@tonic-gate (sizeof (ddi_intr_handle_impl_t)), KM_SLEEP); 3180Sstevel@tonic-gate rw_init(&hdlp->ih_rwlock, NULL, RW_DRIVER, NULL); 3190Sstevel@tonic-gate h_array[i] = (struct __ddi_intr_handle *)hdlp; 3200Sstevel@tonic-gate hdlp->ih_type = type; 3210Sstevel@tonic-gate hdlp->ih_pri = pri; 3220Sstevel@tonic-gate hdlp->ih_cap = cap; 3230Sstevel@tonic-gate hdlp->ih_ver = DDI_INTR_VERSION; 3240Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ALLOC; 3250Sstevel@tonic-gate hdlp->ih_dip = dip; 3260Sstevel@tonic-gate hdlp->ih_inum = inum + i; 3270Sstevel@tonic-gate if (type & DDI_INTR_TYPE_FIXED) 3289Segillett i_ddi_set_intr_handle(dip, hdlp->ih_inum, &h_array[i]); 3290Sstevel@tonic-gate 3300Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_alloc: hdlp = 0x%p\n", 3310Sstevel@tonic-gate (void *)h_array[i])); 3320Sstevel@tonic-gate } 3330Sstevel@tonic-gate 3340Sstevel@tonic-gate return (DDI_SUCCESS); 3350Sstevel@tonic-gate } 3360Sstevel@tonic-gate 3370Sstevel@tonic-gate 3380Sstevel@tonic-gate int 3390Sstevel@tonic-gate ddi_intr_free(ddi_intr_handle_t h) 3400Sstevel@tonic-gate { 3410Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 3420Sstevel@tonic-gate int ret; 3430Sstevel@tonic-gate 3440Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_free: hdlp = %p\n", (void *)hdlp)); 3450Sstevel@tonic-gate 3460Sstevel@tonic-gate if (hdlp == NULL) 3470Sstevel@tonic-gate return (DDI_EINVAL); 3480Sstevel@tonic-gate 3490Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 3500Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ALLOC) { 3510Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 3520Sstevel@tonic-gate return (DDI_EINVAL); 3530Sstevel@tonic-gate } 3540Sstevel@tonic-gate 355*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 3560Sstevel@tonic-gate DDI_INTROP_FREE, hdlp, NULL); 3570Sstevel@tonic-gate 3580Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 3590Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 3600Sstevel@tonic-gate i_ddi_intr_set_current_nintrs(hdlp->ih_dip, 3610Sstevel@tonic-gate i_ddi_intr_get_current_nintrs(hdlp->ih_dip) - 1); 3620Sstevel@tonic-gate 363*693Sgovinda if (i_ddi_intr_get_current_nintrs(hdlp->ih_dip) == 0) { 364*693Sgovinda i_ddi_intr_devi_fini(hdlp->ih_dip); 365*693Sgovinda } else { 366*693Sgovinda if (hdlp->ih_type & DDI_INTR_TYPE_FIXED) 367*693Sgovinda i_ddi_set_intr_handle(hdlp->ih_dip, 368*693Sgovinda hdlp->ih_inum, NULL); 369*693Sgovinda } 3700Sstevel@tonic-gate 3710Sstevel@tonic-gate rw_destroy(&hdlp->ih_rwlock); 3720Sstevel@tonic-gate kmem_free(hdlp, sizeof (ddi_intr_handle_impl_t)); 3730Sstevel@tonic-gate } 3740Sstevel@tonic-gate 3750Sstevel@tonic-gate return (ret); 3760Sstevel@tonic-gate } 3770Sstevel@tonic-gate 3780Sstevel@tonic-gate /* 3790Sstevel@tonic-gate * Interrupt get/set capacity functions 3800Sstevel@tonic-gate * 3810Sstevel@tonic-gate * The logic used to figure this out is shown here: 3820Sstevel@tonic-gate * 3830Sstevel@tonic-gate * Device level Platform level Intr source 3840Sstevel@tonic-gate * 1. Fixed interrupts 3850Sstevel@tonic-gate * (non-PCI) 3860Sstevel@tonic-gate * o Flags supported N/A Maskable/Pending/ rootnex 3870Sstevel@tonic-gate * No Block Enable 3880Sstevel@tonic-gate * o navail 1 3890Sstevel@tonic-gate * 3900Sstevel@tonic-gate * 2. PCI Fixed interrupts 3910Sstevel@tonic-gate * o Flags supported pending/Maskable Maskable/pending/ pci 3920Sstevel@tonic-gate * No Block enable 3930Sstevel@tonic-gate * o navail N/A 1 3940Sstevel@tonic-gate * 3950Sstevel@tonic-gate * 3. PCI MSI 3960Sstevel@tonic-gate * o Flags supported Maskable/Pending Maskable/Pending pci 3970Sstevel@tonic-gate * Block Enable (if drvr doesn't) Block Enable 3980Sstevel@tonic-gate * o navail N/A #vectors - #used N/A 3990Sstevel@tonic-gate * 4000Sstevel@tonic-gate * 4. PCI MSI-X 4010Sstevel@tonic-gate * o Flags supported Maskable/Pending Maskable/Pending pci 4020Sstevel@tonic-gate * Block Enable Block Enable 4030Sstevel@tonic-gate * o navail N/A #vectors - #used N/A 4040Sstevel@tonic-gate * 4050Sstevel@tonic-gate * where: 4060Sstevel@tonic-gate * #vectors - Total numbers of vectors available 4070Sstevel@tonic-gate * #used - Total numbers of vectors currently being used 4080Sstevel@tonic-gate * 4090Sstevel@tonic-gate * For devices complying to PCI2.3 or greater, see bit10 of Command Register 4100Sstevel@tonic-gate * 0 - enables assertion of INTx 4110Sstevel@tonic-gate * 1 - disables assertion of INTx 4120Sstevel@tonic-gate * 4130Sstevel@tonic-gate * For non MSI/X interrupts; if the IRQ is shared then all ddi_intr_set_*() 4140Sstevel@tonic-gate * operations return failure. 4150Sstevel@tonic-gate */ 4160Sstevel@tonic-gate int 4170Sstevel@tonic-gate ddi_intr_get_cap(ddi_intr_handle_t h, int *flagsp) 4180Sstevel@tonic-gate { 4190Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 4200Sstevel@tonic-gate int ret; 4210Sstevel@tonic-gate 4220Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_cap: hdlp = %p\n", 4230Sstevel@tonic-gate (void *)hdlp)); 4240Sstevel@tonic-gate 4250Sstevel@tonic-gate *flagsp = 0; 4260Sstevel@tonic-gate if (hdlp == NULL) 4270Sstevel@tonic-gate return (DDI_EINVAL); 4280Sstevel@tonic-gate 4290Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 4300Sstevel@tonic-gate 4310Sstevel@tonic-gate if (hdlp->ih_cap) { 4320Sstevel@tonic-gate *flagsp = hdlp->ih_cap & ~DDI_INTR_FLAG_MSI64; 4330Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4340Sstevel@tonic-gate return (DDI_SUCCESS); 4350Sstevel@tonic-gate } 4360Sstevel@tonic-gate 437*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 4380Sstevel@tonic-gate DDI_INTROP_GETCAP, hdlp, (void *)flagsp); 4390Sstevel@tonic-gate 4400Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 4410Sstevel@tonic-gate hdlp->ih_cap = *flagsp; 4420Sstevel@tonic-gate 4430Sstevel@tonic-gate /* Mask out MSI/X 64-bit support to the consumer */ 4440Sstevel@tonic-gate *flagsp &= ~DDI_INTR_FLAG_MSI64; 4450Sstevel@tonic-gate } 4460Sstevel@tonic-gate 4470Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4480Sstevel@tonic-gate return (ret); 4490Sstevel@tonic-gate } 4500Sstevel@tonic-gate 4510Sstevel@tonic-gate int 4520Sstevel@tonic-gate ddi_intr_set_cap(ddi_intr_handle_t h, int flags) 4530Sstevel@tonic-gate { 4540Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 4550Sstevel@tonic-gate int ret; 4560Sstevel@tonic-gate 4570Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_cap: hdlp = %p", (void *)hdlp)); 4580Sstevel@tonic-gate 4590Sstevel@tonic-gate if (hdlp == NULL) 4600Sstevel@tonic-gate return (DDI_EINVAL); 4610Sstevel@tonic-gate 4620Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 4630Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ALLOC) { 4640Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4650Sstevel@tonic-gate return (DDI_EINVAL); 4660Sstevel@tonic-gate } 4670Sstevel@tonic-gate 4680Sstevel@tonic-gate /* Only DDI_INTR_FLAG_LEVEL or DDI_INTR_FLAG_EDGE are allowed */ 4690Sstevel@tonic-gate if (!(flags & (DDI_INTR_FLAG_EDGE | DDI_INTR_FLAG_LEVEL))) { 4700Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "%s%d: only LEVEL or EDGE capability " 4710Sstevel@tonic-gate "can be set\n", ddi_driver_name(hdlp->ih_dip), 4720Sstevel@tonic-gate ddi_get_instance(hdlp->ih_dip))); 4730Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4740Sstevel@tonic-gate return (DDI_EINVAL); 4750Sstevel@tonic-gate } 4760Sstevel@tonic-gate 4770Sstevel@tonic-gate /* Both level/edge flags must be currently supported */ 4780Sstevel@tonic-gate if (!(hdlp->ih_cap & (DDI_INTR_FLAG_EDGE | DDI_INTR_FLAG_LEVEL))) { 4790Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "%s%d: Both LEVEL and EDGE capability" 4800Sstevel@tonic-gate " must be supported\n", ddi_driver_name(hdlp->ih_dip), 4810Sstevel@tonic-gate ddi_get_instance(hdlp->ih_dip))); 4820Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4830Sstevel@tonic-gate return (DDI_ENOTSUP); 4840Sstevel@tonic-gate } 4850Sstevel@tonic-gate 486*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 4870Sstevel@tonic-gate DDI_INTROP_SETCAP, hdlp, &flags); 4880Sstevel@tonic-gate 4890Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 4900Sstevel@tonic-gate return (ret); 4910Sstevel@tonic-gate } 4920Sstevel@tonic-gate 4930Sstevel@tonic-gate /* 4940Sstevel@tonic-gate * Priority related functions 4950Sstevel@tonic-gate */ 4960Sstevel@tonic-gate 4970Sstevel@tonic-gate /* 4980Sstevel@tonic-gate * ddi_intr_get_hilevel_pri: 4990Sstevel@tonic-gate * Returns the minimum priority level for a 5000Sstevel@tonic-gate * high-level interrupt on a platform. 5010Sstevel@tonic-gate */ 5020Sstevel@tonic-gate uint_t 5030Sstevel@tonic-gate ddi_intr_get_hilevel_pri(void) 5040Sstevel@tonic-gate { 5050Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_hilevel_pri:\n")); 5060Sstevel@tonic-gate return (LOCK_LEVEL + 1); 5070Sstevel@tonic-gate } 5080Sstevel@tonic-gate 5090Sstevel@tonic-gate int 5100Sstevel@tonic-gate ddi_intr_get_pri(ddi_intr_handle_t h, uint_t *prip) 5110Sstevel@tonic-gate { 5120Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 5130Sstevel@tonic-gate int ret; 5140Sstevel@tonic-gate 5150Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_pri: hdlp = %p\n", 5160Sstevel@tonic-gate (void *)hdlp)); 5170Sstevel@tonic-gate 5180Sstevel@tonic-gate *prip = 0; 5190Sstevel@tonic-gate if (hdlp == NULL) 5200Sstevel@tonic-gate return (DDI_EINVAL); 5210Sstevel@tonic-gate 5220Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 5230Sstevel@tonic-gate /* Already initialized, just return that */ 5240Sstevel@tonic-gate if (hdlp->ih_pri) { 5250Sstevel@tonic-gate *prip = hdlp->ih_pri; 5260Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5270Sstevel@tonic-gate return (DDI_SUCCESS); 5280Sstevel@tonic-gate } 5290Sstevel@tonic-gate 530*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 5310Sstevel@tonic-gate DDI_INTROP_GETPRI, hdlp, (void *)prip); 5320Sstevel@tonic-gate 5330Sstevel@tonic-gate if (ret == DDI_SUCCESS) 5340Sstevel@tonic-gate hdlp->ih_pri = *prip; 5350Sstevel@tonic-gate 5360Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5370Sstevel@tonic-gate return (ret); 5380Sstevel@tonic-gate } 5390Sstevel@tonic-gate 5400Sstevel@tonic-gate int 5410Sstevel@tonic-gate ddi_intr_set_pri(ddi_intr_handle_t h, uint_t pri) 5420Sstevel@tonic-gate { 5430Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 5440Sstevel@tonic-gate int ret; 5450Sstevel@tonic-gate 5460Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_pri: hdlp = %p", (void *)hdlp)); 5470Sstevel@tonic-gate 5480Sstevel@tonic-gate if (hdlp == NULL) 5490Sstevel@tonic-gate return (DDI_EINVAL); 5500Sstevel@tonic-gate 5510Sstevel@tonic-gate /* Validate priority argument */ 5520Sstevel@tonic-gate if (pri < DDI_INTR_PRI_MIN || pri > DDI_INTR_PRI_MAX) { 5530Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_pri: invalid priority " 5540Sstevel@tonic-gate "specified = %x\n", pri)); 5550Sstevel@tonic-gate return (DDI_EINVAL); 5560Sstevel@tonic-gate } 5570Sstevel@tonic-gate 5580Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 5590Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ALLOC) { 5600Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5610Sstevel@tonic-gate return (DDI_EINVAL); 5620Sstevel@tonic-gate } 5630Sstevel@tonic-gate 5640Sstevel@tonic-gate /* If the passed priority is same as existing priority; do nothing */ 5650Sstevel@tonic-gate if (pri == hdlp->ih_pri) { 5660Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5670Sstevel@tonic-gate return (DDI_SUCCESS); 5680Sstevel@tonic-gate } 5690Sstevel@tonic-gate 570*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 5710Sstevel@tonic-gate DDI_INTROP_SETPRI, hdlp, &pri); 5720Sstevel@tonic-gate 5730Sstevel@tonic-gate if (ret == DDI_SUCCESS) 5740Sstevel@tonic-gate hdlp->ih_pri = pri; 5750Sstevel@tonic-gate 5760Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5770Sstevel@tonic-gate return (ret); 5780Sstevel@tonic-gate } 5790Sstevel@tonic-gate 5800Sstevel@tonic-gate /* 5810Sstevel@tonic-gate * Interrupt add/duplicate/remove handlers 5820Sstevel@tonic-gate */ 5830Sstevel@tonic-gate int 5840Sstevel@tonic-gate ddi_intr_add_handler(ddi_intr_handle_t h, ddi_intr_handler_t inthandler, 5850Sstevel@tonic-gate void *arg1, void *arg2) 5860Sstevel@tonic-gate { 5870Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 5880Sstevel@tonic-gate int ret; 5890Sstevel@tonic-gate 5900Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_add_handler: hdlp = 0x%p\n", 5910Sstevel@tonic-gate (void *)hdlp)); 5920Sstevel@tonic-gate 5930Sstevel@tonic-gate if ((hdlp == NULL) || (inthandler == NULL)) 5940Sstevel@tonic-gate return (DDI_EINVAL); 5950Sstevel@tonic-gate 5960Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 5970Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ALLOC) { 5980Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 5990Sstevel@tonic-gate return (DDI_EINVAL); 6000Sstevel@tonic-gate } 6010Sstevel@tonic-gate 6020Sstevel@tonic-gate hdlp->ih_cb_func = inthandler; 6030Sstevel@tonic-gate hdlp->ih_cb_arg1 = arg1; 6040Sstevel@tonic-gate hdlp->ih_cb_arg2 = arg2; 6050Sstevel@tonic-gate 606*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 6070Sstevel@tonic-gate DDI_INTROP_ADDISR, hdlp, NULL); 6080Sstevel@tonic-gate 6090Sstevel@tonic-gate if (ret != DDI_SUCCESS) { 6100Sstevel@tonic-gate hdlp->ih_cb_func = NULL; 6110Sstevel@tonic-gate hdlp->ih_cb_arg1 = NULL; 6120Sstevel@tonic-gate hdlp->ih_cb_arg2 = NULL; 6130Sstevel@tonic-gate } else 6140Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ADDED; 6150Sstevel@tonic-gate 6160Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 6170Sstevel@tonic-gate return (ret); 6180Sstevel@tonic-gate } 6190Sstevel@tonic-gate 6200Sstevel@tonic-gate int 6210Sstevel@tonic-gate ddi_intr_dup_handler(ddi_intr_handle_t org, int vector, ddi_intr_handle_t *dup) 6220Sstevel@tonic-gate { 6230Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)org; 6240Sstevel@tonic-gate ddi_intr_handle_impl_t *dup_hdlp; 6250Sstevel@tonic-gate int ret; 6260Sstevel@tonic-gate 6270Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_dup_handler: hdlp = 0x%p\n", 6280Sstevel@tonic-gate (void *)hdlp)); 6290Sstevel@tonic-gate 6300Sstevel@tonic-gate /* Do some input argument checking ("dup" is not allocated) */ 6310Sstevel@tonic-gate if ((hdlp == NULL) || (dup != NULL)) 6320Sstevel@tonic-gate return (DDI_EINVAL); 6330Sstevel@tonic-gate 6340Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 6350Sstevel@tonic-gate 6360Sstevel@tonic-gate /* Do some input argument checking */ 6370Sstevel@tonic-gate if ((hdlp->ih_state == DDI_IHDL_STATE_ALLOC) || /* intr handle alloc? */ 6380Sstevel@tonic-gate (hdlp->ih_type != DDI_INTR_TYPE_MSIX)) { /* only MSI-X allowed */ 6390Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 6400Sstevel@tonic-gate return (DDI_EINVAL); 6410Sstevel@tonic-gate } 6420Sstevel@tonic-gate 643*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 6440Sstevel@tonic-gate DDI_INTROP_DUPVEC, hdlp, (void *)&vector); 6450Sstevel@tonic-gate 6460Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 6470Sstevel@tonic-gate dup_hdlp = (ddi_intr_handle_impl_t *) 6480Sstevel@tonic-gate kmem_zalloc(sizeof (ddi_intr_handle_impl_t), KM_SLEEP); 6490Sstevel@tonic-gate 6500Sstevel@tonic-gate dup = (ddi_intr_handle_t *)dup_hdlp; 6510Sstevel@tonic-gate rw_init(&dup_hdlp->ih_rwlock, NULL, RW_DRIVER, NULL); 6520Sstevel@tonic-gate rw_enter(&dup_hdlp->ih_rwlock, RW_WRITER); 6530Sstevel@tonic-gate dup_hdlp->ih_ver = DDI_INTR_VERSION; 6540Sstevel@tonic-gate dup_hdlp->ih_state = DDI_IHDL_STATE_ADDED; 6550Sstevel@tonic-gate dup_hdlp->ih_dip = hdlp->ih_dip; 6560Sstevel@tonic-gate dup_hdlp->ih_type = hdlp->ih_type; 6570Sstevel@tonic-gate dup_hdlp->ih_pri = hdlp->ih_pri; 6580Sstevel@tonic-gate dup_hdlp->ih_cap = hdlp->ih_cap; 6590Sstevel@tonic-gate dup_hdlp->ih_inum = hdlp->ih_inum; 6600Sstevel@tonic-gate /* What about MSI-X vector */ 6610Sstevel@tonic-gate 6620Sstevel@tonic-gate dup_hdlp->ih_cb_func = hdlp->ih_cb_func; 6630Sstevel@tonic-gate dup_hdlp->ih_cb_arg1 = hdlp->ih_cb_arg1; 6640Sstevel@tonic-gate dup_hdlp->ih_cb_arg2 = hdlp->ih_cb_arg2; 6650Sstevel@tonic-gate rw_exit(&dup_hdlp->ih_rwlock); 6660Sstevel@tonic-gate } 6670Sstevel@tonic-gate 6680Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 6690Sstevel@tonic-gate return (ret); 6700Sstevel@tonic-gate } 6710Sstevel@tonic-gate 6720Sstevel@tonic-gate int 6730Sstevel@tonic-gate ddi_intr_remove_handler(ddi_intr_handle_t h) 6740Sstevel@tonic-gate { 6750Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 6760Sstevel@tonic-gate int ret; 6770Sstevel@tonic-gate 6780Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_remove_handler: hdlp = %p\n", 6790Sstevel@tonic-gate (void *)hdlp)); 6800Sstevel@tonic-gate 6810Sstevel@tonic-gate if (hdlp == NULL) 6820Sstevel@tonic-gate return (DDI_EINVAL); 6830Sstevel@tonic-gate 6840Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 6850Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ADDED) { 6860Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 6870Sstevel@tonic-gate return (DDI_EINVAL); 6880Sstevel@tonic-gate } 6890Sstevel@tonic-gate 690*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 6910Sstevel@tonic-gate DDI_INTROP_REMISR, hdlp, NULL); 6920Sstevel@tonic-gate 6930Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 6940Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ALLOC; 6950Sstevel@tonic-gate hdlp->ih_cb_func = NULL; 6960Sstevel@tonic-gate hdlp->ih_cb_arg1 = NULL; 6970Sstevel@tonic-gate hdlp->ih_cb_arg2 = NULL; 6980Sstevel@tonic-gate } 6990Sstevel@tonic-gate 7000Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7010Sstevel@tonic-gate return (ret); 7020Sstevel@tonic-gate } 7030Sstevel@tonic-gate 7040Sstevel@tonic-gate /* 7050Sstevel@tonic-gate * Interrupt enable/disable/block_enable/block_disable handlers 7060Sstevel@tonic-gate */ 7070Sstevel@tonic-gate int 7080Sstevel@tonic-gate ddi_intr_enable(ddi_intr_handle_t h) 7090Sstevel@tonic-gate { 7100Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 7110Sstevel@tonic-gate int ret; 7120Sstevel@tonic-gate 7130Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_enable: hdlp = %p\n", 7140Sstevel@tonic-gate (void *)hdlp)); 7150Sstevel@tonic-gate 7160Sstevel@tonic-gate if (hdlp == NULL) 7170Sstevel@tonic-gate return (DDI_EINVAL); 7180Sstevel@tonic-gate 7190Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 7200Sstevel@tonic-gate if ((hdlp->ih_state != DDI_IHDL_STATE_ADDED) || 7210Sstevel@tonic-gate ((hdlp->ih_type == DDI_INTR_TYPE_MSI) && 7220Sstevel@tonic-gate (hdlp->ih_cap & DDI_INTR_FLAG_BLOCK))) { 7230Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7240Sstevel@tonic-gate return (DDI_EINVAL); 7250Sstevel@tonic-gate } 7260Sstevel@tonic-gate 727*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 7280Sstevel@tonic-gate DDI_INTROP_ENABLE, hdlp, NULL); 7290Sstevel@tonic-gate 7300Sstevel@tonic-gate if (ret == DDI_SUCCESS) 7310Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ENABLE; 7320Sstevel@tonic-gate 7330Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7340Sstevel@tonic-gate return (ret); 7350Sstevel@tonic-gate } 7360Sstevel@tonic-gate 7370Sstevel@tonic-gate int 7380Sstevel@tonic-gate ddi_intr_disable(ddi_intr_handle_t h) 7390Sstevel@tonic-gate { 7400Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 7410Sstevel@tonic-gate int ret; 7420Sstevel@tonic-gate 7430Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_disable: hdlp = %p\n", 7440Sstevel@tonic-gate (void *)hdlp)); 7450Sstevel@tonic-gate 7460Sstevel@tonic-gate if (hdlp == NULL) 7470Sstevel@tonic-gate return (DDI_EINVAL); 7480Sstevel@tonic-gate 7490Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 7500Sstevel@tonic-gate if ((hdlp->ih_state != DDI_IHDL_STATE_ENABLE) || 7510Sstevel@tonic-gate ((hdlp->ih_type == DDI_INTR_TYPE_MSI) && 7520Sstevel@tonic-gate (hdlp->ih_cap & DDI_INTR_FLAG_BLOCK))) { 7530Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7540Sstevel@tonic-gate return (DDI_EINVAL); 7550Sstevel@tonic-gate } 7560Sstevel@tonic-gate 757*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 7580Sstevel@tonic-gate DDI_INTROP_DISABLE, hdlp, NULL); 7590Sstevel@tonic-gate 7600Sstevel@tonic-gate if (ret == DDI_SUCCESS) 7610Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ADDED; 7620Sstevel@tonic-gate 7630Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7640Sstevel@tonic-gate return (ret); 7650Sstevel@tonic-gate } 7660Sstevel@tonic-gate 7670Sstevel@tonic-gate int 7680Sstevel@tonic-gate ddi_intr_block_enable(ddi_intr_handle_t *h_array, int count) 7690Sstevel@tonic-gate { 7700Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp; 7710Sstevel@tonic-gate int i, ret; 7720Sstevel@tonic-gate 7730Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_block_enable: h_array = %p\n", 7740Sstevel@tonic-gate (void *)h_array)); 7750Sstevel@tonic-gate 7760Sstevel@tonic-gate if (h_array == NULL) 7770Sstevel@tonic-gate return (DDI_EINVAL); 7780Sstevel@tonic-gate 7790Sstevel@tonic-gate for (i = 0; i < count; i++) { 7800Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[i]; 7810Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 7820Sstevel@tonic-gate 7830Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ADDED || 7840Sstevel@tonic-gate hdlp->ih_type != DDI_INTR_TYPE_MSI || 7850Sstevel@tonic-gate !(hdlp->ih_cap & DDI_INTR_FLAG_BLOCK)) { 7860Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7870Sstevel@tonic-gate return (DDI_EINVAL); 7880Sstevel@tonic-gate } 7890Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 7900Sstevel@tonic-gate } 7910Sstevel@tonic-gate 7920Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[0]; 7930Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 7940Sstevel@tonic-gate hdlp->ih_scratch1 = count; 7950Sstevel@tonic-gate 796*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 7970Sstevel@tonic-gate DDI_INTROP_BLOCKENABLE, hdlp, NULL); 7980Sstevel@tonic-gate 7990Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8000Sstevel@tonic-gate 8010Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 8020Sstevel@tonic-gate for (i = 0; i < count; i++) { 8030Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[i]; 8040Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 8050Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ENABLE; 8060Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8070Sstevel@tonic-gate } 8080Sstevel@tonic-gate } 8090Sstevel@tonic-gate 8100Sstevel@tonic-gate return (ret); 8110Sstevel@tonic-gate } 8120Sstevel@tonic-gate 8130Sstevel@tonic-gate int 8140Sstevel@tonic-gate ddi_intr_block_disable(ddi_intr_handle_t *h_array, int count) 8150Sstevel@tonic-gate { 8160Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp; 8170Sstevel@tonic-gate int i, ret; 8180Sstevel@tonic-gate 8190Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_block_disable: h_array = %p\n", 8200Sstevel@tonic-gate (void *)h_array)); 8210Sstevel@tonic-gate 8220Sstevel@tonic-gate if (h_array == NULL) 8230Sstevel@tonic-gate return (DDI_EINVAL); 8240Sstevel@tonic-gate 8250Sstevel@tonic-gate for (i = 0; i < count; i++) { 8260Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[i]; 8270Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 8280Sstevel@tonic-gate if (hdlp->ih_state != DDI_IHDL_STATE_ENABLE || 8290Sstevel@tonic-gate hdlp->ih_type != DDI_INTR_TYPE_MSI || 8300Sstevel@tonic-gate !(hdlp->ih_cap & DDI_INTR_FLAG_BLOCK)) { 8310Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8320Sstevel@tonic-gate return (DDI_EINVAL); 8330Sstevel@tonic-gate } 8340Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8350Sstevel@tonic-gate } 8360Sstevel@tonic-gate 8370Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[0]; 8380Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 8390Sstevel@tonic-gate hdlp->ih_scratch1 = count; 8400Sstevel@tonic-gate 841*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 8420Sstevel@tonic-gate DDI_INTROP_BLOCKDISABLE, hdlp, NULL); 8430Sstevel@tonic-gate 8440Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8450Sstevel@tonic-gate 8460Sstevel@tonic-gate if (ret == DDI_SUCCESS) { 8470Sstevel@tonic-gate for (i = 0; i < count; i++) { 8480Sstevel@tonic-gate hdlp = (ddi_intr_handle_impl_t *)h_array[i]; 8490Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 8500Sstevel@tonic-gate hdlp->ih_state = DDI_IHDL_STATE_ADDED; 8510Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8520Sstevel@tonic-gate } 8530Sstevel@tonic-gate } 8540Sstevel@tonic-gate 8550Sstevel@tonic-gate return (ret); 8560Sstevel@tonic-gate } 8570Sstevel@tonic-gate 8580Sstevel@tonic-gate /* 8590Sstevel@tonic-gate * Interrupt set/clr mask handlers 8600Sstevel@tonic-gate */ 8610Sstevel@tonic-gate int 8620Sstevel@tonic-gate ddi_intr_set_mask(ddi_intr_handle_t h) 8630Sstevel@tonic-gate { 8640Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 8650Sstevel@tonic-gate int ret; 8660Sstevel@tonic-gate 8670Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_mask: hdlp = %p\n", 8680Sstevel@tonic-gate (void *)hdlp)); 8690Sstevel@tonic-gate 8700Sstevel@tonic-gate if (hdlp == NULL) 8710Sstevel@tonic-gate return (DDI_EINVAL); 8720Sstevel@tonic-gate 8730Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 8740Sstevel@tonic-gate if (!(hdlp->ih_cap & DDI_INTR_FLAG_MASKABLE)) { 8750Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8760Sstevel@tonic-gate return (DDI_EINVAL); 8770Sstevel@tonic-gate } 8780Sstevel@tonic-gate 879*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 8800Sstevel@tonic-gate DDI_INTROP_SETMASK, hdlp, NULL); 8810Sstevel@tonic-gate 8820Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 8830Sstevel@tonic-gate return (ret); 8840Sstevel@tonic-gate } 8850Sstevel@tonic-gate 8860Sstevel@tonic-gate int 8870Sstevel@tonic-gate ddi_intr_clr_mask(ddi_intr_handle_t h) 8880Sstevel@tonic-gate { 8890Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 8900Sstevel@tonic-gate int ret; 8910Sstevel@tonic-gate 8920Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_clr_mask: hdlp = %p\n", 8930Sstevel@tonic-gate (void *)hdlp)); 8940Sstevel@tonic-gate 8950Sstevel@tonic-gate if (hdlp == NULL) 8960Sstevel@tonic-gate return (DDI_EINVAL); 8970Sstevel@tonic-gate 8980Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 8990Sstevel@tonic-gate if (!(hdlp->ih_cap & DDI_INTR_FLAG_MASKABLE)) { 9000Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9010Sstevel@tonic-gate return (DDI_EINVAL); 9020Sstevel@tonic-gate } 9030Sstevel@tonic-gate 904*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 9050Sstevel@tonic-gate DDI_INTROP_CLRMASK, hdlp, NULL); 9060Sstevel@tonic-gate 9070Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9080Sstevel@tonic-gate return (ret); 9090Sstevel@tonic-gate } 9100Sstevel@tonic-gate 9110Sstevel@tonic-gate /* 9120Sstevel@tonic-gate * Interrupt get_pending handler 9130Sstevel@tonic-gate */ 9140Sstevel@tonic-gate int 9150Sstevel@tonic-gate ddi_intr_get_pending(ddi_intr_handle_t h, int *pendingp) 9160Sstevel@tonic-gate { 9170Sstevel@tonic-gate ddi_intr_handle_impl_t *hdlp = (ddi_intr_handle_impl_t *)h; 9180Sstevel@tonic-gate int ret; 9190Sstevel@tonic-gate 9200Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_pending: hdlp = %p\n", 9210Sstevel@tonic-gate (void *)hdlp)); 9220Sstevel@tonic-gate 9230Sstevel@tonic-gate if (hdlp == NULL) 9240Sstevel@tonic-gate return (DDI_EINVAL); 9250Sstevel@tonic-gate 9260Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 9270Sstevel@tonic-gate if (!(hdlp->ih_cap & DDI_INTR_FLAG_PENDING)) { 9280Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9290Sstevel@tonic-gate return (DDI_EINVAL); 9300Sstevel@tonic-gate } 9310Sstevel@tonic-gate 932*693Sgovinda ret = i_ddi_intr_ops(hdlp->ih_dip, hdlp->ih_dip, 9330Sstevel@tonic-gate DDI_INTROP_GETPENDING, hdlp, (void *)pendingp); 9340Sstevel@tonic-gate 9350Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9360Sstevel@tonic-gate return (ret); 9370Sstevel@tonic-gate } 9380Sstevel@tonic-gate 9390Sstevel@tonic-gate /* 9400Sstevel@tonic-gate * Soft interrupt handlers 9410Sstevel@tonic-gate */ 9420Sstevel@tonic-gate /* 9430Sstevel@tonic-gate * Add a soft interrupt and register its handler 9440Sstevel@tonic-gate */ 9450Sstevel@tonic-gate /* ARGSUSED */ 9460Sstevel@tonic-gate int 9470Sstevel@tonic-gate ddi_intr_add_softint(dev_info_t *dip, ddi_softint_handle_t *h_p, int soft_pri, 9480Sstevel@tonic-gate ddi_intr_handler_t handler, void *arg1) 9490Sstevel@tonic-gate { 9500Sstevel@tonic-gate ddi_softint_hdl_impl_t *hdlp; 9510Sstevel@tonic-gate int ret; 9520Sstevel@tonic-gate 9530Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_add_softint: dip = %p, " 9540Sstevel@tonic-gate "softpri = 0x%x\n", (void *)dip, soft_pri)); 9550Sstevel@tonic-gate 9560Sstevel@tonic-gate if ((dip == NULL) || (h_p == NULL) || (handler == NULL)) { 9570Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_add_softint: " 9580Sstevel@tonic-gate "invalid arguments")); 9590Sstevel@tonic-gate 9600Sstevel@tonic-gate return (DDI_EINVAL); 9610Sstevel@tonic-gate } 9620Sstevel@tonic-gate 9630Sstevel@tonic-gate /* Validate input arguments */ 9640Sstevel@tonic-gate if (soft_pri < DDI_INTR_SOFTPRI_MIN || 9650Sstevel@tonic-gate soft_pri > DDI_INTR_SOFTPRI_MAX) { 9660Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_add_softint: invalid " 9670Sstevel@tonic-gate "soft_pri input given = %x\n", soft_pri)); 9680Sstevel@tonic-gate return (DDI_EINVAL); 9690Sstevel@tonic-gate } 9700Sstevel@tonic-gate 9710Sstevel@tonic-gate hdlp = (ddi_softint_hdl_impl_t *)kmem_zalloc( 9720Sstevel@tonic-gate sizeof (ddi_softint_hdl_impl_t), KM_SLEEP); 9730Sstevel@tonic-gate 9740Sstevel@tonic-gate /* fill up internally */ 9750Sstevel@tonic-gate rw_init(&hdlp->ih_rwlock, NULL, RW_DRIVER, NULL); 9760Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 9770Sstevel@tonic-gate hdlp->ih_pri = soft_pri; 9780Sstevel@tonic-gate hdlp->ih_dip = dip; 9790Sstevel@tonic-gate hdlp->ih_cb_func = handler; 9800Sstevel@tonic-gate hdlp->ih_cb_arg1 = arg1; 9810Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_add_softint: hdlp = %p\n", 9820Sstevel@tonic-gate (void *)hdlp)); 9830Sstevel@tonic-gate 9840Sstevel@tonic-gate /* do the platform specific calls */ 9850Sstevel@tonic-gate if ((ret = i_ddi_add_softint(hdlp)) != DDI_SUCCESS) { 9860Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9870Sstevel@tonic-gate rw_destroy(&hdlp->ih_rwlock); 9880Sstevel@tonic-gate kmem_free(hdlp, sizeof (ddi_softint_hdl_impl_t)); 9890Sstevel@tonic-gate return (ret); 9900Sstevel@tonic-gate } 9910Sstevel@tonic-gate 9920Sstevel@tonic-gate *h_p = (ddi_softint_handle_t)hdlp; 9930Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 9940Sstevel@tonic-gate return (ret); 9950Sstevel@tonic-gate } 9960Sstevel@tonic-gate 9970Sstevel@tonic-gate /* 9980Sstevel@tonic-gate * Remove the soft interrupt 9990Sstevel@tonic-gate */ 10000Sstevel@tonic-gate int 10010Sstevel@tonic-gate ddi_intr_remove_softint(ddi_softint_handle_t h) 10020Sstevel@tonic-gate { 10030Sstevel@tonic-gate ddi_softint_hdl_impl_t *hdlp = (ddi_softint_hdl_impl_t *)h; 10040Sstevel@tonic-gate 10050Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_remove_softint: hdlp = %p\n", 10060Sstevel@tonic-gate (void *)hdlp)); 10070Sstevel@tonic-gate 10080Sstevel@tonic-gate if (hdlp == NULL) 10090Sstevel@tonic-gate return (DDI_EINVAL); 10100Sstevel@tonic-gate 10110Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 10120Sstevel@tonic-gate i_ddi_remove_softint(hdlp); 10130Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 10140Sstevel@tonic-gate rw_destroy(&hdlp->ih_rwlock); 10150Sstevel@tonic-gate 10160Sstevel@tonic-gate /* kmem_free the hdl impl_t structure allocated earlier */ 10170Sstevel@tonic-gate kmem_free(hdlp, sizeof (ddi_softint_hdl_impl_t)); 10180Sstevel@tonic-gate return (DDI_SUCCESS); 10190Sstevel@tonic-gate } 10200Sstevel@tonic-gate 10210Sstevel@tonic-gate /* 10220Sstevel@tonic-gate * Trigger a soft interrupt 10230Sstevel@tonic-gate */ 10240Sstevel@tonic-gate int 10250Sstevel@tonic-gate ddi_intr_trigger_softint(ddi_softint_handle_t h, void *arg2) 10260Sstevel@tonic-gate { 10270Sstevel@tonic-gate ddi_softint_hdl_impl_t *hdlp = (ddi_softint_hdl_impl_t *)h; 10280Sstevel@tonic-gate int ret; 10290Sstevel@tonic-gate 10300Sstevel@tonic-gate if (hdlp == NULL) 10310Sstevel@tonic-gate return (DDI_EINVAL); 10320Sstevel@tonic-gate 1033278Sgovinda if ((ret = i_ddi_trigger_softint(hdlp, arg2)) != DDI_SUCCESS) { 10340Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_trigger_softint: failed, " 10350Sstevel@tonic-gate " ret 0%x\n", ret)); 1036278Sgovinda 1037278Sgovinda return (ret); 10380Sstevel@tonic-gate } 10390Sstevel@tonic-gate 1040278Sgovinda hdlp->ih_cb_arg2 = arg2; 1041278Sgovinda return (DDI_SUCCESS); 10420Sstevel@tonic-gate } 10430Sstevel@tonic-gate 10440Sstevel@tonic-gate /* 10450Sstevel@tonic-gate * Get the soft interrupt priority 10460Sstevel@tonic-gate */ 10470Sstevel@tonic-gate int 10480Sstevel@tonic-gate ddi_intr_get_softint_pri(ddi_softint_handle_t h, uint_t *soft_prip) 10490Sstevel@tonic-gate { 10500Sstevel@tonic-gate ddi_softint_hdl_impl_t *hdlp = (ddi_softint_hdl_impl_t *)h; 10510Sstevel@tonic-gate 10520Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_get_softint_pri: h = %p\n", 10530Sstevel@tonic-gate (void *)h)); 10540Sstevel@tonic-gate 10550Sstevel@tonic-gate if (hdlp == NULL) 10560Sstevel@tonic-gate return (DDI_EINVAL); 10570Sstevel@tonic-gate 10580Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_READER); 10590Sstevel@tonic-gate *soft_prip = hdlp->ih_pri; 10600Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 10610Sstevel@tonic-gate return (DDI_SUCCESS); 10620Sstevel@tonic-gate } 10630Sstevel@tonic-gate 10640Sstevel@tonic-gate /* 10650Sstevel@tonic-gate * Set the soft interrupt priority 10660Sstevel@tonic-gate */ 10670Sstevel@tonic-gate int 10680Sstevel@tonic-gate ddi_intr_set_softint_pri(ddi_softint_handle_t h, uint_t soft_pri) 10690Sstevel@tonic-gate { 10700Sstevel@tonic-gate ddi_softint_hdl_impl_t *hdlp = (ddi_softint_hdl_impl_t *)h; 10710Sstevel@tonic-gate int ret; 10720Sstevel@tonic-gate uint_t orig_soft_pri; 10730Sstevel@tonic-gate 10740Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_softint_pri: h = %p\n", 10750Sstevel@tonic-gate (void *)h)); 10760Sstevel@tonic-gate 10770Sstevel@tonic-gate if (hdlp == NULL) 10780Sstevel@tonic-gate return (DDI_EINVAL); 10790Sstevel@tonic-gate 10800Sstevel@tonic-gate /* Validate priority argument */ 10810Sstevel@tonic-gate if (soft_pri < DDI_INTR_SOFTPRI_MIN || 10820Sstevel@tonic-gate soft_pri > DDI_INTR_SOFTPRI_MAX) { 10830Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_softint_pri: invalid " 10840Sstevel@tonic-gate "soft_pri input given = %x\n", soft_pri)); 10850Sstevel@tonic-gate return (DDI_EINVAL); 10860Sstevel@tonic-gate } 10870Sstevel@tonic-gate 10880Sstevel@tonic-gate rw_enter(&hdlp->ih_rwlock, RW_WRITER); 10890Sstevel@tonic-gate orig_soft_pri = hdlp->ih_pri; 10900Sstevel@tonic-gate hdlp->ih_pri = soft_pri; 10910Sstevel@tonic-gate 10920Sstevel@tonic-gate if ((ret = i_ddi_set_softint_pri(hdlp, orig_soft_pri)) != DDI_SUCCESS) { 10930Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_set_softint_pri: failed, " 10940Sstevel@tonic-gate " ret 0%x\n", ret)); 10950Sstevel@tonic-gate hdlp->ih_pri = orig_soft_pri; 10960Sstevel@tonic-gate } 10970Sstevel@tonic-gate 10980Sstevel@tonic-gate rw_exit(&hdlp->ih_rwlock); 10990Sstevel@tonic-gate return (ret); 11000Sstevel@tonic-gate } 11010Sstevel@tonic-gate 11020Sstevel@tonic-gate /* 11030Sstevel@tonic-gate * Old DDI interrupt framework 1104*693Sgovinda * 1105*693Sgovinda * The following DDI interrupt interfaces are obsolete. 1106*693Sgovinda * Use the above new DDI interrupt interfaces instead. 11070Sstevel@tonic-gate */ 11080Sstevel@tonic-gate 11090Sstevel@tonic-gate int 11100Sstevel@tonic-gate ddi_intr_hilevel(dev_info_t *dip, uint_t inumber) 11110Sstevel@tonic-gate { 11120Sstevel@tonic-gate ddi_intr_handle_t hdl, *existing_hdlp; 11130Sstevel@tonic-gate int actual, ret; 11140Sstevel@tonic-gate uint_t high_pri, pri; 11150Sstevel@tonic-gate 11160Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_hilevel: name=%s%d dip=0x%p " 11170Sstevel@tonic-gate "inum=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 11180Sstevel@tonic-gate (void *)dip, inumber)); 11190Sstevel@tonic-gate 11200Sstevel@tonic-gate /* 11210Sstevel@tonic-gate * The device driver may have already registed with the 11220Sstevel@tonic-gate * framework. If so, first try to get the existing interrupt handle 11230Sstevel@tonic-gate * for that given inumber and use that handle. 11240Sstevel@tonic-gate */ 11250Sstevel@tonic-gate existing_hdlp = i_ddi_get_intr_handle(dip, inumber); 11260Sstevel@tonic-gate if (existing_hdlp) { 11270Sstevel@tonic-gate hdl = existing_hdlp[0]; /* Use existing handle */ 11280Sstevel@tonic-gate } else { 11290Sstevel@tonic-gate if ((ret = ddi_intr_alloc(dip, &hdl, DDI_INTR_TYPE_FIXED, 11300Sstevel@tonic-gate inumber, 1, &actual, 0)) != DDI_SUCCESS) { 11310Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_hilevel: " 11320Sstevel@tonic-gate "ddi_intr_alloc failed, ret 0x%x\n", ret)); 11330Sstevel@tonic-gate return (0); 11340Sstevel@tonic-gate } 11350Sstevel@tonic-gate } 11360Sstevel@tonic-gate 11370Sstevel@tonic-gate if ((ret = ddi_intr_get_pri(hdl, &pri)) != DDI_SUCCESS) { 11380Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_hilevel: " 11390Sstevel@tonic-gate "ddi_intr_get_pri failed, ret 0x%x\n", ret)); 11400Sstevel@tonic-gate (void) ddi_intr_free(hdl); 11410Sstevel@tonic-gate return (0); 11420Sstevel@tonic-gate } 11430Sstevel@tonic-gate 11440Sstevel@tonic-gate high_pri = ddi_intr_get_hilevel_pri(); 11450Sstevel@tonic-gate 11460Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_intr_hilevel: pri = %x, " 11470Sstevel@tonic-gate "high_pri = %x\n", pri, high_pri)); 11480Sstevel@tonic-gate 11490Sstevel@tonic-gate /* Free the handle allocated here only if no existing handle exists */ 11500Sstevel@tonic-gate if (existing_hdlp == NULL) 11510Sstevel@tonic-gate (void) ddi_intr_free(hdl); 11520Sstevel@tonic-gate 11530Sstevel@tonic-gate return (pri >= high_pri); 11540Sstevel@tonic-gate } 11550Sstevel@tonic-gate 11560Sstevel@tonic-gate int 11570Sstevel@tonic-gate ddi_dev_nintrs(dev_info_t *dip, int *result) 11580Sstevel@tonic-gate { 11590Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_dev_nintrs: name=%s%d dip=0x%p\n", 11600Sstevel@tonic-gate ddi_driver_name(dip), ddi_get_instance(dip), (void *)dip)); 11610Sstevel@tonic-gate 11620Sstevel@tonic-gate if (ddi_intr_get_nintrs(dip, DDI_INTR_TYPE_FIXED, 11630Sstevel@tonic-gate result) != DDI_SUCCESS) { 11640Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_dev_nintrs: " 11650Sstevel@tonic-gate "ddi_intr_get_nintrs failed\n")); 11660Sstevel@tonic-gate *result = 0; 11670Sstevel@tonic-gate } 11680Sstevel@tonic-gate 11690Sstevel@tonic-gate return (DDI_SUCCESS); 11700Sstevel@tonic-gate } 11710Sstevel@tonic-gate 11720Sstevel@tonic-gate int 11730Sstevel@tonic-gate ddi_get_iblock_cookie(dev_info_t *dip, uint_t inumber, 11740Sstevel@tonic-gate ddi_iblock_cookie_t *iblock_cookiep) 11750Sstevel@tonic-gate { 11760Sstevel@tonic-gate ddi_intr_handle_t hdl, *existing_hdlp; 11770Sstevel@tonic-gate int actual, ret; 11780Sstevel@tonic-gate uint_t pri; 11790Sstevel@tonic-gate 11800Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_get_iblock_cookie: name=%s%d dip=0x%p " 11810Sstevel@tonic-gate "inum=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 11820Sstevel@tonic-gate (void *)dip, inumber)); 11830Sstevel@tonic-gate 11840Sstevel@tonic-gate ASSERT(iblock_cookiep != NULL); 11850Sstevel@tonic-gate 11860Sstevel@tonic-gate /* 11870Sstevel@tonic-gate * The device driver may have already registed with the 11880Sstevel@tonic-gate * framework. If so, first try to get the existing interrupt handle 11890Sstevel@tonic-gate * for that given inumber and use that handle. 11900Sstevel@tonic-gate */ 11910Sstevel@tonic-gate existing_hdlp = i_ddi_get_intr_handle(dip, inumber); 11920Sstevel@tonic-gate if (existing_hdlp) { 11930Sstevel@tonic-gate hdl = existing_hdlp[0]; /* Use existing handle */ 11940Sstevel@tonic-gate } else { 11950Sstevel@tonic-gate if ((ret = ddi_intr_alloc(dip, &hdl, DDI_INTR_TYPE_FIXED, 11960Sstevel@tonic-gate inumber, 1, &actual, 0)) != DDI_SUCCESS) { 11970Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_get_iblock_cookie: " 11980Sstevel@tonic-gate "ddi_intr_alloc failed, ret 0x%x\n", ret)); 11990Sstevel@tonic-gate return (DDI_INTR_NOTFOUND); 12000Sstevel@tonic-gate } 12010Sstevel@tonic-gate } 12020Sstevel@tonic-gate 12030Sstevel@tonic-gate if ((ret = ddi_intr_get_pri(hdl, &pri)) != DDI_SUCCESS) { 12040Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_get_iblock_cookie: " 12050Sstevel@tonic-gate "ddi_intr_get_pri failed, ret 0x%x\n", ret)); 12060Sstevel@tonic-gate 12070Sstevel@tonic-gate (void) ddi_intr_free(hdl); 12080Sstevel@tonic-gate return (DDI_FAILURE); 12090Sstevel@tonic-gate } 12100Sstevel@tonic-gate 121142Sagiri *iblock_cookiep = (ddi_iblock_cookie_t)(uintptr_t)pri; 12120Sstevel@tonic-gate /* Free the handle allocated here only if no existing handle exists */ 12130Sstevel@tonic-gate if (existing_hdlp == NULL) 12140Sstevel@tonic-gate (void) ddi_intr_free(hdl); 12150Sstevel@tonic-gate 12160Sstevel@tonic-gate return (DDI_SUCCESS); 12170Sstevel@tonic-gate } 12180Sstevel@tonic-gate 12190Sstevel@tonic-gate int 12200Sstevel@tonic-gate ddi_add_intr(dev_info_t *dip, uint_t inumber, 12210Sstevel@tonic-gate ddi_iblock_cookie_t *iblock_cookiep, 12220Sstevel@tonic-gate ddi_idevice_cookie_t *idevice_cookiep, 12230Sstevel@tonic-gate uint_t (*int_handler)(caddr_t int_handler_arg), 12240Sstevel@tonic-gate caddr_t int_handler_arg) 12250Sstevel@tonic-gate { 12260Sstevel@tonic-gate ddi_intr_handle_t *hdl_p; 12270Sstevel@tonic-gate int actual, ret; 12280Sstevel@tonic-gate uint_t pri; 12290Sstevel@tonic-gate 12300Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_intr: name=%s%d dip=0x%p " 12310Sstevel@tonic-gate "inum=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 12320Sstevel@tonic-gate (void *)dip, inumber)); 12330Sstevel@tonic-gate 12340Sstevel@tonic-gate hdl_p = kmem_zalloc(sizeof (ddi_intr_handle_t), KM_SLEEP); 12350Sstevel@tonic-gate 12360Sstevel@tonic-gate if ((ret = ddi_intr_alloc(dip, hdl_p, DDI_INTR_TYPE_FIXED, 12370Sstevel@tonic-gate inumber, 1, &actual, 0)) != DDI_SUCCESS) { 12380Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_intr: " 12390Sstevel@tonic-gate "ddi_intr_alloc failed, ret 0x%x\n", ret)); 12400Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_intr_handle_t)); 12410Sstevel@tonic-gate return (DDI_INTR_NOTFOUND); 12420Sstevel@tonic-gate } 12430Sstevel@tonic-gate 12440Sstevel@tonic-gate if ((ret = ddi_intr_get_pri(hdl_p[0], &pri)) != DDI_SUCCESS) { 12450Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_intr: " 12460Sstevel@tonic-gate "ddi_intr_get_pri failed, ret 0x%x\n", ret)); 12470Sstevel@tonic-gate (void) ddi_intr_free(hdl_p[0]); 12480Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_intr_handle_t)); 12490Sstevel@tonic-gate return (DDI_FAILURE); 12500Sstevel@tonic-gate } 12510Sstevel@tonic-gate 12520Sstevel@tonic-gate if ((ret = ddi_intr_add_handler(hdl_p[0], (ddi_intr_handler_t *) 12530Sstevel@tonic-gate int_handler, int_handler_arg, NULL)) != DDI_SUCCESS) { 12540Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_intr: " 12550Sstevel@tonic-gate "ddi_intr_add_handler failed, ret 0x%x\n", ret)); 12560Sstevel@tonic-gate (void) ddi_intr_free(hdl_p[0]); 12570Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_intr_handle_t)); 12580Sstevel@tonic-gate return (DDI_FAILURE); 12590Sstevel@tonic-gate } 12600Sstevel@tonic-gate 12610Sstevel@tonic-gate if ((ret = ddi_intr_enable(hdl_p[0])) != DDI_SUCCESS) { 12620Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_intr: " 12630Sstevel@tonic-gate "ddi_intr_enable failed, ret 0x%x\n", ret)); 12640Sstevel@tonic-gate (void) ddi_intr_remove_handler(hdl_p[0]); 12650Sstevel@tonic-gate (void) ddi_intr_free(hdl_p[0]); 12660Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_intr_handle_t)); 12670Sstevel@tonic-gate return (DDI_FAILURE); 12680Sstevel@tonic-gate } 12690Sstevel@tonic-gate 12700Sstevel@tonic-gate if (iblock_cookiep) 127142Sagiri *iblock_cookiep = (ddi_iblock_cookie_t)(uintptr_t)pri; 12720Sstevel@tonic-gate 12730Sstevel@tonic-gate if (idevice_cookiep) { 12740Sstevel@tonic-gate idevice_cookiep->idev_vector = 0; 12750Sstevel@tonic-gate idevice_cookiep->idev_priority = pri; 12760Sstevel@tonic-gate } 12770Sstevel@tonic-gate 12780Sstevel@tonic-gate return (DDI_SUCCESS); 12790Sstevel@tonic-gate } 12800Sstevel@tonic-gate 12810Sstevel@tonic-gate /* ARGSUSED */ 12820Sstevel@tonic-gate int 12830Sstevel@tonic-gate ddi_add_fastintr(dev_info_t *dip, uint_t inumber, 12840Sstevel@tonic-gate ddi_iblock_cookie_t *iblock_cookiep, 12850Sstevel@tonic-gate ddi_idevice_cookie_t *idevice_cookiep, 12860Sstevel@tonic-gate uint_t (*hi_int_handler)(void)) 12870Sstevel@tonic-gate { 12880Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_fastintr: name=%s%d dip=0x%p " 12890Sstevel@tonic-gate "inum=0x%x: Not supported, return failure\n", ddi_driver_name(dip), 12900Sstevel@tonic-gate ddi_get_instance(dip), (void *)dip, inumber)); 12910Sstevel@tonic-gate 12920Sstevel@tonic-gate return (DDI_FAILURE); 12930Sstevel@tonic-gate } 12940Sstevel@tonic-gate 12950Sstevel@tonic-gate /* ARGSUSED */ 12960Sstevel@tonic-gate void 12970Sstevel@tonic-gate ddi_remove_intr(dev_info_t *dip, uint_t inum, ddi_iblock_cookie_t iblock_cookie) 12980Sstevel@tonic-gate { 12990Sstevel@tonic-gate ddi_intr_handle_t *hdl_p; 13000Sstevel@tonic-gate int ret; 13010Sstevel@tonic-gate 13020Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_intr: name=%s%d dip=0x%p " 13030Sstevel@tonic-gate "inum=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 13040Sstevel@tonic-gate (void *)dip, inum)); 13050Sstevel@tonic-gate 13060Sstevel@tonic-gate if ((hdl_p = i_ddi_get_intr_handle(dip, inum)) == NULL) { 13070Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_intr: no handle " 13080Sstevel@tonic-gate "found\n")); 13090Sstevel@tonic-gate return; 13100Sstevel@tonic-gate } 13110Sstevel@tonic-gate 13120Sstevel@tonic-gate if ((ret = ddi_intr_disable(hdl_p[0])) != DDI_SUCCESS) { 13130Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_intr: " 13140Sstevel@tonic-gate "ddi_intr_disable failed, ret 0x%x\n", ret)); 13150Sstevel@tonic-gate return; 13160Sstevel@tonic-gate } 13170Sstevel@tonic-gate 13180Sstevel@tonic-gate if ((ret = ddi_intr_remove_handler(hdl_p[0])) != DDI_SUCCESS) { 13190Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_intr: " 13200Sstevel@tonic-gate "ddi_intr_remove_handler failed, ret 0x%x\n", ret)); 13210Sstevel@tonic-gate return; 13220Sstevel@tonic-gate } 13230Sstevel@tonic-gate 13240Sstevel@tonic-gate if ((ret = ddi_intr_free(hdl_p[0])) != DDI_SUCCESS) { 13250Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_intr: " 13260Sstevel@tonic-gate "ddi_intr_free failed, ret 0x%x\n", ret)); 13270Sstevel@tonic-gate return; 13280Sstevel@tonic-gate } 13290Sstevel@tonic-gate 13300Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_intr_handle_t)); 13310Sstevel@tonic-gate } 13320Sstevel@tonic-gate 13330Sstevel@tonic-gate /* ARGSUSED */ 13340Sstevel@tonic-gate int 13350Sstevel@tonic-gate ddi_get_soft_iblock_cookie(dev_info_t *dip, int preference, 13360Sstevel@tonic-gate ddi_iblock_cookie_t *iblock_cookiep) 13370Sstevel@tonic-gate { 13380Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_get_soft_iblock_cookie: name=%s%d " 13390Sstevel@tonic-gate "dip=0x%p pref=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 13400Sstevel@tonic-gate (void *)dip, preference)); 13410Sstevel@tonic-gate 13420Sstevel@tonic-gate ASSERT(iblock_cookiep != NULL); 13430Sstevel@tonic-gate 13440Sstevel@tonic-gate if (preference == DDI_SOFTINT_FIXED) 13450Sstevel@tonic-gate return (DDI_FAILURE); 13460Sstevel@tonic-gate 134742Sagiri *iblock_cookiep = (ddi_iblock_cookie_t)((uintptr_t) 13480Sstevel@tonic-gate ((preference > DDI_SOFTINT_MED) ? DDI_SOFT_INTR_PRI_H : 13490Sstevel@tonic-gate DDI_SOFT_INTR_PRI_M)); 13500Sstevel@tonic-gate 13510Sstevel@tonic-gate return (DDI_SUCCESS); 13520Sstevel@tonic-gate } 13530Sstevel@tonic-gate 13540Sstevel@tonic-gate int 13550Sstevel@tonic-gate ddi_add_softintr(dev_info_t *dip, int preference, ddi_softintr_t *idp, 13560Sstevel@tonic-gate ddi_iblock_cookie_t *iblock_cookiep, 13570Sstevel@tonic-gate ddi_idevice_cookie_t *idevice_cookiep, 13580Sstevel@tonic-gate uint_t (*int_handler)(caddr_t int_handler_arg), 13590Sstevel@tonic-gate caddr_t int_handler_arg) 13600Sstevel@tonic-gate { 13610Sstevel@tonic-gate ddi_softint_handle_t *hdl_p; 13620Sstevel@tonic-gate uint64_t softpri; 13630Sstevel@tonic-gate int ret; 13640Sstevel@tonic-gate 13650Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_softintr: name=%s%d dip=0x%p " 13660Sstevel@tonic-gate "pref=0x%x\n", ddi_driver_name(dip), ddi_get_instance(dip), 13670Sstevel@tonic-gate (void *)dip, preference)); 13680Sstevel@tonic-gate 13690Sstevel@tonic-gate if ((idp == NULL) || ((preference == DDI_SOFTINT_FIXED) && 13700Sstevel@tonic-gate (iblock_cookiep == NULL))) 13710Sstevel@tonic-gate return (DDI_FAILURE); 13720Sstevel@tonic-gate 13730Sstevel@tonic-gate /* Translate the priority preference */ 13740Sstevel@tonic-gate if (preference == DDI_SOFTINT_FIXED) { 1375190Seota softpri = (uint64_t)(uintptr_t)*iblock_cookiep; 13760Sstevel@tonic-gate softpri = MIN(softpri, DDI_SOFT_INTR_PRI_H); 13770Sstevel@tonic-gate } else { 13780Sstevel@tonic-gate softpri = (uint64_t)((preference > DDI_SOFTINT_MED) ? 13790Sstevel@tonic-gate DDI_SOFT_INTR_PRI_H : DDI_SOFT_INTR_PRI_M); 13800Sstevel@tonic-gate } 13810Sstevel@tonic-gate 13820Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_softintr: preference 0x%x " 13830Sstevel@tonic-gate "softpri 0x%lx\n", preference, (long)softpri)); 13840Sstevel@tonic-gate 13850Sstevel@tonic-gate hdl_p = kmem_zalloc(sizeof (ddi_softint_handle_t), KM_SLEEP); 13860Sstevel@tonic-gate if ((ret = ddi_intr_add_softint(dip, hdl_p, softpri, 13870Sstevel@tonic-gate (ddi_intr_handler_t *)int_handler, int_handler_arg)) != 13880Sstevel@tonic-gate DDI_SUCCESS) { 13890Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_softintr: " 13900Sstevel@tonic-gate "ddi_intr_add_softint failed, ret 0x%x\n", ret)); 13910Sstevel@tonic-gate 13920Sstevel@tonic-gate kmem_free(hdl_p, sizeof (ddi_softint_handle_t)); 13930Sstevel@tonic-gate return (DDI_FAILURE); 13940Sstevel@tonic-gate } 13950Sstevel@tonic-gate 13960Sstevel@tonic-gate if (iblock_cookiep) 1397190Seota *iblock_cookiep = (ddi_iblock_cookie_t)(uintptr_t)softpri; 13980Sstevel@tonic-gate 13990Sstevel@tonic-gate if (idevice_cookiep) { 14000Sstevel@tonic-gate idevice_cookiep->idev_vector = 0; 14010Sstevel@tonic-gate idevice_cookiep->idev_priority = softpri; 14020Sstevel@tonic-gate } 14030Sstevel@tonic-gate 14040Sstevel@tonic-gate *idp = (ddi_softintr_t)hdl_p; 14050Sstevel@tonic-gate 14060Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_add_softintr: dip = 0x%p, " 14070Sstevel@tonic-gate "idp = 0x%p, ret = %x\n", (void *)dip, (void *)*idp, ret)); 14080Sstevel@tonic-gate 14090Sstevel@tonic-gate return (DDI_SUCCESS); 14100Sstevel@tonic-gate } 14110Sstevel@tonic-gate 14120Sstevel@tonic-gate void 14130Sstevel@tonic-gate ddi_remove_softintr(ddi_softintr_t id) 14140Sstevel@tonic-gate { 14150Sstevel@tonic-gate ddi_softint_handle_t *h_p = (ddi_softint_handle_t *)id; 14160Sstevel@tonic-gate 14170Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_softintr: id=0x%p\n", 14180Sstevel@tonic-gate (void *)id)); 14190Sstevel@tonic-gate 14200Sstevel@tonic-gate if (h_p == NULL) 14210Sstevel@tonic-gate return; 14220Sstevel@tonic-gate 14230Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_remove_softintr: handle 0x%p\n", 14240Sstevel@tonic-gate (void *)h_p)); 14250Sstevel@tonic-gate 14260Sstevel@tonic-gate (void) ddi_intr_remove_softint(*h_p); 14270Sstevel@tonic-gate kmem_free(h_p, sizeof (ddi_softint_handle_t)); 14280Sstevel@tonic-gate } 14290Sstevel@tonic-gate 14300Sstevel@tonic-gate void 14310Sstevel@tonic-gate ddi_trigger_softintr(ddi_softintr_t id) 14320Sstevel@tonic-gate { 14330Sstevel@tonic-gate ddi_softint_handle_t *h_p = (ddi_softint_handle_t *)id; 14340Sstevel@tonic-gate int ret; 14350Sstevel@tonic-gate 14360Sstevel@tonic-gate if (h_p == NULL) 14370Sstevel@tonic-gate return; 14380Sstevel@tonic-gate 14390Sstevel@tonic-gate if ((ret = ddi_intr_trigger_softint(*h_p, NULL)) != DDI_SUCCESS) { 14400Sstevel@tonic-gate DDI_INTR_APIDBG((CE_CONT, "ddi_trigger_softintr: " 14410Sstevel@tonic-gate "ddi_intr_trigger_softint failed, hdlp 0x%p " 14420Sstevel@tonic-gate "ret 0x%x\n", (void *)h_p, ret)); 14430Sstevel@tonic-gate } 14440Sstevel@tonic-gate } 1445