xref: /onnv-gate/usr/src/uts/common/io/pciex/pcieb.c (revision 12330:e4f9a0025b49)
110187SKrishna.Elango@Sun.COM /*
210187SKrishna.Elango@Sun.COM  * CDDL HEADER START
310187SKrishna.Elango@Sun.COM  *
410187SKrishna.Elango@Sun.COM  * The contents of this file are subject to the terms of the
510187SKrishna.Elango@Sun.COM  * Common Development and Distribution License (the "License").
610187SKrishna.Elango@Sun.COM  * You may not use this file except in compliance with the License.
710187SKrishna.Elango@Sun.COM  *
810187SKrishna.Elango@Sun.COM  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
910187SKrishna.Elango@Sun.COM  * or http://www.opensolaris.org/os/licensing.
1010187SKrishna.Elango@Sun.COM  * See the License for the specific language governing permissions
1110187SKrishna.Elango@Sun.COM  * and limitations under the License.
1210187SKrishna.Elango@Sun.COM  *
1310187SKrishna.Elango@Sun.COM  * When distributing Covered Code, include this CDDL HEADER in each
1410187SKrishna.Elango@Sun.COM  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
1510187SKrishna.Elango@Sun.COM  * If applicable, add the following below this CDDL HEADER, with the
1610187SKrishna.Elango@Sun.COM  * fields enclosed by brackets "[]" replaced with your own identifying
1710187SKrishna.Elango@Sun.COM  * information: Portions Copyright [yyyy] [name of copyright owner]
1810187SKrishna.Elango@Sun.COM  *
1910187SKrishna.Elango@Sun.COM  * CDDL HEADER END
2010187SKrishna.Elango@Sun.COM  */
2110187SKrishna.Elango@Sun.COM /*
2212272SVitezslav.Batrla@Sun.COM  * Copyright (c) 2005, 2010, Oracle and/or its affiliates. All rights reserved.
2310187SKrishna.Elango@Sun.COM  */
2410187SKrishna.Elango@Sun.COM 
2510187SKrishna.Elango@Sun.COM /*
2610187SKrishna.Elango@Sun.COM  * Common x86 and SPARC PCI-E to PCI bus bridge nexus driver
2710187SKrishna.Elango@Sun.COM  */
2810187SKrishna.Elango@Sun.COM 
2910187SKrishna.Elango@Sun.COM #include <sys/sysmacros.h>
3010187SKrishna.Elango@Sun.COM #include <sys/conf.h>
3110187SKrishna.Elango@Sun.COM #include <sys/kmem.h>
3210187SKrishna.Elango@Sun.COM #include <sys/debug.h>
3310187SKrishna.Elango@Sun.COM #include <sys/modctl.h>
3410187SKrishna.Elango@Sun.COM #include <sys/autoconf.h>
3510187SKrishna.Elango@Sun.COM #include <sys/ddi_impldefs.h>
3610187SKrishna.Elango@Sun.COM #include <sys/pci.h>
3710187SKrishna.Elango@Sun.COM #include <sys/ddi.h>
3810187SKrishna.Elango@Sun.COM #include <sys/sunddi.h>
3910187SKrishna.Elango@Sun.COM #include <sys/sunndi.h>
4010187SKrishna.Elango@Sun.COM #include <sys/fm/util.h>
4110187SKrishna.Elango@Sun.COM #include <sys/pci_cap.h>
4210923SEvan.Yan@Sun.COM #include <sys/pci_impl.h>
4310187SKrishna.Elango@Sun.COM #include <sys/pcie_impl.h>
4410187SKrishna.Elango@Sun.COM #include <sys/open.h>
4510187SKrishna.Elango@Sun.COM #include <sys/stat.h>
4610187SKrishna.Elango@Sun.COM #include <sys/file.h>
4710187SKrishna.Elango@Sun.COM #include <sys/promif.h>		/* prom_printf */
4810187SKrishna.Elango@Sun.COM #include <sys/disp.h>
4910187SKrishna.Elango@Sun.COM #include <sys/pcie_pwr.h>
5010923SEvan.Yan@Sun.COM #include <sys/hotplug/pci/pcie_hp.h>
5110187SKrishna.Elango@Sun.COM #include "pcieb.h"
5210187SKrishna.Elango@Sun.COM #ifdef PX_PLX
5310187SKrishna.Elango@Sun.COM #include <io/pciex/pcieb_plx.h>
5410187SKrishna.Elango@Sun.COM #endif /* PX_PLX */
5510187SKrishna.Elango@Sun.COM 
5610187SKrishna.Elango@Sun.COM /*LINTLIBRARY*/
5710187SKrishna.Elango@Sun.COM 
5810187SKrishna.Elango@Sun.COM /* panic flag */
5910187SKrishna.Elango@Sun.COM int pcieb_die = PF_ERR_FATAL_FLAGS;
60*12330SDaniel.Ice@Sun.COM int pcieb_disable_41210_wkarnd = 0;
6110187SKrishna.Elango@Sun.COM 
6210187SKrishna.Elango@Sun.COM /* flag to turn on MSI support */
6311465SKerry.Shu@Sun.COM int pcieb_enable_msi = 1;
6410187SKrishna.Elango@Sun.COM 
6510187SKrishna.Elango@Sun.COM #if defined(DEBUG)
6610187SKrishna.Elango@Sun.COM uint_t pcieb_dbg_print = 0;
6710187SKrishna.Elango@Sun.COM 
6810187SKrishna.Elango@Sun.COM static char *pcieb_debug_sym [] = {	/* same sequence as pcieb_debug_bit */
6910187SKrishna.Elango@Sun.COM 	/*  0 */ "attach",
7010187SKrishna.Elango@Sun.COM 	/*  1 */ "pwr",
7110187SKrishna.Elango@Sun.COM 	/*  2 */ "intr"
7210187SKrishna.Elango@Sun.COM };
7310187SKrishna.Elango@Sun.COM #endif /* DEBUG */
7410187SKrishna.Elango@Sun.COM 
7510187SKrishna.Elango@Sun.COM static int pcieb_bus_map(dev_info_t *, dev_info_t *, ddi_map_req_t *, off_t,
7610187SKrishna.Elango@Sun.COM 	off_t, caddr_t *);
7710187SKrishna.Elango@Sun.COM static int pcieb_ctlops(dev_info_t *, dev_info_t *, ddi_ctl_enum_t, void *,
7810187SKrishna.Elango@Sun.COM 	void *);
7910187SKrishna.Elango@Sun.COM static int pcieb_fm_init(pcieb_devstate_t *pcieb_p);
8010187SKrishna.Elango@Sun.COM static void pcieb_fm_fini(pcieb_devstate_t *pcieb_p);
8110187SKrishna.Elango@Sun.COM static int pcieb_fm_init_child(dev_info_t *dip, dev_info_t *cdip, int cap,
8210187SKrishna.Elango@Sun.COM     ddi_iblock_cookie_t *ibc_p);
8310187SKrishna.Elango@Sun.COM static int pcieb_dma_allochdl(dev_info_t *dip, dev_info_t *rdip,
8410187SKrishna.Elango@Sun.COM 	ddi_dma_attr_t *attr_p, int (*waitfp)(caddr_t), caddr_t arg,
8510187SKrishna.Elango@Sun.COM 	ddi_dma_handle_t *handlep);
8610187SKrishna.Elango@Sun.COM static int pcieb_dma_mctl(dev_info_t *dip, dev_info_t *rdip,
8710187SKrishna.Elango@Sun.COM 	ddi_dma_handle_t handle, enum ddi_dma_ctlops cmd, off_t *offp,
8810187SKrishna.Elango@Sun.COM 	size_t *lenp, caddr_t *objp, uint_t cache_flags);
8910187SKrishna.Elango@Sun.COM static int pcieb_intr_ops(dev_info_t *dip, dev_info_t *rdip,
9010187SKrishna.Elango@Sun.COM 	ddi_intr_op_t intr_op, ddi_intr_handle_impl_t *hdlp, void *result);
9110187SKrishna.Elango@Sun.COM 
9210187SKrishna.Elango@Sun.COM static struct bus_ops pcieb_bus_ops = {
9310187SKrishna.Elango@Sun.COM 	BUSO_REV,
9410187SKrishna.Elango@Sun.COM 	pcieb_bus_map,
9510187SKrishna.Elango@Sun.COM 	0,
9610187SKrishna.Elango@Sun.COM 	0,
9710187SKrishna.Elango@Sun.COM 	0,
9810187SKrishna.Elango@Sun.COM 	i_ddi_map_fault,
9910187SKrishna.Elango@Sun.COM 	ddi_dma_map,
10010187SKrishna.Elango@Sun.COM 	pcieb_dma_allochdl,
10110187SKrishna.Elango@Sun.COM 	ddi_dma_freehdl,
10210187SKrishna.Elango@Sun.COM 	ddi_dma_bindhdl,
10310187SKrishna.Elango@Sun.COM 	ddi_dma_unbindhdl,
10410187SKrishna.Elango@Sun.COM 	ddi_dma_flush,
10510187SKrishna.Elango@Sun.COM 	ddi_dma_win,
10610187SKrishna.Elango@Sun.COM 	pcieb_dma_mctl,
10710187SKrishna.Elango@Sun.COM 	pcieb_ctlops,
10810187SKrishna.Elango@Sun.COM 	ddi_bus_prop_op,
10910187SKrishna.Elango@Sun.COM 	ndi_busop_get_eventcookie,	/* (*bus_get_eventcookie)();	*/
11010187SKrishna.Elango@Sun.COM 	ndi_busop_add_eventcall,	/* (*bus_add_eventcall)();	*/
11110187SKrishna.Elango@Sun.COM 	ndi_busop_remove_eventcall,	/* (*bus_remove_eventcall)();	*/
11210187SKrishna.Elango@Sun.COM 	ndi_post_event,			/* (*bus_post_event)();		*/
11310187SKrishna.Elango@Sun.COM 	NULL,				/* (*bus_intr_ctl)();		*/
11410187SKrishna.Elango@Sun.COM 	NULL,				/* (*bus_config)(); 		*/
11510187SKrishna.Elango@Sun.COM 	NULL,				/* (*bus_unconfig)(); 		*/
11610187SKrishna.Elango@Sun.COM 	pcieb_fm_init_child,		/* (*bus_fm_init)(); 		*/
11710187SKrishna.Elango@Sun.COM 	NULL,				/* (*bus_fm_fini)(); 		*/
11810187SKrishna.Elango@Sun.COM 	i_ndi_busop_access_enter,	/* (*bus_fm_access_enter)(); 	*/
11910187SKrishna.Elango@Sun.COM 	i_ndi_busop_access_exit,	/* (*bus_fm_access_exit)(); 	*/
12010187SKrishna.Elango@Sun.COM 	pcie_bus_power,			/* (*bus_power)(); 	*/
12110923SEvan.Yan@Sun.COM 	pcieb_intr_ops,			/* (*bus_intr_op)(); 		*/
12210923SEvan.Yan@Sun.COM 	pcie_hp_common_ops		/* (*bus_hp_op)(); 		*/
12310187SKrishna.Elango@Sun.COM };
12410187SKrishna.Elango@Sun.COM 
12510187SKrishna.Elango@Sun.COM static int	pcieb_open(dev_t *, int, int, cred_t *);
12610187SKrishna.Elango@Sun.COM static int	pcieb_close(dev_t, int, int, cred_t *);
12710187SKrishna.Elango@Sun.COM static int	pcieb_ioctl(dev_t, int, intptr_t, int, cred_t *, int *);
12810187SKrishna.Elango@Sun.COM static int	pcieb_info(dev_info_t *, ddi_info_cmd_t, void *, void **);
12910187SKrishna.Elango@Sun.COM static uint_t 	pcieb_intr_handler(caddr_t arg1, caddr_t arg2);
13010187SKrishna.Elango@Sun.COM 
13110187SKrishna.Elango@Sun.COM /* PM related functions */
13210187SKrishna.Elango@Sun.COM static int	pcieb_pwr_setup(dev_info_t *dip);
13310187SKrishna.Elango@Sun.COM static int	pcieb_pwr_init_and_raise(dev_info_t *dip, pcie_pwr_t *pwr_p);
13410187SKrishna.Elango@Sun.COM static void	pcieb_pwr_teardown(dev_info_t *dip);
13510187SKrishna.Elango@Sun.COM static int	pcieb_pwr_disable(dev_info_t *dip);
13610187SKrishna.Elango@Sun.COM 
13710187SKrishna.Elango@Sun.COM /* Hotplug related functions */
13810187SKrishna.Elango@Sun.COM static void pcieb_id_props(pcieb_devstate_t *pcieb);
13910187SKrishna.Elango@Sun.COM 
14010187SKrishna.Elango@Sun.COM /*
14110187SKrishna.Elango@Sun.COM  * soft state pointer
14210187SKrishna.Elango@Sun.COM  */
14310187SKrishna.Elango@Sun.COM void *pcieb_state;
14410187SKrishna.Elango@Sun.COM 
14510187SKrishna.Elango@Sun.COM static struct cb_ops pcieb_cb_ops = {
14610187SKrishna.Elango@Sun.COM 	pcieb_open,			/* open */
14710187SKrishna.Elango@Sun.COM 	pcieb_close,			/* close */
14810187SKrishna.Elango@Sun.COM 	nodev,				/* strategy */
14910187SKrishna.Elango@Sun.COM 	nodev,				/* print */
15010187SKrishna.Elango@Sun.COM 	nodev,				/* dump */
15110187SKrishna.Elango@Sun.COM 	nodev,				/* read */
15210187SKrishna.Elango@Sun.COM 	nodev,				/* write */
15310187SKrishna.Elango@Sun.COM 	pcieb_ioctl,			/* ioctl */
15410187SKrishna.Elango@Sun.COM 	nodev,				/* devmap */
15510187SKrishna.Elango@Sun.COM 	nodev,				/* mmap */
15610187SKrishna.Elango@Sun.COM 	nodev,				/* segmap */
15710187SKrishna.Elango@Sun.COM 	nochpoll,			/* poll */
15810923SEvan.Yan@Sun.COM 	pcie_prop_op,			/* cb_prop_op */
15910187SKrishna.Elango@Sun.COM 	NULL,				/* streamtab */
16010187SKrishna.Elango@Sun.COM 	D_NEW | D_MP | D_HOTPLUG,	/* Driver compatibility flag */
16110187SKrishna.Elango@Sun.COM 	CB_REV,				/* rev */
16210187SKrishna.Elango@Sun.COM 	nodev,				/* int (*cb_aread)() */
16310187SKrishna.Elango@Sun.COM 	nodev				/* int (*cb_awrite)() */
16410187SKrishna.Elango@Sun.COM };
16510187SKrishna.Elango@Sun.COM 
16610187SKrishna.Elango@Sun.COM static int	pcieb_probe(dev_info_t *);
16710187SKrishna.Elango@Sun.COM static int	pcieb_attach(dev_info_t *devi, ddi_attach_cmd_t cmd);
16810187SKrishna.Elango@Sun.COM static int	pcieb_detach(dev_info_t *devi, ddi_detach_cmd_t cmd);
16910187SKrishna.Elango@Sun.COM 
17010187SKrishna.Elango@Sun.COM static struct dev_ops pcieb_ops = {
17110187SKrishna.Elango@Sun.COM 	DEVO_REV,		/* devo_rev */
17210187SKrishna.Elango@Sun.COM 	0,			/* refcnt  */
17310187SKrishna.Elango@Sun.COM 	pcieb_info,		/* info */
17410187SKrishna.Elango@Sun.COM 	nulldev,		/* identify */
17510187SKrishna.Elango@Sun.COM 	pcieb_probe,		/* probe */
17610187SKrishna.Elango@Sun.COM 	pcieb_attach,		/* attach */
17710187SKrishna.Elango@Sun.COM 	pcieb_detach,		/* detach */
17810187SKrishna.Elango@Sun.COM 	nulldev,		/* reset */
17910187SKrishna.Elango@Sun.COM 	&pcieb_cb_ops,		/* driver operations */
18010187SKrishna.Elango@Sun.COM 	&pcieb_bus_ops,		/* bus operations */
18110187SKrishna.Elango@Sun.COM 	pcie_power,		/* power */
18210187SKrishna.Elango@Sun.COM 	ddi_quiesce_not_needed,		/* quiesce */
18310187SKrishna.Elango@Sun.COM };
18410187SKrishna.Elango@Sun.COM 
18510187SKrishna.Elango@Sun.COM /*
18610187SKrishna.Elango@Sun.COM  * Module linkage information for the kernel.
18710187SKrishna.Elango@Sun.COM  */
18810187SKrishna.Elango@Sun.COM 
18910187SKrishna.Elango@Sun.COM static struct modldrv modldrv = {
19010187SKrishna.Elango@Sun.COM 	&mod_driverops, /* Type of module */
19110923SEvan.Yan@Sun.COM 	"PCIe bridge/switch driver",
19210187SKrishna.Elango@Sun.COM 	&pcieb_ops,	/* driver ops */
19310187SKrishna.Elango@Sun.COM };
19410187SKrishna.Elango@Sun.COM 
19510187SKrishna.Elango@Sun.COM static struct modlinkage modlinkage = {
19610187SKrishna.Elango@Sun.COM 	MODREV_1,
19710187SKrishna.Elango@Sun.COM 	(void *)&modldrv,
19810187SKrishna.Elango@Sun.COM 	NULL
19910187SKrishna.Elango@Sun.COM };
20010187SKrishna.Elango@Sun.COM 
20110187SKrishna.Elango@Sun.COM /*
20210187SKrishna.Elango@Sun.COM  * forward function declarations:
20310187SKrishna.Elango@Sun.COM  */
20410187SKrishna.Elango@Sun.COM static void	pcieb_uninitchild(dev_info_t *);
20510187SKrishna.Elango@Sun.COM static int 	pcieb_initchild(dev_info_t *child);
20610187SKrishna.Elango@Sun.COM static void	pcieb_create_ranges_prop(dev_info_t *, ddi_acc_handle_t);
20710187SKrishna.Elango@Sun.COM static boolean_t pcieb_is_pcie_device_type(dev_info_t *dip);
20810187SKrishna.Elango@Sun.COM 
20910187SKrishna.Elango@Sun.COM /* interrupt related declarations */
21010187SKrishna.Elango@Sun.COM static int	pcieb_msi_supported(dev_info_t *);
21110187SKrishna.Elango@Sun.COM static int	pcieb_intr_attach(pcieb_devstate_t *pcieb);
21210187SKrishna.Elango@Sun.COM static int	pcieb_intr_init(pcieb_devstate_t *pcieb_p, int intr_type);
21310187SKrishna.Elango@Sun.COM static void	pcieb_intr_fini(pcieb_devstate_t *pcieb_p);
21410187SKrishna.Elango@Sun.COM 
21510187SKrishna.Elango@Sun.COM int
_init(void)21610187SKrishna.Elango@Sun.COM _init(void)
21710187SKrishna.Elango@Sun.COM {
21810187SKrishna.Elango@Sun.COM 	int e;
21910187SKrishna.Elango@Sun.COM 
22010187SKrishna.Elango@Sun.COM 	if ((e = ddi_soft_state_init(&pcieb_state, sizeof (pcieb_devstate_t),
22110187SKrishna.Elango@Sun.COM 	    1)) == 0 && (e = mod_install(&modlinkage)) != 0)
22210187SKrishna.Elango@Sun.COM 		ddi_soft_state_fini(&pcieb_state);
22310187SKrishna.Elango@Sun.COM 	return (e);
22410187SKrishna.Elango@Sun.COM }
22510187SKrishna.Elango@Sun.COM 
22610187SKrishna.Elango@Sun.COM int
_fini(void)22710187SKrishna.Elango@Sun.COM _fini(void)
22810187SKrishna.Elango@Sun.COM {
22910187SKrishna.Elango@Sun.COM 	int e;
23010187SKrishna.Elango@Sun.COM 
23110187SKrishna.Elango@Sun.COM 	if ((e = mod_remove(&modlinkage)) == 0) {
23210187SKrishna.Elango@Sun.COM 		ddi_soft_state_fini(&pcieb_state);
23310187SKrishna.Elango@Sun.COM 	}
23410187SKrishna.Elango@Sun.COM 	return (e);
23510187SKrishna.Elango@Sun.COM }
23610187SKrishna.Elango@Sun.COM 
23710187SKrishna.Elango@Sun.COM int
_info(struct modinfo * modinfop)23810187SKrishna.Elango@Sun.COM _info(struct modinfo *modinfop)
23910187SKrishna.Elango@Sun.COM {
24010187SKrishna.Elango@Sun.COM 	return (mod_info(&modlinkage, modinfop));
24110187SKrishna.Elango@Sun.COM }
24210187SKrishna.Elango@Sun.COM 
24310923SEvan.Yan@Sun.COM /* ARGSUSED */
24410923SEvan.Yan@Sun.COM static int
pcieb_info(dev_info_t * dip,ddi_info_cmd_t infocmd,void * arg,void ** result)24510923SEvan.Yan@Sun.COM pcieb_info(dev_info_t *dip, ddi_info_cmd_t infocmd, void *arg, void **result)
24610923SEvan.Yan@Sun.COM {
24710923SEvan.Yan@Sun.COM 	minor_t		minor = getminor((dev_t)arg);
24810923SEvan.Yan@Sun.COM 	int		instance = PCI_MINOR_NUM_TO_INSTANCE(minor);
24910923SEvan.Yan@Sun.COM 	pcieb_devstate_t *pcieb = ddi_get_soft_state(pcieb_state, instance);
25010923SEvan.Yan@Sun.COM 	int		ret = DDI_SUCCESS;
25110923SEvan.Yan@Sun.COM 
25210923SEvan.Yan@Sun.COM 	switch (infocmd) {
25310923SEvan.Yan@Sun.COM 	case DDI_INFO_DEVT2INSTANCE:
25410923SEvan.Yan@Sun.COM 		*result = (void *)(intptr_t)instance;
25510923SEvan.Yan@Sun.COM 		break;
25610923SEvan.Yan@Sun.COM 	case DDI_INFO_DEVT2DEVINFO:
25710923SEvan.Yan@Sun.COM 		if (pcieb == NULL) {
25810923SEvan.Yan@Sun.COM 			ret = DDI_FAILURE;
25910923SEvan.Yan@Sun.COM 			break;
26010923SEvan.Yan@Sun.COM 		}
26110923SEvan.Yan@Sun.COM 
26210923SEvan.Yan@Sun.COM 		*result = (void *)pcieb->pcieb_dip;
26310923SEvan.Yan@Sun.COM 		break;
26410923SEvan.Yan@Sun.COM 	default:
26510923SEvan.Yan@Sun.COM 		ret = DDI_FAILURE;
26610923SEvan.Yan@Sun.COM 		break;
26710923SEvan.Yan@Sun.COM 	}
26810923SEvan.Yan@Sun.COM 
26910923SEvan.Yan@Sun.COM 	return (ret);
27010923SEvan.Yan@Sun.COM }
27110923SEvan.Yan@Sun.COM 
27210923SEvan.Yan@Sun.COM 
27310187SKrishna.Elango@Sun.COM /*ARGSUSED*/
27410187SKrishna.Elango@Sun.COM static int
pcieb_probe(dev_info_t * devi)27510187SKrishna.Elango@Sun.COM pcieb_probe(dev_info_t *devi)
27610187SKrishna.Elango@Sun.COM {
27710187SKrishna.Elango@Sun.COM 	return (DDI_PROBE_SUCCESS);
27810187SKrishna.Elango@Sun.COM }
27910187SKrishna.Elango@Sun.COM 
280*12330SDaniel.Ice@Sun.COM /*
281*12330SDaniel.Ice@Sun.COM  * This is a workaround for an undocumented HW erratum with the
282*12330SDaniel.Ice@Sun.COM  * multi-function, F0 and F2, Intel 41210 PCIe-to-PCI bridge. When
283*12330SDaniel.Ice@Sun.COM  * Fn (cdip) attaches, this workaround is called to initialize Fn's
284*12330SDaniel.Ice@Sun.COM  * sibling (sdip) with MPS/MRRS if it isn't already configured.
285*12330SDaniel.Ice@Sun.COM  * Doing so prevents a malformed TLP panic.
286*12330SDaniel.Ice@Sun.COM  */
287*12330SDaniel.Ice@Sun.COM static void
pcieb_41210_mps_wkrnd(dev_info_t * cdip)288*12330SDaniel.Ice@Sun.COM pcieb_41210_mps_wkrnd(dev_info_t *cdip)
289*12330SDaniel.Ice@Sun.COM {
290*12330SDaniel.Ice@Sun.COM 	dev_info_t *sdip;
291*12330SDaniel.Ice@Sun.COM 	ddi_acc_handle_t cfg_hdl;
292*12330SDaniel.Ice@Sun.COM 	uint16_t cdip_dev_ctrl, cdip_mrrs_mps;
293*12330SDaniel.Ice@Sun.COM 	pcie_bus_t *cdip_bus_p = PCIE_DIP2BUS(cdip);
294*12330SDaniel.Ice@Sun.COM 
295*12330SDaniel.Ice@Sun.COM 	/* Get cdip's MPS/MRRS already setup by pcie_initchild_mps() */
296*12330SDaniel.Ice@Sun.COM 	ASSERT(cdip_bus_p);
297*12330SDaniel.Ice@Sun.COM 	cdip_dev_ctrl  = PCIE_CAP_GET(16, cdip_bus_p, PCIE_DEVCTL);
298*12330SDaniel.Ice@Sun.COM 	cdip_mrrs_mps  = cdip_dev_ctrl &
299*12330SDaniel.Ice@Sun.COM 	    (PCIE_DEVCTL_MAX_READ_REQ_MASK | PCIE_DEVCTL_MAX_PAYLOAD_MASK);
300*12330SDaniel.Ice@Sun.COM 
301*12330SDaniel.Ice@Sun.COM 	/* Locate sdip and set its MPS/MRRS when applicable */
302*12330SDaniel.Ice@Sun.COM 	for (sdip = ddi_get_child(ddi_get_parent(cdip)); sdip;
303*12330SDaniel.Ice@Sun.COM 	    sdip = ddi_get_next_sibling(sdip)) {
304*12330SDaniel.Ice@Sun.COM 		uint16_t sdip_dev_ctrl, sdip_mrrs_mps, cap_ptr;
305*12330SDaniel.Ice@Sun.COM 		uint32_t bus_dev_ven_id;
306*12330SDaniel.Ice@Sun.COM 
307*12330SDaniel.Ice@Sun.COM 		if (sdip == cdip || pci_config_setup(sdip, &cfg_hdl)
308*12330SDaniel.Ice@Sun.COM 		    != DDI_SUCCESS)
309*12330SDaniel.Ice@Sun.COM 			continue;
310*12330SDaniel.Ice@Sun.COM 
311*12330SDaniel.Ice@Sun.COM 		/* must be an Intel 41210 bridge */
312*12330SDaniel.Ice@Sun.COM 		bus_dev_ven_id = pci_config_get32(cfg_hdl, PCI_CONF_VENID);
313*12330SDaniel.Ice@Sun.COM 		if (!PCIEB_IS_41210_BRIDGE(bus_dev_ven_id)) {
314*12330SDaniel.Ice@Sun.COM 			pci_config_teardown(&cfg_hdl);
315*12330SDaniel.Ice@Sun.COM 			continue;
316*12330SDaniel.Ice@Sun.COM 		}
317*12330SDaniel.Ice@Sun.COM 
318*12330SDaniel.Ice@Sun.COM 		if (PCI_CAP_LOCATE(cfg_hdl, PCI_CAP_ID_PCI_E, &cap_ptr)
319*12330SDaniel.Ice@Sun.COM 		    != DDI_SUCCESS) {
320*12330SDaniel.Ice@Sun.COM 			pci_config_teardown(&cfg_hdl);
321*12330SDaniel.Ice@Sun.COM 			continue;
322*12330SDaniel.Ice@Sun.COM 		}
323*12330SDaniel.Ice@Sun.COM 
324*12330SDaniel.Ice@Sun.COM 		/* get sdip's MPS/MRRS to compare to cdip's */
325*12330SDaniel.Ice@Sun.COM 		sdip_dev_ctrl = PCI_CAP_GET16(cfg_hdl, NULL, cap_ptr,
326*12330SDaniel.Ice@Sun.COM 		    PCIE_DEVCTL);
327*12330SDaniel.Ice@Sun.COM 		sdip_mrrs_mps = sdip_dev_ctrl &
328*12330SDaniel.Ice@Sun.COM 		    (PCIE_DEVCTL_MAX_READ_REQ_MASK |
329*12330SDaniel.Ice@Sun.COM 		    PCIE_DEVCTL_MAX_PAYLOAD_MASK);
330*12330SDaniel.Ice@Sun.COM 
331*12330SDaniel.Ice@Sun.COM 		/* if sdip already attached then its MPS/MRRS is configured */
332*12330SDaniel.Ice@Sun.COM 		if (i_ddi_devi_attached(sdip)) {
333*12330SDaniel.Ice@Sun.COM 			ASSERT(sdip_mrrs_mps == cdip_mrrs_mps);
334*12330SDaniel.Ice@Sun.COM 			pci_config_teardown(&cfg_hdl);
335*12330SDaniel.Ice@Sun.COM 			continue;
336*12330SDaniel.Ice@Sun.COM 		}
337*12330SDaniel.Ice@Sun.COM 
338*12330SDaniel.Ice@Sun.COM 		/* otherwise, update sdip's MPS/MRRS if different from cdip's */
339*12330SDaniel.Ice@Sun.COM 		if (sdip_mrrs_mps != cdip_mrrs_mps) {
340*12330SDaniel.Ice@Sun.COM 			sdip_dev_ctrl = (sdip_dev_ctrl &
341*12330SDaniel.Ice@Sun.COM 			    ~(PCIE_DEVCTL_MAX_READ_REQ_MASK |
342*12330SDaniel.Ice@Sun.COM 			    PCIE_DEVCTL_MAX_PAYLOAD_MASK)) | cdip_mrrs_mps;
343*12330SDaniel.Ice@Sun.COM 
344*12330SDaniel.Ice@Sun.COM 			PCI_CAP_PUT16(cfg_hdl, NULL, cap_ptr, PCIE_DEVCTL,
345*12330SDaniel.Ice@Sun.COM 			    sdip_dev_ctrl);
346*12330SDaniel.Ice@Sun.COM 		}
347*12330SDaniel.Ice@Sun.COM 
348*12330SDaniel.Ice@Sun.COM 		/*
349*12330SDaniel.Ice@Sun.COM 		 * note: sdip's bus_mps will be updated by
350*12330SDaniel.Ice@Sun.COM 		 * pcie_initchild_mps()
351*12330SDaniel.Ice@Sun.COM 		 */
352*12330SDaniel.Ice@Sun.COM 
353*12330SDaniel.Ice@Sun.COM 		pci_config_teardown(&cfg_hdl);
354*12330SDaniel.Ice@Sun.COM 
355*12330SDaniel.Ice@Sun.COM 		break;
356*12330SDaniel.Ice@Sun.COM 	}
357*12330SDaniel.Ice@Sun.COM }
358*12330SDaniel.Ice@Sun.COM 
35910187SKrishna.Elango@Sun.COM static int
pcieb_attach(dev_info_t * devi,ddi_attach_cmd_t cmd)36010187SKrishna.Elango@Sun.COM pcieb_attach(dev_info_t *devi, ddi_attach_cmd_t cmd)
36110187SKrishna.Elango@Sun.COM {
36210187SKrishna.Elango@Sun.COM 	int			instance;
36310187SKrishna.Elango@Sun.COM 	char			device_type[8];
36410187SKrishna.Elango@Sun.COM 	pcieb_devstate_t	*pcieb;
36510187SKrishna.Elango@Sun.COM 	pcie_bus_t		*bus_p = PCIE_DIP2UPBUS(devi);
36610187SKrishna.Elango@Sun.COM 	ddi_acc_handle_t	config_handle = bus_p->bus_cfg_hdl;
36710187SKrishna.Elango@Sun.COM 
36810187SKrishna.Elango@Sun.COM 	switch (cmd) {
36910187SKrishna.Elango@Sun.COM 	case DDI_RESUME:
37010187SKrishna.Elango@Sun.COM 		(void) pcie_pwr_resume(devi);
37110187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
37210187SKrishna.Elango@Sun.COM 
37310187SKrishna.Elango@Sun.COM 	default:
37410187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
37510187SKrishna.Elango@Sun.COM 
37610187SKrishna.Elango@Sun.COM 	case DDI_ATTACH:
37710187SKrishna.Elango@Sun.COM 		break;
37810187SKrishna.Elango@Sun.COM 	}
37910187SKrishna.Elango@Sun.COM 
38010187SKrishna.Elango@Sun.COM 	if (!(PCIE_IS_BDG(bus_p))) {
38110187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, devi, "This is not a switch or"
38210187SKrishna.Elango@Sun.COM 		" bridge\n");
38310187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
38410187SKrishna.Elango@Sun.COM 	}
38510187SKrishna.Elango@Sun.COM 
38610187SKrishna.Elango@Sun.COM 	/*
38710187SKrishna.Elango@Sun.COM 	 * If PCIE_LINKCTL_LINK_DISABLE bit in the PCIe Config
38810187SKrishna.Elango@Sun.COM 	 * Space (PCIe Capability Link Control Register) is set,
38910187SKrishna.Elango@Sun.COM 	 * then do not bind the driver.
39010187SKrishna.Elango@Sun.COM 	 */
39110187SKrishna.Elango@Sun.COM 	if (PCIE_CAP_GET(16, bus_p, PCIE_LINKCTL) & PCIE_LINKCTL_LINK_DISABLE)
39210187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
39310187SKrishna.Elango@Sun.COM 
39410187SKrishna.Elango@Sun.COM 	/*
39510187SKrishna.Elango@Sun.COM 	 * Allocate and get soft state structure.
39610187SKrishna.Elango@Sun.COM 	 */
39710187SKrishna.Elango@Sun.COM 	instance = ddi_get_instance(devi);
39810187SKrishna.Elango@Sun.COM 	if (ddi_soft_state_zalloc(pcieb_state, instance) != DDI_SUCCESS)
39910187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
40010187SKrishna.Elango@Sun.COM 	pcieb = ddi_get_soft_state(pcieb_state, instance);
40110187SKrishna.Elango@Sun.COM 	pcieb->pcieb_dip = devi;
40210187SKrishna.Elango@Sun.COM 
40310187SKrishna.Elango@Sun.COM 	if ((pcieb_fm_init(pcieb)) != DDI_SUCCESS) {
40410187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, devi, "Failed in pcieb_fm_init\n");
40510187SKrishna.Elango@Sun.COM 		goto fail;
40610187SKrishna.Elango@Sun.COM 	}
40710187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_FM;
40810187SKrishna.Elango@Sun.COM 
40910187SKrishna.Elango@Sun.COM 	mutex_init(&pcieb->pcieb_mutex, NULL, MUTEX_DRIVER, NULL);
41010187SKrishna.Elango@Sun.COM 	mutex_init(&pcieb->pcieb_err_mutex, NULL, MUTEX_DRIVER,
41110187SKrishna.Elango@Sun.COM 	    (void *)pcieb->pcieb_fm_ibc);
41210187SKrishna.Elango@Sun.COM 	mutex_init(&pcieb->pcieb_peek_poke_mutex, NULL, MUTEX_DRIVER,
41310187SKrishna.Elango@Sun.COM 	    (void *)pcieb->pcieb_fm_ibc);
41410187SKrishna.Elango@Sun.COM 
41510187SKrishna.Elango@Sun.COM 	/* create special properties for device identification */
41610187SKrishna.Elango@Sun.COM 	pcieb_id_props(pcieb);
41710187SKrishna.Elango@Sun.COM 
41810187SKrishna.Elango@Sun.COM 	/*
41910187SKrishna.Elango@Sun.COM 	 * Power management setup. This also makes sure that switch/bridge
42010187SKrishna.Elango@Sun.COM 	 * is at D0 during attach.
42110187SKrishna.Elango@Sun.COM 	 */
42210187SKrishna.Elango@Sun.COM 	if (pwr_common_setup(devi) != DDI_SUCCESS) {
42310187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, devi, "pwr_common_setup failed\n");
42410187SKrishna.Elango@Sun.COM 		goto fail;
42510187SKrishna.Elango@Sun.COM 	}
42610187SKrishna.Elango@Sun.COM 
42710187SKrishna.Elango@Sun.COM 	if (pcieb_pwr_setup(devi) != DDI_SUCCESS) {
42810187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, devi, "pxb_pwr_setup failed \n");
42910187SKrishna.Elango@Sun.COM 		goto fail;
43010187SKrishna.Elango@Sun.COM 	}
43110187SKrishna.Elango@Sun.COM 
43210187SKrishna.Elango@Sun.COM 	/*
43310187SKrishna.Elango@Sun.COM 	 * Make sure the "device_type" property exists.
43410187SKrishna.Elango@Sun.COM 	 */
43510187SKrishna.Elango@Sun.COM 	if (pcieb_is_pcie_device_type(devi))
43610187SKrishna.Elango@Sun.COM 		(void) strcpy(device_type, "pciex");
43710187SKrishna.Elango@Sun.COM 	else
43810187SKrishna.Elango@Sun.COM 		(void) strcpy(device_type, "pci");
43910187SKrishna.Elango@Sun.COM 
44010187SKrishna.Elango@Sun.COM 	(void) ddi_prop_update_string(DDI_DEV_T_NONE, devi,
44110187SKrishna.Elango@Sun.COM 	    "device_type", device_type);
44210187SKrishna.Elango@Sun.COM 
44310187SKrishna.Elango@Sun.COM 	/*
44410187SKrishna.Elango@Sun.COM 	 * Check whether the "ranges" property is present.
44510187SKrishna.Elango@Sun.COM 	 * Otherwise create the ranges property by reading
44610187SKrishna.Elango@Sun.COM 	 * the configuration registers
44710187SKrishna.Elango@Sun.COM 	 */
44810187SKrishna.Elango@Sun.COM 	if (ddi_prop_exists(DDI_DEV_T_ANY, devi, DDI_PROP_DONTPASS,
44910187SKrishna.Elango@Sun.COM 	    "ranges") == 0) {
45010187SKrishna.Elango@Sun.COM 		pcieb_create_ranges_prop(devi, config_handle);
45110187SKrishna.Elango@Sun.COM 	}
45210187SKrishna.Elango@Sun.COM 
45310187SKrishna.Elango@Sun.COM 	if (PCIE_IS_PCI_BDG(bus_p))
45410187SKrishna.Elango@Sun.COM 		pcieb_set_pci_perf_parameters(devi, config_handle);
45510187SKrishna.Elango@Sun.COM 
45610187SKrishna.Elango@Sun.COM #ifdef PX_PLX
45710187SKrishna.Elango@Sun.COM 	pcieb_attach_plx_workarounds(pcieb);
45810187SKrishna.Elango@Sun.COM #endif /* PX_PLX */
45910187SKrishna.Elango@Sun.COM 
46010923SEvan.Yan@Sun.COM 	if (pcie_init(devi, NULL) != DDI_SUCCESS)
46110923SEvan.Yan@Sun.COM 		goto fail;
46210187SKrishna.Elango@Sun.COM 
463*12330SDaniel.Ice@Sun.COM 	/* Intel PCIe-to-PCI 41210 bridge workaround -- if applicable */
464*12330SDaniel.Ice@Sun.COM 	if (pcieb_disable_41210_wkarnd == 0 &&
465*12330SDaniel.Ice@Sun.COM 	    PCIEB_IS_41210_BRIDGE(bus_p->bus_dev_ven_id))
466*12330SDaniel.Ice@Sun.COM 		pcieb_41210_mps_wkrnd(devi);
467*12330SDaniel.Ice@Sun.COM 
46810187SKrishna.Elango@Sun.COM 	/*
46910187SKrishna.Elango@Sun.COM 	 * Initialize interrupt handlers. Ignore return value.
47010187SKrishna.Elango@Sun.COM 	 */
47110187SKrishna.Elango@Sun.COM 	(void) pcieb_intr_attach(pcieb);
47210187SKrishna.Elango@Sun.COM 
47311445SEvan.Yan@Sun.COM 	(void) pcie_hpintr_enable(devi);
47411445SEvan.Yan@Sun.COM 
47510187SKrishna.Elango@Sun.COM 	/* Do any platform specific workarounds needed at this time */
47610187SKrishna.Elango@Sun.COM 	pcieb_plat_attach_workaround(devi);
47710187SKrishna.Elango@Sun.COM 
47810187SKrishna.Elango@Sun.COM 	/*
47910187SKrishna.Elango@Sun.COM 	 * If this is a root port, determine and set the max payload size.
48010187SKrishna.Elango@Sun.COM 	 * Since this will involve scanning the fabric, all error enabling
48110187SKrishna.Elango@Sun.COM 	 * and sw workarounds should be in place before doing this.
48210187SKrishna.Elango@Sun.COM 	 */
48310187SKrishna.Elango@Sun.COM 	if (PCIE_IS_RP(bus_p))
48410187SKrishna.Elango@Sun.COM 		pcie_init_root_port_mps(devi);
48510187SKrishna.Elango@Sun.COM 
48610187SKrishna.Elango@Sun.COM 	ddi_report_dev(devi);
48710187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
48810187SKrishna.Elango@Sun.COM 
48910187SKrishna.Elango@Sun.COM fail:
49010187SKrishna.Elango@Sun.COM 	(void) pcieb_detach(devi, DDI_DETACH);
49110187SKrishna.Elango@Sun.COM 	return (DDI_FAILURE);
49210187SKrishna.Elango@Sun.COM }
49310187SKrishna.Elango@Sun.COM 
49410187SKrishna.Elango@Sun.COM static int
pcieb_detach(dev_info_t * devi,ddi_detach_cmd_t cmd)49510187SKrishna.Elango@Sun.COM pcieb_detach(dev_info_t *devi, ddi_detach_cmd_t cmd)
49610187SKrishna.Elango@Sun.COM {
49710187SKrishna.Elango@Sun.COM 	pcieb_devstate_t *pcieb;
49810187SKrishna.Elango@Sun.COM 	int error = DDI_SUCCESS;
49910187SKrishna.Elango@Sun.COM 
50010187SKrishna.Elango@Sun.COM 	switch (cmd) {
50110187SKrishna.Elango@Sun.COM 	case DDI_SUSPEND:
50210187SKrishna.Elango@Sun.COM 		error = pcie_pwr_suspend(devi);
50310187SKrishna.Elango@Sun.COM 		return (error);
50410187SKrishna.Elango@Sun.COM 
50510187SKrishna.Elango@Sun.COM 	case DDI_DETACH:
50610187SKrishna.Elango@Sun.COM 		break;
50710187SKrishna.Elango@Sun.COM 
50810187SKrishna.Elango@Sun.COM 	default:
50910187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
51010187SKrishna.Elango@Sun.COM 	}
51110187SKrishna.Elango@Sun.COM 
51210187SKrishna.Elango@Sun.COM 	pcieb = ddi_get_soft_state(pcieb_state, ddi_get_instance(devi));
51310187SKrishna.Elango@Sun.COM 
51411445SEvan.Yan@Sun.COM 	/* disable hotplug interrupt */
51511445SEvan.Yan@Sun.COM 	(void) pcie_hpintr_disable(devi);
51611445SEvan.Yan@Sun.COM 
51710187SKrishna.Elango@Sun.COM 	/* remove interrupt handlers */
51810187SKrishna.Elango@Sun.COM 	pcieb_intr_fini(pcieb);
51910187SKrishna.Elango@Sun.COM 
52010923SEvan.Yan@Sun.COM 	/* uninitialize inband PCI-E HPC if present */
52110923SEvan.Yan@Sun.COM 	(void) pcie_uninit(devi);
52210187SKrishna.Elango@Sun.COM 
52310187SKrishna.Elango@Sun.COM 	(void) ddi_prop_remove(DDI_DEV_T_NONE, devi, "device_type");
52410187SKrishna.Elango@Sun.COM 
52510187SKrishna.Elango@Sun.COM 	(void) ndi_prop_remove(DDI_DEV_T_NONE, pcieb->pcieb_dip,
52610187SKrishna.Elango@Sun.COM 	    "pcie_ce_mask");
52710187SKrishna.Elango@Sun.COM 
52810187SKrishna.Elango@Sun.COM 	if (pcieb->pcieb_init_flags & PCIEB_INIT_FM)
52910187SKrishna.Elango@Sun.COM 		pcieb_fm_fini(pcieb);
53010187SKrishna.Elango@Sun.COM 
53110187SKrishna.Elango@Sun.COM 	pcieb_pwr_teardown(devi);
53210187SKrishna.Elango@Sun.COM 	pwr_common_teardown(devi);
53310187SKrishna.Elango@Sun.COM 
53410187SKrishna.Elango@Sun.COM 	mutex_destroy(&pcieb->pcieb_peek_poke_mutex);
53510187SKrishna.Elango@Sun.COM 	mutex_destroy(&pcieb->pcieb_err_mutex);
53610187SKrishna.Elango@Sun.COM 	mutex_destroy(&pcieb->pcieb_mutex);
53710187SKrishna.Elango@Sun.COM 
53810187SKrishna.Elango@Sun.COM 	/*
53910187SKrishna.Elango@Sun.COM 	 * And finally free the per-pci soft state.
54010187SKrishna.Elango@Sun.COM 	 */
54110187SKrishna.Elango@Sun.COM 	ddi_soft_state_free(pcieb_state, ddi_get_instance(devi));
54210187SKrishna.Elango@Sun.COM 
54310187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
54410187SKrishna.Elango@Sun.COM }
54510187SKrishna.Elango@Sun.COM 
54610187SKrishna.Elango@Sun.COM static int
pcieb_bus_map(dev_info_t * dip,dev_info_t * rdip,ddi_map_req_t * mp,off_t offset,off_t len,caddr_t * vaddrp)54710187SKrishna.Elango@Sun.COM pcieb_bus_map(dev_info_t *dip, dev_info_t *rdip, ddi_map_req_t *mp,
54810187SKrishna.Elango@Sun.COM     off_t offset, off_t len, caddr_t *vaddrp)
54910187SKrishna.Elango@Sun.COM {
55010187SKrishna.Elango@Sun.COM 	dev_info_t *pdip;
55110187SKrishna.Elango@Sun.COM 
55211412SStephen.Hanson@Sun.COM 	if (PCIE_IS_RP(PCIE_DIP2BUS(dip)) && mp->map_handlep != NULL) {
55311236SStephen.Hanson@Sun.COM 		ddi_acc_impl_t *hdlp =
55411236SStephen.Hanson@Sun.COM 		    (ddi_acc_impl_t *)(mp->map_handlep)->ah_platform_private;
55511236SStephen.Hanson@Sun.COM 
55611236SStephen.Hanson@Sun.COM 		pcieb_set_prot_scan(dip, hdlp);
55711236SStephen.Hanson@Sun.COM 	}
55810187SKrishna.Elango@Sun.COM 	pdip = (dev_info_t *)DEVI(dip)->devi_parent;
55910187SKrishna.Elango@Sun.COM 	return ((DEVI(pdip)->devi_ops->devo_bus_ops->bus_map)(pdip, rdip, mp,
56010187SKrishna.Elango@Sun.COM 	    offset, len, vaddrp));
56110187SKrishna.Elango@Sun.COM }
56210187SKrishna.Elango@Sun.COM 
56310187SKrishna.Elango@Sun.COM static int
pcieb_ctlops(dev_info_t * dip,dev_info_t * rdip,ddi_ctl_enum_t ctlop,void * arg,void * result)56410187SKrishna.Elango@Sun.COM pcieb_ctlops(dev_info_t *dip, dev_info_t *rdip, ddi_ctl_enum_t ctlop,
56510187SKrishna.Elango@Sun.COM     void *arg, void *result)
56610187SKrishna.Elango@Sun.COM {
56710187SKrishna.Elango@Sun.COM 	pci_regspec_t *drv_regp;
56810187SKrishna.Elango@Sun.COM 	int	reglen;
56910187SKrishna.Elango@Sun.COM 	int	rn;
57010187SKrishna.Elango@Sun.COM 	int	totreg;
57110187SKrishna.Elango@Sun.COM 	pcieb_devstate_t *pcieb = ddi_get_soft_state(pcieb_state,
57210187SKrishna.Elango@Sun.COM 	    ddi_get_instance(dip));
57310187SKrishna.Elango@Sun.COM 	struct detachspec *ds;
57410187SKrishna.Elango@Sun.COM 	struct attachspec *as;
57510187SKrishna.Elango@Sun.COM 
57610187SKrishna.Elango@Sun.COM 	switch (ctlop) {
57710187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_REPORTDEV:
57810187SKrishna.Elango@Sun.COM 		if (rdip == (dev_info_t *)0)
57910187SKrishna.Elango@Sun.COM 			return (DDI_FAILURE);
58011596SJason.Beloro@Sun.COM 
58111596SJason.Beloro@Sun.COM 		if (ddi_get_parent(rdip) == dip) {
58211596SJason.Beloro@Sun.COM 			cmn_err(CE_CONT, "?PCIE-device: %s@%s, %s%d\n",
58311596SJason.Beloro@Sun.COM 			    ddi_node_name(rdip), ddi_get_name_addr(rdip),
58411596SJason.Beloro@Sun.COM 			    ddi_driver_name(rdip), ddi_get_instance(rdip));
58511596SJason.Beloro@Sun.COM 		}
58611596SJason.Beloro@Sun.COM 
58711596SJason.Beloro@Sun.COM 		/* Pass it up for fabric sync */
58811596SJason.Beloro@Sun.COM 		(void) ddi_ctlops(dip, rdip, ctlop, arg, result);
58910187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
59010187SKrishna.Elango@Sun.COM 
59110187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_INITCHILD:
59210187SKrishna.Elango@Sun.COM 		return (pcieb_initchild((dev_info_t *)arg));
59310187SKrishna.Elango@Sun.COM 
59410187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_UNINITCHILD:
59510187SKrishna.Elango@Sun.COM 		pcieb_uninitchild((dev_info_t *)arg);
59610187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
59710187SKrishna.Elango@Sun.COM 
59810187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_SIDDEV:
59910187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
60010187SKrishna.Elango@Sun.COM 
60110187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_REGSIZE:
60210187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_NREGS:
60310187SKrishna.Elango@Sun.COM 		if (rdip == (dev_info_t *)0)
60410187SKrishna.Elango@Sun.COM 			return (DDI_FAILURE);
60510187SKrishna.Elango@Sun.COM 		break;
60610187SKrishna.Elango@Sun.COM 
60710187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_PEEK:
60810187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_POKE:
60910187SKrishna.Elango@Sun.COM 		return (pcieb_plat_peekpoke(dip, rdip, ctlop, arg, result));
61010187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_ATTACH:
61110187SKrishna.Elango@Sun.COM 		if (!pcie_is_child(dip, rdip))
61210187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
61310187SKrishna.Elango@Sun.COM 
61410187SKrishna.Elango@Sun.COM 		as = (struct attachspec *)arg;
61510187SKrishna.Elango@Sun.COM 		switch (as->when) {
61610187SKrishna.Elango@Sun.COM 		case DDI_PRE:
61710187SKrishna.Elango@Sun.COM 			if (as->cmd == DDI_RESUME) {
61810187SKrishna.Elango@Sun.COM 				pcie_clear_errors(rdip);
61910187SKrishna.Elango@Sun.COM 				if (pcieb_plat_ctlops(rdip, ctlop, arg) !=
62010187SKrishna.Elango@Sun.COM 				    DDI_SUCCESS)
62110187SKrishna.Elango@Sun.COM 					return (DDI_FAILURE);
62210187SKrishna.Elango@Sun.COM 			}
62310187SKrishna.Elango@Sun.COM 
62410187SKrishna.Elango@Sun.COM 			if (as->cmd == DDI_ATTACH)
62510187SKrishna.Elango@Sun.COM 				return (pcie_pm_hold(dip));
62610187SKrishna.Elango@Sun.COM 
62710187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
62810187SKrishna.Elango@Sun.COM 
62910187SKrishna.Elango@Sun.COM 		case DDI_POST:
63010768SRamesh.Chitrothu@Sun.COM 			if (as->cmd == DDI_ATTACH &&
63110768SRamesh.Chitrothu@Sun.COM 			    as->result != DDI_SUCCESS) {
63210768SRamesh.Chitrothu@Sun.COM 				/*
63310768SRamesh.Chitrothu@Sun.COM 				 * Attach failed for the child device. The child
63410768SRamesh.Chitrothu@Sun.COM 				 * driver may have made PM calls before the
63510768SRamesh.Chitrothu@Sun.COM 				 * attach failed. pcie_pm_remove_child() should
63610768SRamesh.Chitrothu@Sun.COM 				 * cleanup PM state and holds (if any)
63710768SRamesh.Chitrothu@Sun.COM 				 * associated with the child device.
63810768SRamesh.Chitrothu@Sun.COM 				 */
63910768SRamesh.Chitrothu@Sun.COM 				return (pcie_pm_remove_child(dip, rdip));
64010768SRamesh.Chitrothu@Sun.COM 			}
64110187SKrishna.Elango@Sun.COM 
64210187SKrishna.Elango@Sun.COM 			if (as->result == DDI_SUCCESS) {
64310187SKrishna.Elango@Sun.COM 				pf_init(rdip, (void *)pcieb->pcieb_fm_ibc,
64410187SKrishna.Elango@Sun.COM 				    as->cmd);
64510187SKrishna.Elango@Sun.COM 
64610187SKrishna.Elango@Sun.COM 				(void) pcieb_plat_ctlops(rdip, ctlop, arg);
64710187SKrishna.Elango@Sun.COM 			}
64810187SKrishna.Elango@Sun.COM 
64910187SKrishna.Elango@Sun.COM 			/*
65010187SKrishna.Elango@Sun.COM 			 * For empty hotplug-capable slots, we should explicitly
65110187SKrishna.Elango@Sun.COM 			 * disable the errors, so that we won't panic upon
65210187SKrishna.Elango@Sun.COM 			 * unsupported hotplug messages.
65310187SKrishna.Elango@Sun.COM 			 */
65410187SKrishna.Elango@Sun.COM 			if ((!ddi_prop_exists(DDI_DEV_T_ANY, rdip,
65510187SKrishna.Elango@Sun.COM 			    DDI_PROP_DONTPASS, "hotplug-capable")) ||
65610187SKrishna.Elango@Sun.COM 			    ddi_get_child(rdip)) {
65710187SKrishna.Elango@Sun.COM 				(void) pcie_postattach_child(rdip);
65810187SKrishna.Elango@Sun.COM 				return (DDI_SUCCESS);
65910187SKrishna.Elango@Sun.COM 			}
66010187SKrishna.Elango@Sun.COM 
66110187SKrishna.Elango@Sun.COM 			pcie_disable_errors(rdip);
66210187SKrishna.Elango@Sun.COM 
66310187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
66410187SKrishna.Elango@Sun.COM 		default:
66510187SKrishna.Elango@Sun.COM 			break;
66610187SKrishna.Elango@Sun.COM 		}
66710187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
66810187SKrishna.Elango@Sun.COM 
66910187SKrishna.Elango@Sun.COM 	case DDI_CTLOPS_DETACH:
67010187SKrishna.Elango@Sun.COM 		if (!pcie_is_child(dip, rdip))
67110187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
67210187SKrishna.Elango@Sun.COM 
67310187SKrishna.Elango@Sun.COM 		ds = (struct detachspec *)arg;
67410187SKrishna.Elango@Sun.COM 		switch (ds->when) {
67510187SKrishna.Elango@Sun.COM 		case DDI_PRE:
67610187SKrishna.Elango@Sun.COM 			pf_fini(rdip, ds->cmd);
67710187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
67810187SKrishna.Elango@Sun.COM 
67910187SKrishna.Elango@Sun.COM 		case DDI_POST:
68010187SKrishna.Elango@Sun.COM 			if (pcieb_plat_ctlops(rdip, ctlop, arg) != DDI_SUCCESS)
68110187SKrishna.Elango@Sun.COM 				return (DDI_FAILURE);
68210187SKrishna.Elango@Sun.COM 			if (ds->cmd == DDI_DETACH &&
68310187SKrishna.Elango@Sun.COM 			    ds->result == DDI_SUCCESS) {
68410187SKrishna.Elango@Sun.COM 				return (pcie_pm_remove_child(dip, rdip));
68510187SKrishna.Elango@Sun.COM 			}
68610187SKrishna.Elango@Sun.COM 			return (DDI_SUCCESS);
68710187SKrishna.Elango@Sun.COM 		default:
68810187SKrishna.Elango@Sun.COM 			break;
68910187SKrishna.Elango@Sun.COM 		}
69010187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
69110187SKrishna.Elango@Sun.COM 	default:
69210187SKrishna.Elango@Sun.COM 		return (ddi_ctlops(dip, rdip, ctlop, arg, result));
69310187SKrishna.Elango@Sun.COM 	}
69410187SKrishna.Elango@Sun.COM 
69510187SKrishna.Elango@Sun.COM 	*(int *)result = 0;
69610187SKrishna.Elango@Sun.COM 	if (ddi_getlongprop(DDI_DEV_T_ANY, rdip,
69710187SKrishna.Elango@Sun.COM 	    DDI_PROP_DONTPASS | DDI_PROP_CANSLEEP, "reg", (caddr_t)&drv_regp,
69810187SKrishna.Elango@Sun.COM 	    &reglen) != DDI_SUCCESS)
69910187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
70010187SKrishna.Elango@Sun.COM 
70110187SKrishna.Elango@Sun.COM 	totreg = reglen / sizeof (pci_regspec_t);
70210187SKrishna.Elango@Sun.COM 	if (ctlop == DDI_CTLOPS_NREGS)
70310187SKrishna.Elango@Sun.COM 		*(int *)result = totreg;
70410187SKrishna.Elango@Sun.COM 	else if (ctlop == DDI_CTLOPS_REGSIZE) {
70510187SKrishna.Elango@Sun.COM 		rn = *(int *)arg;
70610187SKrishna.Elango@Sun.COM 		if (rn >= totreg) {
70710187SKrishna.Elango@Sun.COM 			kmem_free(drv_regp, reglen);
70810187SKrishna.Elango@Sun.COM 			return (DDI_FAILURE);
70910187SKrishna.Elango@Sun.COM 		}
71010187SKrishna.Elango@Sun.COM 
71110187SKrishna.Elango@Sun.COM 		*(off_t *)result = drv_regp[rn].pci_size_low |
71210187SKrishna.Elango@Sun.COM 		    ((uint64_t)drv_regp[rn].pci_size_hi << 32);
71310187SKrishna.Elango@Sun.COM 	}
71410187SKrishna.Elango@Sun.COM 
71510187SKrishna.Elango@Sun.COM 	kmem_free(drv_regp, reglen);
71610187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
71710187SKrishna.Elango@Sun.COM }
71810187SKrishna.Elango@Sun.COM 
71910187SKrishna.Elango@Sun.COM /*
72010187SKrishna.Elango@Sun.COM  * name_child
72110187SKrishna.Elango@Sun.COM  *
72210187SKrishna.Elango@Sun.COM  * This function is called from init_child to name a node. It is
72310187SKrishna.Elango@Sun.COM  * also passed as a callback for node merging functions.
72410187SKrishna.Elango@Sun.COM  *
72510187SKrishna.Elango@Sun.COM  * return value: DDI_SUCCESS, DDI_FAILURE
72610187SKrishna.Elango@Sun.COM  */
72710187SKrishna.Elango@Sun.COM static int
pcieb_name_child(dev_info_t * child,char * name,int namelen)72810187SKrishna.Elango@Sun.COM pcieb_name_child(dev_info_t *child, char *name, int namelen)
72910187SKrishna.Elango@Sun.COM {
73010187SKrishna.Elango@Sun.COM 	pci_regspec_t *pci_rp;
73110923SEvan.Yan@Sun.COM 	uint_t device, func;
73210187SKrishna.Elango@Sun.COM 	char **unit_addr;
73310187SKrishna.Elango@Sun.COM 	uint_t n;
73410187SKrishna.Elango@Sun.COM 
73510187SKrishna.Elango@Sun.COM 	/*
73610187SKrishna.Elango@Sun.COM 	 * For .conf nodes, use unit-address property as name
73710187SKrishna.Elango@Sun.COM 	 */
73810187SKrishna.Elango@Sun.COM 	if (ndi_dev_is_persistent_node(child) == 0) {
73910187SKrishna.Elango@Sun.COM 		if (ddi_prop_lookup_string_array(DDI_DEV_T_ANY, child,
74010187SKrishna.Elango@Sun.COM 		    DDI_PROP_DONTPASS, "unit-address", &unit_addr, &n) !=
74110187SKrishna.Elango@Sun.COM 		    DDI_PROP_SUCCESS) {
74210187SKrishna.Elango@Sun.COM 			cmn_err(CE_WARN,
74310187SKrishna.Elango@Sun.COM 			    "cannot find unit-address in %s.conf",
74410187SKrishna.Elango@Sun.COM 			    ddi_driver_name(child));
74510187SKrishna.Elango@Sun.COM 			return (DDI_FAILURE);
74610187SKrishna.Elango@Sun.COM 		}
74710187SKrishna.Elango@Sun.COM 		if (n != 1 || *unit_addr == NULL || **unit_addr == 0) {
74810187SKrishna.Elango@Sun.COM 			cmn_err(CE_WARN, "unit-address property in %s.conf"
74910187SKrishna.Elango@Sun.COM 			    " not well-formed", ddi_driver_name(child));
75010187SKrishna.Elango@Sun.COM 			ddi_prop_free(unit_addr);
75110187SKrishna.Elango@Sun.COM 			return (DDI_FAILURE);
75210187SKrishna.Elango@Sun.COM 		}
75310187SKrishna.Elango@Sun.COM 		(void) snprintf(name, namelen, "%s", *unit_addr);
75410187SKrishna.Elango@Sun.COM 		ddi_prop_free(unit_addr);
75510187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
75610187SKrishna.Elango@Sun.COM 	}
75710187SKrishna.Elango@Sun.COM 
75810187SKrishna.Elango@Sun.COM 	/*
75910187SKrishna.Elango@Sun.COM 	 * Get the address portion of the node name based on
76010187SKrishna.Elango@Sun.COM 	 * the function and device number.
76110187SKrishna.Elango@Sun.COM 	 */
76210187SKrishna.Elango@Sun.COM 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, child,
76310187SKrishna.Elango@Sun.COM 	    DDI_PROP_DONTPASS, "reg", (int **)&pci_rp, &n) != DDI_SUCCESS) {
76410187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
76510187SKrishna.Elango@Sun.COM 	}
76610187SKrishna.Elango@Sun.COM 
76710187SKrishna.Elango@Sun.COM 	/* copy the device identifications */
76810923SEvan.Yan@Sun.COM 	device = PCI_REG_DEV_G(pci_rp[0].pci_phys_hi);
76910187SKrishna.Elango@Sun.COM 	func = PCI_REG_FUNC_G(pci_rp[0].pci_phys_hi);
77010187SKrishna.Elango@Sun.COM 
77110923SEvan.Yan@Sun.COM 	if (pcie_ari_is_enabled(ddi_get_parent(child))
77210923SEvan.Yan@Sun.COM 	    == PCIE_ARI_FORW_ENABLED) {
77310923SEvan.Yan@Sun.COM 		func = (device << 3) | func;
77410923SEvan.Yan@Sun.COM 		device = 0;
77510923SEvan.Yan@Sun.COM 	}
77610923SEvan.Yan@Sun.COM 
77710187SKrishna.Elango@Sun.COM 	if (func != 0)
77810923SEvan.Yan@Sun.COM 		(void) snprintf(name, namelen, "%x,%x", device, func);
77910187SKrishna.Elango@Sun.COM 	else
78010923SEvan.Yan@Sun.COM 		(void) snprintf(name, namelen, "%x", device);
78110187SKrishna.Elango@Sun.COM 
78210187SKrishna.Elango@Sun.COM 	ddi_prop_free(pci_rp);
78310187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
78410187SKrishna.Elango@Sun.COM }
78510187SKrishna.Elango@Sun.COM 
78610187SKrishna.Elango@Sun.COM static int
pcieb_initchild(dev_info_t * child)78710187SKrishna.Elango@Sun.COM pcieb_initchild(dev_info_t *child)
78810187SKrishna.Elango@Sun.COM {
78910187SKrishna.Elango@Sun.COM 	char name[MAXNAMELEN];
79010187SKrishna.Elango@Sun.COM 	int result = DDI_FAILURE;
79110187SKrishna.Elango@Sun.COM 	pcieb_devstate_t *pcieb =
79210187SKrishna.Elango@Sun.COM 	    (pcieb_devstate_t *)ddi_get_soft_state(pcieb_state,
79310187SKrishna.Elango@Sun.COM 	    ddi_get_instance(ddi_get_parent(child)));
79410187SKrishna.Elango@Sun.COM 
79510187SKrishna.Elango@Sun.COM 	/*
79610187SKrishna.Elango@Sun.COM 	 * Name the child
79710187SKrishna.Elango@Sun.COM 	 */
79810187SKrishna.Elango@Sun.COM 	if (pcieb_name_child(child, name, MAXNAMELEN) != DDI_SUCCESS) {
79910187SKrishna.Elango@Sun.COM 		result = DDI_FAILURE;
80010187SKrishna.Elango@Sun.COM 		goto done;
80110187SKrishna.Elango@Sun.COM 	}
80210187SKrishna.Elango@Sun.COM 	ddi_set_name_addr(child, name);
80310187SKrishna.Elango@Sun.COM 
80410187SKrishna.Elango@Sun.COM 	/*
80510187SKrishna.Elango@Sun.COM 	 * Pseudo nodes indicate a prototype node with per-instance
80610187SKrishna.Elango@Sun.COM 	 * properties to be merged into the real h/w device node.
80710187SKrishna.Elango@Sun.COM 	 * The interpretation of the unit-address is DD[,F]
80810187SKrishna.Elango@Sun.COM 	 * where DD is the device id and F is the function.
80910187SKrishna.Elango@Sun.COM 	 */
81010187SKrishna.Elango@Sun.COM 	if (ndi_dev_is_persistent_node(child) == 0) {
81110187SKrishna.Elango@Sun.COM 		extern int pci_allow_pseudo_children;
81210187SKrishna.Elango@Sun.COM 
81310187SKrishna.Elango@Sun.COM 		/*
81410187SKrishna.Elango@Sun.COM 		 * Try to merge the properties from this prototype
81510187SKrishna.Elango@Sun.COM 		 * node into real h/w nodes.
81610187SKrishna.Elango@Sun.COM 		 */
81712272SVitezslav.Batrla@Sun.COM 		if (ndi_merge_node(child, pcieb_name_child) == DDI_SUCCESS) {
81810187SKrishna.Elango@Sun.COM 			/*
81910187SKrishna.Elango@Sun.COM 			 * Merged ok - return failure to remove the node.
82010187SKrishna.Elango@Sun.COM 			 */
82110187SKrishna.Elango@Sun.COM 			ddi_set_name_addr(child, NULL);
82210187SKrishna.Elango@Sun.COM 			result = DDI_FAILURE;
82310187SKrishna.Elango@Sun.COM 			goto done;
82410187SKrishna.Elango@Sun.COM 		}
82510187SKrishna.Elango@Sun.COM 
82610187SKrishna.Elango@Sun.COM 		/* workaround for ddivs to run under PCI-E */
82710187SKrishna.Elango@Sun.COM 		if (pci_allow_pseudo_children) {
82810187SKrishna.Elango@Sun.COM 			result = DDI_SUCCESS;
82910187SKrishna.Elango@Sun.COM 			goto done;
83010187SKrishna.Elango@Sun.COM 		}
83110187SKrishna.Elango@Sun.COM 
83210187SKrishna.Elango@Sun.COM 		/*
83310187SKrishna.Elango@Sun.COM 		 * The child was not merged into a h/w node,
83410187SKrishna.Elango@Sun.COM 		 * but there's not much we can do with it other
83510187SKrishna.Elango@Sun.COM 		 * than return failure to cause the node to be removed.
83610187SKrishna.Elango@Sun.COM 		 */
83710187SKrishna.Elango@Sun.COM 		cmn_err(CE_WARN, "!%s@%s: %s.conf properties not merged",
83810187SKrishna.Elango@Sun.COM 		    ddi_driver_name(child), ddi_get_name_addr(child),
83910187SKrishna.Elango@Sun.COM 		    ddi_driver_name(child));
84010187SKrishna.Elango@Sun.COM 		ddi_set_name_addr(child, NULL);
84110187SKrishna.Elango@Sun.COM 		result = DDI_NOT_WELL_FORMED;
84210187SKrishna.Elango@Sun.COM 		goto done;
84310187SKrishna.Elango@Sun.COM 	}
84410187SKrishna.Elango@Sun.COM 
84510187SKrishna.Elango@Sun.COM 	/* platform specific initchild */
84610187SKrishna.Elango@Sun.COM 	pcieb_plat_initchild(child);
84710187SKrishna.Elango@Sun.COM 
84810187SKrishna.Elango@Sun.COM 	if (pcie_pm_hold(pcieb->pcieb_dip) != DDI_SUCCESS) {
84910187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, pcieb->pcieb_dip,
85010187SKrishna.Elango@Sun.COM 		    "INITCHILD: px_pm_hold failed\n");
85110187SKrishna.Elango@Sun.COM 		result = DDI_FAILURE;
85210187SKrishna.Elango@Sun.COM 		goto done;
85310187SKrishna.Elango@Sun.COM 	}
85410187SKrishna.Elango@Sun.COM 	/* Any return from here must call pcie_pm_release */
85510187SKrishna.Elango@Sun.COM 
85610187SKrishna.Elango@Sun.COM 	/*
85710187SKrishna.Elango@Sun.COM 	 * If configuration registers were previously saved by
85810187SKrishna.Elango@Sun.COM 	 * child (before it entered D3), then let the child do the
85910187SKrishna.Elango@Sun.COM 	 * restore to set up the config regs as it'll first need to
86010187SKrishna.Elango@Sun.COM 	 * power the device out of D3.
86110187SKrishna.Elango@Sun.COM 	 */
86210187SKrishna.Elango@Sun.COM 	if (ddi_prop_exists(DDI_DEV_T_ANY, child, DDI_PROP_DONTPASS,
86310187SKrishna.Elango@Sun.COM 	    "config-regs-saved-by-child") == 1) {
86410187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, ddi_get_parent(child),
86510187SKrishna.Elango@Sun.COM 		    "INITCHILD: config regs to be restored by child"
86610187SKrishna.Elango@Sun.COM 		    " for %s@%s\n", ddi_node_name(child),
86710187SKrishna.Elango@Sun.COM 		    ddi_get_name_addr(child));
86810187SKrishna.Elango@Sun.COM 
86910187SKrishna.Elango@Sun.COM 		result = DDI_SUCCESS;
87010187SKrishna.Elango@Sun.COM 		goto cleanup;
87110187SKrishna.Elango@Sun.COM 	}
87210187SKrishna.Elango@Sun.COM 
87310187SKrishna.Elango@Sun.COM 	PCIEB_DEBUG(DBG_PWR, ddi_get_parent(child),
87410187SKrishna.Elango@Sun.COM 	    "INITCHILD: config regs setup for %s@%s\n",
87510187SKrishna.Elango@Sun.COM 	    ddi_node_name(child), ddi_get_name_addr(child));
87610187SKrishna.Elango@Sun.COM 
87711596SJason.Beloro@Sun.COM 	pcie_init_dom(child);
87811596SJason.Beloro@Sun.COM 
87911245SZhijun.Fu@Sun.COM 	if (pcie_initchild(child) != DDI_SUCCESS) {
88010187SKrishna.Elango@Sun.COM 		result = DDI_FAILURE;
88111596SJason.Beloro@Sun.COM 		pcie_fini_dom(child);
88210187SKrishna.Elango@Sun.COM 		goto cleanup;
88310187SKrishna.Elango@Sun.COM 	}
88410187SKrishna.Elango@Sun.COM 
88510187SKrishna.Elango@Sun.COM #ifdef PX_PLX
88610187SKrishna.Elango@Sun.COM 	if (pcieb_init_plx_workarounds(pcieb, child) == DDI_FAILURE) {
88710187SKrishna.Elango@Sun.COM 		result = DDI_FAILURE;
88811596SJason.Beloro@Sun.COM 		pcie_fini_dom(child);
88910187SKrishna.Elango@Sun.COM 		goto cleanup;
89010187SKrishna.Elango@Sun.COM 	}
89110187SKrishna.Elango@Sun.COM #endif /* PX_PLX */
89210187SKrishna.Elango@Sun.COM 
89310187SKrishna.Elango@Sun.COM 	result = DDI_SUCCESS;
89410187SKrishna.Elango@Sun.COM cleanup:
89510187SKrishna.Elango@Sun.COM 	pcie_pm_release(pcieb->pcieb_dip);
89610187SKrishna.Elango@Sun.COM done:
89710187SKrishna.Elango@Sun.COM 	return (result);
89810187SKrishna.Elango@Sun.COM }
89910187SKrishna.Elango@Sun.COM 
90010187SKrishna.Elango@Sun.COM static void
pcieb_uninitchild(dev_info_t * dip)90110187SKrishna.Elango@Sun.COM pcieb_uninitchild(dev_info_t *dip)
90210187SKrishna.Elango@Sun.COM {
90310187SKrishna.Elango@Sun.COM 
90410187SKrishna.Elango@Sun.COM 	pcie_uninitchild(dip);
90510187SKrishna.Elango@Sun.COM 
90610187SKrishna.Elango@Sun.COM 	pcieb_plat_uninitchild(dip);
90710187SKrishna.Elango@Sun.COM 
90810187SKrishna.Elango@Sun.COM 	ddi_set_name_addr(dip, NULL);
90910187SKrishna.Elango@Sun.COM 
91010187SKrishna.Elango@Sun.COM 	/*
91110187SKrishna.Elango@Sun.COM 	 * Strip the node to properly convert it back to prototype form
91210187SKrishna.Elango@Sun.COM 	 */
91310187SKrishna.Elango@Sun.COM 	ddi_remove_minor_node(dip, NULL);
91410187SKrishna.Elango@Sun.COM 
91510187SKrishna.Elango@Sun.COM 	ddi_prop_remove_all(dip);
91610187SKrishna.Elango@Sun.COM }
91710187SKrishna.Elango@Sun.COM 
91810187SKrishna.Elango@Sun.COM static boolean_t
pcieb_is_pcie_device_type(dev_info_t * dip)91910187SKrishna.Elango@Sun.COM pcieb_is_pcie_device_type(dev_info_t *dip)
92010187SKrishna.Elango@Sun.COM {
92110187SKrishna.Elango@Sun.COM 	pcie_bus_t	*bus_p = PCIE_DIP2BUS(dip);
92210187SKrishna.Elango@Sun.COM 
92310187SKrishna.Elango@Sun.COM 	if (PCIE_IS_SW(bus_p) || PCIE_IS_RP(bus_p) || PCIE_IS_PCI2PCIE(bus_p))
92410187SKrishna.Elango@Sun.COM 		return (B_TRUE);
92510187SKrishna.Elango@Sun.COM 
92610187SKrishna.Elango@Sun.COM 	return (B_FALSE);
92710187SKrishna.Elango@Sun.COM }
92810187SKrishna.Elango@Sun.COM 
92910187SKrishna.Elango@Sun.COM static int
pcieb_intr_attach(pcieb_devstate_t * pcieb)93010187SKrishna.Elango@Sun.COM pcieb_intr_attach(pcieb_devstate_t *pcieb)
93110187SKrishna.Elango@Sun.COM {
93210187SKrishna.Elango@Sun.COM 	int			intr_types;
93310187SKrishna.Elango@Sun.COM 	dev_info_t		*dip = pcieb->pcieb_dip;
93410187SKrishna.Elango@Sun.COM 
93510187SKrishna.Elango@Sun.COM 	/* Allow platform specific code to do any initialization first */
93610187SKrishna.Elango@Sun.COM 	pcieb_plat_intr_attach(pcieb);
93710187SKrishna.Elango@Sun.COM 
93810187SKrishna.Elango@Sun.COM 	/*
93910187SKrishna.Elango@Sun.COM 	 * Initialize interrupt handlers.
94010187SKrishna.Elango@Sun.COM 	 * If both MSI and FIXED are supported, try to attach MSI first.
94110187SKrishna.Elango@Sun.COM 	 * If MSI fails for any reason, then try FIXED, but only allow one
94210187SKrishna.Elango@Sun.COM 	 * type to be attached.
94310187SKrishna.Elango@Sun.COM 	 */
94410187SKrishna.Elango@Sun.COM 	if (ddi_intr_get_supported_types(dip, &intr_types) != DDI_SUCCESS) {
94510187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, dip, "ddi_intr_get_supported_types"
94610187SKrishna.Elango@Sun.COM 		    " failed\n");
94710187SKrishna.Elango@Sun.COM 		goto FAIL;
94810187SKrishna.Elango@Sun.COM 	}
94910187SKrishna.Elango@Sun.COM 
95010187SKrishna.Elango@Sun.COM 	if ((intr_types & DDI_INTR_TYPE_MSI) &&
95110187SKrishna.Elango@Sun.COM 	    (pcieb_msi_supported(dip) == DDI_SUCCESS)) {
95210187SKrishna.Elango@Sun.COM 		if (pcieb_intr_init(pcieb, DDI_INTR_TYPE_MSI) == DDI_SUCCESS)
95310187SKrishna.Elango@Sun.COM 			intr_types = DDI_INTR_TYPE_MSI;
95410187SKrishna.Elango@Sun.COM 		else {
95510187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_ATTACH, dip, "Unable to attach MSI"
95610187SKrishna.Elango@Sun.COM 			    " handler\n");
95710187SKrishna.Elango@Sun.COM 		}
95810187SKrishna.Elango@Sun.COM 	}
95910187SKrishna.Elango@Sun.COM 
96010187SKrishna.Elango@Sun.COM 	if (intr_types != DDI_INTR_TYPE_MSI) {
96110187SKrishna.Elango@Sun.COM 		/*
96210187SKrishna.Elango@Sun.COM 		 * MSIs are not supported or MSI initialization failed. For Root
96310187SKrishna.Elango@Sun.COM 		 * Ports mark this so error handling might try to fallback to
96410187SKrishna.Elango@Sun.COM 		 * some other mechanism if available (machinecheck etc.).
96510187SKrishna.Elango@Sun.COM 		 */
96610187SKrishna.Elango@Sun.COM 		if (PCIE_IS_RP(PCIE_DIP2UPBUS(dip)))
96710187SKrishna.Elango@Sun.COM 			pcieb->pcieb_no_aer_msi = B_TRUE;
96810187SKrishna.Elango@Sun.COM 	}
96910187SKrishna.Elango@Sun.COM 
97010187SKrishna.Elango@Sun.COM 	if (intr_types & DDI_INTR_TYPE_FIXED) {
97110187SKrishna.Elango@Sun.COM 		if (pcieb_intr_init(pcieb, DDI_INTR_TYPE_FIXED) !=
97210187SKrishna.Elango@Sun.COM 		    DDI_SUCCESS) {
97310187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_ATTACH, dip,
97410187SKrishna.Elango@Sun.COM 			    "Unable to attach INTx handler\n");
97510187SKrishna.Elango@Sun.COM 			goto FAIL;
97610187SKrishna.Elango@Sun.COM 		}
97710187SKrishna.Elango@Sun.COM 	}
97810187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
97910187SKrishna.Elango@Sun.COM 
98010187SKrishna.Elango@Sun.COM FAIL:
98110187SKrishna.Elango@Sun.COM 	return (DDI_FAILURE);
98210187SKrishna.Elango@Sun.COM }
98310187SKrishna.Elango@Sun.COM 
98410187SKrishna.Elango@Sun.COM /*
98510187SKrishna.Elango@Sun.COM  * This function initializes internally generated interrupts only.
98610187SKrishna.Elango@Sun.COM  * It does not affect any interrupts generated by downstream devices
98710187SKrishna.Elango@Sun.COM  * or the forwarding of them.
98810187SKrishna.Elango@Sun.COM  *
98910187SKrishna.Elango@Sun.COM  * Enable Device Specific Interrupts or Hotplug features here.
99010187SKrishna.Elango@Sun.COM  * Enabling features may change how many interrupts are requested
99110187SKrishna.Elango@Sun.COM  * by the device.  If features are not enabled first, the
99210187SKrishna.Elango@Sun.COM  * device might not ask for any interrupts.
99310187SKrishna.Elango@Sun.COM  */
99410397SShesha.Sreenivasamurthy@Sun.COM 
99510187SKrishna.Elango@Sun.COM static int
pcieb_intr_init(pcieb_devstate_t * pcieb,int intr_type)99610187SKrishna.Elango@Sun.COM pcieb_intr_init(pcieb_devstate_t *pcieb, int intr_type)
99710187SKrishna.Elango@Sun.COM {
99810187SKrishna.Elango@Sun.COM 	dev_info_t	*dip = pcieb->pcieb_dip;
99910187SKrishna.Elango@Sun.COM 	int		nintrs, request, count, x;
100010187SKrishna.Elango@Sun.COM 	int		intr_cap = 0;
100110187SKrishna.Elango@Sun.COM 	int		inum = 0;
100210187SKrishna.Elango@Sun.COM 	int		ret, hp_msi_off;
100310187SKrishna.Elango@Sun.COM 	pcie_bus_t	*bus_p = PCIE_DIP2UPBUS(dip);
100410187SKrishna.Elango@Sun.COM 	uint16_t	vendorid = bus_p->bus_dev_ven_id & 0xFFFF;
100510187SKrishna.Elango@Sun.COM 	boolean_t	is_hp = B_FALSE;
100610187SKrishna.Elango@Sun.COM 	boolean_t	is_pme = B_FALSE;
100710187SKrishna.Elango@Sun.COM 
100810187SKrishna.Elango@Sun.COM 	PCIEB_DEBUG(DBG_ATTACH, dip, "pcieb_intr_init: Attaching %s handler\n",
100910187SKrishna.Elango@Sun.COM 	    (intr_type == DDI_INTR_TYPE_MSI) ? "MSI" : "INTx");
101010187SKrishna.Elango@Sun.COM 
101110187SKrishna.Elango@Sun.COM 	request = 0;
101210923SEvan.Yan@Sun.COM 	if (PCIE_IS_HOTPLUG_ENABLED(dip)) {
101310187SKrishna.Elango@Sun.COM 		request++;
101410187SKrishna.Elango@Sun.COM 		is_hp = B_TRUE;
101510187SKrishna.Elango@Sun.COM 	}
101610187SKrishna.Elango@Sun.COM 
101710187SKrishna.Elango@Sun.COM 	/*
101810187SKrishna.Elango@Sun.COM 	 * Hotplug and PME share the same MSI vector. If hotplug is not
101910187SKrishna.Elango@Sun.COM 	 * supported check if MSI is needed for PME.
102010187SKrishna.Elango@Sun.COM 	 */
102110187SKrishna.Elango@Sun.COM 	if ((intr_type == DDI_INTR_TYPE_MSI) && PCIE_IS_RP(bus_p) &&
102210187SKrishna.Elango@Sun.COM 	    (vendorid == NVIDIA_VENDOR_ID)) {
102310187SKrishna.Elango@Sun.COM 		is_pme = B_TRUE;
102410187SKrishna.Elango@Sun.COM 		if (!is_hp)
102510187SKrishna.Elango@Sun.COM 			request++;
102610187SKrishna.Elango@Sun.COM 	}
102710187SKrishna.Elango@Sun.COM 
102810187SKrishna.Elango@Sun.COM 	/*
102910187SKrishna.Elango@Sun.COM 	 * Setup MSI if this device is a Rootport and has AER. Currently no
103010187SKrishna.Elango@Sun.COM 	 * SPARC Root Port supports fabric errors being reported through it.
103110187SKrishna.Elango@Sun.COM 	 */
103210187SKrishna.Elango@Sun.COM 	if (intr_type == DDI_INTR_TYPE_MSI) {
103310187SKrishna.Elango@Sun.COM 		if (PCIE_IS_RP(bus_p) && PCIE_HAS_AER(bus_p))
103410187SKrishna.Elango@Sun.COM 			request++;
103510187SKrishna.Elango@Sun.COM 	}
103610187SKrishna.Elango@Sun.COM 
103710187SKrishna.Elango@Sun.COM 	if (request == 0)
103810187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
103910187SKrishna.Elango@Sun.COM 
104010187SKrishna.Elango@Sun.COM 	/*
104110187SKrishna.Elango@Sun.COM 	 * Get number of supported interrupts.
104210187SKrishna.Elango@Sun.COM 	 *
104310187SKrishna.Elango@Sun.COM 	 * Several Bridges/Switches will not have this property set, resulting
104410187SKrishna.Elango@Sun.COM 	 * in a FAILURE, if the device is not configured in a way that
104510187SKrishna.Elango@Sun.COM 	 * interrupts are needed. (eg. hotplugging)
104610187SKrishna.Elango@Sun.COM 	 */
104710187SKrishna.Elango@Sun.COM 	ret = ddi_intr_get_nintrs(dip, intr_type, &nintrs);
104810187SKrishna.Elango@Sun.COM 	if ((ret != DDI_SUCCESS) || (nintrs == 0)) {
104910187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, dip, "ddi_intr_get_nintrs ret:%d"
105010187SKrishna.Elango@Sun.COM 		    " req:%d\n", ret, nintrs);
105110187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
105210187SKrishna.Elango@Sun.COM 	}
105310187SKrishna.Elango@Sun.COM 
105410187SKrishna.Elango@Sun.COM 	PCIEB_DEBUG(DBG_ATTACH, dip, "bdf 0x%x: ddi_intr_get_nintrs: nintrs %d",
105510187SKrishna.Elango@Sun.COM 	    " request %d\n", bus_p->bus_bdf, nintrs, request);
105610187SKrishna.Elango@Sun.COM 
105710187SKrishna.Elango@Sun.COM 	if (request > nintrs)
105810187SKrishna.Elango@Sun.COM 		request = nintrs;
105910187SKrishna.Elango@Sun.COM 
106010187SKrishna.Elango@Sun.COM 	/* Allocate an array of interrupt handlers */
106110187SKrishna.Elango@Sun.COM 	pcieb->pcieb_htable_size = sizeof (ddi_intr_handle_t) * request;
106210187SKrishna.Elango@Sun.COM 	pcieb->pcieb_htable = kmem_zalloc(pcieb->pcieb_htable_size,
106310187SKrishna.Elango@Sun.COM 	    KM_SLEEP);
106410187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_HTABLE;
106510187SKrishna.Elango@Sun.COM 
106610187SKrishna.Elango@Sun.COM 	ret = ddi_intr_alloc(dip, pcieb->pcieb_htable, intr_type, inum,
106710187SKrishna.Elango@Sun.COM 	    request, &count, DDI_INTR_ALLOC_NORMAL);
106810187SKrishna.Elango@Sun.COM 	if ((ret != DDI_SUCCESS) || (count == 0)) {
106910187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, dip, "ddi_intr_alloc() ret: %d ask: %d"
107010187SKrishna.Elango@Sun.COM 		    " actual: %d\n", ret, request, count);
107110187SKrishna.Elango@Sun.COM 		goto FAIL;
107210187SKrishna.Elango@Sun.COM 	}
107310187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_ALLOC;
107410187SKrishna.Elango@Sun.COM 
107510187SKrishna.Elango@Sun.COM 	/* Save the actual number of interrupts allocated */
107610187SKrishna.Elango@Sun.COM 	pcieb->pcieb_intr_count = count;
107710187SKrishna.Elango@Sun.COM 	if (count < request) {
107810187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, dip, "bdf 0%x: Requested Intr: %d"
107910187SKrishna.Elango@Sun.COM 		    " Received: %d\n", bus_p->bus_bdf, request, count);
108010187SKrishna.Elango@Sun.COM 	}
108110187SKrishna.Elango@Sun.COM 
108210187SKrishna.Elango@Sun.COM 	/*
108310187SKrishna.Elango@Sun.COM 	 * NVidia (MCP55 and other) chipsets have a errata that if the number
108410187SKrishna.Elango@Sun.COM 	 * of requested MSI intrs is not allocated we have to fall back to INTx.
108510187SKrishna.Elango@Sun.COM 	 */
108610187SKrishna.Elango@Sun.COM 	if (intr_type == DDI_INTR_TYPE_MSI) {
108710187SKrishna.Elango@Sun.COM 		if (PCIE_IS_RP(bus_p) && (vendorid == NVIDIA_VENDOR_ID)) {
108810187SKrishna.Elango@Sun.COM 			if (request != count)
108910187SKrishna.Elango@Sun.COM 				goto FAIL;
109010187SKrishna.Elango@Sun.COM 		}
109110187SKrishna.Elango@Sun.COM 	}
109210187SKrishna.Elango@Sun.COM 
109310187SKrishna.Elango@Sun.COM 	/* Get interrupt priority */
109410187SKrishna.Elango@Sun.COM 	ret = ddi_intr_get_pri(pcieb->pcieb_htable[0],
109510187SKrishna.Elango@Sun.COM 	    &pcieb->pcieb_intr_priority);
109610187SKrishna.Elango@Sun.COM 	if (ret != DDI_SUCCESS) {
109710187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_ATTACH, dip, "ddi_intr_get_pri() ret: %d\n",
109810187SKrishna.Elango@Sun.COM 		    ret);
109910187SKrishna.Elango@Sun.COM 		goto FAIL;
110010187SKrishna.Elango@Sun.COM 	}
110110187SKrishna.Elango@Sun.COM 
110210187SKrishna.Elango@Sun.COM 	if (pcieb->pcieb_intr_priority >= LOCK_LEVEL) {
110310187SKrishna.Elango@Sun.COM 		pcieb->pcieb_intr_priority = LOCK_LEVEL - 1;
110410187SKrishna.Elango@Sun.COM 		ret = ddi_intr_set_pri(pcieb->pcieb_htable[0],
110510187SKrishna.Elango@Sun.COM 		    pcieb->pcieb_intr_priority);
110610187SKrishna.Elango@Sun.COM 		if (ret != DDI_SUCCESS) {
110710187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_ATTACH, dip, "ddi_intr_set_pri() ret:"
110810187SKrishna.Elango@Sun.COM 			" %d\n", ret);
110910187SKrishna.Elango@Sun.COM 
111010187SKrishna.Elango@Sun.COM 			goto FAIL;
111110187SKrishna.Elango@Sun.COM 		}
111210187SKrishna.Elango@Sun.COM 	}
111310187SKrishna.Elango@Sun.COM 
111410187SKrishna.Elango@Sun.COM 	mutex_init(&pcieb->pcieb_intr_mutex, NULL, MUTEX_DRIVER, NULL);
111510187SKrishna.Elango@Sun.COM 
111610187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_MUTEX;
111710187SKrishna.Elango@Sun.COM 
111810187SKrishna.Elango@Sun.COM 	for (count = 0; count < pcieb->pcieb_intr_count; count++) {
111910187SKrishna.Elango@Sun.COM 		ret = ddi_intr_add_handler(pcieb->pcieb_htable[count],
112010187SKrishna.Elango@Sun.COM 		    pcieb_intr_handler, (caddr_t)pcieb,
112110187SKrishna.Elango@Sun.COM 		    (caddr_t)(uintptr_t)(inum + count));
112210187SKrishna.Elango@Sun.COM 
112310187SKrishna.Elango@Sun.COM 		if (ret != DDI_SUCCESS) {
112410187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_ATTACH, dip, "Cannot add "
112510187SKrishna.Elango@Sun.COM 			    "interrupt(%d)\n", ret);
112610187SKrishna.Elango@Sun.COM 			break;
112710187SKrishna.Elango@Sun.COM 		}
112810187SKrishna.Elango@Sun.COM 	}
112910187SKrishna.Elango@Sun.COM 
113010187SKrishna.Elango@Sun.COM 	/* If unsucessful, remove the added handlers */
113110187SKrishna.Elango@Sun.COM 	if (ret != DDI_SUCCESS) {
113210187SKrishna.Elango@Sun.COM 		for (x = 0; x < count; x++) {
113310187SKrishna.Elango@Sun.COM 			(void) ddi_intr_remove_handler(pcieb->pcieb_htable[x]);
113410187SKrishna.Elango@Sun.COM 		}
113510187SKrishna.Elango@Sun.COM 		goto FAIL;
113610187SKrishna.Elango@Sun.COM 	}
113710187SKrishna.Elango@Sun.COM 
113810187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_HANDLER;
113910187SKrishna.Elango@Sun.COM 
114010187SKrishna.Elango@Sun.COM 	(void) ddi_intr_get_cap(pcieb->pcieb_htable[0], &intr_cap);
114110187SKrishna.Elango@Sun.COM 
114210187SKrishna.Elango@Sun.COM 	/*
114310187SKrishna.Elango@Sun.COM 	 * Get this intr lock because we are not quite ready to handle
114410187SKrishna.Elango@Sun.COM 	 * interrupts immediately after enabling it. The MSI multi register
114510187SKrishna.Elango@Sun.COM 	 * gets programmed in ddi_intr_enable after which we need to get the
114610187SKrishna.Elango@Sun.COM 	 * MSI offsets for Hotplug/AER.
114710187SKrishna.Elango@Sun.COM 	 */
114810187SKrishna.Elango@Sun.COM 	mutex_enter(&pcieb->pcieb_intr_mutex);
114910187SKrishna.Elango@Sun.COM 
115010187SKrishna.Elango@Sun.COM 	if (intr_cap & DDI_INTR_FLAG_BLOCK) {
115110187SKrishna.Elango@Sun.COM 		(void) ddi_intr_block_enable(pcieb->pcieb_htable,
115210187SKrishna.Elango@Sun.COM 		    pcieb->pcieb_intr_count);
115310187SKrishna.Elango@Sun.COM 		pcieb->pcieb_init_flags |= PCIEB_INIT_BLOCK;
115410187SKrishna.Elango@Sun.COM 	} else {
115510187SKrishna.Elango@Sun.COM 		for (count = 0; count < pcieb->pcieb_intr_count; count++) {
115610187SKrishna.Elango@Sun.COM 			(void) ddi_intr_enable(pcieb->pcieb_htable[count]);
115710187SKrishna.Elango@Sun.COM 		}
115810187SKrishna.Elango@Sun.COM 	}
115910187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags |= PCIEB_INIT_ENABLE;
116010187SKrishna.Elango@Sun.COM 
116110187SKrishna.Elango@Sun.COM 	/* Save the interrupt type */
116210187SKrishna.Elango@Sun.COM 	pcieb->pcieb_intr_type = intr_type;
116310187SKrishna.Elango@Sun.COM 
116410187SKrishna.Elango@Sun.COM 	/* Get the MSI offset for hotplug/PME from the PCIe cap reg */
116510187SKrishna.Elango@Sun.COM 	if (intr_type == DDI_INTR_TYPE_MSI) {
116610187SKrishna.Elango@Sun.COM 		hp_msi_off = PCI_CAP_GET16(bus_p->bus_cfg_hdl, NULL,
116710187SKrishna.Elango@Sun.COM 		    bus_p->bus_pcie_off, PCIE_PCIECAP) &
116810187SKrishna.Elango@Sun.COM 		    PCIE_PCIECAP_INT_MSG_NUM;
116910187SKrishna.Elango@Sun.COM 
117010187SKrishna.Elango@Sun.COM 		if (hp_msi_off >= count) {
117110187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_ATTACH, dip, "MSI number %d in PCIe "
117210187SKrishna.Elango@Sun.COM 			    "cap > max allocated %d\n", hp_msi_off, count);
117310187SKrishna.Elango@Sun.COM 			mutex_exit(&pcieb->pcieb_intr_mutex);
117410187SKrishna.Elango@Sun.COM 			goto FAIL;
117510187SKrishna.Elango@Sun.COM 		}
117610187SKrishna.Elango@Sun.COM 
117710187SKrishna.Elango@Sun.COM 		if (is_hp)
117810187SKrishna.Elango@Sun.COM 			pcieb->pcieb_isr_tab[hp_msi_off] |= PCIEB_INTR_SRC_HP;
117910187SKrishna.Elango@Sun.COM 
118010187SKrishna.Elango@Sun.COM 		if (is_pme)
118110187SKrishna.Elango@Sun.COM 			pcieb->pcieb_isr_tab[hp_msi_off] |= PCIEB_INTR_SRC_PME;
118210187SKrishna.Elango@Sun.COM 	} else {
118310187SKrishna.Elango@Sun.COM 		/* INTx handles only Hotplug interrupts */
118410187SKrishna.Elango@Sun.COM 		if (is_hp)
118510187SKrishna.Elango@Sun.COM 			pcieb->pcieb_isr_tab[0] |= PCIEB_INTR_SRC_HP;
118610187SKrishna.Elango@Sun.COM 	}
118710187SKrishna.Elango@Sun.COM 
118810187SKrishna.Elango@Sun.COM 
118910187SKrishna.Elango@Sun.COM 	/*
119010187SKrishna.Elango@Sun.COM 	 * Get the MSI offset for errors from the AER Root Error status
119110187SKrishna.Elango@Sun.COM 	 * register.
119210187SKrishna.Elango@Sun.COM 	 */
119310187SKrishna.Elango@Sun.COM 	if ((intr_type == DDI_INTR_TYPE_MSI) && PCIE_IS_RP(bus_p)) {
119410187SKrishna.Elango@Sun.COM 		if (PCIE_HAS_AER(bus_p)) {
119510187SKrishna.Elango@Sun.COM 			int aer_msi_off;
119610187SKrishna.Elango@Sun.COM 			aer_msi_off = (PCI_XCAP_GET32(bus_p->bus_cfg_hdl, NULL,
119710187SKrishna.Elango@Sun.COM 			    bus_p->bus_aer_off, PCIE_AER_RE_STS) >>
119810187SKrishna.Elango@Sun.COM 			    PCIE_AER_RE_STS_MSG_NUM_SHIFT) &
119910187SKrishna.Elango@Sun.COM 			    PCIE_AER_RE_STS_MSG_NUM_MASK;
120010187SKrishna.Elango@Sun.COM 
120110187SKrishna.Elango@Sun.COM 			if (aer_msi_off >= count) {
120210187SKrishna.Elango@Sun.COM 				PCIEB_DEBUG(DBG_ATTACH, dip, "MSI number %d in"
120310187SKrishna.Elango@Sun.COM 				    " AER cap > max allocated %d\n",
120410187SKrishna.Elango@Sun.COM 				    aer_msi_off, count);
120510187SKrishna.Elango@Sun.COM 				mutex_exit(&pcieb->pcieb_intr_mutex);
120610187SKrishna.Elango@Sun.COM 				goto FAIL;
120710187SKrishna.Elango@Sun.COM 			}
120810187SKrishna.Elango@Sun.COM 			pcieb->pcieb_isr_tab[aer_msi_off] |= PCIEB_INTR_SRC_AER;
120910187SKrishna.Elango@Sun.COM 		} else {
121010187SKrishna.Elango@Sun.COM 			/*
121110187SKrishna.Elango@Sun.COM 			 * This RP does not have AER. Fallback to the
121210187SKrishna.Elango@Sun.COM 			 * SERR+Machinecheck approach if available.
121310187SKrishna.Elango@Sun.COM 			 */
121410187SKrishna.Elango@Sun.COM 			pcieb->pcieb_no_aer_msi = B_TRUE;
121510187SKrishna.Elango@Sun.COM 		}
121610187SKrishna.Elango@Sun.COM 	}
121710187SKrishna.Elango@Sun.COM 
121810187SKrishna.Elango@Sun.COM 	mutex_exit(&pcieb->pcieb_intr_mutex);
121910187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
122010187SKrishna.Elango@Sun.COM 
122110187SKrishna.Elango@Sun.COM FAIL:
122210397SShesha.Sreenivasamurthy@Sun.COM 	pcieb_intr_fini(pcieb);
122310187SKrishna.Elango@Sun.COM 	return (DDI_FAILURE);
122410187SKrishna.Elango@Sun.COM }
122510187SKrishna.Elango@Sun.COM 
122610187SKrishna.Elango@Sun.COM static void
pcieb_intr_fini(pcieb_devstate_t * pcieb)122710187SKrishna.Elango@Sun.COM pcieb_intr_fini(pcieb_devstate_t *pcieb)
122810187SKrishna.Elango@Sun.COM {
122910187SKrishna.Elango@Sun.COM 	int x;
123010187SKrishna.Elango@Sun.COM 	int count = pcieb->pcieb_intr_count;
123110187SKrishna.Elango@Sun.COM 	int flags = pcieb->pcieb_init_flags;
123210187SKrishna.Elango@Sun.COM 
123310187SKrishna.Elango@Sun.COM 	if ((flags & PCIEB_INIT_ENABLE) &&
123410187SKrishna.Elango@Sun.COM 	    (flags & PCIEB_INIT_BLOCK)) {
123510187SKrishna.Elango@Sun.COM 		(void) ddi_intr_block_disable(pcieb->pcieb_htable, count);
123610187SKrishna.Elango@Sun.COM 		flags &= ~(PCIEB_INIT_ENABLE |
123710187SKrishna.Elango@Sun.COM 		    PCIEB_INIT_BLOCK);
123810187SKrishna.Elango@Sun.COM 	}
123910187SKrishna.Elango@Sun.COM 
124010187SKrishna.Elango@Sun.COM 	if (flags & PCIEB_INIT_MUTEX)
124110187SKrishna.Elango@Sun.COM 		mutex_destroy(&pcieb->pcieb_intr_mutex);
124210187SKrishna.Elango@Sun.COM 
124310187SKrishna.Elango@Sun.COM 	for (x = 0; x < count; x++) {
124410187SKrishna.Elango@Sun.COM 		if (flags & PCIEB_INIT_ENABLE)
124510187SKrishna.Elango@Sun.COM 			(void) ddi_intr_disable(pcieb->pcieb_htable[x]);
124610187SKrishna.Elango@Sun.COM 
124710187SKrishna.Elango@Sun.COM 		if (flags & PCIEB_INIT_HANDLER)
124810187SKrishna.Elango@Sun.COM 			(void) ddi_intr_remove_handler(pcieb->pcieb_htable[x]);
124910187SKrishna.Elango@Sun.COM 
125010187SKrishna.Elango@Sun.COM 		if (flags & PCIEB_INIT_ALLOC)
125110187SKrishna.Elango@Sun.COM 			(void) ddi_intr_free(pcieb->pcieb_htable[x]);
125210187SKrishna.Elango@Sun.COM 	}
125310187SKrishna.Elango@Sun.COM 
125410187SKrishna.Elango@Sun.COM 	flags &= ~(PCIEB_INIT_ENABLE | PCIEB_INIT_HANDLER | PCIEB_INIT_ALLOC |
125510187SKrishna.Elango@Sun.COM 	    PCIEB_INIT_MUTEX);
125610187SKrishna.Elango@Sun.COM 
125710187SKrishna.Elango@Sun.COM 	if (flags & PCIEB_INIT_HTABLE)
125810187SKrishna.Elango@Sun.COM 		kmem_free(pcieb->pcieb_htable, pcieb->pcieb_htable_size);
125910187SKrishna.Elango@Sun.COM 
126010187SKrishna.Elango@Sun.COM 	flags &= ~PCIEB_INIT_HTABLE;
126110187SKrishna.Elango@Sun.COM 
126210187SKrishna.Elango@Sun.COM 	pcieb->pcieb_init_flags &= flags;
126310187SKrishna.Elango@Sun.COM }
126410187SKrishna.Elango@Sun.COM 
126510187SKrishna.Elango@Sun.COM /*
126610187SKrishna.Elango@Sun.COM  * Checks if this device needs MSIs enabled or not.
126710187SKrishna.Elango@Sun.COM  */
126810187SKrishna.Elango@Sun.COM /*ARGSUSED*/
126910187SKrishna.Elango@Sun.COM static int
pcieb_msi_supported(dev_info_t * dip)127010187SKrishna.Elango@Sun.COM pcieb_msi_supported(dev_info_t *dip)
127110187SKrishna.Elango@Sun.COM {
127210187SKrishna.Elango@Sun.COM 	return ((pcieb_enable_msi && pcieb_plat_msi_supported(dip)) ?
127310187SKrishna.Elango@Sun.COM 	    DDI_SUCCESS: DDI_FAILURE);
127410187SKrishna.Elango@Sun.COM }
127510187SKrishna.Elango@Sun.COM 
127610187SKrishna.Elango@Sun.COM /*ARGSUSED*/
127710397SShesha.Sreenivasamurthy@Sun.COM static int
pcieb_fm_init_child(dev_info_t * dip,dev_info_t * tdip,int cap,ddi_iblock_cookie_t * ibc)127810187SKrishna.Elango@Sun.COM pcieb_fm_init_child(dev_info_t *dip, dev_info_t *tdip, int cap,
127910187SKrishna.Elango@Sun.COM     ddi_iblock_cookie_t *ibc)
128010187SKrishna.Elango@Sun.COM {
128110187SKrishna.Elango@Sun.COM 	pcieb_devstate_t  *pcieb = ddi_get_soft_state(pcieb_state,
128210187SKrishna.Elango@Sun.COM 	    ddi_get_instance(dip));
128310187SKrishna.Elango@Sun.COM 
128410187SKrishna.Elango@Sun.COM 	ASSERT(ibc != NULL);
128510187SKrishna.Elango@Sun.COM 	*ibc = pcieb->pcieb_fm_ibc;
128610187SKrishna.Elango@Sun.COM 
128710187SKrishna.Elango@Sun.COM 	return (DEVI(dip)->devi_fmhdl->fh_cap | DDI_FM_ACCCHK_CAPABLE |
128810187SKrishna.Elango@Sun.COM 	    DDI_FM_DMACHK_CAPABLE);
128910187SKrishna.Elango@Sun.COM }
129010187SKrishna.Elango@Sun.COM 
129110187SKrishna.Elango@Sun.COM static int
pcieb_fm_init(pcieb_devstate_t * pcieb_p)129210187SKrishna.Elango@Sun.COM pcieb_fm_init(pcieb_devstate_t *pcieb_p)
129310187SKrishna.Elango@Sun.COM {
129410187SKrishna.Elango@Sun.COM 	dev_info_t	*dip = pcieb_p->pcieb_dip;
129510187SKrishna.Elango@Sun.COM 	int		fm_cap = DDI_FM_EREPORT_CAPABLE;
129610187SKrishna.Elango@Sun.COM 
129710187SKrishna.Elango@Sun.COM 	/*
129810187SKrishna.Elango@Sun.COM 	 * Request our capability level and get our parents capability
129910187SKrishna.Elango@Sun.COM 	 * and ibc.
130010187SKrishna.Elango@Sun.COM 	 */
130110187SKrishna.Elango@Sun.COM 	ddi_fm_init(dip, &fm_cap, &pcieb_p->pcieb_fm_ibc);
130210187SKrishna.Elango@Sun.COM 
130310187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
130410187SKrishna.Elango@Sun.COM }
130510187SKrishna.Elango@Sun.COM 
130610187SKrishna.Elango@Sun.COM /*
130710187SKrishna.Elango@Sun.COM  * Breakdown our FMA resources
130810187SKrishna.Elango@Sun.COM  */
130910187SKrishna.Elango@Sun.COM static void
pcieb_fm_fini(pcieb_devstate_t * pcieb_p)131010187SKrishna.Elango@Sun.COM pcieb_fm_fini(pcieb_devstate_t *pcieb_p)
131110187SKrishna.Elango@Sun.COM {
131210187SKrishna.Elango@Sun.COM 	/*
131310187SKrishna.Elango@Sun.COM 	 * Clean up allocated fm structures
131410187SKrishna.Elango@Sun.COM 	 */
131510187SKrishna.Elango@Sun.COM 	ddi_fm_fini(pcieb_p->pcieb_dip);
131610187SKrishna.Elango@Sun.COM }
131710187SKrishna.Elango@Sun.COM 
131810187SKrishna.Elango@Sun.COM static int
pcieb_open(dev_t * devp,int flags,int otyp,cred_t * credp)131910187SKrishna.Elango@Sun.COM pcieb_open(dev_t *devp, int flags, int otyp, cred_t *credp)
132010187SKrishna.Elango@Sun.COM {
132110923SEvan.Yan@Sun.COM 	int		inst = PCI_MINOR_NUM_TO_INSTANCE(getminor(*devp));
132210923SEvan.Yan@Sun.COM 	pcieb_devstate_t	*pcieb = ddi_get_soft_state(pcieb_state, inst);
132310923SEvan.Yan@Sun.COM 	int	rv;
132410187SKrishna.Elango@Sun.COM 
132510923SEvan.Yan@Sun.COM 	if (pcieb == NULL)
132610187SKrishna.Elango@Sun.COM 		return (ENXIO);
132710187SKrishna.Elango@Sun.COM 
132810923SEvan.Yan@Sun.COM 	mutex_enter(&pcieb->pcieb_mutex);
132910923SEvan.Yan@Sun.COM 	rv = pcie_open(pcieb->pcieb_dip, devp, flags, otyp, credp);
133010923SEvan.Yan@Sun.COM 	mutex_exit(&pcieb->pcieb_mutex);
133110187SKrishna.Elango@Sun.COM 
133210923SEvan.Yan@Sun.COM 	return (rv);
133310187SKrishna.Elango@Sun.COM }
133410187SKrishna.Elango@Sun.COM 
133510187SKrishna.Elango@Sun.COM static int
pcieb_close(dev_t dev,int flags,int otyp,cred_t * credp)133610187SKrishna.Elango@Sun.COM pcieb_close(dev_t dev, int flags, int otyp, cred_t *credp)
133710187SKrishna.Elango@Sun.COM {
133810923SEvan.Yan@Sun.COM 	int		inst = PCI_MINOR_NUM_TO_INSTANCE(getminor(dev));
133910923SEvan.Yan@Sun.COM 	pcieb_devstate_t	*pcieb = ddi_get_soft_state(pcieb_state, inst);
134010923SEvan.Yan@Sun.COM 	int	rv;
134110187SKrishna.Elango@Sun.COM 
134210923SEvan.Yan@Sun.COM 	if (pcieb == NULL)
134310187SKrishna.Elango@Sun.COM 		return (ENXIO);
134410187SKrishna.Elango@Sun.COM 
134510923SEvan.Yan@Sun.COM 	mutex_enter(&pcieb->pcieb_mutex);
134610923SEvan.Yan@Sun.COM 	rv = pcie_close(pcieb->pcieb_dip, dev, flags, otyp, credp);
134710923SEvan.Yan@Sun.COM 	mutex_exit(&pcieb->pcieb_mutex);
134810187SKrishna.Elango@Sun.COM 
134910923SEvan.Yan@Sun.COM 	return (rv);
135010187SKrishna.Elango@Sun.COM }
135110187SKrishna.Elango@Sun.COM 
135210187SKrishna.Elango@Sun.COM static int
pcieb_ioctl(dev_t dev,int cmd,intptr_t arg,int mode,cred_t * credp,int * rvalp)135310187SKrishna.Elango@Sun.COM pcieb_ioctl(dev_t dev, int cmd, intptr_t arg, int mode, cred_t *credp,
135410187SKrishna.Elango@Sun.COM 	int *rvalp)
135510187SKrishna.Elango@Sun.COM {
135610923SEvan.Yan@Sun.COM 	int		inst = PCI_MINOR_NUM_TO_INSTANCE(getminor(dev));
135710923SEvan.Yan@Sun.COM 	pcieb_devstate_t	*pcieb = ddi_get_soft_state(pcieb_state, inst);
135810923SEvan.Yan@Sun.COM 	int		rv;
135910187SKrishna.Elango@Sun.COM 
136010923SEvan.Yan@Sun.COM 	if (pcieb == NULL)
136110187SKrishna.Elango@Sun.COM 		return (ENXIO);
136210187SKrishna.Elango@Sun.COM 
136310923SEvan.Yan@Sun.COM 	/* To handle devctl and hotplug related ioctls */
136410923SEvan.Yan@Sun.COM 	rv = pcie_ioctl(pcieb->pcieb_dip, dev, cmd, arg, mode, credp, rvalp);
136510187SKrishna.Elango@Sun.COM 
136610187SKrishna.Elango@Sun.COM 	return (rv);
136710187SKrishna.Elango@Sun.COM }
136810187SKrishna.Elango@Sun.COM 
136910187SKrishna.Elango@Sun.COM /*
137010187SKrishna.Elango@Sun.COM  * Common interrupt handler for hotplug, PME and errors.
137110187SKrishna.Elango@Sun.COM  */
137210187SKrishna.Elango@Sun.COM static uint_t
pcieb_intr_handler(caddr_t arg1,caddr_t arg2)137310187SKrishna.Elango@Sun.COM pcieb_intr_handler(caddr_t arg1, caddr_t arg2)
137410187SKrishna.Elango@Sun.COM {
137510187SKrishna.Elango@Sun.COM 	pcieb_devstate_t *pcieb_p = (pcieb_devstate_t *)arg1;
137610187SKrishna.Elango@Sun.COM 	dev_info_t	*dip = pcieb_p->pcieb_dip;
137710187SKrishna.Elango@Sun.COM 	ddi_fm_error_t	derr;
137810187SKrishna.Elango@Sun.COM 	int		sts = 0;
137910187SKrishna.Elango@Sun.COM 	int		ret = DDI_INTR_UNCLAIMED;
138010187SKrishna.Elango@Sun.COM 	int		isrc;
138110187SKrishna.Elango@Sun.COM 
138210187SKrishna.Elango@Sun.COM 	if (!(pcieb_p->pcieb_init_flags & PCIEB_INIT_ENABLE))
138310187SKrishna.Elango@Sun.COM 		goto FAIL;
138410187SKrishna.Elango@Sun.COM 
138510187SKrishna.Elango@Sun.COM 	mutex_enter(&pcieb_p->pcieb_intr_mutex);
138610187SKrishna.Elango@Sun.COM 	isrc = pcieb_p->pcieb_isr_tab[(int)(uintptr_t)arg2];
138710187SKrishna.Elango@Sun.COM 	mutex_exit(&pcieb_p->pcieb_intr_mutex);
138810187SKrishna.Elango@Sun.COM 
138910187SKrishna.Elango@Sun.COM 	PCIEB_DEBUG(DBG_INTR, dip, "Received intr number %d\n",
139010187SKrishna.Elango@Sun.COM 	    (int)(uintptr_t)arg2);
139110187SKrishna.Elango@Sun.COM 
139210187SKrishna.Elango@Sun.COM 	if (isrc == PCIEB_INTR_SRC_UNKNOWN)
139310187SKrishna.Elango@Sun.COM 		goto FAIL;
139410187SKrishna.Elango@Sun.COM 
139510923SEvan.Yan@Sun.COM 	if (isrc & PCIEB_INTR_SRC_HP)
139610923SEvan.Yan@Sun.COM 		ret = pcie_intr(dip);
139710187SKrishna.Elango@Sun.COM 
139810187SKrishna.Elango@Sun.COM 	if (isrc & PCIEB_INTR_SRC_PME)
139910187SKrishna.Elango@Sun.COM 		ret = DDI_INTR_CLAIMED;
140010187SKrishna.Elango@Sun.COM 
140110187SKrishna.Elango@Sun.COM 	/* AER Error */
140210187SKrishna.Elango@Sun.COM 	if (isrc & PCIEB_INTR_SRC_AER) {
140310187SKrishna.Elango@Sun.COM 		/*
140410187SKrishna.Elango@Sun.COM 		 *  If MSI is shared with PME/hotplug then check Root Error
140510187SKrishna.Elango@Sun.COM 		 *  Status Reg before claiming it. For now it's ok since
140610187SKrishna.Elango@Sun.COM 		 *  we know we get 2 MSIs.
140710187SKrishna.Elango@Sun.COM 		 */
140810187SKrishna.Elango@Sun.COM 		ret = DDI_INTR_CLAIMED;
140910187SKrishna.Elango@Sun.COM 		bzero(&derr, sizeof (ddi_fm_error_t));
141010187SKrishna.Elango@Sun.COM 		derr.fme_version = DDI_FME_VERSION;
141110187SKrishna.Elango@Sun.COM 		mutex_enter(&pcieb_p->pcieb_peek_poke_mutex);
141210187SKrishna.Elango@Sun.COM 		mutex_enter(&pcieb_p->pcieb_err_mutex);
141310187SKrishna.Elango@Sun.COM 
141411596SJason.Beloro@Sun.COM 		pf_eh_enter(PCIE_DIP2BUS(dip));
141511596SJason.Beloro@Sun.COM 		PCIE_ROOT_EH_SRC(PCIE_DIP2PFD(dip))->intr_type =
141611596SJason.Beloro@Sun.COM 		    PF_INTR_TYPE_AER;
141711596SJason.Beloro@Sun.COM 
141810187SKrishna.Elango@Sun.COM 		if ((DEVI(dip)->devi_fmhdl->fh_cap) & DDI_FM_EREPORT_CAPABLE)
141910187SKrishna.Elango@Sun.COM 			sts = pf_scan_fabric(dip, &derr, NULL);
142011596SJason.Beloro@Sun.COM 		pf_eh_exit(PCIE_DIP2BUS(dip));
142110187SKrishna.Elango@Sun.COM 
142210187SKrishna.Elango@Sun.COM 		mutex_exit(&pcieb_p->pcieb_err_mutex);
142310187SKrishna.Elango@Sun.COM 		mutex_exit(&pcieb_p->pcieb_peek_poke_mutex);
142410187SKrishna.Elango@Sun.COM 		if (pcieb_die & sts)
142510187SKrishna.Elango@Sun.COM 			fm_panic("%s-%d: PCI(-X) Express Fatal Error. (0x%x)",
142610187SKrishna.Elango@Sun.COM 			    ddi_driver_name(dip), ddi_get_instance(dip), sts);
142710187SKrishna.Elango@Sun.COM 	}
142810187SKrishna.Elango@Sun.COM FAIL:
142910187SKrishna.Elango@Sun.COM 	return (ret);
143010187SKrishna.Elango@Sun.COM }
143110187SKrishna.Elango@Sun.COM 
143210187SKrishna.Elango@Sun.COM /*
143310187SKrishna.Elango@Sun.COM  * Some PCI-X to PCI-E bridges do not support full 64-bit addressing on the
143410187SKrishna.Elango@Sun.COM  * PCI-X side of the bridge.  We build a special version of this driver for
143510187SKrishna.Elango@Sun.COM  * those bridges, which uses PCIEB_ADDR_LIMIT_LO and/or PCIEB_ADDR_LIMIT_HI
143610187SKrishna.Elango@Sun.COM  * to define the range of values which the chip can handle.  The code below
143710187SKrishna.Elango@Sun.COM  * then clamps the DMA address range supplied by the driver, preventing the
143810187SKrishna.Elango@Sun.COM  * PCI-E nexus driver from allocating any memory the bridge can't deal
143910187SKrishna.Elango@Sun.COM  * with.
144010187SKrishna.Elango@Sun.COM  */
144110187SKrishna.Elango@Sun.COM static int
pcieb_dma_allochdl(dev_info_t * dip,dev_info_t * rdip,ddi_dma_attr_t * attr_p,int (* waitfp)(caddr_t),caddr_t arg,ddi_dma_handle_t * handlep)144210187SKrishna.Elango@Sun.COM pcieb_dma_allochdl(dev_info_t *dip, dev_info_t *rdip,
144310187SKrishna.Elango@Sun.COM 	ddi_dma_attr_t *attr_p, int (*waitfp)(caddr_t), caddr_t arg,
144410187SKrishna.Elango@Sun.COM 	ddi_dma_handle_t *handlep)
144510187SKrishna.Elango@Sun.COM {
144610187SKrishna.Elango@Sun.COM 	int		ret;
144711697SColin.Zou@Sun.COM #ifdef	PCIEB_BCM
144810187SKrishna.Elango@Sun.COM 	uint64_t	lim;
144910187SKrishna.Elango@Sun.COM 
145010187SKrishna.Elango@Sun.COM 	/*
145110187SKrishna.Elango@Sun.COM 	 * If the leaf device's limits are outside than what the Broadcom
145210187SKrishna.Elango@Sun.COM 	 * bridge can handle, we need to clip the values passed up the chain.
145310187SKrishna.Elango@Sun.COM 	 */
145410187SKrishna.Elango@Sun.COM 	lim = attr_p->dma_attr_addr_lo;
145510187SKrishna.Elango@Sun.COM 	attr_p->dma_attr_addr_lo = MAX(lim, PCIEB_ADDR_LIMIT_LO);
145610187SKrishna.Elango@Sun.COM 
145710187SKrishna.Elango@Sun.COM 	lim = attr_p->dma_attr_addr_hi;
145810187SKrishna.Elango@Sun.COM 	attr_p->dma_attr_addr_hi = MIN(lim, PCIEB_ADDR_LIMIT_HI);
145910187SKrishna.Elango@Sun.COM 
146011697SColin.Zou@Sun.COM #endif	/* PCIEB_BCM */
146110187SKrishna.Elango@Sun.COM 
146210187SKrishna.Elango@Sun.COM 	/*
146310187SKrishna.Elango@Sun.COM 	 * This is a software workaround to fix the Broadcom 5714/5715 PCIe-PCI
146410187SKrishna.Elango@Sun.COM 	 * bridge prefetch bug. Intercept the DMA alloc handle request and set
146510187SKrishna.Elango@Sun.COM 	 * PX_DMAI_FLAGS_MAP_BUFZONE flag in the handle. If this flag is set,
146610187SKrishna.Elango@Sun.COM 	 * the px nexus driver will allocate an extra page & make it valid one,
146710187SKrishna.Elango@Sun.COM 	 * for any DVMA request that comes from any of the Broadcom bridge child
146810187SKrishna.Elango@Sun.COM 	 * devices.
146910187SKrishna.Elango@Sun.COM 	 */
147010187SKrishna.Elango@Sun.COM 	if ((ret = ddi_dma_allochdl(dip, rdip, attr_p, waitfp, arg,
147110187SKrishna.Elango@Sun.COM 	    handlep)) == DDI_SUCCESS) {
147210187SKrishna.Elango@Sun.COM 		ddi_dma_impl_t	*mp = (ddi_dma_impl_t *)*handlep;
147311697SColin.Zou@Sun.COM #ifdef	PCIEB_BCM
147410187SKrishna.Elango@Sun.COM 		mp->dmai_inuse |= PX_DMAI_FLAGS_MAP_BUFZONE;
147511697SColin.Zou@Sun.COM #endif	/* PCIEB_BCM */
147610187SKrishna.Elango@Sun.COM 		/*
147710187SKrishna.Elango@Sun.COM 		 * For a given rdip, update mp->dmai_bdf with the bdf value
147810187SKrishna.Elango@Sun.COM 		 * of pcieb's immediate child or secondary bus-id of the
147910187SKrishna.Elango@Sun.COM 		 * PCIe2PCI bridge.
148010187SKrishna.Elango@Sun.COM 		 */
148110187SKrishna.Elango@Sun.COM 		mp->dmai_minxfer = pcie_get_bdf_for_dma_xfer(dip, rdip);
148210187SKrishna.Elango@Sun.COM 	}
148310187SKrishna.Elango@Sun.COM 
148410187SKrishna.Elango@Sun.COM 	return (ret);
148510187SKrishna.Elango@Sun.COM }
148610187SKrishna.Elango@Sun.COM 
148710187SKrishna.Elango@Sun.COM /*
148810187SKrishna.Elango@Sun.COM  * FDVMA feature is not supported for any child device of Broadcom 5714/5715
148910187SKrishna.Elango@Sun.COM  * PCIe-PCI bridge due to prefetch bug. Return failure immediately, so that
149010187SKrishna.Elango@Sun.COM  * these drivers will switch to regular DVMA path.
149110187SKrishna.Elango@Sun.COM  */
149210187SKrishna.Elango@Sun.COM /*ARGSUSED*/
149310187SKrishna.Elango@Sun.COM static int
pcieb_dma_mctl(dev_info_t * dip,dev_info_t * rdip,ddi_dma_handle_t handle,enum ddi_dma_ctlops cmd,off_t * offp,size_t * lenp,caddr_t * objp,uint_t cache_flags)149410187SKrishna.Elango@Sun.COM pcieb_dma_mctl(dev_info_t *dip, dev_info_t *rdip, ddi_dma_handle_t handle,
149510187SKrishna.Elango@Sun.COM 	enum ddi_dma_ctlops cmd, off_t *offp, size_t *lenp, caddr_t *objp,
149610187SKrishna.Elango@Sun.COM 	uint_t cache_flags)
149710187SKrishna.Elango@Sun.COM {
149810187SKrishna.Elango@Sun.COM 	int	ret;
149910187SKrishna.Elango@Sun.COM 
150011697SColin.Zou@Sun.COM #ifdef	PCIEB_BCM
150110187SKrishna.Elango@Sun.COM 	if (cmd == DDI_DMA_RESERVE)
150210187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
150311697SColin.Zou@Sun.COM #endif	/* PCIEB_BCM */
150410187SKrishna.Elango@Sun.COM 
150510187SKrishna.Elango@Sun.COM 	if (((ret = ddi_dma_mctl(dip, rdip, handle, cmd, offp, lenp, objp,
150610187SKrishna.Elango@Sun.COM 	    cache_flags)) == DDI_SUCCESS) && (cmd == DDI_DMA_RESERVE)) {
150710187SKrishna.Elango@Sun.COM 		ddi_dma_impl_t	*mp = (ddi_dma_impl_t *)*objp;
150810187SKrishna.Elango@Sun.COM 
150910187SKrishna.Elango@Sun.COM 		/*
151010187SKrishna.Elango@Sun.COM 		 * For a given rdip, update mp->dmai_bdf with the bdf value
151110187SKrishna.Elango@Sun.COM 		 * of pcieb's immediate child or secondary bus-id of the
151210187SKrishna.Elango@Sun.COM 		 * PCIe2PCI bridge.
151310187SKrishna.Elango@Sun.COM 		 */
151410187SKrishna.Elango@Sun.COM 		mp->dmai_minxfer = pcie_get_bdf_for_dma_xfer(dip, rdip);
151510187SKrishna.Elango@Sun.COM 	}
151610187SKrishna.Elango@Sun.COM 
151710187SKrishna.Elango@Sun.COM 	return (ret);
151810187SKrishna.Elango@Sun.COM }
151910187SKrishna.Elango@Sun.COM 
152010187SKrishna.Elango@Sun.COM static int
pcieb_intr_ops(dev_info_t * dip,dev_info_t * rdip,ddi_intr_op_t intr_op,ddi_intr_handle_impl_t * hdlp,void * result)152110187SKrishna.Elango@Sun.COM pcieb_intr_ops(dev_info_t *dip, dev_info_t *rdip, ddi_intr_op_t intr_op,
152210187SKrishna.Elango@Sun.COM     ddi_intr_handle_impl_t *hdlp, void *result)
152310187SKrishna.Elango@Sun.COM {
152410187SKrishna.Elango@Sun.COM 	return (pcieb_plat_intr_ops(dip, rdip, intr_op, hdlp, result));
152510187SKrishna.Elango@Sun.COM 
152610187SKrishna.Elango@Sun.COM }
152710187SKrishna.Elango@Sun.COM 
152810187SKrishna.Elango@Sun.COM /*
152910187SKrishna.Elango@Sun.COM  * Power management related initialization specific to pcieb.
153010187SKrishna.Elango@Sun.COM  * Called by pcieb_attach()
153110187SKrishna.Elango@Sun.COM  */
153210187SKrishna.Elango@Sun.COM static int
pcieb_pwr_setup(dev_info_t * dip)153310187SKrishna.Elango@Sun.COM pcieb_pwr_setup(dev_info_t *dip)
153410187SKrishna.Elango@Sun.COM {
153510187SKrishna.Elango@Sun.COM 	char *comp_array[5];
153610187SKrishna.Elango@Sun.COM 	int i;
153710187SKrishna.Elango@Sun.COM 	ddi_acc_handle_t conf_hdl;
153810187SKrishna.Elango@Sun.COM 	uint16_t pmcap, cap_ptr;
153910187SKrishna.Elango@Sun.COM 	pcie_pwr_t *pwr_p;
154010187SKrishna.Elango@Sun.COM 
154110187SKrishna.Elango@Sun.COM 	/* Some platforms/devices may choose to disable PM */
154210187SKrishna.Elango@Sun.COM 	if (pcieb_plat_pwr_disable(dip)) {
154310187SKrishna.Elango@Sun.COM 		(void) pcieb_pwr_disable(dip);
154410187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
154510187SKrishna.Elango@Sun.COM 	}
154610187SKrishna.Elango@Sun.COM 
154710187SKrishna.Elango@Sun.COM 	ASSERT(PCIE_PMINFO(dip));
154810187SKrishna.Elango@Sun.COM 	pwr_p = PCIE_NEXUS_PMINFO(dip);
154910187SKrishna.Elango@Sun.COM 	ASSERT(pwr_p);
155010187SKrishna.Elango@Sun.COM 
155110187SKrishna.Elango@Sun.COM 	/* Code taken from pci_pci driver */
155210187SKrishna.Elango@Sun.COM 	if (pci_config_setup(dip, &pwr_p->pwr_conf_hdl) != DDI_SUCCESS) {
155310187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, dip, "pcieb_pwr_setup: pci_config_setup "
155410187SKrishna.Elango@Sun.COM 		    "failed\n");
155510187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
155610187SKrishna.Elango@Sun.COM 	}
155710187SKrishna.Elango@Sun.COM 	conf_hdl = pwr_p->pwr_conf_hdl;
155810187SKrishna.Elango@Sun.COM 
155910187SKrishna.Elango@Sun.COM 	/*
156010187SKrishna.Elango@Sun.COM 	 * Walk the capabilities searching for a PM entry.
156110187SKrishna.Elango@Sun.COM 	 */
156210187SKrishna.Elango@Sun.COM 	if ((PCI_CAP_LOCATE(conf_hdl, PCI_CAP_ID_PM, &cap_ptr)) ==
156310187SKrishna.Elango@Sun.COM 	    DDI_FAILURE) {
156410187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, dip, "switch/bridge does not support PM. "
156510187SKrishna.Elango@Sun.COM 		    " PCI PM data structure not found in config header\n");
156610187SKrishna.Elango@Sun.COM 		pci_config_teardown(&conf_hdl);
156710187SKrishna.Elango@Sun.COM 		return (DDI_SUCCESS);
156810187SKrishna.Elango@Sun.COM 	}
156910187SKrishna.Elango@Sun.COM 	/*
157010187SKrishna.Elango@Sun.COM 	 * Save offset to pmcsr for future references.
157110187SKrishna.Elango@Sun.COM 	 */
157210187SKrishna.Elango@Sun.COM 	pwr_p->pwr_pmcsr_offset = cap_ptr + PCI_PMCSR;
157310187SKrishna.Elango@Sun.COM 	pmcap = PCI_CAP_GET16(conf_hdl, NULL, cap_ptr, PCI_PMCAP);
157410187SKrishna.Elango@Sun.COM 	if (pmcap & PCI_PMCAP_D1) {
157510187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, dip, "D1 state supported\n");
157610187SKrishna.Elango@Sun.COM 		pwr_p->pwr_pmcaps |= PCIE_SUPPORTS_D1;
157710187SKrishna.Elango@Sun.COM 	}
157810187SKrishna.Elango@Sun.COM 	if (pmcap & PCI_PMCAP_D2) {
157910187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, dip, "D2 state supported\n");
158010187SKrishna.Elango@Sun.COM 		pwr_p->pwr_pmcaps |= PCIE_SUPPORTS_D2;
158110187SKrishna.Elango@Sun.COM 	}
158210187SKrishna.Elango@Sun.COM 
158310187SKrishna.Elango@Sun.COM 	i = 0;
158410187SKrishna.Elango@Sun.COM 	comp_array[i++] = "NAME=PCIe switch/bridge PM";
158510187SKrishna.Elango@Sun.COM 	comp_array[i++] = "0=Power Off (D3)";
158610187SKrishna.Elango@Sun.COM 	if (pwr_p->pwr_pmcaps & PCIE_SUPPORTS_D2)
158710187SKrishna.Elango@Sun.COM 		comp_array[i++] = "1=D2";
158810187SKrishna.Elango@Sun.COM 	if (pwr_p->pwr_pmcaps & PCIE_SUPPORTS_D1)
158910187SKrishna.Elango@Sun.COM 		comp_array[i++] = "2=D1";
159010187SKrishna.Elango@Sun.COM 	comp_array[i++] = "3=Full Power D0";
159110187SKrishna.Elango@Sun.COM 
159210187SKrishna.Elango@Sun.COM 	/*
159310187SKrishna.Elango@Sun.COM 	 * Create pm-components property, if it does not exist already.
159410187SKrishna.Elango@Sun.COM 	 */
159510187SKrishna.Elango@Sun.COM 	if (ddi_prop_update_string_array(DDI_DEV_T_NONE, dip,
159610187SKrishna.Elango@Sun.COM 	    "pm-components", comp_array, i) != DDI_PROP_SUCCESS) {
159710187SKrishna.Elango@Sun.COM 		PCIEB_DEBUG(DBG_PWR, dip, "could not create pm-components "
159810187SKrishna.Elango@Sun.COM 		    " prop\n");
159910187SKrishna.Elango@Sun.COM 		pci_config_teardown(&conf_hdl);
160010187SKrishna.Elango@Sun.COM 		return (DDI_FAILURE);
160110187SKrishna.Elango@Sun.COM 	}
160210187SKrishna.Elango@Sun.COM 	return (pcieb_pwr_init_and_raise(dip, pwr_p));
160310187SKrishna.Elango@Sun.COM }
160410187SKrishna.Elango@Sun.COM 
160510187SKrishna.Elango@Sun.COM /*
160610187SKrishna.Elango@Sun.COM  * undo whatever is done in pcieb_pwr_setup. called by pcieb_detach()
160710187SKrishna.Elango@Sun.COM  */
160810187SKrishna.Elango@Sun.COM static void
pcieb_pwr_teardown(dev_info_t * dip)160910187SKrishna.Elango@Sun.COM pcieb_pwr_teardown(dev_info_t *dip)
161010187SKrishna.Elango@Sun.COM {
161110187SKrishna.Elango@Sun.COM 	pcie_pwr_t	*pwr_p;
161210187SKrishna.Elango@Sun.COM 
161310187SKrishna.Elango@Sun.COM 	if (!PCIE_PMINFO(dip) || !(pwr_p = PCIE_NEXUS_PMINFO(dip)))
161410187SKrishna.Elango@Sun.COM 		return;
161510187SKrishna.Elango@Sun.COM 
161610187SKrishna.Elango@Sun.COM 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "pm-components");
161710187SKrishna.Elango@Sun.COM 	if (pwr_p->pwr_conf_hdl)
161810187SKrishna.Elango@Sun.COM 		pci_config_teardown(&pwr_p->pwr_conf_hdl);
161910187SKrishna.Elango@Sun.COM }
162010187SKrishna.Elango@Sun.COM 
162110187SKrishna.Elango@Sun.COM /*
162210187SKrishna.Elango@Sun.COM  * Initializes the power level and raise the power to D0, if it is
162310187SKrishna.Elango@Sun.COM  * not at D0.
162410187SKrishna.Elango@Sun.COM  */
162510187SKrishna.Elango@Sun.COM static int
pcieb_pwr_init_and_raise(dev_info_t * dip,pcie_pwr_t * pwr_p)162610187SKrishna.Elango@Sun.COM pcieb_pwr_init_and_raise(dev_info_t *dip, pcie_pwr_t *pwr_p)
162710187SKrishna.Elango@Sun.COM {
162810187SKrishna.Elango@Sun.COM 	uint16_t pmcsr;
162910187SKrishna.Elango@Sun.COM 	int ret = DDI_SUCCESS;
163010187SKrishna.Elango@Sun.COM 
163110187SKrishna.Elango@Sun.COM 	/*
163210187SKrishna.Elango@Sun.COM 	 * Intialize our power level from PMCSR. The common code initializes
163310187SKrishna.Elango@Sun.COM 	 * this to UNKNOWN. There is no guarantee that we will be at full
163410187SKrishna.Elango@Sun.COM 	 * power at attach. If we are not at D0, raise the power.
163510187SKrishna.Elango@Sun.COM 	 */
163610187SKrishna.Elango@Sun.COM 	pmcsr = pci_config_get16(pwr_p->pwr_conf_hdl, pwr_p->pwr_pmcsr_offset);
163710187SKrishna.Elango@Sun.COM 	pmcsr &= PCI_PMCSR_STATE_MASK;
163810187SKrishna.Elango@Sun.COM 	switch (pmcsr) {
163910187SKrishna.Elango@Sun.COM 	case PCI_PMCSR_D0:
164010187SKrishna.Elango@Sun.COM 		pwr_p->pwr_func_lvl = PM_LEVEL_D0;
164110187SKrishna.Elango@Sun.COM 		break;
164210187SKrishna.Elango@Sun.COM 
164310187SKrishna.Elango@Sun.COM 	case PCI_PMCSR_D1:
164410187SKrishna.Elango@Sun.COM 		pwr_p->pwr_func_lvl = PM_LEVEL_D1;
164510187SKrishna.Elango@Sun.COM 		break;
164610187SKrishna.Elango@Sun.COM 
164710187SKrishna.Elango@Sun.COM 	case PCI_PMCSR_D2:
164810187SKrishna.Elango@Sun.COM 		pwr_p->pwr_func_lvl = PM_LEVEL_D2;
164910187SKrishna.Elango@Sun.COM 		break;
165010187SKrishna.Elango@Sun.COM 
165110187SKrishna.Elango@Sun.COM 	case PCI_PMCSR_D3HOT:
165210187SKrishna.Elango@Sun.COM 		pwr_p->pwr_func_lvl = PM_LEVEL_D3;
165310187SKrishna.Elango@Sun.COM 		break;
165410187SKrishna.Elango@Sun.COM 
165510187SKrishna.Elango@Sun.COM 	default:
165610187SKrishna.Elango@Sun.COM 		break;
165710187SKrishna.Elango@Sun.COM 	}
165810187SKrishna.Elango@Sun.COM 
165910187SKrishna.Elango@Sun.COM 	/* Raise the power to D0. */
166010187SKrishna.Elango@Sun.COM 	if (pwr_p->pwr_func_lvl != PM_LEVEL_D0 &&
166110187SKrishna.Elango@Sun.COM 	    ((ret = pm_raise_power(dip, 0, PM_LEVEL_D0)) != DDI_SUCCESS)) {
166210187SKrishna.Elango@Sun.COM 		/*
166310187SKrishna.Elango@Sun.COM 		 * Read PMCSR again. If it is at D0, ignore the return
166410187SKrishna.Elango@Sun.COM 		 * value from pm_raise_power.
166510187SKrishna.Elango@Sun.COM 		 */
166610187SKrishna.Elango@Sun.COM 		pmcsr = pci_config_get16(pwr_p->pwr_conf_hdl,
166710187SKrishna.Elango@Sun.COM 		    pwr_p->pwr_pmcsr_offset);
166810187SKrishna.Elango@Sun.COM 		if ((pmcsr & PCI_PMCSR_STATE_MASK) == PCI_PMCSR_D0)
166910187SKrishna.Elango@Sun.COM 			ret = DDI_SUCCESS;
167010187SKrishna.Elango@Sun.COM 		else {
167110187SKrishna.Elango@Sun.COM 			PCIEB_DEBUG(DBG_PWR, dip, "pcieb_pwr_setup: could not "
167210187SKrishna.Elango@Sun.COM 			    "raise power to D0 \n");
167310187SKrishna.Elango@Sun.COM 		}
167410187SKrishna.Elango@Sun.COM 	}
167510187SKrishna.Elango@Sun.COM 	if (ret == DDI_SUCCESS)
167610187SKrishna.Elango@Sun.COM 		pwr_p->pwr_func_lvl = PM_LEVEL_D0;
167710187SKrishna.Elango@Sun.COM 	return (ret);
167810187SKrishna.Elango@Sun.COM }
167910187SKrishna.Elango@Sun.COM 
168010187SKrishna.Elango@Sun.COM /*
168110187SKrishna.Elango@Sun.COM  * Disable PM for x86 and PLX 8532 switch.
168210187SKrishna.Elango@Sun.COM  * For PLX Transitioning one port on this switch to low power causes links
168310187SKrishna.Elango@Sun.COM  * on other ports on the same station to die. Due to PLX erratum #34, we
168410187SKrishna.Elango@Sun.COM  * can't allow the downstream device go to non-D0 state.
168510187SKrishna.Elango@Sun.COM  */
168610187SKrishna.Elango@Sun.COM static int
pcieb_pwr_disable(dev_info_t * dip)168710187SKrishna.Elango@Sun.COM pcieb_pwr_disable(dev_info_t *dip)
168810187SKrishna.Elango@Sun.COM {
168910187SKrishna.Elango@Sun.COM 	pcie_pwr_t *pwr_p;
169010187SKrishna.Elango@Sun.COM 
169110187SKrishna.Elango@Sun.COM 	ASSERT(PCIE_PMINFO(dip));
169210187SKrishna.Elango@Sun.COM 	pwr_p = PCIE_NEXUS_PMINFO(dip);
169310187SKrishna.Elango@Sun.COM 	ASSERT(pwr_p);
169410187SKrishna.Elango@Sun.COM 	PCIEB_DEBUG(DBG_PWR, dip, "pcieb_pwr_disable: disabling PM\n");
169510187SKrishna.Elango@Sun.COM 	pwr_p->pwr_func_lvl = PM_LEVEL_D0;
169610187SKrishna.Elango@Sun.COM 	pwr_p->pwr_flags = PCIE_NO_CHILD_PM;
169710187SKrishna.Elango@Sun.COM 	return (DDI_SUCCESS);
169810187SKrishna.Elango@Sun.COM }
169910187SKrishna.Elango@Sun.COM 
170010187SKrishna.Elango@Sun.COM #ifdef DEBUG
170110187SKrishna.Elango@Sun.COM int pcieb_dbg_intr_print = 0;
170210187SKrishna.Elango@Sun.COM void
pcieb_dbg(uint_t bit,dev_info_t * dip,char * fmt,...)170310187SKrishna.Elango@Sun.COM pcieb_dbg(uint_t bit, dev_info_t *dip, char *fmt, ...)
170410187SKrishna.Elango@Sun.COM {
170510187SKrishna.Elango@Sun.COM 	va_list ap;
170610187SKrishna.Elango@Sun.COM 
170710187SKrishna.Elango@Sun.COM 	if (!pcieb_dbg_print)
170810187SKrishna.Elango@Sun.COM 		return;
170910187SKrishna.Elango@Sun.COM 
171010187SKrishna.Elango@Sun.COM 	if (dip)
171110187SKrishna.Elango@Sun.COM 		prom_printf("%s(%d): %s", ddi_driver_name(dip),
171210187SKrishna.Elango@Sun.COM 		    ddi_get_instance(dip), pcieb_debug_sym[bit]);
171310187SKrishna.Elango@Sun.COM 
171410187SKrishna.Elango@Sun.COM 	va_start(ap, fmt);
171510187SKrishna.Elango@Sun.COM 	if (servicing_interrupt()) {
171610187SKrishna.Elango@Sun.COM 		if (pcieb_dbg_intr_print)
171710187SKrishna.Elango@Sun.COM 			prom_vprintf(fmt, ap);
171810187SKrishna.Elango@Sun.COM 	} else {
171910187SKrishna.Elango@Sun.COM 		prom_vprintf(fmt, ap);
172010187SKrishna.Elango@Sun.COM 	}
172110187SKrishna.Elango@Sun.COM 
172210187SKrishna.Elango@Sun.COM 	va_end(ap);
172310187SKrishna.Elango@Sun.COM }
172410187SKrishna.Elango@Sun.COM #endif
172510187SKrishna.Elango@Sun.COM 
172610187SKrishna.Elango@Sun.COM static void
pcieb_id_props(pcieb_devstate_t * pcieb)172710187SKrishna.Elango@Sun.COM pcieb_id_props(pcieb_devstate_t *pcieb)
172810187SKrishna.Elango@Sun.COM {
172910187SKrishna.Elango@Sun.COM 	uint64_t serialid = 0;	/* 40b field of EUI-64 serial no. register */
173010187SKrishna.Elango@Sun.COM 	uint16_t cap_ptr;
173110187SKrishna.Elango@Sun.COM 	uint8_t fic = 0;	/* 1 = first in chassis device */
173210187SKrishna.Elango@Sun.COM 	pcie_bus_t *bus_p = PCIE_DIP2BUS(pcieb->pcieb_dip);
173310187SKrishna.Elango@Sun.COM 	ddi_acc_handle_t config_handle = bus_p->bus_cfg_hdl;
173410187SKrishna.Elango@Sun.COM 
173510187SKrishna.Elango@Sun.COM 	/*
173610187SKrishna.Elango@Sun.COM 	 * Identify first in chassis.  In the special case of a Sun branded
173710187SKrishna.Elango@Sun.COM 	 * PLX device, it obviously is first in chassis.  Otherwise, in the
173810187SKrishna.Elango@Sun.COM 	 * general case, look for an Expansion Slot Register and check its
173910187SKrishna.Elango@Sun.COM 	 * first-in-chassis bit.
174010187SKrishna.Elango@Sun.COM 	 */
174110187SKrishna.Elango@Sun.COM #ifdef	PX_PLX
174210187SKrishna.Elango@Sun.COM 	uint16_t vendor_id = bus_p->bus_dev_ven_id & 0xFFFF;
174310187SKrishna.Elango@Sun.COM 	uint16_t device_id = bus_p->bus_dev_ven_id >> 16;
174410187SKrishna.Elango@Sun.COM 	if ((vendor_id == PXB_VENDOR_SUN) &&
174510187SKrishna.Elango@Sun.COM 	    ((device_id == PXB_DEVICE_PLX_PCIX) ||
174610187SKrishna.Elango@Sun.COM 	    (device_id == PXB_DEVICE_PLX_PCIE))) {
174710187SKrishna.Elango@Sun.COM 		fic = 1;
174810187SKrishna.Elango@Sun.COM 	}
174910187SKrishna.Elango@Sun.COM #endif	/* PX_PLX */
175010187SKrishna.Elango@Sun.COM 	if ((fic == 0) && ((PCI_CAP_LOCATE(config_handle,
175110187SKrishna.Elango@Sun.COM 	    PCI_CAP_ID_SLOT_ID, &cap_ptr)) != DDI_FAILURE)) {
175210187SKrishna.Elango@Sun.COM 		uint8_t esr = PCI_CAP_GET8(config_handle, NULL,
175310187SKrishna.Elango@Sun.COM 		    cap_ptr, PCI_CAP_ID_REGS_OFF);
175410187SKrishna.Elango@Sun.COM 		if (PCI_CAPSLOT_FIC(esr))
175510187SKrishna.Elango@Sun.COM 			fic = 1;
175610187SKrishna.Elango@Sun.COM 	}
175710187SKrishna.Elango@Sun.COM 
175810187SKrishna.Elango@Sun.COM 	if ((PCI_CAP_LOCATE(config_handle,
175910187SKrishna.Elango@Sun.COM 	    PCI_CAP_XCFG_SPC(PCIE_EXT_CAP_ID_SER), &cap_ptr)) != DDI_FAILURE) {
176010187SKrishna.Elango@Sun.COM 		/* Serialid can be 0 thru a full 40b number */
176110187SKrishna.Elango@Sun.COM 		serialid = PCI_XCAP_GET32(config_handle, NULL,
176210187SKrishna.Elango@Sun.COM 		    cap_ptr, PCIE_SER_SID_UPPER_DW);
176310187SKrishna.Elango@Sun.COM 		serialid <<= 32;
176410187SKrishna.Elango@Sun.COM 		serialid |= PCI_XCAP_GET32(config_handle, NULL,
176510187SKrishna.Elango@Sun.COM 		    cap_ptr, PCIE_SER_SID_LOWER_DW);
176610187SKrishna.Elango@Sun.COM 	}
176710187SKrishna.Elango@Sun.COM 
176810187SKrishna.Elango@Sun.COM 	if (fic)
176910187SKrishna.Elango@Sun.COM 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, pcieb->pcieb_dip,
177010187SKrishna.Elango@Sun.COM 		    "first-in-chassis");
177110187SKrishna.Elango@Sun.COM 	if (serialid)
177210187SKrishna.Elango@Sun.COM 		(void) ddi_prop_update_int64(DDI_DEV_T_NONE, pcieb->pcieb_dip,
177310187SKrishna.Elango@Sun.COM 		    "serialid#", serialid);
177410187SKrishna.Elango@Sun.COM }
177510187SKrishna.Elango@Sun.COM 
177610187SKrishna.Elango@Sun.COM static void
pcieb_create_ranges_prop(dev_info_t * dip,ddi_acc_handle_t config_handle)177710187SKrishna.Elango@Sun.COM pcieb_create_ranges_prop(dev_info_t *dip,
177810187SKrishna.Elango@Sun.COM 	ddi_acc_handle_t config_handle)
177910187SKrishna.Elango@Sun.COM {
178010187SKrishna.Elango@Sun.COM 	uint32_t base, limit;
178110923SEvan.Yan@Sun.COM 	ppb_ranges_t	ranges[PCIEB_RANGE_LEN];
178210187SKrishna.Elango@Sun.COM 	uint8_t io_base_lo, io_limit_lo;
178310187SKrishna.Elango@Sun.COM 	uint16_t io_base_hi, io_limit_hi, mem_base, mem_limit;
178410923SEvan.Yan@Sun.COM 	int i = 0, rangelen = sizeof (ppb_ranges_t)/sizeof (int);
178510187SKrishna.Elango@Sun.COM 
178610187SKrishna.Elango@Sun.COM 	io_base_lo = pci_config_get8(config_handle, PCI_BCNF_IO_BASE_LOW);
178710187SKrishna.Elango@Sun.COM 	io_limit_lo = pci_config_get8(config_handle, PCI_BCNF_IO_LIMIT_LOW);
178810187SKrishna.Elango@Sun.COM 	io_base_hi = pci_config_get16(config_handle, PCI_BCNF_IO_BASE_HI);
178910187SKrishna.Elango@Sun.COM 	io_limit_hi = pci_config_get16(config_handle, PCI_BCNF_IO_LIMIT_HI);
179010187SKrishna.Elango@Sun.COM 	mem_base = pci_config_get16(config_handle, PCI_BCNF_MEM_BASE);
179110187SKrishna.Elango@Sun.COM 	mem_limit = pci_config_get16(config_handle, PCI_BCNF_MEM_LIMIT);
179210187SKrishna.Elango@Sun.COM 
179310187SKrishna.Elango@Sun.COM 	/*
179410187SKrishna.Elango@Sun.COM 	 * Create ranges for IO space
179510187SKrishna.Elango@Sun.COM 	 */
179610187SKrishna.Elango@Sun.COM 	ranges[i].size_low = ranges[i].size_high = 0;
179710187SKrishna.Elango@Sun.COM 	ranges[i].parent_mid = ranges[i].child_mid = ranges[i].parent_high = 0;
179810187SKrishna.Elango@Sun.COM 	ranges[i].child_high = ranges[i].parent_high |=
179910187SKrishna.Elango@Sun.COM 	    (PCI_REG_REL_M | PCI_ADDR_IO);
180010187SKrishna.Elango@Sun.COM 	base = PCIEB_16bit_IOADDR(io_base_lo);
180110187SKrishna.Elango@Sun.COM 	limit = PCIEB_16bit_IOADDR(io_limit_lo);
180210187SKrishna.Elango@Sun.COM 
180310187SKrishna.Elango@Sun.COM 	if ((io_base_lo & 0xf) == PCIEB_32BIT_IO) {
180410187SKrishna.Elango@Sun.COM 		base = PCIEB_LADDR(base, io_base_hi);
180510187SKrishna.Elango@Sun.COM 	}
180610187SKrishna.Elango@Sun.COM 	if ((io_limit_lo & 0xf) == PCIEB_32BIT_IO) {
180710187SKrishna.Elango@Sun.COM 		limit = PCIEB_LADDR(limit, io_limit_hi);
180810187SKrishna.Elango@Sun.COM 	}
180910187SKrishna.Elango@Sun.COM 
181010187SKrishna.Elango@Sun.COM 	if ((io_base_lo & PCIEB_32BIT_IO) && (io_limit_hi > 0)) {
181110187SKrishna.Elango@Sun.COM 		base = PCIEB_LADDR(base, io_base_hi);
181210187SKrishna.Elango@Sun.COM 		limit = PCIEB_LADDR(limit, io_limit_hi);
181310187SKrishna.Elango@Sun.COM 	}
181410187SKrishna.Elango@Sun.COM 
181510187SKrishna.Elango@Sun.COM 	/*
181610187SKrishna.Elango@Sun.COM 	 * Create ranges for 32bit memory space
181710187SKrishna.Elango@Sun.COM 	 */
181810187SKrishna.Elango@Sun.COM 	base = PCIEB_32bit_MEMADDR(mem_base);
181910187SKrishna.Elango@Sun.COM 	limit = PCIEB_32bit_MEMADDR(mem_limit);
182010187SKrishna.Elango@Sun.COM 	ranges[i].size_low = ranges[i].size_high = 0;
182110187SKrishna.Elango@Sun.COM 	ranges[i].parent_mid = ranges[i].child_mid = ranges[i].parent_high = 0;
182210187SKrishna.Elango@Sun.COM 	ranges[i].child_high = ranges[i].parent_high |=
182310187SKrishna.Elango@Sun.COM 	    (PCI_REG_REL_M | PCI_ADDR_MEM32);
182410187SKrishna.Elango@Sun.COM 	ranges[i].child_low = ranges[i].parent_low = base;
182510187SKrishna.Elango@Sun.COM 	if (limit >= base) {
182610187SKrishna.Elango@Sun.COM 		ranges[i].size_low = limit - base + PCIEB_MEMGRAIN;
182710187SKrishna.Elango@Sun.COM 		i++;
182810187SKrishna.Elango@Sun.COM 	}
182910187SKrishna.Elango@Sun.COM 
183010187SKrishna.Elango@Sun.COM 	if (i) {
183110187SKrishna.Elango@Sun.COM 		(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "ranges",
183210187SKrishna.Elango@Sun.COM 		    (int *)ranges, i * rangelen);
183310187SKrishna.Elango@Sun.COM 	}
183410187SKrishna.Elango@Sun.COM }
183510187SKrishna.Elango@Sun.COM 
183610187SKrishna.Elango@Sun.COM /*
183710187SKrishna.Elango@Sun.COM  * For PCI and PCI-X devices including PCIe2PCI bridge, initialize
183810187SKrishna.Elango@Sun.COM  * cache-line-size and latency timer configuration registers.
183910187SKrishna.Elango@Sun.COM  */
184010187SKrishna.Elango@Sun.COM void
pcieb_set_pci_perf_parameters(dev_info_t * dip,ddi_acc_handle_t cfg_hdl)184110187SKrishna.Elango@Sun.COM pcieb_set_pci_perf_parameters(dev_info_t *dip, ddi_acc_handle_t cfg_hdl)
184210187SKrishna.Elango@Sun.COM {
184310187SKrishna.Elango@Sun.COM 	uint_t	n;
184410187SKrishna.Elango@Sun.COM 
184510187SKrishna.Elango@Sun.COM 	/* Initialize cache-line-size configuration register if needed */
184610187SKrishna.Elango@Sun.COM 	if (ddi_getprop(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
184710187SKrishna.Elango@Sun.COM 	    "cache-line-size", 0) == 0) {
184810187SKrishna.Elango@Sun.COM 		pci_config_put8(cfg_hdl, PCI_CONF_CACHE_LINESZ,
184910187SKrishna.Elango@Sun.COM 		    PCIEB_CACHE_LINE_SIZE);
185010187SKrishna.Elango@Sun.COM 		n = pci_config_get8(cfg_hdl, PCI_CONF_CACHE_LINESZ);
185110187SKrishna.Elango@Sun.COM 		if (n != 0) {
185210187SKrishna.Elango@Sun.COM 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
185310187SKrishna.Elango@Sun.COM 			    "cache-line-size", n);
185410187SKrishna.Elango@Sun.COM 		}
185510187SKrishna.Elango@Sun.COM 	}
185610187SKrishna.Elango@Sun.COM 
185710187SKrishna.Elango@Sun.COM 	/* Initialize latency timer configuration registers if needed */
185810187SKrishna.Elango@Sun.COM 	if (ddi_getprop(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
185910187SKrishna.Elango@Sun.COM 	    "latency-timer", 0) == 0) {
186010187SKrishna.Elango@Sun.COM 		uchar_t	min_gnt, latency_timer;
186110187SKrishna.Elango@Sun.COM 		uchar_t header_type;
186210187SKrishna.Elango@Sun.COM 
186310187SKrishna.Elango@Sun.COM 		/* Determine the configuration header type */
186410187SKrishna.Elango@Sun.COM 		header_type = pci_config_get8(cfg_hdl, PCI_CONF_HEADER);
186510187SKrishna.Elango@Sun.COM 
186610187SKrishna.Elango@Sun.COM 		if ((header_type & PCI_HEADER_TYPE_M) == PCI_HEADER_ONE) {
186710187SKrishna.Elango@Sun.COM 			latency_timer = PCIEB_LATENCY_TIMER;
186810187SKrishna.Elango@Sun.COM 			pci_config_put8(cfg_hdl, PCI_BCNF_LATENCY_TIMER,
186910187SKrishna.Elango@Sun.COM 			    latency_timer);
187010187SKrishna.Elango@Sun.COM 		} else {
187110187SKrishna.Elango@Sun.COM 			min_gnt = pci_config_get8(cfg_hdl, PCI_CONF_MIN_G);
187210187SKrishna.Elango@Sun.COM 			latency_timer = min_gnt * 8;
187310187SKrishna.Elango@Sun.COM 		}
187410187SKrishna.Elango@Sun.COM 
187510187SKrishna.Elango@Sun.COM 		pci_config_put8(cfg_hdl, PCI_CONF_LATENCY_TIMER,
187610187SKrishna.Elango@Sun.COM 		    latency_timer);
187710187SKrishna.Elango@Sun.COM 		n = pci_config_get8(cfg_hdl, PCI_CONF_LATENCY_TIMER);
187810187SKrishna.Elango@Sun.COM 		if (n != 0) {
187910187SKrishna.Elango@Sun.COM 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
188010187SKrishna.Elango@Sun.COM 			    "latency-timer", n);
188110187SKrishna.Elango@Sun.COM 		}
188210187SKrishna.Elango@Sun.COM 	}
188310187SKrishna.Elango@Sun.COM }
1884