13859Sml29623 /* 23859Sml29623 * CDDL HEADER START 33859Sml29623 * 43859Sml29623 * The contents of this file are subject to the terms of the 53859Sml29623 * Common Development and Distribution License (the "License"). 63859Sml29623 * You may not use this file except in compliance with the License. 73859Sml29623 * 83859Sml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93859Sml29623 * or http://www.opensolaris.org/os/licensing. 103859Sml29623 * See the License for the specific language governing permissions 113859Sml29623 * and limitations under the License. 123859Sml29623 * 133859Sml29623 * When distributing Covered Code, include this CDDL HEADER in each 143859Sml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153859Sml29623 * If applicable, add the following below this CDDL HEADER, with the 163859Sml29623 * fields enclosed by brackets "[]" replaced with your own identifying 173859Sml29623 * information: Portions Copyright [yyyy] [name of copyright owner] 183859Sml29623 * 193859Sml29623 * CDDL HEADER END 203859Sml29623 */ 213859Sml29623 /* 223859Sml29623 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 233859Sml29623 * Use is subject to license terms. 243859Sml29623 */ 253859Sml29623 263859Sml29623 #pragma ident "%Z%%M% %I% %E% SMI" 273859Sml29623 283859Sml29623 #include <sys/nxge/nxge_impl.h> 293859Sml29623 #include <sys/nxge/nxge_txdma.h> 303859Sml29623 #include <sys/llc1.h> 313859Sml29623 323859Sml29623 uint32_t nxge_reclaim_pending = TXDMA_RECLAIM_PENDING_DEFAULT; 333859Sml29623 uint32_t nxge_tx_minfree = 32; 343859Sml29623 uint32_t nxge_tx_intr_thres = 0; 353859Sml29623 uint32_t nxge_tx_max_gathers = TX_MAX_GATHER_POINTERS; 363859Sml29623 uint32_t nxge_tx_tiny_pack = 1; 373859Sml29623 uint32_t nxge_tx_use_bcopy = 1; 383859Sml29623 393859Sml29623 extern uint32_t nxge_tx_ring_size; 403859Sml29623 extern uint32_t nxge_bcopy_thresh; 413859Sml29623 extern uint32_t nxge_dvma_thresh; 423859Sml29623 extern uint32_t nxge_dma_stream_thresh; 433859Sml29623 extern dma_method_t nxge_force_dma; 443859Sml29623 453859Sml29623 /* Device register access attributes for PIO. */ 463859Sml29623 extern ddi_device_acc_attr_t nxge_dev_reg_acc_attr; 473859Sml29623 /* Device descriptor access attributes for DMA. */ 483859Sml29623 extern ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr; 493859Sml29623 /* Device buffer access attributes for DMA. */ 503859Sml29623 extern ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr; 513859Sml29623 extern ddi_dma_attr_t nxge_desc_dma_attr; 523859Sml29623 extern ddi_dma_attr_t nxge_tx_dma_attr; 533859Sml29623 543952Sml29623 extern int nxge_serial_tx(mblk_t *mp, void *arg); 553952Sml29623 563859Sml29623 static nxge_status_t nxge_map_txdma(p_nxge_t); 573859Sml29623 static void nxge_unmap_txdma(p_nxge_t); 583859Sml29623 593859Sml29623 static nxge_status_t nxge_txdma_hw_start(p_nxge_t); 603859Sml29623 static void nxge_txdma_hw_stop(p_nxge_t); 613859Sml29623 623859Sml29623 static nxge_status_t nxge_map_txdma_channel(p_nxge_t, uint16_t, 633859Sml29623 p_nxge_dma_common_t *, p_tx_ring_t *, 643859Sml29623 uint32_t, p_nxge_dma_common_t *, 653859Sml29623 p_tx_mbox_t *); 663859Sml29623 static void nxge_unmap_txdma_channel(p_nxge_t, uint16_t, 673859Sml29623 p_tx_ring_t, p_tx_mbox_t); 683859Sml29623 693859Sml29623 static nxge_status_t nxge_map_txdma_channel_buf_ring(p_nxge_t, uint16_t, 703859Sml29623 p_nxge_dma_common_t *, p_tx_ring_t *, uint32_t); 713859Sml29623 static void nxge_unmap_txdma_channel_buf_ring(p_nxge_t, p_tx_ring_t); 723859Sml29623 733859Sml29623 static void nxge_map_txdma_channel_cfg_ring(p_nxge_t, uint16_t, 743859Sml29623 p_nxge_dma_common_t *, p_tx_ring_t, 753859Sml29623 p_tx_mbox_t *); 763859Sml29623 static void nxge_unmap_txdma_channel_cfg_ring(p_nxge_t, 773859Sml29623 p_tx_ring_t, p_tx_mbox_t); 783859Sml29623 793859Sml29623 static nxge_status_t nxge_txdma_start_channel(p_nxge_t, uint16_t, 803859Sml29623 p_tx_ring_t, p_tx_mbox_t); 813859Sml29623 static nxge_status_t nxge_txdma_stop_channel(p_nxge_t, uint16_t, 823859Sml29623 p_tx_ring_t, p_tx_mbox_t); 833859Sml29623 843859Sml29623 static p_tx_ring_t nxge_txdma_get_ring(p_nxge_t, uint16_t); 853859Sml29623 static nxge_status_t nxge_tx_err_evnts(p_nxge_t, uint_t, 863859Sml29623 p_nxge_ldv_t, tx_cs_t); 873859Sml29623 static p_tx_mbox_t nxge_txdma_get_mbox(p_nxge_t, uint16_t); 883859Sml29623 static nxge_status_t nxge_txdma_fatal_err_recover(p_nxge_t, 893859Sml29623 uint16_t, p_tx_ring_t); 903859Sml29623 913859Sml29623 nxge_status_t 923859Sml29623 nxge_init_txdma_channels(p_nxge_t nxgep) 933859Sml29623 { 943859Sml29623 nxge_status_t status = NXGE_OK; 953859Sml29623 963859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_init_txdma_channels")); 973859Sml29623 983859Sml29623 status = nxge_map_txdma(nxgep); 993859Sml29623 if (status != NXGE_OK) { 1003859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 1013859Sml29623 "<== nxge_init_txdma_channels: status 0x%x", status)); 1023859Sml29623 return (status); 1033859Sml29623 } 1043859Sml29623 1053859Sml29623 status = nxge_txdma_hw_start(nxgep); 1063859Sml29623 if (status != NXGE_OK) { 1073859Sml29623 nxge_unmap_txdma(nxgep); 1083859Sml29623 return (status); 1093859Sml29623 } 1103859Sml29623 1113859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 1123859Sml29623 "<== nxge_init_txdma_channels: status 0x%x", status)); 1133859Sml29623 1143859Sml29623 return (NXGE_OK); 1153859Sml29623 } 1163859Sml29623 1173859Sml29623 void 1183859Sml29623 nxge_uninit_txdma_channels(p_nxge_t nxgep) 1193859Sml29623 { 1203859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_uninit_txdma_channels")); 1213859Sml29623 1223859Sml29623 nxge_txdma_hw_stop(nxgep); 1233859Sml29623 nxge_unmap_txdma(nxgep); 1243859Sml29623 1253859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 1263859Sml29623 "<== nxge_uinit_txdma_channels")); 1273859Sml29623 } 1283859Sml29623 1293859Sml29623 void 1303859Sml29623 nxge_setup_dma_common(p_nxge_dma_common_t dest_p, p_nxge_dma_common_t src_p, 1313859Sml29623 uint32_t entries, uint32_t size) 1323859Sml29623 { 1333859Sml29623 size_t tsize; 1343859Sml29623 *dest_p = *src_p; 1353859Sml29623 tsize = size * entries; 1363859Sml29623 dest_p->alength = tsize; 1373859Sml29623 dest_p->nblocks = entries; 1383859Sml29623 dest_p->block_size = size; 1393859Sml29623 dest_p->offset += tsize; 1403859Sml29623 1413859Sml29623 src_p->kaddrp = (caddr_t)dest_p->kaddrp + tsize; 1423859Sml29623 src_p->alength -= tsize; 1433859Sml29623 src_p->dma_cookie.dmac_laddress += tsize; 1443859Sml29623 src_p->dma_cookie.dmac_size -= tsize; 1453859Sml29623 } 1463859Sml29623 1473859Sml29623 nxge_status_t 1483859Sml29623 nxge_reset_txdma_channel(p_nxge_t nxgep, uint16_t channel, uint64_t reg_data) 1493859Sml29623 { 1503859Sml29623 npi_status_t rs = NPI_SUCCESS; 1513859Sml29623 nxge_status_t status = NXGE_OK; 1523859Sml29623 npi_handle_t handle; 1533859Sml29623 1543859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, " ==> nxge_reset_txdma_channel")); 1553859Sml29623 1563859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 1573859Sml29623 if ((reg_data & TX_CS_RST_MASK) == TX_CS_RST_MASK) { 1583859Sml29623 rs = npi_txdma_channel_reset(handle, channel); 1593859Sml29623 } else { 1603859Sml29623 rs = npi_txdma_channel_control(handle, TXDMA_RESET, 1613859Sml29623 channel); 1623859Sml29623 } 1633859Sml29623 1643859Sml29623 if (rs != NPI_SUCCESS) { 1653859Sml29623 status = NXGE_ERROR | rs; 1663859Sml29623 } 1673859Sml29623 1683859Sml29623 /* 1693859Sml29623 * Reset the tail (kick) register to 0. 1703859Sml29623 * (Hardware will not reset it. Tx overflow fatal 1713859Sml29623 * error if tail is not set to 0 after reset! 1723859Sml29623 */ 1733859Sml29623 TXDMA_REG_WRITE64(handle, TX_RING_KICK_REG, channel, 0); 1743859Sml29623 1753859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, " <== nxge_reset_txdma_channel")); 1763859Sml29623 return (status); 1773859Sml29623 } 1783859Sml29623 1793859Sml29623 nxge_status_t 1803859Sml29623 nxge_init_txdma_channel_event_mask(p_nxge_t nxgep, uint16_t channel, 1813859Sml29623 p_tx_dma_ent_msk_t mask_p) 1823859Sml29623 { 1833859Sml29623 npi_handle_t handle; 1843859Sml29623 npi_status_t rs = NPI_SUCCESS; 1853859Sml29623 nxge_status_t status = NXGE_OK; 1863859Sml29623 1873859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 1883859Sml29623 "<== nxge_init_txdma_channel_event_mask")); 1893859Sml29623 1903859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 1913859Sml29623 rs = npi_txdma_event_mask(handle, OP_SET, channel, mask_p); 1923859Sml29623 if (rs != NPI_SUCCESS) { 1933859Sml29623 status = NXGE_ERROR | rs; 1943859Sml29623 } 1953859Sml29623 1963859Sml29623 return (status); 1973859Sml29623 } 1983859Sml29623 1993859Sml29623 nxge_status_t 2003859Sml29623 nxge_init_txdma_channel_cntl_stat(p_nxge_t nxgep, uint16_t channel, 2013859Sml29623 uint64_t reg_data) 2023859Sml29623 { 2033859Sml29623 npi_handle_t handle; 2043859Sml29623 npi_status_t rs = NPI_SUCCESS; 2053859Sml29623 nxge_status_t status = NXGE_OK; 2063859Sml29623 2073859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 2083859Sml29623 "<== nxge_init_txdma_channel_cntl_stat")); 2093859Sml29623 2103859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 2113859Sml29623 rs = npi_txdma_control_status(handle, OP_SET, channel, 2123859Sml29623 (p_tx_cs_t)®_data); 2133859Sml29623 2143859Sml29623 if (rs != NPI_SUCCESS) { 2153859Sml29623 status = NXGE_ERROR | rs; 2163859Sml29623 } 2173859Sml29623 2183859Sml29623 return (status); 2193859Sml29623 } 2203859Sml29623 2213859Sml29623 nxge_status_t 2223859Sml29623 nxge_enable_txdma_channel(p_nxge_t nxgep, 2233859Sml29623 uint16_t channel, p_tx_ring_t tx_desc_p, p_tx_mbox_t mbox_p) 2243859Sml29623 { 2253859Sml29623 npi_handle_t handle; 2263859Sml29623 npi_status_t rs = NPI_SUCCESS; 2273859Sml29623 nxge_status_t status = NXGE_OK; 2283859Sml29623 2293859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_enable_txdma_channel")); 2303859Sml29623 2313859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 2323859Sml29623 /* 2333859Sml29623 * Use configuration data composed at init time. 2343859Sml29623 * Write to hardware the transmit ring configurations. 2353859Sml29623 */ 2363859Sml29623 rs = npi_txdma_ring_config(handle, OP_SET, channel, 2373859Sml29623 (uint64_t *)&(tx_desc_p->tx_ring_cfig.value)); 2383859Sml29623 2393859Sml29623 if (rs != NPI_SUCCESS) { 2403859Sml29623 return (NXGE_ERROR | rs); 2413859Sml29623 } 2423859Sml29623 2433859Sml29623 /* Write to hardware the mailbox */ 2443859Sml29623 rs = npi_txdma_mbox_config(handle, OP_SET, channel, 2453859Sml29623 (uint64_t *)&mbox_p->tx_mbox.dma_cookie.dmac_laddress); 2463859Sml29623 2473859Sml29623 if (rs != NPI_SUCCESS) { 2483859Sml29623 return (NXGE_ERROR | rs); 2493859Sml29623 } 2503859Sml29623 2513859Sml29623 /* Start the DMA engine. */ 2523859Sml29623 rs = npi_txdma_channel_init_enable(handle, channel); 2533859Sml29623 2543859Sml29623 if (rs != NPI_SUCCESS) { 2553859Sml29623 return (NXGE_ERROR | rs); 2563859Sml29623 } 2573859Sml29623 2583859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_enable_txdma_channel")); 2593859Sml29623 2603859Sml29623 return (status); 2613859Sml29623 } 2623859Sml29623 2633859Sml29623 void 2643859Sml29623 nxge_fill_tx_hdr(p_mblk_t mp, boolean_t fill_len, 2653859Sml29623 boolean_t l4_cksum, int pkt_len, uint8_t npads, 2663859Sml29623 p_tx_pkt_hdr_all_t pkthdrp) 2673859Sml29623 { 2683859Sml29623 p_tx_pkt_header_t hdrp; 2693859Sml29623 p_mblk_t nmp; 2703859Sml29623 uint64_t tmp; 2713859Sml29623 size_t mblk_len; 2723859Sml29623 size_t iph_len; 2733859Sml29623 size_t hdrs_size; 2743859Sml29623 uint8_t hdrs_buf[sizeof (struct ether_header) + 2753859Sml29623 64 + sizeof (uint32_t)]; 2763859Sml29623 uint8_t *ip_buf; 2773859Sml29623 uint16_t eth_type; 2783859Sml29623 uint8_t ipproto; 2793859Sml29623 boolean_t is_vlan = B_FALSE; 2803859Sml29623 size_t eth_hdr_size; 2813859Sml29623 2823859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: mp $%p", mp)); 2833859Sml29623 2843859Sml29623 /* 2853859Sml29623 * Caller should zero out the headers first. 2863859Sml29623 */ 2873859Sml29623 hdrp = (p_tx_pkt_header_t)&pkthdrp->pkthdr; 2883859Sml29623 2893859Sml29623 if (fill_len) { 2903859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 2913859Sml29623 "==> nxge_fill_tx_hdr: pkt_len %d " 2923859Sml29623 "npads %d", pkt_len, npads)); 2933859Sml29623 tmp = (uint64_t)pkt_len; 2943859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_TOT_XFER_LEN_SHIFT); 2953859Sml29623 goto fill_tx_header_done; 2963859Sml29623 } 2973859Sml29623 2983859Sml29623 tmp = (uint64_t)npads; 2993859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_PAD_SHIFT); 3003859Sml29623 3013859Sml29623 /* 3023859Sml29623 * mp is the original data packet (does not include the 3033859Sml29623 * Neptune transmit header). 3043859Sml29623 */ 3053859Sml29623 nmp = mp; 3063859Sml29623 mblk_len = (size_t)nmp->b_wptr - (size_t)nmp->b_rptr; 3073859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: " 3083859Sml29623 "mp $%p b_rptr $%p len %d", 3093859Sml29623 mp, nmp->b_rptr, mblk_len)); 3103859Sml29623 ip_buf = NULL; 3113859Sml29623 bcopy(nmp->b_rptr, &hdrs_buf[0], sizeof (struct ether_vlan_header)); 3123859Sml29623 eth_type = ntohs(((p_ether_header_t)hdrs_buf)->ether_type); 3133859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> : nxge_fill_tx_hdr: (value 0x%llx) " 3143859Sml29623 "ether type 0x%x", eth_type, hdrp->value)); 3153859Sml29623 3163859Sml29623 if (eth_type < ETHERMTU) { 3173859Sml29623 tmp = 1ull; 3183859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_LLC_SHIFT); 3193859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_hdr_init: LLC " 3203859Sml29623 "value 0x%llx", hdrp->value)); 3213859Sml29623 if (*(hdrs_buf + sizeof (struct ether_header)) 3223859Sml29623 == LLC_SNAP_SAP) { 3233859Sml29623 eth_type = ntohs(*((uint16_t *)(hdrs_buf + 3243859Sml29623 sizeof (struct ether_header) + 6))); 3253859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 3263859Sml29623 "==> nxge_tx_pkt_hdr_init: LLC ether type 0x%x", 3273859Sml29623 eth_type)); 3283859Sml29623 } else { 3293859Sml29623 goto fill_tx_header_done; 3303859Sml29623 } 3313859Sml29623 } else if (eth_type == VLAN_ETHERTYPE) { 3323859Sml29623 tmp = 1ull; 3333859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_VLAN__SHIFT); 3343859Sml29623 3353859Sml29623 eth_type = ntohs(((struct ether_vlan_header *) 3363859Sml29623 hdrs_buf)->ether_type); 3373859Sml29623 is_vlan = B_TRUE; 3383859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_hdr_init: VLAN " 3393859Sml29623 "value 0x%llx", hdrp->value)); 3403859Sml29623 } 3413859Sml29623 3423859Sml29623 if (!is_vlan) { 3433859Sml29623 eth_hdr_size = sizeof (struct ether_header); 3443859Sml29623 } else { 3453859Sml29623 eth_hdr_size = sizeof (struct ether_vlan_header); 3463859Sml29623 } 3473859Sml29623 3483859Sml29623 switch (eth_type) { 3493859Sml29623 case ETHERTYPE_IP: 3503859Sml29623 if (mblk_len > eth_hdr_size + sizeof (uint8_t)) { 3513859Sml29623 ip_buf = nmp->b_rptr + eth_hdr_size; 3523859Sml29623 mblk_len -= eth_hdr_size; 3533859Sml29623 iph_len = ((*ip_buf) & 0x0f); 3543859Sml29623 if (mblk_len > (iph_len + sizeof (uint32_t))) { 3553859Sml29623 ip_buf = nmp->b_rptr; 3563859Sml29623 ip_buf += eth_hdr_size; 3573859Sml29623 } else { 3583859Sml29623 ip_buf = NULL; 3593859Sml29623 } 3603859Sml29623 3613859Sml29623 } 3623859Sml29623 if (ip_buf == NULL) { 3633859Sml29623 hdrs_size = 0; 3643859Sml29623 ((p_ether_header_t)hdrs_buf)->ether_type = 0; 3653859Sml29623 while ((nmp) && (hdrs_size < 3663859Sml29623 sizeof (hdrs_buf))) { 3673859Sml29623 mblk_len = (size_t)nmp->b_wptr - 3683859Sml29623 (size_t)nmp->b_rptr; 3693859Sml29623 if (mblk_len >= 3703859Sml29623 (sizeof (hdrs_buf) - hdrs_size)) 3713859Sml29623 mblk_len = sizeof (hdrs_buf) - 3723859Sml29623 hdrs_size; 3733859Sml29623 bcopy(nmp->b_rptr, 3743859Sml29623 &hdrs_buf[hdrs_size], mblk_len); 3753859Sml29623 hdrs_size += mblk_len; 3763859Sml29623 nmp = nmp->b_cont; 3773859Sml29623 } 3783859Sml29623 ip_buf = hdrs_buf; 3793859Sml29623 ip_buf += eth_hdr_size; 3803859Sml29623 iph_len = ((*ip_buf) & 0x0f); 3813859Sml29623 } 3823859Sml29623 3833859Sml29623 ipproto = ip_buf[9]; 3843859Sml29623 3853859Sml29623 tmp = (uint64_t)iph_len; 3863859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_IHL_SHIFT); 3873859Sml29623 tmp = (uint64_t)(eth_hdr_size >> 1); 3883859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_L3START_SHIFT); 3893859Sml29623 3903859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: IPv4 " 3913859Sml29623 " iph_len %d l3start %d eth_hdr_size %d proto 0x%x" 3923859Sml29623 "tmp 0x%x", 3933859Sml29623 iph_len, hdrp->bits.hdw.l3start, eth_hdr_size, 3943859Sml29623 ipproto, tmp)); 3953859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_hdr_init: IP " 3963859Sml29623 "value 0x%llx", hdrp->value)); 3973859Sml29623 3983859Sml29623 break; 3993859Sml29623 4003859Sml29623 case ETHERTYPE_IPV6: 4013859Sml29623 hdrs_size = 0; 4023859Sml29623 ((p_ether_header_t)hdrs_buf)->ether_type = 0; 4033859Sml29623 while ((nmp) && (hdrs_size < 4043859Sml29623 sizeof (hdrs_buf))) { 4053859Sml29623 mblk_len = (size_t)nmp->b_wptr - (size_t)nmp->b_rptr; 4063859Sml29623 if (mblk_len >= 4073859Sml29623 (sizeof (hdrs_buf) - hdrs_size)) 4083859Sml29623 mblk_len = sizeof (hdrs_buf) - 4093859Sml29623 hdrs_size; 4103859Sml29623 bcopy(nmp->b_rptr, 4113859Sml29623 &hdrs_buf[hdrs_size], mblk_len); 4123859Sml29623 hdrs_size += mblk_len; 4133859Sml29623 nmp = nmp->b_cont; 4143859Sml29623 } 4153859Sml29623 ip_buf = hdrs_buf; 4163859Sml29623 ip_buf += eth_hdr_size; 4173859Sml29623 4183859Sml29623 tmp = 1ull; 4193859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_IP_VER_SHIFT); 4203859Sml29623 4213859Sml29623 tmp = (eth_hdr_size >> 1); 4223859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_L3START_SHIFT); 4233859Sml29623 4243859Sml29623 /* byte 6 is the next header protocol */ 4253859Sml29623 ipproto = ip_buf[6]; 4263859Sml29623 4273859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: IPv6 " 4283859Sml29623 " iph_len %d l3start %d eth_hdr_size %d proto 0x%x", 4293859Sml29623 iph_len, hdrp->bits.hdw.l3start, eth_hdr_size, 4303859Sml29623 ipproto)); 4313859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_hdr_init: IPv6 " 4323859Sml29623 "value 0x%llx", hdrp->value)); 4333859Sml29623 4343859Sml29623 break; 4353859Sml29623 4363859Sml29623 default: 4373859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: non-IP")); 4383859Sml29623 goto fill_tx_header_done; 4393859Sml29623 } 4403859Sml29623 4413859Sml29623 switch (ipproto) { 4423859Sml29623 case IPPROTO_TCP: 4433859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4443859Sml29623 "==> nxge_fill_tx_hdr: TCP (cksum flag %d)", l4_cksum)); 4453859Sml29623 if (l4_cksum) { 4463859Sml29623 tmp = 1ull; 4473859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_PKT_TYPE_SHIFT); 4483859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4493859Sml29623 "==> nxge_tx_pkt_hdr_init: TCP CKSUM" 4503859Sml29623 "value 0x%llx", hdrp->value)); 4513859Sml29623 } 4523859Sml29623 4533859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_hdr_init: TCP " 4543859Sml29623 "value 0x%llx", hdrp->value)); 4553859Sml29623 break; 4563859Sml29623 4573859Sml29623 case IPPROTO_UDP: 4583859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_fill_tx_hdr: UDP")); 4593859Sml29623 if (l4_cksum) { 4603859Sml29623 tmp = 0x2ull; 4613859Sml29623 hdrp->value |= (tmp << TX_PKT_HEADER_PKT_TYPE_SHIFT); 4623859Sml29623 } 4633859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4643859Sml29623 "==> nxge_tx_pkt_hdr_init: UDP" 4653859Sml29623 "value 0x%llx", hdrp->value)); 4663859Sml29623 break; 4673859Sml29623 4683859Sml29623 default: 4693859Sml29623 goto fill_tx_header_done; 4703859Sml29623 } 4713859Sml29623 4723859Sml29623 fill_tx_header_done: 4733859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4743859Sml29623 "==> nxge_fill_tx_hdr: pkt_len %d " 4753859Sml29623 "npads %d value 0x%llx", pkt_len, npads, hdrp->value)); 4763859Sml29623 4773859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "<== nxge_fill_tx_hdr")); 4783859Sml29623 } 4793859Sml29623 4803859Sml29623 /*ARGSUSED*/ 4813859Sml29623 p_mblk_t 4823859Sml29623 nxge_tx_pkt_header_reserve(p_mblk_t mp, uint8_t *npads) 4833859Sml29623 { 4843859Sml29623 p_mblk_t newmp = NULL; 4853859Sml29623 4863859Sml29623 if ((newmp = allocb(TX_PKT_HEADER_SIZE, BPRI_MED)) == NULL) { 4873859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4883859Sml29623 "<== nxge_tx_pkt_header_reserve: allocb failed")); 4893859Sml29623 return (NULL); 4903859Sml29623 } 4913859Sml29623 4923859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 4933859Sml29623 "==> nxge_tx_pkt_header_reserve: get new mp")); 4943859Sml29623 DB_TYPE(newmp) = M_DATA; 4953859Sml29623 newmp->b_rptr = newmp->b_wptr = DB_LIM(newmp); 4963859Sml29623 linkb(newmp, mp); 4973859Sml29623 newmp->b_rptr -= TX_PKT_HEADER_SIZE; 4983859Sml29623 4993859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==>nxge_tx_pkt_header_reserve: " 5003859Sml29623 "b_rptr $%p b_wptr $%p", 5013859Sml29623 newmp->b_rptr, newmp->b_wptr)); 5023859Sml29623 5033859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5043859Sml29623 "<== nxge_tx_pkt_header_reserve: use new mp")); 5053859Sml29623 5063859Sml29623 return (newmp); 5073859Sml29623 } 5083859Sml29623 5093859Sml29623 int 5103859Sml29623 nxge_tx_pkt_nmblocks(p_mblk_t mp, int *tot_xfer_len_p) 5113859Sml29623 { 5123859Sml29623 uint_t nmblks; 5133859Sml29623 ssize_t len; 5143859Sml29623 uint_t pkt_len; 5153859Sml29623 p_mblk_t nmp, bmp, tmp; 5163859Sml29623 uint8_t *b_wptr; 5173859Sml29623 5183859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5193859Sml29623 "==> nxge_tx_pkt_nmblocks: mp $%p rptr $%p wptr $%p " 5203859Sml29623 "len %d", mp, mp->b_rptr, mp->b_wptr, MBLKL(mp))); 5213859Sml29623 5223859Sml29623 nmp = mp; 5233859Sml29623 bmp = mp; 5243859Sml29623 nmblks = 0; 5253859Sml29623 pkt_len = 0; 5263859Sml29623 *tot_xfer_len_p = 0; 5273859Sml29623 5283859Sml29623 while (nmp) { 5293859Sml29623 len = MBLKL(nmp); 5303859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_nmblocks: " 5313859Sml29623 "len %d pkt_len %d nmblks %d tot_xfer_len %d", 5323859Sml29623 len, pkt_len, nmblks, 5333859Sml29623 *tot_xfer_len_p)); 5343859Sml29623 5353859Sml29623 if (len <= 0) { 5363859Sml29623 bmp = nmp; 5373859Sml29623 nmp = nmp->b_cont; 5383859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5393859Sml29623 "==> nxge_tx_pkt_nmblocks: " 5403859Sml29623 "len (0) pkt_len %d nmblks %d", 5413859Sml29623 pkt_len, nmblks)); 5423859Sml29623 continue; 5433859Sml29623 } 5443859Sml29623 5453859Sml29623 *tot_xfer_len_p += len; 5463859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, "==> nxge_tx_pkt_nmblocks: " 5473859Sml29623 "len %d pkt_len %d nmblks %d tot_xfer_len %d", 5483859Sml29623 len, pkt_len, nmblks, 5493859Sml29623 *tot_xfer_len_p)); 5503859Sml29623 5513859Sml29623 if (len < nxge_bcopy_thresh) { 5523859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5533859Sml29623 "==> nxge_tx_pkt_nmblocks: " 5543859Sml29623 "len %d (< thresh) pkt_len %d nmblks %d", 5553859Sml29623 len, pkt_len, nmblks)); 5563859Sml29623 if (pkt_len == 0) 5573859Sml29623 nmblks++; 5583859Sml29623 pkt_len += len; 5593859Sml29623 if (pkt_len >= nxge_bcopy_thresh) { 5603859Sml29623 pkt_len = 0; 5613859Sml29623 len = 0; 5623859Sml29623 nmp = bmp; 5633859Sml29623 } 5643859Sml29623 } else { 5653859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5663859Sml29623 "==> nxge_tx_pkt_nmblocks: " 5673859Sml29623 "len %d (> thresh) pkt_len %d nmblks %d", 5683859Sml29623 len, pkt_len, nmblks)); 5693859Sml29623 pkt_len = 0; 5703859Sml29623 nmblks++; 5713859Sml29623 /* 5723859Sml29623 * Hardware limits the transfer length to 4K. 5733859Sml29623 * If len is more than 4K, we need to break 5743859Sml29623 * it up to at most 2 more blocks. 5753859Sml29623 */ 5763859Sml29623 if (len > TX_MAX_TRANSFER_LENGTH) { 5773859Sml29623 uint32_t nsegs; 5783859Sml29623 5793859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 5803859Sml29623 "==> nxge_tx_pkt_nmblocks: " 5813859Sml29623 "len %d pkt_len %d nmblks %d nsegs %d", 5823859Sml29623 len, pkt_len, nmblks, nsegs)); 5833859Sml29623 nsegs = 1; 5843859Sml29623 if (len % (TX_MAX_TRANSFER_LENGTH * 2)) { 5853859Sml29623 ++nsegs; 5863859Sml29623 } 5873859Sml29623 do { 5883859Sml29623 b_wptr = nmp->b_rptr + 5893859Sml29623 TX_MAX_TRANSFER_LENGTH; 5903859Sml29623 nmp->b_wptr = b_wptr; 5913859Sml29623 if ((tmp = dupb(nmp)) == NULL) { 5923859Sml29623 return (0); 5933859Sml29623 } 5943859Sml29623 tmp->b_rptr = b_wptr; 5953859Sml29623 tmp->b_wptr = nmp->b_wptr; 5963859Sml29623 tmp->b_cont = nmp->b_cont; 5973859Sml29623 nmp->b_cont = tmp; 5983859Sml29623 nmblks++; 5993859Sml29623 if (--nsegs) { 6003859Sml29623 nmp = tmp; 6013859Sml29623 } 6023859Sml29623 } while (nsegs); 6033859Sml29623 nmp = tmp; 6043859Sml29623 } 6053859Sml29623 } 6063859Sml29623 6073859Sml29623 /* 6083859Sml29623 * Hardware limits the transmit gather pointers to 15. 6093859Sml29623 */ 6103859Sml29623 if (nmp->b_cont && (nmblks + TX_GATHER_POINTERS_THRESHOLD) > 6113859Sml29623 TX_MAX_GATHER_POINTERS) { 6123859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 6133859Sml29623 "==> nxge_tx_pkt_nmblocks: pull msg - " 6143859Sml29623 "len %d pkt_len %d nmblks %d", 6153859Sml29623 len, pkt_len, nmblks)); 6163859Sml29623 /* Pull all message blocks from b_cont */ 6173859Sml29623 if ((tmp = msgpullup(nmp->b_cont, -1)) == NULL) { 6183859Sml29623 return (0); 6193859Sml29623 } 6203859Sml29623 freemsg(nmp->b_cont); 6213859Sml29623 nmp->b_cont = tmp; 6223859Sml29623 pkt_len = 0; 6233859Sml29623 } 6243859Sml29623 bmp = nmp; 6253859Sml29623 nmp = nmp->b_cont; 6263859Sml29623 } 6273859Sml29623 6283859Sml29623 NXGE_DEBUG_MSG((NULL, TX_CTL, 6293859Sml29623 "<== nxge_tx_pkt_nmblocks: rptr $%p wptr $%p " 6303859Sml29623 "nmblks %d len %d tot_xfer_len %d", 6313859Sml29623 mp->b_rptr, mp->b_wptr, nmblks, 6323859Sml29623 MBLKL(mp), *tot_xfer_len_p)); 6333859Sml29623 6343859Sml29623 return (nmblks); 6353859Sml29623 } 6363859Sml29623 6373859Sml29623 boolean_t 6383859Sml29623 nxge_txdma_reclaim(p_nxge_t nxgep, p_tx_ring_t tx_ring_p, int nmblks) 6393859Sml29623 { 6403859Sml29623 boolean_t status = B_TRUE; 6413859Sml29623 p_nxge_dma_common_t tx_desc_dma_p; 6423859Sml29623 nxge_dma_common_t desc_area; 6433859Sml29623 p_tx_desc_t tx_desc_ring_vp; 6443859Sml29623 p_tx_desc_t tx_desc_p; 6453859Sml29623 p_tx_desc_t tx_desc_pp; 6463859Sml29623 tx_desc_t r_tx_desc; 6473859Sml29623 p_tx_msg_t tx_msg_ring; 6483859Sml29623 p_tx_msg_t tx_msg_p; 6493859Sml29623 npi_handle_t handle; 6503859Sml29623 tx_ring_hdl_t tx_head; 6513859Sml29623 uint32_t pkt_len; 6523859Sml29623 uint_t tx_rd_index; 6533859Sml29623 uint16_t head_index, tail_index; 6543859Sml29623 uint8_t tdc; 6553859Sml29623 boolean_t head_wrap, tail_wrap; 6563859Sml29623 p_nxge_tx_ring_stats_t tdc_stats; 6573859Sml29623 int rc; 6583859Sml29623 6593859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_reclaim")); 6603859Sml29623 6613859Sml29623 status = ((tx_ring_p->descs_pending < nxge_reclaim_pending) && 6623859Sml29623 (nmblks != 0)); 6633859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 6643859Sml29623 "==> nxge_txdma_reclaim: pending %d reclaim %d nmblks %d", 6653859Sml29623 tx_ring_p->descs_pending, nxge_reclaim_pending, 6663859Sml29623 nmblks)); 6673859Sml29623 if (!status) { 6683859Sml29623 tx_desc_dma_p = &tx_ring_p->tdc_desc; 6693859Sml29623 desc_area = tx_ring_p->tdc_desc; 6703859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 6713859Sml29623 tx_desc_ring_vp = tx_desc_dma_p->kaddrp; 6723859Sml29623 tx_desc_ring_vp = 6733859Sml29623 (p_tx_desc_t)DMA_COMMON_VPTR(desc_area); 6743859Sml29623 tx_rd_index = tx_ring_p->rd_index; 6753859Sml29623 tx_desc_p = &tx_desc_ring_vp[tx_rd_index]; 6763859Sml29623 tx_msg_ring = tx_ring_p->tx_msg_ring; 6773859Sml29623 tx_msg_p = &tx_msg_ring[tx_rd_index]; 6783859Sml29623 tdc = tx_ring_p->tdc; 6793859Sml29623 tdc_stats = tx_ring_p->tdc_stats; 6803859Sml29623 if (tx_ring_p->descs_pending > tdc_stats->tx_max_pend) { 6813859Sml29623 tdc_stats->tx_max_pend = tx_ring_p->descs_pending; 6823859Sml29623 } 6833859Sml29623 6843859Sml29623 tail_index = tx_ring_p->wr_index; 6853859Sml29623 tail_wrap = tx_ring_p->wr_index_wrap; 6863859Sml29623 6873859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 6883859Sml29623 "==> nxge_txdma_reclaim: tdc %d tx_rd_index %d " 6893859Sml29623 "tail_index %d tail_wrap %d " 6903859Sml29623 "tx_desc_p $%p ($%p) ", 6913859Sml29623 tdc, tx_rd_index, tail_index, tail_wrap, 6923859Sml29623 tx_desc_p, (*(uint64_t *)tx_desc_p))); 6933859Sml29623 /* 6943859Sml29623 * Read the hardware maintained transmit head 6953859Sml29623 * and wrap around bit. 6963859Sml29623 */ 6973859Sml29623 TXDMA_REG_READ64(handle, TX_RING_HDL_REG, tdc, &tx_head.value); 6983859Sml29623 head_index = tx_head.bits.ldw.head; 6993859Sml29623 head_wrap = tx_head.bits.ldw.wrap; 7003859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7013859Sml29623 "==> nxge_txdma_reclaim: " 7023859Sml29623 "tx_rd_index %d tail %d tail_wrap %d " 7033859Sml29623 "head %d wrap %d", 7043859Sml29623 tx_rd_index, tail_index, tail_wrap, 7053859Sml29623 head_index, head_wrap)); 7063859Sml29623 7073859Sml29623 if (head_index == tail_index) { 7083859Sml29623 if (TXDMA_RING_EMPTY(head_index, head_wrap, 7093859Sml29623 tail_index, tail_wrap) && 7103859Sml29623 (head_index == tx_rd_index)) { 7113859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7123859Sml29623 "==> nxge_txdma_reclaim: EMPTY")); 7133859Sml29623 return (B_TRUE); 7143859Sml29623 } 7153859Sml29623 7163859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7173859Sml29623 "==> nxge_txdma_reclaim: Checking " 7183859Sml29623 "if ring full")); 7193859Sml29623 if (TXDMA_RING_FULL(head_index, head_wrap, tail_index, 7203859Sml29623 tail_wrap)) { 7213859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7223859Sml29623 "==> nxge_txdma_reclaim: full")); 7233859Sml29623 return (B_FALSE); 7243859Sml29623 } 7253859Sml29623 } 7263859Sml29623 7273859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7283859Sml29623 "==> nxge_txdma_reclaim: tx_rd_index and head_index")); 7293859Sml29623 7303859Sml29623 tx_desc_pp = &r_tx_desc; 7313859Sml29623 while ((tx_rd_index != head_index) && 7323859Sml29623 (tx_ring_p->descs_pending != 0)) { 7333859Sml29623 7343859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7353859Sml29623 "==> nxge_txdma_reclaim: Checking if pending")); 7363859Sml29623 7373859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7383859Sml29623 "==> nxge_txdma_reclaim: " 7393859Sml29623 "descs_pending %d ", 7403859Sml29623 tx_ring_p->descs_pending)); 7413859Sml29623 7423859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7433859Sml29623 "==> nxge_txdma_reclaim: " 7443859Sml29623 "(tx_rd_index %d head_index %d " 7453859Sml29623 "(tx_desc_p $%p)", 7463859Sml29623 tx_rd_index, head_index, 7473859Sml29623 tx_desc_p)); 7483859Sml29623 7493859Sml29623 tx_desc_pp->value = tx_desc_p->value; 7503859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7513859Sml29623 "==> nxge_txdma_reclaim: " 7523859Sml29623 "(tx_rd_index %d head_index %d " 7533859Sml29623 "tx_desc_p $%p (desc value 0x%llx) ", 7543859Sml29623 tx_rd_index, head_index, 7553859Sml29623 tx_desc_pp, (*(uint64_t *)tx_desc_pp))); 7563859Sml29623 7573859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7583859Sml29623 "==> nxge_txdma_reclaim: dump desc:")); 7593859Sml29623 7603859Sml29623 pkt_len = tx_desc_pp->bits.hdw.tr_len; 7613859Sml29623 tdc_stats->obytes += pkt_len; 7623859Sml29623 tdc_stats->opackets += tx_desc_pp->bits.hdw.sop; 7633859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7643859Sml29623 "==> nxge_txdma_reclaim: pkt_len %d " 7653859Sml29623 "tdc channel %d opackets %d", 7663859Sml29623 pkt_len, 7673859Sml29623 tdc, 7683859Sml29623 tdc_stats->opackets)); 7693859Sml29623 7703859Sml29623 if (tx_msg_p->flags.dma_type == USE_DVMA) { 7713859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7723859Sml29623 "tx_desc_p = $%p " 7733859Sml29623 "tx_desc_pp = $%p " 7743859Sml29623 "index = %d", 7753859Sml29623 tx_desc_p, 7763859Sml29623 tx_desc_pp, 7773859Sml29623 tx_ring_p->rd_index)); 7783859Sml29623 (void) dvma_unload(tx_msg_p->dvma_handle, 7793859Sml29623 0, -1); 7803859Sml29623 tx_msg_p->dvma_handle = NULL; 7813859Sml29623 if (tx_ring_p->dvma_wr_index == 7823859Sml29623 tx_ring_p->dvma_wrap_mask) { 7833859Sml29623 tx_ring_p->dvma_wr_index = 0; 7843859Sml29623 } else { 7853859Sml29623 tx_ring_p->dvma_wr_index++; 7863859Sml29623 } 7873859Sml29623 tx_ring_p->dvma_pending--; 7883859Sml29623 } else if (tx_msg_p->flags.dma_type == 7893859Sml29623 USE_DMA) { 7903859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 7913859Sml29623 "==> nxge_txdma_reclaim: " 7923859Sml29623 "USE DMA")); 7933859Sml29623 if (rc = ddi_dma_unbind_handle 7943859Sml29623 (tx_msg_p->dma_handle)) { 7953859Sml29623 cmn_err(CE_WARN, "!nxge_reclaim: " 7963859Sml29623 "ddi_dma_unbind_handle " 7973859Sml29623 "failed. status %d", rc); 7983859Sml29623 } 7993859Sml29623 } 8003859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 8013859Sml29623 "==> nxge_txdma_reclaim: count packets")); 8023859Sml29623 /* 8033859Sml29623 * count a chained packet only once. 8043859Sml29623 */ 8053859Sml29623 if (tx_msg_p->tx_message != NULL) { 8063859Sml29623 freemsg(tx_msg_p->tx_message); 8073859Sml29623 tx_msg_p->tx_message = NULL; 8083859Sml29623 } 8093859Sml29623 8103859Sml29623 tx_msg_p->flags.dma_type = USE_NONE; 8113859Sml29623 tx_rd_index = tx_ring_p->rd_index; 8123859Sml29623 tx_rd_index = (tx_rd_index + 1) & 8133859Sml29623 tx_ring_p->tx_wrap_mask; 8143859Sml29623 tx_ring_p->rd_index = tx_rd_index; 8153859Sml29623 tx_ring_p->descs_pending--; 8163859Sml29623 tx_desc_p = &tx_desc_ring_vp[tx_rd_index]; 8173859Sml29623 tx_msg_p = &tx_msg_ring[tx_rd_index]; 8183859Sml29623 } 8193859Sml29623 8203859Sml29623 status = (nmblks <= (tx_ring_p->tx_ring_size - 8213859Sml29623 tx_ring_p->descs_pending - 8223859Sml29623 TX_FULL_MARK)); 8233859Sml29623 if (status) { 8243859Sml29623 cas32((uint32_t *)&tx_ring_p->queueing, 1, 0); 8253859Sml29623 } 8263859Sml29623 } else { 8273859Sml29623 status = (nmblks <= 8283859Sml29623 (tx_ring_p->tx_ring_size - 8293859Sml29623 tx_ring_p->descs_pending - 8303859Sml29623 TX_FULL_MARK)); 8313859Sml29623 } 8323859Sml29623 8333859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 8343859Sml29623 "<== nxge_txdma_reclaim status = 0x%08x", status)); 8353859Sml29623 8363859Sml29623 return (status); 8373859Sml29623 } 8383859Sml29623 8393859Sml29623 uint_t 8403859Sml29623 nxge_tx_intr(void *arg1, void *arg2) 8413859Sml29623 { 8423859Sml29623 p_nxge_ldv_t ldvp = (p_nxge_ldv_t)arg1; 8433859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg2; 8443859Sml29623 p_nxge_ldg_t ldgp; 8453859Sml29623 uint8_t channel; 8463859Sml29623 uint32_t vindex; 8473859Sml29623 npi_handle_t handle; 8483859Sml29623 tx_cs_t cs; 8493859Sml29623 p_tx_ring_t *tx_rings; 8503859Sml29623 p_tx_ring_t tx_ring_p; 8513859Sml29623 npi_status_t rs = NPI_SUCCESS; 8523859Sml29623 uint_t serviced = DDI_INTR_UNCLAIMED; 8533859Sml29623 nxge_status_t status = NXGE_OK; 8543859Sml29623 8553859Sml29623 if (ldvp == NULL) { 8563859Sml29623 NXGE_DEBUG_MSG((NULL, INT_CTL, 8573859Sml29623 "<== nxge_tx_intr: nxgep $%p ldvp $%p", 8583859Sml29623 nxgep, ldvp)); 8593859Sml29623 return (DDI_INTR_UNCLAIMED); 8603859Sml29623 } 8613859Sml29623 8623859Sml29623 if (arg2 == NULL || (void *)ldvp->nxgep != arg2) { 8633859Sml29623 nxgep = ldvp->nxgep; 8643859Sml29623 } 8653859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 8663859Sml29623 "==> nxge_tx_intr: nxgep(arg2) $%p ldvp(arg1) $%p", 8673859Sml29623 nxgep, ldvp)); 8683859Sml29623 /* 8693859Sml29623 * This interrupt handler is for a specific 8703859Sml29623 * transmit dma channel. 8713859Sml29623 */ 8723859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 8733859Sml29623 /* Get the control and status for this channel. */ 8743859Sml29623 channel = ldvp->channel; 8753859Sml29623 ldgp = ldvp->ldgp; 8763859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 8773859Sml29623 "==> nxge_tx_intr: nxgep $%p ldvp (ldvp) $%p " 8783859Sml29623 "channel %d", 8793859Sml29623 nxgep, ldvp, channel)); 8803859Sml29623 8813859Sml29623 rs = npi_txdma_control_status(handle, OP_GET, channel, &cs); 8823859Sml29623 vindex = ldvp->vdma_index; 8833859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 8843859Sml29623 "==> nxge_tx_intr:channel %d ring index %d status 0x%08x", 8853859Sml29623 channel, vindex, rs)); 8863859Sml29623 if (!rs && cs.bits.ldw.mk) { 8873859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 8883859Sml29623 "==> nxge_tx_intr:channel %d ring index %d " 8893859Sml29623 "status 0x%08x (mk bit set)", 8903859Sml29623 channel, vindex, rs)); 8913859Sml29623 tx_rings = nxgep->tx_rings->rings; 8923859Sml29623 tx_ring_p = tx_rings[vindex]; 8933859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 8943859Sml29623 "==> nxge_tx_intr:channel %d ring index %d " 8953859Sml29623 "status 0x%08x (mk bit set, calling reclaim)", 8963859Sml29623 channel, vindex, rs)); 8973859Sml29623 8983859Sml29623 MUTEX_ENTER(&tx_ring_p->lock); 8993859Sml29623 (void) nxge_txdma_reclaim(nxgep, tx_rings[vindex], 0); 9003859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 9013859Sml29623 mac_tx_update(nxgep->mach); 9023859Sml29623 } 9033859Sml29623 9043859Sml29623 /* 9053859Sml29623 * Process other transmit control and status. 9063859Sml29623 * Check the ldv state. 9073859Sml29623 */ 9083859Sml29623 status = nxge_tx_err_evnts(nxgep, ldvp->vdma_index, ldvp, cs); 9093859Sml29623 /* 9103859Sml29623 * Rearm this logical group if this is a single device 9113859Sml29623 * group. 9123859Sml29623 */ 9133859Sml29623 if (ldgp->nldvs == 1) { 9143859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 9153859Sml29623 "==> nxge_tx_intr: rearm")); 9163859Sml29623 if (status == NXGE_OK) { 9173859Sml29623 (void) npi_intr_ldg_mgmt_set(handle, ldgp->ldg, 9183859Sml29623 B_TRUE, ldgp->ldg_timer); 9193859Sml29623 } 9203859Sml29623 } 9213859Sml29623 9223859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_tx_intr")); 9233859Sml29623 serviced = DDI_INTR_CLAIMED; 9243859Sml29623 return (serviced); 9253859Sml29623 } 9263859Sml29623 9273859Sml29623 void 9283859Sml29623 nxge_txdma_stop(p_nxge_t nxgep) 9293859Sml29623 { 9303859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_stop")); 9313859Sml29623 9323859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 9333859Sml29623 9343859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_stop")); 9353859Sml29623 } 9363859Sml29623 9373859Sml29623 void 9383859Sml29623 nxge_txdma_stop_start(p_nxge_t nxgep) 9393859Sml29623 { 9403859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_stop_start")); 9413859Sml29623 9423859Sml29623 (void) nxge_txdma_stop(nxgep); 9433859Sml29623 9443859Sml29623 (void) nxge_fixup_txdma_rings(nxgep); 9453859Sml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START); 9463859Sml29623 (void) nxge_tx_mac_enable(nxgep); 9473859Sml29623 (void) nxge_txdma_hw_kick(nxgep); 9483859Sml29623 9493859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_stop_start")); 9503859Sml29623 } 9513859Sml29623 9523859Sml29623 nxge_status_t 9533859Sml29623 nxge_txdma_hw_mode(p_nxge_t nxgep, boolean_t enable) 9543859Sml29623 { 9553859Sml29623 int i, ndmas; 9563859Sml29623 uint16_t channel; 9573859Sml29623 p_tx_rings_t tx_rings; 9583859Sml29623 p_tx_ring_t *tx_desc_rings; 9593859Sml29623 npi_handle_t handle; 9603859Sml29623 npi_status_t rs = NPI_SUCCESS; 9613859Sml29623 nxge_status_t status = NXGE_OK; 9623859Sml29623 9633859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 9643859Sml29623 "==> nxge_txdma_hw_mode: enable mode %d", enable)); 9653859Sml29623 9663859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 9673859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 9683859Sml29623 "<== nxge_txdma_mode: not initialized")); 9693859Sml29623 return (NXGE_ERROR); 9703859Sml29623 } 9713859Sml29623 9723859Sml29623 tx_rings = nxgep->tx_rings; 9733859Sml29623 if (tx_rings == NULL) { 9743859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 9753859Sml29623 "<== nxge_txdma_hw_mode: NULL global ring pointer")); 9763859Sml29623 return (NXGE_ERROR); 9773859Sml29623 } 9783859Sml29623 9793859Sml29623 tx_desc_rings = tx_rings->rings; 9803859Sml29623 if (tx_desc_rings == NULL) { 9813859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 9823859Sml29623 "<== nxge_txdma_hw_mode: NULL rings pointer")); 9833859Sml29623 return (NXGE_ERROR); 9843859Sml29623 } 9853859Sml29623 9863859Sml29623 ndmas = tx_rings->ndmas; 9873859Sml29623 if (!ndmas) { 9883859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9893859Sml29623 "<== nxge_txdma_hw_mode: no dma channel allocated")); 9903859Sml29623 return (NXGE_ERROR); 9913859Sml29623 } 9923859Sml29623 9933859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_mode: " 9943859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 9953859Sml29623 tx_rings, tx_desc_rings, ndmas)); 9963859Sml29623 9973859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 9983859Sml29623 for (i = 0; i < ndmas; i++) { 9993859Sml29623 if (tx_desc_rings[i] == NULL) { 10003859Sml29623 continue; 10013859Sml29623 } 10023859Sml29623 channel = tx_desc_rings[i]->tdc; 10033859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10043859Sml29623 "==> nxge_txdma_hw_mode: channel %d", channel)); 10053859Sml29623 if (enable) { 10063859Sml29623 rs = npi_txdma_channel_enable(handle, channel); 10073859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10083859Sml29623 "==> nxge_txdma_hw_mode: channel %d (enable) " 10093859Sml29623 "rs 0x%x", channel, rs)); 10103859Sml29623 } else { 10113859Sml29623 /* 10123859Sml29623 * Stop the dma channel and waits for the stop done. 10133859Sml29623 * If the stop done bit is not set, then force 10143859Sml29623 * an error so TXC will stop. 10153859Sml29623 * All channels bound to this port need to be stopped 10163859Sml29623 * and reset after injecting an interrupt error. 10173859Sml29623 */ 10183859Sml29623 rs = npi_txdma_channel_disable(handle, channel); 10193859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10203859Sml29623 "==> nxge_txdma_hw_mode: channel %d (disable) " 10213859Sml29623 "rs 0x%x", channel, rs)); 10223859Sml29623 { 10233859Sml29623 tdmc_intr_dbg_t intr_dbg; 10243859Sml29623 10253859Sml29623 if (rs != NPI_SUCCESS) { 10263859Sml29623 /* Inject any error */ 10273859Sml29623 intr_dbg.value = 0; 10283859Sml29623 intr_dbg.bits.ldw.nack_pref = 1; 10293859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10303859Sml29623 "==> nxge_txdma_hw_mode: " 10313859Sml29623 "channel %d (stop failed 0x%x) " 10323859Sml29623 "(inject err)", rs, channel)); 10333859Sml29623 (void) npi_txdma_inj_int_error_set( 10343859Sml29623 handle, channel, &intr_dbg); 10353859Sml29623 rs = npi_txdma_channel_disable(handle, 10363859Sml29623 channel); 10373859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10383859Sml29623 "==> nxge_txdma_hw_mode: " 10393859Sml29623 "channel %d (stop again 0x%x) " 10403859Sml29623 "(after inject err)", 10413859Sml29623 rs, channel)); 10423859Sml29623 } 10433859Sml29623 } 10443859Sml29623 } 10453859Sml29623 } 10463859Sml29623 10473859Sml29623 status = ((rs == NPI_SUCCESS) ? NXGE_OK : NXGE_ERROR | rs); 10483859Sml29623 10493859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 10503859Sml29623 "<== nxge_txdma_hw_mode: status 0x%x", status)); 10513859Sml29623 10523859Sml29623 return (status); 10533859Sml29623 } 10543859Sml29623 10553859Sml29623 void 10563859Sml29623 nxge_txdma_enable_channel(p_nxge_t nxgep, uint16_t channel) 10573859Sml29623 { 10583859Sml29623 npi_handle_t handle; 10593859Sml29623 10603859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 10613859Sml29623 "==> nxge_txdma_enable_channel: channel %d", channel)); 10623859Sml29623 10633859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 10643859Sml29623 /* enable the transmit dma channels */ 10653859Sml29623 (void) npi_txdma_channel_enable(handle, channel); 10663859Sml29623 10673859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_txdma_enable_channel")); 10683859Sml29623 } 10693859Sml29623 10703859Sml29623 void 10713859Sml29623 nxge_txdma_disable_channel(p_nxge_t nxgep, uint16_t channel) 10723859Sml29623 { 10733859Sml29623 npi_handle_t handle; 10743859Sml29623 10753859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 10763859Sml29623 "==> nxge_txdma_disable_channel: channel %d", channel)); 10773859Sml29623 10783859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 10793859Sml29623 /* stop the transmit dma channels */ 10803859Sml29623 (void) npi_txdma_channel_disable(handle, channel); 10813859Sml29623 10823859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_disable_channel")); 10833859Sml29623 } 10843859Sml29623 10853859Sml29623 int 10863859Sml29623 nxge_txdma_stop_inj_err(p_nxge_t nxgep, int channel) 10873859Sml29623 { 10883859Sml29623 npi_handle_t handle; 10893859Sml29623 tdmc_intr_dbg_t intr_dbg; 10903859Sml29623 int status; 10913859Sml29623 npi_status_t rs = NPI_SUCCESS; 10923859Sml29623 10933859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_stop_inj_err")); 10943859Sml29623 /* 10953859Sml29623 * Stop the dma channel waits for the stop done. 10963859Sml29623 * If the stop done bit is not set, then create 10973859Sml29623 * an error. 10983859Sml29623 */ 10993859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 11003859Sml29623 rs = npi_txdma_channel_disable(handle, channel); 11013859Sml29623 status = ((rs == NPI_SUCCESS) ? NXGE_OK : NXGE_ERROR | rs); 11023859Sml29623 if (status == NXGE_OK) { 11033859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 11043859Sml29623 "<== nxge_txdma_stop_inj_err (channel %d): " 11053859Sml29623 "stopped OK", channel)); 11063859Sml29623 return (status); 11073859Sml29623 } 11083859Sml29623 11093859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 11103859Sml29623 "==> nxge_txdma_stop_inj_err (channel %d): stop failed (0x%x) " 11113859Sml29623 "injecting error", channel, rs)); 11123859Sml29623 /* Inject any error */ 11133859Sml29623 intr_dbg.value = 0; 11143859Sml29623 intr_dbg.bits.ldw.nack_pref = 1; 11153859Sml29623 (void) npi_txdma_inj_int_error_set(handle, channel, &intr_dbg); 11163859Sml29623 11173859Sml29623 /* Stop done bit will be set as a result of error injection */ 11183859Sml29623 rs = npi_txdma_channel_disable(handle, channel); 11193859Sml29623 status = ((rs == NPI_SUCCESS) ? NXGE_OK : NXGE_ERROR | rs); 11203859Sml29623 if (!(rs & NPI_TXDMA_STOP_FAILED)) { 11213859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 11223859Sml29623 "<== nxge_txdma_stop_inj_err (channel %d): " 11233859Sml29623 "stopped OK ", channel)); 11243859Sml29623 return (status); 11253859Sml29623 } 11263859Sml29623 11273859Sml29623 #if defined(NXGE_DEBUG) 11283859Sml29623 nxge_txdma_regs_dump_channels(nxgep); 11293859Sml29623 #endif 11303859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 11313859Sml29623 "==> nxge_txdma_stop_inj_err (channel): stop failed (0x%x) " 11323859Sml29623 " (injected error but still not stopped)", channel, rs)); 11333859Sml29623 11343859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_stop_inj_err")); 11353859Sml29623 return (status); 11363859Sml29623 } 11373859Sml29623 11383859Sml29623 void 11393859Sml29623 nxge_hw_start_tx(p_nxge_t nxgep) 11403859Sml29623 { 11413859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_hw_start_tx")); 11423859Sml29623 11433859Sml29623 (void) nxge_txdma_hw_start(nxgep); 11443859Sml29623 (void) nxge_tx_mac_enable(nxgep); 11453859Sml29623 11463859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_hw_start_tx")); 11473859Sml29623 } 11483859Sml29623 11493859Sml29623 /*ARGSUSED*/ 11503859Sml29623 void 11513859Sml29623 nxge_fixup_txdma_rings(p_nxge_t nxgep) 11523859Sml29623 { 11533859Sml29623 int index, ndmas; 11543859Sml29623 uint16_t channel; 11553859Sml29623 p_tx_rings_t tx_rings; 11563859Sml29623 11573859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_fixup_txdma_rings")); 11583859Sml29623 11593859Sml29623 /* 11603859Sml29623 * For each transmit channel, reclaim each descriptor and 11613859Sml29623 * free buffers. 11623859Sml29623 */ 11633859Sml29623 tx_rings = nxgep->tx_rings; 11643859Sml29623 if (tx_rings == NULL) { 11653859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 11663859Sml29623 "<== nxge_fixup_txdma_rings: NULL ring pointer")); 11673859Sml29623 return; 11683859Sml29623 } 11693859Sml29623 11703859Sml29623 ndmas = tx_rings->ndmas; 11713859Sml29623 if (!ndmas) { 11723859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 11733859Sml29623 "<== nxge_fixup_txdma_rings: no channel allocated")); 11743859Sml29623 return; 11753859Sml29623 } 11763859Sml29623 11773859Sml29623 if (tx_rings->rings == NULL) { 11783859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 11793859Sml29623 "<== nxge_fixup_txdma_rings: NULL rings pointer")); 11803859Sml29623 return; 11813859Sml29623 } 11823859Sml29623 11833859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_fixup_txdma_rings: " 11843859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 11853859Sml29623 tx_rings, tx_rings->rings, ndmas)); 11863859Sml29623 11873859Sml29623 for (index = 0; index < ndmas; index++) { 11883859Sml29623 channel = tx_rings->rings[index]->tdc; 11893859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 11903859Sml29623 "==> nxge_fixup_txdma_rings: channel %d", channel)); 11913859Sml29623 11923859Sml29623 nxge_txdma_fixup_channel(nxgep, tx_rings->rings[index], 11933859Sml29623 channel); 11943859Sml29623 } 11953859Sml29623 11963859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_fixup_txdma_rings")); 11973859Sml29623 } 11983859Sml29623 11993859Sml29623 /*ARGSUSED*/ 12003859Sml29623 void 12013859Sml29623 nxge_txdma_fix_channel(p_nxge_t nxgep, uint16_t channel) 12023859Sml29623 { 12033859Sml29623 p_tx_ring_t ring_p; 12043859Sml29623 12053859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_fix_channel")); 12063859Sml29623 ring_p = nxge_txdma_get_ring(nxgep, channel); 12073859Sml29623 if (ring_p == NULL) { 12083859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fix_channel")); 12093859Sml29623 return; 12103859Sml29623 } 12113859Sml29623 12123859Sml29623 if (ring_p->tdc != channel) { 12133859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12143859Sml29623 "<== nxge_txdma_fix_channel: channel not matched " 12153859Sml29623 "ring tdc %d passed channel", 12163859Sml29623 ring_p->tdc, channel)); 12173859Sml29623 return; 12183859Sml29623 } 12193859Sml29623 12203859Sml29623 nxge_txdma_fixup_channel(nxgep, ring_p, channel); 12213859Sml29623 12223859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fix_channel")); 12233859Sml29623 } 12243859Sml29623 12253859Sml29623 /*ARGSUSED*/ 12263859Sml29623 void 12273859Sml29623 nxge_txdma_fixup_channel(p_nxge_t nxgep, p_tx_ring_t ring_p, uint16_t channel) 12283859Sml29623 { 12293859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_fixup_channel")); 12303859Sml29623 12313859Sml29623 if (ring_p == NULL) { 12323859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12333859Sml29623 "<== nxge_txdma_fixup_channel: NULL ring pointer")); 12343859Sml29623 return; 12353859Sml29623 } 12363859Sml29623 12373859Sml29623 if (ring_p->tdc != channel) { 12383859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12393859Sml29623 "<== nxge_txdma_fixup_channel: channel not matched " 12403859Sml29623 "ring tdc %d passed channel", 12413859Sml29623 ring_p->tdc, channel)); 12423859Sml29623 return; 12433859Sml29623 } 12443859Sml29623 12453859Sml29623 MUTEX_ENTER(&ring_p->lock); 12463859Sml29623 (void) nxge_txdma_reclaim(nxgep, ring_p, 0); 12473859Sml29623 ring_p->rd_index = 0; 12483859Sml29623 ring_p->wr_index = 0; 12493859Sml29623 ring_p->ring_head.value = 0; 12503859Sml29623 ring_p->ring_kick_tail.value = 0; 12513859Sml29623 ring_p->descs_pending = 0; 12523859Sml29623 MUTEX_EXIT(&ring_p->lock); 12533859Sml29623 12543859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fixup_channel")); 12553859Sml29623 } 12563859Sml29623 12573859Sml29623 /*ARGSUSED*/ 12583859Sml29623 void 12593859Sml29623 nxge_txdma_hw_kick(p_nxge_t nxgep) 12603859Sml29623 { 12613859Sml29623 int index, ndmas; 12623859Sml29623 uint16_t channel; 12633859Sml29623 p_tx_rings_t tx_rings; 12643859Sml29623 12653859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_hw_kick")); 12663859Sml29623 12673859Sml29623 tx_rings = nxgep->tx_rings; 12683859Sml29623 if (tx_rings == NULL) { 12693859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12703859Sml29623 "<== nxge_txdma_hw_kick: NULL ring pointer")); 12713859Sml29623 return; 12723859Sml29623 } 12733859Sml29623 12743859Sml29623 ndmas = tx_rings->ndmas; 12753859Sml29623 if (!ndmas) { 12763859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12773859Sml29623 "<== nxge_txdma_hw_kick: no channel allocated")); 12783859Sml29623 return; 12793859Sml29623 } 12803859Sml29623 12813859Sml29623 if (tx_rings->rings == NULL) { 12823859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 12833859Sml29623 "<== nxge_txdma_hw_kick: NULL rings pointer")); 12843859Sml29623 return; 12853859Sml29623 } 12863859Sml29623 12873859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_kick: " 12883859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 12893859Sml29623 tx_rings, tx_rings->rings, ndmas)); 12903859Sml29623 12913859Sml29623 for (index = 0; index < ndmas; index++) { 12923859Sml29623 channel = tx_rings->rings[index]->tdc; 12933859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 12943859Sml29623 "==> nxge_txdma_hw_kick: channel %d", channel)); 12953859Sml29623 nxge_txdma_hw_kick_channel(nxgep, tx_rings->rings[index], 12963859Sml29623 channel); 12973859Sml29623 } 12983859Sml29623 12993859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_hw_kick")); 13003859Sml29623 } 13013859Sml29623 13023859Sml29623 /*ARGSUSED*/ 13033859Sml29623 void 13043859Sml29623 nxge_txdma_kick_channel(p_nxge_t nxgep, uint16_t channel) 13053859Sml29623 { 13063859Sml29623 p_tx_ring_t ring_p; 13073859Sml29623 13083859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_kick_channel")); 13093859Sml29623 13103859Sml29623 ring_p = nxge_txdma_get_ring(nxgep, channel); 13113859Sml29623 if (ring_p == NULL) { 13123859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13133859Sml29623 " nxge_txdma_kick_channel")); 13143859Sml29623 return; 13153859Sml29623 } 13163859Sml29623 13173859Sml29623 if (ring_p->tdc != channel) { 13183859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13193859Sml29623 "<== nxge_txdma_kick_channel: channel not matched " 13203859Sml29623 "ring tdc %d passed channel", 13213859Sml29623 ring_p->tdc, channel)); 13223859Sml29623 return; 13233859Sml29623 } 13243859Sml29623 13253859Sml29623 nxge_txdma_hw_kick_channel(nxgep, ring_p, channel); 13263859Sml29623 13273859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_kick_channel")); 13283859Sml29623 } 13293859Sml29623 13303859Sml29623 /*ARGSUSED*/ 13313859Sml29623 void 13323859Sml29623 nxge_txdma_hw_kick_channel(p_nxge_t nxgep, p_tx_ring_t ring_p, uint16_t channel) 13333859Sml29623 { 13343859Sml29623 13353859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_hw_kick_channel")); 13363859Sml29623 13373859Sml29623 if (ring_p == NULL) { 13383859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13393859Sml29623 "<== nxge_txdma_hw_kick_channel: NULL ring pointer")); 13403859Sml29623 return; 13413859Sml29623 } 13423859Sml29623 13433859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_hw_kick_channel")); 13443859Sml29623 } 13453859Sml29623 13463859Sml29623 /*ARGSUSED*/ 13473859Sml29623 void 13483859Sml29623 nxge_check_tx_hang(p_nxge_t nxgep) 13493859Sml29623 { 13503859Sml29623 13513859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_check_tx_hang")); 13523859Sml29623 13533859Sml29623 /* 13543859Sml29623 * Needs inputs from hardware for regs: 13553859Sml29623 * head index had not moved since last timeout. 13563859Sml29623 * packets not transmitted or stuffed registers. 13573859Sml29623 */ 13583859Sml29623 if (nxge_txdma_hung(nxgep)) { 13593859Sml29623 nxge_fixup_hung_txdma_rings(nxgep); 13603859Sml29623 } 13613859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_check_tx_hang")); 13623859Sml29623 } 13633859Sml29623 13643859Sml29623 int 13653859Sml29623 nxge_txdma_hung(p_nxge_t nxgep) 13663859Sml29623 { 13673859Sml29623 int index, ndmas; 13683859Sml29623 uint16_t channel; 13693859Sml29623 p_tx_rings_t tx_rings; 13703859Sml29623 p_tx_ring_t tx_ring_p; 13713859Sml29623 13723859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_hung")); 13733859Sml29623 tx_rings = nxgep->tx_rings; 13743859Sml29623 if (tx_rings == NULL) { 13753859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13763859Sml29623 "<== nxge_txdma_hung: NULL ring pointer")); 13773859Sml29623 return (B_FALSE); 13783859Sml29623 } 13793859Sml29623 13803859Sml29623 ndmas = tx_rings->ndmas; 13813859Sml29623 if (!ndmas) { 13823859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13833859Sml29623 "<== nxge_txdma_hung: no channel " 13843859Sml29623 "allocated")); 13853859Sml29623 return (B_FALSE); 13863859Sml29623 } 13873859Sml29623 13883859Sml29623 if (tx_rings->rings == NULL) { 13893859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13903859Sml29623 "<== nxge_txdma_hung: NULL rings pointer")); 13913859Sml29623 return (B_FALSE); 13923859Sml29623 } 13933859Sml29623 13943859Sml29623 for (index = 0; index < ndmas; index++) { 13953859Sml29623 channel = tx_rings->rings[index]->tdc; 13963859Sml29623 tx_ring_p = tx_rings->rings[index]; 13973859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 13983859Sml29623 "==> nxge_txdma_hung: channel %d", channel)); 13993859Sml29623 if (nxge_txdma_channel_hung(nxgep, tx_ring_p, channel)) { 14003859Sml29623 return (B_TRUE); 14013859Sml29623 } 14023859Sml29623 } 14033859Sml29623 14043859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_hung")); 14053859Sml29623 14063859Sml29623 return (B_FALSE); 14073859Sml29623 } 14083859Sml29623 14093859Sml29623 int 14103859Sml29623 nxge_txdma_channel_hung(p_nxge_t nxgep, p_tx_ring_t tx_ring_p, uint16_t channel) 14113859Sml29623 { 14123859Sml29623 uint16_t head_index, tail_index; 14133859Sml29623 boolean_t head_wrap, tail_wrap; 14143859Sml29623 npi_handle_t handle; 14153859Sml29623 tx_ring_hdl_t tx_head; 14163859Sml29623 uint_t tx_rd_index; 14173859Sml29623 14183859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_channel_hung")); 14193859Sml29623 14203859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 14213859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14223859Sml29623 "==> nxge_txdma_channel_hung: channel %d", channel)); 14233859Sml29623 MUTEX_ENTER(&tx_ring_p->lock); 14243859Sml29623 (void) nxge_txdma_reclaim(nxgep, tx_ring_p, 0); 14253859Sml29623 14263859Sml29623 tail_index = tx_ring_p->wr_index; 14273859Sml29623 tail_wrap = tx_ring_p->wr_index_wrap; 14283859Sml29623 tx_rd_index = tx_ring_p->rd_index; 14293859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 14303859Sml29623 14313859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14323859Sml29623 "==> nxge_txdma_channel_hung: tdc %d tx_rd_index %d " 14333859Sml29623 "tail_index %d tail_wrap %d ", 14343859Sml29623 channel, tx_rd_index, tail_index, tail_wrap)); 14353859Sml29623 /* 14363859Sml29623 * Read the hardware maintained transmit head 14373859Sml29623 * and wrap around bit. 14383859Sml29623 */ 14393859Sml29623 (void) npi_txdma_ring_head_get(handle, channel, &tx_head); 14403859Sml29623 head_index = tx_head.bits.ldw.head; 14413859Sml29623 head_wrap = tx_head.bits.ldw.wrap; 14423859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14433859Sml29623 "==> nxge_txdma_channel_hung: " 14443859Sml29623 "tx_rd_index %d tail %d tail_wrap %d " 14453859Sml29623 "head %d wrap %d", 14463859Sml29623 tx_rd_index, tail_index, tail_wrap, 14473859Sml29623 head_index, head_wrap)); 14483859Sml29623 14493859Sml29623 if (TXDMA_RING_EMPTY(head_index, head_wrap, 14503859Sml29623 tail_index, tail_wrap) && 14513859Sml29623 (head_index == tx_rd_index)) { 14523859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14533859Sml29623 "==> nxge_txdma_channel_hung: EMPTY")); 14543859Sml29623 return (B_FALSE); 14553859Sml29623 } 14563859Sml29623 14573859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14583859Sml29623 "==> nxge_txdma_channel_hung: Checking if ring full")); 14593859Sml29623 if (TXDMA_RING_FULL(head_index, head_wrap, tail_index, 14603859Sml29623 tail_wrap)) { 14613859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14623859Sml29623 "==> nxge_txdma_channel_hung: full")); 14633859Sml29623 return (B_TRUE); 14643859Sml29623 } 14653859Sml29623 14663859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_channel_hung")); 14673859Sml29623 14683859Sml29623 return (B_FALSE); 14693859Sml29623 } 14703859Sml29623 14713859Sml29623 /*ARGSUSED*/ 14723859Sml29623 void 14733859Sml29623 nxge_fixup_hung_txdma_rings(p_nxge_t nxgep) 14743859Sml29623 { 14753859Sml29623 int index, ndmas; 14763859Sml29623 uint16_t channel; 14773859Sml29623 p_tx_rings_t tx_rings; 14783859Sml29623 14793859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_fixup_hung_txdma_rings")); 14803859Sml29623 tx_rings = nxgep->tx_rings; 14813859Sml29623 if (tx_rings == NULL) { 14823859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14833859Sml29623 "<== nxge_fixup_hung_txdma_rings: NULL ring pointer")); 14843859Sml29623 return; 14853859Sml29623 } 14863859Sml29623 14873859Sml29623 ndmas = tx_rings->ndmas; 14883859Sml29623 if (!ndmas) { 14893859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14903859Sml29623 "<== nxge_fixup_hung_txdma_rings: no channel " 14913859Sml29623 "allocated")); 14923859Sml29623 return; 14933859Sml29623 } 14943859Sml29623 14953859Sml29623 if (tx_rings->rings == NULL) { 14963859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 14973859Sml29623 "<== nxge_fixup_hung_txdma_rings: NULL rings pointer")); 14983859Sml29623 return; 14993859Sml29623 } 15003859Sml29623 15013859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_fixup_hung_txdma_rings: " 15023859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 15033859Sml29623 tx_rings, tx_rings->rings, ndmas)); 15043859Sml29623 15053859Sml29623 for (index = 0; index < ndmas; index++) { 15063859Sml29623 channel = tx_rings->rings[index]->tdc; 15073859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15083859Sml29623 "==> nxge_fixup_hung_txdma_rings: channel %d", 15093859Sml29623 channel)); 15103859Sml29623 15113859Sml29623 nxge_txdma_fixup_hung_channel(nxgep, tx_rings->rings[index], 15123859Sml29623 channel); 15133859Sml29623 } 15143859Sml29623 15153859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_fixup_hung_txdma_rings")); 15163859Sml29623 } 15173859Sml29623 15183859Sml29623 /*ARGSUSED*/ 15193859Sml29623 void 15203859Sml29623 nxge_txdma_fix_hung_channel(p_nxge_t nxgep, uint16_t channel) 15213859Sml29623 { 15223859Sml29623 p_tx_ring_t ring_p; 15233859Sml29623 15243859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_fix_hung_channel")); 15253859Sml29623 ring_p = nxge_txdma_get_ring(nxgep, channel); 15263859Sml29623 if (ring_p == NULL) { 15273859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15283859Sml29623 "<== nxge_txdma_fix_hung_channel")); 15293859Sml29623 return; 15303859Sml29623 } 15313859Sml29623 15323859Sml29623 if (ring_p->tdc != channel) { 15333859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15343859Sml29623 "<== nxge_txdma_fix_hung_channel: channel not matched " 15353859Sml29623 "ring tdc %d passed channel", 15363859Sml29623 ring_p->tdc, channel)); 15373859Sml29623 return; 15383859Sml29623 } 15393859Sml29623 15403859Sml29623 nxge_txdma_fixup_channel(nxgep, ring_p, channel); 15413859Sml29623 15423859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fix_hung_channel")); 15433859Sml29623 } 15443859Sml29623 15453859Sml29623 /*ARGSUSED*/ 15463859Sml29623 void 15473859Sml29623 nxge_txdma_fixup_hung_channel(p_nxge_t nxgep, p_tx_ring_t ring_p, 15483859Sml29623 uint16_t channel) 15493859Sml29623 { 15503859Sml29623 npi_handle_t handle; 15513859Sml29623 tdmc_intr_dbg_t intr_dbg; 15523859Sml29623 int status = NXGE_OK; 15533859Sml29623 15543859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_fixup_hung_channel")); 15553859Sml29623 15563859Sml29623 if (ring_p == NULL) { 15573859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15583859Sml29623 "<== nxge_txdma_fixup_channel: NULL ring pointer")); 15593859Sml29623 return; 15603859Sml29623 } 15613859Sml29623 15623859Sml29623 if (ring_p->tdc != channel) { 15633859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15643859Sml29623 "<== nxge_txdma_fixup_hung_channel: channel " 15653859Sml29623 "not matched " 15663859Sml29623 "ring tdc %d passed channel", 15673859Sml29623 ring_p->tdc, channel)); 15683859Sml29623 return; 15693859Sml29623 } 15703859Sml29623 15713859Sml29623 /* Reclaim descriptors */ 15723859Sml29623 MUTEX_ENTER(&ring_p->lock); 15733859Sml29623 (void) nxge_txdma_reclaim(nxgep, ring_p, 0); 15743859Sml29623 MUTEX_EXIT(&ring_p->lock); 15753859Sml29623 15763859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 15773859Sml29623 /* 15783859Sml29623 * Stop the dma channel waits for the stop done. 15793859Sml29623 * If the stop done bit is not set, then force 15803859Sml29623 * an error. 15813859Sml29623 */ 15823859Sml29623 status = npi_txdma_channel_disable(handle, channel); 15833859Sml29623 if (!(status & NPI_TXDMA_STOP_FAILED)) { 15843859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 15853859Sml29623 "<== nxge_txdma_fixup_hung_channel: stopped OK " 15863859Sml29623 "ring tdc %d passed channel %d", 15873859Sml29623 ring_p->tdc, channel)); 15883859Sml29623 return; 15893859Sml29623 } 15903859Sml29623 15913859Sml29623 /* Inject any error */ 15923859Sml29623 intr_dbg.value = 0; 15933859Sml29623 intr_dbg.bits.ldw.nack_pref = 1; 15943859Sml29623 (void) npi_txdma_inj_int_error_set(handle, channel, &intr_dbg); 15953859Sml29623 15963859Sml29623 /* Stop done bit will be set as a result of error injection */ 15973859Sml29623 status = npi_txdma_channel_disable(handle, channel); 15983859Sml29623 if (!(status & NPI_TXDMA_STOP_FAILED)) { 15993859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16003859Sml29623 "<== nxge_txdma_fixup_hung_channel: stopped again" 16013859Sml29623 "ring tdc %d passed channel", 16023859Sml29623 ring_p->tdc, channel)); 16033859Sml29623 return; 16043859Sml29623 } 16053859Sml29623 16063859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16073859Sml29623 "<== nxge_txdma_fixup_hung_channel: stop done still not set!! " 16083859Sml29623 "ring tdc %d passed channel", 16093859Sml29623 ring_p->tdc, channel)); 16103859Sml29623 16113859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fixup_hung_channel")); 16123859Sml29623 } 16133859Sml29623 16143859Sml29623 /*ARGSUSED*/ 16153859Sml29623 void 16163859Sml29623 nxge_reclaim_rings(p_nxge_t nxgep) 16173859Sml29623 { 16183859Sml29623 int index, ndmas; 16193859Sml29623 uint16_t channel; 16203859Sml29623 p_tx_rings_t tx_rings; 16213859Sml29623 p_tx_ring_t tx_ring_p; 16223859Sml29623 16233859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_reclaim_ring")); 16243859Sml29623 tx_rings = nxgep->tx_rings; 16253859Sml29623 if (tx_rings == NULL) { 16263859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16273859Sml29623 "<== nxge_reclain_rimgs: NULL ring pointer")); 16283859Sml29623 return; 16293859Sml29623 } 16303859Sml29623 16313859Sml29623 ndmas = tx_rings->ndmas; 16323859Sml29623 if (!ndmas) { 16333859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16343859Sml29623 "<== nxge_reclain_rimgs: no channel " 16353859Sml29623 "allocated")); 16363859Sml29623 return; 16373859Sml29623 } 16383859Sml29623 16393859Sml29623 if (tx_rings->rings == NULL) { 16403859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16413859Sml29623 "<== nxge_reclain_rimgs: NULL rings pointer")); 16423859Sml29623 return; 16433859Sml29623 } 16443859Sml29623 16453859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_reclain_rimgs: " 16463859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 16473859Sml29623 tx_rings, tx_rings->rings, ndmas)); 16483859Sml29623 16493859Sml29623 for (index = 0; index < ndmas; index++) { 16503859Sml29623 channel = tx_rings->rings[index]->tdc; 16513859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16523859Sml29623 "==> reclain_rimgs: channel %d", 16533859Sml29623 channel)); 16543859Sml29623 tx_ring_p = tx_rings->rings[index]; 16553859Sml29623 MUTEX_ENTER(&tx_ring_p->lock); 16563859Sml29623 (void) nxge_txdma_reclaim(nxgep, tx_ring_p, channel); 16573859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 16583859Sml29623 } 16593859Sml29623 16603859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_reclaim_rings")); 16613859Sml29623 } 16623859Sml29623 16633859Sml29623 void 16643859Sml29623 nxge_txdma_regs_dump_channels(p_nxge_t nxgep) 16653859Sml29623 { 16663859Sml29623 int index, ndmas; 16673859Sml29623 uint16_t channel; 16683859Sml29623 p_tx_rings_t tx_rings; 16693859Sml29623 npi_handle_t handle; 16703859Sml29623 16713859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_txdma_regs_dump_channels")); 16723859Sml29623 16733859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 16743859Sml29623 (void) npi_txdma_dump_fzc_regs(handle); 16753859Sml29623 16763859Sml29623 tx_rings = nxgep->tx_rings; 16773859Sml29623 if (tx_rings == NULL) { 16783859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16793859Sml29623 "<== nxge_txdma_regs_dump_channels: NULL ring")); 16803859Sml29623 return; 16813859Sml29623 } 16823859Sml29623 16833859Sml29623 ndmas = tx_rings->ndmas; 16843859Sml29623 if (!ndmas) { 16853859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16863859Sml29623 "<== nxge_txdma_regs_dump_channels: " 16873859Sml29623 "no channel allocated")); 16883859Sml29623 return; 16893859Sml29623 } 16903859Sml29623 16913859Sml29623 if (tx_rings->rings == NULL) { 16923859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 16933859Sml29623 "<== nxge_txdma_regs_dump_channels: NULL rings")); 16943859Sml29623 return; 16953859Sml29623 } 16963859Sml29623 16973859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_regs_dump_channels: " 16983859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 16993859Sml29623 tx_rings, tx_rings->rings, ndmas)); 17003859Sml29623 17013859Sml29623 for (index = 0; index < ndmas; index++) { 17023859Sml29623 channel = tx_rings->rings[index]->tdc; 17033859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 17043859Sml29623 "==> nxge_txdma_regs_dump_channels: channel %d", 17053859Sml29623 channel)); 17063859Sml29623 (void) npi_txdma_dump_tdc_regs(handle, channel); 17073859Sml29623 } 17083859Sml29623 17093859Sml29623 /* Dump TXC registers */ 17103859Sml29623 (void) npi_txc_dump_fzc_regs(handle); 17113859Sml29623 (void) npi_txc_dump_port_fzc_regs(handle, nxgep->function_num); 17123859Sml29623 17133859Sml29623 for (index = 0; index < ndmas; index++) { 17143859Sml29623 channel = tx_rings->rings[index]->tdc; 17153859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 17163859Sml29623 "==> nxge_txdma_regs_dump_channels: channel %d", 17173859Sml29623 channel)); 17183859Sml29623 (void) npi_txc_dump_tdc_fzc_regs(handle, channel); 17193859Sml29623 } 17203859Sml29623 17213859Sml29623 for (index = 0; index < ndmas; index++) { 17223859Sml29623 channel = tx_rings->rings[index]->tdc; 17233859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 17243859Sml29623 "==> nxge_txdma_regs_dump_channels: channel %d", 17253859Sml29623 channel)); 17263859Sml29623 nxge_txdma_regs_dump(nxgep, channel); 17273859Sml29623 } 17283859Sml29623 17293859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_regs_dump")); 17303859Sml29623 17313859Sml29623 } 17323859Sml29623 17333859Sml29623 void 17343859Sml29623 nxge_txdma_regs_dump(p_nxge_t nxgep, int channel) 17353859Sml29623 { 17363859Sml29623 npi_handle_t handle; 17373859Sml29623 tx_ring_hdl_t hdl; 17383859Sml29623 tx_ring_kick_t kick; 17393859Sml29623 tx_cs_t cs; 17403859Sml29623 txc_control_t control; 17413859Sml29623 uint32_t bitmap = 0; 17423859Sml29623 uint32_t burst = 0; 17433859Sml29623 uint32_t bytes = 0; 17443859Sml29623 dma_log_page_t cfg; 17453859Sml29623 17463859Sml29623 printf("\n\tfunc # %d tdc %d ", 17473859Sml29623 nxgep->function_num, channel); 17483859Sml29623 cfg.page_num = 0; 17493859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 17503859Sml29623 (void) npi_txdma_log_page_get(handle, channel, &cfg); 17513859Sml29623 printf("\n\tlog page func %d valid page 0 %d", 17523859Sml29623 cfg.func_num, cfg.valid); 17533859Sml29623 cfg.page_num = 1; 17543859Sml29623 (void) npi_txdma_log_page_get(handle, channel, &cfg); 17553859Sml29623 printf("\n\tlog page func %d valid page 1 %d", 17563859Sml29623 cfg.func_num, cfg.valid); 17573859Sml29623 17583859Sml29623 (void) npi_txdma_ring_head_get(handle, channel, &hdl); 17593859Sml29623 (void) npi_txdma_desc_kick_reg_get(handle, channel, &kick); 17603859Sml29623 printf("\n\thead value is 0x%0llx", 17613859Sml29623 (long long)hdl.value); 17623859Sml29623 printf("\n\thead index %d", hdl.bits.ldw.head); 17633859Sml29623 printf("\n\tkick value is 0x%0llx", 17643859Sml29623 (long long)kick.value); 17653859Sml29623 printf("\n\ttail index %d\n", kick.bits.ldw.tail); 17663859Sml29623 17673859Sml29623 (void) npi_txdma_control_status(handle, OP_GET, channel, &cs); 17683859Sml29623 printf("\n\tControl statue is 0x%0llx", (long long)cs.value); 17693859Sml29623 printf("\n\tControl status RST state %d", cs.bits.ldw.rst); 17703859Sml29623 17713859Sml29623 (void) npi_txc_control(handle, OP_GET, &control); 17723859Sml29623 (void) npi_txc_port_dma_list_get(handle, nxgep->function_num, &bitmap); 17733859Sml29623 (void) npi_txc_dma_max_burst(handle, OP_GET, channel, &burst); 17743859Sml29623 (void) npi_txc_dma_bytes_transmitted(handle, channel, &bytes); 17753859Sml29623 17763859Sml29623 printf("\n\tTXC port control 0x%0llx", 17773859Sml29623 (long long)control.value); 17783859Sml29623 printf("\n\tTXC port bitmap 0x%x", bitmap); 17793859Sml29623 printf("\n\tTXC max burst %d", burst); 17803859Sml29623 printf("\n\tTXC bytes xmt %d\n", bytes); 17813859Sml29623 17823859Sml29623 { 17833859Sml29623 ipp_status_t status; 17843859Sml29623 17853859Sml29623 (void) npi_ipp_get_status(handle, nxgep->function_num, &status); 17863859Sml29623 printf("\n\tIPP status 0x%lux\n", (uint64_t)status.value); 17873859Sml29623 } 17883859Sml29623 } 17893859Sml29623 17903859Sml29623 /* 17913859Sml29623 * Static functions start here. 17923859Sml29623 */ 17933859Sml29623 static nxge_status_t 17943859Sml29623 nxge_map_txdma(p_nxge_t nxgep) 17953859Sml29623 { 17963859Sml29623 int i, ndmas; 17973859Sml29623 uint16_t channel; 17983859Sml29623 p_tx_rings_t tx_rings; 17993859Sml29623 p_tx_ring_t *tx_desc_rings; 18003859Sml29623 p_tx_mbox_areas_t tx_mbox_areas_p; 18013859Sml29623 p_tx_mbox_t *tx_mbox_p; 18023859Sml29623 p_nxge_dma_pool_t dma_buf_poolp; 18033859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 18043859Sml29623 p_nxge_dma_common_t *dma_buf_p; 18053859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 18063859Sml29623 nxge_status_t status = NXGE_OK; 18073859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 18083859Sml29623 p_nxge_dma_common_t t_dma_buf_p; 18093859Sml29623 p_nxge_dma_common_t t_dma_cntl_p; 18103859Sml29623 #endif 18113859Sml29623 18123859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_map_txdma")); 18133859Sml29623 18143859Sml29623 dma_buf_poolp = nxgep->tx_buf_pool_p; 18153859Sml29623 dma_cntl_poolp = nxgep->tx_cntl_pool_p; 18163859Sml29623 18173859Sml29623 if (!dma_buf_poolp->buf_allocated || !dma_cntl_poolp->buf_allocated) { 18183859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 18193859Sml29623 "==> nxge_map_txdma: buf not allocated")); 18203859Sml29623 return (NXGE_ERROR); 18213859Sml29623 } 18223859Sml29623 18233859Sml29623 ndmas = dma_buf_poolp->ndmas; 18243859Sml29623 if (!ndmas) { 18253859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 18263859Sml29623 "<== nxge_map_txdma: no dma allocated")); 18273859Sml29623 return (NXGE_ERROR); 18283859Sml29623 } 18293859Sml29623 18303859Sml29623 dma_buf_p = dma_buf_poolp->dma_buf_pool_p; 18313859Sml29623 dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p; 18323859Sml29623 18333859Sml29623 tx_rings = (p_tx_rings_t) 18343859Sml29623 KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP); 18353859Sml29623 tx_desc_rings = (p_tx_ring_t *)KMEM_ZALLOC( 18363859Sml29623 sizeof (p_tx_ring_t) * ndmas, KM_SLEEP); 18373859Sml29623 18383859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_map_txdma: " 18393859Sml29623 "tx_rings $%p tx_desc_rings $%p", 18403859Sml29623 tx_rings, tx_desc_rings)); 18413859Sml29623 18423859Sml29623 tx_mbox_areas_p = (p_tx_mbox_areas_t) 18433859Sml29623 KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP); 18443859Sml29623 tx_mbox_p = (p_tx_mbox_t *)KMEM_ZALLOC( 18453859Sml29623 sizeof (p_tx_mbox_t) * ndmas, KM_SLEEP); 18463859Sml29623 18473859Sml29623 /* 18483859Sml29623 * Map descriptors from the buffer pools for each dma channel. 18493859Sml29623 */ 18503859Sml29623 for (i = 0; i < ndmas; i++) { 18513859Sml29623 /* 18523859Sml29623 * Set up and prepare buffer blocks, descriptors 18533859Sml29623 * and mailbox. 18543859Sml29623 */ 18553859Sml29623 channel = ((p_nxge_dma_common_t)dma_buf_p[i])->dma_channel; 18563859Sml29623 status = nxge_map_txdma_channel(nxgep, channel, 18573859Sml29623 (p_nxge_dma_common_t *)&dma_buf_p[i], 18583859Sml29623 (p_tx_ring_t *)&tx_desc_rings[i], 18593859Sml29623 dma_buf_poolp->num_chunks[i], 18603859Sml29623 (p_nxge_dma_common_t *)&dma_cntl_p[i], 18613859Sml29623 (p_tx_mbox_t *)&tx_mbox_p[i]); 18623859Sml29623 if (status != NXGE_OK) { 18633859Sml29623 goto nxge_map_txdma_fail1; 18643859Sml29623 } 18653859Sml29623 tx_desc_rings[i]->index = (uint16_t)i; 18663859Sml29623 tx_desc_rings[i]->tdc_stats = &nxgep->statsp->tdc_stats[i]; 18673859Sml29623 18683859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 18693859Sml29623 if (nxgep->niu_type == N2_NIU && NXGE_DMA_BLOCK == 1) { 18703859Sml29623 tx_desc_rings[i]->hv_set = B_FALSE; 18713859Sml29623 t_dma_buf_p = (p_nxge_dma_common_t)dma_buf_p[i]; 18723859Sml29623 t_dma_cntl_p = (p_nxge_dma_common_t)dma_cntl_p[i]; 18733859Sml29623 18743859Sml29623 tx_desc_rings[i]->hv_tx_buf_base_ioaddr_pp = 18753859Sml29623 (uint64_t)t_dma_buf_p->orig_ioaddr_pp; 18763859Sml29623 tx_desc_rings[i]->hv_tx_buf_ioaddr_size = 18773859Sml29623 (uint64_t)t_dma_buf_p->orig_alength; 18783859Sml29623 18793859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 18803859Sml29623 "==> nxge_map_txdma_channel: " 18813859Sml29623 "hv data buf base io $%p " 18823859Sml29623 "size 0x%llx (%d) " 18833859Sml29623 "buf base io $%p " 18843859Sml29623 "orig vatopa base io $%p " 18853859Sml29623 "orig_len 0x%llx (%d)", 18863859Sml29623 tx_desc_rings[i]->hv_tx_buf_base_ioaddr_pp, 18873859Sml29623 tx_desc_rings[i]->hv_tx_buf_ioaddr_size, 18883859Sml29623 tx_desc_rings[i]->hv_tx_buf_ioaddr_size, 18893859Sml29623 t_dma_buf_p->ioaddr_pp, 18903859Sml29623 t_dma_buf_p->orig_vatopa, 18913859Sml29623 t_dma_buf_p->orig_alength, 18923859Sml29623 t_dma_buf_p->orig_alength)); 18933859Sml29623 18943859Sml29623 tx_desc_rings[i]->hv_tx_cntl_base_ioaddr_pp = 18953859Sml29623 (uint64_t)t_dma_cntl_p->orig_ioaddr_pp; 18963859Sml29623 tx_desc_rings[i]->hv_tx_cntl_ioaddr_size = 18973859Sml29623 (uint64_t)t_dma_cntl_p->orig_alength; 18983859Sml29623 18993859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 19003859Sml29623 "==> nxge_map_txdma_channel: " 19013859Sml29623 "hv cntl base io $%p " 19023859Sml29623 "orig ioaddr_pp ($%p) " 19033859Sml29623 "orig vatopa ($%p) " 19043859Sml29623 "size 0x%llx (%d 0x%x)", 19053859Sml29623 tx_desc_rings[i]->hv_tx_cntl_base_ioaddr_pp, 19063859Sml29623 t_dma_cntl_p->orig_ioaddr_pp, 19073859Sml29623 t_dma_cntl_p->orig_vatopa, 19083859Sml29623 tx_desc_rings[i]->hv_tx_cntl_ioaddr_size, 19093859Sml29623 t_dma_cntl_p->orig_alength, 19103859Sml29623 t_dma_cntl_p->orig_alength)); 19113859Sml29623 } 19123859Sml29623 #endif 19133859Sml29623 } 19143859Sml29623 19153859Sml29623 tx_rings->ndmas = ndmas; 19163859Sml29623 tx_rings->rings = tx_desc_rings; 19173859Sml29623 nxgep->tx_rings = tx_rings; 19183859Sml29623 tx_mbox_areas_p->txmbox_areas_p = tx_mbox_p; 19193859Sml29623 nxgep->tx_mbox_areas_p = tx_mbox_areas_p; 19203859Sml29623 19213859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_map_txdma: " 19223859Sml29623 "tx_rings $%p rings $%p", 19233859Sml29623 nxgep->tx_rings, nxgep->tx_rings->rings)); 19243859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_map_txdma: " 19253859Sml29623 "tx_rings $%p tx_desc_rings $%p", 19263859Sml29623 nxgep->tx_rings, tx_desc_rings)); 19273859Sml29623 19283859Sml29623 goto nxge_map_txdma_exit; 19293859Sml29623 19303859Sml29623 nxge_map_txdma_fail1: 19313859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 19323859Sml29623 "==> nxge_map_txdma: uninit tx desc " 19333859Sml29623 "(status 0x%x channel %d i %d)", 19343859Sml29623 nxgep, status, channel, i)); 19353859Sml29623 i--; 19363859Sml29623 for (; i >= 0; i--) { 19373859Sml29623 channel = ((p_nxge_dma_common_t)dma_buf_p[i])->dma_channel; 19383859Sml29623 nxge_unmap_txdma_channel(nxgep, channel, 19393859Sml29623 tx_desc_rings[i], 19403859Sml29623 tx_mbox_p[i]); 19413859Sml29623 } 19423859Sml29623 19433859Sml29623 KMEM_FREE(tx_desc_rings, sizeof (p_tx_ring_t) * ndmas); 19443859Sml29623 KMEM_FREE(tx_rings, sizeof (tx_rings_t)); 19453859Sml29623 KMEM_FREE(tx_mbox_p, sizeof (p_tx_mbox_t) * ndmas); 19463859Sml29623 KMEM_FREE(tx_mbox_areas_p, sizeof (tx_mbox_areas_t)); 19473859Sml29623 19483859Sml29623 nxge_map_txdma_exit: 19493859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 19503859Sml29623 "==> nxge_map_txdma: " 19513859Sml29623 "(status 0x%x channel %d)", 19523859Sml29623 status, channel)); 19533859Sml29623 19543859Sml29623 return (status); 19553859Sml29623 } 19563859Sml29623 19573859Sml29623 static void 19583859Sml29623 nxge_unmap_txdma(p_nxge_t nxgep) 19593859Sml29623 { 19603859Sml29623 int i, ndmas; 19613859Sml29623 uint8_t channel; 19623859Sml29623 p_tx_rings_t tx_rings; 19633859Sml29623 p_tx_ring_t *tx_desc_rings; 19643859Sml29623 p_tx_mbox_areas_t tx_mbox_areas_p; 19653859Sml29623 p_tx_mbox_t *tx_mbox_p; 19663859Sml29623 p_nxge_dma_pool_t dma_buf_poolp; 19673859Sml29623 19683859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_unmap_txdma")); 19693859Sml29623 19703859Sml29623 dma_buf_poolp = nxgep->tx_buf_pool_p; 19713859Sml29623 if (!dma_buf_poolp->buf_allocated) { 19723859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 19733859Sml29623 "==> nxge_unmap_txdma: buf not allocated")); 19743859Sml29623 return; 19753859Sml29623 } 19763859Sml29623 19773859Sml29623 ndmas = dma_buf_poolp->ndmas; 19783859Sml29623 if (!ndmas) { 19793859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 19803859Sml29623 "<== nxge_unmap_txdma: no dma allocated")); 19813859Sml29623 return; 19823859Sml29623 } 19833859Sml29623 19843859Sml29623 tx_rings = nxgep->tx_rings; 19853859Sml29623 tx_desc_rings = tx_rings->rings; 19863859Sml29623 if (tx_rings == NULL) { 19873859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 19883859Sml29623 "<== nxge_unmap_txdma: NULL ring pointer")); 19893859Sml29623 return; 19903859Sml29623 } 19913859Sml29623 19923859Sml29623 tx_desc_rings = tx_rings->rings; 19933859Sml29623 if (tx_desc_rings == NULL) { 19943859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 19953859Sml29623 "<== nxge_unmap_txdma: NULL ring pointers")); 19963859Sml29623 return; 19973859Sml29623 } 19983859Sml29623 19993859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_unmap_txdma: " 20003859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 20013859Sml29623 tx_rings, tx_desc_rings, ndmas)); 20023859Sml29623 20033859Sml29623 tx_mbox_areas_p = nxgep->tx_mbox_areas_p; 20043859Sml29623 tx_mbox_p = tx_mbox_areas_p->txmbox_areas_p; 20053859Sml29623 20063859Sml29623 for (i = 0; i < ndmas; i++) { 20073859Sml29623 channel = tx_desc_rings[i]->tdc; 20083859Sml29623 (void) nxge_unmap_txdma_channel(nxgep, channel, 20093859Sml29623 (p_tx_ring_t)tx_desc_rings[i], 20103859Sml29623 (p_tx_mbox_t)tx_mbox_p[i]); 20113859Sml29623 } 20123859Sml29623 20133859Sml29623 KMEM_FREE(tx_desc_rings, sizeof (p_tx_ring_t) * ndmas); 20143859Sml29623 KMEM_FREE(tx_rings, sizeof (tx_rings_t)); 20153859Sml29623 KMEM_FREE(tx_mbox_p, sizeof (p_tx_mbox_t) * ndmas); 20163859Sml29623 KMEM_FREE(tx_mbox_areas_p, sizeof (tx_mbox_areas_t)); 20173859Sml29623 20183859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 20193859Sml29623 "<== nxge_unmap_txdma")); 20203859Sml29623 } 20213859Sml29623 20223859Sml29623 static nxge_status_t 20233859Sml29623 nxge_map_txdma_channel(p_nxge_t nxgep, uint16_t channel, 20243859Sml29623 p_nxge_dma_common_t *dma_buf_p, 20253859Sml29623 p_tx_ring_t *tx_desc_p, 20263859Sml29623 uint32_t num_chunks, 20273859Sml29623 p_nxge_dma_common_t *dma_cntl_p, 20283859Sml29623 p_tx_mbox_t *tx_mbox_p) 20293859Sml29623 { 20303859Sml29623 int status = NXGE_OK; 20313859Sml29623 20323859Sml29623 /* 20333859Sml29623 * Set up and prepare buffer blocks, descriptors 20343859Sml29623 * and mailbox. 20353859Sml29623 */ 20363859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 20373859Sml29623 "==> nxge_map_txdma_channel (channel %d)", channel)); 20383859Sml29623 /* 20393859Sml29623 * Transmit buffer blocks 20403859Sml29623 */ 20413859Sml29623 status = nxge_map_txdma_channel_buf_ring(nxgep, channel, 20423859Sml29623 dma_buf_p, tx_desc_p, num_chunks); 20433859Sml29623 if (status != NXGE_OK) { 20443859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 20453859Sml29623 "==> nxge_map_txdma_channel (channel %d): " 20463859Sml29623 "map buffer failed 0x%x", channel, status)); 20473859Sml29623 goto nxge_map_txdma_channel_exit; 20483859Sml29623 } 20493859Sml29623 20503859Sml29623 /* 20513859Sml29623 * Transmit block ring, and mailbox. 20523859Sml29623 */ 20533859Sml29623 nxge_map_txdma_channel_cfg_ring(nxgep, channel, dma_cntl_p, *tx_desc_p, 20543859Sml29623 tx_mbox_p); 20553859Sml29623 20563859Sml29623 goto nxge_map_txdma_channel_exit; 20573859Sml29623 20583859Sml29623 nxge_map_txdma_channel_fail1: 20593859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 20603859Sml29623 "==> nxge_map_txdma_channel: unmap buf" 20613859Sml29623 "(status 0x%x channel %d)", 20623859Sml29623 status, channel)); 20633859Sml29623 nxge_unmap_txdma_channel_buf_ring(nxgep, *tx_desc_p); 20643859Sml29623 20653859Sml29623 nxge_map_txdma_channel_exit: 20663859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 20673859Sml29623 "<== nxge_map_txdma_channel: " 20683859Sml29623 "(status 0x%x channel %d)", 20693859Sml29623 status, channel)); 20703859Sml29623 20713859Sml29623 return (status); 20723859Sml29623 } 20733859Sml29623 20743859Sml29623 /*ARGSUSED*/ 20753859Sml29623 static void 20763859Sml29623 nxge_unmap_txdma_channel(p_nxge_t nxgep, uint16_t channel, 20773859Sml29623 p_tx_ring_t tx_ring_p, 20783859Sml29623 p_tx_mbox_t tx_mbox_p) 20793859Sml29623 { 20803859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 20813859Sml29623 "==> nxge_unmap_txdma_channel (channel %d)", channel)); 20823859Sml29623 /* 20833859Sml29623 * unmap tx block ring, and mailbox. 20843859Sml29623 */ 20853859Sml29623 (void) nxge_unmap_txdma_channel_cfg_ring(nxgep, 20863859Sml29623 tx_ring_p, tx_mbox_p); 20873859Sml29623 20883859Sml29623 /* unmap buffer blocks */ 20893859Sml29623 (void) nxge_unmap_txdma_channel_buf_ring(nxgep, tx_ring_p); 20903859Sml29623 20913859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_unmap_txdma_channel")); 20923859Sml29623 } 20933859Sml29623 20943859Sml29623 /*ARGSUSED*/ 20953859Sml29623 static void 20963859Sml29623 nxge_map_txdma_channel_cfg_ring(p_nxge_t nxgep, uint16_t dma_channel, 20973859Sml29623 p_nxge_dma_common_t *dma_cntl_p, 20983859Sml29623 p_tx_ring_t tx_ring_p, 20993859Sml29623 p_tx_mbox_t *tx_mbox_p) 21003859Sml29623 { 21013859Sml29623 p_tx_mbox_t mboxp; 21023859Sml29623 p_nxge_dma_common_t cntl_dmap; 21033859Sml29623 p_nxge_dma_common_t dmap; 21043859Sml29623 p_tx_rng_cfig_t tx_ring_cfig_p; 21053859Sml29623 p_tx_ring_kick_t tx_ring_kick_p; 21063859Sml29623 p_tx_cs_t tx_cs_p; 21073859Sml29623 p_tx_dma_ent_msk_t tx_evmask_p; 21083859Sml29623 p_txdma_mbh_t mboxh_p; 21093859Sml29623 p_txdma_mbl_t mboxl_p; 21103859Sml29623 uint64_t tx_desc_len; 21113859Sml29623 21123859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21133859Sml29623 "==> nxge_map_txdma_channel_cfg_ring")); 21143859Sml29623 21153859Sml29623 cntl_dmap = *dma_cntl_p; 21163859Sml29623 21173859Sml29623 dmap = (p_nxge_dma_common_t)&tx_ring_p->tdc_desc; 21183859Sml29623 nxge_setup_dma_common(dmap, cntl_dmap, tx_ring_p->tx_ring_size, 21193859Sml29623 sizeof (tx_desc_t)); 21203859Sml29623 /* 21213859Sml29623 * Zero out transmit ring descriptors. 21223859Sml29623 */ 21233859Sml29623 bzero((caddr_t)dmap->kaddrp, dmap->alength); 21243859Sml29623 tx_ring_cfig_p = &(tx_ring_p->tx_ring_cfig); 21253859Sml29623 tx_ring_kick_p = &(tx_ring_p->tx_ring_kick); 21263859Sml29623 tx_cs_p = &(tx_ring_p->tx_cs); 21273859Sml29623 tx_evmask_p = &(tx_ring_p->tx_evmask); 21283859Sml29623 tx_ring_cfig_p->value = 0; 21293859Sml29623 tx_ring_kick_p->value = 0; 21303859Sml29623 tx_cs_p->value = 0; 21313859Sml29623 tx_evmask_p->value = 0; 21323859Sml29623 21333859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21343859Sml29623 "==> nxge_map_txdma_channel_cfg_ring: channel %d des $%p", 21353859Sml29623 dma_channel, 21363859Sml29623 dmap->dma_cookie.dmac_laddress)); 21373859Sml29623 21383859Sml29623 tx_ring_cfig_p->value = 0; 21393859Sml29623 tx_desc_len = (uint64_t)(tx_ring_p->tx_ring_size >> 3); 21403859Sml29623 tx_ring_cfig_p->value = 21413859Sml29623 (dmap->dma_cookie.dmac_laddress & TX_RNG_CFIG_ADDR_MASK) | 21423859Sml29623 (tx_desc_len << TX_RNG_CFIG_LEN_SHIFT); 21433859Sml29623 21443859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21453859Sml29623 "==> nxge_map_txdma_channel_cfg_ring: channel %d cfg 0x%llx", 21463859Sml29623 dma_channel, 21473859Sml29623 tx_ring_cfig_p->value)); 21483859Sml29623 21493859Sml29623 tx_cs_p->bits.ldw.rst = 1; 21503859Sml29623 21513859Sml29623 /* Map in mailbox */ 21523859Sml29623 mboxp = (p_tx_mbox_t) 21533859Sml29623 KMEM_ZALLOC(sizeof (tx_mbox_t), KM_SLEEP); 21543859Sml29623 dmap = (p_nxge_dma_common_t)&mboxp->tx_mbox; 21553859Sml29623 nxge_setup_dma_common(dmap, cntl_dmap, 1, sizeof (txdma_mailbox_t)); 21563859Sml29623 mboxh_p = (p_txdma_mbh_t)&tx_ring_p->tx_mbox_mbh; 21573859Sml29623 mboxl_p = (p_txdma_mbl_t)&tx_ring_p->tx_mbox_mbl; 21583859Sml29623 mboxh_p->value = mboxl_p->value = 0; 21593859Sml29623 21603859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21613859Sml29623 "==> nxge_map_txdma_channel_cfg_ring: mbox 0x%lx", 21623859Sml29623 dmap->dma_cookie.dmac_laddress)); 21633859Sml29623 21643859Sml29623 mboxh_p->bits.ldw.mbaddr = ((dmap->dma_cookie.dmac_laddress >> 21653859Sml29623 TXDMA_MBH_ADDR_SHIFT) & TXDMA_MBH_MASK); 21663859Sml29623 21673859Sml29623 mboxl_p->bits.ldw.mbaddr = ((dmap->dma_cookie.dmac_laddress & 21683859Sml29623 TXDMA_MBL_MASK) >> TXDMA_MBL_SHIFT); 21693859Sml29623 21703859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21713859Sml29623 "==> nxge_map_txdma_channel_cfg_ring: mbox 0x%lx", 21723859Sml29623 dmap->dma_cookie.dmac_laddress)); 21733859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21743859Sml29623 "==> nxge_map_txdma_channel_cfg_ring: hmbox $%p " 21753859Sml29623 "mbox $%p", 21763859Sml29623 mboxh_p->bits.ldw.mbaddr, mboxl_p->bits.ldw.mbaddr)); 21773859Sml29623 tx_ring_p->page_valid.value = 0; 21783859Sml29623 tx_ring_p->page_mask_1.value = tx_ring_p->page_mask_2.value = 0; 21793859Sml29623 tx_ring_p->page_value_1.value = tx_ring_p->page_value_2.value = 0; 21803859Sml29623 tx_ring_p->page_reloc_1.value = tx_ring_p->page_reloc_2.value = 0; 21813859Sml29623 tx_ring_p->page_hdl.value = 0; 21823859Sml29623 21833859Sml29623 tx_ring_p->page_valid.bits.ldw.page0 = 1; 21843859Sml29623 tx_ring_p->page_valid.bits.ldw.page1 = 1; 21853859Sml29623 21863859Sml29623 tx_ring_p->max_burst.value = 0; 21873859Sml29623 tx_ring_p->max_burst.bits.ldw.dma_max_burst = TXC_DMA_MAX_BURST_DEFAULT; 21883859Sml29623 21893859Sml29623 *tx_mbox_p = mboxp; 21903859Sml29623 21913859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 21923859Sml29623 "<== nxge_map_txdma_channel_cfg_ring")); 21933859Sml29623 } 21943859Sml29623 21953859Sml29623 /*ARGSUSED*/ 21963859Sml29623 static void 21973859Sml29623 nxge_unmap_txdma_channel_cfg_ring(p_nxge_t nxgep, 21983859Sml29623 p_tx_ring_t tx_ring_p, p_tx_mbox_t tx_mbox_p) 21993859Sml29623 { 22003859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22013859Sml29623 "==> nxge_unmap_txdma_channel_cfg_ring: channel %d", 22023859Sml29623 tx_ring_p->tdc)); 22033859Sml29623 22043859Sml29623 KMEM_FREE(tx_mbox_p, sizeof (tx_mbox_t)); 22053859Sml29623 22063859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22073859Sml29623 "<== nxge_unmap_txdma_channel_cfg_ring")); 22083859Sml29623 } 22093859Sml29623 22103859Sml29623 static nxge_status_t 22113859Sml29623 nxge_map_txdma_channel_buf_ring(p_nxge_t nxgep, uint16_t channel, 22123859Sml29623 p_nxge_dma_common_t *dma_buf_p, 22133859Sml29623 p_tx_ring_t *tx_desc_p, uint32_t num_chunks) 22143859Sml29623 { 22153859Sml29623 p_nxge_dma_common_t dma_bufp, tmp_bufp; 22163859Sml29623 p_nxge_dma_common_t dmap; 22173859Sml29623 nxge_os_dma_handle_t tx_buf_dma_handle; 22183859Sml29623 p_tx_ring_t tx_ring_p; 22193859Sml29623 p_tx_msg_t tx_msg_ring; 22203859Sml29623 nxge_status_t status = NXGE_OK; 22213859Sml29623 int ddi_status = DDI_SUCCESS; 22223859Sml29623 int i, j, index; 22233859Sml29623 uint32_t size, bsize; 22243859Sml29623 uint32_t nblocks, nmsgs; 22253859Sml29623 22263859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22273859Sml29623 "==> nxge_map_txdma_channel_buf_ring")); 22283859Sml29623 22293859Sml29623 dma_bufp = tmp_bufp = *dma_buf_p; 22303859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22313859Sml29623 " nxge_map_txdma_channel_buf_ring: channel %d to map %d " 22323859Sml29623 "chunks bufp $%p", 22333859Sml29623 channel, num_chunks, dma_bufp)); 22343859Sml29623 22353859Sml29623 nmsgs = 0; 22363859Sml29623 for (i = 0; i < num_chunks; i++, tmp_bufp++) { 22373859Sml29623 nmsgs += tmp_bufp->nblocks; 22383859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22393859Sml29623 "==> nxge_map_txdma_channel_buf_ring: channel %d " 22403859Sml29623 "bufp $%p nblocks %d nmsgs %d", 22413859Sml29623 channel, tmp_bufp, tmp_bufp->nblocks, nmsgs)); 22423859Sml29623 } 22433859Sml29623 if (!nmsgs) { 22443859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22453859Sml29623 "<== nxge_map_txdma_channel_buf_ring: channel %d " 22463859Sml29623 "no msg blocks", 22473859Sml29623 channel)); 22483859Sml29623 status = NXGE_ERROR; 22493859Sml29623 goto nxge_map_txdma_channel_buf_ring_exit; 22503859Sml29623 } 22513859Sml29623 22523859Sml29623 tx_ring_p = (p_tx_ring_t) 22533859Sml29623 KMEM_ZALLOC(sizeof (tx_ring_t), KM_SLEEP); 22543859Sml29623 MUTEX_INIT(&tx_ring_p->lock, NULL, MUTEX_DRIVER, 22553859Sml29623 (void *)nxgep->interrupt_cookie); 22563952Sml29623 22573952Sml29623 tx_ring_p->nxgep = nxgep; 22583952Sml29623 tx_ring_p->serial = nxge_serialize_create(nmsgs, 22593952Sml29623 nxge_serial_tx, tx_ring_p); 22603859Sml29623 /* 22613859Sml29623 * Allocate transmit message rings and handles for packets 22623859Sml29623 * not to be copied to premapped buffers. 22633859Sml29623 */ 22643859Sml29623 size = nmsgs * sizeof (tx_msg_t); 22653859Sml29623 tx_msg_ring = KMEM_ZALLOC(size, KM_SLEEP); 22663859Sml29623 for (i = 0; i < nmsgs; i++) { 22673859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr, 22683859Sml29623 DDI_DMA_DONTWAIT, 0, 22693859Sml29623 &tx_msg_ring[i].dma_handle); 22703859Sml29623 if (ddi_status != DDI_SUCCESS) { 22713859Sml29623 status |= NXGE_DDI_FAILED; 22723859Sml29623 break; 22733859Sml29623 } 22743859Sml29623 } 22753859Sml29623 if (i < nmsgs) { 2276*4185Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 2277*4185Sspeer "Allocate handles failed.")); 22783859Sml29623 goto nxge_map_txdma_channel_buf_ring_fail1; 22793859Sml29623 } 22803859Sml29623 22813859Sml29623 tx_ring_p->tdc = channel; 22823859Sml29623 tx_ring_p->tx_msg_ring = tx_msg_ring; 22833859Sml29623 tx_ring_p->tx_ring_size = nmsgs; 22843859Sml29623 tx_ring_p->num_chunks = num_chunks; 22853859Sml29623 if (!nxge_tx_intr_thres) { 22863859Sml29623 nxge_tx_intr_thres = tx_ring_p->tx_ring_size/4; 22873859Sml29623 } 22883859Sml29623 tx_ring_p->tx_wrap_mask = tx_ring_p->tx_ring_size - 1; 22893859Sml29623 tx_ring_p->rd_index = 0; 22903859Sml29623 tx_ring_p->wr_index = 0; 22913859Sml29623 tx_ring_p->ring_head.value = 0; 22923859Sml29623 tx_ring_p->ring_kick_tail.value = 0; 22933859Sml29623 tx_ring_p->descs_pending = 0; 22943859Sml29623 22953859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 22963859Sml29623 "==> nxge_map_txdma_channel_buf_ring: channel %d " 22973859Sml29623 "actual tx desc max %d nmsgs %d " 22983859Sml29623 "(config nxge_tx_ring_size %d)", 22993859Sml29623 channel, tx_ring_p->tx_ring_size, nmsgs, 23003859Sml29623 nxge_tx_ring_size)); 23013859Sml29623 23023859Sml29623 /* 23033859Sml29623 * Map in buffers from the buffer pool. 23043859Sml29623 */ 23053859Sml29623 index = 0; 23063859Sml29623 bsize = dma_bufp->block_size; 23073859Sml29623 23083859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_map_txdma_channel_buf_ring: " 23093859Sml29623 "dma_bufp $%p tx_rng_p $%p " 23103859Sml29623 "tx_msg_rng_p $%p bsize %d", 23113859Sml29623 dma_bufp, tx_ring_p, tx_msg_ring, bsize)); 23123859Sml29623 23133859Sml29623 tx_buf_dma_handle = dma_bufp->dma_handle; 23143859Sml29623 for (i = 0; i < num_chunks; i++, dma_bufp++) { 23153859Sml29623 bsize = dma_bufp->block_size; 23163859Sml29623 nblocks = dma_bufp->nblocks; 23173859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23183859Sml29623 "==> nxge_map_txdma_channel_buf_ring: dma chunk %d " 23193859Sml29623 "size %d dma_bufp $%p", 23203859Sml29623 i, sizeof (nxge_dma_common_t), dma_bufp)); 23213859Sml29623 23223859Sml29623 for (j = 0; j < nblocks; j++) { 23233859Sml29623 tx_msg_ring[index].buf_dma_handle = tx_buf_dma_handle; 23243859Sml29623 dmap = &tx_msg_ring[index++].buf_dma; 23253859Sml29623 #ifdef TX_MEM_DEBUG 23263859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23273859Sml29623 "==> nxge_map_txdma_channel_buf_ring: j %d" 23283859Sml29623 "dmap $%p", i, dmap)); 23293859Sml29623 #endif 23303859Sml29623 nxge_setup_dma_common(dmap, dma_bufp, 1, 23313859Sml29623 bsize); 23323859Sml29623 } 23333859Sml29623 } 23343859Sml29623 23353859Sml29623 if (i < num_chunks) { 2336*4185Sspeer status = NXGE_ERROR; 23373859Sml29623 goto nxge_map_txdma_channel_buf_ring_fail1; 23383859Sml29623 } 23393859Sml29623 23403859Sml29623 *tx_desc_p = tx_ring_p; 23413859Sml29623 23423859Sml29623 goto nxge_map_txdma_channel_buf_ring_exit; 23433859Sml29623 23443859Sml29623 nxge_map_txdma_channel_buf_ring_fail1: 23453952Sml29623 if (tx_ring_p->serial) { 23463952Sml29623 nxge_serialize_destroy(tx_ring_p->serial); 23473952Sml29623 tx_ring_p->serial = NULL; 23483952Sml29623 } 23493952Sml29623 23503859Sml29623 index--; 23513859Sml29623 for (; index >= 0; index--) { 2352*4185Sspeer if (tx_msg_ring[index].dma_handle != NULL) { 2353*4185Sspeer ddi_dma_free_handle(&tx_msg_ring[index].dma_handle); 23543859Sml29623 } 23553859Sml29623 } 23563859Sml29623 MUTEX_DESTROY(&tx_ring_p->lock); 2357*4185Sspeer KMEM_FREE(tx_msg_ring, size); 23583859Sml29623 KMEM_FREE(tx_ring_p, sizeof (tx_ring_t)); 23593859Sml29623 2360*4185Sspeer status = NXGE_ERROR; 2361*4185Sspeer 23623859Sml29623 nxge_map_txdma_channel_buf_ring_exit: 23633859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23643859Sml29623 "<== nxge_map_txdma_channel_buf_ring status 0x%x", status)); 23653859Sml29623 23663859Sml29623 return (status); 23673859Sml29623 } 23683859Sml29623 23693859Sml29623 /*ARGSUSED*/ 23703859Sml29623 static void 23713859Sml29623 nxge_unmap_txdma_channel_buf_ring(p_nxge_t nxgep, p_tx_ring_t tx_ring_p) 23723859Sml29623 { 23733859Sml29623 p_tx_msg_t tx_msg_ring; 23743859Sml29623 p_tx_msg_t tx_msg_p; 23753859Sml29623 int i; 23763859Sml29623 23773859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23783859Sml29623 "==> nxge_unmap_txdma_channel_buf_ring")); 23793859Sml29623 if (tx_ring_p == NULL) { 23803859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 23813859Sml29623 "<== nxge_unmap_txdma_channel_buf_ring: NULL ringp")); 23823859Sml29623 return; 23833859Sml29623 } 23843859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23853859Sml29623 "==> nxge_unmap_txdma_channel_buf_ring: channel %d", 23863859Sml29623 tx_ring_p->tdc)); 23873859Sml29623 23883859Sml29623 tx_msg_ring = tx_ring_p->tx_msg_ring; 23893859Sml29623 for (i = 0; i < tx_ring_p->tx_ring_size; i++) { 23903859Sml29623 tx_msg_p = &tx_msg_ring[i]; 23913859Sml29623 if (tx_msg_p->flags.dma_type == USE_DVMA) { 23923859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 23933859Sml29623 "entry = %d", 23943859Sml29623 i)); 23953859Sml29623 (void) dvma_unload(tx_msg_p->dvma_handle, 23963859Sml29623 0, -1); 23973859Sml29623 tx_msg_p->dvma_handle = NULL; 23983859Sml29623 if (tx_ring_p->dvma_wr_index == 23993859Sml29623 tx_ring_p->dvma_wrap_mask) { 24003859Sml29623 tx_ring_p->dvma_wr_index = 0; 24013859Sml29623 } else { 24023859Sml29623 tx_ring_p->dvma_wr_index++; 24033859Sml29623 } 24043859Sml29623 tx_ring_p->dvma_pending--; 24053859Sml29623 } else if (tx_msg_p->flags.dma_type == 24063859Sml29623 USE_DMA) { 24073859Sml29623 if (ddi_dma_unbind_handle 24083859Sml29623 (tx_msg_p->dma_handle)) { 24093859Sml29623 cmn_err(CE_WARN, "!nxge_unmap_tx_bug_ring: " 24103859Sml29623 "ddi_dma_unbind_handle " 24113859Sml29623 "failed."); 24123859Sml29623 } 24133859Sml29623 } 24143859Sml29623 24153859Sml29623 if (tx_msg_p->tx_message != NULL) { 24163859Sml29623 freemsg(tx_msg_p->tx_message); 24173859Sml29623 tx_msg_p->tx_message = NULL; 24183859Sml29623 } 24193859Sml29623 } 24203859Sml29623 24213859Sml29623 for (i = 0; i < tx_ring_p->tx_ring_size; i++) { 24223859Sml29623 if (tx_msg_ring[i].dma_handle != NULL) { 24233859Sml29623 ddi_dma_free_handle(&tx_msg_ring[i].dma_handle); 24243859Sml29623 } 24253859Sml29623 } 24263859Sml29623 24273952Sml29623 if (tx_ring_p->serial) { 24283952Sml29623 nxge_serialize_destroy(tx_ring_p->serial); 24293952Sml29623 tx_ring_p->serial = NULL; 24303952Sml29623 } 24313952Sml29623 24323859Sml29623 MUTEX_DESTROY(&tx_ring_p->lock); 24333859Sml29623 KMEM_FREE(tx_msg_ring, sizeof (tx_msg_t) * tx_ring_p->tx_ring_size); 24343859Sml29623 KMEM_FREE(tx_ring_p, sizeof (tx_ring_t)); 24353859Sml29623 24363859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 24373859Sml29623 "<== nxge_unmap_txdma_channel_buf_ring")); 24383859Sml29623 } 24393859Sml29623 24403859Sml29623 static nxge_status_t 24413859Sml29623 nxge_txdma_hw_start(p_nxge_t nxgep) 24423859Sml29623 { 24433859Sml29623 int i, ndmas; 24443859Sml29623 uint16_t channel; 24453859Sml29623 p_tx_rings_t tx_rings; 24463859Sml29623 p_tx_ring_t *tx_desc_rings; 24473859Sml29623 p_tx_mbox_areas_t tx_mbox_areas_p; 24483859Sml29623 p_tx_mbox_t *tx_mbox_p; 24493859Sml29623 nxge_status_t status = NXGE_OK; 24503859Sml29623 24513859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_start")); 24523859Sml29623 24533859Sml29623 tx_rings = nxgep->tx_rings; 24543859Sml29623 if (tx_rings == NULL) { 24553859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 24563859Sml29623 "<== nxge_txdma_hw_start: NULL ring pointer")); 24573859Sml29623 return (NXGE_ERROR); 24583859Sml29623 } 24593859Sml29623 tx_desc_rings = tx_rings->rings; 24603859Sml29623 if (tx_desc_rings == NULL) { 24613859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 24623859Sml29623 "<== nxge_txdma_hw_start: NULL ring pointers")); 24633859Sml29623 return (NXGE_ERROR); 24643859Sml29623 } 24653859Sml29623 24663859Sml29623 ndmas = tx_rings->ndmas; 24673859Sml29623 if (!ndmas) { 24683859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 24693859Sml29623 "<== nxge_txdma_hw_start: no dma channel allocated")); 24703859Sml29623 return (NXGE_ERROR); 24713859Sml29623 } 24723859Sml29623 24733859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_start: " 24743859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 24753859Sml29623 tx_rings, tx_desc_rings, ndmas)); 24763859Sml29623 24773859Sml29623 tx_mbox_areas_p = nxgep->tx_mbox_areas_p; 24783859Sml29623 tx_mbox_p = tx_mbox_areas_p->txmbox_areas_p; 24793859Sml29623 24803859Sml29623 for (i = 0; i < ndmas; i++) { 24813859Sml29623 channel = tx_desc_rings[i]->tdc, 24823859Sml29623 status = nxge_txdma_start_channel(nxgep, channel, 24833859Sml29623 (p_tx_ring_t)tx_desc_rings[i], 24843859Sml29623 (p_tx_mbox_t)tx_mbox_p[i]); 24853859Sml29623 if (status != NXGE_OK) { 24863859Sml29623 goto nxge_txdma_hw_start_fail1; 24873859Sml29623 } 24883859Sml29623 } 24893859Sml29623 24903859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_start: " 24913859Sml29623 "tx_rings $%p rings $%p", 24923859Sml29623 nxgep->tx_rings, nxgep->tx_rings->rings)); 24933859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_start: " 24943859Sml29623 "tx_rings $%p tx_desc_rings $%p", 24953859Sml29623 nxgep->tx_rings, tx_desc_rings)); 24963859Sml29623 24973859Sml29623 goto nxge_txdma_hw_start_exit; 24983859Sml29623 24993859Sml29623 nxge_txdma_hw_start_fail1: 25003859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 25013859Sml29623 "==> nxge_txdma_hw_start: disable " 25023859Sml29623 "(status 0x%x channel %d i %d)", status, channel, i)); 25033859Sml29623 for (; i >= 0; i--) { 25043859Sml29623 channel = tx_desc_rings[i]->tdc, 25053859Sml29623 (void) nxge_txdma_stop_channel(nxgep, channel, 25063859Sml29623 (p_tx_ring_t)tx_desc_rings[i], 25073859Sml29623 (p_tx_mbox_t)tx_mbox_p[i]); 25083859Sml29623 } 25093859Sml29623 25103859Sml29623 nxge_txdma_hw_start_exit: 25113859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 25123859Sml29623 "==> nxge_txdma_hw_start: (status 0x%x)", status)); 25133859Sml29623 25143859Sml29623 return (status); 25153859Sml29623 } 25163859Sml29623 25173859Sml29623 static void 25183859Sml29623 nxge_txdma_hw_stop(p_nxge_t nxgep) 25193859Sml29623 { 25203859Sml29623 int i, ndmas; 25213859Sml29623 uint16_t channel; 25223859Sml29623 p_tx_rings_t tx_rings; 25233859Sml29623 p_tx_ring_t *tx_desc_rings; 25243859Sml29623 p_tx_mbox_areas_t tx_mbox_areas_p; 25253859Sml29623 p_tx_mbox_t *tx_mbox_p; 25263859Sml29623 25273859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_stop")); 25283859Sml29623 25293859Sml29623 tx_rings = nxgep->tx_rings; 25303859Sml29623 if (tx_rings == NULL) { 25313859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 25323859Sml29623 "<== nxge_txdma_hw_stop: NULL ring pointer")); 25333859Sml29623 return; 25343859Sml29623 } 25353859Sml29623 tx_desc_rings = tx_rings->rings; 25363859Sml29623 if (tx_desc_rings == NULL) { 25373859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 25383859Sml29623 "<== nxge_txdma_hw_stop: NULL ring pointers")); 25393859Sml29623 return; 25403859Sml29623 } 25413859Sml29623 25423859Sml29623 ndmas = tx_rings->ndmas; 25433859Sml29623 if (!ndmas) { 25443859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 25453859Sml29623 "<== nxge_txdma_hw_stop: no dma channel allocated")); 25463859Sml29623 return; 25473859Sml29623 } 25483859Sml29623 25493859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_stop: " 25503859Sml29623 "tx_rings $%p tx_desc_rings $%p", 25513859Sml29623 tx_rings, tx_desc_rings)); 25523859Sml29623 25533859Sml29623 tx_mbox_areas_p = nxgep->tx_mbox_areas_p; 25543859Sml29623 tx_mbox_p = tx_mbox_areas_p->txmbox_areas_p; 25553859Sml29623 25563859Sml29623 for (i = 0; i < ndmas; i++) { 25573859Sml29623 channel = tx_desc_rings[i]->tdc; 25583859Sml29623 (void) nxge_txdma_stop_channel(nxgep, channel, 25593859Sml29623 (p_tx_ring_t)tx_desc_rings[i], 25603859Sml29623 (p_tx_mbox_t)tx_mbox_p[i]); 25613859Sml29623 } 25623859Sml29623 25633859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_hw_stop: " 25643859Sml29623 "tx_rings $%p tx_desc_rings $%p", 25653859Sml29623 tx_rings, tx_desc_rings)); 25663859Sml29623 25673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_txdma_hw_stop")); 25683859Sml29623 } 25693859Sml29623 25703859Sml29623 static nxge_status_t 25713859Sml29623 nxge_txdma_start_channel(p_nxge_t nxgep, uint16_t channel, 25723859Sml29623 p_tx_ring_t tx_ring_p, p_tx_mbox_t tx_mbox_p) 25733859Sml29623 25743859Sml29623 { 25753859Sml29623 nxge_status_t status = NXGE_OK; 25763859Sml29623 25773859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 25783859Sml29623 "==> nxge_txdma_start_channel (channel %d)", channel)); 25793859Sml29623 /* 25803859Sml29623 * TXDMA/TXC must be in stopped state. 25813859Sml29623 */ 25823859Sml29623 (void) nxge_txdma_stop_inj_err(nxgep, channel); 25833859Sml29623 25843859Sml29623 /* 25853859Sml29623 * Reset TXDMA channel 25863859Sml29623 */ 25873859Sml29623 tx_ring_p->tx_cs.value = 0; 25883859Sml29623 tx_ring_p->tx_cs.bits.ldw.rst = 1; 25893859Sml29623 status = nxge_reset_txdma_channel(nxgep, channel, 25903859Sml29623 tx_ring_p->tx_cs.value); 25913859Sml29623 if (status != NXGE_OK) { 25923859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 25933859Sml29623 "==> nxge_txdma_start_channel (channel %d)" 25943859Sml29623 " reset channel failed 0x%x", channel, status)); 25953859Sml29623 goto nxge_txdma_start_channel_exit; 25963859Sml29623 } 25973859Sml29623 25983859Sml29623 /* 25993859Sml29623 * Initialize the TXDMA channel specific FZC control 26003859Sml29623 * configurations. These FZC registers are pertaining 26013859Sml29623 * to each TX channel (i.e. logical pages). 26023859Sml29623 */ 26033859Sml29623 status = nxge_init_fzc_txdma_channel(nxgep, channel, 26043859Sml29623 tx_ring_p, tx_mbox_p); 26053859Sml29623 if (status != NXGE_OK) { 26063859Sml29623 goto nxge_txdma_start_channel_exit; 26073859Sml29623 } 26083859Sml29623 26093859Sml29623 /* 26103859Sml29623 * Initialize the event masks. 26113859Sml29623 */ 26123859Sml29623 tx_ring_p->tx_evmask.value = 0; 26133859Sml29623 status = nxge_init_txdma_channel_event_mask(nxgep, 26143859Sml29623 channel, &tx_ring_p->tx_evmask); 26153859Sml29623 if (status != NXGE_OK) { 26163859Sml29623 goto nxge_txdma_start_channel_exit; 26173859Sml29623 } 26183859Sml29623 26193859Sml29623 /* 26203859Sml29623 * Load TXDMA descriptors, buffers, mailbox, 26213859Sml29623 * initialise the DMA channels and 26223859Sml29623 * enable each DMA channel. 26233859Sml29623 */ 26243859Sml29623 status = nxge_enable_txdma_channel(nxgep, channel, 26253859Sml29623 tx_ring_p, tx_mbox_p); 26263859Sml29623 if (status != NXGE_OK) { 26273859Sml29623 goto nxge_txdma_start_channel_exit; 26283859Sml29623 } 26293859Sml29623 26303859Sml29623 nxge_txdma_start_channel_exit: 26313859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_txdma_start_channel")); 26323859Sml29623 26333859Sml29623 return (status); 26343859Sml29623 } 26353859Sml29623 26363859Sml29623 /*ARGSUSED*/ 26373859Sml29623 static nxge_status_t 26383859Sml29623 nxge_txdma_stop_channel(p_nxge_t nxgep, uint16_t channel, 26393859Sml29623 p_tx_ring_t tx_ring_p, p_tx_mbox_t tx_mbox_p) 26403859Sml29623 { 26413859Sml29623 int status = NXGE_OK; 26423859Sml29623 26433859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 26443859Sml29623 "==> nxge_txdma_stop_channel: channel %d", channel)); 26453859Sml29623 26463859Sml29623 /* 26473859Sml29623 * Stop (disable) TXDMA and TXC (if stop bit is set 26483859Sml29623 * and STOP_N_GO bit not set, the TXDMA reset state will 26493859Sml29623 * not be set if reset TXDMA. 26503859Sml29623 */ 26513859Sml29623 (void) nxge_txdma_stop_inj_err(nxgep, channel); 26523859Sml29623 26533859Sml29623 /* 26543859Sml29623 * Reset TXDMA channel 26553859Sml29623 */ 26563859Sml29623 tx_ring_p->tx_cs.value = 0; 26573859Sml29623 tx_ring_p->tx_cs.bits.ldw.rst = 1; 26583859Sml29623 status = nxge_reset_txdma_channel(nxgep, channel, 26593859Sml29623 tx_ring_p->tx_cs.value); 26603859Sml29623 if (status != NXGE_OK) { 26613859Sml29623 goto nxge_txdma_stop_channel_exit; 26623859Sml29623 } 26633859Sml29623 26643859Sml29623 #ifdef HARDWARE_REQUIRED 26653859Sml29623 /* Set up the interrupt event masks. */ 26663859Sml29623 tx_ring_p->tx_evmask.value = 0; 26673859Sml29623 status = nxge_init_txdma_channel_event_mask(nxgep, 26683859Sml29623 channel, &tx_ring_p->tx_evmask); 26693859Sml29623 if (status != NXGE_OK) { 26703859Sml29623 goto nxge_txdma_stop_channel_exit; 26713859Sml29623 } 26723859Sml29623 26733859Sml29623 /* Initialize the DMA control and status register */ 26743859Sml29623 tx_ring_p->tx_cs.value = TX_ENT_MSK_MK_ALL; 26753859Sml29623 status = nxge_init_txdma_channel_cntl_stat(nxgep, channel, 26763859Sml29623 tx_ring_p->tx_cs.value); 26773859Sml29623 if (status != NXGE_OK) { 26783859Sml29623 goto nxge_txdma_stop_channel_exit; 26793859Sml29623 } 26803859Sml29623 26813859Sml29623 /* Disable channel */ 26823859Sml29623 status = nxge_disable_txdma_channel(nxgep, channel, 26833859Sml29623 tx_ring_p, tx_mbox_p); 26843859Sml29623 if (status != NXGE_OK) { 26853859Sml29623 goto nxge_txdma_start_channel_exit; 26863859Sml29623 } 26873859Sml29623 26883859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 26893859Sml29623 "==> nxge_txdma_stop_channel: event done")); 26903859Sml29623 26913859Sml29623 #endif 26923859Sml29623 26933859Sml29623 nxge_txdma_stop_channel_exit: 26943859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_txdma_stop_channel")); 26953859Sml29623 return (status); 26963859Sml29623 } 26973859Sml29623 26983859Sml29623 static p_tx_ring_t 26993859Sml29623 nxge_txdma_get_ring(p_nxge_t nxgep, uint16_t channel) 27003859Sml29623 { 27013859Sml29623 int index, ndmas; 27023859Sml29623 uint16_t tdc; 27033859Sml29623 p_tx_rings_t tx_rings; 27043859Sml29623 27053859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_get_ring")); 27063859Sml29623 27073859Sml29623 tx_rings = nxgep->tx_rings; 27083859Sml29623 if (tx_rings == NULL) { 27093859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 27103859Sml29623 "<== nxge_txdma_get_ring: NULL ring pointer")); 27113859Sml29623 return (NULL); 27123859Sml29623 } 27133859Sml29623 27143859Sml29623 ndmas = tx_rings->ndmas; 27153859Sml29623 if (!ndmas) { 27163859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 27173859Sml29623 "<== nxge_txdma_get_ring: no channel allocated")); 27183859Sml29623 return (NULL); 27193859Sml29623 } 27203859Sml29623 27213859Sml29623 if (tx_rings->rings == NULL) { 27223859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 27233859Sml29623 "<== nxge_txdma_get_ring: NULL rings pointer")); 27243859Sml29623 return (NULL); 27253859Sml29623 } 27263859Sml29623 27273859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_get_ring: " 27283859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 27293859Sml29623 tx_rings, tx_rings, ndmas)); 27303859Sml29623 27313859Sml29623 for (index = 0; index < ndmas; index++) { 27323859Sml29623 tdc = tx_rings->rings[index]->tdc; 27333859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27343859Sml29623 "==> nxge_fixup_txdma_rings: channel %d", tdc)); 27353859Sml29623 if (channel == tdc) { 27363859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 27373859Sml29623 "<== nxge_txdma_get_ring: tdc %d " 27383859Sml29623 "ring $%p", 27393859Sml29623 tdc, tx_rings->rings[index])); 27403859Sml29623 return (p_tx_ring_t)(tx_rings->rings[index]); 27413859Sml29623 } 27423859Sml29623 } 27433859Sml29623 27443859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_get_ring")); 27453859Sml29623 return (NULL); 27463859Sml29623 } 27473859Sml29623 27483859Sml29623 static p_tx_mbox_t 27493859Sml29623 nxge_txdma_get_mbox(p_nxge_t nxgep, uint16_t channel) 27503859Sml29623 { 27513859Sml29623 int index, tdc, ndmas; 27523859Sml29623 p_tx_rings_t tx_rings; 27533859Sml29623 p_tx_mbox_areas_t tx_mbox_areas_p; 27543859Sml29623 p_tx_mbox_t *tx_mbox_p; 27553859Sml29623 27563859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_get_mbox")); 27573859Sml29623 27583859Sml29623 tx_rings = nxgep->tx_rings; 27593859Sml29623 if (tx_rings == NULL) { 27603859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27613859Sml29623 "<== nxge_txdma_get_mbox: NULL ring pointer")); 27623859Sml29623 return (NULL); 27633859Sml29623 } 27643859Sml29623 27653859Sml29623 tx_mbox_areas_p = nxgep->tx_mbox_areas_p; 27663859Sml29623 if (tx_mbox_areas_p == NULL) { 27673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27683859Sml29623 "<== nxge_txdma_get_mbox: NULL mbox pointer")); 27693859Sml29623 return (NULL); 27703859Sml29623 } 27713859Sml29623 27723859Sml29623 tx_mbox_p = tx_mbox_areas_p->txmbox_areas_p; 27733859Sml29623 27743859Sml29623 ndmas = tx_rings->ndmas; 27753859Sml29623 if (!ndmas) { 27763859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27773859Sml29623 "<== nxge_txdma_get_mbox: no channel allocated")); 27783859Sml29623 return (NULL); 27793859Sml29623 } 27803859Sml29623 27813859Sml29623 if (tx_rings->rings == NULL) { 27823859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27833859Sml29623 "<== nxge_txdma_get_mbox: NULL rings pointer")); 27843859Sml29623 return (NULL); 27853859Sml29623 } 27863859Sml29623 27873859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_txdma_get_mbox: " 27883859Sml29623 "tx_rings $%p tx_desc_rings $%p ndmas %d", 27893859Sml29623 tx_rings, tx_rings, ndmas)); 27903859Sml29623 27913859Sml29623 for (index = 0; index < ndmas; index++) { 27923859Sml29623 tdc = tx_rings->rings[index]->tdc; 27933859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27943859Sml29623 "==> nxge_txdma_get_mbox: channel %d", tdc)); 27953859Sml29623 if (channel == tdc) { 27963859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 27973859Sml29623 "<== nxge_txdma_get_mbox: tdc %d " 27983859Sml29623 "ring $%p", 27993859Sml29623 tdc, tx_rings->rings[index])); 28003859Sml29623 return (p_tx_mbox_t)(tx_mbox_p[index]); 28013859Sml29623 } 28023859Sml29623 } 28033859Sml29623 28043859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_get_mbox")); 28053859Sml29623 return (NULL); 28063859Sml29623 } 28073859Sml29623 28083859Sml29623 /*ARGSUSED*/ 28093859Sml29623 static nxge_status_t 28103859Sml29623 nxge_tx_err_evnts(p_nxge_t nxgep, uint_t index, p_nxge_ldv_t ldvp, tx_cs_t cs) 28113859Sml29623 { 28123859Sml29623 npi_handle_t handle; 28133859Sml29623 npi_status_t rs; 28143859Sml29623 uint8_t channel; 28153859Sml29623 p_tx_ring_t *tx_rings; 28163859Sml29623 p_tx_ring_t tx_ring_p; 28173859Sml29623 p_nxge_tx_ring_stats_t tdc_stats; 28183859Sml29623 boolean_t txchan_fatal = B_FALSE; 28193859Sml29623 nxge_status_t status = NXGE_OK; 28203859Sml29623 tdmc_inj_par_err_t par_err; 28213859Sml29623 uint32_t value; 28223859Sml29623 28233859Sml29623 NXGE_DEBUG_MSG((nxgep, RX2_CTL, "==> nxge_tx_err_evnts")); 28243859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 28253859Sml29623 channel = ldvp->channel; 28263859Sml29623 28273859Sml29623 tx_rings = nxgep->tx_rings->rings; 28283859Sml29623 tx_ring_p = tx_rings[index]; 28293859Sml29623 tdc_stats = tx_ring_p->tdc_stats; 28303859Sml29623 if ((cs.bits.ldw.pkt_size_err) || (cs.bits.ldw.pref_buf_par_err) || 28313859Sml29623 (cs.bits.ldw.nack_pref) || (cs.bits.ldw.nack_pkt_rd) || 28323859Sml29623 (cs.bits.ldw.conf_part_err) || (cs.bits.ldw.pkt_prt_err)) { 28333859Sml29623 if ((rs = npi_txdma_ring_error_get(handle, channel, 28343859Sml29623 &tdc_stats->errlog)) != NPI_SUCCESS) 28353859Sml29623 return (NXGE_ERROR | rs); 28363859Sml29623 } 28373859Sml29623 28383859Sml29623 if (cs.bits.ldw.mbox_err) { 28393859Sml29623 tdc_stats->mbox_err++; 28403859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28413859Sml29623 NXGE_FM_EREPORT_TDMC_MBOX_ERR); 28423859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28433859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28443859Sml29623 "fatal error: mailbox", channel)); 28453859Sml29623 txchan_fatal = B_TRUE; 28463859Sml29623 } 28473859Sml29623 if (cs.bits.ldw.pkt_size_err) { 28483859Sml29623 tdc_stats->pkt_size_err++; 28493859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28503859Sml29623 NXGE_FM_EREPORT_TDMC_PKT_SIZE_ERR); 28513859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28523859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28533859Sml29623 "fatal error: pkt_size_err", channel)); 28543859Sml29623 txchan_fatal = B_TRUE; 28553859Sml29623 } 28563859Sml29623 if (cs.bits.ldw.tx_ring_oflow) { 28573859Sml29623 tdc_stats->tx_ring_oflow++; 28583859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28593859Sml29623 NXGE_FM_EREPORT_TDMC_TX_RING_OFLOW); 28603859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28613859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28623859Sml29623 "fatal error: tx_ring_oflow", channel)); 28633859Sml29623 txchan_fatal = B_TRUE; 28643859Sml29623 } 28653859Sml29623 if (cs.bits.ldw.pref_buf_par_err) { 28663859Sml29623 tdc_stats->pre_buf_par_err++; 28673859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28683859Sml29623 NXGE_FM_EREPORT_TDMC_PREF_BUF_PAR_ERR); 28693859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28703859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28713859Sml29623 "fatal error: pre_buf_par_err", channel)); 28723859Sml29623 /* Clear error injection source for parity error */ 28733859Sml29623 (void) npi_txdma_inj_par_error_get(handle, &value); 28743859Sml29623 par_err.value = value; 28753859Sml29623 par_err.bits.ldw.inject_parity_error &= ~(1 << channel); 28763859Sml29623 (void) npi_txdma_inj_par_error_set(handle, par_err.value); 28773859Sml29623 txchan_fatal = B_TRUE; 28783859Sml29623 } 28793859Sml29623 if (cs.bits.ldw.nack_pref) { 28803859Sml29623 tdc_stats->nack_pref++; 28813859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28823859Sml29623 NXGE_FM_EREPORT_TDMC_NACK_PREF); 28833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28843859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28853859Sml29623 "fatal error: nack_pref", channel)); 28863859Sml29623 txchan_fatal = B_TRUE; 28873859Sml29623 } 28883859Sml29623 if (cs.bits.ldw.nack_pkt_rd) { 28893859Sml29623 tdc_stats->nack_pkt_rd++; 28903859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 28913859Sml29623 NXGE_FM_EREPORT_TDMC_NACK_PKT_RD); 28923859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28933859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 28943859Sml29623 "fatal error: nack_pkt_rd", channel)); 28953859Sml29623 txchan_fatal = B_TRUE; 28963859Sml29623 } 28973859Sml29623 if (cs.bits.ldw.conf_part_err) { 28983859Sml29623 tdc_stats->conf_part_err++; 28993859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 29003859Sml29623 NXGE_FM_EREPORT_TDMC_CONF_PART_ERR); 29013859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29023859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 29033859Sml29623 "fatal error: config_partition_err", channel)); 29043859Sml29623 txchan_fatal = B_TRUE; 29053859Sml29623 } 29063859Sml29623 if (cs.bits.ldw.pkt_prt_err) { 29073859Sml29623 tdc_stats->pkt_part_err++; 29083859Sml29623 NXGE_FM_REPORT_ERROR(nxgep, nxgep->mac.portnum, channel, 29093859Sml29623 NXGE_FM_EREPORT_TDMC_PKT_PRT_ERR); 29103859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29113859Sml29623 "==> nxge_tx_err_evnts(channel %d): " 29123859Sml29623 "fatal error: pkt_prt_err", channel)); 29133859Sml29623 txchan_fatal = B_TRUE; 29143859Sml29623 } 29153859Sml29623 29163859Sml29623 /* Clear error injection source in case this is an injected error */ 29173859Sml29623 TXDMA_REG_WRITE64(nxgep->npi_handle, TDMC_INTR_DBG_REG, channel, 0); 29183859Sml29623 29193859Sml29623 if (txchan_fatal) { 29203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29213859Sml29623 " nxge_tx_err_evnts: " 29223859Sml29623 " fatal error on channel %d cs 0x%llx\n", 29233859Sml29623 channel, cs.value)); 29243859Sml29623 status = nxge_txdma_fatal_err_recover(nxgep, channel, 29253859Sml29623 tx_ring_p); 29263859Sml29623 if (status == NXGE_OK) { 29273859Sml29623 FM_SERVICE_RESTORED(nxgep); 29283859Sml29623 } 29293859Sml29623 } 29303859Sml29623 29313859Sml29623 NXGE_DEBUG_MSG((nxgep, RX2_CTL, "<== nxge_tx_err_evnts")); 29323859Sml29623 29333859Sml29623 return (status); 29343859Sml29623 } 29353859Sml29623 29363859Sml29623 static nxge_status_t 29373859Sml29623 nxge_txdma_fatal_err_recover(p_nxge_t nxgep, uint16_t channel, 29383859Sml29623 p_tx_ring_t tx_ring_p) 29393859Sml29623 { 29403859Sml29623 npi_handle_t handle; 29413859Sml29623 npi_status_t rs = NPI_SUCCESS; 29423859Sml29623 p_tx_mbox_t tx_mbox_p; 29433859Sml29623 nxge_status_t status = NXGE_OK; 29443859Sml29623 29453859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_txdma_fatal_err_recover")); 29463859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29473859Sml29623 "Recovering from TxDMAChannel#%d error...", channel)); 29483859Sml29623 29493859Sml29623 /* 29503859Sml29623 * Stop the dma channel waits for the stop done. 29513859Sml29623 * If the stop done bit is not set, then create 29523859Sml29623 * an error. 29533859Sml29623 */ 29543859Sml29623 29553859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 29563859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxDMA channel stop...")); 29573859Sml29623 MUTEX_ENTER(&tx_ring_p->lock); 29583859Sml29623 rs = npi_txdma_channel_control(handle, TXDMA_STOP, channel); 29593859Sml29623 if (rs != NPI_SUCCESS) { 29603859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29613859Sml29623 "==> nxge_txdma_fatal_err_recover (channel %d): " 29623859Sml29623 "stop failed ", channel)); 29633859Sml29623 goto fail; 29643859Sml29623 } 29653859Sml29623 29663859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxDMA channel reclaim...")); 29673859Sml29623 (void) nxge_txdma_reclaim(nxgep, tx_ring_p, 0); 29683859Sml29623 29693859Sml29623 /* 29703859Sml29623 * Reset TXDMA channel 29713859Sml29623 */ 29723859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxDMA channel reset...")); 29733859Sml29623 if ((rs = npi_txdma_channel_control(handle, TXDMA_RESET, channel)) != 29743859Sml29623 NPI_SUCCESS) { 29753859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29763859Sml29623 "==> nxge_txdma_fatal_err_recover (channel %d)" 29773859Sml29623 " reset channel failed 0x%x", channel, rs)); 29783859Sml29623 goto fail; 29793859Sml29623 } 29803859Sml29623 29813859Sml29623 /* 29823859Sml29623 * Reset the tail (kick) register to 0. 29833859Sml29623 * (Hardware will not reset it. Tx overflow fatal 29843859Sml29623 * error if tail is not set to 0 after reset! 29853859Sml29623 */ 29863859Sml29623 TXDMA_REG_WRITE64(handle, TX_RING_KICK_REG, channel, 0); 29873859Sml29623 29883859Sml29623 /* Restart TXDMA channel */ 29893859Sml29623 29903859Sml29623 /* 29913859Sml29623 * Initialize the TXDMA channel specific FZC control 29923859Sml29623 * configurations. These FZC registers are pertaining 29933859Sml29623 * to each TX channel (i.e. logical pages). 29943859Sml29623 */ 29953859Sml29623 tx_mbox_p = nxge_txdma_get_mbox(nxgep, channel); 29963859Sml29623 29973859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxDMA channel restart...")); 29983859Sml29623 status = nxge_init_fzc_txdma_channel(nxgep, channel, 29993859Sml29623 tx_ring_p, tx_mbox_p); 30003859Sml29623 if (status != NXGE_OK) 30013859Sml29623 goto fail; 30023859Sml29623 30033859Sml29623 /* 30043859Sml29623 * Initialize the event masks. 30053859Sml29623 */ 30063859Sml29623 tx_ring_p->tx_evmask.value = 0; 30073859Sml29623 status = nxge_init_txdma_channel_event_mask(nxgep, channel, 30083859Sml29623 &tx_ring_p->tx_evmask); 30093859Sml29623 if (status != NXGE_OK) 30103859Sml29623 goto fail; 30113859Sml29623 30123859Sml29623 tx_ring_p->wr_index_wrap = B_FALSE; 30133859Sml29623 tx_ring_p->wr_index = 0; 30143859Sml29623 tx_ring_p->rd_index = 0; 30153859Sml29623 30163859Sml29623 /* 30173859Sml29623 * Load TXDMA descriptors, buffers, mailbox, 30183859Sml29623 * initialise the DMA channels and 30193859Sml29623 * enable each DMA channel. 30203859Sml29623 */ 30213859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxDMA channel enable...")); 30223859Sml29623 status = nxge_enable_txdma_channel(nxgep, channel, 30233859Sml29623 tx_ring_p, tx_mbox_p); 30243859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 30253859Sml29623 if (status != NXGE_OK) 30263859Sml29623 goto fail; 30273859Sml29623 30283859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30293859Sml29623 "Recovery Successful, TxDMAChannel#%d Restored", 30303859Sml29623 channel)); 30313859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_txdma_fatal_err_recover")); 30323859Sml29623 30333859Sml29623 return (NXGE_OK); 30343859Sml29623 30353859Sml29623 fail: 30363859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 30373859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 30383859Sml29623 "nxge_txdma_fatal_err_recover (channel %d): " 30393859Sml29623 "failed to recover this txdma channel", channel)); 30403859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Recovery failed")); 30413859Sml29623 30423859Sml29623 return (status); 30433859Sml29623 } 30443859Sml29623 30453859Sml29623 nxge_status_t 30463859Sml29623 nxge_tx_port_fatal_err_recover(p_nxge_t nxgep) 30473859Sml29623 { 30483859Sml29623 npi_handle_t handle; 30493859Sml29623 npi_status_t rs = NPI_SUCCESS; 30503859Sml29623 nxge_status_t status = NXGE_OK; 30513859Sml29623 p_tx_ring_t *tx_desc_rings; 30523859Sml29623 p_tx_rings_t tx_rings; 30533859Sml29623 p_tx_ring_t tx_ring_p; 30543859Sml29623 p_tx_mbox_t tx_mbox_p; 30553859Sml29623 int i, ndmas; 30563859Sml29623 uint16_t channel; 30573859Sml29623 30583859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "<== nxge_tx_port_fatal_err_recover")); 30593859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30603859Sml29623 "Recovering from TxPort error...")); 30613859Sml29623 30623859Sml29623 /* 30633859Sml29623 * Stop the dma channel waits for the stop done. 30643859Sml29623 * If the stop done bit is not set, then create 30653859Sml29623 * an error. 30663859Sml29623 */ 30673859Sml29623 30683859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 30693859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxPort stop all DMA channels...")); 30703859Sml29623 30713859Sml29623 tx_rings = nxgep->tx_rings; 30723859Sml29623 tx_desc_rings = tx_rings->rings; 30733859Sml29623 ndmas = tx_rings->ndmas; 30743859Sml29623 30753859Sml29623 for (i = 0; i < ndmas; i++) { 30763859Sml29623 if (tx_desc_rings[i] == NULL) { 30773859Sml29623 continue; 30783859Sml29623 } 30793859Sml29623 tx_ring_p = tx_rings->rings[i]; 30803859Sml29623 MUTEX_ENTER(&tx_ring_p->lock); 30813859Sml29623 } 30823859Sml29623 30833859Sml29623 for (i = 0; i < ndmas; i++) { 30843859Sml29623 if (tx_desc_rings[i] == NULL) { 30853859Sml29623 continue; 30863859Sml29623 } 30873859Sml29623 channel = tx_desc_rings[i]->tdc; 30883859Sml29623 tx_ring_p = tx_rings->rings[i]; 30893859Sml29623 rs = npi_txdma_channel_control(handle, TXDMA_STOP, channel); 30903859Sml29623 if (rs != NPI_SUCCESS) { 30913859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30923859Sml29623 "==> nxge_txdma_fatal_err_recover (channel %d): " 30933859Sml29623 "stop failed ", channel)); 30943859Sml29623 goto fail; 30953859Sml29623 } 30963859Sml29623 } 30973859Sml29623 30983859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxPort reclaim all DMA channels...")); 30993859Sml29623 31003859Sml29623 for (i = 0; i < ndmas; i++) { 31013859Sml29623 if (tx_desc_rings[i] == NULL) { 31023859Sml29623 continue; 31033859Sml29623 } 31043859Sml29623 tx_ring_p = tx_rings->rings[i]; 31053859Sml29623 (void) nxge_txdma_reclaim(nxgep, tx_ring_p, 0); 31063859Sml29623 } 31073859Sml29623 31083859Sml29623 /* 31093859Sml29623 * Reset TXDMA channel 31103859Sml29623 */ 31113859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxPort reset all DMA channels...")); 31123859Sml29623 31133859Sml29623 for (i = 0; i < ndmas; i++) { 31143859Sml29623 if (tx_desc_rings[i] == NULL) { 31153859Sml29623 continue; 31163859Sml29623 } 31173859Sml29623 channel = tx_desc_rings[i]->tdc; 31183859Sml29623 tx_ring_p = tx_rings->rings[i]; 31193859Sml29623 if ((rs = npi_txdma_channel_control(handle, TXDMA_RESET, 31203859Sml29623 channel)) != NPI_SUCCESS) { 31213859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 31223859Sml29623 "==> nxge_txdma_fatal_err_recover (channel %d)" 31233859Sml29623 " reset channel failed 0x%x", channel, rs)); 31243859Sml29623 goto fail; 31253859Sml29623 } 31263859Sml29623 31273859Sml29623 /* 31283859Sml29623 * Reset the tail (kick) register to 0. 31293859Sml29623 * (Hardware will not reset it. Tx overflow fatal 31303859Sml29623 * error if tail is not set to 0 after reset! 31313859Sml29623 */ 31323859Sml29623 31333859Sml29623 TXDMA_REG_WRITE64(handle, TX_RING_KICK_REG, channel, 0); 31343859Sml29623 31353859Sml29623 } 31363859Sml29623 31373859Sml29623 /* 31383859Sml29623 * Initialize the TXDMA channel specific FZC control 31393859Sml29623 * configurations. These FZC registers are pertaining 31403859Sml29623 * to each TX channel (i.e. logical pages). 31413859Sml29623 */ 31423859Sml29623 31433859Sml29623 /* Restart TXDMA channels */ 31443859Sml29623 31453859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxPort re-start all DMA channels...")); 31463859Sml29623 31473859Sml29623 for (i = 0; i < ndmas; i++) { 31483859Sml29623 if (tx_desc_rings[i] == NULL) { 31493859Sml29623 continue; 31503859Sml29623 } 31513859Sml29623 channel = tx_desc_rings[i]->tdc; 31523859Sml29623 tx_ring_p = tx_rings->rings[i]; 31533859Sml29623 tx_mbox_p = nxge_txdma_get_mbox(nxgep, channel); 31543859Sml29623 status = nxge_init_fzc_txdma_channel(nxgep, channel, 31553859Sml29623 tx_ring_p, tx_mbox_p); 31563859Sml29623 tx_ring_p->tx_evmask.value = 0; 31573859Sml29623 /* 31583859Sml29623 * Initialize the event masks. 31593859Sml29623 */ 31603859Sml29623 status = nxge_init_txdma_channel_event_mask(nxgep, channel, 31613859Sml29623 &tx_ring_p->tx_evmask); 31623859Sml29623 31633859Sml29623 tx_ring_p->wr_index_wrap = B_FALSE; 31643859Sml29623 tx_ring_p->wr_index = 0; 31653859Sml29623 tx_ring_p->rd_index = 0; 31663859Sml29623 31673859Sml29623 if (status != NXGE_OK) 31683859Sml29623 goto fail; 31693859Sml29623 if (status != NXGE_OK) 31703859Sml29623 goto fail; 31713859Sml29623 } 31723859Sml29623 31733859Sml29623 /* 31743859Sml29623 * Load TXDMA descriptors, buffers, mailbox, 31753859Sml29623 * initialise the DMA channels and 31763859Sml29623 * enable each DMA channel. 31773859Sml29623 */ 31783859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "TxPort re-enable all DMA channels...")); 31793859Sml29623 31803859Sml29623 for (i = 0; i < ndmas; i++) { 31813859Sml29623 if (tx_desc_rings[i] == NULL) { 31823859Sml29623 continue; 31833859Sml29623 } 31843859Sml29623 channel = tx_desc_rings[i]->tdc; 31853859Sml29623 tx_ring_p = tx_rings->rings[i]; 31863859Sml29623 tx_mbox_p = nxge_txdma_get_mbox(nxgep, channel); 31873859Sml29623 status = nxge_enable_txdma_channel(nxgep, channel, 31883859Sml29623 tx_ring_p, tx_mbox_p); 31893859Sml29623 if (status != NXGE_OK) 31903859Sml29623 goto fail; 31913859Sml29623 } 31923859Sml29623 31933859Sml29623 for (i = 0; i < ndmas; i++) { 31943859Sml29623 if (tx_desc_rings[i] == NULL) { 31953859Sml29623 continue; 31963859Sml29623 } 31973859Sml29623 tx_ring_p = tx_rings->rings[i]; 31983859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 31993859Sml29623 } 32003859Sml29623 32013859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32023859Sml29623 "Recovery Successful, TxPort Restored")); 32033859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, "==> nxge_tx_port_fatal_err_recover")); 32043859Sml29623 32053859Sml29623 return (NXGE_OK); 32063859Sml29623 32073859Sml29623 fail: 32083859Sml29623 for (i = 0; i < ndmas; i++) { 32093859Sml29623 if (tx_desc_rings[i] == NULL) { 32103859Sml29623 continue; 32113859Sml29623 } 32123859Sml29623 tx_ring_p = tx_rings->rings[i]; 32133859Sml29623 MUTEX_EXIT(&tx_ring_p->lock); 32143859Sml29623 } 32153859Sml29623 32163859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Recovery failed")); 32173859Sml29623 NXGE_DEBUG_MSG((nxgep, TX_CTL, 32183859Sml29623 "nxge_txdma_fatal_err_recover (channel %d): " 32193859Sml29623 "failed to recover this txdma channel")); 32203859Sml29623 32213859Sml29623 return (status); 32223859Sml29623 } 32233859Sml29623 32243859Sml29623 void 32253859Sml29623 nxge_txdma_inject_err(p_nxge_t nxgep, uint32_t err_id, uint8_t chan) 32263859Sml29623 { 32273859Sml29623 tdmc_intr_dbg_t tdi; 32283859Sml29623 tdmc_inj_par_err_t par_err; 32293859Sml29623 uint32_t value; 32303859Sml29623 npi_handle_t handle; 32313859Sml29623 32323859Sml29623 switch (err_id) { 32333859Sml29623 32343859Sml29623 case NXGE_FM_EREPORT_TDMC_PREF_BUF_PAR_ERR: 32353859Sml29623 handle = NXGE_DEV_NPI_HANDLE(nxgep); 32363859Sml29623 /* Clear error injection source for parity error */ 32373859Sml29623 (void) npi_txdma_inj_par_error_get(handle, &value); 32383859Sml29623 par_err.value = value; 32393859Sml29623 par_err.bits.ldw.inject_parity_error &= ~(1 << chan); 32403859Sml29623 (void) npi_txdma_inj_par_error_set(handle, par_err.value); 32413859Sml29623 32423859Sml29623 par_err.bits.ldw.inject_parity_error = (1 << chan); 32433859Sml29623 (void) npi_txdma_inj_par_error_get(handle, &value); 32443859Sml29623 par_err.value = value; 32453859Sml29623 par_err.bits.ldw.inject_parity_error |= (1 << chan); 32463859Sml29623 cmn_err(CE_NOTE, "!Write 0x%llx to TDMC_INJ_PAR_ERR_REG\n", 32473859Sml29623 (unsigned long long)par_err.value); 32483859Sml29623 (void) npi_txdma_inj_par_error_set(handle, par_err.value); 32493859Sml29623 break; 32503859Sml29623 32513859Sml29623 case NXGE_FM_EREPORT_TDMC_MBOX_ERR: 32523859Sml29623 case NXGE_FM_EREPORT_TDMC_NACK_PREF: 32533859Sml29623 case NXGE_FM_EREPORT_TDMC_NACK_PKT_RD: 32543859Sml29623 case NXGE_FM_EREPORT_TDMC_PKT_SIZE_ERR: 32553859Sml29623 case NXGE_FM_EREPORT_TDMC_TX_RING_OFLOW: 32563859Sml29623 case NXGE_FM_EREPORT_TDMC_CONF_PART_ERR: 32573859Sml29623 case NXGE_FM_EREPORT_TDMC_PKT_PRT_ERR: 32583859Sml29623 TXDMA_REG_READ64(nxgep->npi_handle, TDMC_INTR_DBG_REG, 32593859Sml29623 chan, &tdi.value); 32603859Sml29623 if (err_id == NXGE_FM_EREPORT_TDMC_PREF_BUF_PAR_ERR) 32613859Sml29623 tdi.bits.ldw.pref_buf_par_err = 1; 32623859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_MBOX_ERR) 32633859Sml29623 tdi.bits.ldw.mbox_err = 1; 32643859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_NACK_PREF) 32653859Sml29623 tdi.bits.ldw.nack_pref = 1; 32663859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_NACK_PKT_RD) 32673859Sml29623 tdi.bits.ldw.nack_pkt_rd = 1; 32683859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_PKT_SIZE_ERR) 32693859Sml29623 tdi.bits.ldw.pkt_size_err = 1; 32703859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_TX_RING_OFLOW) 32713859Sml29623 tdi.bits.ldw.tx_ring_oflow = 1; 32723859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_CONF_PART_ERR) 32733859Sml29623 tdi.bits.ldw.conf_part_err = 1; 32743859Sml29623 else if (err_id == NXGE_FM_EREPORT_TDMC_PKT_PRT_ERR) 32753859Sml29623 tdi.bits.ldw.pkt_part_err = 1; 32763859Sml29623 cmn_err(CE_NOTE, "!Write 0x%lx to TDMC_INTR_DBG_REG\n", 32773859Sml29623 tdi.value); 32783859Sml29623 TXDMA_REG_WRITE64(nxgep->npi_handle, TDMC_INTR_DBG_REG, 32793859Sml29623 chan, tdi.value); 32803859Sml29623 32813859Sml29623 break; 32823859Sml29623 } 32833859Sml29623 } 3284