13859Sml29623 /* 23859Sml29623 * CDDL HEADER START 33859Sml29623 * 43859Sml29623 * The contents of this file are subject to the terms of the 53859Sml29623 * Common Development and Distribution License (the "License"). 63859Sml29623 * You may not use this file except in compliance with the License. 73859Sml29623 * 83859Sml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93859Sml29623 * or http://www.opensolaris.org/os/licensing. 103859Sml29623 * See the License for the specific language governing permissions 113859Sml29623 * and limitations under the License. 123859Sml29623 * 133859Sml29623 * When distributing Covered Code, include this CDDL HEADER in each 143859Sml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153859Sml29623 * If applicable, add the following below this CDDL HEADER, with the 163859Sml29623 * fields enclosed by brackets "[]" replaced with your own identifying 173859Sml29623 * information: Portions Copyright [yyyy] [name of copyright owner] 183859Sml29623 * 193859Sml29623 * CDDL HEADER END 203859Sml29623 */ 213859Sml29623 /* 225770Sml29623 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 233859Sml29623 * Use is subject to license terms. 243859Sml29623 */ 253859Sml29623 263859Sml29623 /* 273859Sml29623 * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver. 283859Sml29623 */ 293859Sml29623 #include <sys/nxge/nxge_impl.h> 306495Sspeer #include <sys/nxge/nxge_hio.h> 316495Sspeer #include <sys/nxge/nxge_rxdma.h> 323859Sml29623 #include <sys/pcie.h> 333859Sml29623 343859Sml29623 uint32_t nxge_use_partition = 0; /* debug partition flag */ 353859Sml29623 uint32_t nxge_dma_obp_props_only = 1; /* use obp published props */ 363859Sml29623 uint32_t nxge_use_rdc_intr = 1; /* debug to assign rdc intr */ 373859Sml29623 /* 385013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override 395013Sml29623 * (This PSARC case is limited to MSI-X vectors 405013Sml29623 * and SPARC platforms only). 413859Sml29623 */ 425013Sml29623 #if defined(_BIG_ENDIAN) 435013Sml29623 uint32_t nxge_msi_enable = 2; 445013Sml29623 #else 455013Sml29623 uint32_t nxge_msi_enable = 1; 465013Sml29623 #endif 473859Sml29623 486611Sml29623 /* 496705Sml29623 * Software workaround for a Neptune (PCI-E) 506705Sml29623 * hardware interrupt bug which the hardware 516705Sml29623 * may generate spurious interrupts after the 526705Sml29623 * device interrupt handler was removed. If this flag 536705Sml29623 * is enabled, the driver will reset the 546705Sml29623 * hardware when devices are being detached. 556705Sml29623 */ 566705Sml29623 uint32_t nxge_peu_reset_enable = 0; 576705Sml29623 586705Sml29623 /* 596611Sml29623 * Software workaround for the hardware 606611Sml29623 * checksum bugs that affect packet transmission 616611Sml29623 * and receive: 626611Sml29623 * 636611Sml29623 * Usage of nxge_cksum_offload: 646611Sml29623 * 656611Sml29623 * (1) nxge_cksum_offload = 0 (default): 666611Sml29623 * - transmits packets: 676611Sml29623 * TCP: uses the hardware checksum feature. 686611Sml29623 * UDP: driver will compute the software checksum 696611Sml29623 * based on the partial checksum computed 706611Sml29623 * by the IP layer. 716611Sml29623 * - receives packets 726611Sml29623 * TCP: marks packets checksum flags based on hardware result. 736611Sml29623 * UDP: will not mark checksum flags. 746611Sml29623 * 756611Sml29623 * (2) nxge_cksum_offload = 1: 766611Sml29623 * - transmit packets: 776611Sml29623 * TCP/UDP: uses the hardware checksum feature. 786611Sml29623 * - receives packets 796611Sml29623 * TCP/UDP: marks packet checksum flags based on hardware result. 806611Sml29623 * 816611Sml29623 * (3) nxge_cksum_offload = 2: 826611Sml29623 * - The driver will not register its checksum capability. 836611Sml29623 * Checksum for both TCP and UDP will be computed 846611Sml29623 * by the stack. 856611Sml29623 * - The software LSO is not allowed in this case. 866611Sml29623 * 876611Sml29623 * (4) nxge_cksum_offload > 2: 886611Sml29623 * - Will be treated as it is set to 2 896611Sml29623 * (stack will compute the checksum). 906611Sml29623 * 916611Sml29623 * (5) If the hardware bug is fixed, this workaround 926611Sml29623 * needs to be updated accordingly to reflect 936611Sml29623 * the new hardware revision. 946611Sml29623 */ 956611Sml29623 uint32_t nxge_cksum_offload = 0; 966495Sspeer 973859Sml29623 /* 983859Sml29623 * Globals: tunable parameters (/etc/system or adb) 993859Sml29623 * 1003859Sml29623 */ 1013859Sml29623 uint32_t nxge_rbr_size = NXGE_RBR_RBB_DEFAULT; 1023859Sml29623 uint32_t nxge_rbr_spare_size = 0; 1033859Sml29623 uint32_t nxge_rcr_size = NXGE_RCR_DEFAULT; 1043859Sml29623 uint32_t nxge_tx_ring_size = NXGE_TX_RING_DEFAULT; 1054193Sspeer boolean_t nxge_no_msg = B_TRUE; /* control message display */ 1063859Sml29623 uint32_t nxge_no_link_notify = 0; /* control DL_NOTIFY */ 1073859Sml29623 uint32_t nxge_bcopy_thresh = TX_BCOPY_MAX; 1083859Sml29623 uint32_t nxge_dvma_thresh = TX_FASTDVMA_MIN; 1093859Sml29623 uint32_t nxge_dma_stream_thresh = TX_STREAM_MIN; 1103859Sml29623 uint32_t nxge_jumbo_mtu = TX_JUMBO_MTU; 1113859Sml29623 boolean_t nxge_jumbo_enable = B_FALSE; 1123859Sml29623 uint16_t nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT; 1133859Sml29623 uint16_t nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD; 1143952Sml29623 nxge_tx_mode_t nxge_tx_scheme = NXGE_USE_SERIAL; 1153859Sml29623 1165770Sml29623 /* MAX LSO size */ 1175770Sml29623 #define NXGE_LSO_MAXLEN 65535 1185770Sml29623 uint32_t nxge_lso_max = NXGE_LSO_MAXLEN; 1195770Sml29623 1203859Sml29623 /* 1213859Sml29623 * Debugging flags: 1223859Sml29623 * nxge_no_tx_lb : transmit load balancing 1233859Sml29623 * nxge_tx_lb_policy: 0 - TCP port (default) 1243859Sml29623 * 3 - DEST MAC 1253859Sml29623 */ 1263859Sml29623 uint32_t nxge_no_tx_lb = 0; 1273859Sml29623 uint32_t nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP; 1283859Sml29623 1293859Sml29623 /* 1303859Sml29623 * Add tunable to reduce the amount of time spent in the 1313859Sml29623 * ISR doing Rx Processing. 1323859Sml29623 */ 1333859Sml29623 uint32_t nxge_max_rx_pkts = 1024; 1343859Sml29623 1353859Sml29623 /* 1363859Sml29623 * Tunables to manage the receive buffer blocks. 1373859Sml29623 * 1383859Sml29623 * nxge_rx_threshold_hi: copy all buffers. 1393859Sml29623 * nxge_rx_bcopy_size_type: receive buffer block size type. 1403859Sml29623 * nxge_rx_threshold_lo: copy only up to tunable block size type. 1413859Sml29623 */ 1423859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6; 1433859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0; 1443859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3; 1453859Sml29623 1466495Sspeer /* Use kmem_alloc() to allocate data buffers. */ 1476909Sml29623 #if defined(_BIG_ENDIAN) 1486498Sspeer uint32_t nxge_use_kmem_alloc = 1; 1496495Sspeer #else 1506498Sspeer uint32_t nxge_use_kmem_alloc = 0; 1516495Sspeer #endif 1526495Sspeer 1533859Sml29623 rtrace_t npi_rtracebuf; 1543859Sml29623 1557126Sml29623 /* 1567126Sml29623 * The hardware sometimes fails to allow enough time for the link partner 1577126Sml29623 * to send an acknowledgement for packets that the hardware sent to it. The 1587126Sml29623 * hardware resends the packets earlier than it should be in those instances. 1597126Sml29623 * This behavior caused some switches to acknowledge the wrong packets 1607126Sml29623 * and it triggered the fatal error. 1617126Sml29623 * This software workaround is to set the replay timer to a value 1627126Sml29623 * suggested by the hardware team. 1637126Sml29623 * 1647126Sml29623 * PCI config space replay timer register: 1657126Sml29623 * The following replay timeout value is 0xc 1667126Sml29623 * for bit 14:18. 1677126Sml29623 */ 1687126Sml29623 #define PCI_REPLAY_TIMEOUT_CFG_OFFSET 0xb8 1697126Sml29623 #define PCI_REPLAY_TIMEOUT_SHIFT 14 1707126Sml29623 1717126Sml29623 uint32_t nxge_set_replay_timer = 1; 1727126Sml29623 uint32_t nxge_replay_timeout = 0xc; 1737126Sml29623 1747241Sml29623 /* 1757241Sml29623 * The transmit serialization sometimes causes 1767241Sml29623 * longer sleep before calling the driver transmit 1777241Sml29623 * function as it sleeps longer than it should. 1787241Sml29623 * The performace group suggests that a time wait tunable 1797241Sml29623 * can be used to set the maximum wait time when needed 1807241Sml29623 * and the default is set to 1 tick. 1817241Sml29623 */ 1827241Sml29623 uint32_t nxge_tx_serial_maxsleep = 1; 1837241Sml29623 1843859Sml29623 #if defined(sun4v) 1853859Sml29623 /* 1863859Sml29623 * Hypervisor N2/NIU services information. 1873859Sml29623 */ 1883859Sml29623 static hsvc_info_t niu_hsvc = { 1893859Sml29623 HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER, 1903859Sml29623 NIU_MINOR_VER, "nxge" 1913859Sml29623 }; 1926495Sspeer 1936495Sspeer static int nxge_hsvc_register(p_nxge_t); 1943859Sml29623 #endif 1953859Sml29623 1963859Sml29623 /* 1973859Sml29623 * Function Prototypes 1983859Sml29623 */ 1993859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t); 2003859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t); 2013859Sml29623 static void nxge_unattach(p_nxge_t); 2027656SSherry.Moore@Sun.COM static int nxge_quiesce(dev_info_t *); 2033859Sml29623 2043859Sml29623 #if NXGE_PROPERTY 2053859Sml29623 static void nxge_remove_hard_properties(p_nxge_t); 2063859Sml29623 #endif 2073859Sml29623 2086495Sspeer /* 2096495Sspeer * These two functions are required by nxge_hio.c 2106495Sspeer */ 2116495Sspeer extern int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr); 2126495Sspeer extern int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot); 213*7766SMichael.Speer@Sun.COM extern void nxge_grp_cleanup(p_nxge_t nxge); 2146495Sspeer 2153859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t); 2163859Sml29623 2173859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t); 2183859Sml29623 static void nxge_destroy_mutexes(p_nxge_t); 2193859Sml29623 2203859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep); 2213859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep); 2223859Sml29623 #ifdef NXGE_DEBUG 2233859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep); 2243859Sml29623 #endif 2253859Sml29623 2263859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep); 2273859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep); 2283859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep); 2293859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep); 2303859Sml29623 2313859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep); 2323859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t); 2333859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t); 2343859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep); 2353859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep); 2363859Sml29623 2373859Sml29623 static void nxge_suspend(p_nxge_t); 2383859Sml29623 static nxge_status_t nxge_resume(p_nxge_t); 2393859Sml29623 2403859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t); 2413859Sml29623 static void nxge_destroy_dev(p_nxge_t); 2423859Sml29623 2433859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t); 2443859Sml29623 static void nxge_free_mem_pool(p_nxge_t); 2453859Sml29623 2466495Sspeer nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t); 2473859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t); 2483859Sml29623 2496495Sspeer nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t); 2503859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t); 2513859Sml29623 2523859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t, 2533859Sml29623 struct ddi_dma_attr *, 2543859Sml29623 size_t, ddi_device_acc_attr_t *, uint_t, 2553859Sml29623 p_nxge_dma_common_t); 2563859Sml29623 2573859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t); 2586495Sspeer static void nxge_dma_free_rx_data_buf(p_nxge_dma_common_t); 2593859Sml29623 2603859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t, 2613859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2623859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2633859Sml29623 2643859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t, 2653859Sml29623 p_nxge_dma_common_t *, size_t); 2663859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2673859Sml29623 2686495Sspeer extern nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t, 2693859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2703859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2713859Sml29623 2726495Sspeer extern nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t, 2733859Sml29623 p_nxge_dma_common_t *, 2743859Sml29623 size_t); 2753859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2763859Sml29623 2773859Sml29623 static int nxge_init_common_dev(p_nxge_t); 2783859Sml29623 static void nxge_uninit_common_dev(p_nxge_t); 2796512Ssowmini extern int nxge_param_set_mac(p_nxge_t, queue_t *, mblk_t *, 2806512Ssowmini char *, caddr_t); 2813859Sml29623 2823859Sml29623 /* 2833859Sml29623 * The next declarations are for the GLDv3 interface. 2843859Sml29623 */ 2853859Sml29623 static int nxge_m_start(void *); 2863859Sml29623 static void nxge_m_stop(void *); 2873859Sml29623 static int nxge_m_unicst(void *, const uint8_t *); 2883859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *); 2893859Sml29623 static int nxge_m_promisc(void *, boolean_t); 2903859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *); 2913859Sml29623 static void nxge_m_resources(void *); 2923859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *); 2933859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t); 2943859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr, 2953859Sml29623 mac_addr_slot_t slot); 2966495Sspeer void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, 2973859Sml29623 boolean_t factory); 2983859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr); 2993859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr); 3003859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr); 3016439Sml29623 static boolean_t nxge_m_getcapab(void *, mac_capab_t, void *); 3026439Sml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t, 3036439Sml29623 uint_t, const void *); 3046439Sml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t, 3056512Ssowmini uint_t, uint_t, void *); 3066439Sml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t, 3076439Sml29623 const void *); 3086512Ssowmini static int nxge_get_priv_prop(nxge_t *, const char *, uint_t, uint_t, 3096439Sml29623 void *); 3106512Ssowmini static int nxge_get_def_val(nxge_t *, mac_prop_id_t, uint_t, void *); 3116512Ssowmini 3126705Sml29623 static void nxge_niu_peu_reset(p_nxge_t nxgep); 3137126Sml29623 static void nxge_set_pci_replay_timeout(nxge_t *); 3146512Ssowmini 3156512Ssowmini mac_priv_prop_t nxge_priv_props[] = { 3166512Ssowmini {"_adv_10gfdx_cap", MAC_PROP_PERM_RW}, 3176512Ssowmini {"_adv_pause_cap", MAC_PROP_PERM_RW}, 3186512Ssowmini {"_function_number", MAC_PROP_PERM_READ}, 3196512Ssowmini {"_fw_version", MAC_PROP_PERM_READ}, 3206512Ssowmini {"_port_mode", MAC_PROP_PERM_READ}, 3216512Ssowmini {"_hot_swap_phy", MAC_PROP_PERM_READ}, 3226512Ssowmini {"_accept_jumbo", MAC_PROP_PERM_RW}, 3236512Ssowmini {"_rxdma_intr_time", MAC_PROP_PERM_RW}, 3246512Ssowmini {"_rxdma_intr_pkts", MAC_PROP_PERM_RW}, 3256512Ssowmini {"_class_opt_ipv4_tcp", MAC_PROP_PERM_RW}, 3266512Ssowmini {"_class_opt_ipv4_udp", MAC_PROP_PERM_RW}, 3276512Ssowmini {"_class_opt_ipv4_ah", MAC_PROP_PERM_RW}, 3286512Ssowmini {"_class_opt_ipv4_sctp", MAC_PROP_PERM_RW}, 3296512Ssowmini {"_class_opt_ipv6_tcp", MAC_PROP_PERM_RW}, 3306512Ssowmini {"_class_opt_ipv6_udp", MAC_PROP_PERM_RW}, 3316512Ssowmini {"_class_opt_ipv6_ah", MAC_PROP_PERM_RW}, 3326512Ssowmini {"_class_opt_ipv6_sctp", MAC_PROP_PERM_RW}, 3336512Ssowmini {"_soft_lso_enable", MAC_PROP_PERM_RW} 3346512Ssowmini }; 3356512Ssowmini 3366512Ssowmini #define NXGE_MAX_PRIV_PROPS \ 3376512Ssowmini (sizeof (nxge_priv_props)/sizeof (mac_priv_prop_t)) 3386439Sml29623 3396439Sml29623 #define NXGE_M_CALLBACK_FLAGS\ 3406439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3416439Sml29623 3423859Sml29623 3433859Sml29623 #define NXGE_NEPTUNE_MAGIC 0x4E584745UL 3443859Sml29623 #define MAX_DUMP_SZ 256 3453859Sml29623 3466439Sml29623 #define NXGE_M_CALLBACK_FLAGS \ 3476439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3486439Sml29623 3496495Sspeer mac_callbacks_t nxge_m_callbacks = { 3503859Sml29623 NXGE_M_CALLBACK_FLAGS, 3513859Sml29623 nxge_m_stat, 3523859Sml29623 nxge_m_start, 3533859Sml29623 nxge_m_stop, 3543859Sml29623 nxge_m_promisc, 3553859Sml29623 nxge_m_multicst, 3563859Sml29623 nxge_m_unicst, 3573859Sml29623 nxge_m_tx, 3583859Sml29623 nxge_m_resources, 3593859Sml29623 nxge_m_ioctl, 3606439Sml29623 nxge_m_getcapab, 3616439Sml29623 NULL, 3626439Sml29623 NULL, 3636439Sml29623 nxge_m_setprop, 3646439Sml29623 nxge_m_getprop 3653859Sml29623 }; 3663859Sml29623 3673859Sml29623 void 3683859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *); 3693859Sml29623 3705013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */ 3715013Sml29623 #define NXGE_MSIX_REQUEST_10G 8 3725013Sml29623 #define NXGE_MSIX_REQUEST_1G 2 3735013Sml29623 static int nxge_create_msi_property(p_nxge_t); 3745013Sml29623 3753859Sml29623 /* 3763859Sml29623 * These global variables control the message 3773859Sml29623 * output. 3783859Sml29623 */ 3793859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG; 3806495Sspeer uint64_t nxge_debug_level; 3813859Sml29623 3823859Sml29623 /* 3833859Sml29623 * This list contains the instance structures for the Neptune 3843859Sml29623 * devices present in the system. The lock exists to guarantee 3853859Sml29623 * mutually exclusive access to the list. 3863859Sml29623 */ 3873859Sml29623 void *nxge_list = NULL; 3883859Sml29623 3893859Sml29623 void *nxge_hw_list = NULL; 3903859Sml29623 nxge_os_mutex_t nxge_common_lock; 3913859Sml29623 3923859Sml29623 extern uint64_t npi_debug_level; 3933859Sml29623 3943859Sml29623 extern nxge_status_t nxge_ldgv_init(p_nxge_t, int *, int *); 3953859Sml29623 extern nxge_status_t nxge_ldgv_init_n2(p_nxge_t, int *, int *); 3963859Sml29623 extern nxge_status_t nxge_ldgv_uninit(p_nxge_t); 3973859Sml29623 extern nxge_status_t nxge_intr_ldgv_init(p_nxge_t); 3983859Sml29623 extern void nxge_fm_init(p_nxge_t, 3993859Sml29623 ddi_device_acc_attr_t *, 4003859Sml29623 ddi_device_acc_attr_t *, 4013859Sml29623 ddi_dma_attr_t *); 4023859Sml29623 extern void nxge_fm_fini(p_nxge_t); 4033859Sml29623 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t); 4043859Sml29623 4053859Sml29623 /* 4063859Sml29623 * Count used to maintain the number of buffers being used 4073859Sml29623 * by Neptune instances and loaned up to the upper layers. 4083859Sml29623 */ 4093859Sml29623 uint32_t nxge_mblks_pending = 0; 4103859Sml29623 4113859Sml29623 /* 4123859Sml29623 * Device register access attributes for PIO. 4133859Sml29623 */ 4143859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = { 4153859Sml29623 DDI_DEVICE_ATTR_V0, 4163859Sml29623 DDI_STRUCTURE_LE_ACC, 4173859Sml29623 DDI_STRICTORDER_ACC, 4183859Sml29623 }; 4193859Sml29623 4203859Sml29623 /* 4213859Sml29623 * Device descriptor access attributes for DMA. 4223859Sml29623 */ 4233859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = { 4243859Sml29623 DDI_DEVICE_ATTR_V0, 4253859Sml29623 DDI_STRUCTURE_LE_ACC, 4263859Sml29623 DDI_STRICTORDER_ACC 4273859Sml29623 }; 4283859Sml29623 4293859Sml29623 /* 4303859Sml29623 * Device buffer access attributes for DMA. 4313859Sml29623 */ 4323859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = { 4333859Sml29623 DDI_DEVICE_ATTR_V0, 4343859Sml29623 DDI_STRUCTURE_BE_ACC, 4353859Sml29623 DDI_STRICTORDER_ACC 4363859Sml29623 }; 4373859Sml29623 4383859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = { 4393859Sml29623 DMA_ATTR_V0, /* version number. */ 4403859Sml29623 0, /* low address */ 4413859Sml29623 0xffffffffffffffff, /* high address */ 4423859Sml29623 0xffffffffffffffff, /* address counter max */ 4433859Sml29623 #ifndef NIU_PA_WORKAROUND 4443859Sml29623 0x100000, /* alignment */ 4453859Sml29623 #else 4463859Sml29623 0x2000, 4473859Sml29623 #endif 4483859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4493859Sml29623 0x1, /* minimum transfer size */ 4503859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4513859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4523859Sml29623 1, /* scatter/gather list length */ 4533859Sml29623 (unsigned int) 1, /* granularity */ 4543859Sml29623 0 /* attribute flags */ 4553859Sml29623 }; 4563859Sml29623 4573859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = { 4583859Sml29623 DMA_ATTR_V0, /* version number. */ 4593859Sml29623 0, /* low address */ 4603859Sml29623 0xffffffffffffffff, /* high address */ 4613859Sml29623 0xffffffffffffffff, /* address counter max */ 4623859Sml29623 #if defined(_BIG_ENDIAN) 4633859Sml29623 0x2000, /* alignment */ 4643859Sml29623 #else 4653859Sml29623 0x1000, /* alignment */ 4663859Sml29623 #endif 4673859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4683859Sml29623 0x1, /* minimum transfer size */ 4693859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4703859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4713859Sml29623 5, /* scatter/gather list length */ 4723859Sml29623 (unsigned int) 1, /* granularity */ 4733859Sml29623 0 /* attribute flags */ 4743859Sml29623 }; 4753859Sml29623 4763859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = { 4773859Sml29623 DMA_ATTR_V0, /* version number. */ 4783859Sml29623 0, /* low address */ 4793859Sml29623 0xffffffffffffffff, /* high address */ 4803859Sml29623 0xffffffffffffffff, /* address counter max */ 4813859Sml29623 0x2000, /* alignment */ 4823859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4833859Sml29623 0x1, /* minimum transfer size */ 4843859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4853859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4863859Sml29623 1, /* scatter/gather list length */ 4873859Sml29623 (unsigned int) 1, /* granularity */ 4884781Ssbehera DDI_DMA_RELAXED_ORDERING /* attribute flags */ 4893859Sml29623 }; 4903859Sml29623 4913859Sml29623 ddi_dma_lim_t nxge_dma_limits = { 4923859Sml29623 (uint_t)0, /* dlim_addr_lo */ 4933859Sml29623 (uint_t)0xffffffff, /* dlim_addr_hi */ 4943859Sml29623 (uint_t)0xffffffff, /* dlim_cntr_max */ 4953859Sml29623 (uint_t)0xfc00fc, /* dlim_burstsizes for 32 and 64 bit xfers */ 4963859Sml29623 0x1, /* dlim_minxfer */ 4973859Sml29623 1024 /* dlim_speed */ 4983859Sml29623 }; 4993859Sml29623 5003859Sml29623 dma_method_t nxge_force_dma = DVMA; 5013859Sml29623 5023859Sml29623 /* 5033859Sml29623 * dma chunk sizes. 5043859Sml29623 * 5053859Sml29623 * Try to allocate the largest possible size 5063859Sml29623 * so that fewer number of dma chunks would be managed 5073859Sml29623 */ 5083859Sml29623 #ifdef NIU_PA_WORKAROUND 5093859Sml29623 size_t alloc_sizes [] = {0x2000}; 5103859Sml29623 #else 5113859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000, 5123859Sml29623 0x10000, 0x20000, 0x40000, 0x80000, 5135770Sml29623 0x100000, 0x200000, 0x400000, 0x800000, 5145770Sml29623 0x1000000, 0x2000000, 0x4000000}; 5153859Sml29623 #endif 5163859Sml29623 5173859Sml29623 /* 5183859Sml29623 * Translate "dev_t" to a pointer to the associated "dev_info_t". 5193859Sml29623 */ 5203859Sml29623 5216495Sspeer extern void nxge_get_environs(nxge_t *); 5226495Sspeer 5233859Sml29623 static int 5243859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd) 5253859Sml29623 { 5263859Sml29623 p_nxge_t nxgep = NULL; 5273859Sml29623 int instance; 5283859Sml29623 int status = DDI_SUCCESS; 5293859Sml29623 uint8_t portn; 5303859Sml29623 nxge_mmac_t *mmac_info; 5317529SSriharsha.Basavapatna@Sun.COM p_nxge_param_t param_arr; 5323859Sml29623 5333859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach")); 5343859Sml29623 5353859Sml29623 /* 5363859Sml29623 * Get the device instance since we'll need to setup 5373859Sml29623 * or retrieve a soft state for this instance. 5383859Sml29623 */ 5393859Sml29623 instance = ddi_get_instance(dip); 5403859Sml29623 5413859Sml29623 switch (cmd) { 5423859Sml29623 case DDI_ATTACH: 5433859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH")); 5443859Sml29623 break; 5453859Sml29623 5463859Sml29623 case DDI_RESUME: 5473859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME")); 5483859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5493859Sml29623 if (nxgep == NULL) { 5503859Sml29623 status = DDI_FAILURE; 5513859Sml29623 break; 5523859Sml29623 } 5533859Sml29623 if (nxgep->dip != dip) { 5543859Sml29623 status = DDI_FAILURE; 5553859Sml29623 break; 5563859Sml29623 } 5573859Sml29623 if (nxgep->suspended == DDI_PM_SUSPEND) { 5583859Sml29623 status = ddi_dev_is_needed(nxgep->dip, 0, 1); 5593859Sml29623 } else { 5604185Sspeer status = nxge_resume(nxgep); 5613859Sml29623 } 5623859Sml29623 goto nxge_attach_exit; 5633859Sml29623 5643859Sml29623 case DDI_PM_RESUME: 5653859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME")); 5663859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5673859Sml29623 if (nxgep == NULL) { 5683859Sml29623 status = DDI_FAILURE; 5693859Sml29623 break; 5703859Sml29623 } 5713859Sml29623 if (nxgep->dip != dip) { 5723859Sml29623 status = DDI_FAILURE; 5733859Sml29623 break; 5743859Sml29623 } 5754185Sspeer status = nxge_resume(nxgep); 5763859Sml29623 goto nxge_attach_exit; 5773859Sml29623 5783859Sml29623 default: 5793859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown")); 5803859Sml29623 status = DDI_FAILURE; 5813859Sml29623 goto nxge_attach_exit; 5823859Sml29623 } 5833859Sml29623 5843859Sml29623 5853859Sml29623 if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) { 5863859Sml29623 status = DDI_FAILURE; 5873859Sml29623 goto nxge_attach_exit; 5883859Sml29623 } 5893859Sml29623 5903859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 5913859Sml29623 if (nxgep == NULL) { 5924977Sraghus status = NXGE_ERROR; 5934977Sraghus goto nxge_attach_fail2; 5943859Sml29623 } 5953859Sml29623 5964693Stm144005 nxgep->nxge_magic = NXGE_MAGIC; 5974693Stm144005 5983859Sml29623 nxgep->drv_state = 0; 5993859Sml29623 nxgep->dip = dip; 6003859Sml29623 nxgep->instance = instance; 6013859Sml29623 nxgep->p_dip = ddi_get_parent(dip); 6023859Sml29623 nxgep->nxge_debug_level = nxge_debug_level; 6033859Sml29623 npi_debug_level = nxge_debug_level; 6043859Sml29623 6056495Sspeer /* Are we a guest running in a Hybrid I/O environment? */ 6066495Sspeer nxge_get_environs(nxgep); 6073859Sml29623 6083859Sml29623 status = nxge_map_regs(nxgep); 6096495Sspeer 6103859Sml29623 if (status != NXGE_OK) { 6113859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed")); 6124977Sraghus goto nxge_attach_fail3; 6133859Sml29623 } 6143859Sml29623 6156495Sspeer nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, 6166495Sspeer &nxge_dev_desc_dma_acc_attr, 6176495Sspeer &nxge_rx_dma_attr); 6186495Sspeer 6196495Sspeer /* Create & initialize the per-Neptune data structure */ 6206495Sspeer /* (even if we're a guest). */ 6213859Sml29623 status = nxge_init_common_dev(nxgep); 6223859Sml29623 if (status != NXGE_OK) { 6233859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6246512Ssowmini "nxge_init_common_dev failed")); 6254977Sraghus goto nxge_attach_fail4; 6263859Sml29623 } 6273859Sml29623 6287126Sml29623 /* 6297126Sml29623 * Software workaround: set the replay timer. 6307126Sml29623 */ 6317126Sml29623 if (nxgep->niu_type != N2_NIU) { 6327126Sml29623 nxge_set_pci_replay_timeout(nxgep); 6337126Sml29623 } 6347126Sml29623 6356495Sspeer #if defined(sun4v) 6366495Sspeer /* This is required by nxge_hio_init(), which follows. */ 6376495Sspeer if ((status = nxge_hsvc_register(nxgep)) != DDI_SUCCESS) 6387587SMichael.Speer@Sun.COM goto nxge_attach_fail4; 6396495Sspeer #endif 6406495Sspeer 6416495Sspeer if ((status = nxge_hio_init(nxgep)) != NXGE_OK) { 6426495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6436512Ssowmini "nxge_hio_init failed")); 6446495Sspeer goto nxge_attach_fail4; 6456495Sspeer } 6466495Sspeer 6474732Sdavemq if (nxgep->niu_type == NEPTUNE_2_10GF) { 6484732Sdavemq if (nxgep->function_num > 1) { 6496028Ssbehera NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported" 6504732Sdavemq " function %d. Only functions 0 and 1 are " 6514732Sdavemq "supported for this card.", nxgep->function_num)); 6524732Sdavemq status = NXGE_ERROR; 6534977Sraghus goto nxge_attach_fail4; 6544732Sdavemq } 6554732Sdavemq } 6564732Sdavemq 6576495Sspeer if (isLDOMguest(nxgep)) { 6586495Sspeer /* 6596495Sspeer * Use the function number here. 6606495Sspeer */ 6616495Sspeer nxgep->mac.portnum = nxgep->function_num; 6626495Sspeer nxgep->mac.porttype = PORT_TYPE_LOGICAL; 6636495Sspeer 6646495Sspeer /* XXX We'll set the MAC address counts to 1 for now. */ 6656495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6666495Sspeer mmac_info->num_mmac = 1; 6676495Sspeer mmac_info->naddrfree = 1; 6683859Sml29623 } else { 6696495Sspeer portn = NXGE_GET_PORT_NUM(nxgep->function_num); 6706495Sspeer nxgep->mac.portnum = portn; 6716495Sspeer if ((portn == 0) || (portn == 1)) 6726495Sspeer nxgep->mac.porttype = PORT_TYPE_XMAC; 6736495Sspeer else 6746495Sspeer nxgep->mac.porttype = PORT_TYPE_BMAC; 6756495Sspeer /* 6766495Sspeer * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC) 6776495Sspeer * internally, the rest 2 ports use BMAC (1G "Big" MAC). 6786495Sspeer * The two types of MACs have different characterizations. 6796495Sspeer */ 6806495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6816495Sspeer if (nxgep->function_num < 2) { 6826495Sspeer mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY; 6836495Sspeer mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY; 6846495Sspeer } else { 6856495Sspeer mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY; 6866495Sspeer mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY; 6876495Sspeer } 6883859Sml29623 } 6893859Sml29623 /* 6903859Sml29623 * Setup the Ndd parameters for the this instance. 6913859Sml29623 */ 6923859Sml29623 nxge_init_param(nxgep); 6933859Sml29623 6943859Sml29623 /* 6953859Sml29623 * Setup Register Tracing Buffer. 6963859Sml29623 */ 6973859Sml29623 npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf); 6983859Sml29623 6993859Sml29623 /* init stats ptr */ 7003859Sml29623 nxge_init_statsp(nxgep); 7014185Sspeer 7024977Sraghus /* 7036495Sspeer * Copy the vpd info from eeprom to a local data 7046495Sspeer * structure, and then check its validity. 7054977Sraghus */ 7066495Sspeer if (!isLDOMguest(nxgep)) { 7076495Sspeer int *regp; 7086495Sspeer uint_t reglen; 7096495Sspeer int rv; 7106495Sspeer 7116495Sspeer nxge_vpd_info_get(nxgep); 7126495Sspeer 7136495Sspeer /* Find the NIU config handle. */ 7146495Sspeer rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, 7156495Sspeer ddi_get_parent(nxgep->dip), DDI_PROP_DONTPASS, 7166495Sspeer "reg", ®p, ®len); 7176495Sspeer 7186495Sspeer if (rv != DDI_PROP_SUCCESS) { 7196495Sspeer goto nxge_attach_fail5; 7206495Sspeer } 7216495Sspeer /* 7226495Sspeer * The address_hi, that is the first int, in the reg 7236495Sspeer * property consists of config handle, but need to remove 7246495Sspeer * the bits 28-31 which are OBP specific info. 7256495Sspeer */ 7266495Sspeer nxgep->niu_cfg_hdl = (*regp) & 0xFFFFFFF; 7276495Sspeer ddi_prop_free(regp); 7286495Sspeer } 7296495Sspeer 7306495Sspeer if (isLDOMguest(nxgep)) { 7316495Sspeer uchar_t *prop_val; 7326495Sspeer uint_t prop_len; 7337529SSriharsha.Basavapatna@Sun.COM uint32_t max_frame_size; 7346495Sspeer 7356495Sspeer extern void nxge_get_logical_props(p_nxge_t); 7366495Sspeer 7376495Sspeer nxgep->statsp->mac_stats.xcvr_inuse = LOGICAL_XCVR; 7386495Sspeer nxgep->mac.portmode = PORT_LOGICAL; 7396495Sspeer (void) ddi_prop_update_string(DDI_DEV_T_NONE, nxgep->dip, 7406495Sspeer "phy-type", "virtual transceiver"); 7416495Sspeer 7426495Sspeer nxgep->nports = 1; 7436495Sspeer nxgep->board_ver = 0; /* XXX What? */ 7446495Sspeer 7456495Sspeer /* 7466495Sspeer * local-mac-address property gives us info on which 7476495Sspeer * specific MAC address the Hybrid resource is associated 7486495Sspeer * with. 7496495Sspeer */ 7506495Sspeer if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0, 7516495Sspeer "local-mac-address", &prop_val, 7526495Sspeer &prop_len) != DDI_PROP_SUCCESS) { 7536495Sspeer goto nxge_attach_fail5; 7546495Sspeer } 7556495Sspeer if (prop_len != ETHERADDRL) { 7566495Sspeer ddi_prop_free(prop_val); 7576495Sspeer goto nxge_attach_fail5; 7586495Sspeer } 7596495Sspeer ether_copy(prop_val, nxgep->hio_mac_addr); 7606495Sspeer ddi_prop_free(prop_val); 7616495Sspeer nxge_get_logical_props(nxgep); 7626495Sspeer 7637529SSriharsha.Basavapatna@Sun.COM /* 7647529SSriharsha.Basavapatna@Sun.COM * Enable Jumbo property based on the "max-frame-size" 7657529SSriharsha.Basavapatna@Sun.COM * property value. 7667529SSriharsha.Basavapatna@Sun.COM */ 7677529SSriharsha.Basavapatna@Sun.COM max_frame_size = ddi_prop_get_int(DDI_DEV_T_ANY, 7687529SSriharsha.Basavapatna@Sun.COM nxgep->dip, DDI_PROP_DONTPASS | DDI_PROP_NOTPROM, 7697529SSriharsha.Basavapatna@Sun.COM "max-frame-size", NXGE_MTU_DEFAULT_MAX); 7707529SSriharsha.Basavapatna@Sun.COM if ((max_frame_size > NXGE_MTU_DEFAULT_MAX) && 7717529SSriharsha.Basavapatna@Sun.COM (max_frame_size <= TX_JUMBO_MTU)) { 7727529SSriharsha.Basavapatna@Sun.COM param_arr = nxgep->param_arr; 7737529SSriharsha.Basavapatna@Sun.COM 7747529SSriharsha.Basavapatna@Sun.COM param_arr[param_accept_jumbo].value = 1; 7757529SSriharsha.Basavapatna@Sun.COM nxgep->mac.is_jumbo = B_TRUE; 7767529SSriharsha.Basavapatna@Sun.COM nxgep->mac.maxframesize = (uint16_t)max_frame_size; 7777529SSriharsha.Basavapatna@Sun.COM nxgep->mac.default_mtu = nxgep->mac.maxframesize - 7787529SSriharsha.Basavapatna@Sun.COM NXGE_EHEADER_VLAN_CRC; 7797529SSriharsha.Basavapatna@Sun.COM } 7806495Sspeer } else { 7816495Sspeer status = nxge_xcvr_find(nxgep); 7826495Sspeer 7836495Sspeer if (status != NXGE_OK) { 7846495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: " 7856512Ssowmini " Couldn't determine card type" 7866512Ssowmini " .... exit ")); 7876495Sspeer goto nxge_attach_fail5; 7886495Sspeer } 7896495Sspeer 7906495Sspeer status = nxge_get_config_properties(nxgep); 7916495Sspeer 7926495Sspeer if (status != NXGE_OK) { 7936495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 7946512Ssowmini "get_hw create failed")); 7956495Sspeer goto nxge_attach_fail; 7966495Sspeer } 7973859Sml29623 } 7983859Sml29623 7993859Sml29623 /* 8003859Sml29623 * Setup the Kstats for the driver. 8013859Sml29623 */ 8023859Sml29623 nxge_setup_kstats(nxgep); 8033859Sml29623 8046495Sspeer if (!isLDOMguest(nxgep)) 8056495Sspeer nxge_setup_param(nxgep); 8063859Sml29623 8073859Sml29623 status = nxge_setup_system_dma_pages(nxgep); 8083859Sml29623 if (status != NXGE_OK) { 8093859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed")); 8103859Sml29623 goto nxge_attach_fail; 8113859Sml29623 } 8123859Sml29623 8133859Sml29623 nxge_hw_id_init(nxgep); 8146495Sspeer 8156495Sspeer if (!isLDOMguest(nxgep)) 8166495Sspeer nxge_hw_init_niu_common(nxgep); 8173859Sml29623 8183859Sml29623 status = nxge_setup_mutexes(nxgep); 8193859Sml29623 if (status != NXGE_OK) { 8203859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed")); 8213859Sml29623 goto nxge_attach_fail; 8223859Sml29623 } 8233859Sml29623 8246495Sspeer #if defined(sun4v) 8256495Sspeer if (isLDOMguest(nxgep)) { 8266495Sspeer /* Find our VR & channel sets. */ 8276495Sspeer status = nxge_hio_vr_add(nxgep); 8286495Sspeer goto nxge_attach_exit; 8296495Sspeer } 8306495Sspeer #endif 8316495Sspeer 8323859Sml29623 status = nxge_setup_dev(nxgep); 8333859Sml29623 if (status != DDI_SUCCESS) { 8343859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed")); 8353859Sml29623 goto nxge_attach_fail; 8363859Sml29623 } 8373859Sml29623 8383859Sml29623 status = nxge_add_intrs(nxgep); 8393859Sml29623 if (status != DDI_SUCCESS) { 8403859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed")); 8413859Sml29623 goto nxge_attach_fail; 8423859Sml29623 } 8433859Sml29623 status = nxge_add_soft_intrs(nxgep); 8443859Sml29623 if (status != DDI_SUCCESS) { 8456495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 8466495Sspeer "add_soft_intr failed")); 8473859Sml29623 goto nxge_attach_fail; 8483859Sml29623 } 8493859Sml29623 8506835Syc148097 /* If a guest, register with vio_net instead. */ 8514977Sraghus if ((status = nxge_mac_register(nxgep)) != NXGE_OK) { 8523859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8536495Sspeer "unable to register to mac layer (%d)", status)); 8543859Sml29623 goto nxge_attach_fail; 8553859Sml29623 } 8563859Sml29623 8573859Sml29623 mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN); 8583859Sml29623 8596495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8606495Sspeer "registered to mac (instance %d)", instance)); 8613859Sml29623 8626835Syc148097 /* nxge_link_monitor calls xcvr.check_link recursively */ 8633859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 8643859Sml29623 8653859Sml29623 goto nxge_attach_exit; 8663859Sml29623 8673859Sml29623 nxge_attach_fail: 8683859Sml29623 nxge_unattach(nxgep); 8694977Sraghus goto nxge_attach_fail1; 8704977Sraghus 8714977Sraghus nxge_attach_fail5: 8724977Sraghus /* 8734977Sraghus * Tear down the ndd parameters setup. 8744977Sraghus */ 8754977Sraghus nxge_destroy_param(nxgep); 8764977Sraghus 8774977Sraghus /* 8784977Sraghus * Tear down the kstat setup. 8794977Sraghus */ 8804977Sraghus nxge_destroy_kstats(nxgep); 8814977Sraghus 8824977Sraghus nxge_attach_fail4: 8834977Sraghus if (nxgep->nxge_hw_p) { 8844977Sraghus nxge_uninit_common_dev(nxgep); 8854977Sraghus nxgep->nxge_hw_p = NULL; 8864977Sraghus } 8874977Sraghus 8884977Sraghus nxge_attach_fail3: 8894977Sraghus /* 8904977Sraghus * Unmap the register setup. 8914977Sraghus */ 8924977Sraghus nxge_unmap_regs(nxgep); 8934977Sraghus 8944977Sraghus nxge_fm_fini(nxgep); 8954977Sraghus 8964977Sraghus nxge_attach_fail2: 8974977Sraghus ddi_soft_state_free(nxge_list, nxgep->instance); 8984977Sraghus 8994977Sraghus nxge_attach_fail1: 9004185Sspeer if (status != NXGE_OK) 9014185Sspeer status = (NXGE_ERROR | NXGE_DDI_FAILED); 9023859Sml29623 nxgep = NULL; 9033859Sml29623 9043859Sml29623 nxge_attach_exit: 9053859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x", 9066512Ssowmini status)); 9073859Sml29623 9083859Sml29623 return (status); 9093859Sml29623 } 9103859Sml29623 9113859Sml29623 static int 9123859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd) 9133859Sml29623 { 9143859Sml29623 int status = DDI_SUCCESS; 9153859Sml29623 int instance; 9163859Sml29623 p_nxge_t nxgep = NULL; 9173859Sml29623 9183859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach")); 9193859Sml29623 instance = ddi_get_instance(dip); 9203859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 9213859Sml29623 if (nxgep == NULL) { 9223859Sml29623 status = DDI_FAILURE; 9233859Sml29623 goto nxge_detach_exit; 9243859Sml29623 } 9253859Sml29623 9263859Sml29623 switch (cmd) { 9273859Sml29623 case DDI_DETACH: 9283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH")); 9293859Sml29623 break; 9303859Sml29623 9313859Sml29623 case DDI_PM_SUSPEND: 9323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND")); 9333859Sml29623 nxgep->suspended = DDI_PM_SUSPEND; 9343859Sml29623 nxge_suspend(nxgep); 9353859Sml29623 break; 9363859Sml29623 9373859Sml29623 case DDI_SUSPEND: 9383859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND")); 9393859Sml29623 if (nxgep->suspended != DDI_PM_SUSPEND) { 9403859Sml29623 nxgep->suspended = DDI_SUSPEND; 9413859Sml29623 nxge_suspend(nxgep); 9423859Sml29623 } 9433859Sml29623 break; 9443859Sml29623 9453859Sml29623 default: 9463859Sml29623 status = DDI_FAILURE; 9473859Sml29623 } 9483859Sml29623 9493859Sml29623 if (cmd != DDI_DETACH) 9503859Sml29623 goto nxge_detach_exit; 9513859Sml29623 9523859Sml29623 /* 9533859Sml29623 * Stop the xcvr polling. 9543859Sml29623 */ 9553859Sml29623 nxgep->suspended = cmd; 9563859Sml29623 9573859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 9583859Sml29623 9596495Sspeer if (isLDOMguest(nxgep)) { 9607466SMisaki.Kataoka@Sun.COM if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 9617466SMisaki.Kataoka@Sun.COM nxge_m_stop((void *)nxgep); 9626495Sspeer nxge_hio_unregister(nxgep); 9636495Sspeer } else if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) { 9643859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9656512Ssowmini "<== nxge_detach status = 0x%08X", status)); 9663859Sml29623 return (DDI_FAILURE); 9673859Sml29623 } 9683859Sml29623 9693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9706512Ssowmini "<== nxge_detach (mac_unregister) status = 0x%08X", status)); 9713859Sml29623 9723859Sml29623 nxge_unattach(nxgep); 9733859Sml29623 nxgep = NULL; 9743859Sml29623 9753859Sml29623 nxge_detach_exit: 9763859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X", 9776512Ssowmini status)); 9783859Sml29623 9793859Sml29623 return (status); 9803859Sml29623 } 9813859Sml29623 9823859Sml29623 static void 9833859Sml29623 nxge_unattach(p_nxge_t nxgep) 9843859Sml29623 { 9853859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach")); 9863859Sml29623 9873859Sml29623 if (nxgep == NULL || nxgep->dev_regs == NULL) { 9883859Sml29623 return; 9893859Sml29623 } 9903859Sml29623 9914693Stm144005 nxgep->nxge_magic = 0; 9924693Stm144005 9935780Ssbehera if (nxgep->nxge_timerid) { 9945780Ssbehera nxge_stop_timer(nxgep, nxgep->nxge_timerid); 9955780Ssbehera nxgep->nxge_timerid = 0; 9965780Ssbehera } 9975780Ssbehera 9986705Sml29623 /* 9996705Sml29623 * If this flag is set, it will affect the Neptune 10006705Sml29623 * only. 10016705Sml29623 */ 10026705Sml29623 if ((nxgep->niu_type != N2_NIU) && nxge_peu_reset_enable) { 10036705Sml29623 nxge_niu_peu_reset(nxgep); 10046705Sml29623 } 10056705Sml29623 10066495Sspeer #if defined(sun4v) 10076495Sspeer if (isLDOMguest(nxgep)) { 10086498Sspeer (void) nxge_hio_vr_release(nxgep); 10096495Sspeer } 10106495Sspeer #endif 10116495Sspeer 10123859Sml29623 if (nxgep->nxge_hw_p) { 10133859Sml29623 nxge_uninit_common_dev(nxgep); 10143859Sml29623 nxgep->nxge_hw_p = NULL; 10153859Sml29623 } 10163859Sml29623 10173859Sml29623 #if defined(sun4v) 10183859Sml29623 if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) { 10193859Sml29623 (void) hsvc_unregister(&nxgep->niu_hsvc); 10203859Sml29623 nxgep->niu_hsvc_available = B_FALSE; 10213859Sml29623 } 10223859Sml29623 #endif 10233859Sml29623 /* 10243859Sml29623 * Stop any further interrupts. 10253859Sml29623 */ 10263859Sml29623 nxge_remove_intrs(nxgep); 10273859Sml29623 10283859Sml29623 /* remove soft interrups */ 10293859Sml29623 nxge_remove_soft_intrs(nxgep); 10303859Sml29623 10313859Sml29623 /* 10323859Sml29623 * Stop the device and free resources. 10333859Sml29623 */ 10346495Sspeer if (!isLDOMguest(nxgep)) { 10356495Sspeer nxge_destroy_dev(nxgep); 10366495Sspeer } 10373859Sml29623 10383859Sml29623 /* 10393859Sml29623 * Tear down the ndd parameters setup. 10403859Sml29623 */ 10413859Sml29623 nxge_destroy_param(nxgep); 10423859Sml29623 10433859Sml29623 /* 10443859Sml29623 * Tear down the kstat setup. 10453859Sml29623 */ 10463859Sml29623 nxge_destroy_kstats(nxgep); 10473859Sml29623 10483859Sml29623 /* 10493859Sml29623 * Destroy all mutexes. 10503859Sml29623 */ 10513859Sml29623 nxge_destroy_mutexes(nxgep); 10523859Sml29623 10533859Sml29623 /* 10543859Sml29623 * Remove the list of ndd parameters which 10553859Sml29623 * were setup during attach. 10563859Sml29623 */ 10573859Sml29623 if (nxgep->dip) { 10583859Sml29623 NXGE_DEBUG_MSG((nxgep, OBP_CTL, 10596512Ssowmini " nxge_unattach: remove all properties")); 10603859Sml29623 10613859Sml29623 (void) ddi_prop_remove_all(nxgep->dip); 10623859Sml29623 } 10633859Sml29623 10643859Sml29623 #if NXGE_PROPERTY 10653859Sml29623 nxge_remove_hard_properties(nxgep); 10663859Sml29623 #endif 10673859Sml29623 10683859Sml29623 /* 10693859Sml29623 * Unmap the register setup. 10703859Sml29623 */ 10713859Sml29623 nxge_unmap_regs(nxgep); 10723859Sml29623 10733859Sml29623 nxge_fm_fini(nxgep); 10743859Sml29623 10753859Sml29623 ddi_soft_state_free(nxge_list, nxgep->instance); 10763859Sml29623 10773859Sml29623 NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach")); 10783859Sml29623 } 10793859Sml29623 10806495Sspeer #if defined(sun4v) 10816495Sspeer int 10827587SMichael.Speer@Sun.COM nxge_hsvc_register(nxge_t *nxgep) 10836495Sspeer { 10846495Sspeer nxge_status_t status; 10856495Sspeer 10866495Sspeer if (nxgep->niu_type == N2_NIU) { 10876495Sspeer nxgep->niu_hsvc_available = B_FALSE; 10886495Sspeer bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t)); 10896495Sspeer if ((status = hsvc_register(&nxgep->niu_hsvc, 10906495Sspeer &nxgep->niu_min_ver)) != 0) { 10916495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10926495Sspeer "nxge_attach: %s: cannot negotiate " 10936495Sspeer "hypervisor services revision %d group: 0x%lx " 10946495Sspeer "major: 0x%lx minor: 0x%lx errno: %d", 10956495Sspeer niu_hsvc.hsvc_modname, niu_hsvc.hsvc_rev, 10966495Sspeer niu_hsvc.hsvc_group, niu_hsvc.hsvc_major, 10976495Sspeer niu_hsvc.hsvc_minor, status)); 10986495Sspeer return (DDI_FAILURE); 10996495Sspeer } 11006495Sspeer nxgep->niu_hsvc_available = B_TRUE; 11016495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11026512Ssowmini "NIU Hypervisor service enabled")); 11036495Sspeer } 11046495Sspeer 11056495Sspeer return (DDI_SUCCESS); 11066495Sspeer } 11076495Sspeer #endif 11086495Sspeer 11093859Sml29623 static char n2_siu_name[] = "niu"; 11103859Sml29623 11113859Sml29623 static nxge_status_t 11123859Sml29623 nxge_map_regs(p_nxge_t nxgep) 11133859Sml29623 { 11143859Sml29623 int ddi_status = DDI_SUCCESS; 11153859Sml29623 p_dev_regs_t dev_regs; 11163859Sml29623 char buf[MAXPATHLEN + 1]; 11173859Sml29623 char *devname; 11183859Sml29623 #ifdef NXGE_DEBUG 11193859Sml29623 char *sysname; 11203859Sml29623 #endif 11213859Sml29623 off_t regsize; 11223859Sml29623 nxge_status_t status = NXGE_OK; 11233859Sml29623 #if !defined(_BIG_ENDIAN) 11243859Sml29623 off_t pci_offset; 11253859Sml29623 uint16_t pcie_devctl; 11263859Sml29623 #endif 11273859Sml29623 11286495Sspeer if (isLDOMguest(nxgep)) { 11296495Sspeer return (nxge_guest_regs_map(nxgep)); 11306495Sspeer } 11316495Sspeer 11323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs")); 11333859Sml29623 nxgep->dev_regs = NULL; 11343859Sml29623 dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP); 11353859Sml29623 dev_regs->nxge_regh = NULL; 11363859Sml29623 dev_regs->nxge_pciregh = NULL; 11373859Sml29623 dev_regs->nxge_msix_regh = NULL; 11383859Sml29623 dev_regs->nxge_vir_regh = NULL; 11393859Sml29623 dev_regs->nxge_vir2_regh = NULL; 11404732Sdavemq nxgep->niu_type = NIU_TYPE_NONE; 11413859Sml29623 11423859Sml29623 devname = ddi_pathname(nxgep->dip, buf); 11433859Sml29623 ASSERT(strlen(devname) > 0); 11443859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11456512Ssowmini "nxge_map_regs: pathname devname %s", devname)); 11463859Sml29623 11476835Syc148097 /* 11486835Syc148097 * The driver is running on a N2-NIU system if devname is something 11496835Syc148097 * like "/niu@80/network@0" 11506835Syc148097 */ 11513859Sml29623 if (strstr(devname, n2_siu_name)) { 11523859Sml29623 /* N2/NIU */ 11533859Sml29623 nxgep->niu_type = N2_NIU; 11543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11556512Ssowmini "nxge_map_regs: N2/NIU devname %s", devname)); 11563859Sml29623 /* get function number */ 11573859Sml29623 nxgep->function_num = 11586512Ssowmini (devname[strlen(devname) -1] == '1' ? 1 : 0); 11593859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11606512Ssowmini "nxge_map_regs: N2/NIU function number %d", 11616512Ssowmini nxgep->function_num)); 11623859Sml29623 } else { 11633859Sml29623 int *prop_val; 11643859Sml29623 uint_t prop_len; 11653859Sml29623 uint8_t func_num; 11663859Sml29623 11673859Sml29623 if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 11686512Ssowmini 0, "reg", 11696512Ssowmini &prop_val, &prop_len) != DDI_PROP_SUCCESS) { 11703859Sml29623 NXGE_DEBUG_MSG((nxgep, VPD_CTL, 11716512Ssowmini "Reg property not found")); 11723859Sml29623 ddi_status = DDI_FAILURE; 11733859Sml29623 goto nxge_map_regs_fail0; 11743859Sml29623 11753859Sml29623 } else { 11763859Sml29623 func_num = (prop_val[0] >> 8) & 0x7; 11773859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11786512Ssowmini "Reg property found: fun # %d", 11796512Ssowmini func_num)); 11803859Sml29623 nxgep->function_num = func_num; 11816495Sspeer if (isLDOMguest(nxgep)) { 11826495Sspeer nxgep->function_num /= 2; 11836495Sspeer return (NXGE_OK); 11846495Sspeer } 11853859Sml29623 ddi_prop_free(prop_val); 11863859Sml29623 } 11873859Sml29623 } 11883859Sml29623 11893859Sml29623 switch (nxgep->niu_type) { 11903859Sml29623 default: 11913859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 0, ®size); 11923859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11936512Ssowmini "nxge_map_regs: pci config size 0x%x", regsize)); 11943859Sml29623 11953859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 0, 11966512Ssowmini (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0, 11976512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh); 11983859Sml29623 if (ddi_status != DDI_SUCCESS) { 11993859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12006512Ssowmini "ddi_map_regs, nxge bus config regs failed")); 12013859Sml29623 goto nxge_map_regs_fail0; 12023859Sml29623 } 12033859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12046512Ssowmini "nxge_map_reg: PCI config addr 0x%0llx " 12056512Ssowmini " handle 0x%0llx", dev_regs->nxge_pciregp, 12066512Ssowmini dev_regs->nxge_pciregh)); 12073859Sml29623 /* 12083859Sml29623 * IMP IMP 12093859Sml29623 * workaround for bit swapping bug in HW 12103859Sml29623 * which ends up in no-snoop = yes 12113859Sml29623 * resulting, in DMA not synched properly 12123859Sml29623 */ 12133859Sml29623 #if !defined(_BIG_ENDIAN) 12143859Sml29623 /* workarounds for x86 systems */ 12153859Sml29623 pci_offset = 0x80 + PCIE_DEVCTL; 12163859Sml29623 pcie_devctl = 0x0; 12173859Sml29623 pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP; 12183859Sml29623 pcie_devctl |= PCIE_DEVCTL_RO_EN; 12193859Sml29623 pci_config_put16(dev_regs->nxge_pciregh, pci_offset, 12206512Ssowmini pcie_devctl); 12213859Sml29623 #endif 12223859Sml29623 12233859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 12243859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12256512Ssowmini "nxge_map_regs: pio size 0x%x", regsize)); 12263859Sml29623 /* set up the device mapped register */ 12273859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12286512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12296512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12303859Sml29623 if (ddi_status != DDI_SUCCESS) { 12313859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12326512Ssowmini "ddi_map_regs for Neptune global reg failed")); 12333859Sml29623 goto nxge_map_regs_fail1; 12343859Sml29623 } 12353859Sml29623 12363859Sml29623 /* set up the msi/msi-x mapped register */ 12373859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 12383859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12396512Ssowmini "nxge_map_regs: msix size 0x%x", regsize)); 12403859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 12416512Ssowmini (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0, 12426512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh); 12433859Sml29623 if (ddi_status != DDI_SUCCESS) { 12443859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12456512Ssowmini "ddi_map_regs for msi reg failed")); 12463859Sml29623 goto nxge_map_regs_fail2; 12473859Sml29623 } 12483859Sml29623 12493859Sml29623 /* set up the vio region mapped register */ 12503859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 12513859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12526512Ssowmini "nxge_map_regs: vio size 0x%x", regsize)); 12533859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 12546512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 12556512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 12563859Sml29623 12573859Sml29623 if (ddi_status != DDI_SUCCESS) { 12583859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12596512Ssowmini "ddi_map_regs for nxge vio reg failed")); 12603859Sml29623 goto nxge_map_regs_fail3; 12613859Sml29623 } 12623859Sml29623 nxgep->dev_regs = dev_regs; 12633859Sml29623 12643859Sml29623 NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh); 12653859Sml29623 NPI_PCI_ADD_HANDLE_SET(nxgep, 12666512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_pciregp); 12673859Sml29623 NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh); 12683859Sml29623 NPI_MSI_ADD_HANDLE_SET(nxgep, 12696512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_msix_regp); 12703859Sml29623 12713859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12723859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 12733859Sml29623 12743859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12753859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 12766512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 12773859Sml29623 12783859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 12793859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 12806512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 12813859Sml29623 12823859Sml29623 break; 12833859Sml29623 12843859Sml29623 case N2_NIU: 12853859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU")); 12863859Sml29623 /* 12873859Sml29623 * Set up the device mapped register (FWARC 2006/556) 12883859Sml29623 * (changed back to 1: reg starts at 1!) 12893859Sml29623 */ 12903859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 12913859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12926512Ssowmini "nxge_map_regs: dev size 0x%x", regsize)); 12933859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12946512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12956512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12963859Sml29623 12973859Sml29623 if (ddi_status != DDI_SUCCESS) { 12983859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12996512Ssowmini "ddi_map_regs for N2/NIU, global reg failed ")); 13003859Sml29623 goto nxge_map_regs_fail1; 13013859Sml29623 } 13023859Sml29623 13036495Sspeer /* set up the first vio region mapped register */ 13043859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 13053859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13066512Ssowmini "nxge_map_regs: vio (1) size 0x%x", regsize)); 13073859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 13086512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 13096512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 13103859Sml29623 13113859Sml29623 if (ddi_status != DDI_SUCCESS) { 13123859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 13136512Ssowmini "ddi_map_regs for nxge vio reg failed")); 13143859Sml29623 goto nxge_map_regs_fail2; 13153859Sml29623 } 13166495Sspeer /* set up the second vio region mapped register */ 13173859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 13183859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13196512Ssowmini "nxge_map_regs: vio (3) size 0x%x", regsize)); 13203859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 13216512Ssowmini (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0, 13226512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh); 13233859Sml29623 13243859Sml29623 if (ddi_status != DDI_SUCCESS) { 13253859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 13266512Ssowmini "ddi_map_regs for nxge vio2 reg failed")); 13273859Sml29623 goto nxge_map_regs_fail3; 13283859Sml29623 } 13293859Sml29623 nxgep->dev_regs = dev_regs; 13303859Sml29623 13313859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13323859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 13333859Sml29623 13343859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13353859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 13366512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 13373859Sml29623 13383859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 13393859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 13406512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 13413859Sml29623 13423859Sml29623 NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh); 13433859Sml29623 NPI_V2REG_ADD_HANDLE_SET(nxgep, 13446512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir2_regp); 13453859Sml29623 13463859Sml29623 break; 13473859Sml29623 } 13483859Sml29623 13493859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx " 13506512Ssowmini " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh)); 13513859Sml29623 13523859Sml29623 goto nxge_map_regs_exit; 13533859Sml29623 nxge_map_regs_fail3: 13543859Sml29623 if (dev_regs->nxge_msix_regh) { 13553859Sml29623 ddi_regs_map_free(&dev_regs->nxge_msix_regh); 13563859Sml29623 } 13573859Sml29623 if (dev_regs->nxge_vir_regh) { 13583859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13593859Sml29623 } 13603859Sml29623 nxge_map_regs_fail2: 13613859Sml29623 if (dev_regs->nxge_regh) { 13623859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13633859Sml29623 } 13643859Sml29623 nxge_map_regs_fail1: 13653859Sml29623 if (dev_regs->nxge_pciregh) { 13663859Sml29623 ddi_regs_map_free(&dev_regs->nxge_pciregh); 13673859Sml29623 } 13683859Sml29623 nxge_map_regs_fail0: 13693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory")); 13703859Sml29623 kmem_free(dev_regs, sizeof (dev_regs_t)); 13713859Sml29623 13723859Sml29623 nxge_map_regs_exit: 13733859Sml29623 if (ddi_status != DDI_SUCCESS) 13743859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 13753859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs")); 13763859Sml29623 return (status); 13773859Sml29623 } 13783859Sml29623 13793859Sml29623 static void 13803859Sml29623 nxge_unmap_regs(p_nxge_t nxgep) 13813859Sml29623 { 13823859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs")); 13836495Sspeer 13846495Sspeer if (isLDOMguest(nxgep)) { 13856495Sspeer nxge_guest_regs_map_free(nxgep); 13866495Sspeer return; 13876495Sspeer } 13886495Sspeer 13893859Sml29623 if (nxgep->dev_regs) { 13903859Sml29623 if (nxgep->dev_regs->nxge_pciregh) { 13913859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13926512Ssowmini "==> nxge_unmap_regs: bus")); 13933859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh); 13943859Sml29623 nxgep->dev_regs->nxge_pciregh = NULL; 13953859Sml29623 } 13963859Sml29623 if (nxgep->dev_regs->nxge_regh) { 13973859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13986512Ssowmini "==> nxge_unmap_regs: device registers")); 13993859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_regh); 14003859Sml29623 nxgep->dev_regs->nxge_regh = NULL; 14013859Sml29623 } 14023859Sml29623 if (nxgep->dev_regs->nxge_msix_regh) { 14033859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14046512Ssowmini "==> nxge_unmap_regs: device interrupts")); 14053859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh); 14063859Sml29623 nxgep->dev_regs->nxge_msix_regh = NULL; 14073859Sml29623 } 14083859Sml29623 if (nxgep->dev_regs->nxge_vir_regh) { 14093859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14106512Ssowmini "==> nxge_unmap_regs: vio region")); 14113859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh); 14123859Sml29623 nxgep->dev_regs->nxge_vir_regh = NULL; 14133859Sml29623 } 14143859Sml29623 if (nxgep->dev_regs->nxge_vir2_regh) { 14153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14166512Ssowmini "==> nxge_unmap_regs: vio2 region")); 14173859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh); 14183859Sml29623 nxgep->dev_regs->nxge_vir2_regh = NULL; 14193859Sml29623 } 14203859Sml29623 14213859Sml29623 kmem_free(nxgep->dev_regs, sizeof (dev_regs_t)); 14223859Sml29623 nxgep->dev_regs = NULL; 14233859Sml29623 } 14243859Sml29623 14253859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs")); 14263859Sml29623 } 14273859Sml29623 14283859Sml29623 static nxge_status_t 14293859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep) 14303859Sml29623 { 14313859Sml29623 int ddi_status = DDI_SUCCESS; 14323859Sml29623 nxge_status_t status = NXGE_OK; 14333859Sml29623 nxge_classify_t *classify_ptr; 14343859Sml29623 int partition; 14353859Sml29623 14363859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes")); 14373859Sml29623 14383859Sml29623 /* 14393859Sml29623 * Get the interrupt cookie so the mutexes can be 14403859Sml29623 * Initialized. 14413859Sml29623 */ 14426495Sspeer if (isLDOMguest(nxgep)) { 14436495Sspeer nxgep->interrupt_cookie = 0; 14446495Sspeer } else { 14456495Sspeer ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0, 14466495Sspeer &nxgep->interrupt_cookie); 14476495Sspeer 14486495Sspeer if (ddi_status != DDI_SUCCESS) { 14496495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 14506495Sspeer "<== nxge_setup_mutexes: failed 0x%x", 14516495Sspeer ddi_status)); 14526495Sspeer goto nxge_setup_mutexes_exit; 14536495Sspeer } 14543859Sml29623 } 14553859Sml29623 14564693Stm144005 cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL); 14574693Stm144005 MUTEX_INIT(&nxgep->poll_lock, NULL, 14584693Stm144005 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14594693Stm144005 14603859Sml29623 /* 14614693Stm144005 * Initialize mutexes for this device. 14623859Sml29623 */ 14633859Sml29623 MUTEX_INIT(nxgep->genlock, NULL, 14646512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14653859Sml29623 MUTEX_INIT(&nxgep->ouraddr_lock, NULL, 14666512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14673859Sml29623 MUTEX_INIT(&nxgep->mif_lock, NULL, 14686512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14696495Sspeer MUTEX_INIT(&nxgep->group_lock, NULL, 14706495Sspeer MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14713859Sml29623 RW_INIT(&nxgep->filter_lock, NULL, 14726512Ssowmini RW_DRIVER, (void *)nxgep->interrupt_cookie); 14733859Sml29623 14743859Sml29623 classify_ptr = &nxgep->classifier; 14753859Sml29623 /* 14763859Sml29623 * FFLP Mutexes are never used in interrupt context 14773859Sml29623 * as fflp operation can take very long time to 14783859Sml29623 * complete and hence not suitable to invoke from interrupt 14793859Sml29623 * handlers. 14803859Sml29623 */ 14813859Sml29623 MUTEX_INIT(&classify_ptr->tcam_lock, NULL, 14824732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14834977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 14843859Sml29623 MUTEX_INIT(&classify_ptr->fcram_lock, NULL, 14854732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14863859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 14873859Sml29623 MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL, 14883859Sml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14893859Sml29623 } 14903859Sml29623 } 14913859Sml29623 14923859Sml29623 nxge_setup_mutexes_exit: 14933859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14944732Sdavemq "<== nxge_setup_mutexes status = %x", status)); 14953859Sml29623 14963859Sml29623 if (ddi_status != DDI_SUCCESS) 14973859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 14983859Sml29623 14993859Sml29623 return (status); 15003859Sml29623 } 15013859Sml29623 15023859Sml29623 static void 15033859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep) 15043859Sml29623 { 15053859Sml29623 int partition; 15063859Sml29623 nxge_classify_t *classify_ptr; 15073859Sml29623 15083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes")); 15093859Sml29623 RW_DESTROY(&nxgep->filter_lock); 15106495Sspeer MUTEX_DESTROY(&nxgep->group_lock); 15113859Sml29623 MUTEX_DESTROY(&nxgep->mif_lock); 15123859Sml29623 MUTEX_DESTROY(&nxgep->ouraddr_lock); 15133859Sml29623 MUTEX_DESTROY(nxgep->genlock); 15143859Sml29623 15153859Sml29623 classify_ptr = &nxgep->classifier; 15163859Sml29623 MUTEX_DESTROY(&classify_ptr->tcam_lock); 15173859Sml29623 15184693Stm144005 /* Destroy all polling resources. */ 15194693Stm144005 MUTEX_DESTROY(&nxgep->poll_lock); 15204693Stm144005 cv_destroy(&nxgep->poll_cv); 15214693Stm144005 15224693Stm144005 /* free data structures, based on HW type */ 15234977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 15243859Sml29623 MUTEX_DESTROY(&classify_ptr->fcram_lock); 15253859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 15263859Sml29623 MUTEX_DESTROY(&classify_ptr->hash_lock[partition]); 15273859Sml29623 } 15283859Sml29623 } 15293859Sml29623 15303859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes")); 15313859Sml29623 } 15323859Sml29623 15333859Sml29623 nxge_status_t 15343859Sml29623 nxge_init(p_nxge_t nxgep) 15353859Sml29623 { 15366495Sspeer nxge_status_t status = NXGE_OK; 15373859Sml29623 15383859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init")); 15393859Sml29623 15403859Sml29623 if (nxgep->drv_state & STATE_HW_INITIALIZED) { 15413859Sml29623 return (status); 15423859Sml29623 } 15433859Sml29623 15443859Sml29623 /* 15453859Sml29623 * Allocate system memory for the receive/transmit buffer blocks 15463859Sml29623 * and receive/transmit descriptor rings. 15473859Sml29623 */ 15483859Sml29623 status = nxge_alloc_mem_pool(nxgep); 15493859Sml29623 if (status != NXGE_OK) { 15503859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n")); 15513859Sml29623 goto nxge_init_fail1; 15523859Sml29623 } 15533859Sml29623 15546495Sspeer if (!isLDOMguest(nxgep)) { 15556495Sspeer /* 15566495Sspeer * Initialize and enable the TXC registers. 15576495Sspeer * (Globally enable the Tx controller, 15586495Sspeer * enable the port, configure the dma channel bitmap, 15596495Sspeer * configure the max burst size). 15606495Sspeer */ 15616495Sspeer status = nxge_txc_init(nxgep); 15626495Sspeer if (status != NXGE_OK) { 15636495Sspeer NXGE_ERROR_MSG((nxgep, 15646495Sspeer NXGE_ERR_CTL, "init txc failed\n")); 15656495Sspeer goto nxge_init_fail2; 15666495Sspeer } 15673859Sml29623 } 15683859Sml29623 15693859Sml29623 /* 15703859Sml29623 * Initialize and enable TXDMA channels. 15713859Sml29623 */ 15723859Sml29623 status = nxge_init_txdma_channels(nxgep); 15733859Sml29623 if (status != NXGE_OK) { 15743859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n")); 15753859Sml29623 goto nxge_init_fail3; 15763859Sml29623 } 15773859Sml29623 15783859Sml29623 /* 15793859Sml29623 * Initialize and enable RXDMA channels. 15803859Sml29623 */ 15813859Sml29623 status = nxge_init_rxdma_channels(nxgep); 15823859Sml29623 if (status != NXGE_OK) { 15833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n")); 15843859Sml29623 goto nxge_init_fail4; 15853859Sml29623 } 15863859Sml29623 15873859Sml29623 /* 15886495Sspeer * The guest domain is now done. 15896495Sspeer */ 15906495Sspeer if (isLDOMguest(nxgep)) { 15916495Sspeer nxgep->drv_state |= STATE_HW_INITIALIZED; 15926495Sspeer goto nxge_init_exit; 15936495Sspeer } 15946495Sspeer 15956495Sspeer /* 15963859Sml29623 * Initialize TCAM and FCRAM (Neptune). 15973859Sml29623 */ 15983859Sml29623 status = nxge_classify_init(nxgep); 15993859Sml29623 if (status != NXGE_OK) { 16003859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n")); 16013859Sml29623 goto nxge_init_fail5; 16023859Sml29623 } 16033859Sml29623 16043859Sml29623 /* 16053859Sml29623 * Initialize ZCP 16063859Sml29623 */ 16073859Sml29623 status = nxge_zcp_init(nxgep); 16083859Sml29623 if (status != NXGE_OK) { 16093859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n")); 16103859Sml29623 goto nxge_init_fail5; 16113859Sml29623 } 16123859Sml29623 16133859Sml29623 /* 16143859Sml29623 * Initialize IPP. 16153859Sml29623 */ 16163859Sml29623 status = nxge_ipp_init(nxgep); 16173859Sml29623 if (status != NXGE_OK) { 16183859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n")); 16193859Sml29623 goto nxge_init_fail5; 16203859Sml29623 } 16213859Sml29623 16223859Sml29623 /* 16233859Sml29623 * Initialize the MAC block. 16243859Sml29623 */ 16253859Sml29623 status = nxge_mac_init(nxgep); 16263859Sml29623 if (status != NXGE_OK) { 16273859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n")); 16283859Sml29623 goto nxge_init_fail5; 16293859Sml29623 } 16303859Sml29623 16316495Sspeer nxge_intrs_enable(nxgep); /* XXX What changes do I need to make here? */ 16323859Sml29623 16333859Sml29623 /* 16343859Sml29623 * Enable hardware interrupts. 16353859Sml29623 */ 16363859Sml29623 nxge_intr_hw_enable(nxgep); 16373859Sml29623 nxgep->drv_state |= STATE_HW_INITIALIZED; 16383859Sml29623 16393859Sml29623 goto nxge_init_exit; 16403859Sml29623 16413859Sml29623 nxge_init_fail5: 16423859Sml29623 nxge_uninit_rxdma_channels(nxgep); 16433859Sml29623 nxge_init_fail4: 16443859Sml29623 nxge_uninit_txdma_channels(nxgep); 16453859Sml29623 nxge_init_fail3: 16466495Sspeer if (!isLDOMguest(nxgep)) { 16476495Sspeer (void) nxge_txc_uninit(nxgep); 16486495Sspeer } 16493859Sml29623 nxge_init_fail2: 16503859Sml29623 nxge_free_mem_pool(nxgep); 16513859Sml29623 nxge_init_fail1: 16523859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 16536512Ssowmini "<== nxge_init status (failed) = 0x%08x", status)); 16543859Sml29623 return (status); 16553859Sml29623 16563859Sml29623 nxge_init_exit: 16573859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x", 16586512Ssowmini status)); 16593859Sml29623 return (status); 16603859Sml29623 } 16613859Sml29623 16623859Sml29623 16633859Sml29623 timeout_id_t 16643859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec) 16653859Sml29623 { 16666512Ssowmini if ((nxgep->suspended == 0) || (nxgep->suspended == DDI_RESUME)) { 16673859Sml29623 return (timeout(func, (caddr_t)nxgep, 16686512Ssowmini drv_usectohz(1000 * msec))); 16693859Sml29623 } 16703859Sml29623 return (NULL); 16713859Sml29623 } 16723859Sml29623 16733859Sml29623 /*ARGSUSED*/ 16743859Sml29623 void 16753859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid) 16763859Sml29623 { 16773859Sml29623 if (timerid) { 16783859Sml29623 (void) untimeout(timerid); 16793859Sml29623 } 16803859Sml29623 } 16813859Sml29623 16823859Sml29623 void 16833859Sml29623 nxge_uninit(p_nxge_t nxgep) 16843859Sml29623 { 16853859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit")); 16863859Sml29623 16873859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 16883859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16896512Ssowmini "==> nxge_uninit: not initialized")); 16903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16916512Ssowmini "<== nxge_uninit")); 16923859Sml29623 return; 16933859Sml29623 } 16943859Sml29623 16953859Sml29623 /* stop timer */ 16963859Sml29623 if (nxgep->nxge_timerid) { 16973859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 16983859Sml29623 nxgep->nxge_timerid = 0; 16993859Sml29623 } 17003859Sml29623 17013859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 17023859Sml29623 (void) nxge_intr_hw_disable(nxgep); 17033859Sml29623 17043859Sml29623 /* 17053859Sml29623 * Reset the receive MAC side. 17063859Sml29623 */ 17073859Sml29623 (void) nxge_rx_mac_disable(nxgep); 17083859Sml29623 17093859Sml29623 /* Disable and soft reset the IPP */ 17106495Sspeer if (!isLDOMguest(nxgep)) 17116495Sspeer (void) nxge_ipp_disable(nxgep); 17123859Sml29623 17133859Sml29623 /* Free classification resources */ 17143859Sml29623 (void) nxge_classify_uninit(nxgep); 17153859Sml29623 17163859Sml29623 /* 17173859Sml29623 * Reset the transmit/receive DMA side. 17183859Sml29623 */ 17193859Sml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP); 17203859Sml29623 (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP); 17213859Sml29623 17223859Sml29623 nxge_uninit_txdma_channels(nxgep); 17233859Sml29623 nxge_uninit_rxdma_channels(nxgep); 17243859Sml29623 17253859Sml29623 /* 17263859Sml29623 * Reset the transmit MAC side. 17273859Sml29623 */ 17283859Sml29623 (void) nxge_tx_mac_disable(nxgep); 17293859Sml29623 17303859Sml29623 nxge_free_mem_pool(nxgep); 17313859Sml29623 17326705Sml29623 /* 17336705Sml29623 * Start the timer if the reset flag is not set. 17346705Sml29623 * If this reset flag is set, the link monitor 17356705Sml29623 * will not be started in order to stop furthur bus 17366705Sml29623 * activities coming from this interface. 17376705Sml29623 * The driver will start the monitor function 17386705Sml29623 * if the interface was initialized again later. 17396705Sml29623 */ 17406705Sml29623 if (!nxge_peu_reset_enable) { 17416705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 17426705Sml29623 } 17433859Sml29623 17443859Sml29623 nxgep->drv_state &= ~STATE_HW_INITIALIZED; 17453859Sml29623 17463859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: " 17476512Ssowmini "nxge_mblks_pending %d", nxge_mblks_pending)); 17483859Sml29623 } 17493859Sml29623 17503859Sml29623 void 17513859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp) 17523859Sml29623 { 17535125Sjoycey #if defined(__i386) 17545125Sjoycey size_t reg; 17555125Sjoycey #else 17563859Sml29623 uint64_t reg; 17575125Sjoycey #endif 17583859Sml29623 uint64_t regdata; 17593859Sml29623 int i, retry; 17603859Sml29623 17613859Sml29623 bcopy((char *)mp->b_rptr, (char *)®, sizeof (uint64_t)); 17623859Sml29623 regdata = 0; 17633859Sml29623 retry = 1; 17643859Sml29623 17653859Sml29623 for (i = 0; i < retry; i++) { 17663859Sml29623 NXGE_REG_RD64(nxgep->npi_handle, reg, ®data); 17673859Sml29623 } 17683859Sml29623 bcopy((char *)®data, (char *)mp->b_rptr, sizeof (uint64_t)); 17693859Sml29623 } 17703859Sml29623 17713859Sml29623 void 17723859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp) 17733859Sml29623 { 17745125Sjoycey #if defined(__i386) 17755125Sjoycey size_t reg; 17765125Sjoycey #else 17773859Sml29623 uint64_t reg; 17785125Sjoycey #endif 17793859Sml29623 uint64_t buf[2]; 17803859Sml29623 17813859Sml29623 bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t)); 17825133Sjoycey #if defined(__i386) 17835133Sjoycey reg = (size_t)buf[0]; 17845133Sjoycey #else 17853859Sml29623 reg = buf[0]; 17865133Sjoycey #endif 17873859Sml29623 17883859Sml29623 NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]); 17893859Sml29623 } 17903859Sml29623 17913859Sml29623 17923859Sml29623 nxge_os_mutex_t nxgedebuglock; 17933859Sml29623 int nxge_debug_init = 0; 17943859Sml29623 17953859Sml29623 /*ARGSUSED*/ 17963859Sml29623 /*VARARGS*/ 17973859Sml29623 void 17983859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...) 17993859Sml29623 { 18003859Sml29623 char msg_buffer[1048]; 18013859Sml29623 char prefix_buffer[32]; 18023859Sml29623 int instance; 18033859Sml29623 uint64_t debug_level; 18043859Sml29623 int cmn_level = CE_CONT; 18053859Sml29623 va_list ap; 18063859Sml29623 18076495Sspeer if (nxgep && nxgep->nxge_debug_level != nxge_debug_level) { 18086495Sspeer /* In case a developer has changed nxge_debug_level. */ 18096495Sspeer if (nxgep->nxge_debug_level != nxge_debug_level) 18106495Sspeer nxgep->nxge_debug_level = nxge_debug_level; 18116495Sspeer } 18126495Sspeer 18133859Sml29623 debug_level = (nxgep == NULL) ? nxge_debug_level : 18146512Ssowmini nxgep->nxge_debug_level; 18153859Sml29623 18163859Sml29623 if ((level & debug_level) || 18176512Ssowmini (level == NXGE_NOTE) || 18186512Ssowmini (level == NXGE_ERR_CTL)) { 18193859Sml29623 /* do the msg processing */ 18203859Sml29623 if (nxge_debug_init == 0) { 18213859Sml29623 MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL); 18223859Sml29623 nxge_debug_init = 1; 18233859Sml29623 } 18243859Sml29623 18253859Sml29623 MUTEX_ENTER(&nxgedebuglock); 18263859Sml29623 18273859Sml29623 if ((level & NXGE_NOTE)) { 18283859Sml29623 cmn_level = CE_NOTE; 18293859Sml29623 } 18303859Sml29623 18313859Sml29623 if (level & NXGE_ERR_CTL) { 18323859Sml29623 cmn_level = CE_WARN; 18333859Sml29623 } 18343859Sml29623 18353859Sml29623 va_start(ap, fmt); 18363859Sml29623 (void) vsprintf(msg_buffer, fmt, ap); 18373859Sml29623 va_end(ap); 18383859Sml29623 if (nxgep == NULL) { 18393859Sml29623 instance = -1; 18403859Sml29623 (void) sprintf(prefix_buffer, "%s :", "nxge"); 18413859Sml29623 } else { 18423859Sml29623 instance = nxgep->instance; 18433859Sml29623 (void) sprintf(prefix_buffer, 18446512Ssowmini "%s%d :", "nxge", instance); 18453859Sml29623 } 18463859Sml29623 18473859Sml29623 MUTEX_EXIT(&nxgedebuglock); 18483859Sml29623 cmn_err(cmn_level, "!%s %s\n", 18496512Ssowmini prefix_buffer, msg_buffer); 18503859Sml29623 18513859Sml29623 } 18523859Sml29623 } 18533859Sml29623 18543859Sml29623 char * 18553859Sml29623 nxge_dump_packet(char *addr, int size) 18563859Sml29623 { 18573859Sml29623 uchar_t *ap = (uchar_t *)addr; 18583859Sml29623 int i; 18593859Sml29623 static char etherbuf[1024]; 18603859Sml29623 char *cp = etherbuf; 18613859Sml29623 char digits[] = "0123456789abcdef"; 18623859Sml29623 18633859Sml29623 if (!size) 18643859Sml29623 size = 60; 18653859Sml29623 18663859Sml29623 if (size > MAX_DUMP_SZ) { 18673859Sml29623 /* Dump the leading bytes */ 18683859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18693859Sml29623 if (*ap > 0x0f) 18703859Sml29623 *cp++ = digits[*ap >> 4]; 18713859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18723859Sml29623 *cp++ = ':'; 18733859Sml29623 } 18743859Sml29623 for (i = 0; i < 20; i++) 18753859Sml29623 *cp++ = '.'; 18763859Sml29623 /* Dump the last MAX_DUMP_SZ/2 bytes */ 18773859Sml29623 ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2)); 18783859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18793859Sml29623 if (*ap > 0x0f) 18803859Sml29623 *cp++ = digits[*ap >> 4]; 18813859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18823859Sml29623 *cp++ = ':'; 18833859Sml29623 } 18843859Sml29623 } else { 18853859Sml29623 for (i = 0; i < size; i++) { 18863859Sml29623 if (*ap > 0x0f) 18873859Sml29623 *cp++ = digits[*ap >> 4]; 18883859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18893859Sml29623 *cp++ = ':'; 18903859Sml29623 } 18913859Sml29623 } 18923859Sml29623 *--cp = 0; 18933859Sml29623 return (etherbuf); 18943859Sml29623 } 18953859Sml29623 18963859Sml29623 #ifdef NXGE_DEBUG 18973859Sml29623 static void 18983859Sml29623 nxge_test_map_regs(p_nxge_t nxgep) 18993859Sml29623 { 19003859Sml29623 ddi_acc_handle_t cfg_handle; 19013859Sml29623 p_pci_cfg_t cfg_ptr; 19023859Sml29623 ddi_acc_handle_t dev_handle; 19033859Sml29623 char *dev_ptr; 19043859Sml29623 ddi_acc_handle_t pci_config_handle; 19053859Sml29623 uint32_t regval; 19063859Sml29623 int i; 19073859Sml29623 19083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs")); 19093859Sml29623 19103859Sml29623 dev_handle = nxgep->dev_regs->nxge_regh; 19113859Sml29623 dev_ptr = (char *)nxgep->dev_regs->nxge_regp; 19123859Sml29623 19134977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 19143859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 19153859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 19163859Sml29623 19173859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19184732Sdavemq "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr)); 19193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19204732Sdavemq "Neptune PCI cfg_ptr vendor id ptr 0x%llx", 19214732Sdavemq &cfg_ptr->vendorid)); 19223859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19234732Sdavemq "\tvendorid 0x%x devid 0x%x", 19244732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0), 19254732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid, 0))); 19263859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19274732Sdavemq "PCI BAR: base 0x%x base14 0x%x base 18 0x%x " 19284732Sdavemq "bar1c 0x%x", 19294732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base, 0), 19304732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0), 19314732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0), 19324732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0))); 19333859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19344732Sdavemq "\nNeptune PCI BAR: base20 0x%x base24 0x%x " 19354732Sdavemq "base 28 0x%x bar2c 0x%x\n", 19364732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0), 19374732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0), 19384732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0), 19394732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0))); 19403859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19414732Sdavemq "\nNeptune PCI BAR: base30 0x%x\n", 19424732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0))); 19433859Sml29623 19443859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 19453859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 19463859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19474732Sdavemq "first 0x%llx second 0x%llx third 0x%llx " 19484732Sdavemq "last 0x%llx ", 19494732Sdavemq NXGE_PIO_READ64(dev_handle, 19504732Sdavemq (uint64_t *)(dev_ptr + 0), 0), 19514732Sdavemq NXGE_PIO_READ64(dev_handle, 19524732Sdavemq (uint64_t *)(dev_ptr + 8), 0), 19534732Sdavemq NXGE_PIO_READ64(dev_handle, 19544732Sdavemq (uint64_t *)(dev_ptr + 16), 0), 19554732Sdavemq NXGE_PIO_READ64(cfg_handle, 19564732Sdavemq (uint64_t *)(dev_ptr + 24), 0))); 19573859Sml29623 } 19583859Sml29623 } 19593859Sml29623 19603859Sml29623 #endif 19613859Sml29623 19623859Sml29623 static void 19633859Sml29623 nxge_suspend(p_nxge_t nxgep) 19643859Sml29623 { 19653859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend")); 19663859Sml29623 19673859Sml29623 nxge_intrs_disable(nxgep); 19683859Sml29623 nxge_destroy_dev(nxgep); 19693859Sml29623 19703859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend")); 19713859Sml29623 } 19723859Sml29623 19733859Sml29623 static nxge_status_t 19743859Sml29623 nxge_resume(p_nxge_t nxgep) 19753859Sml29623 { 19763859Sml29623 nxge_status_t status = NXGE_OK; 19773859Sml29623 19783859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume")); 19794587Sjoycey 19803859Sml29623 nxgep->suspended = DDI_RESUME; 19814587Sjoycey (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 19824587Sjoycey (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START); 19834587Sjoycey (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START); 19844587Sjoycey (void) nxge_rx_mac_enable(nxgep); 19854587Sjoycey (void) nxge_tx_mac_enable(nxgep); 19864587Sjoycey nxge_intrs_enable(nxgep); 19873859Sml29623 nxgep->suspended = 0; 19883859Sml29623 19893859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19906512Ssowmini "<== nxge_resume status = 0x%x", status)); 19913859Sml29623 return (status); 19923859Sml29623 } 19933859Sml29623 19943859Sml29623 static nxge_status_t 19953859Sml29623 nxge_setup_dev(p_nxge_t nxgep) 19963859Sml29623 { 19973859Sml29623 nxge_status_t status = NXGE_OK; 19983859Sml29623 19993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d", 20004732Sdavemq nxgep->mac.portnum)); 20013859Sml29623 20023859Sml29623 status = nxge_link_init(nxgep); 20033859Sml29623 20043859Sml29623 if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) { 20053859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 20066512Ssowmini "port%d Bad register acc handle", nxgep->mac.portnum)); 20073859Sml29623 status = NXGE_ERROR; 20083859Sml29623 } 20093859Sml29623 20103859Sml29623 if (status != NXGE_OK) { 20113859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 20126512Ssowmini " nxge_setup_dev status " 20136512Ssowmini "(xcvr init 0x%08x)", status)); 20143859Sml29623 goto nxge_setup_dev_exit; 20153859Sml29623 } 20163859Sml29623 20173859Sml29623 nxge_setup_dev_exit: 20183859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20196512Ssowmini "<== nxge_setup_dev port %d status = 0x%08x", 20206512Ssowmini nxgep->mac.portnum, status)); 20213859Sml29623 20223859Sml29623 return (status); 20233859Sml29623 } 20243859Sml29623 20253859Sml29623 static void 20263859Sml29623 nxge_destroy_dev(p_nxge_t nxgep) 20273859Sml29623 { 20283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev")); 20293859Sml29623 20303859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 20313859Sml29623 20323859Sml29623 (void) nxge_hw_stop(nxgep); 20333859Sml29623 20343859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev")); 20353859Sml29623 } 20363859Sml29623 20373859Sml29623 static nxge_status_t 20383859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep) 20393859Sml29623 { 20403859Sml29623 int ddi_status = DDI_SUCCESS; 20413859Sml29623 uint_t count; 20423859Sml29623 ddi_dma_cookie_t cookie; 20433859Sml29623 uint_t iommu_pagesize; 20443859Sml29623 nxge_status_t status = NXGE_OK; 20453859Sml29623 20466495Sspeer NXGE_ERROR_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages")); 20473859Sml29623 nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1); 20483859Sml29623 if (nxgep->niu_type != N2_NIU) { 20493859Sml29623 iommu_pagesize = dvma_pagesize(nxgep->dip); 20503859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20516512Ssowmini " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20526512Ssowmini " default_block_size %d iommu_pagesize %d", 20536512Ssowmini nxgep->sys_page_sz, 20546512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20556512Ssowmini nxgep->rx_default_block_size, 20566512Ssowmini iommu_pagesize)); 20573859Sml29623 20583859Sml29623 if (iommu_pagesize != 0) { 20593859Sml29623 if (nxgep->sys_page_sz == iommu_pagesize) { 20603859Sml29623 if (iommu_pagesize > 0x4000) 20613859Sml29623 nxgep->sys_page_sz = 0x4000; 20623859Sml29623 } else { 20633859Sml29623 if (nxgep->sys_page_sz > iommu_pagesize) 20643859Sml29623 nxgep->sys_page_sz = iommu_pagesize; 20653859Sml29623 } 20663859Sml29623 } 20673859Sml29623 } 20683859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20706512Ssowmini "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20716512Ssowmini "default_block_size %d page mask %d", 20726512Ssowmini nxgep->sys_page_sz, 20736512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20746512Ssowmini nxgep->rx_default_block_size, 20756512Ssowmini nxgep->sys_page_mask)); 20763859Sml29623 20773859Sml29623 20783859Sml29623 switch (nxgep->sys_page_sz) { 20793859Sml29623 default: 20803859Sml29623 nxgep->sys_page_sz = 0x1000; 20813859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20823859Sml29623 nxgep->rx_default_block_size = 0x1000; 20833859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20843859Sml29623 break; 20853859Sml29623 case 0x1000: 20863859Sml29623 nxgep->rx_default_block_size = 0x1000; 20873859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20883859Sml29623 break; 20893859Sml29623 case 0x2000: 20903859Sml29623 nxgep->rx_default_block_size = 0x2000; 20913859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 20923859Sml29623 break; 20933859Sml29623 case 0x4000: 20943859Sml29623 nxgep->rx_default_block_size = 0x4000; 20953859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_16K; 20963859Sml29623 break; 20973859Sml29623 case 0x8000: 20983859Sml29623 nxgep->rx_default_block_size = 0x8000; 20993859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_32K; 21003859Sml29623 break; 21013859Sml29623 } 21023859Sml29623 21033859Sml29623 #ifndef USE_RX_BIG_BUF 21043859Sml29623 nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz; 21053859Sml29623 #else 21063859Sml29623 nxgep->rx_default_block_size = 0x2000; 21073859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 21083859Sml29623 #endif 21093859Sml29623 /* 21103859Sml29623 * Get the system DMA burst size. 21113859Sml29623 */ 21123859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr, 21136512Ssowmini DDI_DMA_DONTWAIT, 0, 21146512Ssowmini &nxgep->dmasparehandle); 21153859Sml29623 if (ddi_status != DDI_SUCCESS) { 21163859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 21176512Ssowmini "ddi_dma_alloc_handle: failed " 21186512Ssowmini " status 0x%x", ddi_status)); 21193859Sml29623 goto nxge_get_soft_properties_exit; 21203859Sml29623 } 21213859Sml29623 21223859Sml29623 ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL, 21236512Ssowmini (caddr_t)nxgep->dmasparehandle, 21246512Ssowmini sizeof (nxgep->dmasparehandle), 21256512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 21266512Ssowmini DDI_DMA_DONTWAIT, 0, 21276512Ssowmini &cookie, &count); 21283859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 21293859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 21306512Ssowmini "Binding spare handle to find system" 21316512Ssowmini " burstsize failed.")); 21323859Sml29623 ddi_status = DDI_FAILURE; 21333859Sml29623 goto nxge_get_soft_properties_fail1; 21343859Sml29623 } 21353859Sml29623 21363859Sml29623 nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle); 21373859Sml29623 (void) ddi_dma_unbind_handle(nxgep->dmasparehandle); 21383859Sml29623 21393859Sml29623 nxge_get_soft_properties_fail1: 21403859Sml29623 ddi_dma_free_handle(&nxgep->dmasparehandle); 21413859Sml29623 21423859Sml29623 nxge_get_soft_properties_exit: 21433859Sml29623 21443859Sml29623 if (ddi_status != DDI_SUCCESS) 21453859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 21463859Sml29623 21473859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 21486512Ssowmini "<== nxge_setup_system_dma_pages status = 0x%08x", status)); 21493859Sml29623 return (status); 21503859Sml29623 } 21513859Sml29623 21523859Sml29623 static nxge_status_t 21533859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep) 21543859Sml29623 { 21553859Sml29623 nxge_status_t status = NXGE_OK; 21563859Sml29623 21573859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool")); 21583859Sml29623 21593859Sml29623 status = nxge_alloc_rx_mem_pool(nxgep); 21603859Sml29623 if (status != NXGE_OK) { 21613859Sml29623 return (NXGE_ERROR); 21623859Sml29623 } 21633859Sml29623 21643859Sml29623 status = nxge_alloc_tx_mem_pool(nxgep); 21653859Sml29623 if (status != NXGE_OK) { 21663859Sml29623 nxge_free_rx_mem_pool(nxgep); 21673859Sml29623 return (NXGE_ERROR); 21683859Sml29623 } 21693859Sml29623 21703859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool")); 21713859Sml29623 return (NXGE_OK); 21723859Sml29623 } 21733859Sml29623 21743859Sml29623 static void 21753859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep) 21763859Sml29623 { 21773859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool")); 21783859Sml29623 21793859Sml29623 nxge_free_rx_mem_pool(nxgep); 21803859Sml29623 nxge_free_tx_mem_pool(nxgep); 21813859Sml29623 21823859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool")); 21833859Sml29623 } 21843859Sml29623 21856495Sspeer nxge_status_t 21863859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep) 21873859Sml29623 { 21886495Sspeer uint32_t rdc_max; 21893859Sml29623 p_nxge_dma_pt_cfg_t p_all_cfgp; 21903859Sml29623 p_nxge_hw_pt_cfg_t p_cfgp; 21913859Sml29623 p_nxge_dma_pool_t dma_poolp; 21923859Sml29623 p_nxge_dma_common_t *dma_buf_p; 21933859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 21943859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 21953859Sml29623 uint32_t *num_chunks; /* per dma */ 21963859Sml29623 nxge_status_t status = NXGE_OK; 21973859Sml29623 21983859Sml29623 uint32_t nxge_port_rbr_size; 21993859Sml29623 uint32_t nxge_port_rbr_spare_size; 22003859Sml29623 uint32_t nxge_port_rcr_size; 22016495Sspeer uint32_t rx_cntl_alloc_size; 22023859Sml29623 22033859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool")); 22043859Sml29623 22053859Sml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 22063859Sml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config; 22076495Sspeer rdc_max = NXGE_MAX_RDCS; 22083859Sml29623 22093859Sml29623 /* 22106495Sspeer * Allocate memory for the common DMA data structures. 22113859Sml29623 */ 22123859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 22136512Ssowmini KM_SLEEP); 22143859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 22156512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 22163859Sml29623 22173859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 22186512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 22193859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 22206512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 22213859Sml29623 22223859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 22236512Ssowmini sizeof (uint32_t) * rdc_max, KM_SLEEP); 22243859Sml29623 22253859Sml29623 /* 22266495Sspeer * Assume that each DMA channel will be configured with 22276495Sspeer * the default block size. 22286495Sspeer * rbr block counts are modulo the batch count (16). 22293859Sml29623 */ 22303859Sml29623 nxge_port_rbr_size = p_all_cfgp->rbr_size; 22313859Sml29623 nxge_port_rcr_size = p_all_cfgp->rcr_size; 22323859Sml29623 22333859Sml29623 if (!nxge_port_rbr_size) { 22343859Sml29623 nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT; 22353859Sml29623 } 22363859Sml29623 if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) { 22373859Sml29623 nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH * 22386512Ssowmini (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1)); 22393859Sml29623 } 22403859Sml29623 22413859Sml29623 p_all_cfgp->rbr_size = nxge_port_rbr_size; 22423859Sml29623 nxge_port_rbr_spare_size = nxge_rbr_spare_size; 22433859Sml29623 22443859Sml29623 if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) { 22453859Sml29623 nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH * 22466512Ssowmini (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1)); 22473859Sml29623 } 22485770Sml29623 if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) { 22495770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22505770Sml29623 "nxge_alloc_rx_mem_pool: RBR size too high %d, " 22515770Sml29623 "set to default %d", 22525770Sml29623 nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS)); 22535770Sml29623 nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS; 22545770Sml29623 } 22555770Sml29623 if (nxge_port_rcr_size > RCR_DEFAULT_MAX) { 22565770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22575770Sml29623 "nxge_alloc_rx_mem_pool: RCR too high %d, " 22585770Sml29623 "set to default %d", 22595770Sml29623 nxge_port_rcr_size, RCR_DEFAULT_MAX)); 22605770Sml29623 nxge_port_rcr_size = RCR_DEFAULT_MAX; 22615770Sml29623 } 22623859Sml29623 22633859Sml29623 /* 22643859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 22653859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 22663859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 22673859Sml29623 * function). 22683859Sml29623 */ 22693859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 22703859Sml29623 if (nxgep->niu_type == N2_NIU) { 22713859Sml29623 nxge_port_rbr_spare_size = 0; 22723859Sml29623 if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) || 22736512Ssowmini (!ISP2(nxge_port_rbr_size))) { 22743859Sml29623 nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX; 22753859Sml29623 } 22763859Sml29623 if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) || 22776512Ssowmini (!ISP2(nxge_port_rcr_size))) { 22783859Sml29623 nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX; 22793859Sml29623 } 22803859Sml29623 } 22813859Sml29623 #endif 22823859Sml29623 22833859Sml29623 /* 22843859Sml29623 * Addresses of receive block ring, receive completion ring and the 22853859Sml29623 * mailbox must be all cache-aligned (64 bytes). 22863859Sml29623 */ 22873859Sml29623 rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size; 22883859Sml29623 rx_cntl_alloc_size *= (sizeof (rx_desc_t)); 22893859Sml29623 rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size); 22903859Sml29623 rx_cntl_alloc_size += sizeof (rxdma_mailbox_t); 22913859Sml29623 22923859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: " 22936512Ssowmini "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d " 22946512Ssowmini "nxge_port_rcr_size = %d " 22956512Ssowmini "rx_cntl_alloc_size = %d", 22966512Ssowmini nxge_port_rbr_size, nxge_port_rbr_spare_size, 22976512Ssowmini nxge_port_rcr_size, 22986512Ssowmini rx_cntl_alloc_size)); 22993859Sml29623 23003859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 23013859Sml29623 if (nxgep->niu_type == N2_NIU) { 23026495Sspeer uint32_t rx_buf_alloc_size = (nxgep->rx_default_block_size * 23036495Sspeer (nxge_port_rbr_size + nxge_port_rbr_spare_size)); 23046495Sspeer 23053859Sml29623 if (!ISP2(rx_buf_alloc_size)) { 23063859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 23076512Ssowmini "==> nxge_alloc_rx_mem_pool: " 23086512Ssowmini " must be power of 2")); 23093859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 23103859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 23113859Sml29623 } 23123859Sml29623 23133859Sml29623 if (rx_buf_alloc_size > (1 << 22)) { 23143859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 23156512Ssowmini "==> nxge_alloc_rx_mem_pool: " 23166512Ssowmini " limit size to 4M")); 23173859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 23183859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 23193859Sml29623 } 23203859Sml29623 23213859Sml29623 if (rx_cntl_alloc_size < 0x2000) { 23223859Sml29623 rx_cntl_alloc_size = 0x2000; 23233859Sml29623 } 23243859Sml29623 } 23253859Sml29623 #endif 23263859Sml29623 nxgep->nxge_port_rbr_size = nxge_port_rbr_size; 23273859Sml29623 nxgep->nxge_port_rcr_size = nxge_port_rcr_size; 23286495Sspeer nxgep->nxge_port_rbr_spare_size = nxge_port_rbr_spare_size; 23296495Sspeer nxgep->nxge_port_rx_cntl_alloc_size = rx_cntl_alloc_size; 23306495Sspeer 23316495Sspeer dma_poolp->ndmas = p_cfgp->max_rdcs; 23323859Sml29623 dma_poolp->num_chunks = num_chunks; 23333859Sml29623 dma_poolp->buf_allocated = B_TRUE; 23343859Sml29623 nxgep->rx_buf_pool_p = dma_poolp; 23353859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 23363859Sml29623 23376495Sspeer dma_cntl_poolp->ndmas = p_cfgp->max_rdcs; 23383859Sml29623 dma_cntl_poolp->buf_allocated = B_TRUE; 23393859Sml29623 nxgep->rx_cntl_pool_p = dma_cntl_poolp; 23403859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 23413859Sml29623 23426495Sspeer /* Allocate the receive rings, too. */ 23436495Sspeer nxgep->rx_rbr_rings = 23446512Ssowmini KMEM_ZALLOC(sizeof (rx_rbr_rings_t), KM_SLEEP); 23456495Sspeer nxgep->rx_rbr_rings->rbr_rings = 23466512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rbr_ring_t) * rdc_max, KM_SLEEP); 23476495Sspeer nxgep->rx_rcr_rings = 23486512Ssowmini KMEM_ZALLOC(sizeof (rx_rcr_rings_t), KM_SLEEP); 23496495Sspeer nxgep->rx_rcr_rings->rcr_rings = 23506512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rcr_ring_t) * rdc_max, KM_SLEEP); 23516495Sspeer nxgep->rx_mbox_areas_p = 23526512Ssowmini KMEM_ZALLOC(sizeof (rx_mbox_areas_t), KM_SLEEP); 23536495Sspeer nxgep->rx_mbox_areas_p->rxmbox_areas = 23546512Ssowmini KMEM_ZALLOC(sizeof (p_rx_mbox_t) * rdc_max, KM_SLEEP); 23556495Sspeer 23566495Sspeer nxgep->rx_rbr_rings->ndmas = nxgep->rx_rcr_rings->ndmas = 23576495Sspeer p_cfgp->max_rdcs; 23586495Sspeer 23593859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 23606512Ssowmini "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 23613859Sml29623 23623859Sml29623 nxge_alloc_rx_mem_pool_exit: 23636495Sspeer return (status); 23646495Sspeer } 23656495Sspeer 23666495Sspeer /* 23676495Sspeer * nxge_alloc_rxb 23686495Sspeer * 23696495Sspeer * Allocate buffers for an RDC. 23706495Sspeer * 23716495Sspeer * Arguments: 23726495Sspeer * nxgep 23736495Sspeer * channel The channel to map into our kernel space. 23746495Sspeer * 23756495Sspeer * Notes: 23766495Sspeer * 23776495Sspeer * NPI function calls: 23786495Sspeer * 23796495Sspeer * NXGE function calls: 23806495Sspeer * 23816495Sspeer * Registers accessed: 23826495Sspeer * 23836495Sspeer * Context: 23846495Sspeer * 23856495Sspeer * Taking apart: 23866495Sspeer * 23876495Sspeer * Open questions: 23886495Sspeer * 23896495Sspeer */ 23906495Sspeer nxge_status_t 23916495Sspeer nxge_alloc_rxb( 23926495Sspeer p_nxge_t nxgep, 23936495Sspeer int channel) 23946495Sspeer { 23956495Sspeer size_t rx_buf_alloc_size; 23966495Sspeer nxge_status_t status = NXGE_OK; 23976495Sspeer 23986495Sspeer nxge_dma_common_t **data; 23996495Sspeer nxge_dma_common_t **control; 24006495Sspeer uint32_t *num_chunks; 24016495Sspeer 24026495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 24036495Sspeer 24046495Sspeer /* 24056495Sspeer * Allocate memory for the receive buffers and descriptor rings. 24066495Sspeer * Replace these allocation functions with the interface functions 24076495Sspeer * provided by the partition manager if/when they are available. 24086495Sspeer */ 24096495Sspeer 24106495Sspeer /* 24116495Sspeer * Allocate memory for the receive buffer blocks. 24126495Sspeer */ 24136495Sspeer rx_buf_alloc_size = (nxgep->rx_default_block_size * 24146512Ssowmini (nxgep->nxge_port_rbr_size + nxgep->nxge_port_rbr_spare_size)); 24156495Sspeer 24166495Sspeer data = &nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 24176495Sspeer num_chunks = &nxgep->rx_buf_pool_p->num_chunks[channel]; 24186495Sspeer 24196495Sspeer if ((status = nxge_alloc_rx_buf_dma( 24206495Sspeer nxgep, channel, data, rx_buf_alloc_size, 24216495Sspeer nxgep->rx_default_block_size, num_chunks)) != NXGE_OK) { 24226495Sspeer return (status); 24236495Sspeer } 24246495Sspeer 24256495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_alloc_rxb(): " 24266495Sspeer "dma %d dma_buf_p %llx &dma_buf_p %llx", channel, *data, data)); 24276495Sspeer 24286495Sspeer /* 24296495Sspeer * Allocate memory for descriptor rings and mailbox. 24306495Sspeer */ 24316495Sspeer control = &nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24326495Sspeer 24336495Sspeer if ((status = nxge_alloc_rx_cntl_dma( 24346495Sspeer nxgep, channel, control, nxgep->nxge_port_rx_cntl_alloc_size)) 24356495Sspeer != NXGE_OK) { 24366495Sspeer nxge_free_rx_cntl_dma(nxgep, *control); 24376495Sspeer (*data)->buf_alloc_state |= BUF_ALLOCATED_WAIT_FREE; 24386495Sspeer nxge_free_rx_buf_dma(nxgep, *data, *num_chunks); 24396495Sspeer return (status); 24406495Sspeer } 24416495Sspeer 24423859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 24436495Sspeer "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 24443859Sml29623 24453859Sml29623 return (status); 24463859Sml29623 } 24473859Sml29623 24486495Sspeer void 24496495Sspeer nxge_free_rxb( 24506495Sspeer p_nxge_t nxgep, 24516495Sspeer int channel) 24526495Sspeer { 24536495Sspeer nxge_dma_common_t *data; 24546495Sspeer nxge_dma_common_t *control; 24556495Sspeer uint32_t num_chunks; 24566495Sspeer 24576495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 24586495Sspeer 24596495Sspeer data = nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 24606495Sspeer num_chunks = nxgep->rx_buf_pool_p->num_chunks[channel]; 24616495Sspeer nxge_free_rx_buf_dma(nxgep, data, num_chunks); 24626495Sspeer 24636495Sspeer nxgep->rx_buf_pool_p->dma_buf_pool_p[channel] = 0; 24646495Sspeer nxgep->rx_buf_pool_p->num_chunks[channel] = 0; 24656495Sspeer 24666495Sspeer control = nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24676495Sspeer nxge_free_rx_cntl_dma(nxgep, control); 24686495Sspeer 24696495Sspeer nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 24706495Sspeer 24716495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 24726495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 24736495Sspeer 24746495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_alloc_rbb")); 24756495Sspeer } 24766495Sspeer 24773859Sml29623 static void 24783859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep) 24793859Sml29623 { 24806495Sspeer int rdc_max = NXGE_MAX_RDCS; 24813859Sml29623 24823859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool")); 24833859Sml29623 24846495Sspeer if (!nxgep->rx_buf_pool_p || !nxgep->rx_buf_pool_p->buf_allocated) { 24853859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24866512Ssowmini "<== nxge_free_rx_mem_pool " 24876512Ssowmini "(null rx buf pool or buf not allocated")); 24883859Sml29623 return; 24893859Sml29623 } 24906495Sspeer if (!nxgep->rx_cntl_pool_p || !nxgep->rx_cntl_pool_p->buf_allocated) { 24913859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24926512Ssowmini "<== nxge_free_rx_mem_pool " 24936512Ssowmini "(null rx cntl buf pool or cntl buf not allocated")); 24943859Sml29623 return; 24953859Sml29623 } 24963859Sml29623 24976495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p->dma_buf_pool_p, 24986495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 24996495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 25006495Sspeer 25016495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->num_chunks, 25026495Sspeer sizeof (uint32_t) * rdc_max); 25036495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->dma_buf_pool_p, 25046495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 25056495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p, sizeof (nxge_dma_pool_t)); 25066495Sspeer 25076495Sspeer nxgep->rx_buf_pool_p = 0; 25086495Sspeer nxgep->rx_cntl_pool_p = 0; 25096495Sspeer 25106495Sspeer KMEM_FREE(nxgep->rx_rbr_rings->rbr_rings, 25116495Sspeer sizeof (p_rx_rbr_ring_t) * rdc_max); 25126495Sspeer KMEM_FREE(nxgep->rx_rbr_rings, sizeof (rx_rbr_rings_t)); 25136495Sspeer KMEM_FREE(nxgep->rx_rcr_rings->rcr_rings, 25146495Sspeer sizeof (p_rx_rcr_ring_t) * rdc_max); 25156495Sspeer KMEM_FREE(nxgep->rx_rcr_rings, sizeof (rx_rcr_rings_t)); 25166495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p->rxmbox_areas, 25176495Sspeer sizeof (p_rx_mbox_t) * rdc_max); 25186495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p, sizeof (rx_mbox_areas_t)); 25196495Sspeer 25206495Sspeer nxgep->rx_rbr_rings = 0; 25216495Sspeer nxgep->rx_rcr_rings = 0; 25226495Sspeer nxgep->rx_mbox_areas_p = 0; 25233859Sml29623 25243859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool")); 25253859Sml29623 } 25263859Sml29623 25273859Sml29623 25283859Sml29623 static nxge_status_t 25293859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 25303859Sml29623 p_nxge_dma_common_t *dmap, 25313859Sml29623 size_t alloc_size, size_t block_size, uint32_t *num_chunks) 25323859Sml29623 { 25333859Sml29623 p_nxge_dma_common_t rx_dmap; 25343859Sml29623 nxge_status_t status = NXGE_OK; 25353859Sml29623 size_t total_alloc_size; 25363859Sml29623 size_t allocated = 0; 25373859Sml29623 int i, size_index, array_size; 25386495Sspeer boolean_t use_kmem_alloc = B_FALSE; 25393859Sml29623 25403859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma")); 25413859Sml29623 25423859Sml29623 rx_dmap = (p_nxge_dma_common_t) 25436512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 25446512Ssowmini KM_SLEEP); 25453859Sml29623 25463859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25476512Ssowmini " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ", 25486512Ssowmini dma_channel, alloc_size, block_size, dmap)); 25493859Sml29623 25503859Sml29623 total_alloc_size = alloc_size; 25513859Sml29623 25523859Sml29623 #if defined(RX_USE_RECLAIM_POST) 25533859Sml29623 total_alloc_size = alloc_size + alloc_size/4; 25543859Sml29623 #endif 25553859Sml29623 25563859Sml29623 i = 0; 25573859Sml29623 size_index = 0; 25583859Sml29623 array_size = sizeof (alloc_sizes)/sizeof (size_t); 25593859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 25606512Ssowmini (size_index < array_size)) 25616512Ssowmini size_index++; 25623859Sml29623 if (size_index >= array_size) { 25633859Sml29623 size_index = array_size - 1; 25643859Sml29623 } 25653859Sml29623 25666495Sspeer /* For Neptune, use kmem_alloc if the kmem flag is set. */ 25676495Sspeer if (nxgep->niu_type != N2_NIU && nxge_use_kmem_alloc) { 25686495Sspeer use_kmem_alloc = B_TRUE; 25696495Sspeer #if defined(__i386) || defined(__amd64) 25706495Sspeer size_index = 0; 25716495Sspeer #endif 25726495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25736495Sspeer "==> nxge_alloc_rx_buf_dma: " 25746495Sspeer "Neptune use kmem_alloc() - size_index %d", 25756495Sspeer size_index)); 25766495Sspeer } 25776495Sspeer 25783859Sml29623 while ((allocated < total_alloc_size) && 25796512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 25803859Sml29623 rx_dmap[i].dma_chunk_index = i; 25813859Sml29623 rx_dmap[i].block_size = block_size; 25823859Sml29623 rx_dmap[i].alength = alloc_sizes[size_index]; 25833859Sml29623 rx_dmap[i].orig_alength = rx_dmap[i].alength; 25843859Sml29623 rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 25853859Sml29623 rx_dmap[i].dma_channel = dma_channel; 25863859Sml29623 rx_dmap[i].contig_alloc_type = B_FALSE; 25876495Sspeer rx_dmap[i].kmem_alloc_type = B_FALSE; 25886495Sspeer rx_dmap[i].buf_alloc_type = DDI_MEM_ALLOC; 25893859Sml29623 25903859Sml29623 /* 25913859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 25923859Sml29623 * needs to call Hypervisor api to set up 25933859Sml29623 * logical pages. 25943859Sml29623 */ 25953859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 25963859Sml29623 rx_dmap[i].contig_alloc_type = B_TRUE; 25976495Sspeer rx_dmap[i].buf_alloc_type = CONTIG_MEM_ALLOC; 25986495Sspeer } else if (use_kmem_alloc) { 25996495Sspeer /* For Neptune, use kmem_alloc */ 26006495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26016495Sspeer "==> nxge_alloc_rx_buf_dma: " 26026495Sspeer "Neptune use kmem_alloc()")); 26036495Sspeer rx_dmap[i].kmem_alloc_type = B_TRUE; 26046495Sspeer rx_dmap[i].buf_alloc_type = KMEM_ALLOC; 26053859Sml29623 } 26063859Sml29623 26073859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26086512Ssowmini "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x " 26096512Ssowmini "i %d nblocks %d alength %d", 26106512Ssowmini dma_channel, i, &rx_dmap[i], block_size, 26116512Ssowmini i, rx_dmap[i].nblocks, 26126512Ssowmini rx_dmap[i].alength)); 26133859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 26146512Ssowmini &nxge_rx_dma_attr, 26156512Ssowmini rx_dmap[i].alength, 26166512Ssowmini &nxge_dev_buf_dma_acc_attr, 26176512Ssowmini DDI_DMA_READ | DDI_DMA_STREAMING, 26186512Ssowmini (p_nxge_dma_common_t)(&rx_dmap[i])); 26193859Sml29623 if (status != NXGE_OK) { 26203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26216495Sspeer "nxge_alloc_rx_buf_dma: Alloc Failed: " 26226495Sspeer "dma %d size_index %d size requested %d", 26236495Sspeer dma_channel, 26246495Sspeer size_index, 26256495Sspeer rx_dmap[i].alength)); 26263859Sml29623 size_index--; 26273859Sml29623 } else { 26286495Sspeer rx_dmap[i].buf_alloc_state = BUF_ALLOCATED; 26296495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26306495Sspeer " nxge_alloc_rx_buf_dma DONE alloc mem: " 26316495Sspeer "dma %d dma_buf_p $%p kaddrp $%p alength %d " 26326495Sspeer "buf_alloc_state %d alloc_type %d", 26336495Sspeer dma_channel, 26346495Sspeer &rx_dmap[i], 26356495Sspeer rx_dmap[i].kaddrp, 26366495Sspeer rx_dmap[i].alength, 26376495Sspeer rx_dmap[i].buf_alloc_state, 26386495Sspeer rx_dmap[i].buf_alloc_type)); 26396495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26406495Sspeer " alloc_rx_buf_dma allocated rdc %d " 26416495Sspeer "chunk %d size %x dvma %x bufp %llx kaddrp $%p", 26426495Sspeer dma_channel, i, rx_dmap[i].alength, 26436495Sspeer rx_dmap[i].ioaddr_pp, &rx_dmap[i], 26446495Sspeer rx_dmap[i].kaddrp)); 26453859Sml29623 i++; 26463859Sml29623 allocated += alloc_sizes[size_index]; 26473859Sml29623 } 26483859Sml29623 } 26493859Sml29623 26503859Sml29623 if (allocated < total_alloc_size) { 26515770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26526495Sspeer "==> nxge_alloc_rx_buf_dma: not enough for channel %d " 26535770Sml29623 "allocated 0x%x requested 0x%x", 26545770Sml29623 dma_channel, 26555770Sml29623 allocated, total_alloc_size)); 26565770Sml29623 status = NXGE_ERROR; 26573859Sml29623 goto nxge_alloc_rx_mem_fail1; 26583859Sml29623 } 26593859Sml29623 26605770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26616495Sspeer "==> nxge_alloc_rx_buf_dma: Allocated for channel %d " 26625770Sml29623 "allocated 0x%x requested 0x%x", 26635770Sml29623 dma_channel, 26645770Sml29623 allocated, total_alloc_size)); 26655770Sml29623 26663859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26676512Ssowmini " alloc_rx_buf_dma rdc %d allocated %d chunks", 26686512Ssowmini dma_channel, i)); 26693859Sml29623 *num_chunks = i; 26703859Sml29623 *dmap = rx_dmap; 26713859Sml29623 26723859Sml29623 goto nxge_alloc_rx_mem_exit; 26733859Sml29623 26743859Sml29623 nxge_alloc_rx_mem_fail1: 26753859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 26763859Sml29623 26773859Sml29623 nxge_alloc_rx_mem_exit: 26783859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26796512Ssowmini "<== nxge_alloc_rx_buf_dma status 0x%08x", status)); 26803859Sml29623 26813859Sml29623 return (status); 26823859Sml29623 } 26833859Sml29623 26843859Sml29623 /*ARGSUSED*/ 26853859Sml29623 static void 26863859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 26873859Sml29623 uint32_t num_chunks) 26883859Sml29623 { 26893859Sml29623 int i; 26903859Sml29623 26913859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26926512Ssowmini "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks)); 26933859Sml29623 26946495Sspeer if (dmap == 0) 26956495Sspeer return; 26966495Sspeer 26973859Sml29623 for (i = 0; i < num_chunks; i++) { 26983859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26996512Ssowmini "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx", 27006512Ssowmini i, dmap)); 27016495Sspeer nxge_dma_free_rx_data_buf(dmap++); 27023859Sml29623 } 27033859Sml29623 27043859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma")); 27053859Sml29623 } 27063859Sml29623 27073859Sml29623 /*ARGSUSED*/ 27083859Sml29623 static nxge_status_t 27093859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 27103859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 27113859Sml29623 { 27123859Sml29623 p_nxge_dma_common_t rx_dmap; 27133859Sml29623 nxge_status_t status = NXGE_OK; 27143859Sml29623 27153859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma")); 27163859Sml29623 27173859Sml29623 rx_dmap = (p_nxge_dma_common_t) 27186512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 27193859Sml29623 27203859Sml29623 rx_dmap->contig_alloc_type = B_FALSE; 27216495Sspeer rx_dmap->kmem_alloc_type = B_FALSE; 27223859Sml29623 27233859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 27246512Ssowmini &nxge_desc_dma_attr, 27256512Ssowmini size, 27266512Ssowmini &nxge_dev_desc_dma_acc_attr, 27276512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 27286512Ssowmini rx_dmap); 27293859Sml29623 if (status != NXGE_OK) { 27303859Sml29623 goto nxge_alloc_rx_cntl_dma_fail1; 27313859Sml29623 } 27323859Sml29623 27333859Sml29623 *dmap = rx_dmap; 27343859Sml29623 goto nxge_alloc_rx_cntl_dma_exit; 27353859Sml29623 27363859Sml29623 nxge_alloc_rx_cntl_dma_fail1: 27373859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t)); 27383859Sml29623 27393859Sml29623 nxge_alloc_rx_cntl_dma_exit: 27403859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 27416512Ssowmini "<== nxge_alloc_rx_cntl_dma status 0x%08x", status)); 27423859Sml29623 27433859Sml29623 return (status); 27443859Sml29623 } 27453859Sml29623 27463859Sml29623 /*ARGSUSED*/ 27473859Sml29623 static void 27483859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 27493859Sml29623 { 27503859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma")); 27513859Sml29623 27526495Sspeer if (dmap == 0) 27536495Sspeer return; 27546495Sspeer 27553859Sml29623 nxge_dma_mem_free(dmap); 27563859Sml29623 27573859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma")); 27583859Sml29623 } 27593859Sml29623 27606495Sspeer typedef struct { 27616495Sspeer size_t tx_size; 27626495Sspeer size_t cr_size; 27636495Sspeer size_t threshhold; 27646495Sspeer } nxge_tdc_sizes_t; 27656495Sspeer 27666495Sspeer static 27676495Sspeer nxge_status_t 27686495Sspeer nxge_tdc_sizes( 27696495Sspeer nxge_t *nxgep, 27706495Sspeer nxge_tdc_sizes_t *sizes) 27716495Sspeer { 27726495Sspeer uint32_t threshhold; /* The bcopy() threshhold */ 27736495Sspeer size_t tx_size; /* Transmit buffer size */ 27746495Sspeer size_t cr_size; /* Completion ring size */ 27756495Sspeer 27766495Sspeer /* 27776495Sspeer * Assume that each DMA channel will be configured with the 27786495Sspeer * default transmit buffer size for copying transmit data. 27796495Sspeer * (If a packet is bigger than this, it will not be copied.) 27806495Sspeer */ 27816495Sspeer if (nxgep->niu_type == N2_NIU) { 27826495Sspeer threshhold = TX_BCOPY_SIZE; 27836495Sspeer } else { 27846495Sspeer threshhold = nxge_bcopy_thresh; 27856495Sspeer } 27866495Sspeer tx_size = nxge_tx_ring_size * threshhold; 27876495Sspeer 27886495Sspeer cr_size = nxge_tx_ring_size * sizeof (tx_desc_t); 27896495Sspeer cr_size += sizeof (txdma_mailbox_t); 27906495Sspeer 27916495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 27926495Sspeer if (nxgep->niu_type == N2_NIU) { 27936495Sspeer if (!ISP2(tx_size)) { 27946495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27956512Ssowmini "==> nxge_tdc_sizes: Tx size" 27966512Ssowmini " must be power of 2")); 27976495Sspeer return (NXGE_ERROR); 27986495Sspeer } 27996495Sspeer 28006495Sspeer if (tx_size > (1 << 22)) { 28016495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28026512Ssowmini "==> nxge_tdc_sizes: Tx size" 28036512Ssowmini " limited to 4M")); 28046495Sspeer return (NXGE_ERROR); 28056495Sspeer } 28066495Sspeer 28076495Sspeer if (cr_size < 0x2000) 28086495Sspeer cr_size = 0x2000; 28096495Sspeer } 28106495Sspeer #endif 28116495Sspeer 28126495Sspeer sizes->threshhold = threshhold; 28136495Sspeer sizes->tx_size = tx_size; 28146495Sspeer sizes->cr_size = cr_size; 28156495Sspeer 28166495Sspeer return (NXGE_OK); 28176495Sspeer } 28186495Sspeer /* 28196495Sspeer * nxge_alloc_txb 28206495Sspeer * 28216495Sspeer * Allocate buffers for an TDC. 28226495Sspeer * 28236495Sspeer * Arguments: 28246495Sspeer * nxgep 28256495Sspeer * channel The channel to map into our kernel space. 28266495Sspeer * 28276495Sspeer * Notes: 28286495Sspeer * 28296495Sspeer * NPI function calls: 28306495Sspeer * 28316495Sspeer * NXGE function calls: 28326495Sspeer * 28336495Sspeer * Registers accessed: 28346495Sspeer * 28356495Sspeer * Context: 28366495Sspeer * 28376495Sspeer * Taking apart: 28386495Sspeer * 28396495Sspeer * Open questions: 28406495Sspeer * 28416495Sspeer */ 28426495Sspeer nxge_status_t 28436495Sspeer nxge_alloc_txb( 28446495Sspeer p_nxge_t nxgep, 28456495Sspeer int channel) 28466495Sspeer { 28476495Sspeer nxge_dma_common_t **dma_buf_p; 28486495Sspeer nxge_dma_common_t **dma_cntl_p; 28496495Sspeer uint32_t *num_chunks; 28506495Sspeer nxge_status_t status = NXGE_OK; 28516495Sspeer 28526495Sspeer nxge_tdc_sizes_t sizes; 28536495Sspeer 28546495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tbb")); 28556495Sspeer 28566495Sspeer if (nxge_tdc_sizes(nxgep, &sizes) != NXGE_OK) 28576495Sspeer return (NXGE_ERROR); 28586495Sspeer 28596495Sspeer /* 28606495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28616495Sspeer * Replace these allocation functions with the interface functions 28626495Sspeer * provided by the partition manager Real Soon Now. 28636495Sspeer */ 28646495Sspeer dma_buf_p = &nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 28656495Sspeer num_chunks = &nxgep->tx_buf_pool_p->num_chunks[channel]; 28666495Sspeer 28676495Sspeer dma_cntl_p = &nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 28686495Sspeer 28696495Sspeer /* 28706495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28716495Sspeer * Replace allocation functions with interface functions provided 28726495Sspeer * by the partition manager when it is available. 28736495Sspeer * 28746495Sspeer * Allocate memory for the transmit buffer pool. 28756495Sspeer */ 28766495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 28776512Ssowmini "sizes: tx: %ld, cr:%ld, th:%ld", 28786512Ssowmini sizes.tx_size, sizes.cr_size, sizes.threshhold)); 28796495Sspeer 28806495Sspeer *num_chunks = 0; 28816495Sspeer status = nxge_alloc_tx_buf_dma(nxgep, channel, dma_buf_p, 28826495Sspeer sizes.tx_size, sizes.threshhold, num_chunks); 28836495Sspeer if (status != NXGE_OK) { 28846495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_buf_dma failed!"); 28856495Sspeer return (status); 28866495Sspeer } 28876495Sspeer 28886495Sspeer /* 28896495Sspeer * Allocate memory for descriptor rings and mailbox. 28906495Sspeer */ 28916495Sspeer status = nxge_alloc_tx_cntl_dma(nxgep, channel, dma_cntl_p, 28926495Sspeer sizes.cr_size); 28936495Sspeer if (status != NXGE_OK) { 28946495Sspeer nxge_free_tx_buf_dma(nxgep, *dma_buf_p, *num_chunks); 28956495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_cntl_dma failed!"); 28966495Sspeer return (status); 28976495Sspeer } 28986495Sspeer 28996495Sspeer return (NXGE_OK); 29006495Sspeer } 29016495Sspeer 29026495Sspeer void 29036495Sspeer nxge_free_txb( 29046495Sspeer p_nxge_t nxgep, 29056495Sspeer int channel) 29066495Sspeer { 29076495Sspeer nxge_dma_common_t *data; 29086495Sspeer nxge_dma_common_t *control; 29096495Sspeer uint32_t num_chunks; 29106495Sspeer 29116495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_txb")); 29126495Sspeer 29136495Sspeer data = nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 29146495Sspeer num_chunks = nxgep->tx_buf_pool_p->num_chunks[channel]; 29156495Sspeer nxge_free_tx_buf_dma(nxgep, data, num_chunks); 29166495Sspeer 29176495Sspeer nxgep->tx_buf_pool_p->dma_buf_pool_p[channel] = 0; 29186495Sspeer nxgep->tx_buf_pool_p->num_chunks[channel] = 0; 29196495Sspeer 29206495Sspeer control = nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 29216495Sspeer nxge_free_tx_cntl_dma(nxgep, control); 29226495Sspeer 29236495Sspeer nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 29246495Sspeer 29256495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 29266495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 29276495Sspeer 29286495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_txb")); 29296495Sspeer } 29306495Sspeer 29316495Sspeer /* 29326495Sspeer * nxge_alloc_tx_mem_pool 29336495Sspeer * 29346495Sspeer * This function allocates all of the per-port TDC control data structures. 29356495Sspeer * The per-channel (TDC) data structures are allocated when needed. 29366495Sspeer * 29376495Sspeer * Arguments: 29386495Sspeer * nxgep 29396495Sspeer * 29406495Sspeer * Notes: 29416495Sspeer * 29426495Sspeer * Context: 29436495Sspeer * Any domain 29446495Sspeer */ 29456495Sspeer nxge_status_t 29463859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep) 29473859Sml29623 { 29486495Sspeer nxge_hw_pt_cfg_t *p_cfgp; 29496495Sspeer nxge_dma_pool_t *dma_poolp; 29506495Sspeer nxge_dma_common_t **dma_buf_p; 29516495Sspeer nxge_dma_pool_t *dma_cntl_poolp; 29526495Sspeer nxge_dma_common_t **dma_cntl_p; 29533859Sml29623 uint32_t *num_chunks; /* per dma */ 29546495Sspeer int tdc_max; 29553859Sml29623 29563859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool")); 29573859Sml29623 29586495Sspeer p_cfgp = &nxgep->pt_config.hw_config; 29596495Sspeer tdc_max = NXGE_MAX_TDCS; 29606495Sspeer 29613859Sml29623 /* 29623859Sml29623 * Allocate memory for each transmit DMA channel. 29633859Sml29623 */ 29643859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 29656512Ssowmini KM_SLEEP); 29663859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29676512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29683859Sml29623 29693859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 29706512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 29713859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29726512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29733859Sml29623 29745770Sml29623 if (nxge_tx_ring_size > TDC_DEFAULT_MAX) { 29755770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 29765770Sml29623 "nxge_alloc_tx_mem_pool: TDC too high %d, " 29775770Sml29623 "set to default %d", 29785770Sml29623 nxge_tx_ring_size, TDC_DEFAULT_MAX)); 29795770Sml29623 nxge_tx_ring_size = TDC_DEFAULT_MAX; 29805770Sml29623 } 29815770Sml29623 29823859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 29833859Sml29623 /* 29843859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 29853859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 29863859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 29873859Sml29623 * function). The transmit ring is limited to 8K (includes the 29883859Sml29623 * mailbox). 29893859Sml29623 */ 29903859Sml29623 if (nxgep->niu_type == N2_NIU) { 29913859Sml29623 if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) || 29926512Ssowmini (!ISP2(nxge_tx_ring_size))) { 29933859Sml29623 nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX; 29943859Sml29623 } 29953859Sml29623 } 29963859Sml29623 #endif 29973859Sml29623 29983859Sml29623 nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size; 29993859Sml29623 30003859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 30016512Ssowmini sizeof (uint32_t) * tdc_max, KM_SLEEP); 30026495Sspeer 30036495Sspeer dma_poolp->ndmas = p_cfgp->tdc.owned; 30043859Sml29623 dma_poolp->num_chunks = num_chunks; 30053859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 30063859Sml29623 nxgep->tx_buf_pool_p = dma_poolp; 30073859Sml29623 30086495Sspeer dma_poolp->buf_allocated = B_TRUE; 30096495Sspeer 30106495Sspeer dma_cntl_poolp->ndmas = p_cfgp->tdc.owned; 30113859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 30123859Sml29623 nxgep->tx_cntl_pool_p = dma_cntl_poolp; 30133859Sml29623 30146495Sspeer dma_cntl_poolp->buf_allocated = B_TRUE; 30156495Sspeer 30166495Sspeer nxgep->tx_rings = 30176495Sspeer KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP); 30186495Sspeer nxgep->tx_rings->rings = 30196495Sspeer KMEM_ZALLOC(sizeof (p_tx_ring_t) * tdc_max, KM_SLEEP); 30206495Sspeer nxgep->tx_mbox_areas_p = 30216495Sspeer KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP); 30226495Sspeer nxgep->tx_mbox_areas_p->txmbox_areas_p = 30236495Sspeer KMEM_ZALLOC(sizeof (p_tx_mbox_t) * tdc_max, KM_SLEEP); 30246495Sspeer 30256495Sspeer nxgep->tx_rings->ndmas = p_cfgp->tdc.owned; 30266495Sspeer 30273859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 30286512Ssowmini "==> nxge_alloc_tx_mem_pool: ndmas %d poolp->ndmas %d", 30296512Ssowmini tdc_max, dma_poolp->ndmas)); 30306495Sspeer 30316495Sspeer return (NXGE_OK); 30323859Sml29623 } 30333859Sml29623 30346495Sspeer nxge_status_t 30353859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 30363859Sml29623 p_nxge_dma_common_t *dmap, size_t alloc_size, 30373859Sml29623 size_t block_size, uint32_t *num_chunks) 30383859Sml29623 { 30393859Sml29623 p_nxge_dma_common_t tx_dmap; 30403859Sml29623 nxge_status_t status = NXGE_OK; 30413859Sml29623 size_t total_alloc_size; 30423859Sml29623 size_t allocated = 0; 30433859Sml29623 int i, size_index, array_size; 30443859Sml29623 30453859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma")); 30463859Sml29623 30473859Sml29623 tx_dmap = (p_nxge_dma_common_t) 30486512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 30496512Ssowmini KM_SLEEP); 30503859Sml29623 30513859Sml29623 total_alloc_size = alloc_size; 30523859Sml29623 i = 0; 30533859Sml29623 size_index = 0; 30543859Sml29623 array_size = sizeof (alloc_sizes) / sizeof (size_t); 30553859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 30566512Ssowmini (size_index < array_size)) 30573859Sml29623 size_index++; 30583859Sml29623 if (size_index >= array_size) { 30593859Sml29623 size_index = array_size - 1; 30603859Sml29623 } 30613859Sml29623 30623859Sml29623 while ((allocated < total_alloc_size) && 30636512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 30643859Sml29623 30653859Sml29623 tx_dmap[i].dma_chunk_index = i; 30663859Sml29623 tx_dmap[i].block_size = block_size; 30673859Sml29623 tx_dmap[i].alength = alloc_sizes[size_index]; 30683859Sml29623 tx_dmap[i].orig_alength = tx_dmap[i].alength; 30693859Sml29623 tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 30703859Sml29623 tx_dmap[i].dma_channel = dma_channel; 30713859Sml29623 tx_dmap[i].contig_alloc_type = B_FALSE; 30726495Sspeer tx_dmap[i].kmem_alloc_type = B_FALSE; 30733859Sml29623 30743859Sml29623 /* 30753859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 30763859Sml29623 * needs to call Hypervisor api to set up 30773859Sml29623 * logical pages. 30783859Sml29623 */ 30793859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 30803859Sml29623 tx_dmap[i].contig_alloc_type = B_TRUE; 30813859Sml29623 } 30823859Sml29623 30833859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 30846512Ssowmini &nxge_tx_dma_attr, 30856512Ssowmini tx_dmap[i].alength, 30866512Ssowmini &nxge_dev_buf_dma_acc_attr, 30876512Ssowmini DDI_DMA_WRITE | DDI_DMA_STREAMING, 30886512Ssowmini (p_nxge_dma_common_t)(&tx_dmap[i])); 30893859Sml29623 if (status != NXGE_OK) { 30903859Sml29623 size_index--; 30913859Sml29623 } else { 30923859Sml29623 i++; 30933859Sml29623 allocated += alloc_sizes[size_index]; 30943859Sml29623 } 30953859Sml29623 } 30963859Sml29623 30973859Sml29623 if (allocated < total_alloc_size) { 30985770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30995770Sml29623 "==> nxge_alloc_tx_buf_dma: not enough channel %d: " 31005770Sml29623 "allocated 0x%x requested 0x%x", 31015770Sml29623 dma_channel, 31025770Sml29623 allocated, total_alloc_size)); 31035770Sml29623 status = NXGE_ERROR; 31043859Sml29623 goto nxge_alloc_tx_mem_fail1; 31053859Sml29623 } 31063859Sml29623 31075770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 31085770Sml29623 "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: " 31095770Sml29623 "allocated 0x%x requested 0x%x", 31105770Sml29623 dma_channel, 31115770Sml29623 allocated, total_alloc_size)); 31125770Sml29623 31133859Sml29623 *num_chunks = i; 31143859Sml29623 *dmap = tx_dmap; 31153859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31166512Ssowmini "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d", 31176512Ssowmini *dmap, i)); 31183859Sml29623 goto nxge_alloc_tx_mem_exit; 31193859Sml29623 31203859Sml29623 nxge_alloc_tx_mem_fail1: 31213859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 31223859Sml29623 31233859Sml29623 nxge_alloc_tx_mem_exit: 31243859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31256512Ssowmini "<== nxge_alloc_tx_buf_dma status 0x%08x", status)); 31263859Sml29623 31273859Sml29623 return (status); 31283859Sml29623 } 31293859Sml29623 31303859Sml29623 /*ARGSUSED*/ 31313859Sml29623 static void 31323859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 31333859Sml29623 uint32_t num_chunks) 31343859Sml29623 { 31353859Sml29623 int i; 31363859Sml29623 31373859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma")); 31383859Sml29623 31396495Sspeer if (dmap == 0) 31406495Sspeer return; 31416495Sspeer 31423859Sml29623 for (i = 0; i < num_chunks; i++) { 31433859Sml29623 nxge_dma_mem_free(dmap++); 31443859Sml29623 } 31453859Sml29623 31463859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma")); 31473859Sml29623 } 31483859Sml29623 31493859Sml29623 /*ARGSUSED*/ 31506495Sspeer nxge_status_t 31513859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 31523859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 31533859Sml29623 { 31543859Sml29623 p_nxge_dma_common_t tx_dmap; 31553859Sml29623 nxge_status_t status = NXGE_OK; 31563859Sml29623 31573859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma")); 31583859Sml29623 tx_dmap = (p_nxge_dma_common_t) 31596512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 31603859Sml29623 31613859Sml29623 tx_dmap->contig_alloc_type = B_FALSE; 31626495Sspeer tx_dmap->kmem_alloc_type = B_FALSE; 31633859Sml29623 31643859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 31656512Ssowmini &nxge_desc_dma_attr, 31666512Ssowmini size, 31676512Ssowmini &nxge_dev_desc_dma_acc_attr, 31686512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 31696512Ssowmini tx_dmap); 31703859Sml29623 if (status != NXGE_OK) { 31713859Sml29623 goto nxge_alloc_tx_cntl_dma_fail1; 31723859Sml29623 } 31733859Sml29623 31743859Sml29623 *dmap = tx_dmap; 31753859Sml29623 goto nxge_alloc_tx_cntl_dma_exit; 31763859Sml29623 31773859Sml29623 nxge_alloc_tx_cntl_dma_fail1: 31783859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t)); 31793859Sml29623 31803859Sml29623 nxge_alloc_tx_cntl_dma_exit: 31813859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31826512Ssowmini "<== nxge_alloc_tx_cntl_dma status 0x%08x", status)); 31833859Sml29623 31843859Sml29623 return (status); 31853859Sml29623 } 31863859Sml29623 31873859Sml29623 /*ARGSUSED*/ 31883859Sml29623 static void 31893859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 31903859Sml29623 { 31913859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma")); 31923859Sml29623 31936495Sspeer if (dmap == 0) 31946495Sspeer return; 31956495Sspeer 31963859Sml29623 nxge_dma_mem_free(dmap); 31973859Sml29623 31983859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma")); 31993859Sml29623 } 32003859Sml29623 32016495Sspeer /* 32026495Sspeer * nxge_free_tx_mem_pool 32036495Sspeer * 32046495Sspeer * This function frees all of the per-port TDC control data structures. 32056495Sspeer * The per-channel (TDC) data structures are freed when the channel 32066495Sspeer * is stopped. 32076495Sspeer * 32086495Sspeer * Arguments: 32096495Sspeer * nxgep 32106495Sspeer * 32116495Sspeer * Notes: 32126495Sspeer * 32136495Sspeer * Context: 32146495Sspeer * Any domain 32156495Sspeer */ 32163859Sml29623 static void 32173859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep) 32183859Sml29623 { 32196495Sspeer int tdc_max = NXGE_MAX_TDCS; 32206495Sspeer 32216495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_tx_mem_pool")); 32226495Sspeer 32236495Sspeer if (!nxgep->tx_buf_pool_p || !nxgep->tx_buf_pool_p->buf_allocated) { 32246495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32256512Ssowmini "<== nxge_free_tx_mem_pool " 32266512Ssowmini "(null tx buf pool or buf not allocated")); 32273859Sml29623 return; 32283859Sml29623 } 32296495Sspeer if (!nxgep->tx_cntl_pool_p || !nxgep->tx_cntl_pool_p->buf_allocated) { 32306495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32316512Ssowmini "<== nxge_free_tx_mem_pool " 32326512Ssowmini "(null tx cntl buf pool or cntl buf not allocated")); 32333859Sml29623 return; 32343859Sml29623 } 32353859Sml29623 32366495Sspeer /* 1. Free the mailboxes. */ 32376495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p->txmbox_areas_p, 32386495Sspeer sizeof (p_tx_mbox_t) * tdc_max); 32396495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p, sizeof (tx_mbox_areas_t)); 32406495Sspeer 32416495Sspeer nxgep->tx_mbox_areas_p = 0; 32426495Sspeer 32436495Sspeer /* 2. Free the transmit ring arrays. */ 32446495Sspeer KMEM_FREE(nxgep->tx_rings->rings, 32456495Sspeer sizeof (p_tx_ring_t) * tdc_max); 32466495Sspeer KMEM_FREE(nxgep->tx_rings, sizeof (tx_rings_t)); 32476495Sspeer 32486495Sspeer nxgep->tx_rings = 0; 32496495Sspeer 32506495Sspeer /* 3. Free the completion ring data structures. */ 32516495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p->dma_buf_pool_p, 32526495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32536495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 32546495Sspeer 32556495Sspeer nxgep->tx_cntl_pool_p = 0; 32566495Sspeer 32576495Sspeer /* 4. Free the data ring data structures. */ 32586495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->num_chunks, 32596495Sspeer sizeof (uint32_t) * tdc_max); 32606495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->dma_buf_pool_p, 32616495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32626495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p, sizeof (nxge_dma_pool_t)); 32636495Sspeer 32646495Sspeer nxgep->tx_buf_pool_p = 0; 32656495Sspeer 32666495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_tx_mem_pool")); 32673859Sml29623 } 32683859Sml29623 32693859Sml29623 /*ARGSUSED*/ 32703859Sml29623 static nxge_status_t 32713859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method, 32723859Sml29623 struct ddi_dma_attr *dma_attrp, 32733859Sml29623 size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags, 32743859Sml29623 p_nxge_dma_common_t dma_p) 32753859Sml29623 { 32763859Sml29623 caddr_t kaddrp; 32773859Sml29623 int ddi_status = DDI_SUCCESS; 32783859Sml29623 boolean_t contig_alloc_type; 32796495Sspeer boolean_t kmem_alloc_type; 32803859Sml29623 32813859Sml29623 contig_alloc_type = dma_p->contig_alloc_type; 32823859Sml29623 32833859Sml29623 if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) { 32843859Sml29623 /* 32853859Sml29623 * contig_alloc_type for contiguous memory only allowed 32863859Sml29623 * for N2/NIU. 32873859Sml29623 */ 32883859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32896512Ssowmini "nxge_dma_mem_alloc: alloc type not allowed (%d)", 32906512Ssowmini dma_p->contig_alloc_type)); 32913859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 32923859Sml29623 } 32933859Sml29623 32943859Sml29623 dma_p->dma_handle = NULL; 32953859Sml29623 dma_p->acc_handle = NULL; 32963859Sml29623 dma_p->kaddrp = dma_p->last_kaddrp = NULL; 32973859Sml29623 dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL; 32983859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp, 32996512Ssowmini DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle); 33003859Sml29623 if (ddi_status != DDI_SUCCESS) { 33013859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33026512Ssowmini "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed.")); 33033859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 33043859Sml29623 } 33053859Sml29623 33066495Sspeer kmem_alloc_type = dma_p->kmem_alloc_type; 33076495Sspeer 33083859Sml29623 switch (contig_alloc_type) { 33093859Sml29623 case B_FALSE: 33106495Sspeer switch (kmem_alloc_type) { 33116495Sspeer case B_FALSE: 33126495Sspeer ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, 33136512Ssowmini length, 33146512Ssowmini acc_attr_p, 33156512Ssowmini xfer_flags, 33166512Ssowmini DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength, 33176512Ssowmini &dma_p->acc_handle); 33186495Sspeer if (ddi_status != DDI_SUCCESS) { 33196495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33206495Sspeer "nxge_dma_mem_alloc: " 33216495Sspeer "ddi_dma_mem_alloc failed")); 33226495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33236495Sspeer dma_p->dma_handle = NULL; 33246495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33256495Sspeer } 33266495Sspeer if (dma_p->alength < length) { 33276495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33286495Sspeer "nxge_dma_mem_alloc:di_dma_mem_alloc " 33296495Sspeer "< length.")); 33306495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33316495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33326495Sspeer dma_p->acc_handle = NULL; 33336495Sspeer dma_p->dma_handle = NULL; 33346495Sspeer return (NXGE_ERROR); 33356495Sspeer } 33366495Sspeer 33376495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33386495Sspeer NULL, 33396495Sspeer kaddrp, dma_p->alength, xfer_flags, 33406495Sspeer DDI_DMA_DONTWAIT, 33416495Sspeer 0, &dma_p->dma_cookie, &dma_p->ncookies); 33426495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33436495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33446495Sspeer "nxge_dma_mem_alloc: ddi_dma_addr_bind " 33456495Sspeer "failed " 33466495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33476495Sspeer dma_p->ncookies)); 33486495Sspeer if (dma_p->acc_handle) { 33496495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33506495Sspeer dma_p->acc_handle = NULL; 33516495Sspeer } 33526495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33536495Sspeer dma_p->dma_handle = NULL; 33546495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33556495Sspeer } 33566495Sspeer 33576495Sspeer if (dma_p->ncookies != 1) { 33586495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 33596495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 33606495Sspeer "> 1 cookie" 33616495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33626495Sspeer dma_p->ncookies)); 33636495Sspeer if (dma_p->acc_handle) { 33646495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33656495Sspeer dma_p->acc_handle = NULL; 33666495Sspeer } 33676495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 33686495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33696495Sspeer dma_p->dma_handle = NULL; 33706495Sspeer return (NXGE_ERROR); 33716495Sspeer } 33726495Sspeer break; 33736495Sspeer 33746495Sspeer case B_TRUE: 33756495Sspeer kaddrp = KMEM_ALLOC(length, KM_NOSLEEP); 33766495Sspeer if (kaddrp == NULL) { 33776495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33786495Sspeer "nxge_dma_mem_alloc:ddi_dma_mem_alloc " 33796495Sspeer "kmem alloc failed")); 33806495Sspeer return (NXGE_ERROR); 33816495Sspeer } 33826495Sspeer 33836495Sspeer dma_p->alength = length; 33846495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33856495Sspeer NULL, kaddrp, dma_p->alength, xfer_flags, 33866495Sspeer DDI_DMA_DONTWAIT, 0, 33876495Sspeer &dma_p->dma_cookie, &dma_p->ncookies); 33886495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33896495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33906495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind: " 33916495Sspeer "(kmem_alloc) failed kaddrp $%p length %d " 33926495Sspeer "(staus 0x%x (%d) ncookies %d.)", 33936495Sspeer kaddrp, length, 33946495Sspeer ddi_status, ddi_status, dma_p->ncookies)); 33956495Sspeer KMEM_FREE(kaddrp, length); 33966495Sspeer dma_p->acc_handle = NULL; 33976495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33986495Sspeer dma_p->dma_handle = NULL; 33996495Sspeer dma_p->kaddrp = NULL; 34006495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 34016495Sspeer } 34026495Sspeer 34036495Sspeer if (dma_p->ncookies != 1) { 34046495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 34056495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 34066495Sspeer "(kmem_alloc) > 1 cookie" 34076495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 34086512Ssowmini dma_p->ncookies)); 34096495Sspeer KMEM_FREE(kaddrp, length); 34103859Sml29623 dma_p->acc_handle = NULL; 34116495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 34126495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 34136495Sspeer dma_p->dma_handle = NULL; 34146495Sspeer dma_p->kaddrp = NULL; 34156495Sspeer return (NXGE_ERROR); 34163859Sml29623 } 34176495Sspeer 34186495Sspeer dma_p->kaddrp = kaddrp; 34196495Sspeer 34206495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 34216512Ssowmini "nxge_dma_mem_alloc: kmem_alloc dmap $%p " 34226512Ssowmini "kaddr $%p alength %d", 34236512Ssowmini dma_p, 34246512Ssowmini kaddrp, 34256512Ssowmini dma_p->alength)); 34266495Sspeer break; 34273859Sml29623 } 34283859Sml29623 break; 34293859Sml29623 34303859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 34313859Sml29623 case B_TRUE: 34323859Sml29623 kaddrp = (caddr_t)contig_mem_alloc(length); 34333859Sml29623 if (kaddrp == NULL) { 34343859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34356512Ssowmini "nxge_dma_mem_alloc:contig_mem_alloc failed.")); 34363859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34373859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34383859Sml29623 } 34393859Sml29623 34403859Sml29623 dma_p->alength = length; 34413859Sml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL, 34426512Ssowmini kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0, 34436512Ssowmini &dma_p->dma_cookie, &dma_p->ncookies); 34443859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 34453859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34466512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind failed " 34476512Ssowmini "(status 0x%x ncookies %d.)", ddi_status, 34486512Ssowmini dma_p->ncookies)); 34493859Sml29623 34503859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 34516512Ssowmini "==> nxge_dma_mem_alloc: (not mapped)" 34526512Ssowmini "length %lu (0x%x) " 34536512Ssowmini "free contig kaddrp $%p " 34546512Ssowmini "va_to_pa $%p", 34556512Ssowmini length, length, 34566512Ssowmini kaddrp, 34576512Ssowmini va_to_pa(kaddrp))); 34583859Sml29623 34593859Sml29623 34603859Sml29623 contig_mem_free((void *)kaddrp, length); 34613859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34623859Sml29623 34633859Sml29623 dma_p->dma_handle = NULL; 34643859Sml29623 dma_p->acc_handle = NULL; 34653859Sml29623 dma_p->alength = NULL; 34663859Sml29623 dma_p->kaddrp = NULL; 34673859Sml29623 34683859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34693859Sml29623 } 34703859Sml29623 34713859Sml29623 if (dma_p->ncookies != 1 || 34726512Ssowmini (dma_p->dma_cookie.dmac_laddress == NULL)) { 34733859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34746512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind > 1 " 34756512Ssowmini "cookie or " 34766512Ssowmini "dmac_laddress is NULL $%p size %d " 34776512Ssowmini " (status 0x%x ncookies %d.)", 34786512Ssowmini ddi_status, 34796512Ssowmini dma_p->dma_cookie.dmac_laddress, 34806512Ssowmini dma_p->dma_cookie.dmac_size, 34816512Ssowmini dma_p->ncookies)); 34823859Sml29623 34833859Sml29623 contig_mem_free((void *)kaddrp, length); 34844185Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 34853859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34863859Sml29623 34873859Sml29623 dma_p->alength = 0; 34883859Sml29623 dma_p->dma_handle = NULL; 34893859Sml29623 dma_p->acc_handle = NULL; 34903859Sml29623 dma_p->kaddrp = NULL; 34913859Sml29623 34923859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34933859Sml29623 } 34943859Sml29623 break; 34953859Sml29623 34963859Sml29623 #else 34973859Sml29623 case B_TRUE: 34983859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34996512Ssowmini "nxge_dma_mem_alloc: invalid alloc type for !sun4v")); 35003859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 35013859Sml29623 #endif 35023859Sml29623 } 35033859Sml29623 35043859Sml29623 dma_p->kaddrp = kaddrp; 35053859Sml29623 dma_p->last_kaddrp = (unsigned char *)kaddrp + 35066512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 35075125Sjoycey #if defined(__i386) 35085125Sjoycey dma_p->ioaddr_pp = 35096512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress; 35105125Sjoycey #else 35113859Sml29623 dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress; 35125125Sjoycey #endif 35133859Sml29623 dma_p->last_ioaddr_pp = 35145125Sjoycey #if defined(__i386) 35156512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress + 35165125Sjoycey #else 35176512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress + 35185125Sjoycey #endif 35196512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 35203859Sml29623 35213859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle); 35223859Sml29623 35233859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 35243859Sml29623 dma_p->orig_ioaddr_pp = 35256512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress; 35263859Sml29623 dma_p->orig_alength = length; 35273859Sml29623 dma_p->orig_kaddrp = kaddrp; 35283859Sml29623 dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp); 35293859Sml29623 #endif 35303859Sml29623 35313859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: " 35326512Ssowmini "dma buffer allocated: dma_p $%p " 35336512Ssowmini "return dmac_ladress from cookie $%p cookie dmac_size %d " 35346512Ssowmini "dma_p->ioaddr_p $%p " 35356512Ssowmini "dma_p->orig_ioaddr_p $%p " 35366512Ssowmini "orig_vatopa $%p " 35376512Ssowmini "alength %d (0x%x) " 35386512Ssowmini "kaddrp $%p " 35396512Ssowmini "length %d (0x%x)", 35406512Ssowmini dma_p, 35416512Ssowmini dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size, 35426512Ssowmini dma_p->ioaddr_pp, 35436512Ssowmini dma_p->orig_ioaddr_pp, 35446512Ssowmini dma_p->orig_vatopa, 35456512Ssowmini dma_p->alength, dma_p->alength, 35466512Ssowmini kaddrp, 35476512Ssowmini length, length)); 35483859Sml29623 35493859Sml29623 return (NXGE_OK); 35503859Sml29623 } 35513859Sml29623 35523859Sml29623 static void 35533859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p) 35543859Sml29623 { 35553859Sml29623 if (dma_p->dma_handle != NULL) { 35563859Sml29623 if (dma_p->ncookies) { 35573859Sml29623 (void) ddi_dma_unbind_handle(dma_p->dma_handle); 35583859Sml29623 dma_p->ncookies = 0; 35593859Sml29623 } 35603859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 35613859Sml29623 dma_p->dma_handle = NULL; 35623859Sml29623 } 35633859Sml29623 35643859Sml29623 if (dma_p->acc_handle != NULL) { 35653859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 35663859Sml29623 dma_p->acc_handle = NULL; 35673859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 35683859Sml29623 } 35693859Sml29623 35703859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 35713859Sml29623 if (dma_p->contig_alloc_type && 35726512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 35733859Sml29623 NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: " 35746512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 35756512Ssowmini "mem type %d ", 35766512Ssowmini "orig_alength %d " 35776512Ssowmini "alength 0x%x (%d)", 35786512Ssowmini dma_p->kaddrp, 35796512Ssowmini dma_p->orig_kaddrp, 35806512Ssowmini dma_p->contig_alloc_type, 35816512Ssowmini dma_p->orig_alength, 35826512Ssowmini dma_p->alength, dma_p->alength)); 35833859Sml29623 35843859Sml29623 contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength); 35853859Sml29623 dma_p->orig_alength = NULL; 35863859Sml29623 dma_p->orig_kaddrp = NULL; 35873859Sml29623 dma_p->contig_alloc_type = B_FALSE; 35883859Sml29623 } 35893859Sml29623 #endif 35903859Sml29623 dma_p->kaddrp = NULL; 35913859Sml29623 dma_p->alength = NULL; 35923859Sml29623 } 35933859Sml29623 35946495Sspeer static void 35956495Sspeer nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p) 35966495Sspeer { 35976495Sspeer uint64_t kaddr; 35986495Sspeer uint32_t buf_size; 35996495Sspeer 36006495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "==> nxge_dma_free_rx_data_buf")); 36016495Sspeer 36026495Sspeer if (dma_p->dma_handle != NULL) { 36036495Sspeer if (dma_p->ncookies) { 36046495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 36056495Sspeer dma_p->ncookies = 0; 36066495Sspeer } 36076495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 36086495Sspeer dma_p->dma_handle = NULL; 36096495Sspeer } 36106495Sspeer 36116495Sspeer if (dma_p->acc_handle != NULL) { 36126495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 36136495Sspeer dma_p->acc_handle = NULL; 36146495Sspeer NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 36156495Sspeer } 36166495Sspeer 36176495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36186495Sspeer "==> nxge_dma_free_rx_data_buf: dmap $%p buf_alloc_state %d", 36196495Sspeer dma_p, 36206495Sspeer dma_p->buf_alloc_state)); 36216495Sspeer 36226495Sspeer if (!(dma_p->buf_alloc_state & BUF_ALLOCATED_WAIT_FREE)) { 36236495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36246495Sspeer "<== nxge_dma_free_rx_data_buf: " 36256495Sspeer "outstanding data buffers")); 36266495Sspeer return; 36276495Sspeer } 36286495Sspeer 36296495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 36306495Sspeer if (dma_p->contig_alloc_type && 36316512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 36326495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_free_rx_data_buf: " 36336495Sspeer "kaddrp $%p (orig_kaddrp $%p)" 36346495Sspeer "mem type %d ", 36356495Sspeer "orig_alength %d " 36366495Sspeer "alength 0x%x (%d)", 36376495Sspeer dma_p->kaddrp, 36386495Sspeer dma_p->orig_kaddrp, 36396495Sspeer dma_p->contig_alloc_type, 36406495Sspeer dma_p->orig_alength, 36416495Sspeer dma_p->alength, dma_p->alength)); 36426495Sspeer 36436495Sspeer kaddr = (uint64_t)dma_p->orig_kaddrp; 36446495Sspeer buf_size = dma_p->orig_alength; 36456495Sspeer nxge_free_buf(CONTIG_MEM_ALLOC, kaddr, buf_size); 36466495Sspeer dma_p->orig_alength = NULL; 36476495Sspeer dma_p->orig_kaddrp = NULL; 36486495Sspeer dma_p->contig_alloc_type = B_FALSE; 36496495Sspeer dma_p->kaddrp = NULL; 36506495Sspeer dma_p->alength = NULL; 36516495Sspeer return; 36526495Sspeer } 36536495Sspeer #endif 36546495Sspeer 36556495Sspeer if (dma_p->kmem_alloc_type) { 36566495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36576495Sspeer "nxge_dma_free_rx_data_buf: free kmem " 36586512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 36596512Ssowmini "alloc type %d " 36606512Ssowmini "orig_alength %d " 36616512Ssowmini "alength 0x%x (%d)", 36626512Ssowmini dma_p->kaddrp, 36636512Ssowmini dma_p->orig_kaddrp, 36646512Ssowmini dma_p->kmem_alloc_type, 36656512Ssowmini dma_p->orig_alength, 36666512Ssowmini dma_p->alength, dma_p->alength)); 36676495Sspeer #if defined(__i386) 36686495Sspeer kaddr = (uint64_t)(uint32_t)dma_p->kaddrp; 36696495Sspeer #else 36706495Sspeer kaddr = (uint64_t)dma_p->kaddrp; 36716495Sspeer #endif 36726495Sspeer buf_size = dma_p->orig_alength; 36736495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36746495Sspeer "nxge_dma_free_rx_data_buf: free dmap $%p " 36756495Sspeer "kaddr $%p buf_size %d", 36766495Sspeer dma_p, 36776495Sspeer kaddr, buf_size)); 36786495Sspeer nxge_free_buf(KMEM_ALLOC, kaddr, buf_size); 36796495Sspeer dma_p->alength = 0; 36806495Sspeer dma_p->orig_alength = 0; 36816495Sspeer dma_p->kaddrp = NULL; 36826495Sspeer dma_p->kmem_alloc_type = B_FALSE; 36836495Sspeer } 36846495Sspeer 36856495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "<== nxge_dma_free_rx_data_buf")); 36866495Sspeer } 36876495Sspeer 36883859Sml29623 /* 36893859Sml29623 * nxge_m_start() -- start transmitting and receiving. 36903859Sml29623 * 36913859Sml29623 * This function is called by the MAC layer when the first 36923859Sml29623 * stream is open to prepare the hardware ready for sending 36933859Sml29623 * and transmitting packets. 36943859Sml29623 */ 36953859Sml29623 static int 36963859Sml29623 nxge_m_start(void *arg) 36973859Sml29623 { 36983859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 36993859Sml29623 37003859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start")); 37013859Sml29623 37026705Sml29623 if (nxge_peu_reset_enable && !nxgep->nxge_link_poll_timerid) { 37036705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 37046705Sml29623 } 37056705Sml29623 37063859Sml29623 MUTEX_ENTER(nxgep->genlock); 37073859Sml29623 if (nxge_init(nxgep) != NXGE_OK) { 37083859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37096512Ssowmini "<== nxge_m_start: initialization failed")); 37103859Sml29623 MUTEX_EXIT(nxgep->genlock); 37113859Sml29623 return (EIO); 37123859Sml29623 } 37133859Sml29623 37143859Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 37153859Sml29623 goto nxge_m_start_exit; 37163859Sml29623 /* 37173859Sml29623 * Start timer to check the system error and tx hangs 37183859Sml29623 */ 37196495Sspeer if (!isLDOMguest(nxgep)) 37206495Sspeer nxgep->nxge_timerid = nxge_start_timer(nxgep, 37216495Sspeer nxge_check_hw_state, NXGE_CHECK_TIMER); 37226495Sspeer #if defined(sun4v) 37236495Sspeer else 37246495Sspeer nxge_hio_start_timer(nxgep); 37256495Sspeer #endif 37263859Sml29623 37273859Sml29623 nxgep->link_notify = B_TRUE; 37283859Sml29623 37293859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STARTED; 37303859Sml29623 37313859Sml29623 nxge_m_start_exit: 37323859Sml29623 MUTEX_EXIT(nxgep->genlock); 37333859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start")); 37343859Sml29623 return (0); 37353859Sml29623 } 37363859Sml29623 37373859Sml29623 /* 37383859Sml29623 * nxge_m_stop(): stop transmitting and receiving. 37393859Sml29623 */ 37403859Sml29623 static void 37413859Sml29623 nxge_m_stop(void *arg) 37423859Sml29623 { 37433859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37443859Sml29623 37453859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop")); 37463859Sml29623 37477466SMisaki.Kataoka@Sun.COM MUTEX_ENTER(nxgep->genlock); 37487466SMisaki.Kataoka@Sun.COM nxgep->nxge_mac_state = NXGE_MAC_STOPPING; 37497466SMisaki.Kataoka@Sun.COM 37503859Sml29623 if (nxgep->nxge_timerid) { 37513859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 37523859Sml29623 nxgep->nxge_timerid = 0; 37533859Sml29623 } 37543859Sml29623 37553859Sml29623 nxge_uninit(nxgep); 37563859Sml29623 37573859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STOPPED; 37583859Sml29623 37593859Sml29623 MUTEX_EXIT(nxgep->genlock); 37603859Sml29623 37613859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop")); 37623859Sml29623 } 37633859Sml29623 37643859Sml29623 static int 37653859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr) 37663859Sml29623 { 37673859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37683859Sml29623 struct ether_addr addrp; 37693859Sml29623 37703859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst")); 37713859Sml29623 37723859Sml29623 bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL); 37733859Sml29623 if (nxge_set_mac_addr(nxgep, &addrp)) { 37743859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37756512Ssowmini "<== nxge_m_unicst: set unitcast failed")); 37763859Sml29623 return (EINVAL); 37773859Sml29623 } 37783859Sml29623 37793859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst")); 37803859Sml29623 37813859Sml29623 return (0); 37823859Sml29623 } 37833859Sml29623 37843859Sml29623 static int 37853859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 37863859Sml29623 { 37873859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37883859Sml29623 struct ether_addr addrp; 37893859Sml29623 37903859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 37916512Ssowmini "==> nxge_m_multicst: add %d", add)); 37923859Sml29623 37933859Sml29623 bcopy(mca, (uint8_t *)&addrp, ETHERADDRL); 37943859Sml29623 if (add) { 37953859Sml29623 if (nxge_add_mcast_addr(nxgep, &addrp)) { 37963859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37976512Ssowmini "<== nxge_m_multicst: add multicast failed")); 37983859Sml29623 return (EINVAL); 37993859Sml29623 } 38003859Sml29623 } else { 38013859Sml29623 if (nxge_del_mcast_addr(nxgep, &addrp)) { 38023859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38036512Ssowmini "<== nxge_m_multicst: del multicast failed")); 38043859Sml29623 return (EINVAL); 38053859Sml29623 } 38063859Sml29623 } 38073859Sml29623 38083859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst")); 38093859Sml29623 38103859Sml29623 return (0); 38113859Sml29623 } 38123859Sml29623 38133859Sml29623 static int 38143859Sml29623 nxge_m_promisc(void *arg, boolean_t on) 38153859Sml29623 { 38163859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 38173859Sml29623 38183859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 38196512Ssowmini "==> nxge_m_promisc: on %d", on)); 38203859Sml29623 38213859Sml29623 if (nxge_set_promisc(nxgep, on)) { 38223859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38236512Ssowmini "<== nxge_m_promisc: set promisc failed")); 38243859Sml29623 return (EINVAL); 38253859Sml29623 } 38263859Sml29623 38273859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 38286512Ssowmini "<== nxge_m_promisc: on %d", on)); 38293859Sml29623 38303859Sml29623 return (0); 38313859Sml29623 } 38323859Sml29623 38333859Sml29623 static void 38343859Sml29623 nxge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 38353859Sml29623 { 38363859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 38374185Sspeer struct iocblk *iocp; 38383859Sml29623 boolean_t need_privilege; 38393859Sml29623 int err; 38403859Sml29623 int cmd; 38413859Sml29623 38423859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl")); 38433859Sml29623 38443859Sml29623 iocp = (struct iocblk *)mp->b_rptr; 38453859Sml29623 iocp->ioc_error = 0; 38463859Sml29623 need_privilege = B_TRUE; 38473859Sml29623 cmd = iocp->ioc_cmd; 38483859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd)); 38493859Sml29623 switch (cmd) { 38503859Sml29623 default: 38513859Sml29623 miocnak(wq, mp, 0, EINVAL); 38523859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid")); 38533859Sml29623 return; 38543859Sml29623 38553859Sml29623 case LB_GET_INFO_SIZE: 38563859Sml29623 case LB_GET_INFO: 38573859Sml29623 case LB_GET_MODE: 38583859Sml29623 need_privilege = B_FALSE; 38593859Sml29623 break; 38603859Sml29623 case LB_SET_MODE: 38613859Sml29623 break; 38623859Sml29623 38633859Sml29623 38643859Sml29623 case NXGE_GET_MII: 38653859Sml29623 case NXGE_PUT_MII: 38663859Sml29623 case NXGE_GET64: 38673859Sml29623 case NXGE_PUT64: 38683859Sml29623 case NXGE_GET_TX_RING_SZ: 38693859Sml29623 case NXGE_GET_TX_DESC: 38703859Sml29623 case NXGE_TX_SIDE_RESET: 38713859Sml29623 case NXGE_RX_SIDE_RESET: 38723859Sml29623 case NXGE_GLOBAL_RESET: 38733859Sml29623 case NXGE_RESET_MAC: 38743859Sml29623 case NXGE_TX_REGS_DUMP: 38753859Sml29623 case NXGE_RX_REGS_DUMP: 38763859Sml29623 case NXGE_INT_REGS_DUMP: 38773859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 38783859Sml29623 case NXGE_PUT_TCAM: 38793859Sml29623 case NXGE_GET_TCAM: 38803859Sml29623 case NXGE_RTRACE: 38813859Sml29623 case NXGE_RDUMP: 38823859Sml29623 38833859Sml29623 need_privilege = B_FALSE; 38843859Sml29623 break; 38853859Sml29623 case NXGE_INJECT_ERR: 38863859Sml29623 cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n"); 38873859Sml29623 nxge_err_inject(nxgep, wq, mp); 38883859Sml29623 break; 38893859Sml29623 } 38903859Sml29623 38913859Sml29623 if (need_privilege) { 38924185Sspeer err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 38933859Sml29623 if (err != 0) { 38943859Sml29623 miocnak(wq, mp, 0, err); 38953859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38966512Ssowmini "<== nxge_m_ioctl: no priv")); 38973859Sml29623 return; 38983859Sml29623 } 38993859Sml29623 } 39003859Sml29623 39013859Sml29623 switch (cmd) { 39023859Sml29623 39033859Sml29623 case LB_GET_MODE: 39043859Sml29623 case LB_SET_MODE: 39053859Sml29623 case LB_GET_INFO_SIZE: 39063859Sml29623 case LB_GET_INFO: 39073859Sml29623 nxge_loopback_ioctl(nxgep, wq, mp, iocp); 39083859Sml29623 break; 39093859Sml29623 39103859Sml29623 case NXGE_GET_MII: 39113859Sml29623 case NXGE_PUT_MII: 39123859Sml29623 case NXGE_PUT_TCAM: 39133859Sml29623 case NXGE_GET_TCAM: 39143859Sml29623 case NXGE_GET64: 39153859Sml29623 case NXGE_PUT64: 39163859Sml29623 case NXGE_GET_TX_RING_SZ: 39173859Sml29623 case NXGE_GET_TX_DESC: 39183859Sml29623 case NXGE_TX_SIDE_RESET: 39193859Sml29623 case NXGE_RX_SIDE_RESET: 39203859Sml29623 case NXGE_GLOBAL_RESET: 39213859Sml29623 case NXGE_RESET_MAC: 39223859Sml29623 case NXGE_TX_REGS_DUMP: 39233859Sml29623 case NXGE_RX_REGS_DUMP: 39243859Sml29623 case NXGE_INT_REGS_DUMP: 39253859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 39263859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39276512Ssowmini "==> nxge_m_ioctl: cmd 0x%x", cmd)); 39283859Sml29623 nxge_hw_ioctl(nxgep, wq, mp, iocp); 39293859Sml29623 break; 39303859Sml29623 } 39313859Sml29623 39323859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl")); 39333859Sml29623 } 39343859Sml29623 39353859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count); 39363859Sml29623 39373859Sml29623 static void 39383859Sml29623 nxge_m_resources(void *arg) 39393859Sml29623 { 39403859Sml29623 p_nxge_t nxgep = arg; 39413859Sml29623 mac_rx_fifo_t mrf; 39426495Sspeer 39436495Sspeer nxge_grp_set_t *set = &nxgep->rx_set; 39446495Sspeer uint8_t rdc; 39456495Sspeer 39466495Sspeer rx_rcr_ring_t *ring; 39473859Sml29623 39483859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources")); 39493859Sml29623 39503859Sml29623 MUTEX_ENTER(nxgep->genlock); 39513859Sml29623 39526495Sspeer if (set->owned.map == 0) { 39536495Sspeer NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 39546495Sspeer "nxge_m_resources: no receive resources")); 39556495Sspeer goto nxge_m_resources_exit; 39566495Sspeer } 39576495Sspeer 39583859Sml29623 /* 39593859Sml29623 * CR 6492541 Check to see if the drv_state has been initialized, 39603859Sml29623 * if not * call nxge_init(). 39613859Sml29623 */ 39623859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 39636495Sspeer if (nxge_init(nxgep) != NXGE_OK) 39643859Sml29623 goto nxge_m_resources_exit; 39653859Sml29623 } 39663859Sml29623 39673859Sml29623 mrf.mrf_type = MAC_RX_FIFO; 39683859Sml29623 mrf.mrf_blank = nxge_rx_hw_blank; 39693859Sml29623 mrf.mrf_arg = (void *)nxgep; 39703859Sml29623 39713859Sml29623 mrf.mrf_normal_blank_time = 128; 39723859Sml29623 mrf.mrf_normal_pkt_count = 8; 39733859Sml29623 39743859Sml29623 /* 39753859Sml29623 * Export our receive resources to the MAC layer. 39763859Sml29623 */ 39776495Sspeer for (rdc = 0; rdc < NXGE_MAX_RDCS; rdc++) { 39786495Sspeer if ((1 << rdc) & set->owned.map) { 39796495Sspeer ring = nxgep->rx_rcr_rings->rcr_rings[rdc]; 39806495Sspeer if (ring == 0) { 39816495Sspeer /* 39826495Sspeer * This is a big deal only if we are 39836495Sspeer * *not* in an LDOMs environment. 39846495Sspeer */ 39856495Sspeer if (nxgep->environs == SOLARIS_DOMAIN) { 39866495Sspeer cmn_err(CE_NOTE, 39876495Sspeer "==> nxge_m_resources: " 39886495Sspeer "ring %d == 0", rdc); 39896495Sspeer } 39906495Sspeer continue; 39916495Sspeer } 39926495Sspeer ring->rcr_mac_handle = mac_resource_add 39936495Sspeer (nxgep->mach, (mac_resource_t *)&mrf); 39946495Sspeer 39956495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39966495Sspeer "==> nxge_m_resources: RDC %d RCR %p MAC handle %p", 39976495Sspeer rdc, ring, ring->rcr_mac_handle)); 39986495Sspeer } 39993859Sml29623 } 40003859Sml29623 40013859Sml29623 nxge_m_resources_exit: 40023859Sml29623 MUTEX_EXIT(nxgep->genlock); 40033859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources")); 40043859Sml29623 } 40053859Sml29623 40066495Sspeer void 40073859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory) 40083859Sml29623 { 40093859Sml29623 p_nxge_mmac_stats_t mmac_stats; 40103859Sml29623 int i; 40113859Sml29623 nxge_mmac_t *mmac_info; 40123859Sml29623 40133859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 40143859Sml29623 40153859Sml29623 mmac_stats = &nxgep->statsp->mmac_stats; 40163859Sml29623 mmac_stats->mmac_max_cnt = mmac_info->num_mmac; 40173859Sml29623 mmac_stats->mmac_avail_cnt = mmac_info->naddrfree; 40183859Sml29623 40193859Sml29623 for (i = 0; i < ETHERADDRL; i++) { 40203859Sml29623 if (factory) { 40213859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 40226512Ssowmini = mmac_info->factory_mac_pool[slot][ 40236512Ssowmini (ETHERADDRL-1) - i]; 40243859Sml29623 } else { 40253859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 40266512Ssowmini = mmac_info->mac_pool[slot].addr[ 40276512Ssowmini (ETHERADDRL - 1) - i]; 40283859Sml29623 } 40293859Sml29623 } 40303859Sml29623 } 40313859Sml29623 40323859Sml29623 /* 40333859Sml29623 * nxge_altmac_set() -- Set an alternate MAC address 40343859Sml29623 */ 40353859Sml29623 static int 40363859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot) 40373859Sml29623 { 40383859Sml29623 uint8_t addrn; 40393859Sml29623 uint8_t portn; 40403859Sml29623 npi_mac_addr_t altmac; 40414484Sspeer hostinfo_t mac_rdc; 40424484Sspeer p_nxge_class_pt_cfg_t clscfgp; 40433859Sml29623 40443859Sml29623 altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff); 40453859Sml29623 altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff); 40463859Sml29623 altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff); 40473859Sml29623 40483859Sml29623 portn = nxgep->mac.portnum; 40493859Sml29623 addrn = (uint8_t)slot - 1; 40503859Sml29623 40513859Sml29623 if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn, 40526512Ssowmini addrn, &altmac) != NPI_SUCCESS) 40533859Sml29623 return (EIO); 40544484Sspeer 40554484Sspeer /* 40564484Sspeer * Set the rdc table number for the host info entry 40574484Sspeer * for this mac address slot. 40584484Sspeer */ 40594484Sspeer clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config; 40604484Sspeer mac_rdc.value = 0; 40614484Sspeer mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl; 40624484Sspeer mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr; 40634484Sspeer 40644484Sspeer if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET, 40654484Sspeer nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) { 40664484Sspeer return (EIO); 40674484Sspeer } 40684484Sspeer 40693859Sml29623 /* 40703859Sml29623 * Enable comparison with the alternate MAC address. 40713859Sml29623 * While the first alternate addr is enabled by bit 1 of register 40723859Sml29623 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register 40733859Sml29623 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn 40743859Sml29623 * accordingly before calling npi_mac_altaddr_entry. 40753859Sml29623 */ 40763859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 40773859Sml29623 addrn = (uint8_t)slot - 1; 40783859Sml29623 else 40793859Sml29623 addrn = (uint8_t)slot; 40803859Sml29623 40813859Sml29623 if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn) 40826512Ssowmini != NPI_SUCCESS) 40833859Sml29623 return (EIO); 40843859Sml29623 40853859Sml29623 return (0); 40863859Sml29623 } 40873859Sml29623 40883859Sml29623 /* 40893859Sml29623 * nxeg_m_mmac_add() - find an unused address slot, set the address 40903859Sml29623 * value to the one specified, enable the port to start filtering on 40913859Sml29623 * the new MAC address. Returns 0 on success. 40923859Sml29623 */ 40936495Sspeer int 40943859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr) 40953859Sml29623 { 40963859Sml29623 p_nxge_t nxgep = arg; 40973859Sml29623 mac_addr_slot_t slot; 40983859Sml29623 nxge_mmac_t *mmac_info; 40993859Sml29623 int err; 41003859Sml29623 nxge_status_t status; 41013859Sml29623 41023859Sml29623 mutex_enter(nxgep->genlock); 41033859Sml29623 41043859Sml29623 /* 41053859Sml29623 * Make sure that nxge is initialized, if _start() has 41063859Sml29623 * not been called. 41073859Sml29623 */ 41083859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 41093859Sml29623 status = nxge_init(nxgep); 41103859Sml29623 if (status != NXGE_OK) { 41113859Sml29623 mutex_exit(nxgep->genlock); 41123859Sml29623 return (ENXIO); 41133859Sml29623 } 41143859Sml29623 } 41153859Sml29623 41163859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 41173859Sml29623 if (mmac_info->naddrfree == 0) { 41183859Sml29623 mutex_exit(nxgep->genlock); 41193859Sml29623 return (ENOSPC); 41203859Sml29623 } 41213859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 41226512Ssowmini maddr->mma_addrlen)) { 41233859Sml29623 mutex_exit(nxgep->genlock); 41243859Sml29623 return (EINVAL); 41253859Sml29623 } 41263859Sml29623 /* 41273859Sml29623 * Search for the first available slot. Because naddrfree 41283859Sml29623 * is not zero, we are guaranteed to find one. 41293859Sml29623 * Slot 0 is for unique (primary) MAC. The first alternate 41303859Sml29623 * MAC slot is slot 1. 41313859Sml29623 * Each of the first two ports of Neptune has 16 alternate 41326495Sspeer * MAC slots but only the first 7 (of 15) slots have assigned factory 41333859Sml29623 * MAC addresses. We first search among the slots without bundled 41343859Sml29623 * factory MACs. If we fail to find one in that range, then we 41353859Sml29623 * search the slots with bundled factory MACs. A factory MAC 41363859Sml29623 * will be wasted while the slot is used with a user MAC address. 41373859Sml29623 * But the slot could be used by factory MAC again after calling 41383859Sml29623 * nxge_m_mmac_remove and nxge_m_mmac_reserve. 41393859Sml29623 */ 41403859Sml29623 if (mmac_info->num_factory_mmac < mmac_info->num_mmac) { 41413859Sml29623 for (slot = mmac_info->num_factory_mmac + 1; 41426512Ssowmini slot <= mmac_info->num_mmac; slot++) { 41433859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41443859Sml29623 break; 41453859Sml29623 } 41463859Sml29623 if (slot > mmac_info->num_mmac) { 41473859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; 41486512Ssowmini slot++) { 41493859Sml29623 if (!(mmac_info->mac_pool[slot].flags 41506512Ssowmini & MMAC_SLOT_USED)) 41513859Sml29623 break; 41523859Sml29623 } 41533859Sml29623 } 41543859Sml29623 } else { 41553859Sml29623 for (slot = 1; slot <= mmac_info->num_mmac; slot++) { 41563859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41573859Sml29623 break; 41583859Sml29623 } 41593859Sml29623 } 41603859Sml29623 ASSERT(slot <= mmac_info->num_mmac); 41613859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) { 41623859Sml29623 mutex_exit(nxgep->genlock); 41633859Sml29623 return (err); 41643859Sml29623 } 41653859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL); 41663859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED; 41673859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 41683859Sml29623 mmac_info->naddrfree--; 41693859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 41703859Sml29623 41713859Sml29623 maddr->mma_slot = slot; 41723859Sml29623 41733859Sml29623 mutex_exit(nxgep->genlock); 41743859Sml29623 return (0); 41753859Sml29623 } 41763859Sml29623 41773859Sml29623 /* 41783859Sml29623 * This function reserves an unused slot and programs the slot and the HW 41793859Sml29623 * with a factory mac address. 41803859Sml29623 */ 41813859Sml29623 static int 41823859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr) 41833859Sml29623 { 41843859Sml29623 p_nxge_t nxgep = arg; 41853859Sml29623 mac_addr_slot_t slot; 41863859Sml29623 nxge_mmac_t *mmac_info; 41873859Sml29623 int err; 41883859Sml29623 nxge_status_t status; 41893859Sml29623 41903859Sml29623 mutex_enter(nxgep->genlock); 41913859Sml29623 41923859Sml29623 /* 41933859Sml29623 * Make sure that nxge is initialized, if _start() has 41943859Sml29623 * not been called. 41953859Sml29623 */ 41963859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 41973859Sml29623 status = nxge_init(nxgep); 41983859Sml29623 if (status != NXGE_OK) { 41993859Sml29623 mutex_exit(nxgep->genlock); 42003859Sml29623 return (ENXIO); 42013859Sml29623 } 42023859Sml29623 } 42033859Sml29623 42043859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 42053859Sml29623 if (mmac_info->naddrfree == 0) { 42063859Sml29623 mutex_exit(nxgep->genlock); 42073859Sml29623 return (ENOSPC); 42083859Sml29623 } 42093859Sml29623 42103859Sml29623 slot = maddr->mma_slot; 42113859Sml29623 if (slot == -1) { /* -1: Take the first available slot */ 42123859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) { 42133859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 42143859Sml29623 break; 42153859Sml29623 } 42163859Sml29623 if (slot > mmac_info->num_factory_mmac) { 42173859Sml29623 mutex_exit(nxgep->genlock); 42183859Sml29623 return (ENOSPC); 42193859Sml29623 } 42203859Sml29623 } 42213859Sml29623 if (slot < 1 || slot > mmac_info->num_factory_mmac) { 42223859Sml29623 /* 42233859Sml29623 * Do not support factory MAC at a slot greater than 42243859Sml29623 * num_factory_mmac even when there are available factory 42253859Sml29623 * MAC addresses because the alternate MACs are bundled with 42263859Sml29623 * slot[1] through slot[num_factory_mmac] 42273859Sml29623 */ 42283859Sml29623 mutex_exit(nxgep->genlock); 42293859Sml29623 return (EINVAL); 42303859Sml29623 } 42313859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 42323859Sml29623 mutex_exit(nxgep->genlock); 42333859Sml29623 return (EBUSY); 42343859Sml29623 } 42353859Sml29623 /* Verify the address to be reserved */ 42363859Sml29623 if (!mac_unicst_verify(nxgep->mach, 42376512Ssowmini mmac_info->factory_mac_pool[slot], ETHERADDRL)) { 42383859Sml29623 mutex_exit(nxgep->genlock); 42393859Sml29623 return (EINVAL); 42403859Sml29623 } 42413859Sml29623 if (err = nxge_altmac_set(nxgep, 42426512Ssowmini mmac_info->factory_mac_pool[slot], slot)) { 42433859Sml29623 mutex_exit(nxgep->genlock); 42443859Sml29623 return (err); 42453859Sml29623 } 42463859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL); 42473859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42483859Sml29623 mmac_info->naddrfree--; 42493859Sml29623 42503859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_TRUE); 42513859Sml29623 mutex_exit(nxgep->genlock); 42523859Sml29623 42533859Sml29623 /* Pass info back to the caller */ 42543859Sml29623 maddr->mma_slot = slot; 42553859Sml29623 maddr->mma_addrlen = ETHERADDRL; 42563859Sml29623 maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42573859Sml29623 42583859Sml29623 return (0); 42593859Sml29623 } 42603859Sml29623 42613859Sml29623 /* 42623859Sml29623 * Remove the specified mac address and update the HW not to filter 42633859Sml29623 * the mac address anymore. 42643859Sml29623 */ 42656495Sspeer int 42663859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot) 42673859Sml29623 { 42683859Sml29623 p_nxge_t nxgep = arg; 42693859Sml29623 nxge_mmac_t *mmac_info; 42703859Sml29623 uint8_t addrn; 42713859Sml29623 uint8_t portn; 42723859Sml29623 int err = 0; 42733859Sml29623 nxge_status_t status; 42743859Sml29623 42753859Sml29623 mutex_enter(nxgep->genlock); 42763859Sml29623 42773859Sml29623 /* 42783859Sml29623 * Make sure that nxge is initialized, if _start() has 42793859Sml29623 * not been called. 42803859Sml29623 */ 42813859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 42823859Sml29623 status = nxge_init(nxgep); 42833859Sml29623 if (status != NXGE_OK) { 42843859Sml29623 mutex_exit(nxgep->genlock); 42853859Sml29623 return (ENXIO); 42863859Sml29623 } 42873859Sml29623 } 42883859Sml29623 42893859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 42903859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 42913859Sml29623 mutex_exit(nxgep->genlock); 42923859Sml29623 return (EINVAL); 42933859Sml29623 } 42943859Sml29623 42953859Sml29623 portn = nxgep->mac.portnum; 42963859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 42973859Sml29623 addrn = (uint8_t)slot - 1; 42983859Sml29623 else 42993859Sml29623 addrn = (uint8_t)slot; 43003859Sml29623 43013859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 43023859Sml29623 if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn) 43036512Ssowmini == NPI_SUCCESS) { 43043859Sml29623 mmac_info->naddrfree++; 43053859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED; 43063859Sml29623 /* 43073859Sml29623 * Regardless if the MAC we just stopped filtering 43083859Sml29623 * is a user addr or a facory addr, we must set 43093859Sml29623 * the MMAC_VENDOR_ADDR flag if this slot has an 43103859Sml29623 * associated factory MAC to indicate that a factory 43113859Sml29623 * MAC is available. 43123859Sml29623 */ 43133859Sml29623 if (slot <= mmac_info->num_factory_mmac) { 43143859Sml29623 mmac_info->mac_pool[slot].flags 43156512Ssowmini |= MMAC_VENDOR_ADDR; 43163859Sml29623 } 43173859Sml29623 /* 43183859Sml29623 * Clear mac_pool[slot].addr so that kstat shows 0 43193859Sml29623 * alternate MAC address if the slot is not used. 43203859Sml29623 * (But nxge_m_mmac_get returns the factory MAC even 43213859Sml29623 * when the slot is not used!) 43223859Sml29623 */ 43233859Sml29623 bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL); 43243859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 43253859Sml29623 } else { 43263859Sml29623 err = EIO; 43273859Sml29623 } 43283859Sml29623 } else { 43293859Sml29623 err = EINVAL; 43303859Sml29623 } 43313859Sml29623 43323859Sml29623 mutex_exit(nxgep->genlock); 43333859Sml29623 return (err); 43343859Sml29623 } 43353859Sml29623 43363859Sml29623 /* 43373859Sml29623 * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve(). 43383859Sml29623 */ 43393859Sml29623 static int 43403859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr) 43413859Sml29623 { 43423859Sml29623 p_nxge_t nxgep = arg; 43433859Sml29623 mac_addr_slot_t slot; 43443859Sml29623 nxge_mmac_t *mmac_info; 43453859Sml29623 int err = 0; 43463859Sml29623 nxge_status_t status; 43473859Sml29623 43483859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 43496512Ssowmini maddr->mma_addrlen)) 43503859Sml29623 return (EINVAL); 43513859Sml29623 43523859Sml29623 slot = maddr->mma_slot; 43533859Sml29623 43543859Sml29623 mutex_enter(nxgep->genlock); 43553859Sml29623 43563859Sml29623 /* 43573859Sml29623 * Make sure that nxge is initialized, if _start() has 43583859Sml29623 * not been called. 43593859Sml29623 */ 43603859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 43613859Sml29623 status = nxge_init(nxgep); 43623859Sml29623 if (status != NXGE_OK) { 43633859Sml29623 mutex_exit(nxgep->genlock); 43643859Sml29623 return (ENXIO); 43653859Sml29623 } 43663859Sml29623 } 43673859Sml29623 43683859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 43693859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 43703859Sml29623 mutex_exit(nxgep->genlock); 43713859Sml29623 return (EINVAL); 43723859Sml29623 } 43733859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 43743859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) 43756512Ssowmini != 0) { 43763859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, 43776512Ssowmini ETHERADDRL); 43783859Sml29623 /* 43793859Sml29623 * Assume that the MAC passed down from the caller 43803859Sml29623 * is not a factory MAC address (The user should 43813859Sml29623 * call mmac_remove followed by mmac_reserve if 43823859Sml29623 * he wants to use the factory MAC for this slot). 43833859Sml29623 */ 43843859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 43853859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 43863859Sml29623 } 43873859Sml29623 } else { 43883859Sml29623 err = EINVAL; 43893859Sml29623 } 43903859Sml29623 mutex_exit(nxgep->genlock); 43913859Sml29623 return (err); 43923859Sml29623 } 43933859Sml29623 43943859Sml29623 /* 43953859Sml29623 * nxge_m_mmac_get() - Get the MAC address and other information 43963859Sml29623 * related to the slot. mma_flags should be set to 0 in the call. 43973859Sml29623 * Note: although kstat shows MAC address as zero when a slot is 43983859Sml29623 * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC 43993859Sml29623 * to the caller as long as the slot is not using a user MAC address. 44003859Sml29623 * The following table shows the rules, 44013859Sml29623 * 44023859Sml29623 * USED VENDOR mma_addr 44033859Sml29623 * ------------------------------------------------------------ 44043859Sml29623 * (1) Slot uses a user MAC: yes no user MAC 44053859Sml29623 * (2) Slot uses a factory MAC: yes yes factory MAC 44063859Sml29623 * (3) Slot is not used but is 44073859Sml29623 * factory MAC capable: no yes factory MAC 44083859Sml29623 * (4) Slot is not used and is 44093859Sml29623 * not factory MAC capable: no no 0 44103859Sml29623 * ------------------------------------------------------------ 44113859Sml29623 */ 44123859Sml29623 static int 44133859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr) 44143859Sml29623 { 44153859Sml29623 nxge_t *nxgep = arg; 44163859Sml29623 mac_addr_slot_t slot; 44173859Sml29623 nxge_mmac_t *mmac_info; 44183859Sml29623 nxge_status_t status; 44193859Sml29623 44203859Sml29623 slot = maddr->mma_slot; 44213859Sml29623 44223859Sml29623 mutex_enter(nxgep->genlock); 44233859Sml29623 44243859Sml29623 /* 44253859Sml29623 * Make sure that nxge is initialized, if _start() has 44263859Sml29623 * not been called. 44273859Sml29623 */ 44283859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 44293859Sml29623 status = nxge_init(nxgep); 44303859Sml29623 if (status != NXGE_OK) { 44313859Sml29623 mutex_exit(nxgep->genlock); 44323859Sml29623 return (ENXIO); 44333859Sml29623 } 44343859Sml29623 } 44353859Sml29623 44363859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 44373859Sml29623 44383859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 44393859Sml29623 mutex_exit(nxgep->genlock); 44403859Sml29623 return (EINVAL); 44413859Sml29623 } 44423859Sml29623 maddr->mma_flags = 0; 44433859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) 44443859Sml29623 maddr->mma_flags |= MMAC_SLOT_USED; 44453859Sml29623 44463859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) { 44473859Sml29623 maddr->mma_flags |= MMAC_VENDOR_ADDR; 44483859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], 44496512Ssowmini maddr->mma_addr, ETHERADDRL); 44503859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44513859Sml29623 } else { 44523859Sml29623 if (maddr->mma_flags & MMAC_SLOT_USED) { 44533859Sml29623 bcopy(mmac_info->mac_pool[slot].addr, 44546512Ssowmini maddr->mma_addr, ETHERADDRL); 44553859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44563859Sml29623 } else { 44573859Sml29623 bzero(maddr->mma_addr, ETHERADDRL); 44583859Sml29623 maddr->mma_addrlen = 0; 44593859Sml29623 } 44603859Sml29623 } 44613859Sml29623 mutex_exit(nxgep->genlock); 44623859Sml29623 return (0); 44633859Sml29623 } 44643859Sml29623 44653859Sml29623 static boolean_t 44663859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 44673859Sml29623 { 44683859Sml29623 nxge_t *nxgep = arg; 44693859Sml29623 uint32_t *txflags = cap_data; 44703859Sml29623 multiaddress_capab_t *mmacp = cap_data; 44713859Sml29623 44723859Sml29623 switch (cap) { 44733859Sml29623 case MAC_CAPAB_HCKSUM: 44746495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 44756611Sml29623 "==> nxge_m_getcapab: checksum %d", nxge_cksum_offload)); 44766611Sml29623 if (nxge_cksum_offload <= 1) { 44776495Sspeer *txflags = HCKSUM_INET_PARTIAL; 44786495Sspeer } 44793859Sml29623 break; 44806495Sspeer 44813859Sml29623 case MAC_CAPAB_POLL: 44823859Sml29623 /* 44833859Sml29623 * There's nothing for us to fill in, simply returning 44843859Sml29623 * B_TRUE stating that we support polling is sufficient. 44853859Sml29623 */ 44863859Sml29623 break; 44873859Sml29623 44883859Sml29623 case MAC_CAPAB_MULTIADDRESS: 44896495Sspeer mmacp = (multiaddress_capab_t *)cap_data; 44903859Sml29623 mutex_enter(nxgep->genlock); 44913859Sml29623 44923859Sml29623 mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac; 44933859Sml29623 mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree; 44946611Sml29623 mmacp->maddr_flag = 0; /* 0 is required by PSARC2006/265 */ 44953859Sml29623 /* 44963859Sml29623 * maddr_handle is driver's private data, passed back to 44973859Sml29623 * entry point functions as arg. 44983859Sml29623 */ 44993859Sml29623 mmacp->maddr_handle = nxgep; 45003859Sml29623 mmacp->maddr_add = nxge_m_mmac_add; 45013859Sml29623 mmacp->maddr_remove = nxge_m_mmac_remove; 45023859Sml29623 mmacp->maddr_modify = nxge_m_mmac_modify; 45033859Sml29623 mmacp->maddr_get = nxge_m_mmac_get; 45043859Sml29623 mmacp->maddr_reserve = nxge_m_mmac_reserve; 45053859Sml29623 45063859Sml29623 mutex_exit(nxgep->genlock); 45073859Sml29623 break; 45086495Sspeer 45095770Sml29623 case MAC_CAPAB_LSO: { 45105770Sml29623 mac_capab_lso_t *cap_lso = cap_data; 45115770Sml29623 45126003Sml29623 if (nxgep->soft_lso_enable) { 45136611Sml29623 if (nxge_cksum_offload <= 1) { 45146611Sml29623 cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4; 45156611Sml29623 if (nxge_lso_max > NXGE_LSO_MAXLEN) { 45166611Sml29623 nxge_lso_max = NXGE_LSO_MAXLEN; 45176611Sml29623 } 45186611Sml29623 cap_lso->lso_basic_tcp_ipv4.lso_max = 45196611Sml29623 nxge_lso_max; 45205770Sml29623 } 45215770Sml29623 break; 45225770Sml29623 } else { 45235770Sml29623 return (B_FALSE); 45245770Sml29623 } 45255770Sml29623 } 45265770Sml29623 45276495Sspeer #if defined(sun4v) 45286495Sspeer case MAC_CAPAB_RINGS: { 45296495Sspeer mac_capab_rings_t *mrings = (mac_capab_rings_t *)cap_data; 45306495Sspeer 45316495Sspeer /* 45326495Sspeer * Only the service domain driver responds to 45336495Sspeer * this capability request. 45346495Sspeer */ 45356495Sspeer if (isLDOMservice(nxgep)) { 45366495Sspeer mrings->mr_handle = (void *)nxgep; 45376495Sspeer 45386495Sspeer /* 45396495Sspeer * No dynamic allocation of groups and 45406495Sspeer * rings at this time. Shares dictate the 45416705Sml29623 * configuration. 45426495Sspeer */ 45436495Sspeer mrings->mr_gadd_ring = NULL; 45446495Sspeer mrings->mr_grem_ring = NULL; 45456495Sspeer mrings->mr_rget = NULL; 45466495Sspeer mrings->mr_gget = nxge_hio_group_get; 45476495Sspeer 45486495Sspeer if (mrings->mr_type == MAC_RING_TYPE_RX) { 45496495Sspeer mrings->mr_rnum = 8; /* XXX */ 45506495Sspeer mrings->mr_gnum = 6; /* XXX */ 45516495Sspeer } else { 45526495Sspeer mrings->mr_rnum = 8; /* XXX */ 45536495Sspeer mrings->mr_gnum = 0; /* XXX */ 45546495Sspeer } 45556495Sspeer } else 45566495Sspeer return (B_FALSE); 45576495Sspeer break; 45586495Sspeer } 45596495Sspeer 45606495Sspeer case MAC_CAPAB_SHARES: { 45616495Sspeer mac_capab_share_t *mshares = (mac_capab_share_t *)cap_data; 45626495Sspeer 45636495Sspeer /* 45646495Sspeer * Only the service domain driver responds to 45656495Sspeer * this capability request. 45666495Sspeer */ 45676495Sspeer if (isLDOMservice(nxgep)) { 45686495Sspeer mshares->ms_snum = 3; 45696495Sspeer mshares->ms_handle = (void *)nxgep; 45706495Sspeer mshares->ms_salloc = nxge_hio_share_alloc; 45716495Sspeer mshares->ms_sfree = nxge_hio_share_free; 45726495Sspeer mshares->ms_sadd = NULL; 45736495Sspeer mshares->ms_sremove = NULL; 45746495Sspeer mshares->ms_squery = nxge_hio_share_query; 45756495Sspeer } else 45766495Sspeer return (B_FALSE); 45776495Sspeer break; 45786495Sspeer } 45796495Sspeer #endif 45803859Sml29623 default: 45813859Sml29623 return (B_FALSE); 45823859Sml29623 } 45833859Sml29623 return (B_TRUE); 45843859Sml29623 } 45853859Sml29623 45866439Sml29623 static boolean_t 45876439Sml29623 nxge_param_locked(mac_prop_id_t pr_num) 45886439Sml29623 { 45896439Sml29623 /* 45906439Sml29623 * All adv_* parameters are locked (read-only) while 45916439Sml29623 * the device is in any sort of loopback mode ... 45926439Sml29623 */ 45936439Sml29623 switch (pr_num) { 45946789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 45956789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 45966789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 45976789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 45986789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 45996789Sam223141 case MAC_PROP_EN_100FDX_CAP: 46006789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 46016789Sam223141 case MAC_PROP_EN_100HDX_CAP: 46026789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 46036789Sam223141 case MAC_PROP_EN_10FDX_CAP: 46046789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 46056789Sam223141 case MAC_PROP_EN_10HDX_CAP: 46066789Sam223141 case MAC_PROP_AUTONEG: 46076789Sam223141 case MAC_PROP_FLOWCTRL: 46086439Sml29623 return (B_TRUE); 46096439Sml29623 } 46106439Sml29623 return (B_FALSE); 46116439Sml29623 } 46126439Sml29623 46136439Sml29623 /* 46146439Sml29623 * callback functions for set/get of properties 46156439Sml29623 */ 46166439Sml29623 static int 46176439Sml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 46186439Sml29623 uint_t pr_valsize, const void *pr_val) 46196439Sml29623 { 46206439Sml29623 nxge_t *nxgep = barg; 46216439Sml29623 p_nxge_param_t param_arr; 46226439Sml29623 p_nxge_stats_t statsp; 46236439Sml29623 int err = 0; 46246439Sml29623 uint8_t val; 46256439Sml29623 uint32_t cur_mtu, new_mtu, old_framesize; 46266439Sml29623 link_flowctrl_t fl; 46276439Sml29623 46286439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop")); 46296439Sml29623 param_arr = nxgep->param_arr; 46306439Sml29623 statsp = nxgep->statsp; 46316439Sml29623 mutex_enter(nxgep->genlock); 46326439Sml29623 if (statsp->port_stats.lb_mode != nxge_lb_normal && 46336439Sml29623 nxge_param_locked(pr_num)) { 46346439Sml29623 /* 46356439Sml29623 * All adv_* parameters are locked (read-only) 46366439Sml29623 * while the device is in any sort of loopback mode. 46376439Sml29623 */ 46386439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46396439Sml29623 "==> nxge_m_setprop: loopback mode: read only")); 46406439Sml29623 mutex_exit(nxgep->genlock); 46416439Sml29623 return (EBUSY); 46426439Sml29623 } 46436439Sml29623 46446439Sml29623 val = *(uint8_t *)pr_val; 46456439Sml29623 switch (pr_num) { 46466789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 46476439Sml29623 nxgep->param_en_1000fdx = val; 46486439Sml29623 param_arr[param_anar_1000fdx].value = val; 46496439Sml29623 46506439Sml29623 goto reprogram; 46516439Sml29623 46526789Sam223141 case MAC_PROP_EN_100FDX_CAP: 46536439Sml29623 nxgep->param_en_100fdx = val; 46546439Sml29623 param_arr[param_anar_100fdx].value = val; 46556439Sml29623 46566439Sml29623 goto reprogram; 46576439Sml29623 46586789Sam223141 case MAC_PROP_EN_10FDX_CAP: 46596439Sml29623 nxgep->param_en_10fdx = val; 46606439Sml29623 param_arr[param_anar_10fdx].value = val; 46616439Sml29623 46626439Sml29623 goto reprogram; 46636439Sml29623 46646789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 46656789Sam223141 case MAC_PROP_EN_100HDX_CAP: 46666789Sam223141 case MAC_PROP_EN_10HDX_CAP: 46676789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 46686789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 46696789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 46706789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 46716789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 46726789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 46736789Sam223141 case MAC_PROP_STATUS: 46746789Sam223141 case MAC_PROP_SPEED: 46756789Sam223141 case MAC_PROP_DUPLEX: 46766439Sml29623 err = EINVAL; /* cannot set read-only properties */ 46776439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46786439Sml29623 "==> nxge_m_setprop: read only property %d", 46796439Sml29623 pr_num)); 46806439Sml29623 break; 46816439Sml29623 46826789Sam223141 case MAC_PROP_AUTONEG: 46836439Sml29623 param_arr[param_autoneg].value = val; 46846439Sml29623 46856439Sml29623 goto reprogram; 46866439Sml29623 46876789Sam223141 case MAC_PROP_MTU: 46886439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 46896439Sml29623 err = EBUSY; 46906439Sml29623 break; 46916439Sml29623 } 46926439Sml29623 46936439Sml29623 cur_mtu = nxgep->mac.default_mtu; 46946439Sml29623 bcopy(pr_val, &new_mtu, sizeof (new_mtu)); 46956439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46966439Sml29623 "==> nxge_m_setprop: set MTU: %d is_jumbo %d", 46976439Sml29623 new_mtu, nxgep->mac.is_jumbo)); 46986439Sml29623 46996439Sml29623 if (new_mtu == cur_mtu) { 47006439Sml29623 err = 0; 47016439Sml29623 break; 47026439Sml29623 } 47036439Sml29623 if (new_mtu < NXGE_DEFAULT_MTU || 47046439Sml29623 new_mtu > NXGE_MAXIMUM_MTU) { 47056439Sml29623 err = EINVAL; 47066439Sml29623 break; 47076439Sml29623 } 47086439Sml29623 47096439Sml29623 if ((new_mtu > NXGE_DEFAULT_MTU) && 47106439Sml29623 !nxgep->mac.is_jumbo) { 47116439Sml29623 err = EINVAL; 47126439Sml29623 break; 47136439Sml29623 } 47146439Sml29623 47156439Sml29623 old_framesize = (uint32_t)nxgep->mac.maxframesize; 47166439Sml29623 nxgep->mac.maxframesize = (uint16_t) 47176439Sml29623 (new_mtu + NXGE_EHEADER_VLAN_CRC); 47186439Sml29623 if (nxge_mac_set_framesize(nxgep)) { 47196444Sml29623 nxgep->mac.maxframesize = 47206444Sml29623 (uint16_t)old_framesize; 47216439Sml29623 err = EINVAL; 47226439Sml29623 break; 47236439Sml29623 } 47246439Sml29623 47256439Sml29623 err = mac_maxsdu_update(nxgep->mach, new_mtu); 47266439Sml29623 if (err) { 47276444Sml29623 nxgep->mac.maxframesize = 47286444Sml29623 (uint16_t)old_framesize; 47296439Sml29623 err = EINVAL; 47306439Sml29623 break; 47316439Sml29623 } 47326439Sml29623 47336439Sml29623 nxgep->mac.default_mtu = new_mtu; 47346439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47356439Sml29623 "==> nxge_m_setprop: set MTU: %d maxframe %d", 47366439Sml29623 new_mtu, nxgep->mac.maxframesize)); 47376439Sml29623 break; 47386439Sml29623 47396789Sam223141 case MAC_PROP_FLOWCTRL: 47406439Sml29623 bcopy(pr_val, &fl, sizeof (fl)); 47416439Sml29623 switch (fl) { 47426439Sml29623 default: 47436439Sml29623 err = EINVAL; 47446439Sml29623 break; 47456439Sml29623 47466439Sml29623 case LINK_FLOWCTRL_NONE: 47476439Sml29623 param_arr[param_anar_pause].value = 0; 47486439Sml29623 break; 47496439Sml29623 47506439Sml29623 case LINK_FLOWCTRL_RX: 47516439Sml29623 param_arr[param_anar_pause].value = 1; 47526439Sml29623 break; 47536439Sml29623 47546439Sml29623 case LINK_FLOWCTRL_TX: 47556439Sml29623 case LINK_FLOWCTRL_BI: 47566439Sml29623 err = EINVAL; 47576439Sml29623 break; 47586439Sml29623 } 47596439Sml29623 47606439Sml29623 reprogram: 47616439Sml29623 if (err == 0) { 47626439Sml29623 if (!nxge_param_link_update(nxgep)) { 47636439Sml29623 err = EINVAL; 47646439Sml29623 } 47656439Sml29623 } 47666439Sml29623 break; 47676789Sam223141 case MAC_PROP_PRIVATE: 47686439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47696439Sml29623 "==> nxge_m_setprop: private property")); 47706439Sml29623 err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize, 47716439Sml29623 pr_val); 47726439Sml29623 break; 47736512Ssowmini 47746512Ssowmini default: 47756512Ssowmini err = ENOTSUP; 47766512Ssowmini break; 47776439Sml29623 } 47786439Sml29623 47796439Sml29623 mutex_exit(nxgep->genlock); 47806439Sml29623 47816439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47826439Sml29623 "<== nxge_m_setprop (return %d)", err)); 47836439Sml29623 return (err); 47846439Sml29623 } 47856439Sml29623 47866439Sml29623 static int 47876439Sml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 47886512Ssowmini uint_t pr_flags, uint_t pr_valsize, void *pr_val) 47896439Sml29623 { 47906439Sml29623 nxge_t *nxgep = barg; 47916439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 47926439Sml29623 p_nxge_stats_t statsp = nxgep->statsp; 47936439Sml29623 int err = 0; 47946439Sml29623 link_flowctrl_t fl; 47956439Sml29623 uint64_t tmp = 0; 47966512Ssowmini link_state_t ls; 47976789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 47986439Sml29623 47996439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48006439Sml29623 "==> nxge_m_getprop: pr_num %d", pr_num)); 48016512Ssowmini 48026512Ssowmini if (pr_valsize == 0) 48036512Ssowmini return (EINVAL); 48046512Ssowmini 48056789Sam223141 if ((is_default) && (pr_num != MAC_PROP_PRIVATE)) { 48066512Ssowmini err = nxge_get_def_val(nxgep, pr_num, pr_valsize, pr_val); 48076512Ssowmini return (err); 48086512Ssowmini } 48096512Ssowmini 48106439Sml29623 bzero(pr_val, pr_valsize); 48116439Sml29623 switch (pr_num) { 48126789Sam223141 case MAC_PROP_DUPLEX: 48136439Sml29623 *(uint8_t *)pr_val = statsp->mac_stats.link_duplex; 48146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48156439Sml29623 "==> nxge_m_getprop: duplex mode %d", 48166439Sml29623 *(uint8_t *)pr_val)); 48176439Sml29623 break; 48186439Sml29623 48196789Sam223141 case MAC_PROP_SPEED: 48206439Sml29623 if (pr_valsize < sizeof (uint64_t)) 48216439Sml29623 return (EINVAL); 48226439Sml29623 tmp = statsp->mac_stats.link_speed * 1000000ull; 48236439Sml29623 bcopy(&tmp, pr_val, sizeof (tmp)); 48246439Sml29623 break; 48256439Sml29623 48266789Sam223141 case MAC_PROP_STATUS: 48276512Ssowmini if (pr_valsize < sizeof (link_state_t)) 48286439Sml29623 return (EINVAL); 48296512Ssowmini if (!statsp->mac_stats.link_up) 48306512Ssowmini ls = LINK_STATE_DOWN; 48316512Ssowmini else 48326512Ssowmini ls = LINK_STATE_UP; 48336512Ssowmini bcopy(&ls, pr_val, sizeof (ls)); 48346439Sml29623 break; 48356439Sml29623 48366789Sam223141 case MAC_PROP_AUTONEG: 48376439Sml29623 *(uint8_t *)pr_val = 48386439Sml29623 param_arr[param_autoneg].value; 48396439Sml29623 break; 48406439Sml29623 48416789Sam223141 case MAC_PROP_FLOWCTRL: 48426439Sml29623 if (pr_valsize < sizeof (link_flowctrl_t)) 48436439Sml29623 return (EINVAL); 48446439Sml29623 48456439Sml29623 fl = LINK_FLOWCTRL_NONE; 48466439Sml29623 if (param_arr[param_anar_pause].value) { 48476439Sml29623 fl = LINK_FLOWCTRL_RX; 48486439Sml29623 } 48496439Sml29623 bcopy(&fl, pr_val, sizeof (fl)); 48506439Sml29623 break; 48516439Sml29623 48526789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 48536439Sml29623 *(uint8_t *)pr_val = 48546439Sml29623 param_arr[param_anar_1000fdx].value; 48556439Sml29623 break; 48566439Sml29623 48576789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 48586439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_1000fdx; 48596439Sml29623 break; 48606439Sml29623 48616789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 48626439Sml29623 *(uint8_t *)pr_val = 48636439Sml29623 param_arr[param_anar_100fdx].value; 48646439Sml29623 break; 48656439Sml29623 48666789Sam223141 case MAC_PROP_EN_100FDX_CAP: 48676439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_100fdx; 48686439Sml29623 break; 48696439Sml29623 48706789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 48716439Sml29623 *(uint8_t *)pr_val = 48726439Sml29623 param_arr[param_anar_10fdx].value; 48736439Sml29623 break; 48746439Sml29623 48756789Sam223141 case MAC_PROP_EN_10FDX_CAP: 48766439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_10fdx; 48776439Sml29623 break; 48786439Sml29623 48796789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 48806789Sam223141 case MAC_PROP_EN_100HDX_CAP: 48816789Sam223141 case MAC_PROP_EN_10HDX_CAP: 48826789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 48836789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 48846789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 48856512Ssowmini err = ENOTSUP; 48866512Ssowmini break; 48876512Ssowmini 48886789Sam223141 case MAC_PROP_PRIVATE: 48896512Ssowmini err = nxge_get_priv_prop(nxgep, pr_name, pr_flags, 48906512Ssowmini pr_valsize, pr_val); 48916512Ssowmini break; 48926512Ssowmini default: 48936439Sml29623 err = EINVAL; 48946439Sml29623 break; 48956439Sml29623 } 48966439Sml29623 48976439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_getprop")); 48986439Sml29623 48996439Sml29623 return (err); 49006439Sml29623 } 49016439Sml29623 49026439Sml29623 /* ARGSUSED */ 49036439Sml29623 static int 49046439Sml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize, 49056439Sml29623 const void *pr_val) 49066439Sml29623 { 49076439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 49086439Sml29623 int err = 0; 49096439Sml29623 long result; 49106439Sml29623 49116439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49126439Sml29623 "==> nxge_set_priv_prop: name %s", pr_name)); 49136439Sml29623 49146439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 49156439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 49166439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49176439Sml29623 "<== nxge_set_priv_prop: name %s " 49186439Sml29623 "pr_val %s result %d " 49196439Sml29623 "param %d is_jumbo %d", 49206439Sml29623 pr_name, pr_val, result, 49216439Sml29623 param_arr[param_accept_jumbo].value, 49226439Sml29623 nxgep->mac.is_jumbo)); 49236439Sml29623 49246439Sml29623 if (result > 1 || result < 0) { 49256439Sml29623 err = EINVAL; 49266439Sml29623 } else { 49276439Sml29623 if (nxgep->mac.is_jumbo == 49286439Sml29623 (uint32_t)result) { 49296439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49306439Sml29623 "no change (%d %d)", 49316439Sml29623 nxgep->mac.is_jumbo, 49326439Sml29623 result)); 49336439Sml29623 return (0); 49346439Sml29623 } 49356439Sml29623 } 49366439Sml29623 49376439Sml29623 param_arr[param_accept_jumbo].value = result; 49386439Sml29623 nxgep->mac.is_jumbo = B_FALSE; 49396439Sml29623 if (result) { 49406439Sml29623 nxgep->mac.is_jumbo = B_TRUE; 49416439Sml29623 } 49426439Sml29623 49436439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49446439Sml29623 "<== nxge_set_priv_prop: name %s (value %d) is_jumbo %d", 49456439Sml29623 pr_name, result, nxgep->mac.is_jumbo)); 49466439Sml29623 49476439Sml29623 return (err); 49486439Sml29623 } 49496439Sml29623 49506439Sml29623 /* Blanking */ 49516439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 49526439Sml29623 err = nxge_param_rx_intr_time(nxgep, NULL, NULL, 49536439Sml29623 (char *)pr_val, 49546439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_time]); 49556439Sml29623 if (err) { 49566439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49576439Sml29623 "<== nxge_set_priv_prop: " 49586439Sml29623 "unable to set (%s)", pr_name)); 49596439Sml29623 err = EINVAL; 49606439Sml29623 } else { 49616439Sml29623 err = 0; 49626439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49636439Sml29623 "<== nxge_set_priv_prop: " 49646439Sml29623 "set (%s)", pr_name)); 49656439Sml29623 } 49666439Sml29623 49676439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49686439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49696439Sml29623 pr_name, result)); 49706439Sml29623 49716439Sml29623 return (err); 49726439Sml29623 } 49736439Sml29623 49746439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 49756439Sml29623 err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL, 49766439Sml29623 (char *)pr_val, 49776439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_pkts]); 49786439Sml29623 if (err) { 49796439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49806439Sml29623 "<== nxge_set_priv_prop: " 49816439Sml29623 "unable to set (%s)", pr_name)); 49826439Sml29623 err = EINVAL; 49836439Sml29623 } else { 49846439Sml29623 err = 0; 49856439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49866439Sml29623 "<== nxge_set_priv_prop: " 49876439Sml29623 "set (%s)", pr_name)); 49886439Sml29623 } 49896439Sml29623 49906439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49916439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49926439Sml29623 pr_name, result)); 49936439Sml29623 49946439Sml29623 return (err); 49956439Sml29623 } 49966439Sml29623 49976439Sml29623 /* Classification */ 49986439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 49996439Sml29623 if (pr_val == NULL) { 50006439Sml29623 err = EINVAL; 50016439Sml29623 return (err); 50026439Sml29623 } 50036439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50046439Sml29623 50056439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50066439Sml29623 NULL, (char *)pr_val, 50076439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 50086439Sml29623 50096439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50106439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50116439Sml29623 pr_name, result)); 50126439Sml29623 50136439Sml29623 return (err); 50146439Sml29623 } 50156439Sml29623 50166439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 50176439Sml29623 if (pr_val == NULL) { 50186439Sml29623 err = EINVAL; 50196439Sml29623 return (err); 50206439Sml29623 } 50216439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50226439Sml29623 50236439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50246439Sml29623 NULL, (char *)pr_val, 50256439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 50266439Sml29623 50276439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50286439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50296439Sml29623 pr_name, result)); 50306439Sml29623 50316439Sml29623 return (err); 50326439Sml29623 } 50336439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 50346439Sml29623 if (pr_val == NULL) { 50356439Sml29623 err = EINVAL; 50366439Sml29623 return (err); 50376439Sml29623 } 50386439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50396439Sml29623 50406439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50416439Sml29623 NULL, (char *)pr_val, 50426439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 50436439Sml29623 50446439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50456439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50466439Sml29623 pr_name, result)); 50476439Sml29623 50486439Sml29623 return (err); 50496439Sml29623 } 50506439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 50516439Sml29623 if (pr_val == NULL) { 50526439Sml29623 err = EINVAL; 50536439Sml29623 return (err); 50546439Sml29623 } 50556439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50566439Sml29623 50576439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50586439Sml29623 NULL, (char *)pr_val, 50596439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 50606439Sml29623 50616439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50626439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50636439Sml29623 pr_name, result)); 50646439Sml29623 50656439Sml29623 return (err); 50666439Sml29623 } 50676439Sml29623 50686439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 50696439Sml29623 if (pr_val == NULL) { 50706439Sml29623 err = EINVAL; 50716439Sml29623 return (err); 50726439Sml29623 } 50736439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50746439Sml29623 50756439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50766439Sml29623 NULL, (char *)pr_val, 50776439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 50786439Sml29623 50796439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50806439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50816439Sml29623 pr_name, result)); 50826439Sml29623 50836439Sml29623 return (err); 50846439Sml29623 } 50856439Sml29623 50866439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 50876439Sml29623 if (pr_val == NULL) { 50886439Sml29623 err = EINVAL; 50896439Sml29623 return (err); 50906439Sml29623 } 50916439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50926439Sml29623 50936439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50946439Sml29623 NULL, (char *)pr_val, 50956439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 50966439Sml29623 50976439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50986439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50996439Sml29623 pr_name, result)); 51006439Sml29623 51016439Sml29623 return (err); 51026439Sml29623 } 51036439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 51046439Sml29623 if (pr_val == NULL) { 51056439Sml29623 err = EINVAL; 51066439Sml29623 return (err); 51076439Sml29623 } 51086439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51096439Sml29623 51106439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 51116439Sml29623 NULL, (char *)pr_val, 51126439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 51136439Sml29623 51146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51156439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 51166439Sml29623 pr_name, result)); 51176439Sml29623 51186439Sml29623 return (err); 51196439Sml29623 } 51206439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 51216439Sml29623 if (pr_val == NULL) { 51226439Sml29623 err = EINVAL; 51236439Sml29623 return (err); 51246439Sml29623 } 51256439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51266439Sml29623 51276439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 51286439Sml29623 NULL, (char *)pr_val, 51296439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 51306439Sml29623 51316439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51326439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 51336439Sml29623 pr_name, result)); 51346439Sml29623 51356439Sml29623 return (err); 51366439Sml29623 } 51376439Sml29623 51386439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 51396439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 51406439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51416439Sml29623 "==> nxge_set_priv_prop: name %s (busy)", pr_name)); 51426439Sml29623 err = EBUSY; 51436439Sml29623 return (err); 51446439Sml29623 } 51456439Sml29623 if (pr_val == NULL) { 51466439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51476439Sml29623 "==> nxge_set_priv_prop: name %s (null)", pr_name)); 51486439Sml29623 err = EINVAL; 51496439Sml29623 return (err); 51506439Sml29623 } 51516439Sml29623 51526439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51536439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51546439Sml29623 "<== nxge_set_priv_prop: name %s " 51556439Sml29623 "(lso %d pr_val %s value %d)", 51566439Sml29623 pr_name, nxgep->soft_lso_enable, pr_val, result)); 51576439Sml29623 51586439Sml29623 if (result > 1 || result < 0) { 51596439Sml29623 err = EINVAL; 51606439Sml29623 } else { 51616439Sml29623 if (nxgep->soft_lso_enable == (uint32_t)result) { 51626439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51636439Sml29623 "no change (%d %d)", 51646439Sml29623 nxgep->soft_lso_enable, result)); 51656439Sml29623 return (0); 51666439Sml29623 } 51676439Sml29623 } 51686439Sml29623 51696439Sml29623 nxgep->soft_lso_enable = (int)result; 51706439Sml29623 51716439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51726439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 51736439Sml29623 pr_name, result)); 51746439Sml29623 51756439Sml29623 return (err); 51766439Sml29623 } 51776835Syc148097 /* 51786835Syc148097 * Commands like "ndd -set /dev/nxge0 adv_10gfdx_cap 1" cause the 51796835Syc148097 * following code to be executed. 51806835Syc148097 */ 51816512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 51826512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51836512Ssowmini (caddr_t)¶m_arr[param_anar_10gfdx]); 51846512Ssowmini return (err); 51856512Ssowmini } 51866512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 51876512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51886512Ssowmini (caddr_t)¶m_arr[param_anar_pause]); 51896512Ssowmini return (err); 51906512Ssowmini } 51916439Sml29623 51926439Sml29623 return (EINVAL); 51936439Sml29623 } 51946439Sml29623 51956439Sml29623 static int 51966512Ssowmini nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_flags, 51976512Ssowmini uint_t pr_valsize, void *pr_val) 51986439Sml29623 { 51996439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 52006439Sml29623 char valstr[MAXNAMELEN]; 52016439Sml29623 int err = EINVAL; 52026439Sml29623 uint_t strsize; 52036789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 52046439Sml29623 52056439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52066439Sml29623 "==> nxge_get_priv_prop: property %s", pr_name)); 52076439Sml29623 52086439Sml29623 /* function number */ 52096439Sml29623 if (strcmp(pr_name, "_function_number") == 0) { 52106512Ssowmini if (is_default) 52116512Ssowmini return (ENOTSUP); 52126512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 52136512Ssowmini nxgep->function_num); 52146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52156439Sml29623 "==> nxge_get_priv_prop: name %s " 52166439Sml29623 "(value %d valstr %s)", 52176439Sml29623 pr_name, nxgep->function_num, valstr)); 52186439Sml29623 52196439Sml29623 err = 0; 52206439Sml29623 goto done; 52216439Sml29623 } 52226439Sml29623 52236439Sml29623 /* Neptune firmware version */ 52246439Sml29623 if (strcmp(pr_name, "_fw_version") == 0) { 52256512Ssowmini if (is_default) 52266512Ssowmini return (ENOTSUP); 52276512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 52286512Ssowmini nxgep->vpd_info.ver); 52296439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52306439Sml29623 "==> nxge_get_priv_prop: name %s " 52316439Sml29623 "(value %d valstr %s)", 52326439Sml29623 pr_name, nxgep->vpd_info.ver, valstr)); 52336439Sml29623 52346439Sml29623 err = 0; 52356439Sml29623 goto done; 52366439Sml29623 } 52376439Sml29623 52386439Sml29623 /* port PHY mode */ 52396439Sml29623 if (strcmp(pr_name, "_port_mode") == 0) { 52406512Ssowmini if (is_default) 52416512Ssowmini return (ENOTSUP); 52426439Sml29623 switch (nxgep->mac.portmode) { 52436439Sml29623 case PORT_1G_COPPER: 52446512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G copper %s", 52456439Sml29623 nxgep->hot_swappable_phy ? 52466439Sml29623 "[Hot Swappable]" : ""); 52476439Sml29623 break; 52486439Sml29623 case PORT_1G_FIBER: 52496512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G fiber %s", 52506439Sml29623 nxgep->hot_swappable_phy ? 52516439Sml29623 "[hot swappable]" : ""); 52526439Sml29623 break; 52536439Sml29623 case PORT_10G_COPPER: 52546512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52556512Ssowmini "10G copper %s", 52566439Sml29623 nxgep->hot_swappable_phy ? 52576439Sml29623 "[hot swappable]" : ""); 52586439Sml29623 break; 52596439Sml29623 case PORT_10G_FIBER: 52606512Ssowmini (void) snprintf(valstr, sizeof (valstr), "10G fiber %s", 52616439Sml29623 nxgep->hot_swappable_phy ? 52626439Sml29623 "[hot swappable]" : ""); 52636439Sml29623 break; 52646439Sml29623 case PORT_10G_SERDES: 52656512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52666512Ssowmini "10G serdes %s", nxgep->hot_swappable_phy ? 52676439Sml29623 "[hot swappable]" : ""); 52686439Sml29623 break; 52696439Sml29623 case PORT_1G_SERDES: 52706512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G serdes %s", 52716439Sml29623 nxgep->hot_swappable_phy ? 52726439Sml29623 "[hot swappable]" : ""); 52736439Sml29623 break; 52746835Syc148097 case PORT_1G_TN1010: 52756835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52766835Syc148097 "1G TN1010 copper %s", nxgep->hot_swappable_phy ? 52776835Syc148097 "[hot swappable]" : ""); 52786835Syc148097 break; 52796835Syc148097 case PORT_10G_TN1010: 52806835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52816835Syc148097 "10G TN1010 copper %s", nxgep->hot_swappable_phy ? 52826835Syc148097 "[hot swappable]" : ""); 52836835Syc148097 break; 52846439Sml29623 case PORT_1G_RGMII_FIBER: 52856512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52866512Ssowmini "1G rgmii fiber %s", nxgep->hot_swappable_phy ? 52876439Sml29623 "[hot swappable]" : ""); 52886439Sml29623 break; 52896439Sml29623 case PORT_HSP_MODE: 52906512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52916444Sml29623 "phy not present[hot swappable]"); 52926439Sml29623 break; 52936439Sml29623 default: 52946512Ssowmini (void) snprintf(valstr, sizeof (valstr), "unknown %s", 52956439Sml29623 nxgep->hot_swappable_phy ? 52966439Sml29623 "[hot swappable]" : ""); 52976439Sml29623 break; 52986439Sml29623 } 52996439Sml29623 53006439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53016439Sml29623 "==> nxge_get_priv_prop: name %s (value %s)", 53026439Sml29623 pr_name, valstr)); 53036439Sml29623 53046439Sml29623 err = 0; 53056439Sml29623 goto done; 53066439Sml29623 } 53076439Sml29623 53086439Sml29623 /* Hot swappable PHY */ 53096439Sml29623 if (strcmp(pr_name, "_hot_swap_phy") == 0) { 53106512Ssowmini if (is_default) 53116512Ssowmini return (ENOTSUP); 53126512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 53136439Sml29623 nxgep->hot_swappable_phy ? 53146439Sml29623 "yes" : "no"); 53156439Sml29623 53166439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53176439Sml29623 "==> nxge_get_priv_prop: name %s " 53186439Sml29623 "(value %d valstr %s)", 53196439Sml29623 pr_name, nxgep->hot_swappable_phy, valstr)); 53206439Sml29623 53216439Sml29623 err = 0; 53226439Sml29623 goto done; 53236439Sml29623 } 53246439Sml29623 53256439Sml29623 53266439Sml29623 /* accept jumbo */ 53276439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 53286512Ssowmini if (is_default) 53296512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 53306512Ssowmini else 53316512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53326512Ssowmini "%d", nxgep->mac.is_jumbo); 53336439Sml29623 err = 0; 53346439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53356439Sml29623 "==> nxge_get_priv_prop: name %s (value %d (%d, %d))", 53366439Sml29623 pr_name, 53376439Sml29623 (uint32_t)param_arr[param_accept_jumbo].value, 53386439Sml29623 nxgep->mac.is_jumbo, 53396439Sml29623 nxge_jumbo_enable)); 53406439Sml29623 53416439Sml29623 goto done; 53426439Sml29623 } 53436439Sml29623 53446439Sml29623 /* Receive Interrupt Blanking Parameters */ 53456439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 53466512Ssowmini err = 0; 53476512Ssowmini if (is_default) { 53486512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53496512Ssowmini "%d", RXDMA_RCR_TO_DEFAULT); 53506512Ssowmini goto done; 53516512Ssowmini } 53526512Ssowmini 53536512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53546512Ssowmini nxgep->intr_timeout); 53556439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53566439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53576439Sml29623 pr_name, 53586439Sml29623 (uint32_t)nxgep->intr_timeout)); 53596439Sml29623 goto done; 53606439Sml29623 } 53616439Sml29623 53626439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 53636512Ssowmini err = 0; 53646512Ssowmini if (is_default) { 53656512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53666512Ssowmini "%d", RXDMA_RCR_PTHRES_DEFAULT); 53676512Ssowmini goto done; 53686512Ssowmini } 53696512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53706512Ssowmini nxgep->intr_threshold); 53716439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53726439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53736439Sml29623 pr_name, (uint32_t)nxgep->intr_threshold)); 53746439Sml29623 53756439Sml29623 goto done; 53766439Sml29623 } 53776439Sml29623 53786439Sml29623 /* Classification and Load Distribution Configuration */ 53796439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 53806512Ssowmini if (is_default) { 53816512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53826512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53836512Ssowmini err = 0; 53846512Ssowmini goto done; 53856512Ssowmini } 53866439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53876439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 53886439Sml29623 53896512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53906439Sml29623 (int)param_arr[param_class_opt_ipv4_tcp].value); 53916439Sml29623 53926439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53936439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 53946439Sml29623 goto done; 53956439Sml29623 } 53966439Sml29623 53976439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 53986512Ssowmini if (is_default) { 53996512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54006512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54016512Ssowmini err = 0; 54026512Ssowmini goto done; 54036512Ssowmini } 54046439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54056439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 54066439Sml29623 54076512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54086439Sml29623 (int)param_arr[param_class_opt_ipv4_udp].value); 54096439Sml29623 54106439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54116439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54126439Sml29623 goto done; 54136439Sml29623 } 54146439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 54156512Ssowmini if (is_default) { 54166512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54176512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54186512Ssowmini err = 0; 54196512Ssowmini goto done; 54206512Ssowmini } 54216439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54226439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 54236439Sml29623 54246512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54256439Sml29623 (int)param_arr[param_class_opt_ipv4_ah].value); 54266439Sml29623 54276439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54286439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54296439Sml29623 goto done; 54306439Sml29623 } 54316439Sml29623 54326439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 54336512Ssowmini if (is_default) { 54346512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54356512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54366512Ssowmini err = 0; 54376512Ssowmini goto done; 54386512Ssowmini } 54396439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54406439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 54416439Sml29623 54426512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54436439Sml29623 (int)param_arr[param_class_opt_ipv4_sctp].value); 54446439Sml29623 54456439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54466439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54476439Sml29623 goto done; 54486439Sml29623 } 54496439Sml29623 54506439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 54516512Ssowmini if (is_default) { 54526512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54536512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54546512Ssowmini err = 0; 54556512Ssowmini goto done; 54566512Ssowmini } 54576439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54586439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 54596439Sml29623 54606512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54616439Sml29623 (int)param_arr[param_class_opt_ipv6_tcp].value); 54626439Sml29623 54636439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54646439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54656439Sml29623 goto done; 54666439Sml29623 } 54676439Sml29623 54686439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 54696512Ssowmini if (is_default) { 54706512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54716512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54726512Ssowmini err = 0; 54736512Ssowmini goto done; 54746512Ssowmini } 54756439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54766439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 54776439Sml29623 54786512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54796439Sml29623 (int)param_arr[param_class_opt_ipv6_udp].value); 54806439Sml29623 54816439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54826439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54836439Sml29623 goto done; 54846439Sml29623 } 54856439Sml29623 54866439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 54876512Ssowmini if (is_default) { 54886512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54896512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54906512Ssowmini err = 0; 54916512Ssowmini goto done; 54926512Ssowmini } 54936439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54946439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 54956439Sml29623 54966512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54976439Sml29623 (int)param_arr[param_class_opt_ipv6_ah].value); 54986439Sml29623 54996439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55006439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 55016439Sml29623 goto done; 55026439Sml29623 } 55036439Sml29623 55046439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 55056512Ssowmini if (is_default) { 55066512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 55076512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 55086512Ssowmini err = 0; 55096512Ssowmini goto done; 55106512Ssowmini } 55116439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 55126439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 55136439Sml29623 55146512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 55156439Sml29623 (int)param_arr[param_class_opt_ipv6_sctp].value); 55166439Sml29623 55176439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55186439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 55196439Sml29623 goto done; 55206439Sml29623 } 55216439Sml29623 55226439Sml29623 /* Software LSO */ 55236439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 55246512Ssowmini if (is_default) { 55256512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55266512Ssowmini err = 0; 55276512Ssowmini goto done; 55286512Ssowmini } 55296512Ssowmini (void) snprintf(valstr, sizeof (valstr), 55306512Ssowmini "%d", nxgep->soft_lso_enable); 55316439Sml29623 err = 0; 55326439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55336439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 55346439Sml29623 pr_name, nxgep->soft_lso_enable)); 55356439Sml29623 55366439Sml29623 goto done; 55376439Sml29623 } 55386512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 55396512Ssowmini err = 0; 55406512Ssowmini if (is_default || 55416512Ssowmini nxgep->param_arr[param_anar_10gfdx].value != 0) { 55426512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55436512Ssowmini goto done; 55446512Ssowmini } else { 55456512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55466512Ssowmini goto done; 55476512Ssowmini } 55486512Ssowmini } 55496512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 55506512Ssowmini err = 0; 55516512Ssowmini if (is_default || 55526512Ssowmini nxgep->param_arr[param_anar_pause].value != 0) { 55536512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55546512Ssowmini goto done; 55556512Ssowmini } else { 55566512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55576512Ssowmini goto done; 55586512Ssowmini } 55596512Ssowmini } 55606439Sml29623 55616439Sml29623 done: 55626439Sml29623 if (err == 0) { 55636439Sml29623 strsize = (uint_t)strlen(valstr); 55646439Sml29623 if (pr_valsize < strsize) { 55656439Sml29623 err = ENOBUFS; 55666439Sml29623 } else { 55676439Sml29623 (void) strlcpy(pr_val, valstr, pr_valsize); 55686439Sml29623 } 55696439Sml29623 } 55706439Sml29623 55716439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55726439Sml29623 "<== nxge_get_priv_prop: return %d", err)); 55736439Sml29623 return (err); 55746439Sml29623 } 55756439Sml29623 55763859Sml29623 /* 55773859Sml29623 * Module loading and removing entry points. 55783859Sml29623 */ 55793859Sml29623 55806705Sml29623 DDI_DEFINE_STREAM_OPS(nxge_dev_ops, nulldev, nulldev, nxge_attach, nxge_detach, 55817656SSherry.Moore@Sun.COM nodev, NULL, D_MP, NULL, nxge_quiesce); 55823859Sml29623 55834977Sraghus #define NXGE_DESC_VER "Sun NIU 10Gb Ethernet" 55843859Sml29623 55853859Sml29623 /* 55863859Sml29623 * Module linkage information for the kernel. 55873859Sml29623 */ 55883859Sml29623 static struct modldrv nxge_modldrv = { 55893859Sml29623 &mod_driverops, 55903859Sml29623 NXGE_DESC_VER, 55913859Sml29623 &nxge_dev_ops 55923859Sml29623 }; 55933859Sml29623 55943859Sml29623 static struct modlinkage modlinkage = { 55953859Sml29623 MODREV_1, (void *) &nxge_modldrv, NULL 55963859Sml29623 }; 55973859Sml29623 55983859Sml29623 int 55993859Sml29623 _init(void) 56003859Sml29623 { 56013859Sml29623 int status; 56023859Sml29623 56033859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init")); 56043859Sml29623 mac_init_ops(&nxge_dev_ops, "nxge"); 56053859Sml29623 status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0); 56063859Sml29623 if (status != 0) { 56073859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 56086512Ssowmini "failed to init device soft state")); 56093859Sml29623 goto _init_exit; 56103859Sml29623 } 56113859Sml29623 status = mod_install(&modlinkage); 56123859Sml29623 if (status != 0) { 56133859Sml29623 ddi_soft_state_fini(&nxge_list); 56143859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed")); 56153859Sml29623 goto _init_exit; 56163859Sml29623 } 56173859Sml29623 56183859Sml29623 MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL); 56193859Sml29623 56203859Sml29623 _init_exit: 56213859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status)); 56223859Sml29623 56233859Sml29623 return (status); 56243859Sml29623 } 56253859Sml29623 56263859Sml29623 int 56273859Sml29623 _fini(void) 56283859Sml29623 { 56293859Sml29623 int status; 56303859Sml29623 56313859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini")); 56323859Sml29623 56333859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove")); 56343859Sml29623 56353859Sml29623 if (nxge_mblks_pending) 56363859Sml29623 return (EBUSY); 56373859Sml29623 56383859Sml29623 status = mod_remove(&modlinkage); 56393859Sml29623 if (status != DDI_SUCCESS) { 56403859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, 56416512Ssowmini "Module removal failed 0x%08x", 56426512Ssowmini status)); 56433859Sml29623 goto _fini_exit; 56443859Sml29623 } 56453859Sml29623 56463859Sml29623 mac_fini_ops(&nxge_dev_ops); 56473859Sml29623 56483859Sml29623 ddi_soft_state_fini(&nxge_list); 56493859Sml29623 56503859Sml29623 MUTEX_DESTROY(&nxge_common_lock); 56513859Sml29623 _fini_exit: 56523859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status)); 56533859Sml29623 56543859Sml29623 return (status); 56553859Sml29623 } 56563859Sml29623 56573859Sml29623 int 56583859Sml29623 _info(struct modinfo *modinfop) 56593859Sml29623 { 56603859Sml29623 int status; 56613859Sml29623 56623859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info")); 56633859Sml29623 status = mod_info(&modlinkage, modinfop); 56643859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status)); 56653859Sml29623 56663859Sml29623 return (status); 56673859Sml29623 } 56683859Sml29623 56693859Sml29623 /*ARGSUSED*/ 56703859Sml29623 static nxge_status_t 56713859Sml29623 nxge_add_intrs(p_nxge_t nxgep) 56723859Sml29623 { 56733859Sml29623 56743859Sml29623 int intr_types; 56753859Sml29623 int type = 0; 56763859Sml29623 int ddi_status = DDI_SUCCESS; 56773859Sml29623 nxge_status_t status = NXGE_OK; 56783859Sml29623 56793859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs")); 56803859Sml29623 56813859Sml29623 nxgep->nxge_intr_type.intr_registered = B_FALSE; 56823859Sml29623 nxgep->nxge_intr_type.intr_enabled = B_FALSE; 56833859Sml29623 nxgep->nxge_intr_type.msi_intx_cnt = 0; 56843859Sml29623 nxgep->nxge_intr_type.intr_added = 0; 56853859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_FALSE; 56863859Sml29623 nxgep->nxge_intr_type.intr_type = 0; 56873859Sml29623 56883859Sml29623 if (nxgep->niu_type == N2_NIU) { 56893859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56903859Sml29623 } else if (nxge_msi_enable) { 56913859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56923859Sml29623 } 56933859Sml29623 56943859Sml29623 /* Get the supported interrupt types */ 56953859Sml29623 if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types)) 56966512Ssowmini != DDI_SUCCESS) { 56973859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: " 56986512Ssowmini "ddi_intr_get_supported_types failed: status 0x%08x", 56996512Ssowmini ddi_status)); 57003859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57013859Sml29623 } 57023859Sml29623 nxgep->nxge_intr_type.intr_types = intr_types; 57033859Sml29623 57043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57056512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 57063859Sml29623 57073859Sml29623 /* 57083859Sml29623 * Solaris MSIX is not supported yet. use MSI for now. 57093859Sml29623 * nxge_msi_enable (1): 57103859Sml29623 * 1 - MSI 2 - MSI-X others - FIXED 57113859Sml29623 */ 57123859Sml29623 switch (nxge_msi_enable) { 57133859Sml29623 default: 57143859Sml29623 type = DDI_INTR_TYPE_FIXED; 57153859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57166512Ssowmini "use fixed (intx emulation) type %08x", 57176512Ssowmini type)); 57183859Sml29623 break; 57193859Sml29623 57203859Sml29623 case 2: 57213859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57226512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 57233859Sml29623 if (intr_types & DDI_INTR_TYPE_MSIX) { 57243859Sml29623 type = DDI_INTR_TYPE_MSIX; 57253859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57266512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57276512Ssowmini type)); 57283859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSI) { 57293859Sml29623 type = DDI_INTR_TYPE_MSI; 57303859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57316512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57326512Ssowmini type)); 57333859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57343859Sml29623 type = DDI_INTR_TYPE_FIXED; 57353859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57366512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57376512Ssowmini type)); 57383859Sml29623 } 57393859Sml29623 break; 57403859Sml29623 57413859Sml29623 case 1: 57423859Sml29623 if (intr_types & DDI_INTR_TYPE_MSI) { 57433859Sml29623 type = DDI_INTR_TYPE_MSI; 57443859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57456512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57466512Ssowmini type)); 57473859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSIX) { 57483859Sml29623 type = DDI_INTR_TYPE_MSIX; 57493859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57506512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57516512Ssowmini type)); 57523859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57533859Sml29623 type = DDI_INTR_TYPE_FIXED; 57543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57556512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57566512Ssowmini type)); 57573859Sml29623 } 57583859Sml29623 } 57593859Sml29623 57603859Sml29623 nxgep->nxge_intr_type.intr_type = type; 57613859Sml29623 if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI || 57626512Ssowmini type == DDI_INTR_TYPE_FIXED) && 57636512Ssowmini nxgep->nxge_intr_type.niu_msi_enable) { 57643859Sml29623 if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) { 57653859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 57666512Ssowmini " nxge_add_intrs: " 57676512Ssowmini " nxge_add_intrs_adv failed: status 0x%08x", 57686512Ssowmini status)); 57693859Sml29623 return (status); 57703859Sml29623 } else { 57713859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57726512Ssowmini "interrupts registered : type %d", type)); 57733859Sml29623 nxgep->nxge_intr_type.intr_registered = B_TRUE; 57743859Sml29623 57753859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 57766512Ssowmini "\nAdded advanced nxge add_intr_adv " 57776512Ssowmini "intr type 0x%x\n", type)); 57783859Sml29623 57793859Sml29623 return (status); 57803859Sml29623 } 57813859Sml29623 } 57823859Sml29623 57833859Sml29623 if (!nxgep->nxge_intr_type.intr_registered) { 57843859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: " 57856512Ssowmini "failed to register interrupts")); 57863859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57873859Sml29623 } 57883859Sml29623 57893859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs")); 57903859Sml29623 return (status); 57913859Sml29623 } 57923859Sml29623 57933859Sml29623 /*ARGSUSED*/ 57943859Sml29623 static nxge_status_t 57953859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep) 57963859Sml29623 { 57973859Sml29623 57983859Sml29623 int ddi_status = DDI_SUCCESS; 57993859Sml29623 nxge_status_t status = NXGE_OK; 58003859Sml29623 58013859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs")); 58023859Sml29623 58033859Sml29623 nxgep->resched_id = NULL; 58043859Sml29623 nxgep->resched_running = B_FALSE; 58053859Sml29623 ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW, 58066512Ssowmini &nxgep->resched_id, 58076512Ssowmini NULL, NULL, nxge_reschedule, (caddr_t)nxgep); 58083859Sml29623 if (ddi_status != DDI_SUCCESS) { 58093859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: " 58106512Ssowmini "ddi_add_softintrs failed: status 0x%08x", 58116512Ssowmini ddi_status)); 58123859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58133859Sml29623 } 58143859Sml29623 58153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs")); 58163859Sml29623 58173859Sml29623 return (status); 58183859Sml29623 } 58193859Sml29623 58203859Sml29623 static nxge_status_t 58213859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep) 58223859Sml29623 { 58233859Sml29623 int intr_type; 58243859Sml29623 p_nxge_intr_t intrp; 58253859Sml29623 58263859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv")); 58273859Sml29623 58283859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58293859Sml29623 intr_type = intrp->intr_type; 58303859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x", 58316512Ssowmini intr_type)); 58323859Sml29623 58333859Sml29623 switch (intr_type) { 58343859Sml29623 case DDI_INTR_TYPE_MSI: /* 0x2 */ 58353859Sml29623 case DDI_INTR_TYPE_MSIX: /* 0x4 */ 58363859Sml29623 return (nxge_add_intrs_adv_type(nxgep, intr_type)); 58373859Sml29623 58383859Sml29623 case DDI_INTR_TYPE_FIXED: /* 0x1 */ 58393859Sml29623 return (nxge_add_intrs_adv_type_fix(nxgep, intr_type)); 58403859Sml29623 58413859Sml29623 default: 58423859Sml29623 return (NXGE_ERROR); 58433859Sml29623 } 58443859Sml29623 } 58453859Sml29623 58463859Sml29623 58473859Sml29623 /*ARGSUSED*/ 58483859Sml29623 static nxge_status_t 58493859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type) 58503859Sml29623 { 58513859Sml29623 dev_info_t *dip = nxgep->dip; 58523859Sml29623 p_nxge_ldg_t ldgp; 58533859Sml29623 p_nxge_intr_t intrp; 58543859Sml29623 uint_t *inthandler; 58553859Sml29623 void *arg1, *arg2; 58563859Sml29623 int behavior; 58575013Sml29623 int nintrs, navail, nrequest; 58583859Sml29623 int nactual, nrequired; 58593859Sml29623 int inum = 0; 58603859Sml29623 int x, y; 58613859Sml29623 int ddi_status = DDI_SUCCESS; 58623859Sml29623 nxge_status_t status = NXGE_OK; 58633859Sml29623 58643859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type")); 58653859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58663859Sml29623 intrp->start_inum = 0; 58673859Sml29623 58683859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 58693859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 58703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58716512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 58726512Ssowmini "nintrs: %d", ddi_status, nintrs)); 58733859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58743859Sml29623 } 58753859Sml29623 58763859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 58773859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 58783859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58796512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 58806512Ssowmini "nintrs: %d", ddi_status, navail)); 58813859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58823859Sml29623 } 58833859Sml29623 58843859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58856512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, navail %d", 58866512Ssowmini nintrs, navail)); 58873859Sml29623 58885013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override */ 58895013Sml29623 if (int_type == DDI_INTR_TYPE_MSIX) { 58905013Sml29623 nrequest = nxge_create_msi_property(nxgep); 58915013Sml29623 if (nrequest < navail) { 58925013Sml29623 navail = nrequest; 58935013Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58945013Sml29623 "nxge_add_intrs_adv_type: nintrs %d " 58955013Sml29623 "navail %d (nrequest %d)", 58965013Sml29623 nintrs, navail, nrequest)); 58975013Sml29623 } 58985013Sml29623 } 58995013Sml29623 59003859Sml29623 if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) { 59013859Sml29623 /* MSI must be power of 2 */ 59023859Sml29623 if ((navail & 16) == 16) { 59033859Sml29623 navail = 16; 59043859Sml29623 } else if ((navail & 8) == 8) { 59053859Sml29623 navail = 8; 59063859Sml29623 } else if ((navail & 4) == 4) { 59073859Sml29623 navail = 4; 59083859Sml29623 } else if ((navail & 2) == 2) { 59093859Sml29623 navail = 2; 59103859Sml29623 } else { 59113859Sml29623 navail = 1; 59123859Sml29623 } 59133859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59146512Ssowmini "ddi_intr_get_navail(): (msi power of 2) nintrs %d, " 59156512Ssowmini "navail %d", nintrs, navail)); 59163859Sml29623 } 59173859Sml29623 59183859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 59196512Ssowmini DDI_INTR_ALLOC_NORMAL); 59203859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 59213859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 59223859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 59236512Ssowmini navail, &nactual, behavior); 59243859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 59253859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59266512Ssowmini " ddi_intr_alloc() failed: %d", 59276512Ssowmini ddi_status)); 59283859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59293859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59303859Sml29623 } 59313859Sml29623 59323859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 59336512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 59343859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59356512Ssowmini " ddi_intr_get_pri() failed: %d", 59366512Ssowmini ddi_status)); 59373859Sml29623 /* Free already allocated interrupts */ 59383859Sml29623 for (y = 0; y < nactual; y++) { 59393859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59403859Sml29623 } 59413859Sml29623 59423859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59433859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59443859Sml29623 } 59453859Sml29623 59463859Sml29623 nrequired = 0; 59473859Sml29623 switch (nxgep->niu_type) { 59483859Sml29623 default: 59493859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 59503859Sml29623 break; 59513859Sml29623 59523859Sml29623 case N2_NIU: 59533859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 59543859Sml29623 break; 59553859Sml29623 } 59563859Sml29623 59573859Sml29623 if (status != NXGE_OK) { 59583859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59596512Ssowmini "nxge_add_intrs_adv_typ:nxge_ldgv_init " 59606512Ssowmini "failed: 0x%x", status)); 59613859Sml29623 /* Free already allocated interrupts */ 59623859Sml29623 for (y = 0; y < nactual; y++) { 59633859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59643859Sml29623 } 59653859Sml29623 59663859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59673859Sml29623 return (status); 59683859Sml29623 } 59693859Sml29623 59703859Sml29623 ldgp = nxgep->ldgvp->ldgp; 59713859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 59723859Sml29623 ldgp->vector = (uint8_t)x; 59733859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 59743859Sml29623 arg1 = ldgp->ldvp; 59753859Sml29623 arg2 = nxgep; 59763859Sml29623 if (ldgp->nldvs == 1) { 59773859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 59783859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59796512Ssowmini "nxge_add_intrs_adv_type: " 59806512Ssowmini "arg1 0x%x arg2 0x%x: " 59816512Ssowmini "1-1 int handler (entry %d intdata 0x%x)\n", 59826512Ssowmini arg1, arg2, 59836512Ssowmini x, ldgp->intdata)); 59843859Sml29623 } else if (ldgp->nldvs > 1) { 59853859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 59863859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59876512Ssowmini "nxge_add_intrs_adv_type: " 59886512Ssowmini "arg1 0x%x arg2 0x%x: " 59896512Ssowmini "nldevs %d int handler " 59906512Ssowmini "(entry %d intdata 0x%x)\n", 59916512Ssowmini arg1, arg2, 59926512Ssowmini ldgp->nldvs, x, ldgp->intdata)); 59933859Sml29623 } 59943859Sml29623 59953859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59966512Ssowmini "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d " 59976512Ssowmini "htable 0x%llx", x, intrp->htable[x])); 59983859Sml29623 59993859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 60006512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 60016512Ssowmini != DDI_SUCCESS) { 60023859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60036512Ssowmini "==> nxge_add_intrs_adv_type: failed #%d " 60046512Ssowmini "status 0x%x", x, ddi_status)); 60053859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 60063859Sml29623 (void) ddi_intr_remove_handler( 60076512Ssowmini intrp->htable[y]); 60083859Sml29623 } 60093859Sml29623 /* Free already allocated intr */ 60103859Sml29623 for (y = 0; y < nactual; y++) { 60113859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 60123859Sml29623 } 60133859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60143859Sml29623 60153859Sml29623 (void) nxge_ldgv_uninit(nxgep); 60163859Sml29623 60173859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60183859Sml29623 } 60193859Sml29623 intrp->intr_added++; 60203859Sml29623 } 60213859Sml29623 60223859Sml29623 intrp->msi_intx_cnt = nactual; 60233859Sml29623 60243859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 60256512Ssowmini "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d", 60266512Ssowmini navail, nactual, 60276512Ssowmini intrp->msi_intx_cnt, 60286512Ssowmini intrp->intr_added)); 60293859Sml29623 60303859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 60313859Sml29623 60323859Sml29623 (void) nxge_intr_ldgv_init(nxgep); 60333859Sml29623 60343859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type")); 60353859Sml29623 60363859Sml29623 return (status); 60373859Sml29623 } 60383859Sml29623 60393859Sml29623 /*ARGSUSED*/ 60403859Sml29623 static nxge_status_t 60413859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type) 60423859Sml29623 { 60433859Sml29623 dev_info_t *dip = nxgep->dip; 60443859Sml29623 p_nxge_ldg_t ldgp; 60453859Sml29623 p_nxge_intr_t intrp; 60463859Sml29623 uint_t *inthandler; 60473859Sml29623 void *arg1, *arg2; 60483859Sml29623 int behavior; 60493859Sml29623 int nintrs, navail; 60503859Sml29623 int nactual, nrequired; 60513859Sml29623 int inum = 0; 60523859Sml29623 int x, y; 60533859Sml29623 int ddi_status = DDI_SUCCESS; 60543859Sml29623 nxge_status_t status = NXGE_OK; 60553859Sml29623 60563859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix")); 60573859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 60583859Sml29623 intrp->start_inum = 0; 60593859Sml29623 60603859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 60613859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 60623859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60636512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 60646512Ssowmini "nintrs: %d", status, nintrs)); 60653859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60663859Sml29623 } 60673859Sml29623 60683859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 60693859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 60703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60716512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 60726512Ssowmini "nintrs: %d", ddi_status, navail)); 60733859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60743859Sml29623 } 60753859Sml29623 60763859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60776512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, naavail %d", 60786512Ssowmini nintrs, navail)); 60793859Sml29623 60803859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 60816512Ssowmini DDI_INTR_ALLOC_NORMAL); 60823859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 60833859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 60843859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 60856512Ssowmini navail, &nactual, behavior); 60863859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 60873859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60886512Ssowmini " ddi_intr_alloc() failed: %d", 60896512Ssowmini ddi_status)); 60903859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60913859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60923859Sml29623 } 60933859Sml29623 60943859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 60956512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 60963859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60976512Ssowmini " ddi_intr_get_pri() failed: %d", 60986512Ssowmini ddi_status)); 60993859Sml29623 /* Free already allocated interrupts */ 61003859Sml29623 for (y = 0; y < nactual; y++) { 61013859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61023859Sml29623 } 61033859Sml29623 61043859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61053859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 61063859Sml29623 } 61073859Sml29623 61083859Sml29623 nrequired = 0; 61093859Sml29623 switch (nxgep->niu_type) { 61103859Sml29623 default: 61113859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 61123859Sml29623 break; 61133859Sml29623 61143859Sml29623 case N2_NIU: 61153859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 61163859Sml29623 break; 61173859Sml29623 } 61183859Sml29623 61193859Sml29623 if (status != NXGE_OK) { 61203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 61216512Ssowmini "nxge_add_intrs_adv_type_fix:nxge_ldgv_init " 61226512Ssowmini "failed: 0x%x", status)); 61233859Sml29623 /* Free already allocated interrupts */ 61243859Sml29623 for (y = 0; y < nactual; y++) { 61253859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61263859Sml29623 } 61273859Sml29623 61283859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61293859Sml29623 return (status); 61303859Sml29623 } 61313859Sml29623 61323859Sml29623 ldgp = nxgep->ldgvp->ldgp; 61333859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 61343859Sml29623 ldgp->vector = (uint8_t)x; 61353859Sml29623 if (nxgep->niu_type != N2_NIU) { 61363859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 61373859Sml29623 } 61383859Sml29623 61393859Sml29623 arg1 = ldgp->ldvp; 61403859Sml29623 arg2 = nxgep; 61413859Sml29623 if (ldgp->nldvs == 1) { 61423859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 61433859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61446512Ssowmini "nxge_add_intrs_adv_type_fix: " 61456512Ssowmini "1-1 int handler(%d) ldg %d ldv %d " 61466512Ssowmini "arg1 $%p arg2 $%p\n", 61476512Ssowmini x, ldgp->ldg, ldgp->ldvp->ldv, 61486512Ssowmini arg1, arg2)); 61493859Sml29623 } else if (ldgp->nldvs > 1) { 61503859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 61513859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61526512Ssowmini "nxge_add_intrs_adv_type_fix: " 61536512Ssowmini "shared ldv %d int handler(%d) ldv %d ldg %d" 61546512Ssowmini "arg1 0x%016llx arg2 0x%016llx\n", 61556512Ssowmini x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv, 61566512Ssowmini arg1, arg2)); 61573859Sml29623 } 61583859Sml29623 61593859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 61606512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 61616512Ssowmini != DDI_SUCCESS) { 61623859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 61636512Ssowmini "==> nxge_add_intrs_adv_type_fix: failed #%d " 61646512Ssowmini "status 0x%x", x, ddi_status)); 61653859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 61663859Sml29623 (void) ddi_intr_remove_handler( 61676512Ssowmini intrp->htable[y]); 61683859Sml29623 } 61693859Sml29623 for (y = 0; y < nactual; y++) { 61703859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61713859Sml29623 } 61723859Sml29623 /* Free already allocated intr */ 61733859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61743859Sml29623 61753859Sml29623 (void) nxge_ldgv_uninit(nxgep); 61763859Sml29623 61773859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 61783859Sml29623 } 61793859Sml29623 intrp->intr_added++; 61803859Sml29623 } 61813859Sml29623 61823859Sml29623 intrp->msi_intx_cnt = nactual; 61833859Sml29623 61843859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 61853859Sml29623 61863859Sml29623 status = nxge_intr_ldgv_init(nxgep); 61873859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix")); 61883859Sml29623 61893859Sml29623 return (status); 61903859Sml29623 } 61913859Sml29623 61923859Sml29623 static void 61933859Sml29623 nxge_remove_intrs(p_nxge_t nxgep) 61943859Sml29623 { 61953859Sml29623 int i, inum; 61963859Sml29623 p_nxge_intr_t intrp; 61973859Sml29623 61983859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs")); 61993859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 62003859Sml29623 if (!intrp->intr_registered) { 62013859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62026512Ssowmini "<== nxge_remove_intrs: interrupts not registered")); 62033859Sml29623 return; 62043859Sml29623 } 62053859Sml29623 62063859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced")); 62073859Sml29623 62083859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 62093859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 62106512Ssowmini intrp->intr_added); 62113859Sml29623 } else { 62123859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 62133859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 62143859Sml29623 } 62153859Sml29623 } 62163859Sml29623 62173859Sml29623 for (inum = 0; inum < intrp->intr_added; inum++) { 62183859Sml29623 if (intrp->htable[inum]) { 62193859Sml29623 (void) ddi_intr_remove_handler(intrp->htable[inum]); 62203859Sml29623 } 62213859Sml29623 } 62223859Sml29623 62233859Sml29623 for (inum = 0; inum < intrp->msi_intx_cnt; inum++) { 62243859Sml29623 if (intrp->htable[inum]) { 62253859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 62266512Ssowmini "nxge_remove_intrs: ddi_intr_free inum %d " 62276512Ssowmini "msi_intx_cnt %d intr_added %d", 62286512Ssowmini inum, 62296512Ssowmini intrp->msi_intx_cnt, 62306512Ssowmini intrp->intr_added)); 62313859Sml29623 62323859Sml29623 (void) ddi_intr_free(intrp->htable[inum]); 62333859Sml29623 } 62343859Sml29623 } 62353859Sml29623 62363859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 62373859Sml29623 intrp->intr_registered = B_FALSE; 62383859Sml29623 intrp->intr_enabled = B_FALSE; 62393859Sml29623 intrp->msi_intx_cnt = 0; 62403859Sml29623 intrp->intr_added = 0; 62413859Sml29623 62423859Sml29623 (void) nxge_ldgv_uninit(nxgep); 62433859Sml29623 62445013Sml29623 (void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip, 62455013Sml29623 "#msix-request"); 62465013Sml29623 62473859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs")); 62483859Sml29623 } 62493859Sml29623 62503859Sml29623 /*ARGSUSED*/ 62513859Sml29623 static void 62523859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep) 62533859Sml29623 { 62543859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs")); 62553859Sml29623 if (nxgep->resched_id) { 62563859Sml29623 ddi_remove_softintr(nxgep->resched_id); 62573859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62586512Ssowmini "==> nxge_remove_soft_intrs: removed")); 62593859Sml29623 nxgep->resched_id = NULL; 62603859Sml29623 } 62613859Sml29623 62623859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs")); 62633859Sml29623 } 62643859Sml29623 62653859Sml29623 /*ARGSUSED*/ 62663859Sml29623 static void 62673859Sml29623 nxge_intrs_enable(p_nxge_t nxgep) 62683859Sml29623 { 62693859Sml29623 p_nxge_intr_t intrp; 62703859Sml29623 int i; 62713859Sml29623 int status; 62723859Sml29623 62733859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable")); 62743859Sml29623 62753859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 62763859Sml29623 62773859Sml29623 if (!intrp->intr_registered) { 62783859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: " 62796512Ssowmini "interrupts are not registered")); 62803859Sml29623 return; 62813859Sml29623 } 62823859Sml29623 62833859Sml29623 if (intrp->intr_enabled) { 62843859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62856512Ssowmini "<== nxge_intrs_enable: already enabled")); 62863859Sml29623 return; 62873859Sml29623 } 62883859Sml29623 62893859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 62903859Sml29623 status = ddi_intr_block_enable(intrp->htable, 62916512Ssowmini intrp->intr_added); 62923859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62936512Ssowmini "block enable - status 0x%x total inums #%d\n", 62946512Ssowmini status, intrp->intr_added)); 62953859Sml29623 } else { 62963859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 62973859Sml29623 status = ddi_intr_enable(intrp->htable[i]); 62983859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62996512Ssowmini "ddi_intr_enable:enable - status 0x%x " 63006512Ssowmini "total inums %d enable inum #%d\n", 63016512Ssowmini status, intrp->intr_added, i)); 63023859Sml29623 if (status == DDI_SUCCESS) { 63033859Sml29623 intrp->intr_enabled = B_TRUE; 63043859Sml29623 } 63053859Sml29623 } 63063859Sml29623 } 63073859Sml29623 63083859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable")); 63093859Sml29623 } 63103859Sml29623 63113859Sml29623 /*ARGSUSED*/ 63123859Sml29623 static void 63133859Sml29623 nxge_intrs_disable(p_nxge_t nxgep) 63143859Sml29623 { 63153859Sml29623 p_nxge_intr_t intrp; 63163859Sml29623 int i; 63173859Sml29623 63183859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable")); 63193859Sml29623 63203859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 63213859Sml29623 63223859Sml29623 if (!intrp->intr_registered) { 63233859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: " 63246512Ssowmini "interrupts are not registered")); 63253859Sml29623 return; 63263859Sml29623 } 63273859Sml29623 63283859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 63293859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 63306512Ssowmini intrp->intr_added); 63313859Sml29623 } else { 63323859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 63333859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 63343859Sml29623 } 63353859Sml29623 } 63363859Sml29623 63373859Sml29623 intrp->intr_enabled = B_FALSE; 63383859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable")); 63393859Sml29623 } 63403859Sml29623 63413859Sml29623 static nxge_status_t 63423859Sml29623 nxge_mac_register(p_nxge_t nxgep) 63433859Sml29623 { 63443859Sml29623 mac_register_t *macp; 63453859Sml29623 int status; 63463859Sml29623 63473859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register")); 63483859Sml29623 63493859Sml29623 if ((macp = mac_alloc(MAC_VERSION)) == NULL) 63503859Sml29623 return (NXGE_ERROR); 63513859Sml29623 63523859Sml29623 macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 63533859Sml29623 macp->m_driver = nxgep; 63543859Sml29623 macp->m_dip = nxgep->dip; 63553859Sml29623 macp->m_src_addr = nxgep->ouraddr.ether_addr_octet; 63563859Sml29623 macp->m_callbacks = &nxge_m_callbacks; 63573859Sml29623 macp->m_min_sdu = 0; 63586439Sml29623 nxgep->mac.default_mtu = nxgep->mac.maxframesize - 63596439Sml29623 NXGE_EHEADER_VLAN_CRC; 63606439Sml29623 macp->m_max_sdu = nxgep->mac.default_mtu; 63615895Syz147064 macp->m_margin = VLAN_TAGSZ; 63626512Ssowmini macp->m_priv_props = nxge_priv_props; 63636512Ssowmini macp->m_priv_prop_count = NXGE_MAX_PRIV_PROPS; 63643859Sml29623 63656439Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 63666439Sml29623 "==> nxge_mac_register: instance %d " 63676439Sml29623 "max_sdu %d margin %d maxframe %d (header %d)", 63686439Sml29623 nxgep->instance, 63696439Sml29623 macp->m_max_sdu, macp->m_margin, 63706439Sml29623 nxgep->mac.maxframesize, 63716439Sml29623 NXGE_EHEADER_VLAN_CRC)); 63726439Sml29623 63733859Sml29623 status = mac_register(macp, &nxgep->mach); 63743859Sml29623 mac_free(macp); 63753859Sml29623 63763859Sml29623 if (status != 0) { 63773859Sml29623 cmn_err(CE_WARN, 63786512Ssowmini "!nxge_mac_register failed (status %d instance %d)", 63796512Ssowmini status, nxgep->instance); 63803859Sml29623 return (NXGE_ERROR); 63813859Sml29623 } 63823859Sml29623 63833859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success " 63846512Ssowmini "(instance %d)", nxgep->instance)); 63853859Sml29623 63863859Sml29623 return (NXGE_OK); 63873859Sml29623 } 63883859Sml29623 63893859Sml29623 void 63903859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp) 63913859Sml29623 { 63923859Sml29623 ssize_t size; 63933859Sml29623 mblk_t *nmp; 63943859Sml29623 uint8_t blk_id; 63953859Sml29623 uint8_t chan; 63963859Sml29623 uint32_t err_id; 63973859Sml29623 err_inject_t *eip; 63983859Sml29623 63993859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject")); 64003859Sml29623 64013859Sml29623 size = 1024; 64023859Sml29623 nmp = mp->b_cont; 64033859Sml29623 eip = (err_inject_t *)nmp->b_rptr; 64043859Sml29623 blk_id = eip->blk_id; 64053859Sml29623 err_id = eip->err_id; 64063859Sml29623 chan = eip->chan; 64073859Sml29623 cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id); 64083859Sml29623 cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id); 64093859Sml29623 cmn_err(CE_NOTE, "!chan = 0x%x\n", chan); 64103859Sml29623 switch (blk_id) { 64113859Sml29623 case MAC_BLK_ID: 64123859Sml29623 break; 64133859Sml29623 case TXMAC_BLK_ID: 64143859Sml29623 break; 64153859Sml29623 case RXMAC_BLK_ID: 64163859Sml29623 break; 64173859Sml29623 case MIF_BLK_ID: 64183859Sml29623 break; 64193859Sml29623 case IPP_BLK_ID: 64203859Sml29623 nxge_ipp_inject_err(nxgep, err_id); 64213859Sml29623 break; 64223859Sml29623 case TXC_BLK_ID: 64233859Sml29623 nxge_txc_inject_err(nxgep, err_id); 64243859Sml29623 break; 64253859Sml29623 case TXDMA_BLK_ID: 64263859Sml29623 nxge_txdma_inject_err(nxgep, err_id, chan); 64273859Sml29623 break; 64283859Sml29623 case RXDMA_BLK_ID: 64293859Sml29623 nxge_rxdma_inject_err(nxgep, err_id, chan); 64303859Sml29623 break; 64313859Sml29623 case ZCP_BLK_ID: 64323859Sml29623 nxge_zcp_inject_err(nxgep, err_id); 64333859Sml29623 break; 64343859Sml29623 case ESPC_BLK_ID: 64353859Sml29623 break; 64363859Sml29623 case FFLP_BLK_ID: 64373859Sml29623 break; 64383859Sml29623 case PHY_BLK_ID: 64393859Sml29623 break; 64403859Sml29623 case ETHER_SERDES_BLK_ID: 64413859Sml29623 break; 64423859Sml29623 case PCIE_SERDES_BLK_ID: 64433859Sml29623 break; 64443859Sml29623 case VIR_BLK_ID: 64453859Sml29623 break; 64463859Sml29623 } 64473859Sml29623 64483859Sml29623 nmp->b_wptr = nmp->b_rptr + size; 64493859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject")); 64503859Sml29623 64513859Sml29623 miocack(wq, mp, (int)size, 0); 64523859Sml29623 } 64533859Sml29623 64543859Sml29623 static int 64553859Sml29623 nxge_init_common_dev(p_nxge_t nxgep) 64563859Sml29623 { 64573859Sml29623 p_nxge_hw_list_t hw_p; 64583859Sml29623 dev_info_t *p_dip; 64593859Sml29623 64603859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device")); 64613859Sml29623 64623859Sml29623 p_dip = nxgep->p_dip; 64633859Sml29623 MUTEX_ENTER(&nxge_common_lock); 64643859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64656512Ssowmini "==> nxge_init_common_dev:func # %d", 64666512Ssowmini nxgep->function_num)); 64673859Sml29623 /* 64683859Sml29623 * Loop through existing per neptune hardware list. 64693859Sml29623 */ 64703859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 64713859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64726512Ssowmini "==> nxge_init_common_device:func # %d " 64736512Ssowmini "hw_p $%p parent dip $%p", 64746512Ssowmini nxgep->function_num, 64756512Ssowmini hw_p, 64766512Ssowmini p_dip)); 64773859Sml29623 if (hw_p->parent_devp == p_dip) { 64783859Sml29623 nxgep->nxge_hw_p = hw_p; 64793859Sml29623 hw_p->ndevs++; 64803859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 64813859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64826512Ssowmini "==> nxge_init_common_device:func # %d " 64836512Ssowmini "hw_p $%p parent dip $%p " 64846512Ssowmini "ndevs %d (found)", 64856512Ssowmini nxgep->function_num, 64866512Ssowmini hw_p, 64876512Ssowmini p_dip, 64886512Ssowmini hw_p->ndevs)); 64893859Sml29623 break; 64903859Sml29623 } 64913859Sml29623 } 64923859Sml29623 64933859Sml29623 if (hw_p == NULL) { 64943859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64956512Ssowmini "==> nxge_init_common_device:func # %d " 64966512Ssowmini "parent dip $%p (new)", 64976512Ssowmini nxgep->function_num, 64986512Ssowmini p_dip)); 64993859Sml29623 hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP); 65003859Sml29623 hw_p->parent_devp = p_dip; 65013859Sml29623 hw_p->magic = NXGE_NEPTUNE_MAGIC; 65023859Sml29623 nxgep->nxge_hw_p = hw_p; 65033859Sml29623 hw_p->ndevs++; 65043859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 65053859Sml29623 hw_p->next = nxge_hw_list; 65064732Sdavemq if (nxgep->niu_type == N2_NIU) { 65074732Sdavemq hw_p->niu_type = N2_NIU; 65084732Sdavemq hw_p->platform_type = P_NEPTUNE_NIU; 65094732Sdavemq } else { 65104732Sdavemq hw_p->niu_type = NIU_TYPE_NONE; 65114977Sraghus hw_p->platform_type = P_NEPTUNE_NONE; 65124732Sdavemq } 65133859Sml29623 65143859Sml29623 MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL); 65153859Sml29623 MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL); 65163859Sml29623 MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL); 65173859Sml29623 MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL); 65183859Sml29623 65193859Sml29623 nxge_hw_list = hw_p; 65204732Sdavemq 65214732Sdavemq (void) nxge_scan_ports_phy(nxgep, nxge_hw_list); 65223859Sml29623 } 65233859Sml29623 65243859Sml29623 MUTEX_EXIT(&nxge_common_lock); 65254732Sdavemq 65264977Sraghus nxgep->platform_type = hw_p->platform_type; 65274732Sdavemq if (nxgep->niu_type != N2_NIU) { 65284732Sdavemq nxgep->niu_type = hw_p->niu_type; 65294732Sdavemq } 65304732Sdavemq 65313859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65326512Ssowmini "==> nxge_init_common_device (nxge_hw_list) $%p", 65336512Ssowmini nxge_hw_list)); 65343859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device")); 65353859Sml29623 65363859Sml29623 return (NXGE_OK); 65373859Sml29623 } 65383859Sml29623 65393859Sml29623 static void 65403859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep) 65413859Sml29623 { 65423859Sml29623 p_nxge_hw_list_t hw_p, h_hw_p; 65436801Sspeer p_nxge_dma_pt_cfg_t p_dma_cfgp; 65446801Sspeer p_nxge_hw_pt_cfg_t p_cfgp; 65453859Sml29623 dev_info_t *p_dip; 65463859Sml29623 65473859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device")); 65483859Sml29623 if (nxgep->nxge_hw_p == NULL) { 65493859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65506512Ssowmini "<== nxge_uninit_common_device (no common)")); 65513859Sml29623 return; 65523859Sml29623 } 65533859Sml29623 65543859Sml29623 MUTEX_ENTER(&nxge_common_lock); 65553859Sml29623 h_hw_p = nxge_hw_list; 65563859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 65573859Sml29623 p_dip = hw_p->parent_devp; 65583859Sml29623 if (nxgep->nxge_hw_p == hw_p && 65596512Ssowmini p_dip == nxgep->p_dip && 65606512Ssowmini nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC && 65616512Ssowmini hw_p->magic == NXGE_NEPTUNE_MAGIC) { 65623859Sml29623 65633859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65646512Ssowmini "==> nxge_uninit_common_device:func # %d " 65656512Ssowmini "hw_p $%p parent dip $%p " 65666512Ssowmini "ndevs %d (found)", 65676512Ssowmini nxgep->function_num, 65686512Ssowmini hw_p, 65696512Ssowmini p_dip, 65706512Ssowmini hw_p->ndevs)); 65713859Sml29623 65726801Sspeer /* 65736801Sspeer * Release the RDC table, a shared resoruce 65746801Sspeer * of the nxge hardware. The RDC table was 65756801Sspeer * assigned to this instance of nxge in 65766801Sspeer * nxge_use_cfg_dma_config(). 65776801Sspeer */ 65787587SMichael.Speer@Sun.COM if (!isLDOMguest(nxgep)) { 65797587SMichael.Speer@Sun.COM p_dma_cfgp = 65807587SMichael.Speer@Sun.COM (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 65817587SMichael.Speer@Sun.COM p_cfgp = 65827587SMichael.Speer@Sun.COM (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config; 65837587SMichael.Speer@Sun.COM (void) nxge_fzc_rdc_tbl_unbind(nxgep, 65847587SMichael.Speer@Sun.COM p_cfgp->def_mac_rxdma_grpid); 6585*7766SMichael.Speer@Sun.COM 6586*7766SMichael.Speer@Sun.COM /* Cleanup any outstanding groups. */ 6587*7766SMichael.Speer@Sun.COM nxge_grp_cleanup(nxgep); 65887587SMichael.Speer@Sun.COM } 65896801Sspeer 65903859Sml29623 if (hw_p->ndevs) { 65913859Sml29623 hw_p->ndevs--; 65923859Sml29623 } 65933859Sml29623 hw_p->nxge_p[nxgep->function_num] = NULL; 65943859Sml29623 if (!hw_p->ndevs) { 65953859Sml29623 MUTEX_DESTROY(&hw_p->nxge_vlan_lock); 65963859Sml29623 MUTEX_DESTROY(&hw_p->nxge_tcam_lock); 65973859Sml29623 MUTEX_DESTROY(&hw_p->nxge_cfg_lock); 65983859Sml29623 MUTEX_DESTROY(&hw_p->nxge_mdio_lock); 65993859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66006512Ssowmini "==> nxge_uninit_common_device: " 66016512Ssowmini "func # %d " 66026512Ssowmini "hw_p $%p parent dip $%p " 66036512Ssowmini "ndevs %d (last)", 66046512Ssowmini nxgep->function_num, 66056512Ssowmini hw_p, 66066512Ssowmini p_dip, 66076512Ssowmini hw_p->ndevs)); 66083859Sml29623 66096495Sspeer nxge_hio_uninit(nxgep); 66106495Sspeer 66113859Sml29623 if (hw_p == nxge_hw_list) { 66123859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66136512Ssowmini "==> nxge_uninit_common_device:" 66146512Ssowmini "remove head func # %d " 66156512Ssowmini "hw_p $%p parent dip $%p " 66166512Ssowmini "ndevs %d (head)", 66176512Ssowmini nxgep->function_num, 66186512Ssowmini hw_p, 66196512Ssowmini p_dip, 66206512Ssowmini hw_p->ndevs)); 66213859Sml29623 nxge_hw_list = hw_p->next; 66223859Sml29623 } else { 66233859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66246512Ssowmini "==> nxge_uninit_common_device:" 66256512Ssowmini "remove middle func # %d " 66266512Ssowmini "hw_p $%p parent dip $%p " 66276512Ssowmini "ndevs %d (middle)", 66286512Ssowmini nxgep->function_num, 66296512Ssowmini hw_p, 66306512Ssowmini p_dip, 66316512Ssowmini hw_p->ndevs)); 66323859Sml29623 h_hw_p->next = hw_p->next; 66333859Sml29623 } 66343859Sml29623 66356495Sspeer nxgep->nxge_hw_p = NULL; 66363859Sml29623 KMEM_FREE(hw_p, sizeof (nxge_hw_list_t)); 66373859Sml29623 } 66383859Sml29623 break; 66393859Sml29623 } else { 66403859Sml29623 h_hw_p = hw_p; 66413859Sml29623 } 66423859Sml29623 } 66433859Sml29623 66443859Sml29623 MUTEX_EXIT(&nxge_common_lock); 66453859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66466512Ssowmini "==> nxge_uninit_common_device (nxge_hw_list) $%p", 66476512Ssowmini nxge_hw_list)); 66483859Sml29623 66493859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device")); 66503859Sml29623 } 66514732Sdavemq 66524732Sdavemq /* 66534977Sraghus * Determines the number of ports from the niu_type or the platform type. 66544732Sdavemq * Returns the number of ports, or returns zero on failure. 66554732Sdavemq */ 66564732Sdavemq 66574732Sdavemq int 66584977Sraghus nxge_get_nports(p_nxge_t nxgep) 66594732Sdavemq { 66604732Sdavemq int nports = 0; 66614732Sdavemq 66624977Sraghus switch (nxgep->niu_type) { 66634732Sdavemq case N2_NIU: 66644732Sdavemq case NEPTUNE_2_10GF: 66654732Sdavemq nports = 2; 66664732Sdavemq break; 66674732Sdavemq case NEPTUNE_4_1GC: 66684732Sdavemq case NEPTUNE_2_10GF_2_1GC: 66694732Sdavemq case NEPTUNE_1_10GF_3_1GC: 66704732Sdavemq case NEPTUNE_1_1GC_1_10GF_2_1GC: 66716261Sjoycey case NEPTUNE_2_10GF_2_1GRF: 66724732Sdavemq nports = 4; 66734732Sdavemq break; 66744732Sdavemq default: 66754977Sraghus switch (nxgep->platform_type) { 66764977Sraghus case P_NEPTUNE_NIU: 66774977Sraghus case P_NEPTUNE_ATLAS_2PORT: 66784977Sraghus nports = 2; 66794977Sraghus break; 66804977Sraghus case P_NEPTUNE_ATLAS_4PORT: 66814977Sraghus case P_NEPTUNE_MARAMBA_P0: 66824977Sraghus case P_NEPTUNE_MARAMBA_P1: 66835196Ssbehera case P_NEPTUNE_ALONSO: 66844977Sraghus nports = 4; 66854977Sraghus break; 66864977Sraghus default: 66874977Sraghus break; 66884977Sraghus } 66894732Sdavemq break; 66904732Sdavemq } 66914732Sdavemq 66924732Sdavemq return (nports); 66934732Sdavemq } 66945013Sml29623 66955013Sml29623 /* 66965013Sml29623 * The following two functions are to support 66975013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override. 66985013Sml29623 */ 66995013Sml29623 static int 67005013Sml29623 nxge_create_msi_property(p_nxge_t nxgep) 67015013Sml29623 { 67025013Sml29623 int nmsi; 67035013Sml29623 extern int ncpus; 67045013Sml29623 67055013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property")); 67065013Sml29623 67075013Sml29623 switch (nxgep->mac.portmode) { 67085013Sml29623 case PORT_10G_COPPER: 67095013Sml29623 case PORT_10G_FIBER: 67106835Syc148097 case PORT_10G_TN1010: 67115013Sml29623 (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip, 67125013Sml29623 DDI_PROP_CANSLEEP, "#msix-request", NULL, 0); 67135013Sml29623 /* 67145013Sml29623 * The maximum MSI-X requested will be 8. 67155013Sml29623 * If the # of CPUs is less than 8, we will reqeust 67165013Sml29623 * # MSI-X based on the # of CPUs. 67175013Sml29623 */ 67185013Sml29623 if (ncpus >= NXGE_MSIX_REQUEST_10G) { 67195013Sml29623 nmsi = NXGE_MSIX_REQUEST_10G; 67205013Sml29623 } else { 67215013Sml29623 nmsi = ncpus; 67225013Sml29623 } 67235013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 67245013Sml29623 "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)", 67255013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 67265013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 67275013Sml29623 break; 67285013Sml29623 67295013Sml29623 default: 67305013Sml29623 nmsi = NXGE_MSIX_REQUEST_1G; 67315013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 67325013Sml29623 "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)", 67335013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 67345013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 67355013Sml29623 break; 67365013Sml29623 } 67375013Sml29623 67385013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property")); 67395013Sml29623 return (nmsi); 67405013Sml29623 } 67416512Ssowmini 67426512Ssowmini /* ARGSUSED */ 67436512Ssowmini static int 67446512Ssowmini nxge_get_def_val(nxge_t *nxgep, mac_prop_id_t pr_num, uint_t pr_valsize, 67456512Ssowmini void *pr_val) 67466512Ssowmini { 67476512Ssowmini int err = 0; 67486512Ssowmini link_flowctrl_t fl; 67496512Ssowmini 67506512Ssowmini switch (pr_num) { 67516789Sam223141 case MAC_PROP_AUTONEG: 67526512Ssowmini *(uint8_t *)pr_val = 1; 67536512Ssowmini break; 67546789Sam223141 case MAC_PROP_FLOWCTRL: 67556512Ssowmini if (pr_valsize < sizeof (link_flowctrl_t)) 67566512Ssowmini return (EINVAL); 67576512Ssowmini fl = LINK_FLOWCTRL_RX; 67586512Ssowmini bcopy(&fl, pr_val, sizeof (fl)); 67596512Ssowmini break; 67606789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 67616789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 67626512Ssowmini *(uint8_t *)pr_val = 1; 67636512Ssowmini break; 67646789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 67656789Sam223141 case MAC_PROP_EN_100FDX_CAP: 67666512Ssowmini *(uint8_t *)pr_val = 1; 67676512Ssowmini break; 67686512Ssowmini default: 67696512Ssowmini err = ENOTSUP; 67706512Ssowmini break; 67716512Ssowmini } 67726512Ssowmini return (err); 67736512Ssowmini } 67746705Sml29623 67756705Sml29623 67766705Sml29623 /* 67776705Sml29623 * The following is a software around for the Neptune hardware's 67786705Sml29623 * interrupt bugs; The Neptune hardware may generate spurious interrupts when 67796705Sml29623 * an interrupr handler is removed. 67806705Sml29623 */ 67816705Sml29623 #define NXGE_PCI_PORT_LOGIC_OFFSET 0x98 67826705Sml29623 #define NXGE_PIM_RESET (1ULL << 29) 67836705Sml29623 #define NXGE_GLU_RESET (1ULL << 30) 67846705Sml29623 #define NXGE_NIU_RESET (1ULL << 31) 67856705Sml29623 #define NXGE_PCI_RESET_ALL (NXGE_PIM_RESET | \ 67866705Sml29623 NXGE_GLU_RESET | \ 67876705Sml29623 NXGE_NIU_RESET) 67886705Sml29623 67896705Sml29623 #define NXGE_WAIT_QUITE_TIME 200000 67906705Sml29623 #define NXGE_WAIT_QUITE_RETRY 40 67916705Sml29623 #define NXGE_PCI_RESET_WAIT 1000000 /* one second */ 67926705Sml29623 67936705Sml29623 static void 67946705Sml29623 nxge_niu_peu_reset(p_nxge_t nxgep) 67956705Sml29623 { 67966705Sml29623 uint32_t rvalue; 67976705Sml29623 p_nxge_hw_list_t hw_p; 67986705Sml29623 p_nxge_t fnxgep; 67996705Sml29623 int i, j; 68006705Sml29623 68016705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_niu_peu_reset")); 68026705Sml29623 if ((hw_p = nxgep->nxge_hw_p) == NULL) { 68036705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 68046705Sml29623 "==> nxge_niu_peu_reset: NULL hardware pointer")); 68056705Sml29623 return; 68066705Sml29623 } 68076705Sml29623 68086705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68096705Sml29623 "==> nxge_niu_peu_reset: flags 0x%x link timer id %d timer id %d", 68106705Sml29623 hw_p->flags, nxgep->nxge_link_poll_timerid, 68116705Sml29623 nxgep->nxge_timerid)); 68126705Sml29623 68136705Sml29623 MUTEX_ENTER(&hw_p->nxge_cfg_lock); 68146705Sml29623 /* 68156705Sml29623 * Make sure other instances from the same hardware 68166705Sml29623 * stop sending PIO and in quiescent state. 68176705Sml29623 */ 68186705Sml29623 for (i = 0; i < NXGE_MAX_PORTS; i++) { 68196705Sml29623 fnxgep = hw_p->nxge_p[i]; 68206705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68216705Sml29623 "==> nxge_niu_peu_reset: checking entry %d " 68226705Sml29623 "nxgep $%p", i, fnxgep)); 68236705Sml29623 #ifdef NXGE_DEBUG 68246705Sml29623 if (fnxgep) { 68256705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68266705Sml29623 "==> nxge_niu_peu_reset: entry %d (function %d) " 68276705Sml29623 "link timer id %d hw timer id %d", 68286705Sml29623 i, fnxgep->function_num, 68296705Sml29623 fnxgep->nxge_link_poll_timerid, 68306705Sml29623 fnxgep->nxge_timerid)); 68316705Sml29623 } 68326705Sml29623 #endif 68336705Sml29623 if (fnxgep && fnxgep != nxgep && 68346705Sml29623 (fnxgep->nxge_timerid || fnxgep->nxge_link_poll_timerid)) { 68356705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68366705Sml29623 "==> nxge_niu_peu_reset: checking $%p " 68376705Sml29623 "(function %d) timer ids", 68386705Sml29623 fnxgep, fnxgep->function_num)); 68396705Sml29623 for (j = 0; j < NXGE_WAIT_QUITE_RETRY; j++) { 68406705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68416705Sml29623 "==> nxge_niu_peu_reset: waiting")); 68426705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68436705Sml29623 if (!fnxgep->nxge_timerid && 68446705Sml29623 !fnxgep->nxge_link_poll_timerid) { 68456705Sml29623 break; 68466705Sml29623 } 68476705Sml29623 } 68486705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68496705Sml29623 if (fnxgep->nxge_timerid || 68506705Sml29623 fnxgep->nxge_link_poll_timerid) { 68516705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68526705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 68536705Sml29623 "<== nxge_niu_peu_reset: cannot reset " 68546705Sml29623 "hardware (devices are still in use)")); 68556705Sml29623 return; 68566705Sml29623 } 68576705Sml29623 } 68586705Sml29623 } 68596705Sml29623 68606705Sml29623 if ((hw_p->flags & COMMON_RESET_NIU_PCI) != COMMON_RESET_NIU_PCI) { 68616705Sml29623 hw_p->flags |= COMMON_RESET_NIU_PCI; 68626705Sml29623 rvalue = pci_config_get32(nxgep->dev_regs->nxge_pciregh, 68636705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET); 68646705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68656705Sml29623 "nxge_niu_peu_reset: read offset 0x%x (%d) " 68666705Sml29623 "(data 0x%x)", 68676705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68686705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68696705Sml29623 rvalue)); 68706705Sml29623 68716705Sml29623 rvalue |= NXGE_PCI_RESET_ALL; 68726705Sml29623 pci_config_put32(nxgep->dev_regs->nxge_pciregh, 68736705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, rvalue); 68746705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68756705Sml29623 "nxge_niu_peu_reset: RESETTING NIU: write NIU reset 0x%x", 68766705Sml29623 rvalue)); 68776705Sml29623 68786705Sml29623 NXGE_DELAY(NXGE_PCI_RESET_WAIT); 68796705Sml29623 } 68806705Sml29623 68816705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68826705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_niu_peu_reset")); 68836705Sml29623 } 68847126Sml29623 68857126Sml29623 static void 68867126Sml29623 nxge_set_pci_replay_timeout(p_nxge_t nxgep) 68877126Sml29623 { 68887126Sml29623 p_dev_regs_t dev_regs; 68897126Sml29623 uint32_t value; 68907126Sml29623 68917126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_set_pci_replay_timeout")); 68927126Sml29623 68937126Sml29623 if (!nxge_set_replay_timer) { 68947126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 68957126Sml29623 "==> nxge_set_pci_replay_timeout: will not change " 68967126Sml29623 "the timeout")); 68977126Sml29623 return; 68987126Sml29623 } 68997126Sml29623 69007126Sml29623 dev_regs = nxgep->dev_regs; 69017126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 69027126Sml29623 "==> nxge_set_pci_replay_timeout: dev_regs 0x%p pcireg 0x%p", 69037126Sml29623 dev_regs, dev_regs->nxge_pciregh)); 69047126Sml29623 69057126Sml29623 if (dev_regs == NULL || (dev_regs->nxge_pciregh == NULL)) { 69067145Syc148097 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 69077126Sml29623 "==> nxge_set_pci_replay_timeout: NULL dev_regs $%p or " 69087126Sml29623 "no PCI handle", 69097126Sml29623 dev_regs)); 69107126Sml29623 return; 69117126Sml29623 } 69127126Sml29623 value = (pci_config_get32(dev_regs->nxge_pciregh, 69137126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET) | 69147126Sml29623 (nxge_replay_timeout << PCI_REPLAY_TIMEOUT_SHIFT)); 69157126Sml29623 69167126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 69177126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value before set 0x%x " 69187126Sml29623 "(timeout value to set 0x%x at offset 0x%x) value 0x%x", 69197126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 69207126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET), nxge_replay_timeout, 69217126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET, value)); 69227126Sml29623 69237126Sml29623 pci_config_put32(dev_regs->nxge_pciregh, PCI_REPLAY_TIMEOUT_CFG_OFFSET, 69247126Sml29623 value); 69257126Sml29623 69267126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 69277126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value after set 0x%x", 69287126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 69297126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET))); 69307126Sml29623 69317126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_set_pci_replay_timeout")); 69327126Sml29623 } 69337656SSherry.Moore@Sun.COM 69347656SSherry.Moore@Sun.COM /* 69357656SSherry.Moore@Sun.COM * quiesce(9E) entry point. 69367656SSherry.Moore@Sun.COM * 69377656SSherry.Moore@Sun.COM * This function is called when the system is single-threaded at high 69387656SSherry.Moore@Sun.COM * PIL with preemption disabled. Therefore, this function must not be 69397656SSherry.Moore@Sun.COM * blocked. 69407656SSherry.Moore@Sun.COM * 69417656SSherry.Moore@Sun.COM * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure. 69427656SSherry.Moore@Sun.COM * DDI_FAILURE indicates an error condition and should almost never happen. 69437656SSherry.Moore@Sun.COM */ 69447656SSherry.Moore@Sun.COM static int 69457656SSherry.Moore@Sun.COM nxge_quiesce(dev_info_t *dip) 69467656SSherry.Moore@Sun.COM { 69477656SSherry.Moore@Sun.COM int instance = ddi_get_instance(dip); 69487656SSherry.Moore@Sun.COM p_nxge_t nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 69497656SSherry.Moore@Sun.COM 69507656SSherry.Moore@Sun.COM if (nxgep == NULL) 69517656SSherry.Moore@Sun.COM return (DDI_FAILURE); 69527656SSherry.Moore@Sun.COM 69537656SSherry.Moore@Sun.COM /* Turn off debugging */ 69547656SSherry.Moore@Sun.COM nxge_debug_level = NO_DEBUG; 69557656SSherry.Moore@Sun.COM nxgep->nxge_debug_level = NO_DEBUG; 69567656SSherry.Moore@Sun.COM npi_debug_level = NO_DEBUG; 69577656SSherry.Moore@Sun.COM 69587656SSherry.Moore@Sun.COM /* 69597656SSherry.Moore@Sun.COM * Stop link monitor only when linkchkmod is interrupt based 69607656SSherry.Moore@Sun.COM */ 69617656SSherry.Moore@Sun.COM if (nxgep->mac.linkchkmode == LINKCHK_INTR) { 69627656SSherry.Moore@Sun.COM (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 69637656SSherry.Moore@Sun.COM } 69647656SSherry.Moore@Sun.COM 69657656SSherry.Moore@Sun.COM (void) nxge_intr_hw_disable(nxgep); 69667656SSherry.Moore@Sun.COM 69677656SSherry.Moore@Sun.COM /* 69687656SSherry.Moore@Sun.COM * Reset the receive MAC side. 69697656SSherry.Moore@Sun.COM */ 69707656SSherry.Moore@Sun.COM (void) nxge_rx_mac_disable(nxgep); 69717656SSherry.Moore@Sun.COM 69727656SSherry.Moore@Sun.COM /* Disable and soft reset the IPP */ 69737656SSherry.Moore@Sun.COM if (!isLDOMguest(nxgep)) 69747656SSherry.Moore@Sun.COM (void) nxge_ipp_disable(nxgep); 69757656SSherry.Moore@Sun.COM 69767656SSherry.Moore@Sun.COM /* 69777656SSherry.Moore@Sun.COM * Reset the transmit/receive DMA side. 69787656SSherry.Moore@Sun.COM */ 69797656SSherry.Moore@Sun.COM (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP); 69807656SSherry.Moore@Sun.COM (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP); 69817656SSherry.Moore@Sun.COM 69827656SSherry.Moore@Sun.COM /* 69837656SSherry.Moore@Sun.COM * Reset the transmit MAC side. 69847656SSherry.Moore@Sun.COM */ 69857656SSherry.Moore@Sun.COM (void) nxge_tx_mac_disable(nxgep); 69867656SSherry.Moore@Sun.COM 69877656SSherry.Moore@Sun.COM return (DDI_SUCCESS); 69887656SSherry.Moore@Sun.COM } 6989