13859Sml29623 /* 23859Sml29623 * CDDL HEADER START 33859Sml29623 * 43859Sml29623 * The contents of this file are subject to the terms of the 53859Sml29623 * Common Development and Distribution License (the "License"). 63859Sml29623 * You may not use this file except in compliance with the License. 73859Sml29623 * 83859Sml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93859Sml29623 * or http://www.opensolaris.org/os/licensing. 103859Sml29623 * See the License for the specific language governing permissions 113859Sml29623 * and limitations under the License. 123859Sml29623 * 133859Sml29623 * When distributing Covered Code, include this CDDL HEADER in each 143859Sml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153859Sml29623 * If applicable, add the following below this CDDL HEADER, with the 163859Sml29623 * fields enclosed by brackets "[]" replaced with your own identifying 173859Sml29623 * information: Portions Copyright [yyyy] [name of copyright owner] 183859Sml29623 * 193859Sml29623 * CDDL HEADER END 203859Sml29623 */ 213859Sml29623 /* 225770Sml29623 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 233859Sml29623 * Use is subject to license terms. 243859Sml29623 */ 253859Sml29623 263859Sml29623 /* 273859Sml29623 * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver. 283859Sml29623 */ 293859Sml29623 #include <sys/nxge/nxge_impl.h> 306495Sspeer #include <sys/nxge/nxge_hio.h> 316495Sspeer #include <sys/nxge/nxge_rxdma.h> 323859Sml29623 #include <sys/pcie.h> 333859Sml29623 343859Sml29623 uint32_t nxge_use_partition = 0; /* debug partition flag */ 353859Sml29623 uint32_t nxge_dma_obp_props_only = 1; /* use obp published props */ 363859Sml29623 uint32_t nxge_use_rdc_intr = 1; /* debug to assign rdc intr */ 373859Sml29623 /* 385013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override 395013Sml29623 * (This PSARC case is limited to MSI-X vectors 405013Sml29623 * and SPARC platforms only). 413859Sml29623 */ 425013Sml29623 #if defined(_BIG_ENDIAN) 435013Sml29623 uint32_t nxge_msi_enable = 2; 445013Sml29623 #else 455013Sml29623 uint32_t nxge_msi_enable = 1; 465013Sml29623 #endif 473859Sml29623 486611Sml29623 /* 496705Sml29623 * Software workaround for a Neptune (PCI-E) 506705Sml29623 * hardware interrupt bug which the hardware 516705Sml29623 * may generate spurious interrupts after the 526705Sml29623 * device interrupt handler was removed. If this flag 536705Sml29623 * is enabled, the driver will reset the 546705Sml29623 * hardware when devices are being detached. 556705Sml29623 */ 566705Sml29623 uint32_t nxge_peu_reset_enable = 0; 576705Sml29623 586705Sml29623 /* 596611Sml29623 * Software workaround for the hardware 606611Sml29623 * checksum bugs that affect packet transmission 616611Sml29623 * and receive: 626611Sml29623 * 636611Sml29623 * Usage of nxge_cksum_offload: 646611Sml29623 * 656611Sml29623 * (1) nxge_cksum_offload = 0 (default): 666611Sml29623 * - transmits packets: 676611Sml29623 * TCP: uses the hardware checksum feature. 686611Sml29623 * UDP: driver will compute the software checksum 696611Sml29623 * based on the partial checksum computed 706611Sml29623 * by the IP layer. 716611Sml29623 * - receives packets 726611Sml29623 * TCP: marks packets checksum flags based on hardware result. 736611Sml29623 * UDP: will not mark checksum flags. 746611Sml29623 * 756611Sml29623 * (2) nxge_cksum_offload = 1: 766611Sml29623 * - transmit packets: 776611Sml29623 * TCP/UDP: uses the hardware checksum feature. 786611Sml29623 * - receives packets 796611Sml29623 * TCP/UDP: marks packet checksum flags based on hardware result. 806611Sml29623 * 816611Sml29623 * (3) nxge_cksum_offload = 2: 826611Sml29623 * - The driver will not register its checksum capability. 836611Sml29623 * Checksum for both TCP and UDP will be computed 846611Sml29623 * by the stack. 856611Sml29623 * - The software LSO is not allowed in this case. 866611Sml29623 * 876611Sml29623 * (4) nxge_cksum_offload > 2: 886611Sml29623 * - Will be treated as it is set to 2 896611Sml29623 * (stack will compute the checksum). 906611Sml29623 * 916611Sml29623 * (5) If the hardware bug is fixed, this workaround 926611Sml29623 * needs to be updated accordingly to reflect 936611Sml29623 * the new hardware revision. 946611Sml29623 */ 956611Sml29623 uint32_t nxge_cksum_offload = 0; 966495Sspeer 973859Sml29623 /* 983859Sml29623 * Globals: tunable parameters (/etc/system or adb) 993859Sml29623 * 1003859Sml29623 */ 1013859Sml29623 uint32_t nxge_rbr_size = NXGE_RBR_RBB_DEFAULT; 1023859Sml29623 uint32_t nxge_rbr_spare_size = 0; 1033859Sml29623 uint32_t nxge_rcr_size = NXGE_RCR_DEFAULT; 1043859Sml29623 uint32_t nxge_tx_ring_size = NXGE_TX_RING_DEFAULT; 1054193Sspeer boolean_t nxge_no_msg = B_TRUE; /* control message display */ 1063859Sml29623 uint32_t nxge_no_link_notify = 0; /* control DL_NOTIFY */ 1073859Sml29623 uint32_t nxge_bcopy_thresh = TX_BCOPY_MAX; 1083859Sml29623 uint32_t nxge_dvma_thresh = TX_FASTDVMA_MIN; 1093859Sml29623 uint32_t nxge_dma_stream_thresh = TX_STREAM_MIN; 1103859Sml29623 uint32_t nxge_jumbo_mtu = TX_JUMBO_MTU; 1113859Sml29623 boolean_t nxge_jumbo_enable = B_FALSE; 1123859Sml29623 uint16_t nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT; 1133859Sml29623 uint16_t nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD; 1143952Sml29623 nxge_tx_mode_t nxge_tx_scheme = NXGE_USE_SERIAL; 1153859Sml29623 1165770Sml29623 /* MAX LSO size */ 1175770Sml29623 #define NXGE_LSO_MAXLEN 65535 1185770Sml29623 uint32_t nxge_lso_max = NXGE_LSO_MAXLEN; 1195770Sml29623 1203859Sml29623 /* 1213859Sml29623 * Debugging flags: 1223859Sml29623 * nxge_no_tx_lb : transmit load balancing 1233859Sml29623 * nxge_tx_lb_policy: 0 - TCP port (default) 1243859Sml29623 * 3 - DEST MAC 1253859Sml29623 */ 1263859Sml29623 uint32_t nxge_no_tx_lb = 0; 1273859Sml29623 uint32_t nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP; 1283859Sml29623 1293859Sml29623 /* 1303859Sml29623 * Add tunable to reduce the amount of time spent in the 1313859Sml29623 * ISR doing Rx Processing. 1323859Sml29623 */ 1333859Sml29623 uint32_t nxge_max_rx_pkts = 1024; 1343859Sml29623 1353859Sml29623 /* 1363859Sml29623 * Tunables to manage the receive buffer blocks. 1373859Sml29623 * 1383859Sml29623 * nxge_rx_threshold_hi: copy all buffers. 1393859Sml29623 * nxge_rx_bcopy_size_type: receive buffer block size type. 1403859Sml29623 * nxge_rx_threshold_lo: copy only up to tunable block size type. 1413859Sml29623 */ 1423859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6; 1433859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0; 1443859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3; 1453859Sml29623 1466495Sspeer /* Use kmem_alloc() to allocate data buffers. */ 1476909Sml29623 #if defined(_BIG_ENDIAN) 1486498Sspeer uint32_t nxge_use_kmem_alloc = 1; 1496495Sspeer #else 1506498Sspeer uint32_t nxge_use_kmem_alloc = 0; 1516495Sspeer #endif 1526495Sspeer 1533859Sml29623 rtrace_t npi_rtracebuf; 1543859Sml29623 1557126Sml29623 /* 1567126Sml29623 * The hardware sometimes fails to allow enough time for the link partner 1577126Sml29623 * to send an acknowledgement for packets that the hardware sent to it. The 1587126Sml29623 * hardware resends the packets earlier than it should be in those instances. 1597126Sml29623 * This behavior caused some switches to acknowledge the wrong packets 1607126Sml29623 * and it triggered the fatal error. 1617126Sml29623 * This software workaround is to set the replay timer to a value 1627126Sml29623 * suggested by the hardware team. 1637126Sml29623 * 1647126Sml29623 * PCI config space replay timer register: 1657126Sml29623 * The following replay timeout value is 0xc 1667126Sml29623 * for bit 14:18. 1677126Sml29623 */ 1687126Sml29623 #define PCI_REPLAY_TIMEOUT_CFG_OFFSET 0xb8 1697126Sml29623 #define PCI_REPLAY_TIMEOUT_SHIFT 14 1707126Sml29623 1717126Sml29623 uint32_t nxge_set_replay_timer = 1; 1727126Sml29623 uint32_t nxge_replay_timeout = 0xc; 1737126Sml29623 1747241Sml29623 /* 1757241Sml29623 * The transmit serialization sometimes causes 1767241Sml29623 * longer sleep before calling the driver transmit 1777241Sml29623 * function as it sleeps longer than it should. 1787241Sml29623 * The performace group suggests that a time wait tunable 1797241Sml29623 * can be used to set the maximum wait time when needed 1807241Sml29623 * and the default is set to 1 tick. 1817241Sml29623 */ 1827241Sml29623 uint32_t nxge_tx_serial_maxsleep = 1; 1837241Sml29623 1843859Sml29623 #if defined(sun4v) 1853859Sml29623 /* 1863859Sml29623 * Hypervisor N2/NIU services information. 1873859Sml29623 */ 1883859Sml29623 static hsvc_info_t niu_hsvc = { 1893859Sml29623 HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER, 1903859Sml29623 NIU_MINOR_VER, "nxge" 1913859Sml29623 }; 1926495Sspeer 1936495Sspeer static int nxge_hsvc_register(p_nxge_t); 1943859Sml29623 #endif 1953859Sml29623 1963859Sml29623 /* 1973859Sml29623 * Function Prototypes 1983859Sml29623 */ 1993859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t); 2003859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t); 2013859Sml29623 static void nxge_unattach(p_nxge_t); 2023859Sml29623 2033859Sml29623 #if NXGE_PROPERTY 2043859Sml29623 static void nxge_remove_hard_properties(p_nxge_t); 2053859Sml29623 #endif 2063859Sml29623 2076495Sspeer /* 2086495Sspeer * These two functions are required by nxge_hio.c 2096495Sspeer */ 2106495Sspeer extern int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr); 2116495Sspeer extern int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot); 2126495Sspeer 2133859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t); 2143859Sml29623 2153859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t); 2163859Sml29623 static void nxge_destroy_mutexes(p_nxge_t); 2173859Sml29623 2183859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep); 2193859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep); 2203859Sml29623 #ifdef NXGE_DEBUG 2213859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep); 2223859Sml29623 #endif 2233859Sml29623 2243859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep); 2253859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep); 2263859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep); 2273859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep); 2283859Sml29623 2293859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep); 2303859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t); 2313859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t); 2323859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep); 2333859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep); 2343859Sml29623 2353859Sml29623 static void nxge_suspend(p_nxge_t); 2363859Sml29623 static nxge_status_t nxge_resume(p_nxge_t); 2373859Sml29623 2383859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t); 2393859Sml29623 static void nxge_destroy_dev(p_nxge_t); 2403859Sml29623 2413859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t); 2423859Sml29623 static void nxge_free_mem_pool(p_nxge_t); 2433859Sml29623 2446495Sspeer nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t); 2453859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t); 2463859Sml29623 2476495Sspeer nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t); 2483859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t); 2493859Sml29623 2503859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t, 2513859Sml29623 struct ddi_dma_attr *, 2523859Sml29623 size_t, ddi_device_acc_attr_t *, uint_t, 2533859Sml29623 p_nxge_dma_common_t); 2543859Sml29623 2553859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t); 2566495Sspeer static void nxge_dma_free_rx_data_buf(p_nxge_dma_common_t); 2573859Sml29623 2583859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t, 2593859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2603859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2613859Sml29623 2623859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t, 2633859Sml29623 p_nxge_dma_common_t *, size_t); 2643859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2653859Sml29623 2666495Sspeer extern nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t, 2673859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2683859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2693859Sml29623 2706495Sspeer extern nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t, 2713859Sml29623 p_nxge_dma_common_t *, 2723859Sml29623 size_t); 2733859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2743859Sml29623 2753859Sml29623 static int nxge_init_common_dev(p_nxge_t); 2763859Sml29623 static void nxge_uninit_common_dev(p_nxge_t); 2776512Ssowmini extern int nxge_param_set_mac(p_nxge_t, queue_t *, mblk_t *, 2786512Ssowmini char *, caddr_t); 2793859Sml29623 2803859Sml29623 /* 2813859Sml29623 * The next declarations are for the GLDv3 interface. 2823859Sml29623 */ 2833859Sml29623 static int nxge_m_start(void *); 2843859Sml29623 static void nxge_m_stop(void *); 2853859Sml29623 static int nxge_m_unicst(void *, const uint8_t *); 2863859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *); 2873859Sml29623 static int nxge_m_promisc(void *, boolean_t); 2883859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *); 2893859Sml29623 static void nxge_m_resources(void *); 2903859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *); 2913859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t); 2923859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr, 2933859Sml29623 mac_addr_slot_t slot); 2946495Sspeer void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, 2953859Sml29623 boolean_t factory); 2963859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr); 2973859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr); 2983859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr); 2996439Sml29623 static boolean_t nxge_m_getcapab(void *, mac_capab_t, void *); 3006439Sml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t, 3016439Sml29623 uint_t, const void *); 3026439Sml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t, 3036512Ssowmini uint_t, uint_t, void *); 3046439Sml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t, 3056439Sml29623 const void *); 3066512Ssowmini static int nxge_get_priv_prop(nxge_t *, const char *, uint_t, uint_t, 3076439Sml29623 void *); 3086512Ssowmini static int nxge_get_def_val(nxge_t *, mac_prop_id_t, uint_t, void *); 3096512Ssowmini 3106705Sml29623 static void nxge_niu_peu_reset(p_nxge_t nxgep); 3117126Sml29623 static void nxge_set_pci_replay_timeout(nxge_t *); 3126512Ssowmini 3136512Ssowmini mac_priv_prop_t nxge_priv_props[] = { 3146512Ssowmini {"_adv_10gfdx_cap", MAC_PROP_PERM_RW}, 3156512Ssowmini {"_adv_pause_cap", MAC_PROP_PERM_RW}, 3166512Ssowmini {"_function_number", MAC_PROP_PERM_READ}, 3176512Ssowmini {"_fw_version", MAC_PROP_PERM_READ}, 3186512Ssowmini {"_port_mode", MAC_PROP_PERM_READ}, 3196512Ssowmini {"_hot_swap_phy", MAC_PROP_PERM_READ}, 3206512Ssowmini {"_accept_jumbo", MAC_PROP_PERM_RW}, 3216512Ssowmini {"_rxdma_intr_time", MAC_PROP_PERM_RW}, 3226512Ssowmini {"_rxdma_intr_pkts", MAC_PROP_PERM_RW}, 3236512Ssowmini {"_class_opt_ipv4_tcp", MAC_PROP_PERM_RW}, 3246512Ssowmini {"_class_opt_ipv4_udp", MAC_PROP_PERM_RW}, 3256512Ssowmini {"_class_opt_ipv4_ah", MAC_PROP_PERM_RW}, 3266512Ssowmini {"_class_opt_ipv4_sctp", MAC_PROP_PERM_RW}, 3276512Ssowmini {"_class_opt_ipv6_tcp", MAC_PROP_PERM_RW}, 3286512Ssowmini {"_class_opt_ipv6_udp", MAC_PROP_PERM_RW}, 3296512Ssowmini {"_class_opt_ipv6_ah", MAC_PROP_PERM_RW}, 3306512Ssowmini {"_class_opt_ipv6_sctp", MAC_PROP_PERM_RW}, 3316512Ssowmini {"_soft_lso_enable", MAC_PROP_PERM_RW} 3326512Ssowmini }; 3336512Ssowmini 3346512Ssowmini #define NXGE_MAX_PRIV_PROPS \ 3356512Ssowmini (sizeof (nxge_priv_props)/sizeof (mac_priv_prop_t)) 3366439Sml29623 3376439Sml29623 #define NXGE_M_CALLBACK_FLAGS\ 3386439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3396439Sml29623 3403859Sml29623 3413859Sml29623 #define NXGE_NEPTUNE_MAGIC 0x4E584745UL 3423859Sml29623 #define MAX_DUMP_SZ 256 3433859Sml29623 3446439Sml29623 #define NXGE_M_CALLBACK_FLAGS \ 3456439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3466439Sml29623 3476495Sspeer mac_callbacks_t nxge_m_callbacks = { 3483859Sml29623 NXGE_M_CALLBACK_FLAGS, 3493859Sml29623 nxge_m_stat, 3503859Sml29623 nxge_m_start, 3513859Sml29623 nxge_m_stop, 3523859Sml29623 nxge_m_promisc, 3533859Sml29623 nxge_m_multicst, 3543859Sml29623 nxge_m_unicst, 3553859Sml29623 nxge_m_tx, 3563859Sml29623 nxge_m_resources, 3573859Sml29623 nxge_m_ioctl, 3586439Sml29623 nxge_m_getcapab, 3596439Sml29623 NULL, 3606439Sml29623 NULL, 3616439Sml29623 nxge_m_setprop, 3626439Sml29623 nxge_m_getprop 3633859Sml29623 }; 3643859Sml29623 3653859Sml29623 void 3663859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *); 3673859Sml29623 3685013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */ 3695013Sml29623 #define NXGE_MSIX_REQUEST_10G 8 3705013Sml29623 #define NXGE_MSIX_REQUEST_1G 2 3715013Sml29623 static int nxge_create_msi_property(p_nxge_t); 3725013Sml29623 3733859Sml29623 /* 3743859Sml29623 * These global variables control the message 3753859Sml29623 * output. 3763859Sml29623 */ 3773859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG; 3786495Sspeer uint64_t nxge_debug_level; 3793859Sml29623 3803859Sml29623 /* 3813859Sml29623 * This list contains the instance structures for the Neptune 3823859Sml29623 * devices present in the system. The lock exists to guarantee 3833859Sml29623 * mutually exclusive access to the list. 3843859Sml29623 */ 3853859Sml29623 void *nxge_list = NULL; 3863859Sml29623 3873859Sml29623 void *nxge_hw_list = NULL; 3883859Sml29623 nxge_os_mutex_t nxge_common_lock; 3893859Sml29623 3903859Sml29623 extern uint64_t npi_debug_level; 3913859Sml29623 3923859Sml29623 extern nxge_status_t nxge_ldgv_init(p_nxge_t, int *, int *); 3933859Sml29623 extern nxge_status_t nxge_ldgv_init_n2(p_nxge_t, int *, int *); 3943859Sml29623 extern nxge_status_t nxge_ldgv_uninit(p_nxge_t); 3953859Sml29623 extern nxge_status_t nxge_intr_ldgv_init(p_nxge_t); 3963859Sml29623 extern void nxge_fm_init(p_nxge_t, 3973859Sml29623 ddi_device_acc_attr_t *, 3983859Sml29623 ddi_device_acc_attr_t *, 3993859Sml29623 ddi_dma_attr_t *); 4003859Sml29623 extern void nxge_fm_fini(p_nxge_t); 4013859Sml29623 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t); 4023859Sml29623 4033859Sml29623 /* 4043859Sml29623 * Count used to maintain the number of buffers being used 4053859Sml29623 * by Neptune instances and loaned up to the upper layers. 4063859Sml29623 */ 4073859Sml29623 uint32_t nxge_mblks_pending = 0; 4083859Sml29623 4093859Sml29623 /* 4103859Sml29623 * Device register access attributes for PIO. 4113859Sml29623 */ 4123859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = { 4133859Sml29623 DDI_DEVICE_ATTR_V0, 4143859Sml29623 DDI_STRUCTURE_LE_ACC, 4153859Sml29623 DDI_STRICTORDER_ACC, 4163859Sml29623 }; 4173859Sml29623 4183859Sml29623 /* 4193859Sml29623 * Device descriptor access attributes for DMA. 4203859Sml29623 */ 4213859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = { 4223859Sml29623 DDI_DEVICE_ATTR_V0, 4233859Sml29623 DDI_STRUCTURE_LE_ACC, 4243859Sml29623 DDI_STRICTORDER_ACC 4253859Sml29623 }; 4263859Sml29623 4273859Sml29623 /* 4283859Sml29623 * Device buffer access attributes for DMA. 4293859Sml29623 */ 4303859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = { 4313859Sml29623 DDI_DEVICE_ATTR_V0, 4323859Sml29623 DDI_STRUCTURE_BE_ACC, 4333859Sml29623 DDI_STRICTORDER_ACC 4343859Sml29623 }; 4353859Sml29623 4363859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = { 4373859Sml29623 DMA_ATTR_V0, /* version number. */ 4383859Sml29623 0, /* low address */ 4393859Sml29623 0xffffffffffffffff, /* high address */ 4403859Sml29623 0xffffffffffffffff, /* address counter max */ 4413859Sml29623 #ifndef NIU_PA_WORKAROUND 4423859Sml29623 0x100000, /* alignment */ 4433859Sml29623 #else 4443859Sml29623 0x2000, 4453859Sml29623 #endif 4463859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4473859Sml29623 0x1, /* minimum transfer size */ 4483859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4493859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4503859Sml29623 1, /* scatter/gather list length */ 4513859Sml29623 (unsigned int) 1, /* granularity */ 4523859Sml29623 0 /* attribute flags */ 4533859Sml29623 }; 4543859Sml29623 4553859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = { 4563859Sml29623 DMA_ATTR_V0, /* version number. */ 4573859Sml29623 0, /* low address */ 4583859Sml29623 0xffffffffffffffff, /* high address */ 4593859Sml29623 0xffffffffffffffff, /* address counter max */ 4603859Sml29623 #if defined(_BIG_ENDIAN) 4613859Sml29623 0x2000, /* alignment */ 4623859Sml29623 #else 4633859Sml29623 0x1000, /* alignment */ 4643859Sml29623 #endif 4653859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4663859Sml29623 0x1, /* minimum transfer size */ 4673859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4683859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4693859Sml29623 5, /* scatter/gather list length */ 4703859Sml29623 (unsigned int) 1, /* granularity */ 4713859Sml29623 0 /* attribute flags */ 4723859Sml29623 }; 4733859Sml29623 4743859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = { 4753859Sml29623 DMA_ATTR_V0, /* version number. */ 4763859Sml29623 0, /* low address */ 4773859Sml29623 0xffffffffffffffff, /* high address */ 4783859Sml29623 0xffffffffffffffff, /* address counter max */ 4793859Sml29623 0x2000, /* alignment */ 4803859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4813859Sml29623 0x1, /* minimum transfer size */ 4823859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4833859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4843859Sml29623 1, /* scatter/gather list length */ 4853859Sml29623 (unsigned int) 1, /* granularity */ 4864781Ssbehera DDI_DMA_RELAXED_ORDERING /* attribute flags */ 4873859Sml29623 }; 4883859Sml29623 4893859Sml29623 ddi_dma_lim_t nxge_dma_limits = { 4903859Sml29623 (uint_t)0, /* dlim_addr_lo */ 4913859Sml29623 (uint_t)0xffffffff, /* dlim_addr_hi */ 4923859Sml29623 (uint_t)0xffffffff, /* dlim_cntr_max */ 4933859Sml29623 (uint_t)0xfc00fc, /* dlim_burstsizes for 32 and 64 bit xfers */ 4943859Sml29623 0x1, /* dlim_minxfer */ 4953859Sml29623 1024 /* dlim_speed */ 4963859Sml29623 }; 4973859Sml29623 4983859Sml29623 dma_method_t nxge_force_dma = DVMA; 4993859Sml29623 5003859Sml29623 /* 5013859Sml29623 * dma chunk sizes. 5023859Sml29623 * 5033859Sml29623 * Try to allocate the largest possible size 5043859Sml29623 * so that fewer number of dma chunks would be managed 5053859Sml29623 */ 5063859Sml29623 #ifdef NIU_PA_WORKAROUND 5073859Sml29623 size_t alloc_sizes [] = {0x2000}; 5083859Sml29623 #else 5093859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000, 5103859Sml29623 0x10000, 0x20000, 0x40000, 0x80000, 5115770Sml29623 0x100000, 0x200000, 0x400000, 0x800000, 5125770Sml29623 0x1000000, 0x2000000, 0x4000000}; 5133859Sml29623 #endif 5143859Sml29623 5153859Sml29623 /* 5163859Sml29623 * Translate "dev_t" to a pointer to the associated "dev_info_t". 5173859Sml29623 */ 5183859Sml29623 5196495Sspeer extern void nxge_get_environs(nxge_t *); 5206495Sspeer 5213859Sml29623 static int 5223859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd) 5233859Sml29623 { 5243859Sml29623 p_nxge_t nxgep = NULL; 5253859Sml29623 int instance; 5263859Sml29623 int status = DDI_SUCCESS; 5273859Sml29623 uint8_t portn; 5283859Sml29623 nxge_mmac_t *mmac_info; 5293859Sml29623 5303859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach")); 5313859Sml29623 5323859Sml29623 /* 5333859Sml29623 * Get the device instance since we'll need to setup 5343859Sml29623 * or retrieve a soft state for this instance. 5353859Sml29623 */ 5363859Sml29623 instance = ddi_get_instance(dip); 5373859Sml29623 5383859Sml29623 switch (cmd) { 5393859Sml29623 case DDI_ATTACH: 5403859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH")); 5413859Sml29623 break; 5423859Sml29623 5433859Sml29623 case DDI_RESUME: 5443859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME")); 5453859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5463859Sml29623 if (nxgep == NULL) { 5473859Sml29623 status = DDI_FAILURE; 5483859Sml29623 break; 5493859Sml29623 } 5503859Sml29623 if (nxgep->dip != dip) { 5513859Sml29623 status = DDI_FAILURE; 5523859Sml29623 break; 5533859Sml29623 } 5543859Sml29623 if (nxgep->suspended == DDI_PM_SUSPEND) { 5553859Sml29623 status = ddi_dev_is_needed(nxgep->dip, 0, 1); 5563859Sml29623 } else { 5574185Sspeer status = nxge_resume(nxgep); 5583859Sml29623 } 5593859Sml29623 goto nxge_attach_exit; 5603859Sml29623 5613859Sml29623 case DDI_PM_RESUME: 5623859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME")); 5633859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5643859Sml29623 if (nxgep == NULL) { 5653859Sml29623 status = DDI_FAILURE; 5663859Sml29623 break; 5673859Sml29623 } 5683859Sml29623 if (nxgep->dip != dip) { 5693859Sml29623 status = DDI_FAILURE; 5703859Sml29623 break; 5713859Sml29623 } 5724185Sspeer status = nxge_resume(nxgep); 5733859Sml29623 goto nxge_attach_exit; 5743859Sml29623 5753859Sml29623 default: 5763859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown")); 5773859Sml29623 status = DDI_FAILURE; 5783859Sml29623 goto nxge_attach_exit; 5793859Sml29623 } 5803859Sml29623 5813859Sml29623 5823859Sml29623 if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) { 5833859Sml29623 status = DDI_FAILURE; 5843859Sml29623 goto nxge_attach_exit; 5853859Sml29623 } 5863859Sml29623 5873859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 5883859Sml29623 if (nxgep == NULL) { 5894977Sraghus status = NXGE_ERROR; 5904977Sraghus goto nxge_attach_fail2; 5913859Sml29623 } 5923859Sml29623 5934693Stm144005 nxgep->nxge_magic = NXGE_MAGIC; 5944693Stm144005 5953859Sml29623 nxgep->drv_state = 0; 5963859Sml29623 nxgep->dip = dip; 5973859Sml29623 nxgep->instance = instance; 5983859Sml29623 nxgep->p_dip = ddi_get_parent(dip); 5993859Sml29623 nxgep->nxge_debug_level = nxge_debug_level; 6003859Sml29623 npi_debug_level = nxge_debug_level; 6013859Sml29623 6026495Sspeer /* Are we a guest running in a Hybrid I/O environment? */ 6036495Sspeer nxge_get_environs(nxgep); 6043859Sml29623 6053859Sml29623 status = nxge_map_regs(nxgep); 6066495Sspeer 6073859Sml29623 if (status != NXGE_OK) { 6083859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed")); 6094977Sraghus goto nxge_attach_fail3; 6103859Sml29623 } 6113859Sml29623 6126495Sspeer nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, 6136495Sspeer &nxge_dev_desc_dma_acc_attr, 6146495Sspeer &nxge_rx_dma_attr); 6156495Sspeer 6166495Sspeer /* Create & initialize the per-Neptune data structure */ 6176495Sspeer /* (even if we're a guest). */ 6183859Sml29623 status = nxge_init_common_dev(nxgep); 6193859Sml29623 if (status != NXGE_OK) { 6203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6216512Ssowmini "nxge_init_common_dev failed")); 6224977Sraghus goto nxge_attach_fail4; 6233859Sml29623 } 6243859Sml29623 6257126Sml29623 /* 6267126Sml29623 * Software workaround: set the replay timer. 6277126Sml29623 */ 6287126Sml29623 if (nxgep->niu_type != N2_NIU) { 6297126Sml29623 nxge_set_pci_replay_timeout(nxgep); 6307126Sml29623 } 6317126Sml29623 6326495Sspeer #if defined(sun4v) 6336495Sspeer /* This is required by nxge_hio_init(), which follows. */ 6346495Sspeer if ((status = nxge_hsvc_register(nxgep)) != DDI_SUCCESS) 6356495Sspeer goto nxge_attach_fail; 6366495Sspeer #endif 6376495Sspeer 6386495Sspeer if ((status = nxge_hio_init(nxgep)) != NXGE_OK) { 6396495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6406512Ssowmini "nxge_hio_init failed")); 6416495Sspeer goto nxge_attach_fail4; 6426495Sspeer } 6436495Sspeer 6444732Sdavemq if (nxgep->niu_type == NEPTUNE_2_10GF) { 6454732Sdavemq if (nxgep->function_num > 1) { 6466028Ssbehera NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported" 6474732Sdavemq " function %d. Only functions 0 and 1 are " 6484732Sdavemq "supported for this card.", nxgep->function_num)); 6494732Sdavemq status = NXGE_ERROR; 6504977Sraghus goto nxge_attach_fail4; 6514732Sdavemq } 6524732Sdavemq } 6534732Sdavemq 6546495Sspeer if (isLDOMguest(nxgep)) { 6556495Sspeer /* 6566495Sspeer * Use the function number here. 6576495Sspeer */ 6586495Sspeer nxgep->mac.portnum = nxgep->function_num; 6596495Sspeer nxgep->mac.porttype = PORT_TYPE_LOGICAL; 6606495Sspeer 6616495Sspeer /* XXX We'll set the MAC address counts to 1 for now. */ 6626495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6636495Sspeer mmac_info->num_mmac = 1; 6646495Sspeer mmac_info->naddrfree = 1; 6653859Sml29623 } else { 6666495Sspeer portn = NXGE_GET_PORT_NUM(nxgep->function_num); 6676495Sspeer nxgep->mac.portnum = portn; 6686495Sspeer if ((portn == 0) || (portn == 1)) 6696495Sspeer nxgep->mac.porttype = PORT_TYPE_XMAC; 6706495Sspeer else 6716495Sspeer nxgep->mac.porttype = PORT_TYPE_BMAC; 6726495Sspeer /* 6736495Sspeer * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC) 6746495Sspeer * internally, the rest 2 ports use BMAC (1G "Big" MAC). 6756495Sspeer * The two types of MACs have different characterizations. 6766495Sspeer */ 6776495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6786495Sspeer if (nxgep->function_num < 2) { 6796495Sspeer mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY; 6806495Sspeer mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY; 6816495Sspeer } else { 6826495Sspeer mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY; 6836495Sspeer mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY; 6846495Sspeer } 6853859Sml29623 } 6863859Sml29623 /* 6873859Sml29623 * Setup the Ndd parameters for the this instance. 6883859Sml29623 */ 6893859Sml29623 nxge_init_param(nxgep); 6903859Sml29623 6913859Sml29623 /* 6923859Sml29623 * Setup Register Tracing Buffer. 6933859Sml29623 */ 6943859Sml29623 npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf); 6953859Sml29623 6963859Sml29623 /* init stats ptr */ 6973859Sml29623 nxge_init_statsp(nxgep); 6984185Sspeer 6994977Sraghus /* 7006495Sspeer * Copy the vpd info from eeprom to a local data 7016495Sspeer * structure, and then check its validity. 7024977Sraghus */ 7036495Sspeer if (!isLDOMguest(nxgep)) { 7046495Sspeer int *regp; 7056495Sspeer uint_t reglen; 7066495Sspeer int rv; 7076495Sspeer 7086495Sspeer nxge_vpd_info_get(nxgep); 7096495Sspeer 7106495Sspeer /* Find the NIU config handle. */ 7116495Sspeer rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, 7126495Sspeer ddi_get_parent(nxgep->dip), DDI_PROP_DONTPASS, 7136495Sspeer "reg", ®p, ®len); 7146495Sspeer 7156495Sspeer if (rv != DDI_PROP_SUCCESS) { 7166495Sspeer goto nxge_attach_fail5; 7176495Sspeer } 7186495Sspeer /* 7196495Sspeer * The address_hi, that is the first int, in the reg 7206495Sspeer * property consists of config handle, but need to remove 7216495Sspeer * the bits 28-31 which are OBP specific info. 7226495Sspeer */ 7236495Sspeer nxgep->niu_cfg_hdl = (*regp) & 0xFFFFFFF; 7246495Sspeer ddi_prop_free(regp); 7256495Sspeer } 7266495Sspeer 7276495Sspeer if (isLDOMguest(nxgep)) { 7286495Sspeer uchar_t *prop_val; 7296495Sspeer uint_t prop_len; 7306495Sspeer 7316495Sspeer extern void nxge_get_logical_props(p_nxge_t); 7326495Sspeer 7336495Sspeer nxgep->statsp->mac_stats.xcvr_inuse = LOGICAL_XCVR; 7346495Sspeer nxgep->mac.portmode = PORT_LOGICAL; 7356495Sspeer (void) ddi_prop_update_string(DDI_DEV_T_NONE, nxgep->dip, 7366495Sspeer "phy-type", "virtual transceiver"); 7376495Sspeer 7386495Sspeer nxgep->nports = 1; 7396495Sspeer nxgep->board_ver = 0; /* XXX What? */ 7406495Sspeer 7416495Sspeer /* 7426495Sspeer * local-mac-address property gives us info on which 7436495Sspeer * specific MAC address the Hybrid resource is associated 7446495Sspeer * with. 7456495Sspeer */ 7466495Sspeer if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0, 7476495Sspeer "local-mac-address", &prop_val, 7486495Sspeer &prop_len) != DDI_PROP_SUCCESS) { 7496495Sspeer goto nxge_attach_fail5; 7506495Sspeer } 7516495Sspeer if (prop_len != ETHERADDRL) { 7526495Sspeer ddi_prop_free(prop_val); 7536495Sspeer goto nxge_attach_fail5; 7546495Sspeer } 7556495Sspeer ether_copy(prop_val, nxgep->hio_mac_addr); 7566495Sspeer ddi_prop_free(prop_val); 7576495Sspeer nxge_get_logical_props(nxgep); 7586495Sspeer 7596495Sspeer } else { 7606495Sspeer status = nxge_xcvr_find(nxgep); 7616495Sspeer 7626495Sspeer if (status != NXGE_OK) { 7636495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: " 7646512Ssowmini " Couldn't determine card type" 7656512Ssowmini " .... exit ")); 7666495Sspeer goto nxge_attach_fail5; 7676495Sspeer } 7686495Sspeer 7696495Sspeer status = nxge_get_config_properties(nxgep); 7706495Sspeer 7716495Sspeer if (status != NXGE_OK) { 7726495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 7736512Ssowmini "get_hw create failed")); 7746495Sspeer goto nxge_attach_fail; 7756495Sspeer } 7763859Sml29623 } 7773859Sml29623 7783859Sml29623 /* 7793859Sml29623 * Setup the Kstats for the driver. 7803859Sml29623 */ 7813859Sml29623 nxge_setup_kstats(nxgep); 7823859Sml29623 7836495Sspeer if (!isLDOMguest(nxgep)) 7846495Sspeer nxge_setup_param(nxgep); 7853859Sml29623 7863859Sml29623 status = nxge_setup_system_dma_pages(nxgep); 7873859Sml29623 if (status != NXGE_OK) { 7883859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed")); 7893859Sml29623 goto nxge_attach_fail; 7903859Sml29623 } 7913859Sml29623 7923859Sml29623 nxge_hw_id_init(nxgep); 7936495Sspeer 7946495Sspeer if (!isLDOMguest(nxgep)) 7956495Sspeer nxge_hw_init_niu_common(nxgep); 7963859Sml29623 7973859Sml29623 status = nxge_setup_mutexes(nxgep); 7983859Sml29623 if (status != NXGE_OK) { 7993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed")); 8003859Sml29623 goto nxge_attach_fail; 8013859Sml29623 } 8023859Sml29623 8036495Sspeer #if defined(sun4v) 8046495Sspeer if (isLDOMguest(nxgep)) { 8056495Sspeer /* Find our VR & channel sets. */ 8066495Sspeer status = nxge_hio_vr_add(nxgep); 8076495Sspeer goto nxge_attach_exit; 8086495Sspeer } 8096495Sspeer #endif 8106495Sspeer 8113859Sml29623 status = nxge_setup_dev(nxgep); 8123859Sml29623 if (status != DDI_SUCCESS) { 8133859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed")); 8143859Sml29623 goto nxge_attach_fail; 8153859Sml29623 } 8163859Sml29623 8173859Sml29623 status = nxge_add_intrs(nxgep); 8183859Sml29623 if (status != DDI_SUCCESS) { 8193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed")); 8203859Sml29623 goto nxge_attach_fail; 8213859Sml29623 } 8223859Sml29623 status = nxge_add_soft_intrs(nxgep); 8233859Sml29623 if (status != DDI_SUCCESS) { 8246495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 8256495Sspeer "add_soft_intr failed")); 8263859Sml29623 goto nxge_attach_fail; 8273859Sml29623 } 8283859Sml29623 8293859Sml29623 /* 8303859Sml29623 * Enable interrupts. 8313859Sml29623 */ 8323859Sml29623 nxge_intrs_enable(nxgep); 8333859Sml29623 8346835Syc148097 /* If a guest, register with vio_net instead. */ 8354977Sraghus if ((status = nxge_mac_register(nxgep)) != NXGE_OK) { 8363859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8376495Sspeer "unable to register to mac layer (%d)", status)); 8383859Sml29623 goto nxge_attach_fail; 8393859Sml29623 } 8403859Sml29623 8413859Sml29623 mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN); 8423859Sml29623 8436495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8446495Sspeer "registered to mac (instance %d)", instance)); 8453859Sml29623 8466835Syc148097 /* nxge_link_monitor calls xcvr.check_link recursively */ 8473859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 8483859Sml29623 8493859Sml29623 goto nxge_attach_exit; 8503859Sml29623 8513859Sml29623 nxge_attach_fail: 8523859Sml29623 nxge_unattach(nxgep); 8534977Sraghus goto nxge_attach_fail1; 8544977Sraghus 8554977Sraghus nxge_attach_fail5: 8564977Sraghus /* 8574977Sraghus * Tear down the ndd parameters setup. 8584977Sraghus */ 8594977Sraghus nxge_destroy_param(nxgep); 8604977Sraghus 8614977Sraghus /* 8624977Sraghus * Tear down the kstat setup. 8634977Sraghus */ 8644977Sraghus nxge_destroy_kstats(nxgep); 8654977Sraghus 8664977Sraghus nxge_attach_fail4: 8674977Sraghus if (nxgep->nxge_hw_p) { 8684977Sraghus nxge_uninit_common_dev(nxgep); 8694977Sraghus nxgep->nxge_hw_p = NULL; 8704977Sraghus } 8714977Sraghus 8724977Sraghus nxge_attach_fail3: 8734977Sraghus /* 8744977Sraghus * Unmap the register setup. 8754977Sraghus */ 8764977Sraghus nxge_unmap_regs(nxgep); 8774977Sraghus 8784977Sraghus nxge_fm_fini(nxgep); 8794977Sraghus 8804977Sraghus nxge_attach_fail2: 8814977Sraghus ddi_soft_state_free(nxge_list, nxgep->instance); 8824977Sraghus 8834977Sraghus nxge_attach_fail1: 8844185Sspeer if (status != NXGE_OK) 8854185Sspeer status = (NXGE_ERROR | NXGE_DDI_FAILED); 8863859Sml29623 nxgep = NULL; 8873859Sml29623 8883859Sml29623 nxge_attach_exit: 8893859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x", 8906512Ssowmini status)); 8913859Sml29623 8923859Sml29623 return (status); 8933859Sml29623 } 8943859Sml29623 8953859Sml29623 static int 8963859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd) 8973859Sml29623 { 8983859Sml29623 int status = DDI_SUCCESS; 8993859Sml29623 int instance; 9003859Sml29623 p_nxge_t nxgep = NULL; 9013859Sml29623 9023859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach")); 9033859Sml29623 instance = ddi_get_instance(dip); 9043859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 9053859Sml29623 if (nxgep == NULL) { 9063859Sml29623 status = DDI_FAILURE; 9073859Sml29623 goto nxge_detach_exit; 9083859Sml29623 } 9093859Sml29623 9103859Sml29623 switch (cmd) { 9113859Sml29623 case DDI_DETACH: 9123859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH")); 9133859Sml29623 break; 9143859Sml29623 9153859Sml29623 case DDI_PM_SUSPEND: 9163859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND")); 9173859Sml29623 nxgep->suspended = DDI_PM_SUSPEND; 9183859Sml29623 nxge_suspend(nxgep); 9193859Sml29623 break; 9203859Sml29623 9213859Sml29623 case DDI_SUSPEND: 9223859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND")); 9233859Sml29623 if (nxgep->suspended != DDI_PM_SUSPEND) { 9243859Sml29623 nxgep->suspended = DDI_SUSPEND; 9253859Sml29623 nxge_suspend(nxgep); 9263859Sml29623 } 9273859Sml29623 break; 9283859Sml29623 9293859Sml29623 default: 9303859Sml29623 status = DDI_FAILURE; 9313859Sml29623 } 9323859Sml29623 9333859Sml29623 if (cmd != DDI_DETACH) 9343859Sml29623 goto nxge_detach_exit; 9353859Sml29623 9363859Sml29623 /* 9373859Sml29623 * Stop the xcvr polling. 9383859Sml29623 */ 9393859Sml29623 nxgep->suspended = cmd; 9403859Sml29623 9413859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 9423859Sml29623 9436495Sspeer if (isLDOMguest(nxgep)) { 944*7466SMisaki.Kataoka@Sun.COM if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 945*7466SMisaki.Kataoka@Sun.COM nxge_m_stop((void *)nxgep); 9466495Sspeer nxge_hio_unregister(nxgep); 9476495Sspeer } else if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) { 9483859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9496512Ssowmini "<== nxge_detach status = 0x%08X", status)); 9503859Sml29623 return (DDI_FAILURE); 9513859Sml29623 } 9523859Sml29623 9533859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9546512Ssowmini "<== nxge_detach (mac_unregister) status = 0x%08X", status)); 9553859Sml29623 9563859Sml29623 nxge_unattach(nxgep); 9573859Sml29623 nxgep = NULL; 9583859Sml29623 9593859Sml29623 nxge_detach_exit: 9603859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X", 9616512Ssowmini status)); 9623859Sml29623 9633859Sml29623 return (status); 9643859Sml29623 } 9653859Sml29623 9663859Sml29623 static void 9673859Sml29623 nxge_unattach(p_nxge_t nxgep) 9683859Sml29623 { 9693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach")); 9703859Sml29623 9713859Sml29623 if (nxgep == NULL || nxgep->dev_regs == NULL) { 9723859Sml29623 return; 9733859Sml29623 } 9743859Sml29623 9754693Stm144005 nxgep->nxge_magic = 0; 9764693Stm144005 9775780Ssbehera if (nxgep->nxge_timerid) { 9785780Ssbehera nxge_stop_timer(nxgep, nxgep->nxge_timerid); 9795780Ssbehera nxgep->nxge_timerid = 0; 9805780Ssbehera } 9815780Ssbehera 9826705Sml29623 /* 9836705Sml29623 * If this flag is set, it will affect the Neptune 9846705Sml29623 * only. 9856705Sml29623 */ 9866705Sml29623 if ((nxgep->niu_type != N2_NIU) && nxge_peu_reset_enable) { 9876705Sml29623 nxge_niu_peu_reset(nxgep); 9886705Sml29623 } 9896705Sml29623 9906495Sspeer #if defined(sun4v) 9916495Sspeer if (isLDOMguest(nxgep)) { 9926498Sspeer (void) nxge_hio_vr_release(nxgep); 9936495Sspeer } 9946495Sspeer #endif 9956495Sspeer 9963859Sml29623 if (nxgep->nxge_hw_p) { 9973859Sml29623 nxge_uninit_common_dev(nxgep); 9983859Sml29623 nxgep->nxge_hw_p = NULL; 9993859Sml29623 } 10003859Sml29623 10013859Sml29623 #if defined(sun4v) 10023859Sml29623 if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) { 10033859Sml29623 (void) hsvc_unregister(&nxgep->niu_hsvc); 10043859Sml29623 nxgep->niu_hsvc_available = B_FALSE; 10053859Sml29623 } 10063859Sml29623 #endif 10073859Sml29623 /* 10083859Sml29623 * Stop any further interrupts. 10093859Sml29623 */ 10103859Sml29623 nxge_remove_intrs(nxgep); 10113859Sml29623 10123859Sml29623 /* remove soft interrups */ 10133859Sml29623 nxge_remove_soft_intrs(nxgep); 10143859Sml29623 10153859Sml29623 /* 10163859Sml29623 * Stop the device and free resources. 10173859Sml29623 */ 10186495Sspeer if (!isLDOMguest(nxgep)) { 10196495Sspeer nxge_destroy_dev(nxgep); 10206495Sspeer } 10213859Sml29623 10223859Sml29623 /* 10233859Sml29623 * Tear down the ndd parameters setup. 10243859Sml29623 */ 10253859Sml29623 nxge_destroy_param(nxgep); 10263859Sml29623 10273859Sml29623 /* 10283859Sml29623 * Tear down the kstat setup. 10293859Sml29623 */ 10303859Sml29623 nxge_destroy_kstats(nxgep); 10313859Sml29623 10323859Sml29623 /* 10333859Sml29623 * Destroy all mutexes. 10343859Sml29623 */ 10353859Sml29623 nxge_destroy_mutexes(nxgep); 10363859Sml29623 10373859Sml29623 /* 10383859Sml29623 * Remove the list of ndd parameters which 10393859Sml29623 * were setup during attach. 10403859Sml29623 */ 10413859Sml29623 if (nxgep->dip) { 10423859Sml29623 NXGE_DEBUG_MSG((nxgep, OBP_CTL, 10436512Ssowmini " nxge_unattach: remove all properties")); 10443859Sml29623 10453859Sml29623 (void) ddi_prop_remove_all(nxgep->dip); 10463859Sml29623 } 10473859Sml29623 10483859Sml29623 #if NXGE_PROPERTY 10493859Sml29623 nxge_remove_hard_properties(nxgep); 10503859Sml29623 #endif 10513859Sml29623 10523859Sml29623 /* 10533859Sml29623 * Unmap the register setup. 10543859Sml29623 */ 10553859Sml29623 nxge_unmap_regs(nxgep); 10563859Sml29623 10573859Sml29623 nxge_fm_fini(nxgep); 10583859Sml29623 10593859Sml29623 ddi_soft_state_free(nxge_list, nxgep->instance); 10603859Sml29623 10613859Sml29623 NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach")); 10623859Sml29623 } 10633859Sml29623 10646495Sspeer #if defined(sun4v) 10656495Sspeer int 10666495Sspeer nxge_hsvc_register( 10676495Sspeer nxge_t *nxgep) 10686495Sspeer { 10696495Sspeer nxge_status_t status; 10706495Sspeer 10716495Sspeer if (nxgep->niu_type == N2_NIU) { 10726495Sspeer nxgep->niu_hsvc_available = B_FALSE; 10736495Sspeer bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t)); 10746495Sspeer if ((status = hsvc_register(&nxgep->niu_hsvc, 10756495Sspeer &nxgep->niu_min_ver)) != 0) { 10766495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10776495Sspeer "nxge_attach: %s: cannot negotiate " 10786495Sspeer "hypervisor services revision %d group: 0x%lx " 10796495Sspeer "major: 0x%lx minor: 0x%lx errno: %d", 10806495Sspeer niu_hsvc.hsvc_modname, niu_hsvc.hsvc_rev, 10816495Sspeer niu_hsvc.hsvc_group, niu_hsvc.hsvc_major, 10826495Sspeer niu_hsvc.hsvc_minor, status)); 10836495Sspeer return (DDI_FAILURE); 10846495Sspeer } 10856495Sspeer nxgep->niu_hsvc_available = B_TRUE; 10866495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10876512Ssowmini "NIU Hypervisor service enabled")); 10886495Sspeer } 10896495Sspeer 10906495Sspeer return (DDI_SUCCESS); 10916495Sspeer } 10926495Sspeer #endif 10936495Sspeer 10943859Sml29623 static char n2_siu_name[] = "niu"; 10953859Sml29623 10963859Sml29623 static nxge_status_t 10973859Sml29623 nxge_map_regs(p_nxge_t nxgep) 10983859Sml29623 { 10993859Sml29623 int ddi_status = DDI_SUCCESS; 11003859Sml29623 p_dev_regs_t dev_regs; 11013859Sml29623 char buf[MAXPATHLEN + 1]; 11023859Sml29623 char *devname; 11033859Sml29623 #ifdef NXGE_DEBUG 11043859Sml29623 char *sysname; 11053859Sml29623 #endif 11063859Sml29623 off_t regsize; 11073859Sml29623 nxge_status_t status = NXGE_OK; 11083859Sml29623 #if !defined(_BIG_ENDIAN) 11093859Sml29623 off_t pci_offset; 11103859Sml29623 uint16_t pcie_devctl; 11113859Sml29623 #endif 11123859Sml29623 11136495Sspeer if (isLDOMguest(nxgep)) { 11146495Sspeer return (nxge_guest_regs_map(nxgep)); 11156495Sspeer } 11166495Sspeer 11173859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs")); 11183859Sml29623 nxgep->dev_regs = NULL; 11193859Sml29623 dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP); 11203859Sml29623 dev_regs->nxge_regh = NULL; 11213859Sml29623 dev_regs->nxge_pciregh = NULL; 11223859Sml29623 dev_regs->nxge_msix_regh = NULL; 11233859Sml29623 dev_regs->nxge_vir_regh = NULL; 11243859Sml29623 dev_regs->nxge_vir2_regh = NULL; 11254732Sdavemq nxgep->niu_type = NIU_TYPE_NONE; 11263859Sml29623 11273859Sml29623 devname = ddi_pathname(nxgep->dip, buf); 11283859Sml29623 ASSERT(strlen(devname) > 0); 11293859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11306512Ssowmini "nxge_map_regs: pathname devname %s", devname)); 11313859Sml29623 11326835Syc148097 /* 11336835Syc148097 * The driver is running on a N2-NIU system if devname is something 11346835Syc148097 * like "/niu@80/network@0" 11356835Syc148097 */ 11363859Sml29623 if (strstr(devname, n2_siu_name)) { 11373859Sml29623 /* N2/NIU */ 11383859Sml29623 nxgep->niu_type = N2_NIU; 11393859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11406512Ssowmini "nxge_map_regs: N2/NIU devname %s", devname)); 11413859Sml29623 /* get function number */ 11423859Sml29623 nxgep->function_num = 11436512Ssowmini (devname[strlen(devname) -1] == '1' ? 1 : 0); 11443859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11456512Ssowmini "nxge_map_regs: N2/NIU function number %d", 11466512Ssowmini nxgep->function_num)); 11473859Sml29623 } else { 11483859Sml29623 int *prop_val; 11493859Sml29623 uint_t prop_len; 11503859Sml29623 uint8_t func_num; 11513859Sml29623 11523859Sml29623 if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 11536512Ssowmini 0, "reg", 11546512Ssowmini &prop_val, &prop_len) != DDI_PROP_SUCCESS) { 11553859Sml29623 NXGE_DEBUG_MSG((nxgep, VPD_CTL, 11566512Ssowmini "Reg property not found")); 11573859Sml29623 ddi_status = DDI_FAILURE; 11583859Sml29623 goto nxge_map_regs_fail0; 11593859Sml29623 11603859Sml29623 } else { 11613859Sml29623 func_num = (prop_val[0] >> 8) & 0x7; 11623859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11636512Ssowmini "Reg property found: fun # %d", 11646512Ssowmini func_num)); 11653859Sml29623 nxgep->function_num = func_num; 11666495Sspeer if (isLDOMguest(nxgep)) { 11676495Sspeer nxgep->function_num /= 2; 11686495Sspeer return (NXGE_OK); 11696495Sspeer } 11703859Sml29623 ddi_prop_free(prop_val); 11713859Sml29623 } 11723859Sml29623 } 11733859Sml29623 11743859Sml29623 switch (nxgep->niu_type) { 11753859Sml29623 default: 11763859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 0, ®size); 11773859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11786512Ssowmini "nxge_map_regs: pci config size 0x%x", regsize)); 11793859Sml29623 11803859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 0, 11816512Ssowmini (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0, 11826512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh); 11833859Sml29623 if (ddi_status != DDI_SUCCESS) { 11843859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 11856512Ssowmini "ddi_map_regs, nxge bus config regs failed")); 11863859Sml29623 goto nxge_map_regs_fail0; 11873859Sml29623 } 11883859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11896512Ssowmini "nxge_map_reg: PCI config addr 0x%0llx " 11906512Ssowmini " handle 0x%0llx", dev_regs->nxge_pciregp, 11916512Ssowmini dev_regs->nxge_pciregh)); 11923859Sml29623 /* 11933859Sml29623 * IMP IMP 11943859Sml29623 * workaround for bit swapping bug in HW 11953859Sml29623 * which ends up in no-snoop = yes 11963859Sml29623 * resulting, in DMA not synched properly 11973859Sml29623 */ 11983859Sml29623 #if !defined(_BIG_ENDIAN) 11993859Sml29623 /* workarounds for x86 systems */ 12003859Sml29623 pci_offset = 0x80 + PCIE_DEVCTL; 12013859Sml29623 pcie_devctl = 0x0; 12023859Sml29623 pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP; 12033859Sml29623 pcie_devctl |= PCIE_DEVCTL_RO_EN; 12043859Sml29623 pci_config_put16(dev_regs->nxge_pciregh, pci_offset, 12056512Ssowmini pcie_devctl); 12063859Sml29623 #endif 12073859Sml29623 12083859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 12093859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12106512Ssowmini "nxge_map_regs: pio size 0x%x", regsize)); 12113859Sml29623 /* set up the device mapped register */ 12123859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12136512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12146512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12153859Sml29623 if (ddi_status != DDI_SUCCESS) { 12163859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12176512Ssowmini "ddi_map_regs for Neptune global reg failed")); 12183859Sml29623 goto nxge_map_regs_fail1; 12193859Sml29623 } 12203859Sml29623 12213859Sml29623 /* set up the msi/msi-x mapped register */ 12223859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 12233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12246512Ssowmini "nxge_map_regs: msix size 0x%x", regsize)); 12253859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 12266512Ssowmini (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0, 12276512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh); 12283859Sml29623 if (ddi_status != DDI_SUCCESS) { 12293859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12306512Ssowmini "ddi_map_regs for msi reg failed")); 12313859Sml29623 goto nxge_map_regs_fail2; 12323859Sml29623 } 12333859Sml29623 12343859Sml29623 /* set up the vio region mapped register */ 12353859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 12363859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12376512Ssowmini "nxge_map_regs: vio size 0x%x", regsize)); 12383859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 12396512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 12406512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 12413859Sml29623 12423859Sml29623 if (ddi_status != DDI_SUCCESS) { 12433859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12446512Ssowmini "ddi_map_regs for nxge vio reg failed")); 12453859Sml29623 goto nxge_map_regs_fail3; 12463859Sml29623 } 12473859Sml29623 nxgep->dev_regs = dev_regs; 12483859Sml29623 12493859Sml29623 NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh); 12503859Sml29623 NPI_PCI_ADD_HANDLE_SET(nxgep, 12516512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_pciregp); 12523859Sml29623 NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh); 12533859Sml29623 NPI_MSI_ADD_HANDLE_SET(nxgep, 12546512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_msix_regp); 12553859Sml29623 12563859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12573859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 12583859Sml29623 12593859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12603859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 12616512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 12623859Sml29623 12633859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 12643859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 12656512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 12663859Sml29623 12673859Sml29623 break; 12683859Sml29623 12693859Sml29623 case N2_NIU: 12703859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU")); 12713859Sml29623 /* 12723859Sml29623 * Set up the device mapped register (FWARC 2006/556) 12733859Sml29623 * (changed back to 1: reg starts at 1!) 12743859Sml29623 */ 12753859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 12763859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12776512Ssowmini "nxge_map_regs: dev size 0x%x", regsize)); 12783859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12796512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12806512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12813859Sml29623 12823859Sml29623 if (ddi_status != DDI_SUCCESS) { 12833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12846512Ssowmini "ddi_map_regs for N2/NIU, global reg failed ")); 12853859Sml29623 goto nxge_map_regs_fail1; 12863859Sml29623 } 12873859Sml29623 12886495Sspeer /* set up the first vio region mapped register */ 12893859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 12903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12916512Ssowmini "nxge_map_regs: vio (1) size 0x%x", regsize)); 12923859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 12936512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 12946512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 12953859Sml29623 12963859Sml29623 if (ddi_status != DDI_SUCCESS) { 12973859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12986512Ssowmini "ddi_map_regs for nxge vio reg failed")); 12993859Sml29623 goto nxge_map_regs_fail2; 13003859Sml29623 } 13016495Sspeer /* set up the second vio region mapped register */ 13023859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 13033859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13046512Ssowmini "nxge_map_regs: vio (3) size 0x%x", regsize)); 13053859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 13066512Ssowmini (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0, 13076512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh); 13083859Sml29623 13093859Sml29623 if (ddi_status != DDI_SUCCESS) { 13103859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 13116512Ssowmini "ddi_map_regs for nxge vio2 reg failed")); 13123859Sml29623 goto nxge_map_regs_fail3; 13133859Sml29623 } 13143859Sml29623 nxgep->dev_regs = dev_regs; 13153859Sml29623 13163859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13173859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 13183859Sml29623 13193859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13203859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 13216512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 13223859Sml29623 13233859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 13243859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 13256512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 13263859Sml29623 13273859Sml29623 NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh); 13283859Sml29623 NPI_V2REG_ADD_HANDLE_SET(nxgep, 13296512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir2_regp); 13303859Sml29623 13313859Sml29623 break; 13323859Sml29623 } 13333859Sml29623 13343859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx " 13356512Ssowmini " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh)); 13363859Sml29623 13373859Sml29623 goto nxge_map_regs_exit; 13383859Sml29623 nxge_map_regs_fail3: 13393859Sml29623 if (dev_regs->nxge_msix_regh) { 13403859Sml29623 ddi_regs_map_free(&dev_regs->nxge_msix_regh); 13413859Sml29623 } 13423859Sml29623 if (dev_regs->nxge_vir_regh) { 13433859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13443859Sml29623 } 13453859Sml29623 nxge_map_regs_fail2: 13463859Sml29623 if (dev_regs->nxge_regh) { 13473859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13483859Sml29623 } 13493859Sml29623 nxge_map_regs_fail1: 13503859Sml29623 if (dev_regs->nxge_pciregh) { 13513859Sml29623 ddi_regs_map_free(&dev_regs->nxge_pciregh); 13523859Sml29623 } 13533859Sml29623 nxge_map_regs_fail0: 13543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory")); 13553859Sml29623 kmem_free(dev_regs, sizeof (dev_regs_t)); 13563859Sml29623 13573859Sml29623 nxge_map_regs_exit: 13583859Sml29623 if (ddi_status != DDI_SUCCESS) 13593859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 13603859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs")); 13613859Sml29623 return (status); 13623859Sml29623 } 13633859Sml29623 13643859Sml29623 static void 13653859Sml29623 nxge_unmap_regs(p_nxge_t nxgep) 13663859Sml29623 { 13673859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs")); 13686495Sspeer 13696495Sspeer if (isLDOMguest(nxgep)) { 13706495Sspeer nxge_guest_regs_map_free(nxgep); 13716495Sspeer return; 13726495Sspeer } 13736495Sspeer 13743859Sml29623 if (nxgep->dev_regs) { 13753859Sml29623 if (nxgep->dev_regs->nxge_pciregh) { 13763859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13776512Ssowmini "==> nxge_unmap_regs: bus")); 13783859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh); 13793859Sml29623 nxgep->dev_regs->nxge_pciregh = NULL; 13803859Sml29623 } 13813859Sml29623 if (nxgep->dev_regs->nxge_regh) { 13823859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13836512Ssowmini "==> nxge_unmap_regs: device registers")); 13843859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_regh); 13853859Sml29623 nxgep->dev_regs->nxge_regh = NULL; 13863859Sml29623 } 13873859Sml29623 if (nxgep->dev_regs->nxge_msix_regh) { 13883859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13896512Ssowmini "==> nxge_unmap_regs: device interrupts")); 13903859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh); 13913859Sml29623 nxgep->dev_regs->nxge_msix_regh = NULL; 13923859Sml29623 } 13933859Sml29623 if (nxgep->dev_regs->nxge_vir_regh) { 13943859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13956512Ssowmini "==> nxge_unmap_regs: vio region")); 13963859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh); 13973859Sml29623 nxgep->dev_regs->nxge_vir_regh = NULL; 13983859Sml29623 } 13993859Sml29623 if (nxgep->dev_regs->nxge_vir2_regh) { 14003859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14016512Ssowmini "==> nxge_unmap_regs: vio2 region")); 14023859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh); 14033859Sml29623 nxgep->dev_regs->nxge_vir2_regh = NULL; 14043859Sml29623 } 14053859Sml29623 14063859Sml29623 kmem_free(nxgep->dev_regs, sizeof (dev_regs_t)); 14073859Sml29623 nxgep->dev_regs = NULL; 14083859Sml29623 } 14093859Sml29623 14103859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs")); 14113859Sml29623 } 14123859Sml29623 14133859Sml29623 static nxge_status_t 14143859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep) 14153859Sml29623 { 14163859Sml29623 int ddi_status = DDI_SUCCESS; 14173859Sml29623 nxge_status_t status = NXGE_OK; 14183859Sml29623 nxge_classify_t *classify_ptr; 14193859Sml29623 int partition; 14203859Sml29623 14213859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes")); 14223859Sml29623 14233859Sml29623 /* 14243859Sml29623 * Get the interrupt cookie so the mutexes can be 14253859Sml29623 * Initialized. 14263859Sml29623 */ 14276495Sspeer if (isLDOMguest(nxgep)) { 14286495Sspeer nxgep->interrupt_cookie = 0; 14296495Sspeer } else { 14306495Sspeer ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0, 14316495Sspeer &nxgep->interrupt_cookie); 14326495Sspeer 14336495Sspeer if (ddi_status != DDI_SUCCESS) { 14346495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 14356495Sspeer "<== nxge_setup_mutexes: failed 0x%x", 14366495Sspeer ddi_status)); 14376495Sspeer goto nxge_setup_mutexes_exit; 14386495Sspeer } 14393859Sml29623 } 14403859Sml29623 14414693Stm144005 cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL); 14424693Stm144005 MUTEX_INIT(&nxgep->poll_lock, NULL, 14434693Stm144005 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14444693Stm144005 14453859Sml29623 /* 14464693Stm144005 * Initialize mutexes for this device. 14473859Sml29623 */ 14483859Sml29623 MUTEX_INIT(nxgep->genlock, NULL, 14496512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14503859Sml29623 MUTEX_INIT(&nxgep->ouraddr_lock, NULL, 14516512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14523859Sml29623 MUTEX_INIT(&nxgep->mif_lock, NULL, 14536512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14546495Sspeer MUTEX_INIT(&nxgep->group_lock, NULL, 14556495Sspeer MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14563859Sml29623 RW_INIT(&nxgep->filter_lock, NULL, 14576512Ssowmini RW_DRIVER, (void *)nxgep->interrupt_cookie); 14583859Sml29623 14593859Sml29623 classify_ptr = &nxgep->classifier; 14603859Sml29623 /* 14613859Sml29623 * FFLP Mutexes are never used in interrupt context 14623859Sml29623 * as fflp operation can take very long time to 14633859Sml29623 * complete and hence not suitable to invoke from interrupt 14643859Sml29623 * handlers. 14653859Sml29623 */ 14663859Sml29623 MUTEX_INIT(&classify_ptr->tcam_lock, NULL, 14674732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14684977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 14693859Sml29623 MUTEX_INIT(&classify_ptr->fcram_lock, NULL, 14704732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14713859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 14723859Sml29623 MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL, 14733859Sml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14743859Sml29623 } 14753859Sml29623 } 14763859Sml29623 14773859Sml29623 nxge_setup_mutexes_exit: 14783859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14794732Sdavemq "<== nxge_setup_mutexes status = %x", status)); 14803859Sml29623 14813859Sml29623 if (ddi_status != DDI_SUCCESS) 14823859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 14833859Sml29623 14843859Sml29623 return (status); 14853859Sml29623 } 14863859Sml29623 14873859Sml29623 static void 14883859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep) 14893859Sml29623 { 14903859Sml29623 int partition; 14913859Sml29623 nxge_classify_t *classify_ptr; 14923859Sml29623 14933859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes")); 14943859Sml29623 RW_DESTROY(&nxgep->filter_lock); 14956495Sspeer MUTEX_DESTROY(&nxgep->group_lock); 14963859Sml29623 MUTEX_DESTROY(&nxgep->mif_lock); 14973859Sml29623 MUTEX_DESTROY(&nxgep->ouraddr_lock); 14983859Sml29623 MUTEX_DESTROY(nxgep->genlock); 14993859Sml29623 15003859Sml29623 classify_ptr = &nxgep->classifier; 15013859Sml29623 MUTEX_DESTROY(&classify_ptr->tcam_lock); 15023859Sml29623 15034693Stm144005 /* Destroy all polling resources. */ 15044693Stm144005 MUTEX_DESTROY(&nxgep->poll_lock); 15054693Stm144005 cv_destroy(&nxgep->poll_cv); 15064693Stm144005 15074693Stm144005 /* free data structures, based on HW type */ 15084977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 15093859Sml29623 MUTEX_DESTROY(&classify_ptr->fcram_lock); 15103859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 15113859Sml29623 MUTEX_DESTROY(&classify_ptr->hash_lock[partition]); 15123859Sml29623 } 15133859Sml29623 } 15143859Sml29623 15153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes")); 15163859Sml29623 } 15173859Sml29623 15183859Sml29623 nxge_status_t 15193859Sml29623 nxge_init(p_nxge_t nxgep) 15203859Sml29623 { 15216495Sspeer nxge_status_t status = NXGE_OK; 15223859Sml29623 15233859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init")); 15243859Sml29623 15253859Sml29623 if (nxgep->drv_state & STATE_HW_INITIALIZED) { 15263859Sml29623 return (status); 15273859Sml29623 } 15283859Sml29623 15293859Sml29623 /* 15303859Sml29623 * Allocate system memory for the receive/transmit buffer blocks 15313859Sml29623 * and receive/transmit descriptor rings. 15323859Sml29623 */ 15333859Sml29623 status = nxge_alloc_mem_pool(nxgep); 15343859Sml29623 if (status != NXGE_OK) { 15353859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n")); 15363859Sml29623 goto nxge_init_fail1; 15373859Sml29623 } 15383859Sml29623 15396495Sspeer if (!isLDOMguest(nxgep)) { 15406495Sspeer /* 15416495Sspeer * Initialize and enable the TXC registers. 15426495Sspeer * (Globally enable the Tx controller, 15436495Sspeer * enable the port, configure the dma channel bitmap, 15446495Sspeer * configure the max burst size). 15456495Sspeer */ 15466495Sspeer status = nxge_txc_init(nxgep); 15476495Sspeer if (status != NXGE_OK) { 15486495Sspeer NXGE_ERROR_MSG((nxgep, 15496495Sspeer NXGE_ERR_CTL, "init txc failed\n")); 15506495Sspeer goto nxge_init_fail2; 15516495Sspeer } 15523859Sml29623 } 15533859Sml29623 15543859Sml29623 /* 15553859Sml29623 * Initialize and enable TXDMA channels. 15563859Sml29623 */ 15573859Sml29623 status = nxge_init_txdma_channels(nxgep); 15583859Sml29623 if (status != NXGE_OK) { 15593859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n")); 15603859Sml29623 goto nxge_init_fail3; 15613859Sml29623 } 15623859Sml29623 15633859Sml29623 /* 15643859Sml29623 * Initialize and enable RXDMA channels. 15653859Sml29623 */ 15663859Sml29623 status = nxge_init_rxdma_channels(nxgep); 15673859Sml29623 if (status != NXGE_OK) { 15683859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n")); 15693859Sml29623 goto nxge_init_fail4; 15703859Sml29623 } 15713859Sml29623 15723859Sml29623 /* 15736495Sspeer * The guest domain is now done. 15746495Sspeer */ 15756495Sspeer if (isLDOMguest(nxgep)) { 15766495Sspeer nxgep->drv_state |= STATE_HW_INITIALIZED; 15776495Sspeer goto nxge_init_exit; 15786495Sspeer } 15796495Sspeer 15806495Sspeer /* 15813859Sml29623 * Initialize TCAM and FCRAM (Neptune). 15823859Sml29623 */ 15833859Sml29623 status = nxge_classify_init(nxgep); 15843859Sml29623 if (status != NXGE_OK) { 15853859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n")); 15863859Sml29623 goto nxge_init_fail5; 15873859Sml29623 } 15883859Sml29623 15893859Sml29623 /* 15903859Sml29623 * Initialize ZCP 15913859Sml29623 */ 15923859Sml29623 status = nxge_zcp_init(nxgep); 15933859Sml29623 if (status != NXGE_OK) { 15943859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n")); 15953859Sml29623 goto nxge_init_fail5; 15963859Sml29623 } 15973859Sml29623 15983859Sml29623 /* 15993859Sml29623 * Initialize IPP. 16003859Sml29623 */ 16013859Sml29623 status = nxge_ipp_init(nxgep); 16023859Sml29623 if (status != NXGE_OK) { 16033859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n")); 16043859Sml29623 goto nxge_init_fail5; 16053859Sml29623 } 16063859Sml29623 16073859Sml29623 /* 16083859Sml29623 * Initialize the MAC block. 16093859Sml29623 */ 16103859Sml29623 status = nxge_mac_init(nxgep); 16113859Sml29623 if (status != NXGE_OK) { 16123859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n")); 16133859Sml29623 goto nxge_init_fail5; 16143859Sml29623 } 16153859Sml29623 16166495Sspeer nxge_intrs_enable(nxgep); /* XXX What changes do I need to make here? */ 16173859Sml29623 16183859Sml29623 /* 16193859Sml29623 * Enable hardware interrupts. 16203859Sml29623 */ 16213859Sml29623 nxge_intr_hw_enable(nxgep); 16223859Sml29623 nxgep->drv_state |= STATE_HW_INITIALIZED; 16233859Sml29623 16243859Sml29623 goto nxge_init_exit; 16253859Sml29623 16263859Sml29623 nxge_init_fail5: 16273859Sml29623 nxge_uninit_rxdma_channels(nxgep); 16283859Sml29623 nxge_init_fail4: 16293859Sml29623 nxge_uninit_txdma_channels(nxgep); 16303859Sml29623 nxge_init_fail3: 16316495Sspeer if (!isLDOMguest(nxgep)) { 16326495Sspeer (void) nxge_txc_uninit(nxgep); 16336495Sspeer } 16343859Sml29623 nxge_init_fail2: 16353859Sml29623 nxge_free_mem_pool(nxgep); 16363859Sml29623 nxge_init_fail1: 16373859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 16386512Ssowmini "<== nxge_init status (failed) = 0x%08x", status)); 16393859Sml29623 return (status); 16403859Sml29623 16413859Sml29623 nxge_init_exit: 16423859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x", 16436512Ssowmini status)); 16443859Sml29623 return (status); 16453859Sml29623 } 16463859Sml29623 16473859Sml29623 16483859Sml29623 timeout_id_t 16493859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec) 16503859Sml29623 { 16516512Ssowmini if ((nxgep->suspended == 0) || (nxgep->suspended == DDI_RESUME)) { 16523859Sml29623 return (timeout(func, (caddr_t)nxgep, 16536512Ssowmini drv_usectohz(1000 * msec))); 16543859Sml29623 } 16553859Sml29623 return (NULL); 16563859Sml29623 } 16573859Sml29623 16583859Sml29623 /*ARGSUSED*/ 16593859Sml29623 void 16603859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid) 16613859Sml29623 { 16623859Sml29623 if (timerid) { 16633859Sml29623 (void) untimeout(timerid); 16643859Sml29623 } 16653859Sml29623 } 16663859Sml29623 16673859Sml29623 void 16683859Sml29623 nxge_uninit(p_nxge_t nxgep) 16693859Sml29623 { 16703859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit")); 16713859Sml29623 16723859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 16733859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16746512Ssowmini "==> nxge_uninit: not initialized")); 16753859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16766512Ssowmini "<== nxge_uninit")); 16773859Sml29623 return; 16783859Sml29623 } 16793859Sml29623 16803859Sml29623 /* stop timer */ 16813859Sml29623 if (nxgep->nxge_timerid) { 16823859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 16833859Sml29623 nxgep->nxge_timerid = 0; 16843859Sml29623 } 16853859Sml29623 16863859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 16873859Sml29623 (void) nxge_intr_hw_disable(nxgep); 16883859Sml29623 16893859Sml29623 /* 16903859Sml29623 * Reset the receive MAC side. 16913859Sml29623 */ 16923859Sml29623 (void) nxge_rx_mac_disable(nxgep); 16933859Sml29623 16943859Sml29623 /* Disable and soft reset the IPP */ 16956495Sspeer if (!isLDOMguest(nxgep)) 16966495Sspeer (void) nxge_ipp_disable(nxgep); 16973859Sml29623 16983859Sml29623 /* Free classification resources */ 16993859Sml29623 (void) nxge_classify_uninit(nxgep); 17003859Sml29623 17013859Sml29623 /* 17023859Sml29623 * Reset the transmit/receive DMA side. 17033859Sml29623 */ 17043859Sml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP); 17053859Sml29623 (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP); 17063859Sml29623 17073859Sml29623 nxge_uninit_txdma_channels(nxgep); 17083859Sml29623 nxge_uninit_rxdma_channels(nxgep); 17093859Sml29623 17103859Sml29623 /* 17113859Sml29623 * Reset the transmit MAC side. 17123859Sml29623 */ 17133859Sml29623 (void) nxge_tx_mac_disable(nxgep); 17143859Sml29623 17153859Sml29623 nxge_free_mem_pool(nxgep); 17163859Sml29623 17176705Sml29623 /* 17186705Sml29623 * Start the timer if the reset flag is not set. 17196705Sml29623 * If this reset flag is set, the link monitor 17206705Sml29623 * will not be started in order to stop furthur bus 17216705Sml29623 * activities coming from this interface. 17226705Sml29623 * The driver will start the monitor function 17236705Sml29623 * if the interface was initialized again later. 17246705Sml29623 */ 17256705Sml29623 if (!nxge_peu_reset_enable) { 17266705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 17276705Sml29623 } 17283859Sml29623 17293859Sml29623 nxgep->drv_state &= ~STATE_HW_INITIALIZED; 17303859Sml29623 17313859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: " 17326512Ssowmini "nxge_mblks_pending %d", nxge_mblks_pending)); 17333859Sml29623 } 17343859Sml29623 17353859Sml29623 void 17363859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp) 17373859Sml29623 { 17385125Sjoycey #if defined(__i386) 17395125Sjoycey size_t reg; 17405125Sjoycey #else 17413859Sml29623 uint64_t reg; 17425125Sjoycey #endif 17433859Sml29623 uint64_t regdata; 17443859Sml29623 int i, retry; 17453859Sml29623 17463859Sml29623 bcopy((char *)mp->b_rptr, (char *)®, sizeof (uint64_t)); 17473859Sml29623 regdata = 0; 17483859Sml29623 retry = 1; 17493859Sml29623 17503859Sml29623 for (i = 0; i < retry; i++) { 17513859Sml29623 NXGE_REG_RD64(nxgep->npi_handle, reg, ®data); 17523859Sml29623 } 17533859Sml29623 bcopy((char *)®data, (char *)mp->b_rptr, sizeof (uint64_t)); 17543859Sml29623 } 17553859Sml29623 17563859Sml29623 void 17573859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp) 17583859Sml29623 { 17595125Sjoycey #if defined(__i386) 17605125Sjoycey size_t reg; 17615125Sjoycey #else 17623859Sml29623 uint64_t reg; 17635125Sjoycey #endif 17643859Sml29623 uint64_t buf[2]; 17653859Sml29623 17663859Sml29623 bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t)); 17675133Sjoycey #if defined(__i386) 17685133Sjoycey reg = (size_t)buf[0]; 17695133Sjoycey #else 17703859Sml29623 reg = buf[0]; 17715133Sjoycey #endif 17723859Sml29623 17733859Sml29623 NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]); 17743859Sml29623 } 17753859Sml29623 17763859Sml29623 17773859Sml29623 nxge_os_mutex_t nxgedebuglock; 17783859Sml29623 int nxge_debug_init = 0; 17793859Sml29623 17803859Sml29623 /*ARGSUSED*/ 17813859Sml29623 /*VARARGS*/ 17823859Sml29623 void 17833859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...) 17843859Sml29623 { 17853859Sml29623 char msg_buffer[1048]; 17863859Sml29623 char prefix_buffer[32]; 17873859Sml29623 int instance; 17883859Sml29623 uint64_t debug_level; 17893859Sml29623 int cmn_level = CE_CONT; 17903859Sml29623 va_list ap; 17913859Sml29623 17926495Sspeer if (nxgep && nxgep->nxge_debug_level != nxge_debug_level) { 17936495Sspeer /* In case a developer has changed nxge_debug_level. */ 17946495Sspeer if (nxgep->nxge_debug_level != nxge_debug_level) 17956495Sspeer nxgep->nxge_debug_level = nxge_debug_level; 17966495Sspeer } 17976495Sspeer 17983859Sml29623 debug_level = (nxgep == NULL) ? nxge_debug_level : 17996512Ssowmini nxgep->nxge_debug_level; 18003859Sml29623 18013859Sml29623 if ((level & debug_level) || 18026512Ssowmini (level == NXGE_NOTE) || 18036512Ssowmini (level == NXGE_ERR_CTL)) { 18043859Sml29623 /* do the msg processing */ 18053859Sml29623 if (nxge_debug_init == 0) { 18063859Sml29623 MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL); 18073859Sml29623 nxge_debug_init = 1; 18083859Sml29623 } 18093859Sml29623 18103859Sml29623 MUTEX_ENTER(&nxgedebuglock); 18113859Sml29623 18123859Sml29623 if ((level & NXGE_NOTE)) { 18133859Sml29623 cmn_level = CE_NOTE; 18143859Sml29623 } 18153859Sml29623 18163859Sml29623 if (level & NXGE_ERR_CTL) { 18173859Sml29623 cmn_level = CE_WARN; 18183859Sml29623 } 18193859Sml29623 18203859Sml29623 va_start(ap, fmt); 18213859Sml29623 (void) vsprintf(msg_buffer, fmt, ap); 18223859Sml29623 va_end(ap); 18233859Sml29623 if (nxgep == NULL) { 18243859Sml29623 instance = -1; 18253859Sml29623 (void) sprintf(prefix_buffer, "%s :", "nxge"); 18263859Sml29623 } else { 18273859Sml29623 instance = nxgep->instance; 18283859Sml29623 (void) sprintf(prefix_buffer, 18296512Ssowmini "%s%d :", "nxge", instance); 18303859Sml29623 } 18313859Sml29623 18323859Sml29623 MUTEX_EXIT(&nxgedebuglock); 18333859Sml29623 cmn_err(cmn_level, "!%s %s\n", 18346512Ssowmini prefix_buffer, msg_buffer); 18353859Sml29623 18363859Sml29623 } 18373859Sml29623 } 18383859Sml29623 18393859Sml29623 char * 18403859Sml29623 nxge_dump_packet(char *addr, int size) 18413859Sml29623 { 18423859Sml29623 uchar_t *ap = (uchar_t *)addr; 18433859Sml29623 int i; 18443859Sml29623 static char etherbuf[1024]; 18453859Sml29623 char *cp = etherbuf; 18463859Sml29623 char digits[] = "0123456789abcdef"; 18473859Sml29623 18483859Sml29623 if (!size) 18493859Sml29623 size = 60; 18503859Sml29623 18513859Sml29623 if (size > MAX_DUMP_SZ) { 18523859Sml29623 /* Dump the leading bytes */ 18533859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18543859Sml29623 if (*ap > 0x0f) 18553859Sml29623 *cp++ = digits[*ap >> 4]; 18563859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18573859Sml29623 *cp++ = ':'; 18583859Sml29623 } 18593859Sml29623 for (i = 0; i < 20; i++) 18603859Sml29623 *cp++ = '.'; 18613859Sml29623 /* Dump the last MAX_DUMP_SZ/2 bytes */ 18623859Sml29623 ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2)); 18633859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18643859Sml29623 if (*ap > 0x0f) 18653859Sml29623 *cp++ = digits[*ap >> 4]; 18663859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18673859Sml29623 *cp++ = ':'; 18683859Sml29623 } 18693859Sml29623 } else { 18703859Sml29623 for (i = 0; i < size; i++) { 18713859Sml29623 if (*ap > 0x0f) 18723859Sml29623 *cp++ = digits[*ap >> 4]; 18733859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18743859Sml29623 *cp++ = ':'; 18753859Sml29623 } 18763859Sml29623 } 18773859Sml29623 *--cp = 0; 18783859Sml29623 return (etherbuf); 18793859Sml29623 } 18803859Sml29623 18813859Sml29623 #ifdef NXGE_DEBUG 18823859Sml29623 static void 18833859Sml29623 nxge_test_map_regs(p_nxge_t nxgep) 18843859Sml29623 { 18853859Sml29623 ddi_acc_handle_t cfg_handle; 18863859Sml29623 p_pci_cfg_t cfg_ptr; 18873859Sml29623 ddi_acc_handle_t dev_handle; 18883859Sml29623 char *dev_ptr; 18893859Sml29623 ddi_acc_handle_t pci_config_handle; 18903859Sml29623 uint32_t regval; 18913859Sml29623 int i; 18923859Sml29623 18933859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs")); 18943859Sml29623 18953859Sml29623 dev_handle = nxgep->dev_regs->nxge_regh; 18963859Sml29623 dev_ptr = (char *)nxgep->dev_regs->nxge_regp; 18973859Sml29623 18984977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 18993859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 19003859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 19013859Sml29623 19023859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19034732Sdavemq "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr)); 19043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19054732Sdavemq "Neptune PCI cfg_ptr vendor id ptr 0x%llx", 19064732Sdavemq &cfg_ptr->vendorid)); 19073859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19084732Sdavemq "\tvendorid 0x%x devid 0x%x", 19094732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0), 19104732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid, 0))); 19113859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19124732Sdavemq "PCI BAR: base 0x%x base14 0x%x base 18 0x%x " 19134732Sdavemq "bar1c 0x%x", 19144732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base, 0), 19154732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0), 19164732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0), 19174732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0))); 19183859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19194732Sdavemq "\nNeptune PCI BAR: base20 0x%x base24 0x%x " 19204732Sdavemq "base 28 0x%x bar2c 0x%x\n", 19214732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0), 19224732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0), 19234732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0), 19244732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0))); 19253859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19264732Sdavemq "\nNeptune PCI BAR: base30 0x%x\n", 19274732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0))); 19283859Sml29623 19293859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 19303859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 19313859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19324732Sdavemq "first 0x%llx second 0x%llx third 0x%llx " 19334732Sdavemq "last 0x%llx ", 19344732Sdavemq NXGE_PIO_READ64(dev_handle, 19354732Sdavemq (uint64_t *)(dev_ptr + 0), 0), 19364732Sdavemq NXGE_PIO_READ64(dev_handle, 19374732Sdavemq (uint64_t *)(dev_ptr + 8), 0), 19384732Sdavemq NXGE_PIO_READ64(dev_handle, 19394732Sdavemq (uint64_t *)(dev_ptr + 16), 0), 19404732Sdavemq NXGE_PIO_READ64(cfg_handle, 19414732Sdavemq (uint64_t *)(dev_ptr + 24), 0))); 19423859Sml29623 } 19433859Sml29623 } 19443859Sml29623 19453859Sml29623 #endif 19463859Sml29623 19473859Sml29623 static void 19483859Sml29623 nxge_suspend(p_nxge_t nxgep) 19493859Sml29623 { 19503859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend")); 19513859Sml29623 19523859Sml29623 nxge_intrs_disable(nxgep); 19533859Sml29623 nxge_destroy_dev(nxgep); 19543859Sml29623 19553859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend")); 19563859Sml29623 } 19573859Sml29623 19583859Sml29623 static nxge_status_t 19593859Sml29623 nxge_resume(p_nxge_t nxgep) 19603859Sml29623 { 19613859Sml29623 nxge_status_t status = NXGE_OK; 19623859Sml29623 19633859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume")); 19644587Sjoycey 19653859Sml29623 nxgep->suspended = DDI_RESUME; 19664587Sjoycey (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 19674587Sjoycey (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START); 19684587Sjoycey (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START); 19694587Sjoycey (void) nxge_rx_mac_enable(nxgep); 19704587Sjoycey (void) nxge_tx_mac_enable(nxgep); 19714587Sjoycey nxge_intrs_enable(nxgep); 19723859Sml29623 nxgep->suspended = 0; 19733859Sml29623 19743859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19756512Ssowmini "<== nxge_resume status = 0x%x", status)); 19763859Sml29623 return (status); 19773859Sml29623 } 19783859Sml29623 19793859Sml29623 static nxge_status_t 19803859Sml29623 nxge_setup_dev(p_nxge_t nxgep) 19813859Sml29623 { 19823859Sml29623 nxge_status_t status = NXGE_OK; 19833859Sml29623 19843859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d", 19854732Sdavemq nxgep->mac.portnum)); 19863859Sml29623 19873859Sml29623 status = nxge_link_init(nxgep); 19883859Sml29623 19893859Sml29623 if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) { 19903859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19916512Ssowmini "port%d Bad register acc handle", nxgep->mac.portnum)); 19923859Sml29623 status = NXGE_ERROR; 19933859Sml29623 } 19943859Sml29623 19953859Sml29623 if (status != NXGE_OK) { 19963859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19976512Ssowmini " nxge_setup_dev status " 19986512Ssowmini "(xcvr init 0x%08x)", status)); 19993859Sml29623 goto nxge_setup_dev_exit; 20003859Sml29623 } 20013859Sml29623 20023859Sml29623 nxge_setup_dev_exit: 20033859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20046512Ssowmini "<== nxge_setup_dev port %d status = 0x%08x", 20056512Ssowmini nxgep->mac.portnum, status)); 20063859Sml29623 20073859Sml29623 return (status); 20083859Sml29623 } 20093859Sml29623 20103859Sml29623 static void 20113859Sml29623 nxge_destroy_dev(p_nxge_t nxgep) 20123859Sml29623 { 20133859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev")); 20143859Sml29623 20153859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 20163859Sml29623 20173859Sml29623 (void) nxge_hw_stop(nxgep); 20183859Sml29623 20193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev")); 20203859Sml29623 } 20213859Sml29623 20223859Sml29623 static nxge_status_t 20233859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep) 20243859Sml29623 { 20253859Sml29623 int ddi_status = DDI_SUCCESS; 20263859Sml29623 uint_t count; 20273859Sml29623 ddi_dma_cookie_t cookie; 20283859Sml29623 uint_t iommu_pagesize; 20293859Sml29623 nxge_status_t status = NXGE_OK; 20303859Sml29623 20316495Sspeer NXGE_ERROR_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages")); 20323859Sml29623 nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1); 20333859Sml29623 if (nxgep->niu_type != N2_NIU) { 20343859Sml29623 iommu_pagesize = dvma_pagesize(nxgep->dip); 20353859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20366512Ssowmini " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20376512Ssowmini " default_block_size %d iommu_pagesize %d", 20386512Ssowmini nxgep->sys_page_sz, 20396512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20406512Ssowmini nxgep->rx_default_block_size, 20416512Ssowmini iommu_pagesize)); 20423859Sml29623 20433859Sml29623 if (iommu_pagesize != 0) { 20443859Sml29623 if (nxgep->sys_page_sz == iommu_pagesize) { 20453859Sml29623 if (iommu_pagesize > 0x4000) 20463859Sml29623 nxgep->sys_page_sz = 0x4000; 20473859Sml29623 } else { 20483859Sml29623 if (nxgep->sys_page_sz > iommu_pagesize) 20493859Sml29623 nxgep->sys_page_sz = iommu_pagesize; 20503859Sml29623 } 20513859Sml29623 } 20523859Sml29623 } 20533859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20556512Ssowmini "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20566512Ssowmini "default_block_size %d page mask %d", 20576512Ssowmini nxgep->sys_page_sz, 20586512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20596512Ssowmini nxgep->rx_default_block_size, 20606512Ssowmini nxgep->sys_page_mask)); 20613859Sml29623 20623859Sml29623 20633859Sml29623 switch (nxgep->sys_page_sz) { 20643859Sml29623 default: 20653859Sml29623 nxgep->sys_page_sz = 0x1000; 20663859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20673859Sml29623 nxgep->rx_default_block_size = 0x1000; 20683859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20693859Sml29623 break; 20703859Sml29623 case 0x1000: 20713859Sml29623 nxgep->rx_default_block_size = 0x1000; 20723859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20733859Sml29623 break; 20743859Sml29623 case 0x2000: 20753859Sml29623 nxgep->rx_default_block_size = 0x2000; 20763859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 20773859Sml29623 break; 20783859Sml29623 case 0x4000: 20793859Sml29623 nxgep->rx_default_block_size = 0x4000; 20803859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_16K; 20813859Sml29623 break; 20823859Sml29623 case 0x8000: 20833859Sml29623 nxgep->rx_default_block_size = 0x8000; 20843859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_32K; 20853859Sml29623 break; 20863859Sml29623 } 20873859Sml29623 20883859Sml29623 #ifndef USE_RX_BIG_BUF 20893859Sml29623 nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz; 20903859Sml29623 #else 20913859Sml29623 nxgep->rx_default_block_size = 0x2000; 20923859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 20933859Sml29623 #endif 20943859Sml29623 /* 20953859Sml29623 * Get the system DMA burst size. 20963859Sml29623 */ 20973859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr, 20986512Ssowmini DDI_DMA_DONTWAIT, 0, 20996512Ssowmini &nxgep->dmasparehandle); 21003859Sml29623 if (ddi_status != DDI_SUCCESS) { 21013859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 21026512Ssowmini "ddi_dma_alloc_handle: failed " 21036512Ssowmini " status 0x%x", ddi_status)); 21043859Sml29623 goto nxge_get_soft_properties_exit; 21053859Sml29623 } 21063859Sml29623 21073859Sml29623 ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL, 21086512Ssowmini (caddr_t)nxgep->dmasparehandle, 21096512Ssowmini sizeof (nxgep->dmasparehandle), 21106512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 21116512Ssowmini DDI_DMA_DONTWAIT, 0, 21126512Ssowmini &cookie, &count); 21133859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 21143859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 21156512Ssowmini "Binding spare handle to find system" 21166512Ssowmini " burstsize failed.")); 21173859Sml29623 ddi_status = DDI_FAILURE; 21183859Sml29623 goto nxge_get_soft_properties_fail1; 21193859Sml29623 } 21203859Sml29623 21213859Sml29623 nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle); 21223859Sml29623 (void) ddi_dma_unbind_handle(nxgep->dmasparehandle); 21233859Sml29623 21243859Sml29623 nxge_get_soft_properties_fail1: 21253859Sml29623 ddi_dma_free_handle(&nxgep->dmasparehandle); 21263859Sml29623 21273859Sml29623 nxge_get_soft_properties_exit: 21283859Sml29623 21293859Sml29623 if (ddi_status != DDI_SUCCESS) 21303859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 21313859Sml29623 21323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 21336512Ssowmini "<== nxge_setup_system_dma_pages status = 0x%08x", status)); 21343859Sml29623 return (status); 21353859Sml29623 } 21363859Sml29623 21373859Sml29623 static nxge_status_t 21383859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep) 21393859Sml29623 { 21403859Sml29623 nxge_status_t status = NXGE_OK; 21413859Sml29623 21423859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool")); 21433859Sml29623 21443859Sml29623 status = nxge_alloc_rx_mem_pool(nxgep); 21453859Sml29623 if (status != NXGE_OK) { 21463859Sml29623 return (NXGE_ERROR); 21473859Sml29623 } 21483859Sml29623 21493859Sml29623 status = nxge_alloc_tx_mem_pool(nxgep); 21503859Sml29623 if (status != NXGE_OK) { 21513859Sml29623 nxge_free_rx_mem_pool(nxgep); 21523859Sml29623 return (NXGE_ERROR); 21533859Sml29623 } 21543859Sml29623 21553859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool")); 21563859Sml29623 return (NXGE_OK); 21573859Sml29623 } 21583859Sml29623 21593859Sml29623 static void 21603859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep) 21613859Sml29623 { 21623859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool")); 21633859Sml29623 21643859Sml29623 nxge_free_rx_mem_pool(nxgep); 21653859Sml29623 nxge_free_tx_mem_pool(nxgep); 21663859Sml29623 21673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool")); 21683859Sml29623 } 21693859Sml29623 21706495Sspeer nxge_status_t 21713859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep) 21723859Sml29623 { 21736495Sspeer uint32_t rdc_max; 21743859Sml29623 p_nxge_dma_pt_cfg_t p_all_cfgp; 21753859Sml29623 p_nxge_hw_pt_cfg_t p_cfgp; 21763859Sml29623 p_nxge_dma_pool_t dma_poolp; 21773859Sml29623 p_nxge_dma_common_t *dma_buf_p; 21783859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 21793859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 21803859Sml29623 uint32_t *num_chunks; /* per dma */ 21813859Sml29623 nxge_status_t status = NXGE_OK; 21823859Sml29623 21833859Sml29623 uint32_t nxge_port_rbr_size; 21843859Sml29623 uint32_t nxge_port_rbr_spare_size; 21853859Sml29623 uint32_t nxge_port_rcr_size; 21866495Sspeer uint32_t rx_cntl_alloc_size; 21873859Sml29623 21883859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool")); 21893859Sml29623 21903859Sml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 21913859Sml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config; 21926495Sspeer rdc_max = NXGE_MAX_RDCS; 21933859Sml29623 21943859Sml29623 /* 21956495Sspeer * Allocate memory for the common DMA data structures. 21963859Sml29623 */ 21973859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 21986512Ssowmini KM_SLEEP); 21993859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 22006512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 22013859Sml29623 22023859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 22036512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 22043859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 22056512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 22063859Sml29623 22073859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 22086512Ssowmini sizeof (uint32_t) * rdc_max, KM_SLEEP); 22093859Sml29623 22103859Sml29623 /* 22116495Sspeer * Assume that each DMA channel will be configured with 22126495Sspeer * the default block size. 22136495Sspeer * rbr block counts are modulo the batch count (16). 22143859Sml29623 */ 22153859Sml29623 nxge_port_rbr_size = p_all_cfgp->rbr_size; 22163859Sml29623 nxge_port_rcr_size = p_all_cfgp->rcr_size; 22173859Sml29623 22183859Sml29623 if (!nxge_port_rbr_size) { 22193859Sml29623 nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT; 22203859Sml29623 } 22213859Sml29623 if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) { 22223859Sml29623 nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH * 22236512Ssowmini (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1)); 22243859Sml29623 } 22253859Sml29623 22263859Sml29623 p_all_cfgp->rbr_size = nxge_port_rbr_size; 22273859Sml29623 nxge_port_rbr_spare_size = nxge_rbr_spare_size; 22283859Sml29623 22293859Sml29623 if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) { 22303859Sml29623 nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH * 22316512Ssowmini (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1)); 22323859Sml29623 } 22335770Sml29623 if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) { 22345770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22355770Sml29623 "nxge_alloc_rx_mem_pool: RBR size too high %d, " 22365770Sml29623 "set to default %d", 22375770Sml29623 nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS)); 22385770Sml29623 nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS; 22395770Sml29623 } 22405770Sml29623 if (nxge_port_rcr_size > RCR_DEFAULT_MAX) { 22415770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22425770Sml29623 "nxge_alloc_rx_mem_pool: RCR too high %d, " 22435770Sml29623 "set to default %d", 22445770Sml29623 nxge_port_rcr_size, RCR_DEFAULT_MAX)); 22455770Sml29623 nxge_port_rcr_size = RCR_DEFAULT_MAX; 22465770Sml29623 } 22473859Sml29623 22483859Sml29623 /* 22493859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 22503859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 22513859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 22523859Sml29623 * function). 22533859Sml29623 */ 22543859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 22553859Sml29623 if (nxgep->niu_type == N2_NIU) { 22563859Sml29623 nxge_port_rbr_spare_size = 0; 22573859Sml29623 if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) || 22586512Ssowmini (!ISP2(nxge_port_rbr_size))) { 22593859Sml29623 nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX; 22603859Sml29623 } 22613859Sml29623 if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) || 22626512Ssowmini (!ISP2(nxge_port_rcr_size))) { 22633859Sml29623 nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX; 22643859Sml29623 } 22653859Sml29623 } 22663859Sml29623 #endif 22673859Sml29623 22683859Sml29623 /* 22693859Sml29623 * Addresses of receive block ring, receive completion ring and the 22703859Sml29623 * mailbox must be all cache-aligned (64 bytes). 22713859Sml29623 */ 22723859Sml29623 rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size; 22733859Sml29623 rx_cntl_alloc_size *= (sizeof (rx_desc_t)); 22743859Sml29623 rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size); 22753859Sml29623 rx_cntl_alloc_size += sizeof (rxdma_mailbox_t); 22763859Sml29623 22773859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: " 22786512Ssowmini "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d " 22796512Ssowmini "nxge_port_rcr_size = %d " 22806512Ssowmini "rx_cntl_alloc_size = %d", 22816512Ssowmini nxge_port_rbr_size, nxge_port_rbr_spare_size, 22826512Ssowmini nxge_port_rcr_size, 22836512Ssowmini rx_cntl_alloc_size)); 22843859Sml29623 22853859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 22863859Sml29623 if (nxgep->niu_type == N2_NIU) { 22876495Sspeer uint32_t rx_buf_alloc_size = (nxgep->rx_default_block_size * 22886495Sspeer (nxge_port_rbr_size + nxge_port_rbr_spare_size)); 22896495Sspeer 22903859Sml29623 if (!ISP2(rx_buf_alloc_size)) { 22913859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 22926512Ssowmini "==> nxge_alloc_rx_mem_pool: " 22936512Ssowmini " must be power of 2")); 22943859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 22953859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 22963859Sml29623 } 22973859Sml29623 22983859Sml29623 if (rx_buf_alloc_size > (1 << 22)) { 22993859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 23006512Ssowmini "==> nxge_alloc_rx_mem_pool: " 23016512Ssowmini " limit size to 4M")); 23023859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 23033859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 23043859Sml29623 } 23053859Sml29623 23063859Sml29623 if (rx_cntl_alloc_size < 0x2000) { 23073859Sml29623 rx_cntl_alloc_size = 0x2000; 23083859Sml29623 } 23093859Sml29623 } 23103859Sml29623 #endif 23113859Sml29623 nxgep->nxge_port_rbr_size = nxge_port_rbr_size; 23123859Sml29623 nxgep->nxge_port_rcr_size = nxge_port_rcr_size; 23136495Sspeer nxgep->nxge_port_rbr_spare_size = nxge_port_rbr_spare_size; 23146495Sspeer nxgep->nxge_port_rx_cntl_alloc_size = rx_cntl_alloc_size; 23156495Sspeer 23166495Sspeer dma_poolp->ndmas = p_cfgp->max_rdcs; 23173859Sml29623 dma_poolp->num_chunks = num_chunks; 23183859Sml29623 dma_poolp->buf_allocated = B_TRUE; 23193859Sml29623 nxgep->rx_buf_pool_p = dma_poolp; 23203859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 23213859Sml29623 23226495Sspeer dma_cntl_poolp->ndmas = p_cfgp->max_rdcs; 23233859Sml29623 dma_cntl_poolp->buf_allocated = B_TRUE; 23243859Sml29623 nxgep->rx_cntl_pool_p = dma_cntl_poolp; 23253859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 23263859Sml29623 23276495Sspeer /* Allocate the receive rings, too. */ 23286495Sspeer nxgep->rx_rbr_rings = 23296512Ssowmini KMEM_ZALLOC(sizeof (rx_rbr_rings_t), KM_SLEEP); 23306495Sspeer nxgep->rx_rbr_rings->rbr_rings = 23316512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rbr_ring_t) * rdc_max, KM_SLEEP); 23326495Sspeer nxgep->rx_rcr_rings = 23336512Ssowmini KMEM_ZALLOC(sizeof (rx_rcr_rings_t), KM_SLEEP); 23346495Sspeer nxgep->rx_rcr_rings->rcr_rings = 23356512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rcr_ring_t) * rdc_max, KM_SLEEP); 23366495Sspeer nxgep->rx_mbox_areas_p = 23376512Ssowmini KMEM_ZALLOC(sizeof (rx_mbox_areas_t), KM_SLEEP); 23386495Sspeer nxgep->rx_mbox_areas_p->rxmbox_areas = 23396512Ssowmini KMEM_ZALLOC(sizeof (p_rx_mbox_t) * rdc_max, KM_SLEEP); 23406495Sspeer 23416495Sspeer nxgep->rx_rbr_rings->ndmas = nxgep->rx_rcr_rings->ndmas = 23426495Sspeer p_cfgp->max_rdcs; 23436495Sspeer 23443859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 23456512Ssowmini "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 23463859Sml29623 23473859Sml29623 nxge_alloc_rx_mem_pool_exit: 23486495Sspeer return (status); 23496495Sspeer } 23506495Sspeer 23516495Sspeer /* 23526495Sspeer * nxge_alloc_rxb 23536495Sspeer * 23546495Sspeer * Allocate buffers for an RDC. 23556495Sspeer * 23566495Sspeer * Arguments: 23576495Sspeer * nxgep 23586495Sspeer * channel The channel to map into our kernel space. 23596495Sspeer * 23606495Sspeer * Notes: 23616495Sspeer * 23626495Sspeer * NPI function calls: 23636495Sspeer * 23646495Sspeer * NXGE function calls: 23656495Sspeer * 23666495Sspeer * Registers accessed: 23676495Sspeer * 23686495Sspeer * Context: 23696495Sspeer * 23706495Sspeer * Taking apart: 23716495Sspeer * 23726495Sspeer * Open questions: 23736495Sspeer * 23746495Sspeer */ 23756495Sspeer nxge_status_t 23766495Sspeer nxge_alloc_rxb( 23776495Sspeer p_nxge_t nxgep, 23786495Sspeer int channel) 23796495Sspeer { 23806495Sspeer size_t rx_buf_alloc_size; 23816495Sspeer nxge_status_t status = NXGE_OK; 23826495Sspeer 23836495Sspeer nxge_dma_common_t **data; 23846495Sspeer nxge_dma_common_t **control; 23856495Sspeer uint32_t *num_chunks; 23866495Sspeer 23876495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 23886495Sspeer 23896495Sspeer /* 23906495Sspeer * Allocate memory for the receive buffers and descriptor rings. 23916495Sspeer * Replace these allocation functions with the interface functions 23926495Sspeer * provided by the partition manager if/when they are available. 23936495Sspeer */ 23946495Sspeer 23956495Sspeer /* 23966495Sspeer * Allocate memory for the receive buffer blocks. 23976495Sspeer */ 23986495Sspeer rx_buf_alloc_size = (nxgep->rx_default_block_size * 23996512Ssowmini (nxgep->nxge_port_rbr_size + nxgep->nxge_port_rbr_spare_size)); 24006495Sspeer 24016495Sspeer data = &nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 24026495Sspeer num_chunks = &nxgep->rx_buf_pool_p->num_chunks[channel]; 24036495Sspeer 24046495Sspeer if ((status = nxge_alloc_rx_buf_dma( 24056495Sspeer nxgep, channel, data, rx_buf_alloc_size, 24066495Sspeer nxgep->rx_default_block_size, num_chunks)) != NXGE_OK) { 24076495Sspeer return (status); 24086495Sspeer } 24096495Sspeer 24106495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_alloc_rxb(): " 24116495Sspeer "dma %d dma_buf_p %llx &dma_buf_p %llx", channel, *data, data)); 24126495Sspeer 24136495Sspeer /* 24146495Sspeer * Allocate memory for descriptor rings and mailbox. 24156495Sspeer */ 24166495Sspeer control = &nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24176495Sspeer 24186495Sspeer if ((status = nxge_alloc_rx_cntl_dma( 24196495Sspeer nxgep, channel, control, nxgep->nxge_port_rx_cntl_alloc_size)) 24206495Sspeer != NXGE_OK) { 24216495Sspeer nxge_free_rx_cntl_dma(nxgep, *control); 24226495Sspeer (*data)->buf_alloc_state |= BUF_ALLOCATED_WAIT_FREE; 24236495Sspeer nxge_free_rx_buf_dma(nxgep, *data, *num_chunks); 24246495Sspeer return (status); 24256495Sspeer } 24266495Sspeer 24273859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 24286495Sspeer "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 24293859Sml29623 24303859Sml29623 return (status); 24313859Sml29623 } 24323859Sml29623 24336495Sspeer void 24346495Sspeer nxge_free_rxb( 24356495Sspeer p_nxge_t nxgep, 24366495Sspeer int channel) 24376495Sspeer { 24386495Sspeer nxge_dma_common_t *data; 24396495Sspeer nxge_dma_common_t *control; 24406495Sspeer uint32_t num_chunks; 24416495Sspeer 24426495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 24436495Sspeer 24446495Sspeer data = nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 24456495Sspeer num_chunks = nxgep->rx_buf_pool_p->num_chunks[channel]; 24466495Sspeer nxge_free_rx_buf_dma(nxgep, data, num_chunks); 24476495Sspeer 24486495Sspeer nxgep->rx_buf_pool_p->dma_buf_pool_p[channel] = 0; 24496495Sspeer nxgep->rx_buf_pool_p->num_chunks[channel] = 0; 24506495Sspeer 24516495Sspeer control = nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24526495Sspeer nxge_free_rx_cntl_dma(nxgep, control); 24536495Sspeer 24546495Sspeer nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 24556495Sspeer 24566495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 24576495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 24586495Sspeer 24596495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_alloc_rbb")); 24606495Sspeer } 24616495Sspeer 24623859Sml29623 static void 24633859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep) 24643859Sml29623 { 24656495Sspeer int rdc_max = NXGE_MAX_RDCS; 24663859Sml29623 24673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool")); 24683859Sml29623 24696495Sspeer if (!nxgep->rx_buf_pool_p || !nxgep->rx_buf_pool_p->buf_allocated) { 24703859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24716512Ssowmini "<== nxge_free_rx_mem_pool " 24726512Ssowmini "(null rx buf pool or buf not allocated")); 24733859Sml29623 return; 24743859Sml29623 } 24756495Sspeer if (!nxgep->rx_cntl_pool_p || !nxgep->rx_cntl_pool_p->buf_allocated) { 24763859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24776512Ssowmini "<== nxge_free_rx_mem_pool " 24786512Ssowmini "(null rx cntl buf pool or cntl buf not allocated")); 24793859Sml29623 return; 24803859Sml29623 } 24813859Sml29623 24826495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p->dma_buf_pool_p, 24836495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 24846495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 24856495Sspeer 24866495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->num_chunks, 24876495Sspeer sizeof (uint32_t) * rdc_max); 24886495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->dma_buf_pool_p, 24896495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 24906495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p, sizeof (nxge_dma_pool_t)); 24916495Sspeer 24926495Sspeer nxgep->rx_buf_pool_p = 0; 24936495Sspeer nxgep->rx_cntl_pool_p = 0; 24946495Sspeer 24956495Sspeer KMEM_FREE(nxgep->rx_rbr_rings->rbr_rings, 24966495Sspeer sizeof (p_rx_rbr_ring_t) * rdc_max); 24976495Sspeer KMEM_FREE(nxgep->rx_rbr_rings, sizeof (rx_rbr_rings_t)); 24986495Sspeer KMEM_FREE(nxgep->rx_rcr_rings->rcr_rings, 24996495Sspeer sizeof (p_rx_rcr_ring_t) * rdc_max); 25006495Sspeer KMEM_FREE(nxgep->rx_rcr_rings, sizeof (rx_rcr_rings_t)); 25016495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p->rxmbox_areas, 25026495Sspeer sizeof (p_rx_mbox_t) * rdc_max); 25036495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p, sizeof (rx_mbox_areas_t)); 25046495Sspeer 25056495Sspeer nxgep->rx_rbr_rings = 0; 25066495Sspeer nxgep->rx_rcr_rings = 0; 25076495Sspeer nxgep->rx_mbox_areas_p = 0; 25083859Sml29623 25093859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool")); 25103859Sml29623 } 25113859Sml29623 25123859Sml29623 25133859Sml29623 static nxge_status_t 25143859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 25153859Sml29623 p_nxge_dma_common_t *dmap, 25163859Sml29623 size_t alloc_size, size_t block_size, uint32_t *num_chunks) 25173859Sml29623 { 25183859Sml29623 p_nxge_dma_common_t rx_dmap; 25193859Sml29623 nxge_status_t status = NXGE_OK; 25203859Sml29623 size_t total_alloc_size; 25213859Sml29623 size_t allocated = 0; 25223859Sml29623 int i, size_index, array_size; 25236495Sspeer boolean_t use_kmem_alloc = B_FALSE; 25243859Sml29623 25253859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma")); 25263859Sml29623 25273859Sml29623 rx_dmap = (p_nxge_dma_common_t) 25286512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 25296512Ssowmini KM_SLEEP); 25303859Sml29623 25313859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25326512Ssowmini " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ", 25336512Ssowmini dma_channel, alloc_size, block_size, dmap)); 25343859Sml29623 25353859Sml29623 total_alloc_size = alloc_size; 25363859Sml29623 25373859Sml29623 #if defined(RX_USE_RECLAIM_POST) 25383859Sml29623 total_alloc_size = alloc_size + alloc_size/4; 25393859Sml29623 #endif 25403859Sml29623 25413859Sml29623 i = 0; 25423859Sml29623 size_index = 0; 25433859Sml29623 array_size = sizeof (alloc_sizes)/sizeof (size_t); 25443859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 25456512Ssowmini (size_index < array_size)) 25466512Ssowmini size_index++; 25473859Sml29623 if (size_index >= array_size) { 25483859Sml29623 size_index = array_size - 1; 25493859Sml29623 } 25503859Sml29623 25516495Sspeer /* For Neptune, use kmem_alloc if the kmem flag is set. */ 25526495Sspeer if (nxgep->niu_type != N2_NIU && nxge_use_kmem_alloc) { 25536495Sspeer use_kmem_alloc = B_TRUE; 25546495Sspeer #if defined(__i386) || defined(__amd64) 25556495Sspeer size_index = 0; 25566495Sspeer #endif 25576495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25586495Sspeer "==> nxge_alloc_rx_buf_dma: " 25596495Sspeer "Neptune use kmem_alloc() - size_index %d", 25606495Sspeer size_index)); 25616495Sspeer } 25626495Sspeer 25633859Sml29623 while ((allocated < total_alloc_size) && 25646512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 25653859Sml29623 rx_dmap[i].dma_chunk_index = i; 25663859Sml29623 rx_dmap[i].block_size = block_size; 25673859Sml29623 rx_dmap[i].alength = alloc_sizes[size_index]; 25683859Sml29623 rx_dmap[i].orig_alength = rx_dmap[i].alength; 25693859Sml29623 rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 25703859Sml29623 rx_dmap[i].dma_channel = dma_channel; 25713859Sml29623 rx_dmap[i].contig_alloc_type = B_FALSE; 25726495Sspeer rx_dmap[i].kmem_alloc_type = B_FALSE; 25736495Sspeer rx_dmap[i].buf_alloc_type = DDI_MEM_ALLOC; 25743859Sml29623 25753859Sml29623 /* 25763859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 25773859Sml29623 * needs to call Hypervisor api to set up 25783859Sml29623 * logical pages. 25793859Sml29623 */ 25803859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 25813859Sml29623 rx_dmap[i].contig_alloc_type = B_TRUE; 25826495Sspeer rx_dmap[i].buf_alloc_type = CONTIG_MEM_ALLOC; 25836495Sspeer } else if (use_kmem_alloc) { 25846495Sspeer /* For Neptune, use kmem_alloc */ 25856495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25866495Sspeer "==> nxge_alloc_rx_buf_dma: " 25876495Sspeer "Neptune use kmem_alloc()")); 25886495Sspeer rx_dmap[i].kmem_alloc_type = B_TRUE; 25896495Sspeer rx_dmap[i].buf_alloc_type = KMEM_ALLOC; 25903859Sml29623 } 25913859Sml29623 25923859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25936512Ssowmini "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x " 25946512Ssowmini "i %d nblocks %d alength %d", 25956512Ssowmini dma_channel, i, &rx_dmap[i], block_size, 25966512Ssowmini i, rx_dmap[i].nblocks, 25976512Ssowmini rx_dmap[i].alength)); 25983859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 25996512Ssowmini &nxge_rx_dma_attr, 26006512Ssowmini rx_dmap[i].alength, 26016512Ssowmini &nxge_dev_buf_dma_acc_attr, 26026512Ssowmini DDI_DMA_READ | DDI_DMA_STREAMING, 26036512Ssowmini (p_nxge_dma_common_t)(&rx_dmap[i])); 26043859Sml29623 if (status != NXGE_OK) { 26053859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26066495Sspeer "nxge_alloc_rx_buf_dma: Alloc Failed: " 26076495Sspeer "dma %d size_index %d size requested %d", 26086495Sspeer dma_channel, 26096495Sspeer size_index, 26106495Sspeer rx_dmap[i].alength)); 26113859Sml29623 size_index--; 26123859Sml29623 } else { 26136495Sspeer rx_dmap[i].buf_alloc_state = BUF_ALLOCATED; 26146495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26156495Sspeer " nxge_alloc_rx_buf_dma DONE alloc mem: " 26166495Sspeer "dma %d dma_buf_p $%p kaddrp $%p alength %d " 26176495Sspeer "buf_alloc_state %d alloc_type %d", 26186495Sspeer dma_channel, 26196495Sspeer &rx_dmap[i], 26206495Sspeer rx_dmap[i].kaddrp, 26216495Sspeer rx_dmap[i].alength, 26226495Sspeer rx_dmap[i].buf_alloc_state, 26236495Sspeer rx_dmap[i].buf_alloc_type)); 26246495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26256495Sspeer " alloc_rx_buf_dma allocated rdc %d " 26266495Sspeer "chunk %d size %x dvma %x bufp %llx kaddrp $%p", 26276495Sspeer dma_channel, i, rx_dmap[i].alength, 26286495Sspeer rx_dmap[i].ioaddr_pp, &rx_dmap[i], 26296495Sspeer rx_dmap[i].kaddrp)); 26303859Sml29623 i++; 26313859Sml29623 allocated += alloc_sizes[size_index]; 26323859Sml29623 } 26333859Sml29623 } 26343859Sml29623 26353859Sml29623 if (allocated < total_alloc_size) { 26365770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26376495Sspeer "==> nxge_alloc_rx_buf_dma: not enough for channel %d " 26385770Sml29623 "allocated 0x%x requested 0x%x", 26395770Sml29623 dma_channel, 26405770Sml29623 allocated, total_alloc_size)); 26415770Sml29623 status = NXGE_ERROR; 26423859Sml29623 goto nxge_alloc_rx_mem_fail1; 26433859Sml29623 } 26443859Sml29623 26455770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26466495Sspeer "==> nxge_alloc_rx_buf_dma: Allocated for channel %d " 26475770Sml29623 "allocated 0x%x requested 0x%x", 26485770Sml29623 dma_channel, 26495770Sml29623 allocated, total_alloc_size)); 26505770Sml29623 26513859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26526512Ssowmini " alloc_rx_buf_dma rdc %d allocated %d chunks", 26536512Ssowmini dma_channel, i)); 26543859Sml29623 *num_chunks = i; 26553859Sml29623 *dmap = rx_dmap; 26563859Sml29623 26573859Sml29623 goto nxge_alloc_rx_mem_exit; 26583859Sml29623 26593859Sml29623 nxge_alloc_rx_mem_fail1: 26603859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 26613859Sml29623 26623859Sml29623 nxge_alloc_rx_mem_exit: 26633859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26646512Ssowmini "<== nxge_alloc_rx_buf_dma status 0x%08x", status)); 26653859Sml29623 26663859Sml29623 return (status); 26673859Sml29623 } 26683859Sml29623 26693859Sml29623 /*ARGSUSED*/ 26703859Sml29623 static void 26713859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 26723859Sml29623 uint32_t num_chunks) 26733859Sml29623 { 26743859Sml29623 int i; 26753859Sml29623 26763859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26776512Ssowmini "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks)); 26783859Sml29623 26796495Sspeer if (dmap == 0) 26806495Sspeer return; 26816495Sspeer 26823859Sml29623 for (i = 0; i < num_chunks; i++) { 26833859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26846512Ssowmini "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx", 26856512Ssowmini i, dmap)); 26866495Sspeer nxge_dma_free_rx_data_buf(dmap++); 26873859Sml29623 } 26883859Sml29623 26893859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma")); 26903859Sml29623 } 26913859Sml29623 26923859Sml29623 /*ARGSUSED*/ 26933859Sml29623 static nxge_status_t 26943859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 26953859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 26963859Sml29623 { 26973859Sml29623 p_nxge_dma_common_t rx_dmap; 26983859Sml29623 nxge_status_t status = NXGE_OK; 26993859Sml29623 27003859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma")); 27013859Sml29623 27023859Sml29623 rx_dmap = (p_nxge_dma_common_t) 27036512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 27043859Sml29623 27053859Sml29623 rx_dmap->contig_alloc_type = B_FALSE; 27066495Sspeer rx_dmap->kmem_alloc_type = B_FALSE; 27073859Sml29623 27083859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 27096512Ssowmini &nxge_desc_dma_attr, 27106512Ssowmini size, 27116512Ssowmini &nxge_dev_desc_dma_acc_attr, 27126512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 27136512Ssowmini rx_dmap); 27143859Sml29623 if (status != NXGE_OK) { 27153859Sml29623 goto nxge_alloc_rx_cntl_dma_fail1; 27163859Sml29623 } 27173859Sml29623 27183859Sml29623 *dmap = rx_dmap; 27193859Sml29623 goto nxge_alloc_rx_cntl_dma_exit; 27203859Sml29623 27213859Sml29623 nxge_alloc_rx_cntl_dma_fail1: 27223859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t)); 27233859Sml29623 27243859Sml29623 nxge_alloc_rx_cntl_dma_exit: 27253859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 27266512Ssowmini "<== nxge_alloc_rx_cntl_dma status 0x%08x", status)); 27273859Sml29623 27283859Sml29623 return (status); 27293859Sml29623 } 27303859Sml29623 27313859Sml29623 /*ARGSUSED*/ 27323859Sml29623 static void 27333859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 27343859Sml29623 { 27353859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma")); 27363859Sml29623 27376495Sspeer if (dmap == 0) 27386495Sspeer return; 27396495Sspeer 27403859Sml29623 nxge_dma_mem_free(dmap); 27413859Sml29623 27423859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma")); 27433859Sml29623 } 27443859Sml29623 27456495Sspeer typedef struct { 27466495Sspeer size_t tx_size; 27476495Sspeer size_t cr_size; 27486495Sspeer size_t threshhold; 27496495Sspeer } nxge_tdc_sizes_t; 27506495Sspeer 27516495Sspeer static 27526495Sspeer nxge_status_t 27536495Sspeer nxge_tdc_sizes( 27546495Sspeer nxge_t *nxgep, 27556495Sspeer nxge_tdc_sizes_t *sizes) 27566495Sspeer { 27576495Sspeer uint32_t threshhold; /* The bcopy() threshhold */ 27586495Sspeer size_t tx_size; /* Transmit buffer size */ 27596495Sspeer size_t cr_size; /* Completion ring size */ 27606495Sspeer 27616495Sspeer /* 27626495Sspeer * Assume that each DMA channel will be configured with the 27636495Sspeer * default transmit buffer size for copying transmit data. 27646495Sspeer * (If a packet is bigger than this, it will not be copied.) 27656495Sspeer */ 27666495Sspeer if (nxgep->niu_type == N2_NIU) { 27676495Sspeer threshhold = TX_BCOPY_SIZE; 27686495Sspeer } else { 27696495Sspeer threshhold = nxge_bcopy_thresh; 27706495Sspeer } 27716495Sspeer tx_size = nxge_tx_ring_size * threshhold; 27726495Sspeer 27736495Sspeer cr_size = nxge_tx_ring_size * sizeof (tx_desc_t); 27746495Sspeer cr_size += sizeof (txdma_mailbox_t); 27756495Sspeer 27766495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 27776495Sspeer if (nxgep->niu_type == N2_NIU) { 27786495Sspeer if (!ISP2(tx_size)) { 27796495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27806512Ssowmini "==> nxge_tdc_sizes: Tx size" 27816512Ssowmini " must be power of 2")); 27826495Sspeer return (NXGE_ERROR); 27836495Sspeer } 27846495Sspeer 27856495Sspeer if (tx_size > (1 << 22)) { 27866495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27876512Ssowmini "==> nxge_tdc_sizes: Tx size" 27886512Ssowmini " limited to 4M")); 27896495Sspeer return (NXGE_ERROR); 27906495Sspeer } 27916495Sspeer 27926495Sspeer if (cr_size < 0x2000) 27936495Sspeer cr_size = 0x2000; 27946495Sspeer } 27956495Sspeer #endif 27966495Sspeer 27976495Sspeer sizes->threshhold = threshhold; 27986495Sspeer sizes->tx_size = tx_size; 27996495Sspeer sizes->cr_size = cr_size; 28006495Sspeer 28016495Sspeer return (NXGE_OK); 28026495Sspeer } 28036495Sspeer /* 28046495Sspeer * nxge_alloc_txb 28056495Sspeer * 28066495Sspeer * Allocate buffers for an TDC. 28076495Sspeer * 28086495Sspeer * Arguments: 28096495Sspeer * nxgep 28106495Sspeer * channel The channel to map into our kernel space. 28116495Sspeer * 28126495Sspeer * Notes: 28136495Sspeer * 28146495Sspeer * NPI function calls: 28156495Sspeer * 28166495Sspeer * NXGE function calls: 28176495Sspeer * 28186495Sspeer * Registers accessed: 28196495Sspeer * 28206495Sspeer * Context: 28216495Sspeer * 28226495Sspeer * Taking apart: 28236495Sspeer * 28246495Sspeer * Open questions: 28256495Sspeer * 28266495Sspeer */ 28276495Sspeer nxge_status_t 28286495Sspeer nxge_alloc_txb( 28296495Sspeer p_nxge_t nxgep, 28306495Sspeer int channel) 28316495Sspeer { 28326495Sspeer nxge_dma_common_t **dma_buf_p; 28336495Sspeer nxge_dma_common_t **dma_cntl_p; 28346495Sspeer uint32_t *num_chunks; 28356495Sspeer nxge_status_t status = NXGE_OK; 28366495Sspeer 28376495Sspeer nxge_tdc_sizes_t sizes; 28386495Sspeer 28396495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tbb")); 28406495Sspeer 28416495Sspeer if (nxge_tdc_sizes(nxgep, &sizes) != NXGE_OK) 28426495Sspeer return (NXGE_ERROR); 28436495Sspeer 28446495Sspeer /* 28456495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28466495Sspeer * Replace these allocation functions with the interface functions 28476495Sspeer * provided by the partition manager Real Soon Now. 28486495Sspeer */ 28496495Sspeer dma_buf_p = &nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 28506495Sspeer num_chunks = &nxgep->tx_buf_pool_p->num_chunks[channel]; 28516495Sspeer 28526495Sspeer dma_cntl_p = &nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 28536495Sspeer 28546495Sspeer /* 28556495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28566495Sspeer * Replace allocation functions with interface functions provided 28576495Sspeer * by the partition manager when it is available. 28586495Sspeer * 28596495Sspeer * Allocate memory for the transmit buffer pool. 28606495Sspeer */ 28616495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 28626512Ssowmini "sizes: tx: %ld, cr:%ld, th:%ld", 28636512Ssowmini sizes.tx_size, sizes.cr_size, sizes.threshhold)); 28646495Sspeer 28656495Sspeer *num_chunks = 0; 28666495Sspeer status = nxge_alloc_tx_buf_dma(nxgep, channel, dma_buf_p, 28676495Sspeer sizes.tx_size, sizes.threshhold, num_chunks); 28686495Sspeer if (status != NXGE_OK) { 28696495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_buf_dma failed!"); 28706495Sspeer return (status); 28716495Sspeer } 28726495Sspeer 28736495Sspeer /* 28746495Sspeer * Allocate memory for descriptor rings and mailbox. 28756495Sspeer */ 28766495Sspeer status = nxge_alloc_tx_cntl_dma(nxgep, channel, dma_cntl_p, 28776495Sspeer sizes.cr_size); 28786495Sspeer if (status != NXGE_OK) { 28796495Sspeer nxge_free_tx_buf_dma(nxgep, *dma_buf_p, *num_chunks); 28806495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_cntl_dma failed!"); 28816495Sspeer return (status); 28826495Sspeer } 28836495Sspeer 28846495Sspeer return (NXGE_OK); 28856495Sspeer } 28866495Sspeer 28876495Sspeer void 28886495Sspeer nxge_free_txb( 28896495Sspeer p_nxge_t nxgep, 28906495Sspeer int channel) 28916495Sspeer { 28926495Sspeer nxge_dma_common_t *data; 28936495Sspeer nxge_dma_common_t *control; 28946495Sspeer uint32_t num_chunks; 28956495Sspeer 28966495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_txb")); 28976495Sspeer 28986495Sspeer data = nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 28996495Sspeer num_chunks = nxgep->tx_buf_pool_p->num_chunks[channel]; 29006495Sspeer nxge_free_tx_buf_dma(nxgep, data, num_chunks); 29016495Sspeer 29026495Sspeer nxgep->tx_buf_pool_p->dma_buf_pool_p[channel] = 0; 29036495Sspeer nxgep->tx_buf_pool_p->num_chunks[channel] = 0; 29046495Sspeer 29056495Sspeer control = nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 29066495Sspeer nxge_free_tx_cntl_dma(nxgep, control); 29076495Sspeer 29086495Sspeer nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 29096495Sspeer 29106495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 29116495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 29126495Sspeer 29136495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_txb")); 29146495Sspeer } 29156495Sspeer 29166495Sspeer /* 29176495Sspeer * nxge_alloc_tx_mem_pool 29186495Sspeer * 29196495Sspeer * This function allocates all of the per-port TDC control data structures. 29206495Sspeer * The per-channel (TDC) data structures are allocated when needed. 29216495Sspeer * 29226495Sspeer * Arguments: 29236495Sspeer * nxgep 29246495Sspeer * 29256495Sspeer * Notes: 29266495Sspeer * 29276495Sspeer * Context: 29286495Sspeer * Any domain 29296495Sspeer */ 29306495Sspeer nxge_status_t 29313859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep) 29323859Sml29623 { 29336495Sspeer nxge_hw_pt_cfg_t *p_cfgp; 29346495Sspeer nxge_dma_pool_t *dma_poolp; 29356495Sspeer nxge_dma_common_t **dma_buf_p; 29366495Sspeer nxge_dma_pool_t *dma_cntl_poolp; 29376495Sspeer nxge_dma_common_t **dma_cntl_p; 29383859Sml29623 uint32_t *num_chunks; /* per dma */ 29396495Sspeer int tdc_max; 29403859Sml29623 29413859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool")); 29423859Sml29623 29436495Sspeer p_cfgp = &nxgep->pt_config.hw_config; 29446495Sspeer tdc_max = NXGE_MAX_TDCS; 29456495Sspeer 29463859Sml29623 /* 29473859Sml29623 * Allocate memory for each transmit DMA channel. 29483859Sml29623 */ 29493859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 29506512Ssowmini KM_SLEEP); 29513859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29526512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29533859Sml29623 29543859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 29556512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 29563859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29576512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29583859Sml29623 29595770Sml29623 if (nxge_tx_ring_size > TDC_DEFAULT_MAX) { 29605770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 29615770Sml29623 "nxge_alloc_tx_mem_pool: TDC too high %d, " 29625770Sml29623 "set to default %d", 29635770Sml29623 nxge_tx_ring_size, TDC_DEFAULT_MAX)); 29645770Sml29623 nxge_tx_ring_size = TDC_DEFAULT_MAX; 29655770Sml29623 } 29665770Sml29623 29673859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 29683859Sml29623 /* 29693859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 29703859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 29713859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 29723859Sml29623 * function). The transmit ring is limited to 8K (includes the 29733859Sml29623 * mailbox). 29743859Sml29623 */ 29753859Sml29623 if (nxgep->niu_type == N2_NIU) { 29763859Sml29623 if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) || 29776512Ssowmini (!ISP2(nxge_tx_ring_size))) { 29783859Sml29623 nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX; 29793859Sml29623 } 29803859Sml29623 } 29813859Sml29623 #endif 29823859Sml29623 29833859Sml29623 nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size; 29843859Sml29623 29853859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 29866512Ssowmini sizeof (uint32_t) * tdc_max, KM_SLEEP); 29876495Sspeer 29886495Sspeer dma_poolp->ndmas = p_cfgp->tdc.owned; 29893859Sml29623 dma_poolp->num_chunks = num_chunks; 29903859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 29913859Sml29623 nxgep->tx_buf_pool_p = dma_poolp; 29923859Sml29623 29936495Sspeer dma_poolp->buf_allocated = B_TRUE; 29946495Sspeer 29956495Sspeer dma_cntl_poolp->ndmas = p_cfgp->tdc.owned; 29963859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 29973859Sml29623 nxgep->tx_cntl_pool_p = dma_cntl_poolp; 29983859Sml29623 29996495Sspeer dma_cntl_poolp->buf_allocated = B_TRUE; 30006495Sspeer 30016495Sspeer nxgep->tx_rings = 30026495Sspeer KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP); 30036495Sspeer nxgep->tx_rings->rings = 30046495Sspeer KMEM_ZALLOC(sizeof (p_tx_ring_t) * tdc_max, KM_SLEEP); 30056495Sspeer nxgep->tx_mbox_areas_p = 30066495Sspeer KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP); 30076495Sspeer nxgep->tx_mbox_areas_p->txmbox_areas_p = 30086495Sspeer KMEM_ZALLOC(sizeof (p_tx_mbox_t) * tdc_max, KM_SLEEP); 30096495Sspeer 30106495Sspeer nxgep->tx_rings->ndmas = p_cfgp->tdc.owned; 30116495Sspeer 30123859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 30136512Ssowmini "==> nxge_alloc_tx_mem_pool: ndmas %d poolp->ndmas %d", 30146512Ssowmini tdc_max, dma_poolp->ndmas)); 30156495Sspeer 30166495Sspeer return (NXGE_OK); 30173859Sml29623 } 30183859Sml29623 30196495Sspeer nxge_status_t 30203859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 30213859Sml29623 p_nxge_dma_common_t *dmap, size_t alloc_size, 30223859Sml29623 size_t block_size, uint32_t *num_chunks) 30233859Sml29623 { 30243859Sml29623 p_nxge_dma_common_t tx_dmap; 30253859Sml29623 nxge_status_t status = NXGE_OK; 30263859Sml29623 size_t total_alloc_size; 30273859Sml29623 size_t allocated = 0; 30283859Sml29623 int i, size_index, array_size; 30293859Sml29623 30303859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma")); 30313859Sml29623 30323859Sml29623 tx_dmap = (p_nxge_dma_common_t) 30336512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 30346512Ssowmini KM_SLEEP); 30353859Sml29623 30363859Sml29623 total_alloc_size = alloc_size; 30373859Sml29623 i = 0; 30383859Sml29623 size_index = 0; 30393859Sml29623 array_size = sizeof (alloc_sizes) / sizeof (size_t); 30403859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 30416512Ssowmini (size_index < array_size)) 30423859Sml29623 size_index++; 30433859Sml29623 if (size_index >= array_size) { 30443859Sml29623 size_index = array_size - 1; 30453859Sml29623 } 30463859Sml29623 30473859Sml29623 while ((allocated < total_alloc_size) && 30486512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 30493859Sml29623 30503859Sml29623 tx_dmap[i].dma_chunk_index = i; 30513859Sml29623 tx_dmap[i].block_size = block_size; 30523859Sml29623 tx_dmap[i].alength = alloc_sizes[size_index]; 30533859Sml29623 tx_dmap[i].orig_alength = tx_dmap[i].alength; 30543859Sml29623 tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 30553859Sml29623 tx_dmap[i].dma_channel = dma_channel; 30563859Sml29623 tx_dmap[i].contig_alloc_type = B_FALSE; 30576495Sspeer tx_dmap[i].kmem_alloc_type = B_FALSE; 30583859Sml29623 30593859Sml29623 /* 30603859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 30613859Sml29623 * needs to call Hypervisor api to set up 30623859Sml29623 * logical pages. 30633859Sml29623 */ 30643859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 30653859Sml29623 tx_dmap[i].contig_alloc_type = B_TRUE; 30663859Sml29623 } 30673859Sml29623 30683859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 30696512Ssowmini &nxge_tx_dma_attr, 30706512Ssowmini tx_dmap[i].alength, 30716512Ssowmini &nxge_dev_buf_dma_acc_attr, 30726512Ssowmini DDI_DMA_WRITE | DDI_DMA_STREAMING, 30736512Ssowmini (p_nxge_dma_common_t)(&tx_dmap[i])); 30743859Sml29623 if (status != NXGE_OK) { 30753859Sml29623 size_index--; 30763859Sml29623 } else { 30773859Sml29623 i++; 30783859Sml29623 allocated += alloc_sizes[size_index]; 30793859Sml29623 } 30803859Sml29623 } 30813859Sml29623 30823859Sml29623 if (allocated < total_alloc_size) { 30835770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30845770Sml29623 "==> nxge_alloc_tx_buf_dma: not enough channel %d: " 30855770Sml29623 "allocated 0x%x requested 0x%x", 30865770Sml29623 dma_channel, 30875770Sml29623 allocated, total_alloc_size)); 30885770Sml29623 status = NXGE_ERROR; 30893859Sml29623 goto nxge_alloc_tx_mem_fail1; 30903859Sml29623 } 30913859Sml29623 30925770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 30935770Sml29623 "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: " 30945770Sml29623 "allocated 0x%x requested 0x%x", 30955770Sml29623 dma_channel, 30965770Sml29623 allocated, total_alloc_size)); 30975770Sml29623 30983859Sml29623 *num_chunks = i; 30993859Sml29623 *dmap = tx_dmap; 31003859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31016512Ssowmini "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d", 31026512Ssowmini *dmap, i)); 31033859Sml29623 goto nxge_alloc_tx_mem_exit; 31043859Sml29623 31053859Sml29623 nxge_alloc_tx_mem_fail1: 31063859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 31073859Sml29623 31083859Sml29623 nxge_alloc_tx_mem_exit: 31093859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31106512Ssowmini "<== nxge_alloc_tx_buf_dma status 0x%08x", status)); 31113859Sml29623 31123859Sml29623 return (status); 31133859Sml29623 } 31143859Sml29623 31153859Sml29623 /*ARGSUSED*/ 31163859Sml29623 static void 31173859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 31183859Sml29623 uint32_t num_chunks) 31193859Sml29623 { 31203859Sml29623 int i; 31213859Sml29623 31223859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma")); 31233859Sml29623 31246495Sspeer if (dmap == 0) 31256495Sspeer return; 31266495Sspeer 31273859Sml29623 for (i = 0; i < num_chunks; i++) { 31283859Sml29623 nxge_dma_mem_free(dmap++); 31293859Sml29623 } 31303859Sml29623 31313859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma")); 31323859Sml29623 } 31333859Sml29623 31343859Sml29623 /*ARGSUSED*/ 31356495Sspeer nxge_status_t 31363859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 31373859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 31383859Sml29623 { 31393859Sml29623 p_nxge_dma_common_t tx_dmap; 31403859Sml29623 nxge_status_t status = NXGE_OK; 31413859Sml29623 31423859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma")); 31433859Sml29623 tx_dmap = (p_nxge_dma_common_t) 31446512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 31453859Sml29623 31463859Sml29623 tx_dmap->contig_alloc_type = B_FALSE; 31476495Sspeer tx_dmap->kmem_alloc_type = B_FALSE; 31483859Sml29623 31493859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 31506512Ssowmini &nxge_desc_dma_attr, 31516512Ssowmini size, 31526512Ssowmini &nxge_dev_desc_dma_acc_attr, 31536512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 31546512Ssowmini tx_dmap); 31553859Sml29623 if (status != NXGE_OK) { 31563859Sml29623 goto nxge_alloc_tx_cntl_dma_fail1; 31573859Sml29623 } 31583859Sml29623 31593859Sml29623 *dmap = tx_dmap; 31603859Sml29623 goto nxge_alloc_tx_cntl_dma_exit; 31613859Sml29623 31623859Sml29623 nxge_alloc_tx_cntl_dma_fail1: 31633859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t)); 31643859Sml29623 31653859Sml29623 nxge_alloc_tx_cntl_dma_exit: 31663859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31676512Ssowmini "<== nxge_alloc_tx_cntl_dma status 0x%08x", status)); 31683859Sml29623 31693859Sml29623 return (status); 31703859Sml29623 } 31713859Sml29623 31723859Sml29623 /*ARGSUSED*/ 31733859Sml29623 static void 31743859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 31753859Sml29623 { 31763859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma")); 31773859Sml29623 31786495Sspeer if (dmap == 0) 31796495Sspeer return; 31806495Sspeer 31813859Sml29623 nxge_dma_mem_free(dmap); 31823859Sml29623 31833859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma")); 31843859Sml29623 } 31853859Sml29623 31866495Sspeer /* 31876495Sspeer * nxge_free_tx_mem_pool 31886495Sspeer * 31896495Sspeer * This function frees all of the per-port TDC control data structures. 31906495Sspeer * The per-channel (TDC) data structures are freed when the channel 31916495Sspeer * is stopped. 31926495Sspeer * 31936495Sspeer * Arguments: 31946495Sspeer * nxgep 31956495Sspeer * 31966495Sspeer * Notes: 31976495Sspeer * 31986495Sspeer * Context: 31996495Sspeer * Any domain 32006495Sspeer */ 32013859Sml29623 static void 32023859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep) 32033859Sml29623 { 32046495Sspeer int tdc_max = NXGE_MAX_TDCS; 32056495Sspeer 32066495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_tx_mem_pool")); 32076495Sspeer 32086495Sspeer if (!nxgep->tx_buf_pool_p || !nxgep->tx_buf_pool_p->buf_allocated) { 32096495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32106512Ssowmini "<== nxge_free_tx_mem_pool " 32116512Ssowmini "(null tx buf pool or buf not allocated")); 32123859Sml29623 return; 32133859Sml29623 } 32146495Sspeer if (!nxgep->tx_cntl_pool_p || !nxgep->tx_cntl_pool_p->buf_allocated) { 32156495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32166512Ssowmini "<== nxge_free_tx_mem_pool " 32176512Ssowmini "(null tx cntl buf pool or cntl buf not allocated")); 32183859Sml29623 return; 32193859Sml29623 } 32203859Sml29623 32216495Sspeer /* 1. Free the mailboxes. */ 32226495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p->txmbox_areas_p, 32236495Sspeer sizeof (p_tx_mbox_t) * tdc_max); 32246495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p, sizeof (tx_mbox_areas_t)); 32256495Sspeer 32266495Sspeer nxgep->tx_mbox_areas_p = 0; 32276495Sspeer 32286495Sspeer /* 2. Free the transmit ring arrays. */ 32296495Sspeer KMEM_FREE(nxgep->tx_rings->rings, 32306495Sspeer sizeof (p_tx_ring_t) * tdc_max); 32316495Sspeer KMEM_FREE(nxgep->tx_rings, sizeof (tx_rings_t)); 32326495Sspeer 32336495Sspeer nxgep->tx_rings = 0; 32346495Sspeer 32356495Sspeer /* 3. Free the completion ring data structures. */ 32366495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p->dma_buf_pool_p, 32376495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32386495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 32396495Sspeer 32406495Sspeer nxgep->tx_cntl_pool_p = 0; 32416495Sspeer 32426495Sspeer /* 4. Free the data ring data structures. */ 32436495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->num_chunks, 32446495Sspeer sizeof (uint32_t) * tdc_max); 32456495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->dma_buf_pool_p, 32466495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32476495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p, sizeof (nxge_dma_pool_t)); 32486495Sspeer 32496495Sspeer nxgep->tx_buf_pool_p = 0; 32506495Sspeer 32516495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_tx_mem_pool")); 32523859Sml29623 } 32533859Sml29623 32543859Sml29623 /*ARGSUSED*/ 32553859Sml29623 static nxge_status_t 32563859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method, 32573859Sml29623 struct ddi_dma_attr *dma_attrp, 32583859Sml29623 size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags, 32593859Sml29623 p_nxge_dma_common_t dma_p) 32603859Sml29623 { 32613859Sml29623 caddr_t kaddrp; 32623859Sml29623 int ddi_status = DDI_SUCCESS; 32633859Sml29623 boolean_t contig_alloc_type; 32646495Sspeer boolean_t kmem_alloc_type; 32653859Sml29623 32663859Sml29623 contig_alloc_type = dma_p->contig_alloc_type; 32673859Sml29623 32683859Sml29623 if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) { 32693859Sml29623 /* 32703859Sml29623 * contig_alloc_type for contiguous memory only allowed 32713859Sml29623 * for N2/NIU. 32723859Sml29623 */ 32733859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32746512Ssowmini "nxge_dma_mem_alloc: alloc type not allowed (%d)", 32756512Ssowmini dma_p->contig_alloc_type)); 32763859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 32773859Sml29623 } 32783859Sml29623 32793859Sml29623 dma_p->dma_handle = NULL; 32803859Sml29623 dma_p->acc_handle = NULL; 32813859Sml29623 dma_p->kaddrp = dma_p->last_kaddrp = NULL; 32823859Sml29623 dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL; 32833859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp, 32846512Ssowmini DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle); 32853859Sml29623 if (ddi_status != DDI_SUCCESS) { 32863859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32876512Ssowmini "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed.")); 32883859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 32893859Sml29623 } 32903859Sml29623 32916495Sspeer kmem_alloc_type = dma_p->kmem_alloc_type; 32926495Sspeer 32933859Sml29623 switch (contig_alloc_type) { 32943859Sml29623 case B_FALSE: 32956495Sspeer switch (kmem_alloc_type) { 32966495Sspeer case B_FALSE: 32976495Sspeer ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, 32986512Ssowmini length, 32996512Ssowmini acc_attr_p, 33006512Ssowmini xfer_flags, 33016512Ssowmini DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength, 33026512Ssowmini &dma_p->acc_handle); 33036495Sspeer if (ddi_status != DDI_SUCCESS) { 33046495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33056495Sspeer "nxge_dma_mem_alloc: " 33066495Sspeer "ddi_dma_mem_alloc failed")); 33076495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33086495Sspeer dma_p->dma_handle = NULL; 33096495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33106495Sspeer } 33116495Sspeer if (dma_p->alength < length) { 33126495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33136495Sspeer "nxge_dma_mem_alloc:di_dma_mem_alloc " 33146495Sspeer "< length.")); 33156495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33166495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33176495Sspeer dma_p->acc_handle = NULL; 33186495Sspeer dma_p->dma_handle = NULL; 33196495Sspeer return (NXGE_ERROR); 33206495Sspeer } 33216495Sspeer 33226495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33236495Sspeer NULL, 33246495Sspeer kaddrp, dma_p->alength, xfer_flags, 33256495Sspeer DDI_DMA_DONTWAIT, 33266495Sspeer 0, &dma_p->dma_cookie, &dma_p->ncookies); 33276495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33286495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33296495Sspeer "nxge_dma_mem_alloc: ddi_dma_addr_bind " 33306495Sspeer "failed " 33316495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33326495Sspeer dma_p->ncookies)); 33336495Sspeer if (dma_p->acc_handle) { 33346495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33356495Sspeer dma_p->acc_handle = NULL; 33366495Sspeer } 33376495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33386495Sspeer dma_p->dma_handle = NULL; 33396495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33406495Sspeer } 33416495Sspeer 33426495Sspeer if (dma_p->ncookies != 1) { 33436495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 33446495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 33456495Sspeer "> 1 cookie" 33466495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33476495Sspeer dma_p->ncookies)); 33486495Sspeer if (dma_p->acc_handle) { 33496495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33506495Sspeer dma_p->acc_handle = NULL; 33516495Sspeer } 33526495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 33536495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33546495Sspeer dma_p->dma_handle = NULL; 33556495Sspeer return (NXGE_ERROR); 33566495Sspeer } 33576495Sspeer break; 33586495Sspeer 33596495Sspeer case B_TRUE: 33606495Sspeer kaddrp = KMEM_ALLOC(length, KM_NOSLEEP); 33616495Sspeer if (kaddrp == NULL) { 33626495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33636495Sspeer "nxge_dma_mem_alloc:ddi_dma_mem_alloc " 33646495Sspeer "kmem alloc failed")); 33656495Sspeer return (NXGE_ERROR); 33666495Sspeer } 33676495Sspeer 33686495Sspeer dma_p->alength = length; 33696495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33706495Sspeer NULL, kaddrp, dma_p->alength, xfer_flags, 33716495Sspeer DDI_DMA_DONTWAIT, 0, 33726495Sspeer &dma_p->dma_cookie, &dma_p->ncookies); 33736495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33746495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33756495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind: " 33766495Sspeer "(kmem_alloc) failed kaddrp $%p length %d " 33776495Sspeer "(staus 0x%x (%d) ncookies %d.)", 33786495Sspeer kaddrp, length, 33796495Sspeer ddi_status, ddi_status, dma_p->ncookies)); 33806495Sspeer KMEM_FREE(kaddrp, length); 33816495Sspeer dma_p->acc_handle = NULL; 33826495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33836495Sspeer dma_p->dma_handle = NULL; 33846495Sspeer dma_p->kaddrp = NULL; 33856495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33866495Sspeer } 33876495Sspeer 33886495Sspeer if (dma_p->ncookies != 1) { 33896495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 33906495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 33916495Sspeer "(kmem_alloc) > 1 cookie" 33926495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33936512Ssowmini dma_p->ncookies)); 33946495Sspeer KMEM_FREE(kaddrp, length); 33953859Sml29623 dma_p->acc_handle = NULL; 33966495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 33976495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33986495Sspeer dma_p->dma_handle = NULL; 33996495Sspeer dma_p->kaddrp = NULL; 34006495Sspeer return (NXGE_ERROR); 34013859Sml29623 } 34026495Sspeer 34036495Sspeer dma_p->kaddrp = kaddrp; 34046495Sspeer 34056495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 34066512Ssowmini "nxge_dma_mem_alloc: kmem_alloc dmap $%p " 34076512Ssowmini "kaddr $%p alength %d", 34086512Ssowmini dma_p, 34096512Ssowmini kaddrp, 34106512Ssowmini dma_p->alength)); 34116495Sspeer break; 34123859Sml29623 } 34133859Sml29623 break; 34143859Sml29623 34153859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 34163859Sml29623 case B_TRUE: 34173859Sml29623 kaddrp = (caddr_t)contig_mem_alloc(length); 34183859Sml29623 if (kaddrp == NULL) { 34193859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34206512Ssowmini "nxge_dma_mem_alloc:contig_mem_alloc failed.")); 34213859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34223859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34233859Sml29623 } 34243859Sml29623 34253859Sml29623 dma_p->alength = length; 34263859Sml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL, 34276512Ssowmini kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0, 34286512Ssowmini &dma_p->dma_cookie, &dma_p->ncookies); 34293859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 34303859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34316512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind failed " 34326512Ssowmini "(status 0x%x ncookies %d.)", ddi_status, 34336512Ssowmini dma_p->ncookies)); 34343859Sml29623 34353859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 34366512Ssowmini "==> nxge_dma_mem_alloc: (not mapped)" 34376512Ssowmini "length %lu (0x%x) " 34386512Ssowmini "free contig kaddrp $%p " 34396512Ssowmini "va_to_pa $%p", 34406512Ssowmini length, length, 34416512Ssowmini kaddrp, 34426512Ssowmini va_to_pa(kaddrp))); 34433859Sml29623 34443859Sml29623 34453859Sml29623 contig_mem_free((void *)kaddrp, length); 34463859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34473859Sml29623 34483859Sml29623 dma_p->dma_handle = NULL; 34493859Sml29623 dma_p->acc_handle = NULL; 34503859Sml29623 dma_p->alength = NULL; 34513859Sml29623 dma_p->kaddrp = NULL; 34523859Sml29623 34533859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34543859Sml29623 } 34553859Sml29623 34563859Sml29623 if (dma_p->ncookies != 1 || 34576512Ssowmini (dma_p->dma_cookie.dmac_laddress == NULL)) { 34583859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34596512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind > 1 " 34606512Ssowmini "cookie or " 34616512Ssowmini "dmac_laddress is NULL $%p size %d " 34626512Ssowmini " (status 0x%x ncookies %d.)", 34636512Ssowmini ddi_status, 34646512Ssowmini dma_p->dma_cookie.dmac_laddress, 34656512Ssowmini dma_p->dma_cookie.dmac_size, 34666512Ssowmini dma_p->ncookies)); 34673859Sml29623 34683859Sml29623 contig_mem_free((void *)kaddrp, length); 34694185Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 34703859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34713859Sml29623 34723859Sml29623 dma_p->alength = 0; 34733859Sml29623 dma_p->dma_handle = NULL; 34743859Sml29623 dma_p->acc_handle = NULL; 34753859Sml29623 dma_p->kaddrp = NULL; 34763859Sml29623 34773859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34783859Sml29623 } 34793859Sml29623 break; 34803859Sml29623 34813859Sml29623 #else 34823859Sml29623 case B_TRUE: 34833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34846512Ssowmini "nxge_dma_mem_alloc: invalid alloc type for !sun4v")); 34853859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34863859Sml29623 #endif 34873859Sml29623 } 34883859Sml29623 34893859Sml29623 dma_p->kaddrp = kaddrp; 34903859Sml29623 dma_p->last_kaddrp = (unsigned char *)kaddrp + 34916512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 34925125Sjoycey #if defined(__i386) 34935125Sjoycey dma_p->ioaddr_pp = 34946512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress; 34955125Sjoycey #else 34963859Sml29623 dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress; 34975125Sjoycey #endif 34983859Sml29623 dma_p->last_ioaddr_pp = 34995125Sjoycey #if defined(__i386) 35006512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress + 35015125Sjoycey #else 35026512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress + 35035125Sjoycey #endif 35046512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 35053859Sml29623 35063859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle); 35073859Sml29623 35083859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 35093859Sml29623 dma_p->orig_ioaddr_pp = 35106512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress; 35113859Sml29623 dma_p->orig_alength = length; 35123859Sml29623 dma_p->orig_kaddrp = kaddrp; 35133859Sml29623 dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp); 35143859Sml29623 #endif 35153859Sml29623 35163859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: " 35176512Ssowmini "dma buffer allocated: dma_p $%p " 35186512Ssowmini "return dmac_ladress from cookie $%p cookie dmac_size %d " 35196512Ssowmini "dma_p->ioaddr_p $%p " 35206512Ssowmini "dma_p->orig_ioaddr_p $%p " 35216512Ssowmini "orig_vatopa $%p " 35226512Ssowmini "alength %d (0x%x) " 35236512Ssowmini "kaddrp $%p " 35246512Ssowmini "length %d (0x%x)", 35256512Ssowmini dma_p, 35266512Ssowmini dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size, 35276512Ssowmini dma_p->ioaddr_pp, 35286512Ssowmini dma_p->orig_ioaddr_pp, 35296512Ssowmini dma_p->orig_vatopa, 35306512Ssowmini dma_p->alength, dma_p->alength, 35316512Ssowmini kaddrp, 35326512Ssowmini length, length)); 35333859Sml29623 35343859Sml29623 return (NXGE_OK); 35353859Sml29623 } 35363859Sml29623 35373859Sml29623 static void 35383859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p) 35393859Sml29623 { 35403859Sml29623 if (dma_p->dma_handle != NULL) { 35413859Sml29623 if (dma_p->ncookies) { 35423859Sml29623 (void) ddi_dma_unbind_handle(dma_p->dma_handle); 35433859Sml29623 dma_p->ncookies = 0; 35443859Sml29623 } 35453859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 35463859Sml29623 dma_p->dma_handle = NULL; 35473859Sml29623 } 35483859Sml29623 35493859Sml29623 if (dma_p->acc_handle != NULL) { 35503859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 35513859Sml29623 dma_p->acc_handle = NULL; 35523859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 35533859Sml29623 } 35543859Sml29623 35553859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 35563859Sml29623 if (dma_p->contig_alloc_type && 35576512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 35583859Sml29623 NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: " 35596512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 35606512Ssowmini "mem type %d ", 35616512Ssowmini "orig_alength %d " 35626512Ssowmini "alength 0x%x (%d)", 35636512Ssowmini dma_p->kaddrp, 35646512Ssowmini dma_p->orig_kaddrp, 35656512Ssowmini dma_p->contig_alloc_type, 35666512Ssowmini dma_p->orig_alength, 35676512Ssowmini dma_p->alength, dma_p->alength)); 35683859Sml29623 35693859Sml29623 contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength); 35703859Sml29623 dma_p->orig_alength = NULL; 35713859Sml29623 dma_p->orig_kaddrp = NULL; 35723859Sml29623 dma_p->contig_alloc_type = B_FALSE; 35733859Sml29623 } 35743859Sml29623 #endif 35753859Sml29623 dma_p->kaddrp = NULL; 35763859Sml29623 dma_p->alength = NULL; 35773859Sml29623 } 35783859Sml29623 35796495Sspeer static void 35806495Sspeer nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p) 35816495Sspeer { 35826495Sspeer uint64_t kaddr; 35836495Sspeer uint32_t buf_size; 35846495Sspeer 35856495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "==> nxge_dma_free_rx_data_buf")); 35866495Sspeer 35876495Sspeer if (dma_p->dma_handle != NULL) { 35886495Sspeer if (dma_p->ncookies) { 35896495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 35906495Sspeer dma_p->ncookies = 0; 35916495Sspeer } 35926495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 35936495Sspeer dma_p->dma_handle = NULL; 35946495Sspeer } 35956495Sspeer 35966495Sspeer if (dma_p->acc_handle != NULL) { 35976495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 35986495Sspeer dma_p->acc_handle = NULL; 35996495Sspeer NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 36006495Sspeer } 36016495Sspeer 36026495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36036495Sspeer "==> nxge_dma_free_rx_data_buf: dmap $%p buf_alloc_state %d", 36046495Sspeer dma_p, 36056495Sspeer dma_p->buf_alloc_state)); 36066495Sspeer 36076495Sspeer if (!(dma_p->buf_alloc_state & BUF_ALLOCATED_WAIT_FREE)) { 36086495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36096495Sspeer "<== nxge_dma_free_rx_data_buf: " 36106495Sspeer "outstanding data buffers")); 36116495Sspeer return; 36126495Sspeer } 36136495Sspeer 36146495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 36156495Sspeer if (dma_p->contig_alloc_type && 36166512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 36176495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_free_rx_data_buf: " 36186495Sspeer "kaddrp $%p (orig_kaddrp $%p)" 36196495Sspeer "mem type %d ", 36206495Sspeer "orig_alength %d " 36216495Sspeer "alength 0x%x (%d)", 36226495Sspeer dma_p->kaddrp, 36236495Sspeer dma_p->orig_kaddrp, 36246495Sspeer dma_p->contig_alloc_type, 36256495Sspeer dma_p->orig_alength, 36266495Sspeer dma_p->alength, dma_p->alength)); 36276495Sspeer 36286495Sspeer kaddr = (uint64_t)dma_p->orig_kaddrp; 36296495Sspeer buf_size = dma_p->orig_alength; 36306495Sspeer nxge_free_buf(CONTIG_MEM_ALLOC, kaddr, buf_size); 36316495Sspeer dma_p->orig_alength = NULL; 36326495Sspeer dma_p->orig_kaddrp = NULL; 36336495Sspeer dma_p->contig_alloc_type = B_FALSE; 36346495Sspeer dma_p->kaddrp = NULL; 36356495Sspeer dma_p->alength = NULL; 36366495Sspeer return; 36376495Sspeer } 36386495Sspeer #endif 36396495Sspeer 36406495Sspeer if (dma_p->kmem_alloc_type) { 36416495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36426495Sspeer "nxge_dma_free_rx_data_buf: free kmem " 36436512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 36446512Ssowmini "alloc type %d " 36456512Ssowmini "orig_alength %d " 36466512Ssowmini "alength 0x%x (%d)", 36476512Ssowmini dma_p->kaddrp, 36486512Ssowmini dma_p->orig_kaddrp, 36496512Ssowmini dma_p->kmem_alloc_type, 36506512Ssowmini dma_p->orig_alength, 36516512Ssowmini dma_p->alength, dma_p->alength)); 36526495Sspeer #if defined(__i386) 36536495Sspeer kaddr = (uint64_t)(uint32_t)dma_p->kaddrp; 36546495Sspeer #else 36556495Sspeer kaddr = (uint64_t)dma_p->kaddrp; 36566495Sspeer #endif 36576495Sspeer buf_size = dma_p->orig_alength; 36586495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36596495Sspeer "nxge_dma_free_rx_data_buf: free dmap $%p " 36606495Sspeer "kaddr $%p buf_size %d", 36616495Sspeer dma_p, 36626495Sspeer kaddr, buf_size)); 36636495Sspeer nxge_free_buf(KMEM_ALLOC, kaddr, buf_size); 36646495Sspeer dma_p->alength = 0; 36656495Sspeer dma_p->orig_alength = 0; 36666495Sspeer dma_p->kaddrp = NULL; 36676495Sspeer dma_p->kmem_alloc_type = B_FALSE; 36686495Sspeer } 36696495Sspeer 36706495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "<== nxge_dma_free_rx_data_buf")); 36716495Sspeer } 36726495Sspeer 36733859Sml29623 /* 36743859Sml29623 * nxge_m_start() -- start transmitting and receiving. 36753859Sml29623 * 36763859Sml29623 * This function is called by the MAC layer when the first 36773859Sml29623 * stream is open to prepare the hardware ready for sending 36783859Sml29623 * and transmitting packets. 36793859Sml29623 */ 36803859Sml29623 static int 36813859Sml29623 nxge_m_start(void *arg) 36823859Sml29623 { 36833859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 36843859Sml29623 36853859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start")); 36863859Sml29623 36876705Sml29623 if (nxge_peu_reset_enable && !nxgep->nxge_link_poll_timerid) { 36886705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 36896705Sml29623 } 36906705Sml29623 36913859Sml29623 MUTEX_ENTER(nxgep->genlock); 36923859Sml29623 if (nxge_init(nxgep) != NXGE_OK) { 36933859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 36946512Ssowmini "<== nxge_m_start: initialization failed")); 36953859Sml29623 MUTEX_EXIT(nxgep->genlock); 36963859Sml29623 return (EIO); 36973859Sml29623 } 36983859Sml29623 36993859Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 37003859Sml29623 goto nxge_m_start_exit; 37013859Sml29623 /* 37023859Sml29623 * Start timer to check the system error and tx hangs 37033859Sml29623 */ 37046495Sspeer if (!isLDOMguest(nxgep)) 37056495Sspeer nxgep->nxge_timerid = nxge_start_timer(nxgep, 37066495Sspeer nxge_check_hw_state, NXGE_CHECK_TIMER); 37076495Sspeer #if defined(sun4v) 37086495Sspeer else 37096495Sspeer nxge_hio_start_timer(nxgep); 37106495Sspeer #endif 37113859Sml29623 37123859Sml29623 nxgep->link_notify = B_TRUE; 37133859Sml29623 37143859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STARTED; 37153859Sml29623 37163859Sml29623 nxge_m_start_exit: 37173859Sml29623 MUTEX_EXIT(nxgep->genlock); 37183859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start")); 37193859Sml29623 return (0); 37203859Sml29623 } 37213859Sml29623 37223859Sml29623 /* 37233859Sml29623 * nxge_m_stop(): stop transmitting and receiving. 37243859Sml29623 */ 37253859Sml29623 static void 37263859Sml29623 nxge_m_stop(void *arg) 37273859Sml29623 { 37283859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37293859Sml29623 37303859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop")); 37313859Sml29623 3732*7466SMisaki.Kataoka@Sun.COM MUTEX_ENTER(nxgep->genlock); 3733*7466SMisaki.Kataoka@Sun.COM nxgep->nxge_mac_state = NXGE_MAC_STOPPING; 3734*7466SMisaki.Kataoka@Sun.COM 37353859Sml29623 if (nxgep->nxge_timerid) { 37363859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 37373859Sml29623 nxgep->nxge_timerid = 0; 37383859Sml29623 } 37393859Sml29623 37403859Sml29623 nxge_uninit(nxgep); 37413859Sml29623 37423859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STOPPED; 37433859Sml29623 37443859Sml29623 MUTEX_EXIT(nxgep->genlock); 37453859Sml29623 37463859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop")); 37473859Sml29623 } 37483859Sml29623 37493859Sml29623 static int 37503859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr) 37513859Sml29623 { 37523859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37533859Sml29623 struct ether_addr addrp; 37543859Sml29623 37553859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst")); 37563859Sml29623 37573859Sml29623 bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL); 37583859Sml29623 if (nxge_set_mac_addr(nxgep, &addrp)) { 37593859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37606512Ssowmini "<== nxge_m_unicst: set unitcast failed")); 37613859Sml29623 return (EINVAL); 37623859Sml29623 } 37633859Sml29623 37643859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst")); 37653859Sml29623 37663859Sml29623 return (0); 37673859Sml29623 } 37683859Sml29623 37693859Sml29623 static int 37703859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 37713859Sml29623 { 37723859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37733859Sml29623 struct ether_addr addrp; 37743859Sml29623 37753859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 37766512Ssowmini "==> nxge_m_multicst: add %d", add)); 37773859Sml29623 37783859Sml29623 bcopy(mca, (uint8_t *)&addrp, ETHERADDRL); 37793859Sml29623 if (add) { 37803859Sml29623 if (nxge_add_mcast_addr(nxgep, &addrp)) { 37813859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37826512Ssowmini "<== nxge_m_multicst: add multicast failed")); 37833859Sml29623 return (EINVAL); 37843859Sml29623 } 37853859Sml29623 } else { 37863859Sml29623 if (nxge_del_mcast_addr(nxgep, &addrp)) { 37873859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37886512Ssowmini "<== nxge_m_multicst: del multicast failed")); 37893859Sml29623 return (EINVAL); 37903859Sml29623 } 37913859Sml29623 } 37923859Sml29623 37933859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst")); 37943859Sml29623 37953859Sml29623 return (0); 37963859Sml29623 } 37973859Sml29623 37983859Sml29623 static int 37993859Sml29623 nxge_m_promisc(void *arg, boolean_t on) 38003859Sml29623 { 38013859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 38023859Sml29623 38033859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 38046512Ssowmini "==> nxge_m_promisc: on %d", on)); 38053859Sml29623 38063859Sml29623 if (nxge_set_promisc(nxgep, on)) { 38073859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38086512Ssowmini "<== nxge_m_promisc: set promisc failed")); 38093859Sml29623 return (EINVAL); 38103859Sml29623 } 38113859Sml29623 38123859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 38136512Ssowmini "<== nxge_m_promisc: on %d", on)); 38143859Sml29623 38153859Sml29623 return (0); 38163859Sml29623 } 38173859Sml29623 38183859Sml29623 static void 38193859Sml29623 nxge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 38203859Sml29623 { 38213859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 38224185Sspeer struct iocblk *iocp; 38233859Sml29623 boolean_t need_privilege; 38243859Sml29623 int err; 38253859Sml29623 int cmd; 38263859Sml29623 38273859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl")); 38283859Sml29623 38293859Sml29623 iocp = (struct iocblk *)mp->b_rptr; 38303859Sml29623 iocp->ioc_error = 0; 38313859Sml29623 need_privilege = B_TRUE; 38323859Sml29623 cmd = iocp->ioc_cmd; 38333859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd)); 38343859Sml29623 switch (cmd) { 38353859Sml29623 default: 38363859Sml29623 miocnak(wq, mp, 0, EINVAL); 38373859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid")); 38383859Sml29623 return; 38393859Sml29623 38403859Sml29623 case LB_GET_INFO_SIZE: 38413859Sml29623 case LB_GET_INFO: 38423859Sml29623 case LB_GET_MODE: 38433859Sml29623 need_privilege = B_FALSE; 38443859Sml29623 break; 38453859Sml29623 case LB_SET_MODE: 38463859Sml29623 break; 38473859Sml29623 38483859Sml29623 38493859Sml29623 case NXGE_GET_MII: 38503859Sml29623 case NXGE_PUT_MII: 38513859Sml29623 case NXGE_GET64: 38523859Sml29623 case NXGE_PUT64: 38533859Sml29623 case NXGE_GET_TX_RING_SZ: 38543859Sml29623 case NXGE_GET_TX_DESC: 38553859Sml29623 case NXGE_TX_SIDE_RESET: 38563859Sml29623 case NXGE_RX_SIDE_RESET: 38573859Sml29623 case NXGE_GLOBAL_RESET: 38583859Sml29623 case NXGE_RESET_MAC: 38593859Sml29623 case NXGE_TX_REGS_DUMP: 38603859Sml29623 case NXGE_RX_REGS_DUMP: 38613859Sml29623 case NXGE_INT_REGS_DUMP: 38623859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 38633859Sml29623 case NXGE_PUT_TCAM: 38643859Sml29623 case NXGE_GET_TCAM: 38653859Sml29623 case NXGE_RTRACE: 38663859Sml29623 case NXGE_RDUMP: 38673859Sml29623 38683859Sml29623 need_privilege = B_FALSE; 38693859Sml29623 break; 38703859Sml29623 case NXGE_INJECT_ERR: 38713859Sml29623 cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n"); 38723859Sml29623 nxge_err_inject(nxgep, wq, mp); 38733859Sml29623 break; 38743859Sml29623 } 38753859Sml29623 38763859Sml29623 if (need_privilege) { 38774185Sspeer err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 38783859Sml29623 if (err != 0) { 38793859Sml29623 miocnak(wq, mp, 0, err); 38803859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38816512Ssowmini "<== nxge_m_ioctl: no priv")); 38823859Sml29623 return; 38833859Sml29623 } 38843859Sml29623 } 38853859Sml29623 38863859Sml29623 switch (cmd) { 38873859Sml29623 38883859Sml29623 case LB_GET_MODE: 38893859Sml29623 case LB_SET_MODE: 38903859Sml29623 case LB_GET_INFO_SIZE: 38913859Sml29623 case LB_GET_INFO: 38923859Sml29623 nxge_loopback_ioctl(nxgep, wq, mp, iocp); 38933859Sml29623 break; 38943859Sml29623 38953859Sml29623 case NXGE_GET_MII: 38963859Sml29623 case NXGE_PUT_MII: 38973859Sml29623 case NXGE_PUT_TCAM: 38983859Sml29623 case NXGE_GET_TCAM: 38993859Sml29623 case NXGE_GET64: 39003859Sml29623 case NXGE_PUT64: 39013859Sml29623 case NXGE_GET_TX_RING_SZ: 39023859Sml29623 case NXGE_GET_TX_DESC: 39033859Sml29623 case NXGE_TX_SIDE_RESET: 39043859Sml29623 case NXGE_RX_SIDE_RESET: 39053859Sml29623 case NXGE_GLOBAL_RESET: 39063859Sml29623 case NXGE_RESET_MAC: 39073859Sml29623 case NXGE_TX_REGS_DUMP: 39083859Sml29623 case NXGE_RX_REGS_DUMP: 39093859Sml29623 case NXGE_INT_REGS_DUMP: 39103859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 39113859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39126512Ssowmini "==> nxge_m_ioctl: cmd 0x%x", cmd)); 39133859Sml29623 nxge_hw_ioctl(nxgep, wq, mp, iocp); 39143859Sml29623 break; 39153859Sml29623 } 39163859Sml29623 39173859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl")); 39183859Sml29623 } 39193859Sml29623 39203859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count); 39213859Sml29623 39223859Sml29623 static void 39233859Sml29623 nxge_m_resources(void *arg) 39243859Sml29623 { 39253859Sml29623 p_nxge_t nxgep = arg; 39263859Sml29623 mac_rx_fifo_t mrf; 39276495Sspeer 39286495Sspeer nxge_grp_set_t *set = &nxgep->rx_set; 39296495Sspeer uint8_t rdc; 39306495Sspeer 39316495Sspeer rx_rcr_ring_t *ring; 39323859Sml29623 39333859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources")); 39343859Sml29623 39353859Sml29623 MUTEX_ENTER(nxgep->genlock); 39363859Sml29623 39376495Sspeer if (set->owned.map == 0) { 39386495Sspeer NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 39396495Sspeer "nxge_m_resources: no receive resources")); 39406495Sspeer goto nxge_m_resources_exit; 39416495Sspeer } 39426495Sspeer 39433859Sml29623 /* 39443859Sml29623 * CR 6492541 Check to see if the drv_state has been initialized, 39453859Sml29623 * if not * call nxge_init(). 39463859Sml29623 */ 39473859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 39486495Sspeer if (nxge_init(nxgep) != NXGE_OK) 39493859Sml29623 goto nxge_m_resources_exit; 39503859Sml29623 } 39513859Sml29623 39523859Sml29623 mrf.mrf_type = MAC_RX_FIFO; 39533859Sml29623 mrf.mrf_blank = nxge_rx_hw_blank; 39543859Sml29623 mrf.mrf_arg = (void *)nxgep; 39553859Sml29623 39563859Sml29623 mrf.mrf_normal_blank_time = 128; 39573859Sml29623 mrf.mrf_normal_pkt_count = 8; 39583859Sml29623 39593859Sml29623 /* 39603859Sml29623 * Export our receive resources to the MAC layer. 39613859Sml29623 */ 39626495Sspeer for (rdc = 0; rdc < NXGE_MAX_RDCS; rdc++) { 39636495Sspeer if ((1 << rdc) & set->owned.map) { 39646495Sspeer ring = nxgep->rx_rcr_rings->rcr_rings[rdc]; 39656495Sspeer if (ring == 0) { 39666495Sspeer /* 39676495Sspeer * This is a big deal only if we are 39686495Sspeer * *not* in an LDOMs environment. 39696495Sspeer */ 39706495Sspeer if (nxgep->environs == SOLARIS_DOMAIN) { 39716495Sspeer cmn_err(CE_NOTE, 39726495Sspeer "==> nxge_m_resources: " 39736495Sspeer "ring %d == 0", rdc); 39746495Sspeer } 39756495Sspeer continue; 39766495Sspeer } 39776495Sspeer ring->rcr_mac_handle = mac_resource_add 39786495Sspeer (nxgep->mach, (mac_resource_t *)&mrf); 39796495Sspeer 39806495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39816495Sspeer "==> nxge_m_resources: RDC %d RCR %p MAC handle %p", 39826495Sspeer rdc, ring, ring->rcr_mac_handle)); 39836495Sspeer } 39843859Sml29623 } 39853859Sml29623 39863859Sml29623 nxge_m_resources_exit: 39873859Sml29623 MUTEX_EXIT(nxgep->genlock); 39883859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources")); 39893859Sml29623 } 39903859Sml29623 39916495Sspeer void 39923859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory) 39933859Sml29623 { 39943859Sml29623 p_nxge_mmac_stats_t mmac_stats; 39953859Sml29623 int i; 39963859Sml29623 nxge_mmac_t *mmac_info; 39973859Sml29623 39983859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 39993859Sml29623 40003859Sml29623 mmac_stats = &nxgep->statsp->mmac_stats; 40013859Sml29623 mmac_stats->mmac_max_cnt = mmac_info->num_mmac; 40023859Sml29623 mmac_stats->mmac_avail_cnt = mmac_info->naddrfree; 40033859Sml29623 40043859Sml29623 for (i = 0; i < ETHERADDRL; i++) { 40053859Sml29623 if (factory) { 40063859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 40076512Ssowmini = mmac_info->factory_mac_pool[slot][ 40086512Ssowmini (ETHERADDRL-1) - i]; 40093859Sml29623 } else { 40103859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 40116512Ssowmini = mmac_info->mac_pool[slot].addr[ 40126512Ssowmini (ETHERADDRL - 1) - i]; 40133859Sml29623 } 40143859Sml29623 } 40153859Sml29623 } 40163859Sml29623 40173859Sml29623 /* 40183859Sml29623 * nxge_altmac_set() -- Set an alternate MAC address 40193859Sml29623 */ 40203859Sml29623 static int 40213859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot) 40223859Sml29623 { 40233859Sml29623 uint8_t addrn; 40243859Sml29623 uint8_t portn; 40253859Sml29623 npi_mac_addr_t altmac; 40264484Sspeer hostinfo_t mac_rdc; 40274484Sspeer p_nxge_class_pt_cfg_t clscfgp; 40283859Sml29623 40293859Sml29623 altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff); 40303859Sml29623 altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff); 40313859Sml29623 altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff); 40323859Sml29623 40333859Sml29623 portn = nxgep->mac.portnum; 40343859Sml29623 addrn = (uint8_t)slot - 1; 40353859Sml29623 40363859Sml29623 if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn, 40376512Ssowmini addrn, &altmac) != NPI_SUCCESS) 40383859Sml29623 return (EIO); 40394484Sspeer 40404484Sspeer /* 40414484Sspeer * Set the rdc table number for the host info entry 40424484Sspeer * for this mac address slot. 40434484Sspeer */ 40444484Sspeer clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config; 40454484Sspeer mac_rdc.value = 0; 40464484Sspeer mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl; 40474484Sspeer mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr; 40484484Sspeer 40494484Sspeer if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET, 40504484Sspeer nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) { 40514484Sspeer return (EIO); 40524484Sspeer } 40534484Sspeer 40543859Sml29623 /* 40553859Sml29623 * Enable comparison with the alternate MAC address. 40563859Sml29623 * While the first alternate addr is enabled by bit 1 of register 40573859Sml29623 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register 40583859Sml29623 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn 40593859Sml29623 * accordingly before calling npi_mac_altaddr_entry. 40603859Sml29623 */ 40613859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 40623859Sml29623 addrn = (uint8_t)slot - 1; 40633859Sml29623 else 40643859Sml29623 addrn = (uint8_t)slot; 40653859Sml29623 40663859Sml29623 if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn) 40676512Ssowmini != NPI_SUCCESS) 40683859Sml29623 return (EIO); 40693859Sml29623 40703859Sml29623 return (0); 40713859Sml29623 } 40723859Sml29623 40733859Sml29623 /* 40743859Sml29623 * nxeg_m_mmac_add() - find an unused address slot, set the address 40753859Sml29623 * value to the one specified, enable the port to start filtering on 40763859Sml29623 * the new MAC address. Returns 0 on success. 40773859Sml29623 */ 40786495Sspeer int 40793859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr) 40803859Sml29623 { 40813859Sml29623 p_nxge_t nxgep = arg; 40823859Sml29623 mac_addr_slot_t slot; 40833859Sml29623 nxge_mmac_t *mmac_info; 40843859Sml29623 int err; 40853859Sml29623 nxge_status_t status; 40863859Sml29623 40873859Sml29623 mutex_enter(nxgep->genlock); 40883859Sml29623 40893859Sml29623 /* 40903859Sml29623 * Make sure that nxge is initialized, if _start() has 40913859Sml29623 * not been called. 40923859Sml29623 */ 40933859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 40943859Sml29623 status = nxge_init(nxgep); 40953859Sml29623 if (status != NXGE_OK) { 40963859Sml29623 mutex_exit(nxgep->genlock); 40973859Sml29623 return (ENXIO); 40983859Sml29623 } 40993859Sml29623 } 41003859Sml29623 41013859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 41023859Sml29623 if (mmac_info->naddrfree == 0) { 41033859Sml29623 mutex_exit(nxgep->genlock); 41043859Sml29623 return (ENOSPC); 41053859Sml29623 } 41063859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 41076512Ssowmini maddr->mma_addrlen)) { 41083859Sml29623 mutex_exit(nxgep->genlock); 41093859Sml29623 return (EINVAL); 41103859Sml29623 } 41113859Sml29623 /* 41123859Sml29623 * Search for the first available slot. Because naddrfree 41133859Sml29623 * is not zero, we are guaranteed to find one. 41143859Sml29623 * Slot 0 is for unique (primary) MAC. The first alternate 41153859Sml29623 * MAC slot is slot 1. 41163859Sml29623 * Each of the first two ports of Neptune has 16 alternate 41176495Sspeer * MAC slots but only the first 7 (of 15) slots have assigned factory 41183859Sml29623 * MAC addresses. We first search among the slots without bundled 41193859Sml29623 * factory MACs. If we fail to find one in that range, then we 41203859Sml29623 * search the slots with bundled factory MACs. A factory MAC 41213859Sml29623 * will be wasted while the slot is used with a user MAC address. 41223859Sml29623 * But the slot could be used by factory MAC again after calling 41233859Sml29623 * nxge_m_mmac_remove and nxge_m_mmac_reserve. 41243859Sml29623 */ 41253859Sml29623 if (mmac_info->num_factory_mmac < mmac_info->num_mmac) { 41263859Sml29623 for (slot = mmac_info->num_factory_mmac + 1; 41276512Ssowmini slot <= mmac_info->num_mmac; slot++) { 41283859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41293859Sml29623 break; 41303859Sml29623 } 41313859Sml29623 if (slot > mmac_info->num_mmac) { 41323859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; 41336512Ssowmini slot++) { 41343859Sml29623 if (!(mmac_info->mac_pool[slot].flags 41356512Ssowmini & MMAC_SLOT_USED)) 41363859Sml29623 break; 41373859Sml29623 } 41383859Sml29623 } 41393859Sml29623 } else { 41403859Sml29623 for (slot = 1; slot <= mmac_info->num_mmac; slot++) { 41413859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41423859Sml29623 break; 41433859Sml29623 } 41443859Sml29623 } 41453859Sml29623 ASSERT(slot <= mmac_info->num_mmac); 41463859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) { 41473859Sml29623 mutex_exit(nxgep->genlock); 41483859Sml29623 return (err); 41493859Sml29623 } 41503859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL); 41513859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED; 41523859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 41533859Sml29623 mmac_info->naddrfree--; 41543859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 41553859Sml29623 41563859Sml29623 maddr->mma_slot = slot; 41573859Sml29623 41583859Sml29623 mutex_exit(nxgep->genlock); 41593859Sml29623 return (0); 41603859Sml29623 } 41613859Sml29623 41623859Sml29623 /* 41633859Sml29623 * This function reserves an unused slot and programs the slot and the HW 41643859Sml29623 * with a factory mac address. 41653859Sml29623 */ 41663859Sml29623 static int 41673859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr) 41683859Sml29623 { 41693859Sml29623 p_nxge_t nxgep = arg; 41703859Sml29623 mac_addr_slot_t slot; 41713859Sml29623 nxge_mmac_t *mmac_info; 41723859Sml29623 int err; 41733859Sml29623 nxge_status_t status; 41743859Sml29623 41753859Sml29623 mutex_enter(nxgep->genlock); 41763859Sml29623 41773859Sml29623 /* 41783859Sml29623 * Make sure that nxge is initialized, if _start() has 41793859Sml29623 * not been called. 41803859Sml29623 */ 41813859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 41823859Sml29623 status = nxge_init(nxgep); 41833859Sml29623 if (status != NXGE_OK) { 41843859Sml29623 mutex_exit(nxgep->genlock); 41853859Sml29623 return (ENXIO); 41863859Sml29623 } 41873859Sml29623 } 41883859Sml29623 41893859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 41903859Sml29623 if (mmac_info->naddrfree == 0) { 41913859Sml29623 mutex_exit(nxgep->genlock); 41923859Sml29623 return (ENOSPC); 41933859Sml29623 } 41943859Sml29623 41953859Sml29623 slot = maddr->mma_slot; 41963859Sml29623 if (slot == -1) { /* -1: Take the first available slot */ 41973859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) { 41983859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41993859Sml29623 break; 42003859Sml29623 } 42013859Sml29623 if (slot > mmac_info->num_factory_mmac) { 42023859Sml29623 mutex_exit(nxgep->genlock); 42033859Sml29623 return (ENOSPC); 42043859Sml29623 } 42053859Sml29623 } 42063859Sml29623 if (slot < 1 || slot > mmac_info->num_factory_mmac) { 42073859Sml29623 /* 42083859Sml29623 * Do not support factory MAC at a slot greater than 42093859Sml29623 * num_factory_mmac even when there are available factory 42103859Sml29623 * MAC addresses because the alternate MACs are bundled with 42113859Sml29623 * slot[1] through slot[num_factory_mmac] 42123859Sml29623 */ 42133859Sml29623 mutex_exit(nxgep->genlock); 42143859Sml29623 return (EINVAL); 42153859Sml29623 } 42163859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 42173859Sml29623 mutex_exit(nxgep->genlock); 42183859Sml29623 return (EBUSY); 42193859Sml29623 } 42203859Sml29623 /* Verify the address to be reserved */ 42213859Sml29623 if (!mac_unicst_verify(nxgep->mach, 42226512Ssowmini mmac_info->factory_mac_pool[slot], ETHERADDRL)) { 42233859Sml29623 mutex_exit(nxgep->genlock); 42243859Sml29623 return (EINVAL); 42253859Sml29623 } 42263859Sml29623 if (err = nxge_altmac_set(nxgep, 42276512Ssowmini mmac_info->factory_mac_pool[slot], slot)) { 42283859Sml29623 mutex_exit(nxgep->genlock); 42293859Sml29623 return (err); 42303859Sml29623 } 42313859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL); 42323859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42333859Sml29623 mmac_info->naddrfree--; 42343859Sml29623 42353859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_TRUE); 42363859Sml29623 mutex_exit(nxgep->genlock); 42373859Sml29623 42383859Sml29623 /* Pass info back to the caller */ 42393859Sml29623 maddr->mma_slot = slot; 42403859Sml29623 maddr->mma_addrlen = ETHERADDRL; 42413859Sml29623 maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42423859Sml29623 42433859Sml29623 return (0); 42443859Sml29623 } 42453859Sml29623 42463859Sml29623 /* 42473859Sml29623 * Remove the specified mac address and update the HW not to filter 42483859Sml29623 * the mac address anymore. 42493859Sml29623 */ 42506495Sspeer int 42513859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot) 42523859Sml29623 { 42533859Sml29623 p_nxge_t nxgep = arg; 42543859Sml29623 nxge_mmac_t *mmac_info; 42553859Sml29623 uint8_t addrn; 42563859Sml29623 uint8_t portn; 42573859Sml29623 int err = 0; 42583859Sml29623 nxge_status_t status; 42593859Sml29623 42603859Sml29623 mutex_enter(nxgep->genlock); 42613859Sml29623 42623859Sml29623 /* 42633859Sml29623 * Make sure that nxge is initialized, if _start() has 42643859Sml29623 * not been called. 42653859Sml29623 */ 42663859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 42673859Sml29623 status = nxge_init(nxgep); 42683859Sml29623 if (status != NXGE_OK) { 42693859Sml29623 mutex_exit(nxgep->genlock); 42703859Sml29623 return (ENXIO); 42713859Sml29623 } 42723859Sml29623 } 42733859Sml29623 42743859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 42753859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 42763859Sml29623 mutex_exit(nxgep->genlock); 42773859Sml29623 return (EINVAL); 42783859Sml29623 } 42793859Sml29623 42803859Sml29623 portn = nxgep->mac.portnum; 42813859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 42823859Sml29623 addrn = (uint8_t)slot - 1; 42833859Sml29623 else 42843859Sml29623 addrn = (uint8_t)slot; 42853859Sml29623 42863859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 42873859Sml29623 if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn) 42886512Ssowmini == NPI_SUCCESS) { 42893859Sml29623 mmac_info->naddrfree++; 42903859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED; 42913859Sml29623 /* 42923859Sml29623 * Regardless if the MAC we just stopped filtering 42933859Sml29623 * is a user addr or a facory addr, we must set 42943859Sml29623 * the MMAC_VENDOR_ADDR flag if this slot has an 42953859Sml29623 * associated factory MAC to indicate that a factory 42963859Sml29623 * MAC is available. 42973859Sml29623 */ 42983859Sml29623 if (slot <= mmac_info->num_factory_mmac) { 42993859Sml29623 mmac_info->mac_pool[slot].flags 43006512Ssowmini |= MMAC_VENDOR_ADDR; 43013859Sml29623 } 43023859Sml29623 /* 43033859Sml29623 * Clear mac_pool[slot].addr so that kstat shows 0 43043859Sml29623 * alternate MAC address if the slot is not used. 43053859Sml29623 * (But nxge_m_mmac_get returns the factory MAC even 43063859Sml29623 * when the slot is not used!) 43073859Sml29623 */ 43083859Sml29623 bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL); 43093859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 43103859Sml29623 } else { 43113859Sml29623 err = EIO; 43123859Sml29623 } 43133859Sml29623 } else { 43143859Sml29623 err = EINVAL; 43153859Sml29623 } 43163859Sml29623 43173859Sml29623 mutex_exit(nxgep->genlock); 43183859Sml29623 return (err); 43193859Sml29623 } 43203859Sml29623 43213859Sml29623 /* 43223859Sml29623 * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve(). 43233859Sml29623 */ 43243859Sml29623 static int 43253859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr) 43263859Sml29623 { 43273859Sml29623 p_nxge_t nxgep = arg; 43283859Sml29623 mac_addr_slot_t slot; 43293859Sml29623 nxge_mmac_t *mmac_info; 43303859Sml29623 int err = 0; 43313859Sml29623 nxge_status_t status; 43323859Sml29623 43333859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 43346512Ssowmini maddr->mma_addrlen)) 43353859Sml29623 return (EINVAL); 43363859Sml29623 43373859Sml29623 slot = maddr->mma_slot; 43383859Sml29623 43393859Sml29623 mutex_enter(nxgep->genlock); 43403859Sml29623 43413859Sml29623 /* 43423859Sml29623 * Make sure that nxge is initialized, if _start() has 43433859Sml29623 * not been called. 43443859Sml29623 */ 43453859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 43463859Sml29623 status = nxge_init(nxgep); 43473859Sml29623 if (status != NXGE_OK) { 43483859Sml29623 mutex_exit(nxgep->genlock); 43493859Sml29623 return (ENXIO); 43503859Sml29623 } 43513859Sml29623 } 43523859Sml29623 43533859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 43543859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 43553859Sml29623 mutex_exit(nxgep->genlock); 43563859Sml29623 return (EINVAL); 43573859Sml29623 } 43583859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 43593859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) 43606512Ssowmini != 0) { 43613859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, 43626512Ssowmini ETHERADDRL); 43633859Sml29623 /* 43643859Sml29623 * Assume that the MAC passed down from the caller 43653859Sml29623 * is not a factory MAC address (The user should 43663859Sml29623 * call mmac_remove followed by mmac_reserve if 43673859Sml29623 * he wants to use the factory MAC for this slot). 43683859Sml29623 */ 43693859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 43703859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 43713859Sml29623 } 43723859Sml29623 } else { 43733859Sml29623 err = EINVAL; 43743859Sml29623 } 43753859Sml29623 mutex_exit(nxgep->genlock); 43763859Sml29623 return (err); 43773859Sml29623 } 43783859Sml29623 43793859Sml29623 /* 43803859Sml29623 * nxge_m_mmac_get() - Get the MAC address and other information 43813859Sml29623 * related to the slot. mma_flags should be set to 0 in the call. 43823859Sml29623 * Note: although kstat shows MAC address as zero when a slot is 43833859Sml29623 * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC 43843859Sml29623 * to the caller as long as the slot is not using a user MAC address. 43853859Sml29623 * The following table shows the rules, 43863859Sml29623 * 43873859Sml29623 * USED VENDOR mma_addr 43883859Sml29623 * ------------------------------------------------------------ 43893859Sml29623 * (1) Slot uses a user MAC: yes no user MAC 43903859Sml29623 * (2) Slot uses a factory MAC: yes yes factory MAC 43913859Sml29623 * (3) Slot is not used but is 43923859Sml29623 * factory MAC capable: no yes factory MAC 43933859Sml29623 * (4) Slot is not used and is 43943859Sml29623 * not factory MAC capable: no no 0 43953859Sml29623 * ------------------------------------------------------------ 43963859Sml29623 */ 43973859Sml29623 static int 43983859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr) 43993859Sml29623 { 44003859Sml29623 nxge_t *nxgep = arg; 44013859Sml29623 mac_addr_slot_t slot; 44023859Sml29623 nxge_mmac_t *mmac_info; 44033859Sml29623 nxge_status_t status; 44043859Sml29623 44053859Sml29623 slot = maddr->mma_slot; 44063859Sml29623 44073859Sml29623 mutex_enter(nxgep->genlock); 44083859Sml29623 44093859Sml29623 /* 44103859Sml29623 * Make sure that nxge is initialized, if _start() has 44113859Sml29623 * not been called. 44123859Sml29623 */ 44133859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 44143859Sml29623 status = nxge_init(nxgep); 44153859Sml29623 if (status != NXGE_OK) { 44163859Sml29623 mutex_exit(nxgep->genlock); 44173859Sml29623 return (ENXIO); 44183859Sml29623 } 44193859Sml29623 } 44203859Sml29623 44213859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 44223859Sml29623 44233859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 44243859Sml29623 mutex_exit(nxgep->genlock); 44253859Sml29623 return (EINVAL); 44263859Sml29623 } 44273859Sml29623 maddr->mma_flags = 0; 44283859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) 44293859Sml29623 maddr->mma_flags |= MMAC_SLOT_USED; 44303859Sml29623 44313859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) { 44323859Sml29623 maddr->mma_flags |= MMAC_VENDOR_ADDR; 44333859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], 44346512Ssowmini maddr->mma_addr, ETHERADDRL); 44353859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44363859Sml29623 } else { 44373859Sml29623 if (maddr->mma_flags & MMAC_SLOT_USED) { 44383859Sml29623 bcopy(mmac_info->mac_pool[slot].addr, 44396512Ssowmini maddr->mma_addr, ETHERADDRL); 44403859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44413859Sml29623 } else { 44423859Sml29623 bzero(maddr->mma_addr, ETHERADDRL); 44433859Sml29623 maddr->mma_addrlen = 0; 44443859Sml29623 } 44453859Sml29623 } 44463859Sml29623 mutex_exit(nxgep->genlock); 44473859Sml29623 return (0); 44483859Sml29623 } 44493859Sml29623 44503859Sml29623 static boolean_t 44513859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 44523859Sml29623 { 44533859Sml29623 nxge_t *nxgep = arg; 44543859Sml29623 uint32_t *txflags = cap_data; 44553859Sml29623 multiaddress_capab_t *mmacp = cap_data; 44563859Sml29623 44573859Sml29623 switch (cap) { 44583859Sml29623 case MAC_CAPAB_HCKSUM: 44596495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 44606611Sml29623 "==> nxge_m_getcapab: checksum %d", nxge_cksum_offload)); 44616611Sml29623 if (nxge_cksum_offload <= 1) { 44626495Sspeer *txflags = HCKSUM_INET_PARTIAL; 44636495Sspeer } 44643859Sml29623 break; 44656495Sspeer 44663859Sml29623 case MAC_CAPAB_POLL: 44673859Sml29623 /* 44683859Sml29623 * There's nothing for us to fill in, simply returning 44693859Sml29623 * B_TRUE stating that we support polling is sufficient. 44703859Sml29623 */ 44713859Sml29623 break; 44723859Sml29623 44733859Sml29623 case MAC_CAPAB_MULTIADDRESS: 44746495Sspeer mmacp = (multiaddress_capab_t *)cap_data; 44753859Sml29623 mutex_enter(nxgep->genlock); 44763859Sml29623 44773859Sml29623 mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac; 44783859Sml29623 mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree; 44796611Sml29623 mmacp->maddr_flag = 0; /* 0 is required by PSARC2006/265 */ 44803859Sml29623 /* 44813859Sml29623 * maddr_handle is driver's private data, passed back to 44823859Sml29623 * entry point functions as arg. 44833859Sml29623 */ 44843859Sml29623 mmacp->maddr_handle = nxgep; 44853859Sml29623 mmacp->maddr_add = nxge_m_mmac_add; 44863859Sml29623 mmacp->maddr_remove = nxge_m_mmac_remove; 44873859Sml29623 mmacp->maddr_modify = nxge_m_mmac_modify; 44883859Sml29623 mmacp->maddr_get = nxge_m_mmac_get; 44893859Sml29623 mmacp->maddr_reserve = nxge_m_mmac_reserve; 44903859Sml29623 44913859Sml29623 mutex_exit(nxgep->genlock); 44923859Sml29623 break; 44936495Sspeer 44945770Sml29623 case MAC_CAPAB_LSO: { 44955770Sml29623 mac_capab_lso_t *cap_lso = cap_data; 44965770Sml29623 44976003Sml29623 if (nxgep->soft_lso_enable) { 44986611Sml29623 if (nxge_cksum_offload <= 1) { 44996611Sml29623 cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4; 45006611Sml29623 if (nxge_lso_max > NXGE_LSO_MAXLEN) { 45016611Sml29623 nxge_lso_max = NXGE_LSO_MAXLEN; 45026611Sml29623 } 45036611Sml29623 cap_lso->lso_basic_tcp_ipv4.lso_max = 45046611Sml29623 nxge_lso_max; 45055770Sml29623 } 45065770Sml29623 break; 45075770Sml29623 } else { 45085770Sml29623 return (B_FALSE); 45095770Sml29623 } 45105770Sml29623 } 45115770Sml29623 45126495Sspeer #if defined(sun4v) 45136495Sspeer case MAC_CAPAB_RINGS: { 45146495Sspeer mac_capab_rings_t *mrings = (mac_capab_rings_t *)cap_data; 45156495Sspeer 45166495Sspeer /* 45176495Sspeer * Only the service domain driver responds to 45186495Sspeer * this capability request. 45196495Sspeer */ 45206495Sspeer if (isLDOMservice(nxgep)) { 45216495Sspeer mrings->mr_handle = (void *)nxgep; 45226495Sspeer 45236495Sspeer /* 45246495Sspeer * No dynamic allocation of groups and 45256495Sspeer * rings at this time. Shares dictate the 45266705Sml29623 * configuration. 45276495Sspeer */ 45286495Sspeer mrings->mr_gadd_ring = NULL; 45296495Sspeer mrings->mr_grem_ring = NULL; 45306495Sspeer mrings->mr_rget = NULL; 45316495Sspeer mrings->mr_gget = nxge_hio_group_get; 45326495Sspeer 45336495Sspeer if (mrings->mr_type == MAC_RING_TYPE_RX) { 45346495Sspeer mrings->mr_rnum = 8; /* XXX */ 45356495Sspeer mrings->mr_gnum = 6; /* XXX */ 45366495Sspeer } else { 45376495Sspeer mrings->mr_rnum = 8; /* XXX */ 45386495Sspeer mrings->mr_gnum = 0; /* XXX */ 45396495Sspeer } 45406495Sspeer } else 45416495Sspeer return (B_FALSE); 45426495Sspeer break; 45436495Sspeer } 45446495Sspeer 45456495Sspeer case MAC_CAPAB_SHARES: { 45466495Sspeer mac_capab_share_t *mshares = (mac_capab_share_t *)cap_data; 45476495Sspeer 45486495Sspeer /* 45496495Sspeer * Only the service domain driver responds to 45506495Sspeer * this capability request. 45516495Sspeer */ 45526495Sspeer if (isLDOMservice(nxgep)) { 45536495Sspeer mshares->ms_snum = 3; 45546495Sspeer mshares->ms_handle = (void *)nxgep; 45556495Sspeer mshares->ms_salloc = nxge_hio_share_alloc; 45566495Sspeer mshares->ms_sfree = nxge_hio_share_free; 45576495Sspeer mshares->ms_sadd = NULL; 45586495Sspeer mshares->ms_sremove = NULL; 45596495Sspeer mshares->ms_squery = nxge_hio_share_query; 45606495Sspeer } else 45616495Sspeer return (B_FALSE); 45626495Sspeer break; 45636495Sspeer } 45646495Sspeer #endif 45653859Sml29623 default: 45663859Sml29623 return (B_FALSE); 45673859Sml29623 } 45683859Sml29623 return (B_TRUE); 45693859Sml29623 } 45703859Sml29623 45716439Sml29623 static boolean_t 45726439Sml29623 nxge_param_locked(mac_prop_id_t pr_num) 45736439Sml29623 { 45746439Sml29623 /* 45756439Sml29623 * All adv_* parameters are locked (read-only) while 45766439Sml29623 * the device is in any sort of loopback mode ... 45776439Sml29623 */ 45786439Sml29623 switch (pr_num) { 45796789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 45806789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 45816789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 45826789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 45836789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 45846789Sam223141 case MAC_PROP_EN_100FDX_CAP: 45856789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 45866789Sam223141 case MAC_PROP_EN_100HDX_CAP: 45876789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 45886789Sam223141 case MAC_PROP_EN_10FDX_CAP: 45896789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 45906789Sam223141 case MAC_PROP_EN_10HDX_CAP: 45916789Sam223141 case MAC_PROP_AUTONEG: 45926789Sam223141 case MAC_PROP_FLOWCTRL: 45936439Sml29623 return (B_TRUE); 45946439Sml29623 } 45956439Sml29623 return (B_FALSE); 45966439Sml29623 } 45976439Sml29623 45986439Sml29623 /* 45996439Sml29623 * callback functions for set/get of properties 46006439Sml29623 */ 46016439Sml29623 static int 46026439Sml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 46036439Sml29623 uint_t pr_valsize, const void *pr_val) 46046439Sml29623 { 46056439Sml29623 nxge_t *nxgep = barg; 46066439Sml29623 p_nxge_param_t param_arr; 46076439Sml29623 p_nxge_stats_t statsp; 46086439Sml29623 int err = 0; 46096439Sml29623 uint8_t val; 46106439Sml29623 uint32_t cur_mtu, new_mtu, old_framesize; 46116439Sml29623 link_flowctrl_t fl; 46126439Sml29623 46136439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop")); 46146439Sml29623 param_arr = nxgep->param_arr; 46156439Sml29623 statsp = nxgep->statsp; 46166439Sml29623 mutex_enter(nxgep->genlock); 46176439Sml29623 if (statsp->port_stats.lb_mode != nxge_lb_normal && 46186439Sml29623 nxge_param_locked(pr_num)) { 46196439Sml29623 /* 46206439Sml29623 * All adv_* parameters are locked (read-only) 46216439Sml29623 * while the device is in any sort of loopback mode. 46226439Sml29623 */ 46236439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46246439Sml29623 "==> nxge_m_setprop: loopback mode: read only")); 46256439Sml29623 mutex_exit(nxgep->genlock); 46266439Sml29623 return (EBUSY); 46276439Sml29623 } 46286439Sml29623 46296439Sml29623 val = *(uint8_t *)pr_val; 46306439Sml29623 switch (pr_num) { 46316789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 46326439Sml29623 nxgep->param_en_1000fdx = val; 46336439Sml29623 param_arr[param_anar_1000fdx].value = val; 46346439Sml29623 46356439Sml29623 goto reprogram; 46366439Sml29623 46376789Sam223141 case MAC_PROP_EN_100FDX_CAP: 46386439Sml29623 nxgep->param_en_100fdx = val; 46396439Sml29623 param_arr[param_anar_100fdx].value = val; 46406439Sml29623 46416439Sml29623 goto reprogram; 46426439Sml29623 46436789Sam223141 case MAC_PROP_EN_10FDX_CAP: 46446439Sml29623 nxgep->param_en_10fdx = val; 46456439Sml29623 param_arr[param_anar_10fdx].value = val; 46466439Sml29623 46476439Sml29623 goto reprogram; 46486439Sml29623 46496789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 46506789Sam223141 case MAC_PROP_EN_100HDX_CAP: 46516789Sam223141 case MAC_PROP_EN_10HDX_CAP: 46526789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 46536789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 46546789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 46556789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 46566789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 46576789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 46586789Sam223141 case MAC_PROP_STATUS: 46596789Sam223141 case MAC_PROP_SPEED: 46606789Sam223141 case MAC_PROP_DUPLEX: 46616439Sml29623 err = EINVAL; /* cannot set read-only properties */ 46626439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46636439Sml29623 "==> nxge_m_setprop: read only property %d", 46646439Sml29623 pr_num)); 46656439Sml29623 break; 46666439Sml29623 46676789Sam223141 case MAC_PROP_AUTONEG: 46686439Sml29623 param_arr[param_autoneg].value = val; 46696439Sml29623 46706439Sml29623 goto reprogram; 46716439Sml29623 46726789Sam223141 case MAC_PROP_MTU: 46736439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 46746439Sml29623 err = EBUSY; 46756439Sml29623 break; 46766439Sml29623 } 46776439Sml29623 46786439Sml29623 cur_mtu = nxgep->mac.default_mtu; 46796439Sml29623 bcopy(pr_val, &new_mtu, sizeof (new_mtu)); 46806439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46816439Sml29623 "==> nxge_m_setprop: set MTU: %d is_jumbo %d", 46826439Sml29623 new_mtu, nxgep->mac.is_jumbo)); 46836439Sml29623 46846439Sml29623 if (new_mtu == cur_mtu) { 46856439Sml29623 err = 0; 46866439Sml29623 break; 46876439Sml29623 } 46886439Sml29623 if (new_mtu < NXGE_DEFAULT_MTU || 46896439Sml29623 new_mtu > NXGE_MAXIMUM_MTU) { 46906439Sml29623 err = EINVAL; 46916439Sml29623 break; 46926439Sml29623 } 46936439Sml29623 46946439Sml29623 if ((new_mtu > NXGE_DEFAULT_MTU) && 46956439Sml29623 !nxgep->mac.is_jumbo) { 46966439Sml29623 err = EINVAL; 46976439Sml29623 break; 46986439Sml29623 } 46996439Sml29623 47006439Sml29623 old_framesize = (uint32_t)nxgep->mac.maxframesize; 47016439Sml29623 nxgep->mac.maxframesize = (uint16_t) 47026439Sml29623 (new_mtu + NXGE_EHEADER_VLAN_CRC); 47036439Sml29623 if (nxge_mac_set_framesize(nxgep)) { 47046444Sml29623 nxgep->mac.maxframesize = 47056444Sml29623 (uint16_t)old_framesize; 47066439Sml29623 err = EINVAL; 47076439Sml29623 break; 47086439Sml29623 } 47096439Sml29623 47106439Sml29623 err = mac_maxsdu_update(nxgep->mach, new_mtu); 47116439Sml29623 if (err) { 47126444Sml29623 nxgep->mac.maxframesize = 47136444Sml29623 (uint16_t)old_framesize; 47146439Sml29623 err = EINVAL; 47156439Sml29623 break; 47166439Sml29623 } 47176439Sml29623 47186439Sml29623 nxgep->mac.default_mtu = new_mtu; 47196439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47206439Sml29623 "==> nxge_m_setprop: set MTU: %d maxframe %d", 47216439Sml29623 new_mtu, nxgep->mac.maxframesize)); 47226439Sml29623 break; 47236439Sml29623 47246789Sam223141 case MAC_PROP_FLOWCTRL: 47256439Sml29623 bcopy(pr_val, &fl, sizeof (fl)); 47266439Sml29623 switch (fl) { 47276439Sml29623 default: 47286439Sml29623 err = EINVAL; 47296439Sml29623 break; 47306439Sml29623 47316439Sml29623 case LINK_FLOWCTRL_NONE: 47326439Sml29623 param_arr[param_anar_pause].value = 0; 47336439Sml29623 break; 47346439Sml29623 47356439Sml29623 case LINK_FLOWCTRL_RX: 47366439Sml29623 param_arr[param_anar_pause].value = 1; 47376439Sml29623 break; 47386439Sml29623 47396439Sml29623 case LINK_FLOWCTRL_TX: 47406439Sml29623 case LINK_FLOWCTRL_BI: 47416439Sml29623 err = EINVAL; 47426439Sml29623 break; 47436439Sml29623 } 47446439Sml29623 47456439Sml29623 reprogram: 47466439Sml29623 if (err == 0) { 47476439Sml29623 if (!nxge_param_link_update(nxgep)) { 47486439Sml29623 err = EINVAL; 47496439Sml29623 } 47506439Sml29623 } 47516439Sml29623 break; 47526789Sam223141 case MAC_PROP_PRIVATE: 47536439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47546439Sml29623 "==> nxge_m_setprop: private property")); 47556439Sml29623 err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize, 47566439Sml29623 pr_val); 47576439Sml29623 break; 47586512Ssowmini 47596512Ssowmini default: 47606512Ssowmini err = ENOTSUP; 47616512Ssowmini break; 47626439Sml29623 } 47636439Sml29623 47646439Sml29623 mutex_exit(nxgep->genlock); 47656439Sml29623 47666439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47676439Sml29623 "<== nxge_m_setprop (return %d)", err)); 47686439Sml29623 return (err); 47696439Sml29623 } 47706439Sml29623 47716439Sml29623 static int 47726439Sml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 47736512Ssowmini uint_t pr_flags, uint_t pr_valsize, void *pr_val) 47746439Sml29623 { 47756439Sml29623 nxge_t *nxgep = barg; 47766439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 47776439Sml29623 p_nxge_stats_t statsp = nxgep->statsp; 47786439Sml29623 int err = 0; 47796439Sml29623 link_flowctrl_t fl; 47806439Sml29623 uint64_t tmp = 0; 47816512Ssowmini link_state_t ls; 47826789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 47836439Sml29623 47846439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47856439Sml29623 "==> nxge_m_getprop: pr_num %d", pr_num)); 47866512Ssowmini 47876512Ssowmini if (pr_valsize == 0) 47886512Ssowmini return (EINVAL); 47896512Ssowmini 47906789Sam223141 if ((is_default) && (pr_num != MAC_PROP_PRIVATE)) { 47916512Ssowmini err = nxge_get_def_val(nxgep, pr_num, pr_valsize, pr_val); 47926512Ssowmini return (err); 47936512Ssowmini } 47946512Ssowmini 47956439Sml29623 bzero(pr_val, pr_valsize); 47966439Sml29623 switch (pr_num) { 47976789Sam223141 case MAC_PROP_DUPLEX: 47986439Sml29623 *(uint8_t *)pr_val = statsp->mac_stats.link_duplex; 47996439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48006439Sml29623 "==> nxge_m_getprop: duplex mode %d", 48016439Sml29623 *(uint8_t *)pr_val)); 48026439Sml29623 break; 48036439Sml29623 48046789Sam223141 case MAC_PROP_SPEED: 48056439Sml29623 if (pr_valsize < sizeof (uint64_t)) 48066439Sml29623 return (EINVAL); 48076439Sml29623 tmp = statsp->mac_stats.link_speed * 1000000ull; 48086439Sml29623 bcopy(&tmp, pr_val, sizeof (tmp)); 48096439Sml29623 break; 48106439Sml29623 48116789Sam223141 case MAC_PROP_STATUS: 48126512Ssowmini if (pr_valsize < sizeof (link_state_t)) 48136439Sml29623 return (EINVAL); 48146512Ssowmini if (!statsp->mac_stats.link_up) 48156512Ssowmini ls = LINK_STATE_DOWN; 48166512Ssowmini else 48176512Ssowmini ls = LINK_STATE_UP; 48186512Ssowmini bcopy(&ls, pr_val, sizeof (ls)); 48196439Sml29623 break; 48206439Sml29623 48216789Sam223141 case MAC_PROP_AUTONEG: 48226439Sml29623 *(uint8_t *)pr_val = 48236439Sml29623 param_arr[param_autoneg].value; 48246439Sml29623 break; 48256439Sml29623 48266789Sam223141 case MAC_PROP_FLOWCTRL: 48276439Sml29623 if (pr_valsize < sizeof (link_flowctrl_t)) 48286439Sml29623 return (EINVAL); 48296439Sml29623 48306439Sml29623 fl = LINK_FLOWCTRL_NONE; 48316439Sml29623 if (param_arr[param_anar_pause].value) { 48326439Sml29623 fl = LINK_FLOWCTRL_RX; 48336439Sml29623 } 48346439Sml29623 bcopy(&fl, pr_val, sizeof (fl)); 48356439Sml29623 break; 48366439Sml29623 48376789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 48386439Sml29623 *(uint8_t *)pr_val = 48396439Sml29623 param_arr[param_anar_1000fdx].value; 48406439Sml29623 break; 48416439Sml29623 48426789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 48436439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_1000fdx; 48446439Sml29623 break; 48456439Sml29623 48466789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 48476439Sml29623 *(uint8_t *)pr_val = 48486439Sml29623 param_arr[param_anar_100fdx].value; 48496439Sml29623 break; 48506439Sml29623 48516789Sam223141 case MAC_PROP_EN_100FDX_CAP: 48526439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_100fdx; 48536439Sml29623 break; 48546439Sml29623 48556789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 48566439Sml29623 *(uint8_t *)pr_val = 48576439Sml29623 param_arr[param_anar_10fdx].value; 48586439Sml29623 break; 48596439Sml29623 48606789Sam223141 case MAC_PROP_EN_10FDX_CAP: 48616439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_10fdx; 48626439Sml29623 break; 48636439Sml29623 48646789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 48656789Sam223141 case MAC_PROP_EN_100HDX_CAP: 48666789Sam223141 case MAC_PROP_EN_10HDX_CAP: 48676789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 48686789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 48696789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 48706512Ssowmini err = ENOTSUP; 48716512Ssowmini break; 48726512Ssowmini 48736789Sam223141 case MAC_PROP_PRIVATE: 48746512Ssowmini err = nxge_get_priv_prop(nxgep, pr_name, pr_flags, 48756512Ssowmini pr_valsize, pr_val); 48766512Ssowmini break; 48776512Ssowmini default: 48786439Sml29623 err = EINVAL; 48796439Sml29623 break; 48806439Sml29623 } 48816439Sml29623 48826439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_getprop")); 48836439Sml29623 48846439Sml29623 return (err); 48856439Sml29623 } 48866439Sml29623 48876439Sml29623 /* ARGSUSED */ 48886439Sml29623 static int 48896439Sml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize, 48906439Sml29623 const void *pr_val) 48916439Sml29623 { 48926439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 48936439Sml29623 int err = 0; 48946439Sml29623 long result; 48956439Sml29623 48966439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48976439Sml29623 "==> nxge_set_priv_prop: name %s", pr_name)); 48986439Sml29623 48996439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 49006439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 49016439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49026439Sml29623 "<== nxge_set_priv_prop: name %s " 49036439Sml29623 "pr_val %s result %d " 49046439Sml29623 "param %d is_jumbo %d", 49056439Sml29623 pr_name, pr_val, result, 49066439Sml29623 param_arr[param_accept_jumbo].value, 49076439Sml29623 nxgep->mac.is_jumbo)); 49086439Sml29623 49096439Sml29623 if (result > 1 || result < 0) { 49106439Sml29623 err = EINVAL; 49116439Sml29623 } else { 49126439Sml29623 if (nxgep->mac.is_jumbo == 49136439Sml29623 (uint32_t)result) { 49146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49156439Sml29623 "no change (%d %d)", 49166439Sml29623 nxgep->mac.is_jumbo, 49176439Sml29623 result)); 49186439Sml29623 return (0); 49196439Sml29623 } 49206439Sml29623 } 49216439Sml29623 49226439Sml29623 param_arr[param_accept_jumbo].value = result; 49236439Sml29623 nxgep->mac.is_jumbo = B_FALSE; 49246439Sml29623 if (result) { 49256439Sml29623 nxgep->mac.is_jumbo = B_TRUE; 49266439Sml29623 } 49276439Sml29623 49286439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49296439Sml29623 "<== nxge_set_priv_prop: name %s (value %d) is_jumbo %d", 49306439Sml29623 pr_name, result, nxgep->mac.is_jumbo)); 49316439Sml29623 49326439Sml29623 return (err); 49336439Sml29623 } 49346439Sml29623 49356439Sml29623 /* Blanking */ 49366439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 49376439Sml29623 err = nxge_param_rx_intr_time(nxgep, NULL, NULL, 49386439Sml29623 (char *)pr_val, 49396439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_time]); 49406439Sml29623 if (err) { 49416439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49426439Sml29623 "<== nxge_set_priv_prop: " 49436439Sml29623 "unable to set (%s)", pr_name)); 49446439Sml29623 err = EINVAL; 49456439Sml29623 } else { 49466439Sml29623 err = 0; 49476439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49486439Sml29623 "<== nxge_set_priv_prop: " 49496439Sml29623 "set (%s)", pr_name)); 49506439Sml29623 } 49516439Sml29623 49526439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49536439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49546439Sml29623 pr_name, result)); 49556439Sml29623 49566439Sml29623 return (err); 49576439Sml29623 } 49586439Sml29623 49596439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 49606439Sml29623 err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL, 49616439Sml29623 (char *)pr_val, 49626439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_pkts]); 49636439Sml29623 if (err) { 49646439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49656439Sml29623 "<== nxge_set_priv_prop: " 49666439Sml29623 "unable to set (%s)", pr_name)); 49676439Sml29623 err = EINVAL; 49686439Sml29623 } else { 49696439Sml29623 err = 0; 49706439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49716439Sml29623 "<== nxge_set_priv_prop: " 49726439Sml29623 "set (%s)", pr_name)); 49736439Sml29623 } 49746439Sml29623 49756439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49766439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49776439Sml29623 pr_name, result)); 49786439Sml29623 49796439Sml29623 return (err); 49806439Sml29623 } 49816439Sml29623 49826439Sml29623 /* Classification */ 49836439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 49846439Sml29623 if (pr_val == NULL) { 49856439Sml29623 err = EINVAL; 49866439Sml29623 return (err); 49876439Sml29623 } 49886439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 49896439Sml29623 49906439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 49916439Sml29623 NULL, (char *)pr_val, 49926439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 49936439Sml29623 49946439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49956439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 49966439Sml29623 pr_name, result)); 49976439Sml29623 49986439Sml29623 return (err); 49996439Sml29623 } 50006439Sml29623 50016439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 50026439Sml29623 if (pr_val == NULL) { 50036439Sml29623 err = EINVAL; 50046439Sml29623 return (err); 50056439Sml29623 } 50066439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50076439Sml29623 50086439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50096439Sml29623 NULL, (char *)pr_val, 50106439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 50116439Sml29623 50126439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50136439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50146439Sml29623 pr_name, result)); 50156439Sml29623 50166439Sml29623 return (err); 50176439Sml29623 } 50186439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 50196439Sml29623 if (pr_val == NULL) { 50206439Sml29623 err = EINVAL; 50216439Sml29623 return (err); 50226439Sml29623 } 50236439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50246439Sml29623 50256439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50266439Sml29623 NULL, (char *)pr_val, 50276439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 50286439Sml29623 50296439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50306439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50316439Sml29623 pr_name, result)); 50326439Sml29623 50336439Sml29623 return (err); 50346439Sml29623 } 50356439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 50366439Sml29623 if (pr_val == NULL) { 50376439Sml29623 err = EINVAL; 50386439Sml29623 return (err); 50396439Sml29623 } 50406439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50416439Sml29623 50426439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50436439Sml29623 NULL, (char *)pr_val, 50446439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 50456439Sml29623 50466439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50476439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50486439Sml29623 pr_name, result)); 50496439Sml29623 50506439Sml29623 return (err); 50516439Sml29623 } 50526439Sml29623 50536439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 50546439Sml29623 if (pr_val == NULL) { 50556439Sml29623 err = EINVAL; 50566439Sml29623 return (err); 50576439Sml29623 } 50586439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50596439Sml29623 50606439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50616439Sml29623 NULL, (char *)pr_val, 50626439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 50636439Sml29623 50646439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50656439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50666439Sml29623 pr_name, result)); 50676439Sml29623 50686439Sml29623 return (err); 50696439Sml29623 } 50706439Sml29623 50716439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 50726439Sml29623 if (pr_val == NULL) { 50736439Sml29623 err = EINVAL; 50746439Sml29623 return (err); 50756439Sml29623 } 50766439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50776439Sml29623 50786439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50796439Sml29623 NULL, (char *)pr_val, 50806439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 50816439Sml29623 50826439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50836439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50846439Sml29623 pr_name, result)); 50856439Sml29623 50866439Sml29623 return (err); 50876439Sml29623 } 50886439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 50896439Sml29623 if (pr_val == NULL) { 50906439Sml29623 err = EINVAL; 50916439Sml29623 return (err); 50926439Sml29623 } 50936439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50946439Sml29623 50956439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50966439Sml29623 NULL, (char *)pr_val, 50976439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 50986439Sml29623 50996439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51006439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 51016439Sml29623 pr_name, result)); 51026439Sml29623 51036439Sml29623 return (err); 51046439Sml29623 } 51056439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 51066439Sml29623 if (pr_val == NULL) { 51076439Sml29623 err = EINVAL; 51086439Sml29623 return (err); 51096439Sml29623 } 51106439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51116439Sml29623 51126439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 51136439Sml29623 NULL, (char *)pr_val, 51146439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 51156439Sml29623 51166439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51176439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 51186439Sml29623 pr_name, result)); 51196439Sml29623 51206439Sml29623 return (err); 51216439Sml29623 } 51226439Sml29623 51236439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 51246439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 51256439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51266439Sml29623 "==> nxge_set_priv_prop: name %s (busy)", pr_name)); 51276439Sml29623 err = EBUSY; 51286439Sml29623 return (err); 51296439Sml29623 } 51306439Sml29623 if (pr_val == NULL) { 51316439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51326439Sml29623 "==> nxge_set_priv_prop: name %s (null)", pr_name)); 51336439Sml29623 err = EINVAL; 51346439Sml29623 return (err); 51356439Sml29623 } 51366439Sml29623 51376439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51386439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51396439Sml29623 "<== nxge_set_priv_prop: name %s " 51406439Sml29623 "(lso %d pr_val %s value %d)", 51416439Sml29623 pr_name, nxgep->soft_lso_enable, pr_val, result)); 51426439Sml29623 51436439Sml29623 if (result > 1 || result < 0) { 51446439Sml29623 err = EINVAL; 51456439Sml29623 } else { 51466439Sml29623 if (nxgep->soft_lso_enable == (uint32_t)result) { 51476439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51486439Sml29623 "no change (%d %d)", 51496439Sml29623 nxgep->soft_lso_enable, result)); 51506439Sml29623 return (0); 51516439Sml29623 } 51526439Sml29623 } 51536439Sml29623 51546439Sml29623 nxgep->soft_lso_enable = (int)result; 51556439Sml29623 51566439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51576439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 51586439Sml29623 pr_name, result)); 51596439Sml29623 51606439Sml29623 return (err); 51616439Sml29623 } 51626835Syc148097 /* 51636835Syc148097 * Commands like "ndd -set /dev/nxge0 adv_10gfdx_cap 1" cause the 51646835Syc148097 * following code to be executed. 51656835Syc148097 */ 51666512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 51676512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51686512Ssowmini (caddr_t)¶m_arr[param_anar_10gfdx]); 51696512Ssowmini return (err); 51706512Ssowmini } 51716512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 51726512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51736512Ssowmini (caddr_t)¶m_arr[param_anar_pause]); 51746512Ssowmini return (err); 51756512Ssowmini } 51766439Sml29623 51776439Sml29623 return (EINVAL); 51786439Sml29623 } 51796439Sml29623 51806439Sml29623 static int 51816512Ssowmini nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_flags, 51826512Ssowmini uint_t pr_valsize, void *pr_val) 51836439Sml29623 { 51846439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 51856439Sml29623 char valstr[MAXNAMELEN]; 51866439Sml29623 int err = EINVAL; 51876439Sml29623 uint_t strsize; 51886789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 51896439Sml29623 51906439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51916439Sml29623 "==> nxge_get_priv_prop: property %s", pr_name)); 51926439Sml29623 51936439Sml29623 /* function number */ 51946439Sml29623 if (strcmp(pr_name, "_function_number") == 0) { 51956512Ssowmini if (is_default) 51966512Ssowmini return (ENOTSUP); 51976512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 51986512Ssowmini nxgep->function_num); 51996439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52006439Sml29623 "==> nxge_get_priv_prop: name %s " 52016439Sml29623 "(value %d valstr %s)", 52026439Sml29623 pr_name, nxgep->function_num, valstr)); 52036439Sml29623 52046439Sml29623 err = 0; 52056439Sml29623 goto done; 52066439Sml29623 } 52076439Sml29623 52086439Sml29623 /* Neptune firmware version */ 52096439Sml29623 if (strcmp(pr_name, "_fw_version") == 0) { 52106512Ssowmini if (is_default) 52116512Ssowmini return (ENOTSUP); 52126512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 52136512Ssowmini nxgep->vpd_info.ver); 52146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52156439Sml29623 "==> nxge_get_priv_prop: name %s " 52166439Sml29623 "(value %d valstr %s)", 52176439Sml29623 pr_name, nxgep->vpd_info.ver, valstr)); 52186439Sml29623 52196439Sml29623 err = 0; 52206439Sml29623 goto done; 52216439Sml29623 } 52226439Sml29623 52236439Sml29623 /* port PHY mode */ 52246439Sml29623 if (strcmp(pr_name, "_port_mode") == 0) { 52256512Ssowmini if (is_default) 52266512Ssowmini return (ENOTSUP); 52276439Sml29623 switch (nxgep->mac.portmode) { 52286439Sml29623 case PORT_1G_COPPER: 52296512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G copper %s", 52306439Sml29623 nxgep->hot_swappable_phy ? 52316439Sml29623 "[Hot Swappable]" : ""); 52326439Sml29623 break; 52336439Sml29623 case PORT_1G_FIBER: 52346512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G fiber %s", 52356439Sml29623 nxgep->hot_swappable_phy ? 52366439Sml29623 "[hot swappable]" : ""); 52376439Sml29623 break; 52386439Sml29623 case PORT_10G_COPPER: 52396512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52406512Ssowmini "10G copper %s", 52416439Sml29623 nxgep->hot_swappable_phy ? 52426439Sml29623 "[hot swappable]" : ""); 52436439Sml29623 break; 52446439Sml29623 case PORT_10G_FIBER: 52456512Ssowmini (void) snprintf(valstr, sizeof (valstr), "10G fiber %s", 52466439Sml29623 nxgep->hot_swappable_phy ? 52476439Sml29623 "[hot swappable]" : ""); 52486439Sml29623 break; 52496439Sml29623 case PORT_10G_SERDES: 52506512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52516512Ssowmini "10G serdes %s", nxgep->hot_swappable_phy ? 52526439Sml29623 "[hot swappable]" : ""); 52536439Sml29623 break; 52546439Sml29623 case PORT_1G_SERDES: 52556512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G serdes %s", 52566439Sml29623 nxgep->hot_swappable_phy ? 52576439Sml29623 "[hot swappable]" : ""); 52586439Sml29623 break; 52596835Syc148097 case PORT_1G_TN1010: 52606835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52616835Syc148097 "1G TN1010 copper %s", nxgep->hot_swappable_phy ? 52626835Syc148097 "[hot swappable]" : ""); 52636835Syc148097 break; 52646835Syc148097 case PORT_10G_TN1010: 52656835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52666835Syc148097 "10G TN1010 copper %s", nxgep->hot_swappable_phy ? 52676835Syc148097 "[hot swappable]" : ""); 52686835Syc148097 break; 52696439Sml29623 case PORT_1G_RGMII_FIBER: 52706512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52716512Ssowmini "1G rgmii fiber %s", nxgep->hot_swappable_phy ? 52726439Sml29623 "[hot swappable]" : ""); 52736439Sml29623 break; 52746439Sml29623 case PORT_HSP_MODE: 52756512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52766444Sml29623 "phy not present[hot swappable]"); 52776439Sml29623 break; 52786439Sml29623 default: 52796512Ssowmini (void) snprintf(valstr, sizeof (valstr), "unknown %s", 52806439Sml29623 nxgep->hot_swappable_phy ? 52816439Sml29623 "[hot swappable]" : ""); 52826439Sml29623 break; 52836439Sml29623 } 52846439Sml29623 52856439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52866439Sml29623 "==> nxge_get_priv_prop: name %s (value %s)", 52876439Sml29623 pr_name, valstr)); 52886439Sml29623 52896439Sml29623 err = 0; 52906439Sml29623 goto done; 52916439Sml29623 } 52926439Sml29623 52936439Sml29623 /* Hot swappable PHY */ 52946439Sml29623 if (strcmp(pr_name, "_hot_swap_phy") == 0) { 52956512Ssowmini if (is_default) 52966512Ssowmini return (ENOTSUP); 52976512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 52986439Sml29623 nxgep->hot_swappable_phy ? 52996439Sml29623 "yes" : "no"); 53006439Sml29623 53016439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53026439Sml29623 "==> nxge_get_priv_prop: name %s " 53036439Sml29623 "(value %d valstr %s)", 53046439Sml29623 pr_name, nxgep->hot_swappable_phy, valstr)); 53056439Sml29623 53066439Sml29623 err = 0; 53076439Sml29623 goto done; 53086439Sml29623 } 53096439Sml29623 53106439Sml29623 53116439Sml29623 /* accept jumbo */ 53126439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 53136512Ssowmini if (is_default) 53146512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 53156512Ssowmini else 53166512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53176512Ssowmini "%d", nxgep->mac.is_jumbo); 53186439Sml29623 err = 0; 53196439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53206439Sml29623 "==> nxge_get_priv_prop: name %s (value %d (%d, %d))", 53216439Sml29623 pr_name, 53226439Sml29623 (uint32_t)param_arr[param_accept_jumbo].value, 53236439Sml29623 nxgep->mac.is_jumbo, 53246439Sml29623 nxge_jumbo_enable)); 53256439Sml29623 53266439Sml29623 goto done; 53276439Sml29623 } 53286439Sml29623 53296439Sml29623 /* Receive Interrupt Blanking Parameters */ 53306439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 53316512Ssowmini err = 0; 53326512Ssowmini if (is_default) { 53336512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53346512Ssowmini "%d", RXDMA_RCR_TO_DEFAULT); 53356512Ssowmini goto done; 53366512Ssowmini } 53376512Ssowmini 53386512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53396512Ssowmini nxgep->intr_timeout); 53406439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53416439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53426439Sml29623 pr_name, 53436439Sml29623 (uint32_t)nxgep->intr_timeout)); 53446439Sml29623 goto done; 53456439Sml29623 } 53466439Sml29623 53476439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 53486512Ssowmini err = 0; 53496512Ssowmini if (is_default) { 53506512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53516512Ssowmini "%d", RXDMA_RCR_PTHRES_DEFAULT); 53526512Ssowmini goto done; 53536512Ssowmini } 53546512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53556512Ssowmini nxgep->intr_threshold); 53566439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53576439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53586439Sml29623 pr_name, (uint32_t)nxgep->intr_threshold)); 53596439Sml29623 53606439Sml29623 goto done; 53616439Sml29623 } 53626439Sml29623 53636439Sml29623 /* Classification and Load Distribution Configuration */ 53646439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 53656512Ssowmini if (is_default) { 53666512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53676512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53686512Ssowmini err = 0; 53696512Ssowmini goto done; 53706512Ssowmini } 53716439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53726439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 53736439Sml29623 53746512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53756439Sml29623 (int)param_arr[param_class_opt_ipv4_tcp].value); 53766439Sml29623 53776439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53786439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 53796439Sml29623 goto done; 53806439Sml29623 } 53816439Sml29623 53826439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 53836512Ssowmini if (is_default) { 53846512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53856512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53866512Ssowmini err = 0; 53876512Ssowmini goto done; 53886512Ssowmini } 53896439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53906439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 53916439Sml29623 53926512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53936439Sml29623 (int)param_arr[param_class_opt_ipv4_udp].value); 53946439Sml29623 53956439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53966439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 53976439Sml29623 goto done; 53986439Sml29623 } 53996439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 54006512Ssowmini if (is_default) { 54016512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54026512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54036512Ssowmini err = 0; 54046512Ssowmini goto done; 54056512Ssowmini } 54066439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54076439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 54086439Sml29623 54096512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54106439Sml29623 (int)param_arr[param_class_opt_ipv4_ah].value); 54116439Sml29623 54126439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54136439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54146439Sml29623 goto done; 54156439Sml29623 } 54166439Sml29623 54176439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 54186512Ssowmini if (is_default) { 54196512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54206512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54216512Ssowmini err = 0; 54226512Ssowmini goto done; 54236512Ssowmini } 54246439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54256439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 54266439Sml29623 54276512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54286439Sml29623 (int)param_arr[param_class_opt_ipv4_sctp].value); 54296439Sml29623 54306439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54316439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54326439Sml29623 goto done; 54336439Sml29623 } 54346439Sml29623 54356439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 54366512Ssowmini if (is_default) { 54376512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54386512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54396512Ssowmini err = 0; 54406512Ssowmini goto done; 54416512Ssowmini } 54426439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54436439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 54446439Sml29623 54456512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54466439Sml29623 (int)param_arr[param_class_opt_ipv6_tcp].value); 54476439Sml29623 54486439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54496439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54506439Sml29623 goto done; 54516439Sml29623 } 54526439Sml29623 54536439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 54546512Ssowmini if (is_default) { 54556512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54566512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54576512Ssowmini err = 0; 54586512Ssowmini goto done; 54596512Ssowmini } 54606439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54616439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 54626439Sml29623 54636512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54646439Sml29623 (int)param_arr[param_class_opt_ipv6_udp].value); 54656439Sml29623 54666439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54676439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54686439Sml29623 goto done; 54696439Sml29623 } 54706439Sml29623 54716439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 54726512Ssowmini if (is_default) { 54736512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54746512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54756512Ssowmini err = 0; 54766512Ssowmini goto done; 54776512Ssowmini } 54786439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54796439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 54806439Sml29623 54816512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54826439Sml29623 (int)param_arr[param_class_opt_ipv6_ah].value); 54836439Sml29623 54846439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54856439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54866439Sml29623 goto done; 54876439Sml29623 } 54886439Sml29623 54896439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 54906512Ssowmini if (is_default) { 54916512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54926512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54936512Ssowmini err = 0; 54946512Ssowmini goto done; 54956512Ssowmini } 54966439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54976439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 54986439Sml29623 54996512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 55006439Sml29623 (int)param_arr[param_class_opt_ipv6_sctp].value); 55016439Sml29623 55026439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55036439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 55046439Sml29623 goto done; 55056439Sml29623 } 55066439Sml29623 55076439Sml29623 /* Software LSO */ 55086439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 55096512Ssowmini if (is_default) { 55106512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55116512Ssowmini err = 0; 55126512Ssowmini goto done; 55136512Ssowmini } 55146512Ssowmini (void) snprintf(valstr, sizeof (valstr), 55156512Ssowmini "%d", nxgep->soft_lso_enable); 55166439Sml29623 err = 0; 55176439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55186439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 55196439Sml29623 pr_name, nxgep->soft_lso_enable)); 55206439Sml29623 55216439Sml29623 goto done; 55226439Sml29623 } 55236512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 55246512Ssowmini err = 0; 55256512Ssowmini if (is_default || 55266512Ssowmini nxgep->param_arr[param_anar_10gfdx].value != 0) { 55276512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55286512Ssowmini goto done; 55296512Ssowmini } else { 55306512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55316512Ssowmini goto done; 55326512Ssowmini } 55336512Ssowmini } 55346512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 55356512Ssowmini err = 0; 55366512Ssowmini if (is_default || 55376512Ssowmini nxgep->param_arr[param_anar_pause].value != 0) { 55386512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55396512Ssowmini goto done; 55406512Ssowmini } else { 55416512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55426512Ssowmini goto done; 55436512Ssowmini } 55446512Ssowmini } 55456439Sml29623 55466439Sml29623 done: 55476439Sml29623 if (err == 0) { 55486439Sml29623 strsize = (uint_t)strlen(valstr); 55496439Sml29623 if (pr_valsize < strsize) { 55506439Sml29623 err = ENOBUFS; 55516439Sml29623 } else { 55526439Sml29623 (void) strlcpy(pr_val, valstr, pr_valsize); 55536439Sml29623 } 55546439Sml29623 } 55556439Sml29623 55566439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55576439Sml29623 "<== nxge_get_priv_prop: return %d", err)); 55586439Sml29623 return (err); 55596439Sml29623 } 55606439Sml29623 55613859Sml29623 /* 55623859Sml29623 * Module loading and removing entry points. 55633859Sml29623 */ 55643859Sml29623 55656705Sml29623 DDI_DEFINE_STREAM_OPS(nxge_dev_ops, nulldev, nulldev, nxge_attach, nxge_detach, 55666705Sml29623 nodev, NULL, D_MP, NULL); 55673859Sml29623 55684977Sraghus #define NXGE_DESC_VER "Sun NIU 10Gb Ethernet" 55693859Sml29623 55703859Sml29623 /* 55713859Sml29623 * Module linkage information for the kernel. 55723859Sml29623 */ 55733859Sml29623 static struct modldrv nxge_modldrv = { 55743859Sml29623 &mod_driverops, 55753859Sml29623 NXGE_DESC_VER, 55763859Sml29623 &nxge_dev_ops 55773859Sml29623 }; 55783859Sml29623 55793859Sml29623 static struct modlinkage modlinkage = { 55803859Sml29623 MODREV_1, (void *) &nxge_modldrv, NULL 55813859Sml29623 }; 55823859Sml29623 55833859Sml29623 int 55843859Sml29623 _init(void) 55853859Sml29623 { 55863859Sml29623 int status; 55873859Sml29623 55883859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init")); 55893859Sml29623 mac_init_ops(&nxge_dev_ops, "nxge"); 55903859Sml29623 status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0); 55913859Sml29623 if (status != 0) { 55923859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 55936512Ssowmini "failed to init device soft state")); 55943859Sml29623 goto _init_exit; 55953859Sml29623 } 55963859Sml29623 status = mod_install(&modlinkage); 55973859Sml29623 if (status != 0) { 55983859Sml29623 ddi_soft_state_fini(&nxge_list); 55993859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed")); 56003859Sml29623 goto _init_exit; 56013859Sml29623 } 56023859Sml29623 56033859Sml29623 MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL); 56043859Sml29623 56053859Sml29623 _init_exit: 56063859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status)); 56073859Sml29623 56083859Sml29623 return (status); 56093859Sml29623 } 56103859Sml29623 56113859Sml29623 int 56123859Sml29623 _fini(void) 56133859Sml29623 { 56143859Sml29623 int status; 56153859Sml29623 56163859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini")); 56173859Sml29623 56183859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove")); 56193859Sml29623 56203859Sml29623 if (nxge_mblks_pending) 56213859Sml29623 return (EBUSY); 56223859Sml29623 56233859Sml29623 status = mod_remove(&modlinkage); 56243859Sml29623 if (status != DDI_SUCCESS) { 56253859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, 56266512Ssowmini "Module removal failed 0x%08x", 56276512Ssowmini status)); 56283859Sml29623 goto _fini_exit; 56293859Sml29623 } 56303859Sml29623 56313859Sml29623 mac_fini_ops(&nxge_dev_ops); 56323859Sml29623 56333859Sml29623 ddi_soft_state_fini(&nxge_list); 56343859Sml29623 56353859Sml29623 MUTEX_DESTROY(&nxge_common_lock); 56363859Sml29623 _fini_exit: 56373859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status)); 56383859Sml29623 56393859Sml29623 return (status); 56403859Sml29623 } 56413859Sml29623 56423859Sml29623 int 56433859Sml29623 _info(struct modinfo *modinfop) 56443859Sml29623 { 56453859Sml29623 int status; 56463859Sml29623 56473859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info")); 56483859Sml29623 status = mod_info(&modlinkage, modinfop); 56493859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status)); 56503859Sml29623 56513859Sml29623 return (status); 56523859Sml29623 } 56533859Sml29623 56543859Sml29623 /*ARGSUSED*/ 56553859Sml29623 static nxge_status_t 56563859Sml29623 nxge_add_intrs(p_nxge_t nxgep) 56573859Sml29623 { 56583859Sml29623 56593859Sml29623 int intr_types; 56603859Sml29623 int type = 0; 56613859Sml29623 int ddi_status = DDI_SUCCESS; 56623859Sml29623 nxge_status_t status = NXGE_OK; 56633859Sml29623 56643859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs")); 56653859Sml29623 56663859Sml29623 nxgep->nxge_intr_type.intr_registered = B_FALSE; 56673859Sml29623 nxgep->nxge_intr_type.intr_enabled = B_FALSE; 56683859Sml29623 nxgep->nxge_intr_type.msi_intx_cnt = 0; 56693859Sml29623 nxgep->nxge_intr_type.intr_added = 0; 56703859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_FALSE; 56713859Sml29623 nxgep->nxge_intr_type.intr_type = 0; 56723859Sml29623 56733859Sml29623 if (nxgep->niu_type == N2_NIU) { 56743859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56753859Sml29623 } else if (nxge_msi_enable) { 56763859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56773859Sml29623 } 56783859Sml29623 56793859Sml29623 /* Get the supported interrupt types */ 56803859Sml29623 if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types)) 56816512Ssowmini != DDI_SUCCESS) { 56823859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: " 56836512Ssowmini "ddi_intr_get_supported_types failed: status 0x%08x", 56846512Ssowmini ddi_status)); 56853859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 56863859Sml29623 } 56873859Sml29623 nxgep->nxge_intr_type.intr_types = intr_types; 56883859Sml29623 56893859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 56906512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 56913859Sml29623 56923859Sml29623 /* 56933859Sml29623 * Solaris MSIX is not supported yet. use MSI for now. 56943859Sml29623 * nxge_msi_enable (1): 56953859Sml29623 * 1 - MSI 2 - MSI-X others - FIXED 56963859Sml29623 */ 56973859Sml29623 switch (nxge_msi_enable) { 56983859Sml29623 default: 56993859Sml29623 type = DDI_INTR_TYPE_FIXED; 57003859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57016512Ssowmini "use fixed (intx emulation) type %08x", 57026512Ssowmini type)); 57033859Sml29623 break; 57043859Sml29623 57053859Sml29623 case 2: 57063859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57076512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 57083859Sml29623 if (intr_types & DDI_INTR_TYPE_MSIX) { 57093859Sml29623 type = DDI_INTR_TYPE_MSIX; 57103859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57116512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57126512Ssowmini type)); 57133859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSI) { 57143859Sml29623 type = DDI_INTR_TYPE_MSI; 57153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57166512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57176512Ssowmini type)); 57183859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57193859Sml29623 type = DDI_INTR_TYPE_FIXED; 57203859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57216512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57226512Ssowmini type)); 57233859Sml29623 } 57243859Sml29623 break; 57253859Sml29623 57263859Sml29623 case 1: 57273859Sml29623 if (intr_types & DDI_INTR_TYPE_MSI) { 57283859Sml29623 type = DDI_INTR_TYPE_MSI; 57293859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57306512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57316512Ssowmini type)); 57323859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSIX) { 57333859Sml29623 type = DDI_INTR_TYPE_MSIX; 57343859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57356512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57366512Ssowmini type)); 57373859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57383859Sml29623 type = DDI_INTR_TYPE_FIXED; 57393859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57406512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57416512Ssowmini type)); 57423859Sml29623 } 57433859Sml29623 } 57443859Sml29623 57453859Sml29623 nxgep->nxge_intr_type.intr_type = type; 57463859Sml29623 if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI || 57476512Ssowmini type == DDI_INTR_TYPE_FIXED) && 57486512Ssowmini nxgep->nxge_intr_type.niu_msi_enable) { 57493859Sml29623 if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) { 57503859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 57516512Ssowmini " nxge_add_intrs: " 57526512Ssowmini " nxge_add_intrs_adv failed: status 0x%08x", 57536512Ssowmini status)); 57543859Sml29623 return (status); 57553859Sml29623 } else { 57563859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57576512Ssowmini "interrupts registered : type %d", type)); 57583859Sml29623 nxgep->nxge_intr_type.intr_registered = B_TRUE; 57593859Sml29623 57603859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 57616512Ssowmini "\nAdded advanced nxge add_intr_adv " 57626512Ssowmini "intr type 0x%x\n", type)); 57633859Sml29623 57643859Sml29623 return (status); 57653859Sml29623 } 57663859Sml29623 } 57673859Sml29623 57683859Sml29623 if (!nxgep->nxge_intr_type.intr_registered) { 57693859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: " 57706512Ssowmini "failed to register interrupts")); 57713859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57723859Sml29623 } 57733859Sml29623 57743859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs")); 57753859Sml29623 return (status); 57763859Sml29623 } 57773859Sml29623 57783859Sml29623 /*ARGSUSED*/ 57793859Sml29623 static nxge_status_t 57803859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep) 57813859Sml29623 { 57823859Sml29623 57833859Sml29623 int ddi_status = DDI_SUCCESS; 57843859Sml29623 nxge_status_t status = NXGE_OK; 57853859Sml29623 57863859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs")); 57873859Sml29623 57883859Sml29623 nxgep->resched_id = NULL; 57893859Sml29623 nxgep->resched_running = B_FALSE; 57903859Sml29623 ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW, 57916512Ssowmini &nxgep->resched_id, 57926512Ssowmini NULL, NULL, nxge_reschedule, (caddr_t)nxgep); 57933859Sml29623 if (ddi_status != DDI_SUCCESS) { 57943859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: " 57956512Ssowmini "ddi_add_softintrs failed: status 0x%08x", 57966512Ssowmini ddi_status)); 57973859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57983859Sml29623 } 57993859Sml29623 58003859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs")); 58013859Sml29623 58023859Sml29623 return (status); 58033859Sml29623 } 58043859Sml29623 58053859Sml29623 static nxge_status_t 58063859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep) 58073859Sml29623 { 58083859Sml29623 int intr_type; 58093859Sml29623 p_nxge_intr_t intrp; 58103859Sml29623 58113859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv")); 58123859Sml29623 58133859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58143859Sml29623 intr_type = intrp->intr_type; 58153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x", 58166512Ssowmini intr_type)); 58173859Sml29623 58183859Sml29623 switch (intr_type) { 58193859Sml29623 case DDI_INTR_TYPE_MSI: /* 0x2 */ 58203859Sml29623 case DDI_INTR_TYPE_MSIX: /* 0x4 */ 58213859Sml29623 return (nxge_add_intrs_adv_type(nxgep, intr_type)); 58223859Sml29623 58233859Sml29623 case DDI_INTR_TYPE_FIXED: /* 0x1 */ 58243859Sml29623 return (nxge_add_intrs_adv_type_fix(nxgep, intr_type)); 58253859Sml29623 58263859Sml29623 default: 58273859Sml29623 return (NXGE_ERROR); 58283859Sml29623 } 58293859Sml29623 } 58303859Sml29623 58313859Sml29623 58323859Sml29623 /*ARGSUSED*/ 58333859Sml29623 static nxge_status_t 58343859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type) 58353859Sml29623 { 58363859Sml29623 dev_info_t *dip = nxgep->dip; 58373859Sml29623 p_nxge_ldg_t ldgp; 58383859Sml29623 p_nxge_intr_t intrp; 58393859Sml29623 uint_t *inthandler; 58403859Sml29623 void *arg1, *arg2; 58413859Sml29623 int behavior; 58425013Sml29623 int nintrs, navail, nrequest; 58433859Sml29623 int nactual, nrequired; 58443859Sml29623 int inum = 0; 58453859Sml29623 int x, y; 58463859Sml29623 int ddi_status = DDI_SUCCESS; 58473859Sml29623 nxge_status_t status = NXGE_OK; 58483859Sml29623 58493859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type")); 58503859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58513859Sml29623 intrp->start_inum = 0; 58523859Sml29623 58533859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 58543859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 58553859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58566512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 58576512Ssowmini "nintrs: %d", ddi_status, nintrs)); 58583859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58593859Sml29623 } 58603859Sml29623 58613859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 58623859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 58633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58646512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 58656512Ssowmini "nintrs: %d", ddi_status, navail)); 58663859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58673859Sml29623 } 58683859Sml29623 58693859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58706512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, navail %d", 58716512Ssowmini nintrs, navail)); 58723859Sml29623 58735013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override */ 58745013Sml29623 if (int_type == DDI_INTR_TYPE_MSIX) { 58755013Sml29623 nrequest = nxge_create_msi_property(nxgep); 58765013Sml29623 if (nrequest < navail) { 58775013Sml29623 navail = nrequest; 58785013Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58795013Sml29623 "nxge_add_intrs_adv_type: nintrs %d " 58805013Sml29623 "navail %d (nrequest %d)", 58815013Sml29623 nintrs, navail, nrequest)); 58825013Sml29623 } 58835013Sml29623 } 58845013Sml29623 58853859Sml29623 if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) { 58863859Sml29623 /* MSI must be power of 2 */ 58873859Sml29623 if ((navail & 16) == 16) { 58883859Sml29623 navail = 16; 58893859Sml29623 } else if ((navail & 8) == 8) { 58903859Sml29623 navail = 8; 58913859Sml29623 } else if ((navail & 4) == 4) { 58923859Sml29623 navail = 4; 58933859Sml29623 } else if ((navail & 2) == 2) { 58943859Sml29623 navail = 2; 58953859Sml29623 } else { 58963859Sml29623 navail = 1; 58973859Sml29623 } 58983859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58996512Ssowmini "ddi_intr_get_navail(): (msi power of 2) nintrs %d, " 59006512Ssowmini "navail %d", nintrs, navail)); 59013859Sml29623 } 59023859Sml29623 59033859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 59046512Ssowmini DDI_INTR_ALLOC_NORMAL); 59053859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 59063859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 59073859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 59086512Ssowmini navail, &nactual, behavior); 59093859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 59103859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59116512Ssowmini " ddi_intr_alloc() failed: %d", 59126512Ssowmini ddi_status)); 59133859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59143859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59153859Sml29623 } 59163859Sml29623 59173859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 59186512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 59193859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59206512Ssowmini " ddi_intr_get_pri() failed: %d", 59216512Ssowmini ddi_status)); 59223859Sml29623 /* Free already allocated interrupts */ 59233859Sml29623 for (y = 0; y < nactual; y++) { 59243859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59253859Sml29623 } 59263859Sml29623 59273859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59283859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59293859Sml29623 } 59303859Sml29623 59313859Sml29623 nrequired = 0; 59323859Sml29623 switch (nxgep->niu_type) { 59333859Sml29623 default: 59343859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 59353859Sml29623 break; 59363859Sml29623 59373859Sml29623 case N2_NIU: 59383859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 59393859Sml29623 break; 59403859Sml29623 } 59413859Sml29623 59423859Sml29623 if (status != NXGE_OK) { 59433859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59446512Ssowmini "nxge_add_intrs_adv_typ:nxge_ldgv_init " 59456512Ssowmini "failed: 0x%x", status)); 59463859Sml29623 /* Free already allocated interrupts */ 59473859Sml29623 for (y = 0; y < nactual; y++) { 59483859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59493859Sml29623 } 59503859Sml29623 59513859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59523859Sml29623 return (status); 59533859Sml29623 } 59543859Sml29623 59553859Sml29623 ldgp = nxgep->ldgvp->ldgp; 59563859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 59573859Sml29623 ldgp->vector = (uint8_t)x; 59583859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 59593859Sml29623 arg1 = ldgp->ldvp; 59603859Sml29623 arg2 = nxgep; 59613859Sml29623 if (ldgp->nldvs == 1) { 59623859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 59633859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59646512Ssowmini "nxge_add_intrs_adv_type: " 59656512Ssowmini "arg1 0x%x arg2 0x%x: " 59666512Ssowmini "1-1 int handler (entry %d intdata 0x%x)\n", 59676512Ssowmini arg1, arg2, 59686512Ssowmini x, ldgp->intdata)); 59693859Sml29623 } else if (ldgp->nldvs > 1) { 59703859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 59713859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59726512Ssowmini "nxge_add_intrs_adv_type: " 59736512Ssowmini "arg1 0x%x arg2 0x%x: " 59746512Ssowmini "nldevs %d int handler " 59756512Ssowmini "(entry %d intdata 0x%x)\n", 59766512Ssowmini arg1, arg2, 59776512Ssowmini ldgp->nldvs, x, ldgp->intdata)); 59783859Sml29623 } 59793859Sml29623 59803859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59816512Ssowmini "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d " 59826512Ssowmini "htable 0x%llx", x, intrp->htable[x])); 59833859Sml29623 59843859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 59856512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 59866512Ssowmini != DDI_SUCCESS) { 59873859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59886512Ssowmini "==> nxge_add_intrs_adv_type: failed #%d " 59896512Ssowmini "status 0x%x", x, ddi_status)); 59903859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 59913859Sml29623 (void) ddi_intr_remove_handler( 59926512Ssowmini intrp->htable[y]); 59933859Sml29623 } 59943859Sml29623 /* Free already allocated intr */ 59953859Sml29623 for (y = 0; y < nactual; y++) { 59963859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59973859Sml29623 } 59983859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59993859Sml29623 60003859Sml29623 (void) nxge_ldgv_uninit(nxgep); 60013859Sml29623 60023859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60033859Sml29623 } 60043859Sml29623 intrp->intr_added++; 60053859Sml29623 } 60063859Sml29623 60073859Sml29623 intrp->msi_intx_cnt = nactual; 60083859Sml29623 60093859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 60106512Ssowmini "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d", 60116512Ssowmini navail, nactual, 60126512Ssowmini intrp->msi_intx_cnt, 60136512Ssowmini intrp->intr_added)); 60143859Sml29623 60153859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 60163859Sml29623 60173859Sml29623 (void) nxge_intr_ldgv_init(nxgep); 60183859Sml29623 60193859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type")); 60203859Sml29623 60213859Sml29623 return (status); 60223859Sml29623 } 60233859Sml29623 60243859Sml29623 /*ARGSUSED*/ 60253859Sml29623 static nxge_status_t 60263859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type) 60273859Sml29623 { 60283859Sml29623 dev_info_t *dip = nxgep->dip; 60293859Sml29623 p_nxge_ldg_t ldgp; 60303859Sml29623 p_nxge_intr_t intrp; 60313859Sml29623 uint_t *inthandler; 60323859Sml29623 void *arg1, *arg2; 60333859Sml29623 int behavior; 60343859Sml29623 int nintrs, navail; 60353859Sml29623 int nactual, nrequired; 60363859Sml29623 int inum = 0; 60373859Sml29623 int x, y; 60383859Sml29623 int ddi_status = DDI_SUCCESS; 60393859Sml29623 nxge_status_t status = NXGE_OK; 60403859Sml29623 60413859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix")); 60423859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 60433859Sml29623 intrp->start_inum = 0; 60443859Sml29623 60453859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 60463859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 60473859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60486512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 60496512Ssowmini "nintrs: %d", status, nintrs)); 60503859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60513859Sml29623 } 60523859Sml29623 60533859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 60543859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 60553859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60566512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 60576512Ssowmini "nintrs: %d", ddi_status, navail)); 60583859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60593859Sml29623 } 60603859Sml29623 60613859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60626512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, naavail %d", 60636512Ssowmini nintrs, navail)); 60643859Sml29623 60653859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 60666512Ssowmini DDI_INTR_ALLOC_NORMAL); 60673859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 60683859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 60693859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 60706512Ssowmini navail, &nactual, behavior); 60713859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 60723859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60736512Ssowmini " ddi_intr_alloc() failed: %d", 60746512Ssowmini ddi_status)); 60753859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60763859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60773859Sml29623 } 60783859Sml29623 60793859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 60806512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 60813859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60826512Ssowmini " ddi_intr_get_pri() failed: %d", 60836512Ssowmini ddi_status)); 60843859Sml29623 /* Free already allocated interrupts */ 60853859Sml29623 for (y = 0; y < nactual; y++) { 60863859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 60873859Sml29623 } 60883859Sml29623 60893859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60903859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60913859Sml29623 } 60923859Sml29623 60933859Sml29623 nrequired = 0; 60943859Sml29623 switch (nxgep->niu_type) { 60953859Sml29623 default: 60963859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 60973859Sml29623 break; 60983859Sml29623 60993859Sml29623 case N2_NIU: 61003859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 61013859Sml29623 break; 61023859Sml29623 } 61033859Sml29623 61043859Sml29623 if (status != NXGE_OK) { 61053859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 61066512Ssowmini "nxge_add_intrs_adv_type_fix:nxge_ldgv_init " 61076512Ssowmini "failed: 0x%x", status)); 61083859Sml29623 /* Free already allocated interrupts */ 61093859Sml29623 for (y = 0; y < nactual; y++) { 61103859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61113859Sml29623 } 61123859Sml29623 61133859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61143859Sml29623 return (status); 61153859Sml29623 } 61163859Sml29623 61173859Sml29623 ldgp = nxgep->ldgvp->ldgp; 61183859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 61193859Sml29623 ldgp->vector = (uint8_t)x; 61203859Sml29623 if (nxgep->niu_type != N2_NIU) { 61213859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 61223859Sml29623 } 61233859Sml29623 61243859Sml29623 arg1 = ldgp->ldvp; 61253859Sml29623 arg2 = nxgep; 61263859Sml29623 if (ldgp->nldvs == 1) { 61273859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 61283859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61296512Ssowmini "nxge_add_intrs_adv_type_fix: " 61306512Ssowmini "1-1 int handler(%d) ldg %d ldv %d " 61316512Ssowmini "arg1 $%p arg2 $%p\n", 61326512Ssowmini x, ldgp->ldg, ldgp->ldvp->ldv, 61336512Ssowmini arg1, arg2)); 61343859Sml29623 } else if (ldgp->nldvs > 1) { 61353859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 61363859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61376512Ssowmini "nxge_add_intrs_adv_type_fix: " 61386512Ssowmini "shared ldv %d int handler(%d) ldv %d ldg %d" 61396512Ssowmini "arg1 0x%016llx arg2 0x%016llx\n", 61406512Ssowmini x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv, 61416512Ssowmini arg1, arg2)); 61423859Sml29623 } 61433859Sml29623 61443859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 61456512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 61466512Ssowmini != DDI_SUCCESS) { 61473859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 61486512Ssowmini "==> nxge_add_intrs_adv_type_fix: failed #%d " 61496512Ssowmini "status 0x%x", x, ddi_status)); 61503859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 61513859Sml29623 (void) ddi_intr_remove_handler( 61526512Ssowmini intrp->htable[y]); 61533859Sml29623 } 61543859Sml29623 for (y = 0; y < nactual; y++) { 61553859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61563859Sml29623 } 61573859Sml29623 /* Free already allocated intr */ 61583859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61593859Sml29623 61603859Sml29623 (void) nxge_ldgv_uninit(nxgep); 61613859Sml29623 61623859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 61633859Sml29623 } 61643859Sml29623 intrp->intr_added++; 61653859Sml29623 } 61663859Sml29623 61673859Sml29623 intrp->msi_intx_cnt = nactual; 61683859Sml29623 61693859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 61703859Sml29623 61713859Sml29623 status = nxge_intr_ldgv_init(nxgep); 61723859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix")); 61733859Sml29623 61743859Sml29623 return (status); 61753859Sml29623 } 61763859Sml29623 61773859Sml29623 static void 61783859Sml29623 nxge_remove_intrs(p_nxge_t nxgep) 61793859Sml29623 { 61803859Sml29623 int i, inum; 61813859Sml29623 p_nxge_intr_t intrp; 61823859Sml29623 61833859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs")); 61843859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 61853859Sml29623 if (!intrp->intr_registered) { 61863859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61876512Ssowmini "<== nxge_remove_intrs: interrupts not registered")); 61883859Sml29623 return; 61893859Sml29623 } 61903859Sml29623 61913859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced")); 61923859Sml29623 61933859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 61943859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 61956512Ssowmini intrp->intr_added); 61963859Sml29623 } else { 61973859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 61983859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 61993859Sml29623 } 62003859Sml29623 } 62013859Sml29623 62023859Sml29623 for (inum = 0; inum < intrp->intr_added; inum++) { 62033859Sml29623 if (intrp->htable[inum]) { 62043859Sml29623 (void) ddi_intr_remove_handler(intrp->htable[inum]); 62053859Sml29623 } 62063859Sml29623 } 62073859Sml29623 62083859Sml29623 for (inum = 0; inum < intrp->msi_intx_cnt; inum++) { 62093859Sml29623 if (intrp->htable[inum]) { 62103859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 62116512Ssowmini "nxge_remove_intrs: ddi_intr_free inum %d " 62126512Ssowmini "msi_intx_cnt %d intr_added %d", 62136512Ssowmini inum, 62146512Ssowmini intrp->msi_intx_cnt, 62156512Ssowmini intrp->intr_added)); 62163859Sml29623 62173859Sml29623 (void) ddi_intr_free(intrp->htable[inum]); 62183859Sml29623 } 62193859Sml29623 } 62203859Sml29623 62213859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 62223859Sml29623 intrp->intr_registered = B_FALSE; 62233859Sml29623 intrp->intr_enabled = B_FALSE; 62243859Sml29623 intrp->msi_intx_cnt = 0; 62253859Sml29623 intrp->intr_added = 0; 62263859Sml29623 62273859Sml29623 (void) nxge_ldgv_uninit(nxgep); 62283859Sml29623 62295013Sml29623 (void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip, 62305013Sml29623 "#msix-request"); 62315013Sml29623 62323859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs")); 62333859Sml29623 } 62343859Sml29623 62353859Sml29623 /*ARGSUSED*/ 62363859Sml29623 static void 62373859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep) 62383859Sml29623 { 62393859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs")); 62403859Sml29623 if (nxgep->resched_id) { 62413859Sml29623 ddi_remove_softintr(nxgep->resched_id); 62423859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62436512Ssowmini "==> nxge_remove_soft_intrs: removed")); 62443859Sml29623 nxgep->resched_id = NULL; 62453859Sml29623 } 62463859Sml29623 62473859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs")); 62483859Sml29623 } 62493859Sml29623 62503859Sml29623 /*ARGSUSED*/ 62513859Sml29623 static void 62523859Sml29623 nxge_intrs_enable(p_nxge_t nxgep) 62533859Sml29623 { 62543859Sml29623 p_nxge_intr_t intrp; 62553859Sml29623 int i; 62563859Sml29623 int status; 62573859Sml29623 62583859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable")); 62593859Sml29623 62603859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 62613859Sml29623 62623859Sml29623 if (!intrp->intr_registered) { 62633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: " 62646512Ssowmini "interrupts are not registered")); 62653859Sml29623 return; 62663859Sml29623 } 62673859Sml29623 62683859Sml29623 if (intrp->intr_enabled) { 62693859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62706512Ssowmini "<== nxge_intrs_enable: already enabled")); 62713859Sml29623 return; 62723859Sml29623 } 62733859Sml29623 62743859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 62753859Sml29623 status = ddi_intr_block_enable(intrp->htable, 62766512Ssowmini intrp->intr_added); 62773859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62786512Ssowmini "block enable - status 0x%x total inums #%d\n", 62796512Ssowmini status, intrp->intr_added)); 62803859Sml29623 } else { 62813859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 62823859Sml29623 status = ddi_intr_enable(intrp->htable[i]); 62833859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62846512Ssowmini "ddi_intr_enable:enable - status 0x%x " 62856512Ssowmini "total inums %d enable inum #%d\n", 62866512Ssowmini status, intrp->intr_added, i)); 62873859Sml29623 if (status == DDI_SUCCESS) { 62883859Sml29623 intrp->intr_enabled = B_TRUE; 62893859Sml29623 } 62903859Sml29623 } 62913859Sml29623 } 62923859Sml29623 62933859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable")); 62943859Sml29623 } 62953859Sml29623 62963859Sml29623 /*ARGSUSED*/ 62973859Sml29623 static void 62983859Sml29623 nxge_intrs_disable(p_nxge_t nxgep) 62993859Sml29623 { 63003859Sml29623 p_nxge_intr_t intrp; 63013859Sml29623 int i; 63023859Sml29623 63033859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable")); 63043859Sml29623 63053859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 63063859Sml29623 63073859Sml29623 if (!intrp->intr_registered) { 63083859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: " 63096512Ssowmini "interrupts are not registered")); 63103859Sml29623 return; 63113859Sml29623 } 63123859Sml29623 63133859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 63143859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 63156512Ssowmini intrp->intr_added); 63163859Sml29623 } else { 63173859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 63183859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 63193859Sml29623 } 63203859Sml29623 } 63213859Sml29623 63223859Sml29623 intrp->intr_enabled = B_FALSE; 63233859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable")); 63243859Sml29623 } 63253859Sml29623 63263859Sml29623 static nxge_status_t 63273859Sml29623 nxge_mac_register(p_nxge_t nxgep) 63283859Sml29623 { 63293859Sml29623 mac_register_t *macp; 63303859Sml29623 int status; 63313859Sml29623 63323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register")); 63333859Sml29623 63343859Sml29623 if ((macp = mac_alloc(MAC_VERSION)) == NULL) 63353859Sml29623 return (NXGE_ERROR); 63363859Sml29623 63373859Sml29623 macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 63383859Sml29623 macp->m_driver = nxgep; 63393859Sml29623 macp->m_dip = nxgep->dip; 63403859Sml29623 macp->m_src_addr = nxgep->ouraddr.ether_addr_octet; 63413859Sml29623 macp->m_callbacks = &nxge_m_callbacks; 63423859Sml29623 macp->m_min_sdu = 0; 63436439Sml29623 nxgep->mac.default_mtu = nxgep->mac.maxframesize - 63446439Sml29623 NXGE_EHEADER_VLAN_CRC; 63456439Sml29623 macp->m_max_sdu = nxgep->mac.default_mtu; 63465895Syz147064 macp->m_margin = VLAN_TAGSZ; 63476512Ssowmini macp->m_priv_props = nxge_priv_props; 63486512Ssowmini macp->m_priv_prop_count = NXGE_MAX_PRIV_PROPS; 63493859Sml29623 63506439Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 63516439Sml29623 "==> nxge_mac_register: instance %d " 63526439Sml29623 "max_sdu %d margin %d maxframe %d (header %d)", 63536439Sml29623 nxgep->instance, 63546439Sml29623 macp->m_max_sdu, macp->m_margin, 63556439Sml29623 nxgep->mac.maxframesize, 63566439Sml29623 NXGE_EHEADER_VLAN_CRC)); 63576439Sml29623 63583859Sml29623 status = mac_register(macp, &nxgep->mach); 63593859Sml29623 mac_free(macp); 63603859Sml29623 63613859Sml29623 if (status != 0) { 63623859Sml29623 cmn_err(CE_WARN, 63636512Ssowmini "!nxge_mac_register failed (status %d instance %d)", 63646512Ssowmini status, nxgep->instance); 63653859Sml29623 return (NXGE_ERROR); 63663859Sml29623 } 63673859Sml29623 63683859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success " 63696512Ssowmini "(instance %d)", nxgep->instance)); 63703859Sml29623 63713859Sml29623 return (NXGE_OK); 63723859Sml29623 } 63733859Sml29623 63743859Sml29623 void 63753859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp) 63763859Sml29623 { 63773859Sml29623 ssize_t size; 63783859Sml29623 mblk_t *nmp; 63793859Sml29623 uint8_t blk_id; 63803859Sml29623 uint8_t chan; 63813859Sml29623 uint32_t err_id; 63823859Sml29623 err_inject_t *eip; 63833859Sml29623 63843859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject")); 63853859Sml29623 63863859Sml29623 size = 1024; 63873859Sml29623 nmp = mp->b_cont; 63883859Sml29623 eip = (err_inject_t *)nmp->b_rptr; 63893859Sml29623 blk_id = eip->blk_id; 63903859Sml29623 err_id = eip->err_id; 63913859Sml29623 chan = eip->chan; 63923859Sml29623 cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id); 63933859Sml29623 cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id); 63943859Sml29623 cmn_err(CE_NOTE, "!chan = 0x%x\n", chan); 63953859Sml29623 switch (blk_id) { 63963859Sml29623 case MAC_BLK_ID: 63973859Sml29623 break; 63983859Sml29623 case TXMAC_BLK_ID: 63993859Sml29623 break; 64003859Sml29623 case RXMAC_BLK_ID: 64013859Sml29623 break; 64023859Sml29623 case MIF_BLK_ID: 64033859Sml29623 break; 64043859Sml29623 case IPP_BLK_ID: 64053859Sml29623 nxge_ipp_inject_err(nxgep, err_id); 64063859Sml29623 break; 64073859Sml29623 case TXC_BLK_ID: 64083859Sml29623 nxge_txc_inject_err(nxgep, err_id); 64093859Sml29623 break; 64103859Sml29623 case TXDMA_BLK_ID: 64113859Sml29623 nxge_txdma_inject_err(nxgep, err_id, chan); 64123859Sml29623 break; 64133859Sml29623 case RXDMA_BLK_ID: 64143859Sml29623 nxge_rxdma_inject_err(nxgep, err_id, chan); 64153859Sml29623 break; 64163859Sml29623 case ZCP_BLK_ID: 64173859Sml29623 nxge_zcp_inject_err(nxgep, err_id); 64183859Sml29623 break; 64193859Sml29623 case ESPC_BLK_ID: 64203859Sml29623 break; 64213859Sml29623 case FFLP_BLK_ID: 64223859Sml29623 break; 64233859Sml29623 case PHY_BLK_ID: 64243859Sml29623 break; 64253859Sml29623 case ETHER_SERDES_BLK_ID: 64263859Sml29623 break; 64273859Sml29623 case PCIE_SERDES_BLK_ID: 64283859Sml29623 break; 64293859Sml29623 case VIR_BLK_ID: 64303859Sml29623 break; 64313859Sml29623 } 64323859Sml29623 64333859Sml29623 nmp->b_wptr = nmp->b_rptr + size; 64343859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject")); 64353859Sml29623 64363859Sml29623 miocack(wq, mp, (int)size, 0); 64373859Sml29623 } 64383859Sml29623 64393859Sml29623 static int 64403859Sml29623 nxge_init_common_dev(p_nxge_t nxgep) 64413859Sml29623 { 64423859Sml29623 p_nxge_hw_list_t hw_p; 64433859Sml29623 dev_info_t *p_dip; 64443859Sml29623 64453859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device")); 64463859Sml29623 64473859Sml29623 p_dip = nxgep->p_dip; 64483859Sml29623 MUTEX_ENTER(&nxge_common_lock); 64493859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64506512Ssowmini "==> nxge_init_common_dev:func # %d", 64516512Ssowmini nxgep->function_num)); 64523859Sml29623 /* 64533859Sml29623 * Loop through existing per neptune hardware list. 64543859Sml29623 */ 64553859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 64563859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64576512Ssowmini "==> nxge_init_common_device:func # %d " 64586512Ssowmini "hw_p $%p parent dip $%p", 64596512Ssowmini nxgep->function_num, 64606512Ssowmini hw_p, 64616512Ssowmini p_dip)); 64623859Sml29623 if (hw_p->parent_devp == p_dip) { 64633859Sml29623 nxgep->nxge_hw_p = hw_p; 64643859Sml29623 hw_p->ndevs++; 64653859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 64663859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64676512Ssowmini "==> nxge_init_common_device:func # %d " 64686512Ssowmini "hw_p $%p parent dip $%p " 64696512Ssowmini "ndevs %d (found)", 64706512Ssowmini nxgep->function_num, 64716512Ssowmini hw_p, 64726512Ssowmini p_dip, 64736512Ssowmini hw_p->ndevs)); 64743859Sml29623 break; 64753859Sml29623 } 64763859Sml29623 } 64773859Sml29623 64783859Sml29623 if (hw_p == NULL) { 64793859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64806512Ssowmini "==> nxge_init_common_device:func # %d " 64816512Ssowmini "parent dip $%p (new)", 64826512Ssowmini nxgep->function_num, 64836512Ssowmini p_dip)); 64843859Sml29623 hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP); 64853859Sml29623 hw_p->parent_devp = p_dip; 64863859Sml29623 hw_p->magic = NXGE_NEPTUNE_MAGIC; 64873859Sml29623 nxgep->nxge_hw_p = hw_p; 64883859Sml29623 hw_p->ndevs++; 64893859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 64903859Sml29623 hw_p->next = nxge_hw_list; 64914732Sdavemq if (nxgep->niu_type == N2_NIU) { 64924732Sdavemq hw_p->niu_type = N2_NIU; 64934732Sdavemq hw_p->platform_type = P_NEPTUNE_NIU; 64944732Sdavemq } else { 64954732Sdavemq hw_p->niu_type = NIU_TYPE_NONE; 64964977Sraghus hw_p->platform_type = P_NEPTUNE_NONE; 64974732Sdavemq } 64983859Sml29623 64993859Sml29623 MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL); 65003859Sml29623 MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL); 65013859Sml29623 MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL); 65023859Sml29623 MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL); 65033859Sml29623 65043859Sml29623 nxge_hw_list = hw_p; 65054732Sdavemq 65064732Sdavemq (void) nxge_scan_ports_phy(nxgep, nxge_hw_list); 65073859Sml29623 } 65083859Sml29623 65093859Sml29623 MUTEX_EXIT(&nxge_common_lock); 65104732Sdavemq 65114977Sraghus nxgep->platform_type = hw_p->platform_type; 65124732Sdavemq if (nxgep->niu_type != N2_NIU) { 65134732Sdavemq nxgep->niu_type = hw_p->niu_type; 65144732Sdavemq } 65154732Sdavemq 65163859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65176512Ssowmini "==> nxge_init_common_device (nxge_hw_list) $%p", 65186512Ssowmini nxge_hw_list)); 65193859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device")); 65203859Sml29623 65213859Sml29623 return (NXGE_OK); 65223859Sml29623 } 65233859Sml29623 65243859Sml29623 static void 65253859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep) 65263859Sml29623 { 65273859Sml29623 p_nxge_hw_list_t hw_p, h_hw_p; 65286801Sspeer p_nxge_dma_pt_cfg_t p_dma_cfgp; 65296801Sspeer p_nxge_hw_pt_cfg_t p_cfgp; 65303859Sml29623 dev_info_t *p_dip; 65313859Sml29623 65323859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device")); 65333859Sml29623 if (nxgep->nxge_hw_p == NULL) { 65343859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65356512Ssowmini "<== nxge_uninit_common_device (no common)")); 65363859Sml29623 return; 65373859Sml29623 } 65383859Sml29623 65393859Sml29623 MUTEX_ENTER(&nxge_common_lock); 65403859Sml29623 h_hw_p = nxge_hw_list; 65413859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 65423859Sml29623 p_dip = hw_p->parent_devp; 65433859Sml29623 if (nxgep->nxge_hw_p == hw_p && 65446512Ssowmini p_dip == nxgep->p_dip && 65456512Ssowmini nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC && 65466512Ssowmini hw_p->magic == NXGE_NEPTUNE_MAGIC) { 65473859Sml29623 65483859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65496512Ssowmini "==> nxge_uninit_common_device:func # %d " 65506512Ssowmini "hw_p $%p parent dip $%p " 65516512Ssowmini "ndevs %d (found)", 65526512Ssowmini nxgep->function_num, 65536512Ssowmini hw_p, 65546512Ssowmini p_dip, 65556512Ssowmini hw_p->ndevs)); 65563859Sml29623 65576801Sspeer /* 65586801Sspeer * Release the RDC table, a shared resoruce 65596801Sspeer * of the nxge hardware. The RDC table was 65606801Sspeer * assigned to this instance of nxge in 65616801Sspeer * nxge_use_cfg_dma_config(). 65626801Sspeer */ 65636801Sspeer p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 65646801Sspeer p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config; 65656801Sspeer (void) nxge_fzc_rdc_tbl_unbind(nxgep, 65666837Syc148097 p_cfgp->def_mac_rxdma_grpid); 65676801Sspeer 65683859Sml29623 if (hw_p->ndevs) { 65693859Sml29623 hw_p->ndevs--; 65703859Sml29623 } 65713859Sml29623 hw_p->nxge_p[nxgep->function_num] = NULL; 65723859Sml29623 if (!hw_p->ndevs) { 65733859Sml29623 MUTEX_DESTROY(&hw_p->nxge_vlan_lock); 65743859Sml29623 MUTEX_DESTROY(&hw_p->nxge_tcam_lock); 65753859Sml29623 MUTEX_DESTROY(&hw_p->nxge_cfg_lock); 65763859Sml29623 MUTEX_DESTROY(&hw_p->nxge_mdio_lock); 65773859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65786512Ssowmini "==> nxge_uninit_common_device: " 65796512Ssowmini "func # %d " 65806512Ssowmini "hw_p $%p parent dip $%p " 65816512Ssowmini "ndevs %d (last)", 65826512Ssowmini nxgep->function_num, 65836512Ssowmini hw_p, 65846512Ssowmini p_dip, 65856512Ssowmini hw_p->ndevs)); 65863859Sml29623 65876495Sspeer nxge_hio_uninit(nxgep); 65886495Sspeer 65893859Sml29623 if (hw_p == nxge_hw_list) { 65903859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65916512Ssowmini "==> nxge_uninit_common_device:" 65926512Ssowmini "remove head func # %d " 65936512Ssowmini "hw_p $%p parent dip $%p " 65946512Ssowmini "ndevs %d (head)", 65956512Ssowmini nxgep->function_num, 65966512Ssowmini hw_p, 65976512Ssowmini p_dip, 65986512Ssowmini hw_p->ndevs)); 65993859Sml29623 nxge_hw_list = hw_p->next; 66003859Sml29623 } else { 66013859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66026512Ssowmini "==> nxge_uninit_common_device:" 66036512Ssowmini "remove middle func # %d " 66046512Ssowmini "hw_p $%p parent dip $%p " 66056512Ssowmini "ndevs %d (middle)", 66066512Ssowmini nxgep->function_num, 66076512Ssowmini hw_p, 66086512Ssowmini p_dip, 66096512Ssowmini hw_p->ndevs)); 66103859Sml29623 h_hw_p->next = hw_p->next; 66113859Sml29623 } 66123859Sml29623 66136495Sspeer nxgep->nxge_hw_p = NULL; 66143859Sml29623 KMEM_FREE(hw_p, sizeof (nxge_hw_list_t)); 66153859Sml29623 } 66163859Sml29623 break; 66173859Sml29623 } else { 66183859Sml29623 h_hw_p = hw_p; 66193859Sml29623 } 66203859Sml29623 } 66213859Sml29623 66223859Sml29623 MUTEX_EXIT(&nxge_common_lock); 66233859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66246512Ssowmini "==> nxge_uninit_common_device (nxge_hw_list) $%p", 66256512Ssowmini nxge_hw_list)); 66263859Sml29623 66273859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device")); 66283859Sml29623 } 66294732Sdavemq 66304732Sdavemq /* 66314977Sraghus * Determines the number of ports from the niu_type or the platform type. 66324732Sdavemq * Returns the number of ports, or returns zero on failure. 66334732Sdavemq */ 66344732Sdavemq 66354732Sdavemq int 66364977Sraghus nxge_get_nports(p_nxge_t nxgep) 66374732Sdavemq { 66384732Sdavemq int nports = 0; 66394732Sdavemq 66404977Sraghus switch (nxgep->niu_type) { 66414732Sdavemq case N2_NIU: 66424732Sdavemq case NEPTUNE_2_10GF: 66434732Sdavemq nports = 2; 66444732Sdavemq break; 66454732Sdavemq case NEPTUNE_4_1GC: 66464732Sdavemq case NEPTUNE_2_10GF_2_1GC: 66474732Sdavemq case NEPTUNE_1_10GF_3_1GC: 66484732Sdavemq case NEPTUNE_1_1GC_1_10GF_2_1GC: 66496261Sjoycey case NEPTUNE_2_10GF_2_1GRF: 66504732Sdavemq nports = 4; 66514732Sdavemq break; 66524732Sdavemq default: 66534977Sraghus switch (nxgep->platform_type) { 66544977Sraghus case P_NEPTUNE_NIU: 66554977Sraghus case P_NEPTUNE_ATLAS_2PORT: 66564977Sraghus nports = 2; 66574977Sraghus break; 66584977Sraghus case P_NEPTUNE_ATLAS_4PORT: 66594977Sraghus case P_NEPTUNE_MARAMBA_P0: 66604977Sraghus case P_NEPTUNE_MARAMBA_P1: 66615196Ssbehera case P_NEPTUNE_ALONSO: 66624977Sraghus nports = 4; 66634977Sraghus break; 66644977Sraghus default: 66654977Sraghus break; 66664977Sraghus } 66674732Sdavemq break; 66684732Sdavemq } 66694732Sdavemq 66704732Sdavemq return (nports); 66714732Sdavemq } 66725013Sml29623 66735013Sml29623 /* 66745013Sml29623 * The following two functions are to support 66755013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override. 66765013Sml29623 */ 66775013Sml29623 static int 66785013Sml29623 nxge_create_msi_property(p_nxge_t nxgep) 66795013Sml29623 { 66805013Sml29623 int nmsi; 66815013Sml29623 extern int ncpus; 66825013Sml29623 66835013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property")); 66845013Sml29623 66855013Sml29623 switch (nxgep->mac.portmode) { 66865013Sml29623 case PORT_10G_COPPER: 66875013Sml29623 case PORT_10G_FIBER: 66886835Syc148097 case PORT_10G_TN1010: 66895013Sml29623 (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip, 66905013Sml29623 DDI_PROP_CANSLEEP, "#msix-request", NULL, 0); 66915013Sml29623 /* 66925013Sml29623 * The maximum MSI-X requested will be 8. 66935013Sml29623 * If the # of CPUs is less than 8, we will reqeust 66945013Sml29623 * # MSI-X based on the # of CPUs. 66955013Sml29623 */ 66965013Sml29623 if (ncpus >= NXGE_MSIX_REQUEST_10G) { 66975013Sml29623 nmsi = NXGE_MSIX_REQUEST_10G; 66985013Sml29623 } else { 66995013Sml29623 nmsi = ncpus; 67005013Sml29623 } 67015013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 67025013Sml29623 "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)", 67035013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 67045013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 67055013Sml29623 break; 67065013Sml29623 67075013Sml29623 default: 67085013Sml29623 nmsi = NXGE_MSIX_REQUEST_1G; 67095013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 67105013Sml29623 "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)", 67115013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 67125013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 67135013Sml29623 break; 67145013Sml29623 } 67155013Sml29623 67165013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property")); 67175013Sml29623 return (nmsi); 67185013Sml29623 } 67196512Ssowmini 67206512Ssowmini /* ARGSUSED */ 67216512Ssowmini static int 67226512Ssowmini nxge_get_def_val(nxge_t *nxgep, mac_prop_id_t pr_num, uint_t pr_valsize, 67236512Ssowmini void *pr_val) 67246512Ssowmini { 67256512Ssowmini int err = 0; 67266512Ssowmini link_flowctrl_t fl; 67276512Ssowmini 67286512Ssowmini switch (pr_num) { 67296789Sam223141 case MAC_PROP_AUTONEG: 67306512Ssowmini *(uint8_t *)pr_val = 1; 67316512Ssowmini break; 67326789Sam223141 case MAC_PROP_FLOWCTRL: 67336512Ssowmini if (pr_valsize < sizeof (link_flowctrl_t)) 67346512Ssowmini return (EINVAL); 67356512Ssowmini fl = LINK_FLOWCTRL_RX; 67366512Ssowmini bcopy(&fl, pr_val, sizeof (fl)); 67376512Ssowmini break; 67386789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 67396789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 67406512Ssowmini *(uint8_t *)pr_val = 1; 67416512Ssowmini break; 67426789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 67436789Sam223141 case MAC_PROP_EN_100FDX_CAP: 67446512Ssowmini *(uint8_t *)pr_val = 1; 67456512Ssowmini break; 67466512Ssowmini default: 67476512Ssowmini err = ENOTSUP; 67486512Ssowmini break; 67496512Ssowmini } 67506512Ssowmini return (err); 67516512Ssowmini } 67526705Sml29623 67536705Sml29623 67546705Sml29623 /* 67556705Sml29623 * The following is a software around for the Neptune hardware's 67566705Sml29623 * interrupt bugs; The Neptune hardware may generate spurious interrupts when 67576705Sml29623 * an interrupr handler is removed. 67586705Sml29623 */ 67596705Sml29623 #define NXGE_PCI_PORT_LOGIC_OFFSET 0x98 67606705Sml29623 #define NXGE_PIM_RESET (1ULL << 29) 67616705Sml29623 #define NXGE_GLU_RESET (1ULL << 30) 67626705Sml29623 #define NXGE_NIU_RESET (1ULL << 31) 67636705Sml29623 #define NXGE_PCI_RESET_ALL (NXGE_PIM_RESET | \ 67646705Sml29623 NXGE_GLU_RESET | \ 67656705Sml29623 NXGE_NIU_RESET) 67666705Sml29623 67676705Sml29623 #define NXGE_WAIT_QUITE_TIME 200000 67686705Sml29623 #define NXGE_WAIT_QUITE_RETRY 40 67696705Sml29623 #define NXGE_PCI_RESET_WAIT 1000000 /* one second */ 67706705Sml29623 67716705Sml29623 static void 67726705Sml29623 nxge_niu_peu_reset(p_nxge_t nxgep) 67736705Sml29623 { 67746705Sml29623 uint32_t rvalue; 67756705Sml29623 p_nxge_hw_list_t hw_p; 67766705Sml29623 p_nxge_t fnxgep; 67776705Sml29623 int i, j; 67786705Sml29623 67796705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_niu_peu_reset")); 67806705Sml29623 if ((hw_p = nxgep->nxge_hw_p) == NULL) { 67816705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 67826705Sml29623 "==> nxge_niu_peu_reset: NULL hardware pointer")); 67836705Sml29623 return; 67846705Sml29623 } 67856705Sml29623 67866705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 67876705Sml29623 "==> nxge_niu_peu_reset: flags 0x%x link timer id %d timer id %d", 67886705Sml29623 hw_p->flags, nxgep->nxge_link_poll_timerid, 67896705Sml29623 nxgep->nxge_timerid)); 67906705Sml29623 67916705Sml29623 MUTEX_ENTER(&hw_p->nxge_cfg_lock); 67926705Sml29623 /* 67936705Sml29623 * Make sure other instances from the same hardware 67946705Sml29623 * stop sending PIO and in quiescent state. 67956705Sml29623 */ 67966705Sml29623 for (i = 0; i < NXGE_MAX_PORTS; i++) { 67976705Sml29623 fnxgep = hw_p->nxge_p[i]; 67986705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 67996705Sml29623 "==> nxge_niu_peu_reset: checking entry %d " 68006705Sml29623 "nxgep $%p", i, fnxgep)); 68016705Sml29623 #ifdef NXGE_DEBUG 68026705Sml29623 if (fnxgep) { 68036705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68046705Sml29623 "==> nxge_niu_peu_reset: entry %d (function %d) " 68056705Sml29623 "link timer id %d hw timer id %d", 68066705Sml29623 i, fnxgep->function_num, 68076705Sml29623 fnxgep->nxge_link_poll_timerid, 68086705Sml29623 fnxgep->nxge_timerid)); 68096705Sml29623 } 68106705Sml29623 #endif 68116705Sml29623 if (fnxgep && fnxgep != nxgep && 68126705Sml29623 (fnxgep->nxge_timerid || fnxgep->nxge_link_poll_timerid)) { 68136705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68146705Sml29623 "==> nxge_niu_peu_reset: checking $%p " 68156705Sml29623 "(function %d) timer ids", 68166705Sml29623 fnxgep, fnxgep->function_num)); 68176705Sml29623 for (j = 0; j < NXGE_WAIT_QUITE_RETRY; j++) { 68186705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68196705Sml29623 "==> nxge_niu_peu_reset: waiting")); 68206705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68216705Sml29623 if (!fnxgep->nxge_timerid && 68226705Sml29623 !fnxgep->nxge_link_poll_timerid) { 68236705Sml29623 break; 68246705Sml29623 } 68256705Sml29623 } 68266705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68276705Sml29623 if (fnxgep->nxge_timerid || 68286705Sml29623 fnxgep->nxge_link_poll_timerid) { 68296705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68306705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 68316705Sml29623 "<== nxge_niu_peu_reset: cannot reset " 68326705Sml29623 "hardware (devices are still in use)")); 68336705Sml29623 return; 68346705Sml29623 } 68356705Sml29623 } 68366705Sml29623 } 68376705Sml29623 68386705Sml29623 if ((hw_p->flags & COMMON_RESET_NIU_PCI) != COMMON_RESET_NIU_PCI) { 68396705Sml29623 hw_p->flags |= COMMON_RESET_NIU_PCI; 68406705Sml29623 rvalue = pci_config_get32(nxgep->dev_regs->nxge_pciregh, 68416705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET); 68426705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68436705Sml29623 "nxge_niu_peu_reset: read offset 0x%x (%d) " 68446705Sml29623 "(data 0x%x)", 68456705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68466705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68476705Sml29623 rvalue)); 68486705Sml29623 68496705Sml29623 rvalue |= NXGE_PCI_RESET_ALL; 68506705Sml29623 pci_config_put32(nxgep->dev_regs->nxge_pciregh, 68516705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, rvalue); 68526705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68536705Sml29623 "nxge_niu_peu_reset: RESETTING NIU: write NIU reset 0x%x", 68546705Sml29623 rvalue)); 68556705Sml29623 68566705Sml29623 NXGE_DELAY(NXGE_PCI_RESET_WAIT); 68576705Sml29623 } 68586705Sml29623 68596705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68606705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_niu_peu_reset")); 68616705Sml29623 } 68627126Sml29623 68637126Sml29623 static void 68647126Sml29623 nxge_set_pci_replay_timeout(p_nxge_t nxgep) 68657126Sml29623 { 68667126Sml29623 p_dev_regs_t dev_regs; 68677126Sml29623 uint32_t value; 68687126Sml29623 68697126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_set_pci_replay_timeout")); 68707126Sml29623 68717126Sml29623 if (!nxge_set_replay_timer) { 68727126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 68737126Sml29623 "==> nxge_set_pci_replay_timeout: will not change " 68747126Sml29623 "the timeout")); 68757126Sml29623 return; 68767126Sml29623 } 68777126Sml29623 68787126Sml29623 dev_regs = nxgep->dev_regs; 68797126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 68807126Sml29623 "==> nxge_set_pci_replay_timeout: dev_regs 0x%p pcireg 0x%p", 68817126Sml29623 dev_regs, dev_regs->nxge_pciregh)); 68827126Sml29623 68837126Sml29623 if (dev_regs == NULL || (dev_regs->nxge_pciregh == NULL)) { 68847145Syc148097 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 68857126Sml29623 "==> nxge_set_pci_replay_timeout: NULL dev_regs $%p or " 68867126Sml29623 "no PCI handle", 68877126Sml29623 dev_regs)); 68887126Sml29623 return; 68897126Sml29623 } 68907126Sml29623 value = (pci_config_get32(dev_regs->nxge_pciregh, 68917126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET) | 68927126Sml29623 (nxge_replay_timeout << PCI_REPLAY_TIMEOUT_SHIFT)); 68937126Sml29623 68947126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 68957126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value before set 0x%x " 68967126Sml29623 "(timeout value to set 0x%x at offset 0x%x) value 0x%x", 68977126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 68987126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET), nxge_replay_timeout, 68997126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET, value)); 69007126Sml29623 69017126Sml29623 pci_config_put32(dev_regs->nxge_pciregh, PCI_REPLAY_TIMEOUT_CFG_OFFSET, 69027126Sml29623 value); 69037126Sml29623 69047126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 69057126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value after set 0x%x", 69067126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 69077126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET))); 69087126Sml29623 69097126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_set_pci_replay_timeout")); 69107126Sml29623 } 6911