13859Sml29623 /* 23859Sml29623 * CDDL HEADER START 33859Sml29623 * 43859Sml29623 * The contents of this file are subject to the terms of the 53859Sml29623 * Common Development and Distribution License (the "License"). 63859Sml29623 * You may not use this file except in compliance with the License. 73859Sml29623 * 83859Sml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93859Sml29623 * or http://www.opensolaris.org/os/licensing. 103859Sml29623 * See the License for the specific language governing permissions 113859Sml29623 * and limitations under the License. 123859Sml29623 * 133859Sml29623 * When distributing Covered Code, include this CDDL HEADER in each 143859Sml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153859Sml29623 * If applicable, add the following below this CDDL HEADER, with the 163859Sml29623 * fields enclosed by brackets "[]" replaced with your own identifying 173859Sml29623 * information: Portions Copyright [yyyy] [name of copyright owner] 183859Sml29623 * 193859Sml29623 * CDDL HEADER END 203859Sml29623 */ 213859Sml29623 /* 225770Sml29623 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 233859Sml29623 * Use is subject to license terms. 243859Sml29623 */ 253859Sml29623 263859Sml29623 #pragma ident "%Z%%M% %I% %E% SMI" 273859Sml29623 283859Sml29623 /* 293859Sml29623 * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver. 303859Sml29623 */ 313859Sml29623 #include <sys/nxge/nxge_impl.h> 326495Sspeer #include <sys/nxge/nxge_hio.h> 336495Sspeer #include <sys/nxge/nxge_rxdma.h> 343859Sml29623 #include <sys/pcie.h> 353859Sml29623 363859Sml29623 uint32_t nxge_use_partition = 0; /* debug partition flag */ 373859Sml29623 uint32_t nxge_dma_obp_props_only = 1; /* use obp published props */ 383859Sml29623 uint32_t nxge_use_rdc_intr = 1; /* debug to assign rdc intr */ 393859Sml29623 /* 405013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override 415013Sml29623 * (This PSARC case is limited to MSI-X vectors 425013Sml29623 * and SPARC platforms only). 433859Sml29623 */ 445013Sml29623 #if defined(_BIG_ENDIAN) 455013Sml29623 uint32_t nxge_msi_enable = 2; 465013Sml29623 #else 475013Sml29623 uint32_t nxge_msi_enable = 1; 485013Sml29623 #endif 493859Sml29623 506611Sml29623 /* 516705Sml29623 * Software workaround for a Neptune (PCI-E) 526705Sml29623 * hardware interrupt bug which the hardware 536705Sml29623 * may generate spurious interrupts after the 546705Sml29623 * device interrupt handler was removed. If this flag 556705Sml29623 * is enabled, the driver will reset the 566705Sml29623 * hardware when devices are being detached. 576705Sml29623 */ 586705Sml29623 uint32_t nxge_peu_reset_enable = 0; 596705Sml29623 606705Sml29623 /* 616611Sml29623 * Software workaround for the hardware 626611Sml29623 * checksum bugs that affect packet transmission 636611Sml29623 * and receive: 646611Sml29623 * 656611Sml29623 * Usage of nxge_cksum_offload: 666611Sml29623 * 676611Sml29623 * (1) nxge_cksum_offload = 0 (default): 686611Sml29623 * - transmits packets: 696611Sml29623 * TCP: uses the hardware checksum feature. 706611Sml29623 * UDP: driver will compute the software checksum 716611Sml29623 * based on the partial checksum computed 726611Sml29623 * by the IP layer. 736611Sml29623 * - receives packets 746611Sml29623 * TCP: marks packets checksum flags based on hardware result. 756611Sml29623 * UDP: will not mark checksum flags. 766611Sml29623 * 776611Sml29623 * (2) nxge_cksum_offload = 1: 786611Sml29623 * - transmit packets: 796611Sml29623 * TCP/UDP: uses the hardware checksum feature. 806611Sml29623 * - receives packets 816611Sml29623 * TCP/UDP: marks packet checksum flags based on hardware result. 826611Sml29623 * 836611Sml29623 * (3) nxge_cksum_offload = 2: 846611Sml29623 * - The driver will not register its checksum capability. 856611Sml29623 * Checksum for both TCP and UDP will be computed 866611Sml29623 * by the stack. 876611Sml29623 * - The software LSO is not allowed in this case. 886611Sml29623 * 896611Sml29623 * (4) nxge_cksum_offload > 2: 906611Sml29623 * - Will be treated as it is set to 2 916611Sml29623 * (stack will compute the checksum). 926611Sml29623 * 936611Sml29623 * (5) If the hardware bug is fixed, this workaround 946611Sml29623 * needs to be updated accordingly to reflect 956611Sml29623 * the new hardware revision. 966611Sml29623 */ 976611Sml29623 uint32_t nxge_cksum_offload = 0; 986495Sspeer 993859Sml29623 /* 1003859Sml29623 * Globals: tunable parameters (/etc/system or adb) 1013859Sml29623 * 1023859Sml29623 */ 1033859Sml29623 uint32_t nxge_rbr_size = NXGE_RBR_RBB_DEFAULT; 1043859Sml29623 uint32_t nxge_rbr_spare_size = 0; 1053859Sml29623 uint32_t nxge_rcr_size = NXGE_RCR_DEFAULT; 1063859Sml29623 uint32_t nxge_tx_ring_size = NXGE_TX_RING_DEFAULT; 1074193Sspeer boolean_t nxge_no_msg = B_TRUE; /* control message display */ 1083859Sml29623 uint32_t nxge_no_link_notify = 0; /* control DL_NOTIFY */ 1093859Sml29623 uint32_t nxge_bcopy_thresh = TX_BCOPY_MAX; 1103859Sml29623 uint32_t nxge_dvma_thresh = TX_FASTDVMA_MIN; 1113859Sml29623 uint32_t nxge_dma_stream_thresh = TX_STREAM_MIN; 1123859Sml29623 uint32_t nxge_jumbo_mtu = TX_JUMBO_MTU; 1133859Sml29623 boolean_t nxge_jumbo_enable = B_FALSE; 1143859Sml29623 uint16_t nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT; 1153859Sml29623 uint16_t nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD; 1163952Sml29623 nxge_tx_mode_t nxge_tx_scheme = NXGE_USE_SERIAL; 1173859Sml29623 1185770Sml29623 /* MAX LSO size */ 1195770Sml29623 #define NXGE_LSO_MAXLEN 65535 1205770Sml29623 uint32_t nxge_lso_max = NXGE_LSO_MAXLEN; 1215770Sml29623 1223859Sml29623 /* 1233859Sml29623 * Debugging flags: 1243859Sml29623 * nxge_no_tx_lb : transmit load balancing 1253859Sml29623 * nxge_tx_lb_policy: 0 - TCP port (default) 1263859Sml29623 * 3 - DEST MAC 1273859Sml29623 */ 1283859Sml29623 uint32_t nxge_no_tx_lb = 0; 1293859Sml29623 uint32_t nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP; 1303859Sml29623 1313859Sml29623 /* 1323859Sml29623 * Add tunable to reduce the amount of time spent in the 1333859Sml29623 * ISR doing Rx Processing. 1343859Sml29623 */ 1353859Sml29623 uint32_t nxge_max_rx_pkts = 1024; 1363859Sml29623 1373859Sml29623 /* 1383859Sml29623 * Tunables to manage the receive buffer blocks. 1393859Sml29623 * 1403859Sml29623 * nxge_rx_threshold_hi: copy all buffers. 1413859Sml29623 * nxge_rx_bcopy_size_type: receive buffer block size type. 1423859Sml29623 * nxge_rx_threshold_lo: copy only up to tunable block size type. 1433859Sml29623 */ 1443859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6; 1453859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0; 1463859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3; 1473859Sml29623 1486495Sspeer /* Use kmem_alloc() to allocate data buffers. */ 1496909Sml29623 #if defined(_BIG_ENDIAN) 1506498Sspeer uint32_t nxge_use_kmem_alloc = 1; 1516495Sspeer #else 1526498Sspeer uint32_t nxge_use_kmem_alloc = 0; 1536495Sspeer #endif 1546495Sspeer 1553859Sml29623 rtrace_t npi_rtracebuf; 1563859Sml29623 157*7126Sml29623 /* 158*7126Sml29623 * The hardware sometimes fails to allow enough time for the link partner 159*7126Sml29623 * to send an acknowledgement for packets that the hardware sent to it. The 160*7126Sml29623 * hardware resends the packets earlier than it should be in those instances. 161*7126Sml29623 * This behavior caused some switches to acknowledge the wrong packets 162*7126Sml29623 * and it triggered the fatal error. 163*7126Sml29623 * This software workaround is to set the replay timer to a value 164*7126Sml29623 * suggested by the hardware team. 165*7126Sml29623 * 166*7126Sml29623 * PCI config space replay timer register: 167*7126Sml29623 * The following replay timeout value is 0xc 168*7126Sml29623 * for bit 14:18. 169*7126Sml29623 */ 170*7126Sml29623 #define PCI_REPLAY_TIMEOUT_CFG_OFFSET 0xb8 171*7126Sml29623 #define PCI_REPLAY_TIMEOUT_SHIFT 14 172*7126Sml29623 173*7126Sml29623 uint32_t nxge_set_replay_timer = 1; 174*7126Sml29623 uint32_t nxge_replay_timeout = 0xc; 175*7126Sml29623 1763859Sml29623 #if defined(sun4v) 1773859Sml29623 /* 1783859Sml29623 * Hypervisor N2/NIU services information. 1793859Sml29623 */ 1803859Sml29623 static hsvc_info_t niu_hsvc = { 1813859Sml29623 HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER, 1823859Sml29623 NIU_MINOR_VER, "nxge" 1833859Sml29623 }; 1846495Sspeer 1856495Sspeer static int nxge_hsvc_register(p_nxge_t); 1863859Sml29623 #endif 1873859Sml29623 1883859Sml29623 /* 1893859Sml29623 * Function Prototypes 1903859Sml29623 */ 1913859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t); 1923859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t); 1933859Sml29623 static void nxge_unattach(p_nxge_t); 1943859Sml29623 1953859Sml29623 #if NXGE_PROPERTY 1963859Sml29623 static void nxge_remove_hard_properties(p_nxge_t); 1973859Sml29623 #endif 1983859Sml29623 1996495Sspeer /* 2006495Sspeer * These two functions are required by nxge_hio.c 2016495Sspeer */ 2026495Sspeer extern int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr); 2036495Sspeer extern int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot); 2046495Sspeer 2053859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t); 2063859Sml29623 2073859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t); 2083859Sml29623 static void nxge_destroy_mutexes(p_nxge_t); 2093859Sml29623 2103859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep); 2113859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep); 2123859Sml29623 #ifdef NXGE_DEBUG 2133859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep); 2143859Sml29623 #endif 2153859Sml29623 2163859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep); 2173859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep); 2183859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep); 2193859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep); 2203859Sml29623 2213859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep); 2223859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t); 2233859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t); 2243859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep); 2253859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep); 2263859Sml29623 2273859Sml29623 static void nxge_suspend(p_nxge_t); 2283859Sml29623 static nxge_status_t nxge_resume(p_nxge_t); 2293859Sml29623 2303859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t); 2313859Sml29623 static void nxge_destroy_dev(p_nxge_t); 2323859Sml29623 2333859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t); 2343859Sml29623 static void nxge_free_mem_pool(p_nxge_t); 2353859Sml29623 2366495Sspeer nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t); 2373859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t); 2383859Sml29623 2396495Sspeer nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t); 2403859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t); 2413859Sml29623 2423859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t, 2433859Sml29623 struct ddi_dma_attr *, 2443859Sml29623 size_t, ddi_device_acc_attr_t *, uint_t, 2453859Sml29623 p_nxge_dma_common_t); 2463859Sml29623 2473859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t); 2486495Sspeer static void nxge_dma_free_rx_data_buf(p_nxge_dma_common_t); 2493859Sml29623 2503859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t, 2513859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2523859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2533859Sml29623 2543859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t, 2553859Sml29623 p_nxge_dma_common_t *, size_t); 2563859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2573859Sml29623 2586495Sspeer extern nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t, 2593859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 2603859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 2613859Sml29623 2626495Sspeer extern nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t, 2633859Sml29623 p_nxge_dma_common_t *, 2643859Sml29623 size_t); 2653859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 2663859Sml29623 2673859Sml29623 static int nxge_init_common_dev(p_nxge_t); 2683859Sml29623 static void nxge_uninit_common_dev(p_nxge_t); 2696512Ssowmini extern int nxge_param_set_mac(p_nxge_t, queue_t *, mblk_t *, 2706512Ssowmini char *, caddr_t); 2713859Sml29623 2723859Sml29623 /* 2733859Sml29623 * The next declarations are for the GLDv3 interface. 2743859Sml29623 */ 2753859Sml29623 static int nxge_m_start(void *); 2763859Sml29623 static void nxge_m_stop(void *); 2773859Sml29623 static int nxge_m_unicst(void *, const uint8_t *); 2783859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *); 2793859Sml29623 static int nxge_m_promisc(void *, boolean_t); 2803859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *); 2813859Sml29623 static void nxge_m_resources(void *); 2823859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *); 2833859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t); 2843859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr, 2853859Sml29623 mac_addr_slot_t slot); 2866495Sspeer void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, 2873859Sml29623 boolean_t factory); 2883859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr); 2893859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr); 2903859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr); 2916439Sml29623 static boolean_t nxge_m_getcapab(void *, mac_capab_t, void *); 2926439Sml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t, 2936439Sml29623 uint_t, const void *); 2946439Sml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t, 2956512Ssowmini uint_t, uint_t, void *); 2966439Sml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t, 2976439Sml29623 const void *); 2986512Ssowmini static int nxge_get_priv_prop(nxge_t *, const char *, uint_t, uint_t, 2996439Sml29623 void *); 3006512Ssowmini static int nxge_get_def_val(nxge_t *, mac_prop_id_t, uint_t, void *); 3016512Ssowmini 3026705Sml29623 static void nxge_niu_peu_reset(p_nxge_t nxgep); 303*7126Sml29623 static void nxge_set_pci_replay_timeout(nxge_t *); 3046512Ssowmini 3056512Ssowmini mac_priv_prop_t nxge_priv_props[] = { 3066512Ssowmini {"_adv_10gfdx_cap", MAC_PROP_PERM_RW}, 3076512Ssowmini {"_adv_pause_cap", MAC_PROP_PERM_RW}, 3086512Ssowmini {"_function_number", MAC_PROP_PERM_READ}, 3096512Ssowmini {"_fw_version", MAC_PROP_PERM_READ}, 3106512Ssowmini {"_port_mode", MAC_PROP_PERM_READ}, 3116512Ssowmini {"_hot_swap_phy", MAC_PROP_PERM_READ}, 3126512Ssowmini {"_accept_jumbo", MAC_PROP_PERM_RW}, 3136512Ssowmini {"_rxdma_intr_time", MAC_PROP_PERM_RW}, 3146512Ssowmini {"_rxdma_intr_pkts", MAC_PROP_PERM_RW}, 3156512Ssowmini {"_class_opt_ipv4_tcp", MAC_PROP_PERM_RW}, 3166512Ssowmini {"_class_opt_ipv4_udp", MAC_PROP_PERM_RW}, 3176512Ssowmini {"_class_opt_ipv4_ah", MAC_PROP_PERM_RW}, 3186512Ssowmini {"_class_opt_ipv4_sctp", MAC_PROP_PERM_RW}, 3196512Ssowmini {"_class_opt_ipv6_tcp", MAC_PROP_PERM_RW}, 3206512Ssowmini {"_class_opt_ipv6_udp", MAC_PROP_PERM_RW}, 3216512Ssowmini {"_class_opt_ipv6_ah", MAC_PROP_PERM_RW}, 3226512Ssowmini {"_class_opt_ipv6_sctp", MAC_PROP_PERM_RW}, 3236512Ssowmini {"_soft_lso_enable", MAC_PROP_PERM_RW} 3246512Ssowmini }; 3256512Ssowmini 3266512Ssowmini #define NXGE_MAX_PRIV_PROPS \ 3276512Ssowmini (sizeof (nxge_priv_props)/sizeof (mac_priv_prop_t)) 3286439Sml29623 3296439Sml29623 #define NXGE_M_CALLBACK_FLAGS\ 3306439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3316439Sml29623 3323859Sml29623 3333859Sml29623 #define NXGE_NEPTUNE_MAGIC 0x4E584745UL 3343859Sml29623 #define MAX_DUMP_SZ 256 3353859Sml29623 3366439Sml29623 #define NXGE_M_CALLBACK_FLAGS \ 3376439Sml29623 (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 3386439Sml29623 3396495Sspeer mac_callbacks_t nxge_m_callbacks = { 3403859Sml29623 NXGE_M_CALLBACK_FLAGS, 3413859Sml29623 nxge_m_stat, 3423859Sml29623 nxge_m_start, 3433859Sml29623 nxge_m_stop, 3443859Sml29623 nxge_m_promisc, 3453859Sml29623 nxge_m_multicst, 3463859Sml29623 nxge_m_unicst, 3473859Sml29623 nxge_m_tx, 3483859Sml29623 nxge_m_resources, 3493859Sml29623 nxge_m_ioctl, 3506439Sml29623 nxge_m_getcapab, 3516439Sml29623 NULL, 3526439Sml29623 NULL, 3536439Sml29623 nxge_m_setprop, 3546439Sml29623 nxge_m_getprop 3553859Sml29623 }; 3563859Sml29623 3573859Sml29623 void 3583859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *); 3593859Sml29623 3605013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */ 3615013Sml29623 #define NXGE_MSIX_REQUEST_10G 8 3625013Sml29623 #define NXGE_MSIX_REQUEST_1G 2 3635013Sml29623 static int nxge_create_msi_property(p_nxge_t); 3645013Sml29623 3653859Sml29623 /* 3663859Sml29623 * These global variables control the message 3673859Sml29623 * output. 3683859Sml29623 */ 3693859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG; 3706495Sspeer uint64_t nxge_debug_level; 3713859Sml29623 3723859Sml29623 /* 3733859Sml29623 * This list contains the instance structures for the Neptune 3743859Sml29623 * devices present in the system. The lock exists to guarantee 3753859Sml29623 * mutually exclusive access to the list. 3763859Sml29623 */ 3773859Sml29623 void *nxge_list = NULL; 3783859Sml29623 3793859Sml29623 void *nxge_hw_list = NULL; 3803859Sml29623 nxge_os_mutex_t nxge_common_lock; 3813859Sml29623 3823859Sml29623 extern uint64_t npi_debug_level; 3833859Sml29623 3843859Sml29623 extern nxge_status_t nxge_ldgv_init(p_nxge_t, int *, int *); 3853859Sml29623 extern nxge_status_t nxge_ldgv_init_n2(p_nxge_t, int *, int *); 3863859Sml29623 extern nxge_status_t nxge_ldgv_uninit(p_nxge_t); 3873859Sml29623 extern nxge_status_t nxge_intr_ldgv_init(p_nxge_t); 3883859Sml29623 extern void nxge_fm_init(p_nxge_t, 3893859Sml29623 ddi_device_acc_attr_t *, 3903859Sml29623 ddi_device_acc_attr_t *, 3913859Sml29623 ddi_dma_attr_t *); 3923859Sml29623 extern void nxge_fm_fini(p_nxge_t); 3933859Sml29623 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t); 3943859Sml29623 3953859Sml29623 /* 3963859Sml29623 * Count used to maintain the number of buffers being used 3973859Sml29623 * by Neptune instances and loaned up to the upper layers. 3983859Sml29623 */ 3993859Sml29623 uint32_t nxge_mblks_pending = 0; 4003859Sml29623 4013859Sml29623 /* 4023859Sml29623 * Device register access attributes for PIO. 4033859Sml29623 */ 4043859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = { 4053859Sml29623 DDI_DEVICE_ATTR_V0, 4063859Sml29623 DDI_STRUCTURE_LE_ACC, 4073859Sml29623 DDI_STRICTORDER_ACC, 4083859Sml29623 }; 4093859Sml29623 4103859Sml29623 /* 4113859Sml29623 * Device descriptor access attributes for DMA. 4123859Sml29623 */ 4133859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = { 4143859Sml29623 DDI_DEVICE_ATTR_V0, 4153859Sml29623 DDI_STRUCTURE_LE_ACC, 4163859Sml29623 DDI_STRICTORDER_ACC 4173859Sml29623 }; 4183859Sml29623 4193859Sml29623 /* 4203859Sml29623 * Device buffer access attributes for DMA. 4213859Sml29623 */ 4223859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = { 4233859Sml29623 DDI_DEVICE_ATTR_V0, 4243859Sml29623 DDI_STRUCTURE_BE_ACC, 4253859Sml29623 DDI_STRICTORDER_ACC 4263859Sml29623 }; 4273859Sml29623 4283859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = { 4293859Sml29623 DMA_ATTR_V0, /* version number. */ 4303859Sml29623 0, /* low address */ 4313859Sml29623 0xffffffffffffffff, /* high address */ 4323859Sml29623 0xffffffffffffffff, /* address counter max */ 4333859Sml29623 #ifndef NIU_PA_WORKAROUND 4343859Sml29623 0x100000, /* alignment */ 4353859Sml29623 #else 4363859Sml29623 0x2000, 4373859Sml29623 #endif 4383859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4393859Sml29623 0x1, /* minimum transfer size */ 4403859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4413859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4423859Sml29623 1, /* scatter/gather list length */ 4433859Sml29623 (unsigned int) 1, /* granularity */ 4443859Sml29623 0 /* attribute flags */ 4453859Sml29623 }; 4463859Sml29623 4473859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = { 4483859Sml29623 DMA_ATTR_V0, /* version number. */ 4493859Sml29623 0, /* low address */ 4503859Sml29623 0xffffffffffffffff, /* high address */ 4513859Sml29623 0xffffffffffffffff, /* address counter max */ 4523859Sml29623 #if defined(_BIG_ENDIAN) 4533859Sml29623 0x2000, /* alignment */ 4543859Sml29623 #else 4553859Sml29623 0x1000, /* alignment */ 4563859Sml29623 #endif 4573859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4583859Sml29623 0x1, /* minimum transfer size */ 4593859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4603859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4613859Sml29623 5, /* scatter/gather list length */ 4623859Sml29623 (unsigned int) 1, /* granularity */ 4633859Sml29623 0 /* attribute flags */ 4643859Sml29623 }; 4653859Sml29623 4663859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = { 4673859Sml29623 DMA_ATTR_V0, /* version number. */ 4683859Sml29623 0, /* low address */ 4693859Sml29623 0xffffffffffffffff, /* high address */ 4703859Sml29623 0xffffffffffffffff, /* address counter max */ 4713859Sml29623 0x2000, /* alignment */ 4723859Sml29623 0xfc00fc, /* dlim_burstsizes */ 4733859Sml29623 0x1, /* minimum transfer size */ 4743859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 4753859Sml29623 0xffffffffffffffff, /* maximum segment size */ 4763859Sml29623 1, /* scatter/gather list length */ 4773859Sml29623 (unsigned int) 1, /* granularity */ 4784781Ssbehera DDI_DMA_RELAXED_ORDERING /* attribute flags */ 4793859Sml29623 }; 4803859Sml29623 4813859Sml29623 ddi_dma_lim_t nxge_dma_limits = { 4823859Sml29623 (uint_t)0, /* dlim_addr_lo */ 4833859Sml29623 (uint_t)0xffffffff, /* dlim_addr_hi */ 4843859Sml29623 (uint_t)0xffffffff, /* dlim_cntr_max */ 4853859Sml29623 (uint_t)0xfc00fc, /* dlim_burstsizes for 32 and 64 bit xfers */ 4863859Sml29623 0x1, /* dlim_minxfer */ 4873859Sml29623 1024 /* dlim_speed */ 4883859Sml29623 }; 4893859Sml29623 4903859Sml29623 dma_method_t nxge_force_dma = DVMA; 4913859Sml29623 4923859Sml29623 /* 4933859Sml29623 * dma chunk sizes. 4943859Sml29623 * 4953859Sml29623 * Try to allocate the largest possible size 4963859Sml29623 * so that fewer number of dma chunks would be managed 4973859Sml29623 */ 4983859Sml29623 #ifdef NIU_PA_WORKAROUND 4993859Sml29623 size_t alloc_sizes [] = {0x2000}; 5003859Sml29623 #else 5013859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000, 5023859Sml29623 0x10000, 0x20000, 0x40000, 0x80000, 5035770Sml29623 0x100000, 0x200000, 0x400000, 0x800000, 5045770Sml29623 0x1000000, 0x2000000, 0x4000000}; 5053859Sml29623 #endif 5063859Sml29623 5073859Sml29623 /* 5083859Sml29623 * Translate "dev_t" to a pointer to the associated "dev_info_t". 5093859Sml29623 */ 5103859Sml29623 5116495Sspeer extern void nxge_get_environs(nxge_t *); 5126495Sspeer 5133859Sml29623 static int 5143859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd) 5153859Sml29623 { 5163859Sml29623 p_nxge_t nxgep = NULL; 5173859Sml29623 int instance; 5183859Sml29623 int status = DDI_SUCCESS; 5193859Sml29623 uint8_t portn; 5203859Sml29623 nxge_mmac_t *mmac_info; 5213859Sml29623 5223859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach")); 5233859Sml29623 5243859Sml29623 /* 5253859Sml29623 * Get the device instance since we'll need to setup 5263859Sml29623 * or retrieve a soft state for this instance. 5273859Sml29623 */ 5283859Sml29623 instance = ddi_get_instance(dip); 5293859Sml29623 5303859Sml29623 switch (cmd) { 5313859Sml29623 case DDI_ATTACH: 5323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH")); 5333859Sml29623 break; 5343859Sml29623 5353859Sml29623 case DDI_RESUME: 5363859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME")); 5373859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5383859Sml29623 if (nxgep == NULL) { 5393859Sml29623 status = DDI_FAILURE; 5403859Sml29623 break; 5413859Sml29623 } 5423859Sml29623 if (nxgep->dip != dip) { 5433859Sml29623 status = DDI_FAILURE; 5443859Sml29623 break; 5453859Sml29623 } 5463859Sml29623 if (nxgep->suspended == DDI_PM_SUSPEND) { 5473859Sml29623 status = ddi_dev_is_needed(nxgep->dip, 0, 1); 5483859Sml29623 } else { 5494185Sspeer status = nxge_resume(nxgep); 5503859Sml29623 } 5513859Sml29623 goto nxge_attach_exit; 5523859Sml29623 5533859Sml29623 case DDI_PM_RESUME: 5543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME")); 5553859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 5563859Sml29623 if (nxgep == NULL) { 5573859Sml29623 status = DDI_FAILURE; 5583859Sml29623 break; 5593859Sml29623 } 5603859Sml29623 if (nxgep->dip != dip) { 5613859Sml29623 status = DDI_FAILURE; 5623859Sml29623 break; 5633859Sml29623 } 5644185Sspeer status = nxge_resume(nxgep); 5653859Sml29623 goto nxge_attach_exit; 5663859Sml29623 5673859Sml29623 default: 5683859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown")); 5693859Sml29623 status = DDI_FAILURE; 5703859Sml29623 goto nxge_attach_exit; 5713859Sml29623 } 5723859Sml29623 5733859Sml29623 5743859Sml29623 if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) { 5753859Sml29623 status = DDI_FAILURE; 5763859Sml29623 goto nxge_attach_exit; 5773859Sml29623 } 5783859Sml29623 5793859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 5803859Sml29623 if (nxgep == NULL) { 5814977Sraghus status = NXGE_ERROR; 5824977Sraghus goto nxge_attach_fail2; 5833859Sml29623 } 5843859Sml29623 5854693Stm144005 nxgep->nxge_magic = NXGE_MAGIC; 5864693Stm144005 5873859Sml29623 nxgep->drv_state = 0; 5883859Sml29623 nxgep->dip = dip; 5893859Sml29623 nxgep->instance = instance; 5903859Sml29623 nxgep->p_dip = ddi_get_parent(dip); 5913859Sml29623 nxgep->nxge_debug_level = nxge_debug_level; 5923859Sml29623 npi_debug_level = nxge_debug_level; 5933859Sml29623 5946495Sspeer /* Are we a guest running in a Hybrid I/O environment? */ 5956495Sspeer nxge_get_environs(nxgep); 5963859Sml29623 5973859Sml29623 status = nxge_map_regs(nxgep); 5986495Sspeer 5993859Sml29623 if (status != NXGE_OK) { 6003859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed")); 6014977Sraghus goto nxge_attach_fail3; 6023859Sml29623 } 6033859Sml29623 6046495Sspeer nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, 6056495Sspeer &nxge_dev_desc_dma_acc_attr, 6066495Sspeer &nxge_rx_dma_attr); 6076495Sspeer 6086495Sspeer /* Create & initialize the per-Neptune data structure */ 6096495Sspeer /* (even if we're a guest). */ 6103859Sml29623 status = nxge_init_common_dev(nxgep); 6113859Sml29623 if (status != NXGE_OK) { 6123859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6136512Ssowmini "nxge_init_common_dev failed")); 6144977Sraghus goto nxge_attach_fail4; 6153859Sml29623 } 6163859Sml29623 617*7126Sml29623 /* 618*7126Sml29623 * Software workaround: set the replay timer. 619*7126Sml29623 */ 620*7126Sml29623 if (nxgep->niu_type != N2_NIU) { 621*7126Sml29623 nxge_set_pci_replay_timeout(nxgep); 622*7126Sml29623 } 623*7126Sml29623 6246495Sspeer #if defined(sun4v) 6256495Sspeer /* This is required by nxge_hio_init(), which follows. */ 6266495Sspeer if ((status = nxge_hsvc_register(nxgep)) != DDI_SUCCESS) 6276495Sspeer goto nxge_attach_fail; 6286495Sspeer #endif 6296495Sspeer 6306495Sspeer if ((status = nxge_hio_init(nxgep)) != NXGE_OK) { 6316495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 6326512Ssowmini "nxge_hio_init failed")); 6336495Sspeer goto nxge_attach_fail4; 6346495Sspeer } 6356495Sspeer 6364732Sdavemq if (nxgep->niu_type == NEPTUNE_2_10GF) { 6374732Sdavemq if (nxgep->function_num > 1) { 6386028Ssbehera NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported" 6394732Sdavemq " function %d. Only functions 0 and 1 are " 6404732Sdavemq "supported for this card.", nxgep->function_num)); 6414732Sdavemq status = NXGE_ERROR; 6424977Sraghus goto nxge_attach_fail4; 6434732Sdavemq } 6444732Sdavemq } 6454732Sdavemq 6466495Sspeer if (isLDOMguest(nxgep)) { 6476495Sspeer /* 6486495Sspeer * Use the function number here. 6496495Sspeer */ 6506495Sspeer nxgep->mac.portnum = nxgep->function_num; 6516495Sspeer nxgep->mac.porttype = PORT_TYPE_LOGICAL; 6526495Sspeer 6536495Sspeer /* XXX We'll set the MAC address counts to 1 for now. */ 6546495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6556495Sspeer mmac_info->num_mmac = 1; 6566495Sspeer mmac_info->naddrfree = 1; 6573859Sml29623 } else { 6586495Sspeer portn = NXGE_GET_PORT_NUM(nxgep->function_num); 6596495Sspeer nxgep->mac.portnum = portn; 6606495Sspeer if ((portn == 0) || (portn == 1)) 6616495Sspeer nxgep->mac.porttype = PORT_TYPE_XMAC; 6626495Sspeer else 6636495Sspeer nxgep->mac.porttype = PORT_TYPE_BMAC; 6646495Sspeer /* 6656495Sspeer * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC) 6666495Sspeer * internally, the rest 2 ports use BMAC (1G "Big" MAC). 6676495Sspeer * The two types of MACs have different characterizations. 6686495Sspeer */ 6696495Sspeer mmac_info = &nxgep->nxge_mmac_info; 6706495Sspeer if (nxgep->function_num < 2) { 6716495Sspeer mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY; 6726495Sspeer mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY; 6736495Sspeer } else { 6746495Sspeer mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY; 6756495Sspeer mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY; 6766495Sspeer } 6773859Sml29623 } 6783859Sml29623 /* 6793859Sml29623 * Setup the Ndd parameters for the this instance. 6803859Sml29623 */ 6813859Sml29623 nxge_init_param(nxgep); 6823859Sml29623 6833859Sml29623 /* 6843859Sml29623 * Setup Register Tracing Buffer. 6853859Sml29623 */ 6863859Sml29623 npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf); 6873859Sml29623 6883859Sml29623 /* init stats ptr */ 6893859Sml29623 nxge_init_statsp(nxgep); 6904185Sspeer 6914977Sraghus /* 6926495Sspeer * Copy the vpd info from eeprom to a local data 6936495Sspeer * structure, and then check its validity. 6944977Sraghus */ 6956495Sspeer if (!isLDOMguest(nxgep)) { 6966495Sspeer int *regp; 6976495Sspeer uint_t reglen; 6986495Sspeer int rv; 6996495Sspeer 7006495Sspeer nxge_vpd_info_get(nxgep); 7016495Sspeer 7026495Sspeer /* Find the NIU config handle. */ 7036495Sspeer rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, 7046495Sspeer ddi_get_parent(nxgep->dip), DDI_PROP_DONTPASS, 7056495Sspeer "reg", ®p, ®len); 7066495Sspeer 7076495Sspeer if (rv != DDI_PROP_SUCCESS) { 7086495Sspeer goto nxge_attach_fail5; 7096495Sspeer } 7106495Sspeer /* 7116495Sspeer * The address_hi, that is the first int, in the reg 7126495Sspeer * property consists of config handle, but need to remove 7136495Sspeer * the bits 28-31 which are OBP specific info. 7146495Sspeer */ 7156495Sspeer nxgep->niu_cfg_hdl = (*regp) & 0xFFFFFFF; 7166495Sspeer ddi_prop_free(regp); 7176495Sspeer } 7186495Sspeer 7196495Sspeer if (isLDOMguest(nxgep)) { 7206495Sspeer uchar_t *prop_val; 7216495Sspeer uint_t prop_len; 7226495Sspeer 7236495Sspeer extern void nxge_get_logical_props(p_nxge_t); 7246495Sspeer 7256495Sspeer nxgep->statsp->mac_stats.xcvr_inuse = LOGICAL_XCVR; 7266495Sspeer nxgep->mac.portmode = PORT_LOGICAL; 7276495Sspeer (void) ddi_prop_update_string(DDI_DEV_T_NONE, nxgep->dip, 7286495Sspeer "phy-type", "virtual transceiver"); 7296495Sspeer 7306495Sspeer nxgep->nports = 1; 7316495Sspeer nxgep->board_ver = 0; /* XXX What? */ 7326495Sspeer 7336495Sspeer /* 7346495Sspeer * local-mac-address property gives us info on which 7356495Sspeer * specific MAC address the Hybrid resource is associated 7366495Sspeer * with. 7376495Sspeer */ 7386495Sspeer if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0, 7396495Sspeer "local-mac-address", &prop_val, 7406495Sspeer &prop_len) != DDI_PROP_SUCCESS) { 7416495Sspeer goto nxge_attach_fail5; 7426495Sspeer } 7436495Sspeer if (prop_len != ETHERADDRL) { 7446495Sspeer ddi_prop_free(prop_val); 7456495Sspeer goto nxge_attach_fail5; 7466495Sspeer } 7476495Sspeer ether_copy(prop_val, nxgep->hio_mac_addr); 7486495Sspeer ddi_prop_free(prop_val); 7496495Sspeer nxge_get_logical_props(nxgep); 7506495Sspeer 7516495Sspeer } else { 7526495Sspeer status = nxge_xcvr_find(nxgep); 7536495Sspeer 7546495Sspeer if (status != NXGE_OK) { 7556495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: " 7566512Ssowmini " Couldn't determine card type" 7576512Ssowmini " .... exit ")); 7586495Sspeer goto nxge_attach_fail5; 7596495Sspeer } 7606495Sspeer 7616495Sspeer status = nxge_get_config_properties(nxgep); 7626495Sspeer 7636495Sspeer if (status != NXGE_OK) { 7646495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 7656512Ssowmini "get_hw create failed")); 7666495Sspeer goto nxge_attach_fail; 7676495Sspeer } 7683859Sml29623 } 7693859Sml29623 7703859Sml29623 /* 7713859Sml29623 * Setup the Kstats for the driver. 7723859Sml29623 */ 7733859Sml29623 nxge_setup_kstats(nxgep); 7743859Sml29623 7756495Sspeer if (!isLDOMguest(nxgep)) 7766495Sspeer nxge_setup_param(nxgep); 7773859Sml29623 7783859Sml29623 status = nxge_setup_system_dma_pages(nxgep); 7793859Sml29623 if (status != NXGE_OK) { 7803859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed")); 7813859Sml29623 goto nxge_attach_fail; 7823859Sml29623 } 7833859Sml29623 7843859Sml29623 nxge_hw_id_init(nxgep); 7856495Sspeer 7866495Sspeer if (!isLDOMguest(nxgep)) 7876495Sspeer nxge_hw_init_niu_common(nxgep); 7883859Sml29623 7893859Sml29623 status = nxge_setup_mutexes(nxgep); 7903859Sml29623 if (status != NXGE_OK) { 7913859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed")); 7923859Sml29623 goto nxge_attach_fail; 7933859Sml29623 } 7943859Sml29623 7956495Sspeer #if defined(sun4v) 7966495Sspeer if (isLDOMguest(nxgep)) { 7976495Sspeer /* Find our VR & channel sets. */ 7986495Sspeer status = nxge_hio_vr_add(nxgep); 7996495Sspeer goto nxge_attach_exit; 8006495Sspeer } 8016495Sspeer #endif 8026495Sspeer 8033859Sml29623 status = nxge_setup_dev(nxgep); 8043859Sml29623 if (status != DDI_SUCCESS) { 8053859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed")); 8063859Sml29623 goto nxge_attach_fail; 8073859Sml29623 } 8083859Sml29623 8093859Sml29623 status = nxge_add_intrs(nxgep); 8103859Sml29623 if (status != DDI_SUCCESS) { 8113859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed")); 8123859Sml29623 goto nxge_attach_fail; 8133859Sml29623 } 8143859Sml29623 status = nxge_add_soft_intrs(nxgep); 8153859Sml29623 if (status != DDI_SUCCESS) { 8166495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 8176495Sspeer "add_soft_intr failed")); 8183859Sml29623 goto nxge_attach_fail; 8193859Sml29623 } 8203859Sml29623 8213859Sml29623 /* 8223859Sml29623 * Enable interrupts. 8233859Sml29623 */ 8243859Sml29623 nxge_intrs_enable(nxgep); 8253859Sml29623 8266835Syc148097 /* If a guest, register with vio_net instead. */ 8274977Sraghus if ((status = nxge_mac_register(nxgep)) != NXGE_OK) { 8283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8296495Sspeer "unable to register to mac layer (%d)", status)); 8303859Sml29623 goto nxge_attach_fail; 8313859Sml29623 } 8323859Sml29623 8333859Sml29623 mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN); 8343859Sml29623 8356495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8366495Sspeer "registered to mac (instance %d)", instance)); 8373859Sml29623 8386835Syc148097 /* nxge_link_monitor calls xcvr.check_link recursively */ 8393859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 8403859Sml29623 8413859Sml29623 goto nxge_attach_exit; 8423859Sml29623 8433859Sml29623 nxge_attach_fail: 8443859Sml29623 nxge_unattach(nxgep); 8454977Sraghus goto nxge_attach_fail1; 8464977Sraghus 8474977Sraghus nxge_attach_fail5: 8484977Sraghus /* 8494977Sraghus * Tear down the ndd parameters setup. 8504977Sraghus */ 8514977Sraghus nxge_destroy_param(nxgep); 8524977Sraghus 8534977Sraghus /* 8544977Sraghus * Tear down the kstat setup. 8554977Sraghus */ 8564977Sraghus nxge_destroy_kstats(nxgep); 8574977Sraghus 8584977Sraghus nxge_attach_fail4: 8594977Sraghus if (nxgep->nxge_hw_p) { 8604977Sraghus nxge_uninit_common_dev(nxgep); 8614977Sraghus nxgep->nxge_hw_p = NULL; 8624977Sraghus } 8634977Sraghus 8644977Sraghus nxge_attach_fail3: 8654977Sraghus /* 8664977Sraghus * Unmap the register setup. 8674977Sraghus */ 8684977Sraghus nxge_unmap_regs(nxgep); 8694977Sraghus 8704977Sraghus nxge_fm_fini(nxgep); 8714977Sraghus 8724977Sraghus nxge_attach_fail2: 8734977Sraghus ddi_soft_state_free(nxge_list, nxgep->instance); 8744977Sraghus 8754977Sraghus nxge_attach_fail1: 8764185Sspeer if (status != NXGE_OK) 8774185Sspeer status = (NXGE_ERROR | NXGE_DDI_FAILED); 8783859Sml29623 nxgep = NULL; 8793859Sml29623 8803859Sml29623 nxge_attach_exit: 8813859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x", 8826512Ssowmini status)); 8833859Sml29623 8843859Sml29623 return (status); 8853859Sml29623 } 8863859Sml29623 8873859Sml29623 static int 8883859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd) 8893859Sml29623 { 8903859Sml29623 int status = DDI_SUCCESS; 8913859Sml29623 int instance; 8923859Sml29623 p_nxge_t nxgep = NULL; 8933859Sml29623 8943859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach")); 8953859Sml29623 instance = ddi_get_instance(dip); 8963859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 8973859Sml29623 if (nxgep == NULL) { 8983859Sml29623 status = DDI_FAILURE; 8993859Sml29623 goto nxge_detach_exit; 9003859Sml29623 } 9013859Sml29623 9023859Sml29623 switch (cmd) { 9033859Sml29623 case DDI_DETACH: 9043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH")); 9053859Sml29623 break; 9063859Sml29623 9073859Sml29623 case DDI_PM_SUSPEND: 9083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND")); 9093859Sml29623 nxgep->suspended = DDI_PM_SUSPEND; 9103859Sml29623 nxge_suspend(nxgep); 9113859Sml29623 break; 9123859Sml29623 9133859Sml29623 case DDI_SUSPEND: 9143859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND")); 9153859Sml29623 if (nxgep->suspended != DDI_PM_SUSPEND) { 9163859Sml29623 nxgep->suspended = DDI_SUSPEND; 9173859Sml29623 nxge_suspend(nxgep); 9183859Sml29623 } 9193859Sml29623 break; 9203859Sml29623 9213859Sml29623 default: 9223859Sml29623 status = DDI_FAILURE; 9233859Sml29623 } 9243859Sml29623 9253859Sml29623 if (cmd != DDI_DETACH) 9263859Sml29623 goto nxge_detach_exit; 9273859Sml29623 9283859Sml29623 /* 9293859Sml29623 * Stop the xcvr polling. 9303859Sml29623 */ 9313859Sml29623 nxgep->suspended = cmd; 9323859Sml29623 9333859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 9343859Sml29623 9356495Sspeer if (isLDOMguest(nxgep)) { 9366495Sspeer nxge_hio_unregister(nxgep); 9376495Sspeer } else if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) { 9383859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9396512Ssowmini "<== nxge_detach status = 0x%08X", status)); 9403859Sml29623 return (DDI_FAILURE); 9413859Sml29623 } 9423859Sml29623 9433859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9446512Ssowmini "<== nxge_detach (mac_unregister) status = 0x%08X", status)); 9453859Sml29623 9463859Sml29623 nxge_unattach(nxgep); 9473859Sml29623 nxgep = NULL; 9483859Sml29623 9493859Sml29623 nxge_detach_exit: 9503859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X", 9516512Ssowmini status)); 9523859Sml29623 9533859Sml29623 return (status); 9543859Sml29623 } 9553859Sml29623 9563859Sml29623 static void 9573859Sml29623 nxge_unattach(p_nxge_t nxgep) 9583859Sml29623 { 9593859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach")); 9603859Sml29623 9613859Sml29623 if (nxgep == NULL || nxgep->dev_regs == NULL) { 9623859Sml29623 return; 9633859Sml29623 } 9643859Sml29623 9654693Stm144005 nxgep->nxge_magic = 0; 9664693Stm144005 9675780Ssbehera if (nxgep->nxge_timerid) { 9685780Ssbehera nxge_stop_timer(nxgep, nxgep->nxge_timerid); 9695780Ssbehera nxgep->nxge_timerid = 0; 9705780Ssbehera } 9715780Ssbehera 9726705Sml29623 /* 9736705Sml29623 * If this flag is set, it will affect the Neptune 9746705Sml29623 * only. 9756705Sml29623 */ 9766705Sml29623 if ((nxgep->niu_type != N2_NIU) && nxge_peu_reset_enable) { 9776705Sml29623 nxge_niu_peu_reset(nxgep); 9786705Sml29623 } 9796705Sml29623 9806495Sspeer #if defined(sun4v) 9816495Sspeer if (isLDOMguest(nxgep)) { 9826498Sspeer (void) nxge_hio_vr_release(nxgep); 9836495Sspeer } 9846495Sspeer #endif 9856495Sspeer 9863859Sml29623 if (nxgep->nxge_hw_p) { 9873859Sml29623 nxge_uninit_common_dev(nxgep); 9883859Sml29623 nxgep->nxge_hw_p = NULL; 9893859Sml29623 } 9903859Sml29623 9913859Sml29623 #if defined(sun4v) 9923859Sml29623 if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) { 9933859Sml29623 (void) hsvc_unregister(&nxgep->niu_hsvc); 9943859Sml29623 nxgep->niu_hsvc_available = B_FALSE; 9953859Sml29623 } 9963859Sml29623 #endif 9973859Sml29623 /* 9983859Sml29623 * Stop any further interrupts. 9993859Sml29623 */ 10003859Sml29623 nxge_remove_intrs(nxgep); 10013859Sml29623 10023859Sml29623 /* remove soft interrups */ 10033859Sml29623 nxge_remove_soft_intrs(nxgep); 10043859Sml29623 10053859Sml29623 /* 10063859Sml29623 * Stop the device and free resources. 10073859Sml29623 */ 10086495Sspeer if (!isLDOMguest(nxgep)) { 10096495Sspeer nxge_destroy_dev(nxgep); 10106495Sspeer } 10113859Sml29623 10123859Sml29623 /* 10133859Sml29623 * Tear down the ndd parameters setup. 10143859Sml29623 */ 10153859Sml29623 nxge_destroy_param(nxgep); 10163859Sml29623 10173859Sml29623 /* 10183859Sml29623 * Tear down the kstat setup. 10193859Sml29623 */ 10203859Sml29623 nxge_destroy_kstats(nxgep); 10213859Sml29623 10223859Sml29623 /* 10233859Sml29623 * Destroy all mutexes. 10243859Sml29623 */ 10253859Sml29623 nxge_destroy_mutexes(nxgep); 10263859Sml29623 10273859Sml29623 /* 10283859Sml29623 * Remove the list of ndd parameters which 10293859Sml29623 * were setup during attach. 10303859Sml29623 */ 10313859Sml29623 if (nxgep->dip) { 10323859Sml29623 NXGE_DEBUG_MSG((nxgep, OBP_CTL, 10336512Ssowmini " nxge_unattach: remove all properties")); 10343859Sml29623 10353859Sml29623 (void) ddi_prop_remove_all(nxgep->dip); 10363859Sml29623 } 10373859Sml29623 10383859Sml29623 #if NXGE_PROPERTY 10393859Sml29623 nxge_remove_hard_properties(nxgep); 10403859Sml29623 #endif 10413859Sml29623 10423859Sml29623 /* 10433859Sml29623 * Unmap the register setup. 10443859Sml29623 */ 10453859Sml29623 nxge_unmap_regs(nxgep); 10463859Sml29623 10473859Sml29623 nxge_fm_fini(nxgep); 10483859Sml29623 10493859Sml29623 ddi_soft_state_free(nxge_list, nxgep->instance); 10503859Sml29623 10513859Sml29623 NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach")); 10523859Sml29623 } 10533859Sml29623 10546495Sspeer #if defined(sun4v) 10556495Sspeer int 10566495Sspeer nxge_hsvc_register( 10576495Sspeer nxge_t *nxgep) 10586495Sspeer { 10596495Sspeer nxge_status_t status; 10606495Sspeer 10616495Sspeer if (nxgep->niu_type == N2_NIU) { 10626495Sspeer nxgep->niu_hsvc_available = B_FALSE; 10636495Sspeer bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t)); 10646495Sspeer if ((status = hsvc_register(&nxgep->niu_hsvc, 10656495Sspeer &nxgep->niu_min_ver)) != 0) { 10666495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10676495Sspeer "nxge_attach: %s: cannot negotiate " 10686495Sspeer "hypervisor services revision %d group: 0x%lx " 10696495Sspeer "major: 0x%lx minor: 0x%lx errno: %d", 10706495Sspeer niu_hsvc.hsvc_modname, niu_hsvc.hsvc_rev, 10716495Sspeer niu_hsvc.hsvc_group, niu_hsvc.hsvc_major, 10726495Sspeer niu_hsvc.hsvc_minor, status)); 10736495Sspeer return (DDI_FAILURE); 10746495Sspeer } 10756495Sspeer nxgep->niu_hsvc_available = B_TRUE; 10766495Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10776512Ssowmini "NIU Hypervisor service enabled")); 10786495Sspeer } 10796495Sspeer 10806495Sspeer return (DDI_SUCCESS); 10816495Sspeer } 10826495Sspeer #endif 10836495Sspeer 10843859Sml29623 static char n2_siu_name[] = "niu"; 10853859Sml29623 10863859Sml29623 static nxge_status_t 10873859Sml29623 nxge_map_regs(p_nxge_t nxgep) 10883859Sml29623 { 10893859Sml29623 int ddi_status = DDI_SUCCESS; 10903859Sml29623 p_dev_regs_t dev_regs; 10913859Sml29623 char buf[MAXPATHLEN + 1]; 10923859Sml29623 char *devname; 10933859Sml29623 #ifdef NXGE_DEBUG 10943859Sml29623 char *sysname; 10953859Sml29623 #endif 10963859Sml29623 off_t regsize; 10973859Sml29623 nxge_status_t status = NXGE_OK; 10983859Sml29623 #if !defined(_BIG_ENDIAN) 10993859Sml29623 off_t pci_offset; 11003859Sml29623 uint16_t pcie_devctl; 11013859Sml29623 #endif 11023859Sml29623 11036495Sspeer if (isLDOMguest(nxgep)) { 11046495Sspeer return (nxge_guest_regs_map(nxgep)); 11056495Sspeer } 11066495Sspeer 11073859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs")); 11083859Sml29623 nxgep->dev_regs = NULL; 11093859Sml29623 dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP); 11103859Sml29623 dev_regs->nxge_regh = NULL; 11113859Sml29623 dev_regs->nxge_pciregh = NULL; 11123859Sml29623 dev_regs->nxge_msix_regh = NULL; 11133859Sml29623 dev_regs->nxge_vir_regh = NULL; 11143859Sml29623 dev_regs->nxge_vir2_regh = NULL; 11154732Sdavemq nxgep->niu_type = NIU_TYPE_NONE; 11163859Sml29623 11173859Sml29623 devname = ddi_pathname(nxgep->dip, buf); 11183859Sml29623 ASSERT(strlen(devname) > 0); 11193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11206512Ssowmini "nxge_map_regs: pathname devname %s", devname)); 11213859Sml29623 11226835Syc148097 /* 11236835Syc148097 * The driver is running on a N2-NIU system if devname is something 11246835Syc148097 * like "/niu@80/network@0" 11256835Syc148097 */ 11263859Sml29623 if (strstr(devname, n2_siu_name)) { 11273859Sml29623 /* N2/NIU */ 11283859Sml29623 nxgep->niu_type = N2_NIU; 11293859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11306512Ssowmini "nxge_map_regs: N2/NIU devname %s", devname)); 11313859Sml29623 /* get function number */ 11323859Sml29623 nxgep->function_num = 11336512Ssowmini (devname[strlen(devname) -1] == '1' ? 1 : 0); 11343859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11356512Ssowmini "nxge_map_regs: N2/NIU function number %d", 11366512Ssowmini nxgep->function_num)); 11373859Sml29623 } else { 11383859Sml29623 int *prop_val; 11393859Sml29623 uint_t prop_len; 11403859Sml29623 uint8_t func_num; 11413859Sml29623 11423859Sml29623 if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 11436512Ssowmini 0, "reg", 11446512Ssowmini &prop_val, &prop_len) != DDI_PROP_SUCCESS) { 11453859Sml29623 NXGE_DEBUG_MSG((nxgep, VPD_CTL, 11466512Ssowmini "Reg property not found")); 11473859Sml29623 ddi_status = DDI_FAILURE; 11483859Sml29623 goto nxge_map_regs_fail0; 11493859Sml29623 11503859Sml29623 } else { 11513859Sml29623 func_num = (prop_val[0] >> 8) & 0x7; 11523859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11536512Ssowmini "Reg property found: fun # %d", 11546512Ssowmini func_num)); 11553859Sml29623 nxgep->function_num = func_num; 11566495Sspeer if (isLDOMguest(nxgep)) { 11576495Sspeer nxgep->function_num /= 2; 11586495Sspeer return (NXGE_OK); 11596495Sspeer } 11603859Sml29623 ddi_prop_free(prop_val); 11613859Sml29623 } 11623859Sml29623 } 11633859Sml29623 11643859Sml29623 switch (nxgep->niu_type) { 11653859Sml29623 default: 11663859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 0, ®size); 11673859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11686512Ssowmini "nxge_map_regs: pci config size 0x%x", regsize)); 11693859Sml29623 11703859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 0, 11716512Ssowmini (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0, 11726512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh); 11733859Sml29623 if (ddi_status != DDI_SUCCESS) { 11743859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 11756512Ssowmini "ddi_map_regs, nxge bus config regs failed")); 11763859Sml29623 goto nxge_map_regs_fail0; 11773859Sml29623 } 11783859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11796512Ssowmini "nxge_map_reg: PCI config addr 0x%0llx " 11806512Ssowmini " handle 0x%0llx", dev_regs->nxge_pciregp, 11816512Ssowmini dev_regs->nxge_pciregh)); 11823859Sml29623 /* 11833859Sml29623 * IMP IMP 11843859Sml29623 * workaround for bit swapping bug in HW 11853859Sml29623 * which ends up in no-snoop = yes 11863859Sml29623 * resulting, in DMA not synched properly 11873859Sml29623 */ 11883859Sml29623 #if !defined(_BIG_ENDIAN) 11893859Sml29623 /* workarounds for x86 systems */ 11903859Sml29623 pci_offset = 0x80 + PCIE_DEVCTL; 11913859Sml29623 pcie_devctl = 0x0; 11923859Sml29623 pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP; 11933859Sml29623 pcie_devctl |= PCIE_DEVCTL_RO_EN; 11943859Sml29623 pci_config_put16(dev_regs->nxge_pciregh, pci_offset, 11956512Ssowmini pcie_devctl); 11963859Sml29623 #endif 11973859Sml29623 11983859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 11993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12006512Ssowmini "nxge_map_regs: pio size 0x%x", regsize)); 12013859Sml29623 /* set up the device mapped register */ 12023859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12036512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12046512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12053859Sml29623 if (ddi_status != DDI_SUCCESS) { 12063859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12076512Ssowmini "ddi_map_regs for Neptune global reg failed")); 12083859Sml29623 goto nxge_map_regs_fail1; 12093859Sml29623 } 12103859Sml29623 12113859Sml29623 /* set up the msi/msi-x mapped register */ 12123859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 12133859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12146512Ssowmini "nxge_map_regs: msix size 0x%x", regsize)); 12153859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 12166512Ssowmini (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0, 12176512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh); 12183859Sml29623 if (ddi_status != DDI_SUCCESS) { 12193859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12206512Ssowmini "ddi_map_regs for msi reg failed")); 12213859Sml29623 goto nxge_map_regs_fail2; 12223859Sml29623 } 12233859Sml29623 12243859Sml29623 /* set up the vio region mapped register */ 12253859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 12263859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12276512Ssowmini "nxge_map_regs: vio size 0x%x", regsize)); 12283859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 12296512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 12306512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 12313859Sml29623 12323859Sml29623 if (ddi_status != DDI_SUCCESS) { 12333859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12346512Ssowmini "ddi_map_regs for nxge vio reg failed")); 12353859Sml29623 goto nxge_map_regs_fail3; 12363859Sml29623 } 12373859Sml29623 nxgep->dev_regs = dev_regs; 12383859Sml29623 12393859Sml29623 NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh); 12403859Sml29623 NPI_PCI_ADD_HANDLE_SET(nxgep, 12416512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_pciregp); 12423859Sml29623 NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh); 12433859Sml29623 NPI_MSI_ADD_HANDLE_SET(nxgep, 12446512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_msix_regp); 12453859Sml29623 12463859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12473859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 12483859Sml29623 12493859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 12503859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 12516512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 12523859Sml29623 12533859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 12543859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 12556512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 12563859Sml29623 12573859Sml29623 break; 12583859Sml29623 12593859Sml29623 case N2_NIU: 12603859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU")); 12613859Sml29623 /* 12623859Sml29623 * Set up the device mapped register (FWARC 2006/556) 12633859Sml29623 * (changed back to 1: reg starts at 1!) 12643859Sml29623 */ 12653859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 12663859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12676512Ssowmini "nxge_map_regs: dev size 0x%x", regsize)); 12683859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 12696512Ssowmini (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 12706512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 12713859Sml29623 12723859Sml29623 if (ddi_status != DDI_SUCCESS) { 12733859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12746512Ssowmini "ddi_map_regs for N2/NIU, global reg failed ")); 12753859Sml29623 goto nxge_map_regs_fail1; 12763859Sml29623 } 12773859Sml29623 12786495Sspeer /* set up the first vio region mapped register */ 12793859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 12803859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12816512Ssowmini "nxge_map_regs: vio (1) size 0x%x", regsize)); 12823859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 12836512Ssowmini (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 12846512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 12853859Sml29623 12863859Sml29623 if (ddi_status != DDI_SUCCESS) { 12873859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 12886512Ssowmini "ddi_map_regs for nxge vio reg failed")); 12893859Sml29623 goto nxge_map_regs_fail2; 12903859Sml29623 } 12916495Sspeer /* set up the second vio region mapped register */ 12923859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 12933859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 12946512Ssowmini "nxge_map_regs: vio (3) size 0x%x", regsize)); 12953859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 12966512Ssowmini (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0, 12976512Ssowmini &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh); 12983859Sml29623 12993859Sml29623 if (ddi_status != DDI_SUCCESS) { 13003859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 13016512Ssowmini "ddi_map_regs for nxge vio2 reg failed")); 13023859Sml29623 goto nxge_map_regs_fail3; 13033859Sml29623 } 13043859Sml29623 nxgep->dev_regs = dev_regs; 13053859Sml29623 13063859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13073859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 13083859Sml29623 13093859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 13103859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 13116512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_regp); 13123859Sml29623 13133859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 13143859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 13156512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 13163859Sml29623 13173859Sml29623 NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh); 13183859Sml29623 NPI_V2REG_ADD_HANDLE_SET(nxgep, 13196512Ssowmini (npi_reg_ptr_t)dev_regs->nxge_vir2_regp); 13203859Sml29623 13213859Sml29623 break; 13223859Sml29623 } 13233859Sml29623 13243859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx " 13256512Ssowmini " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh)); 13263859Sml29623 13273859Sml29623 goto nxge_map_regs_exit; 13283859Sml29623 nxge_map_regs_fail3: 13293859Sml29623 if (dev_regs->nxge_msix_regh) { 13303859Sml29623 ddi_regs_map_free(&dev_regs->nxge_msix_regh); 13313859Sml29623 } 13323859Sml29623 if (dev_regs->nxge_vir_regh) { 13333859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13343859Sml29623 } 13353859Sml29623 nxge_map_regs_fail2: 13363859Sml29623 if (dev_regs->nxge_regh) { 13373859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 13383859Sml29623 } 13393859Sml29623 nxge_map_regs_fail1: 13403859Sml29623 if (dev_regs->nxge_pciregh) { 13413859Sml29623 ddi_regs_map_free(&dev_regs->nxge_pciregh); 13423859Sml29623 } 13433859Sml29623 nxge_map_regs_fail0: 13443859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory")); 13453859Sml29623 kmem_free(dev_regs, sizeof (dev_regs_t)); 13463859Sml29623 13473859Sml29623 nxge_map_regs_exit: 13483859Sml29623 if (ddi_status != DDI_SUCCESS) 13493859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 13503859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs")); 13513859Sml29623 return (status); 13523859Sml29623 } 13533859Sml29623 13543859Sml29623 static void 13553859Sml29623 nxge_unmap_regs(p_nxge_t nxgep) 13563859Sml29623 { 13573859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs")); 13586495Sspeer 13596495Sspeer if (isLDOMguest(nxgep)) { 13606495Sspeer nxge_guest_regs_map_free(nxgep); 13616495Sspeer return; 13626495Sspeer } 13636495Sspeer 13643859Sml29623 if (nxgep->dev_regs) { 13653859Sml29623 if (nxgep->dev_regs->nxge_pciregh) { 13663859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13676512Ssowmini "==> nxge_unmap_regs: bus")); 13683859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh); 13693859Sml29623 nxgep->dev_regs->nxge_pciregh = NULL; 13703859Sml29623 } 13713859Sml29623 if (nxgep->dev_regs->nxge_regh) { 13723859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13736512Ssowmini "==> nxge_unmap_regs: device registers")); 13743859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_regh); 13753859Sml29623 nxgep->dev_regs->nxge_regh = NULL; 13763859Sml29623 } 13773859Sml29623 if (nxgep->dev_regs->nxge_msix_regh) { 13783859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13796512Ssowmini "==> nxge_unmap_regs: device interrupts")); 13803859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh); 13813859Sml29623 nxgep->dev_regs->nxge_msix_regh = NULL; 13823859Sml29623 } 13833859Sml29623 if (nxgep->dev_regs->nxge_vir_regh) { 13843859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13856512Ssowmini "==> nxge_unmap_regs: vio region")); 13863859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh); 13873859Sml29623 nxgep->dev_regs->nxge_vir_regh = NULL; 13883859Sml29623 } 13893859Sml29623 if (nxgep->dev_regs->nxge_vir2_regh) { 13903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13916512Ssowmini "==> nxge_unmap_regs: vio2 region")); 13923859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh); 13933859Sml29623 nxgep->dev_regs->nxge_vir2_regh = NULL; 13943859Sml29623 } 13953859Sml29623 13963859Sml29623 kmem_free(nxgep->dev_regs, sizeof (dev_regs_t)); 13973859Sml29623 nxgep->dev_regs = NULL; 13983859Sml29623 } 13993859Sml29623 14003859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs")); 14013859Sml29623 } 14023859Sml29623 14033859Sml29623 static nxge_status_t 14043859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep) 14053859Sml29623 { 14063859Sml29623 int ddi_status = DDI_SUCCESS; 14073859Sml29623 nxge_status_t status = NXGE_OK; 14083859Sml29623 nxge_classify_t *classify_ptr; 14093859Sml29623 int partition; 14103859Sml29623 14113859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes")); 14123859Sml29623 14133859Sml29623 /* 14143859Sml29623 * Get the interrupt cookie so the mutexes can be 14153859Sml29623 * Initialized. 14163859Sml29623 */ 14176495Sspeer if (isLDOMguest(nxgep)) { 14186495Sspeer nxgep->interrupt_cookie = 0; 14196495Sspeer } else { 14206495Sspeer ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0, 14216495Sspeer &nxgep->interrupt_cookie); 14226495Sspeer 14236495Sspeer if (ddi_status != DDI_SUCCESS) { 14246495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 14256495Sspeer "<== nxge_setup_mutexes: failed 0x%x", 14266495Sspeer ddi_status)); 14276495Sspeer goto nxge_setup_mutexes_exit; 14286495Sspeer } 14293859Sml29623 } 14303859Sml29623 14314693Stm144005 cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL); 14324693Stm144005 MUTEX_INIT(&nxgep->poll_lock, NULL, 14334693Stm144005 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14344693Stm144005 14353859Sml29623 /* 14364693Stm144005 * Initialize mutexes for this device. 14373859Sml29623 */ 14383859Sml29623 MUTEX_INIT(nxgep->genlock, NULL, 14396512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14403859Sml29623 MUTEX_INIT(&nxgep->ouraddr_lock, NULL, 14416512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14423859Sml29623 MUTEX_INIT(&nxgep->mif_lock, NULL, 14436512Ssowmini MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14446495Sspeer MUTEX_INIT(&nxgep->group_lock, NULL, 14456495Sspeer MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14463859Sml29623 RW_INIT(&nxgep->filter_lock, NULL, 14476512Ssowmini RW_DRIVER, (void *)nxgep->interrupt_cookie); 14483859Sml29623 14493859Sml29623 classify_ptr = &nxgep->classifier; 14503859Sml29623 /* 14513859Sml29623 * FFLP Mutexes are never used in interrupt context 14523859Sml29623 * as fflp operation can take very long time to 14533859Sml29623 * complete and hence not suitable to invoke from interrupt 14543859Sml29623 * handlers. 14553859Sml29623 */ 14563859Sml29623 MUTEX_INIT(&classify_ptr->tcam_lock, NULL, 14574732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14584977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 14593859Sml29623 MUTEX_INIT(&classify_ptr->fcram_lock, NULL, 14604732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14613859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 14623859Sml29623 MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL, 14633859Sml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 14643859Sml29623 } 14653859Sml29623 } 14663859Sml29623 14673859Sml29623 nxge_setup_mutexes_exit: 14683859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 14694732Sdavemq "<== nxge_setup_mutexes status = %x", status)); 14703859Sml29623 14713859Sml29623 if (ddi_status != DDI_SUCCESS) 14723859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 14733859Sml29623 14743859Sml29623 return (status); 14753859Sml29623 } 14763859Sml29623 14773859Sml29623 static void 14783859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep) 14793859Sml29623 { 14803859Sml29623 int partition; 14813859Sml29623 nxge_classify_t *classify_ptr; 14823859Sml29623 14833859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes")); 14843859Sml29623 RW_DESTROY(&nxgep->filter_lock); 14856495Sspeer MUTEX_DESTROY(&nxgep->group_lock); 14863859Sml29623 MUTEX_DESTROY(&nxgep->mif_lock); 14873859Sml29623 MUTEX_DESTROY(&nxgep->ouraddr_lock); 14883859Sml29623 MUTEX_DESTROY(nxgep->genlock); 14893859Sml29623 14903859Sml29623 classify_ptr = &nxgep->classifier; 14913859Sml29623 MUTEX_DESTROY(&classify_ptr->tcam_lock); 14923859Sml29623 14934693Stm144005 /* Destroy all polling resources. */ 14944693Stm144005 MUTEX_DESTROY(&nxgep->poll_lock); 14954693Stm144005 cv_destroy(&nxgep->poll_cv); 14964693Stm144005 14974693Stm144005 /* free data structures, based on HW type */ 14984977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 14993859Sml29623 MUTEX_DESTROY(&classify_ptr->fcram_lock); 15003859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 15013859Sml29623 MUTEX_DESTROY(&classify_ptr->hash_lock[partition]); 15023859Sml29623 } 15033859Sml29623 } 15043859Sml29623 15053859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes")); 15063859Sml29623 } 15073859Sml29623 15083859Sml29623 nxge_status_t 15093859Sml29623 nxge_init(p_nxge_t nxgep) 15103859Sml29623 { 15116495Sspeer nxge_status_t status = NXGE_OK; 15123859Sml29623 15133859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init")); 15143859Sml29623 15153859Sml29623 if (nxgep->drv_state & STATE_HW_INITIALIZED) { 15163859Sml29623 return (status); 15173859Sml29623 } 15183859Sml29623 15193859Sml29623 /* 15203859Sml29623 * Allocate system memory for the receive/transmit buffer blocks 15213859Sml29623 * and receive/transmit descriptor rings. 15223859Sml29623 */ 15233859Sml29623 status = nxge_alloc_mem_pool(nxgep); 15243859Sml29623 if (status != NXGE_OK) { 15253859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n")); 15263859Sml29623 goto nxge_init_fail1; 15273859Sml29623 } 15283859Sml29623 15296495Sspeer if (!isLDOMguest(nxgep)) { 15306495Sspeer /* 15316495Sspeer * Initialize and enable the TXC registers. 15326495Sspeer * (Globally enable the Tx controller, 15336495Sspeer * enable the port, configure the dma channel bitmap, 15346495Sspeer * configure the max burst size). 15356495Sspeer */ 15366495Sspeer status = nxge_txc_init(nxgep); 15376495Sspeer if (status != NXGE_OK) { 15386495Sspeer NXGE_ERROR_MSG((nxgep, 15396495Sspeer NXGE_ERR_CTL, "init txc failed\n")); 15406495Sspeer goto nxge_init_fail2; 15416495Sspeer } 15423859Sml29623 } 15433859Sml29623 15443859Sml29623 /* 15453859Sml29623 * Initialize and enable TXDMA channels. 15463859Sml29623 */ 15473859Sml29623 status = nxge_init_txdma_channels(nxgep); 15483859Sml29623 if (status != NXGE_OK) { 15493859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n")); 15503859Sml29623 goto nxge_init_fail3; 15513859Sml29623 } 15523859Sml29623 15533859Sml29623 /* 15543859Sml29623 * Initialize and enable RXDMA channels. 15553859Sml29623 */ 15563859Sml29623 status = nxge_init_rxdma_channels(nxgep); 15573859Sml29623 if (status != NXGE_OK) { 15583859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n")); 15593859Sml29623 goto nxge_init_fail4; 15603859Sml29623 } 15613859Sml29623 15623859Sml29623 /* 15636495Sspeer * The guest domain is now done. 15646495Sspeer */ 15656495Sspeer if (isLDOMguest(nxgep)) { 15666495Sspeer nxgep->drv_state |= STATE_HW_INITIALIZED; 15676495Sspeer goto nxge_init_exit; 15686495Sspeer } 15696495Sspeer 15706495Sspeer /* 15713859Sml29623 * Initialize TCAM and FCRAM (Neptune). 15723859Sml29623 */ 15733859Sml29623 status = nxge_classify_init(nxgep); 15743859Sml29623 if (status != NXGE_OK) { 15753859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n")); 15763859Sml29623 goto nxge_init_fail5; 15773859Sml29623 } 15783859Sml29623 15793859Sml29623 /* 15803859Sml29623 * Initialize ZCP 15813859Sml29623 */ 15823859Sml29623 status = nxge_zcp_init(nxgep); 15833859Sml29623 if (status != NXGE_OK) { 15843859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n")); 15853859Sml29623 goto nxge_init_fail5; 15863859Sml29623 } 15873859Sml29623 15883859Sml29623 /* 15893859Sml29623 * Initialize IPP. 15903859Sml29623 */ 15913859Sml29623 status = nxge_ipp_init(nxgep); 15923859Sml29623 if (status != NXGE_OK) { 15933859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n")); 15943859Sml29623 goto nxge_init_fail5; 15953859Sml29623 } 15963859Sml29623 15973859Sml29623 /* 15983859Sml29623 * Initialize the MAC block. 15993859Sml29623 */ 16003859Sml29623 status = nxge_mac_init(nxgep); 16013859Sml29623 if (status != NXGE_OK) { 16023859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n")); 16033859Sml29623 goto nxge_init_fail5; 16043859Sml29623 } 16053859Sml29623 16066495Sspeer nxge_intrs_enable(nxgep); /* XXX What changes do I need to make here? */ 16073859Sml29623 16083859Sml29623 /* 16093859Sml29623 * Enable hardware interrupts. 16103859Sml29623 */ 16113859Sml29623 nxge_intr_hw_enable(nxgep); 16123859Sml29623 nxgep->drv_state |= STATE_HW_INITIALIZED; 16133859Sml29623 16143859Sml29623 goto nxge_init_exit; 16153859Sml29623 16163859Sml29623 nxge_init_fail5: 16173859Sml29623 nxge_uninit_rxdma_channels(nxgep); 16183859Sml29623 nxge_init_fail4: 16193859Sml29623 nxge_uninit_txdma_channels(nxgep); 16203859Sml29623 nxge_init_fail3: 16216495Sspeer if (!isLDOMguest(nxgep)) { 16226495Sspeer (void) nxge_txc_uninit(nxgep); 16236495Sspeer } 16243859Sml29623 nxge_init_fail2: 16253859Sml29623 nxge_free_mem_pool(nxgep); 16263859Sml29623 nxge_init_fail1: 16273859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 16286512Ssowmini "<== nxge_init status (failed) = 0x%08x", status)); 16293859Sml29623 return (status); 16303859Sml29623 16313859Sml29623 nxge_init_exit: 16323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x", 16336512Ssowmini status)); 16343859Sml29623 return (status); 16353859Sml29623 } 16363859Sml29623 16373859Sml29623 16383859Sml29623 timeout_id_t 16393859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec) 16403859Sml29623 { 16416512Ssowmini if ((nxgep->suspended == 0) || (nxgep->suspended == DDI_RESUME)) { 16423859Sml29623 return (timeout(func, (caddr_t)nxgep, 16436512Ssowmini drv_usectohz(1000 * msec))); 16443859Sml29623 } 16453859Sml29623 return (NULL); 16463859Sml29623 } 16473859Sml29623 16483859Sml29623 /*ARGSUSED*/ 16493859Sml29623 void 16503859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid) 16513859Sml29623 { 16523859Sml29623 if (timerid) { 16533859Sml29623 (void) untimeout(timerid); 16543859Sml29623 } 16553859Sml29623 } 16563859Sml29623 16573859Sml29623 void 16583859Sml29623 nxge_uninit(p_nxge_t nxgep) 16593859Sml29623 { 16603859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit")); 16613859Sml29623 16623859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 16633859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16646512Ssowmini "==> nxge_uninit: not initialized")); 16653859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16666512Ssowmini "<== nxge_uninit")); 16673859Sml29623 return; 16683859Sml29623 } 16693859Sml29623 16703859Sml29623 /* stop timer */ 16713859Sml29623 if (nxgep->nxge_timerid) { 16723859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 16733859Sml29623 nxgep->nxge_timerid = 0; 16743859Sml29623 } 16753859Sml29623 16763859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 16773859Sml29623 (void) nxge_intr_hw_disable(nxgep); 16783859Sml29623 16793859Sml29623 /* 16803859Sml29623 * Reset the receive MAC side. 16813859Sml29623 */ 16823859Sml29623 (void) nxge_rx_mac_disable(nxgep); 16833859Sml29623 16843859Sml29623 /* Disable and soft reset the IPP */ 16856495Sspeer if (!isLDOMguest(nxgep)) 16866495Sspeer (void) nxge_ipp_disable(nxgep); 16873859Sml29623 16883859Sml29623 /* Free classification resources */ 16893859Sml29623 (void) nxge_classify_uninit(nxgep); 16903859Sml29623 16913859Sml29623 /* 16923859Sml29623 * Reset the transmit/receive DMA side. 16933859Sml29623 */ 16943859Sml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP); 16953859Sml29623 (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP); 16963859Sml29623 16973859Sml29623 nxge_uninit_txdma_channels(nxgep); 16983859Sml29623 nxge_uninit_rxdma_channels(nxgep); 16993859Sml29623 17003859Sml29623 /* 17013859Sml29623 * Reset the transmit MAC side. 17023859Sml29623 */ 17033859Sml29623 (void) nxge_tx_mac_disable(nxgep); 17043859Sml29623 17053859Sml29623 nxge_free_mem_pool(nxgep); 17063859Sml29623 17076705Sml29623 /* 17086705Sml29623 * Start the timer if the reset flag is not set. 17096705Sml29623 * If this reset flag is set, the link monitor 17106705Sml29623 * will not be started in order to stop furthur bus 17116705Sml29623 * activities coming from this interface. 17126705Sml29623 * The driver will start the monitor function 17136705Sml29623 * if the interface was initialized again later. 17146705Sml29623 */ 17156705Sml29623 if (!nxge_peu_reset_enable) { 17166705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 17176705Sml29623 } 17183859Sml29623 17193859Sml29623 nxgep->drv_state &= ~STATE_HW_INITIALIZED; 17203859Sml29623 17213859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: " 17226512Ssowmini "nxge_mblks_pending %d", nxge_mblks_pending)); 17233859Sml29623 } 17243859Sml29623 17253859Sml29623 void 17263859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp) 17273859Sml29623 { 17285125Sjoycey #if defined(__i386) 17295125Sjoycey size_t reg; 17305125Sjoycey #else 17313859Sml29623 uint64_t reg; 17325125Sjoycey #endif 17333859Sml29623 uint64_t regdata; 17343859Sml29623 int i, retry; 17353859Sml29623 17363859Sml29623 bcopy((char *)mp->b_rptr, (char *)®, sizeof (uint64_t)); 17373859Sml29623 regdata = 0; 17383859Sml29623 retry = 1; 17393859Sml29623 17403859Sml29623 for (i = 0; i < retry; i++) { 17413859Sml29623 NXGE_REG_RD64(nxgep->npi_handle, reg, ®data); 17423859Sml29623 } 17433859Sml29623 bcopy((char *)®data, (char *)mp->b_rptr, sizeof (uint64_t)); 17443859Sml29623 } 17453859Sml29623 17463859Sml29623 void 17473859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp) 17483859Sml29623 { 17495125Sjoycey #if defined(__i386) 17505125Sjoycey size_t reg; 17515125Sjoycey #else 17523859Sml29623 uint64_t reg; 17535125Sjoycey #endif 17543859Sml29623 uint64_t buf[2]; 17553859Sml29623 17563859Sml29623 bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t)); 17575133Sjoycey #if defined(__i386) 17585133Sjoycey reg = (size_t)buf[0]; 17595133Sjoycey #else 17603859Sml29623 reg = buf[0]; 17615133Sjoycey #endif 17623859Sml29623 17633859Sml29623 NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]); 17643859Sml29623 } 17653859Sml29623 17663859Sml29623 17673859Sml29623 nxge_os_mutex_t nxgedebuglock; 17683859Sml29623 int nxge_debug_init = 0; 17693859Sml29623 17703859Sml29623 /*ARGSUSED*/ 17713859Sml29623 /*VARARGS*/ 17723859Sml29623 void 17733859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...) 17743859Sml29623 { 17753859Sml29623 char msg_buffer[1048]; 17763859Sml29623 char prefix_buffer[32]; 17773859Sml29623 int instance; 17783859Sml29623 uint64_t debug_level; 17793859Sml29623 int cmn_level = CE_CONT; 17803859Sml29623 va_list ap; 17813859Sml29623 17826495Sspeer if (nxgep && nxgep->nxge_debug_level != nxge_debug_level) { 17836495Sspeer /* In case a developer has changed nxge_debug_level. */ 17846495Sspeer if (nxgep->nxge_debug_level != nxge_debug_level) 17856495Sspeer nxgep->nxge_debug_level = nxge_debug_level; 17866495Sspeer } 17876495Sspeer 17883859Sml29623 debug_level = (nxgep == NULL) ? nxge_debug_level : 17896512Ssowmini nxgep->nxge_debug_level; 17903859Sml29623 17913859Sml29623 if ((level & debug_level) || 17926512Ssowmini (level == NXGE_NOTE) || 17936512Ssowmini (level == NXGE_ERR_CTL)) { 17943859Sml29623 /* do the msg processing */ 17953859Sml29623 if (nxge_debug_init == 0) { 17963859Sml29623 MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL); 17973859Sml29623 nxge_debug_init = 1; 17983859Sml29623 } 17993859Sml29623 18003859Sml29623 MUTEX_ENTER(&nxgedebuglock); 18013859Sml29623 18023859Sml29623 if ((level & NXGE_NOTE)) { 18033859Sml29623 cmn_level = CE_NOTE; 18043859Sml29623 } 18053859Sml29623 18063859Sml29623 if (level & NXGE_ERR_CTL) { 18073859Sml29623 cmn_level = CE_WARN; 18083859Sml29623 } 18093859Sml29623 18103859Sml29623 va_start(ap, fmt); 18113859Sml29623 (void) vsprintf(msg_buffer, fmt, ap); 18123859Sml29623 va_end(ap); 18133859Sml29623 if (nxgep == NULL) { 18143859Sml29623 instance = -1; 18153859Sml29623 (void) sprintf(prefix_buffer, "%s :", "nxge"); 18163859Sml29623 } else { 18173859Sml29623 instance = nxgep->instance; 18183859Sml29623 (void) sprintf(prefix_buffer, 18196512Ssowmini "%s%d :", "nxge", instance); 18203859Sml29623 } 18213859Sml29623 18223859Sml29623 MUTEX_EXIT(&nxgedebuglock); 18233859Sml29623 cmn_err(cmn_level, "!%s %s\n", 18246512Ssowmini prefix_buffer, msg_buffer); 18253859Sml29623 18263859Sml29623 } 18273859Sml29623 } 18283859Sml29623 18293859Sml29623 char * 18303859Sml29623 nxge_dump_packet(char *addr, int size) 18313859Sml29623 { 18323859Sml29623 uchar_t *ap = (uchar_t *)addr; 18333859Sml29623 int i; 18343859Sml29623 static char etherbuf[1024]; 18353859Sml29623 char *cp = etherbuf; 18363859Sml29623 char digits[] = "0123456789abcdef"; 18373859Sml29623 18383859Sml29623 if (!size) 18393859Sml29623 size = 60; 18403859Sml29623 18413859Sml29623 if (size > MAX_DUMP_SZ) { 18423859Sml29623 /* Dump the leading bytes */ 18433859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18443859Sml29623 if (*ap > 0x0f) 18453859Sml29623 *cp++ = digits[*ap >> 4]; 18463859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18473859Sml29623 *cp++ = ':'; 18483859Sml29623 } 18493859Sml29623 for (i = 0; i < 20; i++) 18503859Sml29623 *cp++ = '.'; 18513859Sml29623 /* Dump the last MAX_DUMP_SZ/2 bytes */ 18523859Sml29623 ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2)); 18533859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 18543859Sml29623 if (*ap > 0x0f) 18553859Sml29623 *cp++ = digits[*ap >> 4]; 18563859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18573859Sml29623 *cp++ = ':'; 18583859Sml29623 } 18593859Sml29623 } else { 18603859Sml29623 for (i = 0; i < size; i++) { 18613859Sml29623 if (*ap > 0x0f) 18623859Sml29623 *cp++ = digits[*ap >> 4]; 18633859Sml29623 *cp++ = digits[*ap++ & 0xf]; 18643859Sml29623 *cp++ = ':'; 18653859Sml29623 } 18663859Sml29623 } 18673859Sml29623 *--cp = 0; 18683859Sml29623 return (etherbuf); 18693859Sml29623 } 18703859Sml29623 18713859Sml29623 #ifdef NXGE_DEBUG 18723859Sml29623 static void 18733859Sml29623 nxge_test_map_regs(p_nxge_t nxgep) 18743859Sml29623 { 18753859Sml29623 ddi_acc_handle_t cfg_handle; 18763859Sml29623 p_pci_cfg_t cfg_ptr; 18773859Sml29623 ddi_acc_handle_t dev_handle; 18783859Sml29623 char *dev_ptr; 18793859Sml29623 ddi_acc_handle_t pci_config_handle; 18803859Sml29623 uint32_t regval; 18813859Sml29623 int i; 18823859Sml29623 18833859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs")); 18843859Sml29623 18853859Sml29623 dev_handle = nxgep->dev_regs->nxge_regh; 18863859Sml29623 dev_ptr = (char *)nxgep->dev_regs->nxge_regp; 18873859Sml29623 18884977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 18893859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 18903859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 18913859Sml29623 18923859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 18934732Sdavemq "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr)); 18943859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 18954732Sdavemq "Neptune PCI cfg_ptr vendor id ptr 0x%llx", 18964732Sdavemq &cfg_ptr->vendorid)); 18973859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 18984732Sdavemq "\tvendorid 0x%x devid 0x%x", 18994732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0), 19004732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid, 0))); 19013859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19024732Sdavemq "PCI BAR: base 0x%x base14 0x%x base 18 0x%x " 19034732Sdavemq "bar1c 0x%x", 19044732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base, 0), 19054732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0), 19064732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0), 19074732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0))); 19083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19094732Sdavemq "\nNeptune PCI BAR: base20 0x%x base24 0x%x " 19104732Sdavemq "base 28 0x%x bar2c 0x%x\n", 19114732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0), 19124732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0), 19134732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0), 19144732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0))); 19153859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19164732Sdavemq "\nNeptune PCI BAR: base30 0x%x\n", 19174732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0))); 19183859Sml29623 19193859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 19203859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 19213859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19224732Sdavemq "first 0x%llx second 0x%llx third 0x%llx " 19234732Sdavemq "last 0x%llx ", 19244732Sdavemq NXGE_PIO_READ64(dev_handle, 19254732Sdavemq (uint64_t *)(dev_ptr + 0), 0), 19264732Sdavemq NXGE_PIO_READ64(dev_handle, 19274732Sdavemq (uint64_t *)(dev_ptr + 8), 0), 19284732Sdavemq NXGE_PIO_READ64(dev_handle, 19294732Sdavemq (uint64_t *)(dev_ptr + 16), 0), 19304732Sdavemq NXGE_PIO_READ64(cfg_handle, 19314732Sdavemq (uint64_t *)(dev_ptr + 24), 0))); 19323859Sml29623 } 19333859Sml29623 } 19343859Sml29623 19353859Sml29623 #endif 19363859Sml29623 19373859Sml29623 static void 19383859Sml29623 nxge_suspend(p_nxge_t nxgep) 19393859Sml29623 { 19403859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend")); 19413859Sml29623 19423859Sml29623 nxge_intrs_disable(nxgep); 19433859Sml29623 nxge_destroy_dev(nxgep); 19443859Sml29623 19453859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend")); 19463859Sml29623 } 19473859Sml29623 19483859Sml29623 static nxge_status_t 19493859Sml29623 nxge_resume(p_nxge_t nxgep) 19503859Sml29623 { 19513859Sml29623 nxge_status_t status = NXGE_OK; 19523859Sml29623 19533859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume")); 19544587Sjoycey 19553859Sml29623 nxgep->suspended = DDI_RESUME; 19564587Sjoycey (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 19574587Sjoycey (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START); 19584587Sjoycey (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START); 19594587Sjoycey (void) nxge_rx_mac_enable(nxgep); 19604587Sjoycey (void) nxge_tx_mac_enable(nxgep); 19614587Sjoycey nxge_intrs_enable(nxgep); 19623859Sml29623 nxgep->suspended = 0; 19633859Sml29623 19643859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19656512Ssowmini "<== nxge_resume status = 0x%x", status)); 19663859Sml29623 return (status); 19673859Sml29623 } 19683859Sml29623 19693859Sml29623 static nxge_status_t 19703859Sml29623 nxge_setup_dev(p_nxge_t nxgep) 19713859Sml29623 { 19723859Sml29623 nxge_status_t status = NXGE_OK; 19733859Sml29623 19743859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d", 19754732Sdavemq nxgep->mac.portnum)); 19763859Sml29623 19773859Sml29623 status = nxge_link_init(nxgep); 19783859Sml29623 19793859Sml29623 if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) { 19803859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19816512Ssowmini "port%d Bad register acc handle", nxgep->mac.portnum)); 19823859Sml29623 status = NXGE_ERROR; 19833859Sml29623 } 19843859Sml29623 19853859Sml29623 if (status != NXGE_OK) { 19863859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19876512Ssowmini " nxge_setup_dev status " 19886512Ssowmini "(xcvr init 0x%08x)", status)); 19893859Sml29623 goto nxge_setup_dev_exit; 19903859Sml29623 } 19913859Sml29623 19923859Sml29623 nxge_setup_dev_exit: 19933859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 19946512Ssowmini "<== nxge_setup_dev port %d status = 0x%08x", 19956512Ssowmini nxgep->mac.portnum, status)); 19963859Sml29623 19973859Sml29623 return (status); 19983859Sml29623 } 19993859Sml29623 20003859Sml29623 static void 20013859Sml29623 nxge_destroy_dev(p_nxge_t nxgep) 20023859Sml29623 { 20033859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev")); 20043859Sml29623 20053859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 20063859Sml29623 20073859Sml29623 (void) nxge_hw_stop(nxgep); 20083859Sml29623 20093859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev")); 20103859Sml29623 } 20113859Sml29623 20123859Sml29623 static nxge_status_t 20133859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep) 20143859Sml29623 { 20153859Sml29623 int ddi_status = DDI_SUCCESS; 20163859Sml29623 uint_t count; 20173859Sml29623 ddi_dma_cookie_t cookie; 20183859Sml29623 uint_t iommu_pagesize; 20193859Sml29623 nxge_status_t status = NXGE_OK; 20203859Sml29623 20216495Sspeer NXGE_ERROR_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages")); 20223859Sml29623 nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1); 20233859Sml29623 if (nxgep->niu_type != N2_NIU) { 20243859Sml29623 iommu_pagesize = dvma_pagesize(nxgep->dip); 20253859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20266512Ssowmini " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20276512Ssowmini " default_block_size %d iommu_pagesize %d", 20286512Ssowmini nxgep->sys_page_sz, 20296512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20306512Ssowmini nxgep->rx_default_block_size, 20316512Ssowmini iommu_pagesize)); 20323859Sml29623 20333859Sml29623 if (iommu_pagesize != 0) { 20343859Sml29623 if (nxgep->sys_page_sz == iommu_pagesize) { 20353859Sml29623 if (iommu_pagesize > 0x4000) 20363859Sml29623 nxgep->sys_page_sz = 0x4000; 20373859Sml29623 } else { 20383859Sml29623 if (nxgep->sys_page_sz > iommu_pagesize) 20393859Sml29623 nxgep->sys_page_sz = iommu_pagesize; 20403859Sml29623 } 20413859Sml29623 } 20423859Sml29623 } 20433859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20443859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 20456512Ssowmini "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 20466512Ssowmini "default_block_size %d page mask %d", 20476512Ssowmini nxgep->sys_page_sz, 20486512Ssowmini ddi_ptob(nxgep->dip, (ulong_t)1), 20496512Ssowmini nxgep->rx_default_block_size, 20506512Ssowmini nxgep->sys_page_mask)); 20513859Sml29623 20523859Sml29623 20533859Sml29623 switch (nxgep->sys_page_sz) { 20543859Sml29623 default: 20553859Sml29623 nxgep->sys_page_sz = 0x1000; 20563859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 20573859Sml29623 nxgep->rx_default_block_size = 0x1000; 20583859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20593859Sml29623 break; 20603859Sml29623 case 0x1000: 20613859Sml29623 nxgep->rx_default_block_size = 0x1000; 20623859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 20633859Sml29623 break; 20643859Sml29623 case 0x2000: 20653859Sml29623 nxgep->rx_default_block_size = 0x2000; 20663859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 20673859Sml29623 break; 20683859Sml29623 case 0x4000: 20693859Sml29623 nxgep->rx_default_block_size = 0x4000; 20703859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_16K; 20713859Sml29623 break; 20723859Sml29623 case 0x8000: 20733859Sml29623 nxgep->rx_default_block_size = 0x8000; 20743859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_32K; 20753859Sml29623 break; 20763859Sml29623 } 20773859Sml29623 20783859Sml29623 #ifndef USE_RX_BIG_BUF 20793859Sml29623 nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz; 20803859Sml29623 #else 20813859Sml29623 nxgep->rx_default_block_size = 0x2000; 20823859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 20833859Sml29623 #endif 20843859Sml29623 /* 20853859Sml29623 * Get the system DMA burst size. 20863859Sml29623 */ 20873859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr, 20886512Ssowmini DDI_DMA_DONTWAIT, 0, 20896512Ssowmini &nxgep->dmasparehandle); 20903859Sml29623 if (ddi_status != DDI_SUCCESS) { 20913859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 20926512Ssowmini "ddi_dma_alloc_handle: failed " 20936512Ssowmini " status 0x%x", ddi_status)); 20943859Sml29623 goto nxge_get_soft_properties_exit; 20953859Sml29623 } 20963859Sml29623 20973859Sml29623 ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL, 20986512Ssowmini (caddr_t)nxgep->dmasparehandle, 20996512Ssowmini sizeof (nxgep->dmasparehandle), 21006512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 21016512Ssowmini DDI_DMA_DONTWAIT, 0, 21026512Ssowmini &cookie, &count); 21033859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 21043859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 21056512Ssowmini "Binding spare handle to find system" 21066512Ssowmini " burstsize failed.")); 21073859Sml29623 ddi_status = DDI_FAILURE; 21083859Sml29623 goto nxge_get_soft_properties_fail1; 21093859Sml29623 } 21103859Sml29623 21113859Sml29623 nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle); 21123859Sml29623 (void) ddi_dma_unbind_handle(nxgep->dmasparehandle); 21133859Sml29623 21143859Sml29623 nxge_get_soft_properties_fail1: 21153859Sml29623 ddi_dma_free_handle(&nxgep->dmasparehandle); 21163859Sml29623 21173859Sml29623 nxge_get_soft_properties_exit: 21183859Sml29623 21193859Sml29623 if (ddi_status != DDI_SUCCESS) 21203859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 21213859Sml29623 21223859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 21236512Ssowmini "<== nxge_setup_system_dma_pages status = 0x%08x", status)); 21243859Sml29623 return (status); 21253859Sml29623 } 21263859Sml29623 21273859Sml29623 static nxge_status_t 21283859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep) 21293859Sml29623 { 21303859Sml29623 nxge_status_t status = NXGE_OK; 21313859Sml29623 21323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool")); 21333859Sml29623 21343859Sml29623 status = nxge_alloc_rx_mem_pool(nxgep); 21353859Sml29623 if (status != NXGE_OK) { 21363859Sml29623 return (NXGE_ERROR); 21373859Sml29623 } 21383859Sml29623 21393859Sml29623 status = nxge_alloc_tx_mem_pool(nxgep); 21403859Sml29623 if (status != NXGE_OK) { 21413859Sml29623 nxge_free_rx_mem_pool(nxgep); 21423859Sml29623 return (NXGE_ERROR); 21433859Sml29623 } 21443859Sml29623 21453859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool")); 21463859Sml29623 return (NXGE_OK); 21473859Sml29623 } 21483859Sml29623 21493859Sml29623 static void 21503859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep) 21513859Sml29623 { 21523859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool")); 21533859Sml29623 21543859Sml29623 nxge_free_rx_mem_pool(nxgep); 21553859Sml29623 nxge_free_tx_mem_pool(nxgep); 21563859Sml29623 21573859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool")); 21583859Sml29623 } 21593859Sml29623 21606495Sspeer nxge_status_t 21613859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep) 21623859Sml29623 { 21636495Sspeer uint32_t rdc_max; 21643859Sml29623 p_nxge_dma_pt_cfg_t p_all_cfgp; 21653859Sml29623 p_nxge_hw_pt_cfg_t p_cfgp; 21663859Sml29623 p_nxge_dma_pool_t dma_poolp; 21673859Sml29623 p_nxge_dma_common_t *dma_buf_p; 21683859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 21693859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 21703859Sml29623 uint32_t *num_chunks; /* per dma */ 21713859Sml29623 nxge_status_t status = NXGE_OK; 21723859Sml29623 21733859Sml29623 uint32_t nxge_port_rbr_size; 21743859Sml29623 uint32_t nxge_port_rbr_spare_size; 21753859Sml29623 uint32_t nxge_port_rcr_size; 21766495Sspeer uint32_t rx_cntl_alloc_size; 21773859Sml29623 21783859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool")); 21793859Sml29623 21803859Sml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 21813859Sml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config; 21826495Sspeer rdc_max = NXGE_MAX_RDCS; 21833859Sml29623 21843859Sml29623 /* 21856495Sspeer * Allocate memory for the common DMA data structures. 21863859Sml29623 */ 21873859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 21886512Ssowmini KM_SLEEP); 21893859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 21906512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 21913859Sml29623 21923859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 21936512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 21943859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 21956512Ssowmini sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP); 21963859Sml29623 21973859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 21986512Ssowmini sizeof (uint32_t) * rdc_max, KM_SLEEP); 21993859Sml29623 22003859Sml29623 /* 22016495Sspeer * Assume that each DMA channel will be configured with 22026495Sspeer * the default block size. 22036495Sspeer * rbr block counts are modulo the batch count (16). 22043859Sml29623 */ 22053859Sml29623 nxge_port_rbr_size = p_all_cfgp->rbr_size; 22063859Sml29623 nxge_port_rcr_size = p_all_cfgp->rcr_size; 22073859Sml29623 22083859Sml29623 if (!nxge_port_rbr_size) { 22093859Sml29623 nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT; 22103859Sml29623 } 22113859Sml29623 if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) { 22123859Sml29623 nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH * 22136512Ssowmini (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1)); 22143859Sml29623 } 22153859Sml29623 22163859Sml29623 p_all_cfgp->rbr_size = nxge_port_rbr_size; 22173859Sml29623 nxge_port_rbr_spare_size = nxge_rbr_spare_size; 22183859Sml29623 22193859Sml29623 if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) { 22203859Sml29623 nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH * 22216512Ssowmini (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1)); 22223859Sml29623 } 22235770Sml29623 if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) { 22245770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22255770Sml29623 "nxge_alloc_rx_mem_pool: RBR size too high %d, " 22265770Sml29623 "set to default %d", 22275770Sml29623 nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS)); 22285770Sml29623 nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS; 22295770Sml29623 } 22305770Sml29623 if (nxge_port_rcr_size > RCR_DEFAULT_MAX) { 22315770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 22325770Sml29623 "nxge_alloc_rx_mem_pool: RCR too high %d, " 22335770Sml29623 "set to default %d", 22345770Sml29623 nxge_port_rcr_size, RCR_DEFAULT_MAX)); 22355770Sml29623 nxge_port_rcr_size = RCR_DEFAULT_MAX; 22365770Sml29623 } 22373859Sml29623 22383859Sml29623 /* 22393859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 22403859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 22413859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 22423859Sml29623 * function). 22433859Sml29623 */ 22443859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 22453859Sml29623 if (nxgep->niu_type == N2_NIU) { 22463859Sml29623 nxge_port_rbr_spare_size = 0; 22473859Sml29623 if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) || 22486512Ssowmini (!ISP2(nxge_port_rbr_size))) { 22493859Sml29623 nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX; 22503859Sml29623 } 22513859Sml29623 if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) || 22526512Ssowmini (!ISP2(nxge_port_rcr_size))) { 22533859Sml29623 nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX; 22543859Sml29623 } 22553859Sml29623 } 22563859Sml29623 #endif 22573859Sml29623 22583859Sml29623 /* 22593859Sml29623 * Addresses of receive block ring, receive completion ring and the 22603859Sml29623 * mailbox must be all cache-aligned (64 bytes). 22613859Sml29623 */ 22623859Sml29623 rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size; 22633859Sml29623 rx_cntl_alloc_size *= (sizeof (rx_desc_t)); 22643859Sml29623 rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size); 22653859Sml29623 rx_cntl_alloc_size += sizeof (rxdma_mailbox_t); 22663859Sml29623 22673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: " 22686512Ssowmini "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d " 22696512Ssowmini "nxge_port_rcr_size = %d " 22706512Ssowmini "rx_cntl_alloc_size = %d", 22716512Ssowmini nxge_port_rbr_size, nxge_port_rbr_spare_size, 22726512Ssowmini nxge_port_rcr_size, 22736512Ssowmini rx_cntl_alloc_size)); 22743859Sml29623 22753859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 22763859Sml29623 if (nxgep->niu_type == N2_NIU) { 22776495Sspeer uint32_t rx_buf_alloc_size = (nxgep->rx_default_block_size * 22786495Sspeer (nxge_port_rbr_size + nxge_port_rbr_spare_size)); 22796495Sspeer 22803859Sml29623 if (!ISP2(rx_buf_alloc_size)) { 22813859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 22826512Ssowmini "==> nxge_alloc_rx_mem_pool: " 22836512Ssowmini " must be power of 2")); 22843859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 22853859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 22863859Sml29623 } 22873859Sml29623 22883859Sml29623 if (rx_buf_alloc_size > (1 << 22)) { 22893859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 22906512Ssowmini "==> nxge_alloc_rx_mem_pool: " 22916512Ssowmini " limit size to 4M")); 22923859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 22933859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 22943859Sml29623 } 22953859Sml29623 22963859Sml29623 if (rx_cntl_alloc_size < 0x2000) { 22973859Sml29623 rx_cntl_alloc_size = 0x2000; 22983859Sml29623 } 22993859Sml29623 } 23003859Sml29623 #endif 23013859Sml29623 nxgep->nxge_port_rbr_size = nxge_port_rbr_size; 23023859Sml29623 nxgep->nxge_port_rcr_size = nxge_port_rcr_size; 23036495Sspeer nxgep->nxge_port_rbr_spare_size = nxge_port_rbr_spare_size; 23046495Sspeer nxgep->nxge_port_rx_cntl_alloc_size = rx_cntl_alloc_size; 23056495Sspeer 23066495Sspeer dma_poolp->ndmas = p_cfgp->max_rdcs; 23073859Sml29623 dma_poolp->num_chunks = num_chunks; 23083859Sml29623 dma_poolp->buf_allocated = B_TRUE; 23093859Sml29623 nxgep->rx_buf_pool_p = dma_poolp; 23103859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 23113859Sml29623 23126495Sspeer dma_cntl_poolp->ndmas = p_cfgp->max_rdcs; 23133859Sml29623 dma_cntl_poolp->buf_allocated = B_TRUE; 23143859Sml29623 nxgep->rx_cntl_pool_p = dma_cntl_poolp; 23153859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 23163859Sml29623 23176495Sspeer /* Allocate the receive rings, too. */ 23186495Sspeer nxgep->rx_rbr_rings = 23196512Ssowmini KMEM_ZALLOC(sizeof (rx_rbr_rings_t), KM_SLEEP); 23206495Sspeer nxgep->rx_rbr_rings->rbr_rings = 23216512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rbr_ring_t) * rdc_max, KM_SLEEP); 23226495Sspeer nxgep->rx_rcr_rings = 23236512Ssowmini KMEM_ZALLOC(sizeof (rx_rcr_rings_t), KM_SLEEP); 23246495Sspeer nxgep->rx_rcr_rings->rcr_rings = 23256512Ssowmini KMEM_ZALLOC(sizeof (p_rx_rcr_ring_t) * rdc_max, KM_SLEEP); 23266495Sspeer nxgep->rx_mbox_areas_p = 23276512Ssowmini KMEM_ZALLOC(sizeof (rx_mbox_areas_t), KM_SLEEP); 23286495Sspeer nxgep->rx_mbox_areas_p->rxmbox_areas = 23296512Ssowmini KMEM_ZALLOC(sizeof (p_rx_mbox_t) * rdc_max, KM_SLEEP); 23306495Sspeer 23316495Sspeer nxgep->rx_rbr_rings->ndmas = nxgep->rx_rcr_rings->ndmas = 23326495Sspeer p_cfgp->max_rdcs; 23336495Sspeer 23343859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 23356512Ssowmini "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 23363859Sml29623 23373859Sml29623 nxge_alloc_rx_mem_pool_exit: 23386495Sspeer return (status); 23396495Sspeer } 23406495Sspeer 23416495Sspeer /* 23426495Sspeer * nxge_alloc_rxb 23436495Sspeer * 23446495Sspeer * Allocate buffers for an RDC. 23456495Sspeer * 23466495Sspeer * Arguments: 23476495Sspeer * nxgep 23486495Sspeer * channel The channel to map into our kernel space. 23496495Sspeer * 23506495Sspeer * Notes: 23516495Sspeer * 23526495Sspeer * NPI function calls: 23536495Sspeer * 23546495Sspeer * NXGE function calls: 23556495Sspeer * 23566495Sspeer * Registers accessed: 23576495Sspeer * 23586495Sspeer * Context: 23596495Sspeer * 23606495Sspeer * Taking apart: 23616495Sspeer * 23626495Sspeer * Open questions: 23636495Sspeer * 23646495Sspeer */ 23656495Sspeer nxge_status_t 23666495Sspeer nxge_alloc_rxb( 23676495Sspeer p_nxge_t nxgep, 23686495Sspeer int channel) 23696495Sspeer { 23706495Sspeer size_t rx_buf_alloc_size; 23716495Sspeer nxge_status_t status = NXGE_OK; 23726495Sspeer 23736495Sspeer nxge_dma_common_t **data; 23746495Sspeer nxge_dma_common_t **control; 23756495Sspeer uint32_t *num_chunks; 23766495Sspeer 23776495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 23786495Sspeer 23796495Sspeer /* 23806495Sspeer * Allocate memory for the receive buffers and descriptor rings. 23816495Sspeer * Replace these allocation functions with the interface functions 23826495Sspeer * provided by the partition manager if/when they are available. 23836495Sspeer */ 23846495Sspeer 23856495Sspeer /* 23866495Sspeer * Allocate memory for the receive buffer blocks. 23876495Sspeer */ 23886495Sspeer rx_buf_alloc_size = (nxgep->rx_default_block_size * 23896512Ssowmini (nxgep->nxge_port_rbr_size + nxgep->nxge_port_rbr_spare_size)); 23906495Sspeer 23916495Sspeer data = &nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 23926495Sspeer num_chunks = &nxgep->rx_buf_pool_p->num_chunks[channel]; 23936495Sspeer 23946495Sspeer if ((status = nxge_alloc_rx_buf_dma( 23956495Sspeer nxgep, channel, data, rx_buf_alloc_size, 23966495Sspeer nxgep->rx_default_block_size, num_chunks)) != NXGE_OK) { 23976495Sspeer return (status); 23986495Sspeer } 23996495Sspeer 24006495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_alloc_rxb(): " 24016495Sspeer "dma %d dma_buf_p %llx &dma_buf_p %llx", channel, *data, data)); 24026495Sspeer 24036495Sspeer /* 24046495Sspeer * Allocate memory for descriptor rings and mailbox. 24056495Sspeer */ 24066495Sspeer control = &nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24076495Sspeer 24086495Sspeer if ((status = nxge_alloc_rx_cntl_dma( 24096495Sspeer nxgep, channel, control, nxgep->nxge_port_rx_cntl_alloc_size)) 24106495Sspeer != NXGE_OK) { 24116495Sspeer nxge_free_rx_cntl_dma(nxgep, *control); 24126495Sspeer (*data)->buf_alloc_state |= BUF_ALLOCATED_WAIT_FREE; 24136495Sspeer nxge_free_rx_buf_dma(nxgep, *data, *num_chunks); 24146495Sspeer return (status); 24156495Sspeer } 24166495Sspeer 24173859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 24186495Sspeer "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 24193859Sml29623 24203859Sml29623 return (status); 24213859Sml29623 } 24223859Sml29623 24236495Sspeer void 24246495Sspeer nxge_free_rxb( 24256495Sspeer p_nxge_t nxgep, 24266495Sspeer int channel) 24276495Sspeer { 24286495Sspeer nxge_dma_common_t *data; 24296495Sspeer nxge_dma_common_t *control; 24306495Sspeer uint32_t num_chunks; 24316495Sspeer 24326495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb")); 24336495Sspeer 24346495Sspeer data = nxgep->rx_buf_pool_p->dma_buf_pool_p[channel]; 24356495Sspeer num_chunks = nxgep->rx_buf_pool_p->num_chunks[channel]; 24366495Sspeer nxge_free_rx_buf_dma(nxgep, data, num_chunks); 24376495Sspeer 24386495Sspeer nxgep->rx_buf_pool_p->dma_buf_pool_p[channel] = 0; 24396495Sspeer nxgep->rx_buf_pool_p->num_chunks[channel] = 0; 24406495Sspeer 24416495Sspeer control = nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel]; 24426495Sspeer nxge_free_rx_cntl_dma(nxgep, control); 24436495Sspeer 24446495Sspeer nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 24456495Sspeer 24466495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 24476495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 24486495Sspeer 24496495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_alloc_rbb")); 24506495Sspeer } 24516495Sspeer 24523859Sml29623 static void 24533859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep) 24543859Sml29623 { 24556495Sspeer int rdc_max = NXGE_MAX_RDCS; 24563859Sml29623 24573859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool")); 24583859Sml29623 24596495Sspeer if (!nxgep->rx_buf_pool_p || !nxgep->rx_buf_pool_p->buf_allocated) { 24603859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24616512Ssowmini "<== nxge_free_rx_mem_pool " 24626512Ssowmini "(null rx buf pool or buf not allocated")); 24633859Sml29623 return; 24643859Sml29623 } 24656495Sspeer if (!nxgep->rx_cntl_pool_p || !nxgep->rx_cntl_pool_p->buf_allocated) { 24663859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 24676512Ssowmini "<== nxge_free_rx_mem_pool " 24686512Ssowmini "(null rx cntl buf pool or cntl buf not allocated")); 24693859Sml29623 return; 24703859Sml29623 } 24713859Sml29623 24726495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p->dma_buf_pool_p, 24736495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 24746495Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 24756495Sspeer 24766495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->num_chunks, 24776495Sspeer sizeof (uint32_t) * rdc_max); 24786495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->dma_buf_pool_p, 24796495Sspeer sizeof (p_nxge_dma_common_t) * rdc_max); 24806495Sspeer KMEM_FREE(nxgep->rx_buf_pool_p, sizeof (nxge_dma_pool_t)); 24816495Sspeer 24826495Sspeer nxgep->rx_buf_pool_p = 0; 24836495Sspeer nxgep->rx_cntl_pool_p = 0; 24846495Sspeer 24856495Sspeer KMEM_FREE(nxgep->rx_rbr_rings->rbr_rings, 24866495Sspeer sizeof (p_rx_rbr_ring_t) * rdc_max); 24876495Sspeer KMEM_FREE(nxgep->rx_rbr_rings, sizeof (rx_rbr_rings_t)); 24886495Sspeer KMEM_FREE(nxgep->rx_rcr_rings->rcr_rings, 24896495Sspeer sizeof (p_rx_rcr_ring_t) * rdc_max); 24906495Sspeer KMEM_FREE(nxgep->rx_rcr_rings, sizeof (rx_rcr_rings_t)); 24916495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p->rxmbox_areas, 24926495Sspeer sizeof (p_rx_mbox_t) * rdc_max); 24936495Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p, sizeof (rx_mbox_areas_t)); 24946495Sspeer 24956495Sspeer nxgep->rx_rbr_rings = 0; 24966495Sspeer nxgep->rx_rcr_rings = 0; 24976495Sspeer nxgep->rx_mbox_areas_p = 0; 24983859Sml29623 24993859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool")); 25003859Sml29623 } 25013859Sml29623 25023859Sml29623 25033859Sml29623 static nxge_status_t 25043859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 25053859Sml29623 p_nxge_dma_common_t *dmap, 25063859Sml29623 size_t alloc_size, size_t block_size, uint32_t *num_chunks) 25073859Sml29623 { 25083859Sml29623 p_nxge_dma_common_t rx_dmap; 25093859Sml29623 nxge_status_t status = NXGE_OK; 25103859Sml29623 size_t total_alloc_size; 25113859Sml29623 size_t allocated = 0; 25123859Sml29623 int i, size_index, array_size; 25136495Sspeer boolean_t use_kmem_alloc = B_FALSE; 25143859Sml29623 25153859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma")); 25163859Sml29623 25173859Sml29623 rx_dmap = (p_nxge_dma_common_t) 25186512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 25196512Ssowmini KM_SLEEP); 25203859Sml29623 25213859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25226512Ssowmini " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ", 25236512Ssowmini dma_channel, alloc_size, block_size, dmap)); 25243859Sml29623 25253859Sml29623 total_alloc_size = alloc_size; 25263859Sml29623 25273859Sml29623 #if defined(RX_USE_RECLAIM_POST) 25283859Sml29623 total_alloc_size = alloc_size + alloc_size/4; 25293859Sml29623 #endif 25303859Sml29623 25313859Sml29623 i = 0; 25323859Sml29623 size_index = 0; 25333859Sml29623 array_size = sizeof (alloc_sizes)/sizeof (size_t); 25343859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 25356512Ssowmini (size_index < array_size)) 25366512Ssowmini size_index++; 25373859Sml29623 if (size_index >= array_size) { 25383859Sml29623 size_index = array_size - 1; 25393859Sml29623 } 25403859Sml29623 25416495Sspeer /* For Neptune, use kmem_alloc if the kmem flag is set. */ 25426495Sspeer if (nxgep->niu_type != N2_NIU && nxge_use_kmem_alloc) { 25436495Sspeer use_kmem_alloc = B_TRUE; 25446495Sspeer #if defined(__i386) || defined(__amd64) 25456495Sspeer size_index = 0; 25466495Sspeer #endif 25476495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25486495Sspeer "==> nxge_alloc_rx_buf_dma: " 25496495Sspeer "Neptune use kmem_alloc() - size_index %d", 25506495Sspeer size_index)); 25516495Sspeer } 25526495Sspeer 25533859Sml29623 while ((allocated < total_alloc_size) && 25546512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 25553859Sml29623 rx_dmap[i].dma_chunk_index = i; 25563859Sml29623 rx_dmap[i].block_size = block_size; 25573859Sml29623 rx_dmap[i].alength = alloc_sizes[size_index]; 25583859Sml29623 rx_dmap[i].orig_alength = rx_dmap[i].alength; 25593859Sml29623 rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 25603859Sml29623 rx_dmap[i].dma_channel = dma_channel; 25613859Sml29623 rx_dmap[i].contig_alloc_type = B_FALSE; 25626495Sspeer rx_dmap[i].kmem_alloc_type = B_FALSE; 25636495Sspeer rx_dmap[i].buf_alloc_type = DDI_MEM_ALLOC; 25643859Sml29623 25653859Sml29623 /* 25663859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 25673859Sml29623 * needs to call Hypervisor api to set up 25683859Sml29623 * logical pages. 25693859Sml29623 */ 25703859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 25713859Sml29623 rx_dmap[i].contig_alloc_type = B_TRUE; 25726495Sspeer rx_dmap[i].buf_alloc_type = CONTIG_MEM_ALLOC; 25736495Sspeer } else if (use_kmem_alloc) { 25746495Sspeer /* For Neptune, use kmem_alloc */ 25756495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25766495Sspeer "==> nxge_alloc_rx_buf_dma: " 25776495Sspeer "Neptune use kmem_alloc()")); 25786495Sspeer rx_dmap[i].kmem_alloc_type = B_TRUE; 25796495Sspeer rx_dmap[i].buf_alloc_type = KMEM_ALLOC; 25803859Sml29623 } 25813859Sml29623 25823859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 25836512Ssowmini "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x " 25846512Ssowmini "i %d nblocks %d alength %d", 25856512Ssowmini dma_channel, i, &rx_dmap[i], block_size, 25866512Ssowmini i, rx_dmap[i].nblocks, 25876512Ssowmini rx_dmap[i].alength)); 25883859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 25896512Ssowmini &nxge_rx_dma_attr, 25906512Ssowmini rx_dmap[i].alength, 25916512Ssowmini &nxge_dev_buf_dma_acc_attr, 25926512Ssowmini DDI_DMA_READ | DDI_DMA_STREAMING, 25936512Ssowmini (p_nxge_dma_common_t)(&rx_dmap[i])); 25943859Sml29623 if (status != NXGE_OK) { 25953859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 25966495Sspeer "nxge_alloc_rx_buf_dma: Alloc Failed: " 25976495Sspeer "dma %d size_index %d size requested %d", 25986495Sspeer dma_channel, 25996495Sspeer size_index, 26006495Sspeer rx_dmap[i].alength)); 26013859Sml29623 size_index--; 26023859Sml29623 } else { 26036495Sspeer rx_dmap[i].buf_alloc_state = BUF_ALLOCATED; 26046495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26056495Sspeer " nxge_alloc_rx_buf_dma DONE alloc mem: " 26066495Sspeer "dma %d dma_buf_p $%p kaddrp $%p alength %d " 26076495Sspeer "buf_alloc_state %d alloc_type %d", 26086495Sspeer dma_channel, 26096495Sspeer &rx_dmap[i], 26106495Sspeer rx_dmap[i].kaddrp, 26116495Sspeer rx_dmap[i].alength, 26126495Sspeer rx_dmap[i].buf_alloc_state, 26136495Sspeer rx_dmap[i].buf_alloc_type)); 26146495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26156495Sspeer " alloc_rx_buf_dma allocated rdc %d " 26166495Sspeer "chunk %d size %x dvma %x bufp %llx kaddrp $%p", 26176495Sspeer dma_channel, i, rx_dmap[i].alength, 26186495Sspeer rx_dmap[i].ioaddr_pp, &rx_dmap[i], 26196495Sspeer rx_dmap[i].kaddrp)); 26203859Sml29623 i++; 26213859Sml29623 allocated += alloc_sizes[size_index]; 26223859Sml29623 } 26233859Sml29623 } 26243859Sml29623 26253859Sml29623 if (allocated < total_alloc_size) { 26265770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26276495Sspeer "==> nxge_alloc_rx_buf_dma: not enough for channel %d " 26285770Sml29623 "allocated 0x%x requested 0x%x", 26295770Sml29623 dma_channel, 26305770Sml29623 allocated, total_alloc_size)); 26315770Sml29623 status = NXGE_ERROR; 26323859Sml29623 goto nxge_alloc_rx_mem_fail1; 26333859Sml29623 } 26343859Sml29623 26355770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26366495Sspeer "==> nxge_alloc_rx_buf_dma: Allocated for channel %d " 26375770Sml29623 "allocated 0x%x requested 0x%x", 26385770Sml29623 dma_channel, 26395770Sml29623 allocated, total_alloc_size)); 26405770Sml29623 26413859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26426512Ssowmini " alloc_rx_buf_dma rdc %d allocated %d chunks", 26436512Ssowmini dma_channel, i)); 26443859Sml29623 *num_chunks = i; 26453859Sml29623 *dmap = rx_dmap; 26463859Sml29623 26473859Sml29623 goto nxge_alloc_rx_mem_exit; 26483859Sml29623 26493859Sml29623 nxge_alloc_rx_mem_fail1: 26503859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 26513859Sml29623 26523859Sml29623 nxge_alloc_rx_mem_exit: 26533859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26546512Ssowmini "<== nxge_alloc_rx_buf_dma status 0x%08x", status)); 26553859Sml29623 26563859Sml29623 return (status); 26573859Sml29623 } 26583859Sml29623 26593859Sml29623 /*ARGSUSED*/ 26603859Sml29623 static void 26613859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 26623859Sml29623 uint32_t num_chunks) 26633859Sml29623 { 26643859Sml29623 int i; 26653859Sml29623 26663859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26676512Ssowmini "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks)); 26683859Sml29623 26696495Sspeer if (dmap == 0) 26706495Sspeer return; 26716495Sspeer 26723859Sml29623 for (i = 0; i < num_chunks; i++) { 26733859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26746512Ssowmini "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx", 26756512Ssowmini i, dmap)); 26766495Sspeer nxge_dma_free_rx_data_buf(dmap++); 26773859Sml29623 } 26783859Sml29623 26793859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma")); 26803859Sml29623 } 26813859Sml29623 26823859Sml29623 /*ARGSUSED*/ 26833859Sml29623 static nxge_status_t 26843859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 26853859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 26863859Sml29623 { 26873859Sml29623 p_nxge_dma_common_t rx_dmap; 26883859Sml29623 nxge_status_t status = NXGE_OK; 26893859Sml29623 26903859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma")); 26913859Sml29623 26923859Sml29623 rx_dmap = (p_nxge_dma_common_t) 26936512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 26943859Sml29623 26953859Sml29623 rx_dmap->contig_alloc_type = B_FALSE; 26966495Sspeer rx_dmap->kmem_alloc_type = B_FALSE; 26973859Sml29623 26983859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 26996512Ssowmini &nxge_desc_dma_attr, 27006512Ssowmini size, 27016512Ssowmini &nxge_dev_desc_dma_acc_attr, 27026512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 27036512Ssowmini rx_dmap); 27043859Sml29623 if (status != NXGE_OK) { 27053859Sml29623 goto nxge_alloc_rx_cntl_dma_fail1; 27063859Sml29623 } 27073859Sml29623 27083859Sml29623 *dmap = rx_dmap; 27093859Sml29623 goto nxge_alloc_rx_cntl_dma_exit; 27103859Sml29623 27113859Sml29623 nxge_alloc_rx_cntl_dma_fail1: 27123859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t)); 27133859Sml29623 27143859Sml29623 nxge_alloc_rx_cntl_dma_exit: 27153859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 27166512Ssowmini "<== nxge_alloc_rx_cntl_dma status 0x%08x", status)); 27173859Sml29623 27183859Sml29623 return (status); 27193859Sml29623 } 27203859Sml29623 27213859Sml29623 /*ARGSUSED*/ 27223859Sml29623 static void 27233859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 27243859Sml29623 { 27253859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma")); 27263859Sml29623 27276495Sspeer if (dmap == 0) 27286495Sspeer return; 27296495Sspeer 27303859Sml29623 nxge_dma_mem_free(dmap); 27313859Sml29623 27323859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma")); 27333859Sml29623 } 27343859Sml29623 27356495Sspeer typedef struct { 27366495Sspeer size_t tx_size; 27376495Sspeer size_t cr_size; 27386495Sspeer size_t threshhold; 27396495Sspeer } nxge_tdc_sizes_t; 27406495Sspeer 27416495Sspeer static 27426495Sspeer nxge_status_t 27436495Sspeer nxge_tdc_sizes( 27446495Sspeer nxge_t *nxgep, 27456495Sspeer nxge_tdc_sizes_t *sizes) 27466495Sspeer { 27476495Sspeer uint32_t threshhold; /* The bcopy() threshhold */ 27486495Sspeer size_t tx_size; /* Transmit buffer size */ 27496495Sspeer size_t cr_size; /* Completion ring size */ 27506495Sspeer 27516495Sspeer /* 27526495Sspeer * Assume that each DMA channel will be configured with the 27536495Sspeer * default transmit buffer size for copying transmit data. 27546495Sspeer * (If a packet is bigger than this, it will not be copied.) 27556495Sspeer */ 27566495Sspeer if (nxgep->niu_type == N2_NIU) { 27576495Sspeer threshhold = TX_BCOPY_SIZE; 27586495Sspeer } else { 27596495Sspeer threshhold = nxge_bcopy_thresh; 27606495Sspeer } 27616495Sspeer tx_size = nxge_tx_ring_size * threshhold; 27626495Sspeer 27636495Sspeer cr_size = nxge_tx_ring_size * sizeof (tx_desc_t); 27646495Sspeer cr_size += sizeof (txdma_mailbox_t); 27656495Sspeer 27666495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 27676495Sspeer if (nxgep->niu_type == N2_NIU) { 27686495Sspeer if (!ISP2(tx_size)) { 27696495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27706512Ssowmini "==> nxge_tdc_sizes: Tx size" 27716512Ssowmini " must be power of 2")); 27726495Sspeer return (NXGE_ERROR); 27736495Sspeer } 27746495Sspeer 27756495Sspeer if (tx_size > (1 << 22)) { 27766495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27776512Ssowmini "==> nxge_tdc_sizes: Tx size" 27786512Ssowmini " limited to 4M")); 27796495Sspeer return (NXGE_ERROR); 27806495Sspeer } 27816495Sspeer 27826495Sspeer if (cr_size < 0x2000) 27836495Sspeer cr_size = 0x2000; 27846495Sspeer } 27856495Sspeer #endif 27866495Sspeer 27876495Sspeer sizes->threshhold = threshhold; 27886495Sspeer sizes->tx_size = tx_size; 27896495Sspeer sizes->cr_size = cr_size; 27906495Sspeer 27916495Sspeer return (NXGE_OK); 27926495Sspeer } 27936495Sspeer /* 27946495Sspeer * nxge_alloc_txb 27956495Sspeer * 27966495Sspeer * Allocate buffers for an TDC. 27976495Sspeer * 27986495Sspeer * Arguments: 27996495Sspeer * nxgep 28006495Sspeer * channel The channel to map into our kernel space. 28016495Sspeer * 28026495Sspeer * Notes: 28036495Sspeer * 28046495Sspeer * NPI function calls: 28056495Sspeer * 28066495Sspeer * NXGE function calls: 28076495Sspeer * 28086495Sspeer * Registers accessed: 28096495Sspeer * 28106495Sspeer * Context: 28116495Sspeer * 28126495Sspeer * Taking apart: 28136495Sspeer * 28146495Sspeer * Open questions: 28156495Sspeer * 28166495Sspeer */ 28176495Sspeer nxge_status_t 28186495Sspeer nxge_alloc_txb( 28196495Sspeer p_nxge_t nxgep, 28206495Sspeer int channel) 28216495Sspeer { 28226495Sspeer nxge_dma_common_t **dma_buf_p; 28236495Sspeer nxge_dma_common_t **dma_cntl_p; 28246495Sspeer uint32_t *num_chunks; 28256495Sspeer nxge_status_t status = NXGE_OK; 28266495Sspeer 28276495Sspeer nxge_tdc_sizes_t sizes; 28286495Sspeer 28296495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tbb")); 28306495Sspeer 28316495Sspeer if (nxge_tdc_sizes(nxgep, &sizes) != NXGE_OK) 28326495Sspeer return (NXGE_ERROR); 28336495Sspeer 28346495Sspeer /* 28356495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28366495Sspeer * Replace these allocation functions with the interface functions 28376495Sspeer * provided by the partition manager Real Soon Now. 28386495Sspeer */ 28396495Sspeer dma_buf_p = &nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 28406495Sspeer num_chunks = &nxgep->tx_buf_pool_p->num_chunks[channel]; 28416495Sspeer 28426495Sspeer dma_cntl_p = &nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 28436495Sspeer 28446495Sspeer /* 28456495Sspeer * Allocate memory for transmit buffers and descriptor rings. 28466495Sspeer * Replace allocation functions with interface functions provided 28476495Sspeer * by the partition manager when it is available. 28486495Sspeer * 28496495Sspeer * Allocate memory for the transmit buffer pool. 28506495Sspeer */ 28516495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 28526512Ssowmini "sizes: tx: %ld, cr:%ld, th:%ld", 28536512Ssowmini sizes.tx_size, sizes.cr_size, sizes.threshhold)); 28546495Sspeer 28556495Sspeer *num_chunks = 0; 28566495Sspeer status = nxge_alloc_tx_buf_dma(nxgep, channel, dma_buf_p, 28576495Sspeer sizes.tx_size, sizes.threshhold, num_chunks); 28586495Sspeer if (status != NXGE_OK) { 28596495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_buf_dma failed!"); 28606495Sspeer return (status); 28616495Sspeer } 28626495Sspeer 28636495Sspeer /* 28646495Sspeer * Allocate memory for descriptor rings and mailbox. 28656495Sspeer */ 28666495Sspeer status = nxge_alloc_tx_cntl_dma(nxgep, channel, dma_cntl_p, 28676495Sspeer sizes.cr_size); 28686495Sspeer if (status != NXGE_OK) { 28696495Sspeer nxge_free_tx_buf_dma(nxgep, *dma_buf_p, *num_chunks); 28706495Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_cntl_dma failed!"); 28716495Sspeer return (status); 28726495Sspeer } 28736495Sspeer 28746495Sspeer return (NXGE_OK); 28756495Sspeer } 28766495Sspeer 28776495Sspeer void 28786495Sspeer nxge_free_txb( 28796495Sspeer p_nxge_t nxgep, 28806495Sspeer int channel) 28816495Sspeer { 28826495Sspeer nxge_dma_common_t *data; 28836495Sspeer nxge_dma_common_t *control; 28846495Sspeer uint32_t num_chunks; 28856495Sspeer 28866495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_txb")); 28876495Sspeer 28886495Sspeer data = nxgep->tx_buf_pool_p->dma_buf_pool_p[channel]; 28896495Sspeer num_chunks = nxgep->tx_buf_pool_p->num_chunks[channel]; 28906495Sspeer nxge_free_tx_buf_dma(nxgep, data, num_chunks); 28916495Sspeer 28926495Sspeer nxgep->tx_buf_pool_p->dma_buf_pool_p[channel] = 0; 28936495Sspeer nxgep->tx_buf_pool_p->num_chunks[channel] = 0; 28946495Sspeer 28956495Sspeer control = nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel]; 28966495Sspeer nxge_free_tx_cntl_dma(nxgep, control); 28976495Sspeer 28986495Sspeer nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel] = 0; 28996495Sspeer 29006495Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 29016495Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t)); 29026495Sspeer 29036495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_txb")); 29046495Sspeer } 29056495Sspeer 29066495Sspeer /* 29076495Sspeer * nxge_alloc_tx_mem_pool 29086495Sspeer * 29096495Sspeer * This function allocates all of the per-port TDC control data structures. 29106495Sspeer * The per-channel (TDC) data structures are allocated when needed. 29116495Sspeer * 29126495Sspeer * Arguments: 29136495Sspeer * nxgep 29146495Sspeer * 29156495Sspeer * Notes: 29166495Sspeer * 29176495Sspeer * Context: 29186495Sspeer * Any domain 29196495Sspeer */ 29206495Sspeer nxge_status_t 29213859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep) 29223859Sml29623 { 29236495Sspeer nxge_hw_pt_cfg_t *p_cfgp; 29246495Sspeer nxge_dma_pool_t *dma_poolp; 29256495Sspeer nxge_dma_common_t **dma_buf_p; 29266495Sspeer nxge_dma_pool_t *dma_cntl_poolp; 29276495Sspeer nxge_dma_common_t **dma_cntl_p; 29283859Sml29623 uint32_t *num_chunks; /* per dma */ 29296495Sspeer int tdc_max; 29303859Sml29623 29313859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool")); 29323859Sml29623 29336495Sspeer p_cfgp = &nxgep->pt_config.hw_config; 29346495Sspeer tdc_max = NXGE_MAX_TDCS; 29356495Sspeer 29363859Sml29623 /* 29373859Sml29623 * Allocate memory for each transmit DMA channel. 29383859Sml29623 */ 29393859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 29406512Ssowmini KM_SLEEP); 29413859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29426512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29433859Sml29623 29443859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 29456512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 29463859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 29476512Ssowmini sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP); 29483859Sml29623 29495770Sml29623 if (nxge_tx_ring_size > TDC_DEFAULT_MAX) { 29505770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 29515770Sml29623 "nxge_alloc_tx_mem_pool: TDC too high %d, " 29525770Sml29623 "set to default %d", 29535770Sml29623 nxge_tx_ring_size, TDC_DEFAULT_MAX)); 29545770Sml29623 nxge_tx_ring_size = TDC_DEFAULT_MAX; 29555770Sml29623 } 29565770Sml29623 29573859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 29583859Sml29623 /* 29593859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 29603859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 29613859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 29623859Sml29623 * function). The transmit ring is limited to 8K (includes the 29633859Sml29623 * mailbox). 29643859Sml29623 */ 29653859Sml29623 if (nxgep->niu_type == N2_NIU) { 29663859Sml29623 if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) || 29676512Ssowmini (!ISP2(nxge_tx_ring_size))) { 29683859Sml29623 nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX; 29693859Sml29623 } 29703859Sml29623 } 29713859Sml29623 #endif 29723859Sml29623 29733859Sml29623 nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size; 29743859Sml29623 29753859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 29766512Ssowmini sizeof (uint32_t) * tdc_max, KM_SLEEP); 29776495Sspeer 29786495Sspeer dma_poolp->ndmas = p_cfgp->tdc.owned; 29793859Sml29623 dma_poolp->num_chunks = num_chunks; 29803859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 29813859Sml29623 nxgep->tx_buf_pool_p = dma_poolp; 29823859Sml29623 29836495Sspeer dma_poolp->buf_allocated = B_TRUE; 29846495Sspeer 29856495Sspeer dma_cntl_poolp->ndmas = p_cfgp->tdc.owned; 29863859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 29873859Sml29623 nxgep->tx_cntl_pool_p = dma_cntl_poolp; 29883859Sml29623 29896495Sspeer dma_cntl_poolp->buf_allocated = B_TRUE; 29906495Sspeer 29916495Sspeer nxgep->tx_rings = 29926495Sspeer KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP); 29936495Sspeer nxgep->tx_rings->rings = 29946495Sspeer KMEM_ZALLOC(sizeof (p_tx_ring_t) * tdc_max, KM_SLEEP); 29956495Sspeer nxgep->tx_mbox_areas_p = 29966495Sspeer KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP); 29976495Sspeer nxgep->tx_mbox_areas_p->txmbox_areas_p = 29986495Sspeer KMEM_ZALLOC(sizeof (p_tx_mbox_t) * tdc_max, KM_SLEEP); 29996495Sspeer 30006495Sspeer nxgep->tx_rings->ndmas = p_cfgp->tdc.owned; 30016495Sspeer 30023859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 30036512Ssowmini "==> nxge_alloc_tx_mem_pool: ndmas %d poolp->ndmas %d", 30046512Ssowmini tdc_max, dma_poolp->ndmas)); 30056495Sspeer 30066495Sspeer return (NXGE_OK); 30073859Sml29623 } 30083859Sml29623 30096495Sspeer nxge_status_t 30103859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 30113859Sml29623 p_nxge_dma_common_t *dmap, size_t alloc_size, 30123859Sml29623 size_t block_size, uint32_t *num_chunks) 30133859Sml29623 { 30143859Sml29623 p_nxge_dma_common_t tx_dmap; 30153859Sml29623 nxge_status_t status = NXGE_OK; 30163859Sml29623 size_t total_alloc_size; 30173859Sml29623 size_t allocated = 0; 30183859Sml29623 int i, size_index, array_size; 30193859Sml29623 30203859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma")); 30213859Sml29623 30223859Sml29623 tx_dmap = (p_nxge_dma_common_t) 30236512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 30246512Ssowmini KM_SLEEP); 30253859Sml29623 30263859Sml29623 total_alloc_size = alloc_size; 30273859Sml29623 i = 0; 30283859Sml29623 size_index = 0; 30293859Sml29623 array_size = sizeof (alloc_sizes) / sizeof (size_t); 30303859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 30316512Ssowmini (size_index < array_size)) 30323859Sml29623 size_index++; 30333859Sml29623 if (size_index >= array_size) { 30343859Sml29623 size_index = array_size - 1; 30353859Sml29623 } 30363859Sml29623 30373859Sml29623 while ((allocated < total_alloc_size) && 30386512Ssowmini (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 30393859Sml29623 30403859Sml29623 tx_dmap[i].dma_chunk_index = i; 30413859Sml29623 tx_dmap[i].block_size = block_size; 30423859Sml29623 tx_dmap[i].alength = alloc_sizes[size_index]; 30433859Sml29623 tx_dmap[i].orig_alength = tx_dmap[i].alength; 30443859Sml29623 tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 30453859Sml29623 tx_dmap[i].dma_channel = dma_channel; 30463859Sml29623 tx_dmap[i].contig_alloc_type = B_FALSE; 30476495Sspeer tx_dmap[i].kmem_alloc_type = B_FALSE; 30483859Sml29623 30493859Sml29623 /* 30503859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 30513859Sml29623 * needs to call Hypervisor api to set up 30523859Sml29623 * logical pages. 30533859Sml29623 */ 30543859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 30553859Sml29623 tx_dmap[i].contig_alloc_type = B_TRUE; 30563859Sml29623 } 30573859Sml29623 30583859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 30596512Ssowmini &nxge_tx_dma_attr, 30606512Ssowmini tx_dmap[i].alength, 30616512Ssowmini &nxge_dev_buf_dma_acc_attr, 30626512Ssowmini DDI_DMA_WRITE | DDI_DMA_STREAMING, 30636512Ssowmini (p_nxge_dma_common_t)(&tx_dmap[i])); 30643859Sml29623 if (status != NXGE_OK) { 30653859Sml29623 size_index--; 30663859Sml29623 } else { 30673859Sml29623 i++; 30683859Sml29623 allocated += alloc_sizes[size_index]; 30693859Sml29623 } 30703859Sml29623 } 30713859Sml29623 30723859Sml29623 if (allocated < total_alloc_size) { 30735770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30745770Sml29623 "==> nxge_alloc_tx_buf_dma: not enough channel %d: " 30755770Sml29623 "allocated 0x%x requested 0x%x", 30765770Sml29623 dma_channel, 30775770Sml29623 allocated, total_alloc_size)); 30785770Sml29623 status = NXGE_ERROR; 30793859Sml29623 goto nxge_alloc_tx_mem_fail1; 30803859Sml29623 } 30813859Sml29623 30825770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 30835770Sml29623 "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: " 30845770Sml29623 "allocated 0x%x requested 0x%x", 30855770Sml29623 dma_channel, 30865770Sml29623 allocated, total_alloc_size)); 30875770Sml29623 30883859Sml29623 *num_chunks = i; 30893859Sml29623 *dmap = tx_dmap; 30903859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 30916512Ssowmini "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d", 30926512Ssowmini *dmap, i)); 30933859Sml29623 goto nxge_alloc_tx_mem_exit; 30943859Sml29623 30953859Sml29623 nxge_alloc_tx_mem_fail1: 30963859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 30973859Sml29623 30983859Sml29623 nxge_alloc_tx_mem_exit: 30993859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31006512Ssowmini "<== nxge_alloc_tx_buf_dma status 0x%08x", status)); 31013859Sml29623 31023859Sml29623 return (status); 31033859Sml29623 } 31043859Sml29623 31053859Sml29623 /*ARGSUSED*/ 31063859Sml29623 static void 31073859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 31083859Sml29623 uint32_t num_chunks) 31093859Sml29623 { 31103859Sml29623 int i; 31113859Sml29623 31123859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma")); 31133859Sml29623 31146495Sspeer if (dmap == 0) 31156495Sspeer return; 31166495Sspeer 31173859Sml29623 for (i = 0; i < num_chunks; i++) { 31183859Sml29623 nxge_dma_mem_free(dmap++); 31193859Sml29623 } 31203859Sml29623 31213859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma")); 31223859Sml29623 } 31233859Sml29623 31243859Sml29623 /*ARGSUSED*/ 31256495Sspeer nxge_status_t 31263859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 31273859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 31283859Sml29623 { 31293859Sml29623 p_nxge_dma_common_t tx_dmap; 31303859Sml29623 nxge_status_t status = NXGE_OK; 31313859Sml29623 31323859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma")); 31333859Sml29623 tx_dmap = (p_nxge_dma_common_t) 31346512Ssowmini KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 31353859Sml29623 31363859Sml29623 tx_dmap->contig_alloc_type = B_FALSE; 31376495Sspeer tx_dmap->kmem_alloc_type = B_FALSE; 31383859Sml29623 31393859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 31406512Ssowmini &nxge_desc_dma_attr, 31416512Ssowmini size, 31426512Ssowmini &nxge_dev_desc_dma_acc_attr, 31436512Ssowmini DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 31446512Ssowmini tx_dmap); 31453859Sml29623 if (status != NXGE_OK) { 31463859Sml29623 goto nxge_alloc_tx_cntl_dma_fail1; 31473859Sml29623 } 31483859Sml29623 31493859Sml29623 *dmap = tx_dmap; 31503859Sml29623 goto nxge_alloc_tx_cntl_dma_exit; 31513859Sml29623 31523859Sml29623 nxge_alloc_tx_cntl_dma_fail1: 31533859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t)); 31543859Sml29623 31553859Sml29623 nxge_alloc_tx_cntl_dma_exit: 31563859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 31576512Ssowmini "<== nxge_alloc_tx_cntl_dma status 0x%08x", status)); 31583859Sml29623 31593859Sml29623 return (status); 31603859Sml29623 } 31613859Sml29623 31623859Sml29623 /*ARGSUSED*/ 31633859Sml29623 static void 31643859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 31653859Sml29623 { 31663859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma")); 31673859Sml29623 31686495Sspeer if (dmap == 0) 31696495Sspeer return; 31706495Sspeer 31713859Sml29623 nxge_dma_mem_free(dmap); 31723859Sml29623 31733859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma")); 31743859Sml29623 } 31753859Sml29623 31766495Sspeer /* 31776495Sspeer * nxge_free_tx_mem_pool 31786495Sspeer * 31796495Sspeer * This function frees all of the per-port TDC control data structures. 31806495Sspeer * The per-channel (TDC) data structures are freed when the channel 31816495Sspeer * is stopped. 31826495Sspeer * 31836495Sspeer * Arguments: 31846495Sspeer * nxgep 31856495Sspeer * 31866495Sspeer * Notes: 31876495Sspeer * 31886495Sspeer * Context: 31896495Sspeer * Any domain 31906495Sspeer */ 31913859Sml29623 static void 31923859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep) 31933859Sml29623 { 31946495Sspeer int tdc_max = NXGE_MAX_TDCS; 31956495Sspeer 31966495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_tx_mem_pool")); 31976495Sspeer 31986495Sspeer if (!nxgep->tx_buf_pool_p || !nxgep->tx_buf_pool_p->buf_allocated) { 31996495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32006512Ssowmini "<== nxge_free_tx_mem_pool " 32016512Ssowmini "(null tx buf pool or buf not allocated")); 32023859Sml29623 return; 32033859Sml29623 } 32046495Sspeer if (!nxgep->tx_cntl_pool_p || !nxgep->tx_cntl_pool_p->buf_allocated) { 32056495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 32066512Ssowmini "<== nxge_free_tx_mem_pool " 32076512Ssowmini "(null tx cntl buf pool or cntl buf not allocated")); 32083859Sml29623 return; 32093859Sml29623 } 32103859Sml29623 32116495Sspeer /* 1. Free the mailboxes. */ 32126495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p->txmbox_areas_p, 32136495Sspeer sizeof (p_tx_mbox_t) * tdc_max); 32146495Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p, sizeof (tx_mbox_areas_t)); 32156495Sspeer 32166495Sspeer nxgep->tx_mbox_areas_p = 0; 32176495Sspeer 32186495Sspeer /* 2. Free the transmit ring arrays. */ 32196495Sspeer KMEM_FREE(nxgep->tx_rings->rings, 32206495Sspeer sizeof (p_tx_ring_t) * tdc_max); 32216495Sspeer KMEM_FREE(nxgep->tx_rings, sizeof (tx_rings_t)); 32226495Sspeer 32236495Sspeer nxgep->tx_rings = 0; 32246495Sspeer 32256495Sspeer /* 3. Free the completion ring data structures. */ 32266495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p->dma_buf_pool_p, 32276495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32286495Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p, sizeof (nxge_dma_pool_t)); 32296495Sspeer 32306495Sspeer nxgep->tx_cntl_pool_p = 0; 32316495Sspeer 32326495Sspeer /* 4. Free the data ring data structures. */ 32336495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->num_chunks, 32346495Sspeer sizeof (uint32_t) * tdc_max); 32356495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->dma_buf_pool_p, 32366495Sspeer sizeof (p_nxge_dma_common_t) * tdc_max); 32376495Sspeer KMEM_FREE(nxgep->tx_buf_pool_p, sizeof (nxge_dma_pool_t)); 32386495Sspeer 32396495Sspeer nxgep->tx_buf_pool_p = 0; 32406495Sspeer 32416495Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_tx_mem_pool")); 32423859Sml29623 } 32433859Sml29623 32443859Sml29623 /*ARGSUSED*/ 32453859Sml29623 static nxge_status_t 32463859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method, 32473859Sml29623 struct ddi_dma_attr *dma_attrp, 32483859Sml29623 size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags, 32493859Sml29623 p_nxge_dma_common_t dma_p) 32503859Sml29623 { 32513859Sml29623 caddr_t kaddrp; 32523859Sml29623 int ddi_status = DDI_SUCCESS; 32533859Sml29623 boolean_t contig_alloc_type; 32546495Sspeer boolean_t kmem_alloc_type; 32553859Sml29623 32563859Sml29623 contig_alloc_type = dma_p->contig_alloc_type; 32573859Sml29623 32583859Sml29623 if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) { 32593859Sml29623 /* 32603859Sml29623 * contig_alloc_type for contiguous memory only allowed 32613859Sml29623 * for N2/NIU. 32623859Sml29623 */ 32633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32646512Ssowmini "nxge_dma_mem_alloc: alloc type not allowed (%d)", 32656512Ssowmini dma_p->contig_alloc_type)); 32663859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 32673859Sml29623 } 32683859Sml29623 32693859Sml29623 dma_p->dma_handle = NULL; 32703859Sml29623 dma_p->acc_handle = NULL; 32713859Sml29623 dma_p->kaddrp = dma_p->last_kaddrp = NULL; 32723859Sml29623 dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL; 32733859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp, 32746512Ssowmini DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle); 32753859Sml29623 if (ddi_status != DDI_SUCCESS) { 32763859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32776512Ssowmini "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed.")); 32783859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 32793859Sml29623 } 32803859Sml29623 32816495Sspeer kmem_alloc_type = dma_p->kmem_alloc_type; 32826495Sspeer 32833859Sml29623 switch (contig_alloc_type) { 32843859Sml29623 case B_FALSE: 32856495Sspeer switch (kmem_alloc_type) { 32866495Sspeer case B_FALSE: 32876495Sspeer ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, 32886512Ssowmini length, 32896512Ssowmini acc_attr_p, 32906512Ssowmini xfer_flags, 32916512Ssowmini DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength, 32926512Ssowmini &dma_p->acc_handle); 32936495Sspeer if (ddi_status != DDI_SUCCESS) { 32946495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32956495Sspeer "nxge_dma_mem_alloc: " 32966495Sspeer "ddi_dma_mem_alloc failed")); 32976495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 32986495Sspeer dma_p->dma_handle = NULL; 32996495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33006495Sspeer } 33016495Sspeer if (dma_p->alength < length) { 33026495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33036495Sspeer "nxge_dma_mem_alloc:di_dma_mem_alloc " 33046495Sspeer "< length.")); 33056495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33066495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33076495Sspeer dma_p->acc_handle = NULL; 33086495Sspeer dma_p->dma_handle = NULL; 33096495Sspeer return (NXGE_ERROR); 33106495Sspeer } 33116495Sspeer 33126495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33136495Sspeer NULL, 33146495Sspeer kaddrp, dma_p->alength, xfer_flags, 33156495Sspeer DDI_DMA_DONTWAIT, 33166495Sspeer 0, &dma_p->dma_cookie, &dma_p->ncookies); 33176495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33186495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33196495Sspeer "nxge_dma_mem_alloc: ddi_dma_addr_bind " 33206495Sspeer "failed " 33216495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33226495Sspeer dma_p->ncookies)); 33236495Sspeer if (dma_p->acc_handle) { 33246495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33256495Sspeer dma_p->acc_handle = NULL; 33266495Sspeer } 33276495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33286495Sspeer dma_p->dma_handle = NULL; 33296495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33306495Sspeer } 33316495Sspeer 33326495Sspeer if (dma_p->ncookies != 1) { 33336495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 33346495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 33356495Sspeer "> 1 cookie" 33366495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33376495Sspeer dma_p->ncookies)); 33386495Sspeer if (dma_p->acc_handle) { 33396495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 33406495Sspeer dma_p->acc_handle = NULL; 33416495Sspeer } 33426495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 33436495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33446495Sspeer dma_p->dma_handle = NULL; 33456495Sspeer return (NXGE_ERROR); 33466495Sspeer } 33476495Sspeer break; 33486495Sspeer 33496495Sspeer case B_TRUE: 33506495Sspeer kaddrp = KMEM_ALLOC(length, KM_NOSLEEP); 33516495Sspeer if (kaddrp == NULL) { 33526495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33536495Sspeer "nxge_dma_mem_alloc:ddi_dma_mem_alloc " 33546495Sspeer "kmem alloc failed")); 33556495Sspeer return (NXGE_ERROR); 33566495Sspeer } 33576495Sspeer 33586495Sspeer dma_p->alength = length; 33596495Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, 33606495Sspeer NULL, kaddrp, dma_p->alength, xfer_flags, 33616495Sspeer DDI_DMA_DONTWAIT, 0, 33626495Sspeer &dma_p->dma_cookie, &dma_p->ncookies); 33636495Sspeer if (ddi_status != DDI_DMA_MAPPED) { 33646495Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 33656495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind: " 33666495Sspeer "(kmem_alloc) failed kaddrp $%p length %d " 33676495Sspeer "(staus 0x%x (%d) ncookies %d.)", 33686495Sspeer kaddrp, length, 33696495Sspeer ddi_status, ddi_status, dma_p->ncookies)); 33706495Sspeer KMEM_FREE(kaddrp, length); 33716495Sspeer dma_p->acc_handle = NULL; 33726495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33736495Sspeer dma_p->dma_handle = NULL; 33746495Sspeer dma_p->kaddrp = NULL; 33756495Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED); 33766495Sspeer } 33776495Sspeer 33786495Sspeer if (dma_p->ncookies != 1) { 33796495Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, 33806495Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind " 33816495Sspeer "(kmem_alloc) > 1 cookie" 33826495Sspeer "(staus 0x%x ncookies %d.)", ddi_status, 33836512Ssowmini dma_p->ncookies)); 33846495Sspeer KMEM_FREE(kaddrp, length); 33853859Sml29623 dma_p->acc_handle = NULL; 33866495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 33876495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 33886495Sspeer dma_p->dma_handle = NULL; 33896495Sspeer dma_p->kaddrp = NULL; 33906495Sspeer return (NXGE_ERROR); 33913859Sml29623 } 33926495Sspeer 33936495Sspeer dma_p->kaddrp = kaddrp; 33946495Sspeer 33956495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 33966512Ssowmini "nxge_dma_mem_alloc: kmem_alloc dmap $%p " 33976512Ssowmini "kaddr $%p alength %d", 33986512Ssowmini dma_p, 33996512Ssowmini kaddrp, 34006512Ssowmini dma_p->alength)); 34016495Sspeer break; 34023859Sml29623 } 34033859Sml29623 break; 34043859Sml29623 34053859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 34063859Sml29623 case B_TRUE: 34073859Sml29623 kaddrp = (caddr_t)contig_mem_alloc(length); 34083859Sml29623 if (kaddrp == NULL) { 34093859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34106512Ssowmini "nxge_dma_mem_alloc:contig_mem_alloc failed.")); 34113859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34123859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34133859Sml29623 } 34143859Sml29623 34153859Sml29623 dma_p->alength = length; 34163859Sml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL, 34176512Ssowmini kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0, 34186512Ssowmini &dma_p->dma_cookie, &dma_p->ncookies); 34193859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 34203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34216512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind failed " 34226512Ssowmini "(status 0x%x ncookies %d.)", ddi_status, 34236512Ssowmini dma_p->ncookies)); 34243859Sml29623 34253859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 34266512Ssowmini "==> nxge_dma_mem_alloc: (not mapped)" 34276512Ssowmini "length %lu (0x%x) " 34286512Ssowmini "free contig kaddrp $%p " 34296512Ssowmini "va_to_pa $%p", 34306512Ssowmini length, length, 34316512Ssowmini kaddrp, 34326512Ssowmini va_to_pa(kaddrp))); 34333859Sml29623 34343859Sml29623 34353859Sml29623 contig_mem_free((void *)kaddrp, length); 34363859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34373859Sml29623 34383859Sml29623 dma_p->dma_handle = NULL; 34393859Sml29623 dma_p->acc_handle = NULL; 34403859Sml29623 dma_p->alength = NULL; 34413859Sml29623 dma_p->kaddrp = NULL; 34423859Sml29623 34433859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34443859Sml29623 } 34453859Sml29623 34463859Sml29623 if (dma_p->ncookies != 1 || 34476512Ssowmini (dma_p->dma_cookie.dmac_laddress == NULL)) { 34483859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34496512Ssowmini "nxge_dma_mem_alloc:di_dma_addr_bind > 1 " 34506512Ssowmini "cookie or " 34516512Ssowmini "dmac_laddress is NULL $%p size %d " 34526512Ssowmini " (status 0x%x ncookies %d.)", 34536512Ssowmini ddi_status, 34546512Ssowmini dma_p->dma_cookie.dmac_laddress, 34556512Ssowmini dma_p->dma_cookie.dmac_size, 34566512Ssowmini dma_p->ncookies)); 34573859Sml29623 34583859Sml29623 contig_mem_free((void *)kaddrp, length); 34594185Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 34603859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 34613859Sml29623 34623859Sml29623 dma_p->alength = 0; 34633859Sml29623 dma_p->dma_handle = NULL; 34643859Sml29623 dma_p->acc_handle = NULL; 34653859Sml29623 dma_p->kaddrp = NULL; 34663859Sml29623 34673859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34683859Sml29623 } 34693859Sml29623 break; 34703859Sml29623 34713859Sml29623 #else 34723859Sml29623 case B_TRUE: 34733859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 34746512Ssowmini "nxge_dma_mem_alloc: invalid alloc type for !sun4v")); 34753859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 34763859Sml29623 #endif 34773859Sml29623 } 34783859Sml29623 34793859Sml29623 dma_p->kaddrp = kaddrp; 34803859Sml29623 dma_p->last_kaddrp = (unsigned char *)kaddrp + 34816512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 34825125Sjoycey #if defined(__i386) 34835125Sjoycey dma_p->ioaddr_pp = 34846512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress; 34855125Sjoycey #else 34863859Sml29623 dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress; 34875125Sjoycey #endif 34883859Sml29623 dma_p->last_ioaddr_pp = 34895125Sjoycey #if defined(__i386) 34906512Ssowmini (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress + 34915125Sjoycey #else 34926512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress + 34935125Sjoycey #endif 34946512Ssowmini dma_p->alength - RXBUF_64B_ALIGNED; 34953859Sml29623 34963859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle); 34973859Sml29623 34983859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 34993859Sml29623 dma_p->orig_ioaddr_pp = 35006512Ssowmini (unsigned char *)dma_p->dma_cookie.dmac_laddress; 35013859Sml29623 dma_p->orig_alength = length; 35023859Sml29623 dma_p->orig_kaddrp = kaddrp; 35033859Sml29623 dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp); 35043859Sml29623 #endif 35053859Sml29623 35063859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: " 35076512Ssowmini "dma buffer allocated: dma_p $%p " 35086512Ssowmini "return dmac_ladress from cookie $%p cookie dmac_size %d " 35096512Ssowmini "dma_p->ioaddr_p $%p " 35106512Ssowmini "dma_p->orig_ioaddr_p $%p " 35116512Ssowmini "orig_vatopa $%p " 35126512Ssowmini "alength %d (0x%x) " 35136512Ssowmini "kaddrp $%p " 35146512Ssowmini "length %d (0x%x)", 35156512Ssowmini dma_p, 35166512Ssowmini dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size, 35176512Ssowmini dma_p->ioaddr_pp, 35186512Ssowmini dma_p->orig_ioaddr_pp, 35196512Ssowmini dma_p->orig_vatopa, 35206512Ssowmini dma_p->alength, dma_p->alength, 35216512Ssowmini kaddrp, 35226512Ssowmini length, length)); 35233859Sml29623 35243859Sml29623 return (NXGE_OK); 35253859Sml29623 } 35263859Sml29623 35273859Sml29623 static void 35283859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p) 35293859Sml29623 { 35303859Sml29623 if (dma_p->dma_handle != NULL) { 35313859Sml29623 if (dma_p->ncookies) { 35323859Sml29623 (void) ddi_dma_unbind_handle(dma_p->dma_handle); 35333859Sml29623 dma_p->ncookies = 0; 35343859Sml29623 } 35353859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 35363859Sml29623 dma_p->dma_handle = NULL; 35373859Sml29623 } 35383859Sml29623 35393859Sml29623 if (dma_p->acc_handle != NULL) { 35403859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 35413859Sml29623 dma_p->acc_handle = NULL; 35423859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 35433859Sml29623 } 35443859Sml29623 35453859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 35463859Sml29623 if (dma_p->contig_alloc_type && 35476512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 35483859Sml29623 NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: " 35496512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 35506512Ssowmini "mem type %d ", 35516512Ssowmini "orig_alength %d " 35526512Ssowmini "alength 0x%x (%d)", 35536512Ssowmini dma_p->kaddrp, 35546512Ssowmini dma_p->orig_kaddrp, 35556512Ssowmini dma_p->contig_alloc_type, 35566512Ssowmini dma_p->orig_alength, 35576512Ssowmini dma_p->alength, dma_p->alength)); 35583859Sml29623 35593859Sml29623 contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength); 35603859Sml29623 dma_p->orig_alength = NULL; 35613859Sml29623 dma_p->orig_kaddrp = NULL; 35623859Sml29623 dma_p->contig_alloc_type = B_FALSE; 35633859Sml29623 } 35643859Sml29623 #endif 35653859Sml29623 dma_p->kaddrp = NULL; 35663859Sml29623 dma_p->alength = NULL; 35673859Sml29623 } 35683859Sml29623 35696495Sspeer static void 35706495Sspeer nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p) 35716495Sspeer { 35726495Sspeer uint64_t kaddr; 35736495Sspeer uint32_t buf_size; 35746495Sspeer 35756495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "==> nxge_dma_free_rx_data_buf")); 35766495Sspeer 35776495Sspeer if (dma_p->dma_handle != NULL) { 35786495Sspeer if (dma_p->ncookies) { 35796495Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 35806495Sspeer dma_p->ncookies = 0; 35816495Sspeer } 35826495Sspeer ddi_dma_free_handle(&dma_p->dma_handle); 35836495Sspeer dma_p->dma_handle = NULL; 35846495Sspeer } 35856495Sspeer 35866495Sspeer if (dma_p->acc_handle != NULL) { 35876495Sspeer ddi_dma_mem_free(&dma_p->acc_handle); 35886495Sspeer dma_p->acc_handle = NULL; 35896495Sspeer NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 35906495Sspeer } 35916495Sspeer 35926495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 35936495Sspeer "==> nxge_dma_free_rx_data_buf: dmap $%p buf_alloc_state %d", 35946495Sspeer dma_p, 35956495Sspeer dma_p->buf_alloc_state)); 35966495Sspeer 35976495Sspeer if (!(dma_p->buf_alloc_state & BUF_ALLOCATED_WAIT_FREE)) { 35986495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 35996495Sspeer "<== nxge_dma_free_rx_data_buf: " 36006495Sspeer "outstanding data buffers")); 36016495Sspeer return; 36026495Sspeer } 36036495Sspeer 36046495Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 36056495Sspeer if (dma_p->contig_alloc_type && 36066512Ssowmini dma_p->orig_kaddrp && dma_p->orig_alength) { 36076495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_free_rx_data_buf: " 36086495Sspeer "kaddrp $%p (orig_kaddrp $%p)" 36096495Sspeer "mem type %d ", 36106495Sspeer "orig_alength %d " 36116495Sspeer "alength 0x%x (%d)", 36126495Sspeer dma_p->kaddrp, 36136495Sspeer dma_p->orig_kaddrp, 36146495Sspeer dma_p->contig_alloc_type, 36156495Sspeer dma_p->orig_alength, 36166495Sspeer dma_p->alength, dma_p->alength)); 36176495Sspeer 36186495Sspeer kaddr = (uint64_t)dma_p->orig_kaddrp; 36196495Sspeer buf_size = dma_p->orig_alength; 36206495Sspeer nxge_free_buf(CONTIG_MEM_ALLOC, kaddr, buf_size); 36216495Sspeer dma_p->orig_alength = NULL; 36226495Sspeer dma_p->orig_kaddrp = NULL; 36236495Sspeer dma_p->contig_alloc_type = B_FALSE; 36246495Sspeer dma_p->kaddrp = NULL; 36256495Sspeer dma_p->alength = NULL; 36266495Sspeer return; 36276495Sspeer } 36286495Sspeer #endif 36296495Sspeer 36306495Sspeer if (dma_p->kmem_alloc_type) { 36316495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36326495Sspeer "nxge_dma_free_rx_data_buf: free kmem " 36336512Ssowmini "kaddrp $%p (orig_kaddrp $%p)" 36346512Ssowmini "alloc type %d " 36356512Ssowmini "orig_alength %d " 36366512Ssowmini "alength 0x%x (%d)", 36376512Ssowmini dma_p->kaddrp, 36386512Ssowmini dma_p->orig_kaddrp, 36396512Ssowmini dma_p->kmem_alloc_type, 36406512Ssowmini dma_p->orig_alength, 36416512Ssowmini dma_p->alength, dma_p->alength)); 36426495Sspeer #if defined(__i386) 36436495Sspeer kaddr = (uint64_t)(uint32_t)dma_p->kaddrp; 36446495Sspeer #else 36456495Sspeer kaddr = (uint64_t)dma_p->kaddrp; 36466495Sspeer #endif 36476495Sspeer buf_size = dma_p->orig_alength; 36486495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, 36496495Sspeer "nxge_dma_free_rx_data_buf: free dmap $%p " 36506495Sspeer "kaddr $%p buf_size %d", 36516495Sspeer dma_p, 36526495Sspeer kaddr, buf_size)); 36536495Sspeer nxge_free_buf(KMEM_ALLOC, kaddr, buf_size); 36546495Sspeer dma_p->alength = 0; 36556495Sspeer dma_p->orig_alength = 0; 36566495Sspeer dma_p->kaddrp = NULL; 36576495Sspeer dma_p->kmem_alloc_type = B_FALSE; 36586495Sspeer } 36596495Sspeer 36606495Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "<== nxge_dma_free_rx_data_buf")); 36616495Sspeer } 36626495Sspeer 36633859Sml29623 /* 36643859Sml29623 * nxge_m_start() -- start transmitting and receiving. 36653859Sml29623 * 36663859Sml29623 * This function is called by the MAC layer when the first 36673859Sml29623 * stream is open to prepare the hardware ready for sending 36683859Sml29623 * and transmitting packets. 36693859Sml29623 */ 36703859Sml29623 static int 36713859Sml29623 nxge_m_start(void *arg) 36723859Sml29623 { 36733859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 36743859Sml29623 36753859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start")); 36763859Sml29623 36776705Sml29623 if (nxge_peu_reset_enable && !nxgep->nxge_link_poll_timerid) { 36786705Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 36796705Sml29623 } 36806705Sml29623 36813859Sml29623 MUTEX_ENTER(nxgep->genlock); 36823859Sml29623 if (nxge_init(nxgep) != NXGE_OK) { 36833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 36846512Ssowmini "<== nxge_m_start: initialization failed")); 36853859Sml29623 MUTEX_EXIT(nxgep->genlock); 36863859Sml29623 return (EIO); 36873859Sml29623 } 36883859Sml29623 36893859Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 36903859Sml29623 goto nxge_m_start_exit; 36913859Sml29623 /* 36923859Sml29623 * Start timer to check the system error and tx hangs 36933859Sml29623 */ 36946495Sspeer if (!isLDOMguest(nxgep)) 36956495Sspeer nxgep->nxge_timerid = nxge_start_timer(nxgep, 36966495Sspeer nxge_check_hw_state, NXGE_CHECK_TIMER); 36976495Sspeer #if defined(sun4v) 36986495Sspeer else 36996495Sspeer nxge_hio_start_timer(nxgep); 37006495Sspeer #endif 37013859Sml29623 37023859Sml29623 nxgep->link_notify = B_TRUE; 37033859Sml29623 37043859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STARTED; 37053859Sml29623 37063859Sml29623 nxge_m_start_exit: 37073859Sml29623 MUTEX_EXIT(nxgep->genlock); 37083859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start")); 37093859Sml29623 return (0); 37103859Sml29623 } 37113859Sml29623 37123859Sml29623 /* 37133859Sml29623 * nxge_m_stop(): stop transmitting and receiving. 37143859Sml29623 */ 37153859Sml29623 static void 37163859Sml29623 nxge_m_stop(void *arg) 37173859Sml29623 { 37183859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37193859Sml29623 37203859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop")); 37213859Sml29623 37223859Sml29623 if (nxgep->nxge_timerid) { 37233859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 37243859Sml29623 nxgep->nxge_timerid = 0; 37253859Sml29623 } 37263859Sml29623 37273859Sml29623 MUTEX_ENTER(nxgep->genlock); 37286495Sspeer nxgep->nxge_mac_state = NXGE_MAC_STOPPING; 37293859Sml29623 nxge_uninit(nxgep); 37303859Sml29623 37313859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STOPPED; 37323859Sml29623 37333859Sml29623 MUTEX_EXIT(nxgep->genlock); 37343859Sml29623 37353859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop")); 37363859Sml29623 } 37373859Sml29623 37383859Sml29623 static int 37393859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr) 37403859Sml29623 { 37413859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37423859Sml29623 struct ether_addr addrp; 37433859Sml29623 37443859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst")); 37453859Sml29623 37463859Sml29623 bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL); 37473859Sml29623 if (nxge_set_mac_addr(nxgep, &addrp)) { 37483859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37496512Ssowmini "<== nxge_m_unicst: set unitcast failed")); 37503859Sml29623 return (EINVAL); 37513859Sml29623 } 37523859Sml29623 37533859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst")); 37543859Sml29623 37553859Sml29623 return (0); 37563859Sml29623 } 37573859Sml29623 37583859Sml29623 static int 37593859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 37603859Sml29623 { 37613859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37623859Sml29623 struct ether_addr addrp; 37633859Sml29623 37643859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 37656512Ssowmini "==> nxge_m_multicst: add %d", add)); 37663859Sml29623 37673859Sml29623 bcopy(mca, (uint8_t *)&addrp, ETHERADDRL); 37683859Sml29623 if (add) { 37693859Sml29623 if (nxge_add_mcast_addr(nxgep, &addrp)) { 37703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37716512Ssowmini "<== nxge_m_multicst: add multicast failed")); 37723859Sml29623 return (EINVAL); 37733859Sml29623 } 37743859Sml29623 } else { 37753859Sml29623 if (nxge_del_mcast_addr(nxgep, &addrp)) { 37763859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37776512Ssowmini "<== nxge_m_multicst: del multicast failed")); 37783859Sml29623 return (EINVAL); 37793859Sml29623 } 37803859Sml29623 } 37813859Sml29623 37823859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst")); 37833859Sml29623 37843859Sml29623 return (0); 37853859Sml29623 } 37863859Sml29623 37873859Sml29623 static int 37883859Sml29623 nxge_m_promisc(void *arg, boolean_t on) 37893859Sml29623 { 37903859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 37913859Sml29623 37923859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 37936512Ssowmini "==> nxge_m_promisc: on %d", on)); 37943859Sml29623 37953859Sml29623 if (nxge_set_promisc(nxgep, on)) { 37963859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 37976512Ssowmini "<== nxge_m_promisc: set promisc failed")); 37983859Sml29623 return (EINVAL); 37993859Sml29623 } 38003859Sml29623 38013859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 38026512Ssowmini "<== nxge_m_promisc: on %d", on)); 38033859Sml29623 38043859Sml29623 return (0); 38053859Sml29623 } 38063859Sml29623 38073859Sml29623 static void 38083859Sml29623 nxge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 38093859Sml29623 { 38103859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 38114185Sspeer struct iocblk *iocp; 38123859Sml29623 boolean_t need_privilege; 38133859Sml29623 int err; 38143859Sml29623 int cmd; 38153859Sml29623 38163859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl")); 38173859Sml29623 38183859Sml29623 iocp = (struct iocblk *)mp->b_rptr; 38193859Sml29623 iocp->ioc_error = 0; 38203859Sml29623 need_privilege = B_TRUE; 38213859Sml29623 cmd = iocp->ioc_cmd; 38223859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd)); 38233859Sml29623 switch (cmd) { 38243859Sml29623 default: 38253859Sml29623 miocnak(wq, mp, 0, EINVAL); 38263859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid")); 38273859Sml29623 return; 38283859Sml29623 38293859Sml29623 case LB_GET_INFO_SIZE: 38303859Sml29623 case LB_GET_INFO: 38313859Sml29623 case LB_GET_MODE: 38323859Sml29623 need_privilege = B_FALSE; 38333859Sml29623 break; 38343859Sml29623 case LB_SET_MODE: 38353859Sml29623 break; 38363859Sml29623 38373859Sml29623 38383859Sml29623 case NXGE_GET_MII: 38393859Sml29623 case NXGE_PUT_MII: 38403859Sml29623 case NXGE_GET64: 38413859Sml29623 case NXGE_PUT64: 38423859Sml29623 case NXGE_GET_TX_RING_SZ: 38433859Sml29623 case NXGE_GET_TX_DESC: 38443859Sml29623 case NXGE_TX_SIDE_RESET: 38453859Sml29623 case NXGE_RX_SIDE_RESET: 38463859Sml29623 case NXGE_GLOBAL_RESET: 38473859Sml29623 case NXGE_RESET_MAC: 38483859Sml29623 case NXGE_TX_REGS_DUMP: 38493859Sml29623 case NXGE_RX_REGS_DUMP: 38503859Sml29623 case NXGE_INT_REGS_DUMP: 38513859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 38523859Sml29623 case NXGE_PUT_TCAM: 38533859Sml29623 case NXGE_GET_TCAM: 38543859Sml29623 case NXGE_RTRACE: 38553859Sml29623 case NXGE_RDUMP: 38563859Sml29623 38573859Sml29623 need_privilege = B_FALSE; 38583859Sml29623 break; 38593859Sml29623 case NXGE_INJECT_ERR: 38603859Sml29623 cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n"); 38613859Sml29623 nxge_err_inject(nxgep, wq, mp); 38623859Sml29623 break; 38633859Sml29623 } 38643859Sml29623 38653859Sml29623 if (need_privilege) { 38664185Sspeer err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 38673859Sml29623 if (err != 0) { 38683859Sml29623 miocnak(wq, mp, 0, err); 38693859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 38706512Ssowmini "<== nxge_m_ioctl: no priv")); 38713859Sml29623 return; 38723859Sml29623 } 38733859Sml29623 } 38743859Sml29623 38753859Sml29623 switch (cmd) { 38763859Sml29623 38773859Sml29623 case LB_GET_MODE: 38783859Sml29623 case LB_SET_MODE: 38793859Sml29623 case LB_GET_INFO_SIZE: 38803859Sml29623 case LB_GET_INFO: 38813859Sml29623 nxge_loopback_ioctl(nxgep, wq, mp, iocp); 38823859Sml29623 break; 38833859Sml29623 38843859Sml29623 case NXGE_GET_MII: 38853859Sml29623 case NXGE_PUT_MII: 38863859Sml29623 case NXGE_PUT_TCAM: 38873859Sml29623 case NXGE_GET_TCAM: 38883859Sml29623 case NXGE_GET64: 38893859Sml29623 case NXGE_PUT64: 38903859Sml29623 case NXGE_GET_TX_RING_SZ: 38913859Sml29623 case NXGE_GET_TX_DESC: 38923859Sml29623 case NXGE_TX_SIDE_RESET: 38933859Sml29623 case NXGE_RX_SIDE_RESET: 38943859Sml29623 case NXGE_GLOBAL_RESET: 38953859Sml29623 case NXGE_RESET_MAC: 38963859Sml29623 case NXGE_TX_REGS_DUMP: 38973859Sml29623 case NXGE_RX_REGS_DUMP: 38983859Sml29623 case NXGE_INT_REGS_DUMP: 38993859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 39003859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39016512Ssowmini "==> nxge_m_ioctl: cmd 0x%x", cmd)); 39023859Sml29623 nxge_hw_ioctl(nxgep, wq, mp, iocp); 39033859Sml29623 break; 39043859Sml29623 } 39053859Sml29623 39063859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl")); 39073859Sml29623 } 39083859Sml29623 39093859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count); 39103859Sml29623 39113859Sml29623 static void 39123859Sml29623 nxge_m_resources(void *arg) 39133859Sml29623 { 39143859Sml29623 p_nxge_t nxgep = arg; 39153859Sml29623 mac_rx_fifo_t mrf; 39166495Sspeer 39176495Sspeer nxge_grp_set_t *set = &nxgep->rx_set; 39186495Sspeer uint8_t rdc; 39196495Sspeer 39206495Sspeer rx_rcr_ring_t *ring; 39213859Sml29623 39223859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources")); 39233859Sml29623 39243859Sml29623 MUTEX_ENTER(nxgep->genlock); 39253859Sml29623 39266495Sspeer if (set->owned.map == 0) { 39276495Sspeer NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 39286495Sspeer "nxge_m_resources: no receive resources")); 39296495Sspeer goto nxge_m_resources_exit; 39306495Sspeer } 39316495Sspeer 39323859Sml29623 /* 39333859Sml29623 * CR 6492541 Check to see if the drv_state has been initialized, 39343859Sml29623 * if not * call nxge_init(). 39353859Sml29623 */ 39363859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 39376495Sspeer if (nxge_init(nxgep) != NXGE_OK) 39383859Sml29623 goto nxge_m_resources_exit; 39393859Sml29623 } 39403859Sml29623 39413859Sml29623 mrf.mrf_type = MAC_RX_FIFO; 39423859Sml29623 mrf.mrf_blank = nxge_rx_hw_blank; 39433859Sml29623 mrf.mrf_arg = (void *)nxgep; 39443859Sml29623 39453859Sml29623 mrf.mrf_normal_blank_time = 128; 39463859Sml29623 mrf.mrf_normal_pkt_count = 8; 39473859Sml29623 39483859Sml29623 /* 39493859Sml29623 * Export our receive resources to the MAC layer. 39503859Sml29623 */ 39516495Sspeer for (rdc = 0; rdc < NXGE_MAX_RDCS; rdc++) { 39526495Sspeer if ((1 << rdc) & set->owned.map) { 39536495Sspeer ring = nxgep->rx_rcr_rings->rcr_rings[rdc]; 39546495Sspeer if (ring == 0) { 39556495Sspeer /* 39566495Sspeer * This is a big deal only if we are 39576495Sspeer * *not* in an LDOMs environment. 39586495Sspeer */ 39596495Sspeer if (nxgep->environs == SOLARIS_DOMAIN) { 39606495Sspeer cmn_err(CE_NOTE, 39616495Sspeer "==> nxge_m_resources: " 39626495Sspeer "ring %d == 0", rdc); 39636495Sspeer } 39646495Sspeer continue; 39656495Sspeer } 39666495Sspeer ring->rcr_mac_handle = mac_resource_add 39676495Sspeer (nxgep->mach, (mac_resource_t *)&mrf); 39686495Sspeer 39696495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 39706495Sspeer "==> nxge_m_resources: RDC %d RCR %p MAC handle %p", 39716495Sspeer rdc, ring, ring->rcr_mac_handle)); 39726495Sspeer } 39733859Sml29623 } 39743859Sml29623 39753859Sml29623 nxge_m_resources_exit: 39763859Sml29623 MUTEX_EXIT(nxgep->genlock); 39773859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources")); 39783859Sml29623 } 39793859Sml29623 39806495Sspeer void 39813859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory) 39823859Sml29623 { 39833859Sml29623 p_nxge_mmac_stats_t mmac_stats; 39843859Sml29623 int i; 39853859Sml29623 nxge_mmac_t *mmac_info; 39863859Sml29623 39873859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 39883859Sml29623 39893859Sml29623 mmac_stats = &nxgep->statsp->mmac_stats; 39903859Sml29623 mmac_stats->mmac_max_cnt = mmac_info->num_mmac; 39913859Sml29623 mmac_stats->mmac_avail_cnt = mmac_info->naddrfree; 39923859Sml29623 39933859Sml29623 for (i = 0; i < ETHERADDRL; i++) { 39943859Sml29623 if (factory) { 39953859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 39966512Ssowmini = mmac_info->factory_mac_pool[slot][ 39976512Ssowmini (ETHERADDRL-1) - i]; 39983859Sml29623 } else { 39993859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 40006512Ssowmini = mmac_info->mac_pool[slot].addr[ 40016512Ssowmini (ETHERADDRL - 1) - i]; 40023859Sml29623 } 40033859Sml29623 } 40043859Sml29623 } 40053859Sml29623 40063859Sml29623 /* 40073859Sml29623 * nxge_altmac_set() -- Set an alternate MAC address 40083859Sml29623 */ 40093859Sml29623 static int 40103859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot) 40113859Sml29623 { 40123859Sml29623 uint8_t addrn; 40133859Sml29623 uint8_t portn; 40143859Sml29623 npi_mac_addr_t altmac; 40154484Sspeer hostinfo_t mac_rdc; 40164484Sspeer p_nxge_class_pt_cfg_t clscfgp; 40173859Sml29623 40183859Sml29623 altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff); 40193859Sml29623 altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff); 40203859Sml29623 altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff); 40213859Sml29623 40223859Sml29623 portn = nxgep->mac.portnum; 40233859Sml29623 addrn = (uint8_t)slot - 1; 40243859Sml29623 40253859Sml29623 if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn, 40266512Ssowmini addrn, &altmac) != NPI_SUCCESS) 40273859Sml29623 return (EIO); 40284484Sspeer 40294484Sspeer /* 40304484Sspeer * Set the rdc table number for the host info entry 40314484Sspeer * for this mac address slot. 40324484Sspeer */ 40334484Sspeer clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config; 40344484Sspeer mac_rdc.value = 0; 40354484Sspeer mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl; 40364484Sspeer mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr; 40374484Sspeer 40384484Sspeer if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET, 40394484Sspeer nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) { 40404484Sspeer return (EIO); 40414484Sspeer } 40424484Sspeer 40433859Sml29623 /* 40443859Sml29623 * Enable comparison with the alternate MAC address. 40453859Sml29623 * While the first alternate addr is enabled by bit 1 of register 40463859Sml29623 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register 40473859Sml29623 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn 40483859Sml29623 * accordingly before calling npi_mac_altaddr_entry. 40493859Sml29623 */ 40503859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 40513859Sml29623 addrn = (uint8_t)slot - 1; 40523859Sml29623 else 40533859Sml29623 addrn = (uint8_t)slot; 40543859Sml29623 40553859Sml29623 if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn) 40566512Ssowmini != NPI_SUCCESS) 40573859Sml29623 return (EIO); 40583859Sml29623 40593859Sml29623 return (0); 40603859Sml29623 } 40613859Sml29623 40623859Sml29623 /* 40633859Sml29623 * nxeg_m_mmac_add() - find an unused address slot, set the address 40643859Sml29623 * value to the one specified, enable the port to start filtering on 40653859Sml29623 * the new MAC address. Returns 0 on success. 40663859Sml29623 */ 40676495Sspeer int 40683859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr) 40693859Sml29623 { 40703859Sml29623 p_nxge_t nxgep = arg; 40713859Sml29623 mac_addr_slot_t slot; 40723859Sml29623 nxge_mmac_t *mmac_info; 40733859Sml29623 int err; 40743859Sml29623 nxge_status_t status; 40753859Sml29623 40763859Sml29623 mutex_enter(nxgep->genlock); 40773859Sml29623 40783859Sml29623 /* 40793859Sml29623 * Make sure that nxge is initialized, if _start() has 40803859Sml29623 * not been called. 40813859Sml29623 */ 40823859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 40833859Sml29623 status = nxge_init(nxgep); 40843859Sml29623 if (status != NXGE_OK) { 40853859Sml29623 mutex_exit(nxgep->genlock); 40863859Sml29623 return (ENXIO); 40873859Sml29623 } 40883859Sml29623 } 40893859Sml29623 40903859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 40913859Sml29623 if (mmac_info->naddrfree == 0) { 40923859Sml29623 mutex_exit(nxgep->genlock); 40933859Sml29623 return (ENOSPC); 40943859Sml29623 } 40953859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 40966512Ssowmini maddr->mma_addrlen)) { 40973859Sml29623 mutex_exit(nxgep->genlock); 40983859Sml29623 return (EINVAL); 40993859Sml29623 } 41003859Sml29623 /* 41013859Sml29623 * Search for the first available slot. Because naddrfree 41023859Sml29623 * is not zero, we are guaranteed to find one. 41033859Sml29623 * Slot 0 is for unique (primary) MAC. The first alternate 41043859Sml29623 * MAC slot is slot 1. 41053859Sml29623 * Each of the first two ports of Neptune has 16 alternate 41066495Sspeer * MAC slots but only the first 7 (of 15) slots have assigned factory 41073859Sml29623 * MAC addresses. We first search among the slots without bundled 41083859Sml29623 * factory MACs. If we fail to find one in that range, then we 41093859Sml29623 * search the slots with bundled factory MACs. A factory MAC 41103859Sml29623 * will be wasted while the slot is used with a user MAC address. 41113859Sml29623 * But the slot could be used by factory MAC again after calling 41123859Sml29623 * nxge_m_mmac_remove and nxge_m_mmac_reserve. 41133859Sml29623 */ 41143859Sml29623 if (mmac_info->num_factory_mmac < mmac_info->num_mmac) { 41153859Sml29623 for (slot = mmac_info->num_factory_mmac + 1; 41166512Ssowmini slot <= mmac_info->num_mmac; slot++) { 41173859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41183859Sml29623 break; 41193859Sml29623 } 41203859Sml29623 if (slot > mmac_info->num_mmac) { 41213859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; 41226512Ssowmini slot++) { 41233859Sml29623 if (!(mmac_info->mac_pool[slot].flags 41246512Ssowmini & MMAC_SLOT_USED)) 41253859Sml29623 break; 41263859Sml29623 } 41273859Sml29623 } 41283859Sml29623 } else { 41293859Sml29623 for (slot = 1; slot <= mmac_info->num_mmac; slot++) { 41303859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41313859Sml29623 break; 41323859Sml29623 } 41333859Sml29623 } 41343859Sml29623 ASSERT(slot <= mmac_info->num_mmac); 41353859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) { 41363859Sml29623 mutex_exit(nxgep->genlock); 41373859Sml29623 return (err); 41383859Sml29623 } 41393859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL); 41403859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED; 41413859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 41423859Sml29623 mmac_info->naddrfree--; 41433859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 41443859Sml29623 41453859Sml29623 maddr->mma_slot = slot; 41463859Sml29623 41473859Sml29623 mutex_exit(nxgep->genlock); 41483859Sml29623 return (0); 41493859Sml29623 } 41503859Sml29623 41513859Sml29623 /* 41523859Sml29623 * This function reserves an unused slot and programs the slot and the HW 41533859Sml29623 * with a factory mac address. 41543859Sml29623 */ 41553859Sml29623 static int 41563859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr) 41573859Sml29623 { 41583859Sml29623 p_nxge_t nxgep = arg; 41593859Sml29623 mac_addr_slot_t slot; 41603859Sml29623 nxge_mmac_t *mmac_info; 41613859Sml29623 int err; 41623859Sml29623 nxge_status_t status; 41633859Sml29623 41643859Sml29623 mutex_enter(nxgep->genlock); 41653859Sml29623 41663859Sml29623 /* 41673859Sml29623 * Make sure that nxge is initialized, if _start() has 41683859Sml29623 * not been called. 41693859Sml29623 */ 41703859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 41713859Sml29623 status = nxge_init(nxgep); 41723859Sml29623 if (status != NXGE_OK) { 41733859Sml29623 mutex_exit(nxgep->genlock); 41743859Sml29623 return (ENXIO); 41753859Sml29623 } 41763859Sml29623 } 41773859Sml29623 41783859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 41793859Sml29623 if (mmac_info->naddrfree == 0) { 41803859Sml29623 mutex_exit(nxgep->genlock); 41813859Sml29623 return (ENOSPC); 41823859Sml29623 } 41833859Sml29623 41843859Sml29623 slot = maddr->mma_slot; 41853859Sml29623 if (slot == -1) { /* -1: Take the first available slot */ 41863859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) { 41873859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 41883859Sml29623 break; 41893859Sml29623 } 41903859Sml29623 if (slot > mmac_info->num_factory_mmac) { 41913859Sml29623 mutex_exit(nxgep->genlock); 41923859Sml29623 return (ENOSPC); 41933859Sml29623 } 41943859Sml29623 } 41953859Sml29623 if (slot < 1 || slot > mmac_info->num_factory_mmac) { 41963859Sml29623 /* 41973859Sml29623 * Do not support factory MAC at a slot greater than 41983859Sml29623 * num_factory_mmac even when there are available factory 41993859Sml29623 * MAC addresses because the alternate MACs are bundled with 42003859Sml29623 * slot[1] through slot[num_factory_mmac] 42013859Sml29623 */ 42023859Sml29623 mutex_exit(nxgep->genlock); 42033859Sml29623 return (EINVAL); 42043859Sml29623 } 42053859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 42063859Sml29623 mutex_exit(nxgep->genlock); 42073859Sml29623 return (EBUSY); 42083859Sml29623 } 42093859Sml29623 /* Verify the address to be reserved */ 42103859Sml29623 if (!mac_unicst_verify(nxgep->mach, 42116512Ssowmini mmac_info->factory_mac_pool[slot], ETHERADDRL)) { 42123859Sml29623 mutex_exit(nxgep->genlock); 42133859Sml29623 return (EINVAL); 42143859Sml29623 } 42153859Sml29623 if (err = nxge_altmac_set(nxgep, 42166512Ssowmini mmac_info->factory_mac_pool[slot], slot)) { 42173859Sml29623 mutex_exit(nxgep->genlock); 42183859Sml29623 return (err); 42193859Sml29623 } 42203859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL); 42213859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42223859Sml29623 mmac_info->naddrfree--; 42233859Sml29623 42243859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_TRUE); 42253859Sml29623 mutex_exit(nxgep->genlock); 42263859Sml29623 42273859Sml29623 /* Pass info back to the caller */ 42283859Sml29623 maddr->mma_slot = slot; 42293859Sml29623 maddr->mma_addrlen = ETHERADDRL; 42303859Sml29623 maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 42313859Sml29623 42323859Sml29623 return (0); 42333859Sml29623 } 42343859Sml29623 42353859Sml29623 /* 42363859Sml29623 * Remove the specified mac address and update the HW not to filter 42373859Sml29623 * the mac address anymore. 42383859Sml29623 */ 42396495Sspeer int 42403859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot) 42413859Sml29623 { 42423859Sml29623 p_nxge_t nxgep = arg; 42433859Sml29623 nxge_mmac_t *mmac_info; 42443859Sml29623 uint8_t addrn; 42453859Sml29623 uint8_t portn; 42463859Sml29623 int err = 0; 42473859Sml29623 nxge_status_t status; 42483859Sml29623 42493859Sml29623 mutex_enter(nxgep->genlock); 42503859Sml29623 42513859Sml29623 /* 42523859Sml29623 * Make sure that nxge is initialized, if _start() has 42533859Sml29623 * not been called. 42543859Sml29623 */ 42553859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 42563859Sml29623 status = nxge_init(nxgep); 42573859Sml29623 if (status != NXGE_OK) { 42583859Sml29623 mutex_exit(nxgep->genlock); 42593859Sml29623 return (ENXIO); 42603859Sml29623 } 42613859Sml29623 } 42623859Sml29623 42633859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 42643859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 42653859Sml29623 mutex_exit(nxgep->genlock); 42663859Sml29623 return (EINVAL); 42673859Sml29623 } 42683859Sml29623 42693859Sml29623 portn = nxgep->mac.portnum; 42703859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 42713859Sml29623 addrn = (uint8_t)slot - 1; 42723859Sml29623 else 42733859Sml29623 addrn = (uint8_t)slot; 42743859Sml29623 42753859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 42763859Sml29623 if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn) 42776512Ssowmini == NPI_SUCCESS) { 42783859Sml29623 mmac_info->naddrfree++; 42793859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED; 42803859Sml29623 /* 42813859Sml29623 * Regardless if the MAC we just stopped filtering 42823859Sml29623 * is a user addr or a facory addr, we must set 42833859Sml29623 * the MMAC_VENDOR_ADDR flag if this slot has an 42843859Sml29623 * associated factory MAC to indicate that a factory 42853859Sml29623 * MAC is available. 42863859Sml29623 */ 42873859Sml29623 if (slot <= mmac_info->num_factory_mmac) { 42883859Sml29623 mmac_info->mac_pool[slot].flags 42896512Ssowmini |= MMAC_VENDOR_ADDR; 42903859Sml29623 } 42913859Sml29623 /* 42923859Sml29623 * Clear mac_pool[slot].addr so that kstat shows 0 42933859Sml29623 * alternate MAC address if the slot is not used. 42943859Sml29623 * (But nxge_m_mmac_get returns the factory MAC even 42953859Sml29623 * when the slot is not used!) 42963859Sml29623 */ 42973859Sml29623 bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL); 42983859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 42993859Sml29623 } else { 43003859Sml29623 err = EIO; 43013859Sml29623 } 43023859Sml29623 } else { 43033859Sml29623 err = EINVAL; 43043859Sml29623 } 43053859Sml29623 43063859Sml29623 mutex_exit(nxgep->genlock); 43073859Sml29623 return (err); 43083859Sml29623 } 43093859Sml29623 43103859Sml29623 /* 43113859Sml29623 * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve(). 43123859Sml29623 */ 43133859Sml29623 static int 43143859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr) 43153859Sml29623 { 43163859Sml29623 p_nxge_t nxgep = arg; 43173859Sml29623 mac_addr_slot_t slot; 43183859Sml29623 nxge_mmac_t *mmac_info; 43193859Sml29623 int err = 0; 43203859Sml29623 nxge_status_t status; 43213859Sml29623 43223859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 43236512Ssowmini maddr->mma_addrlen)) 43243859Sml29623 return (EINVAL); 43253859Sml29623 43263859Sml29623 slot = maddr->mma_slot; 43273859Sml29623 43283859Sml29623 mutex_enter(nxgep->genlock); 43293859Sml29623 43303859Sml29623 /* 43313859Sml29623 * Make sure that nxge is initialized, if _start() has 43323859Sml29623 * not been called. 43333859Sml29623 */ 43343859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 43353859Sml29623 status = nxge_init(nxgep); 43363859Sml29623 if (status != NXGE_OK) { 43373859Sml29623 mutex_exit(nxgep->genlock); 43383859Sml29623 return (ENXIO); 43393859Sml29623 } 43403859Sml29623 } 43413859Sml29623 43423859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 43433859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 43443859Sml29623 mutex_exit(nxgep->genlock); 43453859Sml29623 return (EINVAL); 43463859Sml29623 } 43473859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 43483859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) 43496512Ssowmini != 0) { 43503859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, 43516512Ssowmini ETHERADDRL); 43523859Sml29623 /* 43533859Sml29623 * Assume that the MAC passed down from the caller 43543859Sml29623 * is not a factory MAC address (The user should 43553859Sml29623 * call mmac_remove followed by mmac_reserve if 43563859Sml29623 * he wants to use the factory MAC for this slot). 43573859Sml29623 */ 43583859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 43593859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 43603859Sml29623 } 43613859Sml29623 } else { 43623859Sml29623 err = EINVAL; 43633859Sml29623 } 43643859Sml29623 mutex_exit(nxgep->genlock); 43653859Sml29623 return (err); 43663859Sml29623 } 43673859Sml29623 43683859Sml29623 /* 43693859Sml29623 * nxge_m_mmac_get() - Get the MAC address and other information 43703859Sml29623 * related to the slot. mma_flags should be set to 0 in the call. 43713859Sml29623 * Note: although kstat shows MAC address as zero when a slot is 43723859Sml29623 * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC 43733859Sml29623 * to the caller as long as the slot is not using a user MAC address. 43743859Sml29623 * The following table shows the rules, 43753859Sml29623 * 43763859Sml29623 * USED VENDOR mma_addr 43773859Sml29623 * ------------------------------------------------------------ 43783859Sml29623 * (1) Slot uses a user MAC: yes no user MAC 43793859Sml29623 * (2) Slot uses a factory MAC: yes yes factory MAC 43803859Sml29623 * (3) Slot is not used but is 43813859Sml29623 * factory MAC capable: no yes factory MAC 43823859Sml29623 * (4) Slot is not used and is 43833859Sml29623 * not factory MAC capable: no no 0 43843859Sml29623 * ------------------------------------------------------------ 43853859Sml29623 */ 43863859Sml29623 static int 43873859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr) 43883859Sml29623 { 43893859Sml29623 nxge_t *nxgep = arg; 43903859Sml29623 mac_addr_slot_t slot; 43913859Sml29623 nxge_mmac_t *mmac_info; 43923859Sml29623 nxge_status_t status; 43933859Sml29623 43943859Sml29623 slot = maddr->mma_slot; 43953859Sml29623 43963859Sml29623 mutex_enter(nxgep->genlock); 43973859Sml29623 43983859Sml29623 /* 43993859Sml29623 * Make sure that nxge is initialized, if _start() has 44003859Sml29623 * not been called. 44013859Sml29623 */ 44023859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 44033859Sml29623 status = nxge_init(nxgep); 44043859Sml29623 if (status != NXGE_OK) { 44053859Sml29623 mutex_exit(nxgep->genlock); 44063859Sml29623 return (ENXIO); 44073859Sml29623 } 44083859Sml29623 } 44093859Sml29623 44103859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 44113859Sml29623 44123859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 44133859Sml29623 mutex_exit(nxgep->genlock); 44143859Sml29623 return (EINVAL); 44153859Sml29623 } 44163859Sml29623 maddr->mma_flags = 0; 44173859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) 44183859Sml29623 maddr->mma_flags |= MMAC_SLOT_USED; 44193859Sml29623 44203859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) { 44213859Sml29623 maddr->mma_flags |= MMAC_VENDOR_ADDR; 44223859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], 44236512Ssowmini maddr->mma_addr, ETHERADDRL); 44243859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44253859Sml29623 } else { 44263859Sml29623 if (maddr->mma_flags & MMAC_SLOT_USED) { 44273859Sml29623 bcopy(mmac_info->mac_pool[slot].addr, 44286512Ssowmini maddr->mma_addr, ETHERADDRL); 44293859Sml29623 maddr->mma_addrlen = ETHERADDRL; 44303859Sml29623 } else { 44313859Sml29623 bzero(maddr->mma_addr, ETHERADDRL); 44323859Sml29623 maddr->mma_addrlen = 0; 44333859Sml29623 } 44343859Sml29623 } 44353859Sml29623 mutex_exit(nxgep->genlock); 44363859Sml29623 return (0); 44373859Sml29623 } 44383859Sml29623 44393859Sml29623 static boolean_t 44403859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 44413859Sml29623 { 44423859Sml29623 nxge_t *nxgep = arg; 44433859Sml29623 uint32_t *txflags = cap_data; 44443859Sml29623 multiaddress_capab_t *mmacp = cap_data; 44453859Sml29623 44463859Sml29623 switch (cap) { 44473859Sml29623 case MAC_CAPAB_HCKSUM: 44486495Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 44496611Sml29623 "==> nxge_m_getcapab: checksum %d", nxge_cksum_offload)); 44506611Sml29623 if (nxge_cksum_offload <= 1) { 44516495Sspeer *txflags = HCKSUM_INET_PARTIAL; 44526495Sspeer } 44533859Sml29623 break; 44546495Sspeer 44553859Sml29623 case MAC_CAPAB_POLL: 44563859Sml29623 /* 44573859Sml29623 * There's nothing for us to fill in, simply returning 44583859Sml29623 * B_TRUE stating that we support polling is sufficient. 44593859Sml29623 */ 44603859Sml29623 break; 44613859Sml29623 44623859Sml29623 case MAC_CAPAB_MULTIADDRESS: 44636495Sspeer mmacp = (multiaddress_capab_t *)cap_data; 44643859Sml29623 mutex_enter(nxgep->genlock); 44653859Sml29623 44663859Sml29623 mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac; 44673859Sml29623 mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree; 44686611Sml29623 mmacp->maddr_flag = 0; /* 0 is required by PSARC2006/265 */ 44693859Sml29623 /* 44703859Sml29623 * maddr_handle is driver's private data, passed back to 44713859Sml29623 * entry point functions as arg. 44723859Sml29623 */ 44733859Sml29623 mmacp->maddr_handle = nxgep; 44743859Sml29623 mmacp->maddr_add = nxge_m_mmac_add; 44753859Sml29623 mmacp->maddr_remove = nxge_m_mmac_remove; 44763859Sml29623 mmacp->maddr_modify = nxge_m_mmac_modify; 44773859Sml29623 mmacp->maddr_get = nxge_m_mmac_get; 44783859Sml29623 mmacp->maddr_reserve = nxge_m_mmac_reserve; 44793859Sml29623 44803859Sml29623 mutex_exit(nxgep->genlock); 44813859Sml29623 break; 44826495Sspeer 44835770Sml29623 case MAC_CAPAB_LSO: { 44845770Sml29623 mac_capab_lso_t *cap_lso = cap_data; 44855770Sml29623 44866003Sml29623 if (nxgep->soft_lso_enable) { 44876611Sml29623 if (nxge_cksum_offload <= 1) { 44886611Sml29623 cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4; 44896611Sml29623 if (nxge_lso_max > NXGE_LSO_MAXLEN) { 44906611Sml29623 nxge_lso_max = NXGE_LSO_MAXLEN; 44916611Sml29623 } 44926611Sml29623 cap_lso->lso_basic_tcp_ipv4.lso_max = 44936611Sml29623 nxge_lso_max; 44945770Sml29623 } 44955770Sml29623 break; 44965770Sml29623 } else { 44975770Sml29623 return (B_FALSE); 44985770Sml29623 } 44995770Sml29623 } 45005770Sml29623 45016495Sspeer #if defined(sun4v) 45026495Sspeer case MAC_CAPAB_RINGS: { 45036495Sspeer mac_capab_rings_t *mrings = (mac_capab_rings_t *)cap_data; 45046495Sspeer 45056495Sspeer /* 45066495Sspeer * Only the service domain driver responds to 45076495Sspeer * this capability request. 45086495Sspeer */ 45096495Sspeer if (isLDOMservice(nxgep)) { 45106495Sspeer mrings->mr_handle = (void *)nxgep; 45116495Sspeer 45126495Sspeer /* 45136495Sspeer * No dynamic allocation of groups and 45146495Sspeer * rings at this time. Shares dictate the 45156705Sml29623 * configuration. 45166495Sspeer */ 45176495Sspeer mrings->mr_gadd_ring = NULL; 45186495Sspeer mrings->mr_grem_ring = NULL; 45196495Sspeer mrings->mr_rget = NULL; 45206495Sspeer mrings->mr_gget = nxge_hio_group_get; 45216495Sspeer 45226495Sspeer if (mrings->mr_type == MAC_RING_TYPE_RX) { 45236495Sspeer mrings->mr_rnum = 8; /* XXX */ 45246495Sspeer mrings->mr_gnum = 6; /* XXX */ 45256495Sspeer } else { 45266495Sspeer mrings->mr_rnum = 8; /* XXX */ 45276495Sspeer mrings->mr_gnum = 0; /* XXX */ 45286495Sspeer } 45296495Sspeer } else 45306495Sspeer return (B_FALSE); 45316495Sspeer break; 45326495Sspeer } 45336495Sspeer 45346495Sspeer case MAC_CAPAB_SHARES: { 45356495Sspeer mac_capab_share_t *mshares = (mac_capab_share_t *)cap_data; 45366495Sspeer 45376495Sspeer /* 45386495Sspeer * Only the service domain driver responds to 45396495Sspeer * this capability request. 45406495Sspeer */ 45416495Sspeer if (isLDOMservice(nxgep)) { 45426495Sspeer mshares->ms_snum = 3; 45436495Sspeer mshares->ms_handle = (void *)nxgep; 45446495Sspeer mshares->ms_salloc = nxge_hio_share_alloc; 45456495Sspeer mshares->ms_sfree = nxge_hio_share_free; 45466495Sspeer mshares->ms_sadd = NULL; 45476495Sspeer mshares->ms_sremove = NULL; 45486495Sspeer mshares->ms_squery = nxge_hio_share_query; 45496495Sspeer } else 45506495Sspeer return (B_FALSE); 45516495Sspeer break; 45526495Sspeer } 45536495Sspeer #endif 45543859Sml29623 default: 45553859Sml29623 return (B_FALSE); 45563859Sml29623 } 45573859Sml29623 return (B_TRUE); 45583859Sml29623 } 45593859Sml29623 45606439Sml29623 static boolean_t 45616439Sml29623 nxge_param_locked(mac_prop_id_t pr_num) 45626439Sml29623 { 45636439Sml29623 /* 45646439Sml29623 * All adv_* parameters are locked (read-only) while 45656439Sml29623 * the device is in any sort of loopback mode ... 45666439Sml29623 */ 45676439Sml29623 switch (pr_num) { 45686789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 45696789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 45706789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 45716789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 45726789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 45736789Sam223141 case MAC_PROP_EN_100FDX_CAP: 45746789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 45756789Sam223141 case MAC_PROP_EN_100HDX_CAP: 45766789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 45776789Sam223141 case MAC_PROP_EN_10FDX_CAP: 45786789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 45796789Sam223141 case MAC_PROP_EN_10HDX_CAP: 45806789Sam223141 case MAC_PROP_AUTONEG: 45816789Sam223141 case MAC_PROP_FLOWCTRL: 45826439Sml29623 return (B_TRUE); 45836439Sml29623 } 45846439Sml29623 return (B_FALSE); 45856439Sml29623 } 45866439Sml29623 45876439Sml29623 /* 45886439Sml29623 * callback functions for set/get of properties 45896439Sml29623 */ 45906439Sml29623 static int 45916439Sml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 45926439Sml29623 uint_t pr_valsize, const void *pr_val) 45936439Sml29623 { 45946439Sml29623 nxge_t *nxgep = barg; 45956439Sml29623 p_nxge_param_t param_arr; 45966439Sml29623 p_nxge_stats_t statsp; 45976439Sml29623 int err = 0; 45986439Sml29623 uint8_t val; 45996439Sml29623 uint32_t cur_mtu, new_mtu, old_framesize; 46006439Sml29623 link_flowctrl_t fl; 46016439Sml29623 46026439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop")); 46036439Sml29623 param_arr = nxgep->param_arr; 46046439Sml29623 statsp = nxgep->statsp; 46056439Sml29623 mutex_enter(nxgep->genlock); 46066439Sml29623 if (statsp->port_stats.lb_mode != nxge_lb_normal && 46076439Sml29623 nxge_param_locked(pr_num)) { 46086439Sml29623 /* 46096439Sml29623 * All adv_* parameters are locked (read-only) 46106439Sml29623 * while the device is in any sort of loopback mode. 46116439Sml29623 */ 46126439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46136439Sml29623 "==> nxge_m_setprop: loopback mode: read only")); 46146439Sml29623 mutex_exit(nxgep->genlock); 46156439Sml29623 return (EBUSY); 46166439Sml29623 } 46176439Sml29623 46186439Sml29623 val = *(uint8_t *)pr_val; 46196439Sml29623 switch (pr_num) { 46206789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 46216439Sml29623 nxgep->param_en_1000fdx = val; 46226439Sml29623 param_arr[param_anar_1000fdx].value = val; 46236439Sml29623 46246439Sml29623 goto reprogram; 46256439Sml29623 46266789Sam223141 case MAC_PROP_EN_100FDX_CAP: 46276439Sml29623 nxgep->param_en_100fdx = val; 46286439Sml29623 param_arr[param_anar_100fdx].value = val; 46296439Sml29623 46306439Sml29623 goto reprogram; 46316439Sml29623 46326789Sam223141 case MAC_PROP_EN_10FDX_CAP: 46336439Sml29623 nxgep->param_en_10fdx = val; 46346439Sml29623 param_arr[param_anar_10fdx].value = val; 46356439Sml29623 46366439Sml29623 goto reprogram; 46376439Sml29623 46386789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 46396789Sam223141 case MAC_PROP_EN_100HDX_CAP: 46406789Sam223141 case MAC_PROP_EN_10HDX_CAP: 46416789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 46426789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 46436789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 46446789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 46456789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 46466789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 46476789Sam223141 case MAC_PROP_STATUS: 46486789Sam223141 case MAC_PROP_SPEED: 46496789Sam223141 case MAC_PROP_DUPLEX: 46506439Sml29623 err = EINVAL; /* cannot set read-only properties */ 46516439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46526439Sml29623 "==> nxge_m_setprop: read only property %d", 46536439Sml29623 pr_num)); 46546439Sml29623 break; 46556439Sml29623 46566789Sam223141 case MAC_PROP_AUTONEG: 46576439Sml29623 param_arr[param_autoneg].value = val; 46586439Sml29623 46596439Sml29623 goto reprogram; 46606439Sml29623 46616789Sam223141 case MAC_PROP_MTU: 46626439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 46636439Sml29623 err = EBUSY; 46646439Sml29623 break; 46656439Sml29623 } 46666439Sml29623 46676439Sml29623 cur_mtu = nxgep->mac.default_mtu; 46686439Sml29623 bcopy(pr_val, &new_mtu, sizeof (new_mtu)); 46696439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 46706439Sml29623 "==> nxge_m_setprop: set MTU: %d is_jumbo %d", 46716439Sml29623 new_mtu, nxgep->mac.is_jumbo)); 46726439Sml29623 46736439Sml29623 if (new_mtu == cur_mtu) { 46746439Sml29623 err = 0; 46756439Sml29623 break; 46766439Sml29623 } 46776439Sml29623 if (new_mtu < NXGE_DEFAULT_MTU || 46786439Sml29623 new_mtu > NXGE_MAXIMUM_MTU) { 46796439Sml29623 err = EINVAL; 46806439Sml29623 break; 46816439Sml29623 } 46826439Sml29623 46836439Sml29623 if ((new_mtu > NXGE_DEFAULT_MTU) && 46846439Sml29623 !nxgep->mac.is_jumbo) { 46856439Sml29623 err = EINVAL; 46866439Sml29623 break; 46876439Sml29623 } 46886439Sml29623 46896439Sml29623 old_framesize = (uint32_t)nxgep->mac.maxframesize; 46906439Sml29623 nxgep->mac.maxframesize = (uint16_t) 46916439Sml29623 (new_mtu + NXGE_EHEADER_VLAN_CRC); 46926439Sml29623 if (nxge_mac_set_framesize(nxgep)) { 46936444Sml29623 nxgep->mac.maxframesize = 46946444Sml29623 (uint16_t)old_framesize; 46956439Sml29623 err = EINVAL; 46966439Sml29623 break; 46976439Sml29623 } 46986439Sml29623 46996439Sml29623 err = mac_maxsdu_update(nxgep->mach, new_mtu); 47006439Sml29623 if (err) { 47016444Sml29623 nxgep->mac.maxframesize = 47026444Sml29623 (uint16_t)old_framesize; 47036439Sml29623 err = EINVAL; 47046439Sml29623 break; 47056439Sml29623 } 47066439Sml29623 47076439Sml29623 nxgep->mac.default_mtu = new_mtu; 47086439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47096439Sml29623 "==> nxge_m_setprop: set MTU: %d maxframe %d", 47106439Sml29623 new_mtu, nxgep->mac.maxframesize)); 47116439Sml29623 break; 47126439Sml29623 47136789Sam223141 case MAC_PROP_FLOWCTRL: 47146439Sml29623 bcopy(pr_val, &fl, sizeof (fl)); 47156439Sml29623 switch (fl) { 47166439Sml29623 default: 47176439Sml29623 err = EINVAL; 47186439Sml29623 break; 47196439Sml29623 47206439Sml29623 case LINK_FLOWCTRL_NONE: 47216439Sml29623 param_arr[param_anar_pause].value = 0; 47226439Sml29623 break; 47236439Sml29623 47246439Sml29623 case LINK_FLOWCTRL_RX: 47256439Sml29623 param_arr[param_anar_pause].value = 1; 47266439Sml29623 break; 47276439Sml29623 47286439Sml29623 case LINK_FLOWCTRL_TX: 47296439Sml29623 case LINK_FLOWCTRL_BI: 47306439Sml29623 err = EINVAL; 47316439Sml29623 break; 47326439Sml29623 } 47336439Sml29623 47346439Sml29623 reprogram: 47356439Sml29623 if (err == 0) { 47366439Sml29623 if (!nxge_param_link_update(nxgep)) { 47376439Sml29623 err = EINVAL; 47386439Sml29623 } 47396439Sml29623 } 47406439Sml29623 break; 47416789Sam223141 case MAC_PROP_PRIVATE: 47426439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47436439Sml29623 "==> nxge_m_setprop: private property")); 47446439Sml29623 err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize, 47456439Sml29623 pr_val); 47466439Sml29623 break; 47476512Ssowmini 47486512Ssowmini default: 47496512Ssowmini err = ENOTSUP; 47506512Ssowmini break; 47516439Sml29623 } 47526439Sml29623 47536439Sml29623 mutex_exit(nxgep->genlock); 47546439Sml29623 47556439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47566439Sml29623 "<== nxge_m_setprop (return %d)", err)); 47576439Sml29623 return (err); 47586439Sml29623 } 47596439Sml29623 47606439Sml29623 static int 47616439Sml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 47626512Ssowmini uint_t pr_flags, uint_t pr_valsize, void *pr_val) 47636439Sml29623 { 47646439Sml29623 nxge_t *nxgep = barg; 47656439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 47666439Sml29623 p_nxge_stats_t statsp = nxgep->statsp; 47676439Sml29623 int err = 0; 47686439Sml29623 link_flowctrl_t fl; 47696439Sml29623 uint64_t tmp = 0; 47706512Ssowmini link_state_t ls; 47716789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 47726439Sml29623 47736439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47746439Sml29623 "==> nxge_m_getprop: pr_num %d", pr_num)); 47756512Ssowmini 47766512Ssowmini if (pr_valsize == 0) 47776512Ssowmini return (EINVAL); 47786512Ssowmini 47796789Sam223141 if ((is_default) && (pr_num != MAC_PROP_PRIVATE)) { 47806512Ssowmini err = nxge_get_def_val(nxgep, pr_num, pr_valsize, pr_val); 47816512Ssowmini return (err); 47826512Ssowmini } 47836512Ssowmini 47846439Sml29623 bzero(pr_val, pr_valsize); 47856439Sml29623 switch (pr_num) { 47866789Sam223141 case MAC_PROP_DUPLEX: 47876439Sml29623 *(uint8_t *)pr_val = statsp->mac_stats.link_duplex; 47886439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 47896439Sml29623 "==> nxge_m_getprop: duplex mode %d", 47906439Sml29623 *(uint8_t *)pr_val)); 47916439Sml29623 break; 47926439Sml29623 47936789Sam223141 case MAC_PROP_SPEED: 47946439Sml29623 if (pr_valsize < sizeof (uint64_t)) 47956439Sml29623 return (EINVAL); 47966439Sml29623 tmp = statsp->mac_stats.link_speed * 1000000ull; 47976439Sml29623 bcopy(&tmp, pr_val, sizeof (tmp)); 47986439Sml29623 break; 47996439Sml29623 48006789Sam223141 case MAC_PROP_STATUS: 48016512Ssowmini if (pr_valsize < sizeof (link_state_t)) 48026439Sml29623 return (EINVAL); 48036512Ssowmini if (!statsp->mac_stats.link_up) 48046512Ssowmini ls = LINK_STATE_DOWN; 48056512Ssowmini else 48066512Ssowmini ls = LINK_STATE_UP; 48076512Ssowmini bcopy(&ls, pr_val, sizeof (ls)); 48086439Sml29623 break; 48096439Sml29623 48106789Sam223141 case MAC_PROP_AUTONEG: 48116439Sml29623 *(uint8_t *)pr_val = 48126439Sml29623 param_arr[param_autoneg].value; 48136439Sml29623 break; 48146439Sml29623 48156789Sam223141 case MAC_PROP_FLOWCTRL: 48166439Sml29623 if (pr_valsize < sizeof (link_flowctrl_t)) 48176439Sml29623 return (EINVAL); 48186439Sml29623 48196439Sml29623 fl = LINK_FLOWCTRL_NONE; 48206439Sml29623 if (param_arr[param_anar_pause].value) { 48216439Sml29623 fl = LINK_FLOWCTRL_RX; 48226439Sml29623 } 48236439Sml29623 bcopy(&fl, pr_val, sizeof (fl)); 48246439Sml29623 break; 48256439Sml29623 48266789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 48276439Sml29623 *(uint8_t *)pr_val = 48286439Sml29623 param_arr[param_anar_1000fdx].value; 48296439Sml29623 break; 48306439Sml29623 48316789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 48326439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_1000fdx; 48336439Sml29623 break; 48346439Sml29623 48356789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 48366439Sml29623 *(uint8_t *)pr_val = 48376439Sml29623 param_arr[param_anar_100fdx].value; 48386439Sml29623 break; 48396439Sml29623 48406789Sam223141 case MAC_PROP_EN_100FDX_CAP: 48416439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_100fdx; 48426439Sml29623 break; 48436439Sml29623 48446789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 48456439Sml29623 *(uint8_t *)pr_val = 48466439Sml29623 param_arr[param_anar_10fdx].value; 48476439Sml29623 break; 48486439Sml29623 48496789Sam223141 case MAC_PROP_EN_10FDX_CAP: 48506439Sml29623 *(uint8_t *)pr_val = nxgep->param_en_10fdx; 48516439Sml29623 break; 48526439Sml29623 48536789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 48546789Sam223141 case MAC_PROP_EN_100HDX_CAP: 48556789Sam223141 case MAC_PROP_EN_10HDX_CAP: 48566789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 48576789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 48586789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 48596512Ssowmini err = ENOTSUP; 48606512Ssowmini break; 48616512Ssowmini 48626789Sam223141 case MAC_PROP_PRIVATE: 48636512Ssowmini err = nxge_get_priv_prop(nxgep, pr_name, pr_flags, 48646512Ssowmini pr_valsize, pr_val); 48656512Ssowmini break; 48666512Ssowmini default: 48676439Sml29623 err = EINVAL; 48686439Sml29623 break; 48696439Sml29623 } 48706439Sml29623 48716439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_getprop")); 48726439Sml29623 48736439Sml29623 return (err); 48746439Sml29623 } 48756439Sml29623 48766439Sml29623 /* ARGSUSED */ 48776439Sml29623 static int 48786439Sml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize, 48796439Sml29623 const void *pr_val) 48806439Sml29623 { 48816439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 48826439Sml29623 int err = 0; 48836439Sml29623 long result; 48846439Sml29623 48856439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48866439Sml29623 "==> nxge_set_priv_prop: name %s", pr_name)); 48876439Sml29623 48886439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 48896439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 48906439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 48916439Sml29623 "<== nxge_set_priv_prop: name %s " 48926439Sml29623 "pr_val %s result %d " 48936439Sml29623 "param %d is_jumbo %d", 48946439Sml29623 pr_name, pr_val, result, 48956439Sml29623 param_arr[param_accept_jumbo].value, 48966439Sml29623 nxgep->mac.is_jumbo)); 48976439Sml29623 48986439Sml29623 if (result > 1 || result < 0) { 48996439Sml29623 err = EINVAL; 49006439Sml29623 } else { 49016439Sml29623 if (nxgep->mac.is_jumbo == 49026439Sml29623 (uint32_t)result) { 49036439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49046439Sml29623 "no change (%d %d)", 49056439Sml29623 nxgep->mac.is_jumbo, 49066439Sml29623 result)); 49076439Sml29623 return (0); 49086439Sml29623 } 49096439Sml29623 } 49106439Sml29623 49116439Sml29623 param_arr[param_accept_jumbo].value = result; 49126439Sml29623 nxgep->mac.is_jumbo = B_FALSE; 49136439Sml29623 if (result) { 49146439Sml29623 nxgep->mac.is_jumbo = B_TRUE; 49156439Sml29623 } 49166439Sml29623 49176439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49186439Sml29623 "<== nxge_set_priv_prop: name %s (value %d) is_jumbo %d", 49196439Sml29623 pr_name, result, nxgep->mac.is_jumbo)); 49206439Sml29623 49216439Sml29623 return (err); 49226439Sml29623 } 49236439Sml29623 49246439Sml29623 /* Blanking */ 49256439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 49266439Sml29623 err = nxge_param_rx_intr_time(nxgep, NULL, NULL, 49276439Sml29623 (char *)pr_val, 49286439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_time]); 49296439Sml29623 if (err) { 49306439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49316439Sml29623 "<== nxge_set_priv_prop: " 49326439Sml29623 "unable to set (%s)", pr_name)); 49336439Sml29623 err = EINVAL; 49346439Sml29623 } else { 49356439Sml29623 err = 0; 49366439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49376439Sml29623 "<== nxge_set_priv_prop: " 49386439Sml29623 "set (%s)", pr_name)); 49396439Sml29623 } 49406439Sml29623 49416439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49426439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49436439Sml29623 pr_name, result)); 49446439Sml29623 49456439Sml29623 return (err); 49466439Sml29623 } 49476439Sml29623 49486439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 49496439Sml29623 err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL, 49506439Sml29623 (char *)pr_val, 49516439Sml29623 (caddr_t)¶m_arr[param_rxdma_intr_pkts]); 49526439Sml29623 if (err) { 49536439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49546439Sml29623 "<== nxge_set_priv_prop: " 49556439Sml29623 "unable to set (%s)", pr_name)); 49566439Sml29623 err = EINVAL; 49576439Sml29623 } else { 49586439Sml29623 err = 0; 49596439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49606439Sml29623 "<== nxge_set_priv_prop: " 49616439Sml29623 "set (%s)", pr_name)); 49626439Sml29623 } 49636439Sml29623 49646439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49656439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 49666439Sml29623 pr_name, result)); 49676439Sml29623 49686439Sml29623 return (err); 49696439Sml29623 } 49706439Sml29623 49716439Sml29623 /* Classification */ 49726439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 49736439Sml29623 if (pr_val == NULL) { 49746439Sml29623 err = EINVAL; 49756439Sml29623 return (err); 49766439Sml29623 } 49776439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 49786439Sml29623 49796439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 49806439Sml29623 NULL, (char *)pr_val, 49816439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 49826439Sml29623 49836439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 49846439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 49856439Sml29623 pr_name, result)); 49866439Sml29623 49876439Sml29623 return (err); 49886439Sml29623 } 49896439Sml29623 49906439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 49916439Sml29623 if (pr_val == NULL) { 49926439Sml29623 err = EINVAL; 49936439Sml29623 return (err); 49946439Sml29623 } 49956439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 49966439Sml29623 49976439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 49986439Sml29623 NULL, (char *)pr_val, 49996439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 50006439Sml29623 50016439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50026439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50036439Sml29623 pr_name, result)); 50046439Sml29623 50056439Sml29623 return (err); 50066439Sml29623 } 50076439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 50086439Sml29623 if (pr_val == NULL) { 50096439Sml29623 err = EINVAL; 50106439Sml29623 return (err); 50116439Sml29623 } 50126439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50136439Sml29623 50146439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50156439Sml29623 NULL, (char *)pr_val, 50166439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 50176439Sml29623 50186439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50196439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50206439Sml29623 pr_name, result)); 50216439Sml29623 50226439Sml29623 return (err); 50236439Sml29623 } 50246439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 50256439Sml29623 if (pr_val == NULL) { 50266439Sml29623 err = EINVAL; 50276439Sml29623 return (err); 50286439Sml29623 } 50296439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50306439Sml29623 50316439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50326439Sml29623 NULL, (char *)pr_val, 50336439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 50346439Sml29623 50356439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50366439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50376439Sml29623 pr_name, result)); 50386439Sml29623 50396439Sml29623 return (err); 50406439Sml29623 } 50416439Sml29623 50426439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 50436439Sml29623 if (pr_val == NULL) { 50446439Sml29623 err = EINVAL; 50456439Sml29623 return (err); 50466439Sml29623 } 50476439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50486439Sml29623 50496439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50506439Sml29623 NULL, (char *)pr_val, 50516439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 50526439Sml29623 50536439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50546439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50556439Sml29623 pr_name, result)); 50566439Sml29623 50576439Sml29623 return (err); 50586439Sml29623 } 50596439Sml29623 50606439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 50616439Sml29623 if (pr_val == NULL) { 50626439Sml29623 err = EINVAL; 50636439Sml29623 return (err); 50646439Sml29623 } 50656439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50666439Sml29623 50676439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50686439Sml29623 NULL, (char *)pr_val, 50696439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 50706439Sml29623 50716439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50726439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50736439Sml29623 pr_name, result)); 50746439Sml29623 50756439Sml29623 return (err); 50766439Sml29623 } 50776439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 50786439Sml29623 if (pr_val == NULL) { 50796439Sml29623 err = EINVAL; 50806439Sml29623 return (err); 50816439Sml29623 } 50826439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 50836439Sml29623 50846439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 50856439Sml29623 NULL, (char *)pr_val, 50866439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 50876439Sml29623 50886439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 50896439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 50906439Sml29623 pr_name, result)); 50916439Sml29623 50926439Sml29623 return (err); 50936439Sml29623 } 50946439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 50956439Sml29623 if (pr_val == NULL) { 50966439Sml29623 err = EINVAL; 50976439Sml29623 return (err); 50986439Sml29623 } 50996439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51006439Sml29623 51016439Sml29623 err = nxge_param_set_ip_opt(nxgep, NULL, 51026439Sml29623 NULL, (char *)pr_val, 51036439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 51046439Sml29623 51056439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51066439Sml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)", 51076439Sml29623 pr_name, result)); 51086439Sml29623 51096439Sml29623 return (err); 51106439Sml29623 } 51116439Sml29623 51126439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 51136439Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) { 51146439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51156439Sml29623 "==> nxge_set_priv_prop: name %s (busy)", pr_name)); 51166439Sml29623 err = EBUSY; 51176439Sml29623 return (err); 51186439Sml29623 } 51196439Sml29623 if (pr_val == NULL) { 51206439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51216439Sml29623 "==> nxge_set_priv_prop: name %s (null)", pr_name)); 51226439Sml29623 err = EINVAL; 51236439Sml29623 return (err); 51246439Sml29623 } 51256439Sml29623 51266439Sml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 51276439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51286439Sml29623 "<== nxge_set_priv_prop: name %s " 51296439Sml29623 "(lso %d pr_val %s value %d)", 51306439Sml29623 pr_name, nxgep->soft_lso_enable, pr_val, result)); 51316439Sml29623 51326439Sml29623 if (result > 1 || result < 0) { 51336439Sml29623 err = EINVAL; 51346439Sml29623 } else { 51356439Sml29623 if (nxgep->soft_lso_enable == (uint32_t)result) { 51366439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51376439Sml29623 "no change (%d %d)", 51386439Sml29623 nxgep->soft_lso_enable, result)); 51396439Sml29623 return (0); 51406439Sml29623 } 51416439Sml29623 } 51426439Sml29623 51436439Sml29623 nxgep->soft_lso_enable = (int)result; 51446439Sml29623 51456439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51466439Sml29623 "<== nxge_set_priv_prop: name %s (value %d)", 51476439Sml29623 pr_name, result)); 51486439Sml29623 51496439Sml29623 return (err); 51506439Sml29623 } 51516835Syc148097 /* 51526835Syc148097 * Commands like "ndd -set /dev/nxge0 adv_10gfdx_cap 1" cause the 51536835Syc148097 * following code to be executed. 51546835Syc148097 */ 51556512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 51566512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51576512Ssowmini (caddr_t)¶m_arr[param_anar_10gfdx]); 51586512Ssowmini return (err); 51596512Ssowmini } 51606512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 51616512Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val, 51626512Ssowmini (caddr_t)¶m_arr[param_anar_pause]); 51636512Ssowmini return (err); 51646512Ssowmini } 51656439Sml29623 51666439Sml29623 return (EINVAL); 51676439Sml29623 } 51686439Sml29623 51696439Sml29623 static int 51706512Ssowmini nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_flags, 51716512Ssowmini uint_t pr_valsize, void *pr_val) 51726439Sml29623 { 51736439Sml29623 p_nxge_param_t param_arr = nxgep->param_arr; 51746439Sml29623 char valstr[MAXNAMELEN]; 51756439Sml29623 int err = EINVAL; 51766439Sml29623 uint_t strsize; 51776789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 51786439Sml29623 51796439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51806439Sml29623 "==> nxge_get_priv_prop: property %s", pr_name)); 51816439Sml29623 51826439Sml29623 /* function number */ 51836439Sml29623 if (strcmp(pr_name, "_function_number") == 0) { 51846512Ssowmini if (is_default) 51856512Ssowmini return (ENOTSUP); 51866512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 51876512Ssowmini nxgep->function_num); 51886439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 51896439Sml29623 "==> nxge_get_priv_prop: name %s " 51906439Sml29623 "(value %d valstr %s)", 51916439Sml29623 pr_name, nxgep->function_num, valstr)); 51926439Sml29623 51936439Sml29623 err = 0; 51946439Sml29623 goto done; 51956439Sml29623 } 51966439Sml29623 51976439Sml29623 /* Neptune firmware version */ 51986439Sml29623 if (strcmp(pr_name, "_fw_version") == 0) { 51996512Ssowmini if (is_default) 52006512Ssowmini return (ENOTSUP); 52016512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 52026512Ssowmini nxgep->vpd_info.ver); 52036439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52046439Sml29623 "==> nxge_get_priv_prop: name %s " 52056439Sml29623 "(value %d valstr %s)", 52066439Sml29623 pr_name, nxgep->vpd_info.ver, valstr)); 52076439Sml29623 52086439Sml29623 err = 0; 52096439Sml29623 goto done; 52106439Sml29623 } 52116439Sml29623 52126439Sml29623 /* port PHY mode */ 52136439Sml29623 if (strcmp(pr_name, "_port_mode") == 0) { 52146512Ssowmini if (is_default) 52156512Ssowmini return (ENOTSUP); 52166439Sml29623 switch (nxgep->mac.portmode) { 52176439Sml29623 case PORT_1G_COPPER: 52186512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G copper %s", 52196439Sml29623 nxgep->hot_swappable_phy ? 52206439Sml29623 "[Hot Swappable]" : ""); 52216439Sml29623 break; 52226439Sml29623 case PORT_1G_FIBER: 52236512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G fiber %s", 52246439Sml29623 nxgep->hot_swappable_phy ? 52256439Sml29623 "[hot swappable]" : ""); 52266439Sml29623 break; 52276439Sml29623 case PORT_10G_COPPER: 52286512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52296512Ssowmini "10G copper %s", 52306439Sml29623 nxgep->hot_swappable_phy ? 52316439Sml29623 "[hot swappable]" : ""); 52326439Sml29623 break; 52336439Sml29623 case PORT_10G_FIBER: 52346512Ssowmini (void) snprintf(valstr, sizeof (valstr), "10G fiber %s", 52356439Sml29623 nxgep->hot_swappable_phy ? 52366439Sml29623 "[hot swappable]" : ""); 52376439Sml29623 break; 52386439Sml29623 case PORT_10G_SERDES: 52396512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52406512Ssowmini "10G serdes %s", nxgep->hot_swappable_phy ? 52416439Sml29623 "[hot swappable]" : ""); 52426439Sml29623 break; 52436439Sml29623 case PORT_1G_SERDES: 52446512Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G serdes %s", 52456439Sml29623 nxgep->hot_swappable_phy ? 52466439Sml29623 "[hot swappable]" : ""); 52476439Sml29623 break; 52486835Syc148097 case PORT_1G_TN1010: 52496835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52506835Syc148097 "1G TN1010 copper %s", nxgep->hot_swappable_phy ? 52516835Syc148097 "[hot swappable]" : ""); 52526835Syc148097 break; 52536835Syc148097 case PORT_10G_TN1010: 52546835Syc148097 (void) snprintf(valstr, sizeof (valstr), 52556835Syc148097 "10G TN1010 copper %s", nxgep->hot_swappable_phy ? 52566835Syc148097 "[hot swappable]" : ""); 52576835Syc148097 break; 52586439Sml29623 case PORT_1G_RGMII_FIBER: 52596512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52606512Ssowmini "1G rgmii fiber %s", nxgep->hot_swappable_phy ? 52616439Sml29623 "[hot swappable]" : ""); 52626439Sml29623 break; 52636439Sml29623 case PORT_HSP_MODE: 52646512Ssowmini (void) snprintf(valstr, sizeof (valstr), 52656444Sml29623 "phy not present[hot swappable]"); 52666439Sml29623 break; 52676439Sml29623 default: 52686512Ssowmini (void) snprintf(valstr, sizeof (valstr), "unknown %s", 52696439Sml29623 nxgep->hot_swappable_phy ? 52706439Sml29623 "[hot swappable]" : ""); 52716439Sml29623 break; 52726439Sml29623 } 52736439Sml29623 52746439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52756439Sml29623 "==> nxge_get_priv_prop: name %s (value %s)", 52766439Sml29623 pr_name, valstr)); 52776439Sml29623 52786439Sml29623 err = 0; 52796439Sml29623 goto done; 52806439Sml29623 } 52816439Sml29623 52826439Sml29623 /* Hot swappable PHY */ 52836439Sml29623 if (strcmp(pr_name, "_hot_swap_phy") == 0) { 52846512Ssowmini if (is_default) 52856512Ssowmini return (ENOTSUP); 52866512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s", 52876439Sml29623 nxgep->hot_swappable_phy ? 52886439Sml29623 "yes" : "no"); 52896439Sml29623 52906439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 52916439Sml29623 "==> nxge_get_priv_prop: name %s " 52926439Sml29623 "(value %d valstr %s)", 52936439Sml29623 pr_name, nxgep->hot_swappable_phy, valstr)); 52946439Sml29623 52956439Sml29623 err = 0; 52966439Sml29623 goto done; 52976439Sml29623 } 52986439Sml29623 52996439Sml29623 53006439Sml29623 /* accept jumbo */ 53016439Sml29623 if (strcmp(pr_name, "_accept_jumbo") == 0) { 53026512Ssowmini if (is_default) 53036512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 53046512Ssowmini else 53056512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53066512Ssowmini "%d", nxgep->mac.is_jumbo); 53076439Sml29623 err = 0; 53086439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53096439Sml29623 "==> nxge_get_priv_prop: name %s (value %d (%d, %d))", 53106439Sml29623 pr_name, 53116439Sml29623 (uint32_t)param_arr[param_accept_jumbo].value, 53126439Sml29623 nxgep->mac.is_jumbo, 53136439Sml29623 nxge_jumbo_enable)); 53146439Sml29623 53156439Sml29623 goto done; 53166439Sml29623 } 53176439Sml29623 53186439Sml29623 /* Receive Interrupt Blanking Parameters */ 53196439Sml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) { 53206512Ssowmini err = 0; 53216512Ssowmini if (is_default) { 53226512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53236512Ssowmini "%d", RXDMA_RCR_TO_DEFAULT); 53246512Ssowmini goto done; 53256512Ssowmini } 53266512Ssowmini 53276512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53286512Ssowmini nxgep->intr_timeout); 53296439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53306439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53316439Sml29623 pr_name, 53326439Sml29623 (uint32_t)nxgep->intr_timeout)); 53336439Sml29623 goto done; 53346439Sml29623 } 53356439Sml29623 53366439Sml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) { 53376512Ssowmini err = 0; 53386512Ssowmini if (is_default) { 53396512Ssowmini (void) snprintf(valstr, sizeof (valstr), 53406512Ssowmini "%d", RXDMA_RCR_PTHRES_DEFAULT); 53416512Ssowmini goto done; 53426512Ssowmini } 53436512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 53446512Ssowmini nxgep->intr_threshold); 53456439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53466439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 53476439Sml29623 pr_name, (uint32_t)nxgep->intr_threshold)); 53486439Sml29623 53496439Sml29623 goto done; 53506439Sml29623 } 53516439Sml29623 53526439Sml29623 /* Classification and Load Distribution Configuration */ 53536439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) { 53546512Ssowmini if (is_default) { 53556512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53566512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53576512Ssowmini err = 0; 53586512Ssowmini goto done; 53596512Ssowmini } 53606439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53616439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]); 53626439Sml29623 53636512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53646439Sml29623 (int)param_arr[param_class_opt_ipv4_tcp].value); 53656439Sml29623 53666439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53676439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 53686439Sml29623 goto done; 53696439Sml29623 } 53706439Sml29623 53716439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) { 53726512Ssowmini if (is_default) { 53736512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53746512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53756512Ssowmini err = 0; 53766512Ssowmini goto done; 53776512Ssowmini } 53786439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53796439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]); 53806439Sml29623 53816512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53826439Sml29623 (int)param_arr[param_class_opt_ipv4_udp].value); 53836439Sml29623 53846439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 53856439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 53866439Sml29623 goto done; 53876439Sml29623 } 53886439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) { 53896512Ssowmini if (is_default) { 53906512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53916512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 53926512Ssowmini err = 0; 53936512Ssowmini goto done; 53946512Ssowmini } 53956439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 53966439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]); 53976439Sml29623 53986512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 53996439Sml29623 (int)param_arr[param_class_opt_ipv4_ah].value); 54006439Sml29623 54016439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54026439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54036439Sml29623 goto done; 54046439Sml29623 } 54056439Sml29623 54066439Sml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) { 54076512Ssowmini if (is_default) { 54086512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54096512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54106512Ssowmini err = 0; 54116512Ssowmini goto done; 54126512Ssowmini } 54136439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54146439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]); 54156439Sml29623 54166512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54176439Sml29623 (int)param_arr[param_class_opt_ipv4_sctp].value); 54186439Sml29623 54196439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54206439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54216439Sml29623 goto done; 54226439Sml29623 } 54236439Sml29623 54246439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) { 54256512Ssowmini if (is_default) { 54266512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54276512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54286512Ssowmini err = 0; 54296512Ssowmini goto done; 54306512Ssowmini } 54316439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54326439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]); 54336439Sml29623 54346512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54356439Sml29623 (int)param_arr[param_class_opt_ipv6_tcp].value); 54366439Sml29623 54376439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54386439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54396439Sml29623 goto done; 54406439Sml29623 } 54416439Sml29623 54426439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) { 54436512Ssowmini if (is_default) { 54446512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54456512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54466512Ssowmini err = 0; 54476512Ssowmini goto done; 54486512Ssowmini } 54496439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54506439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]); 54516439Sml29623 54526512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54536439Sml29623 (int)param_arr[param_class_opt_ipv6_udp].value); 54546439Sml29623 54556439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54566439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54576439Sml29623 goto done; 54586439Sml29623 } 54596439Sml29623 54606439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) { 54616512Ssowmini if (is_default) { 54626512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54636512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54646512Ssowmini err = 0; 54656512Ssowmini goto done; 54666512Ssowmini } 54676439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54686439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]); 54696439Sml29623 54706512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54716439Sml29623 (int)param_arr[param_class_opt_ipv6_ah].value); 54726439Sml29623 54736439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54746439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54756439Sml29623 goto done; 54766439Sml29623 } 54776439Sml29623 54786439Sml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) { 54796512Ssowmini if (is_default) { 54806512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54816512Ssowmini NXGE_CLASS_FLOW_GEN_SERVER); 54826512Ssowmini err = 0; 54836512Ssowmini goto done; 54846512Ssowmini } 54856439Sml29623 err = nxge_dld_get_ip_opt(nxgep, 54866439Sml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]); 54876439Sml29623 54886512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x", 54896439Sml29623 (int)param_arr[param_class_opt_ipv6_sctp].value); 54906439Sml29623 54916439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 54926439Sml29623 "==> nxge_get_priv_prop: %s", valstr)); 54936439Sml29623 goto done; 54946439Sml29623 } 54956439Sml29623 54966439Sml29623 /* Software LSO */ 54976439Sml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) { 54986512Ssowmini if (is_default) { 54996512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55006512Ssowmini err = 0; 55016512Ssowmini goto done; 55026512Ssowmini } 55036512Ssowmini (void) snprintf(valstr, sizeof (valstr), 55046512Ssowmini "%d", nxgep->soft_lso_enable); 55056439Sml29623 err = 0; 55066439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55076439Sml29623 "==> nxge_get_priv_prop: name %s (value %d)", 55086439Sml29623 pr_name, nxgep->soft_lso_enable)); 55096439Sml29623 55106439Sml29623 goto done; 55116439Sml29623 } 55126512Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) { 55136512Ssowmini err = 0; 55146512Ssowmini if (is_default || 55156512Ssowmini nxgep->param_arr[param_anar_10gfdx].value != 0) { 55166512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55176512Ssowmini goto done; 55186512Ssowmini } else { 55196512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55206512Ssowmini goto done; 55216512Ssowmini } 55226512Ssowmini } 55236512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 55246512Ssowmini err = 0; 55256512Ssowmini if (is_default || 55266512Ssowmini nxgep->param_arr[param_anar_pause].value != 0) { 55276512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1); 55286512Ssowmini goto done; 55296512Ssowmini } else { 55306512Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0); 55316512Ssowmini goto done; 55326512Ssowmini } 55336512Ssowmini } 55346439Sml29623 55356439Sml29623 done: 55366439Sml29623 if (err == 0) { 55376439Sml29623 strsize = (uint_t)strlen(valstr); 55386439Sml29623 if (pr_valsize < strsize) { 55396439Sml29623 err = ENOBUFS; 55406439Sml29623 } else { 55416439Sml29623 (void) strlcpy(pr_val, valstr, pr_valsize); 55426439Sml29623 } 55436439Sml29623 } 55446439Sml29623 55456439Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 55466439Sml29623 "<== nxge_get_priv_prop: return %d", err)); 55476439Sml29623 return (err); 55486439Sml29623 } 55496439Sml29623 55503859Sml29623 /* 55513859Sml29623 * Module loading and removing entry points. 55523859Sml29623 */ 55533859Sml29623 55546705Sml29623 DDI_DEFINE_STREAM_OPS(nxge_dev_ops, nulldev, nulldev, nxge_attach, nxge_detach, 55556705Sml29623 nodev, NULL, D_MP, NULL); 55563859Sml29623 55574977Sraghus #define NXGE_DESC_VER "Sun NIU 10Gb Ethernet" 55583859Sml29623 55593859Sml29623 /* 55603859Sml29623 * Module linkage information for the kernel. 55613859Sml29623 */ 55623859Sml29623 static struct modldrv nxge_modldrv = { 55633859Sml29623 &mod_driverops, 55643859Sml29623 NXGE_DESC_VER, 55653859Sml29623 &nxge_dev_ops 55663859Sml29623 }; 55673859Sml29623 55683859Sml29623 static struct modlinkage modlinkage = { 55693859Sml29623 MODREV_1, (void *) &nxge_modldrv, NULL 55703859Sml29623 }; 55713859Sml29623 55723859Sml29623 int 55733859Sml29623 _init(void) 55743859Sml29623 { 55753859Sml29623 int status; 55763859Sml29623 55773859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init")); 55783859Sml29623 mac_init_ops(&nxge_dev_ops, "nxge"); 55793859Sml29623 status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0); 55803859Sml29623 if (status != 0) { 55813859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 55826512Ssowmini "failed to init device soft state")); 55833859Sml29623 goto _init_exit; 55843859Sml29623 } 55853859Sml29623 status = mod_install(&modlinkage); 55863859Sml29623 if (status != 0) { 55873859Sml29623 ddi_soft_state_fini(&nxge_list); 55883859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed")); 55893859Sml29623 goto _init_exit; 55903859Sml29623 } 55913859Sml29623 55923859Sml29623 MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL); 55933859Sml29623 55943859Sml29623 _init_exit: 55953859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status)); 55963859Sml29623 55973859Sml29623 return (status); 55983859Sml29623 } 55993859Sml29623 56003859Sml29623 int 56013859Sml29623 _fini(void) 56023859Sml29623 { 56033859Sml29623 int status; 56043859Sml29623 56053859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini")); 56063859Sml29623 56073859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove")); 56083859Sml29623 56093859Sml29623 if (nxge_mblks_pending) 56103859Sml29623 return (EBUSY); 56113859Sml29623 56123859Sml29623 status = mod_remove(&modlinkage); 56133859Sml29623 if (status != DDI_SUCCESS) { 56143859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, 56156512Ssowmini "Module removal failed 0x%08x", 56166512Ssowmini status)); 56173859Sml29623 goto _fini_exit; 56183859Sml29623 } 56193859Sml29623 56203859Sml29623 mac_fini_ops(&nxge_dev_ops); 56213859Sml29623 56223859Sml29623 ddi_soft_state_fini(&nxge_list); 56233859Sml29623 56243859Sml29623 MUTEX_DESTROY(&nxge_common_lock); 56253859Sml29623 _fini_exit: 56263859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status)); 56273859Sml29623 56283859Sml29623 return (status); 56293859Sml29623 } 56303859Sml29623 56313859Sml29623 int 56323859Sml29623 _info(struct modinfo *modinfop) 56333859Sml29623 { 56343859Sml29623 int status; 56353859Sml29623 56363859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info")); 56373859Sml29623 status = mod_info(&modlinkage, modinfop); 56383859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status)); 56393859Sml29623 56403859Sml29623 return (status); 56413859Sml29623 } 56423859Sml29623 56433859Sml29623 /*ARGSUSED*/ 56443859Sml29623 static nxge_status_t 56453859Sml29623 nxge_add_intrs(p_nxge_t nxgep) 56463859Sml29623 { 56473859Sml29623 56483859Sml29623 int intr_types; 56493859Sml29623 int type = 0; 56503859Sml29623 int ddi_status = DDI_SUCCESS; 56513859Sml29623 nxge_status_t status = NXGE_OK; 56523859Sml29623 56533859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs")); 56543859Sml29623 56553859Sml29623 nxgep->nxge_intr_type.intr_registered = B_FALSE; 56563859Sml29623 nxgep->nxge_intr_type.intr_enabled = B_FALSE; 56573859Sml29623 nxgep->nxge_intr_type.msi_intx_cnt = 0; 56583859Sml29623 nxgep->nxge_intr_type.intr_added = 0; 56593859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_FALSE; 56603859Sml29623 nxgep->nxge_intr_type.intr_type = 0; 56613859Sml29623 56623859Sml29623 if (nxgep->niu_type == N2_NIU) { 56633859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56643859Sml29623 } else if (nxge_msi_enable) { 56653859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 56663859Sml29623 } 56673859Sml29623 56683859Sml29623 /* Get the supported interrupt types */ 56693859Sml29623 if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types)) 56706512Ssowmini != DDI_SUCCESS) { 56713859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: " 56726512Ssowmini "ddi_intr_get_supported_types failed: status 0x%08x", 56736512Ssowmini ddi_status)); 56743859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 56753859Sml29623 } 56763859Sml29623 nxgep->nxge_intr_type.intr_types = intr_types; 56773859Sml29623 56783859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 56796512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 56803859Sml29623 56813859Sml29623 /* 56823859Sml29623 * Solaris MSIX is not supported yet. use MSI for now. 56833859Sml29623 * nxge_msi_enable (1): 56843859Sml29623 * 1 - MSI 2 - MSI-X others - FIXED 56853859Sml29623 */ 56863859Sml29623 switch (nxge_msi_enable) { 56873859Sml29623 default: 56883859Sml29623 type = DDI_INTR_TYPE_FIXED; 56893859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 56906512Ssowmini "use fixed (intx emulation) type %08x", 56916512Ssowmini type)); 56923859Sml29623 break; 56933859Sml29623 56943859Sml29623 case 2: 56953859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 56966512Ssowmini "ddi_intr_get_supported_types: 0x%08x", intr_types)); 56973859Sml29623 if (intr_types & DDI_INTR_TYPE_MSIX) { 56983859Sml29623 type = DDI_INTR_TYPE_MSIX; 56993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57006512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57016512Ssowmini type)); 57023859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSI) { 57033859Sml29623 type = DDI_INTR_TYPE_MSI; 57043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57056512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57066512Ssowmini type)); 57073859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57083859Sml29623 type = DDI_INTR_TYPE_FIXED; 57093859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57106512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57116512Ssowmini type)); 57123859Sml29623 } 57133859Sml29623 break; 57143859Sml29623 57153859Sml29623 case 1: 57163859Sml29623 if (intr_types & DDI_INTR_TYPE_MSI) { 57173859Sml29623 type = DDI_INTR_TYPE_MSI; 57183859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 57196512Ssowmini "ddi_intr_get_supported_types: MSI 0x%08x", 57206512Ssowmini type)); 57213859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSIX) { 57223859Sml29623 type = DDI_INTR_TYPE_MSIX; 57233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57246512Ssowmini "ddi_intr_get_supported_types: MSIX 0x%08x", 57256512Ssowmini type)); 57263859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 57273859Sml29623 type = DDI_INTR_TYPE_FIXED; 57283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57296512Ssowmini "ddi_intr_get_supported_types: MSXED0x%08x", 57306512Ssowmini type)); 57313859Sml29623 } 57323859Sml29623 } 57333859Sml29623 57343859Sml29623 nxgep->nxge_intr_type.intr_type = type; 57353859Sml29623 if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI || 57366512Ssowmini type == DDI_INTR_TYPE_FIXED) && 57376512Ssowmini nxgep->nxge_intr_type.niu_msi_enable) { 57383859Sml29623 if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) { 57393859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 57406512Ssowmini " nxge_add_intrs: " 57416512Ssowmini " nxge_add_intrs_adv failed: status 0x%08x", 57426512Ssowmini status)); 57433859Sml29623 return (status); 57443859Sml29623 } else { 57453859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 57466512Ssowmini "interrupts registered : type %d", type)); 57473859Sml29623 nxgep->nxge_intr_type.intr_registered = B_TRUE; 57483859Sml29623 57493859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 57506512Ssowmini "\nAdded advanced nxge add_intr_adv " 57516512Ssowmini "intr type 0x%x\n", type)); 57523859Sml29623 57533859Sml29623 return (status); 57543859Sml29623 } 57553859Sml29623 } 57563859Sml29623 57573859Sml29623 if (!nxgep->nxge_intr_type.intr_registered) { 57583859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: " 57596512Ssowmini "failed to register interrupts")); 57603859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57613859Sml29623 } 57623859Sml29623 57633859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs")); 57643859Sml29623 return (status); 57653859Sml29623 } 57663859Sml29623 57673859Sml29623 /*ARGSUSED*/ 57683859Sml29623 static nxge_status_t 57693859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep) 57703859Sml29623 { 57713859Sml29623 57723859Sml29623 int ddi_status = DDI_SUCCESS; 57733859Sml29623 nxge_status_t status = NXGE_OK; 57743859Sml29623 57753859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs")); 57763859Sml29623 57773859Sml29623 nxgep->resched_id = NULL; 57783859Sml29623 nxgep->resched_running = B_FALSE; 57793859Sml29623 ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW, 57806512Ssowmini &nxgep->resched_id, 57816512Ssowmini NULL, NULL, nxge_reschedule, (caddr_t)nxgep); 57823859Sml29623 if (ddi_status != DDI_SUCCESS) { 57833859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: " 57846512Ssowmini "ddi_add_softintrs failed: status 0x%08x", 57856512Ssowmini ddi_status)); 57863859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 57873859Sml29623 } 57883859Sml29623 57893859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs")); 57903859Sml29623 57913859Sml29623 return (status); 57923859Sml29623 } 57933859Sml29623 57943859Sml29623 static nxge_status_t 57953859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep) 57963859Sml29623 { 57973859Sml29623 int intr_type; 57983859Sml29623 p_nxge_intr_t intrp; 57993859Sml29623 58003859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv")); 58013859Sml29623 58023859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58033859Sml29623 intr_type = intrp->intr_type; 58043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x", 58056512Ssowmini intr_type)); 58063859Sml29623 58073859Sml29623 switch (intr_type) { 58083859Sml29623 case DDI_INTR_TYPE_MSI: /* 0x2 */ 58093859Sml29623 case DDI_INTR_TYPE_MSIX: /* 0x4 */ 58103859Sml29623 return (nxge_add_intrs_adv_type(nxgep, intr_type)); 58113859Sml29623 58123859Sml29623 case DDI_INTR_TYPE_FIXED: /* 0x1 */ 58133859Sml29623 return (nxge_add_intrs_adv_type_fix(nxgep, intr_type)); 58143859Sml29623 58153859Sml29623 default: 58163859Sml29623 return (NXGE_ERROR); 58173859Sml29623 } 58183859Sml29623 } 58193859Sml29623 58203859Sml29623 58213859Sml29623 /*ARGSUSED*/ 58223859Sml29623 static nxge_status_t 58233859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type) 58243859Sml29623 { 58253859Sml29623 dev_info_t *dip = nxgep->dip; 58263859Sml29623 p_nxge_ldg_t ldgp; 58273859Sml29623 p_nxge_intr_t intrp; 58283859Sml29623 uint_t *inthandler; 58293859Sml29623 void *arg1, *arg2; 58303859Sml29623 int behavior; 58315013Sml29623 int nintrs, navail, nrequest; 58323859Sml29623 int nactual, nrequired; 58333859Sml29623 int inum = 0; 58343859Sml29623 int x, y; 58353859Sml29623 int ddi_status = DDI_SUCCESS; 58363859Sml29623 nxge_status_t status = NXGE_OK; 58373859Sml29623 58383859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type")); 58393859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 58403859Sml29623 intrp->start_inum = 0; 58413859Sml29623 58423859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 58433859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 58443859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58456512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 58466512Ssowmini "nintrs: %d", ddi_status, nintrs)); 58473859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58483859Sml29623 } 58493859Sml29623 58503859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 58513859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 58523859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 58536512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 58546512Ssowmini "nintrs: %d", ddi_status, navail)); 58553859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 58563859Sml29623 } 58573859Sml29623 58583859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58596512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, navail %d", 58606512Ssowmini nintrs, navail)); 58613859Sml29623 58625013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override */ 58635013Sml29623 if (int_type == DDI_INTR_TYPE_MSIX) { 58645013Sml29623 nrequest = nxge_create_msi_property(nxgep); 58655013Sml29623 if (nrequest < navail) { 58665013Sml29623 navail = nrequest; 58675013Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58685013Sml29623 "nxge_add_intrs_adv_type: nintrs %d " 58695013Sml29623 "navail %d (nrequest %d)", 58705013Sml29623 nintrs, navail, nrequest)); 58715013Sml29623 } 58725013Sml29623 } 58735013Sml29623 58743859Sml29623 if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) { 58753859Sml29623 /* MSI must be power of 2 */ 58763859Sml29623 if ((navail & 16) == 16) { 58773859Sml29623 navail = 16; 58783859Sml29623 } else if ((navail & 8) == 8) { 58793859Sml29623 navail = 8; 58803859Sml29623 } else if ((navail & 4) == 4) { 58813859Sml29623 navail = 4; 58823859Sml29623 } else if ((navail & 2) == 2) { 58833859Sml29623 navail = 2; 58843859Sml29623 } else { 58853859Sml29623 navail = 1; 58863859Sml29623 } 58873859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 58886512Ssowmini "ddi_intr_get_navail(): (msi power of 2) nintrs %d, " 58896512Ssowmini "navail %d", nintrs, navail)); 58903859Sml29623 } 58913859Sml29623 58923859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 58936512Ssowmini DDI_INTR_ALLOC_NORMAL); 58943859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 58953859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 58963859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 58976512Ssowmini navail, &nactual, behavior); 58983859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 58993859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59006512Ssowmini " ddi_intr_alloc() failed: %d", 59016512Ssowmini ddi_status)); 59023859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59033859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59043859Sml29623 } 59053859Sml29623 59063859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 59076512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 59083859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59096512Ssowmini " ddi_intr_get_pri() failed: %d", 59106512Ssowmini ddi_status)); 59113859Sml29623 /* Free already allocated interrupts */ 59123859Sml29623 for (y = 0; y < nactual; y++) { 59133859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59143859Sml29623 } 59153859Sml29623 59163859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59173859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59183859Sml29623 } 59193859Sml29623 59203859Sml29623 nrequired = 0; 59213859Sml29623 switch (nxgep->niu_type) { 59223859Sml29623 default: 59233859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 59243859Sml29623 break; 59253859Sml29623 59263859Sml29623 case N2_NIU: 59273859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 59283859Sml29623 break; 59293859Sml29623 } 59303859Sml29623 59313859Sml29623 if (status != NXGE_OK) { 59323859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59336512Ssowmini "nxge_add_intrs_adv_typ:nxge_ldgv_init " 59346512Ssowmini "failed: 0x%x", status)); 59353859Sml29623 /* Free already allocated interrupts */ 59363859Sml29623 for (y = 0; y < nactual; y++) { 59373859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59383859Sml29623 } 59393859Sml29623 59403859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59413859Sml29623 return (status); 59423859Sml29623 } 59433859Sml29623 59443859Sml29623 ldgp = nxgep->ldgvp->ldgp; 59453859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 59463859Sml29623 ldgp->vector = (uint8_t)x; 59473859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 59483859Sml29623 arg1 = ldgp->ldvp; 59493859Sml29623 arg2 = nxgep; 59503859Sml29623 if (ldgp->nldvs == 1) { 59513859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 59523859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59536512Ssowmini "nxge_add_intrs_adv_type: " 59546512Ssowmini "arg1 0x%x arg2 0x%x: " 59556512Ssowmini "1-1 int handler (entry %d intdata 0x%x)\n", 59566512Ssowmini arg1, arg2, 59576512Ssowmini x, ldgp->intdata)); 59583859Sml29623 } else if (ldgp->nldvs > 1) { 59593859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 59603859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59616512Ssowmini "nxge_add_intrs_adv_type: " 59626512Ssowmini "arg1 0x%x arg2 0x%x: " 59636512Ssowmini "nldevs %d int handler " 59646512Ssowmini "(entry %d intdata 0x%x)\n", 59656512Ssowmini arg1, arg2, 59666512Ssowmini ldgp->nldvs, x, ldgp->intdata)); 59673859Sml29623 } 59683859Sml29623 59693859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 59706512Ssowmini "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d " 59716512Ssowmini "htable 0x%llx", x, intrp->htable[x])); 59723859Sml29623 59733859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 59746512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 59756512Ssowmini != DDI_SUCCESS) { 59763859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 59776512Ssowmini "==> nxge_add_intrs_adv_type: failed #%d " 59786512Ssowmini "status 0x%x", x, ddi_status)); 59793859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 59803859Sml29623 (void) ddi_intr_remove_handler( 59816512Ssowmini intrp->htable[y]); 59823859Sml29623 } 59833859Sml29623 /* Free already allocated intr */ 59843859Sml29623 for (y = 0; y < nactual; y++) { 59853859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 59863859Sml29623 } 59873859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 59883859Sml29623 59893859Sml29623 (void) nxge_ldgv_uninit(nxgep); 59903859Sml29623 59913859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 59923859Sml29623 } 59933859Sml29623 intrp->intr_added++; 59943859Sml29623 } 59953859Sml29623 59963859Sml29623 intrp->msi_intx_cnt = nactual; 59973859Sml29623 59983859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 59996512Ssowmini "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d", 60006512Ssowmini navail, nactual, 60016512Ssowmini intrp->msi_intx_cnt, 60026512Ssowmini intrp->intr_added)); 60033859Sml29623 60043859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 60053859Sml29623 60063859Sml29623 (void) nxge_intr_ldgv_init(nxgep); 60073859Sml29623 60083859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type")); 60093859Sml29623 60103859Sml29623 return (status); 60113859Sml29623 } 60123859Sml29623 60133859Sml29623 /*ARGSUSED*/ 60143859Sml29623 static nxge_status_t 60153859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type) 60163859Sml29623 { 60173859Sml29623 dev_info_t *dip = nxgep->dip; 60183859Sml29623 p_nxge_ldg_t ldgp; 60193859Sml29623 p_nxge_intr_t intrp; 60203859Sml29623 uint_t *inthandler; 60213859Sml29623 void *arg1, *arg2; 60223859Sml29623 int behavior; 60233859Sml29623 int nintrs, navail; 60243859Sml29623 int nactual, nrequired; 60253859Sml29623 int inum = 0; 60263859Sml29623 int x, y; 60273859Sml29623 int ddi_status = DDI_SUCCESS; 60283859Sml29623 nxge_status_t status = NXGE_OK; 60293859Sml29623 60303859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix")); 60313859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 60323859Sml29623 intrp->start_inum = 0; 60333859Sml29623 60343859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 60353859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 60363859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60376512Ssowmini "ddi_intr_get_nintrs() failed, status: 0x%x%, " 60386512Ssowmini "nintrs: %d", status, nintrs)); 60393859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60403859Sml29623 } 60413859Sml29623 60423859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 60433859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 60443859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60456512Ssowmini "ddi_intr_get_navail() failed, status: 0x%x%, " 60466512Ssowmini "nintrs: %d", ddi_status, navail)); 60473859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60483859Sml29623 } 60493859Sml29623 60503859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 60516512Ssowmini "ddi_intr_get_navail() returned: nintrs %d, naavail %d", 60526512Ssowmini nintrs, navail)); 60533859Sml29623 60543859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 60556512Ssowmini DDI_INTR_ALLOC_NORMAL); 60563859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 60573859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 60583859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 60596512Ssowmini navail, &nactual, behavior); 60603859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 60613859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60626512Ssowmini " ddi_intr_alloc() failed: %d", 60636512Ssowmini ddi_status)); 60643859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60653859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60663859Sml29623 } 60673859Sml29623 60683859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 60696512Ssowmini (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 60703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60716512Ssowmini " ddi_intr_get_pri() failed: %d", 60726512Ssowmini ddi_status)); 60733859Sml29623 /* Free already allocated interrupts */ 60743859Sml29623 for (y = 0; y < nactual; y++) { 60753859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 60763859Sml29623 } 60773859Sml29623 60783859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 60793859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 60803859Sml29623 } 60813859Sml29623 60823859Sml29623 nrequired = 0; 60833859Sml29623 switch (nxgep->niu_type) { 60843859Sml29623 default: 60853859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 60863859Sml29623 break; 60873859Sml29623 60883859Sml29623 case N2_NIU: 60893859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 60903859Sml29623 break; 60913859Sml29623 } 60923859Sml29623 60933859Sml29623 if (status != NXGE_OK) { 60943859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 60956512Ssowmini "nxge_add_intrs_adv_type_fix:nxge_ldgv_init " 60966512Ssowmini "failed: 0x%x", status)); 60973859Sml29623 /* Free already allocated interrupts */ 60983859Sml29623 for (y = 0; y < nactual; y++) { 60993859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61003859Sml29623 } 61013859Sml29623 61023859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61033859Sml29623 return (status); 61043859Sml29623 } 61053859Sml29623 61063859Sml29623 ldgp = nxgep->ldgvp->ldgp; 61073859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 61083859Sml29623 ldgp->vector = (uint8_t)x; 61093859Sml29623 if (nxgep->niu_type != N2_NIU) { 61103859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 61113859Sml29623 } 61123859Sml29623 61133859Sml29623 arg1 = ldgp->ldvp; 61143859Sml29623 arg2 = nxgep; 61153859Sml29623 if (ldgp->nldvs == 1) { 61163859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 61173859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61186512Ssowmini "nxge_add_intrs_adv_type_fix: " 61196512Ssowmini "1-1 int handler(%d) ldg %d ldv %d " 61206512Ssowmini "arg1 $%p arg2 $%p\n", 61216512Ssowmini x, ldgp->ldg, ldgp->ldvp->ldv, 61226512Ssowmini arg1, arg2)); 61233859Sml29623 } else if (ldgp->nldvs > 1) { 61243859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 61253859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61266512Ssowmini "nxge_add_intrs_adv_type_fix: " 61276512Ssowmini "shared ldv %d int handler(%d) ldv %d ldg %d" 61286512Ssowmini "arg1 0x%016llx arg2 0x%016llx\n", 61296512Ssowmini x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv, 61306512Ssowmini arg1, arg2)); 61313859Sml29623 } 61323859Sml29623 61333859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 61346512Ssowmini (ddi_intr_handler_t *)inthandler, arg1, arg2)) 61356512Ssowmini != DDI_SUCCESS) { 61363859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 61376512Ssowmini "==> nxge_add_intrs_adv_type_fix: failed #%d " 61386512Ssowmini "status 0x%x", x, ddi_status)); 61393859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 61403859Sml29623 (void) ddi_intr_remove_handler( 61416512Ssowmini intrp->htable[y]); 61423859Sml29623 } 61433859Sml29623 for (y = 0; y < nactual; y++) { 61443859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 61453859Sml29623 } 61463859Sml29623 /* Free already allocated intr */ 61473859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 61483859Sml29623 61493859Sml29623 (void) nxge_ldgv_uninit(nxgep); 61503859Sml29623 61513859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 61523859Sml29623 } 61533859Sml29623 intrp->intr_added++; 61543859Sml29623 } 61553859Sml29623 61563859Sml29623 intrp->msi_intx_cnt = nactual; 61573859Sml29623 61583859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 61593859Sml29623 61603859Sml29623 status = nxge_intr_ldgv_init(nxgep); 61613859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix")); 61623859Sml29623 61633859Sml29623 return (status); 61643859Sml29623 } 61653859Sml29623 61663859Sml29623 static void 61673859Sml29623 nxge_remove_intrs(p_nxge_t nxgep) 61683859Sml29623 { 61693859Sml29623 int i, inum; 61703859Sml29623 p_nxge_intr_t intrp; 61713859Sml29623 61723859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs")); 61733859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 61743859Sml29623 if (!intrp->intr_registered) { 61753859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 61766512Ssowmini "<== nxge_remove_intrs: interrupts not registered")); 61773859Sml29623 return; 61783859Sml29623 } 61793859Sml29623 61803859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced")); 61813859Sml29623 61823859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 61833859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 61846512Ssowmini intrp->intr_added); 61853859Sml29623 } else { 61863859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 61873859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 61883859Sml29623 } 61893859Sml29623 } 61903859Sml29623 61913859Sml29623 for (inum = 0; inum < intrp->intr_added; inum++) { 61923859Sml29623 if (intrp->htable[inum]) { 61933859Sml29623 (void) ddi_intr_remove_handler(intrp->htable[inum]); 61943859Sml29623 } 61953859Sml29623 } 61963859Sml29623 61973859Sml29623 for (inum = 0; inum < intrp->msi_intx_cnt; inum++) { 61983859Sml29623 if (intrp->htable[inum]) { 61993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 62006512Ssowmini "nxge_remove_intrs: ddi_intr_free inum %d " 62016512Ssowmini "msi_intx_cnt %d intr_added %d", 62026512Ssowmini inum, 62036512Ssowmini intrp->msi_intx_cnt, 62046512Ssowmini intrp->intr_added)); 62053859Sml29623 62063859Sml29623 (void) ddi_intr_free(intrp->htable[inum]); 62073859Sml29623 } 62083859Sml29623 } 62093859Sml29623 62103859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 62113859Sml29623 intrp->intr_registered = B_FALSE; 62123859Sml29623 intrp->intr_enabled = B_FALSE; 62133859Sml29623 intrp->msi_intx_cnt = 0; 62143859Sml29623 intrp->intr_added = 0; 62153859Sml29623 62163859Sml29623 (void) nxge_ldgv_uninit(nxgep); 62173859Sml29623 62185013Sml29623 (void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip, 62195013Sml29623 "#msix-request"); 62205013Sml29623 62213859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs")); 62223859Sml29623 } 62233859Sml29623 62243859Sml29623 /*ARGSUSED*/ 62253859Sml29623 static void 62263859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep) 62273859Sml29623 { 62283859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs")); 62293859Sml29623 if (nxgep->resched_id) { 62303859Sml29623 ddi_remove_softintr(nxgep->resched_id); 62313859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62326512Ssowmini "==> nxge_remove_soft_intrs: removed")); 62333859Sml29623 nxgep->resched_id = NULL; 62343859Sml29623 } 62353859Sml29623 62363859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs")); 62373859Sml29623 } 62383859Sml29623 62393859Sml29623 /*ARGSUSED*/ 62403859Sml29623 static void 62413859Sml29623 nxge_intrs_enable(p_nxge_t nxgep) 62423859Sml29623 { 62433859Sml29623 p_nxge_intr_t intrp; 62443859Sml29623 int i; 62453859Sml29623 int status; 62463859Sml29623 62473859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable")); 62483859Sml29623 62493859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 62503859Sml29623 62513859Sml29623 if (!intrp->intr_registered) { 62523859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: " 62536512Ssowmini "interrupts are not registered")); 62543859Sml29623 return; 62553859Sml29623 } 62563859Sml29623 62573859Sml29623 if (intrp->intr_enabled) { 62583859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 62596512Ssowmini "<== nxge_intrs_enable: already enabled")); 62603859Sml29623 return; 62613859Sml29623 } 62623859Sml29623 62633859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 62643859Sml29623 status = ddi_intr_block_enable(intrp->htable, 62656512Ssowmini intrp->intr_added); 62663859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62676512Ssowmini "block enable - status 0x%x total inums #%d\n", 62686512Ssowmini status, intrp->intr_added)); 62693859Sml29623 } else { 62703859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 62713859Sml29623 status = ddi_intr_enable(intrp->htable[i]); 62723859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 62736512Ssowmini "ddi_intr_enable:enable - status 0x%x " 62746512Ssowmini "total inums %d enable inum #%d\n", 62756512Ssowmini status, intrp->intr_added, i)); 62763859Sml29623 if (status == DDI_SUCCESS) { 62773859Sml29623 intrp->intr_enabled = B_TRUE; 62783859Sml29623 } 62793859Sml29623 } 62803859Sml29623 } 62813859Sml29623 62823859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable")); 62833859Sml29623 } 62843859Sml29623 62853859Sml29623 /*ARGSUSED*/ 62863859Sml29623 static void 62873859Sml29623 nxge_intrs_disable(p_nxge_t nxgep) 62883859Sml29623 { 62893859Sml29623 p_nxge_intr_t intrp; 62903859Sml29623 int i; 62913859Sml29623 62923859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable")); 62933859Sml29623 62943859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 62953859Sml29623 62963859Sml29623 if (!intrp->intr_registered) { 62973859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: " 62986512Ssowmini "interrupts are not registered")); 62993859Sml29623 return; 63003859Sml29623 } 63013859Sml29623 63023859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 63033859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 63046512Ssowmini intrp->intr_added); 63053859Sml29623 } else { 63063859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 63073859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 63083859Sml29623 } 63093859Sml29623 } 63103859Sml29623 63113859Sml29623 intrp->intr_enabled = B_FALSE; 63123859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable")); 63133859Sml29623 } 63143859Sml29623 63153859Sml29623 static nxge_status_t 63163859Sml29623 nxge_mac_register(p_nxge_t nxgep) 63173859Sml29623 { 63183859Sml29623 mac_register_t *macp; 63193859Sml29623 int status; 63203859Sml29623 63213859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register")); 63223859Sml29623 63233859Sml29623 if ((macp = mac_alloc(MAC_VERSION)) == NULL) 63243859Sml29623 return (NXGE_ERROR); 63253859Sml29623 63263859Sml29623 macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 63273859Sml29623 macp->m_driver = nxgep; 63283859Sml29623 macp->m_dip = nxgep->dip; 63293859Sml29623 macp->m_src_addr = nxgep->ouraddr.ether_addr_octet; 63303859Sml29623 macp->m_callbacks = &nxge_m_callbacks; 63313859Sml29623 macp->m_min_sdu = 0; 63326439Sml29623 nxgep->mac.default_mtu = nxgep->mac.maxframesize - 63336439Sml29623 NXGE_EHEADER_VLAN_CRC; 63346439Sml29623 macp->m_max_sdu = nxgep->mac.default_mtu; 63355895Syz147064 macp->m_margin = VLAN_TAGSZ; 63366512Ssowmini macp->m_priv_props = nxge_priv_props; 63376512Ssowmini macp->m_priv_prop_count = NXGE_MAX_PRIV_PROPS; 63383859Sml29623 63396439Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 63406439Sml29623 "==> nxge_mac_register: instance %d " 63416439Sml29623 "max_sdu %d margin %d maxframe %d (header %d)", 63426439Sml29623 nxgep->instance, 63436439Sml29623 macp->m_max_sdu, macp->m_margin, 63446439Sml29623 nxgep->mac.maxframesize, 63456439Sml29623 NXGE_EHEADER_VLAN_CRC)); 63466439Sml29623 63473859Sml29623 status = mac_register(macp, &nxgep->mach); 63483859Sml29623 mac_free(macp); 63493859Sml29623 63503859Sml29623 if (status != 0) { 63513859Sml29623 cmn_err(CE_WARN, 63526512Ssowmini "!nxge_mac_register failed (status %d instance %d)", 63536512Ssowmini status, nxgep->instance); 63543859Sml29623 return (NXGE_ERROR); 63553859Sml29623 } 63563859Sml29623 63573859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success " 63586512Ssowmini "(instance %d)", nxgep->instance)); 63593859Sml29623 63603859Sml29623 return (NXGE_OK); 63613859Sml29623 } 63623859Sml29623 63633859Sml29623 void 63643859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp) 63653859Sml29623 { 63663859Sml29623 ssize_t size; 63673859Sml29623 mblk_t *nmp; 63683859Sml29623 uint8_t blk_id; 63693859Sml29623 uint8_t chan; 63703859Sml29623 uint32_t err_id; 63713859Sml29623 err_inject_t *eip; 63723859Sml29623 63733859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject")); 63743859Sml29623 63753859Sml29623 size = 1024; 63763859Sml29623 nmp = mp->b_cont; 63773859Sml29623 eip = (err_inject_t *)nmp->b_rptr; 63783859Sml29623 blk_id = eip->blk_id; 63793859Sml29623 err_id = eip->err_id; 63803859Sml29623 chan = eip->chan; 63813859Sml29623 cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id); 63823859Sml29623 cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id); 63833859Sml29623 cmn_err(CE_NOTE, "!chan = 0x%x\n", chan); 63843859Sml29623 switch (blk_id) { 63853859Sml29623 case MAC_BLK_ID: 63863859Sml29623 break; 63873859Sml29623 case TXMAC_BLK_ID: 63883859Sml29623 break; 63893859Sml29623 case RXMAC_BLK_ID: 63903859Sml29623 break; 63913859Sml29623 case MIF_BLK_ID: 63923859Sml29623 break; 63933859Sml29623 case IPP_BLK_ID: 63943859Sml29623 nxge_ipp_inject_err(nxgep, err_id); 63953859Sml29623 break; 63963859Sml29623 case TXC_BLK_ID: 63973859Sml29623 nxge_txc_inject_err(nxgep, err_id); 63983859Sml29623 break; 63993859Sml29623 case TXDMA_BLK_ID: 64003859Sml29623 nxge_txdma_inject_err(nxgep, err_id, chan); 64013859Sml29623 break; 64023859Sml29623 case RXDMA_BLK_ID: 64033859Sml29623 nxge_rxdma_inject_err(nxgep, err_id, chan); 64043859Sml29623 break; 64053859Sml29623 case ZCP_BLK_ID: 64063859Sml29623 nxge_zcp_inject_err(nxgep, err_id); 64073859Sml29623 break; 64083859Sml29623 case ESPC_BLK_ID: 64093859Sml29623 break; 64103859Sml29623 case FFLP_BLK_ID: 64113859Sml29623 break; 64123859Sml29623 case PHY_BLK_ID: 64133859Sml29623 break; 64143859Sml29623 case ETHER_SERDES_BLK_ID: 64153859Sml29623 break; 64163859Sml29623 case PCIE_SERDES_BLK_ID: 64173859Sml29623 break; 64183859Sml29623 case VIR_BLK_ID: 64193859Sml29623 break; 64203859Sml29623 } 64213859Sml29623 64223859Sml29623 nmp->b_wptr = nmp->b_rptr + size; 64233859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject")); 64243859Sml29623 64253859Sml29623 miocack(wq, mp, (int)size, 0); 64263859Sml29623 } 64273859Sml29623 64283859Sml29623 static int 64293859Sml29623 nxge_init_common_dev(p_nxge_t nxgep) 64303859Sml29623 { 64313859Sml29623 p_nxge_hw_list_t hw_p; 64323859Sml29623 dev_info_t *p_dip; 64333859Sml29623 64343859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device")); 64353859Sml29623 64363859Sml29623 p_dip = nxgep->p_dip; 64373859Sml29623 MUTEX_ENTER(&nxge_common_lock); 64383859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64396512Ssowmini "==> nxge_init_common_dev:func # %d", 64406512Ssowmini nxgep->function_num)); 64413859Sml29623 /* 64423859Sml29623 * Loop through existing per neptune hardware list. 64433859Sml29623 */ 64443859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 64453859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64466512Ssowmini "==> nxge_init_common_device:func # %d " 64476512Ssowmini "hw_p $%p parent dip $%p", 64486512Ssowmini nxgep->function_num, 64496512Ssowmini hw_p, 64506512Ssowmini p_dip)); 64513859Sml29623 if (hw_p->parent_devp == p_dip) { 64523859Sml29623 nxgep->nxge_hw_p = hw_p; 64533859Sml29623 hw_p->ndevs++; 64543859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 64553859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64566512Ssowmini "==> nxge_init_common_device:func # %d " 64576512Ssowmini "hw_p $%p parent dip $%p " 64586512Ssowmini "ndevs %d (found)", 64596512Ssowmini nxgep->function_num, 64606512Ssowmini hw_p, 64616512Ssowmini p_dip, 64626512Ssowmini hw_p->ndevs)); 64633859Sml29623 break; 64643859Sml29623 } 64653859Sml29623 } 64663859Sml29623 64673859Sml29623 if (hw_p == NULL) { 64683859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 64696512Ssowmini "==> nxge_init_common_device:func # %d " 64706512Ssowmini "parent dip $%p (new)", 64716512Ssowmini nxgep->function_num, 64726512Ssowmini p_dip)); 64733859Sml29623 hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP); 64743859Sml29623 hw_p->parent_devp = p_dip; 64753859Sml29623 hw_p->magic = NXGE_NEPTUNE_MAGIC; 64763859Sml29623 nxgep->nxge_hw_p = hw_p; 64773859Sml29623 hw_p->ndevs++; 64783859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 64793859Sml29623 hw_p->next = nxge_hw_list; 64804732Sdavemq if (nxgep->niu_type == N2_NIU) { 64814732Sdavemq hw_p->niu_type = N2_NIU; 64824732Sdavemq hw_p->platform_type = P_NEPTUNE_NIU; 64834732Sdavemq } else { 64844732Sdavemq hw_p->niu_type = NIU_TYPE_NONE; 64854977Sraghus hw_p->platform_type = P_NEPTUNE_NONE; 64864732Sdavemq } 64873859Sml29623 64883859Sml29623 MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL); 64893859Sml29623 MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL); 64903859Sml29623 MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL); 64913859Sml29623 MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL); 64923859Sml29623 64933859Sml29623 nxge_hw_list = hw_p; 64944732Sdavemq 64954732Sdavemq (void) nxge_scan_ports_phy(nxgep, nxge_hw_list); 64963859Sml29623 } 64973859Sml29623 64983859Sml29623 MUTEX_EXIT(&nxge_common_lock); 64994732Sdavemq 65004977Sraghus nxgep->platform_type = hw_p->platform_type; 65014732Sdavemq if (nxgep->niu_type != N2_NIU) { 65024732Sdavemq nxgep->niu_type = hw_p->niu_type; 65034732Sdavemq } 65044732Sdavemq 65053859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65066512Ssowmini "==> nxge_init_common_device (nxge_hw_list) $%p", 65076512Ssowmini nxge_hw_list)); 65083859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device")); 65093859Sml29623 65103859Sml29623 return (NXGE_OK); 65113859Sml29623 } 65123859Sml29623 65133859Sml29623 static void 65143859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep) 65153859Sml29623 { 65163859Sml29623 p_nxge_hw_list_t hw_p, h_hw_p; 65176801Sspeer p_nxge_dma_pt_cfg_t p_dma_cfgp; 65186801Sspeer p_nxge_hw_pt_cfg_t p_cfgp; 65193859Sml29623 dev_info_t *p_dip; 65203859Sml29623 65213859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device")); 65223859Sml29623 if (nxgep->nxge_hw_p == NULL) { 65233859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65246512Ssowmini "<== nxge_uninit_common_device (no common)")); 65253859Sml29623 return; 65263859Sml29623 } 65273859Sml29623 65283859Sml29623 MUTEX_ENTER(&nxge_common_lock); 65293859Sml29623 h_hw_p = nxge_hw_list; 65303859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 65313859Sml29623 p_dip = hw_p->parent_devp; 65323859Sml29623 if (nxgep->nxge_hw_p == hw_p && 65336512Ssowmini p_dip == nxgep->p_dip && 65346512Ssowmini nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC && 65356512Ssowmini hw_p->magic == NXGE_NEPTUNE_MAGIC) { 65363859Sml29623 65373859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65386512Ssowmini "==> nxge_uninit_common_device:func # %d " 65396512Ssowmini "hw_p $%p parent dip $%p " 65406512Ssowmini "ndevs %d (found)", 65416512Ssowmini nxgep->function_num, 65426512Ssowmini hw_p, 65436512Ssowmini p_dip, 65446512Ssowmini hw_p->ndevs)); 65453859Sml29623 65466801Sspeer /* 65476801Sspeer * Release the RDC table, a shared resoruce 65486801Sspeer * of the nxge hardware. The RDC table was 65496801Sspeer * assigned to this instance of nxge in 65506801Sspeer * nxge_use_cfg_dma_config(). 65516801Sspeer */ 65526801Sspeer p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 65536801Sspeer p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config; 65546801Sspeer (void) nxge_fzc_rdc_tbl_unbind(nxgep, 65556837Syc148097 p_cfgp->def_mac_rxdma_grpid); 65566801Sspeer 65573859Sml29623 if (hw_p->ndevs) { 65583859Sml29623 hw_p->ndevs--; 65593859Sml29623 } 65603859Sml29623 hw_p->nxge_p[nxgep->function_num] = NULL; 65613859Sml29623 if (!hw_p->ndevs) { 65623859Sml29623 MUTEX_DESTROY(&hw_p->nxge_vlan_lock); 65633859Sml29623 MUTEX_DESTROY(&hw_p->nxge_tcam_lock); 65643859Sml29623 MUTEX_DESTROY(&hw_p->nxge_cfg_lock); 65653859Sml29623 MUTEX_DESTROY(&hw_p->nxge_mdio_lock); 65663859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65676512Ssowmini "==> nxge_uninit_common_device: " 65686512Ssowmini "func # %d " 65696512Ssowmini "hw_p $%p parent dip $%p " 65706512Ssowmini "ndevs %d (last)", 65716512Ssowmini nxgep->function_num, 65726512Ssowmini hw_p, 65736512Ssowmini p_dip, 65746512Ssowmini hw_p->ndevs)); 65753859Sml29623 65766495Sspeer nxge_hio_uninit(nxgep); 65776495Sspeer 65783859Sml29623 if (hw_p == nxge_hw_list) { 65793859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65806512Ssowmini "==> nxge_uninit_common_device:" 65816512Ssowmini "remove head func # %d " 65826512Ssowmini "hw_p $%p parent dip $%p " 65836512Ssowmini "ndevs %d (head)", 65846512Ssowmini nxgep->function_num, 65856512Ssowmini hw_p, 65866512Ssowmini p_dip, 65876512Ssowmini hw_p->ndevs)); 65883859Sml29623 nxge_hw_list = hw_p->next; 65893859Sml29623 } else { 65903859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 65916512Ssowmini "==> nxge_uninit_common_device:" 65926512Ssowmini "remove middle func # %d " 65936512Ssowmini "hw_p $%p parent dip $%p " 65946512Ssowmini "ndevs %d (middle)", 65956512Ssowmini nxgep->function_num, 65966512Ssowmini hw_p, 65976512Ssowmini p_dip, 65986512Ssowmini hw_p->ndevs)); 65993859Sml29623 h_hw_p->next = hw_p->next; 66003859Sml29623 } 66013859Sml29623 66026495Sspeer nxgep->nxge_hw_p = NULL; 66033859Sml29623 KMEM_FREE(hw_p, sizeof (nxge_hw_list_t)); 66043859Sml29623 } 66053859Sml29623 break; 66063859Sml29623 } else { 66073859Sml29623 h_hw_p = hw_p; 66083859Sml29623 } 66093859Sml29623 } 66103859Sml29623 66113859Sml29623 MUTEX_EXIT(&nxge_common_lock); 66123859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66136512Ssowmini "==> nxge_uninit_common_device (nxge_hw_list) $%p", 66146512Ssowmini nxge_hw_list)); 66153859Sml29623 66163859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device")); 66173859Sml29623 } 66184732Sdavemq 66194732Sdavemq /* 66204977Sraghus * Determines the number of ports from the niu_type or the platform type. 66214732Sdavemq * Returns the number of ports, or returns zero on failure. 66224732Sdavemq */ 66234732Sdavemq 66244732Sdavemq int 66254977Sraghus nxge_get_nports(p_nxge_t nxgep) 66264732Sdavemq { 66274732Sdavemq int nports = 0; 66284732Sdavemq 66294977Sraghus switch (nxgep->niu_type) { 66304732Sdavemq case N2_NIU: 66314732Sdavemq case NEPTUNE_2_10GF: 66324732Sdavemq nports = 2; 66334732Sdavemq break; 66344732Sdavemq case NEPTUNE_4_1GC: 66354732Sdavemq case NEPTUNE_2_10GF_2_1GC: 66364732Sdavemq case NEPTUNE_1_10GF_3_1GC: 66374732Sdavemq case NEPTUNE_1_1GC_1_10GF_2_1GC: 66386261Sjoycey case NEPTUNE_2_10GF_2_1GRF: 66394732Sdavemq nports = 4; 66404732Sdavemq break; 66414732Sdavemq default: 66424977Sraghus switch (nxgep->platform_type) { 66434977Sraghus case P_NEPTUNE_NIU: 66444977Sraghus case P_NEPTUNE_ATLAS_2PORT: 66454977Sraghus nports = 2; 66464977Sraghus break; 66474977Sraghus case P_NEPTUNE_ATLAS_4PORT: 66484977Sraghus case P_NEPTUNE_MARAMBA_P0: 66494977Sraghus case P_NEPTUNE_MARAMBA_P1: 66505196Ssbehera case P_NEPTUNE_ALONSO: 66514977Sraghus nports = 4; 66524977Sraghus break; 66534977Sraghus default: 66544977Sraghus break; 66554977Sraghus } 66564732Sdavemq break; 66574732Sdavemq } 66584732Sdavemq 66594732Sdavemq return (nports); 66604732Sdavemq } 66615013Sml29623 66625013Sml29623 /* 66635013Sml29623 * The following two functions are to support 66645013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override. 66655013Sml29623 */ 66665013Sml29623 static int 66675013Sml29623 nxge_create_msi_property(p_nxge_t nxgep) 66685013Sml29623 { 66695013Sml29623 int nmsi; 66705013Sml29623 extern int ncpus; 66715013Sml29623 66725013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property")); 66735013Sml29623 66745013Sml29623 switch (nxgep->mac.portmode) { 66755013Sml29623 case PORT_10G_COPPER: 66765013Sml29623 case PORT_10G_FIBER: 66776835Syc148097 case PORT_10G_TN1010: 66785013Sml29623 (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip, 66795013Sml29623 DDI_PROP_CANSLEEP, "#msix-request", NULL, 0); 66805013Sml29623 /* 66815013Sml29623 * The maximum MSI-X requested will be 8. 66825013Sml29623 * If the # of CPUs is less than 8, we will reqeust 66835013Sml29623 * # MSI-X based on the # of CPUs. 66845013Sml29623 */ 66855013Sml29623 if (ncpus >= NXGE_MSIX_REQUEST_10G) { 66865013Sml29623 nmsi = NXGE_MSIX_REQUEST_10G; 66875013Sml29623 } else { 66885013Sml29623 nmsi = ncpus; 66895013Sml29623 } 66905013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66915013Sml29623 "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)", 66925013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 66935013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 66945013Sml29623 break; 66955013Sml29623 66965013Sml29623 default: 66975013Sml29623 nmsi = NXGE_MSIX_REQUEST_1G; 66985013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 66995013Sml29623 "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)", 67005013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 67015013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 67025013Sml29623 break; 67035013Sml29623 } 67045013Sml29623 67055013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property")); 67065013Sml29623 return (nmsi); 67075013Sml29623 } 67086512Ssowmini 67096512Ssowmini /* ARGSUSED */ 67106512Ssowmini static int 67116512Ssowmini nxge_get_def_val(nxge_t *nxgep, mac_prop_id_t pr_num, uint_t pr_valsize, 67126512Ssowmini void *pr_val) 67136512Ssowmini { 67146512Ssowmini int err = 0; 67156512Ssowmini link_flowctrl_t fl; 67166512Ssowmini 67176512Ssowmini switch (pr_num) { 67186789Sam223141 case MAC_PROP_AUTONEG: 67196512Ssowmini *(uint8_t *)pr_val = 1; 67206512Ssowmini break; 67216789Sam223141 case MAC_PROP_FLOWCTRL: 67226512Ssowmini if (pr_valsize < sizeof (link_flowctrl_t)) 67236512Ssowmini return (EINVAL); 67246512Ssowmini fl = LINK_FLOWCTRL_RX; 67256512Ssowmini bcopy(&fl, pr_val, sizeof (fl)); 67266512Ssowmini break; 67276789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 67286789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 67296512Ssowmini *(uint8_t *)pr_val = 1; 67306512Ssowmini break; 67316789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 67326789Sam223141 case MAC_PROP_EN_100FDX_CAP: 67336512Ssowmini *(uint8_t *)pr_val = 1; 67346512Ssowmini break; 67356512Ssowmini default: 67366512Ssowmini err = ENOTSUP; 67376512Ssowmini break; 67386512Ssowmini } 67396512Ssowmini return (err); 67406512Ssowmini } 67416705Sml29623 67426705Sml29623 67436705Sml29623 /* 67446705Sml29623 * The following is a software around for the Neptune hardware's 67456705Sml29623 * interrupt bugs; The Neptune hardware may generate spurious interrupts when 67466705Sml29623 * an interrupr handler is removed. 67476705Sml29623 */ 67486705Sml29623 #define NXGE_PCI_PORT_LOGIC_OFFSET 0x98 67496705Sml29623 #define NXGE_PIM_RESET (1ULL << 29) 67506705Sml29623 #define NXGE_GLU_RESET (1ULL << 30) 67516705Sml29623 #define NXGE_NIU_RESET (1ULL << 31) 67526705Sml29623 #define NXGE_PCI_RESET_ALL (NXGE_PIM_RESET | \ 67536705Sml29623 NXGE_GLU_RESET | \ 67546705Sml29623 NXGE_NIU_RESET) 67556705Sml29623 67566705Sml29623 #define NXGE_WAIT_QUITE_TIME 200000 67576705Sml29623 #define NXGE_WAIT_QUITE_RETRY 40 67586705Sml29623 #define NXGE_PCI_RESET_WAIT 1000000 /* one second */ 67596705Sml29623 67606705Sml29623 static void 67616705Sml29623 nxge_niu_peu_reset(p_nxge_t nxgep) 67626705Sml29623 { 67636705Sml29623 uint32_t rvalue; 67646705Sml29623 p_nxge_hw_list_t hw_p; 67656705Sml29623 p_nxge_t fnxgep; 67666705Sml29623 int i, j; 67676705Sml29623 67686705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_niu_peu_reset")); 67696705Sml29623 if ((hw_p = nxgep->nxge_hw_p) == NULL) { 67706705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 67716705Sml29623 "==> nxge_niu_peu_reset: NULL hardware pointer")); 67726705Sml29623 return; 67736705Sml29623 } 67746705Sml29623 67756705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 67766705Sml29623 "==> nxge_niu_peu_reset: flags 0x%x link timer id %d timer id %d", 67776705Sml29623 hw_p->flags, nxgep->nxge_link_poll_timerid, 67786705Sml29623 nxgep->nxge_timerid)); 67796705Sml29623 67806705Sml29623 MUTEX_ENTER(&hw_p->nxge_cfg_lock); 67816705Sml29623 /* 67826705Sml29623 * Make sure other instances from the same hardware 67836705Sml29623 * stop sending PIO and in quiescent state. 67846705Sml29623 */ 67856705Sml29623 for (i = 0; i < NXGE_MAX_PORTS; i++) { 67866705Sml29623 fnxgep = hw_p->nxge_p[i]; 67876705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 67886705Sml29623 "==> nxge_niu_peu_reset: checking entry %d " 67896705Sml29623 "nxgep $%p", i, fnxgep)); 67906705Sml29623 #ifdef NXGE_DEBUG 67916705Sml29623 if (fnxgep) { 67926705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 67936705Sml29623 "==> nxge_niu_peu_reset: entry %d (function %d) " 67946705Sml29623 "link timer id %d hw timer id %d", 67956705Sml29623 i, fnxgep->function_num, 67966705Sml29623 fnxgep->nxge_link_poll_timerid, 67976705Sml29623 fnxgep->nxge_timerid)); 67986705Sml29623 } 67996705Sml29623 #endif 68006705Sml29623 if (fnxgep && fnxgep != nxgep && 68016705Sml29623 (fnxgep->nxge_timerid || fnxgep->nxge_link_poll_timerid)) { 68026705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68036705Sml29623 "==> nxge_niu_peu_reset: checking $%p " 68046705Sml29623 "(function %d) timer ids", 68056705Sml29623 fnxgep, fnxgep->function_num)); 68066705Sml29623 for (j = 0; j < NXGE_WAIT_QUITE_RETRY; j++) { 68076705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68086705Sml29623 "==> nxge_niu_peu_reset: waiting")); 68096705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68106705Sml29623 if (!fnxgep->nxge_timerid && 68116705Sml29623 !fnxgep->nxge_link_poll_timerid) { 68126705Sml29623 break; 68136705Sml29623 } 68146705Sml29623 } 68156705Sml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME); 68166705Sml29623 if (fnxgep->nxge_timerid || 68176705Sml29623 fnxgep->nxge_link_poll_timerid) { 68186705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68196705Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 68206705Sml29623 "<== nxge_niu_peu_reset: cannot reset " 68216705Sml29623 "hardware (devices are still in use)")); 68226705Sml29623 return; 68236705Sml29623 } 68246705Sml29623 } 68256705Sml29623 } 68266705Sml29623 68276705Sml29623 if ((hw_p->flags & COMMON_RESET_NIU_PCI) != COMMON_RESET_NIU_PCI) { 68286705Sml29623 hw_p->flags |= COMMON_RESET_NIU_PCI; 68296705Sml29623 rvalue = pci_config_get32(nxgep->dev_regs->nxge_pciregh, 68306705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET); 68316705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68326705Sml29623 "nxge_niu_peu_reset: read offset 0x%x (%d) " 68336705Sml29623 "(data 0x%x)", 68346705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68356705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, 68366705Sml29623 rvalue)); 68376705Sml29623 68386705Sml29623 rvalue |= NXGE_PCI_RESET_ALL; 68396705Sml29623 pci_config_put32(nxgep->dev_regs->nxge_pciregh, 68406705Sml29623 NXGE_PCI_PORT_LOGIC_OFFSET, rvalue); 68416705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, 68426705Sml29623 "nxge_niu_peu_reset: RESETTING NIU: write NIU reset 0x%x", 68436705Sml29623 rvalue)); 68446705Sml29623 68456705Sml29623 NXGE_DELAY(NXGE_PCI_RESET_WAIT); 68466705Sml29623 } 68476705Sml29623 68486705Sml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock); 68496705Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_niu_peu_reset")); 68506705Sml29623 } 6851*7126Sml29623 6852*7126Sml29623 static void 6853*7126Sml29623 nxge_set_pci_replay_timeout(p_nxge_t nxgep) 6854*7126Sml29623 { 6855*7126Sml29623 p_dev_regs_t dev_regs; 6856*7126Sml29623 uint32_t value; 6857*7126Sml29623 6858*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_set_pci_replay_timeout")); 6859*7126Sml29623 6860*7126Sml29623 if (!nxge_set_replay_timer) { 6861*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 6862*7126Sml29623 "==> nxge_set_pci_replay_timeout: will not change " 6863*7126Sml29623 "the timeout")); 6864*7126Sml29623 return; 6865*7126Sml29623 } 6866*7126Sml29623 6867*7126Sml29623 dev_regs = nxgep->dev_regs; 6868*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 6869*7126Sml29623 "==> nxge_set_pci_replay_timeout: dev_regs 0x%p pcireg 0x%p", 6870*7126Sml29623 dev_regs, dev_regs->nxge_pciregh)); 6871*7126Sml29623 6872*7126Sml29623 if (dev_regs == NULL || (dev_regs->nxge_pciregh == NULL)) { 6873*7126Sml29623 NXGE_DEBUG_MSG((nxgep, CCI_CTL, 6874*7126Sml29623 "==> nxge_set_pci_replay_timeout: NULL dev_regs $%p or " 6875*7126Sml29623 "no PCI handle", 6876*7126Sml29623 dev_regs)); 6877*7126Sml29623 return; 6878*7126Sml29623 } 6879*7126Sml29623 value = (pci_config_get32(dev_regs->nxge_pciregh, 6880*7126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET) | 6881*7126Sml29623 (nxge_replay_timeout << PCI_REPLAY_TIMEOUT_SHIFT)); 6882*7126Sml29623 6883*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 6884*7126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value before set 0x%x " 6885*7126Sml29623 "(timeout value to set 0x%x at offset 0x%x) value 0x%x", 6886*7126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 6887*7126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET), nxge_replay_timeout, 6888*7126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET, value)); 6889*7126Sml29623 6890*7126Sml29623 pci_config_put32(dev_regs->nxge_pciregh, PCI_REPLAY_TIMEOUT_CFG_OFFSET, 6891*7126Sml29623 value); 6892*7126Sml29623 6893*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 6894*7126Sml29623 "nxge_set_pci_replay_timeout: replay timeout value after set 0x%x", 6895*7126Sml29623 pci_config_get32(dev_regs->nxge_pciregh, 6896*7126Sml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET))); 6897*7126Sml29623 6898*7126Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_set_pci_replay_timeout")); 6899*7126Sml29623 } 6900