xref: /onnv-gate/usr/src/uts/common/io/nxge/nxge_main.c (revision 6444:ad2d42345cd7)
13859Sml29623 /*
23859Sml29623  * CDDL HEADER START
33859Sml29623  *
43859Sml29623  * The contents of this file are subject to the terms of the
53859Sml29623  * Common Development and Distribution License (the "License").
63859Sml29623  * You may not use this file except in compliance with the License.
73859Sml29623  *
83859Sml29623  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
93859Sml29623  * or http://www.opensolaris.org/os/licensing.
103859Sml29623  * See the License for the specific language governing permissions
113859Sml29623  * and limitations under the License.
123859Sml29623  *
133859Sml29623  * When distributing Covered Code, include this CDDL HEADER in each
143859Sml29623  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
153859Sml29623  * If applicable, add the following below this CDDL HEADER, with the
163859Sml29623  * fields enclosed by brackets "[]" replaced with your own identifying
173859Sml29623  * information: Portions Copyright [yyyy] [name of copyright owner]
183859Sml29623  *
193859Sml29623  * CDDL HEADER END
203859Sml29623  */
213859Sml29623 /*
225770Sml29623  * Copyright 2008 Sun Microsystems, Inc.  All rights reserved.
233859Sml29623  * Use is subject to license terms.
243859Sml29623  */
253859Sml29623 
263859Sml29623 #pragma ident	"%Z%%M%	%I%	%E% SMI"
273859Sml29623 
283859Sml29623 /*
293859Sml29623  * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver.
303859Sml29623  */
313859Sml29623 #include	<sys/nxge/nxge_impl.h>
323859Sml29623 #include	<sys/pcie.h>
333859Sml29623 
343859Sml29623 uint32_t 	nxge_use_partition = 0;		/* debug partition flag */
353859Sml29623 uint32_t 	nxge_dma_obp_props_only = 1;	/* use obp published props */
363859Sml29623 uint32_t 	nxge_use_rdc_intr = 1;		/* debug to assign rdc intr */
373859Sml29623 /*
385013Sml29623  * PSARC/2007/453 MSI-X interrupt limit override
395013Sml29623  * (This PSARC case is limited to MSI-X vectors
405013Sml29623  *  and SPARC platforms only).
413859Sml29623  */
425013Sml29623 #if defined(_BIG_ENDIAN)
435013Sml29623 uint32_t	nxge_msi_enable = 2;
445013Sml29623 #else
455013Sml29623 uint32_t	nxge_msi_enable = 1;
465013Sml29623 #endif
473859Sml29623 
483859Sml29623 /*
493859Sml29623  * Globals: tunable parameters (/etc/system or adb)
503859Sml29623  *
513859Sml29623  */
523859Sml29623 uint32_t 	nxge_rbr_size = NXGE_RBR_RBB_DEFAULT;
533859Sml29623 uint32_t 	nxge_rbr_spare_size = 0;
543859Sml29623 uint32_t 	nxge_rcr_size = NXGE_RCR_DEFAULT;
553859Sml29623 uint32_t 	nxge_tx_ring_size = NXGE_TX_RING_DEFAULT;
564193Sspeer boolean_t 	nxge_no_msg = B_TRUE;		/* control message display */
573859Sml29623 uint32_t 	nxge_no_link_notify = 0;	/* control DL_NOTIFY */
583859Sml29623 uint32_t 	nxge_bcopy_thresh = TX_BCOPY_MAX;
593859Sml29623 uint32_t 	nxge_dvma_thresh = TX_FASTDVMA_MIN;
603859Sml29623 uint32_t 	nxge_dma_stream_thresh = TX_STREAM_MIN;
613859Sml29623 uint32_t	nxge_jumbo_mtu	= TX_JUMBO_MTU;
623859Sml29623 boolean_t	nxge_jumbo_enable = B_FALSE;
633859Sml29623 uint16_t	nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT;
643859Sml29623 uint16_t	nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD;
653952Sml29623 nxge_tx_mode_t	nxge_tx_scheme = NXGE_USE_SERIAL;
663859Sml29623 
675770Sml29623 /* MAX LSO size */
685770Sml29623 #define		NXGE_LSO_MAXLEN	65535
695770Sml29623 uint32_t	nxge_lso_max = NXGE_LSO_MAXLEN;
705770Sml29623 
713859Sml29623 /*
723859Sml29623  * Debugging flags:
733859Sml29623  *		nxge_no_tx_lb : transmit load balancing
743859Sml29623  *		nxge_tx_lb_policy: 0 - TCP port (default)
753859Sml29623  *				   3 - DEST MAC
763859Sml29623  */
773859Sml29623 uint32_t 	nxge_no_tx_lb = 0;
783859Sml29623 uint32_t 	nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP;
793859Sml29623 
803859Sml29623 /*
813859Sml29623  * Add tunable to reduce the amount of time spent in the
823859Sml29623  * ISR doing Rx Processing.
833859Sml29623  */
843859Sml29623 uint32_t nxge_max_rx_pkts = 1024;
853859Sml29623 
863859Sml29623 /*
873859Sml29623  * Tunables to manage the receive buffer blocks.
883859Sml29623  *
893859Sml29623  * nxge_rx_threshold_hi: copy all buffers.
903859Sml29623  * nxge_rx_bcopy_size_type: receive buffer block size type.
913859Sml29623  * nxge_rx_threshold_lo: copy only up to tunable block size type.
923859Sml29623  */
933859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6;
943859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0;
953859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3;
963859Sml29623 
973859Sml29623 rtrace_t npi_rtracebuf;
983859Sml29623 
993859Sml29623 #if	defined(sun4v)
1003859Sml29623 /*
1013859Sml29623  * Hypervisor N2/NIU services information.
1023859Sml29623  */
1033859Sml29623 static hsvc_info_t niu_hsvc = {
1043859Sml29623 	HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER,
1053859Sml29623 	NIU_MINOR_VER, "nxge"
1063859Sml29623 };
1073859Sml29623 #endif
1083859Sml29623 
1093859Sml29623 /*
1103859Sml29623  * Function Prototypes
1113859Sml29623  */
1123859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t);
1133859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t);
1143859Sml29623 static void nxge_unattach(p_nxge_t);
1153859Sml29623 
1163859Sml29623 #if NXGE_PROPERTY
1173859Sml29623 static void nxge_remove_hard_properties(p_nxge_t);
1183859Sml29623 #endif
1193859Sml29623 
1203859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t);
1213859Sml29623 
1223859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t);
1233859Sml29623 static void nxge_destroy_mutexes(p_nxge_t);
1243859Sml29623 
1253859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep);
1263859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep);
1273859Sml29623 #ifdef	NXGE_DEBUG
1283859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep);
1293859Sml29623 #endif
1303859Sml29623 
1313859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep);
1323859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep);
1333859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep);
1343859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep);
1353859Sml29623 
1363859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep);
1373859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t);
1383859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t);
1393859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep);
1403859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep);
1413859Sml29623 
1423859Sml29623 static void nxge_suspend(p_nxge_t);
1433859Sml29623 static nxge_status_t nxge_resume(p_nxge_t);
1443859Sml29623 
1453859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t);
1463859Sml29623 static void nxge_destroy_dev(p_nxge_t);
1473859Sml29623 
1483859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t);
1493859Sml29623 static void nxge_free_mem_pool(p_nxge_t);
1503859Sml29623 
1513859Sml29623 static nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t);
1523859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t);
1533859Sml29623 
1543859Sml29623 static nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t);
1553859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t);
1563859Sml29623 
1573859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t,
1583859Sml29623 	struct ddi_dma_attr *,
1593859Sml29623 	size_t, ddi_device_acc_attr_t *, uint_t,
1603859Sml29623 	p_nxge_dma_common_t);
1613859Sml29623 
1623859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t);
1633859Sml29623 
1643859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t,
1653859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
1663859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
1673859Sml29623 
1683859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t,
1693859Sml29623 	p_nxge_dma_common_t *, size_t);
1703859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
1713859Sml29623 
1723859Sml29623 static nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t,
1733859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
1743859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
1753859Sml29623 
1763859Sml29623 static nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t,
1773859Sml29623 	p_nxge_dma_common_t *,
1783859Sml29623 	size_t);
1793859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
1803859Sml29623 
1813859Sml29623 static int nxge_init_common_dev(p_nxge_t);
1823859Sml29623 static void nxge_uninit_common_dev(p_nxge_t);
1833859Sml29623 
1843859Sml29623 /*
1853859Sml29623  * The next declarations are for the GLDv3 interface.
1863859Sml29623  */
1873859Sml29623 static int nxge_m_start(void *);
1883859Sml29623 static void nxge_m_stop(void *);
1893859Sml29623 static int nxge_m_unicst(void *, const uint8_t *);
1903859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *);
1913859Sml29623 static int nxge_m_promisc(void *, boolean_t);
1923859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *);
1933859Sml29623 static void nxge_m_resources(void *);
1943859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *);
1953859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t);
1963859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr,
1973859Sml29623 	mac_addr_slot_t slot);
1983859Sml29623 static void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot,
1993859Sml29623 	boolean_t factory);
2003859Sml29623 static int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr);
2013859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr);
2023859Sml29623 static int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot);
2033859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr);
2043859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr);
2056439Sml29623 static	boolean_t nxge_m_getcapab(void *, mac_capab_t, void *);
2066439Sml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t,
2076439Sml29623     uint_t, const void *);
2086439Sml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t,
2096439Sml29623     uint_t, void *);
2106439Sml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t,
2116439Sml29623     const void *);
2126439Sml29623 static int nxge_get_priv_prop(nxge_t *, const char *, uint_t,
2136439Sml29623     void *);
2146439Sml29623 
2156439Sml29623 #define	NXGE_M_CALLBACK_FLAGS\
2166439Sml29623 	(MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP)
2176439Sml29623 
2183859Sml29623 
2193859Sml29623 #define	NXGE_NEPTUNE_MAGIC	0x4E584745UL
2203859Sml29623 #define	MAX_DUMP_SZ 256
2213859Sml29623 
2226439Sml29623 #define	NXGE_M_CALLBACK_FLAGS	\
2236439Sml29623 	(MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP)
2246439Sml29623 
2253859Sml29623 static mac_callbacks_t nxge_m_callbacks = {
2263859Sml29623 	NXGE_M_CALLBACK_FLAGS,
2273859Sml29623 	nxge_m_stat,
2283859Sml29623 	nxge_m_start,
2293859Sml29623 	nxge_m_stop,
2303859Sml29623 	nxge_m_promisc,
2313859Sml29623 	nxge_m_multicst,
2323859Sml29623 	nxge_m_unicst,
2333859Sml29623 	nxge_m_tx,
2343859Sml29623 	nxge_m_resources,
2353859Sml29623 	nxge_m_ioctl,
2366439Sml29623 	nxge_m_getcapab,
2376439Sml29623 	NULL,
2386439Sml29623 	NULL,
2396439Sml29623 	nxge_m_setprop,
2406439Sml29623 	nxge_m_getprop
2413859Sml29623 };
2423859Sml29623 
2433859Sml29623 void
2443859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *);
2453859Sml29623 
2465013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */
2475013Sml29623 #define	NXGE_MSIX_REQUEST_10G	8
2485013Sml29623 #define	NXGE_MSIX_REQUEST_1G	2
2495013Sml29623 static int nxge_create_msi_property(p_nxge_t);
2505013Sml29623 
2513859Sml29623 /*
2523859Sml29623  * These global variables control the message
2533859Sml29623  * output.
2543859Sml29623  */
2553859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG;
2563859Sml29623 uint64_t nxge_debug_level = 0;
2573859Sml29623 
2583859Sml29623 /*
2593859Sml29623  * This list contains the instance structures for the Neptune
2603859Sml29623  * devices present in the system. The lock exists to guarantee
2613859Sml29623  * mutually exclusive access to the list.
2623859Sml29623  */
2633859Sml29623 void 			*nxge_list = NULL;
2643859Sml29623 
2653859Sml29623 void			*nxge_hw_list = NULL;
2663859Sml29623 nxge_os_mutex_t 	nxge_common_lock;
2673859Sml29623 
2683859Sml29623 extern uint64_t 	npi_debug_level;
2693859Sml29623 
2703859Sml29623 extern nxge_status_t	nxge_ldgv_init(p_nxge_t, int *, int *);
2713859Sml29623 extern nxge_status_t	nxge_ldgv_init_n2(p_nxge_t, int *, int *);
2723859Sml29623 extern nxge_status_t	nxge_ldgv_uninit(p_nxge_t);
2733859Sml29623 extern nxge_status_t	nxge_intr_ldgv_init(p_nxge_t);
2743859Sml29623 extern void		nxge_fm_init(p_nxge_t,
2753859Sml29623 					ddi_device_acc_attr_t *,
2763859Sml29623 					ddi_device_acc_attr_t *,
2773859Sml29623 					ddi_dma_attr_t *);
2783859Sml29623 extern void		nxge_fm_fini(p_nxge_t);
2793859Sml29623 extern npi_status_t	npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t);
2803859Sml29623 
2813859Sml29623 /*
2823859Sml29623  * Count used to maintain the number of buffers being used
2833859Sml29623  * by Neptune instances and loaned up to the upper layers.
2843859Sml29623  */
2853859Sml29623 uint32_t nxge_mblks_pending = 0;
2863859Sml29623 
2873859Sml29623 /*
2883859Sml29623  * Device register access attributes for PIO.
2893859Sml29623  */
2903859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = {
2913859Sml29623 	DDI_DEVICE_ATTR_V0,
2923859Sml29623 	DDI_STRUCTURE_LE_ACC,
2933859Sml29623 	DDI_STRICTORDER_ACC,
2943859Sml29623 };
2953859Sml29623 
2963859Sml29623 /*
2973859Sml29623  * Device descriptor access attributes for DMA.
2983859Sml29623  */
2993859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = {
3003859Sml29623 	DDI_DEVICE_ATTR_V0,
3013859Sml29623 	DDI_STRUCTURE_LE_ACC,
3023859Sml29623 	DDI_STRICTORDER_ACC
3033859Sml29623 };
3043859Sml29623 
3053859Sml29623 /*
3063859Sml29623  * Device buffer access attributes for DMA.
3073859Sml29623  */
3083859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = {
3093859Sml29623 	DDI_DEVICE_ATTR_V0,
3103859Sml29623 	DDI_STRUCTURE_BE_ACC,
3113859Sml29623 	DDI_STRICTORDER_ACC
3123859Sml29623 };
3133859Sml29623 
3143859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = {
3153859Sml29623 	DMA_ATTR_V0,		/* version number. */
3163859Sml29623 	0,			/* low address */
3173859Sml29623 	0xffffffffffffffff,	/* high address */
3183859Sml29623 	0xffffffffffffffff,	/* address counter max */
3193859Sml29623 #ifndef NIU_PA_WORKAROUND
3203859Sml29623 	0x100000,		/* alignment */
3213859Sml29623 #else
3223859Sml29623 	0x2000,
3233859Sml29623 #endif
3243859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
3253859Sml29623 	0x1,			/* minimum transfer size */
3263859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3273859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3283859Sml29623 	1,			/* scatter/gather list length */
3293859Sml29623 	(unsigned int) 1,	/* granularity */
3303859Sml29623 	0			/* attribute flags */
3313859Sml29623 };
3323859Sml29623 
3333859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = {
3343859Sml29623 	DMA_ATTR_V0,		/* version number. */
3353859Sml29623 	0,			/* low address */
3363859Sml29623 	0xffffffffffffffff,	/* high address */
3373859Sml29623 	0xffffffffffffffff,	/* address counter max */
3383859Sml29623 #if defined(_BIG_ENDIAN)
3393859Sml29623 	0x2000,			/* alignment */
3403859Sml29623 #else
3413859Sml29623 	0x1000,			/* alignment */
3423859Sml29623 #endif
3433859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
3443859Sml29623 	0x1,			/* minimum transfer size */
3453859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3463859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3473859Sml29623 	5,			/* scatter/gather list length */
3483859Sml29623 	(unsigned int) 1,	/* granularity */
3493859Sml29623 	0			/* attribute flags */
3503859Sml29623 };
3513859Sml29623 
3523859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = {
3533859Sml29623 	DMA_ATTR_V0,		/* version number. */
3543859Sml29623 	0,			/* low address */
3553859Sml29623 	0xffffffffffffffff,	/* high address */
3563859Sml29623 	0xffffffffffffffff,	/* address counter max */
3573859Sml29623 	0x2000,			/* alignment */
3583859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
3593859Sml29623 	0x1,			/* minimum transfer size */
3603859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3613859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3623859Sml29623 	1,			/* scatter/gather list length */
3633859Sml29623 	(unsigned int) 1,	/* granularity */
3644781Ssbehera 	DDI_DMA_RELAXED_ORDERING /* attribute flags */
3653859Sml29623 };
3663859Sml29623 
3673859Sml29623 ddi_dma_lim_t nxge_dma_limits = {
3683859Sml29623 	(uint_t)0,		/* dlim_addr_lo */
3693859Sml29623 	(uint_t)0xffffffff,	/* dlim_addr_hi */
3703859Sml29623 	(uint_t)0xffffffff,	/* dlim_cntr_max */
3713859Sml29623 	(uint_t)0xfc00fc,	/* dlim_burstsizes for 32 and 64 bit xfers */
3723859Sml29623 	0x1,			/* dlim_minxfer */
3733859Sml29623 	1024			/* dlim_speed */
3743859Sml29623 };
3753859Sml29623 
3763859Sml29623 dma_method_t nxge_force_dma = DVMA;
3773859Sml29623 
3783859Sml29623 /*
3793859Sml29623  * dma chunk sizes.
3803859Sml29623  *
3813859Sml29623  * Try to allocate the largest possible size
3823859Sml29623  * so that fewer number of dma chunks would be managed
3833859Sml29623  */
3843859Sml29623 #ifdef NIU_PA_WORKAROUND
3853859Sml29623 size_t alloc_sizes [] = {0x2000};
3863859Sml29623 #else
3873859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000,
3883859Sml29623 		0x10000, 0x20000, 0x40000, 0x80000,
3895770Sml29623 		0x100000, 0x200000, 0x400000, 0x800000,
3905770Sml29623 		0x1000000, 0x2000000, 0x4000000};
3913859Sml29623 #endif
3923859Sml29623 
3933859Sml29623 /*
3943859Sml29623  * Translate "dev_t" to a pointer to the associated "dev_info_t".
3953859Sml29623  */
3963859Sml29623 
3973859Sml29623 static int
3983859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
3993859Sml29623 {
4003859Sml29623 	p_nxge_t	nxgep = NULL;
4013859Sml29623 	int		instance;
4023859Sml29623 	int		status = DDI_SUCCESS;
4033859Sml29623 	uint8_t		portn;
4043859Sml29623 	nxge_mmac_t	*mmac_info;
4053859Sml29623 
4063859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach"));
4073859Sml29623 
4083859Sml29623 	/*
4093859Sml29623 	 * Get the device instance since we'll need to setup
4103859Sml29623 	 * or retrieve a soft state for this instance.
4113859Sml29623 	 */
4123859Sml29623 	instance = ddi_get_instance(dip);
4133859Sml29623 
4143859Sml29623 	switch (cmd) {
4153859Sml29623 	case DDI_ATTACH:
4163859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH"));
4173859Sml29623 		break;
4183859Sml29623 
4193859Sml29623 	case DDI_RESUME:
4203859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME"));
4213859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
4223859Sml29623 		if (nxgep == NULL) {
4233859Sml29623 			status = DDI_FAILURE;
4243859Sml29623 			break;
4253859Sml29623 		}
4263859Sml29623 		if (nxgep->dip != dip) {
4273859Sml29623 			status = DDI_FAILURE;
4283859Sml29623 			break;
4293859Sml29623 		}
4303859Sml29623 		if (nxgep->suspended == DDI_PM_SUSPEND) {
4313859Sml29623 			status = ddi_dev_is_needed(nxgep->dip, 0, 1);
4323859Sml29623 		} else {
4334185Sspeer 			status = nxge_resume(nxgep);
4343859Sml29623 		}
4353859Sml29623 		goto nxge_attach_exit;
4363859Sml29623 
4373859Sml29623 	case DDI_PM_RESUME:
4383859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME"));
4393859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
4403859Sml29623 		if (nxgep == NULL) {
4413859Sml29623 			status = DDI_FAILURE;
4423859Sml29623 			break;
4433859Sml29623 		}
4443859Sml29623 		if (nxgep->dip != dip) {
4453859Sml29623 			status = DDI_FAILURE;
4463859Sml29623 			break;
4473859Sml29623 		}
4484185Sspeer 		status = nxge_resume(nxgep);
4493859Sml29623 		goto nxge_attach_exit;
4503859Sml29623 
4513859Sml29623 	default:
4523859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown"));
4533859Sml29623 		status = DDI_FAILURE;
4543859Sml29623 		goto nxge_attach_exit;
4553859Sml29623 	}
4563859Sml29623 
4573859Sml29623 
4583859Sml29623 	if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) {
4593859Sml29623 		status = DDI_FAILURE;
4603859Sml29623 		goto nxge_attach_exit;
4613859Sml29623 	}
4623859Sml29623 
4633859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
4643859Sml29623 	if (nxgep == NULL) {
4654977Sraghus 		status = NXGE_ERROR;
4664977Sraghus 		goto nxge_attach_fail2;
4673859Sml29623 	}
4683859Sml29623 
4694693Stm144005 	nxgep->nxge_magic = NXGE_MAGIC;
4704693Stm144005 
4713859Sml29623 	nxgep->drv_state = 0;
4723859Sml29623 	nxgep->dip = dip;
4733859Sml29623 	nxgep->instance = instance;
4743859Sml29623 	nxgep->p_dip = ddi_get_parent(dip);
4753859Sml29623 	nxgep->nxge_debug_level = nxge_debug_level;
4763859Sml29623 	npi_debug_level = nxge_debug_level;
4773859Sml29623 
4783859Sml29623 	nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, &nxge_dev_desc_dma_acc_attr,
4793859Sml29623 				&nxge_rx_dma_attr);
4803859Sml29623 
4813859Sml29623 	status = nxge_map_regs(nxgep);
4823859Sml29623 	if (status != NXGE_OK) {
4833859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed"));
4844977Sraghus 		goto nxge_attach_fail3;
4853859Sml29623 	}
4863859Sml29623 
4873859Sml29623 	status = nxge_init_common_dev(nxgep);
4883859Sml29623 	if (status != NXGE_OK) {
4893859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
4903859Sml29623 			"nxge_init_common_dev failed"));
4914977Sraghus 		goto nxge_attach_fail4;
4923859Sml29623 	}
4933859Sml29623 
4944732Sdavemq 	if (nxgep->niu_type == NEPTUNE_2_10GF) {
4954732Sdavemq 		if (nxgep->function_num > 1) {
4966028Ssbehera 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported"
4974732Sdavemq 			    " function %d. Only functions 0 and 1 are "
4984732Sdavemq 			    "supported for this card.", nxgep->function_num));
4994732Sdavemq 			status = NXGE_ERROR;
5004977Sraghus 			goto nxge_attach_fail4;
5014732Sdavemq 		}
5024732Sdavemq 	}
5034732Sdavemq 
5043859Sml29623 	portn = NXGE_GET_PORT_NUM(nxgep->function_num);
5053859Sml29623 	nxgep->mac.portnum = portn;
5063859Sml29623 	if ((portn == 0) || (portn == 1))
5073859Sml29623 		nxgep->mac.porttype = PORT_TYPE_XMAC;
5083859Sml29623 	else
5093859Sml29623 		nxgep->mac.porttype = PORT_TYPE_BMAC;
5103859Sml29623 	/*
5113859Sml29623 	 * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC)
5123859Sml29623 	 * internally, the rest 2 ports use BMAC (1G "Big" MAC).
5133859Sml29623 	 * The two types of MACs have different characterizations.
5143859Sml29623 	 */
5153859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
5163859Sml29623 	if (nxgep->function_num < 2) {
5173859Sml29623 		mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY;
5183859Sml29623 		mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY;
5193859Sml29623 	} else {
5203859Sml29623 		mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY;
5213859Sml29623 		mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY;
5223859Sml29623 	}
5233859Sml29623 	/*
5243859Sml29623 	 * Setup the Ndd parameters for the this instance.
5253859Sml29623 	 */
5263859Sml29623 	nxge_init_param(nxgep);
5273859Sml29623 
5283859Sml29623 	/*
5293859Sml29623 	 * Setup Register Tracing Buffer.
5303859Sml29623 	 */
5313859Sml29623 	npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf);
5323859Sml29623 
5333859Sml29623 	/* init stats ptr */
5343859Sml29623 	nxge_init_statsp(nxgep);
5354185Sspeer 
5364977Sraghus 	/*
5374977Sraghus 	 * read the vpd info from the eeprom into local data
5384977Sraghus 	 * structure and check for the VPD info validity
5394977Sraghus 	 */
5404977Sraghus 	nxge_vpd_info_get(nxgep);
5414977Sraghus 
5424977Sraghus 	status = nxge_xcvr_find(nxgep);
5433859Sml29623 
5443859Sml29623 	if (status != NXGE_OK) {
5454185Sspeer 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: "
5463859Sml29623 				    " Couldn't determine card type"
5473859Sml29623 				    " .... exit "));
5484977Sraghus 		goto nxge_attach_fail5;
5493859Sml29623 	}
5503859Sml29623 
5513859Sml29623 	status = nxge_get_config_properties(nxgep);
5523859Sml29623 
5533859Sml29623 	if (status != NXGE_OK) {
5543859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "get_hw create failed"));
5553859Sml29623 		goto nxge_attach_fail;
5563859Sml29623 	}
5573859Sml29623 
5583859Sml29623 	/*
5593859Sml29623 	 * Setup the Kstats for the driver.
5603859Sml29623 	 */
5613859Sml29623 	nxge_setup_kstats(nxgep);
5623859Sml29623 
5633859Sml29623 	nxge_setup_param(nxgep);
5643859Sml29623 
5653859Sml29623 	status = nxge_setup_system_dma_pages(nxgep);
5663859Sml29623 	if (status != NXGE_OK) {
5673859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed"));
5683859Sml29623 		goto nxge_attach_fail;
5693859Sml29623 	}
5703859Sml29623 
5713859Sml29623 #if	defined(sun4v)
5723859Sml29623 	if (nxgep->niu_type == N2_NIU) {
5733859Sml29623 		nxgep->niu_hsvc_available = B_FALSE;
5743859Sml29623 		bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t));
5753859Sml29623 		if ((status =
5763859Sml29623 			hsvc_register(&nxgep->niu_hsvc,
5773859Sml29623 					&nxgep->niu_min_ver)) != 0) {
5783859Sml29623 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
5793859Sml29623 					"nxge_attach: "
5803859Sml29623 					"%s: cannot negotiate "
5813859Sml29623 					"hypervisor services "
5823859Sml29623 					"revision %d "
5833859Sml29623 					"group: 0x%lx "
5843859Sml29623 					"major: 0x%lx minor: 0x%lx "
5853859Sml29623 					"errno: %d",
5863859Sml29623 					niu_hsvc.hsvc_modname,
5873859Sml29623 					niu_hsvc.hsvc_rev,
5883859Sml29623 					niu_hsvc.hsvc_group,
5893859Sml29623 					niu_hsvc.hsvc_major,
5903859Sml29623 					niu_hsvc.hsvc_minor,
5913859Sml29623 					status));
5923859Sml29623 				status = DDI_FAILURE;
5933859Sml29623 				goto nxge_attach_fail;
5943859Sml29623 		}
5953859Sml29623 
5963859Sml29623 		nxgep->niu_hsvc_available = B_TRUE;
5973859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
5983859Sml29623 			"NIU Hypervisor service enabled"));
5993859Sml29623 	}
6003859Sml29623 #endif
6013859Sml29623 
6023859Sml29623 	nxge_hw_id_init(nxgep);
6033859Sml29623 	nxge_hw_init_niu_common(nxgep);
6043859Sml29623 
6053859Sml29623 	status = nxge_setup_mutexes(nxgep);
6063859Sml29623 	if (status != NXGE_OK) {
6073859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed"));
6083859Sml29623 		goto nxge_attach_fail;
6093859Sml29623 	}
6103859Sml29623 
6113859Sml29623 	status = nxge_setup_dev(nxgep);
6123859Sml29623 	if (status != DDI_SUCCESS) {
6133859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed"));
6143859Sml29623 		goto nxge_attach_fail;
6153859Sml29623 	}
6163859Sml29623 
6173859Sml29623 	status = nxge_add_intrs(nxgep);
6183859Sml29623 	if (status != DDI_SUCCESS) {
6193859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed"));
6203859Sml29623 		goto nxge_attach_fail;
6213859Sml29623 	}
6223859Sml29623 	status = nxge_add_soft_intrs(nxgep);
6233859Sml29623 	if (status != DDI_SUCCESS) {
6243859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "add_soft_intr failed"));
6253859Sml29623 		goto nxge_attach_fail;
6263859Sml29623 	}
6273859Sml29623 
6283859Sml29623 	/*
6293859Sml29623 	 * Enable interrupts.
6303859Sml29623 	 */
6313859Sml29623 	nxge_intrs_enable(nxgep);
6323859Sml29623 
6334977Sraghus 	if ((status = nxge_mac_register(nxgep)) != NXGE_OK) {
6343859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
6353859Sml29623 			"unable to register to mac layer (%d)", status));
6363859Sml29623 		goto nxge_attach_fail;
6373859Sml29623 	}
6383859Sml29623 
6393859Sml29623 	mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN);
6403859Sml29623 
6413859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "registered to mac (instance %d)",
6423859Sml29623 		instance));
6433859Sml29623 
6443859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
6453859Sml29623 
6463859Sml29623 	goto nxge_attach_exit;
6473859Sml29623 
6483859Sml29623 nxge_attach_fail:
6493859Sml29623 	nxge_unattach(nxgep);
6504977Sraghus 	goto nxge_attach_fail1;
6514977Sraghus 
6524977Sraghus nxge_attach_fail5:
6534977Sraghus 	/*
6544977Sraghus 	 * Tear down the ndd parameters setup.
6554977Sraghus 	 */
6564977Sraghus 	nxge_destroy_param(nxgep);
6574977Sraghus 
6584977Sraghus 	/*
6594977Sraghus 	 * Tear down the kstat setup.
6604977Sraghus 	 */
6614977Sraghus 	nxge_destroy_kstats(nxgep);
6624977Sraghus 
6634977Sraghus nxge_attach_fail4:
6644977Sraghus 	if (nxgep->nxge_hw_p) {
6654977Sraghus 		nxge_uninit_common_dev(nxgep);
6664977Sraghus 		nxgep->nxge_hw_p = NULL;
6674977Sraghus 	}
6684977Sraghus 
6694977Sraghus nxge_attach_fail3:
6704977Sraghus 	/*
6714977Sraghus 	 * Unmap the register setup.
6724977Sraghus 	 */
6734977Sraghus 	nxge_unmap_regs(nxgep);
6744977Sraghus 
6754977Sraghus 	nxge_fm_fini(nxgep);
6764977Sraghus 
6774977Sraghus nxge_attach_fail2:
6784977Sraghus 	ddi_soft_state_free(nxge_list, nxgep->instance);
6794977Sraghus 
6804977Sraghus nxge_attach_fail1:
6814185Sspeer 	if (status != NXGE_OK)
6824185Sspeer 		status = (NXGE_ERROR | NXGE_DDI_FAILED);
6833859Sml29623 	nxgep = NULL;
6843859Sml29623 
6853859Sml29623 nxge_attach_exit:
6863859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x",
6873859Sml29623 		status));
6883859Sml29623 
6893859Sml29623 	return (status);
6903859Sml29623 }
6913859Sml29623 
6923859Sml29623 static int
6933859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
6943859Sml29623 {
6953859Sml29623 	int 		status = DDI_SUCCESS;
6963859Sml29623 	int 		instance;
6973859Sml29623 	p_nxge_t 	nxgep = NULL;
6983859Sml29623 
6993859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach"));
7003859Sml29623 	instance = ddi_get_instance(dip);
7013859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
7023859Sml29623 	if (nxgep == NULL) {
7033859Sml29623 		status = DDI_FAILURE;
7043859Sml29623 		goto nxge_detach_exit;
7053859Sml29623 	}
7063859Sml29623 
7073859Sml29623 	switch (cmd) {
7083859Sml29623 	case DDI_DETACH:
7093859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH"));
7103859Sml29623 		break;
7113859Sml29623 
7123859Sml29623 	case DDI_PM_SUSPEND:
7133859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND"));
7143859Sml29623 		nxgep->suspended = DDI_PM_SUSPEND;
7153859Sml29623 		nxge_suspend(nxgep);
7163859Sml29623 		break;
7173859Sml29623 
7183859Sml29623 	case DDI_SUSPEND:
7193859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND"));
7203859Sml29623 		if (nxgep->suspended != DDI_PM_SUSPEND) {
7213859Sml29623 			nxgep->suspended = DDI_SUSPEND;
7223859Sml29623 			nxge_suspend(nxgep);
7233859Sml29623 		}
7243859Sml29623 		break;
7253859Sml29623 
7263859Sml29623 	default:
7273859Sml29623 		status = DDI_FAILURE;
7283859Sml29623 	}
7293859Sml29623 
7303859Sml29623 	if (cmd != DDI_DETACH)
7313859Sml29623 		goto nxge_detach_exit;
7323859Sml29623 
7333859Sml29623 	/*
7343859Sml29623 	 * Stop the xcvr polling.
7353859Sml29623 	 */
7363859Sml29623 	nxgep->suspended = cmd;
7373859Sml29623 
7383859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
7393859Sml29623 
7403859Sml29623 	if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) {
7413859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
7423859Sml29623 			"<== nxge_detach status = 0x%08X", status));
7433859Sml29623 		return (DDI_FAILURE);
7443859Sml29623 	}
7453859Sml29623 
7463859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7473859Sml29623 		"<== nxge_detach (mac_unregister) status = 0x%08X", status));
7483859Sml29623 
7493859Sml29623 	nxge_unattach(nxgep);
7503859Sml29623 	nxgep = NULL;
7513859Sml29623 
7523859Sml29623 nxge_detach_exit:
7533859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X",
7543859Sml29623 		status));
7553859Sml29623 
7563859Sml29623 	return (status);
7573859Sml29623 }
7583859Sml29623 
7593859Sml29623 static void
7603859Sml29623 nxge_unattach(p_nxge_t nxgep)
7613859Sml29623 {
7623859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach"));
7633859Sml29623 
7643859Sml29623 	if (nxgep == NULL || nxgep->dev_regs == NULL) {
7653859Sml29623 		return;
7663859Sml29623 	}
7673859Sml29623 
7684693Stm144005 	nxgep->nxge_magic = 0;
7694693Stm144005 
7705780Ssbehera 	if (nxgep->nxge_timerid) {
7715780Ssbehera 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
7725780Ssbehera 		nxgep->nxge_timerid = 0;
7735780Ssbehera 	}
7745780Ssbehera 
7753859Sml29623 	if (nxgep->nxge_hw_p) {
7763859Sml29623 		nxge_uninit_common_dev(nxgep);
7773859Sml29623 		nxgep->nxge_hw_p = NULL;
7783859Sml29623 	}
7793859Sml29623 
7803859Sml29623 #if	defined(sun4v)
7813859Sml29623 	if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) {
7823859Sml29623 		(void) hsvc_unregister(&nxgep->niu_hsvc);
7833859Sml29623 		nxgep->niu_hsvc_available = B_FALSE;
7843859Sml29623 	}
7853859Sml29623 #endif
7863859Sml29623 	/*
7873859Sml29623 	 * Stop any further interrupts.
7883859Sml29623 	 */
7893859Sml29623 	nxge_remove_intrs(nxgep);
7903859Sml29623 
7913859Sml29623 	/* remove soft interrups */
7923859Sml29623 	nxge_remove_soft_intrs(nxgep);
7933859Sml29623 
7943859Sml29623 	/*
7953859Sml29623 	 * Stop the device and free resources.
7963859Sml29623 	 */
7973859Sml29623 	nxge_destroy_dev(nxgep);
7983859Sml29623 
7993859Sml29623 	/*
8003859Sml29623 	 * Tear down the ndd parameters setup.
8013859Sml29623 	 */
8023859Sml29623 	nxge_destroy_param(nxgep);
8033859Sml29623 
8043859Sml29623 	/*
8053859Sml29623 	 * Tear down the kstat setup.
8063859Sml29623 	 */
8073859Sml29623 	nxge_destroy_kstats(nxgep);
8083859Sml29623 
8093859Sml29623 	/*
8103859Sml29623 	 * Destroy all mutexes.
8113859Sml29623 	 */
8123859Sml29623 	nxge_destroy_mutexes(nxgep);
8133859Sml29623 
8143859Sml29623 	/*
8153859Sml29623 	 * Remove the list of ndd parameters which
8163859Sml29623 	 * were setup during attach.
8173859Sml29623 	 */
8183859Sml29623 	if (nxgep->dip) {
8193859Sml29623 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
8203859Sml29623 				    " nxge_unattach: remove all properties"));
8213859Sml29623 
8223859Sml29623 		(void) ddi_prop_remove_all(nxgep->dip);
8233859Sml29623 	}
8243859Sml29623 
8253859Sml29623 #if NXGE_PROPERTY
8263859Sml29623 	nxge_remove_hard_properties(nxgep);
8273859Sml29623 #endif
8283859Sml29623 
8293859Sml29623 	/*
8303859Sml29623 	 * Unmap the register setup.
8313859Sml29623 	 */
8323859Sml29623 	nxge_unmap_regs(nxgep);
8333859Sml29623 
8343859Sml29623 	nxge_fm_fini(nxgep);
8353859Sml29623 
8363859Sml29623 	ddi_soft_state_free(nxge_list, nxgep->instance);
8373859Sml29623 
8383859Sml29623 	NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach"));
8393859Sml29623 }
8403859Sml29623 
8413859Sml29623 static char n2_siu_name[] = "niu";
8423859Sml29623 
8433859Sml29623 static nxge_status_t
8443859Sml29623 nxge_map_regs(p_nxge_t nxgep)
8453859Sml29623 {
8463859Sml29623 	int		ddi_status = DDI_SUCCESS;
8473859Sml29623 	p_dev_regs_t 	dev_regs;
8483859Sml29623 	char		buf[MAXPATHLEN + 1];
8493859Sml29623 	char 		*devname;
8503859Sml29623 #ifdef	NXGE_DEBUG
8513859Sml29623 	char 		*sysname;
8523859Sml29623 #endif
8533859Sml29623 	off_t		regsize;
8543859Sml29623 	nxge_status_t	status = NXGE_OK;
8553859Sml29623 #if !defined(_BIG_ENDIAN)
8563859Sml29623 	off_t pci_offset;
8573859Sml29623 	uint16_t pcie_devctl;
8583859Sml29623 #endif
8593859Sml29623 
8603859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs"));
8613859Sml29623 	nxgep->dev_regs = NULL;
8623859Sml29623 	dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP);
8633859Sml29623 	dev_regs->nxge_regh = NULL;
8643859Sml29623 	dev_regs->nxge_pciregh = NULL;
8653859Sml29623 	dev_regs->nxge_msix_regh = NULL;
8663859Sml29623 	dev_regs->nxge_vir_regh = NULL;
8673859Sml29623 	dev_regs->nxge_vir2_regh = NULL;
8684732Sdavemq 	nxgep->niu_type = NIU_TYPE_NONE;
8693859Sml29623 
8703859Sml29623 	devname = ddi_pathname(nxgep->dip, buf);
8713859Sml29623 	ASSERT(strlen(devname) > 0);
8723859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8733859Sml29623 		"nxge_map_regs: pathname devname %s", devname));
8743859Sml29623 
8753859Sml29623 	if (strstr(devname, n2_siu_name)) {
8763859Sml29623 		/* N2/NIU */
8773859Sml29623 		nxgep->niu_type = N2_NIU;
8783859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8793859Sml29623 			"nxge_map_regs: N2/NIU devname %s", devname));
8803859Sml29623 		/* get function number */
8813859Sml29623 		nxgep->function_num =
8823859Sml29623 			(devname[strlen(devname) -1] == '1' ? 1 : 0);
8833859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8843859Sml29623 			"nxge_map_regs: N2/NIU function number %d",
8853859Sml29623 			nxgep->function_num));
8863859Sml29623 	} else {
8873859Sml29623 		int		*prop_val;
8883859Sml29623 		uint_t 		prop_len;
8893859Sml29623 		uint8_t 	func_num;
8903859Sml29623 
8913859Sml29623 		if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip,
8923859Sml29623 				0, "reg",
8933859Sml29623 				&prop_val, &prop_len) != DDI_PROP_SUCCESS) {
8943859Sml29623 			NXGE_DEBUG_MSG((nxgep, VPD_CTL,
8953859Sml29623 				"Reg property not found"));
8963859Sml29623 			ddi_status = DDI_FAILURE;
8973859Sml29623 			goto nxge_map_regs_fail0;
8983859Sml29623 
8993859Sml29623 		} else {
9003859Sml29623 			func_num = (prop_val[0] >> 8) & 0x7;
9013859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9023859Sml29623 				"Reg property found: fun # %d",
9033859Sml29623 				func_num));
9043859Sml29623 			nxgep->function_num = func_num;
9053859Sml29623 			ddi_prop_free(prop_val);
9063859Sml29623 		}
9073859Sml29623 	}
9083859Sml29623 
9093859Sml29623 	switch (nxgep->niu_type) {
9103859Sml29623 	default:
9113859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 0, &regsize);
9123859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9133859Sml29623 			"nxge_map_regs: pci config size 0x%x", regsize));
9143859Sml29623 
9153859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 0,
9163859Sml29623 			(caddr_t *)&(dev_regs->nxge_pciregp), 0, 0,
9173859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh);
9183859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9193859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9203859Sml29623 				"ddi_map_regs, nxge bus config regs failed"));
9213859Sml29623 			goto nxge_map_regs_fail0;
9223859Sml29623 		}
9233859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9243859Sml29623 			"nxge_map_reg: PCI config addr 0x%0llx "
9253859Sml29623 			" handle 0x%0llx", dev_regs->nxge_pciregp,
9263859Sml29623 			dev_regs->nxge_pciregh));
9273859Sml29623 			/*
9283859Sml29623 			 * IMP IMP
9293859Sml29623 			 * workaround  for bit swapping bug in HW
9303859Sml29623 			 * which ends up in no-snoop = yes
9313859Sml29623 			 * resulting, in DMA not synched properly
9323859Sml29623 			 */
9333859Sml29623 #if !defined(_BIG_ENDIAN)
9343859Sml29623 		/* workarounds for x86 systems */
9353859Sml29623 		pci_offset = 0x80 + PCIE_DEVCTL;
9363859Sml29623 		pcie_devctl = 0x0;
9373859Sml29623 		pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP;
9383859Sml29623 		pcie_devctl |= PCIE_DEVCTL_RO_EN;
9393859Sml29623 		pci_config_put16(dev_regs->nxge_pciregh, pci_offset,
9403859Sml29623 				    pcie_devctl);
9413859Sml29623 #endif
9423859Sml29623 
9433859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
9443859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9453859Sml29623 			"nxge_map_regs: pio size 0x%x", regsize));
9463859Sml29623 		/* set up the device mapped register */
9473859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
9483859Sml29623 			(caddr_t *)&(dev_regs->nxge_regp), 0, 0,
9493859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
9503859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9513859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9523859Sml29623 				"ddi_map_regs for Neptune global reg failed"));
9533859Sml29623 			goto nxge_map_regs_fail1;
9543859Sml29623 		}
9553859Sml29623 
9563859Sml29623 		/* set up the msi/msi-x mapped register */
9573859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
9583859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9593859Sml29623 			"nxge_map_regs: msix size 0x%x", regsize));
9603859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
9613859Sml29623 			(caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0,
9623859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh);
9633859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9643859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9653859Sml29623 				"ddi_map_regs for msi reg failed"));
9663859Sml29623 			goto nxge_map_regs_fail2;
9673859Sml29623 		}
9683859Sml29623 
9693859Sml29623 		/* set up the vio region mapped register */
9703859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
9713859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9723859Sml29623 			"nxge_map_regs: vio size 0x%x", regsize));
9733859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
9743859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
9753859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
9763859Sml29623 
9773859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9783859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9793859Sml29623 				"ddi_map_regs for nxge vio reg failed"));
9803859Sml29623 			goto nxge_map_regs_fail3;
9813859Sml29623 		}
9823859Sml29623 		nxgep->dev_regs = dev_regs;
9833859Sml29623 
9843859Sml29623 		NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh);
9853859Sml29623 		NPI_PCI_ADD_HANDLE_SET(nxgep,
9863859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_pciregp);
9873859Sml29623 		NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh);
9883859Sml29623 		NPI_MSI_ADD_HANDLE_SET(nxgep,
9893859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_msix_regp);
9903859Sml29623 
9913859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9923859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
9933859Sml29623 
9943859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9953859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
9963859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_regp);
9973859Sml29623 
9983859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
9993859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
10003859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir_regp);
10013859Sml29623 
10023859Sml29623 		break;
10033859Sml29623 
10043859Sml29623 	case N2_NIU:
10053859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU"));
10063859Sml29623 		/*
10073859Sml29623 		 * Set up the device mapped register (FWARC 2006/556)
10083859Sml29623 		 * (changed back to 1: reg starts at 1!)
10093859Sml29623 		 */
10103859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
10113859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10123859Sml29623 			"nxge_map_regs: dev size 0x%x", regsize));
10133859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
10143859Sml29623 				(caddr_t *)&(dev_regs->nxge_regp), 0, 0,
10153859Sml29623 				&nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
10163859Sml29623 
10173859Sml29623 		if (ddi_status != DDI_SUCCESS) {
10183859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
10193859Sml29623 				"ddi_map_regs for N2/NIU, global reg failed "));
10203859Sml29623 			goto nxge_map_regs_fail1;
10213859Sml29623 		}
10223859Sml29623 
10233859Sml29623 		/* set up the vio region mapped register */
10243859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
10253859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10263859Sml29623 			"nxge_map_regs: vio (1) size 0x%x", regsize));
10273859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
10283859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
10293859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
10303859Sml29623 
10313859Sml29623 		if (ddi_status != DDI_SUCCESS) {
10323859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
10333859Sml29623 				"ddi_map_regs for nxge vio reg failed"));
10343859Sml29623 			goto nxge_map_regs_fail2;
10353859Sml29623 		}
10363859Sml29623 		/* set up the vio region mapped register */
10373859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
10383859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10393859Sml29623 			"nxge_map_regs: vio (3) size 0x%x", regsize));
10403859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
10413859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0,
10423859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh);
10433859Sml29623 
10443859Sml29623 		if (ddi_status != DDI_SUCCESS) {
10453859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
10463859Sml29623 				"ddi_map_regs for nxge vio2 reg failed"));
10473859Sml29623 			goto nxge_map_regs_fail3;
10483859Sml29623 		}
10493859Sml29623 		nxgep->dev_regs = dev_regs;
10503859Sml29623 
10513859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
10523859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
10533859Sml29623 
10543859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
10553859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
10563859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_regp);
10573859Sml29623 
10583859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
10593859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
10603859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir_regp);
10613859Sml29623 
10623859Sml29623 		NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh);
10633859Sml29623 		NPI_V2REG_ADD_HANDLE_SET(nxgep,
10643859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir2_regp);
10653859Sml29623 
10663859Sml29623 		break;
10673859Sml29623 	}
10683859Sml29623 
10693859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx "
10703859Sml29623 		" handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh));
10713859Sml29623 
10723859Sml29623 	goto nxge_map_regs_exit;
10733859Sml29623 nxge_map_regs_fail3:
10743859Sml29623 	if (dev_regs->nxge_msix_regh) {
10753859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_msix_regh);
10763859Sml29623 	}
10773859Sml29623 	if (dev_regs->nxge_vir_regh) {
10783859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
10793859Sml29623 	}
10803859Sml29623 nxge_map_regs_fail2:
10813859Sml29623 	if (dev_regs->nxge_regh) {
10823859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
10833859Sml29623 	}
10843859Sml29623 nxge_map_regs_fail1:
10853859Sml29623 	if (dev_regs->nxge_pciregh) {
10863859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_pciregh);
10873859Sml29623 	}
10883859Sml29623 nxge_map_regs_fail0:
10893859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory"));
10903859Sml29623 	kmem_free(dev_regs, sizeof (dev_regs_t));
10913859Sml29623 
10923859Sml29623 nxge_map_regs_exit:
10933859Sml29623 	if (ddi_status != DDI_SUCCESS)
10943859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
10953859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs"));
10963859Sml29623 	return (status);
10973859Sml29623 }
10983859Sml29623 
10993859Sml29623 static void
11003859Sml29623 nxge_unmap_regs(p_nxge_t nxgep)
11013859Sml29623 {
11023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs"));
11033859Sml29623 	if (nxgep->dev_regs) {
11043859Sml29623 		if (nxgep->dev_regs->nxge_pciregh) {
11053859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11063859Sml29623 				"==> nxge_unmap_regs: bus"));
11073859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh);
11083859Sml29623 			nxgep->dev_regs->nxge_pciregh = NULL;
11093859Sml29623 		}
11103859Sml29623 		if (nxgep->dev_regs->nxge_regh) {
11113859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11123859Sml29623 				"==> nxge_unmap_regs: device registers"));
11133859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_regh);
11143859Sml29623 			nxgep->dev_regs->nxge_regh = NULL;
11153859Sml29623 		}
11163859Sml29623 		if (nxgep->dev_regs->nxge_msix_regh) {
11173859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11183859Sml29623 				"==> nxge_unmap_regs: device interrupts"));
11193859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh);
11203859Sml29623 			nxgep->dev_regs->nxge_msix_regh = NULL;
11213859Sml29623 		}
11223859Sml29623 		if (nxgep->dev_regs->nxge_vir_regh) {
11233859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11243859Sml29623 				"==> nxge_unmap_regs: vio region"));
11253859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh);
11263859Sml29623 			nxgep->dev_regs->nxge_vir_regh = NULL;
11273859Sml29623 		}
11283859Sml29623 		if (nxgep->dev_regs->nxge_vir2_regh) {
11293859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11303859Sml29623 				"==> nxge_unmap_regs: vio2 region"));
11313859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh);
11323859Sml29623 			nxgep->dev_regs->nxge_vir2_regh = NULL;
11333859Sml29623 		}
11343859Sml29623 
11353859Sml29623 		kmem_free(nxgep->dev_regs, sizeof (dev_regs_t));
11363859Sml29623 		nxgep->dev_regs = NULL;
11373859Sml29623 	}
11383859Sml29623 
11393859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs"));
11403859Sml29623 }
11413859Sml29623 
11423859Sml29623 static nxge_status_t
11433859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep)
11443859Sml29623 {
11453859Sml29623 	int ddi_status = DDI_SUCCESS;
11463859Sml29623 	nxge_status_t status = NXGE_OK;
11473859Sml29623 	nxge_classify_t *classify_ptr;
11483859Sml29623 	int partition;
11493859Sml29623 
11503859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes"));
11513859Sml29623 
11523859Sml29623 	/*
11533859Sml29623 	 * Get the interrupt cookie so the mutexes can be
11543859Sml29623 	 * Initialized.
11553859Sml29623 	 */
11563859Sml29623 	ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0,
11573859Sml29623 					&nxgep->interrupt_cookie);
11583859Sml29623 	if (ddi_status != DDI_SUCCESS) {
11593859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
11603859Sml29623 			"<== nxge_setup_mutexes: failed 0x%x", ddi_status));
11613859Sml29623 		goto nxge_setup_mutexes_exit;
11623859Sml29623 	}
11633859Sml29623 
11644693Stm144005 	cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL);
11654693Stm144005 	MUTEX_INIT(&nxgep->poll_lock, NULL,
11664693Stm144005 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11674693Stm144005 
11683859Sml29623 	/*
11694693Stm144005 	 * Initialize mutexes for this device.
11703859Sml29623 	 */
11713859Sml29623 	MUTEX_INIT(nxgep->genlock, NULL,
11723859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11733859Sml29623 	MUTEX_INIT(&nxgep->ouraddr_lock, NULL,
11743859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11753859Sml29623 	MUTEX_INIT(&nxgep->mif_lock, NULL,
11763859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11773859Sml29623 	RW_INIT(&nxgep->filter_lock, NULL,
11783859Sml29623 		RW_DRIVER, (void *)nxgep->interrupt_cookie);
11793859Sml29623 
11803859Sml29623 	classify_ptr = &nxgep->classifier;
11813859Sml29623 		/*
11823859Sml29623 		 * FFLP Mutexes are never used in interrupt context
11833859Sml29623 		 * as fflp operation can take very long time to
11843859Sml29623 		 * complete and hence not suitable to invoke from interrupt
11853859Sml29623 		 * handlers.
11863859Sml29623 		 */
11873859Sml29623 	MUTEX_INIT(&classify_ptr->tcam_lock, NULL,
11884732Sdavemq 	    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11894977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
11903859Sml29623 		MUTEX_INIT(&classify_ptr->fcram_lock, NULL,
11914732Sdavemq 		    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11923859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
11933859Sml29623 			MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL,
11943859Sml29623 			    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11953859Sml29623 		}
11963859Sml29623 	}
11973859Sml29623 
11983859Sml29623 nxge_setup_mutexes_exit:
11993859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12004732Sdavemq 	    "<== nxge_setup_mutexes status = %x", status));
12013859Sml29623 
12023859Sml29623 	if (ddi_status != DDI_SUCCESS)
12033859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
12043859Sml29623 
12053859Sml29623 	return (status);
12063859Sml29623 }
12073859Sml29623 
12083859Sml29623 static void
12093859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep)
12103859Sml29623 {
12113859Sml29623 	int partition;
12123859Sml29623 	nxge_classify_t *classify_ptr;
12133859Sml29623 
12143859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes"));
12153859Sml29623 	RW_DESTROY(&nxgep->filter_lock);
12163859Sml29623 	MUTEX_DESTROY(&nxgep->mif_lock);
12173859Sml29623 	MUTEX_DESTROY(&nxgep->ouraddr_lock);
12183859Sml29623 	MUTEX_DESTROY(nxgep->genlock);
12193859Sml29623 
12203859Sml29623 	classify_ptr = &nxgep->classifier;
12213859Sml29623 	MUTEX_DESTROY(&classify_ptr->tcam_lock);
12223859Sml29623 
12234693Stm144005 	/* Destroy all polling resources. */
12244693Stm144005 	MUTEX_DESTROY(&nxgep->poll_lock);
12254693Stm144005 	cv_destroy(&nxgep->poll_cv);
12264693Stm144005 
12274693Stm144005 	/* free data structures, based on HW type */
12284977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
12293859Sml29623 		MUTEX_DESTROY(&classify_ptr->fcram_lock);
12303859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
12313859Sml29623 			MUTEX_DESTROY(&classify_ptr->hash_lock[partition]);
12323859Sml29623 		}
12333859Sml29623 	}
12343859Sml29623 
12353859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes"));
12363859Sml29623 }
12373859Sml29623 
12383859Sml29623 nxge_status_t
12393859Sml29623 nxge_init(p_nxge_t nxgep)
12403859Sml29623 {
12413859Sml29623 	nxge_status_t	status = NXGE_OK;
12423859Sml29623 
12433859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init"));
12443859Sml29623 
12453859Sml29623 	if (nxgep->drv_state & STATE_HW_INITIALIZED) {
12463859Sml29623 		return (status);
12473859Sml29623 	}
12483859Sml29623 
12493859Sml29623 	/*
12503859Sml29623 	 * Allocate system memory for the receive/transmit buffer blocks
12513859Sml29623 	 * and receive/transmit descriptor rings.
12523859Sml29623 	 */
12533859Sml29623 	status = nxge_alloc_mem_pool(nxgep);
12543859Sml29623 	if (status != NXGE_OK) {
12553859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n"));
12563859Sml29623 		goto nxge_init_fail1;
12573859Sml29623 	}
12583859Sml29623 
12593859Sml29623 	/*
12603859Sml29623 	 * Initialize and enable TXC registers
12613859Sml29623 	 * (Globally enable TX controller,
12623859Sml29623 	 *  enable a port, configure dma channel bitmap,
12633859Sml29623 	 *  configure the max burst size).
12643859Sml29623 	 */
12653859Sml29623 	status = nxge_txc_init(nxgep);
12663859Sml29623 	if (status != NXGE_OK) {
12673859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txc failed\n"));
12683859Sml29623 		goto nxge_init_fail2;
12693859Sml29623 	}
12703859Sml29623 
12713859Sml29623 	/*
12723859Sml29623 	 * Initialize and enable TXDMA channels.
12733859Sml29623 	 */
12743859Sml29623 	status = nxge_init_txdma_channels(nxgep);
12753859Sml29623 	if (status != NXGE_OK) {
12763859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n"));
12773859Sml29623 		goto nxge_init_fail3;
12783859Sml29623 	}
12793859Sml29623 
12803859Sml29623 	/*
12813859Sml29623 	 * Initialize and enable RXDMA channels.
12823859Sml29623 	 */
12833859Sml29623 	status = nxge_init_rxdma_channels(nxgep);
12843859Sml29623 	if (status != NXGE_OK) {
12853859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n"));
12863859Sml29623 		goto nxge_init_fail4;
12873859Sml29623 	}
12883859Sml29623 
12893859Sml29623 	/*
12903859Sml29623 	 * Initialize TCAM and FCRAM (Neptune).
12913859Sml29623 	 */
12923859Sml29623 	status = nxge_classify_init(nxgep);
12933859Sml29623 	if (status != NXGE_OK) {
12943859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n"));
12953859Sml29623 		goto nxge_init_fail5;
12963859Sml29623 	}
12973859Sml29623 
12983859Sml29623 	/*
12993859Sml29623 	 * Initialize ZCP
13003859Sml29623 	 */
13013859Sml29623 	status = nxge_zcp_init(nxgep);
13023859Sml29623 	if (status != NXGE_OK) {
13033859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n"));
13043859Sml29623 		goto nxge_init_fail5;
13053859Sml29623 	}
13063859Sml29623 
13073859Sml29623 	/*
13083859Sml29623 	 * Initialize IPP.
13093859Sml29623 	 */
13103859Sml29623 	status = nxge_ipp_init(nxgep);
13113859Sml29623 	if (status != NXGE_OK) {
13123859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n"));
13133859Sml29623 		goto nxge_init_fail5;
13143859Sml29623 	}
13153859Sml29623 
13163859Sml29623 	/*
13173859Sml29623 	 * Initialize the MAC block.
13183859Sml29623 	 */
13193859Sml29623 	status = nxge_mac_init(nxgep);
13203859Sml29623 	if (status != NXGE_OK) {
13213859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n"));
13223859Sml29623 		goto nxge_init_fail5;
13233859Sml29623 	}
13243859Sml29623 
13253859Sml29623 	nxge_intrs_enable(nxgep);
13263859Sml29623 
13273859Sml29623 	/*
13283859Sml29623 	 * Enable hardware interrupts.
13293859Sml29623 	 */
13303859Sml29623 	nxge_intr_hw_enable(nxgep);
13313859Sml29623 	nxgep->drv_state |= STATE_HW_INITIALIZED;
13323859Sml29623 
13333859Sml29623 	goto nxge_init_exit;
13343859Sml29623 
13353859Sml29623 nxge_init_fail5:
13363859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
13373859Sml29623 nxge_init_fail4:
13383859Sml29623 	nxge_uninit_txdma_channels(nxgep);
13393859Sml29623 nxge_init_fail3:
13403859Sml29623 	(void) nxge_txc_uninit(nxgep);
13413859Sml29623 nxge_init_fail2:
13423859Sml29623 	nxge_free_mem_pool(nxgep);
13433859Sml29623 nxge_init_fail1:
13443859Sml29623 	NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13453859Sml29623 		"<== nxge_init status (failed) = 0x%08x", status));
13463859Sml29623 	return (status);
13473859Sml29623 
13483859Sml29623 nxge_init_exit:
13493859Sml29623 
13503859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x",
13513859Sml29623 		status));
13523859Sml29623 	return (status);
13533859Sml29623 }
13543859Sml29623 
13553859Sml29623 
13563859Sml29623 timeout_id_t
13573859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec)
13583859Sml29623 {
13593859Sml29623 	if ((nxgep->suspended == 0) ||
13603859Sml29623 			(nxgep->suspended == DDI_RESUME)) {
13613859Sml29623 		return (timeout(func, (caddr_t)nxgep,
13623859Sml29623 			drv_usectohz(1000 * msec)));
13633859Sml29623 	}
13643859Sml29623 	return (NULL);
13653859Sml29623 }
13663859Sml29623 
13673859Sml29623 /*ARGSUSED*/
13683859Sml29623 void
13693859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid)
13703859Sml29623 {
13713859Sml29623 	if (timerid) {
13723859Sml29623 		(void) untimeout(timerid);
13733859Sml29623 	}
13743859Sml29623 }
13753859Sml29623 
13763859Sml29623 void
13773859Sml29623 nxge_uninit(p_nxge_t nxgep)
13783859Sml29623 {
13793859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit"));
13803859Sml29623 
13813859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
13823859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13833859Sml29623 			"==> nxge_uninit: not initialized"));
13843859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13853859Sml29623 			"<== nxge_uninit"));
13863859Sml29623 		return;
13873859Sml29623 	}
13883859Sml29623 
13893859Sml29623 	/* stop timer */
13903859Sml29623 	if (nxgep->nxge_timerid) {
13913859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
13923859Sml29623 		nxgep->nxge_timerid = 0;
13933859Sml29623 	}
13943859Sml29623 
13953859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
13963859Sml29623 	(void) nxge_intr_hw_disable(nxgep);
13973859Sml29623 
13983859Sml29623 	/*
13993859Sml29623 	 * Reset the receive MAC side.
14003859Sml29623 	 */
14013859Sml29623 	(void) nxge_rx_mac_disable(nxgep);
14023859Sml29623 
14033859Sml29623 	/* Disable and soft reset the IPP */
14043859Sml29623 	(void) nxge_ipp_disable(nxgep);
14053859Sml29623 
14063859Sml29623 	/* Free classification resources */
14073859Sml29623 	(void) nxge_classify_uninit(nxgep);
14083859Sml29623 
14093859Sml29623 	/*
14103859Sml29623 	 * Reset the transmit/receive DMA side.
14113859Sml29623 	 */
14123859Sml29623 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
14133859Sml29623 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
14143859Sml29623 
14153859Sml29623 	nxge_uninit_txdma_channels(nxgep);
14163859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
14173859Sml29623 
14183859Sml29623 	/*
14193859Sml29623 	 * Reset the transmit MAC side.
14203859Sml29623 	 */
14213859Sml29623 	(void) nxge_tx_mac_disable(nxgep);
14223859Sml29623 
14233859Sml29623 	nxge_free_mem_pool(nxgep);
14243859Sml29623 
14253859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
14263859Sml29623 
14273859Sml29623 	nxgep->drv_state &= ~STATE_HW_INITIALIZED;
14283859Sml29623 
14293859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: "
14303859Sml29623 		"nxge_mblks_pending %d", nxge_mblks_pending));
14313859Sml29623 }
14323859Sml29623 
14333859Sml29623 void
14343859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp)
14353859Sml29623 {
14365125Sjoycey #if defined(__i386)
14375125Sjoycey 	size_t		reg;
14385125Sjoycey #else
14393859Sml29623 	uint64_t	reg;
14405125Sjoycey #endif
14413859Sml29623 	uint64_t	regdata;
14423859Sml29623 	int		i, retry;
14433859Sml29623 
14443859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&reg, sizeof (uint64_t));
14453859Sml29623 	regdata = 0;
14463859Sml29623 	retry = 1;
14473859Sml29623 
14483859Sml29623 	for (i = 0; i < retry; i++) {
14493859Sml29623 		NXGE_REG_RD64(nxgep->npi_handle, reg, &regdata);
14503859Sml29623 	}
14513859Sml29623 	bcopy((char *)&regdata, (char *)mp->b_rptr, sizeof (uint64_t));
14523859Sml29623 }
14533859Sml29623 
14543859Sml29623 void
14553859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp)
14563859Sml29623 {
14575125Sjoycey #if defined(__i386)
14585125Sjoycey 	size_t		reg;
14595125Sjoycey #else
14603859Sml29623 	uint64_t	reg;
14615125Sjoycey #endif
14623859Sml29623 	uint64_t	buf[2];
14633859Sml29623 
14643859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t));
14655133Sjoycey #if defined(__i386)
14665133Sjoycey 	reg = (size_t)buf[0];
14675133Sjoycey #else
14683859Sml29623 	reg = buf[0];
14695133Sjoycey #endif
14703859Sml29623 
14713859Sml29623 	NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]);
14723859Sml29623 }
14733859Sml29623 
14743859Sml29623 
14753859Sml29623 nxge_os_mutex_t nxgedebuglock;
14763859Sml29623 int nxge_debug_init = 0;
14773859Sml29623 
14783859Sml29623 /*ARGSUSED*/
14793859Sml29623 /*VARARGS*/
14803859Sml29623 void
14813859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...)
14823859Sml29623 {
14833859Sml29623 	char msg_buffer[1048];
14843859Sml29623 	char prefix_buffer[32];
14853859Sml29623 	int instance;
14863859Sml29623 	uint64_t debug_level;
14873859Sml29623 	int cmn_level = CE_CONT;
14883859Sml29623 	va_list ap;
14893859Sml29623 
14903859Sml29623 	debug_level = (nxgep == NULL) ? nxge_debug_level :
14913859Sml29623 		nxgep->nxge_debug_level;
14923859Sml29623 
14933859Sml29623 	if ((level & debug_level) ||
14943859Sml29623 		(level == NXGE_NOTE) ||
14953859Sml29623 		(level == NXGE_ERR_CTL)) {
14963859Sml29623 		/* do the msg processing */
14973859Sml29623 		if (nxge_debug_init == 0) {
14983859Sml29623 			MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL);
14993859Sml29623 			nxge_debug_init = 1;
15003859Sml29623 		}
15013859Sml29623 
15023859Sml29623 		MUTEX_ENTER(&nxgedebuglock);
15033859Sml29623 
15043859Sml29623 		if ((level & NXGE_NOTE)) {
15053859Sml29623 			cmn_level = CE_NOTE;
15063859Sml29623 		}
15073859Sml29623 
15083859Sml29623 		if (level & NXGE_ERR_CTL) {
15093859Sml29623 			cmn_level = CE_WARN;
15103859Sml29623 		}
15113859Sml29623 
15123859Sml29623 		va_start(ap, fmt);
15133859Sml29623 		(void) vsprintf(msg_buffer, fmt, ap);
15143859Sml29623 		va_end(ap);
15153859Sml29623 		if (nxgep == NULL) {
15163859Sml29623 			instance = -1;
15173859Sml29623 			(void) sprintf(prefix_buffer, "%s :", "nxge");
15183859Sml29623 		} else {
15193859Sml29623 			instance = nxgep->instance;
15203859Sml29623 			(void) sprintf(prefix_buffer,
15213859Sml29623 						    "%s%d :", "nxge", instance);
15223859Sml29623 		}
15233859Sml29623 
15243859Sml29623 		MUTEX_EXIT(&nxgedebuglock);
15253859Sml29623 		cmn_err(cmn_level, "!%s %s\n",
15263859Sml29623 				prefix_buffer, msg_buffer);
15273859Sml29623 
15283859Sml29623 	}
15293859Sml29623 }
15303859Sml29623 
15313859Sml29623 char *
15323859Sml29623 nxge_dump_packet(char *addr, int size)
15333859Sml29623 {
15343859Sml29623 	uchar_t *ap = (uchar_t *)addr;
15353859Sml29623 	int i;
15363859Sml29623 	static char etherbuf[1024];
15373859Sml29623 	char *cp = etherbuf;
15383859Sml29623 	char digits[] = "0123456789abcdef";
15393859Sml29623 
15403859Sml29623 	if (!size)
15413859Sml29623 		size = 60;
15423859Sml29623 
15433859Sml29623 	if (size > MAX_DUMP_SZ) {
15443859Sml29623 		/* Dump the leading bytes */
15453859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
15463859Sml29623 			if (*ap > 0x0f)
15473859Sml29623 				*cp++ = digits[*ap >> 4];
15483859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15493859Sml29623 			*cp++ = ':';
15503859Sml29623 		}
15513859Sml29623 		for (i = 0; i < 20; i++)
15523859Sml29623 			*cp++ = '.';
15533859Sml29623 		/* Dump the last MAX_DUMP_SZ/2 bytes */
15543859Sml29623 		ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2));
15553859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
15563859Sml29623 			if (*ap > 0x0f)
15573859Sml29623 				*cp++ = digits[*ap >> 4];
15583859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15593859Sml29623 			*cp++ = ':';
15603859Sml29623 		}
15613859Sml29623 	} else {
15623859Sml29623 		for (i = 0; i < size; i++) {
15633859Sml29623 			if (*ap > 0x0f)
15643859Sml29623 				*cp++ = digits[*ap >> 4];
15653859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15663859Sml29623 			*cp++ = ':';
15673859Sml29623 		}
15683859Sml29623 	}
15693859Sml29623 	*--cp = 0;
15703859Sml29623 	return (etherbuf);
15713859Sml29623 }
15723859Sml29623 
15733859Sml29623 #ifdef	NXGE_DEBUG
15743859Sml29623 static void
15753859Sml29623 nxge_test_map_regs(p_nxge_t nxgep)
15763859Sml29623 {
15773859Sml29623 	ddi_acc_handle_t cfg_handle;
15783859Sml29623 	p_pci_cfg_t	cfg_ptr;
15793859Sml29623 	ddi_acc_handle_t dev_handle;
15803859Sml29623 	char		*dev_ptr;
15813859Sml29623 	ddi_acc_handle_t pci_config_handle;
15823859Sml29623 	uint32_t	regval;
15833859Sml29623 	int		i;
15843859Sml29623 
15853859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs"));
15863859Sml29623 
15873859Sml29623 	dev_handle = nxgep->dev_regs->nxge_regh;
15883859Sml29623 	dev_ptr = (char *)nxgep->dev_regs->nxge_regp;
15893859Sml29623 
15904977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
15913859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
15923859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
15933859Sml29623 
15943859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
15954732Sdavemq 		    "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr));
15963859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
15974732Sdavemq 		    "Neptune PCI cfg_ptr vendor id ptr 0x%llx",
15984732Sdavemq 		    &cfg_ptr->vendorid));
15993859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16004732Sdavemq 		    "\tvendorid 0x%x devid 0x%x",
16014732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0),
16024732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid,    0)));
16033859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16044732Sdavemq 		    "PCI BAR: base 0x%x base14 0x%x base 18 0x%x "
16054732Sdavemq 		    "bar1c 0x%x",
16064732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base,   0),
16074732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0),
16084732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0),
16094732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0)));
16103859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16114732Sdavemq 		    "\nNeptune PCI BAR: base20 0x%x base24 0x%x "
16124732Sdavemq 		    "base 28 0x%x bar2c 0x%x\n",
16134732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0),
16144732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0),
16154732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0),
16164732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0)));
16173859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16184732Sdavemq 		    "\nNeptune PCI BAR: base30 0x%x\n",
16194732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0)));
16203859Sml29623 
16213859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
16223859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
16233859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16244732Sdavemq 		    "first  0x%llx second 0x%llx third 0x%llx "
16254732Sdavemq 		    "last 0x%llx ",
16264732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
16274732Sdavemq 		    (uint64_t *)(dev_ptr + 0),  0),
16284732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
16294732Sdavemq 		    (uint64_t *)(dev_ptr + 8),  0),
16304732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
16314732Sdavemq 		    (uint64_t *)(dev_ptr + 16), 0),
16324732Sdavemq 		    NXGE_PIO_READ64(cfg_handle,
16334732Sdavemq 		    (uint64_t *)(dev_ptr + 24), 0)));
16343859Sml29623 	}
16353859Sml29623 }
16363859Sml29623 
16373859Sml29623 #endif
16383859Sml29623 
16393859Sml29623 static void
16403859Sml29623 nxge_suspend(p_nxge_t nxgep)
16413859Sml29623 {
16423859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend"));
16433859Sml29623 
16443859Sml29623 	nxge_intrs_disable(nxgep);
16453859Sml29623 	nxge_destroy_dev(nxgep);
16463859Sml29623 
16473859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend"));
16483859Sml29623 }
16493859Sml29623 
16503859Sml29623 static nxge_status_t
16513859Sml29623 nxge_resume(p_nxge_t nxgep)
16523859Sml29623 {
16533859Sml29623 	nxge_status_t status = NXGE_OK;
16543859Sml29623 
16553859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume"));
16564587Sjoycey 
16573859Sml29623 	nxgep->suspended = DDI_RESUME;
16584587Sjoycey 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
16594587Sjoycey 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START);
16604587Sjoycey 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START);
16614587Sjoycey 	(void) nxge_rx_mac_enable(nxgep);
16624587Sjoycey 	(void) nxge_tx_mac_enable(nxgep);
16634587Sjoycey 	nxge_intrs_enable(nxgep);
16643859Sml29623 	nxgep->suspended = 0;
16653859Sml29623 
16663859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16673859Sml29623 			"<== nxge_resume status = 0x%x", status));
16683859Sml29623 	return (status);
16693859Sml29623 }
16703859Sml29623 
16713859Sml29623 static nxge_status_t
16723859Sml29623 nxge_setup_dev(p_nxge_t nxgep)
16733859Sml29623 {
16743859Sml29623 	nxge_status_t	status = NXGE_OK;
16753859Sml29623 
16763859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d",
16774732Sdavemq 	    nxgep->mac.portnum));
16783859Sml29623 
16793859Sml29623 	status = nxge_link_init(nxgep);
16803859Sml29623 
16813859Sml29623 	if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) {
16823859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
16833859Sml29623 			"port%d Bad register acc handle", nxgep->mac.portnum));
16843859Sml29623 		status = NXGE_ERROR;
16853859Sml29623 	}
16863859Sml29623 
16873859Sml29623 	if (status != NXGE_OK) {
16883859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
16893859Sml29623 			    " nxge_setup_dev status "
16903859Sml29623 			    "(xcvr init 0x%08x)", status));
16913859Sml29623 		goto nxge_setup_dev_exit;
16923859Sml29623 	}
16933859Sml29623 
16943859Sml29623 nxge_setup_dev_exit:
16953859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16963859Sml29623 		"<== nxge_setup_dev port %d status = 0x%08x",
16973859Sml29623 		nxgep->mac.portnum, status));
16983859Sml29623 
16993859Sml29623 	return (status);
17003859Sml29623 }
17013859Sml29623 
17023859Sml29623 static void
17033859Sml29623 nxge_destroy_dev(p_nxge_t nxgep)
17043859Sml29623 {
17053859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev"));
17063859Sml29623 
17073859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
17083859Sml29623 
17093859Sml29623 	(void) nxge_hw_stop(nxgep);
17103859Sml29623 
17113859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev"));
17123859Sml29623 }
17133859Sml29623 
17143859Sml29623 static nxge_status_t
17153859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep)
17163859Sml29623 {
17173859Sml29623 	int 			ddi_status = DDI_SUCCESS;
17183859Sml29623 	uint_t 			count;
17193859Sml29623 	ddi_dma_cookie_t 	cookie;
17203859Sml29623 	uint_t 			iommu_pagesize;
17213859Sml29623 	nxge_status_t		status = NXGE_OK;
17223859Sml29623 
17233859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages"));
17243859Sml29623 	nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1);
17253859Sml29623 	if (nxgep->niu_type != N2_NIU) {
17263859Sml29623 		iommu_pagesize = dvma_pagesize(nxgep->dip);
17273859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17283859Sml29623 			" nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
17293859Sml29623 			" default_block_size %d iommu_pagesize %d",
17303859Sml29623 			nxgep->sys_page_sz,
17313859Sml29623 			ddi_ptob(nxgep->dip, (ulong_t)1),
17323859Sml29623 			nxgep->rx_default_block_size,
17333859Sml29623 			iommu_pagesize));
17343859Sml29623 
17353859Sml29623 		if (iommu_pagesize != 0) {
17363859Sml29623 			if (nxgep->sys_page_sz == iommu_pagesize) {
17373859Sml29623 				if (iommu_pagesize > 0x4000)
17383859Sml29623 					nxgep->sys_page_sz = 0x4000;
17393859Sml29623 			} else {
17403859Sml29623 				if (nxgep->sys_page_sz > iommu_pagesize)
17413859Sml29623 					nxgep->sys_page_sz = iommu_pagesize;
17423859Sml29623 			}
17433859Sml29623 		}
17443859Sml29623 	}
17453859Sml29623 	nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
17463859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17473859Sml29623 		"==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
17483859Sml29623 		"default_block_size %d page mask %d",
17493859Sml29623 		nxgep->sys_page_sz,
17503859Sml29623 		ddi_ptob(nxgep->dip, (ulong_t)1),
17513859Sml29623 		nxgep->rx_default_block_size,
17523859Sml29623 		nxgep->sys_page_mask));
17533859Sml29623 
17543859Sml29623 
17553859Sml29623 	switch (nxgep->sys_page_sz) {
17563859Sml29623 	default:
17573859Sml29623 		nxgep->sys_page_sz = 0x1000;
17583859Sml29623 		nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
17593859Sml29623 		nxgep->rx_default_block_size = 0x1000;
17603859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
17613859Sml29623 		break;
17623859Sml29623 	case 0x1000:
17633859Sml29623 		nxgep->rx_default_block_size = 0x1000;
17643859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
17653859Sml29623 		break;
17663859Sml29623 	case 0x2000:
17673859Sml29623 		nxgep->rx_default_block_size = 0x2000;
17683859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
17693859Sml29623 		break;
17703859Sml29623 	case 0x4000:
17713859Sml29623 		nxgep->rx_default_block_size = 0x4000;
17723859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_16K;
17733859Sml29623 		break;
17743859Sml29623 	case 0x8000:
17753859Sml29623 		nxgep->rx_default_block_size = 0x8000;
17763859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_32K;
17773859Sml29623 		break;
17783859Sml29623 	}
17793859Sml29623 
17803859Sml29623 #ifndef USE_RX_BIG_BUF
17813859Sml29623 	nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz;
17823859Sml29623 #else
17833859Sml29623 		nxgep->rx_default_block_size = 0x2000;
17843859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
17853859Sml29623 #endif
17863859Sml29623 	/*
17873859Sml29623 	 * Get the system DMA burst size.
17883859Sml29623 	 */
17893859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr,
17903859Sml29623 			DDI_DMA_DONTWAIT, 0,
17913859Sml29623 			&nxgep->dmasparehandle);
17923859Sml29623 	if (ddi_status != DDI_SUCCESS) {
17933859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
17943859Sml29623 			"ddi_dma_alloc_handle: failed "
17953859Sml29623 			" status 0x%x", ddi_status));
17963859Sml29623 		goto nxge_get_soft_properties_exit;
17973859Sml29623 	}
17983859Sml29623 
17993859Sml29623 	ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL,
18003859Sml29623 				(caddr_t)nxgep->dmasparehandle,
18013859Sml29623 				sizeof (nxgep->dmasparehandle),
18023859Sml29623 				DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
18033859Sml29623 				DDI_DMA_DONTWAIT, 0,
18043859Sml29623 				&cookie, &count);
18053859Sml29623 	if (ddi_status != DDI_DMA_MAPPED) {
18063859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
18073859Sml29623 			"Binding spare handle to find system"
18083859Sml29623 			" burstsize failed."));
18093859Sml29623 		ddi_status = DDI_FAILURE;
18103859Sml29623 		goto nxge_get_soft_properties_fail1;
18113859Sml29623 	}
18123859Sml29623 
18133859Sml29623 	nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle);
18143859Sml29623 	(void) ddi_dma_unbind_handle(nxgep->dmasparehandle);
18153859Sml29623 
18163859Sml29623 nxge_get_soft_properties_fail1:
18173859Sml29623 	ddi_dma_free_handle(&nxgep->dmasparehandle);
18183859Sml29623 
18193859Sml29623 nxge_get_soft_properties_exit:
18203859Sml29623 
18213859Sml29623 	if (ddi_status != DDI_SUCCESS)
18223859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
18233859Sml29623 
18243859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
18253859Sml29623 		"<== nxge_setup_system_dma_pages status = 0x%08x", status));
18263859Sml29623 	return (status);
18273859Sml29623 }
18283859Sml29623 
18293859Sml29623 static nxge_status_t
18303859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep)
18313859Sml29623 {
18323859Sml29623 	nxge_status_t	status = NXGE_OK;
18333859Sml29623 
18343859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool"));
18353859Sml29623 
18363859Sml29623 	status = nxge_alloc_rx_mem_pool(nxgep);
18373859Sml29623 	if (status != NXGE_OK) {
18383859Sml29623 		return (NXGE_ERROR);
18393859Sml29623 	}
18403859Sml29623 
18413859Sml29623 	status = nxge_alloc_tx_mem_pool(nxgep);
18423859Sml29623 	if (status != NXGE_OK) {
18433859Sml29623 		nxge_free_rx_mem_pool(nxgep);
18443859Sml29623 		return (NXGE_ERROR);
18453859Sml29623 	}
18463859Sml29623 
18473859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool"));
18483859Sml29623 	return (NXGE_OK);
18493859Sml29623 }
18503859Sml29623 
18513859Sml29623 static void
18523859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep)
18533859Sml29623 {
18543859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool"));
18553859Sml29623 
18563859Sml29623 	nxge_free_rx_mem_pool(nxgep);
18573859Sml29623 	nxge_free_tx_mem_pool(nxgep);
18583859Sml29623 
18593859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool"));
18603859Sml29623 }
18613859Sml29623 
18623859Sml29623 static nxge_status_t
18633859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep)
18643859Sml29623 {
18653859Sml29623 	int			i, j;
18663859Sml29623 	uint32_t		ndmas, st_rdc;
18673859Sml29623 	p_nxge_dma_pt_cfg_t	p_all_cfgp;
18683859Sml29623 	p_nxge_hw_pt_cfg_t	p_cfgp;
18693859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
18703859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
18713859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
18723859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
18733859Sml29623 	size_t			rx_buf_alloc_size;
18743859Sml29623 	size_t			rx_cntl_alloc_size;
18753859Sml29623 	uint32_t 		*num_chunks; /* per dma */
18763859Sml29623 	nxge_status_t		status = NXGE_OK;
18773859Sml29623 
18783859Sml29623 	uint32_t		nxge_port_rbr_size;
18793859Sml29623 	uint32_t		nxge_port_rbr_spare_size;
18803859Sml29623 	uint32_t		nxge_port_rcr_size;
18813859Sml29623 
18823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool"));
18833859Sml29623 
18843859Sml29623 	p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
18853859Sml29623 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
18863859Sml29623 	st_rdc = p_cfgp->start_rdc;
18873859Sml29623 	ndmas = p_cfgp->max_rdcs;
18883859Sml29623 
18893859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
18903859Sml29623 		" nxge_alloc_rx_mem_pool st_rdc %d ndmas %d", st_rdc, ndmas));
18913859Sml29623 
18923859Sml29623 	/*
18933859Sml29623 	 * Allocate memory for each receive DMA channel.
18943859Sml29623 	 */
18953859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
18963859Sml29623 			KM_SLEEP);
18973859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
18983859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
18993859Sml29623 
19003859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
19013859Sml29623 				KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
19023859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
19033859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
19043859Sml29623 
19053859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
19063859Sml29623 			sizeof (uint32_t) * ndmas, KM_SLEEP);
19073859Sml29623 
19083859Sml29623 	/*
19093859Sml29623 	 * Assume that each DMA channel will be configured with default
19103859Sml29623 	 * block size.
19113859Sml29623 	 * rbr block counts are mod of batch count (16).
19123859Sml29623 	 */
19133859Sml29623 	nxge_port_rbr_size = p_all_cfgp->rbr_size;
19143859Sml29623 	nxge_port_rcr_size = p_all_cfgp->rcr_size;
19153859Sml29623 
19163859Sml29623 	if (!nxge_port_rbr_size) {
19173859Sml29623 		nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT;
19183859Sml29623 	}
19193859Sml29623 	if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) {
19203859Sml29623 		nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH *
19213859Sml29623 			(nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1));
19223859Sml29623 	}
19233859Sml29623 
19243859Sml29623 	p_all_cfgp->rbr_size = nxge_port_rbr_size;
19253859Sml29623 	nxge_port_rbr_spare_size = nxge_rbr_spare_size;
19263859Sml29623 
19273859Sml29623 	if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) {
19283859Sml29623 		nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH *
19293859Sml29623 			(nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1));
19303859Sml29623 	}
19315770Sml29623 	if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) {
19325770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
19335770Sml29623 		    "nxge_alloc_rx_mem_pool: RBR size too high %d, "
19345770Sml29623 		    "set to default %d",
19355770Sml29623 		    nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS));
19365770Sml29623 		nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS;
19375770Sml29623 	}
19385770Sml29623 	if (nxge_port_rcr_size > RCR_DEFAULT_MAX) {
19395770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
19405770Sml29623 		    "nxge_alloc_rx_mem_pool: RCR too high %d, "
19415770Sml29623 		    "set to default %d",
19425770Sml29623 		    nxge_port_rcr_size, RCR_DEFAULT_MAX));
19435770Sml29623 		nxge_port_rcr_size = RCR_DEFAULT_MAX;
19445770Sml29623 	}
19453859Sml29623 
19463859Sml29623 	/*
19473859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
19483859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
19493859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
19503859Sml29623 	 * function).
19513859Sml29623 	 */
19523859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
19533859Sml29623 	if (nxgep->niu_type == N2_NIU) {
19543859Sml29623 		nxge_port_rbr_spare_size = 0;
19553859Sml29623 		if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) ||
19563859Sml29623 				(!ISP2(nxge_port_rbr_size))) {
19573859Sml29623 			nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX;
19583859Sml29623 		}
19593859Sml29623 		if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) ||
19603859Sml29623 				(!ISP2(nxge_port_rcr_size))) {
19613859Sml29623 			nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX;
19623859Sml29623 		}
19633859Sml29623 	}
19643859Sml29623 #endif
19653859Sml29623 
19663859Sml29623 	rx_buf_alloc_size = (nxgep->rx_default_block_size *
19673859Sml29623 		(nxge_port_rbr_size + nxge_port_rbr_spare_size));
19683859Sml29623 
19693859Sml29623 	/*
19703859Sml29623 	 * Addresses of receive block ring, receive completion ring and the
19713859Sml29623 	 * mailbox must be all cache-aligned (64 bytes).
19723859Sml29623 	 */
19733859Sml29623 	rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size;
19743859Sml29623 	rx_cntl_alloc_size *= (sizeof (rx_desc_t));
19753859Sml29623 	rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size);
19763859Sml29623 	rx_cntl_alloc_size += sizeof (rxdma_mailbox_t);
19773859Sml29623 
19783859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: "
19793859Sml29623 		"nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d "
19803859Sml29623 		"nxge_port_rcr_size = %d "
19813859Sml29623 		"rx_cntl_alloc_size = %d",
19823859Sml29623 		nxge_port_rbr_size, nxge_port_rbr_spare_size,
19833859Sml29623 		nxge_port_rcr_size,
19843859Sml29623 		rx_cntl_alloc_size));
19853859Sml29623 
19863859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
19873859Sml29623 	if (nxgep->niu_type == N2_NIU) {
19883859Sml29623 		if (!ISP2(rx_buf_alloc_size)) {
19893859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
19903859Sml29623 				"==> nxge_alloc_rx_mem_pool: "
19913859Sml29623 				" must be power of 2"));
19923859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
19933859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
19943859Sml29623 		}
19953859Sml29623 
19963859Sml29623 		if (rx_buf_alloc_size > (1 << 22)) {
19973859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
19983859Sml29623 				"==> nxge_alloc_rx_mem_pool: "
19993859Sml29623 				" limit size to 4M"));
20003859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
20013859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
20023859Sml29623 		}
20033859Sml29623 
20043859Sml29623 		if (rx_cntl_alloc_size < 0x2000) {
20053859Sml29623 			rx_cntl_alloc_size = 0x2000;
20063859Sml29623 		}
20073859Sml29623 	}
20083859Sml29623 #endif
20093859Sml29623 	nxgep->nxge_port_rbr_size = nxge_port_rbr_size;
20103859Sml29623 	nxgep->nxge_port_rcr_size = nxge_port_rcr_size;
20113859Sml29623 
20123859Sml29623 	/*
20133859Sml29623 	 * Allocate memory for receive buffers and descriptor rings.
20143859Sml29623 	 * Replace allocation functions with interface functions provided
20153859Sml29623 	 * by the partition manager when it is available.
20163859Sml29623 	 */
20173859Sml29623 	/*
20183859Sml29623 	 * Allocate memory for the receive buffer blocks.
20193859Sml29623 	 */
20203859Sml29623 	for (i = 0; i < ndmas; i++) {
20213859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
20223859Sml29623 			" nxge_alloc_rx_mem_pool to alloc mem: "
20233859Sml29623 			" dma %d dma_buf_p %llx &dma_buf_p %llx",
20243859Sml29623 			i, dma_buf_p[i], &dma_buf_p[i]));
20253859Sml29623 		num_chunks[i] = 0;
20263859Sml29623 		status = nxge_alloc_rx_buf_dma(nxgep, st_rdc, &dma_buf_p[i],
20273859Sml29623 				rx_buf_alloc_size,
20283859Sml29623 				nxgep->rx_default_block_size, &num_chunks[i]);
20293859Sml29623 		if (status != NXGE_OK) {
20303859Sml29623 			break;
20313859Sml29623 		}
20323859Sml29623 		st_rdc++;
20333859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
20343859Sml29623 			" nxge_alloc_rx_mem_pool DONE  alloc mem: "
20353859Sml29623 			"dma %d dma_buf_p %llx &dma_buf_p %llx", i,
20363859Sml29623 			dma_buf_p[i], &dma_buf_p[i]));
20373859Sml29623 	}
20383859Sml29623 	if (i < ndmas) {
20393859Sml29623 		goto nxge_alloc_rx_mem_fail1;
20403859Sml29623 	}
20413859Sml29623 	/*
20423859Sml29623 	 * Allocate memory for descriptor rings and mailbox.
20433859Sml29623 	 */
20443859Sml29623 	st_rdc = p_cfgp->start_rdc;
20453859Sml29623 	for (j = 0; j < ndmas; j++) {
20463859Sml29623 		status = nxge_alloc_rx_cntl_dma(nxgep, st_rdc, &dma_cntl_p[j],
20473859Sml29623 					rx_cntl_alloc_size);
20483859Sml29623 		if (status != NXGE_OK) {
20493859Sml29623 			break;
20503859Sml29623 		}
20513859Sml29623 		st_rdc++;
20523859Sml29623 	}
20533859Sml29623 	if (j < ndmas) {
20543859Sml29623 		goto nxge_alloc_rx_mem_fail2;
20553859Sml29623 	}
20563859Sml29623 
20573859Sml29623 	dma_poolp->ndmas = ndmas;
20583859Sml29623 	dma_poolp->num_chunks = num_chunks;
20593859Sml29623 	dma_poolp->buf_allocated = B_TRUE;
20603859Sml29623 	nxgep->rx_buf_pool_p = dma_poolp;
20613859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
20623859Sml29623 
20633859Sml29623 	dma_cntl_poolp->ndmas = ndmas;
20643859Sml29623 	dma_cntl_poolp->buf_allocated = B_TRUE;
20653859Sml29623 	nxgep->rx_cntl_pool_p = dma_cntl_poolp;
20663859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
20673859Sml29623 
20683859Sml29623 	goto nxge_alloc_rx_mem_pool_exit;
20693859Sml29623 
20703859Sml29623 nxge_alloc_rx_mem_fail2:
20713859Sml29623 	/* Free control buffers */
20723859Sml29623 	j--;
20733859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20743859Sml29623 		"==> nxge_alloc_rx_mem_pool: freeing control bufs (%d)", j));
20753859Sml29623 	for (; j >= 0; j--) {
20763859Sml29623 		nxge_free_rx_cntl_dma(nxgep,
20774185Sspeer 			(p_nxge_dma_common_t)dma_cntl_p[j]);
20783859Sml29623 		NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20793859Sml29623 			"==> nxge_alloc_rx_mem_pool: control bufs freed (%d)",
20803859Sml29623 			j));
20813859Sml29623 	}
20823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20833859Sml29623 		"==> nxge_alloc_rx_mem_pool: control bufs freed (%d)", j));
20843859Sml29623 
20853859Sml29623 nxge_alloc_rx_mem_fail1:
20863859Sml29623 	/* Free data buffers */
20873859Sml29623 	i--;
20883859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20893859Sml29623 		"==> nxge_alloc_rx_mem_pool: freeing data bufs (%d)", i));
20903859Sml29623 	for (; i >= 0; i--) {
20913859Sml29623 		nxge_free_rx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i],
20923859Sml29623 			num_chunks[i]);
20933859Sml29623 	}
20943859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20953859Sml29623 		"==> nxge_alloc_rx_mem_pool: data bufs freed (%d)", i));
20963859Sml29623 
20973859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
20983859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
20993859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
21003859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
21013859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
21023859Sml29623 
21033859Sml29623 nxge_alloc_rx_mem_pool_exit:
21043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
21053859Sml29623 		"<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
21063859Sml29623 
21073859Sml29623 	return (status);
21083859Sml29623 }
21093859Sml29623 
21103859Sml29623 static void
21113859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep)
21123859Sml29623 {
21133859Sml29623 	uint32_t		i, ndmas;
21143859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
21153859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
21163859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
21173859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
21183859Sml29623 	uint32_t 		*num_chunks;
21193859Sml29623 
21203859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool"));
21213859Sml29623 
21223859Sml29623 	dma_poolp = nxgep->rx_buf_pool_p;
21233859Sml29623 	if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) {
21243859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
21253859Sml29623 			"<== nxge_free_rx_mem_pool "
21263859Sml29623 			"(null rx buf pool or buf not allocated"));
21273859Sml29623 		return;
21283859Sml29623 	}
21293859Sml29623 
21303859Sml29623 	dma_cntl_poolp = nxgep->rx_cntl_pool_p;
21313859Sml29623 	if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) {
21323859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
21333859Sml29623 			"<== nxge_free_rx_mem_pool "
21343859Sml29623 			"(null rx cntl buf pool or cntl buf not allocated"));
21353859Sml29623 		return;
21363859Sml29623 	}
21373859Sml29623 
21383859Sml29623 	dma_buf_p = dma_poolp->dma_buf_pool_p;
21393859Sml29623 	num_chunks = dma_poolp->num_chunks;
21403859Sml29623 
21413859Sml29623 	dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p;
21423859Sml29623 	ndmas = dma_cntl_poolp->ndmas;
21433859Sml29623 
21443859Sml29623 	for (i = 0; i < ndmas; i++) {
21453859Sml29623 		nxge_free_rx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]);
21463859Sml29623 	}
21473859Sml29623 
21483859Sml29623 	for (i = 0; i < ndmas; i++) {
21493859Sml29623 		nxge_free_rx_cntl_dma(nxgep, dma_cntl_p[i]);
21503859Sml29623 	}
21513859Sml29623 
21523859Sml29623 	for (i = 0; i < ndmas; i++) {
21533859Sml29623 		KMEM_FREE(dma_buf_p[i],
21543859Sml29623 			sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
21553859Sml29623 		KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t));
21563859Sml29623 	}
21573859Sml29623 
21583859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
21593859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
21603859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
21613859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
21623859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
21633859Sml29623 
21643859Sml29623 	nxgep->rx_buf_pool_p = NULL;
21653859Sml29623 	nxgep->rx_cntl_pool_p = NULL;
21663859Sml29623 
21673859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool"));
21683859Sml29623 }
21693859Sml29623 
21703859Sml29623 
21713859Sml29623 static nxge_status_t
21723859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
21733859Sml29623 	p_nxge_dma_common_t *dmap,
21743859Sml29623 	size_t alloc_size, size_t block_size, uint32_t *num_chunks)
21753859Sml29623 {
21763859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
21773859Sml29623 	nxge_status_t		status = NXGE_OK;
21783859Sml29623 	size_t			total_alloc_size;
21793859Sml29623 	size_t			allocated = 0;
21803859Sml29623 	int			i, size_index, array_size;
21813859Sml29623 
21823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma"));
21833859Sml29623 
21843859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
21853859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
21863859Sml29623 			KM_SLEEP);
21873859Sml29623 
21883859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
21893859Sml29623 		" alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ",
21903859Sml29623 		dma_channel, alloc_size, block_size, dmap));
21913859Sml29623 
21923859Sml29623 	total_alloc_size = alloc_size;
21933859Sml29623 
21943859Sml29623 #if defined(RX_USE_RECLAIM_POST)
21953859Sml29623 	total_alloc_size = alloc_size + alloc_size/4;
21963859Sml29623 #endif
21973859Sml29623 
21983859Sml29623 	i = 0;
21993859Sml29623 	size_index = 0;
22003859Sml29623 	array_size =  sizeof (alloc_sizes)/sizeof (size_t);
22013859Sml29623 	while ((alloc_sizes[size_index] < alloc_size) &&
22023859Sml29623 			(size_index < array_size))
22033859Sml29623 			size_index++;
22043859Sml29623 	if (size_index >= array_size) {
22053859Sml29623 		size_index = array_size - 1;
22063859Sml29623 	}
22073859Sml29623 
22083859Sml29623 	while ((allocated < total_alloc_size) &&
22093859Sml29623 			(size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
22103859Sml29623 		rx_dmap[i].dma_chunk_index = i;
22113859Sml29623 		rx_dmap[i].block_size = block_size;
22123859Sml29623 		rx_dmap[i].alength = alloc_sizes[size_index];
22133859Sml29623 		rx_dmap[i].orig_alength = rx_dmap[i].alength;
22143859Sml29623 		rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
22153859Sml29623 		rx_dmap[i].dma_channel = dma_channel;
22163859Sml29623 		rx_dmap[i].contig_alloc_type = B_FALSE;
22173859Sml29623 
22183859Sml29623 		/*
22193859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
22203859Sml29623 		 *	   needs to call Hypervisor api to set up
22213859Sml29623 		 *	   logical pages.
22223859Sml29623 		 */
22233859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
22243859Sml29623 			rx_dmap[i].contig_alloc_type = B_TRUE;
22253859Sml29623 		}
22263859Sml29623 
22273859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
22283859Sml29623 			"alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x "
22293859Sml29623 			"i %d nblocks %d alength %d",
22303859Sml29623 			dma_channel, i, &rx_dmap[i], block_size,
22313859Sml29623 			i, rx_dmap[i].nblocks,
22323859Sml29623 			rx_dmap[i].alength));
22333859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
22343859Sml29623 			&nxge_rx_dma_attr,
22353859Sml29623 			rx_dmap[i].alength,
22363859Sml29623 			&nxge_dev_buf_dma_acc_attr,
22373859Sml29623 			DDI_DMA_READ | DDI_DMA_STREAMING,
22383859Sml29623 			(p_nxge_dma_common_t)(&rx_dmap[i]));
22393859Sml29623 		if (status != NXGE_OK) {
22403859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
22413859Sml29623 				" nxge_alloc_rx_buf_dma: Alloc Failed "));
22423859Sml29623 			size_index--;
22433859Sml29623 		} else {
22443859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22453859Sml29623 				" alloc_rx_buf_dma allocated rdc %d "
22463859Sml29623 				"chunk %d size %x dvma %x bufp %llx ",
22473859Sml29623 				dma_channel, i, rx_dmap[i].alength,
22483859Sml29623 				rx_dmap[i].ioaddr_pp, &rx_dmap[i]));
22493859Sml29623 			i++;
22503859Sml29623 			allocated += alloc_sizes[size_index];
22513859Sml29623 		}
22523859Sml29623 	}
22533859Sml29623 
22543859Sml29623 
22553859Sml29623 	if (allocated < total_alloc_size) {
22565770Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
22575770Sml29623 		    "==> nxge_alloc_rx_buf_dma: not enough for channe %d "
22585770Sml29623 		    "allocated 0x%x requested 0x%x",
22595770Sml29623 		    dma_channel,
22605770Sml29623 		    allocated, total_alloc_size));
22615770Sml29623 		status = NXGE_ERROR;
22623859Sml29623 		goto nxge_alloc_rx_mem_fail1;
22633859Sml29623 	}
22643859Sml29623 
22655770Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
22665770Sml29623 	    "==> nxge_alloc_rx_buf_dma: Allocated for channe %d "
22675770Sml29623 	    "allocated 0x%x requested 0x%x",
22685770Sml29623 	    dma_channel,
22695770Sml29623 	    allocated, total_alloc_size));
22705770Sml29623 
22713859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22723859Sml29623 		" alloc_rx_buf_dma rdc %d allocated %d chunks",
22733859Sml29623 		dma_channel, i));
22743859Sml29623 	*num_chunks = i;
22753859Sml29623 	*dmap = rx_dmap;
22763859Sml29623 
22773859Sml29623 	goto nxge_alloc_rx_mem_exit;
22783859Sml29623 
22793859Sml29623 nxge_alloc_rx_mem_fail1:
22803859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
22813859Sml29623 
22823859Sml29623 nxge_alloc_rx_mem_exit:
22833859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22843859Sml29623 		"<== nxge_alloc_rx_buf_dma status 0x%08x", status));
22853859Sml29623 
22863859Sml29623 	return (status);
22873859Sml29623 }
22883859Sml29623 
22893859Sml29623 /*ARGSUSED*/
22903859Sml29623 static void
22913859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
22923859Sml29623     uint32_t num_chunks)
22933859Sml29623 {
22943859Sml29623 	int		i;
22953859Sml29623 
22963859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
22973859Sml29623 		"==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks));
22983859Sml29623 
22993859Sml29623 	for (i = 0; i < num_chunks; i++) {
23003859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
23013859Sml29623 			"==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx",
23023859Sml29623 				i, dmap));
23033859Sml29623 		nxge_dma_mem_free(dmap++);
23043859Sml29623 	}
23053859Sml29623 
23063859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma"));
23073859Sml29623 }
23083859Sml29623 
23093859Sml29623 /*ARGSUSED*/
23103859Sml29623 static nxge_status_t
23113859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
23123859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
23133859Sml29623 {
23143859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
23153859Sml29623 	nxge_status_t		status = NXGE_OK;
23163859Sml29623 
23173859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma"));
23183859Sml29623 
23193859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
23203859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
23213859Sml29623 
23223859Sml29623 	rx_dmap->contig_alloc_type = B_FALSE;
23233859Sml29623 
23243859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
23253859Sml29623 			&nxge_desc_dma_attr,
23263859Sml29623 			size,
23273859Sml29623 			&nxge_dev_desc_dma_acc_attr,
23283859Sml29623 			DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
23293859Sml29623 			rx_dmap);
23303859Sml29623 	if (status != NXGE_OK) {
23313859Sml29623 		goto nxge_alloc_rx_cntl_dma_fail1;
23323859Sml29623 	}
23333859Sml29623 
23343859Sml29623 	*dmap = rx_dmap;
23353859Sml29623 	goto nxge_alloc_rx_cntl_dma_exit;
23363859Sml29623 
23373859Sml29623 nxge_alloc_rx_cntl_dma_fail1:
23383859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t));
23393859Sml29623 
23403859Sml29623 nxge_alloc_rx_cntl_dma_exit:
23413859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
23423859Sml29623 		"<== nxge_alloc_rx_cntl_dma status 0x%08x", status));
23433859Sml29623 
23443859Sml29623 	return (status);
23453859Sml29623 }
23463859Sml29623 
23473859Sml29623 /*ARGSUSED*/
23483859Sml29623 static void
23493859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
23503859Sml29623 {
23513859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma"));
23523859Sml29623 
23533859Sml29623 	nxge_dma_mem_free(dmap);
23543859Sml29623 
23553859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma"));
23563859Sml29623 }
23573859Sml29623 
23583859Sml29623 static nxge_status_t
23593859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep)
23603859Sml29623 {
23613859Sml29623 	nxge_status_t		status = NXGE_OK;
23623859Sml29623 	int			i, j;
23633859Sml29623 	uint32_t		ndmas, st_tdc;
23643859Sml29623 	p_nxge_dma_pt_cfg_t	p_all_cfgp;
23653859Sml29623 	p_nxge_hw_pt_cfg_t	p_cfgp;
23663859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
23673859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
23683859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
23693859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
23703859Sml29623 	size_t			tx_buf_alloc_size;
23713859Sml29623 	size_t			tx_cntl_alloc_size;
23723859Sml29623 	uint32_t		*num_chunks; /* per dma */
23733952Sml29623 	uint32_t		bcopy_thresh;
23743859Sml29623 
23753859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool"));
23763859Sml29623 
23773859Sml29623 	p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
23783859Sml29623 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
23793859Sml29623 	st_tdc = p_cfgp->start_tdc;
23803859Sml29623 	ndmas = p_cfgp->max_tdcs;
23813859Sml29623 
23823859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool: "
23833859Sml29623 		"p_cfgp 0x%016llx start_tdc %d ndmas %d nxgep->max_tdcs %d",
23843859Sml29623 		p_cfgp, p_cfgp->start_tdc, p_cfgp->max_tdcs, nxgep->max_tdcs));
23853859Sml29623 	/*
23863859Sml29623 	 * Allocate memory for each transmit DMA channel.
23873859Sml29623 	 */
23883859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
23893859Sml29623 			KM_SLEEP);
23903859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
23913859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
23923859Sml29623 
23933859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
23943859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
23953859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
23963859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
23973859Sml29623 
23985770Sml29623 	if (nxge_tx_ring_size > TDC_DEFAULT_MAX) {
23995770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
24005770Sml29623 		    "nxge_alloc_tx_mem_pool: TDC too high %d, "
24015770Sml29623 		    "set to default %d",
24025770Sml29623 		    nxge_tx_ring_size, TDC_DEFAULT_MAX));
24035770Sml29623 		nxge_tx_ring_size = TDC_DEFAULT_MAX;
24045770Sml29623 	}
24055770Sml29623 
24063859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
24073859Sml29623 	/*
24083859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
24093859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
24103859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
24113859Sml29623 	 * function). The transmit ring is limited to 8K (includes the
24123859Sml29623 	 * mailbox).
24133859Sml29623 	 */
24143859Sml29623 	if (nxgep->niu_type == N2_NIU) {
24153859Sml29623 		if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) ||
24163859Sml29623 			(!ISP2(nxge_tx_ring_size))) {
24173859Sml29623 			nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX;
24183859Sml29623 		}
24193859Sml29623 	}
24203859Sml29623 #endif
24213859Sml29623 
24223859Sml29623 	nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size;
24233859Sml29623 
24243859Sml29623 	/*
24253859Sml29623 	 * Assume that each DMA channel will be configured with default
24263859Sml29623 	 * transmit bufer size for copying transmit data.
24273859Sml29623 	 * (For packet payload over this limit, packets will not be
24283859Sml29623 	 *  copied.)
24293859Sml29623 	 */
24303952Sml29623 	if (nxgep->niu_type == N2_NIU) {
24313952Sml29623 		bcopy_thresh = TX_BCOPY_SIZE;
24323952Sml29623 	} else {
24333952Sml29623 		bcopy_thresh = nxge_bcopy_thresh;
24343952Sml29623 	}
24353952Sml29623 	tx_buf_alloc_size = (bcopy_thresh * nxge_tx_ring_size);
24363859Sml29623 
24373859Sml29623 	/*
24383859Sml29623 	 * Addresses of transmit descriptor ring and the
24393859Sml29623 	 * mailbox must be all cache-aligned (64 bytes).
24403859Sml29623 	 */
24413859Sml29623 	tx_cntl_alloc_size = nxge_tx_ring_size;
24423859Sml29623 	tx_cntl_alloc_size *= (sizeof (tx_desc_t));
24433859Sml29623 	tx_cntl_alloc_size += sizeof (txdma_mailbox_t);
24443859Sml29623 
24453859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
24463859Sml29623 	if (nxgep->niu_type == N2_NIU) {
24473859Sml29623 		if (!ISP2(tx_buf_alloc_size)) {
24483859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
24493859Sml29623 				"==> nxge_alloc_tx_mem_pool: "
24503859Sml29623 				" must be power of 2"));
24513859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
24523859Sml29623 			goto nxge_alloc_tx_mem_pool_exit;
24533859Sml29623 		}
24543859Sml29623 
24553859Sml29623 		if (tx_buf_alloc_size > (1 << 22)) {
24563859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
24573859Sml29623 				"==> nxge_alloc_tx_mem_pool: "
24583859Sml29623 				" limit size to 4M"));
24593859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
24603859Sml29623 			goto nxge_alloc_tx_mem_pool_exit;
24613859Sml29623 		}
24623859Sml29623 
24633859Sml29623 		if (tx_cntl_alloc_size < 0x2000) {
24643859Sml29623 			tx_cntl_alloc_size = 0x2000;
24653859Sml29623 		}
24663859Sml29623 	}
24673859Sml29623 #endif
24683859Sml29623 
24693859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
24703859Sml29623 			sizeof (uint32_t) * ndmas, KM_SLEEP);
24713859Sml29623 
24723859Sml29623 	/*
24733859Sml29623 	 * Allocate memory for transmit buffers and descriptor rings.
24743859Sml29623 	 * Replace allocation functions with interface functions provided
24753859Sml29623 	 * by the partition manager when it is available.
24763859Sml29623 	 *
24773859Sml29623 	 * Allocate memory for the transmit buffer pool.
24783859Sml29623 	 */
24793859Sml29623 	for (i = 0; i < ndmas; i++) {
24803859Sml29623 		num_chunks[i] = 0;
24813859Sml29623 		status = nxge_alloc_tx_buf_dma(nxgep, st_tdc, &dma_buf_p[i],
24823859Sml29623 					tx_buf_alloc_size,
24833952Sml29623 					bcopy_thresh, &num_chunks[i]);
24843859Sml29623 		if (status != NXGE_OK) {
24853859Sml29623 			break;
24863859Sml29623 		}
24873859Sml29623 		st_tdc++;
24883859Sml29623 	}
24893859Sml29623 	if (i < ndmas) {
24903859Sml29623 		goto nxge_alloc_tx_mem_pool_fail1;
24913859Sml29623 	}
24923859Sml29623 
24933859Sml29623 	st_tdc = p_cfgp->start_tdc;
24943859Sml29623 	/*
24953859Sml29623 	 * Allocate memory for descriptor rings and mailbox.
24963859Sml29623 	 */
24973859Sml29623 	for (j = 0; j < ndmas; j++) {
24983859Sml29623 		status = nxge_alloc_tx_cntl_dma(nxgep, st_tdc, &dma_cntl_p[j],
24993859Sml29623 					tx_cntl_alloc_size);
25003859Sml29623 		if (status != NXGE_OK) {
25013859Sml29623 			break;
25023859Sml29623 		}
25033859Sml29623 		st_tdc++;
25043859Sml29623 	}
25053859Sml29623 	if (j < ndmas) {
25063859Sml29623 		goto nxge_alloc_tx_mem_pool_fail2;
25073859Sml29623 	}
25083859Sml29623 
25093859Sml29623 	dma_poolp->ndmas = ndmas;
25103859Sml29623 	dma_poolp->num_chunks = num_chunks;
25113859Sml29623 	dma_poolp->buf_allocated = B_TRUE;
25123859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
25133859Sml29623 	nxgep->tx_buf_pool_p = dma_poolp;
25143859Sml29623 
25153859Sml29623 	dma_cntl_poolp->ndmas = ndmas;
25163859Sml29623 	dma_cntl_poolp->buf_allocated = B_TRUE;
25173859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
25183859Sml29623 	nxgep->tx_cntl_pool_p = dma_cntl_poolp;
25193859Sml29623 
25203859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL,
25213859Sml29623 		"==> nxge_alloc_tx_mem_pool: start_tdc %d "
25223859Sml29623 		"ndmas %d poolp->ndmas %d",
25233859Sml29623 		st_tdc, ndmas, dma_poolp->ndmas));
25243859Sml29623 
25253859Sml29623 	goto nxge_alloc_tx_mem_pool_exit;
25263859Sml29623 
25273859Sml29623 nxge_alloc_tx_mem_pool_fail2:
25283859Sml29623 	/* Free control buffers */
25293859Sml29623 	j--;
25303859Sml29623 	for (; j >= 0; j--) {
25313859Sml29623 		nxge_free_tx_cntl_dma(nxgep,
25324185Sspeer 			(p_nxge_dma_common_t)dma_cntl_p[j]);
25333859Sml29623 	}
25343859Sml29623 
25353859Sml29623 nxge_alloc_tx_mem_pool_fail1:
25363859Sml29623 	/* Free data buffers */
25373859Sml29623 	i--;
25383859Sml29623 	for (; i >= 0; i--) {
25393859Sml29623 		nxge_free_tx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i],
25403859Sml29623 			num_chunks[i]);
25413859Sml29623 	}
25423859Sml29623 
25433859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
25443859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
25453859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
25463859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
25473859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
25483859Sml29623 
25493859Sml29623 nxge_alloc_tx_mem_pool_exit:
25503859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL,
25513859Sml29623 		"<== nxge_alloc_tx_mem_pool:status 0x%08x", status));
25523859Sml29623 
25533859Sml29623 	return (status);
25543859Sml29623 }
25553859Sml29623 
25563859Sml29623 static nxge_status_t
25573859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
25583859Sml29623     p_nxge_dma_common_t *dmap, size_t alloc_size,
25593859Sml29623     size_t block_size, uint32_t *num_chunks)
25603859Sml29623 {
25613859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
25623859Sml29623 	nxge_status_t		status = NXGE_OK;
25633859Sml29623 	size_t			total_alloc_size;
25643859Sml29623 	size_t			allocated = 0;
25653859Sml29623 	int			i, size_index, array_size;
25663859Sml29623 
25673859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma"));
25683859Sml29623 
25693859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
25703859Sml29623 		KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
25713859Sml29623 			KM_SLEEP);
25723859Sml29623 
25733859Sml29623 	total_alloc_size = alloc_size;
25743859Sml29623 	i = 0;
25753859Sml29623 	size_index = 0;
25763859Sml29623 	array_size =  sizeof (alloc_sizes) /  sizeof (size_t);
25773859Sml29623 	while ((alloc_sizes[size_index] < alloc_size) &&
25783859Sml29623 		(size_index < array_size))
25793859Sml29623 		size_index++;
25803859Sml29623 	if (size_index >= array_size) {
25813859Sml29623 		size_index = array_size - 1;
25823859Sml29623 	}
25833859Sml29623 
25843859Sml29623 	while ((allocated < total_alloc_size) &&
25853859Sml29623 			(size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
25863859Sml29623 
25873859Sml29623 		tx_dmap[i].dma_chunk_index = i;
25883859Sml29623 		tx_dmap[i].block_size = block_size;
25893859Sml29623 		tx_dmap[i].alength = alloc_sizes[size_index];
25903859Sml29623 		tx_dmap[i].orig_alength = tx_dmap[i].alength;
25913859Sml29623 		tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
25923859Sml29623 		tx_dmap[i].dma_channel = dma_channel;
25933859Sml29623 		tx_dmap[i].contig_alloc_type = B_FALSE;
25943859Sml29623 
25953859Sml29623 		/*
25963859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
25973859Sml29623 		 *	   needs to call Hypervisor api to set up
25983859Sml29623 		 *	   logical pages.
25993859Sml29623 		 */
26003859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
26013859Sml29623 			tx_dmap[i].contig_alloc_type = B_TRUE;
26023859Sml29623 		}
26033859Sml29623 
26043859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
26053859Sml29623 			&nxge_tx_dma_attr,
26063859Sml29623 			tx_dmap[i].alength,
26073859Sml29623 			&nxge_dev_buf_dma_acc_attr,
26083859Sml29623 			DDI_DMA_WRITE | DDI_DMA_STREAMING,
26093859Sml29623 			(p_nxge_dma_common_t)(&tx_dmap[i]));
26103859Sml29623 		if (status != NXGE_OK) {
26113859Sml29623 			size_index--;
26123859Sml29623 		} else {
26133859Sml29623 			i++;
26143859Sml29623 			allocated += alloc_sizes[size_index];
26153859Sml29623 		}
26163859Sml29623 	}
26173859Sml29623 
26183859Sml29623 	if (allocated < total_alloc_size) {
26195770Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
26205770Sml29623 		    "==> nxge_alloc_tx_buf_dma: not enough channel %d: "
26215770Sml29623 		    "allocated 0x%x requested 0x%x",
26225770Sml29623 		    dma_channel,
26235770Sml29623 		    allocated, total_alloc_size));
26245770Sml29623 		status = NXGE_ERROR;
26253859Sml29623 		goto nxge_alloc_tx_mem_fail1;
26263859Sml29623 	}
26273859Sml29623 
26285770Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26295770Sml29623 	    "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: "
26305770Sml29623 	    "allocated 0x%x requested 0x%x",
26315770Sml29623 	    dma_channel,
26325770Sml29623 	    allocated, total_alloc_size));
26335770Sml29623 
26343859Sml29623 	*num_chunks = i;
26353859Sml29623 	*dmap = tx_dmap;
26363859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
26373859Sml29623 		"==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d",
26383859Sml29623 		*dmap, i));
26393859Sml29623 	goto nxge_alloc_tx_mem_exit;
26403859Sml29623 
26413859Sml29623 nxge_alloc_tx_mem_fail1:
26423859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
26433859Sml29623 
26443859Sml29623 nxge_alloc_tx_mem_exit:
26453859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
26463859Sml29623 		"<== nxge_alloc_tx_buf_dma status 0x%08x", status));
26473859Sml29623 
26483859Sml29623 	return (status);
26493859Sml29623 }
26503859Sml29623 
26513859Sml29623 /*ARGSUSED*/
26523859Sml29623 static void
26533859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
26543859Sml29623     uint32_t num_chunks)
26553859Sml29623 {
26563859Sml29623 	int		i;
26573859Sml29623 
26583859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma"));
26593859Sml29623 
26603859Sml29623 	for (i = 0; i < num_chunks; i++) {
26613859Sml29623 		nxge_dma_mem_free(dmap++);
26623859Sml29623 	}
26633859Sml29623 
26643859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma"));
26653859Sml29623 }
26663859Sml29623 
26673859Sml29623 /*ARGSUSED*/
26683859Sml29623 static nxge_status_t
26693859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
26703859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
26713859Sml29623 {
26723859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
26733859Sml29623 	nxge_status_t		status = NXGE_OK;
26743859Sml29623 
26753859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma"));
26763859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
26773859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
26783859Sml29623 
26793859Sml29623 	tx_dmap->contig_alloc_type = B_FALSE;
26803859Sml29623 
26813859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
26823859Sml29623 			&nxge_desc_dma_attr,
26833859Sml29623 			size,
26843859Sml29623 			&nxge_dev_desc_dma_acc_attr,
26853859Sml29623 			DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
26863859Sml29623 			tx_dmap);
26873859Sml29623 	if (status != NXGE_OK) {
26883859Sml29623 		goto nxge_alloc_tx_cntl_dma_fail1;
26893859Sml29623 	}
26903859Sml29623 
26913859Sml29623 	*dmap = tx_dmap;
26923859Sml29623 	goto nxge_alloc_tx_cntl_dma_exit;
26933859Sml29623 
26943859Sml29623 nxge_alloc_tx_cntl_dma_fail1:
26953859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t));
26963859Sml29623 
26973859Sml29623 nxge_alloc_tx_cntl_dma_exit:
26983859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
26993859Sml29623 		"<== nxge_alloc_tx_cntl_dma status 0x%08x", status));
27003859Sml29623 
27013859Sml29623 	return (status);
27023859Sml29623 }
27033859Sml29623 
27043859Sml29623 /*ARGSUSED*/
27053859Sml29623 static void
27063859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
27073859Sml29623 {
27083859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma"));
27093859Sml29623 
27103859Sml29623 	nxge_dma_mem_free(dmap);
27113859Sml29623 
27123859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma"));
27133859Sml29623 }
27143859Sml29623 
27153859Sml29623 static void
27163859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep)
27173859Sml29623 {
27183859Sml29623 	uint32_t		i, ndmas;
27193859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
27203859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
27213859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
27223859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
27233859Sml29623 	uint32_t 		*num_chunks;
27243859Sml29623 
27253859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_free_tx_mem_pool"));
27263859Sml29623 
27273859Sml29623 	dma_poolp = nxgep->tx_buf_pool_p;
27283859Sml29623 	if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) {
27293859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM3_CTL,
27303859Sml29623 			"<== nxge_free_tx_mem_pool "
27313859Sml29623 			"(null rx buf pool or buf not allocated"));
27323859Sml29623 		return;
27333859Sml29623 	}
27343859Sml29623 
27353859Sml29623 	dma_cntl_poolp = nxgep->tx_cntl_pool_p;
27363859Sml29623 	if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) {
27373859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM3_CTL,
27383859Sml29623 			"<== nxge_free_tx_mem_pool "
27393859Sml29623 			"(null tx cntl buf pool or cntl buf not allocated"));
27403859Sml29623 		return;
27413859Sml29623 	}
27423859Sml29623 
27433859Sml29623 	dma_buf_p = dma_poolp->dma_buf_pool_p;
27443859Sml29623 	num_chunks = dma_poolp->num_chunks;
27453859Sml29623 
27463859Sml29623 	dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p;
27473859Sml29623 	ndmas = dma_cntl_poolp->ndmas;
27483859Sml29623 
27493859Sml29623 	for (i = 0; i < ndmas; i++) {
27503859Sml29623 		nxge_free_tx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]);
27513859Sml29623 	}
27523859Sml29623 
27533859Sml29623 	for (i = 0; i < ndmas; i++) {
27543859Sml29623 		nxge_free_tx_cntl_dma(nxgep, dma_cntl_p[i]);
27553859Sml29623 	}
27563859Sml29623 
27573859Sml29623 	for (i = 0; i < ndmas; i++) {
27583859Sml29623 		KMEM_FREE(dma_buf_p[i],
27593859Sml29623 			sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
27603859Sml29623 		KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t));
27613859Sml29623 	}
27623859Sml29623 
27633859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
27643859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
27653859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
27663859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
27673859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
27683859Sml29623 
27693859Sml29623 	nxgep->tx_buf_pool_p = NULL;
27703859Sml29623 	nxgep->tx_cntl_pool_p = NULL;
27713859Sml29623 
27723859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_free_tx_mem_pool"));
27733859Sml29623 }
27743859Sml29623 
27753859Sml29623 /*ARGSUSED*/
27763859Sml29623 static nxge_status_t
27773859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method,
27783859Sml29623 	struct ddi_dma_attr *dma_attrp,
27793859Sml29623 	size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags,
27803859Sml29623 	p_nxge_dma_common_t dma_p)
27813859Sml29623 {
27823859Sml29623 	caddr_t 		kaddrp;
27833859Sml29623 	int			ddi_status = DDI_SUCCESS;
27843859Sml29623 	boolean_t		contig_alloc_type;
27853859Sml29623 
27863859Sml29623 	contig_alloc_type = dma_p->contig_alloc_type;
27873859Sml29623 
27883859Sml29623 	if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) {
27893859Sml29623 		/*
27903859Sml29623 		 * contig_alloc_type for contiguous memory only allowed
27913859Sml29623 		 * for N2/NIU.
27923859Sml29623 		 */
27933859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27943859Sml29623 			"nxge_dma_mem_alloc: alloc type not allows (%d)",
27953859Sml29623 			dma_p->contig_alloc_type));
27963859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
27973859Sml29623 	}
27983859Sml29623 
27993859Sml29623 	dma_p->dma_handle = NULL;
28003859Sml29623 	dma_p->acc_handle = NULL;
28013859Sml29623 	dma_p->kaddrp = dma_p->last_kaddrp = NULL;
28023859Sml29623 	dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL;
28033859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp,
28043859Sml29623 		DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle);
28053859Sml29623 	if (ddi_status != DDI_SUCCESS) {
28063859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28073859Sml29623 			"nxge_dma_mem_alloc:ddi_dma_alloc_handle failed."));
28083859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
28093859Sml29623 	}
28103859Sml29623 
28113859Sml29623 	switch (contig_alloc_type) {
28123859Sml29623 	case B_FALSE:
28133859Sml29623 		ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, length,
28143859Sml29623 			acc_attr_p,
28153859Sml29623 			xfer_flags,
28163859Sml29623 			DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength,
28173859Sml29623 			&dma_p->acc_handle);
28183859Sml29623 		if (ddi_status != DDI_SUCCESS) {
28193859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28203859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_mem_alloc failed"));
28213859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28223859Sml29623 			dma_p->dma_handle = NULL;
28233859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
28243859Sml29623 		}
28253859Sml29623 		if (dma_p->alength < length) {
28263859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28273859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_mem_alloc "
28283859Sml29623 				"< length."));
28293859Sml29623 			ddi_dma_mem_free(&dma_p->acc_handle);
28303859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28313859Sml29623 			dma_p->acc_handle = NULL;
28323859Sml29623 			dma_p->dma_handle = NULL;
28333859Sml29623 			return (NXGE_ERROR);
28343859Sml29623 		}
28353859Sml29623 
28363859Sml29623 		ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
28373859Sml29623 			kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
28383859Sml29623 			&dma_p->dma_cookie, &dma_p->ncookies);
28393859Sml29623 		if (ddi_status != DDI_DMA_MAPPED) {
28403859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28413859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind failed "
28423859Sml29623 				"(staus 0x%x ncookies %d.)", ddi_status,
28433859Sml29623 				dma_p->ncookies));
28443859Sml29623 			if (dma_p->acc_handle) {
28453859Sml29623 				ddi_dma_mem_free(&dma_p->acc_handle);
28463859Sml29623 				dma_p->acc_handle = NULL;
28473859Sml29623 			}
28483859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28493859Sml29623 			dma_p->dma_handle = NULL;
28503859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
28513859Sml29623 		}
28523859Sml29623 
28533859Sml29623 		if (dma_p->ncookies != 1) {
28543859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
28553859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_addr_bind "
28563859Sml29623 				"> 1 cookie"
28573859Sml29623 				"(staus 0x%x ncookies %d.)", ddi_status,
28583859Sml29623 				dma_p->ncookies));
28593859Sml29623 			if (dma_p->acc_handle) {
28603859Sml29623 				ddi_dma_mem_free(&dma_p->acc_handle);
28613859Sml29623 				dma_p->acc_handle = NULL;
28623859Sml29623 			}
28634185Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
28643859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28653859Sml29623 			dma_p->dma_handle = NULL;
28663859Sml29623 			return (NXGE_ERROR);
28673859Sml29623 		}
28683859Sml29623 		break;
28693859Sml29623 
28703859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
28713859Sml29623 	case B_TRUE:
28723859Sml29623 		kaddrp = (caddr_t)contig_mem_alloc(length);
28733859Sml29623 		if (kaddrp == NULL) {
28743859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28753859Sml29623 				"nxge_dma_mem_alloc:contig_mem_alloc failed."));
28763859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28773859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
28783859Sml29623 		}
28793859Sml29623 
28803859Sml29623 		dma_p->alength = length;
28813859Sml29623 		ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
28823859Sml29623 			kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
28833859Sml29623 			&dma_p->dma_cookie, &dma_p->ncookies);
28843859Sml29623 		if (ddi_status != DDI_DMA_MAPPED) {
28853859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28863859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind failed "
28873859Sml29623 				"(status 0x%x ncookies %d.)", ddi_status,
28883859Sml29623 				dma_p->ncookies));
28893859Sml29623 
28903859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
28913859Sml29623 				"==> nxge_dma_mem_alloc: (not mapped)"
28923859Sml29623 				"length %lu (0x%x) "
28933859Sml29623 				"free contig kaddrp $%p "
28943859Sml29623 				"va_to_pa $%p",
28953859Sml29623 				length, length,
28963859Sml29623 				kaddrp,
28973859Sml29623 				va_to_pa(kaddrp)));
28983859Sml29623 
28993859Sml29623 
29003859Sml29623 			contig_mem_free((void *)kaddrp, length);
29013859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
29023859Sml29623 
29033859Sml29623 			dma_p->dma_handle = NULL;
29043859Sml29623 			dma_p->acc_handle = NULL;
29053859Sml29623 			dma_p->alength = NULL;
29063859Sml29623 			dma_p->kaddrp = NULL;
29073859Sml29623 
29083859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
29093859Sml29623 		}
29103859Sml29623 
29113859Sml29623 		if (dma_p->ncookies != 1 ||
29123859Sml29623 			(dma_p->dma_cookie.dmac_laddress == NULL)) {
29133859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
29143859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind > 1 "
29153859Sml29623 				"cookie or "
29163859Sml29623 				"dmac_laddress is NULL $%p size %d "
29173859Sml29623 				" (status 0x%x ncookies %d.)",
29183859Sml29623 				ddi_status,
29193859Sml29623 				dma_p->dma_cookie.dmac_laddress,
29203859Sml29623 				dma_p->dma_cookie.dmac_size,
29213859Sml29623 				dma_p->ncookies));
29223859Sml29623 
29233859Sml29623 			contig_mem_free((void *)kaddrp, length);
29244185Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
29253859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
29263859Sml29623 
29273859Sml29623 			dma_p->alength = 0;
29283859Sml29623 			dma_p->dma_handle = NULL;
29293859Sml29623 			dma_p->acc_handle = NULL;
29303859Sml29623 			dma_p->kaddrp = NULL;
29313859Sml29623 
29323859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
29333859Sml29623 		}
29343859Sml29623 		break;
29353859Sml29623 
29363859Sml29623 #else
29373859Sml29623 	case B_TRUE:
29383859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
29393859Sml29623 			"nxge_dma_mem_alloc: invalid alloc type for !sun4v"));
29403859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
29413859Sml29623 #endif
29423859Sml29623 	}
29433859Sml29623 
29443859Sml29623 	dma_p->kaddrp = kaddrp;
29453859Sml29623 	dma_p->last_kaddrp = (unsigned char *)kaddrp +
29463859Sml29623 			dma_p->alength - RXBUF_64B_ALIGNED;
29475125Sjoycey #if defined(__i386)
29485125Sjoycey 	dma_p->ioaddr_pp =
29495125Sjoycey 		(unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress;
29505125Sjoycey #else
29513859Sml29623 	dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress;
29525125Sjoycey #endif
29533859Sml29623 	dma_p->last_ioaddr_pp =
29545125Sjoycey #if defined(__i386)
29555125Sjoycey 		(unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress +
29565125Sjoycey #else
29573859Sml29623 		(unsigned char *)dma_p->dma_cookie.dmac_laddress +
29585125Sjoycey #endif
29593859Sml29623 				dma_p->alength - RXBUF_64B_ALIGNED;
29603859Sml29623 
29613859Sml29623 	NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle);
29623859Sml29623 
29633859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
29643859Sml29623 	dma_p->orig_ioaddr_pp =
29653859Sml29623 		(unsigned char *)dma_p->dma_cookie.dmac_laddress;
29663859Sml29623 	dma_p->orig_alength = length;
29673859Sml29623 	dma_p->orig_kaddrp = kaddrp;
29683859Sml29623 	dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp);
29693859Sml29623 #endif
29703859Sml29623 
29713859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: "
29723859Sml29623 		"dma buffer allocated: dma_p $%p "
29733859Sml29623 		"return dmac_ladress from cookie $%p cookie dmac_size %d "
29743859Sml29623 		"dma_p->ioaddr_p $%p "
29753859Sml29623 		"dma_p->orig_ioaddr_p $%p "
29763859Sml29623 		"orig_vatopa $%p "
29773859Sml29623 		"alength %d (0x%x) "
29783859Sml29623 		"kaddrp $%p "
29793859Sml29623 		"length %d (0x%x)",
29803859Sml29623 		dma_p,
29813859Sml29623 		dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size,
29823859Sml29623 		dma_p->ioaddr_pp,
29833859Sml29623 		dma_p->orig_ioaddr_pp,
29843859Sml29623 		dma_p->orig_vatopa,
29853859Sml29623 		dma_p->alength, dma_p->alength,
29863859Sml29623 		kaddrp,
29873859Sml29623 		length, length));
29883859Sml29623 
29893859Sml29623 	return (NXGE_OK);
29903859Sml29623 }
29913859Sml29623 
29923859Sml29623 static void
29933859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p)
29943859Sml29623 {
29953859Sml29623 	if (dma_p->dma_handle != NULL) {
29963859Sml29623 		if (dma_p->ncookies) {
29973859Sml29623 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
29983859Sml29623 			dma_p->ncookies = 0;
29993859Sml29623 		}
30003859Sml29623 		ddi_dma_free_handle(&dma_p->dma_handle);
30013859Sml29623 		dma_p->dma_handle = NULL;
30023859Sml29623 	}
30033859Sml29623 
30043859Sml29623 	if (dma_p->acc_handle != NULL) {
30053859Sml29623 		ddi_dma_mem_free(&dma_p->acc_handle);
30063859Sml29623 		dma_p->acc_handle = NULL;
30073859Sml29623 		NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
30083859Sml29623 	}
30093859Sml29623 
30103859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
30113859Sml29623 	if (dma_p->contig_alloc_type &&
30123859Sml29623 			dma_p->orig_kaddrp && dma_p->orig_alength) {
30133859Sml29623 		NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: "
30143859Sml29623 			"kaddrp $%p (orig_kaddrp $%p)"
30153859Sml29623 			"mem type %d ",
30163859Sml29623 			"orig_alength %d "
30173859Sml29623 			"alength 0x%x (%d)",
30183859Sml29623 			dma_p->kaddrp,
30193859Sml29623 			dma_p->orig_kaddrp,
30203859Sml29623 			dma_p->contig_alloc_type,
30213859Sml29623 			dma_p->orig_alength,
30223859Sml29623 			dma_p->alength, dma_p->alength));
30233859Sml29623 
30243859Sml29623 		contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength);
30253859Sml29623 		dma_p->orig_alength = NULL;
30263859Sml29623 		dma_p->orig_kaddrp = NULL;
30273859Sml29623 		dma_p->contig_alloc_type = B_FALSE;
30283859Sml29623 	}
30293859Sml29623 #endif
30303859Sml29623 	dma_p->kaddrp = NULL;
30313859Sml29623 	dma_p->alength = NULL;
30323859Sml29623 }
30333859Sml29623 
30343859Sml29623 /*
30353859Sml29623  *	nxge_m_start() -- start transmitting and receiving.
30363859Sml29623  *
30373859Sml29623  *	This function is called by the MAC layer when the first
30383859Sml29623  *	stream is open to prepare the hardware ready for sending
30393859Sml29623  *	and transmitting packets.
30403859Sml29623  */
30413859Sml29623 static int
30423859Sml29623 nxge_m_start(void *arg)
30433859Sml29623 {
30443859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30453859Sml29623 
30463859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start"));
30473859Sml29623 
30483859Sml29623 	MUTEX_ENTER(nxgep->genlock);
30493859Sml29623 	if (nxge_init(nxgep) != NXGE_OK) {
30503859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
30513859Sml29623 			"<== nxge_m_start: initialization failed"));
30523859Sml29623 		MUTEX_EXIT(nxgep->genlock);
30533859Sml29623 		return (EIO);
30543859Sml29623 	}
30553859Sml29623 
30563859Sml29623 	if (nxgep->nxge_mac_state == NXGE_MAC_STARTED)
30573859Sml29623 		goto nxge_m_start_exit;
30583859Sml29623 	/*
30593859Sml29623 	 * Start timer to check the system error and tx hangs
30603859Sml29623 	 */
30613859Sml29623 	nxgep->nxge_timerid = nxge_start_timer(nxgep, nxge_check_hw_state,
30623859Sml29623 		NXGE_CHECK_TIMER);
30633859Sml29623 
30643859Sml29623 	nxgep->link_notify = B_TRUE;
30653859Sml29623 
30663859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STARTED;
30673859Sml29623 
30683859Sml29623 nxge_m_start_exit:
30693859Sml29623 	MUTEX_EXIT(nxgep->genlock);
30703859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start"));
30713859Sml29623 	return (0);
30723859Sml29623 }
30733859Sml29623 
30743859Sml29623 /*
30753859Sml29623  *	nxge_m_stop(): stop transmitting and receiving.
30763859Sml29623  */
30773859Sml29623 static void
30783859Sml29623 nxge_m_stop(void *arg)
30793859Sml29623 {
30803859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30813859Sml29623 
30823859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop"));
30833859Sml29623 
30843859Sml29623 	if (nxgep->nxge_timerid) {
30853859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
30863859Sml29623 		nxgep->nxge_timerid = 0;
30873859Sml29623 	}
30883859Sml29623 
30893859Sml29623 	MUTEX_ENTER(nxgep->genlock);
30903859Sml29623 	nxge_uninit(nxgep);
30913859Sml29623 
30923859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STOPPED;
30933859Sml29623 
30943859Sml29623 	MUTEX_EXIT(nxgep->genlock);
30953859Sml29623 
30963859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop"));
30973859Sml29623 }
30983859Sml29623 
30993859Sml29623 static int
31003859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr)
31013859Sml29623 {
31023859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
31033859Sml29623 	struct 		ether_addr addrp;
31043859Sml29623 
31053859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst"));
31063859Sml29623 
31073859Sml29623 	bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL);
31083859Sml29623 	if (nxge_set_mac_addr(nxgep, &addrp)) {
31093859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31103859Sml29623 			"<== nxge_m_unicst: set unitcast failed"));
31113859Sml29623 		return (EINVAL);
31123859Sml29623 	}
31133859Sml29623 
31143859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst"));
31153859Sml29623 
31163859Sml29623 	return (0);
31173859Sml29623 }
31183859Sml29623 
31193859Sml29623 static int
31203859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca)
31213859Sml29623 {
31223859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
31233859Sml29623 	struct 		ether_addr addrp;
31243859Sml29623 
31253859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
31263859Sml29623 		"==> nxge_m_multicst: add %d", add));
31273859Sml29623 
31283859Sml29623 	bcopy(mca, (uint8_t *)&addrp, ETHERADDRL);
31293859Sml29623 	if (add) {
31303859Sml29623 		if (nxge_add_mcast_addr(nxgep, &addrp)) {
31313859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31323859Sml29623 				"<== nxge_m_multicst: add multicast failed"));
31333859Sml29623 			return (EINVAL);
31343859Sml29623 		}
31353859Sml29623 	} else {
31363859Sml29623 		if (nxge_del_mcast_addr(nxgep, &addrp)) {
31373859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31383859Sml29623 				"<== nxge_m_multicst: del multicast failed"));
31393859Sml29623 			return (EINVAL);
31403859Sml29623 		}
31413859Sml29623 	}
31423859Sml29623 
31433859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst"));
31443859Sml29623 
31453859Sml29623 	return (0);
31463859Sml29623 }
31473859Sml29623 
31483859Sml29623 static int
31493859Sml29623 nxge_m_promisc(void *arg, boolean_t on)
31503859Sml29623 {
31513859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
31523859Sml29623 
31533859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
31543859Sml29623 		"==> nxge_m_promisc: on %d", on));
31553859Sml29623 
31563859Sml29623 	if (nxge_set_promisc(nxgep, on)) {
31573859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31583859Sml29623 			"<== nxge_m_promisc: set promisc failed"));
31593859Sml29623 		return (EINVAL);
31603859Sml29623 	}
31613859Sml29623 
31623859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
31633859Sml29623 		"<== nxge_m_promisc: on %d", on));
31643859Sml29623 
31653859Sml29623 	return (0);
31663859Sml29623 }
31673859Sml29623 
31683859Sml29623 static void
31693859Sml29623 nxge_m_ioctl(void *arg,  queue_t *wq, mblk_t *mp)
31703859Sml29623 {
31713859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
31724185Sspeer 	struct 		iocblk *iocp;
31733859Sml29623 	boolean_t 	need_privilege;
31743859Sml29623 	int 		err;
31753859Sml29623 	int 		cmd;
31763859Sml29623 
31773859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl"));
31783859Sml29623 
31793859Sml29623 	iocp = (struct iocblk *)mp->b_rptr;
31803859Sml29623 	iocp->ioc_error = 0;
31813859Sml29623 	need_privilege = B_TRUE;
31823859Sml29623 	cmd = iocp->ioc_cmd;
31833859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd));
31843859Sml29623 	switch (cmd) {
31853859Sml29623 	default:
31863859Sml29623 		miocnak(wq, mp, 0, EINVAL);
31873859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid"));
31883859Sml29623 		return;
31893859Sml29623 
31903859Sml29623 	case LB_GET_INFO_SIZE:
31913859Sml29623 	case LB_GET_INFO:
31923859Sml29623 	case LB_GET_MODE:
31933859Sml29623 		need_privilege = B_FALSE;
31943859Sml29623 		break;
31953859Sml29623 	case LB_SET_MODE:
31963859Sml29623 		break;
31973859Sml29623 
31983859Sml29623 	case ND_GET:
31993859Sml29623 		need_privilege = B_FALSE;
32003859Sml29623 		break;
32013859Sml29623 	case ND_SET:
32023859Sml29623 		break;
32033859Sml29623 
32043859Sml29623 	case NXGE_GET_MII:
32053859Sml29623 	case NXGE_PUT_MII:
32063859Sml29623 	case NXGE_GET64:
32073859Sml29623 	case NXGE_PUT64:
32083859Sml29623 	case NXGE_GET_TX_RING_SZ:
32093859Sml29623 	case NXGE_GET_TX_DESC:
32103859Sml29623 	case NXGE_TX_SIDE_RESET:
32113859Sml29623 	case NXGE_RX_SIDE_RESET:
32123859Sml29623 	case NXGE_GLOBAL_RESET:
32133859Sml29623 	case NXGE_RESET_MAC:
32143859Sml29623 	case NXGE_TX_REGS_DUMP:
32153859Sml29623 	case NXGE_RX_REGS_DUMP:
32163859Sml29623 	case NXGE_INT_REGS_DUMP:
32173859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
32183859Sml29623 	case NXGE_PUT_TCAM:
32193859Sml29623 	case NXGE_GET_TCAM:
32203859Sml29623 	case NXGE_RTRACE:
32213859Sml29623 	case NXGE_RDUMP:
32223859Sml29623 
32233859Sml29623 		need_privilege = B_FALSE;
32243859Sml29623 		break;
32253859Sml29623 	case NXGE_INJECT_ERR:
32263859Sml29623 		cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n");
32273859Sml29623 		nxge_err_inject(nxgep, wq, mp);
32283859Sml29623 		break;
32293859Sml29623 	}
32303859Sml29623 
32313859Sml29623 	if (need_privilege) {
32324185Sspeer 		err = secpolicy_net_config(iocp->ioc_cr, B_FALSE);
32333859Sml29623 		if (err != 0) {
32343859Sml29623 			miocnak(wq, mp, 0, err);
32353859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
32363859Sml29623 				"<== nxge_m_ioctl: no priv"));
32373859Sml29623 			return;
32383859Sml29623 		}
32393859Sml29623 	}
32403859Sml29623 
32413859Sml29623 	switch (cmd) {
32423859Sml29623 	case ND_GET:
32433859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_GET command"));
32443859Sml29623 	case ND_SET:
32453859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_SET command"));
32463859Sml29623 		nxge_param_ioctl(nxgep, wq, mp, iocp);
32473859Sml29623 		break;
32483859Sml29623 
32493859Sml29623 	case LB_GET_MODE:
32503859Sml29623 	case LB_SET_MODE:
32513859Sml29623 	case LB_GET_INFO_SIZE:
32523859Sml29623 	case LB_GET_INFO:
32533859Sml29623 		nxge_loopback_ioctl(nxgep, wq, mp, iocp);
32543859Sml29623 		break;
32553859Sml29623 
32563859Sml29623 	case NXGE_GET_MII:
32573859Sml29623 	case NXGE_PUT_MII:
32583859Sml29623 	case NXGE_PUT_TCAM:
32593859Sml29623 	case NXGE_GET_TCAM:
32603859Sml29623 	case NXGE_GET64:
32613859Sml29623 	case NXGE_PUT64:
32623859Sml29623 	case NXGE_GET_TX_RING_SZ:
32633859Sml29623 	case NXGE_GET_TX_DESC:
32643859Sml29623 	case NXGE_TX_SIDE_RESET:
32653859Sml29623 	case NXGE_RX_SIDE_RESET:
32663859Sml29623 	case NXGE_GLOBAL_RESET:
32673859Sml29623 	case NXGE_RESET_MAC:
32683859Sml29623 	case NXGE_TX_REGS_DUMP:
32693859Sml29623 	case NXGE_RX_REGS_DUMP:
32703859Sml29623 	case NXGE_INT_REGS_DUMP:
32713859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
32723859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
32733859Sml29623 			"==> nxge_m_ioctl: cmd 0x%x", cmd));
32743859Sml29623 		nxge_hw_ioctl(nxgep, wq, mp, iocp);
32753859Sml29623 		break;
32763859Sml29623 	}
32773859Sml29623 
32783859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl"));
32793859Sml29623 }
32803859Sml29623 
32813859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count);
32823859Sml29623 
32833859Sml29623 static void
32843859Sml29623 nxge_m_resources(void *arg)
32853859Sml29623 {
32863859Sml29623 	p_nxge_t		nxgep = arg;
32873859Sml29623 	mac_rx_fifo_t 		mrf;
32883859Sml29623 	p_rx_rcr_rings_t	rcr_rings;
32893859Sml29623 	p_rx_rcr_ring_t		*rcr_p;
32903859Sml29623 	uint32_t		i, ndmas;
32913859Sml29623 	nxge_status_t		status;
32923859Sml29623 
32933859Sml29623 	NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources"));
32943859Sml29623 
32953859Sml29623 	MUTEX_ENTER(nxgep->genlock);
32963859Sml29623 
32973859Sml29623 	/*
32983859Sml29623 	 * CR 6492541 Check to see if the drv_state has been initialized,
32993859Sml29623 	 * if not * call nxge_init().
33003859Sml29623 	 */
33013859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
33023859Sml29623 		status = nxge_init(nxgep);
33033859Sml29623 		if (status != NXGE_OK)
33043859Sml29623 			goto nxge_m_resources_exit;
33053859Sml29623 	}
33063859Sml29623 
33073859Sml29623 	mrf.mrf_type = MAC_RX_FIFO;
33083859Sml29623 	mrf.mrf_blank = nxge_rx_hw_blank;
33093859Sml29623 	mrf.mrf_arg = (void *)nxgep;
33103859Sml29623 
33113859Sml29623 	mrf.mrf_normal_blank_time = 128;
33123859Sml29623 	mrf.mrf_normal_pkt_count = 8;
33133859Sml29623 	rcr_rings = nxgep->rx_rcr_rings;
33143859Sml29623 	rcr_p = rcr_rings->rcr_rings;
33153859Sml29623 	ndmas = rcr_rings->ndmas;
33163859Sml29623 
33173859Sml29623 	/*
33183859Sml29623 	 * Export our receive resources to the MAC layer.
33193859Sml29623 	 */
33203859Sml29623 	for (i = 0; i < ndmas; i++) {
33213859Sml29623 		((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle =
33223859Sml29623 				mac_resource_add(nxgep->mach,
33233859Sml29623 				    (mac_resource_t *)&mrf);
33243859Sml29623 
33253859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
33263859Sml29623 			"==> nxge_m_resources: vdma %d dma %d "
33273859Sml29623 			"rcrptr 0x%016llx mac_handle 0x%016llx",
33283859Sml29623 			i, ((p_rx_rcr_ring_t)rcr_p[i])->rdc,
33293859Sml29623 			rcr_p[i],
33303859Sml29623 			((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle));
33313859Sml29623 	}
33323859Sml29623 
33333859Sml29623 nxge_m_resources_exit:
33343859Sml29623 	MUTEX_EXIT(nxgep->genlock);
33353859Sml29623 	NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources"));
33363859Sml29623 }
33373859Sml29623 
33383859Sml29623 static void
33393859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory)
33403859Sml29623 {
33413859Sml29623 	p_nxge_mmac_stats_t mmac_stats;
33423859Sml29623 	int i;
33433859Sml29623 	nxge_mmac_t *mmac_info;
33443859Sml29623 
33453859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
33463859Sml29623 
33473859Sml29623 	mmac_stats = &nxgep->statsp->mmac_stats;
33483859Sml29623 	mmac_stats->mmac_max_cnt = mmac_info->num_mmac;
33493859Sml29623 	mmac_stats->mmac_avail_cnt = mmac_info->naddrfree;
33503859Sml29623 
33513859Sml29623 	for (i = 0; i < ETHERADDRL; i++) {
33523859Sml29623 		if (factory) {
33533859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
33543859Sml29623 			= mmac_info->factory_mac_pool[slot][(ETHERADDRL-1) - i];
33553859Sml29623 		} else {
33563859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
33573859Sml29623 			= mmac_info->mac_pool[slot].addr[(ETHERADDRL - 1) - i];
33583859Sml29623 		}
33593859Sml29623 	}
33603859Sml29623 }
33613859Sml29623 
33623859Sml29623 /*
33633859Sml29623  * nxge_altmac_set() -- Set an alternate MAC address
33643859Sml29623  */
33653859Sml29623 static int
33663859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot)
33673859Sml29623 {
33683859Sml29623 	uint8_t addrn;
33693859Sml29623 	uint8_t portn;
33703859Sml29623 	npi_mac_addr_t altmac;
33714484Sspeer 	hostinfo_t mac_rdc;
33724484Sspeer 	p_nxge_class_pt_cfg_t clscfgp;
33733859Sml29623 
33743859Sml29623 	altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff);
33753859Sml29623 	altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff);
33763859Sml29623 	altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff);
33773859Sml29623 
33783859Sml29623 	portn = nxgep->mac.portnum;
33793859Sml29623 	addrn = (uint8_t)slot - 1;
33803859Sml29623 
33813859Sml29623 	if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn,
33823859Sml29623 		addrn, &altmac) != NPI_SUCCESS)
33833859Sml29623 		return (EIO);
33844484Sspeer 
33854484Sspeer 	/*
33864484Sspeer 	 * Set the rdc table number for the host info entry
33874484Sspeer 	 * for this mac address slot.
33884484Sspeer 	 */
33894484Sspeer 	clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
33904484Sspeer 	mac_rdc.value = 0;
33914484Sspeer 	mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl;
33924484Sspeer 	mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr;
33934484Sspeer 
33944484Sspeer 	if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET,
33954484Sspeer 	    nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) {
33964484Sspeer 		return (EIO);
33974484Sspeer 	}
33984484Sspeer 
33993859Sml29623 	/*
34003859Sml29623 	 * Enable comparison with the alternate MAC address.
34013859Sml29623 	 * While the first alternate addr is enabled by bit 1 of register
34023859Sml29623 	 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register
34033859Sml29623 	 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn
34043859Sml29623 	 * accordingly before calling npi_mac_altaddr_entry.
34053859Sml29623 	 */
34063859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
34073859Sml29623 		addrn = (uint8_t)slot - 1;
34083859Sml29623 	else
34093859Sml29623 		addrn = (uint8_t)slot;
34103859Sml29623 
34113859Sml29623 	if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn)
34123859Sml29623 		!= NPI_SUCCESS)
34133859Sml29623 		return (EIO);
34143859Sml29623 
34153859Sml29623 	return (0);
34163859Sml29623 }
34173859Sml29623 
34183859Sml29623 /*
34193859Sml29623  * nxeg_m_mmac_add() - find an unused address slot, set the address
34203859Sml29623  * value to the one specified, enable the port to start filtering on
34213859Sml29623  * the new MAC address.  Returns 0 on success.
34223859Sml29623  */
34233859Sml29623 static int
34243859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr)
34253859Sml29623 {
34263859Sml29623 	p_nxge_t nxgep = arg;
34273859Sml29623 	mac_addr_slot_t slot;
34283859Sml29623 	nxge_mmac_t *mmac_info;
34293859Sml29623 	int err;
34303859Sml29623 	nxge_status_t status;
34313859Sml29623 
34323859Sml29623 	mutex_enter(nxgep->genlock);
34333859Sml29623 
34343859Sml29623 	/*
34353859Sml29623 	 * Make sure that nxge is initialized, if _start() has
34363859Sml29623 	 * not been called.
34373859Sml29623 	 */
34383859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
34393859Sml29623 		status = nxge_init(nxgep);
34403859Sml29623 		if (status != NXGE_OK) {
34413859Sml29623 			mutex_exit(nxgep->genlock);
34423859Sml29623 			return (ENXIO);
34433859Sml29623 		}
34443859Sml29623 	}
34453859Sml29623 
34463859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
34473859Sml29623 	if (mmac_info->naddrfree == 0) {
34483859Sml29623 		mutex_exit(nxgep->genlock);
34493859Sml29623 		return (ENOSPC);
34503859Sml29623 	}
34513859Sml29623 	if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr,
34523859Sml29623 		maddr->mma_addrlen)) {
34533859Sml29623 		mutex_exit(nxgep->genlock);
34543859Sml29623 		return (EINVAL);
34553859Sml29623 	}
34563859Sml29623 	/*
34573859Sml29623 	 * 	Search for the first available slot. Because naddrfree
34583859Sml29623 	 * is not zero, we are guaranteed to find one.
34593859Sml29623 	 * 	Slot 0 is for unique (primary) MAC. The first alternate
34603859Sml29623 	 * MAC slot is slot 1.
34613859Sml29623 	 *	Each of the first two ports of Neptune has 16 alternate
34624185Sspeer 	 * MAC slots but only the first 7 (or 15) slots have assigned factory
34633859Sml29623 	 * MAC addresses. We first search among the slots without bundled
34643859Sml29623 	 * factory MACs. If we fail to find one in that range, then we
34653859Sml29623 	 * search the slots with bundled factory MACs.  A factory MAC
34663859Sml29623 	 * will be wasted while the slot is used with a user MAC address.
34673859Sml29623 	 * But the slot could be used by factory MAC again after calling
34683859Sml29623 	 * nxge_m_mmac_remove and nxge_m_mmac_reserve.
34693859Sml29623 	 */
34703859Sml29623 	if (mmac_info->num_factory_mmac < mmac_info->num_mmac) {
34713859Sml29623 		for (slot = mmac_info->num_factory_mmac + 1;
34723859Sml29623 			slot <= mmac_info->num_mmac; slot++) {
34733859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
34743859Sml29623 				break;
34753859Sml29623 		}
34763859Sml29623 		if (slot > mmac_info->num_mmac) {
34773859Sml29623 			for (slot = 1; slot <= mmac_info->num_factory_mmac;
34783859Sml29623 				slot++) {
34793859Sml29623 				if (!(mmac_info->mac_pool[slot].flags
34803859Sml29623 					& MMAC_SLOT_USED))
34813859Sml29623 					break;
34823859Sml29623 			}
34833859Sml29623 		}
34843859Sml29623 	} else {
34853859Sml29623 		for (slot = 1; slot <= mmac_info->num_mmac; slot++) {
34863859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
34873859Sml29623 				break;
34883859Sml29623 		}
34893859Sml29623 	}
34903859Sml29623 	ASSERT(slot <= mmac_info->num_mmac);
34913859Sml29623 	if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) {
34923859Sml29623 		mutex_exit(nxgep->genlock);
34933859Sml29623 		return (err);
34943859Sml29623 	}
34953859Sml29623 	bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL);
34963859Sml29623 	mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED;
34973859Sml29623 	mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
34983859Sml29623 	mmac_info->naddrfree--;
34993859Sml29623 	nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
35003859Sml29623 
35013859Sml29623 	maddr->mma_slot = slot;
35023859Sml29623 
35033859Sml29623 	mutex_exit(nxgep->genlock);
35043859Sml29623 	return (0);
35053859Sml29623 }
35063859Sml29623 
35073859Sml29623 /*
35083859Sml29623  * This function reserves an unused slot and programs the slot and the HW
35093859Sml29623  * with a factory mac address.
35103859Sml29623  */
35113859Sml29623 static int
35123859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr)
35133859Sml29623 {
35143859Sml29623 	p_nxge_t nxgep = arg;
35153859Sml29623 	mac_addr_slot_t slot;
35163859Sml29623 	nxge_mmac_t *mmac_info;
35173859Sml29623 	int err;
35183859Sml29623 	nxge_status_t status;
35193859Sml29623 
35203859Sml29623 	mutex_enter(nxgep->genlock);
35213859Sml29623 
35223859Sml29623 	/*
35233859Sml29623 	 * Make sure that nxge is initialized, if _start() has
35243859Sml29623 	 * not been called.
35253859Sml29623 	 */
35263859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
35273859Sml29623 		status = nxge_init(nxgep);
35283859Sml29623 		if (status != NXGE_OK) {
35293859Sml29623 			mutex_exit(nxgep->genlock);
35303859Sml29623 			return (ENXIO);
35313859Sml29623 		}
35323859Sml29623 	}
35333859Sml29623 
35343859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
35353859Sml29623 	if (mmac_info->naddrfree == 0) {
35363859Sml29623 		mutex_exit(nxgep->genlock);
35373859Sml29623 		return (ENOSPC);
35383859Sml29623 	}
35393859Sml29623 
35403859Sml29623 	slot = maddr->mma_slot;
35413859Sml29623 	if (slot == -1) {  /* -1: Take the first available slot */
35423859Sml29623 		for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) {
35433859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
35443859Sml29623 				break;
35453859Sml29623 		}
35463859Sml29623 		if (slot > mmac_info->num_factory_mmac) {
35473859Sml29623 			mutex_exit(nxgep->genlock);
35483859Sml29623 			return (ENOSPC);
35493859Sml29623 		}
35503859Sml29623 	}
35513859Sml29623 	if (slot < 1 || slot > mmac_info->num_factory_mmac) {
35523859Sml29623 		/*
35533859Sml29623 		 * Do not support factory MAC at a slot greater than
35543859Sml29623 		 * num_factory_mmac even when there are available factory
35553859Sml29623 		 * MAC addresses because the alternate MACs are bundled with
35563859Sml29623 		 * slot[1] through slot[num_factory_mmac]
35573859Sml29623 		 */
35583859Sml29623 		mutex_exit(nxgep->genlock);
35593859Sml29623 		return (EINVAL);
35603859Sml29623 	}
35613859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
35623859Sml29623 		mutex_exit(nxgep->genlock);
35633859Sml29623 		return (EBUSY);
35643859Sml29623 	}
35653859Sml29623 	/* Verify the address to be reserved */
35663859Sml29623 	if (!mac_unicst_verify(nxgep->mach,
35673859Sml29623 		mmac_info->factory_mac_pool[slot], ETHERADDRL)) {
35683859Sml29623 		mutex_exit(nxgep->genlock);
35693859Sml29623 		return (EINVAL);
35703859Sml29623 	}
35713859Sml29623 	if (err = nxge_altmac_set(nxgep,
35723859Sml29623 		mmac_info->factory_mac_pool[slot], slot)) {
35733859Sml29623 		mutex_exit(nxgep->genlock);
35743859Sml29623 		return (err);
35753859Sml29623 	}
35763859Sml29623 	bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL);
35773859Sml29623 	mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR;
35783859Sml29623 	mmac_info->naddrfree--;
35793859Sml29623 
35803859Sml29623 	nxge_mmac_kstat_update(nxgep, slot, B_TRUE);
35813859Sml29623 	mutex_exit(nxgep->genlock);
35823859Sml29623 
35833859Sml29623 	/* Pass info back to the caller */
35843859Sml29623 	maddr->mma_slot = slot;
35853859Sml29623 	maddr->mma_addrlen = ETHERADDRL;
35863859Sml29623 	maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR;
35873859Sml29623 
35883859Sml29623 	return (0);
35893859Sml29623 }
35903859Sml29623 
35913859Sml29623 /*
35923859Sml29623  * Remove the specified mac address and update the HW not to filter
35933859Sml29623  * the mac address anymore.
35943859Sml29623  */
35953859Sml29623 static int
35963859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot)
35973859Sml29623 {
35983859Sml29623 	p_nxge_t nxgep = arg;
35993859Sml29623 	nxge_mmac_t *mmac_info;
36003859Sml29623 	uint8_t addrn;
36013859Sml29623 	uint8_t portn;
36023859Sml29623 	int err = 0;
36033859Sml29623 	nxge_status_t status;
36043859Sml29623 
36053859Sml29623 	mutex_enter(nxgep->genlock);
36063859Sml29623 
36073859Sml29623 	/*
36083859Sml29623 	 * Make sure that nxge is initialized, if _start() has
36093859Sml29623 	 * not been called.
36103859Sml29623 	 */
36113859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
36123859Sml29623 		status = nxge_init(nxgep);
36133859Sml29623 		if (status != NXGE_OK) {
36143859Sml29623 			mutex_exit(nxgep->genlock);
36153859Sml29623 			return (ENXIO);
36163859Sml29623 		}
36173859Sml29623 	}
36183859Sml29623 
36193859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
36203859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
36213859Sml29623 		mutex_exit(nxgep->genlock);
36223859Sml29623 		return (EINVAL);
36233859Sml29623 	}
36243859Sml29623 
36253859Sml29623 	portn = nxgep->mac.portnum;
36263859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
36273859Sml29623 		addrn = (uint8_t)slot - 1;
36283859Sml29623 	else
36293859Sml29623 		addrn = (uint8_t)slot;
36303859Sml29623 
36313859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
36323859Sml29623 		if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn)
36333859Sml29623 				== NPI_SUCCESS) {
36343859Sml29623 			mmac_info->naddrfree++;
36353859Sml29623 			mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED;
36363859Sml29623 			/*
36373859Sml29623 			 * Regardless if the MAC we just stopped filtering
36383859Sml29623 			 * is a user addr or a facory addr, we must set
36393859Sml29623 			 * the MMAC_VENDOR_ADDR flag if this slot has an
36403859Sml29623 			 * associated factory MAC to indicate that a factory
36413859Sml29623 			 * MAC is available.
36423859Sml29623 			 */
36433859Sml29623 			if (slot <= mmac_info->num_factory_mmac) {
36443859Sml29623 				mmac_info->mac_pool[slot].flags
36453859Sml29623 					|= MMAC_VENDOR_ADDR;
36463859Sml29623 			}
36473859Sml29623 			/*
36483859Sml29623 			 * Clear mac_pool[slot].addr so that kstat shows 0
36493859Sml29623 			 * alternate MAC address if the slot is not used.
36503859Sml29623 			 * (But nxge_m_mmac_get returns the factory MAC even
36513859Sml29623 			 * when the slot is not used!)
36523859Sml29623 			 */
36533859Sml29623 			bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL);
36543859Sml29623 			nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
36553859Sml29623 		} else {
36563859Sml29623 			err = EIO;
36573859Sml29623 		}
36583859Sml29623 	} else {
36593859Sml29623 		err = EINVAL;
36603859Sml29623 	}
36613859Sml29623 
36623859Sml29623 	mutex_exit(nxgep->genlock);
36633859Sml29623 	return (err);
36643859Sml29623 }
36653859Sml29623 
36663859Sml29623 
36673859Sml29623 /*
36683859Sml29623  * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve().
36693859Sml29623  */
36703859Sml29623 static int
36713859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr)
36723859Sml29623 {
36733859Sml29623 	p_nxge_t nxgep = arg;
36743859Sml29623 	mac_addr_slot_t slot;
36753859Sml29623 	nxge_mmac_t *mmac_info;
36763859Sml29623 	int err = 0;
36773859Sml29623 	nxge_status_t status;
36783859Sml29623 
36793859Sml29623 	if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr,
36803859Sml29623 			maddr->mma_addrlen))
36813859Sml29623 		return (EINVAL);
36823859Sml29623 
36833859Sml29623 	slot = maddr->mma_slot;
36843859Sml29623 
36853859Sml29623 	mutex_enter(nxgep->genlock);
36863859Sml29623 
36873859Sml29623 	/*
36883859Sml29623 	 * Make sure that nxge is initialized, if _start() has
36893859Sml29623 	 * not been called.
36903859Sml29623 	 */
36913859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
36923859Sml29623 		status = nxge_init(nxgep);
36933859Sml29623 		if (status != NXGE_OK) {
36943859Sml29623 			mutex_exit(nxgep->genlock);
36953859Sml29623 			return (ENXIO);
36963859Sml29623 		}
36973859Sml29623 	}
36983859Sml29623 
36993859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
37003859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
37013859Sml29623 		mutex_exit(nxgep->genlock);
37023859Sml29623 		return (EINVAL);
37033859Sml29623 	}
37043859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
37053859Sml29623 		if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot))
37063859Sml29623 			!= 0) {
37073859Sml29623 			bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr,
37083859Sml29623 				ETHERADDRL);
37093859Sml29623 			/*
37103859Sml29623 			 * Assume that the MAC passed down from the caller
37113859Sml29623 			 * is not a factory MAC address (The user should
37123859Sml29623 			 * call mmac_remove followed by mmac_reserve if
37133859Sml29623 			 * he wants to use the factory MAC for this slot).
37143859Sml29623 			 */
37153859Sml29623 			mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
37163859Sml29623 			nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
37173859Sml29623 		}
37183859Sml29623 	} else {
37193859Sml29623 		err = EINVAL;
37203859Sml29623 	}
37213859Sml29623 	mutex_exit(nxgep->genlock);
37223859Sml29623 	return (err);
37233859Sml29623 }
37243859Sml29623 
37253859Sml29623 /*
37263859Sml29623  * nxge_m_mmac_get() - Get the MAC address and other information
37273859Sml29623  * related to the slot.  mma_flags should be set to 0 in the call.
37283859Sml29623  * Note: although kstat shows MAC address as zero when a slot is
37293859Sml29623  * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC
37303859Sml29623  * to the caller as long as the slot is not using a user MAC address.
37313859Sml29623  * The following table shows the rules,
37323859Sml29623  *
37333859Sml29623  *				   USED    VENDOR    mma_addr
37343859Sml29623  * ------------------------------------------------------------
37353859Sml29623  * (1) Slot uses a user MAC:        yes      no     user MAC
37363859Sml29623  * (2) Slot uses a factory MAC:     yes      yes    factory MAC
37373859Sml29623  * (3) Slot is not used but is
37383859Sml29623  *     factory MAC capable:         no       yes    factory MAC
37393859Sml29623  * (4) Slot is not used and is
37403859Sml29623  *     not factory MAC capable:     no       no        0
37413859Sml29623  * ------------------------------------------------------------
37423859Sml29623  */
37433859Sml29623 static int
37443859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr)
37453859Sml29623 {
37463859Sml29623 	nxge_t *nxgep = arg;
37473859Sml29623 	mac_addr_slot_t slot;
37483859Sml29623 	nxge_mmac_t *mmac_info;
37493859Sml29623 	nxge_status_t status;
37503859Sml29623 
37513859Sml29623 	slot = maddr->mma_slot;
37523859Sml29623 
37533859Sml29623 	mutex_enter(nxgep->genlock);
37543859Sml29623 
37553859Sml29623 	/*
37563859Sml29623 	 * Make sure that nxge is initialized, if _start() has
37573859Sml29623 	 * not been called.
37583859Sml29623 	 */
37593859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
37603859Sml29623 		status = nxge_init(nxgep);
37613859Sml29623 		if (status != NXGE_OK) {
37623859Sml29623 			mutex_exit(nxgep->genlock);
37633859Sml29623 			return (ENXIO);
37643859Sml29623 		}
37653859Sml29623 	}
37663859Sml29623 
37673859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
37683859Sml29623 
37693859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
37703859Sml29623 		mutex_exit(nxgep->genlock);
37713859Sml29623 		return (EINVAL);
37723859Sml29623 	}
37733859Sml29623 	maddr->mma_flags = 0;
37743859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)
37753859Sml29623 		maddr->mma_flags |= MMAC_SLOT_USED;
37763859Sml29623 
37773859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) {
37783859Sml29623 		maddr->mma_flags |= MMAC_VENDOR_ADDR;
37793859Sml29623 		bcopy(mmac_info->factory_mac_pool[slot],
37803859Sml29623 			maddr->mma_addr, ETHERADDRL);
37813859Sml29623 		maddr->mma_addrlen = ETHERADDRL;
37823859Sml29623 	} else {
37833859Sml29623 		if (maddr->mma_flags & MMAC_SLOT_USED) {
37843859Sml29623 			bcopy(mmac_info->mac_pool[slot].addr,
37853859Sml29623 				maddr->mma_addr, ETHERADDRL);
37863859Sml29623 			maddr->mma_addrlen = ETHERADDRL;
37873859Sml29623 		} else {
37883859Sml29623 			bzero(maddr->mma_addr, ETHERADDRL);
37893859Sml29623 			maddr->mma_addrlen = 0;
37903859Sml29623 		}
37913859Sml29623 	}
37923859Sml29623 	mutex_exit(nxgep->genlock);
37933859Sml29623 	return (0);
37943859Sml29623 }
37953859Sml29623 
37963859Sml29623 
37973859Sml29623 static boolean_t
37983859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
37993859Sml29623 {
38003859Sml29623 	nxge_t *nxgep = arg;
38013859Sml29623 	uint32_t *txflags = cap_data;
38023859Sml29623 	multiaddress_capab_t *mmacp = cap_data;
38033859Sml29623 
38043859Sml29623 	switch (cap) {
38053859Sml29623 	case MAC_CAPAB_HCKSUM:
38063859Sml29623 		*txflags = HCKSUM_INET_PARTIAL;
38073859Sml29623 		break;
38083859Sml29623 	case MAC_CAPAB_POLL:
38093859Sml29623 		/*
38103859Sml29623 		 * There's nothing for us to fill in, simply returning
38113859Sml29623 		 * B_TRUE stating that we support polling is sufficient.
38123859Sml29623 		 */
38133859Sml29623 		break;
38143859Sml29623 
38153859Sml29623 	case MAC_CAPAB_MULTIADDRESS:
38163859Sml29623 		mutex_enter(nxgep->genlock);
38173859Sml29623 
38183859Sml29623 		mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac;
38193859Sml29623 		mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree;
38203859Sml29623 		mmacp->maddr_flag = 0; /* 0 is requried by PSARC2006/265 */
38213859Sml29623 		/*
38223859Sml29623 		 * maddr_handle is driver's private data, passed back to
38233859Sml29623 		 * entry point functions as arg.
38243859Sml29623 		 */
38253859Sml29623 		mmacp->maddr_handle	= nxgep;
38263859Sml29623 		mmacp->maddr_add	= nxge_m_mmac_add;
38273859Sml29623 		mmacp->maddr_remove	= nxge_m_mmac_remove;
38283859Sml29623 		mmacp->maddr_modify	= nxge_m_mmac_modify;
38293859Sml29623 		mmacp->maddr_get	= nxge_m_mmac_get;
38303859Sml29623 		mmacp->maddr_reserve	= nxge_m_mmac_reserve;
38313859Sml29623 
38323859Sml29623 		mutex_exit(nxgep->genlock);
38333859Sml29623 		break;
38345770Sml29623 	case MAC_CAPAB_LSO: {
38355770Sml29623 		mac_capab_lso_t *cap_lso = cap_data;
38365770Sml29623 
38376003Sml29623 		if (nxgep->soft_lso_enable) {
38385770Sml29623 			cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4;
38395770Sml29623 			if (nxge_lso_max > NXGE_LSO_MAXLEN) {
38405770Sml29623 				nxge_lso_max = NXGE_LSO_MAXLEN;
38415770Sml29623 			}
38425770Sml29623 			cap_lso->lso_basic_tcp_ipv4.lso_max = nxge_lso_max;
38435770Sml29623 			break;
38445770Sml29623 		} else {
38455770Sml29623 			return (B_FALSE);
38465770Sml29623 		}
38475770Sml29623 	}
38485770Sml29623 
38493859Sml29623 	default:
38503859Sml29623 		return (B_FALSE);
38513859Sml29623 	}
38523859Sml29623 	return (B_TRUE);
38533859Sml29623 }
38543859Sml29623 
38556439Sml29623 static boolean_t
38566439Sml29623 nxge_param_locked(mac_prop_id_t pr_num)
38576439Sml29623 {
38586439Sml29623 	/*
38596439Sml29623 	 * All adv_* parameters are locked (read-only) while
38606439Sml29623 	 * the device is in any sort of loopback mode ...
38616439Sml29623 	 */
38626439Sml29623 	switch (pr_num) {
38636439Sml29623 		case DLD_PROP_ADV_1000FDX_CAP:
38646439Sml29623 		case DLD_PROP_EN_1000FDX_CAP:
38656439Sml29623 		case DLD_PROP_ADV_1000HDX_CAP:
38666439Sml29623 		case DLD_PROP_EN_1000HDX_CAP:
38676439Sml29623 		case DLD_PROP_ADV_100FDX_CAP:
38686439Sml29623 		case DLD_PROP_EN_100FDX_CAP:
38696439Sml29623 		case DLD_PROP_ADV_100HDX_CAP:
38706439Sml29623 		case DLD_PROP_EN_100HDX_CAP:
38716439Sml29623 		case DLD_PROP_ADV_10FDX_CAP:
38726439Sml29623 		case DLD_PROP_EN_10FDX_CAP:
38736439Sml29623 		case DLD_PROP_ADV_10HDX_CAP:
38746439Sml29623 		case DLD_PROP_EN_10HDX_CAP:
38756439Sml29623 		case DLD_PROP_AUTONEG:
38766439Sml29623 		case DLD_PROP_FLOWCTRL:
38776439Sml29623 			return (B_TRUE);
38786439Sml29623 	}
38796439Sml29623 	return (B_FALSE);
38806439Sml29623 }
38816439Sml29623 
38826439Sml29623 /*
38836439Sml29623  * callback functions for set/get of properties
38846439Sml29623  */
38856439Sml29623 static int
38866439Sml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
38876439Sml29623     uint_t pr_valsize, const void *pr_val)
38886439Sml29623 {
38896439Sml29623 	nxge_t		*nxgep = barg;
38906439Sml29623 	p_nxge_param_t	param_arr;
38916439Sml29623 	p_nxge_stats_t	statsp;
38926439Sml29623 	int		err = 0;
38936439Sml29623 	uint8_t		val;
38946439Sml29623 	uint32_t	cur_mtu, new_mtu, old_framesize;
38956439Sml29623 	link_flowctrl_t	fl;
38966439Sml29623 
38976439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop"));
38986439Sml29623 	param_arr = nxgep->param_arr;
38996439Sml29623 	statsp = nxgep->statsp;
39006439Sml29623 	mutex_enter(nxgep->genlock);
39016439Sml29623 	if (statsp->port_stats.lb_mode != nxge_lb_normal &&
39026439Sml29623 	    nxge_param_locked(pr_num)) {
39036439Sml29623 		/*
39046439Sml29623 		 * All adv_* parameters are locked (read-only)
39056439Sml29623 		 * while the device is in any sort of loopback mode.
39066439Sml29623 		 */
39076439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
39086439Sml29623 		    "==> nxge_m_setprop: loopback mode: read only"));
39096439Sml29623 		mutex_exit(nxgep->genlock);
39106439Sml29623 		return (EBUSY);
39116439Sml29623 	}
39126439Sml29623 
39136439Sml29623 	val = *(uint8_t *)pr_val;
39146439Sml29623 	switch (pr_num) {
39156439Sml29623 		case DLD_PROP_EN_1000FDX_CAP:
39166439Sml29623 			nxgep->param_en_1000fdx = val;
39176439Sml29623 			param_arr[param_anar_1000fdx].value = val;
39186439Sml29623 
39196439Sml29623 			goto reprogram;
39206439Sml29623 
39216439Sml29623 		case DLD_PROP_EN_100FDX_CAP:
39226439Sml29623 			nxgep->param_en_100fdx = val;
39236439Sml29623 			param_arr[param_anar_100fdx].value = val;
39246439Sml29623 
39256439Sml29623 			goto reprogram;
39266439Sml29623 
39276439Sml29623 		case DLD_PROP_EN_10FDX_CAP:
39286439Sml29623 			nxgep->param_en_10fdx = val;
39296439Sml29623 			param_arr[param_anar_10fdx].value = val;
39306439Sml29623 
39316439Sml29623 			goto reprogram;
39326439Sml29623 
39336439Sml29623 		case DLD_PROP_EN_1000HDX_CAP:
39346439Sml29623 		case DLD_PROP_EN_100HDX_CAP:
39356439Sml29623 		case DLD_PROP_EN_10HDX_CAP:
39366439Sml29623 		case DLD_PROP_ADV_1000FDX_CAP:
39376439Sml29623 		case DLD_PROP_ADV_1000HDX_CAP:
39386439Sml29623 		case DLD_PROP_ADV_100FDX_CAP:
39396439Sml29623 		case DLD_PROP_ADV_100HDX_CAP:
39406439Sml29623 		case DLD_PROP_ADV_10FDX_CAP:
39416439Sml29623 		case DLD_PROP_ADV_10HDX_CAP:
39426439Sml29623 		case DLD_PROP_STATUS:
39436439Sml29623 		case DLD_PROP_SPEED:
39446439Sml29623 		case DLD_PROP_DUPLEX:
39456439Sml29623 			err = EINVAL; /* cannot set read-only properties */
39466439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
39476439Sml29623 			    "==> nxge_m_setprop:  read only property %d",
39486439Sml29623 			    pr_num));
39496439Sml29623 			break;
39506439Sml29623 
39516439Sml29623 		case DLD_PROP_AUTONEG:
39526439Sml29623 			param_arr[param_autoneg].value = val;
39536439Sml29623 
39546439Sml29623 			goto reprogram;
39556439Sml29623 
39566439Sml29623 		case DLD_PROP_DEFMTU:
39576439Sml29623 			if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
39586439Sml29623 				err = EBUSY;
39596439Sml29623 				break;
39606439Sml29623 			}
39616439Sml29623 
39626439Sml29623 			cur_mtu = nxgep->mac.default_mtu;
39636439Sml29623 			bcopy(pr_val, &new_mtu, sizeof (new_mtu));
39646439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
39656439Sml29623 			    "==> nxge_m_setprop: set MTU: %d is_jumbo %d",
39666439Sml29623 			    new_mtu, nxgep->mac.is_jumbo));
39676439Sml29623 
39686439Sml29623 			if (new_mtu == cur_mtu) {
39696439Sml29623 				err = 0;
39706439Sml29623 				break;
39716439Sml29623 			}
39726439Sml29623 			if (new_mtu < NXGE_DEFAULT_MTU ||
39736439Sml29623 			    new_mtu > NXGE_MAXIMUM_MTU) {
39746439Sml29623 				err = EINVAL;
39756439Sml29623 				break;
39766439Sml29623 			}
39776439Sml29623 
39786439Sml29623 			if ((new_mtu > NXGE_DEFAULT_MTU) &&
39796439Sml29623 			    !nxgep->mac.is_jumbo) {
39806439Sml29623 				err = EINVAL;
39816439Sml29623 				break;
39826439Sml29623 			}
39836439Sml29623 
39846439Sml29623 			old_framesize = (uint32_t)nxgep->mac.maxframesize;
39856439Sml29623 			nxgep->mac.maxframesize = (uint16_t)
39866439Sml29623 			    (new_mtu + NXGE_EHEADER_VLAN_CRC);
39876439Sml29623 			if (nxge_mac_set_framesize(nxgep)) {
3988*6444Sml29623 				nxgep->mac.maxframesize =
3989*6444Sml29623 				    (uint16_t)old_framesize;
39906439Sml29623 				err = EINVAL;
39916439Sml29623 				break;
39926439Sml29623 			}
39936439Sml29623 
39946439Sml29623 			err = mac_maxsdu_update(nxgep->mach, new_mtu);
39956439Sml29623 			if (err) {
3996*6444Sml29623 				nxgep->mac.maxframesize =
3997*6444Sml29623 				    (uint16_t)old_framesize;
39986439Sml29623 				err = EINVAL;
39996439Sml29623 				break;
40006439Sml29623 			}
40016439Sml29623 
40026439Sml29623 			nxgep->mac.default_mtu = new_mtu;
40036439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40046439Sml29623 			    "==> nxge_m_setprop: set MTU: %d maxframe %d",
40056439Sml29623 			    new_mtu, nxgep->mac.maxframesize));
40066439Sml29623 			break;
40076439Sml29623 
40086439Sml29623 		case DLD_PROP_FLOWCTRL:
40096439Sml29623 			bcopy(pr_val, &fl, sizeof (fl));
40106439Sml29623 			switch (fl) {
40116439Sml29623 			default:
40126439Sml29623 				err = EINVAL;
40136439Sml29623 				break;
40146439Sml29623 
40156439Sml29623 			case LINK_FLOWCTRL_NONE:
40166439Sml29623 				param_arr[param_anar_pause].value = 0;
40176439Sml29623 				break;
40186439Sml29623 
40196439Sml29623 			case LINK_FLOWCTRL_RX:
40206439Sml29623 				param_arr[param_anar_pause].value = 1;
40216439Sml29623 				break;
40226439Sml29623 
40236439Sml29623 			case LINK_FLOWCTRL_TX:
40246439Sml29623 			case LINK_FLOWCTRL_BI:
40256439Sml29623 				err = EINVAL;
40266439Sml29623 				break;
40276439Sml29623 			}
40286439Sml29623 
40296439Sml29623 reprogram:
40306439Sml29623 			if (err == 0) {
40316439Sml29623 				if (!nxge_param_link_update(nxgep)) {
40326439Sml29623 					err = EINVAL;
40336439Sml29623 				}
40346439Sml29623 			}
40356439Sml29623 			break;
40366439Sml29623 
40376439Sml29623 		default:
40386439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40396439Sml29623 			    "==> nxge_m_setprop: private property"));
40406439Sml29623 			err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize,
40416439Sml29623 			    pr_val);
40426439Sml29623 			break;
40436439Sml29623 	}
40446439Sml29623 
40456439Sml29623 	mutex_exit(nxgep->genlock);
40466439Sml29623 
40476439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40486439Sml29623 	    "<== nxge_m_setprop (return %d)", err));
40496439Sml29623 	return (err);
40506439Sml29623 }
40516439Sml29623 
40526439Sml29623 static int
40536439Sml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
40546439Sml29623     uint_t pr_valsize, void *pr_val)
40556439Sml29623 {
40566439Sml29623 	nxge_t 		*nxgep = barg;
40576439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
40586439Sml29623 	p_nxge_stats_t	statsp = nxgep->statsp;
40596439Sml29623 	int		err = 0;
40606439Sml29623 	link_flowctrl_t	fl;
40616439Sml29623 	uint64_t	tmp = 0;
40626439Sml29623 
40636439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40646439Sml29623 	    "==> nxge_m_getprop: pr_num %d", pr_num));
40656439Sml29623 	bzero(pr_val, pr_valsize);
40666439Sml29623 	switch (pr_num) {
40676439Sml29623 		case DLD_PROP_DUPLEX:
40686439Sml29623 			if (pr_valsize < sizeof (uint8_t))
40696439Sml29623 				return (EINVAL);
40706439Sml29623 			*(uint8_t *)pr_val = statsp->mac_stats.link_duplex;
40716439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40726439Sml29623 			    "==> nxge_m_getprop: duplex mode %d",
40736439Sml29623 			    *(uint8_t *)pr_val));
40746439Sml29623 			break;
40756439Sml29623 
40766439Sml29623 		case DLD_PROP_SPEED:
40776439Sml29623 			if (pr_valsize < sizeof (uint64_t))
40786439Sml29623 				return (EINVAL);
40796439Sml29623 			tmp = statsp->mac_stats.link_speed * 1000000ull;
40806439Sml29623 			bcopy(&tmp, pr_val, sizeof (tmp));
40816439Sml29623 			break;
40826439Sml29623 
40836439Sml29623 		case DLD_PROP_STATUS:
40846439Sml29623 			if (pr_valsize < sizeof (uint8_t))
40856439Sml29623 				return (EINVAL);
40866439Sml29623 			*(uint8_t *)pr_val = statsp->mac_stats.link_up;
40876439Sml29623 			break;
40886439Sml29623 
40896439Sml29623 		case DLD_PROP_AUTONEG:
40906439Sml29623 			if (pr_valsize < sizeof (uint8_t))
40916439Sml29623 				return (EINVAL);
40926439Sml29623 			*(uint8_t *)pr_val =
40936439Sml29623 			    param_arr[param_autoneg].value;
40946439Sml29623 			break;
40956439Sml29623 
40966439Sml29623 
40976439Sml29623 		case DLD_PROP_DEFMTU: {
40986439Sml29623 			if (pr_valsize < sizeof (uint64_t))
40996439Sml29623 				return (EINVAL);
41006439Sml29623 			tmp = nxgep->mac.default_mtu;
41016439Sml29623 			bcopy(&tmp, pr_val, sizeof (tmp));
41026439Sml29623 			break;
41036439Sml29623 		}
41046439Sml29623 
41056439Sml29623 		case DLD_PROP_FLOWCTRL:
41066439Sml29623 			if (pr_valsize < sizeof (link_flowctrl_t))
41076439Sml29623 				return (EINVAL);
41086439Sml29623 
41096439Sml29623 			fl = LINK_FLOWCTRL_NONE;
41106439Sml29623 			if (param_arr[param_anar_pause].value) {
41116439Sml29623 				fl = LINK_FLOWCTRL_RX;
41126439Sml29623 			}
41136439Sml29623 			bcopy(&fl, pr_val, sizeof (fl));
41146439Sml29623 			break;
41156439Sml29623 
41166439Sml29623 		case DLD_PROP_ADV_1000FDX_CAP:
41176439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41186439Sml29623 				return (EINVAL);
41196439Sml29623 			*(uint8_t *)pr_val =
41206439Sml29623 			    param_arr[param_anar_1000fdx].value;
41216439Sml29623 			break;
41226439Sml29623 
41236439Sml29623 		case DLD_PROP_EN_1000FDX_CAP:
41246439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41256439Sml29623 				return (EINVAL);
41266439Sml29623 			*(uint8_t *)pr_val = nxgep->param_en_1000fdx;
41276439Sml29623 			break;
41286439Sml29623 
41296439Sml29623 		case DLD_PROP_ADV_100FDX_CAP:
41306439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41316439Sml29623 				return (EINVAL);
41326439Sml29623 			*(uint8_t *)pr_val =
41336439Sml29623 			    param_arr[param_anar_100fdx].value;
41346439Sml29623 			break;
41356439Sml29623 
41366439Sml29623 		case DLD_PROP_EN_100FDX_CAP:
41376439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41386439Sml29623 				return (EINVAL);
41396439Sml29623 			*(uint8_t *)pr_val = nxgep->param_en_100fdx;
41406439Sml29623 			break;
41416439Sml29623 
41426439Sml29623 		case DLD_PROP_ADV_10FDX_CAP:
41436439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41446439Sml29623 				return (EINVAL);
41456439Sml29623 			*(uint8_t *)pr_val =
41466439Sml29623 			    param_arr[param_anar_10fdx].value;
41476439Sml29623 			break;
41486439Sml29623 
41496439Sml29623 		case DLD_PROP_EN_10FDX_CAP:
41506439Sml29623 			if (pr_valsize < sizeof (uint8_t))
41516439Sml29623 				return (EINVAL);
41526439Sml29623 			*(uint8_t *)pr_val = nxgep->param_en_10fdx;
41536439Sml29623 			break;
41546439Sml29623 
41556439Sml29623 		case DLD_PROP_EN_1000HDX_CAP:
41566439Sml29623 		case DLD_PROP_EN_100HDX_CAP:
41576439Sml29623 		case DLD_PROP_EN_10HDX_CAP:
41586439Sml29623 		case DLD_PROP_ADV_1000HDX_CAP:
41596439Sml29623 		case DLD_PROP_ADV_100HDX_CAP:
41606439Sml29623 		case DLD_PROP_ADV_10HDX_CAP:
41616439Sml29623 			err = EINVAL;
41626439Sml29623 			break;
41636439Sml29623 
41646439Sml29623 		default:
41656439Sml29623 			err = nxge_get_priv_prop(nxgep, pr_name, pr_valsize,
41666439Sml29623 			    pr_val);
41676439Sml29623 	}
41686439Sml29623 
41696439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_getprop"));
41706439Sml29623 
41716439Sml29623 	return (err);
41726439Sml29623 }
41736439Sml29623 
41746439Sml29623 /* ARGSUSED */
41756439Sml29623 static int
41766439Sml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
41776439Sml29623     const void *pr_val)
41786439Sml29623 {
41796439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
41806439Sml29623 	int		err = 0;
41816439Sml29623 	long		result;
41826439Sml29623 
41836439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
41846439Sml29623 	    "==> nxge_set_priv_prop: name %s", pr_name));
41856439Sml29623 
41866439Sml29623 	if (strcmp(pr_name, "_accept_jumbo") == 0) {
41876439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
41886439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
41896439Sml29623 		    "<== nxge_set_priv_prop: name %s "
41906439Sml29623 		    "pr_val %s result %d "
41916439Sml29623 		    "param %d is_jumbo %d",
41926439Sml29623 		    pr_name, pr_val, result,
41936439Sml29623 		    param_arr[param_accept_jumbo].value,
41946439Sml29623 		    nxgep->mac.is_jumbo));
41956439Sml29623 
41966439Sml29623 		if (result > 1 || result < 0) {
41976439Sml29623 			err = EINVAL;
41986439Sml29623 		} else {
41996439Sml29623 			if (nxgep->mac.is_jumbo ==
42006439Sml29623 			    (uint32_t)result) {
42016439Sml29623 				NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42026439Sml29623 				    "no change (%d %d)",
42036439Sml29623 				    nxgep->mac.is_jumbo,
42046439Sml29623 				    result));
42056439Sml29623 				return (0);
42066439Sml29623 			}
42076439Sml29623 		}
42086439Sml29623 
42096439Sml29623 		param_arr[param_accept_jumbo].value = result;
42106439Sml29623 		nxgep->mac.is_jumbo = B_FALSE;
42116439Sml29623 		if (result) {
42126439Sml29623 			nxgep->mac.is_jumbo = B_TRUE;
42136439Sml29623 		}
42146439Sml29623 
42156439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42166439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d) is_jumbo %d",
42176439Sml29623 		    pr_name, result, nxgep->mac.is_jumbo));
42186439Sml29623 
42196439Sml29623 		return (err);
42206439Sml29623 	}
42216439Sml29623 
42226439Sml29623 	/* Blanking */
42236439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
42246439Sml29623 		err = nxge_param_rx_intr_time(nxgep, NULL, NULL,
42256439Sml29623 		    (char *)pr_val,
42266439Sml29623 		    (caddr_t)&param_arr[param_rxdma_intr_time]);
42276439Sml29623 		if (err) {
42286439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42296439Sml29623 			    "<== nxge_set_priv_prop: "
42306439Sml29623 			    "unable to set (%s)", pr_name));
42316439Sml29623 			err = EINVAL;
42326439Sml29623 		} else {
42336439Sml29623 			err = 0;
42346439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42356439Sml29623 			    "<== nxge_set_priv_prop: "
42366439Sml29623 			    "set (%s)", pr_name));
42376439Sml29623 		}
42386439Sml29623 
42396439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42406439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
42416439Sml29623 		    pr_name, result));
42426439Sml29623 
42436439Sml29623 		return (err);
42446439Sml29623 	}
42456439Sml29623 
42466439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
42476439Sml29623 		err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL,
42486439Sml29623 		    (char *)pr_val,
42496439Sml29623 		    (caddr_t)&param_arr[param_rxdma_intr_pkts]);
42506439Sml29623 		if (err) {
42516439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42526439Sml29623 			    "<== nxge_set_priv_prop: "
42536439Sml29623 			    "unable to set (%s)", pr_name));
42546439Sml29623 			err = EINVAL;
42556439Sml29623 		} else {
42566439Sml29623 			err = 0;
42576439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42586439Sml29623 			    "<== nxge_set_priv_prop: "
42596439Sml29623 			    "set (%s)", pr_name));
42606439Sml29623 		}
42616439Sml29623 
42626439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42636439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
42646439Sml29623 		    pr_name, result));
42656439Sml29623 
42666439Sml29623 		return (err);
42676439Sml29623 	}
42686439Sml29623 
42696439Sml29623 	/* Classification */
42706439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
42716439Sml29623 		if (pr_val == NULL) {
42726439Sml29623 			err = EINVAL;
42736439Sml29623 			return (err);
42746439Sml29623 		}
42756439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
42766439Sml29623 
42776439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
42786439Sml29623 		    NULL, (char *)pr_val,
42796439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_tcp]);
42806439Sml29623 
42816439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
42826439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
42836439Sml29623 		    pr_name, result));
42846439Sml29623 
42856439Sml29623 		return (err);
42866439Sml29623 	}
42876439Sml29623 
42886439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
42896439Sml29623 		if (pr_val == NULL) {
42906439Sml29623 			err = EINVAL;
42916439Sml29623 			return (err);
42926439Sml29623 		}
42936439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
42946439Sml29623 
42956439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
42966439Sml29623 		    NULL, (char *)pr_val,
42976439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_udp]);
42986439Sml29623 
42996439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43006439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43016439Sml29623 		    pr_name, result));
43026439Sml29623 
43036439Sml29623 		return (err);
43046439Sml29623 	}
43056439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
43066439Sml29623 		if (pr_val == NULL) {
43076439Sml29623 			err = EINVAL;
43086439Sml29623 			return (err);
43096439Sml29623 		}
43106439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43116439Sml29623 
43126439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
43136439Sml29623 		    NULL, (char *)pr_val,
43146439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_ah]);
43156439Sml29623 
43166439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43176439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43186439Sml29623 		    pr_name, result));
43196439Sml29623 
43206439Sml29623 		return (err);
43216439Sml29623 	}
43226439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
43236439Sml29623 		if (pr_val == NULL) {
43246439Sml29623 			err = EINVAL;
43256439Sml29623 			return (err);
43266439Sml29623 		}
43276439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43286439Sml29623 
43296439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
43306439Sml29623 		    NULL, (char *)pr_val,
43316439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_sctp]);
43326439Sml29623 
43336439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43346439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43356439Sml29623 		    pr_name, result));
43366439Sml29623 
43376439Sml29623 		return (err);
43386439Sml29623 	}
43396439Sml29623 
43406439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
43416439Sml29623 		if (pr_val == NULL) {
43426439Sml29623 			err = EINVAL;
43436439Sml29623 			return (err);
43446439Sml29623 		}
43456439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43466439Sml29623 
43476439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
43486439Sml29623 		    NULL, (char *)pr_val,
43496439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_tcp]);
43506439Sml29623 
43516439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43526439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43536439Sml29623 		    pr_name, result));
43546439Sml29623 
43556439Sml29623 		return (err);
43566439Sml29623 	}
43576439Sml29623 
43586439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
43596439Sml29623 		if (pr_val == NULL) {
43606439Sml29623 			err = EINVAL;
43616439Sml29623 			return (err);
43626439Sml29623 		}
43636439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43646439Sml29623 
43656439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
43666439Sml29623 		    NULL, (char *)pr_val,
43676439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_udp]);
43686439Sml29623 
43696439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43706439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43716439Sml29623 		    pr_name, result));
43726439Sml29623 
43736439Sml29623 		return (err);
43746439Sml29623 	}
43756439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
43766439Sml29623 		if (pr_val == NULL) {
43776439Sml29623 			err = EINVAL;
43786439Sml29623 			return (err);
43796439Sml29623 		}
43806439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43816439Sml29623 
43826439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
43836439Sml29623 		    NULL, (char *)pr_val,
43846439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_ah]);
43856439Sml29623 
43866439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43876439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
43886439Sml29623 		    pr_name, result));
43896439Sml29623 
43906439Sml29623 		return (err);
43916439Sml29623 	}
43926439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
43936439Sml29623 		if (pr_val == NULL) {
43946439Sml29623 			err = EINVAL;
43956439Sml29623 			return (err);
43966439Sml29623 		}
43976439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
43986439Sml29623 
43996439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
44006439Sml29623 		    NULL, (char *)pr_val,
44016439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_sctp]);
44026439Sml29623 
44036439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44046439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
44056439Sml29623 		    pr_name, result));
44066439Sml29623 
44076439Sml29623 		return (err);
44086439Sml29623 	}
44096439Sml29623 
44106439Sml29623 	if (strcmp(pr_name, "_soft_lso_enable") == 0) {
44116439Sml29623 		if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
44126439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44136439Sml29623 			    "==> nxge_set_priv_prop: name %s (busy)", pr_name));
44146439Sml29623 			err = EBUSY;
44156439Sml29623 			return (err);
44166439Sml29623 		}
44176439Sml29623 		if (pr_val == NULL) {
44186439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44196439Sml29623 			    "==> nxge_set_priv_prop: name %s (null)", pr_name));
44206439Sml29623 			err = EINVAL;
44216439Sml29623 			return (err);
44226439Sml29623 		}
44236439Sml29623 
44246439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
44256439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44266439Sml29623 		    "<== nxge_set_priv_prop: name %s "
44276439Sml29623 		    "(lso %d pr_val %s value %d)",
44286439Sml29623 		    pr_name, nxgep->soft_lso_enable, pr_val, result));
44296439Sml29623 
44306439Sml29623 		if (result > 1 || result < 0) {
44316439Sml29623 			err = EINVAL;
44326439Sml29623 		} else {
44336439Sml29623 			if (nxgep->soft_lso_enable == (uint32_t)result) {
44346439Sml29623 				NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44356439Sml29623 				    "no change (%d %d)",
44366439Sml29623 				    nxgep->soft_lso_enable, result));
44376439Sml29623 				return (0);
44386439Sml29623 			}
44396439Sml29623 		}
44406439Sml29623 
44416439Sml29623 		nxgep->soft_lso_enable = (int)result;
44426439Sml29623 
44436439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44446439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
44456439Sml29623 		    pr_name, result));
44466439Sml29623 
44476439Sml29623 		return (err);
44486439Sml29623 	}
44496439Sml29623 
44506439Sml29623 	return (EINVAL);
44516439Sml29623 }
44526439Sml29623 
44536439Sml29623 static int
44546439Sml29623 nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
44556439Sml29623     void *pr_val)
44566439Sml29623 {
44576439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
44586439Sml29623 	char		valstr[MAXNAMELEN];
44596439Sml29623 	int		err = EINVAL;
44606439Sml29623 	uint_t		strsize;
44616439Sml29623 
44626439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44636439Sml29623 	    "==> nxge_get_priv_prop: property %s", pr_name));
44646439Sml29623 
44656439Sml29623 	/* function number */
44666439Sml29623 	if (strcmp(pr_name, "_function_number") == 0) {
44676439Sml29623 		(void) sprintf(valstr, "%d", nxgep->function_num);
44686439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44696439Sml29623 		    "==> nxge_get_priv_prop: name %s "
44706439Sml29623 		    "(value %d valstr %s)",
44716439Sml29623 		    pr_name, nxgep->function_num, valstr));
44726439Sml29623 
44736439Sml29623 		err = 0;
44746439Sml29623 		goto done;
44756439Sml29623 	}
44766439Sml29623 
44776439Sml29623 	/* Neptune firmware version */
44786439Sml29623 	if (strcmp(pr_name, "_fw_version") == 0) {
44796439Sml29623 		(void) sprintf(valstr, "%s", nxgep->vpd_info.ver);
44806439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
44816439Sml29623 		    "==> nxge_get_priv_prop: name %s "
44826439Sml29623 		    "(value %d valstr %s)",
44836439Sml29623 		    pr_name, nxgep->vpd_info.ver, valstr));
44846439Sml29623 
44856439Sml29623 		err = 0;
44866439Sml29623 		goto done;
44876439Sml29623 	}
44886439Sml29623 
44896439Sml29623 	/* port PHY mode */
44906439Sml29623 	if (strcmp(pr_name, "_port_mode") == 0) {
44916439Sml29623 		switch (nxgep->mac.portmode) {
44926439Sml29623 		case PORT_1G_COPPER:
44936439Sml29623 			(void) sprintf(valstr, "1G copper %s",
44946439Sml29623 			    nxgep->hot_swappable_phy ?
44956439Sml29623 			    "[Hot Swappable]" : "");
44966439Sml29623 			break;
44976439Sml29623 		case PORT_1G_FIBER:
44986439Sml29623 			(void) sprintf(valstr, "1G fiber %s",
44996439Sml29623 			    nxgep->hot_swappable_phy ?
45006439Sml29623 			    "[hot swappable]" : "");
45016439Sml29623 			break;
45026439Sml29623 		case PORT_10G_COPPER:
45036439Sml29623 			(void) sprintf(valstr, "10G copper %s",
45046439Sml29623 			    nxgep->hot_swappable_phy ?
45056439Sml29623 			    "[hot swappable]" : "");
45066439Sml29623 			break;
45076439Sml29623 		case PORT_10G_FIBER:
45086439Sml29623 			(void) sprintf(valstr, "10G fiber %s",
45096439Sml29623 			    nxgep->hot_swappable_phy ?
45106439Sml29623 			    "[hot swappable]" : "");
45116439Sml29623 			break;
45126439Sml29623 		case PORT_10G_SERDES:
45136439Sml29623 			(void) sprintf(valstr, "10G serdes %s",
45146439Sml29623 			    nxgep->hot_swappable_phy ?
45156439Sml29623 			    "[hot swappable]" : "");
45166439Sml29623 			break;
45176439Sml29623 		case PORT_1G_SERDES:
45186439Sml29623 			(void) sprintf(valstr, "1G serdes %s",
45196439Sml29623 			    nxgep->hot_swappable_phy ?
45206439Sml29623 			    "[hot swappable]" : "");
45216439Sml29623 			break;
45226439Sml29623 		case PORT_1G_RGMII_FIBER:
45236439Sml29623 			(void) sprintf(valstr, "1G rgmii fiber %s",
45246439Sml29623 			    nxgep->hot_swappable_phy ?
45256439Sml29623 			    "[hot swappable]" : "");
45266439Sml29623 			break;
45276439Sml29623 		case PORT_HSP_MODE:
4528*6444Sml29623 			(void) sprintf(valstr,
4529*6444Sml29623 			    "phy not present[hot swappable]");
45306439Sml29623 			break;
45316439Sml29623 		default:
45326439Sml29623 			(void) sprintf(valstr, "unknown %s",
45336439Sml29623 			    nxgep->hot_swappable_phy ?
45346439Sml29623 			    "[hot swappable]" : "");
45356439Sml29623 			break;
45366439Sml29623 		}
45376439Sml29623 
45386439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45396439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %s)",
45406439Sml29623 		    pr_name, valstr));
45416439Sml29623 
45426439Sml29623 		err = 0;
45436439Sml29623 		goto done;
45446439Sml29623 	}
45456439Sml29623 
45466439Sml29623 	/* Hot swappable PHY */
45476439Sml29623 	if (strcmp(pr_name, "_hot_swap_phy") == 0) {
45486439Sml29623 		(void) sprintf(valstr, "%s",
45496439Sml29623 		    nxgep->hot_swappable_phy ?
45506439Sml29623 		    "yes" : "no");
45516439Sml29623 
45526439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45536439Sml29623 		    "==> nxge_get_priv_prop: name %s "
45546439Sml29623 		    "(value %d valstr %s)",
45556439Sml29623 		    pr_name, nxgep->hot_swappable_phy, valstr));
45566439Sml29623 
45576439Sml29623 		err = 0;
45586439Sml29623 		goto done;
45596439Sml29623 	}
45606439Sml29623 
45616439Sml29623 
45626439Sml29623 	/* accept jumbo */
45636439Sml29623 	if (strcmp(pr_name, "_accept_jumbo") == 0) {
45646439Sml29623 		(void) sprintf(valstr, "%d", nxgep->mac.is_jumbo);
45656439Sml29623 		err = 0;
45666439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45676439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d (%d, %d))",
45686439Sml29623 		    pr_name,
45696439Sml29623 		    (uint32_t)param_arr[param_accept_jumbo].value,
45706439Sml29623 		    nxgep->mac.is_jumbo,
45716439Sml29623 		    nxge_jumbo_enable));
45726439Sml29623 
45736439Sml29623 		goto done;
45746439Sml29623 	}
45756439Sml29623 
45766439Sml29623 	/* Receive Interrupt Blanking Parameters */
45776439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
45786439Sml29623 		(void) sprintf(valstr, "%d", nxgep->intr_timeout);
45796439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45806439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
45816439Sml29623 		    pr_name,
45826439Sml29623 		    (uint32_t)nxgep->intr_timeout));
45836439Sml29623 		err = 0;
45846439Sml29623 		goto done;
45856439Sml29623 	}
45866439Sml29623 
45876439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
45886439Sml29623 		(void) sprintf(valstr, "%d", nxgep->intr_threshold);
45896439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45906439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
45916439Sml29623 		    pr_name, (uint32_t)nxgep->intr_threshold));
45926439Sml29623 
45936439Sml29623 		err = 0;
45946439Sml29623 		goto done;
45956439Sml29623 	}
45966439Sml29623 
45976439Sml29623 	/* Classification and Load Distribution Configuration */
45986439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
45996439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46006439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_tcp]);
46016439Sml29623 
46026439Sml29623 		(void) sprintf(valstr, "%x",
46036439Sml29623 		    (int)param_arr[param_class_opt_ipv4_tcp].value);
46046439Sml29623 
46056439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46066439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46076439Sml29623 		goto done;
46086439Sml29623 	}
46096439Sml29623 
46106439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
46116439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46126439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_udp]);
46136439Sml29623 
46146439Sml29623 		(void) sprintf(valstr, "%x",
46156439Sml29623 		    (int)param_arr[param_class_opt_ipv4_udp].value);
46166439Sml29623 
46176439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46186439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46196439Sml29623 		goto done;
46206439Sml29623 	}
46216439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
46226439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46236439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_ah]);
46246439Sml29623 
46256439Sml29623 		(void) sprintf(valstr, "%x",
46266439Sml29623 		    (int)param_arr[param_class_opt_ipv4_ah].value);
46276439Sml29623 
46286439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46296439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46306439Sml29623 		goto done;
46316439Sml29623 	}
46326439Sml29623 
46336439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
46346439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46356439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_sctp]);
46366439Sml29623 
46376439Sml29623 		(void) printf(valstr, "%x",
46386439Sml29623 		    (int)param_arr[param_class_opt_ipv4_sctp].value);
46396439Sml29623 
46406439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46416439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46426439Sml29623 		goto done;
46436439Sml29623 	}
46446439Sml29623 
46456439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
46466439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46476439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_tcp]);
46486439Sml29623 
46496439Sml29623 		(void) sprintf(valstr, "%x",
46506439Sml29623 		    (int)param_arr[param_class_opt_ipv6_tcp].value);
46516439Sml29623 
46526439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46536439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46546439Sml29623 		err = 0;
46556439Sml29623 		goto done;
46566439Sml29623 	}
46576439Sml29623 
46586439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
46596439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46606439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_udp]);
46616439Sml29623 
46626439Sml29623 		(void) sprintf(valstr, "%x",
46636439Sml29623 		    (int)param_arr[param_class_opt_ipv6_udp].value);
46646439Sml29623 
46656439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46666439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46676439Sml29623 		goto done;
46686439Sml29623 	}
46696439Sml29623 
46706439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
46716439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46726439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_ah]);
46736439Sml29623 
46746439Sml29623 		(void) sprintf(valstr, "%x",
46756439Sml29623 		    (int)param_arr[param_class_opt_ipv6_ah].value);
46766439Sml29623 
46776439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46786439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46796439Sml29623 		goto done;
46806439Sml29623 	}
46816439Sml29623 
46826439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
46836439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
46846439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_sctp]);
46856439Sml29623 
46866439Sml29623 		(void) sprintf(valstr, "%x",
46876439Sml29623 		    (int)param_arr[param_class_opt_ipv6_sctp].value);
46886439Sml29623 
46896439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46906439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
46916439Sml29623 		goto done;
46926439Sml29623 	}
46936439Sml29623 
46946439Sml29623 	/* Software LSO */
46956439Sml29623 	if (strcmp(pr_name, "_soft_lso_enable") == 0) {
46966439Sml29623 		(void) sprintf(valstr, "%d", nxgep->soft_lso_enable);
46976439Sml29623 		err = 0;
46986439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46996439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
47006439Sml29623 		    pr_name, nxgep->soft_lso_enable));
47016439Sml29623 
47026439Sml29623 		goto done;
47036439Sml29623 	}
47046439Sml29623 
47056439Sml29623 done:
47066439Sml29623 	if (err == 0) {
47076439Sml29623 		strsize = (uint_t)strlen(valstr);
47086439Sml29623 		if (pr_valsize < strsize) {
47096439Sml29623 			err = ENOBUFS;
47106439Sml29623 		} else {
47116439Sml29623 			(void) strlcpy(pr_val, valstr, pr_valsize);
47126439Sml29623 		}
47136439Sml29623 	}
47146439Sml29623 
47156439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
47166439Sml29623 	    "<== nxge_get_priv_prop: return %d", err));
47176439Sml29623 	return (err);
47186439Sml29623 }
47196439Sml29623 
47203859Sml29623 /*
47213859Sml29623  * Module loading and removing entry points.
47223859Sml29623  */
47233859Sml29623 
47243859Sml29623 static	struct cb_ops 	nxge_cb_ops = {
47253859Sml29623 	nodev,			/* cb_open */
47263859Sml29623 	nodev,			/* cb_close */
47273859Sml29623 	nodev,			/* cb_strategy */
47283859Sml29623 	nodev,			/* cb_print */
47293859Sml29623 	nodev,			/* cb_dump */
47303859Sml29623 	nodev,			/* cb_read */
47313859Sml29623 	nodev,			/* cb_write */
47323859Sml29623 	nodev,			/* cb_ioctl */
47333859Sml29623 	nodev,			/* cb_devmap */
47343859Sml29623 	nodev,			/* cb_mmap */
47353859Sml29623 	nodev,			/* cb_segmap */
47363859Sml29623 	nochpoll,		/* cb_chpoll */
47373859Sml29623 	ddi_prop_op,		/* cb_prop_op */
47383859Sml29623 	NULL,
47393859Sml29623 	D_MP, 			/* cb_flag */
47403859Sml29623 	CB_REV,			/* rev */
47413859Sml29623 	nodev,			/* int (*cb_aread)() */
47423859Sml29623 	nodev			/* int (*cb_awrite)() */
47433859Sml29623 };
47443859Sml29623 
47453859Sml29623 static struct dev_ops nxge_dev_ops = {
47463859Sml29623 	DEVO_REV,		/* devo_rev */
47473859Sml29623 	0,			/* devo_refcnt */
47483859Sml29623 	nulldev,
47493859Sml29623 	nulldev,		/* devo_identify */
47503859Sml29623 	nulldev,		/* devo_probe */
47513859Sml29623 	nxge_attach,		/* devo_attach */
47523859Sml29623 	nxge_detach,		/* devo_detach */
47533859Sml29623 	nodev,			/* devo_reset */
47543859Sml29623 	&nxge_cb_ops,		/* devo_cb_ops */
47553859Sml29623 	(struct bus_ops *)NULL, /* devo_bus_ops	*/
47563859Sml29623 	ddi_power		/* devo_power */
47573859Sml29623 };
47583859Sml29623 
47593859Sml29623 extern	struct	mod_ops	mod_driverops;
47603859Sml29623 
47614977Sraghus #define	NXGE_DESC_VER		"Sun NIU 10Gb Ethernet"
47623859Sml29623 
47633859Sml29623 /*
47643859Sml29623  * Module linkage information for the kernel.
47653859Sml29623  */
47663859Sml29623 static struct modldrv 	nxge_modldrv = {
47673859Sml29623 	&mod_driverops,
47683859Sml29623 	NXGE_DESC_VER,
47693859Sml29623 	&nxge_dev_ops
47703859Sml29623 };
47713859Sml29623 
47723859Sml29623 static struct modlinkage modlinkage = {
47733859Sml29623 	MODREV_1, (void *) &nxge_modldrv, NULL
47743859Sml29623 };
47753859Sml29623 
47763859Sml29623 int
47773859Sml29623 _init(void)
47783859Sml29623 {
47793859Sml29623 	int		status;
47803859Sml29623 
47813859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init"));
47823859Sml29623 	mac_init_ops(&nxge_dev_ops, "nxge");
47833859Sml29623 	status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0);
47843859Sml29623 	if (status != 0) {
47853859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
47863859Sml29623 			"failed to init device soft state"));
47873859Sml29623 		goto _init_exit;
47883859Sml29623 	}
47893859Sml29623 	status = mod_install(&modlinkage);
47903859Sml29623 	if (status != 0) {
47913859Sml29623 		ddi_soft_state_fini(&nxge_list);
47923859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed"));
47933859Sml29623 		goto _init_exit;
47943859Sml29623 	}
47953859Sml29623 
47963859Sml29623 	MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL);
47973859Sml29623 
47983859Sml29623 _init_exit:
47993859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status));
48003859Sml29623 
48013859Sml29623 	return (status);
48023859Sml29623 }
48033859Sml29623 
48043859Sml29623 int
48053859Sml29623 _fini(void)
48063859Sml29623 {
48073859Sml29623 	int		status;
48083859Sml29623 
48093859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini"));
48103859Sml29623 
48113859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove"));
48123859Sml29623 
48133859Sml29623 	if (nxge_mblks_pending)
48143859Sml29623 		return (EBUSY);
48153859Sml29623 
48163859Sml29623 	status = mod_remove(&modlinkage);
48173859Sml29623 	if (status != DDI_SUCCESS) {
48183859Sml29623 		NXGE_DEBUG_MSG((NULL, MOD_CTL,
48193859Sml29623 			    "Module removal failed 0x%08x",
48203859Sml29623 			    status));
48213859Sml29623 		goto _fini_exit;
48223859Sml29623 	}
48233859Sml29623 
48243859Sml29623 	mac_fini_ops(&nxge_dev_ops);
48253859Sml29623 
48263859Sml29623 	ddi_soft_state_fini(&nxge_list);
48273859Sml29623 
48283859Sml29623 	MUTEX_DESTROY(&nxge_common_lock);
48293859Sml29623 _fini_exit:
48303859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status));
48313859Sml29623 
48323859Sml29623 	return (status);
48333859Sml29623 }
48343859Sml29623 
48353859Sml29623 int
48363859Sml29623 _info(struct modinfo *modinfop)
48373859Sml29623 {
48383859Sml29623 	int		status;
48393859Sml29623 
48403859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info"));
48413859Sml29623 	status = mod_info(&modlinkage, modinfop);
48423859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status));
48433859Sml29623 
48443859Sml29623 	return (status);
48453859Sml29623 }
48463859Sml29623 
48473859Sml29623 /*ARGSUSED*/
48483859Sml29623 static nxge_status_t
48493859Sml29623 nxge_add_intrs(p_nxge_t nxgep)
48503859Sml29623 {
48513859Sml29623 
48523859Sml29623 	int		intr_types;
48533859Sml29623 	int		type = 0;
48543859Sml29623 	int		ddi_status = DDI_SUCCESS;
48553859Sml29623 	nxge_status_t	status = NXGE_OK;
48563859Sml29623 
48573859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs"));
48583859Sml29623 
48593859Sml29623 	nxgep->nxge_intr_type.intr_registered = B_FALSE;
48603859Sml29623 	nxgep->nxge_intr_type.intr_enabled = B_FALSE;
48613859Sml29623 	nxgep->nxge_intr_type.msi_intx_cnt = 0;
48623859Sml29623 	nxgep->nxge_intr_type.intr_added = 0;
48633859Sml29623 	nxgep->nxge_intr_type.niu_msi_enable = B_FALSE;
48643859Sml29623 	nxgep->nxge_intr_type.intr_type = 0;
48653859Sml29623 
48663859Sml29623 	if (nxgep->niu_type == N2_NIU) {
48673859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
48683859Sml29623 	} else if (nxge_msi_enable) {
48693859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
48703859Sml29623 	}
48713859Sml29623 
48723859Sml29623 	/* Get the supported interrupt types */
48733859Sml29623 	if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types))
48743859Sml29623 			!= DDI_SUCCESS) {
48753859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: "
48763859Sml29623 			"ddi_intr_get_supported_types failed: status 0x%08x",
48773859Sml29623 			ddi_status));
48783859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
48793859Sml29623 	}
48803859Sml29623 	nxgep->nxge_intr_type.intr_types = intr_types;
48813859Sml29623 
48823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
48833859Sml29623 		"ddi_intr_get_supported_types: 0x%08x", intr_types));
48843859Sml29623 
48853859Sml29623 	/*
48863859Sml29623 	 * Solaris MSIX is not supported yet. use MSI for now.
48873859Sml29623 	 * nxge_msi_enable (1):
48883859Sml29623 	 *	1 - MSI		2 - MSI-X	others - FIXED
48893859Sml29623 	 */
48903859Sml29623 	switch (nxge_msi_enable) {
48913859Sml29623 	default:
48923859Sml29623 		type = DDI_INTR_TYPE_FIXED;
48933859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
48943859Sml29623 			"use fixed (intx emulation) type %08x",
48953859Sml29623 			type));
48963859Sml29623 		break;
48973859Sml29623 
48983859Sml29623 	case 2:
48993859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
49003859Sml29623 			"ddi_intr_get_supported_types: 0x%08x", intr_types));
49013859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSIX) {
49023859Sml29623 			type = DDI_INTR_TYPE_MSIX;
49033859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
49043859Sml29623 				"ddi_intr_get_supported_types: MSIX 0x%08x",
49053859Sml29623 				type));
49063859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSI) {
49073859Sml29623 			type = DDI_INTR_TYPE_MSI;
49083859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
49093859Sml29623 				"ddi_intr_get_supported_types: MSI 0x%08x",
49103859Sml29623 				type));
49113859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
49123859Sml29623 			type = DDI_INTR_TYPE_FIXED;
49133859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
49143859Sml29623 				"ddi_intr_get_supported_types: MSXED0x%08x",
49153859Sml29623 				type));
49163859Sml29623 		}
49173859Sml29623 		break;
49183859Sml29623 
49193859Sml29623 	case 1:
49203859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSI) {
49213859Sml29623 			type = DDI_INTR_TYPE_MSI;
49223859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
49233859Sml29623 				"ddi_intr_get_supported_types: MSI 0x%08x",
49243859Sml29623 				type));
49253859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSIX) {
49263859Sml29623 			type = DDI_INTR_TYPE_MSIX;
49273859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
49283859Sml29623 				"ddi_intr_get_supported_types: MSIX 0x%08x",
49293859Sml29623 				type));
49303859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
49313859Sml29623 			type = DDI_INTR_TYPE_FIXED;
49323859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
49333859Sml29623 				"ddi_intr_get_supported_types: MSXED0x%08x",
49343859Sml29623 				type));
49353859Sml29623 		}
49363859Sml29623 	}
49373859Sml29623 
49383859Sml29623 	nxgep->nxge_intr_type.intr_type = type;
49393859Sml29623 	if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI ||
49403859Sml29623 		type == DDI_INTR_TYPE_FIXED) &&
49413859Sml29623 			nxgep->nxge_intr_type.niu_msi_enable) {
49423859Sml29623 		if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) {
49433859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
49443859Sml29623 				    " nxge_add_intrs: "
49453859Sml29623 				    " nxge_add_intrs_adv failed: status 0x%08x",
49463859Sml29623 				    status));
49473859Sml29623 			return (status);
49483859Sml29623 		} else {
49493859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
49503859Sml29623 			"interrupts registered : type %d", type));
49513859Sml29623 			nxgep->nxge_intr_type.intr_registered = B_TRUE;
49523859Sml29623 
49533859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
49543859Sml29623 				"\nAdded advanced nxge add_intr_adv "
49553859Sml29623 					"intr type 0x%x\n", type));
49563859Sml29623 
49573859Sml29623 			return (status);
49583859Sml29623 		}
49593859Sml29623 	}
49603859Sml29623 
49613859Sml29623 	if (!nxgep->nxge_intr_type.intr_registered) {
49623859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: "
49633859Sml29623 			"failed to register interrupts"));
49643859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
49653859Sml29623 	}
49663859Sml29623 
49673859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs"));
49683859Sml29623 	return (status);
49693859Sml29623 }
49703859Sml29623 
49713859Sml29623 /*ARGSUSED*/
49723859Sml29623 static nxge_status_t
49733859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep)
49743859Sml29623 {
49753859Sml29623 
49763859Sml29623 	int		ddi_status = DDI_SUCCESS;
49773859Sml29623 	nxge_status_t	status = NXGE_OK;
49783859Sml29623 
49793859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs"));
49803859Sml29623 
49813859Sml29623 	nxgep->resched_id = NULL;
49823859Sml29623 	nxgep->resched_running = B_FALSE;
49833859Sml29623 	ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW,
49843859Sml29623 			&nxgep->resched_id,
49853859Sml29623 		NULL, NULL, nxge_reschedule, (caddr_t)nxgep);
49863859Sml29623 	if (ddi_status != DDI_SUCCESS) {
49873859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: "
49883859Sml29623 			"ddi_add_softintrs failed: status 0x%08x",
49893859Sml29623 			ddi_status));
49903859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
49913859Sml29623 	}
49923859Sml29623 
49933859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs"));
49943859Sml29623 
49953859Sml29623 	return (status);
49963859Sml29623 }
49973859Sml29623 
49983859Sml29623 static nxge_status_t
49993859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep)
50003859Sml29623 {
50013859Sml29623 	int		intr_type;
50023859Sml29623 	p_nxge_intr_t	intrp;
50033859Sml29623 
50043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv"));
50053859Sml29623 
50063859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
50073859Sml29623 	intr_type = intrp->intr_type;
50083859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x",
50093859Sml29623 		intr_type));
50103859Sml29623 
50113859Sml29623 	switch (intr_type) {
50123859Sml29623 	case DDI_INTR_TYPE_MSI: /* 0x2 */
50133859Sml29623 	case DDI_INTR_TYPE_MSIX: /* 0x4 */
50143859Sml29623 		return (nxge_add_intrs_adv_type(nxgep, intr_type));
50153859Sml29623 
50163859Sml29623 	case DDI_INTR_TYPE_FIXED: /* 0x1 */
50173859Sml29623 		return (nxge_add_intrs_adv_type_fix(nxgep, intr_type));
50183859Sml29623 
50193859Sml29623 	default:
50203859Sml29623 		return (NXGE_ERROR);
50213859Sml29623 	}
50223859Sml29623 }
50233859Sml29623 
50243859Sml29623 
50253859Sml29623 /*ARGSUSED*/
50263859Sml29623 static nxge_status_t
50273859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type)
50283859Sml29623 {
50293859Sml29623 	dev_info_t		*dip = nxgep->dip;
50303859Sml29623 	p_nxge_ldg_t		ldgp;
50313859Sml29623 	p_nxge_intr_t		intrp;
50323859Sml29623 	uint_t			*inthandler;
50333859Sml29623 	void			*arg1, *arg2;
50343859Sml29623 	int			behavior;
50355013Sml29623 	int			nintrs, navail, nrequest;
50363859Sml29623 	int			nactual, nrequired;
50373859Sml29623 	int			inum = 0;
50383859Sml29623 	int			x, y;
50393859Sml29623 	int			ddi_status = DDI_SUCCESS;
50403859Sml29623 	nxge_status_t		status = NXGE_OK;
50413859Sml29623 
50423859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type"));
50433859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
50443859Sml29623 	intrp->start_inum = 0;
50453859Sml29623 
50463859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
50473859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
50483859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
50493859Sml29623 			"ddi_intr_get_nintrs() failed, status: 0x%x%, "
50503859Sml29623 			    "nintrs: %d", ddi_status, nintrs));
50513859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
50523859Sml29623 	}
50533859Sml29623 
50543859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
50553859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
50563859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
50573859Sml29623 			"ddi_intr_get_navail() failed, status: 0x%x%, "
50583859Sml29623 			    "nintrs: %d", ddi_status, navail));
50593859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
50603859Sml29623 	}
50613859Sml29623 
50623859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
50633859Sml29623 		"ddi_intr_get_navail() returned: nintrs %d, navail %d",
50643859Sml29623 		    nintrs, navail));
50653859Sml29623 
50665013Sml29623 	/* PSARC/2007/453 MSI-X interrupt limit override */
50675013Sml29623 	if (int_type == DDI_INTR_TYPE_MSIX) {
50685013Sml29623 		nrequest = nxge_create_msi_property(nxgep);
50695013Sml29623 		if (nrequest < navail) {
50705013Sml29623 			navail = nrequest;
50715013Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
50725013Sml29623 			    "nxge_add_intrs_adv_type: nintrs %d "
50735013Sml29623 			    "navail %d (nrequest %d)",
50745013Sml29623 			    nintrs, navail, nrequest));
50755013Sml29623 		}
50765013Sml29623 	}
50775013Sml29623 
50783859Sml29623 	if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) {
50793859Sml29623 		/* MSI must be power of 2 */
50803859Sml29623 		if ((navail & 16) == 16) {
50813859Sml29623 			navail = 16;
50823859Sml29623 		} else if ((navail & 8) == 8) {
50833859Sml29623 			navail = 8;
50843859Sml29623 		} else if ((navail & 4) == 4) {
50853859Sml29623 			navail = 4;
50863859Sml29623 		} else if ((navail & 2) == 2) {
50873859Sml29623 			navail = 2;
50883859Sml29623 		} else {
50893859Sml29623 			navail = 1;
50903859Sml29623 		}
50913859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
50923859Sml29623 			"ddi_intr_get_navail(): (msi power of 2) nintrs %d, "
50933859Sml29623 			"navail %d", nintrs, navail));
50943859Sml29623 	}
50953859Sml29623 
50963859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
50973859Sml29623 			DDI_INTR_ALLOC_NORMAL);
50983859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
50993859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
51003859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
51013859Sml29623 		    navail, &nactual, behavior);
51023859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
51033859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
51043859Sml29623 				    " ddi_intr_alloc() failed: %d",
51053859Sml29623 				    ddi_status));
51063859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
51073859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
51083859Sml29623 	}
51093859Sml29623 
51103859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
51113859Sml29623 			(uint_t *)&intrp->pri)) != DDI_SUCCESS) {
51123859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
51133859Sml29623 				    " ddi_intr_get_pri() failed: %d",
51143859Sml29623 				    ddi_status));
51153859Sml29623 		/* Free already allocated interrupts */
51163859Sml29623 		for (y = 0; y < nactual; y++) {
51173859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
51183859Sml29623 		}
51193859Sml29623 
51203859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
51213859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
51223859Sml29623 	}
51233859Sml29623 
51243859Sml29623 	nrequired = 0;
51253859Sml29623 	switch (nxgep->niu_type) {
51263859Sml29623 	default:
51273859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
51283859Sml29623 		break;
51293859Sml29623 
51303859Sml29623 	case N2_NIU:
51313859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
51323859Sml29623 		break;
51333859Sml29623 	}
51343859Sml29623 
51353859Sml29623 	if (status != NXGE_OK) {
51363859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
51373859Sml29623 			"nxge_add_intrs_adv_typ:nxge_ldgv_init "
51383859Sml29623 			"failed: 0x%x", status));
51393859Sml29623 		/* Free already allocated interrupts */
51403859Sml29623 		for (y = 0; y < nactual; y++) {
51413859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
51423859Sml29623 		}
51433859Sml29623 
51443859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
51453859Sml29623 		return (status);
51463859Sml29623 	}
51473859Sml29623 
51483859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
51493859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
51503859Sml29623 		ldgp->vector = (uint8_t)x;
51513859Sml29623 		ldgp->intdata = SID_DATA(ldgp->func, x);
51523859Sml29623 		arg1 = ldgp->ldvp;
51533859Sml29623 		arg2 = nxgep;
51543859Sml29623 		if (ldgp->nldvs == 1) {
51553859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
51563859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
51573859Sml29623 				"nxge_add_intrs_adv_type: "
51583859Sml29623 				"arg1 0x%x arg2 0x%x: "
51593859Sml29623 				"1-1 int handler (entry %d intdata 0x%x)\n",
51603859Sml29623 				arg1, arg2,
51613859Sml29623 				x, ldgp->intdata));
51623859Sml29623 		} else if (ldgp->nldvs > 1) {
51633859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
51643859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
51653859Sml29623 				"nxge_add_intrs_adv_type: "
51663859Sml29623 				"arg1 0x%x arg2 0x%x: "
51673859Sml29623 				"nldevs %d int handler "
51683859Sml29623 				"(entry %d intdata 0x%x)\n",
51693859Sml29623 				arg1, arg2,
51703859Sml29623 				ldgp->nldvs, x, ldgp->intdata));
51713859Sml29623 		}
51723859Sml29623 
51733859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
51743859Sml29623 			"==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d "
51753859Sml29623 			"htable 0x%llx", x, intrp->htable[x]));
51763859Sml29623 
51773859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
51783859Sml29623 			(ddi_intr_handler_t *)inthandler, arg1, arg2))
51793859Sml29623 				!= DDI_SUCCESS) {
51803859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
51813859Sml29623 				"==> nxge_add_intrs_adv_type: failed #%d "
51823859Sml29623 				"status 0x%x", x, ddi_status));
51833859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
51843859Sml29623 				(void) ddi_intr_remove_handler(
51853859Sml29623 						intrp->htable[y]);
51863859Sml29623 			}
51873859Sml29623 			/* Free already allocated intr */
51883859Sml29623 			for (y = 0; y < nactual; y++) {
51893859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
51903859Sml29623 			}
51913859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
51923859Sml29623 
51933859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
51943859Sml29623 
51953859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
51963859Sml29623 		}
51973859Sml29623 		intrp->intr_added++;
51983859Sml29623 	}
51993859Sml29623 
52003859Sml29623 	intrp->msi_intx_cnt = nactual;
52013859Sml29623 
52023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
52033859Sml29623 		"Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d",
52043859Sml29623 		navail, nactual,
52053859Sml29623 		intrp->msi_intx_cnt,
52063859Sml29623 		intrp->intr_added));
52073859Sml29623 
52083859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
52093859Sml29623 
52103859Sml29623 	(void) nxge_intr_ldgv_init(nxgep);
52113859Sml29623 
52123859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type"));
52133859Sml29623 
52143859Sml29623 	return (status);
52153859Sml29623 }
52163859Sml29623 
52173859Sml29623 /*ARGSUSED*/
52183859Sml29623 static nxge_status_t
52193859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type)
52203859Sml29623 {
52213859Sml29623 	dev_info_t		*dip = nxgep->dip;
52223859Sml29623 	p_nxge_ldg_t		ldgp;
52233859Sml29623 	p_nxge_intr_t		intrp;
52243859Sml29623 	uint_t			*inthandler;
52253859Sml29623 	void			*arg1, *arg2;
52263859Sml29623 	int			behavior;
52273859Sml29623 	int			nintrs, navail;
52283859Sml29623 	int			nactual, nrequired;
52293859Sml29623 	int			inum = 0;
52303859Sml29623 	int			x, y;
52313859Sml29623 	int			ddi_status = DDI_SUCCESS;
52323859Sml29623 	nxge_status_t		status = NXGE_OK;
52333859Sml29623 
52343859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix"));
52353859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
52363859Sml29623 	intrp->start_inum = 0;
52373859Sml29623 
52383859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
52393859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
52403859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
52413859Sml29623 			"ddi_intr_get_nintrs() failed, status: 0x%x%, "
52423859Sml29623 			    "nintrs: %d", status, nintrs));
52433859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
52443859Sml29623 	}
52453859Sml29623 
52463859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
52473859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
52483859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
52493859Sml29623 			"ddi_intr_get_navail() failed, status: 0x%x%, "
52503859Sml29623 			    "nintrs: %d", ddi_status, navail));
52513859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
52523859Sml29623 	}
52533859Sml29623 
52543859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
52553859Sml29623 		"ddi_intr_get_navail() returned: nintrs %d, naavail %d",
52563859Sml29623 		    nintrs, navail));
52573859Sml29623 
52583859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
52593859Sml29623 			DDI_INTR_ALLOC_NORMAL);
52603859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
52613859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
52623859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
52633859Sml29623 		    navail, &nactual, behavior);
52643859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
52653859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
52663859Sml29623 			    " ddi_intr_alloc() failed: %d",
52673859Sml29623 			    ddi_status));
52683859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
52693859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
52703859Sml29623 	}
52713859Sml29623 
52723859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
52733859Sml29623 			(uint_t *)&intrp->pri)) != DDI_SUCCESS) {
52743859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
52753859Sml29623 				    " ddi_intr_get_pri() failed: %d",
52763859Sml29623 				    ddi_status));
52773859Sml29623 		/* Free already allocated interrupts */
52783859Sml29623 		for (y = 0; y < nactual; y++) {
52793859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
52803859Sml29623 		}
52813859Sml29623 
52823859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
52833859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
52843859Sml29623 	}
52853859Sml29623 
52863859Sml29623 	nrequired = 0;
52873859Sml29623 	switch (nxgep->niu_type) {
52883859Sml29623 	default:
52893859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
52903859Sml29623 		break;
52913859Sml29623 
52923859Sml29623 	case N2_NIU:
52933859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
52943859Sml29623 		break;
52953859Sml29623 	}
52963859Sml29623 
52973859Sml29623 	if (status != NXGE_OK) {
52983859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
52993859Sml29623 			"nxge_add_intrs_adv_type_fix:nxge_ldgv_init "
53003859Sml29623 			"failed: 0x%x", status));
53013859Sml29623 		/* Free already allocated interrupts */
53023859Sml29623 		for (y = 0; y < nactual; y++) {
53033859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
53043859Sml29623 		}
53053859Sml29623 
53063859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
53073859Sml29623 		return (status);
53083859Sml29623 	}
53093859Sml29623 
53103859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
53113859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
53123859Sml29623 		ldgp->vector = (uint8_t)x;
53133859Sml29623 		if (nxgep->niu_type != N2_NIU) {
53143859Sml29623 			ldgp->intdata = SID_DATA(ldgp->func, x);
53153859Sml29623 		}
53163859Sml29623 
53173859Sml29623 		arg1 = ldgp->ldvp;
53183859Sml29623 		arg2 = nxgep;
53193859Sml29623 		if (ldgp->nldvs == 1) {
53203859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
53213859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
53223859Sml29623 				"nxge_add_intrs_adv_type_fix: "
53233859Sml29623 				"1-1 int handler(%d) ldg %d ldv %d "
53243859Sml29623 				"arg1 $%p arg2 $%p\n",
53253859Sml29623 				x, ldgp->ldg, ldgp->ldvp->ldv,
53263859Sml29623 				arg1, arg2));
53273859Sml29623 		} else if (ldgp->nldvs > 1) {
53283859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
53293859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
53303859Sml29623 				"nxge_add_intrs_adv_type_fix: "
53313859Sml29623 				"shared ldv %d int handler(%d) ldv %d ldg %d"
53323859Sml29623 				"arg1 0x%016llx arg2 0x%016llx\n",
53333859Sml29623 				x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv,
53343859Sml29623 				arg1, arg2));
53353859Sml29623 		}
53363859Sml29623 
53373859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
53383859Sml29623 			(ddi_intr_handler_t *)inthandler, arg1, arg2))
53393859Sml29623 				!= DDI_SUCCESS) {
53403859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
53413859Sml29623 				"==> nxge_add_intrs_adv_type_fix: failed #%d "
53423859Sml29623 				"status 0x%x", x, ddi_status));
53433859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
53443859Sml29623 				(void) ddi_intr_remove_handler(
53453859Sml29623 						intrp->htable[y]);
53463859Sml29623 			}
53473859Sml29623 			for (y = 0; y < nactual; y++) {
53483859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
53493859Sml29623 			}
53503859Sml29623 			/* Free already allocated intr */
53513859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
53523859Sml29623 
53533859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
53543859Sml29623 
53553859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
53563859Sml29623 		}
53573859Sml29623 		intrp->intr_added++;
53583859Sml29623 	}
53593859Sml29623 
53603859Sml29623 	intrp->msi_intx_cnt = nactual;
53613859Sml29623 
53623859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
53633859Sml29623 
53643859Sml29623 	status = nxge_intr_ldgv_init(nxgep);
53653859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix"));
53663859Sml29623 
53673859Sml29623 	return (status);
53683859Sml29623 }
53693859Sml29623 
53703859Sml29623 static void
53713859Sml29623 nxge_remove_intrs(p_nxge_t nxgep)
53723859Sml29623 {
53733859Sml29623 	int		i, inum;
53743859Sml29623 	p_nxge_intr_t	intrp;
53753859Sml29623 
53763859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs"));
53773859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
53783859Sml29623 	if (!intrp->intr_registered) {
53793859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
53803859Sml29623 			"<== nxge_remove_intrs: interrupts not registered"));
53813859Sml29623 		return;
53823859Sml29623 	}
53833859Sml29623 
53843859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced"));
53853859Sml29623 
53863859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
53873859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
53883859Sml29623 			intrp->intr_added);
53893859Sml29623 	} else {
53903859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
53913859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
53923859Sml29623 		}
53933859Sml29623 	}
53943859Sml29623 
53953859Sml29623 	for (inum = 0; inum < intrp->intr_added; inum++) {
53963859Sml29623 		if (intrp->htable[inum]) {
53973859Sml29623 			(void) ddi_intr_remove_handler(intrp->htable[inum]);
53983859Sml29623 		}
53993859Sml29623 	}
54003859Sml29623 
54013859Sml29623 	for (inum = 0; inum < intrp->msi_intx_cnt; inum++) {
54023859Sml29623 		if (intrp->htable[inum]) {
54033859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
54043859Sml29623 				"nxge_remove_intrs: ddi_intr_free inum %d "
54053859Sml29623 				"msi_intx_cnt %d intr_added %d",
54063859Sml29623 				inum,
54073859Sml29623 				intrp->msi_intx_cnt,
54083859Sml29623 				intrp->intr_added));
54093859Sml29623 
54103859Sml29623 			(void) ddi_intr_free(intrp->htable[inum]);
54113859Sml29623 		}
54123859Sml29623 	}
54133859Sml29623 
54143859Sml29623 	kmem_free(intrp->htable, intrp->intr_size);
54153859Sml29623 	intrp->intr_registered = B_FALSE;
54163859Sml29623 	intrp->intr_enabled = B_FALSE;
54173859Sml29623 	intrp->msi_intx_cnt = 0;
54183859Sml29623 	intrp->intr_added = 0;
54193859Sml29623 
54203859Sml29623 	(void) nxge_ldgv_uninit(nxgep);
54213859Sml29623 
54225013Sml29623 	(void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip,
54235013Sml29623 	    "#msix-request");
54245013Sml29623 
54253859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs"));
54263859Sml29623 }
54273859Sml29623 
54283859Sml29623 /*ARGSUSED*/
54293859Sml29623 static void
54303859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep)
54313859Sml29623 {
54323859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs"));
54333859Sml29623 	if (nxgep->resched_id) {
54343859Sml29623 		ddi_remove_softintr(nxgep->resched_id);
54353859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
54363859Sml29623 			"==> nxge_remove_soft_intrs: removed"));
54373859Sml29623 		nxgep->resched_id = NULL;
54383859Sml29623 	}
54393859Sml29623 
54403859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs"));
54413859Sml29623 }
54423859Sml29623 
54433859Sml29623 /*ARGSUSED*/
54443859Sml29623 static void
54453859Sml29623 nxge_intrs_enable(p_nxge_t nxgep)
54463859Sml29623 {
54473859Sml29623 	p_nxge_intr_t	intrp;
54483859Sml29623 	int		i;
54493859Sml29623 	int		status;
54503859Sml29623 
54513859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable"));
54523859Sml29623 
54533859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
54543859Sml29623 
54553859Sml29623 	if (!intrp->intr_registered) {
54563859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: "
54573859Sml29623 			"interrupts are not registered"));
54583859Sml29623 		return;
54593859Sml29623 	}
54603859Sml29623 
54613859Sml29623 	if (intrp->intr_enabled) {
54623859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
54633859Sml29623 			"<== nxge_intrs_enable: already enabled"));
54643859Sml29623 		return;
54653859Sml29623 	}
54663859Sml29623 
54673859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
54683859Sml29623 		status = ddi_intr_block_enable(intrp->htable,
54693859Sml29623 			intrp->intr_added);
54703859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
54713859Sml29623 			"block enable - status 0x%x total inums #%d\n",
54723859Sml29623 			status, intrp->intr_added));
54733859Sml29623 	} else {
54743859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
54753859Sml29623 			status = ddi_intr_enable(intrp->htable[i]);
54763859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
54773859Sml29623 				"ddi_intr_enable:enable - status 0x%x "
54783859Sml29623 				"total inums %d enable inum #%d\n",
54793859Sml29623 				status, intrp->intr_added, i));
54803859Sml29623 			if (status == DDI_SUCCESS) {
54813859Sml29623 				intrp->intr_enabled = B_TRUE;
54823859Sml29623 			}
54833859Sml29623 		}
54843859Sml29623 	}
54853859Sml29623 
54863859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable"));
54873859Sml29623 }
54883859Sml29623 
54893859Sml29623 /*ARGSUSED*/
54903859Sml29623 static void
54913859Sml29623 nxge_intrs_disable(p_nxge_t nxgep)
54923859Sml29623 {
54933859Sml29623 	p_nxge_intr_t	intrp;
54943859Sml29623 	int		i;
54953859Sml29623 
54963859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable"));
54973859Sml29623 
54983859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
54993859Sml29623 
55003859Sml29623 	if (!intrp->intr_registered) {
55013859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: "
55023859Sml29623 			"interrupts are not registered"));
55033859Sml29623 		return;
55043859Sml29623 	}
55053859Sml29623 
55063859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
55073859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
55083859Sml29623 			intrp->intr_added);
55093859Sml29623 	} else {
55103859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
55113859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
55123859Sml29623 		}
55133859Sml29623 	}
55143859Sml29623 
55153859Sml29623 	intrp->intr_enabled = B_FALSE;
55163859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable"));
55173859Sml29623 }
55183859Sml29623 
55193859Sml29623 static nxge_status_t
55203859Sml29623 nxge_mac_register(p_nxge_t nxgep)
55213859Sml29623 {
55223859Sml29623 	mac_register_t *macp;
55233859Sml29623 	int		status;
55243859Sml29623 
55253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register"));
55263859Sml29623 
55273859Sml29623 	if ((macp = mac_alloc(MAC_VERSION)) == NULL)
55283859Sml29623 		return (NXGE_ERROR);
55293859Sml29623 
55303859Sml29623 	macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
55313859Sml29623 	macp->m_driver = nxgep;
55323859Sml29623 	macp->m_dip = nxgep->dip;
55333859Sml29623 	macp->m_src_addr = nxgep->ouraddr.ether_addr_octet;
55343859Sml29623 	macp->m_callbacks = &nxge_m_callbacks;
55353859Sml29623 	macp->m_min_sdu = 0;
55366439Sml29623 	nxgep->mac.default_mtu = nxgep->mac.maxframesize -
55376439Sml29623 	    NXGE_EHEADER_VLAN_CRC;
55386439Sml29623 	macp->m_max_sdu = nxgep->mac.default_mtu;
55395895Syz147064 	macp->m_margin = VLAN_TAGSZ;
55403859Sml29623 
55416439Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
55426439Sml29623 	    "==> nxge_mac_register: instance %d "
55436439Sml29623 	    "max_sdu %d margin %d maxframe %d (header %d)",
55446439Sml29623 	    nxgep->instance,
55456439Sml29623 	    macp->m_max_sdu, macp->m_margin,
55466439Sml29623 	    nxgep->mac.maxframesize,
55476439Sml29623 	    NXGE_EHEADER_VLAN_CRC));
55486439Sml29623 
55493859Sml29623 	status = mac_register(macp, &nxgep->mach);
55503859Sml29623 	mac_free(macp);
55513859Sml29623 
55523859Sml29623 	if (status != 0) {
55533859Sml29623 		cmn_err(CE_WARN,
55543859Sml29623 			"!nxge_mac_register failed (status %d instance %d)",
55553859Sml29623 			status, nxgep->instance);
55563859Sml29623 		return (NXGE_ERROR);
55573859Sml29623 	}
55583859Sml29623 
55593859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success "
55603859Sml29623 		"(instance %d)", nxgep->instance));
55613859Sml29623 
55623859Sml29623 	return (NXGE_OK);
55633859Sml29623 }
55643859Sml29623 
55653859Sml29623 void
55663859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp)
55673859Sml29623 {
55683859Sml29623 	ssize_t		size;
55693859Sml29623 	mblk_t		*nmp;
55703859Sml29623 	uint8_t		blk_id;
55713859Sml29623 	uint8_t		chan;
55723859Sml29623 	uint32_t	err_id;
55733859Sml29623 	err_inject_t	*eip;
55743859Sml29623 
55753859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject"));
55763859Sml29623 
55773859Sml29623 	size = 1024;
55783859Sml29623 	nmp = mp->b_cont;
55793859Sml29623 	eip = (err_inject_t *)nmp->b_rptr;
55803859Sml29623 	blk_id = eip->blk_id;
55813859Sml29623 	err_id = eip->err_id;
55823859Sml29623 	chan = eip->chan;
55833859Sml29623 	cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id);
55843859Sml29623 	cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id);
55853859Sml29623 	cmn_err(CE_NOTE, "!chan = 0x%x\n", chan);
55863859Sml29623 	switch (blk_id) {
55873859Sml29623 	case MAC_BLK_ID:
55883859Sml29623 		break;
55893859Sml29623 	case TXMAC_BLK_ID:
55903859Sml29623 		break;
55913859Sml29623 	case RXMAC_BLK_ID:
55923859Sml29623 		break;
55933859Sml29623 	case MIF_BLK_ID:
55943859Sml29623 		break;
55953859Sml29623 	case IPP_BLK_ID:
55963859Sml29623 		nxge_ipp_inject_err(nxgep, err_id);
55973859Sml29623 		break;
55983859Sml29623 	case TXC_BLK_ID:
55993859Sml29623 		nxge_txc_inject_err(nxgep, err_id);
56003859Sml29623 		break;
56013859Sml29623 	case TXDMA_BLK_ID:
56023859Sml29623 		nxge_txdma_inject_err(nxgep, err_id, chan);
56033859Sml29623 		break;
56043859Sml29623 	case RXDMA_BLK_ID:
56053859Sml29623 		nxge_rxdma_inject_err(nxgep, err_id, chan);
56063859Sml29623 		break;
56073859Sml29623 	case ZCP_BLK_ID:
56083859Sml29623 		nxge_zcp_inject_err(nxgep, err_id);
56093859Sml29623 		break;
56103859Sml29623 	case ESPC_BLK_ID:
56113859Sml29623 		break;
56123859Sml29623 	case FFLP_BLK_ID:
56133859Sml29623 		break;
56143859Sml29623 	case PHY_BLK_ID:
56153859Sml29623 		break;
56163859Sml29623 	case ETHER_SERDES_BLK_ID:
56173859Sml29623 		break;
56183859Sml29623 	case PCIE_SERDES_BLK_ID:
56193859Sml29623 		break;
56203859Sml29623 	case VIR_BLK_ID:
56213859Sml29623 		break;
56223859Sml29623 	}
56233859Sml29623 
56243859Sml29623 	nmp->b_wptr = nmp->b_rptr + size;
56253859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject"));
56263859Sml29623 
56273859Sml29623 	miocack(wq, mp, (int)size, 0);
56283859Sml29623 }
56293859Sml29623 
56303859Sml29623 static int
56313859Sml29623 nxge_init_common_dev(p_nxge_t nxgep)
56323859Sml29623 {
56333859Sml29623 	p_nxge_hw_list_t	hw_p;
56343859Sml29623 	dev_info_t 		*p_dip;
56353859Sml29623 
56363859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device"));
56373859Sml29623 
56383859Sml29623 	p_dip = nxgep->p_dip;
56393859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
56403859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
56413859Sml29623 		"==> nxge_init_common_dev:func # %d",
56423859Sml29623 			nxgep->function_num));
56433859Sml29623 	/*
56443859Sml29623 	 * Loop through existing per neptune hardware list.
56453859Sml29623 	 */
56463859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
56473859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
56483859Sml29623 			"==> nxge_init_common_device:func # %d "
56493859Sml29623 			"hw_p $%p parent dip $%p",
56503859Sml29623 			nxgep->function_num,
56513859Sml29623 			hw_p,
56523859Sml29623 			p_dip));
56533859Sml29623 		if (hw_p->parent_devp == p_dip) {
56543859Sml29623 			nxgep->nxge_hw_p = hw_p;
56553859Sml29623 			hw_p->ndevs++;
56563859Sml29623 			hw_p->nxge_p[nxgep->function_num] = nxgep;
56573859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
56583859Sml29623 				"==> nxge_init_common_device:func # %d "
56593859Sml29623 				"hw_p $%p parent dip $%p "
56603859Sml29623 				"ndevs %d (found)",
56613859Sml29623 				nxgep->function_num,
56623859Sml29623 				hw_p,
56633859Sml29623 				p_dip,
56643859Sml29623 				hw_p->ndevs));
56653859Sml29623 			break;
56663859Sml29623 		}
56673859Sml29623 	}
56683859Sml29623 
56693859Sml29623 	if (hw_p == NULL) {
56703859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
56713859Sml29623 			"==> nxge_init_common_device:func # %d "
56723859Sml29623 			"parent dip $%p (new)",
56733859Sml29623 			nxgep->function_num,
56743859Sml29623 			p_dip));
56753859Sml29623 		hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP);
56763859Sml29623 		hw_p->parent_devp = p_dip;
56773859Sml29623 		hw_p->magic = NXGE_NEPTUNE_MAGIC;
56783859Sml29623 		nxgep->nxge_hw_p = hw_p;
56793859Sml29623 		hw_p->ndevs++;
56803859Sml29623 		hw_p->nxge_p[nxgep->function_num] = nxgep;
56813859Sml29623 		hw_p->next = nxge_hw_list;
56824732Sdavemq 		if (nxgep->niu_type == N2_NIU) {
56834732Sdavemq 			hw_p->niu_type = N2_NIU;
56844732Sdavemq 			hw_p->platform_type = P_NEPTUNE_NIU;
56854732Sdavemq 		} else {
56864732Sdavemq 			hw_p->niu_type = NIU_TYPE_NONE;
56874977Sraghus 			hw_p->platform_type = P_NEPTUNE_NONE;
56884732Sdavemq 		}
56893859Sml29623 
56903859Sml29623 		MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL);
56913859Sml29623 		MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL);
56923859Sml29623 		MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL);
56933859Sml29623 		MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL);
56943859Sml29623 
56953859Sml29623 		nxge_hw_list = hw_p;
56964732Sdavemq 
56974732Sdavemq 		(void) nxge_scan_ports_phy(nxgep, nxge_hw_list);
56983859Sml29623 	}
56993859Sml29623 
57003859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
57014732Sdavemq 
57024977Sraghus 	nxgep->platform_type = hw_p->platform_type;
57034732Sdavemq 	if (nxgep->niu_type != N2_NIU) {
57044732Sdavemq 		nxgep->niu_type = hw_p->niu_type;
57054732Sdavemq 	}
57064732Sdavemq 
57073859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57083859Sml29623 		"==> nxge_init_common_device (nxge_hw_list) $%p",
57093859Sml29623 		nxge_hw_list));
57103859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device"));
57113859Sml29623 
57123859Sml29623 	return (NXGE_OK);
57133859Sml29623 }
57143859Sml29623 
57153859Sml29623 static void
57163859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep)
57173859Sml29623 {
57183859Sml29623 	p_nxge_hw_list_t	hw_p, h_hw_p;
57193859Sml29623 	dev_info_t 		*p_dip;
57203859Sml29623 
57213859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device"));
57223859Sml29623 	if (nxgep->nxge_hw_p == NULL) {
57233859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57243859Sml29623 			"<== nxge_uninit_common_device (no common)"));
57253859Sml29623 		return;
57263859Sml29623 	}
57273859Sml29623 
57283859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
57293859Sml29623 	h_hw_p = nxge_hw_list;
57303859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
57313859Sml29623 		p_dip = hw_p->parent_devp;
57323859Sml29623 		if (nxgep->nxge_hw_p == hw_p &&
57333859Sml29623 			p_dip == nxgep->p_dip &&
57343859Sml29623 			nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC &&
57353859Sml29623 			hw_p->magic == NXGE_NEPTUNE_MAGIC) {
57363859Sml29623 
57373859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57383859Sml29623 				"==> nxge_uninit_common_device:func # %d "
57393859Sml29623 				"hw_p $%p parent dip $%p "
57403859Sml29623 				"ndevs %d (found)",
57413859Sml29623 				nxgep->function_num,
57423859Sml29623 				hw_p,
57433859Sml29623 				p_dip,
57443859Sml29623 				hw_p->ndevs));
57453859Sml29623 
57463859Sml29623 			nxgep->nxge_hw_p = NULL;
57473859Sml29623 			if (hw_p->ndevs) {
57483859Sml29623 				hw_p->ndevs--;
57493859Sml29623 			}
57503859Sml29623 			hw_p->nxge_p[nxgep->function_num] = NULL;
57513859Sml29623 			if (!hw_p->ndevs) {
57523859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_vlan_lock);
57533859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_tcam_lock);
57543859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_cfg_lock);
57553859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_mdio_lock);
57563859Sml29623 				NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57573859Sml29623 					"==> nxge_uninit_common_device: "
57583859Sml29623 					"func # %d "
57593859Sml29623 					"hw_p $%p parent dip $%p "
57603859Sml29623 					"ndevs %d (last)",
57613859Sml29623 					nxgep->function_num,
57623859Sml29623 					hw_p,
57633859Sml29623 					p_dip,
57643859Sml29623 					hw_p->ndevs));
57653859Sml29623 
57663859Sml29623 				if (hw_p == nxge_hw_list) {
57673859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57683859Sml29623 						"==> nxge_uninit_common_device:"
57693859Sml29623 						"remove head func # %d "
57703859Sml29623 						"hw_p $%p parent dip $%p "
57713859Sml29623 						"ndevs %d (head)",
57723859Sml29623 						nxgep->function_num,
57733859Sml29623 						hw_p,
57743859Sml29623 						p_dip,
57753859Sml29623 						hw_p->ndevs));
57763859Sml29623 					nxge_hw_list = hw_p->next;
57773859Sml29623 				} else {
57783859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
57793859Sml29623 						"==> nxge_uninit_common_device:"
57803859Sml29623 						"remove middle func # %d "
57813859Sml29623 						"hw_p $%p parent dip $%p "
57823859Sml29623 						"ndevs %d (middle)",
57833859Sml29623 						nxgep->function_num,
57843859Sml29623 						hw_p,
57853859Sml29623 						p_dip,
57863859Sml29623 						hw_p->ndevs));
57873859Sml29623 					h_hw_p->next = hw_p->next;
57883859Sml29623 				}
57893859Sml29623 
57903859Sml29623 				KMEM_FREE(hw_p, sizeof (nxge_hw_list_t));
57913859Sml29623 			}
57923859Sml29623 			break;
57933859Sml29623 		} else {
57943859Sml29623 			h_hw_p = hw_p;
57953859Sml29623 		}
57963859Sml29623 	}
57973859Sml29623 
57983859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
57993859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
58003859Sml29623 		"==> nxge_uninit_common_device (nxge_hw_list) $%p",
58013859Sml29623 		nxge_hw_list));
58023859Sml29623 
58033859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device"));
58043859Sml29623 }
58054732Sdavemq 
58064732Sdavemq /*
58074977Sraghus  * Determines the number of ports from the niu_type or the platform type.
58084732Sdavemq  * Returns the number of ports, or returns zero on failure.
58094732Sdavemq  */
58104732Sdavemq 
58114732Sdavemq int
58124977Sraghus nxge_get_nports(p_nxge_t nxgep)
58134732Sdavemq {
58144732Sdavemq 	int	nports = 0;
58154732Sdavemq 
58164977Sraghus 	switch (nxgep->niu_type) {
58174732Sdavemq 	case N2_NIU:
58184732Sdavemq 	case NEPTUNE_2_10GF:
58194732Sdavemq 		nports = 2;
58204732Sdavemq 		break;
58214732Sdavemq 	case NEPTUNE_4_1GC:
58224732Sdavemq 	case NEPTUNE_2_10GF_2_1GC:
58234732Sdavemq 	case NEPTUNE_1_10GF_3_1GC:
58244732Sdavemq 	case NEPTUNE_1_1GC_1_10GF_2_1GC:
58256261Sjoycey 	case NEPTUNE_2_10GF_2_1GRF:
58264732Sdavemq 		nports = 4;
58274732Sdavemq 		break;
58284732Sdavemq 	default:
58294977Sraghus 		switch (nxgep->platform_type) {
58304977Sraghus 		case P_NEPTUNE_NIU:
58314977Sraghus 		case P_NEPTUNE_ATLAS_2PORT:
58324977Sraghus 			nports = 2;
58334977Sraghus 			break;
58344977Sraghus 		case P_NEPTUNE_ATLAS_4PORT:
58354977Sraghus 		case P_NEPTUNE_MARAMBA_P0:
58364977Sraghus 		case P_NEPTUNE_MARAMBA_P1:
58375196Ssbehera 		case P_NEPTUNE_ALONSO:
58384977Sraghus 			nports = 4;
58394977Sraghus 			break;
58404977Sraghus 		default:
58414977Sraghus 			break;
58424977Sraghus 		}
58434732Sdavemq 		break;
58444732Sdavemq 	}
58454732Sdavemq 
58464732Sdavemq 	return (nports);
58474732Sdavemq }
58485013Sml29623 
58495013Sml29623 /*
58505013Sml29623  * The following two functions are to support
58515013Sml29623  * PSARC/2007/453 MSI-X interrupt limit override.
58525013Sml29623  */
58535013Sml29623 static int
58545013Sml29623 nxge_create_msi_property(p_nxge_t nxgep)
58555013Sml29623 {
58565013Sml29623 	int	nmsi;
58575013Sml29623 	extern	int ncpus;
58585013Sml29623 
58595013Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property"));
58605013Sml29623 
58615013Sml29623 	switch (nxgep->mac.portmode) {
58625013Sml29623 	case PORT_10G_COPPER:
58635013Sml29623 	case PORT_10G_FIBER:
58645013Sml29623 		(void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip,
58655013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request", NULL, 0);
58665013Sml29623 		/*
58675013Sml29623 		 * The maximum MSI-X requested will be 8.
58685013Sml29623 		 * If the # of CPUs is less than 8, we will reqeust
58695013Sml29623 		 * # MSI-X based on the # of CPUs.
58705013Sml29623 		 */
58715013Sml29623 		if (ncpus >= NXGE_MSIX_REQUEST_10G) {
58725013Sml29623 			nmsi = NXGE_MSIX_REQUEST_10G;
58735013Sml29623 		} else {
58745013Sml29623 			nmsi = ncpus;
58755013Sml29623 		}
58765013Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
58775013Sml29623 		    "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)",
58785013Sml29623 		    ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
58795013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
58805013Sml29623 		break;
58815013Sml29623 
58825013Sml29623 	default:
58835013Sml29623 		nmsi = NXGE_MSIX_REQUEST_1G;
58845013Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
58855013Sml29623 		    "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)",
58865013Sml29623 		    ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
58875013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
58885013Sml29623 		break;
58895013Sml29623 	}
58905013Sml29623 
58915013Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property"));
58925013Sml29623 	return (nmsi);
58935013Sml29623 }
5894